xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision e4ce95aa661e411d7da554eb8e6c7f81504acae6)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48*e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49*e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50*e4ce95aaSVille Syrjälä };
51*e4ce95aaSVille Syrjälä 
527c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
53e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
54e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
55e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
56e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
57e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
58e5868a31SEgbert Eich };
59e5868a31SEgbert Eich 
607c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
6273c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
6826951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
6926951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7026951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
7126951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
7226951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
7326951cafSXiong Zhang };
7426951cafSXiong Zhang 
757c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
76e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
77e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
78e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
79e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
80e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
81e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
82e5868a31SEgbert Eich };
83e5868a31SEgbert Eich 
847c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
934bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
102e0a20ad7SShashank Sharma /* BXT hpd list */
103e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1047f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
105e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
106e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
107e0a20ad7SShashank Sharma };
108e0a20ad7SShashank Sharma 
1095c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
110f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1115c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1125c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1135c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1145c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1155c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1165c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1175c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1185c502442SPaulo Zanoni } while (0)
1195c502442SPaulo Zanoni 
120f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
121a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1225c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
123a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1245c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1255c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1265c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1275c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
128a9d356a6SPaulo Zanoni } while (0)
129a9d356a6SPaulo Zanoni 
130337ba017SPaulo Zanoni /*
131337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
132337ba017SPaulo Zanoni  */
133337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
134337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
135337ba017SPaulo Zanoni 	if (val) { \
136337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
137337ba017SPaulo Zanoni 		     (reg), val); \
138337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
139337ba017SPaulo Zanoni 		POSTING_READ(reg); \
140337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
141337ba017SPaulo Zanoni 		POSTING_READ(reg); \
142337ba017SPaulo Zanoni 	} \
143337ba017SPaulo Zanoni } while (0)
144337ba017SPaulo Zanoni 
14535079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
146337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
14735079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1487d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1497d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
15035079899SPaulo Zanoni } while (0)
15135079899SPaulo Zanoni 
15235079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
153337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
15435079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1557d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1567d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
15735079899SPaulo Zanoni } while (0)
15835079899SPaulo Zanoni 
159c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
160c9a9a268SImre Deak 
161d9dc34f1SVille Syrjälä /**
162d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
163d9dc34f1SVille Syrjälä  * @dev_priv: driver private
164d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
165d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
166d9dc34f1SVille Syrjälä  */
167d9dc34f1SVille Syrjälä static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
168d9dc34f1SVille Syrjälä 				   uint32_t interrupt_mask,
169d9dc34f1SVille Syrjälä 				   uint32_t enabled_irq_mask)
170036a4a7dSZhenyu Wang {
171d9dc34f1SVille Syrjälä 	uint32_t new_val;
172d9dc34f1SVille Syrjälä 
1734bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1744bc9d430SDaniel Vetter 
175d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
176d9dc34f1SVille Syrjälä 
1779df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
178c67a470bSPaulo Zanoni 		return;
179c67a470bSPaulo Zanoni 
180d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
181d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
182d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
183d9dc34f1SVille Syrjälä 
184d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
185d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
1861ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1873143a2bfSChris Wilson 		POSTING_READ(DEIMR);
188036a4a7dSZhenyu Wang 	}
189036a4a7dSZhenyu Wang }
190036a4a7dSZhenyu Wang 
19147339cd9SDaniel Vetter void
192d9dc34f1SVille Syrjälä ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
193d9dc34f1SVille Syrjälä {
194d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, mask);
195d9dc34f1SVille Syrjälä }
196d9dc34f1SVille Syrjälä 
197d9dc34f1SVille Syrjälä void
1982d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
199036a4a7dSZhenyu Wang {
200d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, 0);
201036a4a7dSZhenyu Wang }
202036a4a7dSZhenyu Wang 
20343eaea13SPaulo Zanoni /**
20443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
20543eaea13SPaulo Zanoni  * @dev_priv: driver private
20643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
20743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
20843eaea13SPaulo Zanoni  */
20943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
21043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
21143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
21243eaea13SPaulo Zanoni {
21343eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
21443eaea13SPaulo Zanoni 
21515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
21615a17aaeSDaniel Vetter 
2179df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
218c67a470bSPaulo Zanoni 		return;
219c67a470bSPaulo Zanoni 
22043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
22143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
22243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
22343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
22443eaea13SPaulo Zanoni }
22543eaea13SPaulo Zanoni 
226480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
22743eaea13SPaulo Zanoni {
22843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
22943eaea13SPaulo Zanoni }
23043eaea13SPaulo Zanoni 
231480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
23243eaea13SPaulo Zanoni {
23343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
23443eaea13SPaulo Zanoni }
23543eaea13SPaulo Zanoni 
236b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
237b900b949SImre Deak {
238b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
239b900b949SImre Deak }
240b900b949SImre Deak 
241a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
242a72fbc3aSImre Deak {
243a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
244a72fbc3aSImre Deak }
245a72fbc3aSImre Deak 
246b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
247b900b949SImre Deak {
248b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
249b900b949SImre Deak }
250b900b949SImre Deak 
251edbfdb45SPaulo Zanoni /**
252edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
253edbfdb45SPaulo Zanoni   * @dev_priv: driver private
254edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
255edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
256edbfdb45SPaulo Zanoni   */
257edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
258edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
259edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
260edbfdb45SPaulo Zanoni {
261605cd25bSPaulo Zanoni 	uint32_t new_val;
262edbfdb45SPaulo Zanoni 
26315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
26415a17aaeSDaniel Vetter 
265edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
266edbfdb45SPaulo Zanoni 
267605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
268f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
269f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
270f52ecbcfSPaulo Zanoni 
271605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
272605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
273a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
274a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
275edbfdb45SPaulo Zanoni 	}
276f52ecbcfSPaulo Zanoni }
277edbfdb45SPaulo Zanoni 
278480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
279edbfdb45SPaulo Zanoni {
2809939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2819939fba2SImre Deak 		return;
2829939fba2SImre Deak 
283edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
284edbfdb45SPaulo Zanoni }
285edbfdb45SPaulo Zanoni 
2869939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2879939fba2SImre Deak 				  uint32_t mask)
2889939fba2SImre Deak {
2899939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2909939fba2SImre Deak }
2919939fba2SImre Deak 
292480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
293edbfdb45SPaulo Zanoni {
2949939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2959939fba2SImre Deak 		return;
2969939fba2SImre Deak 
2979939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
298edbfdb45SPaulo Zanoni }
299edbfdb45SPaulo Zanoni 
3003cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3013cc134e3SImre Deak {
3023cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
3033cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
3043cc134e3SImre Deak 
3053cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3063cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3073cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3083cc134e3SImre Deak 	POSTING_READ(reg);
309096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3103cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3113cc134e3SImre Deak }
3123cc134e3SImre Deak 
313b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
314b900b949SImre Deak {
315b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
316b900b949SImre Deak 
317b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
31878e68d36SImre Deak 
319b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3203cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
321d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
32278e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
32378e68d36SImre Deak 				dev_priv->pm_rps_events);
324b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
32578e68d36SImre Deak 
326b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
327b900b949SImre Deak }
328b900b949SImre Deak 
32959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
33059d02a1fSImre Deak {
33159d02a1fSImre Deak 	/*
332f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
33359d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
334f24eeb19SImre Deak 	 *
335f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
33659d02a1fSImre Deak 	 */
33759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
33859d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
33959d02a1fSImre Deak 
34059d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
34159d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
34259d02a1fSImre Deak 
34359d02a1fSImre Deak 	return mask;
34459d02a1fSImre Deak }
34559d02a1fSImre Deak 
346b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
347b900b949SImre Deak {
348b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
349b900b949SImre Deak 
350d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
351d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
352d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
353d4d70aa5SImre Deak 
354d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
355d4d70aa5SImre Deak 
3569939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3579939fba2SImre Deak 
35859d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3599939fba2SImre Deak 
3609939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
361b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
362b900b949SImre Deak 				~dev_priv->pm_rps_events);
36358072ccbSImre Deak 
36458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
36558072ccbSImre Deak 
36658072ccbSImre Deak 	synchronize_irq(dev->irq);
367b900b949SImre Deak }
368b900b949SImre Deak 
3690961021aSBen Widawsky /**
370fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
371fee884edSDaniel Vetter  * @dev_priv: driver private
372fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
373fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
374fee884edSDaniel Vetter  */
37547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
376fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
377fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
378fee884edSDaniel Vetter {
379fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
380fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
381fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
382fee884edSDaniel Vetter 
38315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
38415a17aaeSDaniel Vetter 
385fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
386fee884edSDaniel Vetter 
3879df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
388c67a470bSPaulo Zanoni 		return;
389c67a470bSPaulo Zanoni 
390fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
391fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
392fee884edSDaniel Vetter }
3938664281bSPaulo Zanoni 
394b5ea642aSDaniel Vetter static void
395755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
396755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3977c463586SKeith Packard {
3989db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
399755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4007c463586SKeith Packard 
401b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
402d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
403b79480baSDaniel Vetter 
40404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
40604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
40704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
408755e9019SImre Deak 		return;
409755e9019SImre Deak 
410755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
41146c06a30SVille Syrjälä 		return;
41246c06a30SVille Syrjälä 
41391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
41491d181ddSImre Deak 
4157c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
416755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
41746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4183143a2bfSChris Wilson 	POSTING_READ(reg);
4197c463586SKeith Packard }
4207c463586SKeith Packard 
421b5ea642aSDaniel Vetter static void
422755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
423755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4247c463586SKeith Packard {
4259db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
426755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4277c463586SKeith Packard 
428b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
429d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
430b79480baSDaniel Vetter 
43104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
43204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
43304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
43404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
43546c06a30SVille Syrjälä 		return;
43646c06a30SVille Syrjälä 
437755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
438755e9019SImre Deak 		return;
439755e9019SImre Deak 
44091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
44191d181ddSImre Deak 
442755e9019SImre Deak 	pipestat &= ~enable_mask;
44346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4443143a2bfSChris Wilson 	POSTING_READ(reg);
4457c463586SKeith Packard }
4467c463586SKeith Packard 
44710c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
44810c59c51SImre Deak {
44910c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
45010c59c51SImre Deak 
45110c59c51SImre Deak 	/*
452724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
453724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
45410c59c51SImre Deak 	 */
45510c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
45610c59c51SImre Deak 		return 0;
457724a6905SVille Syrjälä 	/*
458724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
459724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
460724a6905SVille Syrjälä 	 */
461724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
462724a6905SVille Syrjälä 		return 0;
46310c59c51SImre Deak 
46410c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
46510c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
46610c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
46710c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
46810c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
46910c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
47010c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
47110c59c51SImre Deak 
47210c59c51SImre Deak 	return enable_mask;
47310c59c51SImre Deak }
47410c59c51SImre Deak 
475755e9019SImre Deak void
476755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
477755e9019SImre Deak 		     u32 status_mask)
478755e9019SImre Deak {
479755e9019SImre Deak 	u32 enable_mask;
480755e9019SImre Deak 
48110c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
48210c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
48310c59c51SImre Deak 							   status_mask);
48410c59c51SImre Deak 	else
485755e9019SImre Deak 		enable_mask = status_mask << 16;
486755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
487755e9019SImre Deak }
488755e9019SImre Deak 
489755e9019SImre Deak void
490755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
491755e9019SImre Deak 		      u32 status_mask)
492755e9019SImre Deak {
493755e9019SImre Deak 	u32 enable_mask;
494755e9019SImre Deak 
49510c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
49610c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
49710c59c51SImre Deak 							   status_mask);
49810c59c51SImre Deak 	else
499755e9019SImre Deak 		enable_mask = status_mask << 16;
500755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
501755e9019SImre Deak }
502755e9019SImre Deak 
503c0e09200SDave Airlie /**
504f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
50501c66889SZhao Yakui  */
506f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
50701c66889SZhao Yakui {
5082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5091ec14ad3SChris Wilson 
510f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
511f49e38ddSJani Nikula 		return;
512f49e38ddSJani Nikula 
51313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
51401c66889SZhao Yakui 
515755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
516a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5173b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
518755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5191ec14ad3SChris Wilson 
52013321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
52101c66889SZhao Yakui }
52201c66889SZhao Yakui 
523f75f3746SVille Syrjälä /*
524f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
525f75f3746SVille Syrjälä  * around the vertical blanking period.
526f75f3746SVille Syrjälä  *
527f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
528f75f3746SVille Syrjälä  *  vblank_start >= 3
529f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
530f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
531f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
532f75f3746SVille Syrjälä  *
533f75f3746SVille Syrjälä  *           start of vblank:
534f75f3746SVille Syrjälä  *           latch double buffered registers
535f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
536f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
537f75f3746SVille Syrjälä  *           |
538f75f3746SVille Syrjälä  *           |          frame start:
539f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
540f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
541f75f3746SVille Syrjälä  *           |          |
542f75f3746SVille Syrjälä  *           |          |  start of vsync:
543f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
544f75f3746SVille Syrjälä  *           |          |  |
545f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
546f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
547f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
548f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
549f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
550f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
551f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
552f75f3746SVille Syrjälä  *       |          |                                         |
553f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
554f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
555f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
556f75f3746SVille Syrjälä  *
557f75f3746SVille Syrjälä  * x  = horizontal active
558f75f3746SVille Syrjälä  * _  = horizontal blanking
559f75f3746SVille Syrjälä  * hs = horizontal sync
560f75f3746SVille Syrjälä  * va = vertical active
561f75f3746SVille Syrjälä  * vb = vertical blanking
562f75f3746SVille Syrjälä  * vs = vertical sync
563f75f3746SVille Syrjälä  * vbs = vblank_start (number)
564f75f3746SVille Syrjälä  *
565f75f3746SVille Syrjälä  * Summary:
566f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
567f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
568f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
569f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
570f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
571f75f3746SVille Syrjälä  */
572f75f3746SVille Syrjälä 
5734cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5744cdb83ecSVille Syrjälä {
5754cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5764cdb83ecSVille Syrjälä 	return 0;
5774cdb83ecSVille Syrjälä }
5784cdb83ecSVille Syrjälä 
57942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
58042f52ef8SKeith Packard  * we use as a pipe index
58142f52ef8SKeith Packard  */
582f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5830a3e67a4SJesse Barnes {
5842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5850a3e67a4SJesse Barnes 	unsigned long high_frame;
5860a3e67a4SJesse Barnes 	unsigned long low_frame;
5870b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
588391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
589391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
590fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
591391f75e2SVille Syrjälä 
5920b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5930b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5940b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5950b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5960b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
597391f75e2SVille Syrjälä 
5980b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5990b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6000b2a8e09SVille Syrjälä 
6010b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6020b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6030b2a8e09SVille Syrjälä 
6049db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6059db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6065eddb70bSChris Wilson 
6070a3e67a4SJesse Barnes 	/*
6080a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6090a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6100a3e67a4SJesse Barnes 	 * register.
6110a3e67a4SJesse Barnes 	 */
6120a3e67a4SJesse Barnes 	do {
6135eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
614391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6155eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6160a3e67a4SJesse Barnes 	} while (high1 != high2);
6170a3e67a4SJesse Barnes 
6185eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
619391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6205eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
621391f75e2SVille Syrjälä 
622391f75e2SVille Syrjälä 	/*
623391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
624391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
625391f75e2SVille Syrjälä 	 * counter against vblank start.
626391f75e2SVille Syrjälä 	 */
627edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6280a3e67a4SJesse Barnes }
6290a3e67a4SJesse Barnes 
630f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6319880b7a5SJesse Barnes {
6322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6339db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6349880b7a5SJesse Barnes 
6359880b7a5SJesse Barnes 	return I915_READ(reg);
6369880b7a5SJesse Barnes }
6379880b7a5SJesse Barnes 
638ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
639ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
640ad3543edSMario Kleiner 
641a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
642a225f079SVille Syrjälä {
643a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
644a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
645fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
646a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
64780715b2fSVille Syrjälä 	int position, vtotal;
648a225f079SVille Syrjälä 
64980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
650a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
651a225f079SVille Syrjälä 		vtotal /= 2;
652a225f079SVille Syrjälä 
653a225f079SVille Syrjälä 	if (IS_GEN2(dev))
654a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
655a225f079SVille Syrjälä 	else
656a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
657a225f079SVille Syrjälä 
658a225f079SVille Syrjälä 	/*
65980715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
66080715b2fSVille Syrjälä 	 * scanline_offset adjustment.
661a225f079SVille Syrjälä 	 */
66280715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
663a225f079SVille Syrjälä }
664a225f079SVille Syrjälä 
665f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
666abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
667abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6680af7e4dfSMario Kleiner {
669c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
670c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
671c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
672fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
6733aa18df8SVille Syrjälä 	int position;
67478e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6750af7e4dfSMario Kleiner 	bool in_vbl = true;
6760af7e4dfSMario Kleiner 	int ret = 0;
677ad3543edSMario Kleiner 	unsigned long irqflags;
6780af7e4dfSMario Kleiner 
679fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
6800af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6819db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6820af7e4dfSMario Kleiner 		return 0;
6830af7e4dfSMario Kleiner 	}
6840af7e4dfSMario Kleiner 
685c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
68678e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
687c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
688c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
689c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6900af7e4dfSMario Kleiner 
691d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
692d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
693d31faf65SVille Syrjälä 		vbl_end /= 2;
694d31faf65SVille Syrjälä 		vtotal /= 2;
695d31faf65SVille Syrjälä 	}
696d31faf65SVille Syrjälä 
697c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
698c2baf4b7SVille Syrjälä 
699ad3543edSMario Kleiner 	/*
700ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
701ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
702ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
703ad3543edSMario Kleiner 	 */
704ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
705ad3543edSMario Kleiner 
706ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
707ad3543edSMario Kleiner 
708ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
709ad3543edSMario Kleiner 	if (stime)
710ad3543edSMario Kleiner 		*stime = ktime_get();
711ad3543edSMario Kleiner 
7127c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7130af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7140af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7150af7e4dfSMario Kleiner 		 */
716a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7170af7e4dfSMario Kleiner 	} else {
7180af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7190af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7200af7e4dfSMario Kleiner 		 * scanout position.
7210af7e4dfSMario Kleiner 		 */
722ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7230af7e4dfSMario Kleiner 
7243aa18df8SVille Syrjälä 		/* convert to pixel counts */
7253aa18df8SVille Syrjälä 		vbl_start *= htotal;
7263aa18df8SVille Syrjälä 		vbl_end *= htotal;
7273aa18df8SVille Syrjälä 		vtotal *= htotal;
72878e8fc6bSVille Syrjälä 
72978e8fc6bSVille Syrjälä 		/*
7307e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7317e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7327e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7337e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7347e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7357e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7367e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7377e78f1cbSVille Syrjälä 		 */
7387e78f1cbSVille Syrjälä 		if (position >= vtotal)
7397e78f1cbSVille Syrjälä 			position = vtotal - 1;
7407e78f1cbSVille Syrjälä 
7417e78f1cbSVille Syrjälä 		/*
74278e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
74378e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
74478e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
74578e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
74678e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
74778e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
74878e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
74978e8fc6bSVille Syrjälä 		 */
75078e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7513aa18df8SVille Syrjälä 	}
7523aa18df8SVille Syrjälä 
753ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
754ad3543edSMario Kleiner 	if (etime)
755ad3543edSMario Kleiner 		*etime = ktime_get();
756ad3543edSMario Kleiner 
757ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
758ad3543edSMario Kleiner 
759ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
760ad3543edSMario Kleiner 
7613aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7623aa18df8SVille Syrjälä 
7633aa18df8SVille Syrjälä 	/*
7643aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7653aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7663aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7673aa18df8SVille Syrjälä 	 * up since vbl_end.
7683aa18df8SVille Syrjälä 	 */
7693aa18df8SVille Syrjälä 	if (position >= vbl_start)
7703aa18df8SVille Syrjälä 		position -= vbl_end;
7713aa18df8SVille Syrjälä 	else
7723aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7733aa18df8SVille Syrjälä 
7747c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7753aa18df8SVille Syrjälä 		*vpos = position;
7763aa18df8SVille Syrjälä 		*hpos = 0;
7773aa18df8SVille Syrjälä 	} else {
7780af7e4dfSMario Kleiner 		*vpos = position / htotal;
7790af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7800af7e4dfSMario Kleiner 	}
7810af7e4dfSMario Kleiner 
7820af7e4dfSMario Kleiner 	/* In vblank? */
7830af7e4dfSMario Kleiner 	if (in_vbl)
7843d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7850af7e4dfSMario Kleiner 
7860af7e4dfSMario Kleiner 	return ret;
7870af7e4dfSMario Kleiner }
7880af7e4dfSMario Kleiner 
789a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
790a225f079SVille Syrjälä {
791a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
792a225f079SVille Syrjälä 	unsigned long irqflags;
793a225f079SVille Syrjälä 	int position;
794a225f079SVille Syrjälä 
795a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
796a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
797a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
798a225f079SVille Syrjälä 
799a225f079SVille Syrjälä 	return position;
800a225f079SVille Syrjälä }
801a225f079SVille Syrjälä 
802f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8030af7e4dfSMario Kleiner 			      int *max_error,
8040af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8050af7e4dfSMario Kleiner 			      unsigned flags)
8060af7e4dfSMario Kleiner {
8074041b853SChris Wilson 	struct drm_crtc *crtc;
8080af7e4dfSMario Kleiner 
8097eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8104041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8110af7e4dfSMario Kleiner 		return -EINVAL;
8120af7e4dfSMario Kleiner 	}
8130af7e4dfSMario Kleiner 
8140af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8154041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8164041b853SChris Wilson 	if (crtc == NULL) {
8174041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8184041b853SChris Wilson 		return -EINVAL;
8194041b853SChris Wilson 	}
8204041b853SChris Wilson 
821fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
8224041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8234041b853SChris Wilson 		return -EBUSY;
8244041b853SChris Wilson 	}
8250af7e4dfSMario Kleiner 
8260af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8274041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8284041b853SChris Wilson 						     vblank_time, flags,
8297da903efSVille Syrjälä 						     crtc,
830fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8310af7e4dfSMario Kleiner }
8320af7e4dfSMario Kleiner 
833d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
834f97108d1SJesse Barnes {
8352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
836b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8379270388eSDaniel Vetter 	u8 new_delay;
8389270388eSDaniel Vetter 
839d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
840f97108d1SJesse Barnes 
84173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
84273edd18fSDaniel Vetter 
84320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8449270388eSDaniel Vetter 
8457648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
846b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
847b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
848f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
849f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
850f97108d1SJesse Barnes 
851f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
852b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
85320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
85420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
85520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
85620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
857b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
85820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
85920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
86020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
86120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
862f97108d1SJesse Barnes 	}
863f97108d1SJesse Barnes 
8647648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
86520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
866f97108d1SJesse Barnes 
867d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8689270388eSDaniel Vetter 
869f97108d1SJesse Barnes 	return;
870f97108d1SJesse Barnes }
871f97108d1SJesse Barnes 
87274cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
873549f7365SChris Wilson {
87493b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
875475553deSChris Wilson 		return;
876475553deSChris Wilson 
877bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
8789862e600SChris Wilson 
879549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
880549f7365SChris Wilson }
881549f7365SChris Wilson 
88243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
88343cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
88431685c25SDeepak S {
88543cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
88643cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
88743cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
88831685c25SDeepak S }
88931685c25SDeepak S 
89043cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
89143cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
89243cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
89343cf3bf0SChris Wilson 			 int threshold)
89431685c25SDeepak S {
89543cf3bf0SChris Wilson 	u64 time, c0;
89631685c25SDeepak S 
89743cf3bf0SChris Wilson 	if (old->cz_clock == 0)
89843cf3bf0SChris Wilson 		return false;
89931685c25SDeepak S 
90043cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
90143cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
90231685c25SDeepak S 
90343cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
90443cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
90543cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
90643cf3bf0SChris Wilson 	 */
90743cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
90843cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
90943cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
91031685c25SDeepak S 
91143cf3bf0SChris Wilson 	return c0 >= time;
91231685c25SDeepak S }
91331685c25SDeepak S 
91443cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
91543cf3bf0SChris Wilson {
91643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
91743cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
91843cf3bf0SChris Wilson }
91943cf3bf0SChris Wilson 
92043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
92143cf3bf0SChris Wilson {
92243cf3bf0SChris Wilson 	struct intel_rps_ei now;
92343cf3bf0SChris Wilson 	u32 events = 0;
92443cf3bf0SChris Wilson 
9256f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
92643cf3bf0SChris Wilson 		return 0;
92743cf3bf0SChris Wilson 
92843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
92943cf3bf0SChris Wilson 	if (now.cz_clock == 0)
93043cf3bf0SChris Wilson 		return 0;
93131685c25SDeepak S 
93243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
93343cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
93443cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9358fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
93643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
93743cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
93831685c25SDeepak S 	}
93931685c25SDeepak S 
94043cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
94143cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
94243cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9438fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
94443cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
94543cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
94643cf3bf0SChris Wilson 	}
94743cf3bf0SChris Wilson 
94843cf3bf0SChris Wilson 	return events;
94931685c25SDeepak S }
95031685c25SDeepak S 
951f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
952f5a4c67dSChris Wilson {
953f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
954f5a4c67dSChris Wilson 	int i;
955f5a4c67dSChris Wilson 
956f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
957f5a4c67dSChris Wilson 		if (ring->irq_refcount)
958f5a4c67dSChris Wilson 			return true;
959f5a4c67dSChris Wilson 
960f5a4c67dSChris Wilson 	return false;
961f5a4c67dSChris Wilson }
962f5a4c67dSChris Wilson 
9634912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9643b8d8d91SJesse Barnes {
9652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9662d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
9678d3afd7dSChris Wilson 	bool client_boost;
9688d3afd7dSChris Wilson 	int new_delay, adj, min, max;
969edbfdb45SPaulo Zanoni 	u32 pm_iir;
9703b8d8d91SJesse Barnes 
97159cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
972d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
973d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
974d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
975d4d70aa5SImre Deak 		return;
976d4d70aa5SImre Deak 	}
977c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
978c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
979a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
980480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
9818d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
9828d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
98359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9844912d041SBen Widawsky 
98560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
986a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
98760611c13SPaulo Zanoni 
9888d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
9893b8d8d91SJesse Barnes 		return;
9903b8d8d91SJesse Barnes 
9914fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9927b9e0ae6SChris Wilson 
99343cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
99443cf3bf0SChris Wilson 
995dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
996edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
9978d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
9988d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
9998d3afd7dSChris Wilson 
10008d3afd7dSChris Wilson 	if (client_boost) {
10018d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
10028d3afd7dSChris Wilson 		adj = 0;
10038d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1004dd75fdc8SChris Wilson 		if (adj > 0)
1005dd75fdc8SChris Wilson 			adj *= 2;
1006edcf284bSChris Wilson 		else /* CHV needs even encode values */
1007edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
10087425034aSVille Syrjälä 		/*
10097425034aSVille Syrjälä 		 * For better performance, jump directly
10107425034aSVille Syrjälä 		 * to RPe if we're below it.
10117425034aSVille Syrjälä 		 */
1012edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1013b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1014edcf284bSChris Wilson 			adj = 0;
1015edcf284bSChris Wilson 		}
1016f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1017f5a4c67dSChris Wilson 		adj = 0;
1018dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1019b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1020b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1021dd75fdc8SChris Wilson 		else
1022b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1023dd75fdc8SChris Wilson 		adj = 0;
1024dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1025dd75fdc8SChris Wilson 		if (adj < 0)
1026dd75fdc8SChris Wilson 			adj *= 2;
1027edcf284bSChris Wilson 		else /* CHV needs even encode values */
1028edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1029dd75fdc8SChris Wilson 	} else { /* unknown event */
1030edcf284bSChris Wilson 		adj = 0;
1031dd75fdc8SChris Wilson 	}
10323b8d8d91SJesse Barnes 
1033edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1034edcf284bSChris Wilson 
103579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
103679249636SBen Widawsky 	 * interrupt
103779249636SBen Widawsky 	 */
1038edcf284bSChris Wilson 	new_delay += adj;
10398d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
104027544369SDeepak S 
1041ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10423b8d8d91SJesse Barnes 
10434fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10443b8d8d91SJesse Barnes }
10453b8d8d91SJesse Barnes 
1046e3689190SBen Widawsky 
1047e3689190SBen Widawsky /**
1048e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1049e3689190SBen Widawsky  * occurred.
1050e3689190SBen Widawsky  * @work: workqueue struct
1051e3689190SBen Widawsky  *
1052e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1053e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1054e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1055e3689190SBen Widawsky  */
1056e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1057e3689190SBen Widawsky {
10582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10592d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1060e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
106135a85ac6SBen Widawsky 	char *parity_event[6];
1062e3689190SBen Widawsky 	uint32_t misccpctl;
106335a85ac6SBen Widawsky 	uint8_t slice = 0;
1064e3689190SBen Widawsky 
1065e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1066e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1067e3689190SBen Widawsky 	 * any time we access those registers.
1068e3689190SBen Widawsky 	 */
1069e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1070e3689190SBen Widawsky 
107135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
107235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
107335a85ac6SBen Widawsky 		goto out;
107435a85ac6SBen Widawsky 
1075e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1076e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1077e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1078e3689190SBen Widawsky 
107935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
108035a85ac6SBen Widawsky 		u32 reg;
108135a85ac6SBen Widawsky 
108235a85ac6SBen Widawsky 		slice--;
108335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
108435a85ac6SBen Widawsky 			break;
108535a85ac6SBen Widawsky 
108635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
108735a85ac6SBen Widawsky 
108835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
108935a85ac6SBen Widawsky 
109035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1091e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1092e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1093e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1094e3689190SBen Widawsky 
109535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
109635a85ac6SBen Widawsky 		POSTING_READ(reg);
1097e3689190SBen Widawsky 
1098cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1099e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1100e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1101e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
110235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
110335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1104e3689190SBen Widawsky 
11055bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1106e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1107e3689190SBen Widawsky 
110835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
110935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1110e3689190SBen Widawsky 
111135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1112e3689190SBen Widawsky 		kfree(parity_event[3]);
1113e3689190SBen Widawsky 		kfree(parity_event[2]);
1114e3689190SBen Widawsky 		kfree(parity_event[1]);
1115e3689190SBen Widawsky 	}
1116e3689190SBen Widawsky 
111735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
111835a85ac6SBen Widawsky 
111935a85ac6SBen Widawsky out:
112035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
11214cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1122480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11234cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
112435a85ac6SBen Widawsky 
112535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
112635a85ac6SBen Widawsky }
112735a85ac6SBen Widawsky 
112835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1129e3689190SBen Widawsky {
11302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1131e3689190SBen Widawsky 
1132040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1133e3689190SBen Widawsky 		return;
1134e3689190SBen Widawsky 
1135d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1136480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1137d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1138e3689190SBen Widawsky 
113935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
114035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
114135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
114235a85ac6SBen Widawsky 
114335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
114435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
114535a85ac6SBen Widawsky 
1146a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1147e3689190SBen Widawsky }
1148e3689190SBen Widawsky 
1149f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1150f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1151f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1152f1af8fc1SPaulo Zanoni {
1153f1af8fc1SPaulo Zanoni 	if (gt_iir &
1154f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
115574cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1156f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
115774cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1158f1af8fc1SPaulo Zanoni }
1159f1af8fc1SPaulo Zanoni 
1160e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1161e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1162e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1163e7b4c6b1SDaniel Vetter {
1164e7b4c6b1SDaniel Vetter 
1165cc609d5dSBen Widawsky 	if (gt_iir &
1166cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
116774cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1168cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
116974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1170cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
117174cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1172e7b4c6b1SDaniel Vetter 
1173cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1174cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1175aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1176aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1177e3689190SBen Widawsky 
117835a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
117935a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1180e7b4c6b1SDaniel Vetter }
1181e7b4c6b1SDaniel Vetter 
118274cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1183abd58f01SBen Widawsky 				       u32 master_ctl)
1184abd58f01SBen Widawsky {
1185abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1186abd58f01SBen Widawsky 
1187abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
118874cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1189abd58f01SBen Widawsky 		if (tmp) {
1190cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1191abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1192e981e7b1SThomas Daniel 
119374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
119474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
119574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
119674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1197e981e7b1SThomas Daniel 
119874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
119974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
120074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
120174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1202abd58f01SBen Widawsky 		} else
1203abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1204abd58f01SBen Widawsky 	}
1205abd58f01SBen Widawsky 
120685f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
120774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1208abd58f01SBen Widawsky 		if (tmp) {
1209cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1210abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1211e981e7b1SThomas Daniel 
121274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
121374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
121474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
121574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1216e981e7b1SThomas Daniel 
121774cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
121874cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
121974cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
122074cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1221abd58f01SBen Widawsky 		} else
1222abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1223abd58f01SBen Widawsky 	}
1224abd58f01SBen Widawsky 
122574cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
122674cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
122774cdb337SChris Wilson 		if (tmp) {
122874cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
122974cdb337SChris Wilson 			ret = IRQ_HANDLED;
123074cdb337SChris Wilson 
123174cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
123274cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
123374cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
123474cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
123574cdb337SChris Wilson 		} else
123674cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
123774cdb337SChris Wilson 	}
123874cdb337SChris Wilson 
12390961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
124074cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12410961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1242cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12430961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
124438cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1245c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12460961021aSBen Widawsky 		} else
12470961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12480961021aSBen Widawsky 	}
12490961021aSBen Widawsky 
1250abd58f01SBen Widawsky 	return ret;
1251abd58f01SBen Widawsky }
1252abd58f01SBen Widawsky 
125363c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
125463c88d22SImre Deak {
125563c88d22SImre Deak 	switch (port) {
125663c88d22SImre Deak 	case PORT_A:
1257195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
125863c88d22SImre Deak 	case PORT_B:
125963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
126063c88d22SImre Deak 	case PORT_C:
126163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
126263c88d22SImre Deak 	case PORT_D:
126363c88d22SImre Deak 		return val & PORTD_HOTPLUG_LONG_DETECT;
126463c88d22SImre Deak 	default:
126563c88d22SImre Deak 		return false;
126663c88d22SImre Deak 	}
126763c88d22SImre Deak }
126863c88d22SImre Deak 
12696dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
12706dbf30ceSVille Syrjälä {
12716dbf30ceSVille Syrjälä 	switch (port) {
12726dbf30ceSVille Syrjälä 	case PORT_E:
12736dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
12746dbf30ceSVille Syrjälä 	default:
12756dbf30ceSVille Syrjälä 		return false;
12766dbf30ceSVille Syrjälä 	}
12776dbf30ceSVille Syrjälä }
12786dbf30ceSVille Syrjälä 
1279*e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1280*e4ce95aaSVille Syrjälä {
1281*e4ce95aaSVille Syrjälä 	switch (port) {
1282*e4ce95aaSVille Syrjälä 	case PORT_A:
1283*e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1284*e4ce95aaSVille Syrjälä 	default:
1285*e4ce95aaSVille Syrjälä 		return false;
1286*e4ce95aaSVille Syrjälä 	}
1287*e4ce95aaSVille Syrjälä }
1288*e4ce95aaSVille Syrjälä 
1289676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
129013cf5504SDave Airlie {
129113cf5504SDave Airlie 	switch (port) {
129213cf5504SDave Airlie 	case PORT_B:
1293676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
129413cf5504SDave Airlie 	case PORT_C:
1295676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
129613cf5504SDave Airlie 	case PORT_D:
1297676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1298676574dfSJani Nikula 	default:
1299676574dfSJani Nikula 		return false;
130013cf5504SDave Airlie 	}
130113cf5504SDave Airlie }
130213cf5504SDave Airlie 
1303676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
130413cf5504SDave Airlie {
130513cf5504SDave Airlie 	switch (port) {
130613cf5504SDave Airlie 	case PORT_B:
1307676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
130813cf5504SDave Airlie 	case PORT_C:
1309676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
131013cf5504SDave Airlie 	case PORT_D:
1311676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1312676574dfSJani Nikula 	default:
1313676574dfSJani Nikula 		return false;
131413cf5504SDave Airlie 	}
131513cf5504SDave Airlie }
131613cf5504SDave Airlie 
131742db67d6SVille Syrjälä /*
131842db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
131942db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
132042db67d6SVille Syrjälä  * hotplug detection results from several registers.
132142db67d6SVille Syrjälä  *
132242db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
132342db67d6SVille Syrjälä  */
1324fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
13258c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1326fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1327fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1328676574dfSJani Nikula {
13298c841e57SJani Nikula 	enum port port;
1330676574dfSJani Nikula 	int i;
1331676574dfSJani Nikula 
1332676574dfSJani Nikula 	for_each_hpd_pin(i) {
13338c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
13348c841e57SJani Nikula 			continue;
13358c841e57SJani Nikula 
1336676574dfSJani Nikula 		*pin_mask |= BIT(i);
1337676574dfSJani Nikula 
1338cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1339cc24fcdcSImre Deak 			continue;
1340cc24fcdcSImre Deak 
1341fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1342676574dfSJani Nikula 			*long_mask |= BIT(i);
1343676574dfSJani Nikula 	}
1344676574dfSJani Nikula 
1345676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1346676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1347676574dfSJani Nikula 
1348676574dfSJani Nikula }
1349676574dfSJani Nikula 
1350515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1351515ac2bbSDaniel Vetter {
13522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
135328c70f16SDaniel Vetter 
135428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1355515ac2bbSDaniel Vetter }
1356515ac2bbSDaniel Vetter 
1357ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1358ce99c256SDaniel Vetter {
13592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
13609ee32feaSDaniel Vetter 
13619ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1362ce99c256SDaniel Vetter }
1363ce99c256SDaniel Vetter 
13648bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1365277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1366eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1367eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13688bc5e955SDaniel Vetter 					 uint32_t crc4)
13698bf1e9f1SShuang He {
13708bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13718bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13728bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1373ac2300d4SDamien Lespiau 	int head, tail;
1374b2c88f5bSDamien Lespiau 
1375d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1376d538bbdfSDamien Lespiau 
13770c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1378d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
137934273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
13800c912c79SDamien Lespiau 		return;
13810c912c79SDamien Lespiau 	}
13820c912c79SDamien Lespiau 
1383d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1384d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1385b2c88f5bSDamien Lespiau 
1386b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1387d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1388b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1389b2c88f5bSDamien Lespiau 		return;
1390b2c88f5bSDamien Lespiau 	}
1391b2c88f5bSDamien Lespiau 
1392b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13938bf1e9f1SShuang He 
13948bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1395eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1396eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1397eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1398eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1399eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1400b2c88f5bSDamien Lespiau 
1401b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1402d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1403d538bbdfSDamien Lespiau 
1404d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
140507144428SDamien Lespiau 
140607144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14078bf1e9f1SShuang He }
1408277de95eSDaniel Vetter #else
1409277de95eSDaniel Vetter static inline void
1410277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1411277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1412277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1413277de95eSDaniel Vetter 			     uint32_t crc4) {}
1414277de95eSDaniel Vetter #endif
1415eba94eb9SDaniel Vetter 
1416277de95eSDaniel Vetter 
1417277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14185a69b89fSDaniel Vetter {
14195a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14205a69b89fSDaniel Vetter 
1421277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14225a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14235a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14245a69b89fSDaniel Vetter }
14255a69b89fSDaniel Vetter 
1426277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1427eba94eb9SDaniel Vetter {
1428eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1429eba94eb9SDaniel Vetter 
1430277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1431eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1432eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1433eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1434eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14358bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1436eba94eb9SDaniel Vetter }
14375b3a856bSDaniel Vetter 
1438277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14395b3a856bSDaniel Vetter {
14405b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14410b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14420b5c5ed0SDaniel Vetter 
14430b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14440b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
14450b5c5ed0SDaniel Vetter 	else
14460b5c5ed0SDaniel Vetter 		res1 = 0;
14470b5c5ed0SDaniel Vetter 
14480b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14490b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
14500b5c5ed0SDaniel Vetter 	else
14510b5c5ed0SDaniel Vetter 		res2 = 0;
14525b3a856bSDaniel Vetter 
1453277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14540b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
14550b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
14560b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
14570b5c5ed0SDaniel Vetter 				     res1, res2);
14585b3a856bSDaniel Vetter }
14598bf1e9f1SShuang He 
14601403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
14611403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
14621403c0d4SPaulo Zanoni  * the work queue. */
14631403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1464baf02a1fSBen Widawsky {
1465a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
146659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1467480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1468d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1469d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14702adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
147141a05a3aSDaniel Vetter 		}
1472d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1473d4d70aa5SImre Deak 	}
1474baf02a1fSBen Widawsky 
1475c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1476c9a9a268SImre Deak 		return;
1477c9a9a268SImre Deak 
14781403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
147912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
148074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
148112638c57SBen Widawsky 
1482aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1483aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
148412638c57SBen Widawsky 	}
14851403c0d4SPaulo Zanoni }
1486baf02a1fSBen Widawsky 
14878d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
14888d7849dbSVille Syrjälä {
14898d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
14908d7849dbSVille Syrjälä 		return false;
14918d7849dbSVille Syrjälä 
14928d7849dbSVille Syrjälä 	return true;
14938d7849dbSVille Syrjälä }
14948d7849dbSVille Syrjälä 
1495c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
14967e231dbeSJesse Barnes {
1497c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
149891d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
14997e231dbeSJesse Barnes 	int pipe;
15007e231dbeSJesse Barnes 
150158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1502055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
150391d181ddSImre Deak 		int reg;
1504bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
150591d181ddSImre Deak 
1506bbb5eebfSDaniel Vetter 		/*
1507bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1508bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1509bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1510bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1511bbb5eebfSDaniel Vetter 		 * handle.
1512bbb5eebfSDaniel Vetter 		 */
15130f239f4cSDaniel Vetter 
15140f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
15150f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1516bbb5eebfSDaniel Vetter 
1517bbb5eebfSDaniel Vetter 		switch (pipe) {
1518bbb5eebfSDaniel Vetter 		case PIPE_A:
1519bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1520bbb5eebfSDaniel Vetter 			break;
1521bbb5eebfSDaniel Vetter 		case PIPE_B:
1522bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1523bbb5eebfSDaniel Vetter 			break;
15243278f67fSVille Syrjälä 		case PIPE_C:
15253278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
15263278f67fSVille Syrjälä 			break;
1527bbb5eebfSDaniel Vetter 		}
1528bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1529bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1530bbb5eebfSDaniel Vetter 
1531bbb5eebfSDaniel Vetter 		if (!mask)
153291d181ddSImre Deak 			continue;
153391d181ddSImre Deak 
153491d181ddSImre Deak 		reg = PIPESTAT(pipe);
1535bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1536bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15377e231dbeSJesse Barnes 
15387e231dbeSJesse Barnes 		/*
15397e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15407e231dbeSJesse Barnes 		 */
154191d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
154291d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15437e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15447e231dbeSJesse Barnes 	}
154558ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15467e231dbeSJesse Barnes 
1547055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1548d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1549d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1550d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
155131acc7f5SJesse Barnes 
1552579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
155331acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
155431acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
155531acc7f5SJesse Barnes 		}
15564356d586SDaniel Vetter 
15574356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1558277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15592d9d2b0bSVille Syrjälä 
15601f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15611f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
156231acc7f5SJesse Barnes 	}
156331acc7f5SJesse Barnes 
1564c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1565c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1566c1874ed7SImre Deak }
1567c1874ed7SImre Deak 
156816c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
156916c6c56bSVille Syrjälä {
157016c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
157116c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
157242db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
157316c6c56bSVille Syrjälä 
15740d2e4297SJani Nikula 	if (!hotplug_status)
15750d2e4297SJani Nikula 		return;
15760d2e4297SJani Nikula 
15773ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15783ff60f89SOscar Mateo 	/*
15793ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
15803ff60f89SOscar Mateo 	 * may miss hotplug events.
15813ff60f89SOscar Mateo 	 */
15823ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
15833ff60f89SOscar Mateo 
15844bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
158516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
158616c6c56bSVille Syrjälä 
1587fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1588fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1589fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1590676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1591369712e8SJani Nikula 
1592369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1593369712e8SJani Nikula 			dp_aux_irq_handler(dev);
159416c6c56bSVille Syrjälä 	} else {
159516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
159616c6c56bSVille Syrjälä 
1597fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1598fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1599fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1600676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
160116c6c56bSVille Syrjälä 	}
16023ff60f89SOscar Mateo }
160316c6c56bSVille Syrjälä 
1604c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1605c1874ed7SImre Deak {
160645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
16072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1608c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1609c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1610c1874ed7SImre Deak 
16112dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16122dd2a883SImre Deak 		return IRQ_NONE;
16132dd2a883SImre Deak 
1614c1874ed7SImre Deak 	while (true) {
16153ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
16163ff60f89SOscar Mateo 
1617c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
16183ff60f89SOscar Mateo 		if (gt_iir)
16193ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
16203ff60f89SOscar Mateo 
1621c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
16223ff60f89SOscar Mateo 		if (pm_iir)
16233ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
16243ff60f89SOscar Mateo 
16253ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
16263ff60f89SOscar Mateo 		if (iir) {
16273ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
16283ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
16293ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
16303ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
16313ff60f89SOscar Mateo 		}
1632c1874ed7SImre Deak 
1633c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1634c1874ed7SImre Deak 			goto out;
1635c1874ed7SImre Deak 
1636c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1637c1874ed7SImre Deak 
16383ff60f89SOscar Mateo 		if (gt_iir)
1639c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
164060611c13SPaulo Zanoni 		if (pm_iir)
1641d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16423ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16433ff60f89SOscar Mateo 		 * signalled in iir */
16443ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
16457e231dbeSJesse Barnes 	}
16467e231dbeSJesse Barnes 
16477e231dbeSJesse Barnes out:
16487e231dbeSJesse Barnes 	return ret;
16497e231dbeSJesse Barnes }
16507e231dbeSJesse Barnes 
165143f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
165243f328d7SVille Syrjälä {
165345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
165443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
165543f328d7SVille Syrjälä 	u32 master_ctl, iir;
165643f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
165743f328d7SVille Syrjälä 
16582dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16592dd2a883SImre Deak 		return IRQ_NONE;
16602dd2a883SImre Deak 
16618e5fd599SVille Syrjälä 	for (;;) {
16628e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16633278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16643278f67fSVille Syrjälä 
16653278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16668e5fd599SVille Syrjälä 			break;
166743f328d7SVille Syrjälä 
166827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
166927b6c122SOscar Mateo 
167043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
167143f328d7SVille Syrjälä 
167227b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
167327b6c122SOscar Mateo 
167427b6c122SOscar Mateo 		if (iir) {
167527b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
167627b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
167727b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
167827b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
167927b6c122SOscar Mateo 		}
168027b6c122SOscar Mateo 
168174cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
168243f328d7SVille Syrjälä 
168327b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
168427b6c122SOscar Mateo 		 * signalled in iir */
16853278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
168643f328d7SVille Syrjälä 
168743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
168843f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
16898e5fd599SVille Syrjälä 	}
16903278f67fSVille Syrjälä 
169143f328d7SVille Syrjälä 	return ret;
169243f328d7SVille Syrjälä }
169343f328d7SVille Syrjälä 
169423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1695776ad806SJesse Barnes {
16962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16979db4a9c7SJesse Barnes 	int pipe;
1698b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1699aaf5ec2eSSonika Jindal 
1700aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
170142db67d6SVille Syrjälä 		u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1702776ad806SJesse Barnes 
170313cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
170413cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
170513cf5504SDave Airlie 
1706fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1707fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_ibx,
1708fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
1709676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1710aaf5ec2eSSonika Jindal 	}
171191d131d2SDaniel Vetter 
1712cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1713cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1714776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1715cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1716cfc33bf7SVille Syrjälä 				 port_name(port));
1717cfc33bf7SVille Syrjälä 	}
1718776ad806SJesse Barnes 
1719ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1720ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1721ce99c256SDaniel Vetter 
1722776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1723515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1724776ad806SJesse Barnes 
1725776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1726776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1727776ad806SJesse Barnes 
1728776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1729776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1730776ad806SJesse Barnes 
1731776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1732776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1733776ad806SJesse Barnes 
17349db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1735055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
17369db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17379db4a9c7SJesse Barnes 					 pipe_name(pipe),
17389db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1739776ad806SJesse Barnes 
1740776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1741776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1742776ad806SJesse Barnes 
1743776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1744776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1745776ad806SJesse Barnes 
1746776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17471f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17488664281bSPaulo Zanoni 
17498664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17501f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17518664281bSPaulo Zanoni }
17528664281bSPaulo Zanoni 
17538664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17548664281bSPaulo Zanoni {
17558664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17568664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17575a69b89fSDaniel Vetter 	enum pipe pipe;
17588664281bSPaulo Zanoni 
1759de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1760de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1761de032bf4SPaulo Zanoni 
1762055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17631f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17641f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17658664281bSPaulo Zanoni 
17665a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17675a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1768277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17695a69b89fSDaniel Vetter 			else
1770277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17715a69b89fSDaniel Vetter 		}
17725a69b89fSDaniel Vetter 	}
17738bf1e9f1SShuang He 
17748664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17758664281bSPaulo Zanoni }
17768664281bSPaulo Zanoni 
17778664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17788664281bSPaulo Zanoni {
17798664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17808664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17818664281bSPaulo Zanoni 
1782de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1783de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1784de032bf4SPaulo Zanoni 
17858664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17861f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17878664281bSPaulo Zanoni 
17888664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17891f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17908664281bSPaulo Zanoni 
17918664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17921f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
17938664281bSPaulo Zanoni 
17948664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1795776ad806SJesse Barnes }
1796776ad806SJesse Barnes 
179723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
179823e81d69SAdam Jackson {
17992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
180023e81d69SAdam Jackson 	int pipe;
18016dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1802aaf5ec2eSSonika Jindal 
1803aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
180442db67d6SVille Syrjälä 		u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
180523e81d69SAdam Jackson 
180613cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
180713cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1808fd63e2a9SImre Deak 
180926951cafSXiong Zhang 		intel_get_hpd_pins(&pin_mask, &long_mask,
181026951cafSXiong Zhang 				   hotplug_trigger,
1811fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_cpt,
1812fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
181326951cafSXiong Zhang 
1814676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1815aaf5ec2eSSonika Jindal 	}
181691d131d2SDaniel Vetter 
1817cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1818cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
181923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1820cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1821cfc33bf7SVille Syrjälä 				 port_name(port));
1822cfc33bf7SVille Syrjälä 	}
182323e81d69SAdam Jackson 
182423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1825ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
182623e81d69SAdam Jackson 
182723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1828515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
182923e81d69SAdam Jackson 
183023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
183123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
183223e81d69SAdam Jackson 
183323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
183423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
183523e81d69SAdam Jackson 
183623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1837055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
183823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
183923e81d69SAdam Jackson 					 pipe_name(pipe),
184023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18418664281bSPaulo Zanoni 
18428664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18438664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
184423e81d69SAdam Jackson }
184523e81d69SAdam Jackson 
18466dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
18476dbf30ceSVille Syrjälä {
18486dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
18496dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
18506dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
18516dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
18526dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18536dbf30ceSVille Syrjälä 
18546dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
18556dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
18566dbf30ceSVille Syrjälä 
18576dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
18586dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
18596dbf30ceSVille Syrjälä 
18606dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18616dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
18626dbf30ceSVille Syrjälä 				   pch_port_hotplug_long_detect);
18636dbf30ceSVille Syrjälä 	}
18646dbf30ceSVille Syrjälä 
18656dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
18666dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
18676dbf30ceSVille Syrjälä 
18686dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
18696dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
18706dbf30ceSVille Syrjälä 
18716dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
18726dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
18736dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
18746dbf30ceSVille Syrjälä 	}
18756dbf30ceSVille Syrjälä 
18766dbf30ceSVille Syrjälä 	if (pin_mask)
18776dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
18786dbf30ceSVille Syrjälä 
18796dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
18806dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
18816dbf30ceSVille Syrjälä }
18826dbf30ceSVille Syrjälä 
1883c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1884c008bc6eSPaulo Zanoni {
1885c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
188640da17c2SDaniel Vetter 	enum pipe pipe;
1887*e4ce95aaSVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1888*e4ce95aaSVille Syrjälä 
1889*e4ce95aaSVille Syrjälä 	if (hotplug_trigger) {
1890*e4ce95aaSVille Syrjälä 		u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1891*e4ce95aaSVille Syrjälä 
1892*e4ce95aaSVille Syrjälä 		dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1893*e4ce95aaSVille Syrjälä 		I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1894*e4ce95aaSVille Syrjälä 
1895*e4ce95aaSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1896*e4ce95aaSVille Syrjälä 				   dig_hotplug_reg, hpd_ilk,
1897*e4ce95aaSVille Syrjälä 				   ilk_port_hotplug_long_detect);
1898*e4ce95aaSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1899*e4ce95aaSVille Syrjälä 	}
1900c008bc6eSPaulo Zanoni 
1901c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1902c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1903c008bc6eSPaulo Zanoni 
1904c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1905c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1906c008bc6eSPaulo Zanoni 
1907c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1908c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1909c008bc6eSPaulo Zanoni 
1910055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1911d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1912d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1913d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1914c008bc6eSPaulo Zanoni 
191540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19161f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1917c008bc6eSPaulo Zanoni 
191840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
191940da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
19205b3a856bSDaniel Vetter 
192140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
192240da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
192340da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
192440da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1925c008bc6eSPaulo Zanoni 		}
1926c008bc6eSPaulo Zanoni 	}
1927c008bc6eSPaulo Zanoni 
1928c008bc6eSPaulo Zanoni 	/* check event from PCH */
1929c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1930c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1931c008bc6eSPaulo Zanoni 
1932c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1933c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1934c008bc6eSPaulo Zanoni 		else
1935c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1936c008bc6eSPaulo Zanoni 
1937c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1938c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1939c008bc6eSPaulo Zanoni 	}
1940c008bc6eSPaulo Zanoni 
1941c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1942c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1943c008bc6eSPaulo Zanoni }
1944c008bc6eSPaulo Zanoni 
19459719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
19469719fb98SPaulo Zanoni {
19479719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
194807d27e20SDamien Lespiau 	enum pipe pipe;
19499719fb98SPaulo Zanoni 
19509719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
19519719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
19529719fb98SPaulo Zanoni 
19539719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
19549719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
19559719fb98SPaulo Zanoni 
19569719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
19579719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
19589719fb98SPaulo Zanoni 
1959055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1960d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1961d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1962d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
196340da17c2SDaniel Vetter 
196440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
196507d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
196607d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
196707d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
19689719fb98SPaulo Zanoni 		}
19699719fb98SPaulo Zanoni 	}
19709719fb98SPaulo Zanoni 
19719719fb98SPaulo Zanoni 	/* check event from PCH */
19729719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19739719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19749719fb98SPaulo Zanoni 
19759719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19769719fb98SPaulo Zanoni 
19779719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19789719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19799719fb98SPaulo Zanoni 	}
19809719fb98SPaulo Zanoni }
19819719fb98SPaulo Zanoni 
198272c90f62SOscar Mateo /*
198372c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
198472c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
198572c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
198672c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
198772c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
198872c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
198972c90f62SOscar Mateo  */
1990f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1991b1f14ad0SJesse Barnes {
199245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
19932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1994f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19950e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1996b1f14ad0SJesse Barnes 
19972dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19982dd2a883SImre Deak 		return IRQ_NONE;
19992dd2a883SImre Deak 
20008664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20018664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2002907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20038664281bSPaulo Zanoni 
2004b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2005b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2006b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
200723a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20080e43406bSChris Wilson 
200944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
201044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
201144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
201244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
201344498aeaSPaulo Zanoni 	 * due to its back queue). */
2014ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
201544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
201644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
201744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2018ab5c608bSBen Widawsky 	}
201944498aeaSPaulo Zanoni 
202072c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
202172c90f62SOscar Mateo 
20220e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
20230e43406bSChris Wilson 	if (gt_iir) {
202472c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
202572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2026d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
20270e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2028d8fc8a47SPaulo Zanoni 		else
2029d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
20300e43406bSChris Wilson 	}
2031b1f14ad0SJesse Barnes 
2032b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
20330e43406bSChris Wilson 	if (de_iir) {
203472c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
203572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2036f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
20379719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2038f1af8fc1SPaulo Zanoni 		else
2039f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
20400e43406bSChris Wilson 	}
20410e43406bSChris Wilson 
2042f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2043f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
20440e43406bSChris Wilson 		if (pm_iir) {
2045b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
20460e43406bSChris Wilson 			ret = IRQ_HANDLED;
204772c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
20480e43406bSChris Wilson 		}
2049f1af8fc1SPaulo Zanoni 	}
2050b1f14ad0SJesse Barnes 
2051b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2052b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2053ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
205444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
205544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2056ab5c608bSBen Widawsky 	}
2057b1f14ad0SJesse Barnes 
2058b1f14ad0SJesse Barnes 	return ret;
2059b1f14ad0SJesse Barnes }
2060b1f14ad0SJesse Barnes 
2061d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2062d04a492dSShashank Sharma {
2063d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
2064676574dfSJani Nikula 	u32 hp_control, hp_trigger;
206542db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
2066d04a492dSShashank Sharma 
2067d04a492dSShashank Sharma 	/* Get the status */
2068d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2069d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
2070d04a492dSShashank Sharma 
2071d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
2072d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2073d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
2074d04a492dSShashank Sharma 		return;
2075d04a492dSShashank Sharma 	}
2076d04a492dSShashank Sharma 
2077d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
2078d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2079475c2e3bSJani Nikula 
2080fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
208163c88d22SImre Deak 			   hpd_bxt, bxt_port_hotplug_long_detect);
2082475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2083d04a492dSShashank Sharma }
2084d04a492dSShashank Sharma 
2085abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2086abd58f01SBen Widawsky {
2087abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2088abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2089abd58f01SBen Widawsky 	u32 master_ctl;
2090abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2091abd58f01SBen Widawsky 	uint32_t tmp = 0;
2092c42664ccSDaniel Vetter 	enum pipe pipe;
209388e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
209488e04703SJesse Barnes 
20952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20962dd2a883SImre Deak 		return IRQ_NONE;
20972dd2a883SImre Deak 
209888e04703SJesse Barnes 	if (IS_GEN9(dev))
209988e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
210088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2101abd58f01SBen Widawsky 
2102cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2103abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2104abd58f01SBen Widawsky 	if (!master_ctl)
2105abd58f01SBen Widawsky 		return IRQ_NONE;
2106abd58f01SBen Widawsky 
2107cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2108abd58f01SBen Widawsky 
210938cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
211038cc46d7SOscar Mateo 
211174cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2112abd58f01SBen Widawsky 
2113abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2114abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2115abd58f01SBen Widawsky 		if (tmp) {
2116abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2117abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
211838cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
211938cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
212038cc46d7SOscar Mateo 			else
212138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2122abd58f01SBen Widawsky 		}
212338cc46d7SOscar Mateo 		else
212438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2125abd58f01SBen Widawsky 	}
2126abd58f01SBen Widawsky 
21276d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21286d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21296d766f02SDaniel Vetter 		if (tmp) {
2130d04a492dSShashank Sharma 			bool found = false;
2131d04a492dSShashank Sharma 
21326d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21336d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
213488e04703SJesse Barnes 
2135d04a492dSShashank Sharma 			if (tmp & aux_mask) {
213638cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2137d04a492dSShashank Sharma 				found = true;
2138d04a492dSShashank Sharma 			}
2139d04a492dSShashank Sharma 
2140d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2141d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2142d04a492dSShashank Sharma 				found = true;
2143d04a492dSShashank Sharma 			}
2144d04a492dSShashank Sharma 
21459e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
21469e63743eSShashank Sharma 				gmbus_irq_handler(dev);
21479e63743eSShashank Sharma 				found = true;
21489e63743eSShashank Sharma 			}
21499e63743eSShashank Sharma 
2150d04a492dSShashank Sharma 			if (!found)
215138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
21526d766f02SDaniel Vetter 		}
215338cc46d7SOscar Mateo 		else
215438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
21556d766f02SDaniel Vetter 	}
21566d766f02SDaniel Vetter 
2157055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2158770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2159abd58f01SBen Widawsky 
2160c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2161c42664ccSDaniel Vetter 			continue;
2162c42664ccSDaniel Vetter 
2163abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
216438cc46d7SOscar Mateo 		if (pipe_iir) {
216538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
216638cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2167770de83dSDamien Lespiau 
2168d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2169d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2170d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2171abd58f01SBen Widawsky 
2172770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2173770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2174770de83dSDamien Lespiau 			else
2175770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2176770de83dSDamien Lespiau 
2177770de83dSDamien Lespiau 			if (flip_done) {
2178abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2179abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2180abd58f01SBen Widawsky 			}
2181abd58f01SBen Widawsky 
21820fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
21830fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
21840fbe7870SDaniel Vetter 
21851f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
21861f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
21871f7247c0SDaniel Vetter 								    pipe);
218838d83c96SDaniel Vetter 
2189770de83dSDamien Lespiau 
2190770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2191770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2192770de83dSDamien Lespiau 			else
2193770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2194770de83dSDamien Lespiau 
2195770de83dSDamien Lespiau 			if (fault_errors)
219630100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
219730100f2bSDaniel Vetter 					  pipe_name(pipe),
219830100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2199c42664ccSDaniel Vetter 		} else
2200abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2201abd58f01SBen Widawsky 	}
2202abd58f01SBen Widawsky 
2203266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2204266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
220592d03a80SDaniel Vetter 		/*
220692d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
220792d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
220892d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
220992d03a80SDaniel Vetter 		 */
221092d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
221192d03a80SDaniel Vetter 		if (pch_iir) {
221292d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
221392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
22146dbf30ceSVille Syrjälä 
22156dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
22166dbf30ceSVille Syrjälä 				spt_irq_handler(dev, pch_iir);
22176dbf30ceSVille Syrjälä 			else
221838cc46d7SOscar Mateo 				cpt_irq_handler(dev, pch_iir);
221938cc46d7SOscar Mateo 		} else
222038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
222138cc46d7SOscar Mateo 
222292d03a80SDaniel Vetter 	}
222392d03a80SDaniel Vetter 
2224cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2225cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2226abd58f01SBen Widawsky 
2227abd58f01SBen Widawsky 	return ret;
2228abd58f01SBen Widawsky }
2229abd58f01SBen Widawsky 
223017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
223117e1df07SDaniel Vetter 			       bool reset_completed)
223217e1df07SDaniel Vetter {
2233a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
223417e1df07SDaniel Vetter 	int i;
223517e1df07SDaniel Vetter 
223617e1df07SDaniel Vetter 	/*
223717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
223817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
223917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
224017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
224117e1df07SDaniel Vetter 	 */
224217e1df07SDaniel Vetter 
224317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
224417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
224517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
224617e1df07SDaniel Vetter 
224717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
224817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
224917e1df07SDaniel Vetter 
225017e1df07SDaniel Vetter 	/*
225117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
225217e1df07SDaniel Vetter 	 * reset state is cleared.
225317e1df07SDaniel Vetter 	 */
225417e1df07SDaniel Vetter 	if (reset_completed)
225517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
225617e1df07SDaniel Vetter }
225717e1df07SDaniel Vetter 
22588a905236SJesse Barnes /**
2259b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
22608a905236SJesse Barnes  *
22618a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
22628a905236SJesse Barnes  * was detected.
22638a905236SJesse Barnes  */
2264b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
22658a905236SJesse Barnes {
2266b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2267b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2268cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2269cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2270cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
227117e1df07SDaniel Vetter 	int ret;
22728a905236SJesse Barnes 
22735bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22748a905236SJesse Barnes 
22757db0ba24SDaniel Vetter 	/*
22767db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22777db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22787db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
22797db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
22807db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
22817db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
22827db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
22837db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
22847db0ba24SDaniel Vetter 	 */
22857db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
228644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
22875bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
22887db0ba24SDaniel Vetter 				   reset_event);
22891f83fee0SDaniel Vetter 
229017e1df07SDaniel Vetter 		/*
2291f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2292f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2293f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2294f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2295f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2296f454c694SImre Deak 		 */
2297f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
22987514747dSVille Syrjälä 
22997514747dSVille Syrjälä 		intel_prepare_reset(dev);
23007514747dSVille Syrjälä 
2301f454c694SImre Deak 		/*
230217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
230317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
230417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
230517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
230617e1df07SDaniel Vetter 		 */
2307f69061beSDaniel Vetter 		ret = i915_reset(dev);
2308f69061beSDaniel Vetter 
23097514747dSVille Syrjälä 		intel_finish_reset(dev);
231017e1df07SDaniel Vetter 
2311f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2312f454c694SImre Deak 
2313f69061beSDaniel Vetter 		if (ret == 0) {
2314f69061beSDaniel Vetter 			/*
2315f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2316f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2317f69061beSDaniel Vetter 			 * complete.
2318f69061beSDaniel Vetter 			 *
2319f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2320f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2321f69061beSDaniel Vetter 			 * updates before
2322f69061beSDaniel Vetter 			 * the counter increment.
2323f69061beSDaniel Vetter 			 */
23244e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2325f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2326f69061beSDaniel Vetter 
23275bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2328f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23291f83fee0SDaniel Vetter 		} else {
23302ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2331f316a42cSBen Gamari 		}
23321f83fee0SDaniel Vetter 
233317e1df07SDaniel Vetter 		/*
233417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
233517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
233617e1df07SDaniel Vetter 		 */
233717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2338f316a42cSBen Gamari 	}
23398a905236SJesse Barnes }
23408a905236SJesse Barnes 
234135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2342c0e09200SDave Airlie {
23438a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2344bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
234563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2346050ee91fSBen Widawsky 	int pipe, i;
234763eeaf38SJesse Barnes 
234835aed2e6SChris Wilson 	if (!eir)
234935aed2e6SChris Wilson 		return;
235063eeaf38SJesse Barnes 
2351a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
23528a905236SJesse Barnes 
2353bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2354bd9854f9SBen Widawsky 
23558a905236SJesse Barnes 	if (IS_G4X(dev)) {
23568a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
23578a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
23588a905236SJesse Barnes 
2359a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2360a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2361050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2362050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2363a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2364a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
23658a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23663143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
23678a905236SJesse Barnes 		}
23688a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
23698a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2370a70491ccSJoe Perches 			pr_err("page table error\n");
2371a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
23728a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23733143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23748a905236SJesse Barnes 		}
23758a905236SJesse Barnes 	}
23768a905236SJesse Barnes 
2377a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
237863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
237963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2380a70491ccSJoe Perches 			pr_err("page table error\n");
2381a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
238263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23833143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
238463eeaf38SJesse Barnes 		}
23858a905236SJesse Barnes 	}
23868a905236SJesse Barnes 
238763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2388a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2389055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2390a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
23919db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
239263eeaf38SJesse Barnes 		/* pipestat has already been acked */
239363eeaf38SJesse Barnes 	}
239463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2395a70491ccSJoe Perches 		pr_err("instruction error\n");
2396a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2397050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2398050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2399a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
240063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
240163eeaf38SJesse Barnes 
2402a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2403a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2404a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
240563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24063143a2bfSChris Wilson 			POSTING_READ(IPEIR);
240763eeaf38SJesse Barnes 		} else {
240863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
240963eeaf38SJesse Barnes 
2410a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2411a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2412a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2413a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
241463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24153143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
241663eeaf38SJesse Barnes 		}
241763eeaf38SJesse Barnes 	}
241863eeaf38SJesse Barnes 
241963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24203143a2bfSChris Wilson 	POSTING_READ(EIR);
242163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
242263eeaf38SJesse Barnes 	if (eir) {
242363eeaf38SJesse Barnes 		/*
242463eeaf38SJesse Barnes 		 * some errors might have become stuck,
242563eeaf38SJesse Barnes 		 * mask them.
242663eeaf38SJesse Barnes 		 */
242763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
242863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
242963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
243063eeaf38SJesse Barnes 	}
243135aed2e6SChris Wilson }
243235aed2e6SChris Wilson 
243335aed2e6SChris Wilson /**
2434b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
243535aed2e6SChris Wilson  * @dev: drm device
243635aed2e6SChris Wilson  *
2437b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
243835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
243935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
244035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
244135aed2e6SChris Wilson  * of a ring dump etc.).
244235aed2e6SChris Wilson  */
244358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
244458174462SMika Kuoppala 		       const char *fmt, ...)
244535aed2e6SChris Wilson {
244635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
244758174462SMika Kuoppala 	va_list args;
244858174462SMika Kuoppala 	char error_msg[80];
244935aed2e6SChris Wilson 
245058174462SMika Kuoppala 	va_start(args, fmt);
245158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
245258174462SMika Kuoppala 	va_end(args);
245358174462SMika Kuoppala 
245458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
245535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
24568a905236SJesse Barnes 
2457ba1234d1SBen Gamari 	if (wedged) {
2458f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2459f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2460ba1234d1SBen Gamari 
246111ed50ecSBen Gamari 		/*
2462b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2463b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2464b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
246517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
246617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
246717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
246817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
246917e1df07SDaniel Vetter 		 *
247017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
247117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
247217e1df07SDaniel Vetter 		 * counter atomic_t.
247311ed50ecSBen Gamari 		 */
247417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
247511ed50ecSBen Gamari 	}
247611ed50ecSBen Gamari 
2477b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
24788a905236SJesse Barnes }
24798a905236SJesse Barnes 
248042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
248142f52ef8SKeith Packard  * we use as a pipe index
248242f52ef8SKeith Packard  */
2483f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
24840a3e67a4SJesse Barnes {
24852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2486e9d21d7fSKeith Packard 	unsigned long irqflags;
248771e0ffa5SJesse Barnes 
24881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2489f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
24907c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2491755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
24920a3e67a4SJesse Barnes 	else
24937c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2494755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
24951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24968692d00eSChris Wilson 
24970a3e67a4SJesse Barnes 	return 0;
24980a3e67a4SJesse Barnes }
24990a3e67a4SJesse Barnes 
2500f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2501f796cf8fSJesse Barnes {
25022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2503f796cf8fSJesse Barnes 	unsigned long irqflags;
2504b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
250540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2506f796cf8fSJesse Barnes 
2507f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2508b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2509b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2510b1f14ad0SJesse Barnes 
2511b1f14ad0SJesse Barnes 	return 0;
2512b1f14ad0SJesse Barnes }
2513b1f14ad0SJesse Barnes 
25147e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25157e231dbeSJesse Barnes {
25162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25177e231dbeSJesse Barnes 	unsigned long irqflags;
25187e231dbeSJesse Barnes 
25197e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
252031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2521755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25227e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25237e231dbeSJesse Barnes 
25247e231dbeSJesse Barnes 	return 0;
25257e231dbeSJesse Barnes }
25267e231dbeSJesse Barnes 
2527abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2528abd58f01SBen Widawsky {
2529abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2530abd58f01SBen Widawsky 	unsigned long irqflags;
2531abd58f01SBen Widawsky 
2532abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25337167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
25347167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2535abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2536abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2537abd58f01SBen Widawsky 	return 0;
2538abd58f01SBen Widawsky }
2539abd58f01SBen Widawsky 
254042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
254142f52ef8SKeith Packard  * we use as a pipe index
254242f52ef8SKeith Packard  */
2543f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
25440a3e67a4SJesse Barnes {
25452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2546e9d21d7fSKeith Packard 	unsigned long irqflags;
25470a3e67a4SJesse Barnes 
25481ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25497c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2550755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2551755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25521ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25530a3e67a4SJesse Barnes }
25540a3e67a4SJesse Barnes 
2555f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2556f796cf8fSJesse Barnes {
25572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2558f796cf8fSJesse Barnes 	unsigned long irqflags;
2559b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
256040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2561f796cf8fSJesse Barnes 
2562f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2563b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2564b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2565b1f14ad0SJesse Barnes }
2566b1f14ad0SJesse Barnes 
25677e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
25687e231dbeSJesse Barnes {
25692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25707e231dbeSJesse Barnes 	unsigned long irqflags;
25717e231dbeSJesse Barnes 
25727e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
257331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2574755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25757e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25767e231dbeSJesse Barnes }
25777e231dbeSJesse Barnes 
2578abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2579abd58f01SBen Widawsky {
2580abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2581abd58f01SBen Widawsky 	unsigned long irqflags;
2582abd58f01SBen Widawsky 
2583abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25847167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25857167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2586abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2587abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2588abd58f01SBen Widawsky }
2589abd58f01SBen Widawsky 
25909107e9d2SChris Wilson static bool
259194f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2592893eead0SChris Wilson {
25939107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
259494f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2595f65d9421SBen Gamari }
2596f65d9421SBen Gamari 
2597a028c4b0SDaniel Vetter static bool
2598a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2599a028c4b0SDaniel Vetter {
2600a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2601a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2602a028c4b0SDaniel Vetter 	} else {
2603a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2604a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2605a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2606a028c4b0SDaniel Vetter 	}
2607a028c4b0SDaniel Vetter }
2608a028c4b0SDaniel Vetter 
2609a4872ba6SOscar Mateo static struct intel_engine_cs *
2610a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2611921d42eaSDaniel Vetter {
2612921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2613a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2614921d42eaSDaniel Vetter 	int i;
2615921d42eaSDaniel Vetter 
2616921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2617a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2618a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2619a6cdb93aSRodrigo Vivi 				continue;
2620a6cdb93aSRodrigo Vivi 
2621a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2622a6cdb93aSRodrigo Vivi 				return signaller;
2623a6cdb93aSRodrigo Vivi 		}
2624921d42eaSDaniel Vetter 	} else {
2625921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2626921d42eaSDaniel Vetter 
2627921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2628921d42eaSDaniel Vetter 			if(ring == signaller)
2629921d42eaSDaniel Vetter 				continue;
2630921d42eaSDaniel Vetter 
2631ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2632921d42eaSDaniel Vetter 				return signaller;
2633921d42eaSDaniel Vetter 		}
2634921d42eaSDaniel Vetter 	}
2635921d42eaSDaniel Vetter 
2636a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2637a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2638921d42eaSDaniel Vetter 
2639921d42eaSDaniel Vetter 	return NULL;
2640921d42eaSDaniel Vetter }
2641921d42eaSDaniel Vetter 
2642a4872ba6SOscar Mateo static struct intel_engine_cs *
2643a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2644a24a11e6SChris Wilson {
2645a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
264688fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2647a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2648a6cdb93aSRodrigo Vivi 	int i, backwards;
2649a24a11e6SChris Wilson 
2650a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2651a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
26526274f212SChris Wilson 		return NULL;
2653a24a11e6SChris Wilson 
265488fe429dSDaniel Vetter 	/*
265588fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
265688fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2657a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2658a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
265988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
266088fe429dSDaniel Vetter 	 * ringbuffer itself.
2661a24a11e6SChris Wilson 	 */
266288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2663a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
266488fe429dSDaniel Vetter 
2665a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
266688fe429dSDaniel Vetter 		/*
266788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
266888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
266988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
267088fe429dSDaniel Vetter 		 */
2671ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
267288fe429dSDaniel Vetter 
267388fe429dSDaniel Vetter 		/* This here seems to blow up */
2674ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2675a24a11e6SChris Wilson 		if (cmd == ipehr)
2676a24a11e6SChris Wilson 			break;
2677a24a11e6SChris Wilson 
267888fe429dSDaniel Vetter 		head -= 4;
267988fe429dSDaniel Vetter 	}
2680a24a11e6SChris Wilson 
268188fe429dSDaniel Vetter 	if (!i)
268288fe429dSDaniel Vetter 		return NULL;
268388fe429dSDaniel Vetter 
2684ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2685a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2686a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2687a6cdb93aSRodrigo Vivi 		offset <<= 32;
2688a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2689a6cdb93aSRodrigo Vivi 	}
2690a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2691a24a11e6SChris Wilson }
2692a24a11e6SChris Wilson 
2693a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
26946274f212SChris Wilson {
26956274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2696a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2697a0d036b0SChris Wilson 	u32 seqno;
26986274f212SChris Wilson 
26994be17381SChris Wilson 	ring->hangcheck.deadlock++;
27006274f212SChris Wilson 
27016274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27024be17381SChris Wilson 	if (signaller == NULL)
27034be17381SChris Wilson 		return -1;
27044be17381SChris Wilson 
27054be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
27064be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
27076274f212SChris Wilson 		return -1;
27086274f212SChris Wilson 
27094be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
27104be17381SChris Wilson 		return 1;
27114be17381SChris Wilson 
2712a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2713a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2714a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
27154be17381SChris Wilson 		return -1;
27164be17381SChris Wilson 
27174be17381SChris Wilson 	return 0;
27186274f212SChris Wilson }
27196274f212SChris Wilson 
27206274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27216274f212SChris Wilson {
2722a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
27236274f212SChris Wilson 	int i;
27246274f212SChris Wilson 
27256274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27264be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
27276274f212SChris Wilson }
27286274f212SChris Wilson 
2729ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2730a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
27311ec14ad3SChris Wilson {
27321ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
27331ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
27349107e9d2SChris Wilson 	u32 tmp;
27359107e9d2SChris Wilson 
2736f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2737f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2738f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2739f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2740f260fe7bSMika Kuoppala 		}
2741f260fe7bSMika Kuoppala 
2742f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2743f260fe7bSMika Kuoppala 	}
27446274f212SChris Wilson 
27459107e9d2SChris Wilson 	if (IS_GEN2(dev))
2746f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
27479107e9d2SChris Wilson 
27489107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
27499107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
27509107e9d2SChris Wilson 	 * and break the hang. This should work on
27519107e9d2SChris Wilson 	 * all but the second generation chipsets.
27529107e9d2SChris Wilson 	 */
27539107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
27541ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
275558174462SMika Kuoppala 		i915_handle_error(dev, false,
275658174462SMika Kuoppala 				  "Kicking stuck wait on %s",
27571ec14ad3SChris Wilson 				  ring->name);
27581ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2759f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
27601ec14ad3SChris Wilson 	}
2761a24a11e6SChris Wilson 
27626274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
27636274f212SChris Wilson 		switch (semaphore_passed(ring)) {
27646274f212SChris Wilson 		default:
2765f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
27666274f212SChris Wilson 		case 1:
276758174462SMika Kuoppala 			i915_handle_error(dev, false,
276858174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2769a24a11e6SChris Wilson 					  ring->name);
2770a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2771f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
27726274f212SChris Wilson 		case 0:
2773f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
27746274f212SChris Wilson 		}
27759107e9d2SChris Wilson 	}
27769107e9d2SChris Wilson 
2777f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2778a24a11e6SChris Wilson }
2779d1e61e7fSChris Wilson 
2780737b1506SChris Wilson /*
2781f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
278205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
278305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
278405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
278505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
278605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2787f65d9421SBen Gamari  */
2788737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2789f65d9421SBen Gamari {
2790737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2791737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2792737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2793737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2794a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2795b4519513SChris Wilson 	int i;
279605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27979107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27989107e9d2SChris Wilson #define BUSY 1
27999107e9d2SChris Wilson #define KICK 5
28009107e9d2SChris Wilson #define HUNG 20
2801893eead0SChris Wilson 
2802d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28033e0dc6b0SBen Widawsky 		return;
28043e0dc6b0SBen Widawsky 
2805b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
280650877445SChris Wilson 		u64 acthd;
280750877445SChris Wilson 		u32 seqno;
28089107e9d2SChris Wilson 		bool busy = true;
2809b4519513SChris Wilson 
28106274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28116274f212SChris Wilson 
281205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
281305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
281405407ff8SMika Kuoppala 
281505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
281694f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2817da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2818da661464SMika Kuoppala 
28199107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28209107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2821094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2822f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28239107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28249107e9d2SChris Wilson 								  ring->name);
2825f4adcd24SDaniel Vetter 						else
2826f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2827f4adcd24SDaniel Vetter 								 ring->name);
28289107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2829094f9a54SChris Wilson 					}
2830094f9a54SChris Wilson 					/* Safeguard against driver failure */
2831094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
28329107e9d2SChris Wilson 				} else
28339107e9d2SChris Wilson 					busy = false;
283405407ff8SMika Kuoppala 			} else {
28356274f212SChris Wilson 				/* We always increment the hangcheck score
28366274f212SChris Wilson 				 * if the ring is busy and still processing
28376274f212SChris Wilson 				 * the same request, so that no single request
28386274f212SChris Wilson 				 * can run indefinitely (such as a chain of
28396274f212SChris Wilson 				 * batches). The only time we do not increment
28406274f212SChris Wilson 				 * the hangcheck score on this ring, if this
28416274f212SChris Wilson 				 * ring is in a legitimate wait for another
28426274f212SChris Wilson 				 * ring. In that case the waiting ring is a
28436274f212SChris Wilson 				 * victim and we want to be sure we catch the
28446274f212SChris Wilson 				 * right culprit. Then every time we do kick
28456274f212SChris Wilson 				 * the ring, add a small increment to the
28466274f212SChris Wilson 				 * score so that we can catch a batch that is
28476274f212SChris Wilson 				 * being repeatedly kicked and so responsible
28486274f212SChris Wilson 				 * for stalling the machine.
28499107e9d2SChris Wilson 				 */
2850ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2851ad8beaeaSMika Kuoppala 								    acthd);
2852ad8beaeaSMika Kuoppala 
2853ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2854da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2855f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2856f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2857f260fe7bSMika Kuoppala 					break;
2858f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2859ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
28606274f212SChris Wilson 					break;
2861f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2862ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
28636274f212SChris Wilson 					break;
2864f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2865ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
28666274f212SChris Wilson 					stuck[i] = true;
28676274f212SChris Wilson 					break;
28686274f212SChris Wilson 				}
286905407ff8SMika Kuoppala 			}
28709107e9d2SChris Wilson 		} else {
2871da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2872da661464SMika Kuoppala 
28739107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
28749107e9d2SChris Wilson 			 * attempts across multiple batches.
28759107e9d2SChris Wilson 			 */
28769107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
28779107e9d2SChris Wilson 				ring->hangcheck.score--;
2878f260fe7bSMika Kuoppala 
2879f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2880cbb465e7SChris Wilson 		}
2881f65d9421SBen Gamari 
288205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
288305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
28849107e9d2SChris Wilson 		busy_count += busy;
288505407ff8SMika Kuoppala 	}
288605407ff8SMika Kuoppala 
288705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2888b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2889b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
289005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2891a43adf07SChris Wilson 				 ring->name);
2892a43adf07SChris Wilson 			rings_hung++;
289305407ff8SMika Kuoppala 		}
289405407ff8SMika Kuoppala 	}
289505407ff8SMika Kuoppala 
289605407ff8SMika Kuoppala 	if (rings_hung)
289758174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
289805407ff8SMika Kuoppala 
289905407ff8SMika Kuoppala 	if (busy_count)
290005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
290105407ff8SMika Kuoppala 		 * being added */
290210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
290310cd45b6SMika Kuoppala }
290410cd45b6SMika Kuoppala 
290510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
290610cd45b6SMika Kuoppala {
2907737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2908672e7b7cSChris Wilson 
2909d330a953SJani Nikula 	if (!i915.enable_hangcheck)
291010cd45b6SMika Kuoppala 		return;
291110cd45b6SMika Kuoppala 
2912737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2913737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2914737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2915737b1506SChris Wilson 	 */
2916737b1506SChris Wilson 
2917737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2918737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2919f65d9421SBen Gamari }
2920f65d9421SBen Gamari 
29211c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
292291738a95SPaulo Zanoni {
292391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
292491738a95SPaulo Zanoni 
292591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
292691738a95SPaulo Zanoni 		return;
292791738a95SPaulo Zanoni 
2928f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2929105b122eSPaulo Zanoni 
2930105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2931105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2932622364b6SPaulo Zanoni }
2933105b122eSPaulo Zanoni 
293491738a95SPaulo Zanoni /*
2935622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2936622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2937622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2938622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2939622364b6SPaulo Zanoni  *
2940622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
294191738a95SPaulo Zanoni  */
2942622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2943622364b6SPaulo Zanoni {
2944622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2945622364b6SPaulo Zanoni 
2946622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2947622364b6SPaulo Zanoni 		return;
2948622364b6SPaulo Zanoni 
2949622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
295091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
295191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
295291738a95SPaulo Zanoni }
295391738a95SPaulo Zanoni 
29547c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2955d18ea1b5SDaniel Vetter {
2956d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2957d18ea1b5SDaniel Vetter 
2958f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2959a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2960f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2961d18ea1b5SDaniel Vetter }
2962d18ea1b5SDaniel Vetter 
2963c0e09200SDave Airlie /* drm_dma.h hooks
2964c0e09200SDave Airlie */
2965be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2966036a4a7dSZhenyu Wang {
29672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2968036a4a7dSZhenyu Wang 
29690c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2970bdfcdb63SDaniel Vetter 
2971f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2972c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2973c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2974036a4a7dSZhenyu Wang 
29757c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2976c650156aSZhenyu Wang 
29771c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
29787d99163dSBen Widawsky }
29797d99163dSBen Widawsky 
298070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
298170591a41SVille Syrjälä {
298270591a41SVille Syrjälä 	enum pipe pipe;
298370591a41SVille Syrjälä 
298470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
298570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
298670591a41SVille Syrjälä 
298770591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
298870591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
298970591a41SVille Syrjälä 
299070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
299170591a41SVille Syrjälä }
299270591a41SVille Syrjälä 
29937e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
29947e231dbeSJesse Barnes {
29952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
29967e231dbeSJesse Barnes 
29977e231dbeSJesse Barnes 	/* VLV magic */
29987e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
29997e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30007e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30017e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30027e231dbeSJesse Barnes 
30037c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30047e231dbeSJesse Barnes 
30057c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30067e231dbeSJesse Barnes 
300770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
30087e231dbeSJesse Barnes }
30097e231dbeSJesse Barnes 
3010d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3011d6e3cca3SDaniel Vetter {
3012d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3013d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3014d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3015d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3016d6e3cca3SDaniel Vetter }
3017d6e3cca3SDaniel Vetter 
3018823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3019abd58f01SBen Widawsky {
3020abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3021abd58f01SBen Widawsky 	int pipe;
3022abd58f01SBen Widawsky 
3023abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3024abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3025abd58f01SBen Widawsky 
3026d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3027abd58f01SBen Widawsky 
3028055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3029f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3030813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3031f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3032abd58f01SBen Widawsky 
3033f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3034f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3035f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3036abd58f01SBen Widawsky 
3037266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
30381c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3039abd58f01SBen Widawsky }
3040abd58f01SBen Widawsky 
30414c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30424c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3043d49bdb0eSPaulo Zanoni {
30441180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3045d49bdb0eSPaulo Zanoni 
304613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3047d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3048d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3049d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3050d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
30514c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
30524c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
30534c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
30541180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
30554c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
30564c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
30574c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
30581180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
305913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3060d49bdb0eSPaulo Zanoni }
3061d49bdb0eSPaulo Zanoni 
306243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
306343f328d7SVille Syrjälä {
306443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
306543f328d7SVille Syrjälä 
306643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
306743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
306843f328d7SVille Syrjälä 
3069d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
307043f328d7SVille Syrjälä 
307143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
307243f328d7SVille Syrjälä 
307343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
307443f328d7SVille Syrjälä 
307570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
307643f328d7SVille Syrjälä }
307743f328d7SVille Syrjälä 
307887a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
307987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
308087a02106SVille Syrjälä {
308187a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
308287a02106SVille Syrjälä 	struct intel_encoder *encoder;
308387a02106SVille Syrjälä 	u32 enabled_irqs = 0;
308487a02106SVille Syrjälä 
308587a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
308687a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
308787a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
308887a02106SVille Syrjälä 
308987a02106SVille Syrjälä 	return enabled_irqs;
309087a02106SVille Syrjälä }
309187a02106SVille Syrjälä 
309282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
309382a28bcfSDaniel Vetter {
30942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
309587a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
309682a28bcfSDaniel Vetter 
309782a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3098fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
309987a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
310082a28bcfSDaniel Vetter 	} else {
3101fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
310287a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
310382a28bcfSDaniel Vetter 	}
310482a28bcfSDaniel Vetter 
3105fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
310682a28bcfSDaniel Vetter 
31077fe0b973SKeith Packard 	/*
31087fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31096dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
31106dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
31117fe0b973SKeith Packard 	 */
31127fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31137fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31147fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31157fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31167fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31177fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31186dbf30ceSVille Syrjälä }
311926951cafSXiong Zhang 
31206dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
31216dbf30ceSVille Syrjälä {
31226dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
31236dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
31246dbf30ceSVille Syrjälä 
31256dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
31266dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
31276dbf30ceSVille Syrjälä 
31286dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31296dbf30ceSVille Syrjälä 
31306dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
31316dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31326dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
31336dbf30ceSVille Syrjälä 		PORTB_HOTPLUG_ENABLE;
31346dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31356dbf30ceSVille Syrjälä 
313626951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
313726951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
313826951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
313926951cafSXiong Zhang }
31407fe0b973SKeith Packard 
3141*e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3142*e4ce95aaSVille Syrjälä {
3143*e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3144*e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3145*e4ce95aaSVille Syrjälä 
3146*e4ce95aaSVille Syrjälä 	hotplug_irqs = DE_DP_A_HOTPLUG;
3147*e4ce95aaSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3148*e4ce95aaSVille Syrjälä 
3149*e4ce95aaSVille Syrjälä 	ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3150*e4ce95aaSVille Syrjälä 
3151*e4ce95aaSVille Syrjälä 	/*
3152*e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3153*e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
3154*e4ce95aaSVille Syrjälä 	 */
3155*e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3156*e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3157*e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3158*e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3159*e4ce95aaSVille Syrjälä 
3160*e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3161*e4ce95aaSVille Syrjälä }
3162*e4ce95aaSVille Syrjälä 
3163e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3164e0a20ad7SShashank Sharma {
3165e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
316687a02106SVille Syrjälä 	u32 hotplug_port;
3167e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3168e0a20ad7SShashank Sharma 
316987a02106SVille Syrjälä 	hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
3170e0a20ad7SShashank Sharma 
3171e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3172e0a20ad7SShashank Sharma 
31737f3561beSSonika Jindal 	if (hotplug_port & BXT_DE_PORT_HP_DDIA)
31747f3561beSSonika Jindal 		hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
3175e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3176e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3177e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3178e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3179e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3180e0a20ad7SShashank Sharma 
3181e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3182e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3183e0a20ad7SShashank Sharma 
3184e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3185e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3186e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3187e0a20ad7SShashank Sharma }
3188e0a20ad7SShashank Sharma 
3189d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3190d46da437SPaulo Zanoni {
31912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
319282a28bcfSDaniel Vetter 	u32 mask;
3193d46da437SPaulo Zanoni 
3194692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3195692a04cfSDaniel Vetter 		return;
3196692a04cfSDaniel Vetter 
3197105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31985c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3199105b122eSPaulo Zanoni 	else
32005c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32018664281bSPaulo Zanoni 
3202337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3203d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3204d46da437SPaulo Zanoni }
3205d46da437SPaulo Zanoni 
32060a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32070a9a8c91SDaniel Vetter {
32080a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32090a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32100a9a8c91SDaniel Vetter 
32110a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32120a9a8c91SDaniel Vetter 
32130a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3214040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32150a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
321635a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
321735a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32180a9a8c91SDaniel Vetter 	}
32190a9a8c91SDaniel Vetter 
32200a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32210a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32220a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32230a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32240a9a8c91SDaniel Vetter 	} else {
32250a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32260a9a8c91SDaniel Vetter 	}
32270a9a8c91SDaniel Vetter 
322835079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32290a9a8c91SDaniel Vetter 
32300a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
323178e68d36SImre Deak 		/*
323278e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
323378e68d36SImre Deak 		 * itself is enabled/disabled.
323478e68d36SImre Deak 		 */
32350a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32360a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32370a9a8c91SDaniel Vetter 
3238605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
323935079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32400a9a8c91SDaniel Vetter 	}
32410a9a8c91SDaniel Vetter }
32420a9a8c91SDaniel Vetter 
3243f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3244036a4a7dSZhenyu Wang {
32452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32468e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32478e76f8dcSPaulo Zanoni 
32488e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32498e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32508e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32518e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32525c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32538e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32545c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32558e76f8dcSPaulo Zanoni 	} else {
32568e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3257ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32585b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32595b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32605b3a856bSDaniel Vetter 				DE_POISON);
3261*e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3262*e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3263*e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
32648e76f8dcSPaulo Zanoni 	}
3265036a4a7dSZhenyu Wang 
32661ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3267036a4a7dSZhenyu Wang 
32680c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32690c841212SPaulo Zanoni 
3270622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3271622364b6SPaulo Zanoni 
327235079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3273036a4a7dSZhenyu Wang 
32740a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3275036a4a7dSZhenyu Wang 
3276d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32777fe0b973SKeith Packard 
3278f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32796005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32806005ce42SDaniel Vetter 		 *
32816005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32824bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32834bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3284d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3285f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3286d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3287f97108d1SJesse Barnes 	}
3288f97108d1SJesse Barnes 
3289036a4a7dSZhenyu Wang 	return 0;
3290036a4a7dSZhenyu Wang }
3291036a4a7dSZhenyu Wang 
3292f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3293f8b79e58SImre Deak {
3294f8b79e58SImre Deak 	u32 pipestat_mask;
3295f8b79e58SImre Deak 	u32 iir_mask;
3296120dda4fSVille Syrjälä 	enum pipe pipe;
3297f8b79e58SImre Deak 
3298f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3299f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3300f8b79e58SImre Deak 
3301120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3302120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3303f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3304f8b79e58SImre Deak 
3305f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3306f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3307f8b79e58SImre Deak 
3308120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3309120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3310120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3311f8b79e58SImre Deak 
3312f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3313f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3314f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3315120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3316120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3317f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3318f8b79e58SImre Deak 
3319f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3320f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3321f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
332276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
332376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3324f8b79e58SImre Deak }
3325f8b79e58SImre Deak 
3326f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3327f8b79e58SImre Deak {
3328f8b79e58SImre Deak 	u32 pipestat_mask;
3329f8b79e58SImre Deak 	u32 iir_mask;
3330120dda4fSVille Syrjälä 	enum pipe pipe;
3331f8b79e58SImre Deak 
3332f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3333f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33346c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3335120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3336120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3337f8b79e58SImre Deak 
3338f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3339f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
334076e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3341f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3342f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3343f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3344f8b79e58SImre Deak 
3345f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3346f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3347f8b79e58SImre Deak 
3348120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3349120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3350120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3351f8b79e58SImre Deak 
3352f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3353f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3354120dda4fSVille Syrjälä 
3355120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3356120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3357f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3358f8b79e58SImre Deak }
3359f8b79e58SImre Deak 
3360f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3361f8b79e58SImre Deak {
3362f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3363f8b79e58SImre Deak 
3364f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3365f8b79e58SImre Deak 		return;
3366f8b79e58SImre Deak 
3367f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3368f8b79e58SImre Deak 
3369950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3370f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3371f8b79e58SImre Deak }
3372f8b79e58SImre Deak 
3373f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3374f8b79e58SImre Deak {
3375f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3376f8b79e58SImre Deak 
3377f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3378f8b79e58SImre Deak 		return;
3379f8b79e58SImre Deak 
3380f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3381f8b79e58SImre Deak 
3382950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3383f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3384f8b79e58SImre Deak }
3385f8b79e58SImre Deak 
33860e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33877e231dbeSJesse Barnes {
3388f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33897e231dbeSJesse Barnes 
339020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
339120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
339220afbda2SDaniel Vetter 
33937e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
339476e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
339576e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
339676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
339776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
33987e231dbeSJesse Barnes 
3399b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3400b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3401d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3402f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3403f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3404d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34050e6c9a9eSVille Syrjälä }
34060e6c9a9eSVille Syrjälä 
34070e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34080e6c9a9eSVille Syrjälä {
34090e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34100e6c9a9eSVille Syrjälä 
34110e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34127e231dbeSJesse Barnes 
34130a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34147e231dbeSJesse Barnes 
34157e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34167e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34177e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34187e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34197e231dbeSJesse Barnes #endif
34207e231dbeSJesse Barnes 
34217e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
342220afbda2SDaniel Vetter 
342320afbda2SDaniel Vetter 	return 0;
342420afbda2SDaniel Vetter }
342520afbda2SDaniel Vetter 
3426abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3427abd58f01SBen Widawsky {
3428abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3429abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3430abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
343173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3432abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
343373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
343473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3435abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
343673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
343773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
343873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3439abd58f01SBen Widawsky 		0,
344073d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
344173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3442abd58f01SBen Widawsky 		};
3443abd58f01SBen Widawsky 
34440961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
34459a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34469a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
344778e68d36SImre Deak 	/*
344878e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
344978e68d36SImre Deak 	 * is enabled/disabled.
345078e68d36SImre Deak 	 */
345178e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
34529a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3453abd58f01SBen Widawsky }
3454abd58f01SBen Widawsky 
3455abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3456abd58f01SBen Widawsky {
3457770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3458770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3459abd58f01SBen Widawsky 	int pipe;
34609e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3461770de83dSDamien Lespiau 
346288e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3463770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3464770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34659e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
346688e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
34679e63743eSShashank Sharma 
34689e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
34699e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
347088e04703SJesse Barnes 	} else
3471770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3472770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3473770de83dSDamien Lespiau 
3474770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3475770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3476770de83dSDamien Lespiau 
347713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
347813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
347913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3480abd58f01SBen Widawsky 
3481055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3482f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3483813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3484813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3485813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
348635079899SPaulo Zanoni 					  de_pipe_enables);
3487abd58f01SBen Widawsky 
34889e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3489abd58f01SBen Widawsky }
3490abd58f01SBen Widawsky 
3491abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3492abd58f01SBen Widawsky {
3493abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3494abd58f01SBen Widawsky 
3495266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3496622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3497622364b6SPaulo Zanoni 
3498abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3499abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3500abd58f01SBen Widawsky 
3501266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3502abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3503abd58f01SBen Widawsky 
3504abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3505abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3506abd58f01SBen Widawsky 
3507abd58f01SBen Widawsky 	return 0;
3508abd58f01SBen Widawsky }
3509abd58f01SBen Widawsky 
351043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
351143f328d7SVille Syrjälä {
351243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
351343f328d7SVille Syrjälä 
3514c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
351543f328d7SVille Syrjälä 
351643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
351743f328d7SVille Syrjälä 
351843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
351943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
352043f328d7SVille Syrjälä 
352143f328d7SVille Syrjälä 	return 0;
352243f328d7SVille Syrjälä }
352343f328d7SVille Syrjälä 
3524abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3525abd58f01SBen Widawsky {
3526abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3527abd58f01SBen Widawsky 
3528abd58f01SBen Widawsky 	if (!dev_priv)
3529abd58f01SBen Widawsky 		return;
3530abd58f01SBen Widawsky 
3531823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3532abd58f01SBen Widawsky }
3533abd58f01SBen Widawsky 
35348ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
35358ea0be4fSVille Syrjälä {
35368ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
35378ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
35388ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35398ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
35408ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
35418ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35428ea0be4fSVille Syrjälä 
35438ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
35448ea0be4fSVille Syrjälä 
3545c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
35468ea0be4fSVille Syrjälä }
35478ea0be4fSVille Syrjälä 
35487e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35497e231dbeSJesse Barnes {
35502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35517e231dbeSJesse Barnes 
35527e231dbeSJesse Barnes 	if (!dev_priv)
35537e231dbeSJesse Barnes 		return;
35547e231dbeSJesse Barnes 
3555843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3556843d0e7dSImre Deak 
3557893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3558893fce8eSVille Syrjälä 
35597e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3560f8b79e58SImre Deak 
35618ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
35627e231dbeSJesse Barnes }
35637e231dbeSJesse Barnes 
356443f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
356543f328d7SVille Syrjälä {
356643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
356743f328d7SVille Syrjälä 
356843f328d7SVille Syrjälä 	if (!dev_priv)
356943f328d7SVille Syrjälä 		return;
357043f328d7SVille Syrjälä 
357143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
357243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
357343f328d7SVille Syrjälä 
3574a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
357543f328d7SVille Syrjälä 
3576a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
357743f328d7SVille Syrjälä 
3578c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
357943f328d7SVille Syrjälä }
358043f328d7SVille Syrjälä 
3581f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3582036a4a7dSZhenyu Wang {
35832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35844697995bSJesse Barnes 
35854697995bSJesse Barnes 	if (!dev_priv)
35864697995bSJesse Barnes 		return;
35874697995bSJesse Barnes 
3588be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3589036a4a7dSZhenyu Wang }
3590036a4a7dSZhenyu Wang 
3591c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3592c2798b19SChris Wilson {
35932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3594c2798b19SChris Wilson 	int pipe;
3595c2798b19SChris Wilson 
3596055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3597c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3598c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3599c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3600c2798b19SChris Wilson 	POSTING_READ16(IER);
3601c2798b19SChris Wilson }
3602c2798b19SChris Wilson 
3603c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3604c2798b19SChris Wilson {
36052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3606c2798b19SChris Wilson 
3607c2798b19SChris Wilson 	I915_WRITE16(EMR,
3608c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3609c2798b19SChris Wilson 
3610c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3611c2798b19SChris Wilson 	dev_priv->irq_mask =
3612c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3613c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3614c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
361537ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3616c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3617c2798b19SChris Wilson 
3618c2798b19SChris Wilson 	I915_WRITE16(IER,
3619c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3620c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3621c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3622c2798b19SChris Wilson 	POSTING_READ16(IER);
3623c2798b19SChris Wilson 
3624379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3625379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3626d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3627755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3628755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3629d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3630379ef82dSDaniel Vetter 
3631c2798b19SChris Wilson 	return 0;
3632c2798b19SChris Wilson }
3633c2798b19SChris Wilson 
363490a72f87SVille Syrjälä /*
363590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
363690a72f87SVille Syrjälä  */
363790a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36381f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
363990a72f87SVille Syrjälä {
36402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36411f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
364290a72f87SVille Syrjälä 
36438d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
364490a72f87SVille Syrjälä 		return false;
364590a72f87SVille Syrjälä 
364690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3647d6bbafa1SChris Wilson 		goto check_page_flip;
364890a72f87SVille Syrjälä 
364990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
365090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
365190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
365290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
365390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
365490a72f87SVille Syrjälä 	 */
365590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3656d6bbafa1SChris Wilson 		goto check_page_flip;
365790a72f87SVille Syrjälä 
36587d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
365990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
366090a72f87SVille Syrjälä 	return true;
3661d6bbafa1SChris Wilson 
3662d6bbafa1SChris Wilson check_page_flip:
3663d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3664d6bbafa1SChris Wilson 	return false;
366590a72f87SVille Syrjälä }
366690a72f87SVille Syrjälä 
3667ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3668c2798b19SChris Wilson {
366945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3671c2798b19SChris Wilson 	u16 iir, new_iir;
3672c2798b19SChris Wilson 	u32 pipe_stats[2];
3673c2798b19SChris Wilson 	int pipe;
3674c2798b19SChris Wilson 	u16 flip_mask =
3675c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3676c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3677c2798b19SChris Wilson 
36782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36792dd2a883SImre Deak 		return IRQ_NONE;
36802dd2a883SImre Deak 
3681c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3682c2798b19SChris Wilson 	if (iir == 0)
3683c2798b19SChris Wilson 		return IRQ_NONE;
3684c2798b19SChris Wilson 
3685c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3686c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3687c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3688c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3689c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3690c2798b19SChris Wilson 		 */
3691222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3692c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3693aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3694c2798b19SChris Wilson 
3695055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3696c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3697c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3698c2798b19SChris Wilson 
3699c2798b19SChris Wilson 			/*
3700c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3701c2798b19SChris Wilson 			 */
37022d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3703c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3704c2798b19SChris Wilson 		}
3705222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3706c2798b19SChris Wilson 
3707c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3708c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3709c2798b19SChris Wilson 
3710c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
371174cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3712c2798b19SChris Wilson 
3713055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37141f1c2e24SVille Syrjälä 			int plane = pipe;
37153a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37161f1c2e24SVille Syrjälä 				plane = !plane;
37171f1c2e24SVille Syrjälä 
37184356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37191f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37201f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3721c2798b19SChris Wilson 
37224356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3723277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37242d9d2b0bSVille Syrjälä 
37251f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37261f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37271f7247c0SDaniel Vetter 								    pipe);
37284356d586SDaniel Vetter 		}
3729c2798b19SChris Wilson 
3730c2798b19SChris Wilson 		iir = new_iir;
3731c2798b19SChris Wilson 	}
3732c2798b19SChris Wilson 
3733c2798b19SChris Wilson 	return IRQ_HANDLED;
3734c2798b19SChris Wilson }
3735c2798b19SChris Wilson 
3736c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3737c2798b19SChris Wilson {
37382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3739c2798b19SChris Wilson 	int pipe;
3740c2798b19SChris Wilson 
3741055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3742c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3743c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3744c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3745c2798b19SChris Wilson 	}
3746c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3747c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3748c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3749c2798b19SChris Wilson }
3750c2798b19SChris Wilson 
3751a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3752a266c7d5SChris Wilson {
37532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3754a266c7d5SChris Wilson 	int pipe;
3755a266c7d5SChris Wilson 
3756a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3757a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3758a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3759a266c7d5SChris Wilson 	}
3760a266c7d5SChris Wilson 
376100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3762055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3763a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3764a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3765a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3766a266c7d5SChris Wilson 	POSTING_READ(IER);
3767a266c7d5SChris Wilson }
3768a266c7d5SChris Wilson 
3769a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3770a266c7d5SChris Wilson {
37712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
377238bde180SChris Wilson 	u32 enable_mask;
3773a266c7d5SChris Wilson 
377438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
377538bde180SChris Wilson 
377638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
377738bde180SChris Wilson 	dev_priv->irq_mask =
377838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
377938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
378038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
378237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
378338bde180SChris Wilson 
378438bde180SChris Wilson 	enable_mask =
378538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
378638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
378738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378838bde180SChris Wilson 		I915_USER_INTERRUPT;
378938bde180SChris Wilson 
3790a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
379120afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
379220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
379320afbda2SDaniel Vetter 
3794a266c7d5SChris Wilson 		/* Enable in IER... */
3795a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3796a266c7d5SChris Wilson 		/* and unmask in IMR */
3797a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3798a266c7d5SChris Wilson 	}
3799a266c7d5SChris Wilson 
3800a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3801a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3802a266c7d5SChris Wilson 	POSTING_READ(IER);
3803a266c7d5SChris Wilson 
3804f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
380520afbda2SDaniel Vetter 
3806379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3807379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3808d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3809755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3811d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3812379ef82dSDaniel Vetter 
381320afbda2SDaniel Vetter 	return 0;
381420afbda2SDaniel Vetter }
381520afbda2SDaniel Vetter 
381690a72f87SVille Syrjälä /*
381790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
381890a72f87SVille Syrjälä  */
381990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
382090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
382190a72f87SVille Syrjälä {
38222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
382390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
382490a72f87SVille Syrjälä 
38258d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
382690a72f87SVille Syrjälä 		return false;
382790a72f87SVille Syrjälä 
382890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3829d6bbafa1SChris Wilson 		goto check_page_flip;
383090a72f87SVille Syrjälä 
383190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
383290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
383390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
383490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
383590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
383690a72f87SVille Syrjälä 	 */
383790a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3838d6bbafa1SChris Wilson 		goto check_page_flip;
383990a72f87SVille Syrjälä 
38407d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
384190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
384290a72f87SVille Syrjälä 	return true;
3843d6bbafa1SChris Wilson 
3844d6bbafa1SChris Wilson check_page_flip:
3845d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3846d6bbafa1SChris Wilson 	return false;
384790a72f87SVille Syrjälä }
384890a72f87SVille Syrjälä 
3849ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3850a266c7d5SChris Wilson {
385145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38538291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
385438bde180SChris Wilson 	u32 flip_mask =
385538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
385638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
385738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3858a266c7d5SChris Wilson 
38592dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38602dd2a883SImre Deak 		return IRQ_NONE;
38612dd2a883SImre Deak 
3862a266c7d5SChris Wilson 	iir = I915_READ(IIR);
386338bde180SChris Wilson 	do {
386438bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38658291ee90SChris Wilson 		bool blc_event = false;
3866a266c7d5SChris Wilson 
3867a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3868a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3869a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3870a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3871a266c7d5SChris Wilson 		 */
3872222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3873a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3874aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3875a266c7d5SChris Wilson 
3876055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3877a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3878a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3879a266c7d5SChris Wilson 
388038bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3881a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3882a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
388338bde180SChris Wilson 				irq_received = true;
3884a266c7d5SChris Wilson 			}
3885a266c7d5SChris Wilson 		}
3886222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3887a266c7d5SChris Wilson 
3888a266c7d5SChris Wilson 		if (!irq_received)
3889a266c7d5SChris Wilson 			break;
3890a266c7d5SChris Wilson 
3891a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
389216c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
389316c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
389416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3895a266c7d5SChris Wilson 
389638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3897a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3898a266c7d5SChris Wilson 
3899a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
390074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3901a266c7d5SChris Wilson 
3902055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
390338bde180SChris Wilson 			int plane = pipe;
39043a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
390538bde180SChris Wilson 				plane = !plane;
39065e2032d4SVille Syrjälä 
390790a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
390890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
390990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3910a266c7d5SChris Wilson 
3911a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3912a266c7d5SChris Wilson 				blc_event = true;
39134356d586SDaniel Vetter 
39144356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3915277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39162d9d2b0bSVille Syrjälä 
39171f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39181f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39191f7247c0SDaniel Vetter 								    pipe);
3920a266c7d5SChris Wilson 		}
3921a266c7d5SChris Wilson 
3922a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3923a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3926a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3927a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3928a266c7d5SChris Wilson 		 * we would never get another interrupt.
3929a266c7d5SChris Wilson 		 *
3930a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3931a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3932a266c7d5SChris Wilson 		 * another one.
3933a266c7d5SChris Wilson 		 *
3934a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3935a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3936a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3937a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3938a266c7d5SChris Wilson 		 * stray interrupts.
3939a266c7d5SChris Wilson 		 */
394038bde180SChris Wilson 		ret = IRQ_HANDLED;
3941a266c7d5SChris Wilson 		iir = new_iir;
394238bde180SChris Wilson 	} while (iir & ~flip_mask);
3943a266c7d5SChris Wilson 
3944a266c7d5SChris Wilson 	return ret;
3945a266c7d5SChris Wilson }
3946a266c7d5SChris Wilson 
3947a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3948a266c7d5SChris Wilson {
39492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3950a266c7d5SChris Wilson 	int pipe;
3951a266c7d5SChris Wilson 
3952a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3953a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3954a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3955a266c7d5SChris Wilson 	}
3956a266c7d5SChris Wilson 
395700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3958055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
395955b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3960a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
396155b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
396255b39755SChris Wilson 	}
3963a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3964a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3965a266c7d5SChris Wilson 
3966a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3967a266c7d5SChris Wilson }
3968a266c7d5SChris Wilson 
3969a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3970a266c7d5SChris Wilson {
39712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3972a266c7d5SChris Wilson 	int pipe;
3973a266c7d5SChris Wilson 
3974a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3975a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3978055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3979a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3980a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3981a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3982a266c7d5SChris Wilson 	POSTING_READ(IER);
3983a266c7d5SChris Wilson }
3984a266c7d5SChris Wilson 
3985a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3986a266c7d5SChris Wilson {
39872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3988bbba0a97SChris Wilson 	u32 enable_mask;
3989a266c7d5SChris Wilson 	u32 error_mask;
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3992bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3993adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3994bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3995bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3996bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3997bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3998bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3999bbba0a97SChris Wilson 
4000bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
400121ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
400221ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4003bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4004bbba0a97SChris Wilson 
4005bbba0a97SChris Wilson 	if (IS_G4X(dev))
4006bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4007a266c7d5SChris Wilson 
4008b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4009b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4010d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4011755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4012755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4013755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4014d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4015a266c7d5SChris Wilson 
4016a266c7d5SChris Wilson 	/*
4017a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4018a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4019a266c7d5SChris Wilson 	 */
4020a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4021a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4022a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4023a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4024a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4025a266c7d5SChris Wilson 	} else {
4026a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4027a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4028a266c7d5SChris Wilson 	}
4029a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4030a266c7d5SChris Wilson 
4031a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4032a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4033a266c7d5SChris Wilson 	POSTING_READ(IER);
4034a266c7d5SChris Wilson 
403520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
403620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
403720afbda2SDaniel Vetter 
4038f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
403920afbda2SDaniel Vetter 
404020afbda2SDaniel Vetter 	return 0;
404120afbda2SDaniel Vetter }
404220afbda2SDaniel Vetter 
4043bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
404420afbda2SDaniel Vetter {
40452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
404620afbda2SDaniel Vetter 	u32 hotplug_en;
404720afbda2SDaniel Vetter 
4048b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4049b5ea2d56SDaniel Vetter 
4050bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4051bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4052adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4053e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
405487a02106SVille Syrjälä 	hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4055a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4056a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4057a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4058a266c7d5SChris Wilson 	*/
4059a266c7d5SChris Wilson 	if (IS_G4X(dev))
4060a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
406185fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4062a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4063a266c7d5SChris Wilson 
4064a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4065a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4066a266c7d5SChris Wilson }
4067a266c7d5SChris Wilson 
4068ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4069a266c7d5SChris Wilson {
407045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4072a266c7d5SChris Wilson 	u32 iir, new_iir;
4073a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4074a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
407521ad8330SVille Syrjälä 	u32 flip_mask =
407621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
407721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4078a266c7d5SChris Wilson 
40792dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40802dd2a883SImre Deak 		return IRQ_NONE;
40812dd2a883SImre Deak 
4082a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4083a266c7d5SChris Wilson 
4084a266c7d5SChris Wilson 	for (;;) {
4085501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
40862c8ba29fSChris Wilson 		bool blc_event = false;
40872c8ba29fSChris Wilson 
4088a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4089a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4090a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4091a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4092a266c7d5SChris Wilson 		 */
4093222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4094a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4095aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4096a266c7d5SChris Wilson 
4097055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4098a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4099a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4100a266c7d5SChris Wilson 
4101a266c7d5SChris Wilson 			/*
4102a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4103a266c7d5SChris Wilson 			 */
4104a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4105a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4106501e01d7SVille Syrjälä 				irq_received = true;
4107a266c7d5SChris Wilson 			}
4108a266c7d5SChris Wilson 		}
4109222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4110a266c7d5SChris Wilson 
4111a266c7d5SChris Wilson 		if (!irq_received)
4112a266c7d5SChris Wilson 			break;
4113a266c7d5SChris Wilson 
4114a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4115a266c7d5SChris Wilson 
4116a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
411716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
411816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4119a266c7d5SChris Wilson 
412021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4121a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4122a266c7d5SChris Wilson 
4123a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
412474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4125a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
412674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4127a266c7d5SChris Wilson 
4128055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41292c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
413090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
413190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4132a266c7d5SChris Wilson 
4133a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4134a266c7d5SChris Wilson 				blc_event = true;
41354356d586SDaniel Vetter 
41364356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4137277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4138a266c7d5SChris Wilson 
41391f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41401f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41412d9d2b0bSVille Syrjälä 		}
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4144a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4145a266c7d5SChris Wilson 
4146515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4147515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4148515ac2bbSDaniel Vetter 
4149a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4150a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4151a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4152a266c7d5SChris Wilson 		 * we would never get another interrupt.
4153a266c7d5SChris Wilson 		 *
4154a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4155a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4156a266c7d5SChris Wilson 		 * another one.
4157a266c7d5SChris Wilson 		 *
4158a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4159a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4160a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4161a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4162a266c7d5SChris Wilson 		 * stray interrupts.
4163a266c7d5SChris Wilson 		 */
4164a266c7d5SChris Wilson 		iir = new_iir;
4165a266c7d5SChris Wilson 	}
4166a266c7d5SChris Wilson 
4167a266c7d5SChris Wilson 	return ret;
4168a266c7d5SChris Wilson }
4169a266c7d5SChris Wilson 
4170a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4171a266c7d5SChris Wilson {
41722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4173a266c7d5SChris Wilson 	int pipe;
4174a266c7d5SChris Wilson 
4175a266c7d5SChris Wilson 	if (!dev_priv)
4176a266c7d5SChris Wilson 		return;
4177a266c7d5SChris Wilson 
4178a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4179a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4180a266c7d5SChris Wilson 
4181a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4182055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4183a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4184a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4185a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4186a266c7d5SChris Wilson 
4187055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4188a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4189a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4190a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4191a266c7d5SChris Wilson }
4192a266c7d5SChris Wilson 
4193fca52a55SDaniel Vetter /**
4194fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4195fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4196fca52a55SDaniel Vetter  *
4197fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4198fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4199fca52a55SDaniel Vetter  */
4200b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4201f71d4af4SJesse Barnes {
4202b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
42038b2e326dSChris Wilson 
420477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
420577913b39SJani Nikula 
4206c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4207a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42088b2e326dSChris Wilson 
4209a6706b45SDeepak S 	/* Let's track the enabled rps events */
4210b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
42116c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
42126f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
421331685c25SDeepak S 	else
4214a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4215a6706b45SDeepak S 
4216737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4217737b1506SChris Wilson 			  i915_hangcheck_elapsed);
421861bac78eSDaniel Vetter 
421997a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42209ee32feaSDaniel Vetter 
4221b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42224cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42234cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4224b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4225f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4226f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4227391f75e2SVille Syrjälä 	} else {
4228391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4229391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4230f71d4af4SJesse Barnes 	}
4231f71d4af4SJesse Barnes 
423221da2700SVille Syrjälä 	/*
423321da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
423421da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
423521da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
423621da2700SVille Syrjälä 	 */
4237b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
423821da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
423921da2700SVille Syrjälä 
4240f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4241f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4242f71d4af4SJesse Barnes 
4243b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
424443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
424543f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
424643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
424743f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
424843f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
424943f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
425043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4251b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
42527e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42537e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42547e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42557e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
42567e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
42577e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4258fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4259b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4260abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4261723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4262abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4263abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4264abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4265abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
42666dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4267e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
42686dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
42696dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
42706dbf30ceSVille Syrjälä 		else
42716dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4272f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4273f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4274723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4275f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4276f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4277f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4278f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4279*e4ce95aaSVille Syrjälä 		if (INTEL_INFO(dev)->gen >= 7)
428082a28bcfSDaniel Vetter 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4281*e4ce95aaSVille Syrjälä 		else
4282*e4ce95aaSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4283f71d4af4SJesse Barnes 	} else {
4284b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4285c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4286c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4287c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4288c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4289b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4290a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4291a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4292a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4293a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4294c2798b19SChris Wilson 		} else {
4295a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4296a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4297a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4298a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4299c2798b19SChris Wilson 		}
4300778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4301778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4302f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4303f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4304f71d4af4SJesse Barnes 	}
4305f71d4af4SJesse Barnes }
430620afbda2SDaniel Vetter 
4307fca52a55SDaniel Vetter /**
4308fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4309fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4310fca52a55SDaniel Vetter  *
4311fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4312fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4313fca52a55SDaniel Vetter  *
4314fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4315fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4316fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4317fca52a55SDaniel Vetter  */
43182aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43192aeb7d3aSDaniel Vetter {
43202aeb7d3aSDaniel Vetter 	/*
43212aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
43222aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
43232aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
43242aeb7d3aSDaniel Vetter 	 */
43252aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
43262aeb7d3aSDaniel Vetter 
43272aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
43282aeb7d3aSDaniel Vetter }
43292aeb7d3aSDaniel Vetter 
4330fca52a55SDaniel Vetter /**
4331fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4332fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4333fca52a55SDaniel Vetter  *
4334fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4335fca52a55SDaniel Vetter  * resources acquired in the init functions.
4336fca52a55SDaniel Vetter  */
43372aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43382aeb7d3aSDaniel Vetter {
43392aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
43402aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
43412aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
43422aeb7d3aSDaniel Vetter }
43432aeb7d3aSDaniel Vetter 
4344fca52a55SDaniel Vetter /**
4345fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4346fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4347fca52a55SDaniel Vetter  *
4348fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4349fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4350fca52a55SDaniel Vetter  */
4351b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4352c67a470bSPaulo Zanoni {
4353b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
43542aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
43552dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4356c67a470bSPaulo Zanoni }
4357c67a470bSPaulo Zanoni 
4358fca52a55SDaniel Vetter /**
4359fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4360fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4361fca52a55SDaniel Vetter  *
4362fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4363fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4364fca52a55SDaniel Vetter  */
4365b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4366c67a470bSPaulo Zanoni {
43672aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4368b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4369b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4370c67a470bSPaulo Zanoni }
4371