xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision e44adb5d9ab9e574a7814d804d05de65dd727768)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6448ef15d3SJosé Roberto de Souza 
65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
66e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
67e4ce95aaSVille Syrjälä };
68e4ce95aaSVille Syrjälä 
6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
7023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
7123bb4cb5SVille Syrjälä };
7223bb4cb5SVille Syrjälä 
733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
743a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
753a3b3c7dSVille Syrjälä };
763a3b3c7dSVille Syrjälä 
777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
78e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
81e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
827203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83e5868a31SEgbert Eich };
84e5868a31SEgbert Eich 
857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
86e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
907203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
987203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
9926951cafSXiong Zhang };
10026951cafSXiong Zhang 
1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1077203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
113e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
114e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
115e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1167203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich };
118e5868a31SEgbert Eich 
1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
121e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
122e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
123e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
124e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1257203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126e5868a31SEgbert Eich };
127e5868a31SEgbert Eich 
128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1297f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
130e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
1317203d49cSVille Syrjälä 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
132e0a20ad7SShashank Sharma };
133e0a20ad7SShashank Sharma 
134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
135da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1),
136da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2),
137da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3),
138da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4),
139da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5),
140da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6),
14148ef15d3SJosé Roberto de Souza };
14248ef15d3SJosé Roberto de Souza 
14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
144b32821c0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
145b32821c0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
146b32821c0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
147da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
148da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
149da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
150da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
151da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
152da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
15352dfdba0SLucas De Marchi };
15452dfdba0SLucas De Marchi 
1550398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1560398993bSVille Syrjälä {
1570398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1580398993bSVille Syrjälä 
1590398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1600398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1610398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1620398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1630398993bSVille Syrjälä 		else
1640398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1650398993bSVille Syrjälä 		return;
1660398993bSVille Syrjälä 	}
1670398993bSVille Syrjälä 
168da51e4baSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 11)
1690398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
1700398993bSVille Syrjälä 	else if (IS_GEN9_LP(dev_priv))
1710398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
1720398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 8)
1730398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
1740398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 7)
1750398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
1760398993bSVille Syrjälä 	else
1770398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
1780398993bSVille Syrjälä 
1790398993bSVille Syrjälä 	if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
1800398993bSVille Syrjälä 		return;
1810398993bSVille Syrjälä 
182da51e4baSVille Syrjälä 	if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
183da51e4baSVille Syrjälä 	    HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
1840398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
1850398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
1860398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
1870398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
1880398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
1890398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
1900398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
1910398993bSVille Syrjälä 	else
1920398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
1930398993bSVille Syrjälä }
1940398993bSVille Syrjälä 
195aca9310aSAnshuman Gupta static void
196aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
197aca9310aSAnshuman Gupta {
198aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
199aca9310aSAnshuman Gupta 
200aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
201aca9310aSAnshuman Gupta }
202aca9310aSAnshuman Gupta 
203cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
20468eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
20568eb49b1SPaulo Zanoni {
20665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
20765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
20868eb49b1SPaulo Zanoni 
20965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
21068eb49b1SPaulo Zanoni 
2115c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
21265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21668eb49b1SPaulo Zanoni }
2175c502442SPaulo Zanoni 
218cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
21968eb49b1SPaulo Zanoni {
22065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
22165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
222a9d356a6SPaulo Zanoni 
22365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
22468eb49b1SPaulo Zanoni 
22568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
22665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
22865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
23068eb49b1SPaulo Zanoni }
23168eb49b1SPaulo Zanoni 
232337ba017SPaulo Zanoni /*
233337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
234337ba017SPaulo Zanoni  */
23565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
236b51a2842SVille Syrjälä {
23765f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
238b51a2842SVille Syrjälä 
239b51a2842SVille Syrjälä 	if (val == 0)
240b51a2842SVille Syrjälä 		return;
241b51a2842SVille Syrjälä 
242a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
243a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
244f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
24565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
24765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
249b51a2842SVille Syrjälä }
250337ba017SPaulo Zanoni 
25165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
252e9e9848aSVille Syrjälä {
25365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
254e9e9848aSVille Syrjälä 
255e9e9848aSVille Syrjälä 	if (val == 0)
256e9e9848aSVille Syrjälä 		return;
257e9e9848aSVille Syrjälä 
258a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
259a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2609d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
26165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
265e9e9848aSVille Syrjälä }
266e9e9848aSVille Syrjälä 
267cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
26868eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
26968eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
27068eb49b1SPaulo Zanoni 		   i915_reg_t iir)
27168eb49b1SPaulo Zanoni {
27265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
27335079899SPaulo Zanoni 
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
27565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
27665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
27768eb49b1SPaulo Zanoni }
27835079899SPaulo Zanoni 
279cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
2802918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
28168eb49b1SPaulo Zanoni {
28265f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
28368eb49b1SPaulo Zanoni 
28465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
28565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
28665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
28768eb49b1SPaulo Zanoni }
28868eb49b1SPaulo Zanoni 
2890706f17cSEgbert Eich /* For display hotplug interrupt */
2900706f17cSEgbert Eich static inline void
2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
292a9c287c9SJani Nikula 				     u32 mask,
293a9c287c9SJani Nikula 				     u32 bits)
2940706f17cSEgbert Eich {
295a9c287c9SJani Nikula 	u32 val;
2960706f17cSEgbert Eich 
29767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
29848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
2990706f17cSEgbert Eich 
3000706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
3010706f17cSEgbert Eich 	val &= ~mask;
3020706f17cSEgbert Eich 	val |= bits;
3030706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
3040706f17cSEgbert Eich }
3050706f17cSEgbert Eich 
3060706f17cSEgbert Eich /**
3070706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3080706f17cSEgbert Eich  * @dev_priv: driver private
3090706f17cSEgbert Eich  * @mask: bits to update
3100706f17cSEgbert Eich  * @bits: bits to enable
3110706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3120706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3130706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3140706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3150706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3160706f17cSEgbert Eich  * version is also available.
3170706f17cSEgbert Eich  */
3180706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
319a9c287c9SJani Nikula 				   u32 mask,
320a9c287c9SJani Nikula 				   u32 bits)
3210706f17cSEgbert Eich {
3220706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3230706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3240706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3250706f17cSEgbert Eich }
3260706f17cSEgbert Eich 
327d9dc34f1SVille Syrjälä /**
328d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
329d9dc34f1SVille Syrjälä  * @dev_priv: driver private
330d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
331d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
332d9dc34f1SVille Syrjälä  */
333fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
334a9c287c9SJani Nikula 			    u32 interrupt_mask,
335a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
336036a4a7dSZhenyu Wang {
337a9c287c9SJani Nikula 	u32 new_val;
338d9dc34f1SVille Syrjälä 
33967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
34048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
341d9dc34f1SVille Syrjälä 
342d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
343d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
344d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
345d9dc34f1SVille Syrjälä 
346*e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
347*e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
348d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3491ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3503143a2bfSChris Wilson 		POSTING_READ(DEIMR);
351036a4a7dSZhenyu Wang 	}
352036a4a7dSZhenyu Wang }
353036a4a7dSZhenyu Wang 
3540961021aSBen Widawsky /**
3553a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3563a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3573a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3583a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3593a3b3c7dSVille Syrjälä  */
3603a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
361a9c287c9SJani Nikula 				u32 interrupt_mask,
362a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3633a3b3c7dSVille Syrjälä {
364a9c287c9SJani Nikula 	u32 new_val;
365a9c287c9SJani Nikula 	u32 old_val;
3663a3b3c7dSVille Syrjälä 
36767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3683a3b3c7dSVille Syrjälä 
36948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3703a3b3c7dSVille Syrjälä 
37148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
3723a3b3c7dSVille Syrjälä 		return;
3733a3b3c7dSVille Syrjälä 
3743a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
3753a3b3c7dSVille Syrjälä 
3763a3b3c7dSVille Syrjälä 	new_val = old_val;
3773a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
3783a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
3793a3b3c7dSVille Syrjälä 
3803a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
3813a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
3823a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
3833a3b3c7dSVille Syrjälä 	}
3843a3b3c7dSVille Syrjälä }
3853a3b3c7dSVille Syrjälä 
3863a3b3c7dSVille Syrjälä /**
387013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
388013d3752SVille Syrjälä  * @dev_priv: driver private
389013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
390013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
391013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
392013d3752SVille Syrjälä  */
393013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
394013d3752SVille Syrjälä 			 enum pipe pipe,
395a9c287c9SJani Nikula 			 u32 interrupt_mask,
396a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
397013d3752SVille Syrjälä {
398a9c287c9SJani Nikula 	u32 new_val;
399013d3752SVille Syrjälä 
40067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
401013d3752SVille Syrjälä 
40248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
403013d3752SVille Syrjälä 
40448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
405013d3752SVille Syrjälä 		return;
406013d3752SVille Syrjälä 
407013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
408013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
409013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
410013d3752SVille Syrjälä 
411013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
412013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
413013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
414013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
415013d3752SVille Syrjälä 	}
416013d3752SVille Syrjälä }
417013d3752SVille Syrjälä 
418013d3752SVille Syrjälä /**
419fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
420fee884edSDaniel Vetter  * @dev_priv: driver private
421fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
422fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
423fee884edSDaniel Vetter  */
42447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
425a9c287c9SJani Nikula 				  u32 interrupt_mask,
426a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
427fee884edSDaniel Vetter {
428a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
429fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
430fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
431fee884edSDaniel Vetter 
43248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
43315a17aaeSDaniel Vetter 
43467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
435fee884edSDaniel Vetter 
43648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
437c67a470bSPaulo Zanoni 		return;
438c67a470bSPaulo Zanoni 
439fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
440fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
441fee884edSDaniel Vetter }
4428664281bSPaulo Zanoni 
4436b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4446b12ca56SVille Syrjälä 			      enum pipe pipe)
4457c463586SKeith Packard {
4466b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
44710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
44810c59c51SImre Deak 
4496b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4506b12ca56SVille Syrjälä 
4516b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
4526b12ca56SVille Syrjälä 		goto out;
4536b12ca56SVille Syrjälä 
45410c59c51SImre Deak 	/*
455724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
456724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
45710c59c51SImre Deak 	 */
45848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
45948a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
46010c59c51SImre Deak 		return 0;
461724a6905SVille Syrjälä 	/*
462724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
463724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
464724a6905SVille Syrjälä 	 */
46548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
46648a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
467724a6905SVille Syrjälä 		return 0;
46810c59c51SImre Deak 
46910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
47010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
47110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
47210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
47310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
47410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
47510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
47610c59c51SImre Deak 
4776b12ca56SVille Syrjälä out:
47848a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
47948a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
4806b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
4816b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
4826b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
4836b12ca56SVille Syrjälä 
48410c59c51SImre Deak 	return enable_mask;
48510c59c51SImre Deak }
48610c59c51SImre Deak 
4876b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
4886b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
489755e9019SImre Deak {
4906b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
491755e9019SImre Deak 	u32 enable_mask;
492755e9019SImre Deak 
49348a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
4946b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
4956b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
4966b12ca56SVille Syrjälä 
4976b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
49848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
4996b12ca56SVille Syrjälä 
5006b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5016b12ca56SVille Syrjälä 		return;
5026b12ca56SVille Syrjälä 
5036b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5046b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5056b12ca56SVille Syrjälä 
5066b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5076b12ca56SVille Syrjälä 	POSTING_READ(reg);
508755e9019SImre Deak }
509755e9019SImre Deak 
5106b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5116b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
512755e9019SImre Deak {
5136b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
514755e9019SImre Deak 	u32 enable_mask;
515755e9019SImre Deak 
51648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5176b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5186b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5196b12ca56SVille Syrjälä 
5206b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5226b12ca56SVille Syrjälä 
5236b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5246b12ca56SVille Syrjälä 		return;
5256b12ca56SVille Syrjälä 
5266b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5276b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5286b12ca56SVille Syrjälä 
5296b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5306b12ca56SVille Syrjälä 	POSTING_READ(reg);
531755e9019SImre Deak }
532755e9019SImre Deak 
533f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
534f3e30485SVille Syrjälä {
535f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
536f3e30485SVille Syrjälä 		return false;
537f3e30485SVille Syrjälä 
538f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
539f3e30485SVille Syrjälä }
540f3e30485SVille Syrjälä 
541c0e09200SDave Airlie /**
542f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
54314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
54401c66889SZhao Yakui  */
54591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
54601c66889SZhao Yakui {
547f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
548f49e38ddSJani Nikula 		return;
549f49e38ddSJani Nikula 
55013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
55101c66889SZhao Yakui 
552755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
55391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
5543b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
555755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5561ec14ad3SChris Wilson 
55713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
55801c66889SZhao Yakui }
55901c66889SZhao Yakui 
560f75f3746SVille Syrjälä /*
561f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
562f75f3746SVille Syrjälä  * around the vertical blanking period.
563f75f3746SVille Syrjälä  *
564f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
565f75f3746SVille Syrjälä  *  vblank_start >= 3
566f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
567f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
568f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
569f75f3746SVille Syrjälä  *
570f75f3746SVille Syrjälä  *           start of vblank:
571f75f3746SVille Syrjälä  *           latch double buffered registers
572f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
573f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
574f75f3746SVille Syrjälä  *           |
575f75f3746SVille Syrjälä  *           |          frame start:
576f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
577f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
578f75f3746SVille Syrjälä  *           |          |
579f75f3746SVille Syrjälä  *           |          |  start of vsync:
580f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
581f75f3746SVille Syrjälä  *           |          |  |
582f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
583f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
584f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
585f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
586f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
587f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
588f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
589f75f3746SVille Syrjälä  *       |          |                                         |
590f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
591f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
592f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
593f75f3746SVille Syrjälä  *
594f75f3746SVille Syrjälä  * x  = horizontal active
595f75f3746SVille Syrjälä  * _  = horizontal blanking
596f75f3746SVille Syrjälä  * hs = horizontal sync
597f75f3746SVille Syrjälä  * va = vertical active
598f75f3746SVille Syrjälä  * vb = vertical blanking
599f75f3746SVille Syrjälä  * vs = vertical sync
600f75f3746SVille Syrjälä  * vbs = vblank_start (number)
601f75f3746SVille Syrjälä  *
602f75f3746SVille Syrjälä  * Summary:
603f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
604f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
605f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
606f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
607f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
608f75f3746SVille Syrjälä  */
609f75f3746SVille Syrjälä 
61042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
61142f52ef8SKeith Packard  * we use as a pipe index
61242f52ef8SKeith Packard  */
61308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6140a3e67a4SJesse Barnes {
61508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
61608fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
61732db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
61808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
619f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6200b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
621694e409dSVille Syrjälä 	unsigned long irqflags;
622391f75e2SVille Syrjälä 
62332db0b65SVille Syrjälä 	/*
62432db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
62532db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
62632db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
62732db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
62832db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
62932db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
63032db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
63132db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
63232db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
63332db0b65SVille Syrjälä 	 */
63432db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
63532db0b65SVille Syrjälä 		return 0;
63632db0b65SVille Syrjälä 
6370b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6380b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6390b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6400b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6410b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
642391f75e2SVille Syrjälä 
6430b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6440b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6450b2a8e09SVille Syrjälä 
6460b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6470b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6480b2a8e09SVille Syrjälä 
6499db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6509db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6515eddb70bSChris Wilson 
652694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
653694e409dSVille Syrjälä 
6540a3e67a4SJesse Barnes 	/*
6550a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6560a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6570a3e67a4SJesse Barnes 	 * register.
6580a3e67a4SJesse Barnes 	 */
6590a3e67a4SJesse Barnes 	do {
6608cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6618cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6628cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6630a3e67a4SJesse Barnes 	} while (high1 != high2);
6640a3e67a4SJesse Barnes 
665694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
666694e409dSVille Syrjälä 
6675eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
668391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6695eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
670391f75e2SVille Syrjälä 
671391f75e2SVille Syrjälä 	/*
672391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
673391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
674391f75e2SVille Syrjälä 	 * counter against vblank start.
675391f75e2SVille Syrjälä 	 */
676edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6770a3e67a4SJesse Barnes }
6780a3e67a4SJesse Barnes 
67908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
6809880b7a5SJesse Barnes {
68108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
68233267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
68308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
6849880b7a5SJesse Barnes 
68533267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
68633267703SVandita Kulkarni 		return 0;
68733267703SVandita Kulkarni 
688649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
6899880b7a5SJesse Barnes }
6909880b7a5SJesse Barnes 
691aec0246fSUma Shankar /*
692aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
693aec0246fSUma Shankar  * scanline register will not work to get the scanline,
694aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
695aec0246fSUma Shankar  * with scanline register updates.
696aec0246fSUma Shankar  * This function will use Framestamp and current
697aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
698aec0246fSUma Shankar  */
699aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
700aec0246fSUma Shankar {
701aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
702aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
703aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
704aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
705aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
706aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
707aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
708aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
709aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
710aec0246fSUma Shankar 
711aec0246fSUma Shankar 	/*
712aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
713aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
714aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
715aec0246fSUma Shankar 	 * during the same frame.
716aec0246fSUma Shankar 	 */
717aec0246fSUma Shankar 	do {
718aec0246fSUma Shankar 		/*
719aec0246fSUma Shankar 		 * This field provides read back of the display
720aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
721aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
722aec0246fSUma Shankar 		 */
7238cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7248cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
725aec0246fSUma Shankar 
726aec0246fSUma Shankar 		/*
727aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
728aec0246fSUma Shankar 		 * time stamp value.
729aec0246fSUma Shankar 		 */
7308cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
731aec0246fSUma Shankar 
7328cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7338cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
734aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
735aec0246fSUma Shankar 
736aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
737aec0246fSUma Shankar 					clock), 1000 * htotal);
738aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
739aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
740aec0246fSUma Shankar 
741aec0246fSUma Shankar 	return scanline;
742aec0246fSUma Shankar }
743aec0246fSUma Shankar 
7448cbda6b2SJani Nikula /*
7458cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7468cbda6b2SJani Nikula  * forcewake etc.
7478cbda6b2SJani Nikula  */
748a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
749a225f079SVille Syrjälä {
750a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
751fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7525caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7535caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
754a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
75580715b2fSVille Syrjälä 	int position, vtotal;
756a225f079SVille Syrjälä 
75772259536SVille Syrjälä 	if (!crtc->active)
75872259536SVille Syrjälä 		return -1;
75972259536SVille Syrjälä 
7605caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7615caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7625caa0feaSDaniel Vetter 
763af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
764aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
765aec0246fSUma Shankar 
76680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
767a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
768a225f079SVille Syrjälä 		vtotal /= 2;
769a225f079SVille Syrjälä 
770cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
7718cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
772a225f079SVille Syrjälä 	else
7738cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
774a225f079SVille Syrjälä 
775a225f079SVille Syrjälä 	/*
77641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
77741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
77841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
77941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
78041b578fbSJesse Barnes 	 *
78141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
78241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
78341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
78441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
78541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
78641b578fbSJesse Barnes 	 */
78791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
78841b578fbSJesse Barnes 		int i, temp;
78941b578fbSJesse Barnes 
79041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
79141b578fbSJesse Barnes 			udelay(1);
7928cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
79341b578fbSJesse Barnes 			if (temp != position) {
79441b578fbSJesse Barnes 				position = temp;
79541b578fbSJesse Barnes 				break;
79641b578fbSJesse Barnes 			}
79741b578fbSJesse Barnes 		}
79841b578fbSJesse Barnes 	}
79941b578fbSJesse Barnes 
80041b578fbSJesse Barnes 	/*
80180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
80280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
803a225f079SVille Syrjälä 	 */
80480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
805a225f079SVille Syrjälä }
806a225f079SVille Syrjälä 
8074bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8084bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8094bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8103bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8113bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8120af7e4dfSMario Kleiner {
8134bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
814fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8154bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
816e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8173aa18df8SVille Syrjälä 	int position;
81878e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
819ad3543edSMario Kleiner 	unsigned long irqflags;
8208a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
8218a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
822af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8230af7e4dfSMario Kleiner 
82448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
82500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
82600376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8279db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8281bf6ad62SDaniel Vetter 		return false;
8290af7e4dfSMario Kleiner 	}
8300af7e4dfSMario Kleiner 
831c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
83278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
833c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
834c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
835c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8360af7e4dfSMario Kleiner 
837d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
838d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
839d31faf65SVille Syrjälä 		vbl_end /= 2;
840d31faf65SVille Syrjälä 		vtotal /= 2;
841d31faf65SVille Syrjälä 	}
842d31faf65SVille Syrjälä 
843ad3543edSMario Kleiner 	/*
844ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
845ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
846ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
847ad3543edSMario Kleiner 	 */
848ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
849ad3543edSMario Kleiner 
850ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
851ad3543edSMario Kleiner 
852ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
853ad3543edSMario Kleiner 	if (stime)
854ad3543edSMario Kleiner 		*stime = ktime_get();
855ad3543edSMario Kleiner 
8568a920e24SVille Syrjälä 	if (use_scanline_counter) {
8570af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8580af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8590af7e4dfSMario Kleiner 		 */
860e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8610af7e4dfSMario Kleiner 	} else {
8620af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8630af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8640af7e4dfSMario Kleiner 		 * scanout position.
8650af7e4dfSMario Kleiner 		 */
8668cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8670af7e4dfSMario Kleiner 
8683aa18df8SVille Syrjälä 		/* convert to pixel counts */
8693aa18df8SVille Syrjälä 		vbl_start *= htotal;
8703aa18df8SVille Syrjälä 		vbl_end *= htotal;
8713aa18df8SVille Syrjälä 		vtotal *= htotal;
87278e8fc6bSVille Syrjälä 
87378e8fc6bSVille Syrjälä 		/*
8747e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8757e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8767e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8777e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8787e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8797e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8807e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8817e78f1cbSVille Syrjälä 		 */
8827e78f1cbSVille Syrjälä 		if (position >= vtotal)
8837e78f1cbSVille Syrjälä 			position = vtotal - 1;
8847e78f1cbSVille Syrjälä 
8857e78f1cbSVille Syrjälä 		/*
88678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
88778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
88878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
88978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
89078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
89178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
89278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
89378e8fc6bSVille Syrjälä 		 */
89478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8953aa18df8SVille Syrjälä 	}
8963aa18df8SVille Syrjälä 
897ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
898ad3543edSMario Kleiner 	if (etime)
899ad3543edSMario Kleiner 		*etime = ktime_get();
900ad3543edSMario Kleiner 
901ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
902ad3543edSMario Kleiner 
903ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
904ad3543edSMario Kleiner 
9053aa18df8SVille Syrjälä 	/*
9063aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9073aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9083aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9093aa18df8SVille Syrjälä 	 * up since vbl_end.
9103aa18df8SVille Syrjälä 	 */
9113aa18df8SVille Syrjälä 	if (position >= vbl_start)
9123aa18df8SVille Syrjälä 		position -= vbl_end;
9133aa18df8SVille Syrjälä 	else
9143aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9153aa18df8SVille Syrjälä 
9168a920e24SVille Syrjälä 	if (use_scanline_counter) {
9173aa18df8SVille Syrjälä 		*vpos = position;
9183aa18df8SVille Syrjälä 		*hpos = 0;
9193aa18df8SVille Syrjälä 	} else {
9200af7e4dfSMario Kleiner 		*vpos = position / htotal;
9210af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9220af7e4dfSMario Kleiner 	}
9230af7e4dfSMario Kleiner 
9241bf6ad62SDaniel Vetter 	return true;
9250af7e4dfSMario Kleiner }
9260af7e4dfSMario Kleiner 
9274bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9284bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9294bbffbf3SThomas Zimmermann {
9304bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9314bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
93248e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9334bbffbf3SThomas Zimmermann }
9344bbffbf3SThomas Zimmermann 
935a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
936a225f079SVille Syrjälä {
937fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
938a225f079SVille Syrjälä 	unsigned long irqflags;
939a225f079SVille Syrjälä 	int position;
940a225f079SVille Syrjälä 
941a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
942a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
943a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
944a225f079SVille Syrjälä 
945a225f079SVille Syrjälä 	return position;
946a225f079SVille Syrjälä }
947a225f079SVille Syrjälä 
948e3689190SBen Widawsky /**
94974bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
950e3689190SBen Widawsky  * occurred.
951e3689190SBen Widawsky  * @work: workqueue struct
952e3689190SBen Widawsky  *
953e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
954e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
955e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
956e3689190SBen Widawsky  */
95774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
958e3689190SBen Widawsky {
9592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
960cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
961cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
962e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
96335a85ac6SBen Widawsky 	char *parity_event[6];
964a9c287c9SJani Nikula 	u32 misccpctl;
965a9c287c9SJani Nikula 	u8 slice = 0;
966e3689190SBen Widawsky 
967e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
968e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
969e3689190SBen Widawsky 	 * any time we access those registers.
970e3689190SBen Widawsky 	 */
97191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
972e3689190SBen Widawsky 
97335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
97448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
97535a85ac6SBen Widawsky 		goto out;
97635a85ac6SBen Widawsky 
977e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
978e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
979e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
980e3689190SBen Widawsky 
98135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
982f0f59a00SVille Syrjälä 		i915_reg_t reg;
98335a85ac6SBen Widawsky 
98435a85ac6SBen Widawsky 		slice--;
98548a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
98648a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
98735a85ac6SBen Widawsky 			break;
98835a85ac6SBen Widawsky 
98935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
99035a85ac6SBen Widawsky 
9916fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
99235a85ac6SBen Widawsky 
99335a85ac6SBen Widawsky 		error_status = I915_READ(reg);
994e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
995e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
996e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
997e3689190SBen Widawsky 
99835a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
99935a85ac6SBen Widawsky 		POSTING_READ(reg);
1000e3689190SBen Widawsky 
1001cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1002e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1003e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1004e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
100535a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
100635a85ac6SBen Widawsky 		parity_event[5] = NULL;
1007e3689190SBen Widawsky 
100891c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1009e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1010e3689190SBen Widawsky 
101135a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
101235a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1013e3689190SBen Widawsky 
101435a85ac6SBen Widawsky 		kfree(parity_event[4]);
1015e3689190SBen Widawsky 		kfree(parity_event[3]);
1016e3689190SBen Widawsky 		kfree(parity_event[2]);
1017e3689190SBen Widawsky 		kfree(parity_event[1]);
1018e3689190SBen Widawsky 	}
1019e3689190SBen Widawsky 
102035a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
102135a85ac6SBen Widawsky 
102235a85ac6SBen Widawsky out:
102348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1024cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1025cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1026cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
102735a85ac6SBen Widawsky 
102891c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
102935a85ac6SBen Widawsky }
103035a85ac6SBen Widawsky 
1031af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1032121e758eSDhinakaran Pandiyan {
1033af92058fSVille Syrjälä 	switch (pin) {
1034da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1035121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1036da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1037121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1038da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1039121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1040da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1041121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1042da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
104348ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
1044da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
104548ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
104648ef15d3SJosé Roberto de Souza 	default:
104748ef15d3SJosé Roberto de Souza 		return false;
104848ef15d3SJosé Roberto de Souza 	}
104948ef15d3SJosé Roberto de Souza }
105048ef15d3SJosé Roberto de Souza 
1051af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
105263c88d22SImre Deak {
1053af92058fSVille Syrjälä 	switch (pin) {
1054af92058fSVille Syrjälä 	case HPD_PORT_A:
1055195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1056af92058fSVille Syrjälä 	case HPD_PORT_B:
105763c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1058af92058fSVille Syrjälä 	case HPD_PORT_C:
105963c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
106063c88d22SImre Deak 	default:
106163c88d22SImre Deak 		return false;
106263c88d22SImre Deak 	}
106363c88d22SImre Deak }
106463c88d22SImre Deak 
1065af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
106631604222SAnusha Srivatsa {
1067af92058fSVille Syrjälä 	switch (pin) {
1068af92058fSVille Syrjälä 	case HPD_PORT_A:
1069ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1070af92058fSVille Syrjälä 	case HPD_PORT_B:
1071ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
10728ef7e340SMatt Roper 	case HPD_PORT_C:
1073ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
107431604222SAnusha Srivatsa 	default:
107531604222SAnusha Srivatsa 		return false;
107631604222SAnusha Srivatsa 	}
107731604222SAnusha Srivatsa }
107831604222SAnusha Srivatsa 
1079af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
108031604222SAnusha Srivatsa {
1081af92058fSVille Syrjälä 	switch (pin) {
1082da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
108331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1084da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
108531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1086da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
108731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1088da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
108931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1090da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
109152dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1092da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
109352dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
109452dfdba0SLucas De Marchi 	default:
109552dfdba0SLucas De Marchi 		return false;
109652dfdba0SLucas De Marchi 	}
109752dfdba0SLucas De Marchi }
109852dfdba0SLucas De Marchi 
1099af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11006dbf30ceSVille Syrjälä {
1101af92058fSVille Syrjälä 	switch (pin) {
1102af92058fSVille Syrjälä 	case HPD_PORT_E:
11036dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11046dbf30ceSVille Syrjälä 	default:
11056dbf30ceSVille Syrjälä 		return false;
11066dbf30ceSVille Syrjälä 	}
11076dbf30ceSVille Syrjälä }
11086dbf30ceSVille Syrjälä 
1109af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
111074c0b395SVille Syrjälä {
1111af92058fSVille Syrjälä 	switch (pin) {
1112af92058fSVille Syrjälä 	case HPD_PORT_A:
111374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1114af92058fSVille Syrjälä 	case HPD_PORT_B:
111574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1116af92058fSVille Syrjälä 	case HPD_PORT_C:
111774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1118af92058fSVille Syrjälä 	case HPD_PORT_D:
111974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
112074c0b395SVille Syrjälä 	default:
112174c0b395SVille Syrjälä 		return false;
112274c0b395SVille Syrjälä 	}
112374c0b395SVille Syrjälä }
112474c0b395SVille Syrjälä 
1125af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1126e4ce95aaSVille Syrjälä {
1127af92058fSVille Syrjälä 	switch (pin) {
1128af92058fSVille Syrjälä 	case HPD_PORT_A:
1129e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1130e4ce95aaSVille Syrjälä 	default:
1131e4ce95aaSVille Syrjälä 		return false;
1132e4ce95aaSVille Syrjälä 	}
1133e4ce95aaSVille Syrjälä }
1134e4ce95aaSVille Syrjälä 
1135af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
113613cf5504SDave Airlie {
1137af92058fSVille Syrjälä 	switch (pin) {
1138af92058fSVille Syrjälä 	case HPD_PORT_B:
1139676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1140af92058fSVille Syrjälä 	case HPD_PORT_C:
1141676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1142af92058fSVille Syrjälä 	case HPD_PORT_D:
1143676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1144676574dfSJani Nikula 	default:
1145676574dfSJani Nikula 		return false;
114613cf5504SDave Airlie 	}
114713cf5504SDave Airlie }
114813cf5504SDave Airlie 
1149af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115013cf5504SDave Airlie {
1151af92058fSVille Syrjälä 	switch (pin) {
1152af92058fSVille Syrjälä 	case HPD_PORT_B:
1153676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1154af92058fSVille Syrjälä 	case HPD_PORT_C:
1155676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1156af92058fSVille Syrjälä 	case HPD_PORT_D:
1157676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1158676574dfSJani Nikula 	default:
1159676574dfSJani Nikula 		return false;
116013cf5504SDave Airlie 	}
116113cf5504SDave Airlie }
116213cf5504SDave Airlie 
116342db67d6SVille Syrjälä /*
116442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
116542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
116642db67d6SVille Syrjälä  * hotplug detection results from several registers.
116742db67d6SVille Syrjälä  *
116842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
116942db67d6SVille Syrjälä  */
1170cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1171cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
11728c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1173fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1174af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1175676574dfSJani Nikula {
1176e9be2850SVille Syrjälä 	enum hpd_pin pin;
1177676574dfSJani Nikula 
117852dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
117952dfdba0SLucas De Marchi 
1180e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1181e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
11828c841e57SJani Nikula 			continue;
11838c841e57SJani Nikula 
1184e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1185676574dfSJani Nikula 
1186af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1187e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1188676574dfSJani Nikula 	}
1189676574dfSJani Nikula 
119000376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
119100376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1192f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1193676574dfSJani Nikula 
1194676574dfSJani Nikula }
1195676574dfSJani Nikula 
119691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1197515ac2bbSDaniel Vetter {
119828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1199515ac2bbSDaniel Vetter }
1200515ac2bbSDaniel Vetter 
120191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1202ce99c256SDaniel Vetter {
12039ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1204ce99c256SDaniel Vetter }
1205ce99c256SDaniel Vetter 
12068bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
120791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
120891d14251STvrtko Ursulin 					 enum pipe pipe,
1209a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1210a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1211a9c287c9SJani Nikula 					 u32 crc4)
12128bf1e9f1SShuang He {
12138c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
121400535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12155cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12165cee6c45SVille Syrjälä 
12175cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1218b2c88f5bSDamien Lespiau 
1219d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12208c6b709dSTomeu Vizoso 	/*
12218c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
12228c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
12238c6b709dSTomeu Vizoso 	 * out the buggy result.
12248c6b709dSTomeu Vizoso 	 *
1225163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
12268c6b709dSTomeu Vizoso 	 * don't trust that one either.
12278c6b709dSTomeu Vizoso 	 */
1228033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1229163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
12308c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
12318c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
12328c6b709dSTomeu Vizoso 		return;
12338c6b709dSTomeu Vizoso 	}
12348c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
12356cc42152SMaarten Lankhorst 
1236246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1237ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1238246ee524STomeu Vizoso 				crcs);
12398c6b709dSTomeu Vizoso }
1240277de95eSDaniel Vetter #else
1241277de95eSDaniel Vetter static inline void
124291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
124391d14251STvrtko Ursulin 			     enum pipe pipe,
1244a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1245a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1246a9c287c9SJani Nikula 			     u32 crc4) {}
1247277de95eSDaniel Vetter #endif
1248eba94eb9SDaniel Vetter 
12491288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
12501288f9b0SKarthik B S 			      enum pipe pipe)
12511288f9b0SKarthik B S {
12521288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
12531288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
12541288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
12551288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
12561288f9b0SKarthik B S 	unsigned long irqflags;
12571288f9b0SKarthik B S 
12581288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
12591288f9b0SKarthik B S 
12601288f9b0SKarthik B S 	crtc_state->event = NULL;
12611288f9b0SKarthik B S 
12621288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
12631288f9b0SKarthik B S 
12641288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
12651288f9b0SKarthik B S }
1266277de95eSDaniel Vetter 
126791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
126891d14251STvrtko Ursulin 				     enum pipe pipe)
12695a69b89fSDaniel Vetter {
127091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
12715a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
12725a69b89fSDaniel Vetter 				     0, 0, 0, 0);
12735a69b89fSDaniel Vetter }
12745a69b89fSDaniel Vetter 
127591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
127691d14251STvrtko Ursulin 				     enum pipe pipe)
1277eba94eb9SDaniel Vetter {
127891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1279eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1280eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1281eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1282eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
12838bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1284eba94eb9SDaniel Vetter }
12855b3a856bSDaniel Vetter 
128691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
128791d14251STvrtko Ursulin 				      enum pipe pipe)
12885b3a856bSDaniel Vetter {
1289a9c287c9SJani Nikula 	u32 res1, res2;
12900b5c5ed0SDaniel Vetter 
129191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
12920b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
12930b5c5ed0SDaniel Vetter 	else
12940b5c5ed0SDaniel Vetter 		res1 = 0;
12950b5c5ed0SDaniel Vetter 
129691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
12970b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
12980b5c5ed0SDaniel Vetter 	else
12990b5c5ed0SDaniel Vetter 		res2 = 0;
13005b3a856bSDaniel Vetter 
130191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13040b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13050b5c5ed0SDaniel Vetter 				     res1, res2);
13065b3a856bSDaniel Vetter }
13078bf1e9f1SShuang He 
130844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
130944d9241eSVille Syrjälä {
131044d9241eSVille Syrjälä 	enum pipe pipe;
131144d9241eSVille Syrjälä 
131244d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
131344d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
131444d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
131544d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
131644d9241eSVille Syrjälä 
131744d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
131844d9241eSVille Syrjälä 	}
131944d9241eSVille Syrjälä }
132044d9241eSVille Syrjälä 
1321eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
132291d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
13237e231dbeSJesse Barnes {
1324d048a268SVille Syrjälä 	enum pipe pipe;
13257e231dbeSJesse Barnes 
132658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
13271ca993d2SVille Syrjälä 
13281ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
13291ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
13301ca993d2SVille Syrjälä 		return;
13311ca993d2SVille Syrjälä 	}
13321ca993d2SVille Syrjälä 
1333055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1334f0f59a00SVille Syrjälä 		i915_reg_t reg;
13356b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
133691d181ddSImre Deak 
1337bbb5eebfSDaniel Vetter 		/*
1338bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1339bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1340bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1341bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1342bbb5eebfSDaniel Vetter 		 * handle.
1343bbb5eebfSDaniel Vetter 		 */
13440f239f4cSDaniel Vetter 
13450f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
13466b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1347bbb5eebfSDaniel Vetter 
1348bbb5eebfSDaniel Vetter 		switch (pipe) {
1349d048a268SVille Syrjälä 		default:
1350bbb5eebfSDaniel Vetter 		case PIPE_A:
1351bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1352bbb5eebfSDaniel Vetter 			break;
1353bbb5eebfSDaniel Vetter 		case PIPE_B:
1354bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1355bbb5eebfSDaniel Vetter 			break;
13563278f67fSVille Syrjälä 		case PIPE_C:
13573278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
13583278f67fSVille Syrjälä 			break;
1359bbb5eebfSDaniel Vetter 		}
1360bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
13616b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1362bbb5eebfSDaniel Vetter 
13636b12ca56SVille Syrjälä 		if (!status_mask)
136491d181ddSImre Deak 			continue;
136591d181ddSImre Deak 
136691d181ddSImre Deak 		reg = PIPESTAT(pipe);
13676b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
13686b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
13697e231dbeSJesse Barnes 
13707e231dbeSJesse Barnes 		/*
13717e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1372132c27c9SVille Syrjälä 		 *
1373132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1374132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1375132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1376132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1377132c27c9SVille Syrjälä 		 * an interrupt is still pending.
13787e231dbeSJesse Barnes 		 */
1379132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1380132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1381132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1382132c27c9SVille Syrjälä 		}
13837e231dbeSJesse Barnes 	}
138458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
13852ecb8ca4SVille Syrjälä }
13862ecb8ca4SVille Syrjälä 
1387eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1388eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1389eb64343cSVille Syrjälä {
1390eb64343cSVille Syrjälä 	enum pipe pipe;
1391eb64343cSVille Syrjälä 
1392eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1393eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1394aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1395eb64343cSVille Syrjälä 
1396eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1397eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1398eb64343cSVille Syrjälä 
1399eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1400eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1401eb64343cSVille Syrjälä 	}
1402eb64343cSVille Syrjälä }
1403eb64343cSVille Syrjälä 
1404eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1405eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1406eb64343cSVille Syrjälä {
1407eb64343cSVille Syrjälä 	bool blc_event = false;
1408eb64343cSVille Syrjälä 	enum pipe pipe;
1409eb64343cSVille Syrjälä 
1410eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1411eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1412aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1413eb64343cSVille Syrjälä 
1414eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1415eb64343cSVille Syrjälä 			blc_event = true;
1416eb64343cSVille Syrjälä 
1417eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1418eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1419eb64343cSVille Syrjälä 
1420eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1421eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1422eb64343cSVille Syrjälä 	}
1423eb64343cSVille Syrjälä 
1424eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1425eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1426eb64343cSVille Syrjälä }
1427eb64343cSVille Syrjälä 
1428eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1429eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1430eb64343cSVille Syrjälä {
1431eb64343cSVille Syrjälä 	bool blc_event = false;
1432eb64343cSVille Syrjälä 	enum pipe pipe;
1433eb64343cSVille Syrjälä 
1434eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1435eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1436aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1437eb64343cSVille Syrjälä 
1438eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1439eb64343cSVille Syrjälä 			blc_event = true;
1440eb64343cSVille Syrjälä 
1441eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1442eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1443eb64343cSVille Syrjälä 
1444eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1445eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1446eb64343cSVille Syrjälä 	}
1447eb64343cSVille Syrjälä 
1448eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1449eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1450eb64343cSVille Syrjälä 
1451eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1452eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1453eb64343cSVille Syrjälä }
1454eb64343cSVille Syrjälä 
145591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
14562ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
14572ecb8ca4SVille Syrjälä {
14582ecb8ca4SVille Syrjälä 	enum pipe pipe;
14597e231dbeSJesse Barnes 
1460055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1461fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1462aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
14634356d586SDaniel Vetter 
14644356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
146591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
14662d9d2b0bSVille Syrjälä 
14671f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14681f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
146931acc7f5SJesse Barnes 	}
147031acc7f5SJesse Barnes 
1471c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
147291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1473c1874ed7SImre Deak }
1474c1874ed7SImre Deak 
14751ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
147616c6c56bSVille Syrjälä {
14770ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
14780ba7c51aSVille Syrjälä 	int i;
147916c6c56bSVille Syrjälä 
14800ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
14810ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14820ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
14830ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
14840ba7c51aSVille Syrjälä 	else
14850ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
14860ba7c51aSVille Syrjälä 
14870ba7c51aSVille Syrjälä 	/*
14880ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
14890ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
14900ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
14910ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
14920ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
14930ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
14940ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
14950ba7c51aSVille Syrjälä 	 */
14960ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
14970ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
14980ba7c51aSVille Syrjälä 
14990ba7c51aSVille Syrjälä 		if (tmp == 0)
15000ba7c51aSVille Syrjälä 			return hotplug_status;
15010ba7c51aSVille Syrjälä 
15020ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15033ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15040ba7c51aSVille Syrjälä 	}
15050ba7c51aSVille Syrjälä 
150648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15070ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15080ba7c51aSVille Syrjälä 		      I915_READ(PORT_HOTPLUG_STAT));
15091ae3c34cSVille Syrjälä 
15101ae3c34cSVille Syrjälä 	return hotplug_status;
15111ae3c34cSVille Syrjälä }
15121ae3c34cSVille Syrjälä 
151391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15141ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15151ae3c34cSVille Syrjälä {
15161ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15170398993bSVille Syrjälä 	u32 hotplug_trigger;
15183ff60f89SOscar Mateo 
15190398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15200398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15210398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
15220398993bSVille Syrjälä 	else
15230398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
152416c6c56bSVille Syrjälä 
152558f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1526cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1527cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
15280398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1529fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
153058f2cf24SVille Syrjälä 
153191d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
153258f2cf24SVille Syrjälä 	}
1533369712e8SJani Nikula 
15340398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
15350398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
15360398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
153791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
153858f2cf24SVille Syrjälä }
153916c6c56bSVille Syrjälä 
1540c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1541c1874ed7SImre Deak {
1542b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1543c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1544c1874ed7SImre Deak 
15452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15462dd2a883SImre Deak 		return IRQ_NONE;
15472dd2a883SImre Deak 
15481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
15499102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
15501f814dacSImre Deak 
15511e1cace9SVille Syrjälä 	do {
15526e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
15532ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
15541ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1555a5e485a9SVille Syrjälä 		u32 ier = 0;
15563ff60f89SOscar Mateo 
1557c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1558c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15593ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1560c1874ed7SImre Deak 
1561c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
15621e1cace9SVille Syrjälä 			break;
1563c1874ed7SImre Deak 
1564c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1565c1874ed7SImre Deak 
1566a5e485a9SVille Syrjälä 		/*
1567a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1568a5e485a9SVille Syrjälä 		 *
1569a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1570a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1571a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1572a5e485a9SVille Syrjälä 		 *
1573a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1574a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1575a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1576a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1577a5e485a9SVille Syrjälä 		 * bits this time around.
1578a5e485a9SVille Syrjälä 		 */
15794a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1580a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1581a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
15824a0a0202SVille Syrjälä 
15834a0a0202SVille Syrjälä 		if (gt_iir)
15844a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
15854a0a0202SVille Syrjälä 		if (pm_iir)
15864a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
15874a0a0202SVille Syrjälä 
15887ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
15891ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
15907ce4d1f2SVille Syrjälä 
15913ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15923ff60f89SOscar Mateo 		 * signalled in iir */
1593eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
15947ce4d1f2SVille Syrjälä 
1595eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1596eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1597eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1598eef57324SJerome Anand 
15997ce4d1f2SVille Syrjälä 		/*
16007ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16017ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16027ce4d1f2SVille Syrjälä 		 */
16037ce4d1f2SVille Syrjälä 		if (iir)
16047ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16054a0a0202SVille Syrjälä 
1606a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
16074a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16081ae3c34cSVille Syrjälä 
160952894874SVille Syrjälä 		if (gt_iir)
1610cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
161152894874SVille Syrjälä 		if (pm_iir)
16123e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
161352894874SVille Syrjälä 
16141ae3c34cSVille Syrjälä 		if (hotplug_status)
161591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16162ecb8ca4SVille Syrjälä 
161791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
16181e1cace9SVille Syrjälä 	} while (0);
16197e231dbeSJesse Barnes 
16209102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16211f814dacSImre Deak 
16227e231dbeSJesse Barnes 	return ret;
16237e231dbeSJesse Barnes }
16247e231dbeSJesse Barnes 
162543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
162643f328d7SVille Syrjälä {
1627b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
162843f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
162943f328d7SVille Syrjälä 
16302dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16312dd2a883SImre Deak 		return IRQ_NONE;
16322dd2a883SImre Deak 
16331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16349102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16351f814dacSImre Deak 
1636579de73bSChris Wilson 	do {
16376e814800SVille Syrjälä 		u32 master_ctl, iir;
16382ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16391ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1640a5e485a9SVille Syrjälä 		u32 ier = 0;
1641a5e485a9SVille Syrjälä 
16428e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16433278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16443278f67fSVille Syrjälä 
16453278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16468e5fd599SVille Syrjälä 			break;
164743f328d7SVille Syrjälä 
164827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
164927b6c122SOscar Mateo 
1650a5e485a9SVille Syrjälä 		/*
1651a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1652a5e485a9SVille Syrjälä 		 *
1653a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1654a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1655a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1656a5e485a9SVille Syrjälä 		 *
1657a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1658a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1659a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1660a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1661a5e485a9SVille Syrjälä 		 * bits this time around.
1662a5e485a9SVille Syrjälä 		 */
166343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1664a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1665a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
166643f328d7SVille Syrjälä 
16676cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
166827b6c122SOscar Mateo 
166927b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16701ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
167143f328d7SVille Syrjälä 
167227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
167327b6c122SOscar Mateo 		 * signalled in iir */
1674eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
167543f328d7SVille Syrjälä 
1676eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1677eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1678eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1679eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1680eef57324SJerome Anand 
16817ce4d1f2SVille Syrjälä 		/*
16827ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16837ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16847ce4d1f2SVille Syrjälä 		 */
16857ce4d1f2SVille Syrjälä 		if (iir)
16867ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16877ce4d1f2SVille Syrjälä 
1688a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1689e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
16901ae3c34cSVille Syrjälä 
16911ae3c34cSVille Syrjälä 		if (hotplug_status)
169291d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16932ecb8ca4SVille Syrjälä 
169491d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1695579de73bSChris Wilson 	} while (0);
16963278f67fSVille Syrjälä 
16979102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16981f814dacSImre Deak 
169943f328d7SVille Syrjälä 	return ret;
170043f328d7SVille Syrjälä }
170143f328d7SVille Syrjälä 
170291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17030398993bSVille Syrjälä 				u32 hotplug_trigger)
1704776ad806SJesse Barnes {
170542db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1706776ad806SJesse Barnes 
17076a39d7c9SJani Nikula 	/*
17086a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17096a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17106a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17116a39d7c9SJani Nikula 	 * errors.
17126a39d7c9SJani Nikula 	 */
171313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
17146a39d7c9SJani Nikula 	if (!hotplug_trigger) {
17156a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
17166a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
17176a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
17186a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
17196a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
17206a39d7c9SJani Nikula 	}
17216a39d7c9SJani Nikula 
172213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
17236a39d7c9SJani Nikula 	if (!hotplug_trigger)
17246a39d7c9SJani Nikula 		return;
172513cf5504SDave Airlie 
17260398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
17270398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
17280398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1729fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
173040e56410SVille Syrjälä 
173191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1732aaf5ec2eSSonika Jindal }
173391d131d2SDaniel Vetter 
173491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
173540e56410SVille Syrjälä {
1736d048a268SVille Syrjälä 	enum pipe pipe;
173740e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
173840e56410SVille Syrjälä 
17390398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
174040e56410SVille Syrjälä 
1741cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1742cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1743776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
174400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1745cfc33bf7SVille Syrjälä 			port_name(port));
1746cfc33bf7SVille Syrjälä 	}
1747776ad806SJesse Barnes 
1748ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
174991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1750ce99c256SDaniel Vetter 
1751776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
175291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1753776ad806SJesse Barnes 
1754776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
175500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1756776ad806SJesse Barnes 
1757776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
175800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1759776ad806SJesse Barnes 
1760776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
176100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1762776ad806SJesse Barnes 
1763b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1764055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
176500376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
17669db4a9c7SJesse Barnes 				pipe_name(pipe),
17679db4a9c7SJesse Barnes 				I915_READ(FDI_RX_IIR(pipe)));
1768b8b65ccdSAnshuman Gupta 	}
1769776ad806SJesse Barnes 
1770776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
177100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1772776ad806SJesse Barnes 
1773776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
177400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
177500376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1776776ad806SJesse Barnes 
1777776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1778a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
17798664281bSPaulo Zanoni 
17808664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1781a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
17828664281bSPaulo Zanoni }
17838664281bSPaulo Zanoni 
178491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
17858664281bSPaulo Zanoni {
17868664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17875a69b89fSDaniel Vetter 	enum pipe pipe;
17888664281bSPaulo Zanoni 
1789de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
179000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1791de032bf4SPaulo Zanoni 
1792055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17931f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17941f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17958664281bSPaulo Zanoni 
17965a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
179791d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
179891d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
17995a69b89fSDaniel Vetter 			else
180091d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18015a69b89fSDaniel Vetter 		}
18025a69b89fSDaniel Vetter 	}
18038bf1e9f1SShuang He 
18048664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18058664281bSPaulo Zanoni }
18068664281bSPaulo Zanoni 
180791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18088664281bSPaulo Zanoni {
18098664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
181045c1cd87SMika Kahola 	enum pipe pipe;
18118664281bSPaulo Zanoni 
1812de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
181300376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1814de032bf4SPaulo Zanoni 
181545c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
181645c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
181745c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
18188664281bSPaulo Zanoni 
18198664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1820776ad806SJesse Barnes }
1821776ad806SJesse Barnes 
182291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
182323e81d69SAdam Jackson {
1824d048a268SVille Syrjälä 	enum pipe pipe;
18256dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1826aaf5ec2eSSonika Jindal 
18270398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
182891d131d2SDaniel Vetter 
1829cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1830cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
183123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
183200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1833cfc33bf7SVille Syrjälä 			port_name(port));
1834cfc33bf7SVille Syrjälä 	}
183523e81d69SAdam Jackson 
183623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
183791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
183823e81d69SAdam Jackson 
183923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
184091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
184123e81d69SAdam Jackson 
184223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
184300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
184423e81d69SAdam Jackson 
184523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
184600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
184723e81d69SAdam Jackson 
1848b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1849055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
185000376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
185123e81d69SAdam Jackson 				pipe_name(pipe),
185223e81d69SAdam Jackson 				I915_READ(FDI_RX_IIR(pipe)));
1853b8b65ccdSAnshuman Gupta 	}
18548664281bSPaulo Zanoni 
18558664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
185691d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
185723e81d69SAdam Jackson }
185823e81d69SAdam Jackson 
185958676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
186031604222SAnusha Srivatsa {
186158676af6SLucas De Marchi 	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
186231604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
186331604222SAnusha Srivatsa 
186458676af6SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv)) {
186558676af6SLucas De Marchi 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
186658676af6SLucas De Marchi 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
1867943682e3SMatt Roper 	} else if (HAS_PCH_JSP(dev_priv)) {
1868943682e3SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1869943682e3SMatt Roper 		tc_hotplug_trigger = 0;
187058676af6SLucas De Marchi 	} else if (HAS_PCH_MCC(dev_priv)) {
187153448aedSVivek Kasireddy 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
187253448aedSVivek Kasireddy 		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
18738ef7e340SMatt Roper 	} else {
187448a1b8d4SPankaj Bharadiya 		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
187548a1b8d4SPankaj Bharadiya 			 "Unrecognized PCH type 0x%x\n",
187648a1b8d4SPankaj Bharadiya 			 INTEL_PCH_TYPE(dev_priv));
1877943682e3SMatt Roper 
18788ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
18798ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
18808ef7e340SMatt Roper 	}
18818ef7e340SMatt Roper 
188231604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
188331604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
188431604222SAnusha Srivatsa 
188531604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
188631604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
188731604222SAnusha Srivatsa 
188831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18890398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
18900398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
189131604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
189231604222SAnusha Srivatsa 	}
189331604222SAnusha Srivatsa 
189431604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
189531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
189631604222SAnusha Srivatsa 
189731604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
189831604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
189931604222SAnusha Srivatsa 
190031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19010398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19020398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1903da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
190452dfdba0SLucas De Marchi 	}
190552dfdba0SLucas De Marchi 
190652dfdba0SLucas De Marchi 	if (pin_mask)
190752dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
190852dfdba0SLucas De Marchi 
190952dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
191052dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
191152dfdba0SLucas De Marchi }
191252dfdba0SLucas De Marchi 
191391d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19146dbf30ceSVille Syrjälä {
19156dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19166dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19176dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19186dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19196dbf30ceSVille Syrjälä 
19206dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19216dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19226dbf30ceSVille Syrjälä 
19236dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19246dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19256dbf30ceSVille Syrjälä 
1926cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19270398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19280398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
192974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19306dbf30ceSVille Syrjälä 	}
19316dbf30ceSVille Syrjälä 
19326dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19336dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19346dbf30ceSVille Syrjälä 
19356dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19366dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19376dbf30ceSVille Syrjälä 
1938cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19390398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
19400398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
19416dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19426dbf30ceSVille Syrjälä 	}
19436dbf30ceSVille Syrjälä 
19446dbf30ceSVille Syrjälä 	if (pin_mask)
194591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
19466dbf30ceSVille Syrjälä 
19476dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
194891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
19496dbf30ceSVille Syrjälä }
19506dbf30ceSVille Syrjälä 
195191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
19520398993bSVille Syrjälä 				u32 hotplug_trigger)
1953c008bc6eSPaulo Zanoni {
1954e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1955e4ce95aaSVille Syrjälä 
1956e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1957e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1958e4ce95aaSVille Syrjälä 
19590398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19600398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
19610398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
1962e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
196340e56410SVille Syrjälä 
196491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1965e4ce95aaSVille Syrjälä }
1966c008bc6eSPaulo Zanoni 
196791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
196891d14251STvrtko Ursulin 				    u32 de_iir)
196940e56410SVille Syrjälä {
197040e56410SVille Syrjälä 	enum pipe pipe;
197140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
197240e56410SVille Syrjälä 
197340e56410SVille Syrjälä 	if (hotplug_trigger)
19740398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
197540e56410SVille Syrjälä 
1976c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
197791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1978c008bc6eSPaulo Zanoni 
1979c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
198091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
1981c008bc6eSPaulo Zanoni 
1982c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
198300376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1984c008bc6eSPaulo Zanoni 
1985055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1986fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
1987aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1988c008bc6eSPaulo Zanoni 
198940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19901f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1991c008bc6eSPaulo Zanoni 
199240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
199391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1994c008bc6eSPaulo Zanoni 	}
1995c008bc6eSPaulo Zanoni 
1996c008bc6eSPaulo Zanoni 	/* check event from PCH */
1997c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1998c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1999c008bc6eSPaulo Zanoni 
200091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
200191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2002c008bc6eSPaulo Zanoni 		else
200391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2004c008bc6eSPaulo Zanoni 
2005c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2006c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2007c008bc6eSPaulo Zanoni 	}
2008c008bc6eSPaulo Zanoni 
2009cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
20103e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2011c008bc6eSPaulo Zanoni }
2012c008bc6eSPaulo Zanoni 
201391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
201491d14251STvrtko Ursulin 				    u32 de_iir)
20159719fb98SPaulo Zanoni {
201607d27e20SDamien Lespiau 	enum pipe pipe;
201723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
201823bb4cb5SVille Syrjälä 
201940e56410SVille Syrjälä 	if (hotplug_trigger)
20200398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20219719fb98SPaulo Zanoni 
20229719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
202391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20249719fb98SPaulo Zanoni 
202554fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
202654fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
202754fd3149SDhinakaran Pandiyan 
202854fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
202954fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
203054fd3149SDhinakaran Pandiyan 	}
2031fc340442SDaniel Vetter 
20329719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
203391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
20349719fb98SPaulo Zanoni 
20359719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
203691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
20379719fb98SPaulo Zanoni 
2038055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2039fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2040aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
20419719fb98SPaulo Zanoni 	}
20429719fb98SPaulo Zanoni 
20439719fb98SPaulo Zanoni 	/* check event from PCH */
204491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
20459719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20469719fb98SPaulo Zanoni 
204791d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
20489719fb98SPaulo Zanoni 
20499719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20509719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20519719fb98SPaulo Zanoni 	}
20529719fb98SPaulo Zanoni }
20539719fb98SPaulo Zanoni 
205472c90f62SOscar Mateo /*
205572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
205672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
205772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
205872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
205972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
206072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
206172c90f62SOscar Mateo  */
20629eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2063b1f14ad0SJesse Barnes {
2064c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2065c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2066f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20670e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2068b1f14ad0SJesse Barnes 
2069c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
20702dd2a883SImre Deak 		return IRQ_NONE;
20712dd2a883SImre Deak 
20721f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2073c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
20741f814dacSImre Deak 
2075b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2076c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2077c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
20780e43406bSChris Wilson 
207944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
208044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
208144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
208244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
208344498aeaSPaulo Zanoni 	 * due to its back queue). */
2084c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2085c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2086c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2087ab5c608bSBen Widawsky 	}
208844498aeaSPaulo Zanoni 
208972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
209072c90f62SOscar Mateo 
2091c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
20920e43406bSChris Wilson 	if (gt_iir) {
2093c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2094c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2095c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2096d8fc8a47SPaulo Zanoni 		else
2097c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2098c48a798aSChris Wilson 		ret = IRQ_HANDLED;
20990e43406bSChris Wilson 	}
2100b1f14ad0SJesse Barnes 
2101c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21020e43406bSChris Wilson 	if (de_iir) {
2103c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2104c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 7)
2105c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2106f1af8fc1SPaulo Zanoni 		else
2107c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21080e43406bSChris Wilson 		ret = IRQ_HANDLED;
2109c48a798aSChris Wilson 	}
2110c48a798aSChris Wilson 
2111c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2112c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2113c48a798aSChris Wilson 		if (pm_iir) {
2114c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2115c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2116c48a798aSChris Wilson 			ret = IRQ_HANDLED;
21170e43406bSChris Wilson 		}
2118f1af8fc1SPaulo Zanoni 	}
2119b1f14ad0SJesse Barnes 
2120c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2121c48a798aSChris Wilson 	if (sde_ier)
2122c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2123b1f14ad0SJesse Barnes 
21241f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2125c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
21261f814dacSImre Deak 
2127b1f14ad0SJesse Barnes 	return ret;
2128b1f14ad0SJesse Barnes }
2129b1f14ad0SJesse Barnes 
213091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
21310398993bSVille Syrjälä 				u32 hotplug_trigger)
2132d04a492dSShashank Sharma {
2133cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2134d04a492dSShashank Sharma 
2135a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2136a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2137d04a492dSShashank Sharma 
21380398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21390398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
21400398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2141cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
214240e56410SVille Syrjälä 
214391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2144d04a492dSShashank Sharma }
2145d04a492dSShashank Sharma 
2146121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2147121e758eSDhinakaran Pandiyan {
2148121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2149b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2150b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2151121e758eSDhinakaran Pandiyan 
2152121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2153b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2154b796b971SDhinakaran Pandiyan 
2155121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2156121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2157121e758eSDhinakaran Pandiyan 
21580398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21590398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
21600398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2161da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2162121e758eSDhinakaran Pandiyan 	}
2163b796b971SDhinakaran Pandiyan 
2164b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2165b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2166b796b971SDhinakaran Pandiyan 
2167b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2168b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2169b796b971SDhinakaran Pandiyan 
21700398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21710398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
21720398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2173da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2174b796b971SDhinakaran Pandiyan 	}
2175b796b971SDhinakaran Pandiyan 
2176b796b971SDhinakaran Pandiyan 	if (pin_mask)
2177b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2178b796b971SDhinakaran Pandiyan 	else
217900376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
218000376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2181121e758eSDhinakaran Pandiyan }
2182121e758eSDhinakaran Pandiyan 
21839d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
21849d17210fSLucas De Marchi {
218555523360SLucas De Marchi 	u32 mask;
21869d17210fSLucas De Marchi 
218755523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
218855523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
218955523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2190e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2191e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2192e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2193e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2194e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2195e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2196e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2197e5df52dcSMatt Roper 
219855523360SLucas De Marchi 
219955523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
22009d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
22019d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22029d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22039d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22049d17210fSLucas De Marchi 
220555523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
22069d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
22079d17210fSLucas De Marchi 
220855523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
220955523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
22109d17210fSLucas De Marchi 
22119d17210fSLucas De Marchi 	return mask;
22129d17210fSLucas De Marchi }
22139d17210fSLucas De Marchi 
22145270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
22155270130dSVille Syrjälä {
221699e2d8bcSMatt Roper 	if (IS_ROCKETLAKE(dev_priv))
221799e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
221899e2d8bcSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 11)
2219d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2220d506a65dSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 9)
22215270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
22225270130dSVille Syrjälä 	else
22235270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
22245270130dSVille Syrjälä }
22255270130dSVille Syrjälä 
222646c63d24SJosé Roberto de Souza static void
222746c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2228abd58f01SBen Widawsky {
2229e04f7eceSVille Syrjälä 	bool found = false;
2230e04f7eceSVille Syrjälä 
2231e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
223291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2233e04f7eceSVille Syrjälä 		found = true;
2234e04f7eceSVille Syrjälä 	}
2235e04f7eceSVille Syrjälä 
2236e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
22378241cfbeSJosé Roberto de Souza 		u32 psr_iir;
22388241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
22398241cfbeSJosé Roberto de Souza 
22408241cfbeSJosé Roberto de Souza 		if (INTEL_GEN(dev_priv) >= 12)
22418241cfbeSJosé Roberto de Souza 			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
22428241cfbeSJosé Roberto de Souza 		else
22438241cfbeSJosé Roberto de Souza 			iir_reg = EDP_PSR_IIR;
22448241cfbeSJosé Roberto de Souza 
22458241cfbeSJosé Roberto de Souza 		psr_iir = I915_READ(iir_reg);
22468241cfbeSJosé Roberto de Souza 		I915_WRITE(iir_reg, psr_iir);
22478241cfbeSJosé Roberto de Souza 
22488241cfbeSJosé Roberto de Souza 		if (psr_iir)
22498241cfbeSJosé Roberto de Souza 			found = true;
225054fd3149SDhinakaran Pandiyan 
225154fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
2252e04f7eceSVille Syrjälä 	}
2253e04f7eceSVille Syrjälä 
2254e04f7eceSVille Syrjälä 	if (!found)
225500376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2256abd58f01SBen Widawsky }
225746c63d24SJosé Roberto de Souza 
225800acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
225900acb329SVandita Kulkarni 					   u32 te_trigger)
226000acb329SVandita Kulkarni {
226100acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
226200acb329SVandita Kulkarni 	enum transcoder dsi_trans;
226300acb329SVandita Kulkarni 	enum port port;
226400acb329SVandita Kulkarni 	u32 val, tmp;
226500acb329SVandita Kulkarni 
226600acb329SVandita Kulkarni 	/*
226700acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
226800acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
226900acb329SVandita Kulkarni 	 */
227000acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
227100acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
227200acb329SVandita Kulkarni 
227300acb329SVandita Kulkarni 	/*
227400acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
227500acb329SVandita Kulkarni 	 * transcoder registers
227600acb329SVandita Kulkarni 	 */
227700acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
227800acb329SVandita Kulkarni 						  PORT_A : PORT_B;
227900acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
228000acb329SVandita Kulkarni 
228100acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
228200acb329SVandita Kulkarni 	val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans));
228300acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
228400acb329SVandita Kulkarni 
228500acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
228600acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
228700acb329SVandita Kulkarni 		return;
228800acb329SVandita Kulkarni 	}
228900acb329SVandita Kulkarni 
229000acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
229100acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans));
229200acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
229300acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
229400acb329SVandita Kulkarni 		pipe = PIPE_A;
229500acb329SVandita Kulkarni 		break;
229600acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
229700acb329SVandita Kulkarni 		pipe = PIPE_B;
229800acb329SVandita Kulkarni 		break;
229900acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
230000acb329SVandita Kulkarni 		pipe = PIPE_C;
230100acb329SVandita Kulkarni 		break;
230200acb329SVandita Kulkarni 	default:
230300acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
230400acb329SVandita Kulkarni 		return;
230500acb329SVandita Kulkarni 	}
230600acb329SVandita Kulkarni 
230700acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
230800acb329SVandita Kulkarni 
230900acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
231000acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
231100acb329SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
231200acb329SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
231300acb329SVandita Kulkarni }
231400acb329SVandita Kulkarni 
231546c63d24SJosé Roberto de Souza static irqreturn_t
231646c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
231746c63d24SJosé Roberto de Souza {
231846c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
231946c63d24SJosé Roberto de Souza 	u32 iir;
232046c63d24SJosé Roberto de Souza 	enum pipe pipe;
232146c63d24SJosé Roberto de Souza 
232246c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
232346c63d24SJosé Roberto de Souza 		iir = I915_READ(GEN8_DE_MISC_IIR);
232446c63d24SJosé Roberto de Souza 		if (iir) {
232546c63d24SJosé Roberto de Souza 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
232646c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
232746c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
232846c63d24SJosé Roberto de Souza 		} else {
232900376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
233000376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2331abd58f01SBen Widawsky 		}
233246c63d24SJosé Roberto de Souza 	}
2333abd58f01SBen Widawsky 
2334121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2335121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2336121e758eSDhinakaran Pandiyan 		if (iir) {
2337121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2338121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2339121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2340121e758eSDhinakaran Pandiyan 		} else {
234100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
234200376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2343121e758eSDhinakaran Pandiyan 		}
2344121e758eSDhinakaran Pandiyan 	}
2345121e758eSDhinakaran Pandiyan 
23466d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2347e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2348e32192e1STvrtko Ursulin 		if (iir) {
2349e32192e1STvrtko Ursulin 			u32 tmp_mask;
2350d04a492dSShashank Sharma 			bool found = false;
2351cebd87a0SVille Syrjälä 
2352e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23536d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
235488e04703SJesse Barnes 
23559d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
235691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2357d04a492dSShashank Sharma 				found = true;
2358d04a492dSShashank Sharma 			}
2359d04a492dSShashank Sharma 
2360cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2361e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2362e32192e1STvrtko Ursulin 				if (tmp_mask) {
23630398993bSVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2364d04a492dSShashank Sharma 					found = true;
2365d04a492dSShashank Sharma 				}
2366e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2367e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2368e32192e1STvrtko Ursulin 				if (tmp_mask) {
23690398993bSVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2370e32192e1STvrtko Ursulin 					found = true;
2371e32192e1STvrtko Ursulin 				}
2372e32192e1STvrtko Ursulin 			}
2373d04a492dSShashank Sharma 
2374cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
237591d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23769e63743eSShashank Sharma 				found = true;
23779e63743eSShashank Sharma 			}
23789e63743eSShashank Sharma 
237900acb329SVandita Kulkarni 			if (INTEL_GEN(dev_priv) >= 11) {
238000acb329SVandita Kulkarni 				tmp_mask = iir & (DSI0_TE | DSI1_TE);
238100acb329SVandita Kulkarni 				if (tmp_mask) {
238200acb329SVandita Kulkarni 					gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask);
238300acb329SVandita Kulkarni 					found = true;
238400acb329SVandita Kulkarni 				}
238500acb329SVandita Kulkarni 			}
238600acb329SVandita Kulkarni 
2387d04a492dSShashank Sharma 			if (!found)
238800376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
238900376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
23906d766f02SDaniel Vetter 		}
239138cc46d7SOscar Mateo 		else
239200376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
239300376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
23946d766f02SDaniel Vetter 	}
23956d766f02SDaniel Vetter 
2396055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2397fd3a4024SDaniel Vetter 		u32 fault_errors;
2398abd58f01SBen Widawsky 
2399c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2400c42664ccSDaniel Vetter 			continue;
2401c42664ccSDaniel Vetter 
2402e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2403e32192e1STvrtko Ursulin 		if (!iir) {
240400376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
240500376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2406e32192e1STvrtko Ursulin 			continue;
2407e32192e1STvrtko Ursulin 		}
2408770de83dSDamien Lespiau 
2409e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2410e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2411e32192e1STvrtko Ursulin 
2412fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2413aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2414abd58f01SBen Widawsky 
24151288f9b0SKarthik B S 		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
24161288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
24171288f9b0SKarthik B S 
2418e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
241991d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24200fbe7870SDaniel Vetter 
2421e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2422e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
242338d83c96SDaniel Vetter 
24245270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2425770de83dSDamien Lespiau 		if (fault_errors)
242600376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
242700376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
242830100f2bSDaniel Vetter 				pipe_name(pipe),
2429e32192e1STvrtko Ursulin 				fault_errors);
2430abd58f01SBen Widawsky 	}
2431abd58f01SBen Widawsky 
243291d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2433266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
243492d03a80SDaniel Vetter 		/*
243592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
243692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
243792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
243892d03a80SDaniel Vetter 		 */
2439e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2440e32192e1STvrtko Ursulin 		if (iir) {
2441e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
244292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24436dbf30ceSVille Syrjälä 
244458676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
244558676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2446c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
244791d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24486dbf30ceSVille Syrjälä 			else
244991d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24502dfb0b81SJani Nikula 		} else {
24512dfb0b81SJani Nikula 			/*
24522dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24532dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24542dfb0b81SJani Nikula 			 */
245500376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
245600376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
24572dfb0b81SJani Nikula 		}
245892d03a80SDaniel Vetter 	}
245992d03a80SDaniel Vetter 
2460f11a0f46STvrtko Ursulin 	return ret;
2461f11a0f46STvrtko Ursulin }
2462f11a0f46STvrtko Ursulin 
24634376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
24644376b9c9SMika Kuoppala {
24654376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
24664376b9c9SMika Kuoppala 
24674376b9c9SMika Kuoppala 	/*
24684376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
24694376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
24704376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
24714376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
24724376b9c9SMika Kuoppala 	 */
24734376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
24744376b9c9SMika Kuoppala }
24754376b9c9SMika Kuoppala 
24764376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
24774376b9c9SMika Kuoppala {
24784376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24794376b9c9SMika Kuoppala }
24804376b9c9SMika Kuoppala 
2481f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2482f11a0f46STvrtko Ursulin {
2483b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
248425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2485f11a0f46STvrtko Ursulin 	u32 master_ctl;
2486f11a0f46STvrtko Ursulin 
2487f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2488f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2489f11a0f46STvrtko Ursulin 
24904376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
24914376b9c9SMika Kuoppala 	if (!master_ctl) {
24924376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2493f11a0f46STvrtko Ursulin 		return IRQ_NONE;
24944376b9c9SMika Kuoppala 	}
2495f11a0f46STvrtko Ursulin 
24966cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
24976cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2498f0fd96f5SChris Wilson 
2499f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2500f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
25019102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
250255ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
25039102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2504f0fd96f5SChris Wilson 	}
2505f11a0f46STvrtko Ursulin 
25064376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2507abd58f01SBen Widawsky 
250855ef72f2SChris Wilson 	return IRQ_HANDLED;
2509abd58f01SBen Widawsky }
2510abd58f01SBen Widawsky 
251151951ae7SMika Kuoppala static u32
25129b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2513df0d28c1SDhinakaran Pandiyan {
25149b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
25157a909383SChris Wilson 	u32 iir;
2516df0d28c1SDhinakaran Pandiyan 
2517df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
25187a909383SChris Wilson 		return 0;
2519df0d28c1SDhinakaran Pandiyan 
25207a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
25217a909383SChris Wilson 	if (likely(iir))
25227a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
25237a909383SChris Wilson 
25247a909383SChris Wilson 	return iir;
2525df0d28c1SDhinakaran Pandiyan }
2526df0d28c1SDhinakaran Pandiyan 
2527df0d28c1SDhinakaran Pandiyan static void
25289b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2529df0d28c1SDhinakaran Pandiyan {
2530df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
25319b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2532df0d28c1SDhinakaran Pandiyan }
2533df0d28c1SDhinakaran Pandiyan 
253481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
253581067b71SMika Kuoppala {
253681067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
253781067b71SMika Kuoppala 
253881067b71SMika Kuoppala 	/*
253981067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
254081067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
254181067b71SMika Kuoppala 	 * New indications can and will light up during processing,
254281067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
254381067b71SMika Kuoppala 	 */
254481067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
254581067b71SMika Kuoppala }
254681067b71SMika Kuoppala 
254781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
254881067b71SMika Kuoppala {
254981067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
255081067b71SMika Kuoppala }
255181067b71SMika Kuoppala 
2552a3265d85SMatt Roper static void
2553a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2554a3265d85SMatt Roper {
2555a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2556a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2557a3265d85SMatt Roper 
2558a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2559a3265d85SMatt Roper 	/*
2560a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2561a3265d85SMatt Roper 	 * for the display related bits.
2562a3265d85SMatt Roper 	 */
2563a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2564a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2565a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2566a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2567a3265d85SMatt Roper 
2568a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2569a3265d85SMatt Roper }
2570a3265d85SMatt Roper 
25717be8782aSLucas De Marchi static __always_inline irqreturn_t
25727be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
25737be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
25747be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
257551951ae7SMika Kuoppala {
257625286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
25779b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
257851951ae7SMika Kuoppala 	u32 master_ctl;
2579df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
258051951ae7SMika Kuoppala 
258151951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
258251951ae7SMika Kuoppala 		return IRQ_NONE;
258351951ae7SMika Kuoppala 
25847be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
258581067b71SMika Kuoppala 	if (!master_ctl) {
25867be8782aSLucas De Marchi 		intr_enable(regs);
258751951ae7SMika Kuoppala 		return IRQ_NONE;
258881067b71SMika Kuoppala 	}
258951951ae7SMika Kuoppala 
25906cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
25919b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
259251951ae7SMika Kuoppala 
259351951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2594a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2595a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
259651951ae7SMika Kuoppala 
25979b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2598df0d28c1SDhinakaran Pandiyan 
25997be8782aSLucas De Marchi 	intr_enable(regs);
260051951ae7SMika Kuoppala 
26019b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2602df0d28c1SDhinakaran Pandiyan 
260351951ae7SMika Kuoppala 	return IRQ_HANDLED;
260451951ae7SMika Kuoppala }
260551951ae7SMika Kuoppala 
26067be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
26077be8782aSLucas De Marchi {
26087be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
26097be8782aSLucas De Marchi 				   gen11_master_intr_disable,
26107be8782aSLucas De Marchi 				   gen11_master_intr_enable);
26117be8782aSLucas De Marchi }
26127be8782aSLucas De Marchi 
261397b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
261497b492f5SLucas De Marchi {
261597b492f5SLucas De Marchi 	u32 val;
261697b492f5SLucas De Marchi 
261797b492f5SLucas De Marchi 	/* First disable interrupts */
261897b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
261997b492f5SLucas De Marchi 
262097b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
262197b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
262297b492f5SLucas De Marchi 	if (unlikely(!val))
262397b492f5SLucas De Marchi 		return 0;
262497b492f5SLucas De Marchi 
262597b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
262697b492f5SLucas De Marchi 
262797b492f5SLucas De Marchi 	/*
262897b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
262997b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
263097b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
263197b492f5SLucas De Marchi 	 */
263297b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
263397b492f5SLucas De Marchi 	if (unlikely(!val))
263497b492f5SLucas De Marchi 		return 0;
263597b492f5SLucas De Marchi 
263697b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
263797b492f5SLucas De Marchi 
263897b492f5SLucas De Marchi 	return val;
263997b492f5SLucas De Marchi }
264097b492f5SLucas De Marchi 
264197b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
264297b492f5SLucas De Marchi {
264397b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
264497b492f5SLucas De Marchi }
264597b492f5SLucas De Marchi 
264697b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
264797b492f5SLucas De Marchi {
264897b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
264997b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
265097b492f5SLucas De Marchi 				   dg1_master_intr_enable);
265197b492f5SLucas De Marchi }
265297b492f5SLucas De Marchi 
265342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
265442f52ef8SKeith Packard  * we use as a pipe index
265542f52ef8SKeith Packard  */
265608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
26570a3e67a4SJesse Barnes {
265808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
265908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2660e9d21d7fSKeith Packard 	unsigned long irqflags;
266171e0ffa5SJesse Barnes 
26621ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
266386e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
266486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
266586e83e35SChris Wilson 
266686e83e35SChris Wilson 	return 0;
266786e83e35SChris Wilson }
266886e83e35SChris Wilson 
26697d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2670d938da6bSVille Syrjälä {
267108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2672d938da6bSVille Syrjälä 
26737d423af9SVille Syrjälä 	/*
26747d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
26757d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
26767d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
26777d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
26787d423af9SVille Syrjälä 	 */
26797d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
26807d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2681d938da6bSVille Syrjälä 
268208fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2683d938da6bSVille Syrjälä }
2684d938da6bSVille Syrjälä 
268508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
268686e83e35SChris Wilson {
268708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
268808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
268986e83e35SChris Wilson 	unsigned long irqflags;
269086e83e35SChris Wilson 
269186e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26927c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2693755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26941ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26958692d00eSChris Wilson 
26960a3e67a4SJesse Barnes 	return 0;
26970a3e67a4SJesse Barnes }
26980a3e67a4SJesse Barnes 
269908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2700f796cf8fSJesse Barnes {
270108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
270208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2703f796cf8fSJesse Barnes 	unsigned long irqflags;
2704a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
270586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2706f796cf8fSJesse Barnes 
2707f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2708fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2709b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2710b1f14ad0SJesse Barnes 
27112e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
27122e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
27132e8bf223SDhinakaran Pandiyan 	 */
27142e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
271508fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27162e8bf223SDhinakaran Pandiyan 
2717b1f14ad0SJesse Barnes 	return 0;
2718b1f14ad0SJesse Barnes }
2719b1f14ad0SJesse Barnes 
27209c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
27219c9e97c4SVandita Kulkarni 				   bool enable)
27229c9e97c4SVandita Kulkarni {
27239c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
27249c9e97c4SVandita Kulkarni 	enum port port;
27259c9e97c4SVandita Kulkarni 	u32 tmp;
27269c9e97c4SVandita Kulkarni 
27279c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
27289c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
27299c9e97c4SVandita Kulkarni 		return false;
27309c9e97c4SVandita Kulkarni 
27319c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
27329c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
27339c9e97c4SVandita Kulkarni 		port = PORT_B;
27349c9e97c4SVandita Kulkarni 	else
27359c9e97c4SVandita Kulkarni 		port = PORT_A;
27369c9e97c4SVandita Kulkarni 
27379c9e97c4SVandita Kulkarni 	tmp =  I915_READ(DSI_INTR_MASK_REG(port));
27389c9e97c4SVandita Kulkarni 	if (enable)
27399c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
27409c9e97c4SVandita Kulkarni 	else
27419c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
27429c9e97c4SVandita Kulkarni 
27439c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_MASK_REG(port), tmp);
27449c9e97c4SVandita Kulkarni 
27459c9e97c4SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
27469c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
27479c9e97c4SVandita Kulkarni 
27489c9e97c4SVandita Kulkarni 	return true;
27499c9e97c4SVandita Kulkarni }
27509c9e97c4SVandita Kulkarni 
275108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2752abd58f01SBen Widawsky {
275308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
27549c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
27559c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2756abd58f01SBen Widawsky 	unsigned long irqflags;
2757abd58f01SBen Widawsky 
27589c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
27599c9e97c4SVandita Kulkarni 		return 0;
27609c9e97c4SVandita Kulkarni 
2761abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2762013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2763abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2764013d3752SVille Syrjälä 
27652e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
27662e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
27672e8bf223SDhinakaran Pandiyan 	 */
27682e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
276908fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27702e8bf223SDhinakaran Pandiyan 
2771abd58f01SBen Widawsky 	return 0;
2772abd58f01SBen Widawsky }
2773abd58f01SBen Widawsky 
27741288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc)
27751288f9b0SKarthik B S {
27761288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
27771288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
27781288f9b0SKarthik B S 	unsigned long irqflags;
27791288f9b0SKarthik B S 
27801288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
27811288f9b0SKarthik B S 
27821288f9b0SKarthik B S 	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
27831288f9b0SKarthik B S 
27841288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
27851288f9b0SKarthik B S }
27861288f9b0SKarthik B S 
278742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
278842f52ef8SKeith Packard  * we use as a pipe index
278942f52ef8SKeith Packard  */
279008fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
279186e83e35SChris Wilson {
279208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
279308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
279486e83e35SChris Wilson 	unsigned long irqflags;
279586e83e35SChris Wilson 
279686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279786e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
279886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
279986e83e35SChris Wilson }
280086e83e35SChris Wilson 
28017d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2802d938da6bSVille Syrjälä {
280308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2804d938da6bSVille Syrjälä 
280508fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2806d938da6bSVille Syrjälä 
28077d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
28087d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2809d938da6bSVille Syrjälä }
2810d938da6bSVille Syrjälä 
281108fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
28120a3e67a4SJesse Barnes {
281308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
281408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2815e9d21d7fSKeith Packard 	unsigned long irqflags;
28160a3e67a4SJesse Barnes 
28171ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28187c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2819755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28201ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28210a3e67a4SJesse Barnes }
28220a3e67a4SJesse Barnes 
282308fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2824f796cf8fSJesse Barnes {
282508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
282608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2827f796cf8fSJesse Barnes 	unsigned long irqflags;
2828a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
282986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2830f796cf8fSJesse Barnes 
2831f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2832fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2833b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2834b1f14ad0SJesse Barnes }
2835b1f14ad0SJesse Barnes 
283608fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2837abd58f01SBen Widawsky {
283808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28399c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28409c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2841abd58f01SBen Widawsky 	unsigned long irqflags;
2842abd58f01SBen Widawsky 
28439c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
28449c9e97c4SVandita Kulkarni 		return;
28459c9e97c4SVandita Kulkarni 
2846abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2847013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2848abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2849abd58f01SBen Widawsky }
2850abd58f01SBen Widawsky 
28511288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc)
28521288f9b0SKarthik B S {
28531288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
28541288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
28551288f9b0SKarthik B S 	unsigned long irqflags;
28561288f9b0SKarthik B S 
28571288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
28581288f9b0SKarthik B S 
28591288f9b0SKarthik B S 	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
28601288f9b0SKarthik B S 
28611288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
28621288f9b0SKarthik B S }
28631288f9b0SKarthik B S 
2864b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
286591738a95SPaulo Zanoni {
2866b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2867b16b2a2fSPaulo Zanoni 
28686e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
286991738a95SPaulo Zanoni 		return;
287091738a95SPaulo Zanoni 
2871b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2872105b122eSPaulo Zanoni 
28736e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2874105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2875622364b6SPaulo Zanoni }
2876105b122eSPaulo Zanoni 
287791738a95SPaulo Zanoni /*
2878622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2879622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2880622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2881622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2882622364b6SPaulo Zanoni  *
2883622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
288491738a95SPaulo Zanoni  */
2885b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2886622364b6SPaulo Zanoni {
28876e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2888622364b6SPaulo Zanoni 		return;
2889622364b6SPaulo Zanoni 
289048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
289191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
289291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
289391738a95SPaulo Zanoni }
289491738a95SPaulo Zanoni 
289570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
289670591a41SVille Syrjälä {
2897b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2898b16b2a2fSPaulo Zanoni 
289971b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2900f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
290171b8b41dSVille Syrjälä 	else
2902f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
290371b8b41dSVille Syrjälä 
2904ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2905f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
290670591a41SVille Syrjälä 
290744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
290870591a41SVille Syrjälä 
2909b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29108bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
291170591a41SVille Syrjälä }
291270591a41SVille Syrjälä 
29138bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29148bb61306SVille Syrjälä {
2915b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2916b16b2a2fSPaulo Zanoni 
29178bb61306SVille Syrjälä 	u32 pipestat_mask;
29189ab981f2SVille Syrjälä 	u32 enable_mask;
29198bb61306SVille Syrjälä 	enum pipe pipe;
29208bb61306SVille Syrjälä 
2921842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
29228bb61306SVille Syrjälä 
29238bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29248bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29258bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29268bb61306SVille Syrjälä 
29279ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29288bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2929ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2930ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2931ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2932ebf5f921SVille Syrjälä 
29338bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2934ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2935ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
29366b7eafc1SVille Syrjälä 
293748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
29386b7eafc1SVille Syrjälä 
29399ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29408bb61306SVille Syrjälä 
2941b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
29428bb61306SVille Syrjälä }
29438bb61306SVille Syrjälä 
29448bb61306SVille Syrjälä /* drm_dma.h hooks
29458bb61306SVille Syrjälä */
29469eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
29478bb61306SVille Syrjälä {
2948b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
29498bb61306SVille Syrjälä 
2950b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
2951*e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
2952*e44adb5dSChris Wilson 
2953cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
2954f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
29558bb61306SVille Syrjälä 
2956fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
2957f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2958f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2959fc340442SDaniel Vetter 	}
2960fc340442SDaniel Vetter 
2961cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29628bb61306SVille Syrjälä 
2963b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29648bb61306SVille Syrjälä }
29658bb61306SVille Syrjälä 
2966b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
29677e231dbeSJesse Barnes {
296834c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
296934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
297034c7b8a7SVille Syrjälä 
2971cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29727e231dbeSJesse Barnes 
2973ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29749918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
297570591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2976ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
29777e231dbeSJesse Barnes }
29787e231dbeSJesse Barnes 
2979b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2980abd58f01SBen Widawsky {
2981b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2982d048a268SVille Syrjälä 	enum pipe pipe;
2983abd58f01SBen Widawsky 
298425286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
2985abd58f01SBen Widawsky 
2986cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
2987abd58f01SBen Widawsky 
2988f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2989f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2990e04f7eceSVille Syrjälä 
2991055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2992f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2993813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2994b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2995abd58f01SBen Widawsky 
2996b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2997b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2998b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2999abd58f01SBen Widawsky 
30006e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3001b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3002abd58f01SBen Widawsky }
3003abd58f01SBen Widawsky 
3004a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
300551951ae7SMika Kuoppala {
3006b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3007d048a268SVille Syrjälä 	enum pipe pipe;
3008562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3009562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
301051951ae7SMika Kuoppala 
3011f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
301251951ae7SMika Kuoppala 
30138241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
30148241cfbeSJosé Roberto de Souza 		enum transcoder trans;
30158241cfbeSJosé Roberto de Souza 
3016562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
30178241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
30188241cfbeSJosé Roberto de Souza 
30198241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
30208241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
30218241cfbeSJosé Roberto de Souza 				continue;
30228241cfbeSJosé Roberto de Souza 
30238241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
30248241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
30258241cfbeSJosé Roberto de Souza 		}
30268241cfbeSJosé Roberto de Souza 	} else {
3027f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3028f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
30298241cfbeSJosé Roberto de Souza 	}
303062819dfdSJosé Roberto de Souza 
303151951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
303251951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
303351951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3034b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
303551951ae7SMika Kuoppala 
3036b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3037b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3038b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
303931604222SAnusha Srivatsa 
304029b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3041b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
30429b2383a7SMatt Roper 
30431e8110a6SMatt Roper 	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
30441e8110a6SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
30459b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30469b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
30479b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30489b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, 0);
30499b2383a7SMatt Roper 	}
305051951ae7SMika Kuoppala }
305151951ae7SMika Kuoppala 
3052a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3053a3265d85SMatt Roper {
3054a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3055a3265d85SMatt Roper 
305697b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
305797b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
305897b492f5SLucas De Marchi 	else
3059a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3060a3265d85SMatt Roper 
3061a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3062a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3063a3265d85SMatt Roper 
3064a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3065a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3066a3265d85SMatt Roper }
3067a3265d85SMatt Roper 
30684c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3069001bd2cbSImre Deak 				     u8 pipe_mask)
3070d49bdb0eSPaulo Zanoni {
3071b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3072b16b2a2fSPaulo Zanoni 
3073a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30746831f3e3SVille Syrjälä 	enum pipe pipe;
3075d49bdb0eSPaulo Zanoni 
30761288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
30771288f9b0SKarthik B S 		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;
30781288f9b0SKarthik B S 
307913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30809dfe2e3aSImre Deak 
30819dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
30829dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
30839dfe2e3aSImre Deak 		return;
30849dfe2e3aSImre Deak 	}
30859dfe2e3aSImre Deak 
30866831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3087b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
30886831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30896831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
30909dfe2e3aSImre Deak 
309113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3092d49bdb0eSPaulo Zanoni }
3093d49bdb0eSPaulo Zanoni 
3094aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3095001bd2cbSImre Deak 				     u8 pipe_mask)
3096aae8ba84SVille Syrjälä {
3097b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30986831f3e3SVille Syrjälä 	enum pipe pipe;
30996831f3e3SVille Syrjälä 
3100aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31019dfe2e3aSImre Deak 
31029dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31039dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31049dfe2e3aSImre Deak 		return;
31059dfe2e3aSImre Deak 	}
31069dfe2e3aSImre Deak 
31076831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3108b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
31099dfe2e3aSImre Deak 
3110aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3111aae8ba84SVille Syrjälä 
3112aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3113315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3114aae8ba84SVille Syrjälä }
3115aae8ba84SVille Syrjälä 
3116b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
311743f328d7SVille Syrjälä {
3118b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
311943f328d7SVille Syrjälä 
312043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
312143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312243f328d7SVille Syrjälä 
3123cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
312443f328d7SVille Syrjälä 
3125b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
312643f328d7SVille Syrjälä 
3127ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
312970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3130ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
313143f328d7SVille Syrjälä }
313243f328d7SVille Syrjälä 
313391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
313487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
313587a02106SVille Syrjälä {
313687a02106SVille Syrjälä 	struct intel_encoder *encoder;
313787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
313887a02106SVille Syrjälä 
313991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
314087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
314187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
314287a02106SVille Syrjälä 
314387a02106SVille Syrjälä 	return enabled_irqs;
314487a02106SVille Syrjälä }
314587a02106SVille Syrjälä 
31466d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
31476d3144ebSVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
31486d3144ebSVille Syrjälä {
31496d3144ebSVille Syrjälä 	struct intel_encoder *encoder;
31506d3144ebSVille Syrjälä 	u32 hotplug_irqs = 0;
31516d3144ebSVille Syrjälä 
31526d3144ebSVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
31536d3144ebSVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
31546d3144ebSVille Syrjälä 
31556d3144ebSVille Syrjälä 	return hotplug_irqs;
31566d3144ebSVille Syrjälä }
31576d3144ebSVille Syrjälä 
31581a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31591a56b1a2SImre Deak {
31601a56b1a2SImre Deak 	u32 hotplug;
31611a56b1a2SImre Deak 
31621a56b1a2SImre Deak 	/*
31631a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31641a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31651a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31661a56b1a2SImre Deak 	 */
31671a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31681a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31691a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31701a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31711a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31721a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31731a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31741a56b1a2SImre Deak 	/*
31751a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31761a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31771a56b1a2SImre Deak 	 */
31781a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31791a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31801a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31811a56b1a2SImre Deak }
31821a56b1a2SImre Deak 
318391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
318482a28bcfSDaniel Vetter {
31851a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
318682a28bcfSDaniel Vetter 
31870398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
31886d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
318982a28bcfSDaniel Vetter 
3190fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
319182a28bcfSDaniel Vetter 
31921a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31936dbf30ceSVille Syrjälä }
319426951cafSXiong Zhang 
3195815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
3196815f4ef2SVille Syrjälä 					u32 enable_mask)
319731604222SAnusha Srivatsa {
319831604222SAnusha Srivatsa 	u32 hotplug;
319931604222SAnusha Srivatsa 
320031604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3201815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
320231604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
320331604222SAnusha Srivatsa }
3204815f4ef2SVille Syrjälä 
3205815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
3206815f4ef2SVille Syrjälä 				       u32 enable_mask)
3207815f4ef2SVille Syrjälä {
3208815f4ef2SVille Syrjälä 	u32 hotplug;
3209815f4ef2SVille Syrjälä 
3210815f4ef2SVille Syrjälä 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
3211815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
3212815f4ef2SVille Syrjälä 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
32138ef7e340SMatt Roper }
321431604222SAnusha Srivatsa 
321540e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
32160398993bSVille Syrjälä 			      u32 ddi_enable_mask, u32 tc_enable_mask)
321731604222SAnusha Srivatsa {
321831604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
321931604222SAnusha Srivatsa 
32200398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32216d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
322231604222SAnusha Srivatsa 
3223f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
3224f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3225f49108d0SMatt Roper 
322631604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322731604222SAnusha Srivatsa 
3228815f4ef2SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
3229815f4ef2SVille Syrjälä 	if (tc_enable_mask)
3230815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
323152dfdba0SLucas De Marchi }
323252dfdba0SLucas De Marchi 
323340e98130SLucas De Marchi /*
323440e98130SLucas De Marchi  * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
323540e98130SLucas De Marchi  * equivalent of SDE.
323640e98130SLucas De Marchi  */
32378ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
32388ef7e340SMatt Roper {
323940e98130SLucas De Marchi 	icp_hpd_irq_setup(dev_priv,
32400398993bSVille Syrjälä 			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
324131604222SAnusha Srivatsa }
324231604222SAnusha Srivatsa 
3243943682e3SMatt Roper /*
3244943682e3SMatt Roper  * JSP behaves exactly the same as MCC above except that port C is mapped to
3245943682e3SMatt Roper  * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
3246943682e3SMatt Roper  * masks & tables rather than ICP's masks & tables.
3247943682e3SMatt Roper  */
3248943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3249943682e3SMatt Roper {
3250943682e3SMatt Roper 	icp_hpd_irq_setup(dev_priv,
32510398993bSVille Syrjälä 			  TGP_DDI_HPD_ENABLE_MASK, 0);
3252943682e3SMatt Roper }
3253943682e3SMatt Roper 
3254121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3255121e758eSDhinakaran Pandiyan {
3256121e758eSDhinakaran Pandiyan 	u32 hotplug;
3257121e758eSDhinakaran Pandiyan 
3258121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3259121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3260121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3261121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32621db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32631db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32641db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3265121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3266b796b971SDhinakaran Pandiyan 
3267b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3268b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3269b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3270b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32711db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32721db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32731db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3274b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3275121e758eSDhinakaran Pandiyan }
3276121e758eSDhinakaran Pandiyan 
3277121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3278121e758eSDhinakaran Pandiyan {
3279121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3280121e758eSDhinakaran Pandiyan 	u32 val;
3281121e758eSDhinakaran Pandiyan 
32820398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
32836d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3284121e758eSDhinakaran Pandiyan 
3285121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3286121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3287587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
3288121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3289121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3290121e758eSDhinakaran Pandiyan 
3291121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
329231604222SAnusha Srivatsa 
329352dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
32946d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32950398993bSVille Syrjälä 				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
329652dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
32976d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32980398993bSVille Syrjälä 				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3299121e758eSDhinakaran Pandiyan }
3300121e758eSDhinakaran Pandiyan 
33012a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
33022a57d9ccSImre Deak {
33033b92e263SRodrigo Vivi 	u32 val, hotplug;
33043b92e263SRodrigo Vivi 
33053b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
33063b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
33073b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
33083b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
33093b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
33103b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
33113b92e263SRodrigo Vivi 	}
33122a57d9ccSImre Deak 
33132a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
33142a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33152a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33162a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33172a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
33182a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
33192a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33202a57d9ccSImre Deak 
33212a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
33222a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
33232a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
33242a57d9ccSImre Deak }
33252a57d9ccSImre Deak 
332691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33276dbf30ceSVille Syrjälä {
33282a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33296dbf30ceSVille Syrjälä 
3330f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3331f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3332f49108d0SMatt Roper 
33330398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33346d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33356dbf30ceSVille Syrjälä 
33366dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
33376dbf30ceSVille Syrjälä 
33382a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
333926951cafSXiong Zhang }
33407fe0b973SKeith Packard 
33411a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
33421a56b1a2SImre Deak {
33431a56b1a2SImre Deak 	u32 hotplug;
33441a56b1a2SImre Deak 
33451a56b1a2SImre Deak 	/*
33461a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
33471a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
33481a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
33491a56b1a2SImre Deak 	 */
33501a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
33511a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
33521a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
33531a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
33541a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
33551a56b1a2SImre Deak }
33561a56b1a2SImre Deak 
335791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3358e4ce95aaSVille Syrjälä {
33591a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3360e4ce95aaSVille Syrjälä 
33610398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
33626d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
33633a3b3c7dSVille Syrjälä 
33646d3144ebSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 8)
33653a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33666d3144ebSVille Syrjälä 	else
33673a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3368e4ce95aaSVille Syrjälä 
33691a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3370e4ce95aaSVille Syrjälä 
337191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3372e4ce95aaSVille Syrjälä }
3373e4ce95aaSVille Syrjälä 
33742a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
33752a57d9ccSImre Deak 				      u32 enabled_irqs)
3376e0a20ad7SShashank Sharma {
33772a57d9ccSImre Deak 	u32 hotplug;
3378e0a20ad7SShashank Sharma 
3379a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33802a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33812a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33822a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3383d252bf68SShubhangi Shrivastava 
338400376ccfSWambui Karuga 	drm_dbg_kms(&dev_priv->drm,
338500376ccfSWambui Karuga 		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
3386d252bf68SShubhangi Shrivastava 		    hotplug, enabled_irqs);
3387d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3388d252bf68SShubhangi Shrivastava 
3389d252bf68SShubhangi Shrivastava 	/*
3390d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3391d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3392d252bf68SShubhangi Shrivastava 	 */
3393d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3394d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3395d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3396d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3397d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3398d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3399d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3400d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3401d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3402d252bf68SShubhangi Shrivastava 
3403a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3404e0a20ad7SShashank Sharma }
3405e0a20ad7SShashank Sharma 
34062a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34072a57d9ccSImre Deak {
34082a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
34092a57d9ccSImre Deak }
34102a57d9ccSImre Deak 
34112a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34122a57d9ccSImre Deak {
34132a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34142a57d9ccSImre Deak 
34150398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34166d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
34172a57d9ccSImre Deak 
34182a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34192a57d9ccSImre Deak 
34202a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
34212a57d9ccSImre Deak }
34222a57d9ccSImre Deak 
3423b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3424d46da437SPaulo Zanoni {
342582a28bcfSDaniel Vetter 	u32 mask;
3426d46da437SPaulo Zanoni 
34276e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3428692a04cfSDaniel Vetter 		return;
3429692a04cfSDaniel Vetter 
34306e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
34315c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
34324ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
34335c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
34344ebc6509SDhinakaran Pandiyan 	else
34354ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
34368664281bSPaulo Zanoni 
343765f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3438d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
34392a57d9ccSImre Deak 
34402a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
34412a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
34421a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
34432a57d9ccSImre Deak 	else
34442a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3445d46da437SPaulo Zanoni }
3446d46da437SPaulo Zanoni 
34479eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3448036a4a7dSZhenyu Wang {
3449b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
34508e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34518e76f8dcSPaulo Zanoni 
3452b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
34538e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3454842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
34558e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
345623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
345723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34588e76f8dcSPaulo Zanoni 	} else {
34598e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3460842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3461842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3462c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3463e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3464e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34658e76f8dcSPaulo Zanoni 	}
3466036a4a7dSZhenyu Wang 
3467fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3468b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3469fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3470fc340442SDaniel Vetter 	}
3471fc340442SDaniel Vetter 
3472c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3473c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3474c6073d4cSVille Syrjälä 
34751ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3476036a4a7dSZhenyu Wang 
3477b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
3478622364b6SPaulo Zanoni 
3479a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3480a9922912SVille Syrjälä 
3481b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3482b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3483036a4a7dSZhenyu Wang 
34841a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
34851a56b1a2SImre Deak 
3486b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3487036a4a7dSZhenyu Wang }
3488036a4a7dSZhenyu Wang 
3489f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3490f8b79e58SImre Deak {
349167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3492f8b79e58SImre Deak 
3493f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3494f8b79e58SImre Deak 		return;
3495f8b79e58SImre Deak 
3496f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3497f8b79e58SImre Deak 
3498d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3499d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3500ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3501f8b79e58SImre Deak 	}
3502d6c69803SVille Syrjälä }
3503f8b79e58SImre Deak 
3504f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3505f8b79e58SImre Deak {
350667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3507f8b79e58SImre Deak 
3508f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3509f8b79e58SImre Deak 		return;
3510f8b79e58SImre Deak 
3511f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3512f8b79e58SImre Deak 
3513950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3514ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3515f8b79e58SImre Deak }
3516f8b79e58SImre Deak 
35170e6c9a9eSVille Syrjälä 
3518b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
35190e6c9a9eSVille Syrjälä {
3520cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
35217e231dbeSJesse Barnes 
3522ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35239918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3524ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3525ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3526ad22d106SVille Syrjälä 
35277e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
352834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
352920afbda2SDaniel Vetter }
353020afbda2SDaniel Vetter 
3531abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3532abd58f01SBen Widawsky {
3533b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3534b16b2a2fSPaulo Zanoni 
3535869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3536869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3537a9c287c9SJani Nikula 	u32 de_pipe_enables;
3538054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
35393a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3540df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3541562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3542562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
35433a3b3c7dSVille Syrjälä 	enum pipe pipe;
3544770de83dSDamien Lespiau 
3545df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3546df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3547df0d28c1SDhinakaran Pandiyan 
3548cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
35493a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3550a324fcacSRodrigo Vivi 
35519c9e97c4SVandita Kulkarni 	if (INTEL_GEN(dev_priv) >= 11) {
35529c9e97c4SVandita Kulkarni 		enum port port;
35539c9e97c4SVandita Kulkarni 
35549c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
35559c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
35569c9e97c4SVandita Kulkarni 	}
35579c9e97c4SVandita Kulkarni 
3558770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3559770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3560770de83dSDamien Lespiau 
35611288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
35621288f9b0SKarthik B S 		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;
35631288f9b0SKarthik B S 
35643a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3565cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3566a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3567a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35683a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35693a3b3c7dSVille Syrjälä 
35708241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
35718241cfbeSJosé Roberto de Souza 		enum transcoder trans;
35728241cfbeSJosé Roberto de Souza 
3573562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
35748241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
35758241cfbeSJosé Roberto de Souza 
35768241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
35778241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
35788241cfbeSJosé Roberto de Souza 				continue;
35798241cfbeSJosé Roberto de Souza 
35808241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
35818241cfbeSJosé Roberto de Souza 		}
35828241cfbeSJosé Roberto de Souza 	} else {
3583b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
35848241cfbeSJosé Roberto de Souza 	}
3585e04f7eceSVille Syrjälä 
35860a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
35870a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3588abd58f01SBen Widawsky 
3589f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3590813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3591b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3592813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
359335079899SPaulo Zanoni 					  de_pipe_enables);
35940a195c02SMika Kahola 	}
3595abd58f01SBen Widawsky 
3596b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3597b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35982a57d9ccSImre Deak 
3599121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
3600121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3601b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3602b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3603121e758eSDhinakaran Pandiyan 
3604b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3605b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3606121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
3607121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
36082a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
3609121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
36101a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3611abd58f01SBen Widawsky 	}
3612121e758eSDhinakaran Pandiyan }
3613abd58f01SBen Widawsky 
3614b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3615abd58f01SBen Widawsky {
36166e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3617b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
3618622364b6SPaulo Zanoni 
3619cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3620abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3621abd58f01SBen Widawsky 
36226e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3623b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3624abd58f01SBen Widawsky 
362525286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3626abd58f01SBen Widawsky }
3627abd58f01SBen Widawsky 
3628b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
362931604222SAnusha Srivatsa {
363031604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
363131604222SAnusha Srivatsa 
363248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
363331604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
363431604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
363531604222SAnusha Srivatsa 
363665f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
363731604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
363831604222SAnusha Srivatsa 
3639815f4ef2SVille Syrjälä 	if (HAS_PCH_TGP(dev_priv)) {
3640815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3641815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK);
3642815f4ef2SVille Syrjälä 	} else if (HAS_PCH_JSP(dev_priv)) {
3643815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3644815f4ef2SVille Syrjälä 	} else if (HAS_PCH_MCC(dev_priv)) {
3645815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3646815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1));
3647815f4ef2SVille Syrjälä 	} else {
3648815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3649815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK);
3650815f4ef2SVille Syrjälä 	}
365131604222SAnusha Srivatsa }
365231604222SAnusha Srivatsa 
3653b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
365451951ae7SMika Kuoppala {
3655b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3656df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
365751951ae7SMika Kuoppala 
365829b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3659b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
366031604222SAnusha Srivatsa 
36619b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
366251951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
366351951ae7SMika Kuoppala 
3664b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3665df0d28c1SDhinakaran Pandiyan 
366651951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
366751951ae7SMika Kuoppala 
366897b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
366997b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
367097b492f5SLucas De Marchi 		POSTING_READ(DG1_MSTR_UNIT_INTR);
367197b492f5SLucas De Marchi 	} else {
36729b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
3673c25f0c6aSDaniele Ceraolo Spurio 		POSTING_READ(GEN11_GFX_MSTR_IRQ);
367451951ae7SMika Kuoppala 	}
367597b492f5SLucas De Marchi }
367651951ae7SMika Kuoppala 
3677b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
367843f328d7SVille Syrjälä {
3679cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
368043f328d7SVille Syrjälä 
3681ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36829918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3683ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3684ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3685ad22d106SVille Syrjälä 
3686e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
368743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
368843f328d7SVille Syrjälä }
368943f328d7SVille Syrjälä 
3690b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3691c2798b19SChris Wilson {
3692b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3693c2798b19SChris Wilson 
369444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
369544d9241eSVille Syrjälä 
3696b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3697*e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3698c2798b19SChris Wilson }
3699c2798b19SChris Wilson 
3700b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3701c2798b19SChris Wilson {
3702b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3703e9e9848aSVille Syrjälä 	u16 enable_mask;
3704c2798b19SChris Wilson 
37054f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
37064f5fd91fSTvrtko Ursulin 			     EMR,
37074f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3708045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3709c2798b19SChris Wilson 
3710c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3711c2798b19SChris Wilson 	dev_priv->irq_mask =
3712c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
371316659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
371416659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3715c2798b19SChris Wilson 
3716e9e9848aSVille Syrjälä 	enable_mask =
3717c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3718c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
371916659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3720e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3721e9e9848aSVille Syrjälä 
3722b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3723c2798b19SChris Wilson 
3724379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3725379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3726d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3727755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3728755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3729d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3730c2798b19SChris Wilson }
3731c2798b19SChris Wilson 
37324f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
373378c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
373478c357ddSVille Syrjälä {
37354f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
373678c357ddSVille Syrjälä 	u16 emr;
373778c357ddSVille Syrjälä 
37384f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
373978c357ddSVille Syrjälä 
374078c357ddSVille Syrjälä 	if (*eir)
37414f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
374278c357ddSVille Syrjälä 
37434f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
374478c357ddSVille Syrjälä 	if (*eir_stuck == 0)
374578c357ddSVille Syrjälä 		return;
374678c357ddSVille Syrjälä 
374778c357ddSVille Syrjälä 	/*
374878c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
374978c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
375078c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
375178c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
375278c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
375378c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
375478c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
375578c357ddSVille Syrjälä 	 * remains set.
375678c357ddSVille Syrjälä 	 */
37574f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
37584f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
37594f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
376078c357ddSVille Syrjälä }
376178c357ddSVille Syrjälä 
376278c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
376378c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
376478c357ddSVille Syrjälä {
376578c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
376678c357ddSVille Syrjälä 
376778c357ddSVille Syrjälä 	if (eir_stuck)
376800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
376900376ccfSWambui Karuga 			eir_stuck);
377078c357ddSVille Syrjälä }
377178c357ddSVille Syrjälä 
377278c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
377378c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
377478c357ddSVille Syrjälä {
377578c357ddSVille Syrjälä 	u32 emr;
377678c357ddSVille Syrjälä 
377778c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
377878c357ddSVille Syrjälä 
377978c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
378078c357ddSVille Syrjälä 
378178c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
378278c357ddSVille Syrjälä 	if (*eir_stuck == 0)
378378c357ddSVille Syrjälä 		return;
378478c357ddSVille Syrjälä 
378578c357ddSVille Syrjälä 	/*
378678c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
378778c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
378878c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
378978c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
379078c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
379178c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
379278c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
379378c357ddSVille Syrjälä 	 * remains set.
379478c357ddSVille Syrjälä 	 */
379578c357ddSVille Syrjälä 	emr = I915_READ(EMR);
379678c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
379778c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
379878c357ddSVille Syrjälä }
379978c357ddSVille Syrjälä 
380078c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
380178c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
380278c357ddSVille Syrjälä {
380378c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
380478c357ddSVille Syrjälä 
380578c357ddSVille Syrjälä 	if (eir_stuck)
380600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
380700376ccfSWambui Karuga 			eir_stuck);
380878c357ddSVille Syrjälä }
380978c357ddSVille Syrjälä 
3810ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3811c2798b19SChris Wilson {
3812b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3813af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3814c2798b19SChris Wilson 
38152dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38162dd2a883SImre Deak 		return IRQ_NONE;
38172dd2a883SImre Deak 
38181f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38199102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38201f814dacSImre Deak 
3821af722d28SVille Syrjälä 	do {
3822af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
382378c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3824af722d28SVille Syrjälä 		u16 iir;
3825af722d28SVille Syrjälä 
38264f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3827c2798b19SChris Wilson 		if (iir == 0)
3828af722d28SVille Syrjälä 			break;
3829c2798b19SChris Wilson 
3830af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3831c2798b19SChris Wilson 
3832eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3833eb64343cSVille Syrjälä 		 * signalled in iir */
3834eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3835c2798b19SChris Wilson 
383678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
383778c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
383878c357ddSVille Syrjälä 
38394f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3840c2798b19SChris Wilson 
3841c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
384273c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3843c2798b19SChris Wilson 
384478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
384578c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3846af722d28SVille Syrjälä 
3847eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3848af722d28SVille Syrjälä 	} while (0);
3849c2798b19SChris Wilson 
38509102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38511f814dacSImre Deak 
38521f814dacSImre Deak 	return ret;
3853c2798b19SChris Wilson }
3854c2798b19SChris Wilson 
3855b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
3856a266c7d5SChris Wilson {
3857b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3858a266c7d5SChris Wilson 
385956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38600706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3861a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3862a266c7d5SChris Wilson 	}
3863a266c7d5SChris Wilson 
386444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
386544d9241eSVille Syrjälä 
3866b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3867*e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3868a266c7d5SChris Wilson }
3869a266c7d5SChris Wilson 
3870b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3871a266c7d5SChris Wilson {
3872b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
387338bde180SChris Wilson 	u32 enable_mask;
3874a266c7d5SChris Wilson 
3875045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3876045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
387738bde180SChris Wilson 
387838bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
387938bde180SChris Wilson 	dev_priv->irq_mask =
388038bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
388138bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388216659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388316659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
388438bde180SChris Wilson 
388538bde180SChris Wilson 	enable_mask =
388638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
388738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388916659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
389038bde180SChris Wilson 		I915_USER_INTERRUPT;
389138bde180SChris Wilson 
389256b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3893a266c7d5SChris Wilson 		/* Enable in IER... */
3894a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3895a266c7d5SChris Wilson 		/* and unmask in IMR */
3896a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3897a266c7d5SChris Wilson 	}
3898a266c7d5SChris Wilson 
3899b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3900a266c7d5SChris Wilson 
3901379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3902379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3903d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3904755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3905755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3906d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3907379ef82dSDaniel Vetter 
3908c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
390920afbda2SDaniel Vetter }
391020afbda2SDaniel Vetter 
3911ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3912a266c7d5SChris Wilson {
3913b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3914af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3915a266c7d5SChris Wilson 
39162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39172dd2a883SImre Deak 		return IRQ_NONE;
39182dd2a883SImre Deak 
39191f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39209102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39211f814dacSImre Deak 
392238bde180SChris Wilson 	do {
3923eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
392478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
3925af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3926af722d28SVille Syrjälä 		u32 iir;
3927a266c7d5SChris Wilson 
39289d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
3929af722d28SVille Syrjälä 		if (iir == 0)
3930af722d28SVille Syrjälä 			break;
3931af722d28SVille Syrjälä 
3932af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3933af722d28SVille Syrjälä 
3934af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3935af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3936af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3937a266c7d5SChris Wilson 
3938eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3939eb64343cSVille Syrjälä 		 * signalled in iir */
3940eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3941a266c7d5SChris Wilson 
394278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
394378c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
394478c357ddSVille Syrjälä 
39459d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
3946a266c7d5SChris Wilson 
3947a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
394873c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3949a266c7d5SChris Wilson 
395078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
395178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3952a266c7d5SChris Wilson 
3953af722d28SVille Syrjälä 		if (hotplug_status)
3954af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3955af722d28SVille Syrjälä 
3956af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3957af722d28SVille Syrjälä 	} while (0);
3958a266c7d5SChris Wilson 
39599102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39601f814dacSImre Deak 
3961a266c7d5SChris Wilson 	return ret;
3962a266c7d5SChris Wilson }
3963a266c7d5SChris Wilson 
3964b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
3965a266c7d5SChris Wilson {
3966b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3967a266c7d5SChris Wilson 
39680706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3969a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3970a266c7d5SChris Wilson 
397144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
397244d9241eSVille Syrjälä 
3973b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3974*e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3975a266c7d5SChris Wilson }
3976a266c7d5SChris Wilson 
3977b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3978a266c7d5SChris Wilson {
3979b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3980bbba0a97SChris Wilson 	u32 enable_mask;
3981a266c7d5SChris Wilson 	u32 error_mask;
3982a266c7d5SChris Wilson 
3983045cebd2SVille Syrjälä 	/*
3984045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3985045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3986045cebd2SVille Syrjälä 	 */
3987045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3988045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3989045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3990045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3991045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3992045cebd2SVille Syrjälä 	} else {
3993045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3994045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3995045cebd2SVille Syrjälä 	}
3996045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3997045cebd2SVille Syrjälä 
3998a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3999c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4000c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4001adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4002bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4003bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
400478c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4005bbba0a97SChris Wilson 
4006c30bb1fdSVille Syrjälä 	enable_mask =
4007c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4008c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4009c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4010c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
401178c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4012c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4013bbba0a97SChris Wilson 
401491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4015bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4016a266c7d5SChris Wilson 
4017b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4018c30bb1fdSVille Syrjälä 
4019b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4020b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4021d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4022755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4023755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4024755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4025d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4026a266c7d5SChris Wilson 
402791d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
402820afbda2SDaniel Vetter }
402920afbda2SDaniel Vetter 
403091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
403120afbda2SDaniel Vetter {
403220afbda2SDaniel Vetter 	u32 hotplug_en;
403320afbda2SDaniel Vetter 
403467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4035b5ea2d56SDaniel Vetter 
4036adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4037e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
403891d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4039a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4040a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4041a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4042a266c7d5SChris Wilson 	*/
404391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4044a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4045a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4046a266c7d5SChris Wilson 
4047a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
40480706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4049f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4050f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4051f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
40520706f17cSEgbert Eich 					     hotplug_en);
4053a266c7d5SChris Wilson }
4054a266c7d5SChris Wilson 
4055ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4056a266c7d5SChris Wilson {
4057b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4058af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4059a266c7d5SChris Wilson 
40602dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40612dd2a883SImre Deak 		return IRQ_NONE;
40622dd2a883SImre Deak 
40631f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40649102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40651f814dacSImre Deak 
4066af722d28SVille Syrjälä 	do {
4067eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
406878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4069af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4070af722d28SVille Syrjälä 		u32 iir;
40712c8ba29fSChris Wilson 
40729d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4073af722d28SVille Syrjälä 		if (iir == 0)
4074af722d28SVille Syrjälä 			break;
4075af722d28SVille Syrjälä 
4076af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4077af722d28SVille Syrjälä 
4078af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4079af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4080a266c7d5SChris Wilson 
4081eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4082eb64343cSVille Syrjälä 		 * signalled in iir */
4083eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4084a266c7d5SChris Wilson 
408578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
408678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
408778c357ddSVille Syrjälä 
40889d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
409173c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4092af722d28SVille Syrjälä 
4093a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
409473c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4095a266c7d5SChris Wilson 
409678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
409778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4098515ac2bbSDaniel Vetter 
4099af722d28SVille Syrjälä 		if (hotplug_status)
4100af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4101af722d28SVille Syrjälä 
4102af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4103af722d28SVille Syrjälä 	} while (0);
4104a266c7d5SChris Wilson 
41059102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41061f814dacSImre Deak 
4107a266c7d5SChris Wilson 	return ret;
4108a266c7d5SChris Wilson }
4109a266c7d5SChris Wilson 
4110fca52a55SDaniel Vetter /**
4111fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4112fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4113fca52a55SDaniel Vetter  *
4114fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4115fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4116fca52a55SDaniel Vetter  */
4117b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4118f71d4af4SJesse Barnes {
411991c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4120cefcff8fSJoonas Lahtinen 	int i;
41218b2e326dSChris Wilson 
41220398993bSVille Syrjälä 	intel_hpd_init_pins(dev_priv);
41230398993bSVille Syrjälä 
412477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
412577913b39SJani Nikula 
412674bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4127cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4128cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
41298b2e326dSChris Wilson 
4130633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4131702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
41322239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
413326705e20SSagar Arun Kamble 
413421da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
413521da2700SVille Syrjälä 
4136262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4137262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4138262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4139262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4140262fd485SChris Wilson 	 * in this case to the runtime pm.
4141262fd485SChris Wilson 	 */
4142262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4143262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4144262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4145262fd485SChris Wilson 
4146317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
41479a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
41489a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
41499a64c650SLyude Paul 	 * sideband messaging with MST.
41509a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
41519a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
41529a64c650SLyude Paul 	 */
41539a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4154317eaa95SLyude 
4155b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4156b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
415743f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4158b318b824SVille Syrjälä 	} else {
4159943682e3SMatt Roper 		if (HAS_PCH_JSP(dev_priv))
4160943682e3SMatt Roper 			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
4161943682e3SMatt Roper 		else if (HAS_PCH_MCC(dev_priv))
41628ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
41638ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
4164121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4165b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
4166e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4167c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
41686dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
41696dbf30ceSVille Syrjälä 		else
41703a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4171f71d4af4SJesse Barnes 	}
4172f71d4af4SJesse Barnes }
417320afbda2SDaniel Vetter 
4174fca52a55SDaniel Vetter /**
4175cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4176cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4177cefcff8fSJoonas Lahtinen  *
4178cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4179cefcff8fSJoonas Lahtinen  */
4180cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4181cefcff8fSJoonas Lahtinen {
4182cefcff8fSJoonas Lahtinen 	int i;
4183cefcff8fSJoonas Lahtinen 
4184cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4185cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4186cefcff8fSJoonas Lahtinen }
4187cefcff8fSJoonas Lahtinen 
4188b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4189b318b824SVille Syrjälä {
4190b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4191b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4192b318b824SVille Syrjälä 			return cherryview_irq_handler;
4193b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4194b318b824SVille Syrjälä 			return valleyview_irq_handler;
4195b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4196b318b824SVille Syrjälä 			return i965_irq_handler;
4197b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4198b318b824SVille Syrjälä 			return i915_irq_handler;
4199b318b824SVille Syrjälä 		else
4200b318b824SVille Syrjälä 			return i8xx_irq_handler;
4201b318b824SVille Syrjälä 	} else {
420297b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
420397b492f5SLucas De Marchi 			return dg1_irq_handler;
4204b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4205b318b824SVille Syrjälä 			return gen11_irq_handler;
4206b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4207b318b824SVille Syrjälä 			return gen8_irq_handler;
4208b318b824SVille Syrjälä 		else
42099eae5e27SLucas De Marchi 			return ilk_irq_handler;
4210b318b824SVille Syrjälä 	}
4211b318b824SVille Syrjälä }
4212b318b824SVille Syrjälä 
4213b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4214b318b824SVille Syrjälä {
4215b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4216b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4217b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4218b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4219b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4220b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4221b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4222b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4223b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4224b318b824SVille Syrjälä 		else
4225b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4226b318b824SVille Syrjälä 	} else {
4227b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4228b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4229b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4230b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4231b318b824SVille Syrjälä 		else
42329eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4233b318b824SVille Syrjälä 	}
4234b318b824SVille Syrjälä }
4235b318b824SVille Syrjälä 
4236b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4237b318b824SVille Syrjälä {
4238b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4239b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4240b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4241b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4242b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4243b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4244b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4245b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4246b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4247b318b824SVille Syrjälä 		else
4248b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4249b318b824SVille Syrjälä 	} else {
4250b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4251b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4252b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4253b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4254b318b824SVille Syrjälä 		else
42559eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4256b318b824SVille Syrjälä 	}
4257b318b824SVille Syrjälä }
4258b318b824SVille Syrjälä 
4259cefcff8fSJoonas Lahtinen /**
4260fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4261fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4262fca52a55SDaniel Vetter  *
4263fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4264fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4265fca52a55SDaniel Vetter  *
4266fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4267fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4268fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4269fca52a55SDaniel Vetter  */
42702aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42712aeb7d3aSDaniel Vetter {
4272b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4273b318b824SVille Syrjälä 	int ret;
4274b318b824SVille Syrjälä 
42752aeb7d3aSDaniel Vetter 	/*
42762aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42772aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42782aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42792aeb7d3aSDaniel Vetter 	 */
4280ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
42812aeb7d3aSDaniel Vetter 
4282b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4283b318b824SVille Syrjälä 
4284b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4285b318b824SVille Syrjälä 
4286b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4287b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4288b318b824SVille Syrjälä 	if (ret < 0) {
4289b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4290b318b824SVille Syrjälä 		return ret;
4291b318b824SVille Syrjälä 	}
4292b318b824SVille Syrjälä 
4293b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4294b318b824SVille Syrjälä 
4295b318b824SVille Syrjälä 	return ret;
42962aeb7d3aSDaniel Vetter }
42972aeb7d3aSDaniel Vetter 
4298fca52a55SDaniel Vetter /**
4299fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4300fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4301fca52a55SDaniel Vetter  *
4302fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4303fca52a55SDaniel Vetter  * resources acquired in the init functions.
4304fca52a55SDaniel Vetter  */
43052aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43062aeb7d3aSDaniel Vetter {
4307b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4308b318b824SVille Syrjälä 
4309b318b824SVille Syrjälä 	/*
4310789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4311789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4312789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4313789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4314b318b824SVille Syrjälä 	 */
4315b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4316b318b824SVille Syrjälä 		return;
4317b318b824SVille Syrjälä 
4318b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4319b318b824SVille Syrjälä 
4320b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4321b318b824SVille Syrjälä 
4322b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4323b318b824SVille Syrjälä 
43242aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4325ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
43262aeb7d3aSDaniel Vetter }
43272aeb7d3aSDaniel Vetter 
4328fca52a55SDaniel Vetter /**
4329fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4330fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4331fca52a55SDaniel Vetter  *
4332fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4333fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4334fca52a55SDaniel Vetter  */
4335b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4336c67a470bSPaulo Zanoni {
4337b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4338ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4339315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4340c67a470bSPaulo Zanoni }
4341c67a470bSPaulo Zanoni 
4342fca52a55SDaniel Vetter /**
4343fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4344fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4345fca52a55SDaniel Vetter  *
4346fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4347fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4348fca52a55SDaniel Vetter  */
4349b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4350c67a470bSPaulo Zanoni {
4351ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4352b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4353b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4354c67a470bSPaulo Zanoni }
4355d64575eeSJani Nikula 
4356d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4357d64575eeSJani Nikula {
4358d64575eeSJani Nikula 	/*
4359d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4360d64575eeSJani Nikula 	 * this is the only thing we need to check.
4361d64575eeSJani Nikula 	 */
4362d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4363d64575eeSJani Nikula }
4364d64575eeSJani Nikula 
4365d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4366d64575eeSJani Nikula {
4367d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
4368d64575eeSJani Nikula }
4369