1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 118b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 119b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 120b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 121b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 122b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 123121e758eSDhinakaran Pandiyan }; 124121e758eSDhinakaran Pandiyan 12531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 12631604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 12731604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 12831604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 12931604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13031604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13131604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13231604222SAnusha Srivatsa }; 13331604222SAnusha Srivatsa 1345c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 135f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1365c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1375c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1385c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1395c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1405c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1415c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1425c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1435c502442SPaulo Zanoni } while (0) 1445c502442SPaulo Zanoni 1453488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 146a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1475c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 148a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1495c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1505c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1515c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1525c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 153a9d356a6SPaulo Zanoni } while (0) 154a9d356a6SPaulo Zanoni 155e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 156e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 157e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 158e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 159e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 160e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 161e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 162e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 163e9e9848aSVille Syrjälä } while (0) 164e9e9848aSVille Syrjälä 165337ba017SPaulo Zanoni /* 166337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 167337ba017SPaulo Zanoni */ 1683488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169f0f59a00SVille Syrjälä i915_reg_t reg) 170b51a2842SVille Syrjälä { 171b51a2842SVille Syrjälä u32 val = I915_READ(reg); 172b51a2842SVille Syrjälä 173b51a2842SVille Syrjälä if (val == 0) 174b51a2842SVille Syrjälä return; 175b51a2842SVille Syrjälä 176b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 178b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 179b51a2842SVille Syrjälä POSTING_READ(reg); 180b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 181b51a2842SVille Syrjälä POSTING_READ(reg); 182b51a2842SVille Syrjälä } 183337ba017SPaulo Zanoni 184e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 185e9e9848aSVille Syrjälä i915_reg_t reg) 186e9e9848aSVille Syrjälä { 187e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 188e9e9848aSVille Syrjälä 189e9e9848aSVille Syrjälä if (val == 0) 190e9e9848aSVille Syrjälä return; 191e9e9848aSVille Syrjälä 192e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 193e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 194e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 195e9e9848aSVille Syrjälä POSTING_READ16(reg); 196e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 197e9e9848aSVille Syrjälä POSTING_READ16(reg); 198e9e9848aSVille Syrjälä } 199e9e9848aSVille Syrjälä 20035079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 2013488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 20235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 2037d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 2047d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 20535079899SPaulo Zanoni } while (0) 20635079899SPaulo Zanoni 2073488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 2083488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 20935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 2107d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 2117d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 21235079899SPaulo Zanoni } while (0) 21335079899SPaulo Zanoni 214e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 215e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 216e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 217e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 218e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 219e9e9848aSVille Syrjälä } while (0) 220e9e9848aSVille Syrjälä 221c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 22226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 223c9a9a268SImre Deak 2240706f17cSEgbert Eich /* For display hotplug interrupt */ 2250706f17cSEgbert Eich static inline void 2260706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2270706f17cSEgbert Eich uint32_t mask, 2280706f17cSEgbert Eich uint32_t bits) 2290706f17cSEgbert Eich { 2300706f17cSEgbert Eich uint32_t val; 2310706f17cSEgbert Eich 23267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2330706f17cSEgbert Eich WARN_ON(bits & ~mask); 2340706f17cSEgbert Eich 2350706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2360706f17cSEgbert Eich val &= ~mask; 2370706f17cSEgbert Eich val |= bits; 2380706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2390706f17cSEgbert Eich } 2400706f17cSEgbert Eich 2410706f17cSEgbert Eich /** 2420706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2430706f17cSEgbert Eich * @dev_priv: driver private 2440706f17cSEgbert Eich * @mask: bits to update 2450706f17cSEgbert Eich * @bits: bits to enable 2460706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2470706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2480706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2490706f17cSEgbert Eich * function is usually not called from a context where the lock is 2500706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2510706f17cSEgbert Eich * version is also available. 2520706f17cSEgbert Eich */ 2530706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2540706f17cSEgbert Eich uint32_t mask, 2550706f17cSEgbert Eich uint32_t bits) 2560706f17cSEgbert Eich { 2570706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2580706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2590706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2600706f17cSEgbert Eich } 2610706f17cSEgbert Eich 26296606f3bSOscar Mateo static u32 26396606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 26496606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 26596606f3bSOscar Mateo 266ff047a87SOscar Mateo bool gen11_reset_one_iir(struct drm_i915_private * const i915, 26796606f3bSOscar Mateo const unsigned int bank, 26896606f3bSOscar Mateo const unsigned int bit) 26996606f3bSOscar Mateo { 27096606f3bSOscar Mateo void __iomem * const regs = i915->regs; 27196606f3bSOscar Mateo u32 dw; 27296606f3bSOscar Mateo 27396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 27496606f3bSOscar Mateo 27596606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 27696606f3bSOscar Mateo if (dw & BIT(bit)) { 27796606f3bSOscar Mateo /* 27896606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 27996606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 28096606f3bSOscar Mateo */ 28196606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 28296606f3bSOscar Mateo 28396606f3bSOscar Mateo /* 28496606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 28596606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 28696606f3bSOscar Mateo * our bit, otherwise we are locking the register for 28796606f3bSOscar Mateo * everybody. 28896606f3bSOscar Mateo */ 28996606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 29096606f3bSOscar Mateo 29196606f3bSOscar Mateo return true; 29296606f3bSOscar Mateo } 29396606f3bSOscar Mateo 29496606f3bSOscar Mateo return false; 29596606f3bSOscar Mateo } 29696606f3bSOscar Mateo 297d9dc34f1SVille Syrjälä /** 298d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 299d9dc34f1SVille Syrjälä * @dev_priv: driver private 300d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 301d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 302d9dc34f1SVille Syrjälä */ 303fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 304d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 305d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 306036a4a7dSZhenyu Wang { 307d9dc34f1SVille Syrjälä uint32_t new_val; 308d9dc34f1SVille Syrjälä 30967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3104bc9d430SDaniel Vetter 311d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 312d9dc34f1SVille Syrjälä 3139df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 314c67a470bSPaulo Zanoni return; 315c67a470bSPaulo Zanoni 316d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 317d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 318d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 319d9dc34f1SVille Syrjälä 320d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 321d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3221ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3233143a2bfSChris Wilson POSTING_READ(DEIMR); 324036a4a7dSZhenyu Wang } 325036a4a7dSZhenyu Wang } 326036a4a7dSZhenyu Wang 32743eaea13SPaulo Zanoni /** 32843eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 32943eaea13SPaulo Zanoni * @dev_priv: driver private 33043eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 33143eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 33243eaea13SPaulo Zanoni */ 33343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 33443eaea13SPaulo Zanoni uint32_t interrupt_mask, 33543eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 33643eaea13SPaulo Zanoni { 33767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 33843eaea13SPaulo Zanoni 33915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34015a17aaeSDaniel Vetter 3419df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 342c67a470bSPaulo Zanoni return; 343c67a470bSPaulo Zanoni 34443eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 34543eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 34643eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 34743eaea13SPaulo Zanoni } 34843eaea13SPaulo Zanoni 349480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35043eaea13SPaulo Zanoni { 35143eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 35231bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 35343eaea13SPaulo Zanoni } 35443eaea13SPaulo Zanoni 355480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35643eaea13SPaulo Zanoni { 35743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 35843eaea13SPaulo Zanoni } 35943eaea13SPaulo Zanoni 360f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 361b900b949SImre Deak { 362d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 363d02b98b8SOscar Mateo 364bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 365b900b949SImre Deak } 366b900b949SImre Deak 367f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 368a72fbc3aSImre Deak { 369d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 370d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_MASK; 371d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 372d02b98b8SOscar Mateo return GEN8_GT_IMR(2); 373d02b98b8SOscar Mateo else 374d02b98b8SOscar Mateo return GEN6_PMIMR; 375a72fbc3aSImre Deak } 376a72fbc3aSImre Deak 377f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 378b900b949SImre Deak { 379d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 380d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_ENABLE; 381d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 382d02b98b8SOscar Mateo return GEN8_GT_IER(2); 383d02b98b8SOscar Mateo else 384d02b98b8SOscar Mateo return GEN6_PMIER; 385b900b949SImre Deak } 386b900b949SImre Deak 387edbfdb45SPaulo Zanoni /** 388edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 389edbfdb45SPaulo Zanoni * @dev_priv: driver private 390edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 391edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 392edbfdb45SPaulo Zanoni */ 393edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 394edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 395edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 396edbfdb45SPaulo Zanoni { 397605cd25bSPaulo Zanoni uint32_t new_val; 398edbfdb45SPaulo Zanoni 39915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 40015a17aaeSDaniel Vetter 40167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 402edbfdb45SPaulo Zanoni 403f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 404f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 405f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 406f52ecbcfSPaulo Zanoni 407f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 408f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 409f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 410a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 411edbfdb45SPaulo Zanoni } 412f52ecbcfSPaulo Zanoni } 413edbfdb45SPaulo Zanoni 414f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 415edbfdb45SPaulo Zanoni { 4169939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4179939fba2SImre Deak return; 4189939fba2SImre Deak 419edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 420edbfdb45SPaulo Zanoni } 421edbfdb45SPaulo Zanoni 422f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4239939fba2SImre Deak { 4249939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4259939fba2SImre Deak } 4269939fba2SImre Deak 427f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 428edbfdb45SPaulo Zanoni { 4299939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4309939fba2SImre Deak return; 4319939fba2SImre Deak 432f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 433f4e9af4fSAkash Goel } 434f4e9af4fSAkash Goel 4353814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 436f4e9af4fSAkash Goel { 437f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 438f4e9af4fSAkash Goel 43967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 440f4e9af4fSAkash Goel 441f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 442f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 443f4e9af4fSAkash Goel POSTING_READ(reg); 444f4e9af4fSAkash Goel } 445f4e9af4fSAkash Goel 4463814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 447f4e9af4fSAkash Goel { 44867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 449f4e9af4fSAkash Goel 450f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 451f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 452f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 453f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 454f4e9af4fSAkash Goel } 455f4e9af4fSAkash Goel 4563814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 457f4e9af4fSAkash Goel { 45867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 459f4e9af4fSAkash Goel 460f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 461f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 462f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 463f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 464edbfdb45SPaulo Zanoni } 465edbfdb45SPaulo Zanoni 466d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 467d02b98b8SOscar Mateo { 468d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 469d02b98b8SOscar Mateo 47096606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 47196606f3bSOscar Mateo ; 472d02b98b8SOscar Mateo 473d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 474d02b98b8SOscar Mateo 475d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 476d02b98b8SOscar Mateo } 477d02b98b8SOscar Mateo 478dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4793cc134e3SImre Deak { 4803cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 481f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 482562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4833cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4843cc134e3SImre Deak } 4853cc134e3SImre Deak 48691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 487b900b949SImre Deak { 488562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 489562d9baeSSagar Arun Kamble 490562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 491f2a91d1aSChris Wilson return; 492f2a91d1aSChris Wilson 493b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 494562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 49596606f3bSOscar Mateo 496d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 49796606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 498d02b98b8SOscar Mateo else 499c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 50096606f3bSOscar Mateo 501562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 502b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 50378e68d36SImre Deak 504b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 505b900b949SImre Deak } 506b900b949SImre Deak 50791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 508b900b949SImre Deak { 509562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 510562d9baeSSagar Arun Kamble 511562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 512f2a91d1aSChris Wilson return; 513f2a91d1aSChris Wilson 514d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 515562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5169939fba2SImre Deak 517b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5189939fba2SImre Deak 519f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 52058072ccbSImre Deak 52158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 52291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 523c33d247dSChris Wilson 524c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5253814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 526c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 527c33d247dSChris Wilson * state of the worker can be discarded. 528c33d247dSChris Wilson */ 529562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 530d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 531d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 532d02b98b8SOscar Mateo else 533c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 534b900b949SImre Deak } 535b900b949SImre Deak 53626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 53726705e20SSagar Arun Kamble { 5381be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5391be333d3SSagar Arun Kamble 54026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 54126705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 54226705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 54326705e20SSagar Arun Kamble } 54426705e20SSagar Arun Kamble 54526705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 54626705e20SSagar Arun Kamble { 5471be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5481be333d3SSagar Arun Kamble 54926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 55026705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 55126705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 55226705e20SSagar Arun Kamble dev_priv->pm_guc_events); 55326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 55426705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 55526705e20SSagar Arun Kamble } 55626705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 55726705e20SSagar Arun Kamble } 55826705e20SSagar Arun Kamble 55926705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 56026705e20SSagar Arun Kamble { 5611be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5621be333d3SSagar Arun Kamble 56326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 56426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 56526705e20SSagar Arun Kamble 56626705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 56726705e20SSagar Arun Kamble 56826705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 56926705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 57026705e20SSagar Arun Kamble 57126705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 57226705e20SSagar Arun Kamble } 57326705e20SSagar Arun Kamble 5740961021aSBen Widawsky /** 5753a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5763a3b3c7dSVille Syrjälä * @dev_priv: driver private 5773a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5783a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5793a3b3c7dSVille Syrjälä */ 5803a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 5813a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 5823a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 5833a3b3c7dSVille Syrjälä { 5843a3b3c7dSVille Syrjälä uint32_t new_val; 5853a3b3c7dSVille Syrjälä uint32_t old_val; 5863a3b3c7dSVille Syrjälä 58767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5883a3b3c7dSVille Syrjälä 5893a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5903a3b3c7dSVille Syrjälä 5913a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5923a3b3c7dSVille Syrjälä return; 5933a3b3c7dSVille Syrjälä 5943a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5953a3b3c7dSVille Syrjälä 5963a3b3c7dSVille Syrjälä new_val = old_val; 5973a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5983a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5993a3b3c7dSVille Syrjälä 6003a3b3c7dSVille Syrjälä if (new_val != old_val) { 6013a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6023a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6033a3b3c7dSVille Syrjälä } 6043a3b3c7dSVille Syrjälä } 6053a3b3c7dSVille Syrjälä 6063a3b3c7dSVille Syrjälä /** 607013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 608013d3752SVille Syrjälä * @dev_priv: driver private 609013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 610013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 611013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 612013d3752SVille Syrjälä */ 613013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 614013d3752SVille Syrjälä enum pipe pipe, 615013d3752SVille Syrjälä uint32_t interrupt_mask, 616013d3752SVille Syrjälä uint32_t enabled_irq_mask) 617013d3752SVille Syrjälä { 618013d3752SVille Syrjälä uint32_t new_val; 619013d3752SVille Syrjälä 62067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 621013d3752SVille Syrjälä 622013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 623013d3752SVille Syrjälä 624013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 625013d3752SVille Syrjälä return; 626013d3752SVille Syrjälä 627013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 628013d3752SVille Syrjälä new_val &= ~interrupt_mask; 629013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 630013d3752SVille Syrjälä 631013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 632013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 633013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 634013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 635013d3752SVille Syrjälä } 636013d3752SVille Syrjälä } 637013d3752SVille Syrjälä 638013d3752SVille Syrjälä /** 639fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 640fee884edSDaniel Vetter * @dev_priv: driver private 641fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 642fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 643fee884edSDaniel Vetter */ 64447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 645fee884edSDaniel Vetter uint32_t interrupt_mask, 646fee884edSDaniel Vetter uint32_t enabled_irq_mask) 647fee884edSDaniel Vetter { 648fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 649fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 650fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 651fee884edSDaniel Vetter 65215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 65315a17aaeSDaniel Vetter 65467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 655fee884edSDaniel Vetter 6569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 657c67a470bSPaulo Zanoni return; 658c67a470bSPaulo Zanoni 659fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 660fee884edSDaniel Vetter POSTING_READ(SDEIMR); 661fee884edSDaniel Vetter } 6628664281bSPaulo Zanoni 6636b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6646b12ca56SVille Syrjälä enum pipe pipe) 6657c463586SKeith Packard { 6666b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 66710c59c51SImre Deak u32 enable_mask = status_mask << 16; 66810c59c51SImre Deak 6696b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6706b12ca56SVille Syrjälä 6716b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6726b12ca56SVille Syrjälä goto out; 6736b12ca56SVille Syrjälä 67410c59c51SImre Deak /* 675724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 676724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 67710c59c51SImre Deak */ 67810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 67910c59c51SImre Deak return 0; 680724a6905SVille Syrjälä /* 681724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 682724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 683724a6905SVille Syrjälä */ 684724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 685724a6905SVille Syrjälä return 0; 68610c59c51SImre Deak 68710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 68810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 68910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 69010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 69110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 69210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 69310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 69410c59c51SImre Deak 6956b12ca56SVille Syrjälä out: 6966b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6976b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6986b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6996b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7006b12ca56SVille Syrjälä 70110c59c51SImre Deak return enable_mask; 70210c59c51SImre Deak } 70310c59c51SImre Deak 7046b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7056b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 706755e9019SImre Deak { 7076b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 708755e9019SImre Deak u32 enable_mask; 709755e9019SImre Deak 7106b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7116b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7126b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7136b12ca56SVille Syrjälä 7146b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7156b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7166b12ca56SVille Syrjälä 7176b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7186b12ca56SVille Syrjälä return; 7196b12ca56SVille Syrjälä 7206b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7216b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7226b12ca56SVille Syrjälä 7236b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7246b12ca56SVille Syrjälä POSTING_READ(reg); 725755e9019SImre Deak } 726755e9019SImre Deak 7276b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7286b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 729755e9019SImre Deak { 7306b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 731755e9019SImre Deak u32 enable_mask; 732755e9019SImre Deak 7336b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7346b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7356b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7366b12ca56SVille Syrjälä 7376b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7386b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7396b12ca56SVille Syrjälä 7406b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7416b12ca56SVille Syrjälä return; 7426b12ca56SVille Syrjälä 7436b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7446b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7456b12ca56SVille Syrjälä 7466b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7476b12ca56SVille Syrjälä POSTING_READ(reg); 748755e9019SImre Deak } 749755e9019SImre Deak 750c0e09200SDave Airlie /** 751f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 75214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 75301c66889SZhao Yakui */ 75491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 75501c66889SZhao Yakui { 75691d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 757f49e38ddSJani Nikula return; 758f49e38ddSJani Nikula 75913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 76001c66889SZhao Yakui 761755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 76291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7633b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 764755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7651ec14ad3SChris Wilson 76613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 76701c66889SZhao Yakui } 76801c66889SZhao Yakui 769f75f3746SVille Syrjälä /* 770f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 771f75f3746SVille Syrjälä * around the vertical blanking period. 772f75f3746SVille Syrjälä * 773f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 774f75f3746SVille Syrjälä * vblank_start >= 3 775f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 776f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 777f75f3746SVille Syrjälä * vtotal = vblank_start + 3 778f75f3746SVille Syrjälä * 779f75f3746SVille Syrjälä * start of vblank: 780f75f3746SVille Syrjälä * latch double buffered registers 781f75f3746SVille Syrjälä * increment frame counter (ctg+) 782f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 783f75f3746SVille Syrjälä * | 784f75f3746SVille Syrjälä * | frame start: 785f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 786f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 787f75f3746SVille Syrjälä * | | 788f75f3746SVille Syrjälä * | | start of vsync: 789f75f3746SVille Syrjälä * | | generate vsync interrupt 790f75f3746SVille Syrjälä * | | | 791f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 792f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 793f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 794f75f3746SVille Syrjälä * | | <----vs-----> | 795f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 796f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 797f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 798f75f3746SVille Syrjälä * | | | 799f75f3746SVille Syrjälä * last visible pixel first visible pixel 800f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 801f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 802f75f3746SVille Syrjälä * 803f75f3746SVille Syrjälä * x = horizontal active 804f75f3746SVille Syrjälä * _ = horizontal blanking 805f75f3746SVille Syrjälä * hs = horizontal sync 806f75f3746SVille Syrjälä * va = vertical active 807f75f3746SVille Syrjälä * vb = vertical blanking 808f75f3746SVille Syrjälä * vs = vertical sync 809f75f3746SVille Syrjälä * vbs = vblank_start (number) 810f75f3746SVille Syrjälä * 811f75f3746SVille Syrjälä * Summary: 812f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 813f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 814f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 815f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 816f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 817f75f3746SVille Syrjälä */ 818f75f3746SVille Syrjälä 81942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 82042f52ef8SKeith Packard * we use as a pipe index 82142f52ef8SKeith Packard */ 82288e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8230a3e67a4SJesse Barnes { 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 825f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8260b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 8275caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 828694e409dSVille Syrjälä unsigned long irqflags; 829391f75e2SVille Syrjälä 8300b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8310b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8320b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8330b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8340b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 835391f75e2SVille Syrjälä 8360b2a8e09SVille Syrjälä /* Convert to pixel count */ 8370b2a8e09SVille Syrjälä vbl_start *= htotal; 8380b2a8e09SVille Syrjälä 8390b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8400b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8410b2a8e09SVille Syrjälä 8429db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8439db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8445eddb70bSChris Wilson 845694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 846694e409dSVille Syrjälä 8470a3e67a4SJesse Barnes /* 8480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8500a3e67a4SJesse Barnes * register. 8510a3e67a4SJesse Barnes */ 8520a3e67a4SJesse Barnes do { 853694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 854694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 855694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8560a3e67a4SJesse Barnes } while (high1 != high2); 8570a3e67a4SJesse Barnes 858694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 859694e409dSVille Syrjälä 8605eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 861391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 863391f75e2SVille Syrjälä 864391f75e2SVille Syrjälä /* 865391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 866391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 867391f75e2SVille Syrjälä * counter against vblank start. 868391f75e2SVille Syrjälä */ 869edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8700a3e67a4SJesse Barnes } 8710a3e67a4SJesse Barnes 872974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8739880b7a5SJesse Barnes { 874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8759880b7a5SJesse Barnes 876649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8779880b7a5SJesse Barnes } 8789880b7a5SJesse Barnes 879aec0246fSUma Shankar /* 880aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 881aec0246fSUma Shankar * scanline register will not work to get the scanline, 882aec0246fSUma Shankar * since the timings are driven from the PORT or issues 883aec0246fSUma Shankar * with scanline register updates. 884aec0246fSUma Shankar * This function will use Framestamp and current 885aec0246fSUma Shankar * timestamp registers to calculate the scanline. 886aec0246fSUma Shankar */ 887aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 888aec0246fSUma Shankar { 889aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 890aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 891aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 892aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 893aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 894aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 895aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 896aec0246fSUma Shankar u32 clock = mode->crtc_clock; 897aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 898aec0246fSUma Shankar 899aec0246fSUma Shankar /* 900aec0246fSUma Shankar * To avoid the race condition where we might cross into the 901aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 902aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 903aec0246fSUma Shankar * during the same frame. 904aec0246fSUma Shankar */ 905aec0246fSUma Shankar do { 906aec0246fSUma Shankar /* 907aec0246fSUma Shankar * This field provides read back of the display 908aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 909aec0246fSUma Shankar * is sampled at every start of vertical blank. 910aec0246fSUma Shankar */ 911aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 912aec0246fSUma Shankar 913aec0246fSUma Shankar /* 914aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 915aec0246fSUma Shankar * time stamp value. 916aec0246fSUma Shankar */ 917aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 918aec0246fSUma Shankar 919aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 920aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 921aec0246fSUma Shankar 922aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 923aec0246fSUma Shankar clock), 1000 * htotal); 924aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 925aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 926aec0246fSUma Shankar 927aec0246fSUma Shankar return scanline; 928aec0246fSUma Shankar } 929aec0246fSUma Shankar 93075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 931a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 932a225f079SVille Syrjälä { 933a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 934fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9355caa0feaSDaniel Vetter const struct drm_display_mode *mode; 9365caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 937a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 93880715b2fSVille Syrjälä int position, vtotal; 939a225f079SVille Syrjälä 94072259536SVille Syrjälä if (!crtc->active) 94172259536SVille Syrjälä return -1; 94272259536SVille Syrjälä 9435caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9445caa0feaSDaniel Vetter mode = &vblank->hwmode; 9455caa0feaSDaniel Vetter 946aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 947aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 948aec0246fSUma Shankar 94980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 950a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 951a225f079SVille Syrjälä vtotal /= 2; 952a225f079SVille Syrjälä 95391d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 95475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 955a225f079SVille Syrjälä else 95675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä /* 95941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 96041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 96141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 96241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 96341b578fbSJesse Barnes * 96441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 96541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 96641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 96741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 96841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 96941b578fbSJesse Barnes */ 97091d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 97141b578fbSJesse Barnes int i, temp; 97241b578fbSJesse Barnes 97341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 97441b578fbSJesse Barnes udelay(1); 975707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 97641b578fbSJesse Barnes if (temp != position) { 97741b578fbSJesse Barnes position = temp; 97841b578fbSJesse Barnes break; 97941b578fbSJesse Barnes } 98041b578fbSJesse Barnes } 98141b578fbSJesse Barnes } 98241b578fbSJesse Barnes 98341b578fbSJesse Barnes /* 98480715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 98580715b2fSVille Syrjälä * scanline_offset adjustment. 986a225f079SVille Syrjälä */ 98780715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 988a225f079SVille Syrjälä } 989a225f079SVille Syrjälä 9901bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 9911bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9923bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9933bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9940af7e4dfSMario Kleiner { 995fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 99698187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 99798187836SVille Syrjälä pipe); 9983aa18df8SVille Syrjälä int position; 99978e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1000ad3543edSMario Kleiner unsigned long irqflags; 10010af7e4dfSMario Kleiner 1002fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10030af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10049db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10051bf6ad62SDaniel Vetter return false; 10060af7e4dfSMario Kleiner } 10070af7e4dfSMario Kleiner 1008c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 100978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1010c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1011c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1012c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10130af7e4dfSMario Kleiner 1014d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1015d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1016d31faf65SVille Syrjälä vbl_end /= 2; 1017d31faf65SVille Syrjälä vtotal /= 2; 1018d31faf65SVille Syrjälä } 1019d31faf65SVille Syrjälä 1020ad3543edSMario Kleiner /* 1021ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1022ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1023ad3543edSMario Kleiner * following code must not block on uncore.lock. 1024ad3543edSMario Kleiner */ 1025ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1026ad3543edSMario Kleiner 1027ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1028ad3543edSMario Kleiner 1029ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1030ad3543edSMario Kleiner if (stime) 1031ad3543edSMario Kleiner *stime = ktime_get(); 1032ad3543edSMario Kleiner 103391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10340af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 10350af7e4dfSMario Kleiner * scanout position from Display scan line register. 10360af7e4dfSMario Kleiner */ 1037a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 10380af7e4dfSMario Kleiner } else { 10390af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10400af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10410af7e4dfSMario Kleiner * scanout position. 10420af7e4dfSMario Kleiner */ 104375aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10440af7e4dfSMario Kleiner 10453aa18df8SVille Syrjälä /* convert to pixel counts */ 10463aa18df8SVille Syrjälä vbl_start *= htotal; 10473aa18df8SVille Syrjälä vbl_end *= htotal; 10483aa18df8SVille Syrjälä vtotal *= htotal; 104978e8fc6bSVille Syrjälä 105078e8fc6bSVille Syrjälä /* 10517e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10527e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10537e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10547e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10557e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10567e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10577e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10587e78f1cbSVille Syrjälä */ 10597e78f1cbSVille Syrjälä if (position >= vtotal) 10607e78f1cbSVille Syrjälä position = vtotal - 1; 10617e78f1cbSVille Syrjälä 10627e78f1cbSVille Syrjälä /* 106378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 106478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 106578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 106678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 106778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 106878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 106978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 107078e8fc6bSVille Syrjälä */ 107178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10723aa18df8SVille Syrjälä } 10733aa18df8SVille Syrjälä 1074ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1075ad3543edSMario Kleiner if (etime) 1076ad3543edSMario Kleiner *etime = ktime_get(); 1077ad3543edSMario Kleiner 1078ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1079ad3543edSMario Kleiner 1080ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1081ad3543edSMario Kleiner 10823aa18df8SVille Syrjälä /* 10833aa18df8SVille Syrjälä * While in vblank, position will be negative 10843aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10853aa18df8SVille Syrjälä * vblank, position will be positive counting 10863aa18df8SVille Syrjälä * up since vbl_end. 10873aa18df8SVille Syrjälä */ 10883aa18df8SVille Syrjälä if (position >= vbl_start) 10893aa18df8SVille Syrjälä position -= vbl_end; 10903aa18df8SVille Syrjälä else 10913aa18df8SVille Syrjälä position += vtotal - vbl_end; 10923aa18df8SVille Syrjälä 109391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10943aa18df8SVille Syrjälä *vpos = position; 10953aa18df8SVille Syrjälä *hpos = 0; 10963aa18df8SVille Syrjälä } else { 10970af7e4dfSMario Kleiner *vpos = position / htotal; 10980af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10990af7e4dfSMario Kleiner } 11000af7e4dfSMario Kleiner 11011bf6ad62SDaniel Vetter return true; 11020af7e4dfSMario Kleiner } 11030af7e4dfSMario Kleiner 1104a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1105a225f079SVille Syrjälä { 1106fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1107a225f079SVille Syrjälä unsigned long irqflags; 1108a225f079SVille Syrjälä int position; 1109a225f079SVille Syrjälä 1110a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1111a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1112a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1113a225f079SVille Syrjälä 1114a225f079SVille Syrjälä return position; 1115a225f079SVille Syrjälä } 1116a225f079SVille Syrjälä 111791d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1118f97108d1SJesse Barnes { 1119b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11209270388eSDaniel Vetter u8 new_delay; 11219270388eSDaniel Vetter 1122d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1123f97108d1SJesse Barnes 112473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 112573edd18fSDaniel Vetter 112620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 11279270388eSDaniel Vetter 11287648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1129b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1130b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1131f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1132f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1133f97108d1SJesse Barnes 1134f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1135b5b72e89SMatthew Garrett if (busy_up > max_avg) { 113620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 113720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 113820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 113920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1140b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 114120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 114220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 114320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 114420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1145f97108d1SJesse Barnes } 1146f97108d1SJesse Barnes 114791d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 114820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1149f97108d1SJesse Barnes 1150d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11519270388eSDaniel Vetter 1152f97108d1SJesse Barnes return; 1153f97108d1SJesse Barnes } 1154f97108d1SJesse Barnes 11550bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1156549f7365SChris Wilson { 11573f88325cSChris Wilson const u32 seqno = intel_engine_get_seqno(engine); 1158e61e0f51SChris Wilson struct i915_request *rq = NULL; 11593f88325cSChris Wilson struct task_struct *tsk = NULL; 116056299fb7SChris Wilson struct intel_wait *wait; 1161dffabc8fSTvrtko Ursulin 11623f88325cSChris Wilson if (unlikely(!engine->breadcrumbs.irq_armed)) 1163bcbd5c33SChris Wilson return; 1164bcbd5c33SChris Wilson 11653f88325cSChris Wilson rcu_read_lock(); 116656299fb7SChris Wilson 116761d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 116861d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 116956299fb7SChris Wilson if (wait) { 11703f88325cSChris Wilson /* 11713f88325cSChris Wilson * We use a callback from the dma-fence to submit 117256299fb7SChris Wilson * requests after waiting on our own requests. To 117356299fb7SChris Wilson * ensure minimum delay in queuing the next request to 117456299fb7SChris Wilson * hardware, signal the fence now rather than wait for 117556299fb7SChris Wilson * the signaler to be woken up. We still wake up the 117656299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 117756299fb7SChris Wilson * issues (we may receive the interrupt before the 117856299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 117956299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 118056299fb7SChris Wilson * and many waiters. 118156299fb7SChris Wilson */ 11823f88325cSChris Wilson if (i915_seqno_passed(seqno, wait->seqno)) { 1183e61e0f51SChris Wilson struct i915_request *waiter = wait->request; 1184de4d2106SChris Wilson 1185*e3be4079SChris Wilson if (waiter && 1186*e3be4079SChris Wilson !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1187de4d2106SChris Wilson &waiter->fence.flags) && 1188de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1189e61e0f51SChris Wilson rq = i915_request_get(waiter); 119056299fb7SChris Wilson 11913f88325cSChris Wilson tsk = wait->tsk; 11923f88325cSChris Wilson } else { 119369dc4d00SChris Wilson if (engine->irq_seqno_barrier && 119469dc4d00SChris Wilson i915_seqno_passed(seqno, wait->seqno - 1)) { 11953f88325cSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, 11963f88325cSChris Wilson &engine->irq_posted); 11973f88325cSChris Wilson tsk = wait->tsk; 11983f88325cSChris Wilson } 11993f88325cSChris Wilson } 120078796877SChris Wilson 120178796877SChris Wilson engine->breadcrumbs.irq_count++; 120267b807a8SChris Wilson } else { 1203bcbd5c33SChris Wilson if (engine->breadcrumbs.irq_armed) 120467b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 120556299fb7SChris Wilson } 120661d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 120756299fb7SChris Wilson 120824754d75SChris Wilson if (rq) { 1209*e3be4079SChris Wilson spin_lock(&rq->lock); 1210*e3be4079SChris Wilson dma_fence_signal_locked(&rq->fence); 12114e9a8befSChris Wilson GEM_BUG_ON(!i915_request_completed(rq)); 1212*e3be4079SChris Wilson spin_unlock(&rq->lock); 1213*e3be4079SChris Wilson 1214e61e0f51SChris Wilson i915_request_put(rq); 121524754d75SChris Wilson } 121656299fb7SChris Wilson 12173f88325cSChris Wilson if (tsk && tsk->state & TASK_NORMAL) 12183f88325cSChris Wilson wake_up_process(tsk); 12193f88325cSChris Wilson 12203f88325cSChris Wilson rcu_read_unlock(); 12213f88325cSChris Wilson 122256299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1223549f7365SChris Wilson } 1224549f7365SChris Wilson 122543cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 122643cf3bf0SChris Wilson struct intel_rps_ei *ei) 122731685c25SDeepak S { 1228679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 122943cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 123043cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 123131685c25SDeepak S } 123231685c25SDeepak S 123343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 123443cf3bf0SChris Wilson { 1235562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 123643cf3bf0SChris Wilson } 123743cf3bf0SChris Wilson 123843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 123943cf3bf0SChris Wilson { 1240562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1241562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 124243cf3bf0SChris Wilson struct intel_rps_ei now; 124343cf3bf0SChris Wilson u32 events = 0; 124443cf3bf0SChris Wilson 1245e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 124643cf3bf0SChris Wilson return 0; 124743cf3bf0SChris Wilson 124843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 124931685c25SDeepak S 1250679cb6c1SMika Kuoppala if (prev->ktime) { 1251e0e8c7cbSChris Wilson u64 time, c0; 1252569884e3SChris Wilson u32 render, media; 1253e0e8c7cbSChris Wilson 1254679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12558f68d591SChris Wilson 1256e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1257e0e8c7cbSChris Wilson 1258e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1259e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1260e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1261e0e8c7cbSChris Wilson * into our activity counter. 1262e0e8c7cbSChris Wilson */ 1263569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1264569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1265569884e3SChris Wilson c0 = max(render, media); 12666b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1267e0e8c7cbSChris Wilson 1268562d9baeSSagar Arun Kamble if (c0 > time * rps->up_threshold) 1269e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1270562d9baeSSagar Arun Kamble else if (c0 < time * rps->down_threshold) 1271e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 127231685c25SDeepak S } 127331685c25SDeepak S 1274562d9baeSSagar Arun Kamble rps->ei = now; 127543cf3bf0SChris Wilson return events; 127631685c25SDeepak S } 127731685c25SDeepak S 12784912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12793b8d8d91SJesse Barnes { 12802d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1281562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1282562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12837c0a16adSChris Wilson bool client_boost = false; 12848d3afd7dSChris Wilson int new_delay, adj, min, max; 12857c0a16adSChris Wilson u32 pm_iir = 0; 12863b8d8d91SJesse Barnes 128759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1288562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1289562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1290562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1291d4d70aa5SImre Deak } 129259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12934912d041SBen Widawsky 129460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1295a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12968d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12977c0a16adSChris Wilson goto out; 12983b8d8d91SJesse Barnes 12999f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 13007b9e0ae6SChris Wilson 130143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 130243cf3bf0SChris Wilson 1303562d9baeSSagar Arun Kamble adj = rps->last_adj; 1304562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1305562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1306562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13077b92c1bdSChris Wilson if (client_boost) 1308562d9baeSSagar Arun Kamble max = rps->max_freq; 1309562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1310562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13118d3afd7dSChris Wilson adj = 0; 13128d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1313dd75fdc8SChris Wilson if (adj > 0) 1314dd75fdc8SChris Wilson adj *= 2; 1315edcf284bSChris Wilson else /* CHV needs even encode values */ 1316edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13177e79a683SSagar Arun Kamble 1318562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13197e79a683SSagar Arun Kamble adj = 0; 13207b92c1bdSChris Wilson } else if (client_boost) { 1321f5a4c67dSChris Wilson adj = 0; 1322dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1323562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1324562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1325562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1326562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1327dd75fdc8SChris Wilson adj = 0; 1328dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1329dd75fdc8SChris Wilson if (adj < 0) 1330dd75fdc8SChris Wilson adj *= 2; 1331edcf284bSChris Wilson else /* CHV needs even encode values */ 1332edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13337e79a683SSagar Arun Kamble 1334562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13357e79a683SSagar Arun Kamble adj = 0; 1336dd75fdc8SChris Wilson } else { /* unknown event */ 1337edcf284bSChris Wilson adj = 0; 1338dd75fdc8SChris Wilson } 13393b8d8d91SJesse Barnes 1340562d9baeSSagar Arun Kamble rps->last_adj = adj; 1341edcf284bSChris Wilson 134279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 134379249636SBen Widawsky * interrupt 134479249636SBen Widawsky */ 1345edcf284bSChris Wilson new_delay += adj; 13468d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 134727544369SDeepak S 13489fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13499fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1350562d9baeSSagar Arun Kamble rps->last_adj = 0; 13519fcee2f7SChris Wilson } 13523b8d8d91SJesse Barnes 13539f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13547c0a16adSChris Wilson 13557c0a16adSChris Wilson out: 13567c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13577c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1358562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13597c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13607c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13613b8d8d91SJesse Barnes } 13623b8d8d91SJesse Barnes 1363e3689190SBen Widawsky 1364e3689190SBen Widawsky /** 1365e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1366e3689190SBen Widawsky * occurred. 1367e3689190SBen Widawsky * @work: workqueue struct 1368e3689190SBen Widawsky * 1369e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1370e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1371e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1372e3689190SBen Widawsky */ 1373e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1374e3689190SBen Widawsky { 13752d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1376cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1377e3689190SBen Widawsky u32 error_status, row, bank, subbank; 137835a85ac6SBen Widawsky char *parity_event[6]; 1379e3689190SBen Widawsky uint32_t misccpctl; 138035a85ac6SBen Widawsky uint8_t slice = 0; 1381e3689190SBen Widawsky 1382e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1383e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1384e3689190SBen Widawsky * any time we access those registers. 1385e3689190SBen Widawsky */ 138691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1387e3689190SBen Widawsky 138835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 138935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 139035a85ac6SBen Widawsky goto out; 139135a85ac6SBen Widawsky 1392e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1393e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1394e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1395e3689190SBen Widawsky 139635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1397f0f59a00SVille Syrjälä i915_reg_t reg; 139835a85ac6SBen Widawsky 139935a85ac6SBen Widawsky slice--; 14002d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 140135a85ac6SBen Widawsky break; 140235a85ac6SBen Widawsky 140335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 140435a85ac6SBen Widawsky 14056fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 140635a85ac6SBen Widawsky 140735a85ac6SBen Widawsky error_status = I915_READ(reg); 1408e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1409e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1410e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1411e3689190SBen Widawsky 141235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 141335a85ac6SBen Widawsky POSTING_READ(reg); 1414e3689190SBen Widawsky 1415cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1416e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1417e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1418e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 141935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 142035a85ac6SBen Widawsky parity_event[5] = NULL; 1421e3689190SBen Widawsky 142291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1423e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1424e3689190SBen Widawsky 142535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 142635a85ac6SBen Widawsky slice, row, bank, subbank); 1427e3689190SBen Widawsky 142835a85ac6SBen Widawsky kfree(parity_event[4]); 1429e3689190SBen Widawsky kfree(parity_event[3]); 1430e3689190SBen Widawsky kfree(parity_event[2]); 1431e3689190SBen Widawsky kfree(parity_event[1]); 1432e3689190SBen Widawsky } 1433e3689190SBen Widawsky 143435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 143535a85ac6SBen Widawsky 143635a85ac6SBen Widawsky out: 143735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14384cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14392d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14404cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 144135a85ac6SBen Widawsky 144291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 144335a85ac6SBen Widawsky } 144435a85ac6SBen Widawsky 1445261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1446261e40b8SVille Syrjälä u32 iir) 1447e3689190SBen Widawsky { 1448261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1449e3689190SBen Widawsky return; 1450e3689190SBen Widawsky 1451d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1452261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1453d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1454e3689190SBen Widawsky 1455261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 145635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 145735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 145835a85ac6SBen Widawsky 145935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 146035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 146135a85ac6SBen Widawsky 1462a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1463e3689190SBen Widawsky } 1464e3689190SBen Widawsky 1465261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1466f1af8fc1SPaulo Zanoni u32 gt_iir) 1467f1af8fc1SPaulo Zanoni { 1468f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14693b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1470f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14713b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1472f1af8fc1SPaulo Zanoni } 1473f1af8fc1SPaulo Zanoni 1474261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1475e7b4c6b1SDaniel Vetter u32 gt_iir) 1476e7b4c6b1SDaniel Vetter { 1477f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14783b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1479cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14803b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1481cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14823b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1483e7b4c6b1SDaniel Vetter 1484cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1485cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1486aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1487aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1488e3689190SBen Widawsky 1489261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1490261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1491e7b4c6b1SDaniel Vetter } 1492e7b4c6b1SDaniel Vetter 14935d3d69d5SChris Wilson static void 149451f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1495fbcc1a0cSNick Hoath { 1496b620e870SMika Kuoppala struct intel_engine_execlists * const execlists = &engine->execlists; 149731de7350SChris Wilson bool tasklet = false; 1498f747026cSChris Wilson 149951f6b0f9SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) { 15001c645bf4SChris Wilson if (READ_ONCE(engine->execlists.active)) 15011c645bf4SChris Wilson tasklet = !test_and_set_bit(ENGINE_IRQ_EXECLIST, 15021c645bf4SChris Wilson &engine->irq_posted); 15034a118ecbSChris Wilson } 150431de7350SChris Wilson 150551f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 150631de7350SChris Wilson notify_ring(engine); 150793ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 150831de7350SChris Wilson } 150931de7350SChris Wilson 151031de7350SChris Wilson if (tasklet) 1511c6dce8f1SSagar Arun Kamble tasklet_hi_schedule(&execlists->tasklet); 1512fbcc1a0cSNick Hoath } 1513fbcc1a0cSNick Hoath 15142e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 151555ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1516abd58f01SBen Widawsky { 15172e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 15182e4a5b25SChris Wilson 1519f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1520f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1521f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1522f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1523f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1524f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1525f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1526f0fd96f5SChris Wilson 1527abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15282e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15292e4a5b25SChris Wilson if (likely(gt_iir[0])) 15302e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1531abd58f01SBen Widawsky } 1532abd58f01SBen Widawsky 153385f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15342e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15352e4a5b25SChris Wilson if (likely(gt_iir[1])) 15362e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 153774cdb337SChris Wilson } 153874cdb337SChris Wilson 153926705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15402e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 15412e4a5b25SChris Wilson if (likely(gt_iir[2] & (i915->pm_rps_events | 15422e4a5b25SChris Wilson i915->pm_guc_events))) 15432e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), 15442e4a5b25SChris Wilson gt_iir[2] & (i915->pm_rps_events | 15452e4a5b25SChris Wilson i915->pm_guc_events)); 15460961021aSBen Widawsky } 15472e4a5b25SChris Wilson 15482e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15492e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15502e4a5b25SChris Wilson if (likely(gt_iir[3])) 15512e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 155255ef72f2SChris Wilson } 1553abd58f01SBen Widawsky } 1554abd58f01SBen Widawsky 15552e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1556f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1557e30e251aSVille Syrjälä { 1558f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15592e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 156051f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15612e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 156251f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1563e30e251aSVille Syrjälä } 1564e30e251aSVille Syrjälä 1565f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15662e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 156751f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 15682e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 156951f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT); 1570e30e251aSVille Syrjälä } 1571e30e251aSVille Syrjälä 1572f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15732e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 157451f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1575f0fd96f5SChris Wilson } 1576e30e251aSVille Syrjälä 1577f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15782e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15792e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1580e30e251aSVille Syrjälä } 1581f0fd96f5SChris Wilson } 1582e30e251aSVille Syrjälä 1583121e758eSDhinakaran Pandiyan static bool gen11_port_hotplug_long_detect(enum port port, u32 val) 1584121e758eSDhinakaran Pandiyan { 1585121e758eSDhinakaran Pandiyan switch (port) { 1586121e758eSDhinakaran Pandiyan case PORT_C: 1587121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1588121e758eSDhinakaran Pandiyan case PORT_D: 1589121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1590121e758eSDhinakaran Pandiyan case PORT_E: 1591121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1592121e758eSDhinakaran Pandiyan case PORT_F: 1593121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1594121e758eSDhinakaran Pandiyan default: 1595121e758eSDhinakaran Pandiyan return false; 1596121e758eSDhinakaran Pandiyan } 1597121e758eSDhinakaran Pandiyan } 1598121e758eSDhinakaran Pandiyan 159963c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 160063c88d22SImre Deak { 160163c88d22SImre Deak switch (port) { 160263c88d22SImre Deak case PORT_A: 1603195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 160463c88d22SImre Deak case PORT_B: 160563c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 160663c88d22SImre Deak case PORT_C: 160763c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 160863c88d22SImre Deak default: 160963c88d22SImre Deak return false; 161063c88d22SImre Deak } 161163c88d22SImre Deak } 161263c88d22SImre Deak 161331604222SAnusha Srivatsa static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val) 161431604222SAnusha Srivatsa { 161531604222SAnusha Srivatsa switch (port) { 161631604222SAnusha Srivatsa case PORT_A: 161731604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 161831604222SAnusha Srivatsa case PORT_B: 161931604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 162031604222SAnusha Srivatsa default: 162131604222SAnusha Srivatsa return false; 162231604222SAnusha Srivatsa } 162331604222SAnusha Srivatsa } 162431604222SAnusha Srivatsa 162531604222SAnusha Srivatsa static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val) 162631604222SAnusha Srivatsa { 162731604222SAnusha Srivatsa switch (port) { 162831604222SAnusha Srivatsa case PORT_C: 162931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 163031604222SAnusha Srivatsa case PORT_D: 163131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 163231604222SAnusha Srivatsa case PORT_E: 163331604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 163431604222SAnusha Srivatsa case PORT_F: 163531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 163631604222SAnusha Srivatsa default: 163731604222SAnusha Srivatsa return false; 163831604222SAnusha Srivatsa } 163931604222SAnusha Srivatsa } 164031604222SAnusha Srivatsa 16416dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 16426dbf30ceSVille Syrjälä { 16436dbf30ceSVille Syrjälä switch (port) { 16446dbf30ceSVille Syrjälä case PORT_E: 16456dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16466dbf30ceSVille Syrjälä default: 16476dbf30ceSVille Syrjälä return false; 16486dbf30ceSVille Syrjälä } 16496dbf30ceSVille Syrjälä } 16506dbf30ceSVille Syrjälä 165174c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 165274c0b395SVille Syrjälä { 165374c0b395SVille Syrjälä switch (port) { 165474c0b395SVille Syrjälä case PORT_A: 165574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 165674c0b395SVille Syrjälä case PORT_B: 165774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 165874c0b395SVille Syrjälä case PORT_C: 165974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 166074c0b395SVille Syrjälä case PORT_D: 166174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 166274c0b395SVille Syrjälä default: 166374c0b395SVille Syrjälä return false; 166474c0b395SVille Syrjälä } 166574c0b395SVille Syrjälä } 166674c0b395SVille Syrjälä 1667e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1668e4ce95aaSVille Syrjälä { 1669e4ce95aaSVille Syrjälä switch (port) { 1670e4ce95aaSVille Syrjälä case PORT_A: 1671e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1672e4ce95aaSVille Syrjälä default: 1673e4ce95aaSVille Syrjälä return false; 1674e4ce95aaSVille Syrjälä } 1675e4ce95aaSVille Syrjälä } 1676e4ce95aaSVille Syrjälä 1677676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 167813cf5504SDave Airlie { 167913cf5504SDave Airlie switch (port) { 168013cf5504SDave Airlie case PORT_B: 1681676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 168213cf5504SDave Airlie case PORT_C: 1683676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 168413cf5504SDave Airlie case PORT_D: 1685676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1686676574dfSJani Nikula default: 1687676574dfSJani Nikula return false; 168813cf5504SDave Airlie } 168913cf5504SDave Airlie } 169013cf5504SDave Airlie 1691676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 169213cf5504SDave Airlie { 169313cf5504SDave Airlie switch (port) { 169413cf5504SDave Airlie case PORT_B: 1695676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 169613cf5504SDave Airlie case PORT_C: 1697676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 169813cf5504SDave Airlie case PORT_D: 1699676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1700676574dfSJani Nikula default: 1701676574dfSJani Nikula return false; 170213cf5504SDave Airlie } 170313cf5504SDave Airlie } 170413cf5504SDave Airlie 170542db67d6SVille Syrjälä /* 170642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 170742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 170842db67d6SVille Syrjälä * hotplug detection results from several registers. 170942db67d6SVille Syrjälä * 171042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 171142db67d6SVille Syrjälä */ 1712cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1713cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17148c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1715fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1716fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1717676574dfSJani Nikula { 17188c841e57SJani Nikula enum port port; 1719676574dfSJani Nikula int i; 1720676574dfSJani Nikula 1721676574dfSJani Nikula for_each_hpd_pin(i) { 17228c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 17238c841e57SJani Nikula continue; 17248c841e57SJani Nikula 1725676574dfSJani Nikula *pin_mask |= BIT(i); 1726676574dfSJani Nikula 1727cf53902fSRodrigo Vivi port = intel_hpd_pin_to_port(dev_priv, i); 1728256cfddeSRodrigo Vivi if (port == PORT_NONE) 1729cc24fcdcSImre Deak continue; 1730cc24fcdcSImre Deak 1731fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1732676574dfSJani Nikula *long_mask |= BIT(i); 1733676574dfSJani Nikula } 1734676574dfSJani Nikula 1735676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1736676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1737676574dfSJani Nikula 1738676574dfSJani Nikula } 1739676574dfSJani Nikula 174091d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1741515ac2bbSDaniel Vetter { 174228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1743515ac2bbSDaniel Vetter } 1744515ac2bbSDaniel Vetter 174591d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1746ce99c256SDaniel Vetter { 17479ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1748ce99c256SDaniel Vetter } 1749ce99c256SDaniel Vetter 17508bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 175191d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 175291d14251STvrtko Ursulin enum pipe pipe, 1753eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1754eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 17558bc5e955SDaniel Vetter uint32_t crc4) 17568bf1e9f1SShuang He { 17578bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17588bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 17598c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17608c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 17618c6b709dSTomeu Vizoso uint32_t crcs[5]; 1762ac2300d4SDamien Lespiau int head, tail; 1763b2c88f5bSDamien Lespiau 1764d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1765033b7a23SMaarten Lankhorst if (pipe_crc->source && !crtc->base.crc.opened) { 17660c912c79SDamien Lespiau if (!pipe_crc->entries) { 1767d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 176834273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 17690c912c79SDamien Lespiau return; 17700c912c79SDamien Lespiau } 17710c912c79SDamien Lespiau 1772d538bbdfSDamien Lespiau head = pipe_crc->head; 1773d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1774b2c88f5bSDamien Lespiau 1775b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1776d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1777b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1778b2c88f5bSDamien Lespiau return; 1779b2c88f5bSDamien Lespiau } 1780b2c88f5bSDamien Lespiau 1781b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 17828bf1e9f1SShuang He 17838c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1784eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1785eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1786eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1787eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1788eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1789b2c88f5bSDamien Lespiau 1790b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1791d538bbdfSDamien Lespiau pipe_crc->head = head; 1792d538bbdfSDamien Lespiau 1793d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 179407144428SDamien Lespiau 179507144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 17968c6b709dSTomeu Vizoso } else { 17978c6b709dSTomeu Vizoso /* 17988c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17998c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18008c6b709dSTomeu Vizoso * out the buggy result. 18018c6b709dSTomeu Vizoso * 1802163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18038c6b709dSTomeu Vizoso * don't trust that one either. 18048c6b709dSTomeu Vizoso */ 1805033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1806163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18078c6b709dSTomeu Vizoso pipe_crc->skipped++; 18088c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18098c6b709dSTomeu Vizoso return; 18108c6b709dSTomeu Vizoso } 18118c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18128c6b709dSTomeu Vizoso crcs[0] = crc0; 18138c6b709dSTomeu Vizoso crcs[1] = crc1; 18148c6b709dSTomeu Vizoso crcs[2] = crc2; 18158c6b709dSTomeu Vizoso crcs[3] = crc3; 18168c6b709dSTomeu Vizoso crcs[4] = crc4; 1817246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1818ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1819246ee524STomeu Vizoso crcs); 18208c6b709dSTomeu Vizoso } 18218bf1e9f1SShuang He } 1822277de95eSDaniel Vetter #else 1823277de95eSDaniel Vetter static inline void 182491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 182591d14251STvrtko Ursulin enum pipe pipe, 1826277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1827277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1828277de95eSDaniel Vetter uint32_t crc4) {} 1829277de95eSDaniel Vetter #endif 1830eba94eb9SDaniel Vetter 1831277de95eSDaniel Vetter 183291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 183391d14251STvrtko Ursulin enum pipe pipe) 18345a69b89fSDaniel Vetter { 183591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18365a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18375a69b89fSDaniel Vetter 0, 0, 0, 0); 18385a69b89fSDaniel Vetter } 18395a69b89fSDaniel Vetter 184091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184191d14251STvrtko Ursulin enum pipe pipe) 1842eba94eb9SDaniel Vetter { 184391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1844eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1845eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1846eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1847eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18488bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1849eba94eb9SDaniel Vetter } 18505b3a856bSDaniel Vetter 185191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185291d14251STvrtko Ursulin enum pipe pipe) 18535b3a856bSDaniel Vetter { 18540b5c5ed0SDaniel Vetter uint32_t res1, res2; 18550b5c5ed0SDaniel Vetter 185691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18570b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18580b5c5ed0SDaniel Vetter else 18590b5c5ed0SDaniel Vetter res1 = 0; 18600b5c5ed0SDaniel Vetter 186191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18620b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18630b5c5ed0SDaniel Vetter else 18640b5c5ed0SDaniel Vetter res2 = 0; 18655b3a856bSDaniel Vetter 186691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18670b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18680b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18690b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18700b5c5ed0SDaniel Vetter res1, res2); 18715b3a856bSDaniel Vetter } 18728bf1e9f1SShuang He 18731403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18741403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18751403c0d4SPaulo Zanoni * the work queue. */ 18761403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1877baf02a1fSBen Widawsky { 1878562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1879562d9baeSSagar Arun Kamble 1880a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 188159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1882f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1883562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1884562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1885562d9baeSSagar Arun Kamble schedule_work(&rps->work); 188641a05a3aSDaniel Vetter } 1887d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1888d4d70aa5SImre Deak } 1889baf02a1fSBen Widawsky 1890bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1891c9a9a268SImre Deak return; 1892c9a9a268SImre Deak 18932d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 189412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18953b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 189612638c57SBen Widawsky 1897aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1898aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 189912638c57SBen Widawsky } 19001403c0d4SPaulo Zanoni } 1901baf02a1fSBen Widawsky 190226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 190326705e20SSagar Arun Kamble { 190493bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 190593bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 190626705e20SSagar Arun Kamble } 190726705e20SSagar Arun Kamble 190844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 190944d9241eSVille Syrjälä { 191044d9241eSVille Syrjälä enum pipe pipe; 191144d9241eSVille Syrjälä 191244d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 191344d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 191444d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 191544d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 191644d9241eSVille Syrjälä 191744d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 191844d9241eSVille Syrjälä } 191944d9241eSVille Syrjälä } 192044d9241eSVille Syrjälä 1921eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 192291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19237e231dbeSJesse Barnes { 19247e231dbeSJesse Barnes int pipe; 19257e231dbeSJesse Barnes 192658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19271ca993d2SVille Syrjälä 19281ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19291ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19301ca993d2SVille Syrjälä return; 19311ca993d2SVille Syrjälä } 19321ca993d2SVille Syrjälä 1933055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1934f0f59a00SVille Syrjälä i915_reg_t reg; 19356b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 193691d181ddSImre Deak 1937bbb5eebfSDaniel Vetter /* 1938bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1939bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1940bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1941bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1942bbb5eebfSDaniel Vetter * handle. 1943bbb5eebfSDaniel Vetter */ 19440f239f4cSDaniel Vetter 19450f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19466b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1947bbb5eebfSDaniel Vetter 1948bbb5eebfSDaniel Vetter switch (pipe) { 1949bbb5eebfSDaniel Vetter case PIPE_A: 1950bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1951bbb5eebfSDaniel Vetter break; 1952bbb5eebfSDaniel Vetter case PIPE_B: 1953bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1954bbb5eebfSDaniel Vetter break; 19553278f67fSVille Syrjälä case PIPE_C: 19563278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19573278f67fSVille Syrjälä break; 1958bbb5eebfSDaniel Vetter } 1959bbb5eebfSDaniel Vetter if (iir & iir_bit) 19606b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1961bbb5eebfSDaniel Vetter 19626b12ca56SVille Syrjälä if (!status_mask) 196391d181ddSImre Deak continue; 196491d181ddSImre Deak 196591d181ddSImre Deak reg = PIPESTAT(pipe); 19666b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19676b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19687e231dbeSJesse Barnes 19697e231dbeSJesse Barnes /* 19707e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1971132c27c9SVille Syrjälä * 1972132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1973132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1974132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1975132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1976132c27c9SVille Syrjälä * an interrupt is still pending. 19777e231dbeSJesse Barnes */ 1978132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1979132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1980132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1981132c27c9SVille Syrjälä } 19827e231dbeSJesse Barnes } 198358ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19842ecb8ca4SVille Syrjälä } 19852ecb8ca4SVille Syrjälä 1986eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1987eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1988eb64343cSVille Syrjälä { 1989eb64343cSVille Syrjälä enum pipe pipe; 1990eb64343cSVille Syrjälä 1991eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1992eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1993eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1994eb64343cSVille Syrjälä 1995eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1996eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1997eb64343cSVille Syrjälä 1998eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1999eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2000eb64343cSVille Syrjälä } 2001eb64343cSVille Syrjälä } 2002eb64343cSVille Syrjälä 2003eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2004eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2005eb64343cSVille Syrjälä { 2006eb64343cSVille Syrjälä bool blc_event = false; 2007eb64343cSVille Syrjälä enum pipe pipe; 2008eb64343cSVille Syrjälä 2009eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2010eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2011eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2012eb64343cSVille Syrjälä 2013eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2014eb64343cSVille Syrjälä blc_event = true; 2015eb64343cSVille Syrjälä 2016eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2017eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2018eb64343cSVille Syrjälä 2019eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2020eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2021eb64343cSVille Syrjälä } 2022eb64343cSVille Syrjälä 2023eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2024eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2025eb64343cSVille Syrjälä } 2026eb64343cSVille Syrjälä 2027eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2028eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2029eb64343cSVille Syrjälä { 2030eb64343cSVille Syrjälä bool blc_event = false; 2031eb64343cSVille Syrjälä enum pipe pipe; 2032eb64343cSVille Syrjälä 2033eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2034eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2035eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2036eb64343cSVille Syrjälä 2037eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2038eb64343cSVille Syrjälä blc_event = true; 2039eb64343cSVille Syrjälä 2040eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2041eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2042eb64343cSVille Syrjälä 2043eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2044eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2045eb64343cSVille Syrjälä } 2046eb64343cSVille Syrjälä 2047eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2048eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2049eb64343cSVille Syrjälä 2050eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2051eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2052eb64343cSVille Syrjälä } 2053eb64343cSVille Syrjälä 205491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20552ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20562ecb8ca4SVille Syrjälä { 20572ecb8ca4SVille Syrjälä enum pipe pipe; 20587e231dbeSJesse Barnes 2059055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2060fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2061fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20624356d586SDaniel Vetter 20634356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 206491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20652d9d2b0bSVille Syrjälä 20661f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20671f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 206831acc7f5SJesse Barnes } 206931acc7f5SJesse Barnes 2070c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 207191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2072c1874ed7SImre Deak } 2073c1874ed7SImre Deak 20741ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 207516c6c56bSVille Syrjälä { 207616c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 207716c6c56bSVille Syrjälä 20781ae3c34cSVille Syrjälä if (hotplug_status) 20793ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20801ae3c34cSVille Syrjälä 20811ae3c34cSVille Syrjälä return hotplug_status; 20821ae3c34cSVille Syrjälä } 20831ae3c34cSVille Syrjälä 208491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20851ae3c34cSVille Syrjälä u32 hotplug_status) 20861ae3c34cSVille Syrjälä { 20871ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20883ff60f89SOscar Mateo 208991d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 209091d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 209116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 209216c6c56bSVille Syrjälä 209358f2cf24SVille Syrjälä if (hotplug_trigger) { 2094cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2095cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2096cf53902fSRodrigo Vivi hpd_status_g4x, 2097fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 209858f2cf24SVille Syrjälä 209991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 210058f2cf24SVille Syrjälä } 2101369712e8SJani Nikula 2102369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 210391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 210416c6c56bSVille Syrjälä } else { 210516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 210616c6c56bSVille Syrjälä 210758f2cf24SVille Syrjälä if (hotplug_trigger) { 2108cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2109cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2110cf53902fSRodrigo Vivi hpd_status_i915, 2111fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 211291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 211316c6c56bSVille Syrjälä } 21143ff60f89SOscar Mateo } 211558f2cf24SVille Syrjälä } 211616c6c56bSVille Syrjälä 2117c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2118c1874ed7SImre Deak { 211945a83f84SDaniel Vetter struct drm_device *dev = arg; 2120fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2121c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2122c1874ed7SImre Deak 21232dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21242dd2a883SImre Deak return IRQ_NONE; 21252dd2a883SImre Deak 21261f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21271f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21281f814dacSImre Deak 21291e1cace9SVille Syrjälä do { 21306e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21312ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21321ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2133a5e485a9SVille Syrjälä u32 ier = 0; 21343ff60f89SOscar Mateo 2135c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2136c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21373ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2138c1874ed7SImre Deak 2139c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21401e1cace9SVille Syrjälä break; 2141c1874ed7SImre Deak 2142c1874ed7SImre Deak ret = IRQ_HANDLED; 2143c1874ed7SImre Deak 2144a5e485a9SVille Syrjälä /* 2145a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2146a5e485a9SVille Syrjälä * 2147a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2148a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2149a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2150a5e485a9SVille Syrjälä * 2151a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2152a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2153a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2154a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2155a5e485a9SVille Syrjälä * bits this time around. 2156a5e485a9SVille Syrjälä */ 21574a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2158a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2159a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21604a0a0202SVille Syrjälä 21614a0a0202SVille Syrjälä if (gt_iir) 21624a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21634a0a0202SVille Syrjälä if (pm_iir) 21644a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21654a0a0202SVille Syrjälä 21667ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21671ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21687ce4d1f2SVille Syrjälä 21693ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21703ff60f89SOscar Mateo * signalled in iir */ 2171eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21727ce4d1f2SVille Syrjälä 2173eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2174eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2175eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2176eef57324SJerome Anand 21777ce4d1f2SVille Syrjälä /* 21787ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21797ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21807ce4d1f2SVille Syrjälä */ 21817ce4d1f2SVille Syrjälä if (iir) 21827ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21834a0a0202SVille Syrjälä 2184a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21854a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21864a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 21871ae3c34cSVille Syrjälä 218852894874SVille Syrjälä if (gt_iir) 2189261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 219052894874SVille Syrjälä if (pm_iir) 219152894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 219252894874SVille Syrjälä 21931ae3c34cSVille Syrjälä if (hotplug_status) 219491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21952ecb8ca4SVille Syrjälä 219691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 21971e1cace9SVille Syrjälä } while (0); 21987e231dbeSJesse Barnes 21991f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22001f814dacSImre Deak 22017e231dbeSJesse Barnes return ret; 22027e231dbeSJesse Barnes } 22037e231dbeSJesse Barnes 220443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 220543f328d7SVille Syrjälä { 220645a83f84SDaniel Vetter struct drm_device *dev = arg; 2207fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 220843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 220943f328d7SVille Syrjälä 22102dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22112dd2a883SImre Deak return IRQ_NONE; 22122dd2a883SImre Deak 22131f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22141f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22151f814dacSImre Deak 2216579de73bSChris Wilson do { 22176e814800SVille Syrjälä u32 master_ctl, iir; 22182ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22191ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2220f0fd96f5SChris Wilson u32 gt_iir[4]; 2221a5e485a9SVille Syrjälä u32 ier = 0; 2222a5e485a9SVille Syrjälä 22238e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22243278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22253278f67fSVille Syrjälä 22263278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22278e5fd599SVille Syrjälä break; 222843f328d7SVille Syrjälä 222927b6c122SOscar Mateo ret = IRQ_HANDLED; 223027b6c122SOscar Mateo 2231a5e485a9SVille Syrjälä /* 2232a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2233a5e485a9SVille Syrjälä * 2234a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2235a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2236a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2237a5e485a9SVille Syrjälä * 2238a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2239a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2240a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2241a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2242a5e485a9SVille Syrjälä * bits this time around. 2243a5e485a9SVille Syrjälä */ 224443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2245a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2246a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 224743f328d7SVille Syrjälä 2248e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 224927b6c122SOscar Mateo 225027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22511ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 225243f328d7SVille Syrjälä 225327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 225427b6c122SOscar Mateo * signalled in iir */ 2255eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 225643f328d7SVille Syrjälä 2257eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2258eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2259eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2260eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2261eef57324SJerome Anand 22627ce4d1f2SVille Syrjälä /* 22637ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22647ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22657ce4d1f2SVille Syrjälä */ 22667ce4d1f2SVille Syrjälä if (iir) 22677ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22687ce4d1f2SVille Syrjälä 2269a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2270e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 227143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 22721ae3c34cSVille Syrjälä 2273f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2274e30e251aSVille Syrjälä 22751ae3c34cSVille Syrjälä if (hotplug_status) 227691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22772ecb8ca4SVille Syrjälä 227891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2279579de73bSChris Wilson } while (0); 22803278f67fSVille Syrjälä 22811f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22821f814dacSImre Deak 228343f328d7SVille Syrjälä return ret; 228443f328d7SVille Syrjälä } 228543f328d7SVille Syrjälä 228691d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 228791d14251STvrtko Ursulin u32 hotplug_trigger, 228840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2289776ad806SJesse Barnes { 229042db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2291776ad806SJesse Barnes 22926a39d7c9SJani Nikula /* 22936a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 22946a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 22956a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 22966a39d7c9SJani Nikula * errors. 22976a39d7c9SJani Nikula */ 229813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22996a39d7c9SJani Nikula if (!hotplug_trigger) { 23006a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23016a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23026a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23036a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23046a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23056a39d7c9SJani Nikula } 23066a39d7c9SJani Nikula 230713cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23086a39d7c9SJani Nikula if (!hotplug_trigger) 23096a39d7c9SJani Nikula return; 231013cf5504SDave Airlie 2311cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 231240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2313fd63e2a9SImre Deak pch_port_hotplug_long_detect); 231440e56410SVille Syrjälä 231591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2316aaf5ec2eSSonika Jindal } 231791d131d2SDaniel Vetter 231891d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 231940e56410SVille Syrjälä { 232040e56410SVille Syrjälä int pipe; 232140e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 232240e56410SVille Syrjälä 232391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 232440e56410SVille Syrjälä 2325cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2326cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2327776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2328cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2329cfc33bf7SVille Syrjälä port_name(port)); 2330cfc33bf7SVille Syrjälä } 2331776ad806SJesse Barnes 2332ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 233391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2334ce99c256SDaniel Vetter 2335776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 233691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2337776ad806SJesse Barnes 2338776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2339776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2340776ad806SJesse Barnes 2341776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2342776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2343776ad806SJesse Barnes 2344776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2345776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2346776ad806SJesse Barnes 23479db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2348055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23499db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23509db4a9c7SJesse Barnes pipe_name(pipe), 23519db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2352776ad806SJesse Barnes 2353776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2354776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2355776ad806SJesse Barnes 2356776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2357776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2358776ad806SJesse Barnes 2359776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2360a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23618664281bSPaulo Zanoni 23628664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2363a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23648664281bSPaulo Zanoni } 23658664281bSPaulo Zanoni 236691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23678664281bSPaulo Zanoni { 23688664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23695a69b89fSDaniel Vetter enum pipe pipe; 23708664281bSPaulo Zanoni 2371de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2372de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2373de032bf4SPaulo Zanoni 2374055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23751f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23761f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23778664281bSPaulo Zanoni 23785a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 237991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 238091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23815a69b89fSDaniel Vetter else 238291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23835a69b89fSDaniel Vetter } 23845a69b89fSDaniel Vetter } 23858bf1e9f1SShuang He 23868664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23878664281bSPaulo Zanoni } 23888664281bSPaulo Zanoni 238991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 23908664281bSPaulo Zanoni { 23918664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 239245c1cd87SMika Kahola enum pipe pipe; 23938664281bSPaulo Zanoni 2394de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2395de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2396de032bf4SPaulo Zanoni 239745c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 239845c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 239945c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24008664281bSPaulo Zanoni 24018664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2402776ad806SJesse Barnes } 2403776ad806SJesse Barnes 240491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 240523e81d69SAdam Jackson { 240623e81d69SAdam Jackson int pipe; 24076dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2408aaf5ec2eSSonika Jindal 240991d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 241091d131d2SDaniel Vetter 2411cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2412cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 241323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2414cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2415cfc33bf7SVille Syrjälä port_name(port)); 2416cfc33bf7SVille Syrjälä } 241723e81d69SAdam Jackson 241823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 241991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 242023e81d69SAdam Jackson 242123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 242291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 242323e81d69SAdam Jackson 242423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 242523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 242623e81d69SAdam Jackson 242723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 242823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 242923e81d69SAdam Jackson 243023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2431055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 243223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 243323e81d69SAdam Jackson pipe_name(pipe), 243423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24358664281bSPaulo Zanoni 24368664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 243791d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 243823e81d69SAdam Jackson } 243923e81d69SAdam Jackson 244031604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 244131604222SAnusha Srivatsa { 244231604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 244331604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 244431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 244531604222SAnusha Srivatsa 244631604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 244731604222SAnusha Srivatsa u32 dig_hotplug_reg; 244831604222SAnusha Srivatsa 244931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 245031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 245131604222SAnusha Srivatsa 245231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 245331604222SAnusha Srivatsa ddi_hotplug_trigger, 245431604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 245531604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 245631604222SAnusha Srivatsa } 245731604222SAnusha Srivatsa 245831604222SAnusha Srivatsa if (tc_hotplug_trigger) { 245931604222SAnusha Srivatsa u32 dig_hotplug_reg; 246031604222SAnusha Srivatsa 246131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 246231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 246331604222SAnusha Srivatsa 246431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 246531604222SAnusha Srivatsa tc_hotplug_trigger, 246631604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 246731604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 246831604222SAnusha Srivatsa } 246931604222SAnusha Srivatsa 247031604222SAnusha Srivatsa if (pin_mask) 247131604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 247231604222SAnusha Srivatsa 247331604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 247431604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 247531604222SAnusha Srivatsa } 247631604222SAnusha Srivatsa 247791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24786dbf30ceSVille Syrjälä { 24796dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24806dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24816dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24826dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24836dbf30ceSVille Syrjälä 24846dbf30ceSVille Syrjälä if (hotplug_trigger) { 24856dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24866dbf30ceSVille Syrjälä 24876dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24886dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 24896dbf30ceSVille Syrjälä 2490cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2491cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 249274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 24936dbf30ceSVille Syrjälä } 24946dbf30ceSVille Syrjälä 24956dbf30ceSVille Syrjälä if (hotplug2_trigger) { 24966dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24976dbf30ceSVille Syrjälä 24986dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 24996dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25006dbf30ceSVille Syrjälä 2501cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2502cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25036dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25046dbf30ceSVille Syrjälä } 25056dbf30ceSVille Syrjälä 25066dbf30ceSVille Syrjälä if (pin_mask) 250791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25086dbf30ceSVille Syrjälä 25096dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 251091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25116dbf30ceSVille Syrjälä } 25126dbf30ceSVille Syrjälä 251391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 251491d14251STvrtko Ursulin u32 hotplug_trigger, 251540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2516c008bc6eSPaulo Zanoni { 2517e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2518e4ce95aaSVille Syrjälä 2519e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2520e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2521e4ce95aaSVille Syrjälä 2522cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 252340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2524e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 252540e56410SVille Syrjälä 252691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2527e4ce95aaSVille Syrjälä } 2528c008bc6eSPaulo Zanoni 252991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 253091d14251STvrtko Ursulin u32 de_iir) 253140e56410SVille Syrjälä { 253240e56410SVille Syrjälä enum pipe pipe; 253340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 253440e56410SVille Syrjälä 253540e56410SVille Syrjälä if (hotplug_trigger) 253691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 253740e56410SVille Syrjälä 2538c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 253991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2540c008bc6eSPaulo Zanoni 2541c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 254291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2543c008bc6eSPaulo Zanoni 2544c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2545c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2546c008bc6eSPaulo Zanoni 2547055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2548fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2549fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2550c008bc6eSPaulo Zanoni 255140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25521f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2553c008bc6eSPaulo Zanoni 255440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 255591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2556c008bc6eSPaulo Zanoni } 2557c008bc6eSPaulo Zanoni 2558c008bc6eSPaulo Zanoni /* check event from PCH */ 2559c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2560c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2561c008bc6eSPaulo Zanoni 256291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 256391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2564c008bc6eSPaulo Zanoni else 256591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2566c008bc6eSPaulo Zanoni 2567c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2568c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2569c008bc6eSPaulo Zanoni } 2570c008bc6eSPaulo Zanoni 257191d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 257291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2573c008bc6eSPaulo Zanoni } 2574c008bc6eSPaulo Zanoni 257591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 257691d14251STvrtko Ursulin u32 de_iir) 25779719fb98SPaulo Zanoni { 257807d27e20SDamien Lespiau enum pipe pipe; 257923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 258023bb4cb5SVille Syrjälä 258140e56410SVille Syrjälä if (hotplug_trigger) 258291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25839719fb98SPaulo Zanoni 25849719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 258591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25869719fb98SPaulo Zanoni 258754fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 258854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 258954fd3149SDhinakaran Pandiyan 259054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 259154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 259254fd3149SDhinakaran Pandiyan } 2593fc340442SDaniel Vetter 25949719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 259591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 25969719fb98SPaulo Zanoni 25979719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 259891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 25999719fb98SPaulo Zanoni 2600055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2601fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2602fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26039719fb98SPaulo Zanoni } 26049719fb98SPaulo Zanoni 26059719fb98SPaulo Zanoni /* check event from PCH */ 260691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26079719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26089719fb98SPaulo Zanoni 260991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26109719fb98SPaulo Zanoni 26119719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26129719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26139719fb98SPaulo Zanoni } 26149719fb98SPaulo Zanoni } 26159719fb98SPaulo Zanoni 261672c90f62SOscar Mateo /* 261772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 261872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 261972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 262072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 262172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 262272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 262372c90f62SOscar Mateo */ 2624f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2625b1f14ad0SJesse Barnes { 262645a83f84SDaniel Vetter struct drm_device *dev = arg; 2627fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2628f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26290e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2630b1f14ad0SJesse Barnes 26312dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26322dd2a883SImre Deak return IRQ_NONE; 26332dd2a883SImre Deak 26341f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26351f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26361f814dacSImre Deak 2637b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2638b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2639b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 264023a78516SPaulo Zanoni POSTING_READ(DEIER); 26410e43406bSChris Wilson 264244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 264344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 264444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 264544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 264644498aeaSPaulo Zanoni * due to its back queue). */ 264791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 264844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 264944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 265044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2651ab5c608bSBen Widawsky } 265244498aeaSPaulo Zanoni 265372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 265472c90f62SOscar Mateo 26550e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26560e43406bSChris Wilson if (gt_iir) { 265772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 265872c90f62SOscar Mateo ret = IRQ_HANDLED; 265991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2660261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2661d8fc8a47SPaulo Zanoni else 2662261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26630e43406bSChris Wilson } 2664b1f14ad0SJesse Barnes 2665b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26660e43406bSChris Wilson if (de_iir) { 266772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 266872c90f62SOscar Mateo ret = IRQ_HANDLED; 266991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 267091d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2671f1af8fc1SPaulo Zanoni else 267291d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26730e43406bSChris Wilson } 26740e43406bSChris Wilson 267591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2676f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26770e43406bSChris Wilson if (pm_iir) { 2678b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26790e43406bSChris Wilson ret = IRQ_HANDLED; 268072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26810e43406bSChris Wilson } 2682f1af8fc1SPaulo Zanoni } 2683b1f14ad0SJesse Barnes 2684b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2685b1f14ad0SJesse Barnes POSTING_READ(DEIER); 268691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 268744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 268844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2689ab5c608bSBen Widawsky } 2690b1f14ad0SJesse Barnes 26911f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26921f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26931f814dacSImre Deak 2694b1f14ad0SJesse Barnes return ret; 2695b1f14ad0SJesse Barnes } 2696b1f14ad0SJesse Barnes 269791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 269891d14251STvrtko Ursulin u32 hotplug_trigger, 269940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2700d04a492dSShashank Sharma { 2701cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2702d04a492dSShashank Sharma 2703a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2704a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2705d04a492dSShashank Sharma 2706cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 270740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2708cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 270940e56410SVille Syrjälä 271091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2711d04a492dSShashank Sharma } 2712d04a492dSShashank Sharma 2713121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2714121e758eSDhinakaran Pandiyan { 2715121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2716b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2717b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2718121e758eSDhinakaran Pandiyan 2719121e758eSDhinakaran Pandiyan if (trigger_tc) { 2720b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2721b796b971SDhinakaran Pandiyan 2722121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2723121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2724121e758eSDhinakaran Pandiyan 2725121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2726b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2727121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2728121e758eSDhinakaran Pandiyan } 2729b796b971SDhinakaran Pandiyan 2730b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2731b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2732b796b971SDhinakaran Pandiyan 2733b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2734b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2735b796b971SDhinakaran Pandiyan 2736b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2737b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2738b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2739b796b971SDhinakaran Pandiyan } 2740b796b971SDhinakaran Pandiyan 2741b796b971SDhinakaran Pandiyan if (pin_mask) 2742b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2743b796b971SDhinakaran Pandiyan else 2744b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2745121e758eSDhinakaran Pandiyan } 2746121e758eSDhinakaran Pandiyan 2747f11a0f46STvrtko Ursulin static irqreturn_t 2748f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2749abd58f01SBen Widawsky { 2750abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2751f11a0f46STvrtko Ursulin u32 iir; 2752c42664ccSDaniel Vetter enum pipe pipe; 275388e04703SJesse Barnes 2754abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2755e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2756e32192e1STvrtko Ursulin if (iir) { 2757e04f7eceSVille Syrjälä bool found = false; 2758e04f7eceSVille Syrjälä 2759e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2760abd58f01SBen Widawsky ret = IRQ_HANDLED; 2761e04f7eceSVille Syrjälä 2762e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 276391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2764e04f7eceSVille Syrjälä found = true; 2765e04f7eceSVille Syrjälä } 2766e04f7eceSVille Syrjälä 2767e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 276854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 276954fd3149SDhinakaran Pandiyan 277054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 277154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2772e04f7eceSVille Syrjälä found = true; 2773e04f7eceSVille Syrjälä } 2774e04f7eceSVille Syrjälä 2775e04f7eceSVille Syrjälä if (!found) 277638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2777abd58f01SBen Widawsky } 277838cc46d7SOscar Mateo else 277938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2780abd58f01SBen Widawsky } 2781abd58f01SBen Widawsky 2782121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2783121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2784121e758eSDhinakaran Pandiyan if (iir) { 2785121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2786121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2787121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2788121e758eSDhinakaran Pandiyan } else { 2789121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2790121e758eSDhinakaran Pandiyan } 2791121e758eSDhinakaran Pandiyan } 2792121e758eSDhinakaran Pandiyan 27936d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2794e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2795e32192e1STvrtko Ursulin if (iir) { 2796e32192e1STvrtko Ursulin u32 tmp_mask; 2797d04a492dSShashank Sharma bool found = false; 2798cebd87a0SVille Syrjälä 2799e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28006d766f02SDaniel Vetter ret = IRQ_HANDLED; 280188e04703SJesse Barnes 2802e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2803bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2804e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2805e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2806e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2807e32192e1STvrtko Ursulin 2808bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 2809bb187e93SJames Ausmus tmp_mask |= ICL_AUX_CHANNEL_E; 2810bb187e93SJames Ausmus 28119bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || 28129bb635d9SDhinakaran Pandiyan INTEL_GEN(dev_priv) >= 11) 2813a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2814a324fcacSRodrigo Vivi 2815e32192e1STvrtko Ursulin if (iir & tmp_mask) { 281691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2817d04a492dSShashank Sharma found = true; 2818d04a492dSShashank Sharma } 2819d04a492dSShashank Sharma 2820cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2821e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2822e32192e1STvrtko Ursulin if (tmp_mask) { 282391d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 282491d14251STvrtko Ursulin hpd_bxt); 2825d04a492dSShashank Sharma found = true; 2826d04a492dSShashank Sharma } 2827e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2828e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2829e32192e1STvrtko Ursulin if (tmp_mask) { 283091d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 283191d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2832e32192e1STvrtko Ursulin found = true; 2833e32192e1STvrtko Ursulin } 2834e32192e1STvrtko Ursulin } 2835d04a492dSShashank Sharma 2836cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 283791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28389e63743eSShashank Sharma found = true; 28399e63743eSShashank Sharma } 28409e63743eSShashank Sharma 2841d04a492dSShashank Sharma if (!found) 284238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28436d766f02SDaniel Vetter } 284438cc46d7SOscar Mateo else 284538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28466d766f02SDaniel Vetter } 28476d766f02SDaniel Vetter 2848055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2849fd3a4024SDaniel Vetter u32 fault_errors; 2850abd58f01SBen Widawsky 2851c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2852c42664ccSDaniel Vetter continue; 2853c42664ccSDaniel Vetter 2854e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2855e32192e1STvrtko Ursulin if (!iir) { 2856e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2857e32192e1STvrtko Ursulin continue; 2858e32192e1STvrtko Ursulin } 2859770de83dSDamien Lespiau 2860e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2861e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2862e32192e1STvrtko Ursulin 2863fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2864fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2865abd58f01SBen Widawsky 2866e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 286791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28680fbe7870SDaniel Vetter 2869e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2870e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 287138d83c96SDaniel Vetter 2872e32192e1STvrtko Ursulin fault_errors = iir; 2873bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2874e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2875770de83dSDamien Lespiau else 2876e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2877770de83dSDamien Lespiau 2878770de83dSDamien Lespiau if (fault_errors) 28791353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 288030100f2bSDaniel Vetter pipe_name(pipe), 2881e32192e1STvrtko Ursulin fault_errors); 2882abd58f01SBen Widawsky } 2883abd58f01SBen Widawsky 288491d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2885266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 288692d03a80SDaniel Vetter /* 288792d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 288892d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 288992d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 289092d03a80SDaniel Vetter */ 2891e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2892e32192e1STvrtko Ursulin if (iir) { 2893e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 289492d03a80SDaniel Vetter ret = IRQ_HANDLED; 28956dbf30ceSVille Syrjälä 289631604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 289731604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 289831604222SAnusha Srivatsa else if (HAS_PCH_SPT(dev_priv) || 289931604222SAnusha Srivatsa HAS_PCH_KBP(dev_priv) || 29007b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 290191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29026dbf30ceSVille Syrjälä else 290391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29042dfb0b81SJani Nikula } else { 29052dfb0b81SJani Nikula /* 29062dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29072dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29082dfb0b81SJani Nikula */ 29092dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29102dfb0b81SJani Nikula } 291192d03a80SDaniel Vetter } 291292d03a80SDaniel Vetter 2913f11a0f46STvrtko Ursulin return ret; 2914f11a0f46STvrtko Ursulin } 2915f11a0f46STvrtko Ursulin 2916f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2917f11a0f46STvrtko Ursulin { 2918f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 2919f11a0f46STvrtko Ursulin u32 master_ctl; 2920f0fd96f5SChris Wilson u32 gt_iir[4]; 2921f11a0f46STvrtko Ursulin 2922f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2923f11a0f46STvrtko Ursulin return IRQ_NONE; 2924f11a0f46STvrtko Ursulin 2925f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2926f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2927f11a0f46STvrtko Ursulin if (!master_ctl) 2928f11a0f46STvrtko Ursulin return IRQ_NONE; 2929f11a0f46STvrtko Ursulin 2930f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2931f11a0f46STvrtko Ursulin 2932f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 293355ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2934f0fd96f5SChris Wilson 2935f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2936f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2937f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 293855ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2939f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2940f0fd96f5SChris Wilson } 2941f11a0f46STvrtko Ursulin 2942cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2943abd58f01SBen Widawsky 2944f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29451f814dacSImre Deak 294655ef72f2SChris Wilson return IRQ_HANDLED; 2947abd58f01SBen Widawsky } 2948abd58f01SBen Widawsky 294936703e79SChris Wilson struct wedge_me { 295036703e79SChris Wilson struct delayed_work work; 295136703e79SChris Wilson struct drm_i915_private *i915; 295236703e79SChris Wilson const char *name; 295336703e79SChris Wilson }; 295436703e79SChris Wilson 295536703e79SChris Wilson static void wedge_me(struct work_struct *work) 295636703e79SChris Wilson { 295736703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 295836703e79SChris Wilson 295936703e79SChris Wilson dev_err(w->i915->drm.dev, 296036703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 296136703e79SChris Wilson w->name); 296236703e79SChris Wilson i915_gem_set_wedged(w->i915); 296336703e79SChris Wilson } 296436703e79SChris Wilson 296536703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 296636703e79SChris Wilson struct drm_i915_private *i915, 296736703e79SChris Wilson long timeout, 296836703e79SChris Wilson const char *name) 296936703e79SChris Wilson { 297036703e79SChris Wilson w->i915 = i915; 297136703e79SChris Wilson w->name = name; 297236703e79SChris Wilson 297336703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 297436703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 297536703e79SChris Wilson } 297636703e79SChris Wilson 297736703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 297836703e79SChris Wilson { 297936703e79SChris Wilson cancel_delayed_work_sync(&w->work); 298036703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 298136703e79SChris Wilson w->i915 = NULL; 298236703e79SChris Wilson } 298336703e79SChris Wilson 298436703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 298536703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 298636703e79SChris Wilson (W)->i915; \ 298736703e79SChris Wilson __fini_wedge((W))) 298836703e79SChris Wilson 298951951ae7SMika Kuoppala static u32 2990f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 299151951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 299251951ae7SMika Kuoppala { 299351951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 299451951ae7SMika Kuoppala u32 timeout_ts; 299551951ae7SMika Kuoppala u32 ident; 299651951ae7SMika Kuoppala 299796606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 299896606f3bSOscar Mateo 299951951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 300051951ae7SMika Kuoppala 300151951ae7SMika Kuoppala /* 300251951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 300351951ae7SMika Kuoppala * so we do ~100us as an educated guess. 300451951ae7SMika Kuoppala */ 300551951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 300651951ae7SMika Kuoppala do { 300751951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 300851951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 300951951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 301051951ae7SMika Kuoppala 301151951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 301251951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 301351951ae7SMika Kuoppala bank, bit, ident); 301451951ae7SMika Kuoppala return 0; 301551951ae7SMika Kuoppala } 301651951ae7SMika Kuoppala 301751951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 301851951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 301951951ae7SMika Kuoppala 3020f744dbc2SMika Kuoppala return ident; 3021f744dbc2SMika Kuoppala } 3022f744dbc2SMika Kuoppala 3023f744dbc2SMika Kuoppala static void 3024f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3025f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3026f744dbc2SMika Kuoppala { 3027d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3028d02b98b8SOscar Mateo return gen6_rps_irq_handler(i915, iir); 3029d02b98b8SOscar Mateo 3030f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3031f744dbc2SMika Kuoppala instance, iir); 3032f744dbc2SMika Kuoppala } 3033f744dbc2SMika Kuoppala 3034f744dbc2SMika Kuoppala static void 3035f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3036f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3037f744dbc2SMika Kuoppala { 3038f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3039f744dbc2SMika Kuoppala 3040f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3041f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3042f744dbc2SMika Kuoppala else 3043f744dbc2SMika Kuoppala engine = NULL; 3044f744dbc2SMika Kuoppala 3045f744dbc2SMika Kuoppala if (likely(engine)) 3046f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3047f744dbc2SMika Kuoppala 3048f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3049f744dbc2SMika Kuoppala class, instance); 3050f744dbc2SMika Kuoppala } 3051f744dbc2SMika Kuoppala 3052f744dbc2SMika Kuoppala static void 3053f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3054f744dbc2SMika Kuoppala const u32 identity) 3055f744dbc2SMika Kuoppala { 3056f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3057f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3058f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3059f744dbc2SMika Kuoppala 3060f744dbc2SMika Kuoppala if (unlikely(!intr)) 3061f744dbc2SMika Kuoppala return; 3062f744dbc2SMika Kuoppala 3063f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3064f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3065f744dbc2SMika Kuoppala 3066f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3067f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3068f744dbc2SMika Kuoppala 3069f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3070f744dbc2SMika Kuoppala class, instance, intr); 307151951ae7SMika Kuoppala } 307251951ae7SMika Kuoppala 307351951ae7SMika Kuoppala static void 307496606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 307596606f3bSOscar Mateo const unsigned int bank) 307651951ae7SMika Kuoppala { 307751951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 307851951ae7SMika Kuoppala unsigned long intr_dw; 307951951ae7SMika Kuoppala unsigned int bit; 308051951ae7SMika Kuoppala 308196606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 308251951ae7SMika Kuoppala 308351951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 308451951ae7SMika Kuoppala 308551951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 308651951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 308796606f3bSOscar Mateo return; 308851951ae7SMika Kuoppala } 308951951ae7SMika Kuoppala 309051951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 3091f744dbc2SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, 3092f744dbc2SMika Kuoppala bank, bit); 309351951ae7SMika Kuoppala 3094f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 309551951ae7SMika Kuoppala } 309651951ae7SMika Kuoppala 309751951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 309851951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 309951951ae7SMika Kuoppala } 310096606f3bSOscar Mateo 310196606f3bSOscar Mateo static void 310296606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 310396606f3bSOscar Mateo const u32 master_ctl) 310496606f3bSOscar Mateo { 310596606f3bSOscar Mateo unsigned int bank; 310696606f3bSOscar Mateo 310796606f3bSOscar Mateo spin_lock(&i915->irq_lock); 310896606f3bSOscar Mateo 310996606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 311096606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 311196606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 311296606f3bSOscar Mateo } 311396606f3bSOscar Mateo 311496606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 311551951ae7SMika Kuoppala } 311651951ae7SMika Kuoppala 3117df0d28c1SDhinakaran Pandiyan static void 3118df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl, 3119df0d28c1SDhinakaran Pandiyan u32 *iir) 3120df0d28c1SDhinakaran Pandiyan { 3121df0d28c1SDhinakaran Pandiyan void __iomem * const regs = dev_priv->regs; 3122df0d28c1SDhinakaran Pandiyan 3123df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3124df0d28c1SDhinakaran Pandiyan return; 3125df0d28c1SDhinakaran Pandiyan 3126df0d28c1SDhinakaran Pandiyan *iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 3127df0d28c1SDhinakaran Pandiyan if (likely(*iir)) 3128df0d28c1SDhinakaran Pandiyan raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir); 3129df0d28c1SDhinakaran Pandiyan } 3130df0d28c1SDhinakaran Pandiyan 3131df0d28c1SDhinakaran Pandiyan static void 3132df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, 3133df0d28c1SDhinakaran Pandiyan const u32 master_ctl, const u32 iir) 3134df0d28c1SDhinakaran Pandiyan { 3135df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3136df0d28c1SDhinakaran Pandiyan return; 3137df0d28c1SDhinakaran Pandiyan 3138df0d28c1SDhinakaran Pandiyan if (unlikely(!iir)) { 3139df0d28c1SDhinakaran Pandiyan DRM_ERROR("GU_MISC iir blank!\n"); 3140df0d28c1SDhinakaran Pandiyan return; 3141df0d28c1SDhinakaran Pandiyan } 3142df0d28c1SDhinakaran Pandiyan 3143df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3144df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3145df0d28c1SDhinakaran Pandiyan else 3146df0d28c1SDhinakaran Pandiyan DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir); 3147df0d28c1SDhinakaran Pandiyan } 3148df0d28c1SDhinakaran Pandiyan 314951951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 315051951ae7SMika Kuoppala { 315151951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 315251951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 315351951ae7SMika Kuoppala u32 master_ctl; 3154df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 315551951ae7SMika Kuoppala 315651951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 315751951ae7SMika Kuoppala return IRQ_NONE; 315851951ae7SMika Kuoppala 315951951ae7SMika Kuoppala master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 316051951ae7SMika Kuoppala master_ctl &= ~GEN11_MASTER_IRQ; 316151951ae7SMika Kuoppala if (!master_ctl) 316251951ae7SMika Kuoppala return IRQ_NONE; 316351951ae7SMika Kuoppala 316451951ae7SMika Kuoppala /* Disable interrupts. */ 316551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 316651951ae7SMika Kuoppala 316751951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 316851951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 316951951ae7SMika Kuoppala 317051951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 317151951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 317251951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 317351951ae7SMika Kuoppala 317451951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 317551951ae7SMika Kuoppala /* 317651951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 317751951ae7SMika Kuoppala * for the display related bits. 317851951ae7SMika Kuoppala */ 317951951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 318051951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 318151951ae7SMika Kuoppala } 318251951ae7SMika Kuoppala 3183df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir); 3184df0d28c1SDhinakaran Pandiyan 318551951ae7SMika Kuoppala /* Acknowledge and enable interrupts. */ 318651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl); 318751951ae7SMika Kuoppala 3188df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir); 3189df0d28c1SDhinakaran Pandiyan 319051951ae7SMika Kuoppala return IRQ_HANDLED; 319151951ae7SMika Kuoppala } 319251951ae7SMika Kuoppala 3193ce800754SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv, 3194d0667e9cSChris Wilson u32 engine_mask, 3195d0667e9cSChris Wilson const char *reason) 31968a905236SJesse Barnes { 3197ce800754SChris Wilson struct i915_gpu_error *error = &dev_priv->gpu_error; 319891c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 3199cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 3200cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 3201cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 320236703e79SChris Wilson struct wedge_me w; 32038a905236SJesse Barnes 3204c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 32058a905236SJesse Barnes 320644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 3207c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 32081f83fee0SDaniel Vetter 320936703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 321036703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 3211c033666aSChris Wilson intel_prepare_reset(dev_priv); 32127514747dSVille Syrjälä 3213d0667e9cSChris Wilson error->reason = reason; 3214d0667e9cSChris Wilson error->stalled_mask = engine_mask; 3215ce800754SChris Wilson 321636703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 3217d0667e9cSChris Wilson smp_mb__before_atomic(); 3218ce800754SChris Wilson set_bit(I915_RESET_HANDOFF, &error->flags); 3219ce800754SChris Wilson wake_up_all(&error->wait_queue); 32208c185ecaSChris Wilson 322136703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 322236703e79SChris Wilson * blocking indefinitely on struct_mutex. 322317e1df07SDaniel Vetter */ 322436703e79SChris Wilson do { 3225780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 3226d0667e9cSChris Wilson i915_reset(dev_priv, engine_mask, reason); 3227221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 3228780f262aSChris Wilson } 3229ce800754SChris Wilson } while (wait_on_bit_timeout(&error->flags, 32308c185ecaSChris Wilson I915_RESET_HANDOFF, 3231780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 323236703e79SChris Wilson 1)); 3233f69061beSDaniel Vetter 3234d0667e9cSChris Wilson error->stalled_mask = 0; 3235ce800754SChris Wilson error->reason = NULL; 3236ce800754SChris Wilson 3237c033666aSChris Wilson intel_finish_reset(dev_priv); 323836703e79SChris Wilson } 3239f454c694SImre Deak 3240ce800754SChris Wilson if (!test_bit(I915_WEDGED, &error->flags)) 3241ce800754SChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event); 3242f316a42cSBen Gamari } 32438a905236SJesse Barnes 3244eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 3245c0e09200SDave Airlie { 3246eaa14c24SChris Wilson u32 eir; 324763eeaf38SJesse Barnes 3248eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 3249eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 325063eeaf38SJesse Barnes 3251eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 3252eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 3253eaa14c24SChris Wilson else 3254eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 32558a905236SJesse Barnes 3256eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 325763eeaf38SJesse Barnes eir = I915_READ(EIR); 325863eeaf38SJesse Barnes if (eir) { 325963eeaf38SJesse Barnes /* 326063eeaf38SJesse Barnes * some errors might have become stuck, 326163eeaf38SJesse Barnes * mask them. 326263eeaf38SJesse Barnes */ 3263eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 326463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 326563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 326663eeaf38SJesse Barnes } 326735aed2e6SChris Wilson } 326835aed2e6SChris Wilson 326935aed2e6SChris Wilson /** 3270b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 327114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 327214b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 3273ce800754SChris Wilson * @flags: control flags 327487c390b6SMichel Thierry * @fmt: Error message format string 327587c390b6SMichel Thierry * 3276aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 327735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 327835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 327935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 328035aed2e6SChris Wilson * of a ring dump etc.). 328135aed2e6SChris Wilson */ 3282c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 3283c033666aSChris Wilson u32 engine_mask, 3284ce800754SChris Wilson unsigned long flags, 328558174462SMika Kuoppala const char *fmt, ...) 328635aed2e6SChris Wilson { 3287142bc7d9SMichel Thierry struct intel_engine_cs *engine; 3288142bc7d9SMichel Thierry unsigned int tmp; 328958174462SMika Kuoppala char error_msg[80]; 3290ce800754SChris Wilson char *msg = NULL; 3291ce800754SChris Wilson 3292ce800754SChris Wilson if (fmt) { 3293ce800754SChris Wilson va_list args; 329435aed2e6SChris Wilson 329558174462SMika Kuoppala va_start(args, fmt); 329658174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 329758174462SMika Kuoppala va_end(args); 329858174462SMika Kuoppala 3299ce800754SChris Wilson msg = error_msg; 3300ce800754SChris Wilson } 3301ce800754SChris Wilson 33021604a86dSChris Wilson /* 33031604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 33041604a86dSChris Wilson * reference held, for example because there is a pending GPU 33051604a86dSChris Wilson * request that won't finish until the reset is done. This 33061604a86dSChris Wilson * isn't the case at least when we get here by doing a 33071604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 33081604a86dSChris Wilson */ 33091604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 33101604a86dSChris Wilson 3311873d66fbSChris Wilson engine_mask &= INTEL_INFO(dev_priv)->ring_mask; 3312ce800754SChris Wilson 3313ce800754SChris Wilson if (flags & I915_ERROR_CAPTURE) { 3314ce800754SChris Wilson i915_capture_error_state(dev_priv, engine_mask, msg); 3315eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 3316ce800754SChris Wilson } 33178a905236SJesse Barnes 3318142bc7d9SMichel Thierry /* 3319142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 3320142bc7d9SMichel Thierry * single reset fails. 3321142bc7d9SMichel Thierry */ 3322142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 3323142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 33249db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 3325142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3326142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3327142bc7d9SMichel Thierry continue; 3328142bc7d9SMichel Thierry 3329ce800754SChris Wilson if (i915_reset_engine(engine, msg) == 0) 3330142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 3331142bc7d9SMichel Thierry 3332142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3333142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3334142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 3335142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 3336142bc7d9SMichel Thierry } 3337142bc7d9SMichel Thierry } 3338142bc7d9SMichel Thierry 33398af29b0cSChris Wilson if (!engine_mask) 33401604a86dSChris Wilson goto out; 33418af29b0cSChris Wilson 3342142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 3343d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 3344d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 3345d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 3346d5367307SChris Wilson &dev_priv->gpu_error.flags)); 33471604a86dSChris Wilson goto out; 3348d5367307SChris Wilson } 3349ba1234d1SBen Gamari 3350142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 3351142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3352142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3353142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3354142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 3355142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 3356142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 3357142bc7d9SMichel Thierry } 3358142bc7d9SMichel Thierry 3359d0667e9cSChris Wilson i915_reset_device(dev_priv, engine_mask, msg); 3360d5367307SChris Wilson 3361142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3362142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3363142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3364142bc7d9SMichel Thierry } 3365142bc7d9SMichel Thierry 3366d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 3367d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 33681604a86dSChris Wilson 33691604a86dSChris Wilson out: 33701604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 33718a905236SJesse Barnes } 33728a905236SJesse Barnes 337342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 337442f52ef8SKeith Packard * we use as a pipe index 337542f52ef8SKeith Packard */ 337686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 33770a3e67a4SJesse Barnes { 3378fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3379e9d21d7fSKeith Packard unsigned long irqflags; 338071e0ffa5SJesse Barnes 33811ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 338286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 338386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 338486e83e35SChris Wilson 338586e83e35SChris Wilson return 0; 338686e83e35SChris Wilson } 338786e83e35SChris Wilson 338886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 338986e83e35SChris Wilson { 339086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 339186e83e35SChris Wilson unsigned long irqflags; 339286e83e35SChris Wilson 339386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33947c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3395755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33961ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33978692d00eSChris Wilson 33980a3e67a4SJesse Barnes return 0; 33990a3e67a4SJesse Barnes } 34000a3e67a4SJesse Barnes 340188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3402f796cf8fSJesse Barnes { 3403fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3404f796cf8fSJesse Barnes unsigned long irqflags; 340555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 340686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3407f796cf8fSJesse Barnes 3408f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3409fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3410b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3411b1f14ad0SJesse Barnes 34122e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 34132e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 34142e8bf223SDhinakaran Pandiyan */ 34152e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34162e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34172e8bf223SDhinakaran Pandiyan 3418b1f14ad0SJesse Barnes return 0; 3419b1f14ad0SJesse Barnes } 3420b1f14ad0SJesse Barnes 342188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3422abd58f01SBen Widawsky { 3423fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3424abd58f01SBen Widawsky unsigned long irqflags; 3425abd58f01SBen Widawsky 3426abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3427013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3428abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3429013d3752SVille Syrjälä 34302e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 34312e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 34322e8bf223SDhinakaran Pandiyan */ 34332e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34342e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34352e8bf223SDhinakaran Pandiyan 3436abd58f01SBen Widawsky return 0; 3437abd58f01SBen Widawsky } 3438abd58f01SBen Widawsky 343942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 344042f52ef8SKeith Packard * we use as a pipe index 344142f52ef8SKeith Packard */ 344286e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 344386e83e35SChris Wilson { 344486e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 344586e83e35SChris Wilson unsigned long irqflags; 344686e83e35SChris Wilson 344786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 344886e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 344986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 345086e83e35SChris Wilson } 345186e83e35SChris Wilson 345286e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 34530a3e67a4SJesse Barnes { 3454fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3455e9d21d7fSKeith Packard unsigned long irqflags; 34560a3e67a4SJesse Barnes 34571ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 34587c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3459755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 34601ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 34610a3e67a4SJesse Barnes } 34620a3e67a4SJesse Barnes 346388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3464f796cf8fSJesse Barnes { 3465fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3466f796cf8fSJesse Barnes unsigned long irqflags; 346755b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 346886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3469f796cf8fSJesse Barnes 3470f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3471fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3472b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3473b1f14ad0SJesse Barnes } 3474b1f14ad0SJesse Barnes 347588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3476abd58f01SBen Widawsky { 3477fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3478abd58f01SBen Widawsky unsigned long irqflags; 3479abd58f01SBen Widawsky 3480abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3481013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3482abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3483abd58f01SBen Widawsky } 3484abd58f01SBen Widawsky 3485b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 348691738a95SPaulo Zanoni { 34876e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 348891738a95SPaulo Zanoni return; 348991738a95SPaulo Zanoni 34903488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3491105b122eSPaulo Zanoni 34926e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3493105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3494622364b6SPaulo Zanoni } 3495105b122eSPaulo Zanoni 349691738a95SPaulo Zanoni /* 3497622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3498622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3499622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3500622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3501622364b6SPaulo Zanoni * 3502622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 350391738a95SPaulo Zanoni */ 3504622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3505622364b6SPaulo Zanoni { 3506fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3507622364b6SPaulo Zanoni 35086e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3509622364b6SPaulo Zanoni return; 3510622364b6SPaulo Zanoni 3511622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 351291738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 351391738a95SPaulo Zanoni POSTING_READ(SDEIER); 351491738a95SPaulo Zanoni } 351591738a95SPaulo Zanoni 3516b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3517d18ea1b5SDaniel Vetter { 35183488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3519b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 35203488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3521d18ea1b5SDaniel Vetter } 3522d18ea1b5SDaniel Vetter 352370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 352470591a41SVille Syrjälä { 352571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 352671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 352771b8b41dSVille Syrjälä else 352871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 352971b8b41dSVille Syrjälä 3530ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 353170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 353270591a41SVille Syrjälä 353344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 353470591a41SVille Syrjälä 35353488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 35368bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 353770591a41SVille Syrjälä } 353870591a41SVille Syrjälä 35398bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 35408bb61306SVille Syrjälä { 35418bb61306SVille Syrjälä u32 pipestat_mask; 35429ab981f2SVille Syrjälä u32 enable_mask; 35438bb61306SVille Syrjälä enum pipe pipe; 35448bb61306SVille Syrjälä 3545842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 35468bb61306SVille Syrjälä 35478bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35488bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35498bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35508bb61306SVille Syrjälä 35519ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35528bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3553ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3554ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3555ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3556ebf5f921SVille Syrjälä 35578bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3558ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3559ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35606b7eafc1SVille Syrjälä 35618bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35626b7eafc1SVille Syrjälä 35639ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35648bb61306SVille Syrjälä 35653488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 35668bb61306SVille Syrjälä } 35678bb61306SVille Syrjälä 35688bb61306SVille Syrjälä /* drm_dma.h hooks 35698bb61306SVille Syrjälä */ 35708bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35718bb61306SVille Syrjälä { 3572fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35738bb61306SVille Syrjälä 3574d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 35758bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 35768bb61306SVille Syrjälä 35773488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 35785db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 35798bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35808bb61306SVille Syrjälä 3581fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3582fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3583fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3584fc340442SDaniel Vetter } 3585fc340442SDaniel Vetter 3586b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35878bb61306SVille Syrjälä 3588b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35898bb61306SVille Syrjälä } 35908bb61306SVille Syrjälä 35916bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35927e231dbeSJesse Barnes { 3593fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35947e231dbeSJesse Barnes 359534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 359634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 359734c7b8a7SVille Syrjälä 3598b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35997e231dbeSJesse Barnes 3600ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36019918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 360270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3603ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36047e231dbeSJesse Barnes } 36057e231dbeSJesse Barnes 3606d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3607d6e3cca3SDaniel Vetter { 3608d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3609d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3610d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3611d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3612d6e3cca3SDaniel Vetter } 3613d6e3cca3SDaniel Vetter 3614823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3615abd58f01SBen Widawsky { 3616fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3617abd58f01SBen Widawsky int pipe; 3618abd58f01SBen Widawsky 3619abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3620abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3621abd58f01SBen Widawsky 3622d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3623abd58f01SBen Widawsky 3624e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3625e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3626e04f7eceSVille Syrjälä 3627055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3628f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3629813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3630f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3631abd58f01SBen Widawsky 36323488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 36333488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 36343488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3635abd58f01SBen Widawsky 36366e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3637b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3638abd58f01SBen Widawsky } 3639abd58f01SBen Widawsky 364051951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 364151951ae7SMika Kuoppala { 364251951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 364351951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 364451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 364551951ae7SMika Kuoppala 364651951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 364751951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 364851951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 364951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 365051951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 365151951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3652d02b98b8SOscar Mateo 3653d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3654d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 365551951ae7SMika Kuoppala } 365651951ae7SMika Kuoppala 365751951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 365851951ae7SMika Kuoppala { 365951951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 366051951ae7SMika Kuoppala int pipe; 366151951ae7SMika Kuoppala 366251951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, 0); 366351951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 366451951ae7SMika Kuoppala 366551951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 366651951ae7SMika Kuoppala 366751951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 366851951ae7SMika Kuoppala 366951951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 367051951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 367151951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 367251951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 367351951ae7SMika Kuoppala 367451951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 367551951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3676121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3677df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 367851951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 367931604222SAnusha Srivatsa 368031604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 368131604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 368251951ae7SMika Kuoppala } 368351951ae7SMika Kuoppala 36844c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3685001bd2cbSImre Deak u8 pipe_mask) 3686d49bdb0eSPaulo Zanoni { 36871180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36886831f3e3SVille Syrjälä enum pipe pipe; 3689d49bdb0eSPaulo Zanoni 369013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36919dfe2e3aSImre Deak 36929dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36939dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36949dfe2e3aSImre Deak return; 36959dfe2e3aSImre Deak } 36969dfe2e3aSImre Deak 36976831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 36986831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 36996831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 37006831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 37019dfe2e3aSImre Deak 370213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3703d49bdb0eSPaulo Zanoni } 3704d49bdb0eSPaulo Zanoni 3705aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3706001bd2cbSImre Deak u8 pipe_mask) 3707aae8ba84SVille Syrjälä { 37086831f3e3SVille Syrjälä enum pipe pipe; 37096831f3e3SVille Syrjälä 3710aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37119dfe2e3aSImre Deak 37129dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 37139dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 37149dfe2e3aSImre Deak return; 37159dfe2e3aSImre Deak } 37169dfe2e3aSImre Deak 37176831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 37186831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 37199dfe2e3aSImre Deak 3720aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3721aae8ba84SVille Syrjälä 3722aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 372391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3724aae8ba84SVille Syrjälä } 3725aae8ba84SVille Syrjälä 37266bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 372743f328d7SVille Syrjälä { 3728fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 372943f328d7SVille Syrjälä 373043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 373143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 373243f328d7SVille Syrjälä 3733d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 373443f328d7SVille Syrjälä 37353488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 373643f328d7SVille Syrjälä 3737ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37389918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 373970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3740ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 374143f328d7SVille Syrjälä } 374243f328d7SVille Syrjälä 374391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 374487a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 374587a02106SVille Syrjälä { 374687a02106SVille Syrjälä struct intel_encoder *encoder; 374787a02106SVille Syrjälä u32 enabled_irqs = 0; 374887a02106SVille Syrjälä 374991c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 375087a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 375187a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 375287a02106SVille Syrjälä 375387a02106SVille Syrjälä return enabled_irqs; 375487a02106SVille Syrjälä } 375587a02106SVille Syrjälä 37561a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37571a56b1a2SImre Deak { 37581a56b1a2SImre Deak u32 hotplug; 37591a56b1a2SImre Deak 37601a56b1a2SImre Deak /* 37611a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37621a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37631a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37641a56b1a2SImre Deak */ 37651a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37661a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37671a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37681a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37691a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37701a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37711a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37721a56b1a2SImre Deak /* 37731a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37741a56b1a2SImre Deak * HPD must be enabled in both north and south. 37751a56b1a2SImre Deak */ 37761a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37771a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37781a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37791a56b1a2SImre Deak } 37801a56b1a2SImre Deak 378191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 378282a28bcfSDaniel Vetter { 37831a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 378482a28bcfSDaniel Vetter 378591d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3786fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 378791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 378882a28bcfSDaniel Vetter } else { 3789fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 379091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 379182a28bcfSDaniel Vetter } 379282a28bcfSDaniel Vetter 3793fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 379482a28bcfSDaniel Vetter 37951a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37966dbf30ceSVille Syrjälä } 379726951cafSXiong Zhang 379831604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 379931604222SAnusha Srivatsa { 380031604222SAnusha Srivatsa u32 hotplug; 380131604222SAnusha Srivatsa 380231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 380331604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 380431604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 380531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 380631604222SAnusha Srivatsa 380731604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 380831604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 380931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 381031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 381131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 381231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 381331604222SAnusha Srivatsa } 381431604222SAnusha Srivatsa 381531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 381631604222SAnusha Srivatsa { 381731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 381831604222SAnusha Srivatsa 381931604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 382031604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 382131604222SAnusha Srivatsa 382231604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 382331604222SAnusha Srivatsa 382431604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 382531604222SAnusha Srivatsa } 382631604222SAnusha Srivatsa 3827121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3828121e758eSDhinakaran Pandiyan { 3829121e758eSDhinakaran Pandiyan u32 hotplug; 3830121e758eSDhinakaran Pandiyan 3831121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3832121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3833121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3834121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3835121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3836121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3837b796b971SDhinakaran Pandiyan 3838b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3839b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3840b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3841b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3842b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3843b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3844121e758eSDhinakaran Pandiyan } 3845121e758eSDhinakaran Pandiyan 3846121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3847121e758eSDhinakaran Pandiyan { 3848121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3849121e758eSDhinakaran Pandiyan u32 val; 3850121e758eSDhinakaran Pandiyan 3851b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3852b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3853121e758eSDhinakaran Pandiyan 3854121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3855121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3856121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3857121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3858121e758eSDhinakaran Pandiyan 3859121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 386031604222SAnusha Srivatsa 386131604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 386231604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3863121e758eSDhinakaran Pandiyan } 3864121e758eSDhinakaran Pandiyan 38652a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38662a57d9ccSImre Deak { 38673b92e263SRodrigo Vivi u32 val, hotplug; 38683b92e263SRodrigo Vivi 38693b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38703b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38713b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38723b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38733b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38743b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38753b92e263SRodrigo Vivi } 38762a57d9ccSImre Deak 38772a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38782a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38792a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38802a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38812a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38822a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38832a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38842a57d9ccSImre Deak 38852a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38862a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38872a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38882a57d9ccSImre Deak } 38892a57d9ccSImre Deak 389091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38916dbf30ceSVille Syrjälä { 38922a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38936dbf30ceSVille Syrjälä 38946dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 389591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38966dbf30ceSVille Syrjälä 38976dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38986dbf30ceSVille Syrjälä 38992a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 390026951cafSXiong Zhang } 39017fe0b973SKeith Packard 39021a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 39031a56b1a2SImre Deak { 39041a56b1a2SImre Deak u32 hotplug; 39051a56b1a2SImre Deak 39061a56b1a2SImre Deak /* 39071a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 39081a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 39091a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 39101a56b1a2SImre Deak */ 39111a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 39121a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 39131a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 39141a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 39151a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 39161a56b1a2SImre Deak } 39171a56b1a2SImre Deak 391891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3919e4ce95aaSVille Syrjälä { 39201a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3921e4ce95aaSVille Syrjälä 392291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 39233a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 392491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 39253a3b3c7dSVille Syrjälä 39263a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 392791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 392823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 392991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 39303a3b3c7dSVille Syrjälä 39313a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 393223bb4cb5SVille Syrjälä } else { 3933e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 393491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3935e4ce95aaSVille Syrjälä 3936e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 39373a3b3c7dSVille Syrjälä } 3938e4ce95aaSVille Syrjälä 39391a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3940e4ce95aaSVille Syrjälä 394191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3942e4ce95aaSVille Syrjälä } 3943e4ce95aaSVille Syrjälä 39442a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39452a57d9ccSImre Deak u32 enabled_irqs) 3946e0a20ad7SShashank Sharma { 39472a57d9ccSImre Deak u32 hotplug; 3948e0a20ad7SShashank Sharma 3949a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39502a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39512a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39522a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3953d252bf68SShubhangi Shrivastava 3954d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3955d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3956d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3957d252bf68SShubhangi Shrivastava 3958d252bf68SShubhangi Shrivastava /* 3959d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3960d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3961d252bf68SShubhangi Shrivastava */ 3962d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3963d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3964d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3965d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3966d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3967d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3968d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3969d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3970d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3971d252bf68SShubhangi Shrivastava 3972a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3973e0a20ad7SShashank Sharma } 3974e0a20ad7SShashank Sharma 39752a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39762a57d9ccSImre Deak { 39772a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39782a57d9ccSImre Deak } 39792a57d9ccSImre Deak 39802a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39812a57d9ccSImre Deak { 39822a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39832a57d9ccSImre Deak 39842a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39852a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39862a57d9ccSImre Deak 39872a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39882a57d9ccSImre Deak 39892a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39902a57d9ccSImre Deak } 39912a57d9ccSImre Deak 3992d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3993d46da437SPaulo Zanoni { 3994fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 399582a28bcfSDaniel Vetter u32 mask; 3996d46da437SPaulo Zanoni 39976e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3998692a04cfSDaniel Vetter return; 3999692a04cfSDaniel Vetter 40006e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 40015c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 40024ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 40035c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 40044ebc6509SDhinakaran Pandiyan else 40054ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 40068664281bSPaulo Zanoni 40073488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 4008d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 40092a57d9ccSImre Deak 40102a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 40112a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 40121a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 40132a57d9ccSImre Deak else 40142a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 4015d46da437SPaulo Zanoni } 4016d46da437SPaulo Zanoni 40170a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 40180a9a8c91SDaniel Vetter { 4019fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40200a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 40210a9a8c91SDaniel Vetter 40220a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 40230a9a8c91SDaniel Vetter 40240a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 40253c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 40260a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 4027772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 4028772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 40290a9a8c91SDaniel Vetter } 40300a9a8c91SDaniel Vetter 40310a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 40325db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 4033f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 40340a9a8c91SDaniel Vetter } else { 40350a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 40360a9a8c91SDaniel Vetter } 40370a9a8c91SDaniel Vetter 40383488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 40390a9a8c91SDaniel Vetter 4040b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 404178e68d36SImre Deak /* 404278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 404378e68d36SImre Deak * itself is enabled/disabled. 404478e68d36SImre Deak */ 4045f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 40460a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4047f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4048f4e9af4fSAkash Goel } 40490a9a8c91SDaniel Vetter 4050f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 40513488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 40520a9a8c91SDaniel Vetter } 40530a9a8c91SDaniel Vetter } 40540a9a8c91SDaniel Vetter 4055f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4056036a4a7dSZhenyu Wang { 4057fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40588e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40598e76f8dcSPaulo Zanoni 4060b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40618e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4062842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40638e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 406423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 406523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40668e76f8dcSPaulo Zanoni } else { 40678e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4068842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4069842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4070e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4071e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4072e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40738e76f8dcSPaulo Zanoni } 4074036a4a7dSZhenyu Wang 4075fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4076fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 407754fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4078fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4079fc340442SDaniel Vetter } 4080fc340442SDaniel Vetter 40811ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4082036a4a7dSZhenyu Wang 4083622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4084622364b6SPaulo Zanoni 40853488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 4086036a4a7dSZhenyu Wang 40870a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4088036a4a7dSZhenyu Wang 40891a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40901a56b1a2SImre Deak 4091d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40927fe0b973SKeith Packard 409350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40946005ce42SDaniel Vetter /* Enable PCU event interrupts 40956005ce42SDaniel Vetter * 40966005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40974bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40984bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4099d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4100fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4101d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4102f97108d1SJesse Barnes } 4103f97108d1SJesse Barnes 4104036a4a7dSZhenyu Wang return 0; 4105036a4a7dSZhenyu Wang } 4106036a4a7dSZhenyu Wang 4107f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4108f8b79e58SImre Deak { 410967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4110f8b79e58SImre Deak 4111f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4112f8b79e58SImre Deak return; 4113f8b79e58SImre Deak 4114f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4115f8b79e58SImre Deak 4116d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4117d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4118ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4119f8b79e58SImre Deak } 4120d6c69803SVille Syrjälä } 4121f8b79e58SImre Deak 4122f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4123f8b79e58SImre Deak { 412467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4125f8b79e58SImre Deak 4126f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4127f8b79e58SImre Deak return; 4128f8b79e58SImre Deak 4129f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4130f8b79e58SImre Deak 4131950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4132ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4133f8b79e58SImre Deak } 4134f8b79e58SImre Deak 41350e6c9a9eSVille Syrjälä 41360e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 41370e6c9a9eSVille Syrjälä { 4138fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41390e6c9a9eSVille Syrjälä 41400a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 41417e231dbeSJesse Barnes 4142ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41439918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4144ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4145ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4146ad22d106SVille Syrjälä 41477e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 414834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 414920afbda2SDaniel Vetter 415020afbda2SDaniel Vetter return 0; 415120afbda2SDaniel Vetter } 415220afbda2SDaniel Vetter 4153abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4154abd58f01SBen Widawsky { 4155abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4156abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 4157abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 415873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 415973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 416073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 4161abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 416273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 416373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 416473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 4165abd58f01SBen Widawsky 0, 416673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 416773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 4168abd58f01SBen Widawsky }; 4169abd58f01SBen Widawsky 417098735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 417198735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 417298735739STvrtko Ursulin 4173f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4174f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 41759a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 41769a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 417778e68d36SImre Deak /* 417878e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 417926705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 418078e68d36SImre Deak */ 4181f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 41829a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4183abd58f01SBen Widawsky } 4184abd58f01SBen Widawsky 4185abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4186abd58f01SBen Widawsky { 4187770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4188770de83dSDamien Lespiau uint32_t de_pipe_enables; 41893a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41903a3b3c7dSVille Syrjälä u32 de_port_enables; 4191df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41923a3b3c7dSVille Syrjälä enum pipe pipe; 4193770de83dSDamien Lespiau 4194df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4195df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4196df0d28c1SDhinakaran Pandiyan 4197bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4198842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41993a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 420088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4201cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 42023a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 42033a3b3c7dSVille Syrjälä } else { 4204842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 42053a3b3c7dSVille Syrjälä } 4206770de83dSDamien Lespiau 4207bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4208bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4209bb187e93SJames Ausmus 42109bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4211a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4212a324fcacSRodrigo Vivi 4213770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4214770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4215770de83dSDamien Lespiau 42163a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4217cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4218a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4219a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 42203a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 42213a3b3c7dSVille Syrjälä 4222e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 422354fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4224e04f7eceSVille Syrjälä 42250a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 42260a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4227abd58f01SBen Widawsky 4228f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4229813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4230813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4231813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 423235079899SPaulo Zanoni de_pipe_enables); 42330a195c02SMika Kahola } 4234abd58f01SBen Widawsky 42353488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 42363488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 42372a57d9ccSImre Deak 4238121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4239121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4240b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4241b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4242121e758eSDhinakaran Pandiyan 4243121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4244121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4245121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42462a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4247121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42481a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4249abd58f01SBen Widawsky } 4250121e758eSDhinakaran Pandiyan } 4251abd58f01SBen Widawsky 4252abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4253abd58f01SBen Widawsky { 4254fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4255abd58f01SBen Widawsky 42566e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4257622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4258622364b6SPaulo Zanoni 4259abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4260abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4261abd58f01SBen Widawsky 42626e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4263abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4264abd58f01SBen Widawsky 4265e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 4266abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 4267abd58f01SBen Widawsky 4268abd58f01SBen Widawsky return 0; 4269abd58f01SBen Widawsky } 4270abd58f01SBen Widawsky 427151951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 427251951ae7SMika Kuoppala { 427351951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 427451951ae7SMika Kuoppala 427551951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 427651951ae7SMika Kuoppala 427751951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 427851951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 427951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 428051951ae7SMika Kuoppala 428151951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 428251951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 428351951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 428451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 428551951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 428651951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 428751951ae7SMika Kuoppala 4288d02b98b8SOscar Mateo /* 4289d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4290d02b98b8SOscar Mateo * is enabled/disabled. 4291d02b98b8SOscar Mateo */ 4292d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4293d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4294d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4295d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 429651951ae7SMika Kuoppala } 429751951ae7SMika Kuoppala 429831604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 429931604222SAnusha Srivatsa { 430031604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 430131604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 430231604222SAnusha Srivatsa 430331604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 430431604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 430531604222SAnusha Srivatsa POSTING_READ(SDEIER); 430631604222SAnusha Srivatsa 430731604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 430831604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 430931604222SAnusha Srivatsa 431031604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 431131604222SAnusha Srivatsa } 431231604222SAnusha Srivatsa 431351951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 431451951ae7SMika Kuoppala { 431551951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4316df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 431751951ae7SMika Kuoppala 431831604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 431931604222SAnusha Srivatsa icp_irq_postinstall(dev); 432031604222SAnusha Srivatsa 432151951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 432251951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 432351951ae7SMika Kuoppala 4324df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4325df0d28c1SDhinakaran Pandiyan 432651951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 432751951ae7SMika Kuoppala 432851951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 432951951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 433051951ae7SMika Kuoppala 433151951ae7SMika Kuoppala return 0; 433251951ae7SMika Kuoppala } 433351951ae7SMika Kuoppala 433443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 433543f328d7SVille Syrjälä { 4336fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 433743f328d7SVille Syrjälä 433843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 433943f328d7SVille Syrjälä 4340ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43419918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4342ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4343ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4344ad22d106SVille Syrjälä 4345e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 434643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 434743f328d7SVille Syrjälä 434843f328d7SVille Syrjälä return 0; 434943f328d7SVille Syrjälä } 435043f328d7SVille Syrjälä 43516bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4352c2798b19SChris Wilson { 4353fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4354c2798b19SChris Wilson 435544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 435644d9241eSVille Syrjälä 4357d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 4358d420a50cSVille Syrjälä 4359e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4360c2798b19SChris Wilson } 4361c2798b19SChris Wilson 4362c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4363c2798b19SChris Wilson { 4364fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4365e9e9848aSVille Syrjälä u16 enable_mask; 4366c2798b19SChris Wilson 4367045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4368045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4369c2798b19SChris Wilson 4370c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4371c2798b19SChris Wilson dev_priv->irq_mask = 4372c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4373842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 4374c2798b19SChris Wilson 4375e9e9848aSVille Syrjälä enable_mask = 4376c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4377c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4378e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4379e9e9848aSVille Syrjälä 4380e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4381c2798b19SChris Wilson 4382379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4383379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4384d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4385755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4386755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4387d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4388379ef82dSDaniel Vetter 4389c2798b19SChris Wilson return 0; 4390c2798b19SChris Wilson } 4391c2798b19SChris Wilson 4392ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4393c2798b19SChris Wilson { 439445a83f84SDaniel Vetter struct drm_device *dev = arg; 4395fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4396af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4397c2798b19SChris Wilson 43982dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43992dd2a883SImre Deak return IRQ_NONE; 44002dd2a883SImre Deak 44011f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44021f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44031f814dacSImre Deak 4404af722d28SVille Syrjälä do { 4405af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4406af722d28SVille Syrjälä u16 iir; 4407af722d28SVille Syrjälä 4408c2798b19SChris Wilson iir = I915_READ16(IIR); 4409c2798b19SChris Wilson if (iir == 0) 4410af722d28SVille Syrjälä break; 4411c2798b19SChris Wilson 4412af722d28SVille Syrjälä ret = IRQ_HANDLED; 4413c2798b19SChris Wilson 4414eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4415eb64343cSVille Syrjälä * signalled in iir */ 4416eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4417c2798b19SChris Wilson 4418fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4419c2798b19SChris Wilson 4420c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44213b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4422c2798b19SChris Wilson 4423af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4424af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4425af722d28SVille Syrjälä 4426eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4427af722d28SVille Syrjälä } while (0); 4428c2798b19SChris Wilson 44291f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44301f814dacSImre Deak 44311f814dacSImre Deak return ret; 4432c2798b19SChris Wilson } 4433c2798b19SChris Wilson 44346bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4435a266c7d5SChris Wilson { 4436fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4437a266c7d5SChris Wilson 443856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44390706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4440a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4441a266c7d5SChris Wilson } 4442a266c7d5SChris Wilson 444344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 444444d9241eSVille Syrjälä 4445d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 444644d9241eSVille Syrjälä 4447ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4448a266c7d5SChris Wilson } 4449a266c7d5SChris Wilson 4450a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4451a266c7d5SChris Wilson { 4452fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 445338bde180SChris Wilson u32 enable_mask; 4454a266c7d5SChris Wilson 4455045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4456045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 445738bde180SChris Wilson 445838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 445938bde180SChris Wilson dev_priv->irq_mask = 446038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 446138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4462842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 446338bde180SChris Wilson 446438bde180SChris Wilson enable_mask = 446538bde180SChris Wilson I915_ASLE_INTERRUPT | 446638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 446738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 446838bde180SChris Wilson I915_USER_INTERRUPT; 446938bde180SChris Wilson 447056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4471a266c7d5SChris Wilson /* Enable in IER... */ 4472a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4473a266c7d5SChris Wilson /* and unmask in IMR */ 4474a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4475a266c7d5SChris Wilson } 4476a266c7d5SChris Wilson 4477ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4478a266c7d5SChris Wilson 4479379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4480379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4481d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4482755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4483755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4484d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4485379ef82dSDaniel Vetter 4486c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4487c30bb1fdSVille Syrjälä 448820afbda2SDaniel Vetter return 0; 448920afbda2SDaniel Vetter } 449020afbda2SDaniel Vetter 4491ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4492a266c7d5SChris Wilson { 449345a83f84SDaniel Vetter struct drm_device *dev = arg; 4494fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4495af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4496a266c7d5SChris Wilson 44972dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44982dd2a883SImre Deak return IRQ_NONE; 44992dd2a883SImre Deak 45001f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45011f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 45021f814dacSImre Deak 450338bde180SChris Wilson do { 4504eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4505af722d28SVille Syrjälä u32 hotplug_status = 0; 4506af722d28SVille Syrjälä u32 iir; 4507a266c7d5SChris Wilson 4508af722d28SVille Syrjälä iir = I915_READ(IIR); 4509af722d28SVille Syrjälä if (iir == 0) 4510af722d28SVille Syrjälä break; 4511af722d28SVille Syrjälä 4512af722d28SVille Syrjälä ret = IRQ_HANDLED; 4513af722d28SVille Syrjälä 4514af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4515af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4516af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4517a266c7d5SChris Wilson 4518eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4519eb64343cSVille Syrjälä * signalled in iir */ 4520eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4521a266c7d5SChris Wilson 4522fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4523a266c7d5SChris Wilson 4524a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45253b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4526a266c7d5SChris Wilson 4527af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4528af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4529a266c7d5SChris Wilson 4530af722d28SVille Syrjälä if (hotplug_status) 4531af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4532af722d28SVille Syrjälä 4533af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4534af722d28SVille Syrjälä } while (0); 4535a266c7d5SChris Wilson 45361f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45371f814dacSImre Deak 4538a266c7d5SChris Wilson return ret; 4539a266c7d5SChris Wilson } 4540a266c7d5SChris Wilson 45416bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4542a266c7d5SChris Wilson { 4543fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4544a266c7d5SChris Wilson 45450706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4546a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4547a266c7d5SChris Wilson 454844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 454944d9241eSVille Syrjälä 4550d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 455144d9241eSVille Syrjälä 4552ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4553a266c7d5SChris Wilson } 4554a266c7d5SChris Wilson 4555a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4556a266c7d5SChris Wilson { 4557fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4558bbba0a97SChris Wilson u32 enable_mask; 4559a266c7d5SChris Wilson u32 error_mask; 4560a266c7d5SChris Wilson 4561045cebd2SVille Syrjälä /* 4562045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4563045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4564045cebd2SVille Syrjälä */ 4565045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4566045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4567045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4568045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4569045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4570045cebd2SVille Syrjälä } else { 4571045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4572045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4573045cebd2SVille Syrjälä } 4574045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4575045cebd2SVille Syrjälä 4576a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4577c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4578c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4579adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4580bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4581bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4582bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4583bbba0a97SChris Wilson 4584c30bb1fdSVille Syrjälä enable_mask = 4585c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4586c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4587c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4588c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4589c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 4590c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4591bbba0a97SChris Wilson 459291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4593bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4594a266c7d5SChris Wilson 4595c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4596c30bb1fdSVille Syrjälä 4597b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4598b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4599d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4600755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4601755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4602755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4603d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4604a266c7d5SChris Wilson 460591d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 460620afbda2SDaniel Vetter 460720afbda2SDaniel Vetter return 0; 460820afbda2SDaniel Vetter } 460920afbda2SDaniel Vetter 461091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 461120afbda2SDaniel Vetter { 461220afbda2SDaniel Vetter u32 hotplug_en; 461320afbda2SDaniel Vetter 461467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4615b5ea2d56SDaniel Vetter 4616adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4617e5868a31SEgbert Eich /* enable bits are the same for all generations */ 461891d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4619a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4620a266c7d5SChris Wilson to generate a spurious hotplug event about three 4621a266c7d5SChris Wilson seconds later. So just do it once. 4622a266c7d5SChris Wilson */ 462391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4624a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4625a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4626a266c7d5SChris Wilson 4627a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46280706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4629f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4630f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4631f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46320706f17cSEgbert Eich hotplug_en); 4633a266c7d5SChris Wilson } 4634a266c7d5SChris Wilson 4635ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4636a266c7d5SChris Wilson { 463745a83f84SDaniel Vetter struct drm_device *dev = arg; 4638fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4639af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4640a266c7d5SChris Wilson 46412dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46422dd2a883SImre Deak return IRQ_NONE; 46432dd2a883SImre Deak 46441f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46451f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46461f814dacSImre Deak 4647af722d28SVille Syrjälä do { 4648eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4649af722d28SVille Syrjälä u32 hotplug_status = 0; 4650af722d28SVille Syrjälä u32 iir; 46512c8ba29fSChris Wilson 4652af722d28SVille Syrjälä iir = I915_READ(IIR); 4653af722d28SVille Syrjälä if (iir == 0) 4654af722d28SVille Syrjälä break; 4655af722d28SVille Syrjälä 4656af722d28SVille Syrjälä ret = IRQ_HANDLED; 4657af722d28SVille Syrjälä 4658af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4659af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4660a266c7d5SChris Wilson 4661eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4662eb64343cSVille Syrjälä * signalled in iir */ 4663eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4664a266c7d5SChris Wilson 4665fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4666a266c7d5SChris Wilson 4667a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46683b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4669af722d28SVille Syrjälä 4670a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 46713b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4672a266c7d5SChris Wilson 4673af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4674af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4675515ac2bbSDaniel Vetter 4676af722d28SVille Syrjälä if (hotplug_status) 4677af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4678af722d28SVille Syrjälä 4679af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4680af722d28SVille Syrjälä } while (0); 4681a266c7d5SChris Wilson 46821f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46831f814dacSImre Deak 4684a266c7d5SChris Wilson return ret; 4685a266c7d5SChris Wilson } 4686a266c7d5SChris Wilson 4687fca52a55SDaniel Vetter /** 4688fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4689fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4690fca52a55SDaniel Vetter * 4691fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4692fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4693fca52a55SDaniel Vetter */ 4694b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4695f71d4af4SJesse Barnes { 469691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4697562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4698cefcff8fSJoonas Lahtinen int i; 46998b2e326dSChris Wilson 470077913b39SJani Nikula intel_hpd_init_work(dev_priv); 470177913b39SJani Nikula 4702562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4703cefcff8fSJoonas Lahtinen 4704a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4705cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4706cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47078b2e326dSChris Wilson 47084805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 470926705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 471026705e20SSagar Arun Kamble 4711a6706b45SDeepak S /* Let's track the enabled rps events */ 4712666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47136c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4714e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 471531685c25SDeepak S else 4716a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4717a6706b45SDeepak S 4718562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47191800ad25SSagar Arun Kamble 47201800ad25SSagar Arun Kamble /* 4721acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47221800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47231800ad25SSagar Arun Kamble * 47241800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 47251800ad25SSagar Arun Kamble */ 4726bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4727562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47281800ad25SSagar Arun Kamble 4729bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4730562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47311800ad25SSagar Arun Kamble 4732b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 47334194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 47344cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4735bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4736f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4737fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4738391f75e2SVille Syrjälä } else { 4739391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4740391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4741f71d4af4SJesse Barnes } 4742f71d4af4SJesse Barnes 474321da2700SVille Syrjälä /* 474421da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 474521da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 474621da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 474721da2700SVille Syrjälä */ 4748b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 474921da2700SVille Syrjälä dev->vblank_disable_immediate = true; 475021da2700SVille Syrjälä 4751262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4752262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4753262fd485SChris Wilson * special care to avoid writing any of the display block registers 4754262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4755262fd485SChris Wilson * in this case to the runtime pm. 4756262fd485SChris Wilson */ 4757262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4758262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4759262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4760262fd485SChris Wilson 4761317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4762317eaa95SLyude 47631bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4764f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4765f71d4af4SJesse Barnes 4766b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 476743f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 47686bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 476943f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 47706bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 477186e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 477286e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 477343f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4774b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 47757e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47766bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 47777e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47786bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 477986e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 478086e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4781fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 478251951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 478351951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 478451951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 478551951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 478651951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 478751951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 478851951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4789121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4790bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4791abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4792723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4793abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 47946bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4795abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4796abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4797cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4798e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 47997b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 48007b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 48016dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48026dbf30ceSVille Syrjälä else 48033a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 48046e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4805f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4806723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4807f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48086bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4809f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4810f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4811e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4812f71d4af4SJesse Barnes } else { 48137e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 48146bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4815c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4816c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48176bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 481886e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 481986e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 48207e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 48216bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4822a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 48236bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4824a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 482586e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 482686e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4827c2798b19SChris Wilson } else { 48286bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4829a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48306bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4831a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 483286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 483386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4834c2798b19SChris Wilson } 4835778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4836778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4837f71d4af4SJesse Barnes } 4838f71d4af4SJesse Barnes } 483920afbda2SDaniel Vetter 4840fca52a55SDaniel Vetter /** 4841cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4842cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4843cefcff8fSJoonas Lahtinen * 4844cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4845cefcff8fSJoonas Lahtinen */ 4846cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4847cefcff8fSJoonas Lahtinen { 4848cefcff8fSJoonas Lahtinen int i; 4849cefcff8fSJoonas Lahtinen 4850cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4851cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4852cefcff8fSJoonas Lahtinen } 4853cefcff8fSJoonas Lahtinen 4854cefcff8fSJoonas Lahtinen /** 4855fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4856fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4857fca52a55SDaniel Vetter * 4858fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4859fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4860fca52a55SDaniel Vetter * 4861fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4862fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4863fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4864fca52a55SDaniel Vetter */ 48652aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 48662aeb7d3aSDaniel Vetter { 48672aeb7d3aSDaniel Vetter /* 48682aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 48692aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 48702aeb7d3aSDaniel Vetter * special cases in our ordering checks. 48712aeb7d3aSDaniel Vetter */ 4872ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 48732aeb7d3aSDaniel Vetter 487491c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 48752aeb7d3aSDaniel Vetter } 48762aeb7d3aSDaniel Vetter 4877fca52a55SDaniel Vetter /** 4878fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4879fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4880fca52a55SDaniel Vetter * 4881fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4882fca52a55SDaniel Vetter * resources acquired in the init functions. 4883fca52a55SDaniel Vetter */ 48842aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 48852aeb7d3aSDaniel Vetter { 488691c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 48872aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4888ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 48892aeb7d3aSDaniel Vetter } 48902aeb7d3aSDaniel Vetter 4891fca52a55SDaniel Vetter /** 4892fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4893fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4894fca52a55SDaniel Vetter * 4895fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4896fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4897fca52a55SDaniel Vetter */ 4898b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4899c67a470bSPaulo Zanoni { 490091c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4901ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 490291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4903c67a470bSPaulo Zanoni } 4904c67a470bSPaulo Zanoni 4905fca52a55SDaniel Vetter /** 4906fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4907fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4908fca52a55SDaniel Vetter * 4909fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4910fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4911fca52a55SDaniel Vetter */ 4912b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4913c67a470bSPaulo Zanoni { 4914ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 491591c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 491691c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4917c67a470bSPaulo Zanoni } 4918