xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision e2a1e2f0242c363ed80458282d67039c373fbb1f)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
41c0e09200SDave Airlie 
427c463586SKeith Packard /**
437c463586SKeith Packard  * Interrupts that are always left unmasked.
447c463586SKeith Packard  *
457c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
467c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
477c463586SKeith Packard  * PIPESTAT alone.
487c463586SKeith Packard  */
496b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX			\
506b95a207SKristian Høgsberg 	(I915_ASLE_INTERRUPT |				\
510a3e67a4SJesse Barnes 	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
5263eeaf38SJesse Barnes 	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
536b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
546b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
5563eeaf38SJesse Barnes 	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
56ed4cb414SEric Anholt 
577c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
58d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
597c463586SKeith Packard 
6079e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
6179e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
6279e53945SJesse Barnes 
6379e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
6479e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
6579e53945SJesse Barnes 
6679e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6779e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6879e53945SJesse Barnes 
69036a4a7dSZhenyu Wang /* For display hotplug interrupt */
70995b6762SChris Wilson static void
71f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
72036a4a7dSZhenyu Wang {
731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
741ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
77036a4a7dSZhenyu Wang 	}
78036a4a7dSZhenyu Wang }
79036a4a7dSZhenyu Wang 
80036a4a7dSZhenyu Wang static inline void
81f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
82036a4a7dSZhenyu Wang {
831ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
841ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
851ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
863143a2bfSChris Wilson 		POSTING_READ(DEIMR);
87036a4a7dSZhenyu Wang 	}
88036a4a7dSZhenyu Wang }
89036a4a7dSZhenyu Wang 
907c463586SKeith Packard void
917c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
927c463586SKeith Packard {
937c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
949db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
957c463586SKeith Packard 
967c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
977c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
987c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
993143a2bfSChris Wilson 		POSTING_READ(reg);
1007c463586SKeith Packard 	}
1017c463586SKeith Packard }
1027c463586SKeith Packard 
1037c463586SKeith Packard void
1047c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1057c463586SKeith Packard {
1067c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1079db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
1087c463586SKeith Packard 
1097c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1107c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1113143a2bfSChris Wilson 		POSTING_READ(reg);
1127c463586SKeith Packard 	}
1137c463586SKeith Packard }
1147c463586SKeith Packard 
115c0e09200SDave Airlie /**
11601c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
11701c66889SZhao Yakui  */
11801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
11901c66889SZhao Yakui {
1201ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1211ec14ad3SChris Wilson 	unsigned long irqflags;
1221ec14ad3SChris Wilson 
1237e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
1247e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
1257e231dbeSJesse Barnes 		return;
1267e231dbeSJesse Barnes 
1271ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
12801c66889SZhao Yakui 
129c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
130f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
131edcb49caSZhao Yakui 	else {
13201c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
133d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
134a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
135edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
136d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
137edcb49caSZhao Yakui 	}
1381ec14ad3SChris Wilson 
1391ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14001c66889SZhao Yakui }
14101c66889SZhao Yakui 
14201c66889SZhao Yakui /**
1430a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1440a3e67a4SJesse Barnes  * @dev: DRM device
1450a3e67a4SJesse Barnes  * @pipe: pipe to check
1460a3e67a4SJesse Barnes  *
1470a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1480a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1490a3e67a4SJesse Barnes  * before reading such registers if unsure.
1500a3e67a4SJesse Barnes  */
1510a3e67a4SJesse Barnes static int
1520a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1530a3e67a4SJesse Barnes {
1540a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1555eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1560a3e67a4SJesse Barnes }
1570a3e67a4SJesse Barnes 
15842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
15942f52ef8SKeith Packard  * we use as a pipe index
16042f52ef8SKeith Packard  */
161f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1620a3e67a4SJesse Barnes {
1630a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1640a3e67a4SJesse Barnes 	unsigned long high_frame;
1650a3e67a4SJesse Barnes 	unsigned long low_frame;
1665eddb70bSChris Wilson 	u32 high1, high2, low;
1670a3e67a4SJesse Barnes 
1680a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
16944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1709db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1710a3e67a4SJesse Barnes 		return 0;
1720a3e67a4SJesse Barnes 	}
1730a3e67a4SJesse Barnes 
1749db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1759db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1765eddb70bSChris Wilson 
1770a3e67a4SJesse Barnes 	/*
1780a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1790a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1800a3e67a4SJesse Barnes 	 * register.
1810a3e67a4SJesse Barnes 	 */
1820a3e67a4SJesse Barnes 	do {
1835eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1845eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1855eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1860a3e67a4SJesse Barnes 	} while (high1 != high2);
1870a3e67a4SJesse Barnes 
1885eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1895eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1905eddb70bSChris Wilson 	return (high1 << 8) | low;
1910a3e67a4SJesse Barnes }
1920a3e67a4SJesse Barnes 
193f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1949880b7a5SJesse Barnes {
1959880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1969db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1979880b7a5SJesse Barnes 
1989880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
19944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2009db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2019880b7a5SJesse Barnes 		return 0;
2029880b7a5SJesse Barnes 	}
2039880b7a5SJesse Barnes 
2049880b7a5SJesse Barnes 	return I915_READ(reg);
2059880b7a5SJesse Barnes }
2069880b7a5SJesse Barnes 
207f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
2080af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
2090af7e4dfSMario Kleiner {
2100af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2110af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
2120af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
2130af7e4dfSMario Kleiner 	bool in_vbl = true;
2140af7e4dfSMario Kleiner 	int ret = 0;
2150af7e4dfSMario Kleiner 
2160af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
2170af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
2189db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2190af7e4dfSMario Kleiner 		return 0;
2200af7e4dfSMario Kleiner 	}
2210af7e4dfSMario Kleiner 
2220af7e4dfSMario Kleiner 	/* Get vtotal. */
2230af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
2240af7e4dfSMario Kleiner 
2250af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2260af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2270af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2280af7e4dfSMario Kleiner 		 */
2290af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2300af7e4dfSMario Kleiner 
2310af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2320af7e4dfSMario Kleiner 		 * horizontal scanout position.
2330af7e4dfSMario Kleiner 		 */
2340af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2350af7e4dfSMario Kleiner 		*hpos = 0;
2360af7e4dfSMario Kleiner 	} else {
2370af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2380af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2390af7e4dfSMario Kleiner 		 * scanout position.
2400af7e4dfSMario Kleiner 		 */
2410af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2420af7e4dfSMario Kleiner 
2430af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2440af7e4dfSMario Kleiner 		*vpos = position / htotal;
2450af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2460af7e4dfSMario Kleiner 	}
2470af7e4dfSMario Kleiner 
2480af7e4dfSMario Kleiner 	/* Query vblank area. */
2490af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2500af7e4dfSMario Kleiner 
2510af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2520af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2530af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2540af7e4dfSMario Kleiner 
2550af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2560af7e4dfSMario Kleiner 		in_vbl = false;
2570af7e4dfSMario Kleiner 
2580af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2590af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2600af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2610af7e4dfSMario Kleiner 
2620af7e4dfSMario Kleiner 	/* Readouts valid? */
2630af7e4dfSMario Kleiner 	if (vbl > 0)
2640af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2650af7e4dfSMario Kleiner 
2660af7e4dfSMario Kleiner 	/* In vblank? */
2670af7e4dfSMario Kleiner 	if (in_vbl)
2680af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2690af7e4dfSMario Kleiner 
2700af7e4dfSMario Kleiner 	return ret;
2710af7e4dfSMario Kleiner }
2720af7e4dfSMario Kleiner 
273f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2740af7e4dfSMario Kleiner 			      int *max_error,
2750af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2760af7e4dfSMario Kleiner 			      unsigned flags)
2770af7e4dfSMario Kleiner {
2784041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2794041b853SChris Wilson 	struct drm_crtc *crtc;
2800af7e4dfSMario Kleiner 
2814041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2824041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2830af7e4dfSMario Kleiner 		return -EINVAL;
2840af7e4dfSMario Kleiner 	}
2850af7e4dfSMario Kleiner 
2860af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2874041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2884041b853SChris Wilson 	if (crtc == NULL) {
2894041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2904041b853SChris Wilson 		return -EINVAL;
2914041b853SChris Wilson 	}
2924041b853SChris Wilson 
2934041b853SChris Wilson 	if (!crtc->enabled) {
2944041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2954041b853SChris Wilson 		return -EBUSY;
2964041b853SChris Wilson 	}
2970af7e4dfSMario Kleiner 
2980af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2994041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
3004041b853SChris Wilson 						     vblank_time, flags,
3014041b853SChris Wilson 						     crtc);
3020af7e4dfSMario Kleiner }
3030af7e4dfSMario Kleiner 
3045ca58282SJesse Barnes /*
3055ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
3065ca58282SJesse Barnes  */
3075ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
3085ca58282SJesse Barnes {
3095ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3105ca58282SJesse Barnes 						    hotplug_work);
3115ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
312c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
3134ef69c7aSChris Wilson 	struct intel_encoder *encoder;
3145ca58282SJesse Barnes 
315a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
316e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
317e67189abSJesse Barnes 
3184ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
3194ef69c7aSChris Wilson 		if (encoder->hot_plug)
3204ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
321c31c4ba3SKeith Packard 
32240ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
32340ee3381SKeith Packard 
3245ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
325eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3265ca58282SJesse Barnes }
3275ca58282SJesse Barnes 
328f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev)
329f97108d1SJesse Barnes {
330f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
331b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
332f97108d1SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
333f97108d1SJesse Barnes 
3347648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
335b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
336b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
337f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
338f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
339f97108d1SJesse Barnes 
340f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
341b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
342f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
343f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
344f97108d1SJesse Barnes 		if (new_delay < dev_priv->max_delay)
345f97108d1SJesse Barnes 			new_delay = dev_priv->max_delay;
346b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
347f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
348f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
349f97108d1SJesse Barnes 		if (new_delay > dev_priv->min_delay)
350f97108d1SJesse Barnes 			new_delay = dev_priv->min_delay;
351f97108d1SJesse Barnes 	}
352f97108d1SJesse Barnes 
3537648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
354f97108d1SJesse Barnes 		dev_priv->cur_delay = new_delay;
355f97108d1SJesse Barnes 
356f97108d1SJesse Barnes 	return;
357f97108d1SJesse Barnes }
358f97108d1SJesse Barnes 
359549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
360549f7365SChris Wilson 			struct intel_ring_buffer *ring)
361549f7365SChris Wilson {
362549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
363475553deSChris Wilson 	u32 seqno;
3649862e600SChris Wilson 
365475553deSChris Wilson 	if (ring->obj == NULL)
366475553deSChris Wilson 		return;
367475553deSChris Wilson 
368475553deSChris Wilson 	seqno = ring->get_seqno(ring);
369db53a302SChris Wilson 	trace_i915_gem_request_complete(ring, seqno);
3709862e600SChris Wilson 
3719862e600SChris Wilson 	ring->irq_seqno = seqno;
372549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3733e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
374549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
375549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
3763e0dc6b0SBen Widawsky 			  jiffies +
3773e0dc6b0SBen Widawsky 			  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
3783e0dc6b0SBen Widawsky 	}
379549f7365SChris Wilson }
380549f7365SChris Wilson 
3814912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3823b8d8d91SJesse Barnes {
3834912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3844912d041SBen Widawsky 						    rps_work);
3853b8d8d91SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
3864912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3873b8d8d91SJesse Barnes 
3884912d041SBen Widawsky 	spin_lock_irq(&dev_priv->rps_lock);
3894912d041SBen Widawsky 	pm_iir = dev_priv->pm_iir;
3904912d041SBen Widawsky 	dev_priv->pm_iir = 0;
3914912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
392a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
3934912d041SBen Widawsky 	spin_unlock_irq(&dev_priv->rps_lock);
3944912d041SBen Widawsky 
3953b8d8d91SJesse Barnes 	if (!pm_iir)
3963b8d8d91SJesse Barnes 		return;
3973b8d8d91SJesse Barnes 
3984912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3993b8d8d91SJesse Barnes 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
4003b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
4013b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
4023b8d8d91SJesse Barnes 		if (new_delay > dev_priv->max_delay)
4033b8d8d91SJesse Barnes 			new_delay = dev_priv->max_delay;
4043b8d8d91SJesse Barnes 	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
4054912d041SBen Widawsky 		gen6_gt_force_wake_get(dev_priv);
4063b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
4073b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
4083b8d8d91SJesse Barnes 		if (new_delay < dev_priv->min_delay) {
4093b8d8d91SJesse Barnes 			new_delay = dev_priv->min_delay;
4103b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4113b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
4123b8d8d91SJesse Barnes 				   ((new_delay << 16) & 0x3f0000));
4133b8d8d91SJesse Barnes 		} else {
4143b8d8d91SJesse Barnes 			/* Make sure we continue to get down interrupts
4153b8d8d91SJesse Barnes 			 * until we hit the minimum frequency */
4163b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4173b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
4183b8d8d91SJesse Barnes 		}
4194912d041SBen Widawsky 		gen6_gt_force_wake_put(dev_priv);
4203b8d8d91SJesse Barnes 	}
4213b8d8d91SJesse Barnes 
4224912d041SBen Widawsky 	gen6_set_rps(dev_priv->dev, new_delay);
4233b8d8d91SJesse Barnes 	dev_priv->cur_delay = new_delay;
4243b8d8d91SJesse Barnes 
4254912d041SBen Widawsky 	/*
4264912d041SBen Widawsky 	 * rps_lock not held here because clearing is non-destructive. There is
4274912d041SBen Widawsky 	 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
4284912d041SBen Widawsky 	 * by holding struct_mutex for the duration of the write.
4294912d041SBen Widawsky 	 */
4304912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
4313b8d8d91SJesse Barnes }
4323b8d8d91SJesse Barnes 
4337e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
4347e231dbeSJesse Barnes {
4357e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
4367e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4377e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
4387e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
4397e231dbeSJesse Barnes 	unsigned long irqflags;
4407e231dbeSJesse Barnes 	int pipe;
4417e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
4427e231dbeSJesse Barnes 	u32 vblank_status;
4437e231dbeSJesse Barnes 	int vblank = 0;
4447e231dbeSJesse Barnes 	bool blc_event;
4457e231dbeSJesse Barnes 
4467e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
4477e231dbeSJesse Barnes 
4487e231dbeSJesse Barnes 	vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
4497e231dbeSJesse Barnes 		PIPE_VBLANK_INTERRUPT_STATUS;
4507e231dbeSJesse Barnes 
4517e231dbeSJesse Barnes 	while (true) {
4527e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
4537e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
4547e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
4557e231dbeSJesse Barnes 
4567e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
4577e231dbeSJesse Barnes 			goto out;
4587e231dbeSJesse Barnes 
4597e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
4607e231dbeSJesse Barnes 
4617e231dbeSJesse Barnes 		if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
4627e231dbeSJesse Barnes 			notify_ring(dev, &dev_priv->ring[RCS]);
4637e231dbeSJesse Barnes 		if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
4647e231dbeSJesse Barnes 			notify_ring(dev, &dev_priv->ring[VCS]);
465*e2a1e2f0SBen Widawsky 		if (gt_iir & GT_GEN6_BLT_USER_INTERRUPT)
4667e231dbeSJesse Barnes 			notify_ring(dev, &dev_priv->ring[BCS]);
4677e231dbeSJesse Barnes 
4687e231dbeSJesse Barnes 		if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
4697e231dbeSJesse Barnes 			      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
4707e231dbeSJesse Barnes 			      GT_RENDER_CS_ERROR_INTERRUPT)) {
4717e231dbeSJesse Barnes 			DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
4727e231dbeSJesse Barnes 			i915_handle_error(dev, false);
4737e231dbeSJesse Barnes 		}
4747e231dbeSJesse Barnes 
4757e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4767e231dbeSJesse Barnes 		for_each_pipe(pipe) {
4777e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
4787e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
4797e231dbeSJesse Barnes 
4807e231dbeSJesse Barnes 			/*
4817e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
4827e231dbeSJesse Barnes 			 */
4837e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
4847e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4857e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
4867e231dbeSJesse Barnes 							 pipe_name(pipe));
4877e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
4887e231dbeSJesse Barnes 			}
4897e231dbeSJesse Barnes 		}
4907e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4917e231dbeSJesse Barnes 
4927e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
4937e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4947e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
4957e231dbeSJesse Barnes 
4967e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
4977e231dbeSJesse Barnes 					 hotplug_status);
4987e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
4997e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5007e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5017e231dbeSJesse Barnes 
5027e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5037e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5047e231dbeSJesse Barnes 		}
5057e231dbeSJesse Barnes 
5067e231dbeSJesse Barnes 
5077e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
5087e231dbeSJesse Barnes 			drm_handle_vblank(dev, 0);
5097e231dbeSJesse Barnes 			vblank++;
5107e231dbeSJesse Barnes 			if (!dev_priv->flip_pending_is_done) {
5117e231dbeSJesse Barnes 				intel_finish_page_flip(dev, 0);
5127e231dbeSJesse Barnes 			}
5137e231dbeSJesse Barnes 		}
5147e231dbeSJesse Barnes 
5157e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
5167e231dbeSJesse Barnes 			drm_handle_vblank(dev, 1);
5177e231dbeSJesse Barnes 			vblank++;
5187e231dbeSJesse Barnes 			if (!dev_priv->flip_pending_is_done) {
5197e231dbeSJesse Barnes 				intel_finish_page_flip(dev, 0);
5207e231dbeSJesse Barnes 			}
5217e231dbeSJesse Barnes 		}
5227e231dbeSJesse Barnes 
5237e231dbeSJesse Barnes 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
5247e231dbeSJesse Barnes 			blc_event = true;
5257e231dbeSJesse Barnes 
5267e231dbeSJesse Barnes 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
5277e231dbeSJesse Barnes 			unsigned long flags;
5287e231dbeSJesse Barnes 			spin_lock_irqsave(&dev_priv->rps_lock, flags);
5297e231dbeSJesse Barnes 			WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
5307e231dbeSJesse Barnes 			dev_priv->pm_iir |= pm_iir;
5317e231dbeSJesse Barnes 			I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
5327e231dbeSJesse Barnes 			POSTING_READ(GEN6_PMIMR);
5337e231dbeSJesse Barnes 			spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
5347e231dbeSJesse Barnes 			queue_work(dev_priv->wq, &dev_priv->rps_work);
5357e231dbeSJesse Barnes 		}
5367e231dbeSJesse Barnes 
5377e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5387e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5397e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5407e231dbeSJesse Barnes 	}
5417e231dbeSJesse Barnes 
5427e231dbeSJesse Barnes out:
5437e231dbeSJesse Barnes 	return ret;
5447e231dbeSJesse Barnes }
5457e231dbeSJesse Barnes 
546776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev)
547776ad806SJesse Barnes {
548776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
549776ad806SJesse Barnes 	u32 pch_iir;
5509db4a9c7SJesse Barnes 	int pipe;
551776ad806SJesse Barnes 
552776ad806SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
553776ad806SJesse Barnes 
554776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
555776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
556776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
557776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
558776ad806SJesse Barnes 
559776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
560776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
561776ad806SJesse Barnes 
562776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
563776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
564776ad806SJesse Barnes 
565776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
566776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
567776ad806SJesse Barnes 
568776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
569776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
570776ad806SJesse Barnes 
5719db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
5729db4a9c7SJesse Barnes 		for_each_pipe(pipe)
5739db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
5749db4a9c7SJesse Barnes 					 pipe_name(pipe),
5759db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
576776ad806SJesse Barnes 
577776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
578776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
579776ad806SJesse Barnes 
580776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
581776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
582776ad806SJesse Barnes 
583776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
584776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
585776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
586776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
587776ad806SJesse Barnes }
588776ad806SJesse Barnes 
589f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
590b1f14ad0SJesse Barnes {
591b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
592b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
593b1f14ad0SJesse Barnes 	int ret = IRQ_NONE;
594b1f14ad0SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
595b1f14ad0SJesse Barnes 	struct drm_i915_master_private *master_priv;
596b1f14ad0SJesse Barnes 
597b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
598b1f14ad0SJesse Barnes 
599b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
600b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
601b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
602b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
603b1f14ad0SJesse Barnes 
604b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
605b1f14ad0SJesse Barnes 	gt_iir = I915_READ(GTIIR);
606b1f14ad0SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
607b1f14ad0SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
608b1f14ad0SJesse Barnes 
609b1f14ad0SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
610b1f14ad0SJesse Barnes 		goto done;
611b1f14ad0SJesse Barnes 
612b1f14ad0SJesse Barnes 	ret = IRQ_HANDLED;
613b1f14ad0SJesse Barnes 
614b1f14ad0SJesse Barnes 	if (dev->primary->master) {
615b1f14ad0SJesse Barnes 		master_priv = dev->primary->master->driver_priv;
616b1f14ad0SJesse Barnes 		if (master_priv->sarea_priv)
617b1f14ad0SJesse Barnes 			master_priv->sarea_priv->last_dispatch =
618b1f14ad0SJesse Barnes 				READ_BREADCRUMB(dev_priv);
619b1f14ad0SJesse Barnes 	}
620b1f14ad0SJesse Barnes 
621b1f14ad0SJesse Barnes 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
622b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[RCS]);
623*e2a1e2f0SBen Widawsky 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
624b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[VCS]);
625*e2a1e2f0SBen Widawsky 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
626b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[BCS]);
627b1f14ad0SJesse Barnes 
628b1f14ad0SJesse Barnes 	if (de_iir & DE_GSE_IVB)
629b1f14ad0SJesse Barnes 		intel_opregion_gse_intr(dev);
630b1f14ad0SJesse Barnes 
631b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
632b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 0);
633b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 0);
634b1f14ad0SJesse Barnes 	}
635b1f14ad0SJesse Barnes 
636b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
637b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 1);
638b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 1);
639b1f14ad0SJesse Barnes 	}
640b1f14ad0SJesse Barnes 
641b1f14ad0SJesse Barnes 	if (de_iir & DE_PIPEA_VBLANK_IVB)
642b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 0);
643b1f14ad0SJesse Barnes 
644f6b07f45SDan Carpenter 	if (de_iir & DE_PIPEB_VBLANK_IVB)
645b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 1);
646b1f14ad0SJesse Barnes 
647b1f14ad0SJesse Barnes 	/* check event from PCH */
648b1f14ad0SJesse Barnes 	if (de_iir & DE_PCH_EVENT_IVB) {
649b1f14ad0SJesse Barnes 		if (pch_iir & SDE_HOTPLUG_MASK_CPT)
650b1f14ad0SJesse Barnes 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
651b1f14ad0SJesse Barnes 		pch_irq_handler(dev);
652b1f14ad0SJesse Barnes 	}
653b1f14ad0SJesse Barnes 
654b1f14ad0SJesse Barnes 	if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
655b1f14ad0SJesse Barnes 		unsigned long flags;
656b1f14ad0SJesse Barnes 		spin_lock_irqsave(&dev_priv->rps_lock, flags);
657b1f14ad0SJesse Barnes 		WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
658b1f14ad0SJesse Barnes 		dev_priv->pm_iir |= pm_iir;
6594fb066abSDaniel Vetter 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
6604fb066abSDaniel Vetter 		POSTING_READ(GEN6_PMIMR);
661b1f14ad0SJesse Barnes 		spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
662b1f14ad0SJesse Barnes 		queue_work(dev_priv->wq, &dev_priv->rps_work);
663b1f14ad0SJesse Barnes 	}
664b1f14ad0SJesse Barnes 
665b1f14ad0SJesse Barnes 	/* should clear PCH hotplug event before clear CPU irq */
666b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, pch_iir);
667b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, gt_iir);
668b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, de_iir);
669b1f14ad0SJesse Barnes 	I915_WRITE(GEN6_PMIIR, pm_iir);
670b1f14ad0SJesse Barnes 
671b1f14ad0SJesse Barnes done:
672b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
673b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
674b1f14ad0SJesse Barnes 
675b1f14ad0SJesse Barnes 	return ret;
676b1f14ad0SJesse Barnes }
677b1f14ad0SJesse Barnes 
678f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
679036a4a7dSZhenyu Wang {
6804697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
681036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
682036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
6833b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
6842d7b8366SYuanhan Liu 	u32 hotplug_mask;
685036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
686881f47b6SXiang, Haihao 	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
687881f47b6SXiang, Haihao 
6884697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
6894697995bSJesse Barnes 
690881f47b6SXiang, Haihao 	if (IS_GEN6(dev))
691*e2a1e2f0SBen Widawsky 		bsd_usr_interrupt = GEN6_BSD_USER_INTERRUPT;
692036a4a7dSZhenyu Wang 
6932d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
6942d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
6952d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
6963143a2bfSChris Wilson 	POSTING_READ(DEIER);
6972d109a84SZou, Nanhai 
698036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
699036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
700c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
7013b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
702036a4a7dSZhenyu Wang 
7033b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
7043b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
705c7c85101SZou Nan hai 		goto done;
706036a4a7dSZhenyu Wang 
7072d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev))
7082d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
7092d7b8366SYuanhan Liu 	else
7102d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK;
7112d7b8366SYuanhan Liu 
712036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
713036a4a7dSZhenyu Wang 
714036a4a7dSZhenyu Wang 	if (dev->primary->master) {
715036a4a7dSZhenyu Wang 		master_priv = dev->primary->master->driver_priv;
716036a4a7dSZhenyu Wang 		if (master_priv->sarea_priv)
717036a4a7dSZhenyu Wang 			master_priv->sarea_priv->last_dispatch =
718036a4a7dSZhenyu Wang 				READ_BREADCRUMB(dev_priv);
719036a4a7dSZhenyu Wang 	}
720036a4a7dSZhenyu Wang 
721c6df541cSChris Wilson 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
7221ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[RCS]);
723881f47b6SXiang, Haihao 	if (gt_iir & bsd_usr_interrupt)
7241ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[VCS]);
725*e2a1e2f0SBen Widawsky 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
7261ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[BCS]);
727036a4a7dSZhenyu Wang 
72801c66889SZhao Yakui 	if (de_iir & DE_GSE)
7293b617967SChris Wilson 		intel_opregion_gse_intr(dev);
73001c66889SZhao Yakui 
731f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
732013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7332bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
734013d5aa2SJesse Barnes 	}
735013d5aa2SJesse Barnes 
736f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
737f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7382bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
739013d5aa2SJesse Barnes 	}
740c062df61SLi Peng 
741f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
742f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
743f072d2e7SZhenyu Wang 
744f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
745f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
746f072d2e7SZhenyu Wang 
747c650156aSZhenyu Wang 	/* check event from PCH */
748776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
749776ad806SJesse Barnes 		if (pch_iir & hotplug_mask)
750c650156aSZhenyu Wang 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
751776ad806SJesse Barnes 		pch_irq_handler(dev);
752776ad806SJesse Barnes 	}
753c650156aSZhenyu Wang 
754f97108d1SJesse Barnes 	if (de_iir & DE_PCU_EVENT) {
7557648fa99SJesse Barnes 		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
756f97108d1SJesse Barnes 		i915_handle_rps_change(dev);
757f97108d1SJesse Barnes 	}
758f97108d1SJesse Barnes 
7594912d041SBen Widawsky 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
7604912d041SBen Widawsky 		/*
7614912d041SBen Widawsky 		 * IIR bits should never already be set because IMR should
7624912d041SBen Widawsky 		 * prevent an interrupt from being shown in IIR. The warning
7634912d041SBen Widawsky 		 * displays a case where we've unsafely cleared
7644912d041SBen Widawsky 		 * dev_priv->pm_iir. Although missing an interrupt of the same
7654912d041SBen Widawsky 		 * type is not a problem, it displays a problem in the logic.
7664912d041SBen Widawsky 		 *
7674912d041SBen Widawsky 		 * The mask bit in IMR is cleared by rps_work.
7684912d041SBen Widawsky 		 */
7694912d041SBen Widawsky 		unsigned long flags;
7704912d041SBen Widawsky 		spin_lock_irqsave(&dev_priv->rps_lock, flags);
7714912d041SBen Widawsky 		WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
7724912d041SBen Widawsky 		dev_priv->pm_iir |= pm_iir;
7734fb066abSDaniel Vetter 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
7744fb066abSDaniel Vetter 		POSTING_READ(GEN6_PMIMR);
7754912d041SBen Widawsky 		spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
7764912d041SBen Widawsky 		queue_work(dev_priv->wq, &dev_priv->rps_work);
7774912d041SBen Widawsky 	}
7783b8d8d91SJesse Barnes 
779c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
780c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
781c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
782c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
7834912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
784036a4a7dSZhenyu Wang 
785c7c85101SZou Nan hai done:
7862d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
7873143a2bfSChris Wilson 	POSTING_READ(DEIER);
7882d109a84SZou, Nanhai 
789036a4a7dSZhenyu Wang 	return ret;
790036a4a7dSZhenyu Wang }
791036a4a7dSZhenyu Wang 
7928a905236SJesse Barnes /**
7938a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
7948a905236SJesse Barnes  * @work: work struct
7958a905236SJesse Barnes  *
7968a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
7978a905236SJesse Barnes  * was detected.
7988a905236SJesse Barnes  */
7998a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8008a905236SJesse Barnes {
8018a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8028a905236SJesse Barnes 						    error_work);
8038a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
804f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
805f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
806f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
8078a905236SJesse Barnes 
808f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
8098a905236SJesse Barnes 
810ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
81144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
812f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
813f803aa55SChris Wilson 		if (!i915_reset(dev, GRDOM_RENDER)) {
814ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
815f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
816f316a42cSBen Gamari 		}
81730dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
818f316a42cSBen Gamari 	}
8198a905236SJesse Barnes }
8208a905236SJesse Barnes 
8213bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
8229df30794SChris Wilson static struct drm_i915_error_object *
823bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
82405394f39SChris Wilson 			 struct drm_i915_gem_object *src)
8259df30794SChris Wilson {
8269df30794SChris Wilson 	struct drm_i915_error_object *dst;
8279df30794SChris Wilson 	int page, page_count;
828e56660ddSChris Wilson 	u32 reloc_offset;
8299df30794SChris Wilson 
83005394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
8319df30794SChris Wilson 		return NULL;
8329df30794SChris Wilson 
83305394f39SChris Wilson 	page_count = src->base.size / PAGE_SIZE;
8349df30794SChris Wilson 
8359df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
8369df30794SChris Wilson 	if (dst == NULL)
8379df30794SChris Wilson 		return NULL;
8389df30794SChris Wilson 
83905394f39SChris Wilson 	reloc_offset = src->gtt_offset;
8409df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
841788885aeSAndrew Morton 		unsigned long flags;
842e56660ddSChris Wilson 		void *d;
843788885aeSAndrew Morton 
844e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
8459df30794SChris Wilson 		if (d == NULL)
8469df30794SChris Wilson 			goto unwind;
847e56660ddSChris Wilson 
848788885aeSAndrew Morton 		local_irq_save(flags);
84974898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
85074898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
851172975aaSChris Wilson 			void __iomem *s;
852172975aaSChris Wilson 
853172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
854172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
855172975aaSChris Wilson 			 * captures what the GPU read.
856172975aaSChris Wilson 			 */
857172975aaSChris Wilson 
858e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
8593e4d3af5SPeter Zijlstra 						     reloc_offset);
860e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
8613e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
862172975aaSChris Wilson 		} else {
863172975aaSChris Wilson 			void *s;
864172975aaSChris Wilson 
865172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
866172975aaSChris Wilson 
867172975aaSChris Wilson 			s = kmap_atomic(src->pages[page]);
868172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
869172975aaSChris Wilson 			kunmap_atomic(s);
870172975aaSChris Wilson 
871172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
872172975aaSChris Wilson 		}
873788885aeSAndrew Morton 		local_irq_restore(flags);
874e56660ddSChris Wilson 
8759df30794SChris Wilson 		dst->pages[page] = d;
876e56660ddSChris Wilson 
877e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
8789df30794SChris Wilson 	}
8799df30794SChris Wilson 	dst->page_count = page_count;
88005394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
8819df30794SChris Wilson 
8829df30794SChris Wilson 	return dst;
8839df30794SChris Wilson 
8849df30794SChris Wilson unwind:
8859df30794SChris Wilson 	while (page--)
8869df30794SChris Wilson 		kfree(dst->pages[page]);
8879df30794SChris Wilson 	kfree(dst);
8889df30794SChris Wilson 	return NULL;
8899df30794SChris Wilson }
8909df30794SChris Wilson 
8919df30794SChris Wilson static void
8929df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
8939df30794SChris Wilson {
8949df30794SChris Wilson 	int page;
8959df30794SChris Wilson 
8969df30794SChris Wilson 	if (obj == NULL)
8979df30794SChris Wilson 		return;
8989df30794SChris Wilson 
8999df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
9009df30794SChris Wilson 		kfree(obj->pages[page]);
9019df30794SChris Wilson 
9029df30794SChris Wilson 	kfree(obj);
9039df30794SChris Wilson }
9049df30794SChris Wilson 
9059df30794SChris Wilson static void
9069df30794SChris Wilson i915_error_state_free(struct drm_device *dev,
9079df30794SChris Wilson 		      struct drm_i915_error_state *error)
9089df30794SChris Wilson {
909e2f973d5SChris Wilson 	int i;
910e2f973d5SChris Wilson 
91152d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
91252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
91352d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
91452d39a21SChris Wilson 		kfree(error->ring[i].requests);
91552d39a21SChris Wilson 	}
916e2f973d5SChris Wilson 
9179df30794SChris Wilson 	kfree(error->active_bo);
9186ef3d427SChris Wilson 	kfree(error->overlay);
9199df30794SChris Wilson 	kfree(error);
9209df30794SChris Wilson }
9219df30794SChris Wilson 
922c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err,
923c724e8a9SChris Wilson 			   int count,
924c724e8a9SChris Wilson 			   struct list_head *head)
925c724e8a9SChris Wilson {
926c724e8a9SChris Wilson 	struct drm_i915_gem_object *obj;
927c724e8a9SChris Wilson 	int i = 0;
928c724e8a9SChris Wilson 
929c724e8a9SChris Wilson 	list_for_each_entry(obj, head, mm_list) {
930c724e8a9SChris Wilson 		err->size = obj->base.size;
931c724e8a9SChris Wilson 		err->name = obj->base.name;
932c724e8a9SChris Wilson 		err->seqno = obj->last_rendering_seqno;
933c724e8a9SChris Wilson 		err->gtt_offset = obj->gtt_offset;
934c724e8a9SChris Wilson 		err->read_domains = obj->base.read_domains;
935c724e8a9SChris Wilson 		err->write_domain = obj->base.write_domain;
936c724e8a9SChris Wilson 		err->fence_reg = obj->fence_reg;
937c724e8a9SChris Wilson 		err->pinned = 0;
938c724e8a9SChris Wilson 		if (obj->pin_count > 0)
939c724e8a9SChris Wilson 			err->pinned = 1;
940c724e8a9SChris Wilson 		if (obj->user_pin_count > 0)
941c724e8a9SChris Wilson 			err->pinned = -1;
942c724e8a9SChris Wilson 		err->tiling = obj->tiling_mode;
943c724e8a9SChris Wilson 		err->dirty = obj->dirty;
944c724e8a9SChris Wilson 		err->purgeable = obj->madv != I915_MADV_WILLNEED;
94596154f2fSDaniel Vetter 		err->ring = obj->ring ? obj->ring->id : -1;
94693dfb40cSChris Wilson 		err->cache_level = obj->cache_level;
947c724e8a9SChris Wilson 
948c724e8a9SChris Wilson 		if (++i == count)
949c724e8a9SChris Wilson 			break;
950c724e8a9SChris Wilson 
951c724e8a9SChris Wilson 		err++;
952c724e8a9SChris Wilson 	}
953c724e8a9SChris Wilson 
954c724e8a9SChris Wilson 	return i;
955c724e8a9SChris Wilson }
956c724e8a9SChris Wilson 
957748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
958748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
959748ebc60SChris Wilson {
960748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
961748ebc60SChris Wilson 	int i;
962748ebc60SChris Wilson 
963748ebc60SChris Wilson 	/* Fences */
964748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
965775d17b6SDaniel Vetter 	case 7:
966748ebc60SChris Wilson 	case 6:
967748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
968748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
969748ebc60SChris Wilson 		break;
970748ebc60SChris Wilson 	case 5:
971748ebc60SChris Wilson 	case 4:
972748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
973748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
974748ebc60SChris Wilson 		break;
975748ebc60SChris Wilson 	case 3:
976748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
977748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
978748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
979748ebc60SChris Wilson 	case 2:
980748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
981748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
982748ebc60SChris Wilson 		break;
983748ebc60SChris Wilson 
984748ebc60SChris Wilson 	}
985748ebc60SChris Wilson }
986748ebc60SChris Wilson 
987bcfb2e28SChris Wilson static struct drm_i915_error_object *
988bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
989bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
990bcfb2e28SChris Wilson {
991bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
992bcfb2e28SChris Wilson 	u32 seqno;
993bcfb2e28SChris Wilson 
994bcfb2e28SChris Wilson 	if (!ring->get_seqno)
995bcfb2e28SChris Wilson 		return NULL;
996bcfb2e28SChris Wilson 
997bcfb2e28SChris Wilson 	seqno = ring->get_seqno(ring);
998bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
999bcfb2e28SChris Wilson 		if (obj->ring != ring)
1000bcfb2e28SChris Wilson 			continue;
1001bcfb2e28SChris Wilson 
1002c37d9a5dSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
1003bcfb2e28SChris Wilson 			continue;
1004bcfb2e28SChris Wilson 
1005bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1006bcfb2e28SChris Wilson 			continue;
1007bcfb2e28SChris Wilson 
1008bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1009bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1010bcfb2e28SChris Wilson 		 */
1011bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1012bcfb2e28SChris Wilson 	}
1013bcfb2e28SChris Wilson 
1014bcfb2e28SChris Wilson 	return NULL;
1015bcfb2e28SChris Wilson }
1016bcfb2e28SChris Wilson 
1017d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1018d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1019d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1020d27b1e0eSDaniel Vetter {
1021d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1022d27b1e0eSDaniel Vetter 
102333f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1024c1cd90edSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
102533f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
10267e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
10277e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
10287e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
10297e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
103033f3f518SDaniel Vetter 	}
1031c1cd90edSDaniel Vetter 
1032d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
1033d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1034d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1035d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1036c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1037d27b1e0eSDaniel Vetter 		if (ring->id == RCS) {
1038d27b1e0eSDaniel Vetter 			error->instdone1 = I915_READ(INSTDONE1);
1039d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1040d27b1e0eSDaniel Vetter 		}
1041d27b1e0eSDaniel Vetter 	} else {
1042d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1043d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1044d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1045d27b1e0eSDaniel Vetter 	}
1046d27b1e0eSDaniel Vetter 
1047c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1048d27b1e0eSDaniel Vetter 	error->seqno[ring->id] = ring->get_seqno(ring);
1049d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1050c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1051c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
10527e3b8737SDaniel Vetter 
10537e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
10547e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1055d27b1e0eSDaniel Vetter }
1056d27b1e0eSDaniel Vetter 
105752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
105852d39a21SChris Wilson 				  struct drm_i915_error_state *error)
105952d39a21SChris Wilson {
106052d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
106152d39a21SChris Wilson 	struct drm_i915_gem_request *request;
106252d39a21SChris Wilson 	int i, count;
106352d39a21SChris Wilson 
106452d39a21SChris Wilson 	for (i = 0; i < I915_NUM_RINGS; i++) {
106552d39a21SChris Wilson 		struct intel_ring_buffer *ring = &dev_priv->ring[i];
106652d39a21SChris Wilson 
106752d39a21SChris Wilson 		if (ring->obj == NULL)
106852d39a21SChris Wilson 			continue;
106952d39a21SChris Wilson 
107052d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
107152d39a21SChris Wilson 
107252d39a21SChris Wilson 		error->ring[i].batchbuffer =
107352d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
107452d39a21SChris Wilson 
107552d39a21SChris Wilson 		error->ring[i].ringbuffer =
107652d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
107752d39a21SChris Wilson 
107852d39a21SChris Wilson 		count = 0;
107952d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
108052d39a21SChris Wilson 			count++;
108152d39a21SChris Wilson 
108252d39a21SChris Wilson 		error->ring[i].num_requests = count;
108352d39a21SChris Wilson 		error->ring[i].requests =
108452d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
108552d39a21SChris Wilson 				GFP_ATOMIC);
108652d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
108752d39a21SChris Wilson 			error->ring[i].num_requests = 0;
108852d39a21SChris Wilson 			continue;
108952d39a21SChris Wilson 		}
109052d39a21SChris Wilson 
109152d39a21SChris Wilson 		count = 0;
109252d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
109352d39a21SChris Wilson 			struct drm_i915_error_request *erq;
109452d39a21SChris Wilson 
109552d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
109652d39a21SChris Wilson 			erq->seqno = request->seqno;
109752d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1098ee4f42b1SChris Wilson 			erq->tail = request->tail;
109952d39a21SChris Wilson 		}
110052d39a21SChris Wilson 	}
110152d39a21SChris Wilson }
110252d39a21SChris Wilson 
11038a905236SJesse Barnes /**
11048a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
11058a905236SJesse Barnes  * @dev: drm device
11068a905236SJesse Barnes  *
11078a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
11088a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
11098a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
11108a905236SJesse Barnes  * to pick up.
11118a905236SJesse Barnes  */
111263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
111363eeaf38SJesse Barnes {
111463eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
111505394f39SChris Wilson 	struct drm_i915_gem_object *obj;
111663eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
111763eeaf38SJesse Barnes 	unsigned long flags;
11189db4a9c7SJesse Barnes 	int i, pipe;
111963eeaf38SJesse Barnes 
112063eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11219df30794SChris Wilson 	error = dev_priv->first_error;
11229df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11239df30794SChris Wilson 	if (error)
11249df30794SChris Wilson 		return;
112563eeaf38SJesse Barnes 
11269db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
112733f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
112863eeaf38SJesse Barnes 	if (!error) {
11299df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
11309df30794SChris Wilson 		return;
113163eeaf38SJesse Barnes 	}
113263eeaf38SJesse Barnes 
1133b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1134b6f7833bSChris Wilson 		 dev->primary->index);
11352fa772f3SChris Wilson 
113663eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
113763eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
11389db4a9c7SJesse Barnes 	for_each_pipe(pipe)
11399db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1140d27b1e0eSDaniel Vetter 
114133f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1142f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
114333f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
114433f3f518SDaniel Vetter 	}
1145add354ddSChris Wilson 
1146748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
114752d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
11489df30794SChris Wilson 
1149c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
11509df30794SChris Wilson 	error->active_bo = NULL;
1151c724e8a9SChris Wilson 	error->pinned_bo = NULL;
11529df30794SChris Wilson 
1153bcfb2e28SChris Wilson 	i = 0;
1154bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1155bcfb2e28SChris Wilson 		i++;
1156bcfb2e28SChris Wilson 	error->active_bo_count = i;
115705394f39SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
1158bcfb2e28SChris Wilson 		i++;
1159bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1160c724e8a9SChris Wilson 
11618e934dbfSChris Wilson 	error->active_bo = NULL;
11628e934dbfSChris Wilson 	error->pinned_bo = NULL;
1163bcfb2e28SChris Wilson 	if (i) {
1164bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
11659df30794SChris Wilson 					   GFP_ATOMIC);
1166c724e8a9SChris Wilson 		if (error->active_bo)
1167c724e8a9SChris Wilson 			error->pinned_bo =
1168c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
11699df30794SChris Wilson 	}
1170c724e8a9SChris Wilson 
1171c724e8a9SChris Wilson 	if (error->active_bo)
1172c724e8a9SChris Wilson 		error->active_bo_count =
1173c724e8a9SChris Wilson 			capture_bo_list(error->active_bo,
1174c724e8a9SChris Wilson 					error->active_bo_count,
1175c724e8a9SChris Wilson 					&dev_priv->mm.active_list);
1176c724e8a9SChris Wilson 
1177c724e8a9SChris Wilson 	if (error->pinned_bo)
1178c724e8a9SChris Wilson 		error->pinned_bo_count =
1179c724e8a9SChris Wilson 			capture_bo_list(error->pinned_bo,
1180c724e8a9SChris Wilson 					error->pinned_bo_count,
1181c724e8a9SChris Wilson 					&dev_priv->mm.pinned_list);
118263eeaf38SJesse Barnes 
11838a905236SJesse Barnes 	do_gettimeofday(&error->time);
11848a905236SJesse Barnes 
11856ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1186c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
11876ef3d427SChris Wilson 
11889df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11899df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
119063eeaf38SJesse Barnes 		dev_priv->first_error = error;
11919df30794SChris Wilson 		error = NULL;
11929df30794SChris Wilson 	}
119363eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11949df30794SChris Wilson 
11959df30794SChris Wilson 	if (error)
11969df30794SChris Wilson 		i915_error_state_free(dev, error);
11979df30794SChris Wilson }
11989df30794SChris Wilson 
11999df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
12009df30794SChris Wilson {
12019df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
12029df30794SChris Wilson 	struct drm_i915_error_state *error;
12036dc0e816SBen Widawsky 	unsigned long flags;
12049df30794SChris Wilson 
12056dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12069df30794SChris Wilson 	error = dev_priv->first_error;
12079df30794SChris Wilson 	dev_priv->first_error = NULL;
12086dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12099df30794SChris Wilson 
12109df30794SChris Wilson 	if (error)
12119df30794SChris Wilson 		i915_error_state_free(dev, error);
121263eeaf38SJesse Barnes }
12133bd3c932SChris Wilson #else
12143bd3c932SChris Wilson #define i915_capture_error_state(x)
12153bd3c932SChris Wilson #endif
121663eeaf38SJesse Barnes 
121735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1218c0e09200SDave Airlie {
12198a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
122063eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
12219db4a9c7SJesse Barnes 	int pipe;
122263eeaf38SJesse Barnes 
122335aed2e6SChris Wilson 	if (!eir)
122435aed2e6SChris Wilson 		return;
122563eeaf38SJesse Barnes 
1226a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
12278a905236SJesse Barnes 
12288a905236SJesse Barnes 	if (IS_G4X(dev)) {
12298a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
12308a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
12318a905236SJesse Barnes 
1232a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1233a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1234a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
12358a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
1236a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1237a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1238a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
12398a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12403143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
12418a905236SJesse Barnes 		}
12428a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
12438a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1244a70491ccSJoe Perches 			pr_err("page table error\n");
1245a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
12468a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12473143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
12488a905236SJesse Barnes 		}
12498a905236SJesse Barnes 	}
12508a905236SJesse Barnes 
1251a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
125263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
125363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1254a70491ccSJoe Perches 			pr_err("page table error\n");
1255a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
125663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12573143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
125863eeaf38SJesse Barnes 		}
12598a905236SJesse Barnes 	}
12608a905236SJesse Barnes 
126163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1262a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
12639db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1264a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
12659db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
126663eeaf38SJesse Barnes 		/* pipestat has already been acked */
126763eeaf38SJesse Barnes 	}
126863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1269a70491ccSJoe Perches 		pr_err("instruction error\n");
1270a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1271a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
127263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
127363eeaf38SJesse Barnes 
1274a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1275a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1276a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1277a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
127863eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
12793143a2bfSChris Wilson 			POSTING_READ(IPEIR);
128063eeaf38SJesse Barnes 		} else {
128163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
128263eeaf38SJesse Barnes 
1283a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1284a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1285a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
128663eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
1287a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1288a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1289a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
129063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12913143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
129263eeaf38SJesse Barnes 		}
129363eeaf38SJesse Barnes 	}
129463eeaf38SJesse Barnes 
129563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
12963143a2bfSChris Wilson 	POSTING_READ(EIR);
129763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
129863eeaf38SJesse Barnes 	if (eir) {
129963eeaf38SJesse Barnes 		/*
130063eeaf38SJesse Barnes 		 * some errors might have become stuck,
130163eeaf38SJesse Barnes 		 * mask them.
130263eeaf38SJesse Barnes 		 */
130363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
130463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
130563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
130663eeaf38SJesse Barnes 	}
130735aed2e6SChris Wilson }
130835aed2e6SChris Wilson 
130935aed2e6SChris Wilson /**
131035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
131135aed2e6SChris Wilson  * @dev: drm device
131235aed2e6SChris Wilson  *
131335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
131435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
131535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
131635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
131735aed2e6SChris Wilson  * of a ring dump etc.).
131835aed2e6SChris Wilson  */
1319527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
132035aed2e6SChris Wilson {
132135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
132235aed2e6SChris Wilson 
132335aed2e6SChris Wilson 	i915_capture_error_state(dev);
132435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
13258a905236SJesse Barnes 
1326ba1234d1SBen Gamari 	if (wedged) {
132730dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1328ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1329ba1234d1SBen Gamari 
133011ed50ecSBen Gamari 		/*
133111ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
133211ed50ecSBen Gamari 		 */
13331ec14ad3SChris Wilson 		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1334f787a5f5SChris Wilson 		if (HAS_BSD(dev))
13351ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1336549f7365SChris Wilson 		if (HAS_BLT(dev))
13371ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[BCS].irq_queue);
133811ed50ecSBen Gamari 	}
133911ed50ecSBen Gamari 
13409c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
13418a905236SJesse Barnes }
13428a905236SJesse Barnes 
13434e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
13444e5359cdSSimon Farnsworth {
13454e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
13464e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13474e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
13494e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
13504e5359cdSSimon Farnsworth 	unsigned long flags;
13514e5359cdSSimon Farnsworth 	bool stall_detected;
13524e5359cdSSimon Farnsworth 
13534e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
13544e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
13554e5359cdSSimon Farnsworth 		return;
13564e5359cdSSimon Farnsworth 
13574e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
13584e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
13594e5359cdSSimon Farnsworth 
13604e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
13614e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
13624e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
13634e5359cdSSimon Farnsworth 		return;
13644e5359cdSSimon Farnsworth 	}
13654e5359cdSSimon Farnsworth 
13664e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
136705394f39SChris Wilson 	obj = work->pending_flip_obj;
1368a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
13699db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
137005394f39SChris Wilson 		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
13714e5359cdSSimon Farnsworth 	} else {
13729db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
137305394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
137401f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
13754e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
13764e5359cdSSimon Farnsworth 	}
13774e5359cdSSimon Farnsworth 
13784e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
13794e5359cdSSimon Farnsworth 
13804e5359cdSSimon Farnsworth 	if (stall_detected) {
13814e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
13824e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
13834e5359cdSSimon Farnsworth 	}
13844e5359cdSSimon Farnsworth }
13854e5359cdSSimon Farnsworth 
1386f71d4af4SJesse Barnes static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
13878a905236SJesse Barnes {
13888a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
13898a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
13908a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
13918a905236SJesse Barnes 	u32 iir, new_iir;
13929db4a9c7SJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
13938a905236SJesse Barnes 	u32 vblank_status;
13948a905236SJesse Barnes 	int vblank = 0;
13958a905236SJesse Barnes 	unsigned long irqflags;
13968a905236SJesse Barnes 	int irq_received;
13979db4a9c7SJesse Barnes 	int ret = IRQ_NONE, pipe;
13989db4a9c7SJesse Barnes 	bool blc_event = false;
13998a905236SJesse Barnes 
14008a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
14018a905236SJesse Barnes 
14028a905236SJesse Barnes 	iir = I915_READ(IIR);
14038a905236SJesse Barnes 
1404a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
1405d874bcffSJesse Barnes 		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1406e25e6601SJesse Barnes 	else
1407d874bcffSJesse Barnes 		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
14088a905236SJesse Barnes 
14098a905236SJesse Barnes 	for (;;) {
14108a905236SJesse Barnes 		irq_received = iir != 0;
14118a905236SJesse Barnes 
14128a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
14138a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
14148a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
14158a905236SJesse Barnes 		 * interrupts (for non-MSI).
14168a905236SJesse Barnes 		 */
14171ec14ad3SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
14188a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1419ba1234d1SBen Gamari 			i915_handle_error(dev, false);
14208a905236SJesse Barnes 
14219db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
14229db4a9c7SJesse Barnes 			int reg = PIPESTAT(pipe);
14239db4a9c7SJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
14249db4a9c7SJesse Barnes 
14258a905236SJesse Barnes 			/*
14269db4a9c7SJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
14278a905236SJesse Barnes 			 */
14289db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
14299db4a9c7SJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14309db4a9c7SJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
14319db4a9c7SJesse Barnes 							 pipe_name(pipe));
14329db4a9c7SJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
14338a905236SJesse Barnes 				irq_received = 1;
14348a905236SJesse Barnes 			}
14358a905236SJesse Barnes 		}
14361ec14ad3SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14378a905236SJesse Barnes 
14388a905236SJesse Barnes 		if (!irq_received)
14398a905236SJesse Barnes 			break;
14408a905236SJesse Barnes 
14418a905236SJesse Barnes 		ret = IRQ_HANDLED;
14428a905236SJesse Barnes 
14438a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
14448a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
14458a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
14468a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
14478a905236SJesse Barnes 
144844d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
14498a905236SJesse Barnes 				  hotplug_status);
14508a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
14519c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
14529c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
14538a905236SJesse Barnes 
14548a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
14558a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
145663eeaf38SJesse Barnes 		}
145763eeaf38SJesse Barnes 
1458673a394bSEric Anholt 		I915_WRITE(IIR, iir);
1459cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
14607c463586SKeith Packard 
14617c1c2871SDave Airlie 		if (dev->primary->master) {
14627c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
14637c1c2871SDave Airlie 			if (master_priv->sarea_priv)
14647c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
1465c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
14667c1c2871SDave Airlie 		}
14670a3e67a4SJesse Barnes 
1468549f7365SChris Wilson 		if (iir & I915_USER_INTERRUPT)
14691ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
14701ec14ad3SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
14711ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
1472d1b851fcSZou Nan hai 
14731afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
14746b95a207SKristian Høgsberg 			intel_prepare_page_flip(dev, 0);
14751afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
14761afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 0);
14771afe3e9dSJesse Barnes 		}
14786b95a207SKristian Høgsberg 
14791afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
148070565d00SJesse Barnes 			intel_prepare_page_flip(dev, 1);
14811afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
14821afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 1);
14831afe3e9dSJesse Barnes 		}
14846b95a207SKristian Høgsberg 
14859db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
14869db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & vblank_status &&
14879db4a9c7SJesse Barnes 			    drm_handle_vblank(dev, pipe)) {
14887c463586SKeith Packard 				vblank++;
14894e5359cdSSimon Farnsworth 				if (!dev_priv->flip_pending_is_done) {
14909db4a9c7SJesse Barnes 					i915_pageflip_stall_check(dev, pipe);
14919db4a9c7SJesse Barnes 					intel_finish_page_flip(dev, pipe);
14927c463586SKeith Packard 				}
14934e5359cdSSimon Farnsworth 			}
14947c463586SKeith Packard 
14959db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
14969db4a9c7SJesse Barnes 				blc_event = true;
14974e5359cdSSimon Farnsworth 		}
14987c463586SKeith Packard 
14999db4a9c7SJesse Barnes 
15009db4a9c7SJesse Barnes 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
15013b617967SChris Wilson 			intel_opregion_asle_intr(dev);
15020a3e67a4SJesse Barnes 
1503cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
1504cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
1505cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
1506cdfbc41fSEric Anholt 		 * we would never get another interrupt.
1507cdfbc41fSEric Anholt 		 *
1508cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
1509cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
1510cdfbc41fSEric Anholt 		 * another one.
1511cdfbc41fSEric Anholt 		 *
1512cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
1513cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
1514cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
1515cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
1516cdfbc41fSEric Anholt 		 * stray interrupts.
1517cdfbc41fSEric Anholt 		 */
1518cdfbc41fSEric Anholt 		iir = new_iir;
151905eff845SKeith Packard 	}
1520cdfbc41fSEric Anholt 
152105eff845SKeith Packard 	return ret;
1522c0e09200SDave Airlie }
1523c0e09200SDave Airlie 
1524c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
1525c0e09200SDave Airlie {
1526c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
15277c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1528c0e09200SDave Airlie 
1529c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
1530c0e09200SDave Airlie 
153144d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
1532c0e09200SDave Airlie 
1533c99b058fSKristian Høgsberg 	dev_priv->counter++;
1534c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
1535c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
15367c1c2871SDave Airlie 	if (master_priv->sarea_priv)
15377c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1538c0e09200SDave Airlie 
1539e1f99ce6SChris Wilson 	if (BEGIN_LP_RING(4) == 0) {
1540585fb111SJesse Barnes 		OUT_RING(MI_STORE_DWORD_INDEX);
15410baf823aSKeith Packard 		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1542c0e09200SDave Airlie 		OUT_RING(dev_priv->counter);
1543585fb111SJesse Barnes 		OUT_RING(MI_USER_INTERRUPT);
1544c0e09200SDave Airlie 		ADVANCE_LP_RING();
1545e1f99ce6SChris Wilson 	}
1546c0e09200SDave Airlie 
1547c0e09200SDave Airlie 	return dev_priv->counter;
1548c0e09200SDave Airlie }
1549c0e09200SDave Airlie 
1550c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1551c0e09200SDave Airlie {
1552c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15537c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1554c0e09200SDave Airlie 	int ret = 0;
15551ec14ad3SChris Wilson 	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1556c0e09200SDave Airlie 
155744d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1558c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
1559c0e09200SDave Airlie 
1560ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
15617c1c2871SDave Airlie 		if (master_priv->sarea_priv)
15627c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1563c0e09200SDave Airlie 		return 0;
1564ed4cb414SEric Anholt 	}
1565c0e09200SDave Airlie 
15667c1c2871SDave Airlie 	if (master_priv->sarea_priv)
15677c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1568c0e09200SDave Airlie 
1569b13c2b96SChris Wilson 	if (ring->irq_get(ring)) {
15701ec14ad3SChris Wilson 		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1571c0e09200SDave Airlie 			    READ_BREADCRUMB(dev_priv) >= irq_nr);
15721ec14ad3SChris Wilson 		ring->irq_put(ring);
15735a9a8d1aSChris Wilson 	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
15745a9a8d1aSChris Wilson 		ret = -EBUSY;
1575c0e09200SDave Airlie 
1576c0e09200SDave Airlie 	if (ret == -EBUSY) {
1577c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1578c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1579c0e09200SDave Airlie 	}
1580c0e09200SDave Airlie 
1581c0e09200SDave Airlie 	return ret;
1582c0e09200SDave Airlie }
1583c0e09200SDave Airlie 
1584c0e09200SDave Airlie /* Needs the lock as it touches the ring.
1585c0e09200SDave Airlie  */
1586c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
1587c0e09200SDave Airlie 			 struct drm_file *file_priv)
1588c0e09200SDave Airlie {
1589c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1590c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
1591c0e09200SDave Airlie 	int result;
1592c0e09200SDave Airlie 
15931ec14ad3SChris Wilson 	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1594c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1595c0e09200SDave Airlie 		return -EINVAL;
1596c0e09200SDave Airlie 	}
1597299eb93cSEric Anholt 
1598299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1599299eb93cSEric Anholt 
1600546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
1601c0e09200SDave Airlie 	result = i915_emit_irq(dev);
1602546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
1603c0e09200SDave Airlie 
1604c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1605c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
1606c0e09200SDave Airlie 		return -EFAULT;
1607c0e09200SDave Airlie 	}
1608c0e09200SDave Airlie 
1609c0e09200SDave Airlie 	return 0;
1610c0e09200SDave Airlie }
1611c0e09200SDave Airlie 
1612c0e09200SDave Airlie /* Doesn't need the hardware lock.
1613c0e09200SDave Airlie  */
1614c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
1615c0e09200SDave Airlie 			 struct drm_file *file_priv)
1616c0e09200SDave Airlie {
1617c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1618c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
1619c0e09200SDave Airlie 
1620c0e09200SDave Airlie 	if (!dev_priv) {
1621c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1622c0e09200SDave Airlie 		return -EINVAL;
1623c0e09200SDave Airlie 	}
1624c0e09200SDave Airlie 
1625c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
1626c0e09200SDave Airlie }
1627c0e09200SDave Airlie 
162842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
162942f52ef8SKeith Packard  * we use as a pipe index
163042f52ef8SKeith Packard  */
1631f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
16320a3e67a4SJesse Barnes {
16330a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1634e9d21d7fSKeith Packard 	unsigned long irqflags;
163571e0ffa5SJesse Barnes 
16365eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
163771e0ffa5SJesse Barnes 		return -EINVAL;
16380a3e67a4SJesse Barnes 
16391ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1640f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
16417c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16427c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
16430a3e67a4SJesse Barnes 	else
16447c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16457c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
16468692d00eSChris Wilson 
16478692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
16488692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
16498692d00eSChris Wilson 		I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
16501ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16518692d00eSChris Wilson 
16520a3e67a4SJesse Barnes 	return 0;
16530a3e67a4SJesse Barnes }
16540a3e67a4SJesse Barnes 
1655f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1656f796cf8fSJesse Barnes {
1657f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1658f796cf8fSJesse Barnes 	unsigned long irqflags;
1659f796cf8fSJesse Barnes 
1660f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1661f796cf8fSJesse Barnes 		return -EINVAL;
1662f796cf8fSJesse Barnes 
1663f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1664f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1665f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1666f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1667f796cf8fSJesse Barnes 
1668f796cf8fSJesse Barnes 	return 0;
1669f796cf8fSJesse Barnes }
1670f796cf8fSJesse Barnes 
1671f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1672b1f14ad0SJesse Barnes {
1673b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1674b1f14ad0SJesse Barnes 	unsigned long irqflags;
1675b1f14ad0SJesse Barnes 
1676b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1677b1f14ad0SJesse Barnes 		return -EINVAL;
1678b1f14ad0SJesse Barnes 
1679b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1680b1f14ad0SJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1681b1f14ad0SJesse Barnes 				    DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1682b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1683b1f14ad0SJesse Barnes 
1684b1f14ad0SJesse Barnes 	return 0;
1685b1f14ad0SJesse Barnes }
1686b1f14ad0SJesse Barnes 
16877e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
16887e231dbeSJesse Barnes {
16897e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16907e231dbeSJesse Barnes 	unsigned long irqflags;
16917e231dbeSJesse Barnes 	u32 dpfl, imr;
16927e231dbeSJesse Barnes 
16937e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
16947e231dbeSJesse Barnes 		return -EINVAL;
16957e231dbeSJesse Barnes 
16967e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
16977e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
16987e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
16997e231dbeSJesse Barnes 	if (pipe == 0) {
17007e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
17017e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
17027e231dbeSJesse Barnes 	} else {
17037e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
17047e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17057e231dbeSJesse Barnes 	}
17067e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
17077e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17087e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17097e231dbeSJesse Barnes 
17107e231dbeSJesse Barnes 	return 0;
17117e231dbeSJesse Barnes }
17127e231dbeSJesse Barnes 
171342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
171442f52ef8SKeith Packard  * we use as a pipe index
171542f52ef8SKeith Packard  */
1716f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
17170a3e67a4SJesse Barnes {
17180a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1719e9d21d7fSKeith Packard 	unsigned long irqflags;
17200a3e67a4SJesse Barnes 
17211ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17228692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17238692d00eSChris Wilson 		I915_WRITE(INSTPM,
17248692d00eSChris Wilson 			   INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
17258692d00eSChris Wilson 
17267c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
17277c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
17287c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17291ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17300a3e67a4SJesse Barnes }
17310a3e67a4SJesse Barnes 
1732f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1733f796cf8fSJesse Barnes {
1734f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1735f796cf8fSJesse Barnes 	unsigned long irqflags;
1736f796cf8fSJesse Barnes 
1737f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1738f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1739f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1740f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1741f796cf8fSJesse Barnes }
1742f796cf8fSJesse Barnes 
1743f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1744b1f14ad0SJesse Barnes {
1745b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1746b1f14ad0SJesse Barnes 	unsigned long irqflags;
1747b1f14ad0SJesse Barnes 
1748b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1749b1f14ad0SJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1750b1f14ad0SJesse Barnes 				     DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1751b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1752b1f14ad0SJesse Barnes }
1753b1f14ad0SJesse Barnes 
17547e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
17557e231dbeSJesse Barnes {
17567e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17577e231dbeSJesse Barnes 	unsigned long irqflags;
17587e231dbeSJesse Barnes 	u32 dpfl, imr;
17597e231dbeSJesse Barnes 
17607e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17617e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
17627e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
17637e231dbeSJesse Barnes 	if (pipe == 0) {
17647e231dbeSJesse Barnes 		dpfl &= ~PIPEA_VBLANK_INT_EN;
17657e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
17667e231dbeSJesse Barnes 	} else {
17677e231dbeSJesse Barnes 		dpfl &= ~PIPEB_VBLANK_INT_EN;
17687e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17697e231dbeSJesse Barnes 	}
17707e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17717e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
17727e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17737e231dbeSJesse Barnes }
17747e231dbeSJesse Barnes 
17757e231dbeSJesse Barnes 
1776c0e09200SDave Airlie /* Set the vblank monitor pipe
1777c0e09200SDave Airlie  */
1778c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1779c0e09200SDave Airlie 			 struct drm_file *file_priv)
1780c0e09200SDave Airlie {
1781c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1782c0e09200SDave Airlie 
1783c0e09200SDave Airlie 	if (!dev_priv) {
1784c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1785c0e09200SDave Airlie 		return -EINVAL;
1786c0e09200SDave Airlie 	}
1787c0e09200SDave Airlie 
1788c0e09200SDave Airlie 	return 0;
1789c0e09200SDave Airlie }
1790c0e09200SDave Airlie 
1791c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1792c0e09200SDave Airlie 			 struct drm_file *file_priv)
1793c0e09200SDave Airlie {
1794c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1795c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
1796c0e09200SDave Airlie 
1797c0e09200SDave Airlie 	if (!dev_priv) {
1798c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1799c0e09200SDave Airlie 		return -EINVAL;
1800c0e09200SDave Airlie 	}
1801c0e09200SDave Airlie 
18020a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1803c0e09200SDave Airlie 
1804c0e09200SDave Airlie 	return 0;
1805c0e09200SDave Airlie }
1806c0e09200SDave Airlie 
1807c0e09200SDave Airlie /**
1808c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
1809c0e09200SDave Airlie  */
1810c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
1811c0e09200SDave Airlie 		     struct drm_file *file_priv)
1812c0e09200SDave Airlie {
1813bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
1814bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
1815bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
1816bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
1817bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
1818bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
1819bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
1820bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
1821bd95e0a4SEric Anholt 	 *
1822bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
1823bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
1824bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
1825bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
18260a3e67a4SJesse Barnes 	 */
1827c0e09200SDave Airlie 	return -EINVAL;
1828c0e09200SDave Airlie }
1829c0e09200SDave Airlie 
1830893eead0SChris Wilson static u32
1831893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1832852835f3SZou Nan hai {
1833893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1834893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1835893eead0SChris Wilson }
1836893eead0SChris Wilson 
1837893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1838893eead0SChris Wilson {
1839893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1840893eead0SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1841893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
1842b2223497SChris Wilson 		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1843893eead0SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1844893eead0SChris Wilson 				  ring->name,
1845b2223497SChris Wilson 				  ring->waiting_seqno,
1846893eead0SChris Wilson 				  ring->get_seqno(ring));
1847893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1848893eead0SChris Wilson 			*err = true;
1849893eead0SChris Wilson 		}
1850893eead0SChris Wilson 		return true;
1851893eead0SChris Wilson 	}
1852893eead0SChris Wilson 	return false;
1853f65d9421SBen Gamari }
1854f65d9421SBen Gamari 
18551ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
18561ec14ad3SChris Wilson {
18571ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
18581ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
18591ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
18601ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
18611ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
18621ec14ad3SChris Wilson 			  ring->name);
18631ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
18641ec14ad3SChris Wilson 		return true;
18651ec14ad3SChris Wilson 	}
18661ec14ad3SChris Wilson 	return false;
18671ec14ad3SChris Wilson }
18681ec14ad3SChris Wilson 
1869f65d9421SBen Gamari /**
1870f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1871f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1872f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1873f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1874f65d9421SBen Gamari  */
1875f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1876f65d9421SBen Gamari {
1877f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1878f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1879097354ebSDaniel Vetter 	uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
1880893eead0SChris Wilson 	bool err = false;
1881893eead0SChris Wilson 
18823e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
18833e0dc6b0SBen Widawsky 		return;
18843e0dc6b0SBen Widawsky 
1885893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
18861ec14ad3SChris Wilson 	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
18871ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
18881ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1889893eead0SChris Wilson 		dev_priv->hangcheck_count = 0;
1890893eead0SChris Wilson 		if (err)
1891893eead0SChris Wilson 			goto repeat;
1892893eead0SChris Wilson 		return;
1893893eead0SChris Wilson 	}
1894f65d9421SBen Gamari 
1895a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen < 4) {
1896cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE);
1897cbb465e7SChris Wilson 		instdone1 = 0;
1898cbb465e7SChris Wilson 	} else {
1899cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE_I965);
1900cbb465e7SChris Wilson 		instdone1 = I915_READ(INSTDONE1);
1901cbb465e7SChris Wilson 	}
1902097354ebSDaniel Vetter 	acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1903097354ebSDaniel Vetter 	acthd_bsd = HAS_BSD(dev) ?
1904097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1905097354ebSDaniel Vetter 	acthd_blt = HAS_BLT(dev) ?
1906097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
1907f65d9421SBen Gamari 
1908cbb465e7SChris Wilson 	if (dev_priv->last_acthd == acthd &&
1909097354ebSDaniel Vetter 	    dev_priv->last_acthd_bsd == acthd_bsd &&
1910097354ebSDaniel Vetter 	    dev_priv->last_acthd_blt == acthd_blt &&
1911cbb465e7SChris Wilson 	    dev_priv->last_instdone == instdone &&
1912cbb465e7SChris Wilson 	    dev_priv->last_instdone1 == instdone1) {
1913cbb465e7SChris Wilson 		if (dev_priv->hangcheck_count++ > 1) {
1914f65d9421SBen Gamari 			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1915653d7bedSDaniel Vetter 			i915_handle_error(dev, true);
19168c80b59bSChris Wilson 
19178c80b59bSChris Wilson 			if (!IS_GEN2(dev)) {
19188c80b59bSChris Wilson 				/* Is the chip hanging on a WAIT_FOR_EVENT?
19198c80b59bSChris Wilson 				 * If so we can simply poke the RB_WAIT bit
19208c80b59bSChris Wilson 				 * and break the hang. This should work on
19218c80b59bSChris Wilson 				 * all but the second generation chipsets.
19228c80b59bSChris Wilson 				 */
19231ec14ad3SChris Wilson 				if (kick_ring(&dev_priv->ring[RCS]))
1924893eead0SChris Wilson 					goto repeat;
19251ec14ad3SChris Wilson 
19261ec14ad3SChris Wilson 				if (HAS_BSD(dev) &&
19271ec14ad3SChris Wilson 				    kick_ring(&dev_priv->ring[VCS]))
19281ec14ad3SChris Wilson 					goto repeat;
19291ec14ad3SChris Wilson 
19301ec14ad3SChris Wilson 				if (HAS_BLT(dev) &&
19311ec14ad3SChris Wilson 				    kick_ring(&dev_priv->ring[BCS]))
19321ec14ad3SChris Wilson 					goto repeat;
19338c80b59bSChris Wilson 			}
19348c80b59bSChris Wilson 
1935f65d9421SBen Gamari 			return;
1936f65d9421SBen Gamari 		}
1937cbb465e7SChris Wilson 	} else {
1938cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1939cbb465e7SChris Wilson 
1940cbb465e7SChris Wilson 		dev_priv->last_acthd = acthd;
1941097354ebSDaniel Vetter 		dev_priv->last_acthd_bsd = acthd_bsd;
1942097354ebSDaniel Vetter 		dev_priv->last_acthd_blt = acthd_blt;
1943cbb465e7SChris Wilson 		dev_priv->last_instdone = instdone;
1944cbb465e7SChris Wilson 		dev_priv->last_instdone1 = instdone1;
1945cbb465e7SChris Wilson 	}
1946f65d9421SBen Gamari 
1947893eead0SChris Wilson repeat:
1948f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1949b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1950b3b079dbSChris Wilson 		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1951f65d9421SBen Gamari }
1952f65d9421SBen Gamari 
1953c0e09200SDave Airlie /* drm_dma.h hooks
1954c0e09200SDave Airlie */
1955f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1956036a4a7dSZhenyu Wang {
1957036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1958036a4a7dSZhenyu Wang 
19594697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
19604697995bSJesse Barnes 
19614697995bSJesse Barnes 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
19624697995bSJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
19639e3c256dSJesse Barnes 	if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
19649e3c256dSJesse Barnes 		INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
19654697995bSJesse Barnes 
1966036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1967bdfcdb63SDaniel Vetter 
1968036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1969036a4a7dSZhenyu Wang 
1970036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1971036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
19723143a2bfSChris Wilson 	POSTING_READ(DEIER);
1973036a4a7dSZhenyu Wang 
1974036a4a7dSZhenyu Wang 	/* and GT */
1975036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1976036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
19773143a2bfSChris Wilson 	POSTING_READ(GTIER);
1978c650156aSZhenyu Wang 
1979c650156aSZhenyu Wang 	/* south display irq */
1980c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1981c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
19823143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1983036a4a7dSZhenyu Wang }
1984036a4a7dSZhenyu Wang 
19857e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
19867e231dbeSJesse Barnes {
19877e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19887e231dbeSJesse Barnes 	int pipe;
19897e231dbeSJesse Barnes 
19907e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
19917e231dbeSJesse Barnes 
19927e231dbeSJesse Barnes 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
19937e231dbeSJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
19947e231dbeSJesse Barnes 
19957e231dbeSJesse Barnes 	/* VLV magic */
19967e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
19977e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
19987e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
19997e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
20007e231dbeSJesse Barnes 
20017e231dbeSJesse Barnes 	if (IS_GEN6(dev) || IS_GEN7(dev)) {
20027e231dbeSJesse Barnes 		/* Workaround stalls observed on Sandy Bridge GPUs by
20037e231dbeSJesse Barnes 		 * making the blitter command streamer generate a
20047e231dbeSJesse Barnes 		 * write to the Hardware Status Page for
20057e231dbeSJesse Barnes 		 * MI_USER_INTERRUPT.  This appears to serialize the
20067e231dbeSJesse Barnes 		 * previous seqno write out before the interrupt
20077e231dbeSJesse Barnes 		 * happens.
20087e231dbeSJesse Barnes 		 */
20097e231dbeSJesse Barnes 		I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
20107e231dbeSJesse Barnes 		I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
20117e231dbeSJesse Barnes 	}
20127e231dbeSJesse Barnes 
20137e231dbeSJesse Barnes 	/* and GT */
20147e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20157e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20167e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
20177e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
20187e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20197e231dbeSJesse Barnes 
20207e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
20217e231dbeSJesse Barnes 
20227e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20237e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20247e231dbeSJesse Barnes 	for_each_pipe(pipe)
20257e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20267e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20277e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20287e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20297e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20307e231dbeSJesse Barnes }
20317e231dbeSJesse Barnes 
20327fe0b973SKeith Packard /*
20337fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
20347fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
20357fe0b973SKeith Packard  *
20367fe0b973SKeith Packard  * This register is the same on all known PCH chips.
20377fe0b973SKeith Packard  */
20387fe0b973SKeith Packard 
20397fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
20407fe0b973SKeith Packard {
20417fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20427fe0b973SKeith Packard 	u32	hotplug;
20437fe0b973SKeith Packard 
20447fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
20457fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
20467fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
20477fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
20487fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
20497fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
20507fe0b973SKeith Packard }
20517fe0b973SKeith Packard 
2052f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2053036a4a7dSZhenyu Wang {
2054036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2055036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2056013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2057013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
20581ec14ad3SChris Wilson 	u32 render_irqs;
20592d7b8366SYuanhan Liu 	u32 hotplug_mask;
2060036a4a7dSZhenyu Wang 
20614697995bSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
20624697995bSJesse Barnes 	if (HAS_BSD(dev))
20634697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
20644697995bSJesse Barnes 	if (HAS_BLT(dev))
20654697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
20664697995bSJesse Barnes 
20674697995bSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
20681ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2069036a4a7dSZhenyu Wang 
2070036a4a7dSZhenyu Wang 	/* should always can generate irq */
2071036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
20721ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
20731ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
20743143a2bfSChris Wilson 	POSTING_READ(DEIER);
2075036a4a7dSZhenyu Wang 
20761ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2077036a4a7dSZhenyu Wang 
2078036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20791ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2080881f47b6SXiang, Haihao 
20811ec14ad3SChris Wilson 	if (IS_GEN6(dev))
20821ec14ad3SChris Wilson 		render_irqs =
20831ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
2084*e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
2085*e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
20861ec14ad3SChris Wilson 	else
20871ec14ad3SChris Wilson 		render_irqs =
208888f23b8fSChris Wilson 			GT_USER_INTERRUPT |
2089c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
20901ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
20911ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
20923143a2bfSChris Wilson 	POSTING_READ(GTIER);
2093036a4a7dSZhenyu Wang 
20942d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
20959035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
20969035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
20979035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
20989035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
20992d7b8366SYuanhan Liu 	} else {
21009035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
21019035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
21029035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
21039035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
21049035a97aSChris Wilson 				SDE_AUX_MASK);
21052d7b8366SYuanhan Liu 	}
21062d7b8366SYuanhan Liu 
21071ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
2108c650156aSZhenyu Wang 
2109c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
21101ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
21111ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
21123143a2bfSChris Wilson 	POSTING_READ(SDEIER);
2113c650156aSZhenyu Wang 
21147fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
21157fe0b973SKeith Packard 
2116f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2117f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2118f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2119f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2120f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2121f97108d1SJesse Barnes 	}
2122f97108d1SJesse Barnes 
2123036a4a7dSZhenyu Wang 	return 0;
2124036a4a7dSZhenyu Wang }
2125036a4a7dSZhenyu Wang 
2126f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2127b1f14ad0SJesse Barnes {
2128b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2129b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2130b1f14ad0SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2131b1f14ad0SJesse Barnes 		DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
2132b1f14ad0SJesse Barnes 		DE_PLANEB_FLIP_DONE_IVB;
2133b1f14ad0SJesse Barnes 	u32 render_irqs;
2134b1f14ad0SJesse Barnes 	u32 hotplug_mask;
2135b1f14ad0SJesse Barnes 
2136b1f14ad0SJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
2137b1f14ad0SJesse Barnes 	if (HAS_BSD(dev))
2138b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
2139b1f14ad0SJesse Barnes 	if (HAS_BLT(dev))
2140b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
2141b1f14ad0SJesse Barnes 
2142b1f14ad0SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2143b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2144b1f14ad0SJesse Barnes 
2145b1f14ad0SJesse Barnes 	/* should always can generate irq */
2146b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2147b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2148b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
2149b1f14ad0SJesse Barnes 		   DE_PIPEB_VBLANK_IVB);
2150b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2151b1f14ad0SJesse Barnes 
2152b1f14ad0SJesse Barnes 	dev_priv->gt_irq_mask = ~0;
2153b1f14ad0SJesse Barnes 
2154b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2155b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2156b1f14ad0SJesse Barnes 
2157*e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2158*e2a1e2f0SBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT;
2159b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2160b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2161b1f14ad0SJesse Barnes 
2162b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2163b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
2164b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
2165b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
2166b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
2167b1f14ad0SJesse Barnes 
2168b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2169b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2170b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
2171b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
2172b1f14ad0SJesse Barnes 
21737fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
21747fe0b973SKeith Packard 
2175b1f14ad0SJesse Barnes 	return 0;
2176b1f14ad0SJesse Barnes }
2177b1f14ad0SJesse Barnes 
21787e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
21797e231dbeSJesse Barnes {
21807e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21817e231dbeSJesse Barnes 	u32 render_irqs;
21827e231dbeSJesse Barnes 	u32 enable_mask;
21837e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
21847e231dbeSJesse Barnes 	u16 msid;
21857e231dbeSJesse Barnes 
21867e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
21877e231dbeSJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
21887e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21897e231dbeSJesse Barnes 
21907e231dbeSJesse Barnes 	dev_priv->irq_mask = ~enable_mask;
21917e231dbeSJesse Barnes 
21927e231dbeSJesse Barnes 
21937e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
21947e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
21957e231dbeSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
21967e231dbeSJesse Barnes 
21977e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
21987e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
21997e231dbeSJesse Barnes 
22007e231dbeSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
22017e231dbeSJesse Barnes 
22027e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
22037e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
22047e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
22057e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
22067e231dbeSJesse Barnes 	msid |= (1<<14);
22077e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
22087e231dbeSJesse Barnes 
22097e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
22107e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
22117e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22127e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
22137e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
22147e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22157e231dbeSJesse Barnes 
22167e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22177e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22187e231dbeSJesse Barnes 
22197e231dbeSJesse Barnes 	render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
22207e231dbeSJesse Barnes 		GT_GEN6_BLT_CS_ERROR_INTERRUPT |
2221*e2a1e2f0SBen Widawsky 		GT_GEN6_BLT_USER_INTERRUPT |
22227e231dbeSJesse Barnes 		GT_GEN6_BSD_USER_INTERRUPT |
22237e231dbeSJesse Barnes 		GT_GEN6_BSD_CS_ERROR_INTERRUPT |
22247e231dbeSJesse Barnes 		GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
22257e231dbeSJesse Barnes 		GT_PIPE_NOTIFY |
22267e231dbeSJesse Barnes 		GT_RENDER_CS_ERROR_INTERRUPT |
22277e231dbeSJesse Barnes 		GT_SYNC_STATUS |
22287e231dbeSJesse Barnes 		GT_USER_INTERRUPT;
22297e231dbeSJesse Barnes 
22307e231dbeSJesse Barnes 	dev_priv->gt_irq_mask = ~render_irqs;
22317e231dbeSJesse Barnes 
22327e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22337e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22347e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0);
22357e231dbeSJesse Barnes 	I915_WRITE(GTIER, render_irqs);
22367e231dbeSJesse Barnes 	POSTING_READ(GTIER);
22377e231dbeSJesse Barnes 
22387e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
22397e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
22407e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
22417e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
22427e231dbeSJesse Barnes #endif
22437e231dbeSJesse Barnes 
22447e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22457e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */
22467e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
22477e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
22487e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
22497e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
22507e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
22517e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
22527e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
22537e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
22547e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
22557e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
22567e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
22577e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
22587e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
22597e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
22607e231dbeSJesse Barnes 	}
22617e231dbeSJesse Barnes #endif
22627e231dbeSJesse Barnes 
22637e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
22647e231dbeSJesse Barnes 
22657e231dbeSJesse Barnes 	return 0;
22667e231dbeSJesse Barnes }
22677e231dbeSJesse Barnes 
2268f71d4af4SJesse Barnes static void i915_driver_irq_preinstall(struct drm_device * dev)
2269c0e09200SDave Airlie {
2270c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22719db4a9c7SJesse Barnes 	int pipe;
2272c0e09200SDave Airlie 
227379e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
227479e53945SJesse Barnes 
2275036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
22768a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2277036a4a7dSZhenyu Wang 
22785ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
22795ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
22805ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
22815ca58282SJesse Barnes 	}
22825ca58282SJesse Barnes 
22830a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
22849db4a9c7SJesse Barnes 	for_each_pipe(pipe)
22859db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
22860a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
2287ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
22883143a2bfSChris Wilson 	POSTING_READ(IER);
2289c0e09200SDave Airlie }
2290c0e09200SDave Airlie 
2291b01f2c3aSJesse Barnes /*
2292b01f2c3aSJesse Barnes  * Must be called after intel_modeset_init or hotplug interrupts won't be
2293b01f2c3aSJesse Barnes  * enabled correctly.
2294b01f2c3aSJesse Barnes  */
2295f71d4af4SJesse Barnes static int i915_driver_irq_postinstall(struct drm_device *dev)
2296c0e09200SDave Airlie {
2297c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22985ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
229963eeaf38SJesse Barnes 	u32 error_mask;
23000a3e67a4SJesse Barnes 
23010a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2302ed4cb414SEric Anholt 
23037c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
23041ec14ad3SChris Wilson 	dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
23058ee1c3dbSMatthew Garrett 
23067c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
23077c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
23087c463586SKeith Packard 
23095ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
2310c496fa1fSAdam Jackson 		/* Enable in IER... */
2311c496fa1fSAdam Jackson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2312c496fa1fSAdam Jackson 		/* and unmask in IMR */
23131ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2314c496fa1fSAdam Jackson 	}
2315c496fa1fSAdam Jackson 
2316c496fa1fSAdam Jackson 	/*
2317c496fa1fSAdam Jackson 	 * Enable some error detection, note the instruction error mask
2318c496fa1fSAdam Jackson 	 * bit is reserved, so we leave it masked.
2319c496fa1fSAdam Jackson 	 */
2320c496fa1fSAdam Jackson 	if (IS_G4X(dev)) {
2321c496fa1fSAdam Jackson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2322c496fa1fSAdam Jackson 			       GM45_ERROR_MEM_PRIV |
2323c496fa1fSAdam Jackson 			       GM45_ERROR_CP_PRIV |
2324c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2325c496fa1fSAdam Jackson 	} else {
2326c496fa1fSAdam Jackson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2327c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2328c496fa1fSAdam Jackson 	}
2329c496fa1fSAdam Jackson 	I915_WRITE(EMR, error_mask);
2330c496fa1fSAdam Jackson 
23311ec14ad3SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2332c496fa1fSAdam Jackson 	I915_WRITE(IER, enable_mask);
23333143a2bfSChris Wilson 	POSTING_READ(IER);
2334c496fa1fSAdam Jackson 
2335c496fa1fSAdam Jackson 	if (I915_HAS_HOTPLUG(dev)) {
23365ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
23375ca58282SJesse Barnes 
2338b01f2c3aSJesse Barnes 		/* Note HDMI and DP share bits */
2339b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2340b01f2c3aSJesse Barnes 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2341b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2342b01f2c3aSJesse Barnes 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2343b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2344b01f2c3aSJesse Barnes 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2345b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2346b01f2c3aSJesse Barnes 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2347b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2348b01f2c3aSJesse Barnes 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
23492d1c9752SAndy Lutomirski 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2350b01f2c3aSJesse Barnes 			hotplug_en |= CRT_HOTPLUG_INT_EN;
23512d1c9752SAndy Lutomirski 
23522d1c9752SAndy Lutomirski 			/* Programming the CRT detection parameters tends
23532d1c9752SAndy Lutomirski 			   to generate a spurious hotplug event about three
23542d1c9752SAndy Lutomirski 			   seconds later.  So just do it once.
23552d1c9752SAndy Lutomirski 			*/
23562d1c9752SAndy Lutomirski 			if (IS_G4X(dev))
23572d1c9752SAndy Lutomirski 				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
23582d1c9752SAndy Lutomirski 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
23592d1c9752SAndy Lutomirski 		}
23602d1c9752SAndy Lutomirski 
2361b01f2c3aSJesse Barnes 		/* Ignore TV since it's buggy */
2362b01f2c3aSJesse Barnes 
23635ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
23645ca58282SJesse Barnes 	}
23655ca58282SJesse Barnes 
23663b617967SChris Wilson 	intel_opregion_enable_asle(dev);
23670a3e67a4SJesse Barnes 
23680a3e67a4SJesse Barnes 	return 0;
2369c0e09200SDave Airlie }
2370c0e09200SDave Airlie 
23717e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
23727e231dbeSJesse Barnes {
23737e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23747e231dbeSJesse Barnes 	int pipe;
23757e231dbeSJesse Barnes 
23767e231dbeSJesse Barnes 	if (!dev_priv)
23777e231dbeSJesse Barnes 		return;
23787e231dbeSJesse Barnes 
23797e231dbeSJesse Barnes 	dev_priv->vblank_pipe = 0;
23807e231dbeSJesse Barnes 
23817e231dbeSJesse Barnes 	for_each_pipe(pipe)
23827e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23837e231dbeSJesse Barnes 
23847e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
23857e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
23867e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
23877e231dbeSJesse Barnes 	for_each_pipe(pipe)
23887e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23907e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
23917e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
23927e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23937e231dbeSJesse Barnes }
23947e231dbeSJesse Barnes 
2395f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2396036a4a7dSZhenyu Wang {
2397036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23984697995bSJesse Barnes 
23994697995bSJesse Barnes 	if (!dev_priv)
24004697995bSJesse Barnes 		return;
24014697995bSJesse Barnes 
24024697995bSJesse Barnes 	dev_priv->vblank_pipe = 0;
24034697995bSJesse Barnes 
2404036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2405036a4a7dSZhenyu Wang 
2406036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2407036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2408036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2409036a4a7dSZhenyu Wang 
2410036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2411036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2412036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2413192aac1fSKeith Packard 
2414192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2415192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2416192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2417036a4a7dSZhenyu Wang }
2418036a4a7dSZhenyu Wang 
2419f71d4af4SJesse Barnes static void i915_driver_irq_uninstall(struct drm_device * dev)
2420c0e09200SDave Airlie {
2421c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24229db4a9c7SJesse Barnes 	int pipe;
2423c0e09200SDave Airlie 
2424c0e09200SDave Airlie 	if (!dev_priv)
2425c0e09200SDave Airlie 		return;
2426c0e09200SDave Airlie 
24270a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
24280a3e67a4SJesse Barnes 
24295ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
24305ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
24315ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
24325ca58282SJesse Barnes 	}
24335ca58282SJesse Barnes 
24340a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
24359db4a9c7SJesse Barnes 	for_each_pipe(pipe)
24369db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
24370a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
2438ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
2439c0e09200SDave Airlie 
24409db4a9c7SJesse Barnes 	for_each_pipe(pipe)
24419db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe),
24429db4a9c7SJesse Barnes 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
24437c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
2444c0e09200SDave Airlie }
2445f71d4af4SJesse Barnes 
2446f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2447f71d4af4SJesse Barnes {
2448f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2449f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
24507e231dbeSJesse Barnes 	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
24517e231dbeSJesse Barnes 	    IS_VALLEYVIEW(dev)) {
2452f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2453f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2454f71d4af4SJesse Barnes 	}
2455f71d4af4SJesse Barnes 
2456c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2457f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2458c3613de9SKeith Packard 	else
2459c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2460f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2461f71d4af4SJesse Barnes 
24627e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
24637e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
24647e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
24657e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
24667e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
24677e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
24687e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
24697e231dbeSJesse Barnes 	} else if (IS_IVYBRIDGE(dev)) {
2470f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2471f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2472f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2473f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2474f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2475f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2476f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2477f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2478f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2479f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2480f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2481f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2482f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2483f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2484f71d4af4SJesse Barnes 	} else {
2485f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2486f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2487f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2488f71d4af4SJesse Barnes 		dev->driver->irq_handler = i915_driver_irq_handler;
2489f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2490f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2491f71d4af4SJesse Barnes 	}
2492f71d4af4SJesse Barnes }
2493