xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision e0a20ad78c06be27fe8afe53750b6eaf25da4ea6)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
827c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91*e0a20ad7SShashank Sharma /* BXT hpd list */
92*e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
93*e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94*e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95*e0a20ad7SShashank Sharma };
96*e0a20ad7SShashank Sharma 
975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
995c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1005c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1015c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1025c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1035c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1045c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1055c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1065c502442SPaulo Zanoni } while (0)
1075c502442SPaulo Zanoni 
108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
109a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1105c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
111a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1125c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1135c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1145c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1155c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
116a9d356a6SPaulo Zanoni } while (0)
117a9d356a6SPaulo Zanoni 
118337ba017SPaulo Zanoni /*
119337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120337ba017SPaulo Zanoni  */
121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
123337ba017SPaulo Zanoni 	if (val) { \
124337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125337ba017SPaulo Zanoni 		     (reg), val); \
126337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
127337ba017SPaulo Zanoni 		POSTING_READ(reg); \
128337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
129337ba017SPaulo Zanoni 		POSTING_READ(reg); \
130337ba017SPaulo Zanoni 	} \
131337ba017SPaulo Zanoni } while (0)
132337ba017SPaulo Zanoni 
13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
13535079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1367d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1377d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13835079899SPaulo Zanoni } while (0)
13935079899SPaulo Zanoni 
14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
14235079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1437d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1447d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
14535079899SPaulo Zanoni } while (0)
14635079899SPaulo Zanoni 
147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148c9a9a268SImre Deak 
149036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15047339cd9SDaniel Vetter void
1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152036a4a7dSZhenyu Wang {
1534bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1544bc9d430SDaniel Vetter 
1559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156c67a470bSPaulo Zanoni 		return;
157c67a470bSPaulo Zanoni 
1581ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1591ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1601ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1613143a2bfSChris Wilson 		POSTING_READ(DEIMR);
162036a4a7dSZhenyu Wang 	}
163036a4a7dSZhenyu Wang }
164036a4a7dSZhenyu Wang 
16547339cd9SDaniel Vetter void
1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167036a4a7dSZhenyu Wang {
1684bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1694bc9d430SDaniel Vetter 
17006ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171c67a470bSPaulo Zanoni 		return;
172c67a470bSPaulo Zanoni 
1731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1741ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
177036a4a7dSZhenyu Wang 	}
178036a4a7dSZhenyu Wang }
179036a4a7dSZhenyu Wang 
18043eaea13SPaulo Zanoni /**
18143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
18243eaea13SPaulo Zanoni  * @dev_priv: driver private
18343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
18443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
18543eaea13SPaulo Zanoni  */
18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18943eaea13SPaulo Zanoni {
19043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19143eaea13SPaulo Zanoni 
19215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
19315a17aaeSDaniel Vetter 
1949df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195c67a470bSPaulo Zanoni 		return;
196c67a470bSPaulo Zanoni 
19743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19843eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19943eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20043eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20143eaea13SPaulo Zanoni }
20243eaea13SPaulo Zanoni 
203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20443eaea13SPaulo Zanoni {
20543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20643eaea13SPaulo Zanoni }
20743eaea13SPaulo Zanoni 
208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20943eaea13SPaulo Zanoni {
21043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21143eaea13SPaulo Zanoni }
21243eaea13SPaulo Zanoni 
213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214b900b949SImre Deak {
215b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216b900b949SImre Deak }
217b900b949SImre Deak 
218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219a72fbc3aSImre Deak {
220a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221a72fbc3aSImre Deak }
222a72fbc3aSImre Deak 
223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224b900b949SImre Deak {
225b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226b900b949SImre Deak }
227b900b949SImre Deak 
228edbfdb45SPaulo Zanoni /**
229edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
230edbfdb45SPaulo Zanoni   * @dev_priv: driver private
231edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
232edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
233edbfdb45SPaulo Zanoni   */
234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
236edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
237edbfdb45SPaulo Zanoni {
238605cd25bSPaulo Zanoni 	uint32_t new_val;
239edbfdb45SPaulo Zanoni 
24015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24115a17aaeSDaniel Vetter 
242edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
243edbfdb45SPaulo Zanoni 
244605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
245f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
246f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
247f52ecbcfSPaulo Zanoni 
248605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
249605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
250a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
252edbfdb45SPaulo Zanoni 	}
253f52ecbcfSPaulo Zanoni }
254edbfdb45SPaulo Zanoni 
255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
256edbfdb45SPaulo Zanoni {
2579939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2589939fba2SImre Deak 		return;
2599939fba2SImre Deak 
260edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
261edbfdb45SPaulo Zanoni }
262edbfdb45SPaulo Zanoni 
2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2649939fba2SImre Deak 				  uint32_t mask)
2659939fba2SImre Deak {
2669939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2679939fba2SImre Deak }
2689939fba2SImre Deak 
269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
270edbfdb45SPaulo Zanoni {
2719939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2729939fba2SImre Deak 		return;
2739939fba2SImre Deak 
2749939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
275edbfdb45SPaulo Zanoni }
276edbfdb45SPaulo Zanoni 
2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2783cc134e3SImre Deak {
2793cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2803cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2813cc134e3SImre Deak 
2823cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2833cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2843cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2853cc134e3SImre Deak 	POSTING_READ(reg);
286096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2873cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2883cc134e3SImre Deak }
2893cc134e3SImre Deak 
290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
291b900b949SImre Deak {
292b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
293b900b949SImre Deak 
294b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
29578e68d36SImre Deak 
296b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2973cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
298d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30078e68d36SImre Deak 				dev_priv->pm_rps_events);
301b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
30278e68d36SImre Deak 
303b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
304b900b949SImre Deak }
305b900b949SImre Deak 
30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30759d02a1fSImre Deak {
30859d02a1fSImre Deak 	/*
309f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311f24eeb19SImre Deak 	 *
312f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
31359d02a1fSImre Deak 	 */
31459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
31559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
31659d02a1fSImre Deak 
31759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31959d02a1fSImre Deak 
32059d02a1fSImre Deak 	return mask;
32159d02a1fSImre Deak }
32259d02a1fSImre Deak 
323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
324b900b949SImre Deak {
325b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
326b900b949SImre Deak 
327d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
328d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
329d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
330d4d70aa5SImre Deak 
331d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
332d4d70aa5SImre Deak 
3339939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3349939fba2SImre Deak 
33559d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3369939fba2SImre Deak 
3379939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339b900b949SImre Deak 				~dev_priv->pm_rps_events);
34058072ccbSImre Deak 
34158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
34258072ccbSImre Deak 
34358072ccbSImre Deak 	synchronize_irq(dev->irq);
344b900b949SImre Deak }
345b900b949SImre Deak 
3460961021aSBen Widawsky /**
347fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
348fee884edSDaniel Vetter  * @dev_priv: driver private
349fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
350fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
351fee884edSDaniel Vetter  */
35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
354fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
355fee884edSDaniel Vetter {
356fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
357fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
358fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
359fee884edSDaniel Vetter 
36015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36115a17aaeSDaniel Vetter 
362fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
363fee884edSDaniel Vetter 
3649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365c67a470bSPaulo Zanoni 		return;
366c67a470bSPaulo Zanoni 
367fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
368fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
369fee884edSDaniel Vetter }
3708664281bSPaulo Zanoni 
371b5ea642aSDaniel Vetter static void
372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3747c463586SKeith Packard {
3759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
376755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3777c463586SKeith Packard 
378b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
379d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
380b79480baSDaniel Vetter 
38104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
38304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
385755e9019SImre Deak 		return;
386755e9019SImre Deak 
387755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38846c06a30SVille Syrjälä 		return;
38946c06a30SVille Syrjälä 
39091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39191d181ddSImre Deak 
3927c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
393755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
39446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3953143a2bfSChris Wilson 	POSTING_READ(reg);
3967c463586SKeith Packard }
3977c463586SKeith Packard 
398b5ea642aSDaniel Vetter static void
399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4017c463586SKeith Packard {
4029db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
403755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4047c463586SKeith Packard 
405b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
406d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
407b79480baSDaniel Vetter 
40804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
41246c06a30SVille Syrjälä 		return;
41346c06a30SVille Syrjälä 
414755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
415755e9019SImre Deak 		return;
416755e9019SImre Deak 
41791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41891d181ddSImre Deak 
419755e9019SImre Deak 	pipestat &= ~enable_mask;
42046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4213143a2bfSChris Wilson 	POSTING_READ(reg);
4227c463586SKeith Packard }
4237c463586SKeith Packard 
42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42510c59c51SImre Deak {
42610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42710c59c51SImre Deak 
42810c59c51SImre Deak 	/*
429724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
430724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43110c59c51SImre Deak 	 */
43210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
43310c59c51SImre Deak 		return 0;
434724a6905SVille Syrjälä 	/*
435724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
437724a6905SVille Syrjälä 	 */
438724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439724a6905SVille Syrjälä 		return 0;
44010c59c51SImre Deak 
44110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
44310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
44410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44810c59c51SImre Deak 
44910c59c51SImre Deak 	return enable_mask;
45010c59c51SImre Deak }
45110c59c51SImre Deak 
452755e9019SImre Deak void
453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454755e9019SImre Deak 		     u32 status_mask)
455755e9019SImre Deak {
456755e9019SImre Deak 	u32 enable_mask;
457755e9019SImre Deak 
45810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46010c59c51SImre Deak 							   status_mask);
46110c59c51SImre Deak 	else
462755e9019SImre Deak 		enable_mask = status_mask << 16;
463755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464755e9019SImre Deak }
465755e9019SImre Deak 
466755e9019SImre Deak void
467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468755e9019SImre Deak 		      u32 status_mask)
469755e9019SImre Deak {
470755e9019SImre Deak 	u32 enable_mask;
471755e9019SImre Deak 
47210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
47310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
47410c59c51SImre Deak 							   status_mask);
47510c59c51SImre Deak 	else
476755e9019SImre Deak 		enable_mask = status_mask << 16;
477755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478755e9019SImre Deak }
479755e9019SImre Deak 
480c0e09200SDave Airlie /**
481f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
48201c66889SZhao Yakui  */
483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48401c66889SZhao Yakui {
4852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4861ec14ad3SChris Wilson 
487f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488f49e38ddSJani Nikula 		return;
489f49e38ddSJani Nikula 
49013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49101c66889SZhao Yakui 
492755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4943b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
495755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4961ec14ad3SChris Wilson 
49713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49801c66889SZhao Yakui }
49901c66889SZhao Yakui 
500f75f3746SVille Syrjälä /*
501f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
502f75f3746SVille Syrjälä  * around the vertical blanking period.
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
505f75f3746SVille Syrjälä  *  vblank_start >= 3
506f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
507f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
508f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
509f75f3746SVille Syrjälä  *
510f75f3746SVille Syrjälä  *           start of vblank:
511f75f3746SVille Syrjälä  *           latch double buffered registers
512f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
513f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
514f75f3746SVille Syrjälä  *           |
515f75f3746SVille Syrjälä  *           |          frame start:
516f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
517f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
518f75f3746SVille Syrjälä  *           |          |
519f75f3746SVille Syrjälä  *           |          |  start of vsync:
520f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
521f75f3746SVille Syrjälä  *           |          |  |
522f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
523f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
524f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
525f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
526f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529f75f3746SVille Syrjälä  *       |          |                                         |
530f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
531f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
532f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
533f75f3746SVille Syrjälä  *
534f75f3746SVille Syrjälä  * x  = horizontal active
535f75f3746SVille Syrjälä  * _  = horizontal blanking
536f75f3746SVille Syrjälä  * hs = horizontal sync
537f75f3746SVille Syrjälä  * va = vertical active
538f75f3746SVille Syrjälä  * vb = vertical blanking
539f75f3746SVille Syrjälä  * vs = vertical sync
540f75f3746SVille Syrjälä  * vbs = vblank_start (number)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * Summary:
543f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
544f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
545f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
546f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
547f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
548f75f3746SVille Syrjälä  */
549f75f3746SVille Syrjälä 
5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5514cdb83ecSVille Syrjälä {
5524cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5534cdb83ecSVille Syrjälä 	return 0;
5544cdb83ecSVille Syrjälä }
5554cdb83ecSVille Syrjälä 
55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55742f52ef8SKeith Packard  * we use as a pipe index
55842f52ef8SKeith Packard  */
559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5600a3e67a4SJesse Barnes {
5612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5620a3e67a4SJesse Barnes 	unsigned long high_frame;
5630a3e67a4SJesse Barnes 	unsigned long low_frame;
5640b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
566391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567391f75e2SVille Syrjälä 	const struct drm_display_mode *mode =
5686e3c9717SAnder Conselvan de Oliveira 		&intel_crtc->config->base.adjusted_mode;
569391f75e2SVille Syrjälä 
5700b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5710b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5720b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5730b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5740b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
575391f75e2SVille Syrjälä 
5760b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5770b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5780b2a8e09SVille Syrjälä 
5790b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5800b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5810b2a8e09SVille Syrjälä 
5829db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5839db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5845eddb70bSChris Wilson 
5850a3e67a4SJesse Barnes 	/*
5860a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5870a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5880a3e67a4SJesse Barnes 	 * register.
5890a3e67a4SJesse Barnes 	 */
5900a3e67a4SJesse Barnes 	do {
5915eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
592391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5935eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5940a3e67a4SJesse Barnes 	} while (high1 != high2);
5950a3e67a4SJesse Barnes 
5965eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
597391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5985eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
599391f75e2SVille Syrjälä 
600391f75e2SVille Syrjälä 	/*
601391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
602391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
603391f75e2SVille Syrjälä 	 * counter against vblank start.
604391f75e2SVille Syrjälä 	 */
605edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6060a3e67a4SJesse Barnes }
6070a3e67a4SJesse Barnes 
608f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6099880b7a5SJesse Barnes {
6102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6119db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6129880b7a5SJesse Barnes 
6139880b7a5SJesse Barnes 	return I915_READ(reg);
6149880b7a5SJesse Barnes }
6159880b7a5SJesse Barnes 
616ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
617ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
618ad3543edSMario Kleiner 
619a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620a225f079SVille Syrjälä {
621a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
622a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
6236e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
624a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
62580715b2fSVille Syrjälä 	int position, vtotal;
626a225f079SVille Syrjälä 
62780715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
628a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629a225f079SVille Syrjälä 		vtotal /= 2;
630a225f079SVille Syrjälä 
631a225f079SVille Syrjälä 	if (IS_GEN2(dev))
632a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633a225f079SVille Syrjälä 	else
634a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635a225f079SVille Syrjälä 
636a225f079SVille Syrjälä 	/*
63780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
63880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
639a225f079SVille Syrjälä 	 */
64080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
641a225f079SVille Syrjälä }
642a225f079SVille Syrjälä 
643f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
644abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
645abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6460af7e4dfSMario Kleiner {
647c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
648c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6506e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
6513aa18df8SVille Syrjälä 	int position;
65278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6530af7e4dfSMario Kleiner 	bool in_vbl = true;
6540af7e4dfSMario Kleiner 	int ret = 0;
655ad3543edSMario Kleiner 	unsigned long irqflags;
6560af7e4dfSMario Kleiner 
657c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6580af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6599db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6600af7e4dfSMario Kleiner 		return 0;
6610af7e4dfSMario Kleiner 	}
6620af7e4dfSMario Kleiner 
663c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
66478e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
665c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
666c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
667c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6680af7e4dfSMario Kleiner 
669d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
671d31faf65SVille Syrjälä 		vbl_end /= 2;
672d31faf65SVille Syrjälä 		vtotal /= 2;
673d31faf65SVille Syrjälä 	}
674d31faf65SVille Syrjälä 
675c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676c2baf4b7SVille Syrjälä 
677ad3543edSMario Kleiner 	/*
678ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
679ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
680ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
681ad3543edSMario Kleiner 	 */
682ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
683ad3543edSMario Kleiner 
684ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685ad3543edSMario Kleiner 
686ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
687ad3543edSMario Kleiner 	if (stime)
688ad3543edSMario Kleiner 		*stime = ktime_get();
689ad3543edSMario Kleiner 
6907c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6910af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6920af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6930af7e4dfSMario Kleiner 		 */
694a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6950af7e4dfSMario Kleiner 	} else {
6960af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6970af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6980af7e4dfSMario Kleiner 		 * scanout position.
6990af7e4dfSMario Kleiner 		 */
700ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7010af7e4dfSMario Kleiner 
7023aa18df8SVille Syrjälä 		/* convert to pixel counts */
7033aa18df8SVille Syrjälä 		vbl_start *= htotal;
7043aa18df8SVille Syrjälä 		vbl_end *= htotal;
7053aa18df8SVille Syrjälä 		vtotal *= htotal;
70678e8fc6bSVille Syrjälä 
70778e8fc6bSVille Syrjälä 		/*
7087e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7097e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7107e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7117e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7127e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7137e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7147e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7157e78f1cbSVille Syrjälä 		 */
7167e78f1cbSVille Syrjälä 		if (position >= vtotal)
7177e78f1cbSVille Syrjälä 			position = vtotal - 1;
7187e78f1cbSVille Syrjälä 
7197e78f1cbSVille Syrjälä 		/*
72078e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72178e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72278e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
72378e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
72478e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
72578e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
72678e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
72778e8fc6bSVille Syrjälä 		 */
72878e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7293aa18df8SVille Syrjälä 	}
7303aa18df8SVille Syrjälä 
731ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
732ad3543edSMario Kleiner 	if (etime)
733ad3543edSMario Kleiner 		*etime = ktime_get();
734ad3543edSMario Kleiner 
735ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736ad3543edSMario Kleiner 
737ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738ad3543edSMario Kleiner 
7393aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7403aa18df8SVille Syrjälä 
7413aa18df8SVille Syrjälä 	/*
7423aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7433aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7443aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7453aa18df8SVille Syrjälä 	 * up since vbl_end.
7463aa18df8SVille Syrjälä 	 */
7473aa18df8SVille Syrjälä 	if (position >= vbl_start)
7483aa18df8SVille Syrjälä 		position -= vbl_end;
7493aa18df8SVille Syrjälä 	else
7503aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7513aa18df8SVille Syrjälä 
7527c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7533aa18df8SVille Syrjälä 		*vpos = position;
7543aa18df8SVille Syrjälä 		*hpos = 0;
7553aa18df8SVille Syrjälä 	} else {
7560af7e4dfSMario Kleiner 		*vpos = position / htotal;
7570af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7580af7e4dfSMario Kleiner 	}
7590af7e4dfSMario Kleiner 
7600af7e4dfSMario Kleiner 	/* In vblank? */
7610af7e4dfSMario Kleiner 	if (in_vbl)
7623d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7630af7e4dfSMario Kleiner 
7640af7e4dfSMario Kleiner 	return ret;
7650af7e4dfSMario Kleiner }
7660af7e4dfSMario Kleiner 
767a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
768a225f079SVille Syrjälä {
769a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770a225f079SVille Syrjälä 	unsigned long irqflags;
771a225f079SVille Syrjälä 	int position;
772a225f079SVille Syrjälä 
773a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
775a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776a225f079SVille Syrjälä 
777a225f079SVille Syrjälä 	return position;
778a225f079SVille Syrjälä }
779a225f079SVille Syrjälä 
780f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7810af7e4dfSMario Kleiner 			      int *max_error,
7820af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7830af7e4dfSMario Kleiner 			      unsigned flags)
7840af7e4dfSMario Kleiner {
7854041b853SChris Wilson 	struct drm_crtc *crtc;
7860af7e4dfSMario Kleiner 
7877eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7884041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7890af7e4dfSMario Kleiner 		return -EINVAL;
7900af7e4dfSMario Kleiner 	}
7910af7e4dfSMario Kleiner 
7920af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7934041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7944041b853SChris Wilson 	if (crtc == NULL) {
7954041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7964041b853SChris Wilson 		return -EINVAL;
7974041b853SChris Wilson 	}
7984041b853SChris Wilson 
79983d65738SMatt Roper 	if (!crtc->state->enable) {
8004041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8014041b853SChris Wilson 		return -EBUSY;
8024041b853SChris Wilson 	}
8030af7e4dfSMario Kleiner 
8040af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8054041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8064041b853SChris Wilson 						     vblank_time, flags,
8077da903efSVille Syrjälä 						     crtc,
8086e3c9717SAnder Conselvan de Oliveira 						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
8090af7e4dfSMario Kleiner }
8100af7e4dfSMario Kleiner 
81167c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
81267c347ffSJani Nikula 				struct drm_connector *connector)
813321a1b30SEgbert Eich {
814321a1b30SEgbert Eich 	enum drm_connector_status old_status;
815321a1b30SEgbert Eich 
816321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817321a1b30SEgbert Eich 	old_status = connector->status;
818321a1b30SEgbert Eich 
819321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
82067c347ffSJani Nikula 	if (old_status == connector->status)
82167c347ffSJani Nikula 		return false;
82267c347ffSJani Nikula 
82367c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
824321a1b30SEgbert Eich 		      connector->base.id,
825c23cc417SJani Nikula 		      connector->name,
82667c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
82767c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
82867c347ffSJani Nikula 
82967c347ffSJani Nikula 	return true;
830321a1b30SEgbert Eich }
831321a1b30SEgbert Eich 
83213cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
83313cf5504SDave Airlie {
83413cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
83513cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
83613cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
83713cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
838b2c5c181SDaniel Vetter 	int i;
83913cf5504SDave Airlie 	u32 old_bits = 0;
84013cf5504SDave Airlie 
8414cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
84213cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
84313cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
84413cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
84513cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8464cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
84713cf5504SDave Airlie 
84813cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
84913cf5504SDave Airlie 		bool valid = false;
85013cf5504SDave Airlie 		bool long_hpd = false;
85113cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
85213cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
85313cf5504SDave Airlie 			continue;
85413cf5504SDave Airlie 
85513cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
85613cf5504SDave Airlie 			valid = true;
85713cf5504SDave Airlie 			long_hpd = true;
85813cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
85913cf5504SDave Airlie 			valid = true;
86013cf5504SDave Airlie 
86113cf5504SDave Airlie 		if (valid) {
862b2c5c181SDaniel Vetter 			enum irqreturn ret;
863b2c5c181SDaniel Vetter 
86413cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
865b2c5c181SDaniel Vetter 			if (ret == IRQ_NONE) {
866b2c5c181SDaniel Vetter 				/* fall back to old school hpd */
86713cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
86813cf5504SDave Airlie 			}
86913cf5504SDave Airlie 		}
87013cf5504SDave Airlie 	}
87113cf5504SDave Airlie 
87213cf5504SDave Airlie 	if (old_bits) {
8734cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
87413cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8754cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
87613cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
87713cf5504SDave Airlie 	}
87813cf5504SDave Airlie }
87913cf5504SDave Airlie 
8805ca58282SJesse Barnes /*
8815ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8825ca58282SJesse Barnes  */
883ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884ac4c16c5SEgbert Eich 
8855ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8865ca58282SJesse Barnes {
8872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
8882d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
8895ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
890c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
891cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
892cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
893cd569aedSEgbert Eich 	struct drm_connector *connector;
894cd569aedSEgbert Eich 	bool hpd_disabled = false;
895321a1b30SEgbert Eich 	bool changed = false;
896142e2398SEgbert Eich 	u32 hpd_event_bits;
8975ca58282SJesse Barnes 
898a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
899e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
900e67189abSJesse Barnes 
9014cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
902142e2398SEgbert Eich 
903142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
904142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
905cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
906cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
90736cd7444SDave Airlie 		if (!intel_connector->encoder)
90836cd7444SDave Airlie 			continue;
909cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
910cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
911cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
912cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
913cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
914cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
915c23cc417SJani Nikula 				connector->name);
916cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
917cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
918cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
919cd569aedSEgbert Eich 			hpd_disabled = true;
920cd569aedSEgbert Eich 		}
921142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
923c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
924142e2398SEgbert Eich 		}
925cd569aedSEgbert Eich 	}
926cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
927cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
928cd569aedSEgbert Eich 	  * some connectors */
929ac4c16c5SEgbert Eich 	if (hpd_disabled) {
930cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9316323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9326323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
933ac4c16c5SEgbert Eich 	}
934cd569aedSEgbert Eich 
9354cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
936cd569aedSEgbert Eich 
937321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
938321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
93936cd7444SDave Airlie 		if (!intel_connector->encoder)
94036cd7444SDave Airlie 			continue;
941321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
942321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
944cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
945321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
946321a1b30SEgbert Eich 				changed = true;
947321a1b30SEgbert Eich 		}
948321a1b30SEgbert Eich 	}
94940ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
95040ee3381SKeith Packard 
951321a1b30SEgbert Eich 	if (changed)
952321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9535ca58282SJesse Barnes }
9545ca58282SJesse Barnes 
955d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
956f97108d1SJesse Barnes {
9572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
958b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9599270388eSDaniel Vetter 	u8 new_delay;
9609270388eSDaniel Vetter 
961d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
962f97108d1SJesse Barnes 
96373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
96473edd18fSDaniel Vetter 
96520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9669270388eSDaniel Vetter 
9677648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
968b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
969b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
970f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
971f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
972f97108d1SJesse Barnes 
973f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
974b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
97720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
97820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
979b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
984f97108d1SJesse Barnes 	}
985f97108d1SJesse Barnes 
9867648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
98720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
988f97108d1SJesse Barnes 
989d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9909270388eSDaniel Vetter 
991f97108d1SJesse Barnes 	return;
992f97108d1SJesse Barnes }
993f97108d1SJesse Barnes 
99474cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
995549f7365SChris Wilson {
99693b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
997475553deSChris Wilson 		return;
998475553deSChris Wilson 
999bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
10009862e600SChris Wilson 
1001549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1002549f7365SChris Wilson }
1003549f7365SChris Wilson 
100443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100631685c25SDeepak S {
100743cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
100943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
101031685c25SDeepak S }
101131685c25SDeepak S 
101243cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
101343cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101443cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101543cf3bf0SChris Wilson 			 int threshold)
101631685c25SDeepak S {
101743cf3bf0SChris Wilson 	u64 time, c0;
101831685c25SDeepak S 
101943cf3bf0SChris Wilson 	if (old->cz_clock == 0)
102043cf3bf0SChris Wilson 		return false;
102131685c25SDeepak S 
102243cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
102343cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
102431685c25SDeepak S 
102543cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
102643cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
102743cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
102843cf3bf0SChris Wilson 	 */
102943cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103043cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
103143cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
103231685c25SDeepak S 
103343cf3bf0SChris Wilson 	return c0 >= time;
103431685c25SDeepak S }
103531685c25SDeepak S 
103643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
103743cf3bf0SChris Wilson {
103843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
103943cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104043cf3bf0SChris Wilson }
104143cf3bf0SChris Wilson 
104243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
104343cf3bf0SChris Wilson {
104443cf3bf0SChris Wilson 	struct intel_rps_ei now;
104543cf3bf0SChris Wilson 	u32 events = 0;
104643cf3bf0SChris Wilson 
10476f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
104843cf3bf0SChris Wilson 		return 0;
104943cf3bf0SChris Wilson 
105043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105143cf3bf0SChris Wilson 	if (now.cz_clock == 0)
105243cf3bf0SChris Wilson 		return 0;
105331685c25SDeepak S 
105443cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
105543cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
105643cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10578fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
105843cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
105943cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106031685c25SDeepak S 	}
106131685c25SDeepak S 
106243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
106343cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
106443cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10658fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
106643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
106743cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
106843cf3bf0SChris Wilson 	}
106943cf3bf0SChris Wilson 
107043cf3bf0SChris Wilson 	return events;
107131685c25SDeepak S }
107231685c25SDeepak S 
10734912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10743b8d8d91SJesse Barnes {
10752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10762d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1077edbfdb45SPaulo Zanoni 	u32 pm_iir;
1078dd75fdc8SChris Wilson 	int new_delay, adj;
10793b8d8d91SJesse Barnes 
108059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1081d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1082d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1083d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1084d4d70aa5SImre Deak 		return;
1085d4d70aa5SImre Deak 	}
1086c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1087c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1088a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
109059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10914912d041SBen Widawsky 
109260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1093a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
109460611c13SPaulo Zanoni 
1095a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
10963b8d8d91SJesse Barnes 		return;
10973b8d8d91SJesse Barnes 
10984fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10997b9e0ae6SChris Wilson 
110043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
110143cf3bf0SChris Wilson 
1102dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1103edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11047425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1105dd75fdc8SChris Wilson 		if (adj > 0)
1106dd75fdc8SChris Wilson 			adj *= 2;
1107edcf284bSChris Wilson 		else /* CHV needs even encode values */
1108edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11097425034aSVille Syrjälä 		/*
11107425034aSVille Syrjälä 		 * For better performance, jump directly
11117425034aSVille Syrjälä 		 * to RPe if we're below it.
11127425034aSVille Syrjälä 		 */
1113edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1114b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1115edcf284bSChris Wilson 			adj = 0;
1116edcf284bSChris Wilson 		}
1117dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1118b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1119b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1120dd75fdc8SChris Wilson 		else
1121b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1122dd75fdc8SChris Wilson 		adj = 0;
1123dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1124dd75fdc8SChris Wilson 		if (adj < 0)
1125dd75fdc8SChris Wilson 			adj *= 2;
1126edcf284bSChris Wilson 		else /* CHV needs even encode values */
1127edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1128dd75fdc8SChris Wilson 	} else { /* unknown event */
1129edcf284bSChris Wilson 		adj = 0;
1130dd75fdc8SChris Wilson 	}
11313b8d8d91SJesse Barnes 
1132edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1133edcf284bSChris Wilson 
113479249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
113579249636SBen Widawsky 	 * interrupt
113679249636SBen Widawsky 	 */
1137edcf284bSChris Wilson 	new_delay += adj;
11381272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1139b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1140b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
114127544369SDeepak S 
1142ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11433b8d8d91SJesse Barnes 
11444fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11453b8d8d91SJesse Barnes }
11463b8d8d91SJesse Barnes 
1147e3689190SBen Widawsky 
1148e3689190SBen Widawsky /**
1149e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1150e3689190SBen Widawsky  * occurred.
1151e3689190SBen Widawsky  * @work: workqueue struct
1152e3689190SBen Widawsky  *
1153e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1154e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1155e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1156e3689190SBen Widawsky  */
1157e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1158e3689190SBen Widawsky {
11592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11602d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1161e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
116235a85ac6SBen Widawsky 	char *parity_event[6];
1163e3689190SBen Widawsky 	uint32_t misccpctl;
116435a85ac6SBen Widawsky 	uint8_t slice = 0;
1165e3689190SBen Widawsky 
1166e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1167e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1168e3689190SBen Widawsky 	 * any time we access those registers.
1169e3689190SBen Widawsky 	 */
1170e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1171e3689190SBen Widawsky 
117235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
117335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
117435a85ac6SBen Widawsky 		goto out;
117535a85ac6SBen Widawsky 
1176e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1177e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1178e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1179e3689190SBen Widawsky 
118035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
118135a85ac6SBen Widawsky 		u32 reg;
118235a85ac6SBen Widawsky 
118335a85ac6SBen Widawsky 		slice--;
118435a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
118535a85ac6SBen Widawsky 			break;
118635a85ac6SBen Widawsky 
118735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
118835a85ac6SBen Widawsky 
118935a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
119035a85ac6SBen Widawsky 
119135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1192e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1193e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1194e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1195e3689190SBen Widawsky 
119635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
119735a85ac6SBen Widawsky 		POSTING_READ(reg);
1198e3689190SBen Widawsky 
1199cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1200e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1201e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1202e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
120335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
120435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1205e3689190SBen Widawsky 
12065bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1207e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1208e3689190SBen Widawsky 
120935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
121035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1211e3689190SBen Widawsky 
121235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1213e3689190SBen Widawsky 		kfree(parity_event[3]);
1214e3689190SBen Widawsky 		kfree(parity_event[2]);
1215e3689190SBen Widawsky 		kfree(parity_event[1]);
1216e3689190SBen Widawsky 	}
1217e3689190SBen Widawsky 
121835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
121935a85ac6SBen Widawsky 
122035a85ac6SBen Widawsky out:
122135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12224cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1223480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12244cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
122535a85ac6SBen Widawsky 
122635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
122735a85ac6SBen Widawsky }
122835a85ac6SBen Widawsky 
122935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1230e3689190SBen Widawsky {
12312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1232e3689190SBen Widawsky 
1233040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1234e3689190SBen Widawsky 		return;
1235e3689190SBen Widawsky 
1236d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1237480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1238d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1239e3689190SBen Widawsky 
124035a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
124135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
124235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
124335a85ac6SBen Widawsky 
124435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
124535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
124635a85ac6SBen Widawsky 
1247a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1248e3689190SBen Widawsky }
1249e3689190SBen Widawsky 
1250f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1251f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1252f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1253f1af8fc1SPaulo Zanoni {
1254f1af8fc1SPaulo Zanoni 	if (gt_iir &
1255f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
125674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1257f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
125874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1259f1af8fc1SPaulo Zanoni }
1260f1af8fc1SPaulo Zanoni 
1261e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1262e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1263e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1264e7b4c6b1SDaniel Vetter {
1265e7b4c6b1SDaniel Vetter 
1266cc609d5dSBen Widawsky 	if (gt_iir &
1267cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
126874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1269cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
127074cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1271cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
127274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1273e7b4c6b1SDaniel Vetter 
1274cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1275cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1276aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1277aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1278e3689190SBen Widawsky 
127935a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
128035a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1281e7b4c6b1SDaniel Vetter }
1282e7b4c6b1SDaniel Vetter 
128374cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1284abd58f01SBen Widawsky 				       u32 master_ctl)
1285abd58f01SBen Widawsky {
1286abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1287abd58f01SBen Widawsky 
1288abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
128974cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1290abd58f01SBen Widawsky 		if (tmp) {
1291cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1292abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1293e981e7b1SThomas Daniel 
129474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
129574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
129674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
129774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1298e981e7b1SThomas Daniel 
129974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
130074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
130174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
130274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1303abd58f01SBen Widawsky 		} else
1304abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1305abd58f01SBen Widawsky 	}
1306abd58f01SBen Widawsky 
130785f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
130874cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1309abd58f01SBen Widawsky 		if (tmp) {
1310cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1311abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1312e981e7b1SThomas Daniel 
131374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
131474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
131574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
131674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1317e981e7b1SThomas Daniel 
131874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
131974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
132074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
132174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1322abd58f01SBen Widawsky 		} else
1323abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1324abd58f01SBen Widawsky 	}
1325abd58f01SBen Widawsky 
132674cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
132774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
132874cdb337SChris Wilson 		if (tmp) {
132974cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
133074cdb337SChris Wilson 			ret = IRQ_HANDLED;
133174cdb337SChris Wilson 
133274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
133374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
133474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
133574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
133674cdb337SChris Wilson 		} else
133774cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
133874cdb337SChris Wilson 	}
133974cdb337SChris Wilson 
13400961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
134174cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
13420961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1343cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13440961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
134538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1346c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13470961021aSBen Widawsky 		} else
13480961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13490961021aSBen Widawsky 	}
13500961021aSBen Widawsky 
1351abd58f01SBen Widawsky 	return ret;
1352abd58f01SBen Widawsky }
1353abd58f01SBen Widawsky 
1354b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1355b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1356b543fb04SEgbert Eich 
135707c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
135813cf5504SDave Airlie {
135913cf5504SDave Airlie 	switch (port) {
136013cf5504SDave Airlie 	case PORT_A:
136113cf5504SDave Airlie 	case PORT_E:
136213cf5504SDave Airlie 	default:
136313cf5504SDave Airlie 		return -1;
136413cf5504SDave Airlie 	case PORT_B:
136513cf5504SDave Airlie 		return 0;
136613cf5504SDave Airlie 	case PORT_C:
136713cf5504SDave Airlie 		return 8;
136813cf5504SDave Airlie 	case PORT_D:
136913cf5504SDave Airlie 		return 16;
137013cf5504SDave Airlie 	}
137113cf5504SDave Airlie }
137213cf5504SDave Airlie 
137307c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
137413cf5504SDave Airlie {
137513cf5504SDave Airlie 	switch (port) {
137613cf5504SDave Airlie 	case PORT_A:
137713cf5504SDave Airlie 	case PORT_E:
137813cf5504SDave Airlie 	default:
137913cf5504SDave Airlie 		return -1;
138013cf5504SDave Airlie 	case PORT_B:
138113cf5504SDave Airlie 		return 17;
138213cf5504SDave Airlie 	case PORT_C:
138313cf5504SDave Airlie 		return 19;
138413cf5504SDave Airlie 	case PORT_D:
138513cf5504SDave Airlie 		return 21;
138613cf5504SDave Airlie 	}
138713cf5504SDave Airlie }
138813cf5504SDave Airlie 
138913cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
139013cf5504SDave Airlie {
139113cf5504SDave Airlie 	switch (pin) {
139213cf5504SDave Airlie 	case HPD_PORT_B:
139313cf5504SDave Airlie 		return PORT_B;
139413cf5504SDave Airlie 	case HPD_PORT_C:
139513cf5504SDave Airlie 		return PORT_C;
139613cf5504SDave Airlie 	case HPD_PORT_D:
139713cf5504SDave Airlie 		return PORT_D;
139813cf5504SDave Airlie 	default:
139913cf5504SDave Airlie 		return PORT_A; /* no hpd */
140013cf5504SDave Airlie 	}
140113cf5504SDave Airlie }
140213cf5504SDave Airlie 
140310a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1404b543fb04SEgbert Eich 					 u32 hotplug_trigger,
140513cf5504SDave Airlie 					 u32 dig_hotplug_reg,
14067c7e10dbSVille Syrjälä 					 const u32 hpd[HPD_NUM_PINS])
1407b543fb04SEgbert Eich {
14082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1409b543fb04SEgbert Eich 	int i;
141013cf5504SDave Airlie 	enum port port;
141110a504deSDaniel Vetter 	bool storm_detected = false;
141213cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
141313cf5504SDave Airlie 	u32 dig_shift;
141413cf5504SDave Airlie 	u32 dig_port_mask = 0;
1415b543fb04SEgbert Eich 
141691d131d2SDaniel Vetter 	if (!hotplug_trigger)
141791d131d2SDaniel Vetter 		return;
141891d131d2SDaniel Vetter 
141913cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
142013cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1421cc9bd499SImre Deak 
1422b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1423b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
142413cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
142513cf5504SDave Airlie 			continue;
1426821450c6SEgbert Eich 
142713cf5504SDave Airlie 		port = get_port_from_pin(i);
142813cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
142913cf5504SDave Airlie 			bool long_hpd;
143013cf5504SDave Airlie 
143107c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
143207c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
143313cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
143407c338ceSJani Nikula 			} else {
143507c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
143607c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
143713cf5504SDave Airlie 			}
143813cf5504SDave Airlie 
143926fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
144026fbb774SVille Syrjälä 					 port_name(port),
144126fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
144213cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
144313cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
144413cf5504SDave Airlie 			if (long_hpd) {
144513cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
144613cf5504SDave Airlie 				dig_port_mask |= hpd[i];
144713cf5504SDave Airlie 			} else {
144813cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
144913cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
145013cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
145113cf5504SDave Airlie 			}
145213cf5504SDave Airlie 			queue_dig = true;
145313cf5504SDave Airlie 		}
145413cf5504SDave Airlie 	}
145513cf5504SDave Airlie 
145613cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
14573ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14583ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14593ff04a16SDaniel Vetter 			/*
14603ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14613ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14623ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14633ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14643ff04a16SDaniel Vetter 			 */
14653ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1466cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1467cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1468b8f102e8SEgbert Eich 
14693ff04a16SDaniel Vetter 			continue;
14703ff04a16SDaniel Vetter 		}
14713ff04a16SDaniel Vetter 
1472b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1473b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1474b543fb04SEgbert Eich 			continue;
1475b543fb04SEgbert Eich 
147613cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1477bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
147813cf5504SDave Airlie 			queue_hp = true;
147913cf5504SDave Airlie 		}
148013cf5504SDave Airlie 
1481b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1482b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1483b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1484b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1485b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1486b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1487b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1488b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1489142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1490b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
149110a504deSDaniel Vetter 			storm_detected = true;
1492b543fb04SEgbert Eich 		} else {
1493b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1494b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1495b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1496b543fb04SEgbert Eich 		}
1497b543fb04SEgbert Eich 	}
1498b543fb04SEgbert Eich 
149910a504deSDaniel Vetter 	if (storm_detected)
150010a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1501b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15025876fa0dSDaniel Vetter 
1503645416f5SDaniel Vetter 	/*
1504645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1505645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1506645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1507645416f5SDaniel Vetter 	 * deadlock.
1508645416f5SDaniel Vetter 	 */
150913cf5504SDave Airlie 	if (queue_dig)
15100e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
151113cf5504SDave Airlie 	if (queue_hp)
1512645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1513b543fb04SEgbert Eich }
1514b543fb04SEgbert Eich 
1515515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1516515ac2bbSDaniel Vetter {
15172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
151828c70f16SDaniel Vetter 
151928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1520515ac2bbSDaniel Vetter }
1521515ac2bbSDaniel Vetter 
1522ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1523ce99c256SDaniel Vetter {
15242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15259ee32feaSDaniel Vetter 
15269ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1527ce99c256SDaniel Vetter }
1528ce99c256SDaniel Vetter 
15298bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1530277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1531eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1532eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15338bc5e955SDaniel Vetter 					 uint32_t crc4)
15348bf1e9f1SShuang He {
15358bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15368bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15378bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1538ac2300d4SDamien Lespiau 	int head, tail;
1539b2c88f5bSDamien Lespiau 
1540d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1541d538bbdfSDamien Lespiau 
15420c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1543d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
154434273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15450c912c79SDamien Lespiau 		return;
15460c912c79SDamien Lespiau 	}
15470c912c79SDamien Lespiau 
1548d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1549d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1550b2c88f5bSDamien Lespiau 
1551b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1552d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1553b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1554b2c88f5bSDamien Lespiau 		return;
1555b2c88f5bSDamien Lespiau 	}
1556b2c88f5bSDamien Lespiau 
1557b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15588bf1e9f1SShuang He 
15598bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1560eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1561eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1562eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1563eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1564eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1565b2c88f5bSDamien Lespiau 
1566b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1567d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1568d538bbdfSDamien Lespiau 
1569d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
157007144428SDamien Lespiau 
157107144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15728bf1e9f1SShuang He }
1573277de95eSDaniel Vetter #else
1574277de95eSDaniel Vetter static inline void
1575277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1576277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1577277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1578277de95eSDaniel Vetter 			     uint32_t crc4) {}
1579277de95eSDaniel Vetter #endif
1580eba94eb9SDaniel Vetter 
1581277de95eSDaniel Vetter 
1582277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15835a69b89fSDaniel Vetter {
15845a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15855a69b89fSDaniel Vetter 
1586277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15875a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15885a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15895a69b89fSDaniel Vetter }
15905a69b89fSDaniel Vetter 
1591277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1592eba94eb9SDaniel Vetter {
1593eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1594eba94eb9SDaniel Vetter 
1595277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1596eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1597eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1598eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1599eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16008bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1601eba94eb9SDaniel Vetter }
16025b3a856bSDaniel Vetter 
1603277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16045b3a856bSDaniel Vetter {
16055b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16060b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16070b5c5ed0SDaniel Vetter 
16080b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16090b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16100b5c5ed0SDaniel Vetter 	else
16110b5c5ed0SDaniel Vetter 		res1 = 0;
16120b5c5ed0SDaniel Vetter 
16130b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16140b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16150b5c5ed0SDaniel Vetter 	else
16160b5c5ed0SDaniel Vetter 		res2 = 0;
16175b3a856bSDaniel Vetter 
1618277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16190b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16200b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16210b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16220b5c5ed0SDaniel Vetter 				     res1, res2);
16235b3a856bSDaniel Vetter }
16248bf1e9f1SShuang He 
16251403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16261403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16271403c0d4SPaulo Zanoni  * the work queue. */
16281403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1629baf02a1fSBen Widawsky {
1630a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
163159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1632480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1633d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1634d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16352adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
163641a05a3aSDaniel Vetter 		}
1637d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1638d4d70aa5SImre Deak 	}
1639baf02a1fSBen Widawsky 
1640c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1641c9a9a268SImre Deak 		return;
1642c9a9a268SImre Deak 
16431403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
164412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
164574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
164612638c57SBen Widawsky 
1647aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1648aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
164912638c57SBen Widawsky 	}
16501403c0d4SPaulo Zanoni }
1651baf02a1fSBen Widawsky 
16528d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16538d7849dbSVille Syrjälä {
16548d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16558d7849dbSVille Syrjälä 		return false;
16568d7849dbSVille Syrjälä 
16578d7849dbSVille Syrjälä 	return true;
16588d7849dbSVille Syrjälä }
16598d7849dbSVille Syrjälä 
1660c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16617e231dbeSJesse Barnes {
1662c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
166391d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16647e231dbeSJesse Barnes 	int pipe;
16657e231dbeSJesse Barnes 
166658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1667055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
166891d181ddSImre Deak 		int reg;
1669bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
167091d181ddSImre Deak 
1671bbb5eebfSDaniel Vetter 		/*
1672bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1673bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1674bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1675bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1676bbb5eebfSDaniel Vetter 		 * handle.
1677bbb5eebfSDaniel Vetter 		 */
16780f239f4cSDaniel Vetter 
16790f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16800f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1681bbb5eebfSDaniel Vetter 
1682bbb5eebfSDaniel Vetter 		switch (pipe) {
1683bbb5eebfSDaniel Vetter 		case PIPE_A:
1684bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1685bbb5eebfSDaniel Vetter 			break;
1686bbb5eebfSDaniel Vetter 		case PIPE_B:
1687bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1688bbb5eebfSDaniel Vetter 			break;
16893278f67fSVille Syrjälä 		case PIPE_C:
16903278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16913278f67fSVille Syrjälä 			break;
1692bbb5eebfSDaniel Vetter 		}
1693bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1694bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1695bbb5eebfSDaniel Vetter 
1696bbb5eebfSDaniel Vetter 		if (!mask)
169791d181ddSImre Deak 			continue;
169891d181ddSImre Deak 
169991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1700bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1701bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17027e231dbeSJesse Barnes 
17037e231dbeSJesse Barnes 		/*
17047e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17057e231dbeSJesse Barnes 		 */
170691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
170791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17087e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17097e231dbeSJesse Barnes 	}
171058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17117e231dbeSJesse Barnes 
1712055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1713d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1714d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1715d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
171631acc7f5SJesse Barnes 
1717579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
171831acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
171931acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
172031acc7f5SJesse Barnes 		}
17214356d586SDaniel Vetter 
17224356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1723277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17242d9d2b0bSVille Syrjälä 
17251f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17261f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
172731acc7f5SJesse Barnes 	}
172831acc7f5SJesse Barnes 
1729c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1730c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1731c1874ed7SImre Deak }
1732c1874ed7SImre Deak 
173316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
173416c6c56bSVille Syrjälä {
173516c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
173616c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
173716c6c56bSVille Syrjälä 
17383ff60f89SOscar Mateo 	if (hotplug_status) {
17393ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17403ff60f89SOscar Mateo 		/*
17413ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
17423ff60f89SOscar Mateo 		 * may miss hotplug events.
17433ff60f89SOscar Mateo 		 */
17443ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
17453ff60f89SOscar Mateo 
174616c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
174716c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
174816c6c56bSVille Syrjälä 
174913cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
175016c6c56bSVille Syrjälä 		} else {
175116c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
175216c6c56bSVille Syrjälä 
175313cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
175416c6c56bSVille Syrjälä 		}
175516c6c56bSVille Syrjälä 
175616c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
175716c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
175816c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
17593ff60f89SOscar Mateo 	}
176016c6c56bSVille Syrjälä }
176116c6c56bSVille Syrjälä 
1762c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1763c1874ed7SImre Deak {
176445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1766c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1767c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1768c1874ed7SImre Deak 
17692dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17702dd2a883SImre Deak 		return IRQ_NONE;
17712dd2a883SImre Deak 
1772c1874ed7SImre Deak 	while (true) {
17733ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17743ff60f89SOscar Mateo 
1775c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17763ff60f89SOscar Mateo 		if (gt_iir)
17773ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17783ff60f89SOscar Mateo 
1779c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17803ff60f89SOscar Mateo 		if (pm_iir)
17813ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17823ff60f89SOscar Mateo 
17833ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17843ff60f89SOscar Mateo 		if (iir) {
17853ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17863ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
17873ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
17883ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
17893ff60f89SOscar Mateo 		}
1790c1874ed7SImre Deak 
1791c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1792c1874ed7SImre Deak 			goto out;
1793c1874ed7SImre Deak 
1794c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1795c1874ed7SImre Deak 
17963ff60f89SOscar Mateo 		if (gt_iir)
1797c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
179860611c13SPaulo Zanoni 		if (pm_iir)
1799d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18003ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18013ff60f89SOscar Mateo 		 * signalled in iir */
18023ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18037e231dbeSJesse Barnes 	}
18047e231dbeSJesse Barnes 
18057e231dbeSJesse Barnes out:
18067e231dbeSJesse Barnes 	return ret;
18077e231dbeSJesse Barnes }
18087e231dbeSJesse Barnes 
180943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
181043f328d7SVille Syrjälä {
181145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
181243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
181343f328d7SVille Syrjälä 	u32 master_ctl, iir;
181443f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
181543f328d7SVille Syrjälä 
18162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18172dd2a883SImre Deak 		return IRQ_NONE;
18182dd2a883SImre Deak 
18198e5fd599SVille Syrjälä 	for (;;) {
18208e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18213278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18223278f67fSVille Syrjälä 
18233278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18248e5fd599SVille Syrjälä 			break;
182543f328d7SVille Syrjälä 
182627b6c122SOscar Mateo 		ret = IRQ_HANDLED;
182727b6c122SOscar Mateo 
182843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
182943f328d7SVille Syrjälä 
183027b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
183127b6c122SOscar Mateo 
183227b6c122SOscar Mateo 		if (iir) {
183327b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
183427b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
183527b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
183627b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
183727b6c122SOscar Mateo 		}
183827b6c122SOscar Mateo 
183974cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
184043f328d7SVille Syrjälä 
184127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
184227b6c122SOscar Mateo 		 * signalled in iir */
18433278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
184443f328d7SVille Syrjälä 
184543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
184643f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18478e5fd599SVille Syrjälä 	}
18483278f67fSVille Syrjälä 
184943f328d7SVille Syrjälä 	return ret;
185043f328d7SVille Syrjälä }
185143f328d7SVille Syrjälä 
185223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1853776ad806SJesse Barnes {
18542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18559db4a9c7SJesse Barnes 	int pipe;
1856b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
185713cf5504SDave Airlie 	u32 dig_hotplug_reg;
1858776ad806SJesse Barnes 
185913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
186013cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
186113cf5504SDave Airlie 
186213cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
186391d131d2SDaniel Vetter 
1864cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1865cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1866776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1867cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1868cfc33bf7SVille Syrjälä 				 port_name(port));
1869cfc33bf7SVille Syrjälä 	}
1870776ad806SJesse Barnes 
1871ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1872ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1873ce99c256SDaniel Vetter 
1874776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1875515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1876776ad806SJesse Barnes 
1877776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1878776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1879776ad806SJesse Barnes 
1880776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1881776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1882776ad806SJesse Barnes 
1883776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1884776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1885776ad806SJesse Barnes 
18869db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1887055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
18889db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18899db4a9c7SJesse Barnes 					 pipe_name(pipe),
18909db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1891776ad806SJesse Barnes 
1892776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1893776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1894776ad806SJesse Barnes 
1895776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1896776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1897776ad806SJesse Barnes 
1898776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18991f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19008664281bSPaulo Zanoni 
19018664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19021f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19038664281bSPaulo Zanoni }
19048664281bSPaulo Zanoni 
19058664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19068664281bSPaulo Zanoni {
19078664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19088664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19095a69b89fSDaniel Vetter 	enum pipe pipe;
19108664281bSPaulo Zanoni 
1911de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1912de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1913de032bf4SPaulo Zanoni 
1914055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19151f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19161f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19178664281bSPaulo Zanoni 
19185a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19195a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1920277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19215a69b89fSDaniel Vetter 			else
1922277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19235a69b89fSDaniel Vetter 		}
19245a69b89fSDaniel Vetter 	}
19258bf1e9f1SShuang He 
19268664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19278664281bSPaulo Zanoni }
19288664281bSPaulo Zanoni 
19298664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19308664281bSPaulo Zanoni {
19318664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19328664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19338664281bSPaulo Zanoni 
1934de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1935de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1936de032bf4SPaulo Zanoni 
19378664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19381f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19398664281bSPaulo Zanoni 
19408664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19411f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19428664281bSPaulo Zanoni 
19438664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19441f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19458664281bSPaulo Zanoni 
19468664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1947776ad806SJesse Barnes }
1948776ad806SJesse Barnes 
194923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
195023e81d69SAdam Jackson {
19512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
195223e81d69SAdam Jackson 	int pipe;
1953b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
195413cf5504SDave Airlie 	u32 dig_hotplug_reg;
195523e81d69SAdam Jackson 
195613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
195713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
195813cf5504SDave Airlie 
195913cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
196091d131d2SDaniel Vetter 
1961cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1962cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
196323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1964cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1965cfc33bf7SVille Syrjälä 				 port_name(port));
1966cfc33bf7SVille Syrjälä 	}
196723e81d69SAdam Jackson 
196823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1969ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
197023e81d69SAdam Jackson 
197123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1972515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
197323e81d69SAdam Jackson 
197423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
197523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
197623e81d69SAdam Jackson 
197723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
197823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
197923e81d69SAdam Jackson 
198023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1981055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
198223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
198323e81d69SAdam Jackson 					 pipe_name(pipe),
198423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19858664281bSPaulo Zanoni 
19868664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19878664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
198823e81d69SAdam Jackson }
198923e81d69SAdam Jackson 
1990c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1991c008bc6eSPaulo Zanoni {
1992c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
199340da17c2SDaniel Vetter 	enum pipe pipe;
1994c008bc6eSPaulo Zanoni 
1995c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1996c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1997c008bc6eSPaulo Zanoni 
1998c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1999c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2000c008bc6eSPaulo Zanoni 
2001c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2002c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2003c008bc6eSPaulo Zanoni 
2004055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2005d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2006d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2007d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2008c008bc6eSPaulo Zanoni 
200940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20101f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2011c008bc6eSPaulo Zanoni 
201240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
201340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20145b3a856bSDaniel Vetter 
201540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
201640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
201740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
201840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2019c008bc6eSPaulo Zanoni 		}
2020c008bc6eSPaulo Zanoni 	}
2021c008bc6eSPaulo Zanoni 
2022c008bc6eSPaulo Zanoni 	/* check event from PCH */
2023c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2024c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2025c008bc6eSPaulo Zanoni 
2026c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2027c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2028c008bc6eSPaulo Zanoni 		else
2029c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2030c008bc6eSPaulo Zanoni 
2031c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2032c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2033c008bc6eSPaulo Zanoni 	}
2034c008bc6eSPaulo Zanoni 
2035c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2036c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2037c008bc6eSPaulo Zanoni }
2038c008bc6eSPaulo Zanoni 
20399719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20409719fb98SPaulo Zanoni {
20419719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
204207d27e20SDamien Lespiau 	enum pipe pipe;
20439719fb98SPaulo Zanoni 
20449719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20459719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20469719fb98SPaulo Zanoni 
20479719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20489719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20499719fb98SPaulo Zanoni 
20509719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20519719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20529719fb98SPaulo Zanoni 
2053055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2054d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2055d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2056d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
205740da17c2SDaniel Vetter 
205840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
205907d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
206007d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
206107d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20629719fb98SPaulo Zanoni 		}
20639719fb98SPaulo Zanoni 	}
20649719fb98SPaulo Zanoni 
20659719fb98SPaulo Zanoni 	/* check event from PCH */
20669719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20679719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20689719fb98SPaulo Zanoni 
20699719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20709719fb98SPaulo Zanoni 
20719719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20729719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20739719fb98SPaulo Zanoni 	}
20749719fb98SPaulo Zanoni }
20759719fb98SPaulo Zanoni 
207672c90f62SOscar Mateo /*
207772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
207872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
207972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
208072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
208172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
208272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
208372c90f62SOscar Mateo  */
2084f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2085b1f14ad0SJesse Barnes {
208645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2088f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20890e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2090b1f14ad0SJesse Barnes 
20912dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20922dd2a883SImre Deak 		return IRQ_NONE;
20932dd2a883SImre Deak 
20948664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20958664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2096907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20978664281bSPaulo Zanoni 
2098b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2099b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2100b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
210123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21020e43406bSChris Wilson 
210344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
210444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
210544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
210644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
210744498aeaSPaulo Zanoni 	 * due to its back queue). */
2108ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
210944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
211044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
211144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2112ab5c608bSBen Widawsky 	}
211344498aeaSPaulo Zanoni 
211472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
211572c90f62SOscar Mateo 
21160e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21170e43406bSChris Wilson 	if (gt_iir) {
211872c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
211972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2120d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21210e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2122d8fc8a47SPaulo Zanoni 		else
2123d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21240e43406bSChris Wilson 	}
2125b1f14ad0SJesse Barnes 
2126b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21270e43406bSChris Wilson 	if (de_iir) {
212872c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
212972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2130f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21319719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2132f1af8fc1SPaulo Zanoni 		else
2133f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21340e43406bSChris Wilson 	}
21350e43406bSChris Wilson 
2136f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2137f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21380e43406bSChris Wilson 		if (pm_iir) {
2139b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21400e43406bSChris Wilson 			ret = IRQ_HANDLED;
214172c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21420e43406bSChris Wilson 		}
2143f1af8fc1SPaulo Zanoni 	}
2144b1f14ad0SJesse Barnes 
2145b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2146b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2147ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
214844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
214944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2150ab5c608bSBen Widawsky 	}
2151b1f14ad0SJesse Barnes 
2152b1f14ad0SJesse Barnes 	return ret;
2153b1f14ad0SJesse Barnes }
2154b1f14ad0SJesse Barnes 
2155abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2156abd58f01SBen Widawsky {
2157abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2158abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2159abd58f01SBen Widawsky 	u32 master_ctl;
2160abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2161abd58f01SBen Widawsky 	uint32_t tmp = 0;
2162c42664ccSDaniel Vetter 	enum pipe pipe;
216388e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
216488e04703SJesse Barnes 
21652dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21662dd2a883SImre Deak 		return IRQ_NONE;
21672dd2a883SImre Deak 
216888e04703SJesse Barnes 	if (IS_GEN9(dev))
216988e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
217088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2171abd58f01SBen Widawsky 
2172cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2173abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2174abd58f01SBen Widawsky 	if (!master_ctl)
2175abd58f01SBen Widawsky 		return IRQ_NONE;
2176abd58f01SBen Widawsky 
2177cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2178abd58f01SBen Widawsky 
217938cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
218038cc46d7SOscar Mateo 
218174cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2182abd58f01SBen Widawsky 
2183abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2184abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2185abd58f01SBen Widawsky 		if (tmp) {
2186abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2187abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
218838cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
218938cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
219038cc46d7SOscar Mateo 			else
219138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2192abd58f01SBen Widawsky 		}
219338cc46d7SOscar Mateo 		else
219438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2195abd58f01SBen Widawsky 	}
2196abd58f01SBen Widawsky 
21976d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21986d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21996d766f02SDaniel Vetter 		if (tmp) {
22006d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22016d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
220288e04703SJesse Barnes 
220388e04703SJesse Barnes 			if (tmp & aux_mask)
220438cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
220538cc46d7SOscar Mateo 			else
220638cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22076d766f02SDaniel Vetter 		}
220838cc46d7SOscar Mateo 		else
220938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22106d766f02SDaniel Vetter 	}
22116d766f02SDaniel Vetter 
2212055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2213770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2214abd58f01SBen Widawsky 
2215c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2216c42664ccSDaniel Vetter 			continue;
2217c42664ccSDaniel Vetter 
2218abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
221938cc46d7SOscar Mateo 		if (pipe_iir) {
222038cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
222138cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2222770de83dSDamien Lespiau 
2223d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2224d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2225d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2226abd58f01SBen Widawsky 
2227770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2228770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2229770de83dSDamien Lespiau 			else
2230770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2231770de83dSDamien Lespiau 
2232770de83dSDamien Lespiau 			if (flip_done) {
2233abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2234abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2235abd58f01SBen Widawsky 			}
2236abd58f01SBen Widawsky 
22370fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22380fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22390fbe7870SDaniel Vetter 
22401f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
22411f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
22421f7247c0SDaniel Vetter 								    pipe);
224338d83c96SDaniel Vetter 
2244770de83dSDamien Lespiau 
2245770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2246770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2247770de83dSDamien Lespiau 			else
2248770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2249770de83dSDamien Lespiau 
2250770de83dSDamien Lespiau 			if (fault_errors)
225130100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
225230100f2bSDaniel Vetter 					  pipe_name(pipe),
225330100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2254c42664ccSDaniel Vetter 		} else
2255abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2256abd58f01SBen Widawsky 	}
2257abd58f01SBen Widawsky 
225892d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
225992d03a80SDaniel Vetter 		/*
226092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
226192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
226292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
226392d03a80SDaniel Vetter 		 */
226492d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
226592d03a80SDaniel Vetter 		if (pch_iir) {
226692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
226792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
226838cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
226938cc46d7SOscar Mateo 		} else
227038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
227138cc46d7SOscar Mateo 
227292d03a80SDaniel Vetter 	}
227392d03a80SDaniel Vetter 
2274cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2275cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2276abd58f01SBen Widawsky 
2277abd58f01SBen Widawsky 	return ret;
2278abd58f01SBen Widawsky }
2279abd58f01SBen Widawsky 
228017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
228117e1df07SDaniel Vetter 			       bool reset_completed)
228217e1df07SDaniel Vetter {
2283a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
228417e1df07SDaniel Vetter 	int i;
228517e1df07SDaniel Vetter 
228617e1df07SDaniel Vetter 	/*
228717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
228817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
228917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
229017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
229117e1df07SDaniel Vetter 	 */
229217e1df07SDaniel Vetter 
229317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
229417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
229517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
229617e1df07SDaniel Vetter 
229717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
229817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
229917e1df07SDaniel Vetter 
230017e1df07SDaniel Vetter 	/*
230117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
230217e1df07SDaniel Vetter 	 * reset state is cleared.
230317e1df07SDaniel Vetter 	 */
230417e1df07SDaniel Vetter 	if (reset_completed)
230517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
230617e1df07SDaniel Vetter }
230717e1df07SDaniel Vetter 
23088a905236SJesse Barnes /**
2309b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
23108a905236SJesse Barnes  *
23118a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23128a905236SJesse Barnes  * was detected.
23138a905236SJesse Barnes  */
2314b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
23158a905236SJesse Barnes {
2316b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2317b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2318cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2319cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2320cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
232117e1df07SDaniel Vetter 	int ret;
23228a905236SJesse Barnes 
23235bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23248a905236SJesse Barnes 
23257db0ba24SDaniel Vetter 	/*
23267db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23277db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23287db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23297db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23307db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23317db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23327db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23337db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23347db0ba24SDaniel Vetter 	 */
23357db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
233644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23375bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23387db0ba24SDaniel Vetter 				   reset_event);
23391f83fee0SDaniel Vetter 
234017e1df07SDaniel Vetter 		/*
2341f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2342f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2343f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2344f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2345f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2346f454c694SImre Deak 		 */
2347f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
23487514747dSVille Syrjälä 
23497514747dSVille Syrjälä 		intel_prepare_reset(dev);
23507514747dSVille Syrjälä 
2351f454c694SImre Deak 		/*
235217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
235317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
235417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
235517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
235617e1df07SDaniel Vetter 		 */
2357f69061beSDaniel Vetter 		ret = i915_reset(dev);
2358f69061beSDaniel Vetter 
23597514747dSVille Syrjälä 		intel_finish_reset(dev);
236017e1df07SDaniel Vetter 
2361f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2362f454c694SImre Deak 
2363f69061beSDaniel Vetter 		if (ret == 0) {
2364f69061beSDaniel Vetter 			/*
2365f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2366f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2367f69061beSDaniel Vetter 			 * complete.
2368f69061beSDaniel Vetter 			 *
2369f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2370f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2371f69061beSDaniel Vetter 			 * updates before
2372f69061beSDaniel Vetter 			 * the counter increment.
2373f69061beSDaniel Vetter 			 */
23744e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2375f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2376f69061beSDaniel Vetter 
23775bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2378f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23791f83fee0SDaniel Vetter 		} else {
23802ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2381f316a42cSBen Gamari 		}
23821f83fee0SDaniel Vetter 
238317e1df07SDaniel Vetter 		/*
238417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
238517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
238617e1df07SDaniel Vetter 		 */
238717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2388f316a42cSBen Gamari 	}
23898a905236SJesse Barnes }
23908a905236SJesse Barnes 
239135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2392c0e09200SDave Airlie {
23938a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2394bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
239563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2396050ee91fSBen Widawsky 	int pipe, i;
239763eeaf38SJesse Barnes 
239835aed2e6SChris Wilson 	if (!eir)
239935aed2e6SChris Wilson 		return;
240063eeaf38SJesse Barnes 
2401a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24028a905236SJesse Barnes 
2403bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2404bd9854f9SBen Widawsky 
24058a905236SJesse Barnes 	if (IS_G4X(dev)) {
24068a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24078a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24088a905236SJesse Barnes 
2409a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2410a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2411050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2412050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2413a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2414a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24158a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24163143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24178a905236SJesse Barnes 		}
24188a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24198a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2420a70491ccSJoe Perches 			pr_err("page table error\n");
2421a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24228a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24233143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24248a905236SJesse Barnes 		}
24258a905236SJesse Barnes 	}
24268a905236SJesse Barnes 
2427a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
242863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
242963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2430a70491ccSJoe Perches 			pr_err("page table error\n");
2431a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
243263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24333143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
243463eeaf38SJesse Barnes 		}
24358a905236SJesse Barnes 	}
24368a905236SJesse Barnes 
243763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2438a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2439055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2440a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24419db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
244263eeaf38SJesse Barnes 		/* pipestat has already been acked */
244363eeaf38SJesse Barnes 	}
244463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2445a70491ccSJoe Perches 		pr_err("instruction error\n");
2446a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2447050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2448050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2449a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
245063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
245163eeaf38SJesse Barnes 
2452a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2453a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2454a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
245563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24563143a2bfSChris Wilson 			POSTING_READ(IPEIR);
245763eeaf38SJesse Barnes 		} else {
245863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
245963eeaf38SJesse Barnes 
2460a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2461a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2462a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2463a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
246463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24653143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
246663eeaf38SJesse Barnes 		}
246763eeaf38SJesse Barnes 	}
246863eeaf38SJesse Barnes 
246963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24703143a2bfSChris Wilson 	POSTING_READ(EIR);
247163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
247263eeaf38SJesse Barnes 	if (eir) {
247363eeaf38SJesse Barnes 		/*
247463eeaf38SJesse Barnes 		 * some errors might have become stuck,
247563eeaf38SJesse Barnes 		 * mask them.
247663eeaf38SJesse Barnes 		 */
247763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
247863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
247963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
248063eeaf38SJesse Barnes 	}
248135aed2e6SChris Wilson }
248235aed2e6SChris Wilson 
248335aed2e6SChris Wilson /**
2484b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
248535aed2e6SChris Wilson  * @dev: drm device
248635aed2e6SChris Wilson  *
2487b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
248835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
248935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
249035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
249135aed2e6SChris Wilson  * of a ring dump etc.).
249235aed2e6SChris Wilson  */
249358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
249458174462SMika Kuoppala 		       const char *fmt, ...)
249535aed2e6SChris Wilson {
249635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
249758174462SMika Kuoppala 	va_list args;
249858174462SMika Kuoppala 	char error_msg[80];
249935aed2e6SChris Wilson 
250058174462SMika Kuoppala 	va_start(args, fmt);
250158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
250258174462SMika Kuoppala 	va_end(args);
250358174462SMika Kuoppala 
250458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
250535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25068a905236SJesse Barnes 
2507ba1234d1SBen Gamari 	if (wedged) {
2508f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2509f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2510ba1234d1SBen Gamari 
251111ed50ecSBen Gamari 		/*
2512b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2513b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2514b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
251517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
251617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
251717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
251817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
251917e1df07SDaniel Vetter 		 *
252017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
252117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
252217e1df07SDaniel Vetter 		 * counter atomic_t.
252311ed50ecSBen Gamari 		 */
252417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
252511ed50ecSBen Gamari 	}
252611ed50ecSBen Gamari 
2527b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
25288a905236SJesse Barnes }
25298a905236SJesse Barnes 
253042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
253142f52ef8SKeith Packard  * we use as a pipe index
253242f52ef8SKeith Packard  */
2533f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25340a3e67a4SJesse Barnes {
25352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2536e9d21d7fSKeith Packard 	unsigned long irqflags;
253771e0ffa5SJesse Barnes 
25381ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2539f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25407c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2541755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25420a3e67a4SJesse Barnes 	else
25437c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2544755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25468692d00eSChris Wilson 
25470a3e67a4SJesse Barnes 	return 0;
25480a3e67a4SJesse Barnes }
25490a3e67a4SJesse Barnes 
2550f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2551f796cf8fSJesse Barnes {
25522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2553f796cf8fSJesse Barnes 	unsigned long irqflags;
2554b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
255540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2556f796cf8fSJesse Barnes 
2557f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2558b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2559b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2560b1f14ad0SJesse Barnes 
2561b1f14ad0SJesse Barnes 	return 0;
2562b1f14ad0SJesse Barnes }
2563b1f14ad0SJesse Barnes 
25647e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25657e231dbeSJesse Barnes {
25662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25677e231dbeSJesse Barnes 	unsigned long irqflags;
25687e231dbeSJesse Barnes 
25697e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
257031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2571755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25727e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25737e231dbeSJesse Barnes 
25747e231dbeSJesse Barnes 	return 0;
25757e231dbeSJesse Barnes }
25767e231dbeSJesse Barnes 
2577abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2578abd58f01SBen Widawsky {
2579abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2580abd58f01SBen Widawsky 	unsigned long irqflags;
2581abd58f01SBen Widawsky 
2582abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25837167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
25847167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2585abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2586abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2587abd58f01SBen Widawsky 	return 0;
2588abd58f01SBen Widawsky }
2589abd58f01SBen Widawsky 
259042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
259142f52ef8SKeith Packard  * we use as a pipe index
259242f52ef8SKeith Packard  */
2593f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
25940a3e67a4SJesse Barnes {
25952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2596e9d21d7fSKeith Packard 	unsigned long irqflags;
25970a3e67a4SJesse Barnes 
25981ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25997c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2600755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2601755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26021ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26030a3e67a4SJesse Barnes }
26040a3e67a4SJesse Barnes 
2605f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2606f796cf8fSJesse Barnes {
26072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2608f796cf8fSJesse Barnes 	unsigned long irqflags;
2609b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
261040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2611f796cf8fSJesse Barnes 
2612f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2613b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2614b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2615b1f14ad0SJesse Barnes }
2616b1f14ad0SJesse Barnes 
26177e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26187e231dbeSJesse Barnes {
26192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26207e231dbeSJesse Barnes 	unsigned long irqflags;
26217e231dbeSJesse Barnes 
26227e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
262331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2624755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26257e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26267e231dbeSJesse Barnes }
26277e231dbeSJesse Barnes 
2628abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2629abd58f01SBen Widawsky {
2630abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2631abd58f01SBen Widawsky 	unsigned long irqflags;
2632abd58f01SBen Widawsky 
2633abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26347167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26357167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2636abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2637abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2638abd58f01SBen Widawsky }
2639abd58f01SBen Widawsky 
264044cdd6d2SJohn Harrison static struct drm_i915_gem_request *
264144cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2642852835f3SZou Nan hai {
2643893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
264444cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2645893eead0SChris Wilson }
2646893eead0SChris Wilson 
26479107e9d2SChris Wilson static bool
264844cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2649893eead0SChris Wilson {
26509107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26511b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2652f65d9421SBen Gamari }
2653f65d9421SBen Gamari 
2654a028c4b0SDaniel Vetter static bool
2655a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2656a028c4b0SDaniel Vetter {
2657a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2658a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2659a028c4b0SDaniel Vetter 	} else {
2660a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2661a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2662a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2663a028c4b0SDaniel Vetter 	}
2664a028c4b0SDaniel Vetter }
2665a028c4b0SDaniel Vetter 
2666a4872ba6SOscar Mateo static struct intel_engine_cs *
2667a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2668921d42eaSDaniel Vetter {
2669921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2670a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2671921d42eaSDaniel Vetter 	int i;
2672921d42eaSDaniel Vetter 
2673921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2674a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2675a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2676a6cdb93aSRodrigo Vivi 				continue;
2677a6cdb93aSRodrigo Vivi 
2678a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2679a6cdb93aSRodrigo Vivi 				return signaller;
2680a6cdb93aSRodrigo Vivi 		}
2681921d42eaSDaniel Vetter 	} else {
2682921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2683921d42eaSDaniel Vetter 
2684921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2685921d42eaSDaniel Vetter 			if(ring == signaller)
2686921d42eaSDaniel Vetter 				continue;
2687921d42eaSDaniel Vetter 
2688ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2689921d42eaSDaniel Vetter 				return signaller;
2690921d42eaSDaniel Vetter 		}
2691921d42eaSDaniel Vetter 	}
2692921d42eaSDaniel Vetter 
2693a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2694a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2695921d42eaSDaniel Vetter 
2696921d42eaSDaniel Vetter 	return NULL;
2697921d42eaSDaniel Vetter }
2698921d42eaSDaniel Vetter 
2699a4872ba6SOscar Mateo static struct intel_engine_cs *
2700a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2701a24a11e6SChris Wilson {
2702a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
270388fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2704a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2705a6cdb93aSRodrigo Vivi 	int i, backwards;
2706a24a11e6SChris Wilson 
2707a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2708a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27096274f212SChris Wilson 		return NULL;
2710a24a11e6SChris Wilson 
271188fe429dSDaniel Vetter 	/*
271288fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
271388fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2714a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2715a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
271688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
271788fe429dSDaniel Vetter 	 * ringbuffer itself.
2718a24a11e6SChris Wilson 	 */
271988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2720a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
272188fe429dSDaniel Vetter 
2722a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
272388fe429dSDaniel Vetter 		/*
272488fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
272588fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
272688fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
272788fe429dSDaniel Vetter 		 */
2728ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
272988fe429dSDaniel Vetter 
273088fe429dSDaniel Vetter 		/* This here seems to blow up */
2731ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2732a24a11e6SChris Wilson 		if (cmd == ipehr)
2733a24a11e6SChris Wilson 			break;
2734a24a11e6SChris Wilson 
273588fe429dSDaniel Vetter 		head -= 4;
273688fe429dSDaniel Vetter 	}
2737a24a11e6SChris Wilson 
273888fe429dSDaniel Vetter 	if (!i)
273988fe429dSDaniel Vetter 		return NULL;
274088fe429dSDaniel Vetter 
2741ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2742a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2743a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2744a6cdb93aSRodrigo Vivi 		offset <<= 32;
2745a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2746a6cdb93aSRodrigo Vivi 	}
2747a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2748a24a11e6SChris Wilson }
2749a24a11e6SChris Wilson 
2750a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
27516274f212SChris Wilson {
27526274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2753a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2754a0d036b0SChris Wilson 	u32 seqno;
27556274f212SChris Wilson 
27564be17381SChris Wilson 	ring->hangcheck.deadlock++;
27576274f212SChris Wilson 
27586274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27594be17381SChris Wilson 	if (signaller == NULL)
27604be17381SChris Wilson 		return -1;
27614be17381SChris Wilson 
27624be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
27634be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
27646274f212SChris Wilson 		return -1;
27656274f212SChris Wilson 
27664be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
27674be17381SChris Wilson 		return 1;
27684be17381SChris Wilson 
2769a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2770a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2771a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
27724be17381SChris Wilson 		return -1;
27734be17381SChris Wilson 
27744be17381SChris Wilson 	return 0;
27756274f212SChris Wilson }
27766274f212SChris Wilson 
27776274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27786274f212SChris Wilson {
2779a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
27806274f212SChris Wilson 	int i;
27816274f212SChris Wilson 
27826274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27834be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
27846274f212SChris Wilson }
27856274f212SChris Wilson 
2786ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2787a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
27881ec14ad3SChris Wilson {
27891ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
27901ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
27919107e9d2SChris Wilson 	u32 tmp;
27929107e9d2SChris Wilson 
2793f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2794f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2795f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2796f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2797f260fe7bSMika Kuoppala 		}
2798f260fe7bSMika Kuoppala 
2799f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2800f260fe7bSMika Kuoppala 	}
28016274f212SChris Wilson 
28029107e9d2SChris Wilson 	if (IS_GEN2(dev))
2803f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28049107e9d2SChris Wilson 
28059107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28069107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28079107e9d2SChris Wilson 	 * and break the hang. This should work on
28089107e9d2SChris Wilson 	 * all but the second generation chipsets.
28099107e9d2SChris Wilson 	 */
28109107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28111ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
281258174462SMika Kuoppala 		i915_handle_error(dev, false,
281358174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28141ec14ad3SChris Wilson 				  ring->name);
28151ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2816f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28171ec14ad3SChris Wilson 	}
2818a24a11e6SChris Wilson 
28196274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28206274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28216274f212SChris Wilson 		default:
2822f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28236274f212SChris Wilson 		case 1:
282458174462SMika Kuoppala 			i915_handle_error(dev, false,
282558174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2826a24a11e6SChris Wilson 					  ring->name);
2827a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2828f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28296274f212SChris Wilson 		case 0:
2830f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28316274f212SChris Wilson 		}
28329107e9d2SChris Wilson 	}
28339107e9d2SChris Wilson 
2834f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2835a24a11e6SChris Wilson }
2836d1e61e7fSChris Wilson 
2837737b1506SChris Wilson /*
2838f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
283905407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
284005407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
284105407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
284205407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
284305407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2844f65d9421SBen Gamari  */
2845737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2846f65d9421SBen Gamari {
2847737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2848737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2849737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2850737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2851a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2852b4519513SChris Wilson 	int i;
285305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28549107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28559107e9d2SChris Wilson #define BUSY 1
28569107e9d2SChris Wilson #define KICK 5
28579107e9d2SChris Wilson #define HUNG 20
2858893eead0SChris Wilson 
2859d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28603e0dc6b0SBen Widawsky 		return;
28613e0dc6b0SBen Widawsky 
2862b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
286350877445SChris Wilson 		u64 acthd;
286450877445SChris Wilson 		u32 seqno;
28659107e9d2SChris Wilson 		bool busy = true;
2866b4519513SChris Wilson 
28676274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28686274f212SChris Wilson 
286905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
287005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
287105407ff8SMika Kuoppala 
287205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
287344cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2874da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2875da661464SMika Kuoppala 
28769107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28779107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2878094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2879f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28809107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28819107e9d2SChris Wilson 								  ring->name);
2882f4adcd24SDaniel Vetter 						else
2883f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2884f4adcd24SDaniel Vetter 								 ring->name);
28859107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2886094f9a54SChris Wilson 					}
2887094f9a54SChris Wilson 					/* Safeguard against driver failure */
2888094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
28899107e9d2SChris Wilson 				} else
28909107e9d2SChris Wilson 					busy = false;
289105407ff8SMika Kuoppala 			} else {
28926274f212SChris Wilson 				/* We always increment the hangcheck score
28936274f212SChris Wilson 				 * if the ring is busy and still processing
28946274f212SChris Wilson 				 * the same request, so that no single request
28956274f212SChris Wilson 				 * can run indefinitely (such as a chain of
28966274f212SChris Wilson 				 * batches). The only time we do not increment
28976274f212SChris Wilson 				 * the hangcheck score on this ring, if this
28986274f212SChris Wilson 				 * ring is in a legitimate wait for another
28996274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29006274f212SChris Wilson 				 * victim and we want to be sure we catch the
29016274f212SChris Wilson 				 * right culprit. Then every time we do kick
29026274f212SChris Wilson 				 * the ring, add a small increment to the
29036274f212SChris Wilson 				 * score so that we can catch a batch that is
29046274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29056274f212SChris Wilson 				 * for stalling the machine.
29069107e9d2SChris Wilson 				 */
2907ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2908ad8beaeaSMika Kuoppala 								    acthd);
2909ad8beaeaSMika Kuoppala 
2910ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2911da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2912f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2913f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2914f260fe7bSMika Kuoppala 					break;
2915f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2916ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29176274f212SChris Wilson 					break;
2918f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2919ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29206274f212SChris Wilson 					break;
2921f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2922ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29236274f212SChris Wilson 					stuck[i] = true;
29246274f212SChris Wilson 					break;
29256274f212SChris Wilson 				}
292605407ff8SMika Kuoppala 			}
29279107e9d2SChris Wilson 		} else {
2928da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2929da661464SMika Kuoppala 
29309107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29319107e9d2SChris Wilson 			 * attempts across multiple batches.
29329107e9d2SChris Wilson 			 */
29339107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29349107e9d2SChris Wilson 				ring->hangcheck.score--;
2935f260fe7bSMika Kuoppala 
2936f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2937cbb465e7SChris Wilson 		}
2938f65d9421SBen Gamari 
293905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
294005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29419107e9d2SChris Wilson 		busy_count += busy;
294205407ff8SMika Kuoppala 	}
294305407ff8SMika Kuoppala 
294405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2945b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2946b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
294705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2948a43adf07SChris Wilson 				 ring->name);
2949a43adf07SChris Wilson 			rings_hung++;
295005407ff8SMika Kuoppala 		}
295105407ff8SMika Kuoppala 	}
295205407ff8SMika Kuoppala 
295305407ff8SMika Kuoppala 	if (rings_hung)
295458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
295505407ff8SMika Kuoppala 
295605407ff8SMika Kuoppala 	if (busy_count)
295705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
295805407ff8SMika Kuoppala 		 * being added */
295910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
296010cd45b6SMika Kuoppala }
296110cd45b6SMika Kuoppala 
296210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
296310cd45b6SMika Kuoppala {
2964737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2965672e7b7cSChris Wilson 
2966d330a953SJani Nikula 	if (!i915.enable_hangcheck)
296710cd45b6SMika Kuoppala 		return;
296810cd45b6SMika Kuoppala 
2969737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2970737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2971737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2972737b1506SChris Wilson 	 */
2973737b1506SChris Wilson 
2974737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2975737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2976f65d9421SBen Gamari }
2977f65d9421SBen Gamari 
29781c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
297991738a95SPaulo Zanoni {
298091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
298191738a95SPaulo Zanoni 
298291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
298391738a95SPaulo Zanoni 		return;
298491738a95SPaulo Zanoni 
2985f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2986105b122eSPaulo Zanoni 
2987105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2988105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2989622364b6SPaulo Zanoni }
2990105b122eSPaulo Zanoni 
299191738a95SPaulo Zanoni /*
2992622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2993622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2994622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2995622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2996622364b6SPaulo Zanoni  *
2997622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
299891738a95SPaulo Zanoni  */
2999622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3000622364b6SPaulo Zanoni {
3001622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3002622364b6SPaulo Zanoni 
3003622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3004622364b6SPaulo Zanoni 		return;
3005622364b6SPaulo Zanoni 
3006622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
300791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
300891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
300991738a95SPaulo Zanoni }
301091738a95SPaulo Zanoni 
30117c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3012d18ea1b5SDaniel Vetter {
3013d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3014d18ea1b5SDaniel Vetter 
3015f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3016a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3017f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3018d18ea1b5SDaniel Vetter }
3019d18ea1b5SDaniel Vetter 
3020c0e09200SDave Airlie /* drm_dma.h hooks
3021c0e09200SDave Airlie */
3022be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3023036a4a7dSZhenyu Wang {
30242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3025036a4a7dSZhenyu Wang 
30260c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3027bdfcdb63SDaniel Vetter 
3028f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3029c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3030c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3031036a4a7dSZhenyu Wang 
30327c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3033c650156aSZhenyu Wang 
30341c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30357d99163dSBen Widawsky }
30367d99163dSBen Widawsky 
303770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
303870591a41SVille Syrjälä {
303970591a41SVille Syrjälä 	enum pipe pipe;
304070591a41SVille Syrjälä 
304170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
304270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
304370591a41SVille Syrjälä 
304470591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
304570591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
304670591a41SVille Syrjälä 
304770591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
304870591a41SVille Syrjälä }
304970591a41SVille Syrjälä 
30507e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30517e231dbeSJesse Barnes {
30522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30537e231dbeSJesse Barnes 
30547e231dbeSJesse Barnes 	/* VLV magic */
30557e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30567e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30577e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30587e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30597e231dbeSJesse Barnes 
30607c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30617e231dbeSJesse Barnes 
30627c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30637e231dbeSJesse Barnes 
306470591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
30657e231dbeSJesse Barnes }
30667e231dbeSJesse Barnes 
3067d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3068d6e3cca3SDaniel Vetter {
3069d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3070d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3071d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3072d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3073d6e3cca3SDaniel Vetter }
3074d6e3cca3SDaniel Vetter 
3075823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3076abd58f01SBen Widawsky {
3077abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3078abd58f01SBen Widawsky 	int pipe;
3079abd58f01SBen Widawsky 
3080abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3081abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3082abd58f01SBen Widawsky 
3083d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3084abd58f01SBen Widawsky 
3085055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3086f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3087813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3088f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3089abd58f01SBen Widawsky 
3090f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3091f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3092f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3093abd58f01SBen Widawsky 
30941c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3095abd58f01SBen Widawsky }
3096abd58f01SBen Widawsky 
30974c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30984c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3099d49bdb0eSPaulo Zanoni {
31001180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3101d49bdb0eSPaulo Zanoni 
310213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3103d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3104d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3105d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3106d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
31074c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
31084c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
31094c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
31101180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
31114c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
31124c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
31134c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
31141180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
311513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3116d49bdb0eSPaulo Zanoni }
3117d49bdb0eSPaulo Zanoni 
311843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
311943f328d7SVille Syrjälä {
312043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
312143f328d7SVille Syrjälä 
312243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
312343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312443f328d7SVille Syrjälä 
3125d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
312643f328d7SVille Syrjälä 
312743f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
312843f328d7SVille Syrjälä 
312943f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
313043f328d7SVille Syrjälä 
313170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
313243f328d7SVille Syrjälä }
313343f328d7SVille Syrjälä 
313482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
313582a28bcfSDaniel Vetter {
31362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
313782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3138fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
313982a28bcfSDaniel Vetter 
314082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3141fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3142b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3143cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3144fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
314582a28bcfSDaniel Vetter 	} else {
3146fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3147b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3148cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3149fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
315082a28bcfSDaniel Vetter 	}
315182a28bcfSDaniel Vetter 
3152fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
315382a28bcfSDaniel Vetter 
31547fe0b973SKeith Packard 	/*
31557fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31567fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31577fe0b973SKeith Packard 	 *
31587fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31597fe0b973SKeith Packard 	 */
31607fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31617fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31627fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31637fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31647fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31657fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31667fe0b973SKeith Packard }
31677fe0b973SKeith Packard 
3168*e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3169*e0a20ad7SShashank Sharma {
3170*e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3171*e0a20ad7SShashank Sharma 	struct intel_encoder *intel_encoder;
3172*e0a20ad7SShashank Sharma 	u32 hotplug_port = 0;
3173*e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3174*e0a20ad7SShashank Sharma 
3175*e0a20ad7SShashank Sharma 	/* Now, enable HPD */
3176*e0a20ad7SShashank Sharma 	for_each_intel_encoder(dev, intel_encoder) {
3177*e0a20ad7SShashank Sharma 		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark
3178*e0a20ad7SShashank Sharma 				== HPD_ENABLED)
3179*e0a20ad7SShashank Sharma 			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3180*e0a20ad7SShashank Sharma 	}
3181*e0a20ad7SShashank Sharma 
3182*e0a20ad7SShashank Sharma 	/* Mask all HPD control bits */
3183*e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3184*e0a20ad7SShashank Sharma 
3185*e0a20ad7SShashank Sharma 	/* Enable requested port in hotplug control */
3186*e0a20ad7SShashank Sharma 	/* TODO: implement (short) HPD support on port A */
3187*e0a20ad7SShashank Sharma 	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3188*e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3189*e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3190*e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3191*e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3192*e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3193*e0a20ad7SShashank Sharma 
3194*e0a20ad7SShashank Sharma 	/* Unmask DDI hotplug in IMR */
3195*e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3196*e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3197*e0a20ad7SShashank Sharma 
3198*e0a20ad7SShashank Sharma 	/* Enable DDI hotplug in IER */
3199*e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3200*e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3201*e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3202*e0a20ad7SShashank Sharma }
3203*e0a20ad7SShashank Sharma 
3204d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3205d46da437SPaulo Zanoni {
32062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
320782a28bcfSDaniel Vetter 	u32 mask;
3208d46da437SPaulo Zanoni 
3209692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3210692a04cfSDaniel Vetter 		return;
3211692a04cfSDaniel Vetter 
3212105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32135c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3214105b122eSPaulo Zanoni 	else
32155c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32168664281bSPaulo Zanoni 
3217337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3218d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3219d46da437SPaulo Zanoni }
3220d46da437SPaulo Zanoni 
32210a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32220a9a8c91SDaniel Vetter {
32230a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32240a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32250a9a8c91SDaniel Vetter 
32260a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32270a9a8c91SDaniel Vetter 
32280a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3229040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32300a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
323135a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
323235a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32330a9a8c91SDaniel Vetter 	}
32340a9a8c91SDaniel Vetter 
32350a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32360a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32370a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32380a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32390a9a8c91SDaniel Vetter 	} else {
32400a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32410a9a8c91SDaniel Vetter 	}
32420a9a8c91SDaniel Vetter 
324335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32440a9a8c91SDaniel Vetter 
32450a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
324678e68d36SImre Deak 		/*
324778e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
324878e68d36SImre Deak 		 * itself is enabled/disabled.
324978e68d36SImre Deak 		 */
32500a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32510a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32520a9a8c91SDaniel Vetter 
3253605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
325435079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32550a9a8c91SDaniel Vetter 	}
32560a9a8c91SDaniel Vetter }
32570a9a8c91SDaniel Vetter 
3258f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3259036a4a7dSZhenyu Wang {
32602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32618e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32628e76f8dcSPaulo Zanoni 
32638e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32648e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32658e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32668e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32675c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32688e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32695c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32708e76f8dcSPaulo Zanoni 	} else {
32718e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3272ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32735b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32745b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32755b3a856bSDaniel Vetter 				DE_POISON);
32765c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32775c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32788e76f8dcSPaulo Zanoni 	}
3279036a4a7dSZhenyu Wang 
32801ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3281036a4a7dSZhenyu Wang 
32820c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32830c841212SPaulo Zanoni 
3284622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3285622364b6SPaulo Zanoni 
328635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3287036a4a7dSZhenyu Wang 
32880a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3289036a4a7dSZhenyu Wang 
3290d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32917fe0b973SKeith Packard 
3292f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32936005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32946005ce42SDaniel Vetter 		 *
32956005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32964bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32974bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3298d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3299f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3300d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3301f97108d1SJesse Barnes 	}
3302f97108d1SJesse Barnes 
3303036a4a7dSZhenyu Wang 	return 0;
3304036a4a7dSZhenyu Wang }
3305036a4a7dSZhenyu Wang 
3306f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3307f8b79e58SImre Deak {
3308f8b79e58SImre Deak 	u32 pipestat_mask;
3309f8b79e58SImre Deak 	u32 iir_mask;
3310120dda4fSVille Syrjälä 	enum pipe pipe;
3311f8b79e58SImre Deak 
3312f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3313f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3314f8b79e58SImre Deak 
3315120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3316120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3317f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3318f8b79e58SImre Deak 
3319f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3320f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3321f8b79e58SImre Deak 
3322120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3323120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3324120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3325f8b79e58SImre Deak 
3326f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3327f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3328f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3329120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3330120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3331f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3332f8b79e58SImre Deak 
3333f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3334f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3335f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
333676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
333776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3338f8b79e58SImre Deak }
3339f8b79e58SImre Deak 
3340f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3341f8b79e58SImre Deak {
3342f8b79e58SImre Deak 	u32 pipestat_mask;
3343f8b79e58SImre Deak 	u32 iir_mask;
3344120dda4fSVille Syrjälä 	enum pipe pipe;
3345f8b79e58SImre Deak 
3346f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3347f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33486c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3349120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3350120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3351f8b79e58SImre Deak 
3352f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3353f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
335476e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3355f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3356f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3357f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3358f8b79e58SImre Deak 
3359f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3360f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3361f8b79e58SImre Deak 
3362120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3363120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3364120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3365f8b79e58SImre Deak 
3366f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3367f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3368120dda4fSVille Syrjälä 
3369120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3370120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3371f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3372f8b79e58SImre Deak }
3373f8b79e58SImre Deak 
3374f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3375f8b79e58SImre Deak {
3376f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3377f8b79e58SImre Deak 
3378f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3379f8b79e58SImre Deak 		return;
3380f8b79e58SImre Deak 
3381f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3382f8b79e58SImre Deak 
3383950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3384f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3385f8b79e58SImre Deak }
3386f8b79e58SImre Deak 
3387f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3388f8b79e58SImre Deak {
3389f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3390f8b79e58SImre Deak 
3391f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3392f8b79e58SImre Deak 		return;
3393f8b79e58SImre Deak 
3394f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3395f8b79e58SImre Deak 
3396950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3397f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3398f8b79e58SImre Deak }
3399f8b79e58SImre Deak 
34000e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34017e231dbeSJesse Barnes {
3402f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34037e231dbeSJesse Barnes 
340420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
340520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
340620afbda2SDaniel Vetter 
34077e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
340876e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
340976e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
341076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
341176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34127e231dbeSJesse Barnes 
3413b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3414b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3415d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3416f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3417f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3418d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34190e6c9a9eSVille Syrjälä }
34200e6c9a9eSVille Syrjälä 
34210e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34220e6c9a9eSVille Syrjälä {
34230e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34240e6c9a9eSVille Syrjälä 
34250e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34267e231dbeSJesse Barnes 
34270a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34287e231dbeSJesse Barnes 
34297e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34307e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34317e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34327e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34337e231dbeSJesse Barnes #endif
34347e231dbeSJesse Barnes 
34357e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
343620afbda2SDaniel Vetter 
343720afbda2SDaniel Vetter 	return 0;
343820afbda2SDaniel Vetter }
343920afbda2SDaniel Vetter 
3440abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3441abd58f01SBen Widawsky {
3442abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3443abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3444abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
344573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3446abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
344773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
344873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3449abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
345273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3453abd58f01SBen Widawsky 		0,
345473d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
345573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3456abd58f01SBen Widawsky 		};
3457abd58f01SBen Widawsky 
34580961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
34599a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34609a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
346178e68d36SImre Deak 	/*
346278e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
346378e68d36SImre Deak 	 * is enabled/disabled.
346478e68d36SImre Deak 	 */
346578e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
34669a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3467abd58f01SBen Widawsky }
3468abd58f01SBen Widawsky 
3469abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3470abd58f01SBen Widawsky {
3471770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3472770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3473abd58f01SBen Widawsky 	int pipe;
347488e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3475770de83dSDamien Lespiau 
347688e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3477770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3478770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
347988e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
348088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
348188e04703SJesse Barnes 	} else
3482770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3483770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3484770de83dSDamien Lespiau 
3485770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3486770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3487770de83dSDamien Lespiau 
348813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
348913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
349013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3491abd58f01SBen Widawsky 
3492055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3493f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3494813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3495813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3496813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
349735079899SPaulo Zanoni 					  de_pipe_enables);
3498abd58f01SBen Widawsky 
349988e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3500abd58f01SBen Widawsky }
3501abd58f01SBen Widawsky 
3502abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3503abd58f01SBen Widawsky {
3504abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3505abd58f01SBen Widawsky 
3506622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3507622364b6SPaulo Zanoni 
3508abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3509abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3510abd58f01SBen Widawsky 
3511abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3512abd58f01SBen Widawsky 
3513abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3514abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3515abd58f01SBen Widawsky 
3516abd58f01SBen Widawsky 	return 0;
3517abd58f01SBen Widawsky }
3518abd58f01SBen Widawsky 
351943f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
352043f328d7SVille Syrjälä {
352143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
352243f328d7SVille Syrjälä 
3523c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
352443f328d7SVille Syrjälä 
352543f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
352643f328d7SVille Syrjälä 
352743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
352843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
352943f328d7SVille Syrjälä 
353043f328d7SVille Syrjälä 	return 0;
353143f328d7SVille Syrjälä }
353243f328d7SVille Syrjälä 
3533abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3534abd58f01SBen Widawsky {
3535abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3536abd58f01SBen Widawsky 
3537abd58f01SBen Widawsky 	if (!dev_priv)
3538abd58f01SBen Widawsky 		return;
3539abd58f01SBen Widawsky 
3540823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3541abd58f01SBen Widawsky }
3542abd58f01SBen Widawsky 
35438ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
35448ea0be4fSVille Syrjälä {
35458ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
35468ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
35478ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35488ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
35498ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
35508ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35518ea0be4fSVille Syrjälä 
35528ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
35538ea0be4fSVille Syrjälä 
3554c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
35558ea0be4fSVille Syrjälä }
35568ea0be4fSVille Syrjälä 
35577e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35587e231dbeSJesse Barnes {
35592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35607e231dbeSJesse Barnes 
35617e231dbeSJesse Barnes 	if (!dev_priv)
35627e231dbeSJesse Barnes 		return;
35637e231dbeSJesse Barnes 
3564843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3565843d0e7dSImre Deak 
3566893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3567893fce8eSVille Syrjälä 
35687e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3569f8b79e58SImre Deak 
35708ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
35717e231dbeSJesse Barnes }
35727e231dbeSJesse Barnes 
357343f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
357443f328d7SVille Syrjälä {
357543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
357643f328d7SVille Syrjälä 
357743f328d7SVille Syrjälä 	if (!dev_priv)
357843f328d7SVille Syrjälä 		return;
357943f328d7SVille Syrjälä 
358043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
358143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
358243f328d7SVille Syrjälä 
3583a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
358443f328d7SVille Syrjälä 
3585a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
358643f328d7SVille Syrjälä 
3587c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
358843f328d7SVille Syrjälä }
358943f328d7SVille Syrjälä 
3590f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3591036a4a7dSZhenyu Wang {
35922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35934697995bSJesse Barnes 
35944697995bSJesse Barnes 	if (!dev_priv)
35954697995bSJesse Barnes 		return;
35964697995bSJesse Barnes 
3597be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3598036a4a7dSZhenyu Wang }
3599036a4a7dSZhenyu Wang 
3600c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3601c2798b19SChris Wilson {
36022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3603c2798b19SChris Wilson 	int pipe;
3604c2798b19SChris Wilson 
3605055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3606c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3607c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3608c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3609c2798b19SChris Wilson 	POSTING_READ16(IER);
3610c2798b19SChris Wilson }
3611c2798b19SChris Wilson 
3612c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3613c2798b19SChris Wilson {
36142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3615c2798b19SChris Wilson 
3616c2798b19SChris Wilson 	I915_WRITE16(EMR,
3617c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3618c2798b19SChris Wilson 
3619c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3620c2798b19SChris Wilson 	dev_priv->irq_mask =
3621c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3622c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3623c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3624c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3625c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3626c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3627c2798b19SChris Wilson 
3628c2798b19SChris Wilson 	I915_WRITE16(IER,
3629c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3630c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3631c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3632c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3633c2798b19SChris Wilson 	POSTING_READ16(IER);
3634c2798b19SChris Wilson 
3635379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3636379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3637d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3638755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3639755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3640d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3641379ef82dSDaniel Vetter 
3642c2798b19SChris Wilson 	return 0;
3643c2798b19SChris Wilson }
3644c2798b19SChris Wilson 
364590a72f87SVille Syrjälä /*
364690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
364790a72f87SVille Syrjälä  */
364890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36491f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
365090a72f87SVille Syrjälä {
36512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36521f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
365390a72f87SVille Syrjälä 
36548d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
365590a72f87SVille Syrjälä 		return false;
365690a72f87SVille Syrjälä 
365790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3658d6bbafa1SChris Wilson 		goto check_page_flip;
365990a72f87SVille Syrjälä 
366090a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
366190a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
366290a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
366390a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
366490a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
366590a72f87SVille Syrjälä 	 */
366690a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3667d6bbafa1SChris Wilson 		goto check_page_flip;
366890a72f87SVille Syrjälä 
36697d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
367090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
367190a72f87SVille Syrjälä 	return true;
3672d6bbafa1SChris Wilson 
3673d6bbafa1SChris Wilson check_page_flip:
3674d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3675d6bbafa1SChris Wilson 	return false;
367690a72f87SVille Syrjälä }
367790a72f87SVille Syrjälä 
3678ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3679c2798b19SChris Wilson {
368045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3682c2798b19SChris Wilson 	u16 iir, new_iir;
3683c2798b19SChris Wilson 	u32 pipe_stats[2];
3684c2798b19SChris Wilson 	int pipe;
3685c2798b19SChris Wilson 	u16 flip_mask =
3686c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3687c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3688c2798b19SChris Wilson 
36892dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36902dd2a883SImre Deak 		return IRQ_NONE;
36912dd2a883SImre Deak 
3692c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3693c2798b19SChris Wilson 	if (iir == 0)
3694c2798b19SChris Wilson 		return IRQ_NONE;
3695c2798b19SChris Wilson 
3696c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3697c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3698c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3699c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3700c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3701c2798b19SChris Wilson 		 */
3702222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3703c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3704aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3705c2798b19SChris Wilson 
3706055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3707c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3708c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3709c2798b19SChris Wilson 
3710c2798b19SChris Wilson 			/*
3711c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3712c2798b19SChris Wilson 			 */
37132d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3714c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3715c2798b19SChris Wilson 		}
3716222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3717c2798b19SChris Wilson 
3718c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3719c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3720c2798b19SChris Wilson 
3721c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
372274cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3723c2798b19SChris Wilson 
3724055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37251f1c2e24SVille Syrjälä 			int plane = pipe;
37263a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37271f1c2e24SVille Syrjälä 				plane = !plane;
37281f1c2e24SVille Syrjälä 
37294356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37301f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37311f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3732c2798b19SChris Wilson 
37334356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3734277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37352d9d2b0bSVille Syrjälä 
37361f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37371f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37381f7247c0SDaniel Vetter 								    pipe);
37394356d586SDaniel Vetter 		}
3740c2798b19SChris Wilson 
3741c2798b19SChris Wilson 		iir = new_iir;
3742c2798b19SChris Wilson 	}
3743c2798b19SChris Wilson 
3744c2798b19SChris Wilson 	return IRQ_HANDLED;
3745c2798b19SChris Wilson }
3746c2798b19SChris Wilson 
3747c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3748c2798b19SChris Wilson {
37492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3750c2798b19SChris Wilson 	int pipe;
3751c2798b19SChris Wilson 
3752055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3753c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3754c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3755c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3756c2798b19SChris Wilson 	}
3757c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3758c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3759c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3760c2798b19SChris Wilson }
3761c2798b19SChris Wilson 
3762a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3763a266c7d5SChris Wilson {
37642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3765a266c7d5SChris Wilson 	int pipe;
3766a266c7d5SChris Wilson 
3767a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3768a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3769a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3770a266c7d5SChris Wilson 	}
3771a266c7d5SChris Wilson 
377200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3773055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3774a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3775a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3776a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3777a266c7d5SChris Wilson 	POSTING_READ(IER);
3778a266c7d5SChris Wilson }
3779a266c7d5SChris Wilson 
3780a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3781a266c7d5SChris Wilson {
37822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
378338bde180SChris Wilson 	u32 enable_mask;
3784a266c7d5SChris Wilson 
378538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
378638bde180SChris Wilson 
378738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
378838bde180SChris Wilson 	dev_priv->irq_mask =
378938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
379038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
379138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
379238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
379338bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
379438bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
379538bde180SChris Wilson 
379638bde180SChris Wilson 	enable_mask =
379738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
379838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
379938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
380038bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
380138bde180SChris Wilson 		I915_USER_INTERRUPT;
380238bde180SChris Wilson 
3803a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
380420afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
380520afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
380620afbda2SDaniel Vetter 
3807a266c7d5SChris Wilson 		/* Enable in IER... */
3808a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3809a266c7d5SChris Wilson 		/* and unmask in IMR */
3810a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3811a266c7d5SChris Wilson 	}
3812a266c7d5SChris Wilson 
3813a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3814a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3815a266c7d5SChris Wilson 	POSTING_READ(IER);
3816a266c7d5SChris Wilson 
3817f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
381820afbda2SDaniel Vetter 
3819379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3820379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3821d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3822755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3823755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3824d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3825379ef82dSDaniel Vetter 
382620afbda2SDaniel Vetter 	return 0;
382720afbda2SDaniel Vetter }
382820afbda2SDaniel Vetter 
382990a72f87SVille Syrjälä /*
383090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
383190a72f87SVille Syrjälä  */
383290a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
383390a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
383490a72f87SVille Syrjälä {
38352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
383690a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
383790a72f87SVille Syrjälä 
38388d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
383990a72f87SVille Syrjälä 		return false;
384090a72f87SVille Syrjälä 
384190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3842d6bbafa1SChris Wilson 		goto check_page_flip;
384390a72f87SVille Syrjälä 
384490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
384590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
384690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
384790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
384890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
384990a72f87SVille Syrjälä 	 */
385090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3851d6bbafa1SChris Wilson 		goto check_page_flip;
385290a72f87SVille Syrjälä 
38537d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
385490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
385590a72f87SVille Syrjälä 	return true;
3856d6bbafa1SChris Wilson 
3857d6bbafa1SChris Wilson check_page_flip:
3858d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3859d6bbafa1SChris Wilson 	return false;
386090a72f87SVille Syrjälä }
386190a72f87SVille Syrjälä 
3862ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3863a266c7d5SChris Wilson {
386445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38668291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
386738bde180SChris Wilson 	u32 flip_mask =
386838bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
386938bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
387038bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3871a266c7d5SChris Wilson 
38722dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38732dd2a883SImre Deak 		return IRQ_NONE;
38742dd2a883SImre Deak 
3875a266c7d5SChris Wilson 	iir = I915_READ(IIR);
387638bde180SChris Wilson 	do {
387738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38788291ee90SChris Wilson 		bool blc_event = false;
3879a266c7d5SChris Wilson 
3880a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3881a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3882a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3883a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3884a266c7d5SChris Wilson 		 */
3885222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3886a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3887aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3888a266c7d5SChris Wilson 
3889055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3890a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3891a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3892a266c7d5SChris Wilson 
389338bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3894a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3895a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
389638bde180SChris Wilson 				irq_received = true;
3897a266c7d5SChris Wilson 			}
3898a266c7d5SChris Wilson 		}
3899222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3900a266c7d5SChris Wilson 
3901a266c7d5SChris Wilson 		if (!irq_received)
3902a266c7d5SChris Wilson 			break;
3903a266c7d5SChris Wilson 
3904a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
390516c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
390616c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
390716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3908a266c7d5SChris Wilson 
390938bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3910a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3911a266c7d5SChris Wilson 
3912a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
391374cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3914a266c7d5SChris Wilson 
3915055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
391638bde180SChris Wilson 			int plane = pipe;
39173a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
391838bde180SChris Wilson 				plane = !plane;
39195e2032d4SVille Syrjälä 
392090a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
392190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
392290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3923a266c7d5SChris Wilson 
3924a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3925a266c7d5SChris Wilson 				blc_event = true;
39264356d586SDaniel Vetter 
39274356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3928277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39292d9d2b0bSVille Syrjälä 
39301f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39311f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39321f7247c0SDaniel Vetter 								    pipe);
3933a266c7d5SChris Wilson 		}
3934a266c7d5SChris Wilson 
3935a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3936a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3937a266c7d5SChris Wilson 
3938a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3939a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3940a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3941a266c7d5SChris Wilson 		 * we would never get another interrupt.
3942a266c7d5SChris Wilson 		 *
3943a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3944a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3945a266c7d5SChris Wilson 		 * another one.
3946a266c7d5SChris Wilson 		 *
3947a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3948a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3949a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3950a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3951a266c7d5SChris Wilson 		 * stray interrupts.
3952a266c7d5SChris Wilson 		 */
395338bde180SChris Wilson 		ret = IRQ_HANDLED;
3954a266c7d5SChris Wilson 		iir = new_iir;
395538bde180SChris Wilson 	} while (iir & ~flip_mask);
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 	return ret;
3958a266c7d5SChris Wilson }
3959a266c7d5SChris Wilson 
3960a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3961a266c7d5SChris Wilson {
39622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3963a266c7d5SChris Wilson 	int pipe;
3964a266c7d5SChris Wilson 
3965a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3966a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3967a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3968a266c7d5SChris Wilson 	}
3969a266c7d5SChris Wilson 
397000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3971055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
397255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3973a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
397455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
397555b39755SChris Wilson 	}
3976a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3977a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3978a266c7d5SChris Wilson 
3979a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3980a266c7d5SChris Wilson }
3981a266c7d5SChris Wilson 
3982a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3983a266c7d5SChris Wilson {
39842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3985a266c7d5SChris Wilson 	int pipe;
3986a266c7d5SChris Wilson 
3987a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3988a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3989a266c7d5SChris Wilson 
3990a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3991055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3992a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3993a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3994a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3995a266c7d5SChris Wilson 	POSTING_READ(IER);
3996a266c7d5SChris Wilson }
3997a266c7d5SChris Wilson 
3998a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3999a266c7d5SChris Wilson {
40002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4001bbba0a97SChris Wilson 	u32 enable_mask;
4002a266c7d5SChris Wilson 	u32 error_mask;
4003a266c7d5SChris Wilson 
4004a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4005bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4006adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4007bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4008bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4009bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4010bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4011bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4012bbba0a97SChris Wilson 
4013bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
401421ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
401521ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4016bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4017bbba0a97SChris Wilson 
4018bbba0a97SChris Wilson 	if (IS_G4X(dev))
4019bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4020a266c7d5SChris Wilson 
4021b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4022b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4023d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4024755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4025755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4026755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4027d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4028a266c7d5SChris Wilson 
4029a266c7d5SChris Wilson 	/*
4030a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4031a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4032a266c7d5SChris Wilson 	 */
4033a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4034a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4035a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4036a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4037a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4038a266c7d5SChris Wilson 	} else {
4039a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4040a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4041a266c7d5SChris Wilson 	}
4042a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4043a266c7d5SChris Wilson 
4044a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4045a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4046a266c7d5SChris Wilson 	POSTING_READ(IER);
4047a266c7d5SChris Wilson 
404820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
404920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
405020afbda2SDaniel Vetter 
4051f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
405220afbda2SDaniel Vetter 
405320afbda2SDaniel Vetter 	return 0;
405420afbda2SDaniel Vetter }
405520afbda2SDaniel Vetter 
4056bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
405720afbda2SDaniel Vetter {
40582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4059cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
406020afbda2SDaniel Vetter 	u32 hotplug_en;
406120afbda2SDaniel Vetter 
4062b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4063b5ea2d56SDaniel Vetter 
4064bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4065bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4066adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4067e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4068b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
4069cd569aedSEgbert Eich 		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4070cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4071a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4072a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4073a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4074a266c7d5SChris Wilson 	*/
4075a266c7d5SChris Wilson 	if (IS_G4X(dev))
4076a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
407785fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4078a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4081a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4082a266c7d5SChris Wilson }
4083a266c7d5SChris Wilson 
4084ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4085a266c7d5SChris Wilson {
408645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4088a266c7d5SChris Wilson 	u32 iir, new_iir;
4089a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4090a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
409121ad8330SVille Syrjälä 	u32 flip_mask =
409221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4094a266c7d5SChris Wilson 
40952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40962dd2a883SImre Deak 		return IRQ_NONE;
40972dd2a883SImre Deak 
4098a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4099a266c7d5SChris Wilson 
4100a266c7d5SChris Wilson 	for (;;) {
4101501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41022c8ba29fSChris Wilson 		bool blc_event = false;
41032c8ba29fSChris Wilson 
4104a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4105a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4106a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4107a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4108a266c7d5SChris Wilson 		 */
4109222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4110a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4111aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4112a266c7d5SChris Wilson 
4113055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4114a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4115a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4116a266c7d5SChris Wilson 
4117a266c7d5SChris Wilson 			/*
4118a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4119a266c7d5SChris Wilson 			 */
4120a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4121a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4122501e01d7SVille Syrjälä 				irq_received = true;
4123a266c7d5SChris Wilson 			}
4124a266c7d5SChris Wilson 		}
4125222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4126a266c7d5SChris Wilson 
4127a266c7d5SChris Wilson 		if (!irq_received)
4128a266c7d5SChris Wilson 			break;
4129a266c7d5SChris Wilson 
4130a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4131a266c7d5SChris Wilson 
4132a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
413316c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
413416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4135a266c7d5SChris Wilson 
413621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4137a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4138a266c7d5SChris Wilson 
4139a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
414074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4141a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
414274cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4143a266c7d5SChris Wilson 
4144055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41452c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
414690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
414790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4148a266c7d5SChris Wilson 
4149a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4150a266c7d5SChris Wilson 				blc_event = true;
41514356d586SDaniel Vetter 
41524356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4153277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4154a266c7d5SChris Wilson 
41551f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41561f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41572d9d2b0bSVille Syrjälä 		}
4158a266c7d5SChris Wilson 
4159a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4160a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4161a266c7d5SChris Wilson 
4162515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4163515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4164515ac2bbSDaniel Vetter 
4165a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4166a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4167a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4168a266c7d5SChris Wilson 		 * we would never get another interrupt.
4169a266c7d5SChris Wilson 		 *
4170a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4171a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4172a266c7d5SChris Wilson 		 * another one.
4173a266c7d5SChris Wilson 		 *
4174a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4175a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4176a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4177a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4178a266c7d5SChris Wilson 		 * stray interrupts.
4179a266c7d5SChris Wilson 		 */
4180a266c7d5SChris Wilson 		iir = new_iir;
4181a266c7d5SChris Wilson 	}
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson 	return ret;
4184a266c7d5SChris Wilson }
4185a266c7d5SChris Wilson 
4186a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4187a266c7d5SChris Wilson {
41882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4189a266c7d5SChris Wilson 	int pipe;
4190a266c7d5SChris Wilson 
4191a266c7d5SChris Wilson 	if (!dev_priv)
4192a266c7d5SChris Wilson 		return;
4193a266c7d5SChris Wilson 
4194a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4195a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4196a266c7d5SChris Wilson 
4197a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4198055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4199a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4200a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4201a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4202a266c7d5SChris Wilson 
4203055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4204a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4205a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4206a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4207a266c7d5SChris Wilson }
4208a266c7d5SChris Wilson 
42094cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4210ac4c16c5SEgbert Eich {
42116323751dSImre Deak 	struct drm_i915_private *dev_priv =
42126323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42136323751dSImre Deak 			     hotplug_reenable_work.work);
4214ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4215ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4216ac4c16c5SEgbert Eich 	int i;
4217ac4c16c5SEgbert Eich 
42186323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42196323751dSImre Deak 
42204cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4221ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4222ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4223ac4c16c5SEgbert Eich 
4224ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4225ac4c16c5SEgbert Eich 			continue;
4226ac4c16c5SEgbert Eich 
4227ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4228ac4c16c5SEgbert Eich 
4229ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4230ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4231ac4c16c5SEgbert Eich 
4232ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4233ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4234ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4235c23cc417SJani Nikula 							 connector->name);
4236ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4237ac4c16c5SEgbert Eich 				if (!connector->polled)
4238ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4239ac4c16c5SEgbert Eich 			}
4240ac4c16c5SEgbert Eich 		}
4241ac4c16c5SEgbert Eich 	}
4242ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4243ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
42444cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
42456323751dSImre Deak 
42466323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4247ac4c16c5SEgbert Eich }
4248ac4c16c5SEgbert Eich 
4249fca52a55SDaniel Vetter /**
4250fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4251fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4252fca52a55SDaniel Vetter  *
4253fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4254fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4255fca52a55SDaniel Vetter  */
4256b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4257f71d4af4SJesse Barnes {
4258b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
42598b2e326dSChris Wilson 
42608b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
426113cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4262c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4263a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42648b2e326dSChris Wilson 
4265a6706b45SDeepak S 	/* Let's track the enabled rps events */
4266b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
42676c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
42686f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
426931685c25SDeepak S 	else
4270a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4271a6706b45SDeepak S 
4272737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4273737b1506SChris Wilson 			  i915_hangcheck_elapsed);
42746323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
42754cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
427661bac78eSDaniel Vetter 
427797a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42789ee32feaSDaniel Vetter 
4279b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42804cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42814cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4282b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4283f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4284f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4285391f75e2SVille Syrjälä 	} else {
4286391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4287391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4288f71d4af4SJesse Barnes 	}
4289f71d4af4SJesse Barnes 
429021da2700SVille Syrjälä 	/*
429121da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
429221da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
429321da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
429421da2700SVille Syrjälä 	 */
4295b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
429621da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
429721da2700SVille Syrjälä 
4298f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4299f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4300f71d4af4SJesse Barnes 
4301b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
430243f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
430343f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
430443f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
430543f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
430643f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
430743f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
430843f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4309b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43107e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43117e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43127e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43137e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43147e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43157e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4316fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4317b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4318abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4319723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4320abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4321abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4322abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4323abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4324*e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4325abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4326*e0a20ad7SShashank Sharma 		else
4327*e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4328f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4329f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4330723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4331f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4332f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4333f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4334f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
433582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4336f71d4af4SJesse Barnes 	} else {
4337b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4338c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4339c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4340c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4341c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4342b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4343a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4344a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4345a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4346a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4347c2798b19SChris Wilson 		} else {
4348a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4349a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4350a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4351a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4352c2798b19SChris Wilson 		}
4353778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4354778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4355f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4356f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4357f71d4af4SJesse Barnes 	}
4358f71d4af4SJesse Barnes }
435920afbda2SDaniel Vetter 
4360fca52a55SDaniel Vetter /**
4361fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4362fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4363fca52a55SDaniel Vetter  *
4364fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4365fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4366fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4367fca52a55SDaniel Vetter  * obeyed.
4368fca52a55SDaniel Vetter  *
4369fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4370fca52a55SDaniel Vetter  * in the driver load and resume code.
4371fca52a55SDaniel Vetter  */
4372b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
437320afbda2SDaniel Vetter {
4374b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4375821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4376821450c6SEgbert Eich 	struct drm_connector *connector;
4377821450c6SEgbert Eich 	int i;
437820afbda2SDaniel Vetter 
4379821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4380821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4381821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4382821450c6SEgbert Eich 	}
4383821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4384821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4385821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
43860e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
43870e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
43880e32b39cSDave Airlie 		if (intel_connector->mst_port)
4389821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4390821450c6SEgbert Eich 	}
4391b5ea2d56SDaniel Vetter 
4392b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4393b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4394d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
439520afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
439620afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4397d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
439820afbda2SDaniel Vetter }
4399c67a470bSPaulo Zanoni 
4400fca52a55SDaniel Vetter /**
4401fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4402fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4403fca52a55SDaniel Vetter  *
4404fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4405fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4406fca52a55SDaniel Vetter  *
4407fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4408fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4409fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4410fca52a55SDaniel Vetter  */
44112aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44122aeb7d3aSDaniel Vetter {
44132aeb7d3aSDaniel Vetter 	/*
44142aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44152aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44162aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44172aeb7d3aSDaniel Vetter 	 */
44182aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44192aeb7d3aSDaniel Vetter 
44202aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44212aeb7d3aSDaniel Vetter }
44222aeb7d3aSDaniel Vetter 
4423fca52a55SDaniel Vetter /**
4424fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4425fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4426fca52a55SDaniel Vetter  *
4427fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4428fca52a55SDaniel Vetter  * resources acquired in the init functions.
4429fca52a55SDaniel Vetter  */
44302aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44312aeb7d3aSDaniel Vetter {
44322aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44332aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44342aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44352aeb7d3aSDaniel Vetter }
44362aeb7d3aSDaniel Vetter 
4437fca52a55SDaniel Vetter /**
4438fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4439fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4440fca52a55SDaniel Vetter  *
4441fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4442fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4443fca52a55SDaniel Vetter  */
4444b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4445c67a470bSPaulo Zanoni {
4446b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
44472aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44482dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4449c67a470bSPaulo Zanoni }
4450c67a470bSPaulo Zanoni 
4451fca52a55SDaniel Vetter /**
4452fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4453fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4454fca52a55SDaniel Vetter  *
4455fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4456fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4457fca52a55SDaniel Vetter  */
4458b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4459c67a470bSPaulo Zanoni {
44602aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4461b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4462b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4463c67a470bSPaulo Zanoni }
4464