1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 174c9a9a268SImre Deak 1750706f17cSEgbert Eich /* For display hotplug interrupt */ 1760706f17cSEgbert Eich static inline void 1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1780706f17cSEgbert Eich uint32_t mask, 1790706f17cSEgbert Eich uint32_t bits) 1800706f17cSEgbert Eich { 1810706f17cSEgbert Eich uint32_t val; 1820706f17cSEgbert Eich 1830706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1840706f17cSEgbert Eich WARN_ON(bits & ~mask); 1850706f17cSEgbert Eich 1860706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1870706f17cSEgbert Eich val &= ~mask; 1880706f17cSEgbert Eich val |= bits; 1890706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1900706f17cSEgbert Eich } 1910706f17cSEgbert Eich 1920706f17cSEgbert Eich /** 1930706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1940706f17cSEgbert Eich * @dev_priv: driver private 1950706f17cSEgbert Eich * @mask: bits to update 1960706f17cSEgbert Eich * @bits: bits to enable 1970706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1980706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1990706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2000706f17cSEgbert Eich * function is usually not called from a context where the lock is 2010706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2020706f17cSEgbert Eich * version is also available. 2030706f17cSEgbert Eich */ 2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2050706f17cSEgbert Eich uint32_t mask, 2060706f17cSEgbert Eich uint32_t bits) 2070706f17cSEgbert Eich { 2080706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2100706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2110706f17cSEgbert Eich } 2120706f17cSEgbert Eich 213d9dc34f1SVille Syrjälä /** 214d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 215d9dc34f1SVille Syrjälä * @dev_priv: driver private 216d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 217d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 218d9dc34f1SVille Syrjälä */ 219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 220d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 221d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 222036a4a7dSZhenyu Wang { 223d9dc34f1SVille Syrjälä uint32_t new_val; 224d9dc34f1SVille Syrjälä 2254bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2264bc9d430SDaniel Vetter 227d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 228d9dc34f1SVille Syrjälä 2299df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 230c67a470bSPaulo Zanoni return; 231c67a470bSPaulo Zanoni 232d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 233d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 234d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 235d9dc34f1SVille Syrjälä 236d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 237d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2381ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2393143a2bfSChris Wilson POSTING_READ(DEIMR); 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang } 242036a4a7dSZhenyu Wang 24343eaea13SPaulo Zanoni /** 24443eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24543eaea13SPaulo Zanoni * @dev_priv: driver private 24643eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24743eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24843eaea13SPaulo Zanoni */ 24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 25043eaea13SPaulo Zanoni uint32_t interrupt_mask, 25143eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25243eaea13SPaulo Zanoni { 25343eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25443eaea13SPaulo Zanoni 25515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25615a17aaeSDaniel Vetter 2579df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 258c67a470bSPaulo Zanoni return; 259c67a470bSPaulo Zanoni 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26831bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26943eaea13SPaulo Zanoni } 27043eaea13SPaulo Zanoni 271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27243eaea13SPaulo Zanoni { 27343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27443eaea13SPaulo Zanoni } 27543eaea13SPaulo Zanoni 276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 277b900b949SImre Deak { 278b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 279b900b949SImre Deak } 280b900b949SImre Deak 281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 282a72fbc3aSImre Deak { 283a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 284a72fbc3aSImre Deak } 285a72fbc3aSImre Deak 286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 287b900b949SImre Deak { 288b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 289b900b949SImre Deak } 290b900b949SImre Deak 291edbfdb45SPaulo Zanoni /** 292edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 293edbfdb45SPaulo Zanoni * @dev_priv: driver private 294edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 295edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 296edbfdb45SPaulo Zanoni */ 297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 298edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 299edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 300edbfdb45SPaulo Zanoni { 301605cd25bSPaulo Zanoni uint32_t new_val; 302edbfdb45SPaulo Zanoni 30315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30415a17aaeSDaniel Vetter 305edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 306edbfdb45SPaulo Zanoni 307f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 308f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 309f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 310f52ecbcfSPaulo Zanoni 311f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 312f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 313f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 314a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 315edbfdb45SPaulo Zanoni } 316f52ecbcfSPaulo Zanoni } 317edbfdb45SPaulo Zanoni 318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 319edbfdb45SPaulo Zanoni { 3209939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3219939fba2SImre Deak return; 3229939fba2SImre Deak 323edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 324edbfdb45SPaulo Zanoni } 325edbfdb45SPaulo Zanoni 326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 336f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 337f4e9af4fSAkash Goel } 338f4e9af4fSAkash Goel 339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 340f4e9af4fSAkash Goel { 341f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 342f4e9af4fSAkash Goel 343f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 344f4e9af4fSAkash Goel 345f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 346f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 347f4e9af4fSAkash Goel POSTING_READ(reg); 348f4e9af4fSAkash Goel } 349f4e9af4fSAkash Goel 350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 351f4e9af4fSAkash Goel { 352f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 353f4e9af4fSAkash Goel 354f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 355f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 356f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 357f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 358f4e9af4fSAkash Goel } 359f4e9af4fSAkash Goel 360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 361f4e9af4fSAkash Goel { 362f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 363f4e9af4fSAkash Goel 364f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 365f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 366f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 367f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 368edbfdb45SPaulo Zanoni } 369edbfdb45SPaulo Zanoni 370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3713cc134e3SImre Deak { 3723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 374096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3753cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3763cc134e3SImre Deak } 3773cc134e3SImre Deak 37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 379b900b949SImre Deak { 380f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 381f2a91d1aSChris Wilson return; 382f2a91d1aSChris Wilson 383b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 384c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 385c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 386d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 387b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 38878e68d36SImre Deak 389b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 390b900b949SImre Deak } 391b900b949SImre Deak 39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 39359d02a1fSImre Deak { 3941800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 39559d02a1fSImre Deak } 39659d02a1fSImre Deak 39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 398b900b949SImre Deak { 399f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 400f2a91d1aSChris Wilson return; 401f2a91d1aSChris Wilson 402d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 403d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4049939fba2SImre Deak 405b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4069939fba2SImre Deak 407f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 40858072ccbSImre Deak 40958072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 41091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 411c33d247dSChris Wilson 412c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 413c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 414c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 415c33d247dSChris Wilson * state of the worker can be discarded. 416c33d247dSChris Wilson */ 417c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 418c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 419b900b949SImre Deak } 420b900b949SImre Deak 42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 42226705e20SSagar Arun Kamble { 42326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 42426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 42526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 42626705e20SSagar Arun Kamble } 42726705e20SSagar Arun Kamble 42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 42926705e20SSagar Arun Kamble { 43026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 43126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 43226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 43326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 43426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 43526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 43626705e20SSagar Arun Kamble } 43726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 43826705e20SSagar Arun Kamble } 43926705e20SSagar Arun Kamble 44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 44126705e20SSagar Arun Kamble { 44226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 44326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 44426705e20SSagar Arun Kamble 44526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 44626705e20SSagar Arun Kamble 44726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 44826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 44926705e20SSagar Arun Kamble 45026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 45126705e20SSagar Arun Kamble } 45226705e20SSagar Arun Kamble 4530961021aSBen Widawsky /** 4543a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4553a3b3c7dSVille Syrjälä * @dev_priv: driver private 4563a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4573a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4583a3b3c7dSVille Syrjälä */ 4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4603a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4613a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4623a3b3c7dSVille Syrjälä { 4633a3b3c7dSVille Syrjälä uint32_t new_val; 4643a3b3c7dSVille Syrjälä uint32_t old_val; 4653a3b3c7dSVille Syrjälä 4663a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4673a3b3c7dSVille Syrjälä 4683a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4693a3b3c7dSVille Syrjälä 4703a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4713a3b3c7dSVille Syrjälä return; 4723a3b3c7dSVille Syrjälä 4733a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4743a3b3c7dSVille Syrjälä 4753a3b3c7dSVille Syrjälä new_val = old_val; 4763a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4773a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4783a3b3c7dSVille Syrjälä 4793a3b3c7dSVille Syrjälä if (new_val != old_val) { 4803a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4813a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4823a3b3c7dSVille Syrjälä } 4833a3b3c7dSVille Syrjälä } 4843a3b3c7dSVille Syrjälä 4853a3b3c7dSVille Syrjälä /** 486013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 487013d3752SVille Syrjälä * @dev_priv: driver private 488013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 489013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 490013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 491013d3752SVille Syrjälä */ 492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 493013d3752SVille Syrjälä enum pipe pipe, 494013d3752SVille Syrjälä uint32_t interrupt_mask, 495013d3752SVille Syrjälä uint32_t enabled_irq_mask) 496013d3752SVille Syrjälä { 497013d3752SVille Syrjälä uint32_t new_val; 498013d3752SVille Syrjälä 499013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 500013d3752SVille Syrjälä 501013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 502013d3752SVille Syrjälä 503013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 504013d3752SVille Syrjälä return; 505013d3752SVille Syrjälä 506013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 507013d3752SVille Syrjälä new_val &= ~interrupt_mask; 508013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 509013d3752SVille Syrjälä 510013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 511013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 512013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 513013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 514013d3752SVille Syrjälä } 515013d3752SVille Syrjälä } 516013d3752SVille Syrjälä 517013d3752SVille Syrjälä /** 518fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 519fee884edSDaniel Vetter * @dev_priv: driver private 520fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 521fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 522fee884edSDaniel Vetter */ 52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 524fee884edSDaniel Vetter uint32_t interrupt_mask, 525fee884edSDaniel Vetter uint32_t enabled_irq_mask) 526fee884edSDaniel Vetter { 527fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 528fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 529fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 530fee884edSDaniel Vetter 53115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 53215a17aaeSDaniel Vetter 533fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 534fee884edSDaniel Vetter 5359df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 536c67a470bSPaulo Zanoni return; 537c67a470bSPaulo Zanoni 538fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 539fee884edSDaniel Vetter POSTING_READ(SDEIMR); 540fee884edSDaniel Vetter } 5418664281bSPaulo Zanoni 542b5ea642aSDaniel Vetter static void 543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 544755e9019SImre Deak u32 enable_mask, u32 status_mask) 5457c463586SKeith Packard { 546f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 547755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5487c463586SKeith Packard 549b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 550d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 551b79480baSDaniel Vetter 55204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 55304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 55404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 55504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 556755e9019SImre Deak return; 557755e9019SImre Deak 558755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 55946c06a30SVille Syrjälä return; 56046c06a30SVille Syrjälä 56191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 56291d181ddSImre Deak 5637c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 564755e9019SImre Deak pipestat |= enable_mask | status_mask; 56546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5663143a2bfSChris Wilson POSTING_READ(reg); 5677c463586SKeith Packard } 5687c463586SKeith Packard 569b5ea642aSDaniel Vetter static void 570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 571755e9019SImre Deak u32 enable_mask, u32 status_mask) 5727c463586SKeith Packard { 573f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 574755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5757c463586SKeith Packard 576b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 577d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 578b79480baSDaniel Vetter 57904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 58346c06a30SVille Syrjälä return; 58446c06a30SVille Syrjälä 585755e9019SImre Deak if ((pipestat & enable_mask) == 0) 586755e9019SImre Deak return; 587755e9019SImre Deak 58891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 58991d181ddSImre Deak 590755e9019SImre Deak pipestat &= ~enable_mask; 59146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5923143a2bfSChris Wilson POSTING_READ(reg); 5937c463586SKeith Packard } 5947c463586SKeith Packard 59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 59610c59c51SImre Deak { 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 59910c59c51SImre Deak /* 600724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 601724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60210c59c51SImre Deak */ 60310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60410c59c51SImre Deak return 0; 605724a6905SVille Syrjälä /* 606724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 607724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 608724a6905SVille Syrjälä */ 609724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 610724a6905SVille Syrjälä return 0; 61110c59c51SImre Deak 61210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61910c59c51SImre Deak 62010c59c51SImre Deak return enable_mask; 62110c59c51SImre Deak } 62210c59c51SImre Deak 623755e9019SImre Deak void 624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 625755e9019SImre Deak u32 status_mask) 626755e9019SImre Deak { 627755e9019SImre Deak u32 enable_mask; 628755e9019SImre Deak 629666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 63091c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 63110c59c51SImre Deak status_mask); 63210c59c51SImre Deak else 633755e9019SImre Deak enable_mask = status_mask << 16; 634755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 635755e9019SImre Deak } 636755e9019SImre Deak 637755e9019SImre Deak void 638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 639755e9019SImre Deak u32 status_mask) 640755e9019SImre Deak { 641755e9019SImre Deak u32 enable_mask; 642755e9019SImre Deak 643666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 64491c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 64510c59c51SImre Deak status_mask); 64610c59c51SImre Deak else 647755e9019SImre Deak enable_mask = status_mask << 16; 648755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 649755e9019SImre Deak } 650755e9019SImre Deak 651c0e09200SDave Airlie /** 652f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 65401c66889SZhao Yakui */ 65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 65601c66889SZhao Yakui { 65791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 658f49e38ddSJani Nikula return; 659f49e38ddSJani Nikula 66013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66101c66889SZhao Yakui 662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 665755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6661ec14ad3SChris Wilson 66713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 66801c66889SZhao Yakui } 66901c66889SZhao Yakui 670f75f3746SVille Syrjälä /* 671f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 672f75f3746SVille Syrjälä * around the vertical blanking period. 673f75f3746SVille Syrjälä * 674f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 675f75f3746SVille Syrjälä * vblank_start >= 3 676f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 677f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 678f75f3746SVille Syrjälä * vtotal = vblank_start + 3 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * start of vblank: 681f75f3746SVille Syrjälä * latch double buffered registers 682f75f3746SVille Syrjälä * increment frame counter (ctg+) 683f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 684f75f3746SVille Syrjälä * | 685f75f3746SVille Syrjälä * | frame start: 686f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 687f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 688f75f3746SVille Syrjälä * | | 689f75f3746SVille Syrjälä * | | start of vsync: 690f75f3746SVille Syrjälä * | | generate vsync interrupt 691f75f3746SVille Syrjälä * | | | 692f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 693f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 694f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 695f75f3746SVille Syrjälä * | | <----vs-----> | 696f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 697f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 698f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 699f75f3746SVille Syrjälä * | | | 700f75f3746SVille Syrjälä * last visible pixel first visible pixel 701f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 702f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 703f75f3746SVille Syrjälä * 704f75f3746SVille Syrjälä * x = horizontal active 705f75f3746SVille Syrjälä * _ = horizontal blanking 706f75f3746SVille Syrjälä * hs = horizontal sync 707f75f3746SVille Syrjälä * va = vertical active 708f75f3746SVille Syrjälä * vb = vertical blanking 709f75f3746SVille Syrjälä * vs = vertical sync 710f75f3746SVille Syrjälä * vbs = vblank_start (number) 711f75f3746SVille Syrjälä * 712f75f3746SVille Syrjälä * Summary: 713f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 714f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 715f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 716f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 717f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 718f75f3746SVille Syrjälä */ 719f75f3746SVille Syrjälä 72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72142f52ef8SKeith Packard * we use as a pipe index 72242f52ef8SKeith Packard */ 72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7240a3e67a4SJesse Barnes { 725fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 726f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 72898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 72998187836SVille Syrjälä pipe); 730fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 731391f75e2SVille Syrjälä 7320b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7330b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7340b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7350b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7360b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 737391f75e2SVille Syrjälä 7380b2a8e09SVille Syrjälä /* Convert to pixel count */ 7390b2a8e09SVille Syrjälä vbl_start *= htotal; 7400b2a8e09SVille Syrjälä 7410b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7420b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7430b2a8e09SVille Syrjälä 7449db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7459db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7465eddb70bSChris Wilson 7470a3e67a4SJesse Barnes /* 7480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7500a3e67a4SJesse Barnes * register. 7510a3e67a4SJesse Barnes */ 7520a3e67a4SJesse Barnes do { 7535eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 754391f75e2SVille Syrjälä low = I915_READ(low_frame); 7555eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7560a3e67a4SJesse Barnes } while (high1 != high2); 7570a3e67a4SJesse Barnes 7585eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 759391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 761391f75e2SVille Syrjälä 762391f75e2SVille Syrjälä /* 763391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 764391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 765391f75e2SVille Syrjälä * counter against vblank start. 766391f75e2SVille Syrjälä */ 767edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7680a3e67a4SJesse Barnes } 7690a3e67a4SJesse Barnes 770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7719880b7a5SJesse Barnes { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7739880b7a5SJesse Barnes 774649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7759880b7a5SJesse Barnes } 7769880b7a5SJesse Barnes 77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 782fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 783a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78480715b2fSVille Syrjälä int position, vtotal; 785a225f079SVille Syrjälä 78680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 787a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 788a225f079SVille Syrjälä vtotal /= 2; 789a225f079SVille Syrjälä 79091d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 79175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 792a225f079SVille Syrjälä else 79375aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 794a225f079SVille Syrjälä 795a225f079SVille Syrjälä /* 79641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 79741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 80041b578fbSJesse Barnes * 80141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 80241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80641b578fbSJesse Barnes */ 80791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80841b578fbSJesse Barnes int i, temp; 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 81141b578fbSJesse Barnes udelay(1); 81241b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 81341b578fbSJesse Barnes DSL_LINEMASK_GEN3; 81441b578fbSJesse Barnes if (temp != position) { 81541b578fbSJesse Barnes position = temp; 81641b578fbSJesse Barnes break; 81741b578fbSJesse Barnes } 81841b578fbSJesse Barnes } 81941b578fbSJesse Barnes } 82041b578fbSJesse Barnes 82141b578fbSJesse Barnes /* 82280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 82380715b2fSVille Syrjälä * scanline_offset adjustment. 824a225f079SVille Syrjälä */ 82580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 826a225f079SVille Syrjälä } 827a225f079SVille Syrjälä 82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 829abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 8303bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8313bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8320af7e4dfSMario Kleiner { 833fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 83498187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 83598187836SVille Syrjälä pipe); 8363aa18df8SVille Syrjälä int position; 83778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8380af7e4dfSMario Kleiner bool in_vbl = true; 8390af7e4dfSMario Kleiner int ret = 0; 840ad3543edSMario Kleiner unsigned long irqflags; 8410af7e4dfSMario Kleiner 842fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8430af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8450af7e4dfSMario Kleiner return 0; 8460af7e4dfSMario Kleiner } 8470af7e4dfSMario Kleiner 848c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 850c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 851c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 852c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8530af7e4dfSMario Kleiner 854d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 855d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 856d31faf65SVille Syrjälä vbl_end /= 2; 857d31faf65SVille Syrjälä vtotal /= 2; 858d31faf65SVille Syrjälä } 859d31faf65SVille Syrjälä 860c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 861c2baf4b7SVille Syrjälä 862ad3543edSMario Kleiner /* 863ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 864ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 865ad3543edSMario Kleiner * following code must not block on uncore.lock. 866ad3543edSMario Kleiner */ 867ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 868ad3543edSMario Kleiner 869ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 870ad3543edSMario Kleiner 871ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 872ad3543edSMario Kleiner if (stime) 873ad3543edSMario Kleiner *stime = ktime_get(); 874ad3543edSMario Kleiner 87591d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8760af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8770af7e4dfSMario Kleiner * scanout position from Display scan line register. 8780af7e4dfSMario Kleiner */ 879a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8800af7e4dfSMario Kleiner } else { 8810af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8820af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8830af7e4dfSMario Kleiner * scanout position. 8840af7e4dfSMario Kleiner */ 88575aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8860af7e4dfSMario Kleiner 8873aa18df8SVille Syrjälä /* convert to pixel counts */ 8883aa18df8SVille Syrjälä vbl_start *= htotal; 8893aa18df8SVille Syrjälä vbl_end *= htotal; 8903aa18df8SVille Syrjälä vtotal *= htotal; 89178e8fc6bSVille Syrjälä 89278e8fc6bSVille Syrjälä /* 8937e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8947e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8957e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8967e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8977e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8987e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8997e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9007e78f1cbSVille Syrjälä */ 9017e78f1cbSVille Syrjälä if (position >= vtotal) 9027e78f1cbSVille Syrjälä position = vtotal - 1; 9037e78f1cbSVille Syrjälä 9047e78f1cbSVille Syrjälä /* 90578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 91078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 91178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91278e8fc6bSVille Syrjälä */ 91378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9143aa18df8SVille Syrjälä } 9153aa18df8SVille Syrjälä 916ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 917ad3543edSMario Kleiner if (etime) 918ad3543edSMario Kleiner *etime = ktime_get(); 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 921ad3543edSMario Kleiner 922ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 923ad3543edSMario Kleiner 9243aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 9253aa18df8SVille Syrjälä 9263aa18df8SVille Syrjälä /* 9273aa18df8SVille Syrjälä * While in vblank, position will be negative 9283aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9293aa18df8SVille Syrjälä * vblank, position will be positive counting 9303aa18df8SVille Syrjälä * up since vbl_end. 9313aa18df8SVille Syrjälä */ 9323aa18df8SVille Syrjälä if (position >= vbl_start) 9333aa18df8SVille Syrjälä position -= vbl_end; 9343aa18df8SVille Syrjälä else 9353aa18df8SVille Syrjälä position += vtotal - vbl_end; 9363aa18df8SVille Syrjälä 93791d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9383aa18df8SVille Syrjälä *vpos = position; 9393aa18df8SVille Syrjälä *hpos = 0; 9403aa18df8SVille Syrjälä } else { 9410af7e4dfSMario Kleiner *vpos = position / htotal; 9420af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9430af7e4dfSMario Kleiner } 9440af7e4dfSMario Kleiner 9450af7e4dfSMario Kleiner /* In vblank? */ 9460af7e4dfSMario Kleiner if (in_vbl) 9473d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9480af7e4dfSMario Kleiner 9490af7e4dfSMario Kleiner return ret; 9500af7e4dfSMario Kleiner } 9510af7e4dfSMario Kleiner 952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 953a225f079SVille Syrjälä { 954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 955a225f079SVille Syrjälä unsigned long irqflags; 956a225f079SVille Syrjälä int position; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 960a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 961a225f079SVille Syrjälä 962a225f079SVille Syrjälä return position; 963a225f079SVille Syrjälä } 964a225f079SVille Syrjälä 96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9660af7e4dfSMario Kleiner int *max_error, 9670af7e4dfSMario Kleiner struct timeval *vblank_time, 9680af7e4dfSMario Kleiner unsigned flags) 9690af7e4dfSMario Kleiner { 970b91eb5ccSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 971e2af48c6SVille Syrjälä struct intel_crtc *crtc; 9720af7e4dfSMario Kleiner 973b91eb5ccSVille Syrjälä if (pipe >= INTEL_INFO(dev_priv)->num_pipes) { 97488e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9750af7e4dfSMario Kleiner return -EINVAL; 9760af7e4dfSMario Kleiner } 9770af7e4dfSMario Kleiner 9780af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 979b91eb5ccSVille Syrjälä crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 9804041b853SChris Wilson if (crtc == NULL) { 98188e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9824041b853SChris Wilson return -EINVAL; 9834041b853SChris Wilson } 9844041b853SChris Wilson 985e2af48c6SVille Syrjälä if (!crtc->base.hwmode.crtc_clock) { 98688e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9874041b853SChris Wilson return -EBUSY; 9884041b853SChris Wilson } 9890af7e4dfSMario Kleiner 9900af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9914041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9924041b853SChris Wilson vblank_time, flags, 993e2af48c6SVille Syrjälä &crtc->base.hwmode); 9940af7e4dfSMario Kleiner } 9950af7e4dfSMario Kleiner 99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 997f97108d1SJesse Barnes { 998b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9999270388eSDaniel Vetter u8 new_delay; 10009270388eSDaniel Vetter 1001d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1002f97108d1SJesse Barnes 100373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100473edd18fSDaniel Vetter 100520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10069270388eSDaniel Vetter 10077648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1008b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1009b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1010f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1011f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1012f97108d1SJesse Barnes 1013f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1014b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1019b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 102020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 102120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 102220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 102320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1024f97108d1SJesse Barnes } 1025f97108d1SJesse Barnes 102691d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 102720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1028f97108d1SJesse Barnes 1029d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10309270388eSDaniel Vetter 1031f97108d1SJesse Barnes return; 1032f97108d1SJesse Barnes } 1033f97108d1SJesse Barnes 10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1035549f7365SChris Wilson { 1036*dffabc8fSTvrtko Ursulin bool waiters; 1037*dffabc8fSTvrtko Ursulin 10382246bea6SChris Wilson atomic_inc(&engine->irq_count); 1039538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 1040*dffabc8fSTvrtko Ursulin waiters = intel_engine_wakeup(engine); 1041*dffabc8fSTvrtko Ursulin trace_intel_engine_notify(engine, waiters); 1042549f7365SChris Wilson } 1043549f7365SChris Wilson 104443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 104543cf3bf0SChris Wilson struct intel_rps_ei *ei) 104631685c25SDeepak S { 104743cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104843cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 104943cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 105031685c25SDeepak S } 105131685c25SDeepak S 105243cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 105343cf3bf0SChris Wilson const struct intel_rps_ei *old, 105443cf3bf0SChris Wilson const struct intel_rps_ei *now, 105543cf3bf0SChris Wilson int threshold) 105631685c25SDeepak S { 105743cf3bf0SChris Wilson u64 time, c0; 10587bad74d5SVille Syrjälä unsigned int mul = 100; 105931685c25SDeepak S 106043cf3bf0SChris Wilson if (old->cz_clock == 0) 106143cf3bf0SChris Wilson return false; 106231685c25SDeepak S 10637bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10647bad74d5SVille Syrjälä mul <<= 8; 10657bad74d5SVille Syrjälä 106643cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10677bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 106831685c25SDeepak S 106943cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 107043cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 107143cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 107243cf3bf0SChris Wilson */ 107343cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 107443cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10757bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 107631685c25SDeepak S 107743cf3bf0SChris Wilson return c0 >= time; 107831685c25SDeepak S } 107931685c25SDeepak S 108043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 108143cf3bf0SChris Wilson { 108243cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 108343cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 108443cf3bf0SChris Wilson } 108543cf3bf0SChris Wilson 108643cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 108743cf3bf0SChris Wilson { 108843cf3bf0SChris Wilson struct intel_rps_ei now; 108943cf3bf0SChris Wilson u32 events = 0; 109043cf3bf0SChris Wilson 10916f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 109243cf3bf0SChris Wilson return 0; 109343cf3bf0SChris Wilson 109443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 109543cf3bf0SChris Wilson if (now.cz_clock == 0) 109643cf3bf0SChris Wilson return 0; 109731685c25SDeepak S 109843cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 109943cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 110043cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 11018fb55197SChris Wilson dev_priv->rps.down_threshold)) 110243cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 110343cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 110431685c25SDeepak S } 110531685c25SDeepak S 110643cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 110743cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 110843cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 11098fb55197SChris Wilson dev_priv->rps.up_threshold)) 111043cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 111143cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 111243cf3bf0SChris Wilson } 111343cf3bf0SChris Wilson 111443cf3bf0SChris Wilson return events; 111531685c25SDeepak S } 111631685c25SDeepak S 1117f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1118f5a4c67dSChris Wilson { 1119e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 11203b3f1650SAkash Goel enum intel_engine_id id; 1121f5a4c67dSChris Wilson 11223b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 1123688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1124f5a4c67dSChris Wilson return true; 1125f5a4c67dSChris Wilson 1126f5a4c67dSChris Wilson return false; 1127f5a4c67dSChris Wilson } 1128f5a4c67dSChris Wilson 11294912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11303b8d8d91SJesse Barnes { 11312d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11322d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11338d3afd7dSChris Wilson bool client_boost; 11348d3afd7dSChris Wilson int new_delay, adj, min, max; 1135edbfdb45SPaulo Zanoni u32 pm_iir; 11363b8d8d91SJesse Barnes 113759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1138d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1139d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1140d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1141d4d70aa5SImre Deak return; 1142d4d70aa5SImre Deak } 11431f814dacSImre Deak 1144c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1145c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1146a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1147f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 11488d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11498d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 115059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11514912d041SBen Widawsky 115260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1153a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 115460611c13SPaulo Zanoni 11558d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1156c33d247dSChris Wilson return; 11573b8d8d91SJesse Barnes 11584fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11597b9e0ae6SChris Wilson 116043cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 116143cf3bf0SChris Wilson 1162dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1163edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11648d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11658d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 116629ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 116729ecd78dSChris Wilson max = dev_priv->rps.max_freq; 116829ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 116929ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11708d3afd7dSChris Wilson adj = 0; 11718d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1172dd75fdc8SChris Wilson if (adj > 0) 1173dd75fdc8SChris Wilson adj *= 2; 1174edcf284bSChris Wilson else /* CHV needs even encode values */ 1175edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11767e79a683SSagar Arun Kamble 11777e79a683SSagar Arun Kamble if (new_delay >= dev_priv->rps.max_freq_softlimit) 11787e79a683SSagar Arun Kamble adj = 0; 117929ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1180f5a4c67dSChris Wilson adj = 0; 1181dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1182b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1183b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 118417136d54SChris Wilson else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 1185b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1186dd75fdc8SChris Wilson adj = 0; 1187dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1188dd75fdc8SChris Wilson if (adj < 0) 1189dd75fdc8SChris Wilson adj *= 2; 1190edcf284bSChris Wilson else /* CHV needs even encode values */ 1191edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 11927e79a683SSagar Arun Kamble 11937e79a683SSagar Arun Kamble if (new_delay <= dev_priv->rps.min_freq_softlimit) 11947e79a683SSagar Arun Kamble adj = 0; 1195dd75fdc8SChris Wilson } else { /* unknown event */ 1196edcf284bSChris Wilson adj = 0; 1197dd75fdc8SChris Wilson } 11983b8d8d91SJesse Barnes 1199edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1200edcf284bSChris Wilson 120179249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 120279249636SBen Widawsky * interrupt 120379249636SBen Widawsky */ 1204edcf284bSChris Wilson new_delay += adj; 12058d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 120627544369SDeepak S 12079fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12089fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 12099fcee2f7SChris Wilson dev_priv->rps.last_adj = 0; 12109fcee2f7SChris Wilson } 12113b8d8d91SJesse Barnes 12124fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12133b8d8d91SJesse Barnes } 12143b8d8d91SJesse Barnes 1215e3689190SBen Widawsky 1216e3689190SBen Widawsky /** 1217e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1218e3689190SBen Widawsky * occurred. 1219e3689190SBen Widawsky * @work: workqueue struct 1220e3689190SBen Widawsky * 1221e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1222e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1223e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1224e3689190SBen Widawsky */ 1225e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1226e3689190SBen Widawsky { 12272d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12282d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1229e3689190SBen Widawsky u32 error_status, row, bank, subbank; 123035a85ac6SBen Widawsky char *parity_event[6]; 1231e3689190SBen Widawsky uint32_t misccpctl; 123235a85ac6SBen Widawsky uint8_t slice = 0; 1233e3689190SBen Widawsky 1234e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1235e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1236e3689190SBen Widawsky * any time we access those registers. 1237e3689190SBen Widawsky */ 123891c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1239e3689190SBen Widawsky 124035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 124135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 124235a85ac6SBen Widawsky goto out; 124335a85ac6SBen Widawsky 1244e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1245e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1246e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1247e3689190SBen Widawsky 124835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1249f0f59a00SVille Syrjälä i915_reg_t reg; 125035a85ac6SBen Widawsky 125135a85ac6SBen Widawsky slice--; 12522d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 125335a85ac6SBen Widawsky break; 125435a85ac6SBen Widawsky 125535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125635a85ac6SBen Widawsky 12576fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 125835a85ac6SBen Widawsky 125935a85ac6SBen Widawsky error_status = I915_READ(reg); 1260e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1261e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1262e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1263e3689190SBen Widawsky 126435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126535a85ac6SBen Widawsky POSTING_READ(reg); 1266e3689190SBen Widawsky 1267cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1268e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1269e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1270e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 127135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 127235a85ac6SBen Widawsky parity_event[5] = NULL; 1273e3689190SBen Widawsky 127491c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1275e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1276e3689190SBen Widawsky 127735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127835a85ac6SBen Widawsky slice, row, bank, subbank); 1279e3689190SBen Widawsky 128035a85ac6SBen Widawsky kfree(parity_event[4]); 1281e3689190SBen Widawsky kfree(parity_event[3]); 1282e3689190SBen Widawsky kfree(parity_event[2]); 1283e3689190SBen Widawsky kfree(parity_event[1]); 1284e3689190SBen Widawsky } 1285e3689190SBen Widawsky 128635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128735a85ac6SBen Widawsky 128835a85ac6SBen Widawsky out: 128935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12904cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12912d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12924cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 129335a85ac6SBen Widawsky 129491c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 129535a85ac6SBen Widawsky } 129635a85ac6SBen Widawsky 1297261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1298261e40b8SVille Syrjälä u32 iir) 1299e3689190SBen Widawsky { 1300261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1301e3689190SBen Widawsky return; 1302e3689190SBen Widawsky 1303d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1304261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1305d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1306e3689190SBen Widawsky 1307261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 130835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 131035a85ac6SBen Widawsky 131135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 131235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 131335a85ac6SBen Widawsky 1314a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1315e3689190SBen Widawsky } 1316e3689190SBen Widawsky 1317261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1318f1af8fc1SPaulo Zanoni u32 gt_iir) 1319f1af8fc1SPaulo Zanoni { 1320f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13213b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1322f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13233b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1324f1af8fc1SPaulo Zanoni } 1325f1af8fc1SPaulo Zanoni 1326261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1327e7b4c6b1SDaniel Vetter u32 gt_iir) 1328e7b4c6b1SDaniel Vetter { 1329f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13303b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1331cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13323b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1333cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13343b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1335e7b4c6b1SDaniel Vetter 1336cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1337cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1338aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1339aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1340e3689190SBen Widawsky 1341261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1342261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1343e7b4c6b1SDaniel Vetter } 1344e7b4c6b1SDaniel Vetter 1345fbcc1a0cSNick Hoath static __always_inline void 13460bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1347fbcc1a0cSNick Hoath { 1348fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13490bc40be8STvrtko Ursulin notify_ring(engine); 1350f747026cSChris Wilson 1351f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 1352f747026cSChris Wilson set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 1353f747026cSChris Wilson tasklet_hi_schedule(&engine->irq_tasklet); 1354f747026cSChris Wilson } 1355fbcc1a0cSNick Hoath } 1356fbcc1a0cSNick Hoath 1357e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1358e30e251aSVille Syrjälä u32 master_ctl, 1359e30e251aSVille Syrjälä u32 gt_iir[4]) 1360abd58f01SBen Widawsky { 1361abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1362abd58f01SBen Widawsky 1363abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1364e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1365e30e251aSVille Syrjälä if (gt_iir[0]) { 1366e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1367abd58f01SBen Widawsky ret = IRQ_HANDLED; 1368abd58f01SBen Widawsky } else 1369abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1370abd58f01SBen Widawsky } 1371abd58f01SBen Widawsky 137285f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1373e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1374e30e251aSVille Syrjälä if (gt_iir[1]) { 1375e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1376abd58f01SBen Widawsky ret = IRQ_HANDLED; 1377abd58f01SBen Widawsky } else 1378abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1379abd58f01SBen Widawsky } 1380abd58f01SBen Widawsky 138174cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1382e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1383e30e251aSVille Syrjälä if (gt_iir[3]) { 1384e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 138574cdb337SChris Wilson ret = IRQ_HANDLED; 138674cdb337SChris Wilson } else 138774cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 138874cdb337SChris Wilson } 138974cdb337SChris Wilson 139026705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1391e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 139226705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 139326705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1394cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 139526705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 139626705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 139738cc46d7SOscar Mateo ret = IRQ_HANDLED; 13980961021aSBen Widawsky } else 13990961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14000961021aSBen Widawsky } 14010961021aSBen Widawsky 1402abd58f01SBen Widawsky return ret; 1403abd58f01SBen Widawsky } 1404abd58f01SBen Widawsky 1405e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1406e30e251aSVille Syrjälä u32 gt_iir[4]) 1407e30e251aSVille Syrjälä { 1408e30e251aSVille Syrjälä if (gt_iir[0]) { 14093b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1410e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14113b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1412e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1413e30e251aSVille Syrjälä } 1414e30e251aSVille Syrjälä 1415e30e251aSVille Syrjälä if (gt_iir[1]) { 14163b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1417e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14183b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1419e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1420e30e251aSVille Syrjälä } 1421e30e251aSVille Syrjälä 1422e30e251aSVille Syrjälä if (gt_iir[3]) 14233b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1424e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1425e30e251aSVille Syrjälä 1426e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1427e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 142826705e20SSagar Arun Kamble 142926705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 143026705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1431e30e251aSVille Syrjälä } 1432e30e251aSVille Syrjälä 143363c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 143463c88d22SImre Deak { 143563c88d22SImre Deak switch (port) { 143663c88d22SImre Deak case PORT_A: 1437195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 143863c88d22SImre Deak case PORT_B: 143963c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 144063c88d22SImre Deak case PORT_C: 144163c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 144263c88d22SImre Deak default: 144363c88d22SImre Deak return false; 144463c88d22SImre Deak } 144563c88d22SImre Deak } 144663c88d22SImre Deak 14476dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14486dbf30ceSVille Syrjälä { 14496dbf30ceSVille Syrjälä switch (port) { 14506dbf30ceSVille Syrjälä case PORT_E: 14516dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14526dbf30ceSVille Syrjälä default: 14536dbf30ceSVille Syrjälä return false; 14546dbf30ceSVille Syrjälä } 14556dbf30ceSVille Syrjälä } 14566dbf30ceSVille Syrjälä 145774c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 145874c0b395SVille Syrjälä { 145974c0b395SVille Syrjälä switch (port) { 146074c0b395SVille Syrjälä case PORT_A: 146174c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 146274c0b395SVille Syrjälä case PORT_B: 146374c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 146474c0b395SVille Syrjälä case PORT_C: 146574c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 146674c0b395SVille Syrjälä case PORT_D: 146774c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 146874c0b395SVille Syrjälä default: 146974c0b395SVille Syrjälä return false; 147074c0b395SVille Syrjälä } 147174c0b395SVille Syrjälä } 147274c0b395SVille Syrjälä 1473e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1474e4ce95aaSVille Syrjälä { 1475e4ce95aaSVille Syrjälä switch (port) { 1476e4ce95aaSVille Syrjälä case PORT_A: 1477e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1478e4ce95aaSVille Syrjälä default: 1479e4ce95aaSVille Syrjälä return false; 1480e4ce95aaSVille Syrjälä } 1481e4ce95aaSVille Syrjälä } 1482e4ce95aaSVille Syrjälä 1483676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 148413cf5504SDave Airlie { 148513cf5504SDave Airlie switch (port) { 148613cf5504SDave Airlie case PORT_B: 1487676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 148813cf5504SDave Airlie case PORT_C: 1489676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 149013cf5504SDave Airlie case PORT_D: 1491676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1492676574dfSJani Nikula default: 1493676574dfSJani Nikula return false; 149413cf5504SDave Airlie } 149513cf5504SDave Airlie } 149613cf5504SDave Airlie 1497676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 149813cf5504SDave Airlie { 149913cf5504SDave Airlie switch (port) { 150013cf5504SDave Airlie case PORT_B: 1501676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 150213cf5504SDave Airlie case PORT_C: 1503676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 150413cf5504SDave Airlie case PORT_D: 1505676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1506676574dfSJani Nikula default: 1507676574dfSJani Nikula return false; 150813cf5504SDave Airlie } 150913cf5504SDave Airlie } 151013cf5504SDave Airlie 151142db67d6SVille Syrjälä /* 151242db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 151342db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 151442db67d6SVille Syrjälä * hotplug detection results from several registers. 151542db67d6SVille Syrjälä * 151642db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 151742db67d6SVille Syrjälä */ 1518fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15198c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1520fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1521fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1522676574dfSJani Nikula { 15238c841e57SJani Nikula enum port port; 1524676574dfSJani Nikula int i; 1525676574dfSJani Nikula 1526676574dfSJani Nikula for_each_hpd_pin(i) { 15278c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15288c841e57SJani Nikula continue; 15298c841e57SJani Nikula 1530676574dfSJani Nikula *pin_mask |= BIT(i); 1531676574dfSJani Nikula 1532cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1533cc24fcdcSImre Deak continue; 1534cc24fcdcSImre Deak 1535fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1536676574dfSJani Nikula *long_mask |= BIT(i); 1537676574dfSJani Nikula } 1538676574dfSJani Nikula 1539676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1540676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1541676574dfSJani Nikula 1542676574dfSJani Nikula } 1543676574dfSJani Nikula 154491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1545515ac2bbSDaniel Vetter { 154628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1547515ac2bbSDaniel Vetter } 1548515ac2bbSDaniel Vetter 154991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1550ce99c256SDaniel Vetter { 15519ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1552ce99c256SDaniel Vetter } 1553ce99c256SDaniel Vetter 15548bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 155591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155691d14251STvrtko Ursulin enum pipe pipe, 1557eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1558eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15598bc5e955SDaniel Vetter uint32_t crc4) 15608bf1e9f1SShuang He { 15618bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15628bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 15638c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 15648c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 15658c6b709dSTomeu Vizoso uint32_t crcs[5]; 1566ac2300d4SDamien Lespiau int head, tail; 1567b2c88f5bSDamien Lespiau 1568d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 15698c6b709dSTomeu Vizoso if (pipe_crc->source) { 15700c912c79SDamien Lespiau if (!pipe_crc->entries) { 1571d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 157234273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15730c912c79SDamien Lespiau return; 15740c912c79SDamien Lespiau } 15750c912c79SDamien Lespiau 1576d538bbdfSDamien Lespiau head = pipe_crc->head; 1577d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1578b2c88f5bSDamien Lespiau 1579b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1580d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1581b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1582b2c88f5bSDamien Lespiau return; 1583b2c88f5bSDamien Lespiau } 1584b2c88f5bSDamien Lespiau 1585b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15868bf1e9f1SShuang He 15878c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1588eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1589eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1590eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1591eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1592eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1593b2c88f5bSDamien Lespiau 1594b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1595d538bbdfSDamien Lespiau pipe_crc->head = head; 1596d538bbdfSDamien Lespiau 1597d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 159807144428SDamien Lespiau 159907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16008c6b709dSTomeu Vizoso } else { 16018c6b709dSTomeu Vizoso /* 16028c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16038c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16048c6b709dSTomeu Vizoso * out the buggy result. 16058c6b709dSTomeu Vizoso * 16068c6b709dSTomeu Vizoso * On CHV sometimes the second CRC is bonkers as well, so 16078c6b709dSTomeu Vizoso * don't trust that one either. 16088c6b709dSTomeu Vizoso */ 16098c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 16108c6b709dSTomeu Vizoso (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) { 16118c6b709dSTomeu Vizoso pipe_crc->skipped++; 16128c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16138c6b709dSTomeu Vizoso return; 16148c6b709dSTomeu Vizoso } 16158c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16168c6b709dSTomeu Vizoso crcs[0] = crc0; 16178c6b709dSTomeu Vizoso crcs[1] = crc1; 16188c6b709dSTomeu Vizoso crcs[2] = crc2; 16198c6b709dSTomeu Vizoso crcs[3] = crc3; 16208c6b709dSTomeu Vizoso crcs[4] = crc4; 1621246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1622246ee524STomeu Vizoso drm_accurate_vblank_count(&crtc->base), 1623246ee524STomeu Vizoso crcs); 16248c6b709dSTomeu Vizoso } 16258bf1e9f1SShuang He } 1626277de95eSDaniel Vetter #else 1627277de95eSDaniel Vetter static inline void 162891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 162991d14251STvrtko Ursulin enum pipe pipe, 1630277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1631277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1632277de95eSDaniel Vetter uint32_t crc4) {} 1633277de95eSDaniel Vetter #endif 1634eba94eb9SDaniel Vetter 1635277de95eSDaniel Vetter 163691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 163791d14251STvrtko Ursulin enum pipe pipe) 16385a69b89fSDaniel Vetter { 163991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16405a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16415a69b89fSDaniel Vetter 0, 0, 0, 0); 16425a69b89fSDaniel Vetter } 16435a69b89fSDaniel Vetter 164491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 164591d14251STvrtko Ursulin enum pipe pipe) 1646eba94eb9SDaniel Vetter { 164791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1648eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1649eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1650eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1651eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16528bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1653eba94eb9SDaniel Vetter } 16545b3a856bSDaniel Vetter 165591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 165691d14251STvrtko Ursulin enum pipe pipe) 16575b3a856bSDaniel Vetter { 16580b5c5ed0SDaniel Vetter uint32_t res1, res2; 16590b5c5ed0SDaniel Vetter 166091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16610b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16620b5c5ed0SDaniel Vetter else 16630b5c5ed0SDaniel Vetter res1 = 0; 16640b5c5ed0SDaniel Vetter 166591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16660b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16670b5c5ed0SDaniel Vetter else 16680b5c5ed0SDaniel Vetter res2 = 0; 16695b3a856bSDaniel Vetter 167091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16710b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16720b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16730b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16740b5c5ed0SDaniel Vetter res1, res2); 16755b3a856bSDaniel Vetter } 16768bf1e9f1SShuang He 16771403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16781403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16791403c0d4SPaulo Zanoni * the work queue. */ 16801403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1681baf02a1fSBen Widawsky { 1682a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 168359cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1684f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1685d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1686d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1687c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 168841a05a3aSDaniel Vetter } 1689d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1690d4d70aa5SImre Deak } 1691baf02a1fSBen Widawsky 1692c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1693c9a9a268SImre Deak return; 1694c9a9a268SImre Deak 16952d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 169612638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16973b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 169812638c57SBen Widawsky 1699aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1700aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 170112638c57SBen Widawsky } 17021403c0d4SPaulo Zanoni } 1703baf02a1fSBen Widawsky 170426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 170526705e20SSagar Arun Kamble { 170626705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17074100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17084100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17094100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17104100b2abSSagar Arun Kamble * to back flush interrupts. 17114100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17124100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17134100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17144100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17154100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17164100b2abSSagar Arun Kamble */ 17174100b2abSSagar Arun Kamble u32 msg, flush; 17184100b2abSSagar Arun Kamble 17194100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1720a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1721a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17224100b2abSSagar Arun Kamble if (flush) { 17234100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17244100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17254100b2abSSagar Arun Kamble 17264100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 17274100b2abSSagar Arun Kamble queue_work(dev_priv->guc.log.flush_wq, 17284100b2abSSagar Arun Kamble &dev_priv->guc.log.flush_work); 17295aa1ee4bSAkash Goel 17305aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17314100b2abSSagar Arun Kamble } else { 17324100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17334100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17344100b2abSSagar Arun Kamble */ 17354100b2abSSagar Arun Kamble } 173626705e20SSagar Arun Kamble } 173726705e20SSagar Arun Kamble } 173826705e20SSagar Arun Kamble 17395a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 174091d14251STvrtko Ursulin enum pipe pipe) 17418d7849dbSVille Syrjälä { 17425a21b665SDaniel Vetter bool ret; 17435a21b665SDaniel Vetter 174491c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 17455a21b665SDaniel Vetter if (ret) 174651cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 17475a21b665SDaniel Vetter 17485a21b665SDaniel Vetter return ret; 17498d7849dbSVille Syrjälä } 17508d7849dbSVille Syrjälä 175191d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 175291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17537e231dbeSJesse Barnes { 17547e231dbeSJesse Barnes int pipe; 17557e231dbeSJesse Barnes 175658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17571ca993d2SVille Syrjälä 17581ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17591ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17601ca993d2SVille Syrjälä return; 17611ca993d2SVille Syrjälä } 17621ca993d2SVille Syrjälä 1763055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1764f0f59a00SVille Syrjälä i915_reg_t reg; 1765bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 176691d181ddSImre Deak 1767bbb5eebfSDaniel Vetter /* 1768bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1769bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1770bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1771bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1772bbb5eebfSDaniel Vetter * handle. 1773bbb5eebfSDaniel Vetter */ 17740f239f4cSDaniel Vetter 17750f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17760f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1777bbb5eebfSDaniel Vetter 1778bbb5eebfSDaniel Vetter switch (pipe) { 1779bbb5eebfSDaniel Vetter case PIPE_A: 1780bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1781bbb5eebfSDaniel Vetter break; 1782bbb5eebfSDaniel Vetter case PIPE_B: 1783bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1784bbb5eebfSDaniel Vetter break; 17853278f67fSVille Syrjälä case PIPE_C: 17863278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17873278f67fSVille Syrjälä break; 1788bbb5eebfSDaniel Vetter } 1789bbb5eebfSDaniel Vetter if (iir & iir_bit) 1790bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1791bbb5eebfSDaniel Vetter 1792bbb5eebfSDaniel Vetter if (!mask) 179391d181ddSImre Deak continue; 179491d181ddSImre Deak 179591d181ddSImre Deak reg = PIPESTAT(pipe); 1796bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1797bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17987e231dbeSJesse Barnes 17997e231dbeSJesse Barnes /* 18007e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18017e231dbeSJesse Barnes */ 180291d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 180391d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18047e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18057e231dbeSJesse Barnes } 180658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18072ecb8ca4SVille Syrjälä } 18082ecb8ca4SVille Syrjälä 180991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 18102ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 18112ecb8ca4SVille Syrjälä { 18122ecb8ca4SVille Syrjälä enum pipe pipe; 18137e231dbeSJesse Barnes 1814055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18155a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 18165a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 18175a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 181831acc7f5SJesse Barnes 18195251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 182051cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 18214356d586SDaniel Vetter 18224356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 182391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 18242d9d2b0bSVille Syrjälä 18251f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18261f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 182731acc7f5SJesse Barnes } 182831acc7f5SJesse Barnes 1829c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 183091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1831c1874ed7SImre Deak } 1832c1874ed7SImre Deak 18331ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 183416c6c56bSVille Syrjälä { 183516c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 183616c6c56bSVille Syrjälä 18371ae3c34cSVille Syrjälä if (hotplug_status) 18383ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18391ae3c34cSVille Syrjälä 18401ae3c34cSVille Syrjälä return hotplug_status; 18411ae3c34cSVille Syrjälä } 18421ae3c34cSVille Syrjälä 184391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18441ae3c34cSVille Syrjälä u32 hotplug_status) 18451ae3c34cSVille Syrjälä { 18461ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18473ff60f89SOscar Mateo 184891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 184991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 185016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 185116c6c56bSVille Syrjälä 185258f2cf24SVille Syrjälä if (hotplug_trigger) { 1853fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1854fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1855fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 185658f2cf24SVille Syrjälä 185791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 185858f2cf24SVille Syrjälä } 1859369712e8SJani Nikula 1860369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 186191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 186216c6c56bSVille Syrjälä } else { 186316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 186416c6c56bSVille Syrjälä 186558f2cf24SVille Syrjälä if (hotplug_trigger) { 1866fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 18674e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1868fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 186991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 187016c6c56bSVille Syrjälä } 18713ff60f89SOscar Mateo } 187258f2cf24SVille Syrjälä } 187316c6c56bSVille Syrjälä 1874c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1875c1874ed7SImre Deak { 187645a83f84SDaniel Vetter struct drm_device *dev = arg; 1877fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1878c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1879c1874ed7SImre Deak 18802dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18812dd2a883SImre Deak return IRQ_NONE; 18822dd2a883SImre Deak 18831f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18841f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18851f814dacSImre Deak 18861e1cace9SVille Syrjälä do { 18876e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 18882ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18891ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1890a5e485a9SVille Syrjälä u32 ier = 0; 18913ff60f89SOscar Mateo 1892c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1893c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18943ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1895c1874ed7SImre Deak 1896c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 18971e1cace9SVille Syrjälä break; 1898c1874ed7SImre Deak 1899c1874ed7SImre Deak ret = IRQ_HANDLED; 1900c1874ed7SImre Deak 1901a5e485a9SVille Syrjälä /* 1902a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1903a5e485a9SVille Syrjälä * 1904a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1905a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1906a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1907a5e485a9SVille Syrjälä * 1908a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1909a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1910a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1911a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1912a5e485a9SVille Syrjälä * bits this time around. 1913a5e485a9SVille Syrjälä */ 19144a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1915a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1916a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 19174a0a0202SVille Syrjälä 19184a0a0202SVille Syrjälä if (gt_iir) 19194a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 19204a0a0202SVille Syrjälä if (pm_iir) 19214a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 19224a0a0202SVille Syrjälä 19237ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 19241ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 19257ce4d1f2SVille Syrjälä 19263ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19273ff60f89SOscar Mateo * signalled in iir */ 192891d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 19297ce4d1f2SVille Syrjälä 19307ce4d1f2SVille Syrjälä /* 19317ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19327ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19337ce4d1f2SVille Syrjälä */ 19347ce4d1f2SVille Syrjälä if (iir) 19357ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19364a0a0202SVille Syrjälä 1937a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19384a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19394a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 19401ae3c34cSVille Syrjälä 194152894874SVille Syrjälä if (gt_iir) 1942261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 194352894874SVille Syrjälä if (pm_iir) 194452894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 194552894874SVille Syrjälä 19461ae3c34cSVille Syrjälä if (hotplug_status) 194791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19482ecb8ca4SVille Syrjälä 194991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 19501e1cace9SVille Syrjälä } while (0); 19517e231dbeSJesse Barnes 19521f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19531f814dacSImre Deak 19547e231dbeSJesse Barnes return ret; 19557e231dbeSJesse Barnes } 19567e231dbeSJesse Barnes 195743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 195843f328d7SVille Syrjälä { 195945a83f84SDaniel Vetter struct drm_device *dev = arg; 1960fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 196143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 196243f328d7SVille Syrjälä 19632dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19642dd2a883SImre Deak return IRQ_NONE; 19652dd2a883SImre Deak 19661f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19671f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19681f814dacSImre Deak 1969579de73bSChris Wilson do { 19706e814800SVille Syrjälä u32 master_ctl, iir; 1971e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 19722ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19731ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1974a5e485a9SVille Syrjälä u32 ier = 0; 1975a5e485a9SVille Syrjälä 19768e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19773278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19783278f67fSVille Syrjälä 19793278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19808e5fd599SVille Syrjälä break; 198143f328d7SVille Syrjälä 198227b6c122SOscar Mateo ret = IRQ_HANDLED; 198327b6c122SOscar Mateo 1984a5e485a9SVille Syrjälä /* 1985a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1986a5e485a9SVille Syrjälä * 1987a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1988a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1989a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1990a5e485a9SVille Syrjälä * 1991a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1992a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1993a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1994a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1995a5e485a9SVille Syrjälä * bits this time around. 1996a5e485a9SVille Syrjälä */ 199743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1998a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1999a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 200043f328d7SVille Syrjälä 2001e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 200227b6c122SOscar Mateo 200327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 20041ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 200543f328d7SVille Syrjälä 200627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 200727b6c122SOscar Mateo * signalled in iir */ 200891d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 200943f328d7SVille Syrjälä 20107ce4d1f2SVille Syrjälä /* 20117ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20127ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20137ce4d1f2SVille Syrjälä */ 20147ce4d1f2SVille Syrjälä if (iir) 20157ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20167ce4d1f2SVille Syrjälä 2017a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2018e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 201943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 20201ae3c34cSVille Syrjälä 2021e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2022e30e251aSVille Syrjälä 20231ae3c34cSVille Syrjälä if (hotplug_status) 202491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20252ecb8ca4SVille Syrjälä 202691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2027579de73bSChris Wilson } while (0); 20283278f67fSVille Syrjälä 20291f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20301f814dacSImre Deak 203143f328d7SVille Syrjälä return ret; 203243f328d7SVille Syrjälä } 203343f328d7SVille Syrjälä 203491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 203591d14251STvrtko Ursulin u32 hotplug_trigger, 203640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2037776ad806SJesse Barnes { 203842db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2039776ad806SJesse Barnes 20406a39d7c9SJani Nikula /* 20416a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 20426a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 20436a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 20446a39d7c9SJani Nikula * errors. 20456a39d7c9SJani Nikula */ 204613cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20476a39d7c9SJani Nikula if (!hotplug_trigger) { 20486a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 20496a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 20506a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 20516a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 20526a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 20536a39d7c9SJani Nikula } 20546a39d7c9SJani Nikula 205513cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20566a39d7c9SJani Nikula if (!hotplug_trigger) 20576a39d7c9SJani Nikula return; 205813cf5504SDave Airlie 2059fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 206040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2061fd63e2a9SImre Deak pch_port_hotplug_long_detect); 206240e56410SVille Syrjälä 206391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2064aaf5ec2eSSonika Jindal } 206591d131d2SDaniel Vetter 206691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 206740e56410SVille Syrjälä { 206840e56410SVille Syrjälä int pipe; 206940e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 207040e56410SVille Syrjälä 207191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 207240e56410SVille Syrjälä 2073cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2074cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2075776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2076cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2077cfc33bf7SVille Syrjälä port_name(port)); 2078cfc33bf7SVille Syrjälä } 2079776ad806SJesse Barnes 2080ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 208191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2082ce99c256SDaniel Vetter 2083776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 208491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2085776ad806SJesse Barnes 2086776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2087776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2088776ad806SJesse Barnes 2089776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2090776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2091776ad806SJesse Barnes 2092776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2093776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2094776ad806SJesse Barnes 20959db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2096055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 20979db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 20989db4a9c7SJesse Barnes pipe_name(pipe), 20999db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2100776ad806SJesse Barnes 2101776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2102776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2103776ad806SJesse Barnes 2104776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2105776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2106776ad806SJesse Barnes 2107776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 21081f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21098664281bSPaulo Zanoni 21108664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 21111f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21128664281bSPaulo Zanoni } 21138664281bSPaulo Zanoni 211491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 21158664281bSPaulo Zanoni { 21168664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 21175a69b89fSDaniel Vetter enum pipe pipe; 21188664281bSPaulo Zanoni 2119de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2120de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2121de032bf4SPaulo Zanoni 2122055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21231f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 21241f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 21258664281bSPaulo Zanoni 21265a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 212791d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 212891d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 21295a69b89fSDaniel Vetter else 213091d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 21315a69b89fSDaniel Vetter } 21325a69b89fSDaniel Vetter } 21338bf1e9f1SShuang He 21348664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 21358664281bSPaulo Zanoni } 21368664281bSPaulo Zanoni 213791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21388664281bSPaulo Zanoni { 21398664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 21408664281bSPaulo Zanoni 2141de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2142de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2143de032bf4SPaulo Zanoni 21448664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 21451f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21468664281bSPaulo Zanoni 21478664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 21481f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21498664281bSPaulo Zanoni 21508664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 21511f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 21528664281bSPaulo Zanoni 21538664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2154776ad806SJesse Barnes } 2155776ad806SJesse Barnes 215691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 215723e81d69SAdam Jackson { 215823e81d69SAdam Jackson int pipe; 21596dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2160aaf5ec2eSSonika Jindal 216191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 216291d131d2SDaniel Vetter 2163cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2164cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 216523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2166cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2167cfc33bf7SVille Syrjälä port_name(port)); 2168cfc33bf7SVille Syrjälä } 216923e81d69SAdam Jackson 217023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 217191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 217223e81d69SAdam Jackson 217323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 217491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 217523e81d69SAdam Jackson 217623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 217723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 217823e81d69SAdam Jackson 217923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 218023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 218123e81d69SAdam Jackson 218223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2183055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 218423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 218523e81d69SAdam Jackson pipe_name(pipe), 218623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 21878664281bSPaulo Zanoni 21888664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 218991d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 219023e81d69SAdam Jackson } 219123e81d69SAdam Jackson 219291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 21936dbf30ceSVille Syrjälä { 21946dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 21956dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 21966dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 21976dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21986dbf30ceSVille Syrjälä 21996dbf30ceSVille Syrjälä if (hotplug_trigger) { 22006dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22016dbf30ceSVille Syrjälä 22026dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22036dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22046dbf30ceSVille Syrjälä 22056dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 22066dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 220774c0b395SVille Syrjälä spt_port_hotplug_long_detect); 22086dbf30ceSVille Syrjälä } 22096dbf30ceSVille Syrjälä 22106dbf30ceSVille Syrjälä if (hotplug2_trigger) { 22116dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22126dbf30ceSVille Syrjälä 22136dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 22146dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 22156dbf30ceSVille Syrjälä 22166dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 22176dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 22186dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 22196dbf30ceSVille Syrjälä } 22206dbf30ceSVille Syrjälä 22216dbf30ceSVille Syrjälä if (pin_mask) 222291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 22236dbf30ceSVille Syrjälä 22246dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 222591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 22266dbf30ceSVille Syrjälä } 22276dbf30ceSVille Syrjälä 222891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 222991d14251STvrtko Ursulin u32 hotplug_trigger, 223040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2231c008bc6eSPaulo Zanoni { 2232e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2233e4ce95aaSVille Syrjälä 2234e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2235e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2236e4ce95aaSVille Syrjälä 2237e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 223840e56410SVille Syrjälä dig_hotplug_reg, hpd, 2239e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 224040e56410SVille Syrjälä 224191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2242e4ce95aaSVille Syrjälä } 2243c008bc6eSPaulo Zanoni 224491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 224591d14251STvrtko Ursulin u32 de_iir) 224640e56410SVille Syrjälä { 224740e56410SVille Syrjälä enum pipe pipe; 224840e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 224940e56410SVille Syrjälä 225040e56410SVille Syrjälä if (hotplug_trigger) 225191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 225240e56410SVille Syrjälä 2253c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 225491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2255c008bc6eSPaulo Zanoni 2256c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 225791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2258c008bc6eSPaulo Zanoni 2259c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2260c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2261c008bc6eSPaulo Zanoni 2262055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22635a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 22645a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22655a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2266c008bc6eSPaulo Zanoni 226740da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 22681f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2269c008bc6eSPaulo Zanoni 227040da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 227191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 22725b3a856bSDaniel Vetter 227340da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22745251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 227551cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2276c008bc6eSPaulo Zanoni } 2277c008bc6eSPaulo Zanoni 2278c008bc6eSPaulo Zanoni /* check event from PCH */ 2279c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2280c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2281c008bc6eSPaulo Zanoni 228291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 228391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2284c008bc6eSPaulo Zanoni else 228591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2286c008bc6eSPaulo Zanoni 2287c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2288c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2289c008bc6eSPaulo Zanoni } 2290c008bc6eSPaulo Zanoni 229191d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 229291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2293c008bc6eSPaulo Zanoni } 2294c008bc6eSPaulo Zanoni 229591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 229691d14251STvrtko Ursulin u32 de_iir) 22979719fb98SPaulo Zanoni { 229807d27e20SDamien Lespiau enum pipe pipe; 229923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 230023bb4cb5SVille Syrjälä 230140e56410SVille Syrjälä if (hotplug_trigger) 230291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 23039719fb98SPaulo Zanoni 23049719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 230591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 23069719fb98SPaulo Zanoni 23079719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 230891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 23099719fb98SPaulo Zanoni 23109719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 231191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 23129719fb98SPaulo Zanoni 2313055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23145a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 23155a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23165a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 231740da17c2SDaniel Vetter 231840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 23195251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 232051cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 23219719fb98SPaulo Zanoni } 23229719fb98SPaulo Zanoni 23239719fb98SPaulo Zanoni /* check event from PCH */ 232491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 23259719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 23269719fb98SPaulo Zanoni 232791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 23289719fb98SPaulo Zanoni 23299719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 23309719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 23319719fb98SPaulo Zanoni } 23329719fb98SPaulo Zanoni } 23339719fb98SPaulo Zanoni 233472c90f62SOscar Mateo /* 233572c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 233672c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 233772c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 233872c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 233972c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 234072c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 234172c90f62SOscar Mateo */ 2342f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2343b1f14ad0SJesse Barnes { 234445a83f84SDaniel Vetter struct drm_device *dev = arg; 2345fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2346f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 23470e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2348b1f14ad0SJesse Barnes 23492dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 23502dd2a883SImre Deak return IRQ_NONE; 23512dd2a883SImre Deak 23521f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23531f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 23541f814dacSImre Deak 2355b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2356b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2357b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 235823a78516SPaulo Zanoni POSTING_READ(DEIER); 23590e43406bSChris Wilson 236044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 236144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 236244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 236344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 236444498aeaSPaulo Zanoni * due to its back queue). */ 236591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 236644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 236744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 236844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2369ab5c608bSBen Widawsky } 237044498aeaSPaulo Zanoni 237172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 237272c90f62SOscar Mateo 23730e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 23740e43406bSChris Wilson if (gt_iir) { 237572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 237672c90f62SOscar Mateo ret = IRQ_HANDLED; 237791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2378261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2379d8fc8a47SPaulo Zanoni else 2380261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 23810e43406bSChris Wilson } 2382b1f14ad0SJesse Barnes 2383b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 23840e43406bSChris Wilson if (de_iir) { 238572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 238672c90f62SOscar Mateo ret = IRQ_HANDLED; 238791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 238891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2389f1af8fc1SPaulo Zanoni else 239091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 23910e43406bSChris Wilson } 23920e43406bSChris Wilson 239391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2394f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 23950e43406bSChris Wilson if (pm_iir) { 2396b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 23970e43406bSChris Wilson ret = IRQ_HANDLED; 239872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23990e43406bSChris Wilson } 2400f1af8fc1SPaulo Zanoni } 2401b1f14ad0SJesse Barnes 2402b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2403b1f14ad0SJesse Barnes POSTING_READ(DEIER); 240491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 240544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 240644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2407ab5c608bSBen Widawsky } 2408b1f14ad0SJesse Barnes 24091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24101f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24111f814dacSImre Deak 2412b1f14ad0SJesse Barnes return ret; 2413b1f14ad0SJesse Barnes } 2414b1f14ad0SJesse Barnes 241591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 241691d14251STvrtko Ursulin u32 hotplug_trigger, 241740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2418d04a492dSShashank Sharma { 2419cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2420d04a492dSShashank Sharma 2421a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2422a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2423d04a492dSShashank Sharma 2424cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 242540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2426cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 242740e56410SVille Syrjälä 242891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2429d04a492dSShashank Sharma } 2430d04a492dSShashank Sharma 2431f11a0f46STvrtko Ursulin static irqreturn_t 2432f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2433abd58f01SBen Widawsky { 2434abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2435f11a0f46STvrtko Ursulin u32 iir; 2436c42664ccSDaniel Vetter enum pipe pipe; 243788e04703SJesse Barnes 2438abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2439e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2440e32192e1STvrtko Ursulin if (iir) { 2441e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2442abd58f01SBen Widawsky ret = IRQ_HANDLED; 2443e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 244491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 244538cc46d7SOscar Mateo else 244638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2447abd58f01SBen Widawsky } 244838cc46d7SOscar Mateo else 244938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2450abd58f01SBen Widawsky } 2451abd58f01SBen Widawsky 24526d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2453e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2454e32192e1STvrtko Ursulin if (iir) { 2455e32192e1STvrtko Ursulin u32 tmp_mask; 2456d04a492dSShashank Sharma bool found = false; 2457cebd87a0SVille Syrjälä 2458e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 24596d766f02SDaniel Vetter ret = IRQ_HANDLED; 246088e04703SJesse Barnes 2461e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2462e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2463e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2464e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2465e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2466e32192e1STvrtko Ursulin 2467e32192e1STvrtko Ursulin if (iir & tmp_mask) { 246891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2469d04a492dSShashank Sharma found = true; 2470d04a492dSShashank Sharma } 2471d04a492dSShashank Sharma 2472cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2473e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2474e32192e1STvrtko Ursulin if (tmp_mask) { 247591d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 247691d14251STvrtko Ursulin hpd_bxt); 2477d04a492dSShashank Sharma found = true; 2478d04a492dSShashank Sharma } 2479e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2480e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2481e32192e1STvrtko Ursulin if (tmp_mask) { 248291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 248391d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2484e32192e1STvrtko Ursulin found = true; 2485e32192e1STvrtko Ursulin } 2486e32192e1STvrtko Ursulin } 2487d04a492dSShashank Sharma 2488cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 248991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24909e63743eSShashank Sharma found = true; 24919e63743eSShashank Sharma } 24929e63743eSShashank Sharma 2493d04a492dSShashank Sharma if (!found) 249438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 24956d766f02SDaniel Vetter } 249638cc46d7SOscar Mateo else 249738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 24986d766f02SDaniel Vetter } 24996d766f02SDaniel Vetter 2500055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2501e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2502abd58f01SBen Widawsky 2503c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2504c42664ccSDaniel Vetter continue; 2505c42664ccSDaniel Vetter 2506e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2507e32192e1STvrtko Ursulin if (!iir) { 2508e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2509e32192e1STvrtko Ursulin continue; 2510e32192e1STvrtko Ursulin } 2511770de83dSDamien Lespiau 2512e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2513e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2514e32192e1STvrtko Ursulin 25155a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 25165a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 25175a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2518abd58f01SBen Widawsky 2519e32192e1STvrtko Ursulin flip_done = iir; 2520b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2521e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2522770de83dSDamien Lespiau else 2523e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2524770de83dSDamien Lespiau 25255251f04eSMaarten Lankhorst if (flip_done) 252651cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2527abd58f01SBen Widawsky 2528e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 252991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25300fbe7870SDaniel Vetter 2531e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2532e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 253338d83c96SDaniel Vetter 2534e32192e1STvrtko Ursulin fault_errors = iir; 2535b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2536e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2537770de83dSDamien Lespiau else 2538e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2539770de83dSDamien Lespiau 2540770de83dSDamien Lespiau if (fault_errors) 25411353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 254230100f2bSDaniel Vetter pipe_name(pipe), 2543e32192e1STvrtko Ursulin fault_errors); 2544abd58f01SBen Widawsky } 2545abd58f01SBen Widawsky 254691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2547266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 254892d03a80SDaniel Vetter /* 254992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 255092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 255192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 255292d03a80SDaniel Vetter */ 2553e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2554e32192e1STvrtko Ursulin if (iir) { 2555e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 255692d03a80SDaniel Vetter ret = IRQ_HANDLED; 25576dbf30ceSVille Syrjälä 255822dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 255991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25606dbf30ceSVille Syrjälä else 256191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25622dfb0b81SJani Nikula } else { 25632dfb0b81SJani Nikula /* 25642dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25652dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25662dfb0b81SJani Nikula */ 25672dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 25682dfb0b81SJani Nikula } 256992d03a80SDaniel Vetter } 257092d03a80SDaniel Vetter 2571f11a0f46STvrtko Ursulin return ret; 2572f11a0f46STvrtko Ursulin } 2573f11a0f46STvrtko Ursulin 2574f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2575f11a0f46STvrtko Ursulin { 2576f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2577fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2578f11a0f46STvrtko Ursulin u32 master_ctl; 2579e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2580f11a0f46STvrtko Ursulin irqreturn_t ret; 2581f11a0f46STvrtko Ursulin 2582f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2583f11a0f46STvrtko Ursulin return IRQ_NONE; 2584f11a0f46STvrtko Ursulin 2585f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2586f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2587f11a0f46STvrtko Ursulin if (!master_ctl) 2588f11a0f46STvrtko Ursulin return IRQ_NONE; 2589f11a0f46STvrtko Ursulin 2590f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2591f11a0f46STvrtko Ursulin 2592f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2593f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2594f11a0f46STvrtko Ursulin 2595f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2596e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2597e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2598f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2599f11a0f46STvrtko Ursulin 2600cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2601cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2602abd58f01SBen Widawsky 26031f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26041f814dacSImre Deak 2605abd58f01SBen Widawsky return ret; 2606abd58f01SBen Widawsky } 2607abd58f01SBen Widawsky 26081f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 260917e1df07SDaniel Vetter { 261017e1df07SDaniel Vetter /* 261117e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 261217e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 261317e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 261417e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 261517e1df07SDaniel Vetter */ 261617e1df07SDaniel Vetter 261717e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 26181f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 261917e1df07SDaniel Vetter 262017e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 262117e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 262217e1df07SDaniel Vetter } 262317e1df07SDaniel Vetter 26248a905236SJesse Barnes /** 2625b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 262614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 26278a905236SJesse Barnes * 26288a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 26298a905236SJesse Barnes * was detected. 26308a905236SJesse Barnes */ 2631c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 26328a905236SJesse Barnes { 263391c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2634cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2635cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2636cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 26378a905236SJesse Barnes 2638c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 26398a905236SJesse Barnes 264044d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2641c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 26421f83fee0SDaniel Vetter 264317e1df07SDaniel Vetter /* 2644f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2645f454c694SImre Deak * reference held, for example because there is a pending GPU 2646f454c694SImre Deak * request that won't finish until the reset is done. This 2647f454c694SImre Deak * isn't the case at least when we get here by doing a 2648f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2649f454c694SImre Deak */ 2650f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2651c033666aSChris Wilson intel_prepare_reset(dev_priv); 26527514747dSVille Syrjälä 2653780f262aSChris Wilson do { 2654f454c694SImre Deak /* 265517e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 265617e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 265717e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 265817e1df07SDaniel Vetter * deadlocks with the reset work. 265917e1df07SDaniel Vetter */ 2660780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2661780f262aSChris Wilson i915_reset(dev_priv); 2662221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2663780f262aSChris Wilson } 2664780f262aSChris Wilson 2665780f262aSChris Wilson /* We need to wait for anyone holding the lock to wakeup */ 2666780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 2667780f262aSChris Wilson I915_RESET_IN_PROGRESS, 2668780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 2669780f262aSChris Wilson HZ)); 2670f69061beSDaniel Vetter 2671c033666aSChris Wilson intel_finish_reset(dev_priv); 2672f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2673f454c694SImre Deak 2674780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2675c033666aSChris Wilson kobject_uevent_env(kobj, 2676f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 26771f83fee0SDaniel Vetter 267817e1df07SDaniel Vetter /* 267917e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 26808af29b0cSChris Wilson * waiters see the updated value of the dev_priv->gpu_error. 268117e1df07SDaniel Vetter */ 26821f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2683f316a42cSBen Gamari } 26848a905236SJesse Barnes 2685d636951eSBen Widawsky static inline void 2686d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv, 2687d636951eSBen Widawsky struct intel_instdone *instdone) 2688d636951eSBen Widawsky { 2689f9e61372SBen Widawsky int slice; 2690f9e61372SBen Widawsky int subslice; 2691f9e61372SBen Widawsky 2692d636951eSBen Widawsky pr_err(" INSTDONE: 0x%08x\n", instdone->instdone); 2693d636951eSBen Widawsky 2694d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 3) 2695d636951eSBen Widawsky return; 2696d636951eSBen Widawsky 2697d636951eSBen Widawsky pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common); 2698d636951eSBen Widawsky 2699d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 6) 2700d636951eSBen Widawsky return; 2701d636951eSBen Widawsky 2702f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2703f9e61372SBen Widawsky pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n", 2704f9e61372SBen Widawsky slice, subslice, instdone->sampler[slice][subslice]); 2705f9e61372SBen Widawsky 2706f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2707f9e61372SBen Widawsky pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n", 2708f9e61372SBen Widawsky slice, subslice, instdone->row[slice][subslice]); 2709d636951eSBen Widawsky } 2710d636951eSBen Widawsky 2711eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2712c0e09200SDave Airlie { 2713eaa14c24SChris Wilson u32 eir; 271463eeaf38SJesse Barnes 2715eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2716eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 271763eeaf38SJesse Barnes 2718eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2719eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2720eaa14c24SChris Wilson else 2721eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 27228a905236SJesse Barnes 2723eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 272463eeaf38SJesse Barnes eir = I915_READ(EIR); 272563eeaf38SJesse Barnes if (eir) { 272663eeaf38SJesse Barnes /* 272763eeaf38SJesse Barnes * some errors might have become stuck, 272863eeaf38SJesse Barnes * mask them. 272963eeaf38SJesse Barnes */ 2730eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 273163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 273263eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 273363eeaf38SJesse Barnes } 273435aed2e6SChris Wilson } 273535aed2e6SChris Wilson 273635aed2e6SChris Wilson /** 2737b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 273814bb2c11STvrtko Ursulin * @dev_priv: i915 device private 273914b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 274087c390b6SMichel Thierry * @fmt: Error message format string 274187c390b6SMichel Thierry * 2742aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 274335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 274435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 274535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 274635aed2e6SChris Wilson * of a ring dump etc.). 274735aed2e6SChris Wilson */ 2748c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2749c033666aSChris Wilson u32 engine_mask, 275058174462SMika Kuoppala const char *fmt, ...) 275135aed2e6SChris Wilson { 275258174462SMika Kuoppala va_list args; 275358174462SMika Kuoppala char error_msg[80]; 275435aed2e6SChris Wilson 275558174462SMika Kuoppala va_start(args, fmt); 275658174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 275758174462SMika Kuoppala va_end(args); 275858174462SMika Kuoppala 2759c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2760eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 27618a905236SJesse Barnes 27628af29b0cSChris Wilson if (!engine_mask) 27638af29b0cSChris Wilson return; 27648af29b0cSChris Wilson 27658af29b0cSChris Wilson if (test_and_set_bit(I915_RESET_IN_PROGRESS, 27668af29b0cSChris Wilson &dev_priv->gpu_error.flags)) 27678af29b0cSChris Wilson return; 2768ba1234d1SBen Gamari 276911ed50ecSBen Gamari /* 2770b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2771b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2772b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 277317e1df07SDaniel Vetter * processes will see a reset in progress and back off, 277417e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 277517e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 277617e1df07SDaniel Vetter * that the reset work needs to acquire. 277717e1df07SDaniel Vetter * 27788af29b0cSChris Wilson * Note: The wake_up also provides a memory barrier to ensure that the 27798af29b0cSChris Wilson * waiters see the updated value of the reset flags. 278011ed50ecSBen Gamari */ 27811f15b76fSChris Wilson i915_error_wake_up(dev_priv); 278211ed50ecSBen Gamari 2783c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 27848a905236SJesse Barnes } 27858a905236SJesse Barnes 278642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 278742f52ef8SKeith Packard * we use as a pipe index 278842f52ef8SKeith Packard */ 278986e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 27900a3e67a4SJesse Barnes { 2791fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2792e9d21d7fSKeith Packard unsigned long irqflags; 279371e0ffa5SJesse Barnes 27941ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 279586e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 279686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 279786e83e35SChris Wilson 279886e83e35SChris Wilson return 0; 279986e83e35SChris Wilson } 280086e83e35SChris Wilson 280186e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 280286e83e35SChris Wilson { 280386e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 280486e83e35SChris Wilson unsigned long irqflags; 280586e83e35SChris Wilson 280686e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28077c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2808755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28108692d00eSChris Wilson 28110a3e67a4SJesse Barnes return 0; 28120a3e67a4SJesse Barnes } 28130a3e67a4SJesse Barnes 281488e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2815f796cf8fSJesse Barnes { 2816fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2817f796cf8fSJesse Barnes unsigned long irqflags; 281855b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 281986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2820f796cf8fSJesse Barnes 2821f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2822fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2823b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2824b1f14ad0SJesse Barnes 2825b1f14ad0SJesse Barnes return 0; 2826b1f14ad0SJesse Barnes } 2827b1f14ad0SJesse Barnes 282888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2829abd58f01SBen Widawsky { 2830fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2831abd58f01SBen Widawsky unsigned long irqflags; 2832abd58f01SBen Widawsky 2833abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2834013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2835abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2836013d3752SVille Syrjälä 2837abd58f01SBen Widawsky return 0; 2838abd58f01SBen Widawsky } 2839abd58f01SBen Widawsky 284042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 284142f52ef8SKeith Packard * we use as a pipe index 284242f52ef8SKeith Packard */ 284386e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 284486e83e35SChris Wilson { 284586e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 284686e83e35SChris Wilson unsigned long irqflags; 284786e83e35SChris Wilson 284886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 284986e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 285086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 285186e83e35SChris Wilson } 285286e83e35SChris Wilson 285386e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 28540a3e67a4SJesse Barnes { 2855fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2856e9d21d7fSKeith Packard unsigned long irqflags; 28570a3e67a4SJesse Barnes 28581ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28597c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2860755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28611ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28620a3e67a4SJesse Barnes } 28630a3e67a4SJesse Barnes 286488e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2865f796cf8fSJesse Barnes { 2866fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2867f796cf8fSJesse Barnes unsigned long irqflags; 286855b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 286986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2870f796cf8fSJesse Barnes 2871f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2872fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2873b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2874b1f14ad0SJesse Barnes } 2875b1f14ad0SJesse Barnes 287688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2877abd58f01SBen Widawsky { 2878fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2879abd58f01SBen Widawsky unsigned long irqflags; 2880abd58f01SBen Widawsky 2881abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2882013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2883abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2884abd58f01SBen Widawsky } 2885abd58f01SBen Widawsky 2886b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 288791738a95SPaulo Zanoni { 28886e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 288991738a95SPaulo Zanoni return; 289091738a95SPaulo Zanoni 2891f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2892105b122eSPaulo Zanoni 28936e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2894105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2895622364b6SPaulo Zanoni } 2896105b122eSPaulo Zanoni 289791738a95SPaulo Zanoni /* 2898622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2899622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2900622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2901622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2902622364b6SPaulo Zanoni * 2903622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 290491738a95SPaulo Zanoni */ 2905622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2906622364b6SPaulo Zanoni { 2907fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2908622364b6SPaulo Zanoni 29096e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2910622364b6SPaulo Zanoni return; 2911622364b6SPaulo Zanoni 2912622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 291391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 291491738a95SPaulo Zanoni POSTING_READ(SDEIER); 291591738a95SPaulo Zanoni } 291691738a95SPaulo Zanoni 2917b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 2918d18ea1b5SDaniel Vetter { 2919f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2920b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2921f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2922d18ea1b5SDaniel Vetter } 2923d18ea1b5SDaniel Vetter 292470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 292570591a41SVille Syrjälä { 292670591a41SVille Syrjälä enum pipe pipe; 292770591a41SVille Syrjälä 292871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 292971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 293071b8b41dSVille Syrjälä else 293171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 293271b8b41dSVille Syrjälä 2933ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 293470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 293570591a41SVille Syrjälä 2936ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 2937ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 2938ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 2939ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 2940ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 2941ad22d106SVille Syrjälä } 294270591a41SVille Syrjälä 294370591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 2944ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 294570591a41SVille Syrjälä } 294670591a41SVille Syrjälä 29478bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29488bb61306SVille Syrjälä { 29498bb61306SVille Syrjälä u32 pipestat_mask; 29509ab981f2SVille Syrjälä u32 enable_mask; 29518bb61306SVille Syrjälä enum pipe pipe; 29528bb61306SVille Syrjälä 29538bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 29548bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 29558bb61306SVille Syrjälä 29568bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29578bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29588bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29598bb61306SVille Syrjälä 29609ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29618bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 29628bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 29638bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 29649ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 29656b7eafc1SVille Syrjälä 29666b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 29676b7eafc1SVille Syrjälä 29689ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29698bb61306SVille Syrjälä 29709ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 29718bb61306SVille Syrjälä } 29728bb61306SVille Syrjälä 29738bb61306SVille Syrjälä /* drm_dma.h hooks 29748bb61306SVille Syrjälä */ 29758bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 29768bb61306SVille Syrjälä { 2977fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29788bb61306SVille Syrjälä 29798bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 29808bb61306SVille Syrjälä 29818bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 29825db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 29838bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 29848bb61306SVille Syrjälä 2985b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29868bb61306SVille Syrjälä 2987b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29888bb61306SVille Syrjälä } 29898bb61306SVille Syrjälä 29907e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 29917e231dbeSJesse Barnes { 2992fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29937e231dbeSJesse Barnes 299434c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 299534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 299634c7b8a7SVille Syrjälä 2997b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29987e231dbeSJesse Barnes 2999ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30009918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 300170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3002ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30037e231dbeSJesse Barnes } 30047e231dbeSJesse Barnes 3005d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3006d6e3cca3SDaniel Vetter { 3007d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3008d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3009d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3010d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3011d6e3cca3SDaniel Vetter } 3012d6e3cca3SDaniel Vetter 3013823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3014abd58f01SBen Widawsky { 3015fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3016abd58f01SBen Widawsky int pipe; 3017abd58f01SBen Widawsky 3018abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3019abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3020abd58f01SBen Widawsky 3021d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3022abd58f01SBen Widawsky 3023055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3024f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3025813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3026f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3027abd58f01SBen Widawsky 3028f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3029f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3030f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3031abd58f01SBen Widawsky 30326e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3033b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3034abd58f01SBen Widawsky } 3035abd58f01SBen Widawsky 30364c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 30374c6c03beSDamien Lespiau unsigned int pipe_mask) 3038d49bdb0eSPaulo Zanoni { 30391180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30406831f3e3SVille Syrjälä enum pipe pipe; 3041d49bdb0eSPaulo Zanoni 304213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30436831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30446831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 30456831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30466831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 304713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3048d49bdb0eSPaulo Zanoni } 3049d49bdb0eSPaulo Zanoni 3050aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3051aae8ba84SVille Syrjälä unsigned int pipe_mask) 3052aae8ba84SVille Syrjälä { 30536831f3e3SVille Syrjälä enum pipe pipe; 30546831f3e3SVille Syrjälä 3055aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30566831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30576831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3058aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3059aae8ba84SVille Syrjälä 3060aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 306191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3062aae8ba84SVille Syrjälä } 3063aae8ba84SVille Syrjälä 306443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 306543f328d7SVille Syrjälä { 3066fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 306743f328d7SVille Syrjälä 306843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 306943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 307043f328d7SVille Syrjälä 3071d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 307243f328d7SVille Syrjälä 307343f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 307443f328d7SVille Syrjälä 3075ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30769918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 307770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3078ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 307943f328d7SVille Syrjälä } 308043f328d7SVille Syrjälä 308191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 308287a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 308387a02106SVille Syrjälä { 308487a02106SVille Syrjälä struct intel_encoder *encoder; 308587a02106SVille Syrjälä u32 enabled_irqs = 0; 308687a02106SVille Syrjälä 308791c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 308887a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 308987a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 309087a02106SVille Syrjälä 309187a02106SVille Syrjälä return enabled_irqs; 309287a02106SVille Syrjälä } 309387a02106SVille Syrjälä 30941a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 30951a56b1a2SImre Deak { 30961a56b1a2SImre Deak u32 hotplug; 30971a56b1a2SImre Deak 30981a56b1a2SImre Deak /* 30991a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31001a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31011a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31021a56b1a2SImre Deak */ 31031a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31041a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31051a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31061a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31071a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31081a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31091a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31101a56b1a2SImre Deak /* 31111a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31121a56b1a2SImre Deak * HPD must be enabled in both north and south. 31131a56b1a2SImre Deak */ 31141a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31151a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31161a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31171a56b1a2SImre Deak } 31181a56b1a2SImre Deak 311991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 312082a28bcfSDaniel Vetter { 31211a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 312282a28bcfSDaniel Vetter 312391d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3124fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 312591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 312682a28bcfSDaniel Vetter } else { 3127fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 312891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 312982a28bcfSDaniel Vetter } 313082a28bcfSDaniel Vetter 3131fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 313282a28bcfSDaniel Vetter 31331a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 31346dbf30ceSVille Syrjälä } 313526951cafSXiong Zhang 31367fff8126SImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31377fff8126SImre Deak { 31387fff8126SImre Deak u32 hotplug; 31397fff8126SImre Deak 31407fff8126SImre Deak /* Enable digital hotplug on the PCH */ 31417fff8126SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31427fff8126SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31437fff8126SImre Deak PORTB_HOTPLUG_ENABLE | 31447fff8126SImre Deak PORTC_HOTPLUG_ENABLE | 31457fff8126SImre Deak PORTD_HOTPLUG_ENABLE; 31467fff8126SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31477fff8126SImre Deak 31487fff8126SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31497fff8126SImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31507fff8126SImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31517fff8126SImre Deak } 31527fff8126SImre Deak 315391d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31546dbf30ceSVille Syrjälä { 31557fff8126SImre Deak u32 hotplug_irqs, enabled_irqs; 31566dbf30ceSVille Syrjälä 31576dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 315891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31596dbf30ceSVille Syrjälä 31606dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31616dbf30ceSVille Syrjälä 31627fff8126SImre Deak spt_hpd_detection_setup(dev_priv); 316326951cafSXiong Zhang } 31647fe0b973SKeith Packard 31651a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31661a56b1a2SImre Deak { 31671a56b1a2SImre Deak u32 hotplug; 31681a56b1a2SImre Deak 31691a56b1a2SImre Deak /* 31701a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31711a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31721a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31731a56b1a2SImre Deak */ 31741a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31751a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31761a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31771a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31781a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31791a56b1a2SImre Deak } 31801a56b1a2SImre Deak 318191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3182e4ce95aaSVille Syrjälä { 31831a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3184e4ce95aaSVille Syrjälä 318591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31863a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 318791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31883a3b3c7dSVille Syrjälä 31893a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 319091d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 319123bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 319291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31933a3b3c7dSVille Syrjälä 31943a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 319523bb4cb5SVille Syrjälä } else { 3196e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 319791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3198e4ce95aaSVille Syrjälä 3199e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 32003a3b3c7dSVille Syrjälä } 3201e4ce95aaSVille Syrjälä 32021a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3203e4ce95aaSVille Syrjälä 320491d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3205e4ce95aaSVille Syrjälä } 3206e4ce95aaSVille Syrjälä 32077fff8126SImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 32087fff8126SImre Deak u32 enabled_irqs) 3209e0a20ad7SShashank Sharma { 32107fff8126SImre Deak u32 hotplug; 3211e0a20ad7SShashank Sharma 3212a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 32137fff8126SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32147fff8126SImre Deak PORTB_HOTPLUG_ENABLE | 32157fff8126SImre Deak PORTC_HOTPLUG_ENABLE; 3216d252bf68SShubhangi Shrivastava 3217d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3218d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3219d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3220d252bf68SShubhangi Shrivastava 3221d252bf68SShubhangi Shrivastava /* 3222d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3223d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3224d252bf68SShubhangi Shrivastava */ 3225d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3226d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3227d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3228d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3229d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3230d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3231d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3232d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3233d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3234d252bf68SShubhangi Shrivastava 3235a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3236e0a20ad7SShashank Sharma } 3237e0a20ad7SShashank Sharma 32387fff8126SImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32397fff8126SImre Deak { 32407fff8126SImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32417fff8126SImre Deak } 32427fff8126SImre Deak 32437fff8126SImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32447fff8126SImre Deak { 32457fff8126SImre Deak u32 hotplug_irqs, enabled_irqs; 32467fff8126SImre Deak 32477fff8126SImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32487fff8126SImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32497fff8126SImre Deak 32507fff8126SImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32517fff8126SImre Deak 32527fff8126SImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32537fff8126SImre Deak } 32547fff8126SImre Deak 3255d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3256d46da437SPaulo Zanoni { 3257fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 325882a28bcfSDaniel Vetter u32 mask; 3259d46da437SPaulo Zanoni 32606e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3261692a04cfSDaniel Vetter return; 3262692a04cfSDaniel Vetter 32636e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32645c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3265105b122eSPaulo Zanoni else 32665c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32678664281bSPaulo Zanoni 3268b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3269d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32707fff8126SImre Deak 32717fff8126SImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32727fff8126SImre Deak HAS_PCH_LPT(dev_priv)) 32731a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32747fff8126SImre Deak else 32757fff8126SImre Deak spt_hpd_detection_setup(dev_priv); 3276d46da437SPaulo Zanoni } 3277d46da437SPaulo Zanoni 32780a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32790a9a8c91SDaniel Vetter { 3280fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32810a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32820a9a8c91SDaniel Vetter 32830a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32840a9a8c91SDaniel Vetter 32850a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 32863c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 32870a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3288772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3289772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 32900a9a8c91SDaniel Vetter } 32910a9a8c91SDaniel Vetter 32920a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32935db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3294f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 32950a9a8c91SDaniel Vetter } else { 32960a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 32970a9a8c91SDaniel Vetter } 32980a9a8c91SDaniel Vetter 329935079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33000a9a8c91SDaniel Vetter 3301b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 330278e68d36SImre Deak /* 330378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 330478e68d36SImre Deak * itself is enabled/disabled. 330578e68d36SImre Deak */ 3306f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 33070a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3308f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3309f4e9af4fSAkash Goel } 33100a9a8c91SDaniel Vetter 3311f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 3312f4e9af4fSAkash Goel GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 33130a9a8c91SDaniel Vetter } 33140a9a8c91SDaniel Vetter } 33150a9a8c91SDaniel Vetter 3316f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3317036a4a7dSZhenyu Wang { 3318fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33198e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33208e76f8dcSPaulo Zanoni 3321b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 33228e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33238e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33248e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33255c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33268e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 332723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 332823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33298e76f8dcSPaulo Zanoni } else { 33308e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3331ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33325b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33335b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33345b3a856bSDaniel Vetter DE_POISON); 3335e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3336e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3337e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33388e76f8dcSPaulo Zanoni } 3339036a4a7dSZhenyu Wang 33401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3341036a4a7dSZhenyu Wang 33420c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33430c841212SPaulo Zanoni 3344622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3345622364b6SPaulo Zanoni 334635079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3347036a4a7dSZhenyu Wang 33480a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3349036a4a7dSZhenyu Wang 33501a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33511a56b1a2SImre Deak 3352d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33537fe0b973SKeith Packard 335450a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33556005ce42SDaniel Vetter /* Enable PCU event interrupts 33566005ce42SDaniel Vetter * 33576005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33584bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33594bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3360d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3361fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3362d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3363f97108d1SJesse Barnes } 3364f97108d1SJesse Barnes 3365036a4a7dSZhenyu Wang return 0; 3366036a4a7dSZhenyu Wang } 3367036a4a7dSZhenyu Wang 3368f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3369f8b79e58SImre Deak { 3370f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3371f8b79e58SImre Deak 3372f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3373f8b79e58SImre Deak return; 3374f8b79e58SImre Deak 3375f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3376f8b79e58SImre Deak 3377d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3378d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3379ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3380f8b79e58SImre Deak } 3381d6c69803SVille Syrjälä } 3382f8b79e58SImre Deak 3383f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3384f8b79e58SImre Deak { 3385f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3386f8b79e58SImre Deak 3387f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3388f8b79e58SImre Deak return; 3389f8b79e58SImre Deak 3390f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3391f8b79e58SImre Deak 3392950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3393ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3394f8b79e58SImre Deak } 3395f8b79e58SImre Deak 33960e6c9a9eSVille Syrjälä 33970e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 33980e6c9a9eSVille Syrjälä { 3399fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34000e6c9a9eSVille Syrjälä 34010a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34027e231dbeSJesse Barnes 3403ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34049918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3405ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3406ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3407ad22d106SVille Syrjälä 34087e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 340934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 341020afbda2SDaniel Vetter 341120afbda2SDaniel Vetter return 0; 341220afbda2SDaniel Vetter } 341320afbda2SDaniel Vetter 3414abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3415abd58f01SBen Widawsky { 3416abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3417abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3418abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 341973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 342073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 342173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3422abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 342373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 342473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 342573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3426abd58f01SBen Widawsky 0, 342773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 342873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3429abd58f01SBen Widawsky }; 3430abd58f01SBen Widawsky 343198735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 343298735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 343398735739STvrtko Ursulin 3434f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3435f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 34369a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 34379a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 343878e68d36SImre Deak /* 343978e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 344026705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 344178e68d36SImre Deak */ 3442f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 34439a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3444abd58f01SBen Widawsky } 3445abd58f01SBen Widawsky 3446abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3447abd58f01SBen Widawsky { 3448770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3449770de83dSDamien Lespiau uint32_t de_pipe_enables; 34503a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 34513a3b3c7dSVille Syrjälä u32 de_port_enables; 345211825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 34533a3b3c7dSVille Syrjälä enum pipe pipe; 3454770de83dSDamien Lespiau 3455b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3456770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3457770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 34583a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 345988e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3460cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34613a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 34623a3b3c7dSVille Syrjälä } else { 3463770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3464770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 34653a3b3c7dSVille Syrjälä } 3466770de83dSDamien Lespiau 3467770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3468770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3469770de83dSDamien Lespiau 34703a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3471cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3472a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3473a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 34743a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 34753a3b3c7dSVille Syrjälä 347613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 347713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 347813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3479abd58f01SBen Widawsky 3480055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3481f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3482813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3483813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3484813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 348535079899SPaulo Zanoni de_pipe_enables); 3486abd58f01SBen Widawsky 34873a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 348811825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34897fff8126SImre Deak 34907fff8126SImre Deak if (IS_GEN9_LP(dev_priv)) 34917fff8126SImre Deak bxt_hpd_detection_setup(dev_priv); 34921a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 34931a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3494abd58f01SBen Widawsky } 3495abd58f01SBen Widawsky 3496abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3497abd58f01SBen Widawsky { 3498fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3499abd58f01SBen Widawsky 35006e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3501622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3502622364b6SPaulo Zanoni 3503abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3504abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3505abd58f01SBen Widawsky 35066e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3507abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3508abd58f01SBen Widawsky 3509e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3510abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3511abd58f01SBen Widawsky 3512abd58f01SBen Widawsky return 0; 3513abd58f01SBen Widawsky } 3514abd58f01SBen Widawsky 351543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 351643f328d7SVille Syrjälä { 3517fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 351843f328d7SVille Syrjälä 351943f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 352043f328d7SVille Syrjälä 3521ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3523ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3524ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3525ad22d106SVille Syrjälä 3526e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 352743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 352843f328d7SVille Syrjälä 352943f328d7SVille Syrjälä return 0; 353043f328d7SVille Syrjälä } 353143f328d7SVille Syrjälä 3532abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3533abd58f01SBen Widawsky { 3534fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3535abd58f01SBen Widawsky 3536abd58f01SBen Widawsky if (!dev_priv) 3537abd58f01SBen Widawsky return; 3538abd58f01SBen Widawsky 3539823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3540abd58f01SBen Widawsky } 3541abd58f01SBen Widawsky 35427e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 35437e231dbeSJesse Barnes { 3544fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35457e231dbeSJesse Barnes 35467e231dbeSJesse Barnes if (!dev_priv) 35477e231dbeSJesse Barnes return; 35487e231dbeSJesse Barnes 3549843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 355034c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3551843d0e7dSImre Deak 3552b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 3553893fce8eSVille Syrjälä 35547e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3555f8b79e58SImre Deak 3556ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35579918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3558ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3559ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35607e231dbeSJesse Barnes } 35617e231dbeSJesse Barnes 356243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 356343f328d7SVille Syrjälä { 3564fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 356543f328d7SVille Syrjälä 356643f328d7SVille Syrjälä if (!dev_priv) 356743f328d7SVille Syrjälä return; 356843f328d7SVille Syrjälä 356943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 357043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 357143f328d7SVille Syrjälä 3572a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 357343f328d7SVille Syrjälä 3574a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 357543f328d7SVille Syrjälä 3576ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35779918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3578ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3579ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 358043f328d7SVille Syrjälä } 358143f328d7SVille Syrjälä 3582f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3583036a4a7dSZhenyu Wang { 3584fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35854697995bSJesse Barnes 35864697995bSJesse Barnes if (!dev_priv) 35874697995bSJesse Barnes return; 35884697995bSJesse Barnes 3589be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3590036a4a7dSZhenyu Wang } 3591036a4a7dSZhenyu Wang 3592c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3593c2798b19SChris Wilson { 3594fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3595c2798b19SChris Wilson int pipe; 3596c2798b19SChris Wilson 3597055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3598c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3599c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3600c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3601c2798b19SChris Wilson POSTING_READ16(IER); 3602c2798b19SChris Wilson } 3603c2798b19SChris Wilson 3604c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3605c2798b19SChris Wilson { 3606fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3607c2798b19SChris Wilson 3608c2798b19SChris Wilson I915_WRITE16(EMR, 3609c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3610c2798b19SChris Wilson 3611c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3612c2798b19SChris Wilson dev_priv->irq_mask = 3613c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3614c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3615c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 361637ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3617c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3618c2798b19SChris Wilson 3619c2798b19SChris Wilson I915_WRITE16(IER, 3620c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3621c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3622c2798b19SChris Wilson I915_USER_INTERRUPT); 3623c2798b19SChris Wilson POSTING_READ16(IER); 3624c2798b19SChris Wilson 3625379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3626379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3627d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3628755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3629755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3630d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3631379ef82dSDaniel Vetter 3632c2798b19SChris Wilson return 0; 3633c2798b19SChris Wilson } 3634c2798b19SChris Wilson 36355a21b665SDaniel Vetter /* 36365a21b665SDaniel Vetter * Returns true when a page flip has completed. 36375a21b665SDaniel Vetter */ 36385a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 36395a21b665SDaniel Vetter int plane, int pipe, u32 iir) 36405a21b665SDaniel Vetter { 36415a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 36425a21b665SDaniel Vetter 36435a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 36445a21b665SDaniel Vetter return false; 36455a21b665SDaniel Vetter 36465a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 36475a21b665SDaniel Vetter goto check_page_flip; 36485a21b665SDaniel Vetter 36495a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 36505a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 36515a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 36525a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 36535a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 36545a21b665SDaniel Vetter */ 36555a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 36565a21b665SDaniel Vetter goto check_page_flip; 36575a21b665SDaniel Vetter 36585a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 36595a21b665SDaniel Vetter return true; 36605a21b665SDaniel Vetter 36615a21b665SDaniel Vetter check_page_flip: 36625a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 36635a21b665SDaniel Vetter return false; 36645a21b665SDaniel Vetter } 36655a21b665SDaniel Vetter 3666ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3667c2798b19SChris Wilson { 366845a83f84SDaniel Vetter struct drm_device *dev = arg; 3669fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3670c2798b19SChris Wilson u16 iir, new_iir; 3671c2798b19SChris Wilson u32 pipe_stats[2]; 3672c2798b19SChris Wilson int pipe; 3673c2798b19SChris Wilson u16 flip_mask = 3674c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3675c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 36761f814dacSImre Deak irqreturn_t ret; 3677c2798b19SChris Wilson 36782dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36792dd2a883SImre Deak return IRQ_NONE; 36802dd2a883SImre Deak 36811f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36821f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 36831f814dacSImre Deak 36841f814dacSImre Deak ret = IRQ_NONE; 3685c2798b19SChris Wilson iir = I915_READ16(IIR); 3686c2798b19SChris Wilson if (iir == 0) 36871f814dacSImre Deak goto out; 3688c2798b19SChris Wilson 3689c2798b19SChris Wilson while (iir & ~flip_mask) { 3690c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3691c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3692c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3693c2798b19SChris Wilson * interrupts (for non-MSI). 3694c2798b19SChris Wilson */ 3695222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3696c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3697aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3698c2798b19SChris Wilson 3699055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3700f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3701c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3702c2798b19SChris Wilson 3703c2798b19SChris Wilson /* 3704c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3705c2798b19SChris Wilson */ 37062d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3707c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3708c2798b19SChris Wilson } 3709222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3710c2798b19SChris Wilson 3711c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3712c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3713c2798b19SChris Wilson 3714c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 37153b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3716c2798b19SChris Wilson 3717055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37185a21b665SDaniel Vetter int plane = pipe; 37195a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 37205a21b665SDaniel Vetter plane = !plane; 37215a21b665SDaniel Vetter 37225a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37235a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 37245a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3725c2798b19SChris Wilson 37264356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 372791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 37282d9d2b0bSVille Syrjälä 37291f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37301f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37311f7247c0SDaniel Vetter pipe); 37324356d586SDaniel Vetter } 3733c2798b19SChris Wilson 3734c2798b19SChris Wilson iir = new_iir; 3735c2798b19SChris Wilson } 37361f814dacSImre Deak ret = IRQ_HANDLED; 3737c2798b19SChris Wilson 37381f814dacSImre Deak out: 37391f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 37401f814dacSImre Deak 37411f814dacSImre Deak return ret; 3742c2798b19SChris Wilson } 3743c2798b19SChris Wilson 3744c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3745c2798b19SChris Wilson { 3746fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3747c2798b19SChris Wilson int pipe; 3748c2798b19SChris Wilson 3749055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3750c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3751c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3752c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3753c2798b19SChris Wilson } 3754c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3755c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3756c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3757c2798b19SChris Wilson } 3758c2798b19SChris Wilson 3759a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3760a266c7d5SChris Wilson { 3761fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3762a266c7d5SChris Wilson int pipe; 3763a266c7d5SChris Wilson 376456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37650706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3766a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3767a266c7d5SChris Wilson } 3768a266c7d5SChris Wilson 376900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3770055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3771a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3772a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3773a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3774a266c7d5SChris Wilson POSTING_READ(IER); 3775a266c7d5SChris Wilson } 3776a266c7d5SChris Wilson 3777a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3778a266c7d5SChris Wilson { 3779fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 378038bde180SChris Wilson u32 enable_mask; 3781a266c7d5SChris Wilson 378238bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 378338bde180SChris Wilson 378438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 378538bde180SChris Wilson dev_priv->irq_mask = 378638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 378738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 379037ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 379138bde180SChris Wilson 379238bde180SChris Wilson enable_mask = 379338bde180SChris Wilson I915_ASLE_INTERRUPT | 379438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 379538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379638bde180SChris Wilson I915_USER_INTERRUPT; 379738bde180SChris Wilson 379856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37990706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 380020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 380120afbda2SDaniel Vetter 3802a266c7d5SChris Wilson /* Enable in IER... */ 3803a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3804a266c7d5SChris Wilson /* and unmask in IMR */ 3805a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3806a266c7d5SChris Wilson } 3807a266c7d5SChris Wilson 3808a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3809a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3810a266c7d5SChris Wilson POSTING_READ(IER); 3811a266c7d5SChris Wilson 381291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 381320afbda2SDaniel Vetter 3814379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3815379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3816d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3817755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3818755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3819d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3820379ef82dSDaniel Vetter 382120afbda2SDaniel Vetter return 0; 382220afbda2SDaniel Vetter } 382320afbda2SDaniel Vetter 38245a21b665SDaniel Vetter /* 38255a21b665SDaniel Vetter * Returns true when a page flip has completed. 38265a21b665SDaniel Vetter */ 38275a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 38285a21b665SDaniel Vetter int plane, int pipe, u32 iir) 38295a21b665SDaniel Vetter { 38305a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 38315a21b665SDaniel Vetter 38325a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 38335a21b665SDaniel Vetter return false; 38345a21b665SDaniel Vetter 38355a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 38365a21b665SDaniel Vetter goto check_page_flip; 38375a21b665SDaniel Vetter 38385a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 38395a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 38405a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 38415a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 38425a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 38435a21b665SDaniel Vetter */ 38445a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 38455a21b665SDaniel Vetter goto check_page_flip; 38465a21b665SDaniel Vetter 38475a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 38485a21b665SDaniel Vetter return true; 38495a21b665SDaniel Vetter 38505a21b665SDaniel Vetter check_page_flip: 38515a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 38525a21b665SDaniel Vetter return false; 38535a21b665SDaniel Vetter } 38545a21b665SDaniel Vetter 3855ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3856a266c7d5SChris Wilson { 385745a83f84SDaniel Vetter struct drm_device *dev = arg; 3858fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38598291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 386038bde180SChris Wilson u32 flip_mask = 386138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 386238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 386338bde180SChris Wilson int pipe, ret = IRQ_NONE; 3864a266c7d5SChris Wilson 38652dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38662dd2a883SImre Deak return IRQ_NONE; 38672dd2a883SImre Deak 38681f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38691f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 38701f814dacSImre Deak 3871a266c7d5SChris Wilson iir = I915_READ(IIR); 387238bde180SChris Wilson do { 387338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 38748291ee90SChris Wilson bool blc_event = false; 3875a266c7d5SChris Wilson 3876a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3877a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3878a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3879a266c7d5SChris Wilson * interrupts (for non-MSI). 3880a266c7d5SChris Wilson */ 3881222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3882a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3883aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3884a266c7d5SChris Wilson 3885055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3886f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3887a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3888a266c7d5SChris Wilson 388938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3890a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3891a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 389238bde180SChris Wilson irq_received = true; 3893a266c7d5SChris Wilson } 3894a266c7d5SChris Wilson } 3895222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3896a266c7d5SChris Wilson 3897a266c7d5SChris Wilson if (!irq_received) 3898a266c7d5SChris Wilson break; 3899a266c7d5SChris Wilson 3900a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 390191d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 39021ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 39031ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 39041ae3c34cSVille Syrjälä if (hotplug_status) 390591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 39061ae3c34cSVille Syrjälä } 3907a266c7d5SChris Wilson 390838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3909a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3910a266c7d5SChris Wilson 3911a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 39123b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3913a266c7d5SChris Wilson 3914055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39155a21b665SDaniel Vetter int plane = pipe; 39165a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 39175a21b665SDaniel Vetter plane = !plane; 39185a21b665SDaniel Vetter 39195a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 39205a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 39215a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3922a266c7d5SChris Wilson 3923a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3924a266c7d5SChris Wilson blc_event = true; 39254356d586SDaniel Vetter 39264356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 392791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 39282d9d2b0bSVille Syrjälä 39291f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39301f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39311f7247c0SDaniel Vetter pipe); 3932a266c7d5SChris Wilson } 3933a266c7d5SChris Wilson 3934a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 393591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 3936a266c7d5SChris Wilson 3937a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3938a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3939a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3940a266c7d5SChris Wilson * we would never get another interrupt. 3941a266c7d5SChris Wilson * 3942a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3943a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3944a266c7d5SChris Wilson * another one. 3945a266c7d5SChris Wilson * 3946a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3947a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3948a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3949a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3950a266c7d5SChris Wilson * stray interrupts. 3951a266c7d5SChris Wilson */ 395238bde180SChris Wilson ret = IRQ_HANDLED; 3953a266c7d5SChris Wilson iir = new_iir; 395438bde180SChris Wilson } while (iir & ~flip_mask); 3955a266c7d5SChris Wilson 39561f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 39571f814dacSImre Deak 3958a266c7d5SChris Wilson return ret; 3959a266c7d5SChris Wilson } 3960a266c7d5SChris Wilson 3961a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3962a266c7d5SChris Wilson { 3963fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3964a266c7d5SChris Wilson int pipe; 3965a266c7d5SChris Wilson 396656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 39670706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3968a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3969a266c7d5SChris Wilson } 3970a266c7d5SChris Wilson 397100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3972055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 397355b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3974a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 397555b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 397655b39755SChris Wilson } 3977a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3978a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3979a266c7d5SChris Wilson 3980a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3981a266c7d5SChris Wilson } 3982a266c7d5SChris Wilson 3983a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3984a266c7d5SChris Wilson { 3985fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3986a266c7d5SChris Wilson int pipe; 3987a266c7d5SChris Wilson 39880706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3989a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3990a266c7d5SChris Wilson 3991a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3992055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3993a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3994a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3995a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3996a266c7d5SChris Wilson POSTING_READ(IER); 3997a266c7d5SChris Wilson } 3998a266c7d5SChris Wilson 3999a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4000a266c7d5SChris Wilson { 4001fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4002bbba0a97SChris Wilson u32 enable_mask; 4003a266c7d5SChris Wilson u32 error_mask; 4004a266c7d5SChris Wilson 4005a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4006bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4007adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4008bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4009bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4010bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4011bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4012bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4013bbba0a97SChris Wilson 4014bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 401521ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 401621ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4017bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4018bbba0a97SChris Wilson 401991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4020bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4021a266c7d5SChris Wilson 4022b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4023b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4024d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4025755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4026755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4027755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4028d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4029a266c7d5SChris Wilson 4030a266c7d5SChris Wilson /* 4031a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4032a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4033a266c7d5SChris Wilson */ 403491d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4035a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4036a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4037a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4038a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4039a266c7d5SChris Wilson } else { 4040a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4041a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4042a266c7d5SChris Wilson } 4043a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4044a266c7d5SChris Wilson 4045a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4046a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4047a266c7d5SChris Wilson POSTING_READ(IER); 4048a266c7d5SChris Wilson 40490706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 405020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 405120afbda2SDaniel Vetter 405291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 405320afbda2SDaniel Vetter 405420afbda2SDaniel Vetter return 0; 405520afbda2SDaniel Vetter } 405620afbda2SDaniel Vetter 405791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 405820afbda2SDaniel Vetter { 405920afbda2SDaniel Vetter u32 hotplug_en; 406020afbda2SDaniel Vetter 4061b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4062b5ea2d56SDaniel Vetter 4063adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4064e5868a31SEgbert Eich /* enable bits are the same for all generations */ 406591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4066a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4067a266c7d5SChris Wilson to generate a spurious hotplug event about three 4068a266c7d5SChris Wilson seconds later. So just do it once. 4069a266c7d5SChris Wilson */ 407091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4071a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4072a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4073a266c7d5SChris Wilson 4074a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 40750706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4076f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4077f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4078f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 40790706f17cSEgbert Eich hotplug_en); 4080a266c7d5SChris Wilson } 4081a266c7d5SChris Wilson 4082ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4083a266c7d5SChris Wilson { 408445a83f84SDaniel Vetter struct drm_device *dev = arg; 4085fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4086a266c7d5SChris Wilson u32 iir, new_iir; 4087a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4088a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 408921ad8330SVille Syrjälä u32 flip_mask = 409021ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 409121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4092a266c7d5SChris Wilson 40932dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40942dd2a883SImre Deak return IRQ_NONE; 40952dd2a883SImre Deak 40961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40971f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40981f814dacSImre Deak 4099a266c7d5SChris Wilson iir = I915_READ(IIR); 4100a266c7d5SChris Wilson 4101a266c7d5SChris Wilson for (;;) { 4102501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41032c8ba29fSChris Wilson bool blc_event = false; 41042c8ba29fSChris Wilson 4105a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4106a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4107a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4108a266c7d5SChris Wilson * interrupts (for non-MSI). 4109a266c7d5SChris Wilson */ 4110222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4111a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4112aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4113a266c7d5SChris Wilson 4114055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4115f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4116a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4117a266c7d5SChris Wilson 4118a266c7d5SChris Wilson /* 4119a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4120a266c7d5SChris Wilson */ 4121a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4122a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4123501e01d7SVille Syrjälä irq_received = true; 4124a266c7d5SChris Wilson } 4125a266c7d5SChris Wilson } 4126222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4127a266c7d5SChris Wilson 4128a266c7d5SChris Wilson if (!irq_received) 4129a266c7d5SChris Wilson break; 4130a266c7d5SChris Wilson 4131a266c7d5SChris Wilson ret = IRQ_HANDLED; 4132a266c7d5SChris Wilson 4133a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 41341ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 41351ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 41361ae3c34cSVille Syrjälä if (hotplug_status) 413791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 41381ae3c34cSVille Syrjälä } 4139a266c7d5SChris Wilson 414021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4141a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4142a266c7d5SChris Wilson 4143a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41443b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4145a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 41463b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4147a266c7d5SChris Wilson 4148055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41495a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 41505a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 41515a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4152a266c7d5SChris Wilson 4153a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4154a266c7d5SChris Wilson blc_event = true; 41554356d586SDaniel Vetter 41564356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 415791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4158a266c7d5SChris Wilson 41591f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 41601f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 41612d9d2b0bSVille Syrjälä } 4162a266c7d5SChris Wilson 4163a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 416491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4165a266c7d5SChris Wilson 4166515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 416791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4168515ac2bbSDaniel Vetter 4169a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4170a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4171a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4172a266c7d5SChris Wilson * we would never get another interrupt. 4173a266c7d5SChris Wilson * 4174a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4175a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4176a266c7d5SChris Wilson * another one. 4177a266c7d5SChris Wilson * 4178a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4179a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4180a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4181a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4182a266c7d5SChris Wilson * stray interrupts. 4183a266c7d5SChris Wilson */ 4184a266c7d5SChris Wilson iir = new_iir; 4185a266c7d5SChris Wilson } 4186a266c7d5SChris Wilson 41871f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 41881f814dacSImre Deak 4189a266c7d5SChris Wilson return ret; 4190a266c7d5SChris Wilson } 4191a266c7d5SChris Wilson 4192a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4193a266c7d5SChris Wilson { 4194fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4195a266c7d5SChris Wilson int pipe; 4196a266c7d5SChris Wilson 4197a266c7d5SChris Wilson if (!dev_priv) 4198a266c7d5SChris Wilson return; 4199a266c7d5SChris Wilson 42000706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4201a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4202a266c7d5SChris Wilson 4203a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4204055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4205a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4206a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4207a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4208a266c7d5SChris Wilson 4209055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4210a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4211a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4212a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4213a266c7d5SChris Wilson } 4214a266c7d5SChris Wilson 4215fca52a55SDaniel Vetter /** 4216fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4217fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4218fca52a55SDaniel Vetter * 4219fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4220fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4221fca52a55SDaniel Vetter */ 4222b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4223f71d4af4SJesse Barnes { 422491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 42258b2e326dSChris Wilson 422677913b39SJani Nikula intel_hpd_init_work(dev_priv); 422777913b39SJani Nikula 4228c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4229a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 42308b2e326dSChris Wilson 42314805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 423226705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 423326705e20SSagar Arun Kamble 4234a6706b45SDeepak S /* Let's track the enabled rps events */ 4235666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 42366c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 42376f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 423831685c25SDeepak S else 4239a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4240a6706b45SDeepak S 42411800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 42421800ad25SSagar Arun Kamble 42431800ad25SSagar Arun Kamble /* 42441800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 42451800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 42461800ad25SSagar Arun Kamble * 42471800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 42481800ad25SSagar Arun Kamble */ 42491800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 42501800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 42511800ad25SSagar Arun Kamble 42521800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 4253b20e3cfeSDave Gordon dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC; 42541800ad25SSagar Arun Kamble 4255b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 42564194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 42574cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 42584194c088SRodrigo Vivi dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 4259b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4260f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4261fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4262391f75e2SVille Syrjälä } else { 4263391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4264391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4265f71d4af4SJesse Barnes } 4266f71d4af4SJesse Barnes 426721da2700SVille Syrjälä /* 426821da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 426921da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 427021da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 427121da2700SVille Syrjälä */ 4272b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 427321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 427421da2700SVille Syrjälä 4275262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4276262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4277262fd485SChris Wilson * special care to avoid writing any of the display block registers 4278262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4279262fd485SChris Wilson * in this case to the runtime pm. 4280262fd485SChris Wilson */ 4281262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4282262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4283262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4284262fd485SChris Wilson 4285317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4286317eaa95SLyude 4287f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4288f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4289f71d4af4SJesse Barnes 4290b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 429143f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 429243f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 429343f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 429443f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 429586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 429686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 429743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4298b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 42997e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43007e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43017e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43027e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 430386e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 430486e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4305fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4306b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4307abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4308723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4309abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4310abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4311abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4312abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4313cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4314e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 43156e266956STvrtko Ursulin else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 43166dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 43176dbf30ceSVille Syrjälä else 43183a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 43196e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4320f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4321723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4322f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4323f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4324f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4325f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4326e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4327f71d4af4SJesse Barnes } else { 43287e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4329c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4330c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4331c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4332c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 433386e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 433486e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 43357e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4336a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4337a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4338a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4339a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 434086e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 434186e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4342c2798b19SChris Wilson } else { 4343a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4344a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4345a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4346a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 434786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 434886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4349c2798b19SChris Wilson } 4350778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4351778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4352f71d4af4SJesse Barnes } 4353f71d4af4SJesse Barnes } 435420afbda2SDaniel Vetter 4355fca52a55SDaniel Vetter /** 4356fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4357fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4358fca52a55SDaniel Vetter * 4359fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4360fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4361fca52a55SDaniel Vetter * 4362fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4363fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4364fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4365fca52a55SDaniel Vetter */ 43662aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43672aeb7d3aSDaniel Vetter { 43682aeb7d3aSDaniel Vetter /* 43692aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43702aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43712aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43722aeb7d3aSDaniel Vetter */ 43732aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 43742aeb7d3aSDaniel Vetter 437591c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 43762aeb7d3aSDaniel Vetter } 43772aeb7d3aSDaniel Vetter 4378fca52a55SDaniel Vetter /** 4379fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4380fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4381fca52a55SDaniel Vetter * 4382fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4383fca52a55SDaniel Vetter * resources acquired in the init functions. 4384fca52a55SDaniel Vetter */ 43852aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43862aeb7d3aSDaniel Vetter { 438791c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 43882aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 43892aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 43902aeb7d3aSDaniel Vetter } 43912aeb7d3aSDaniel Vetter 4392fca52a55SDaniel Vetter /** 4393fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4394fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4395fca52a55SDaniel Vetter * 4396fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4397fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4398fca52a55SDaniel Vetter */ 4399b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4400c67a470bSPaulo Zanoni { 440191c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 44022aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 440391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4404c67a470bSPaulo Zanoni } 4405c67a470bSPaulo Zanoni 4406fca52a55SDaniel Vetter /** 4407fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4408fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4409fca52a55SDaniel Vetter * 4410fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4411fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4412fca52a55SDaniel Vetter */ 4413b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4414c67a470bSPaulo Zanoni { 44152aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 441691c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 441791c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4418c67a470bSPaulo Zanoni } 4419