1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40*df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41*df0566a6SJani Nikula #include "display/intel_hotplug.h" 42*df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43*df0566a6SJani Nikula #include "display/intel_psr.h" 44*df0566a6SJani Nikula 45c0e09200SDave Airlie #include "i915_drv.h" 46440e2b3dSJani Nikula #include "i915_irq.h" 471c5d22f7SChris Wilson #include "i915_trace.h" 4879e53945SJesse Barnes #include "intel_drv.h" 49d13616dbSJani Nikula #include "intel_pm.h" 50c0e09200SDave Airlie 51fca52a55SDaniel Vetter /** 52fca52a55SDaniel Vetter * DOC: interrupt handling 53fca52a55SDaniel Vetter * 54fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 55fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 56fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 57fca52a55SDaniel Vetter */ 58fca52a55SDaniel Vetter 59e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 60e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 61e4ce95aaSVille Syrjälä }; 62e4ce95aaSVille Syrjälä 6323bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6423bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 6523bb4cb5SVille Syrjälä }; 6623bb4cb5SVille Syrjälä 673a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 683a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 693a3b3c7dSVille Syrjälä }; 703a3b3c7dSVille Syrjälä 717c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 72e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 73e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 74e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 75e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 76e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 77e5868a31SEgbert Eich }; 78e5868a31SEgbert Eich 797c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8173c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 84e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 8726951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8874c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8926951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9026951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9126951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9226951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9326951cafSXiong Zhang }; 9426951cafSXiong Zhang 957c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 96e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 97e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 98e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 99e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 100e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 101e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 102e5868a31SEgbert Eich }; 103e5868a31SEgbert Eich 1047c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 105e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 106e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 107e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 108e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 110e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 1134bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 114e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 116e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 117e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 118e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 120e5868a31SEgbert Eich }; 121e5868a31SEgbert Eich 122e0a20ad7SShashank Sharma /* BXT hpd list */ 123e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1247f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 125e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 126e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 127e0a20ad7SShashank Sharma }; 128e0a20ad7SShashank Sharma 129b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 130b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 131b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 132b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 133b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 134121e758eSDhinakaran Pandiyan }; 135121e758eSDhinakaran Pandiyan 13631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13731604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13831604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13931604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 14031604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 14131604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 14231604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 14331604222SAnusha Srivatsa }; 14431604222SAnusha Srivatsa 14565f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 14668eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 14768eb49b1SPaulo Zanoni { 14865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 14965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 15068eb49b1SPaulo Zanoni 15165f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 15268eb49b1SPaulo Zanoni 1535c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 15465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 15565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 15665f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 15765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 15868eb49b1SPaulo Zanoni } 1595c502442SPaulo Zanoni 16065f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 16168eb49b1SPaulo Zanoni { 16265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 16365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 164a9d356a6SPaulo Zanoni 16565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 16668eb49b1SPaulo Zanoni 16768eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 16865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 16965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17268eb49b1SPaulo Zanoni } 17368eb49b1SPaulo Zanoni 174b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \ 17568eb49b1SPaulo Zanoni ({ \ 17668eb49b1SPaulo Zanoni unsigned int which_ = which; \ 177b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \ 17868eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 17968eb49b1SPaulo Zanoni }) 18068eb49b1SPaulo Zanoni 181b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \ 182b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER) 18368eb49b1SPaulo Zanoni 184b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \ 185b16b2a2fSPaulo Zanoni gen2_irq_reset(uncore) 186e9e9848aSVille Syrjälä 187337ba017SPaulo Zanoni /* 188337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 189337ba017SPaulo Zanoni */ 19065f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 191b51a2842SVille Syrjälä { 19265f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 193b51a2842SVille Syrjälä 194b51a2842SVille Syrjälä if (val == 0) 195b51a2842SVille Syrjälä return; 196b51a2842SVille Syrjälä 197b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 198f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 19965f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 20165f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 203b51a2842SVille Syrjälä } 204337ba017SPaulo Zanoni 20565f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 206e9e9848aSVille Syrjälä { 20765f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 208e9e9848aSVille Syrjälä 209e9e9848aSVille Syrjälä if (val == 0) 210e9e9848aSVille Syrjälä return; 211e9e9848aSVille Syrjälä 212e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2139d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 21465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 21565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 21665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 21765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 218e9e9848aSVille Syrjälä } 219e9e9848aSVille Syrjälä 22065f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 22168eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 22268eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 22368eb49b1SPaulo Zanoni i915_reg_t iir) 22468eb49b1SPaulo Zanoni { 22565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 22635079899SPaulo Zanoni 22765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 22865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 22965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23068eb49b1SPaulo Zanoni } 23135079899SPaulo Zanoni 23265f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2332918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 23468eb49b1SPaulo Zanoni { 23565f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 23668eb49b1SPaulo Zanoni 23765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 24068eb49b1SPaulo Zanoni } 24168eb49b1SPaulo Zanoni 242b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \ 24368eb49b1SPaulo Zanoni ({ \ 24468eb49b1SPaulo Zanoni unsigned int which_ = which; \ 245b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 24668eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 24768eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 24868eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 24968eb49b1SPaulo Zanoni }) 25068eb49b1SPaulo Zanoni 251b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \ 252b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25368eb49b1SPaulo Zanoni type##IMR, imr_val, \ 25468eb49b1SPaulo Zanoni type##IER, ier_val, \ 25568eb49b1SPaulo Zanoni type##IIR) 25668eb49b1SPaulo Zanoni 257b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \ 258b16b2a2fSPaulo Zanoni gen2_irq_init((uncore), imr_val, ier_val) 259e9e9848aSVille Syrjälä 260c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 26126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 262c9a9a268SImre Deak 2630706f17cSEgbert Eich /* For display hotplug interrupt */ 2640706f17cSEgbert Eich static inline void 2650706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 266a9c287c9SJani Nikula u32 mask, 267a9c287c9SJani Nikula u32 bits) 2680706f17cSEgbert Eich { 269a9c287c9SJani Nikula u32 val; 2700706f17cSEgbert Eich 27167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2720706f17cSEgbert Eich WARN_ON(bits & ~mask); 2730706f17cSEgbert Eich 2740706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2750706f17cSEgbert Eich val &= ~mask; 2760706f17cSEgbert Eich val |= bits; 2770706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2780706f17cSEgbert Eich } 2790706f17cSEgbert Eich 2800706f17cSEgbert Eich /** 2810706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2820706f17cSEgbert Eich * @dev_priv: driver private 2830706f17cSEgbert Eich * @mask: bits to update 2840706f17cSEgbert Eich * @bits: bits to enable 2850706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2860706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2870706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2880706f17cSEgbert Eich * function is usually not called from a context where the lock is 2890706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2900706f17cSEgbert Eich * version is also available. 2910706f17cSEgbert Eich */ 2920706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 293a9c287c9SJani Nikula u32 mask, 294a9c287c9SJani Nikula u32 bits) 2950706f17cSEgbert Eich { 2960706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2970706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2980706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2990706f17cSEgbert Eich } 3000706f17cSEgbert Eich 30196606f3bSOscar Mateo static u32 30296606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 30396606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 30496606f3bSOscar Mateo 30560a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 30696606f3bSOscar Mateo const unsigned int bank, 30796606f3bSOscar Mateo const unsigned int bit) 30896606f3bSOscar Mateo { 30925286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 31096606f3bSOscar Mateo u32 dw; 31196606f3bSOscar Mateo 31296606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 31396606f3bSOscar Mateo 31496606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 31596606f3bSOscar Mateo if (dw & BIT(bit)) { 31696606f3bSOscar Mateo /* 31796606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 31896606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 31996606f3bSOscar Mateo */ 32096606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 32196606f3bSOscar Mateo 32296606f3bSOscar Mateo /* 32396606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 32496606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 32596606f3bSOscar Mateo * our bit, otherwise we are locking the register for 32696606f3bSOscar Mateo * everybody. 32796606f3bSOscar Mateo */ 32896606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 32996606f3bSOscar Mateo 33096606f3bSOscar Mateo return true; 33196606f3bSOscar Mateo } 33296606f3bSOscar Mateo 33396606f3bSOscar Mateo return false; 33496606f3bSOscar Mateo } 33596606f3bSOscar Mateo 336d9dc34f1SVille Syrjälä /** 337d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 338d9dc34f1SVille Syrjälä * @dev_priv: driver private 339d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 340d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 341d9dc34f1SVille Syrjälä */ 342fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 343a9c287c9SJani Nikula u32 interrupt_mask, 344a9c287c9SJani Nikula u32 enabled_irq_mask) 345036a4a7dSZhenyu Wang { 346a9c287c9SJani Nikula u32 new_val; 347d9dc34f1SVille Syrjälä 34867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3494bc9d430SDaniel Vetter 350d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 351d9dc34f1SVille Syrjälä 3529df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 353c67a470bSPaulo Zanoni return; 354c67a470bSPaulo Zanoni 355d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 356d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 357d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 358d9dc34f1SVille Syrjälä 359d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 360d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3611ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3623143a2bfSChris Wilson POSTING_READ(DEIMR); 363036a4a7dSZhenyu Wang } 364036a4a7dSZhenyu Wang } 365036a4a7dSZhenyu Wang 36643eaea13SPaulo Zanoni /** 36743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 36843eaea13SPaulo Zanoni * @dev_priv: driver private 36943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 37043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 37143eaea13SPaulo Zanoni */ 37243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 373a9c287c9SJani Nikula u32 interrupt_mask, 374a9c287c9SJani Nikula u32 enabled_irq_mask) 37543eaea13SPaulo Zanoni { 37667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37743eaea13SPaulo Zanoni 37815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 37915a17aaeSDaniel Vetter 3809df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 381c67a470bSPaulo Zanoni return; 382c67a470bSPaulo Zanoni 38343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 38443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 38543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 38643eaea13SPaulo Zanoni } 38743eaea13SPaulo Zanoni 388a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 38943eaea13SPaulo Zanoni { 39043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 391e33a4be8STvrtko Ursulin intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR); 39243eaea13SPaulo Zanoni } 39343eaea13SPaulo Zanoni 394a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39543eaea13SPaulo Zanoni { 39643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 39743eaea13SPaulo Zanoni } 39843eaea13SPaulo Zanoni 399f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 400b900b949SImre Deak { 401d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 402d02b98b8SOscar Mateo 403bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 404b900b949SImre Deak } 405b900b949SImre Deak 406917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 407a72fbc3aSImre Deak { 408917dc6b5SMika Kuoppala i915_reg_t reg; 409917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 410917dc6b5SMika Kuoppala 411917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 412917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 413917dc6b5SMika Kuoppala /* pm is in upper half */ 414917dc6b5SMika Kuoppala mask = mask << 16; 415917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 416917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 417917dc6b5SMika Kuoppala } else { 418917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 419a72fbc3aSImre Deak } 420a72fbc3aSImre Deak 421917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 422917dc6b5SMika Kuoppala POSTING_READ(reg); 423917dc6b5SMika Kuoppala } 424917dc6b5SMika Kuoppala 425917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 426b900b949SImre Deak { 427917dc6b5SMika Kuoppala i915_reg_t reg; 428917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 429917dc6b5SMika Kuoppala 430917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 431917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 432917dc6b5SMika Kuoppala /* pm is in upper half */ 433917dc6b5SMika Kuoppala mask = mask << 16; 434917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 435917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 436917dc6b5SMika Kuoppala } else { 437917dc6b5SMika Kuoppala reg = GEN6_PMIER; 438917dc6b5SMika Kuoppala } 439917dc6b5SMika Kuoppala 440917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 441b900b949SImre Deak } 442b900b949SImre Deak 443edbfdb45SPaulo Zanoni /** 444edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 445edbfdb45SPaulo Zanoni * @dev_priv: driver private 446edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 447edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 448edbfdb45SPaulo Zanoni */ 449edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 450a9c287c9SJani Nikula u32 interrupt_mask, 451a9c287c9SJani Nikula u32 enabled_irq_mask) 452edbfdb45SPaulo Zanoni { 453a9c287c9SJani Nikula u32 new_val; 454edbfdb45SPaulo Zanoni 45515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 45615a17aaeSDaniel Vetter 45767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 458edbfdb45SPaulo Zanoni 459f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 460f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 461f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 462f52ecbcfSPaulo Zanoni 463f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 464f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 465917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 466edbfdb45SPaulo Zanoni } 467f52ecbcfSPaulo Zanoni } 468edbfdb45SPaulo Zanoni 469f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 470edbfdb45SPaulo Zanoni { 4719939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4729939fba2SImre Deak return; 4739939fba2SImre Deak 474edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 475edbfdb45SPaulo Zanoni } 476edbfdb45SPaulo Zanoni 477f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4789939fba2SImre Deak { 4799939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4809939fba2SImre Deak } 4819939fba2SImre Deak 482f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 483edbfdb45SPaulo Zanoni { 4849939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4859939fba2SImre Deak return; 4869939fba2SImre Deak 487f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 488f4e9af4fSAkash Goel } 489f4e9af4fSAkash Goel 4903814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 491f4e9af4fSAkash Goel { 492f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 493f4e9af4fSAkash Goel 49467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 495f4e9af4fSAkash Goel 496f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 497f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 498f4e9af4fSAkash Goel POSTING_READ(reg); 499f4e9af4fSAkash Goel } 500f4e9af4fSAkash Goel 5013814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 502f4e9af4fSAkash Goel { 50367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 504f4e9af4fSAkash Goel 505f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 506917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 507f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 508f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 509f4e9af4fSAkash Goel } 510f4e9af4fSAkash Goel 5113814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 512f4e9af4fSAkash Goel { 51367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 514f4e9af4fSAkash Goel 515f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 516f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 517917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 518f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 519edbfdb45SPaulo Zanoni } 520edbfdb45SPaulo Zanoni 521d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 522d02b98b8SOscar Mateo { 523d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 524d02b98b8SOscar Mateo 52596606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 52696606f3bSOscar Mateo ; 527d02b98b8SOscar Mateo 528d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 529d02b98b8SOscar Mateo 530d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 531d02b98b8SOscar Mateo } 532d02b98b8SOscar Mateo 533dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5343cc134e3SImre Deak { 5353cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5364668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 537562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5383cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5393cc134e3SImre Deak } 5403cc134e3SImre Deak 54191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 542b900b949SImre Deak { 543562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 544562d9baeSSagar Arun Kamble 545562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 546f2a91d1aSChris Wilson return; 547f2a91d1aSChris Wilson 548b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 549562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 55096606f3bSOscar Mateo 551d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 55296606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 553d02b98b8SOscar Mateo else 554c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 55596606f3bSOscar Mateo 556562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 557b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 55878e68d36SImre Deak 559b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 560b900b949SImre Deak } 561b900b949SImre Deak 56291d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 563b900b949SImre Deak { 564562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 565562d9baeSSagar Arun Kamble 566562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 567f2a91d1aSChris Wilson return; 568f2a91d1aSChris Wilson 569d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 570562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5719939fba2SImre Deak 572b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5739939fba2SImre Deak 5744668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 57558072ccbSImre Deak 57658072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 57791c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 578c33d247dSChris Wilson 579c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5803814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 581c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 582c33d247dSChris Wilson * state of the worker can be discarded. 583c33d247dSChris Wilson */ 584562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 585d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 586d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 587d02b98b8SOscar Mateo else 588c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 589b900b949SImre Deak } 590b900b949SImre Deak 59126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 59226705e20SSagar Arun Kamble { 59387b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 5941be333d3SSagar Arun Kamble 59526705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 59626705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 59726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 59826705e20SSagar Arun Kamble } 59926705e20SSagar Arun Kamble 60026705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 60126705e20SSagar Arun Kamble { 60287b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6031be333d3SSagar Arun Kamble 60426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6051e83e7a6SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 60626705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 60726705e20SSagar Arun Kamble dev_priv->pm_guc_events); 6081e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = true; 60926705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61026705e20SSagar Arun Kamble } 61126705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61226705e20SSagar Arun Kamble } 61326705e20SSagar Arun Kamble 61426705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 61526705e20SSagar Arun Kamble { 61687b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6171be333d3SSagar Arun Kamble 61826705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6191e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = false; 62026705e20SSagar Arun Kamble 62126705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 62226705e20SSagar Arun Kamble 62326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 62426705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 62526705e20SSagar Arun Kamble 62626705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 62726705e20SSagar Arun Kamble } 62826705e20SSagar Arun Kamble 62954c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915) 63054c52a84SOscar Mateo { 63154c52a84SOscar Mateo spin_lock_irq(&i915->irq_lock); 63254c52a84SOscar Mateo gen11_reset_one_iir(i915, 0, GEN11_GUC); 63354c52a84SOscar Mateo spin_unlock_irq(&i915->irq_lock); 63454c52a84SOscar Mateo } 63554c52a84SOscar Mateo 63654c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv) 63754c52a84SOscar Mateo { 63854c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 63954c52a84SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 64054c52a84SOscar Mateo u32 events = REG_FIELD_PREP(ENGINE1_MASK, 64154c52a84SOscar Mateo GEN11_GUC_INTR_GUC2HOST); 64254c52a84SOscar Mateo 64354c52a84SOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC)); 64454c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events); 64554c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events); 64654c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = true; 64754c52a84SOscar Mateo } 64854c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 64954c52a84SOscar Mateo } 65054c52a84SOscar Mateo 65154c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv) 65254c52a84SOscar Mateo { 65354c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 65454c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = false; 65554c52a84SOscar Mateo 65654c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 65754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 65854c52a84SOscar Mateo 65954c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 66054c52a84SOscar Mateo synchronize_irq(dev_priv->drm.irq); 66154c52a84SOscar Mateo 66254c52a84SOscar Mateo gen11_reset_guc_interrupts(dev_priv); 66354c52a84SOscar Mateo } 66454c52a84SOscar Mateo 6650961021aSBen Widawsky /** 6663a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6673a3b3c7dSVille Syrjälä * @dev_priv: driver private 6683a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6693a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6703a3b3c7dSVille Syrjälä */ 6713a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 672a9c287c9SJani Nikula u32 interrupt_mask, 673a9c287c9SJani Nikula u32 enabled_irq_mask) 6743a3b3c7dSVille Syrjälä { 675a9c287c9SJani Nikula u32 new_val; 676a9c287c9SJani Nikula u32 old_val; 6773a3b3c7dSVille Syrjälä 67867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6793a3b3c7dSVille Syrjälä 6803a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6813a3b3c7dSVille Syrjälä 6823a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6833a3b3c7dSVille Syrjälä return; 6843a3b3c7dSVille Syrjälä 6853a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6863a3b3c7dSVille Syrjälä 6873a3b3c7dSVille Syrjälä new_val = old_val; 6883a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6893a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6903a3b3c7dSVille Syrjälä 6913a3b3c7dSVille Syrjälä if (new_val != old_val) { 6923a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6933a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6943a3b3c7dSVille Syrjälä } 6953a3b3c7dSVille Syrjälä } 6963a3b3c7dSVille Syrjälä 6973a3b3c7dSVille Syrjälä /** 698013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 699013d3752SVille Syrjälä * @dev_priv: driver private 700013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 701013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 702013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 703013d3752SVille Syrjälä */ 704013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 705013d3752SVille Syrjälä enum pipe pipe, 706a9c287c9SJani Nikula u32 interrupt_mask, 707a9c287c9SJani Nikula u32 enabled_irq_mask) 708013d3752SVille Syrjälä { 709a9c287c9SJani Nikula u32 new_val; 710013d3752SVille Syrjälä 71167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 712013d3752SVille Syrjälä 713013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 714013d3752SVille Syrjälä 715013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 716013d3752SVille Syrjälä return; 717013d3752SVille Syrjälä 718013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 719013d3752SVille Syrjälä new_val &= ~interrupt_mask; 720013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 721013d3752SVille Syrjälä 722013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 723013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 724013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 725013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 726013d3752SVille Syrjälä } 727013d3752SVille Syrjälä } 728013d3752SVille Syrjälä 729013d3752SVille Syrjälä /** 730fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 731fee884edSDaniel Vetter * @dev_priv: driver private 732fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 733fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 734fee884edSDaniel Vetter */ 73547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 736a9c287c9SJani Nikula u32 interrupt_mask, 737a9c287c9SJani Nikula u32 enabled_irq_mask) 738fee884edSDaniel Vetter { 739a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 740fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 741fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 742fee884edSDaniel Vetter 74315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 74415a17aaeSDaniel Vetter 74567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 746fee884edSDaniel Vetter 7479df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 748c67a470bSPaulo Zanoni return; 749c67a470bSPaulo Zanoni 750fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 751fee884edSDaniel Vetter POSTING_READ(SDEIMR); 752fee884edSDaniel Vetter } 7538664281bSPaulo Zanoni 7546b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7556b12ca56SVille Syrjälä enum pipe pipe) 7567c463586SKeith Packard { 7576b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 75810c59c51SImre Deak u32 enable_mask = status_mask << 16; 75910c59c51SImre Deak 7606b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7616b12ca56SVille Syrjälä 7626b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7636b12ca56SVille Syrjälä goto out; 7646b12ca56SVille Syrjälä 76510c59c51SImre Deak /* 766724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 767724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 76810c59c51SImre Deak */ 76910c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 77010c59c51SImre Deak return 0; 771724a6905SVille Syrjälä /* 772724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 773724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 774724a6905SVille Syrjälä */ 775724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 776724a6905SVille Syrjälä return 0; 77710c59c51SImre Deak 77810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 77910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 78010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 78110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 78210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 78310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 78410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 78510c59c51SImre Deak 7866b12ca56SVille Syrjälä out: 7876b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7886b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7896b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7906b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7916b12ca56SVille Syrjälä 79210c59c51SImre Deak return enable_mask; 79310c59c51SImre Deak } 79410c59c51SImre Deak 7956b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7966b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 797755e9019SImre Deak { 7986b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 799755e9019SImre Deak u32 enable_mask; 800755e9019SImre Deak 8016b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8026b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8036b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8046b12ca56SVille Syrjälä 8056b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8066b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8076b12ca56SVille Syrjälä 8086b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 8096b12ca56SVille Syrjälä return; 8106b12ca56SVille Syrjälä 8116b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 8126b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8136b12ca56SVille Syrjälä 8146b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8156b12ca56SVille Syrjälä POSTING_READ(reg); 816755e9019SImre Deak } 817755e9019SImre Deak 8186b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 8196b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 820755e9019SImre Deak { 8216b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 822755e9019SImre Deak u32 enable_mask; 823755e9019SImre Deak 8246b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8256b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8266b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8276b12ca56SVille Syrjälä 8286b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8296b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8306b12ca56SVille Syrjälä 8316b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 8326b12ca56SVille Syrjälä return; 8336b12ca56SVille Syrjälä 8346b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 8356b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8366b12ca56SVille Syrjälä 8376b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8386b12ca56SVille Syrjälä POSTING_READ(reg); 839755e9019SImre Deak } 840755e9019SImre Deak 841f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 842f3e30485SVille Syrjälä { 843f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 844f3e30485SVille Syrjälä return false; 845f3e30485SVille Syrjälä 846f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 847f3e30485SVille Syrjälä } 848f3e30485SVille Syrjälä 849c0e09200SDave Airlie /** 850f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 85114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 85201c66889SZhao Yakui */ 85391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 85401c66889SZhao Yakui { 855f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 856f49e38ddSJani Nikula return; 857f49e38ddSJani Nikula 85813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 85901c66889SZhao Yakui 860755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 86191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8623b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 863755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8641ec14ad3SChris Wilson 86513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 86601c66889SZhao Yakui } 86701c66889SZhao Yakui 868f75f3746SVille Syrjälä /* 869f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 870f75f3746SVille Syrjälä * around the vertical blanking period. 871f75f3746SVille Syrjälä * 872f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 873f75f3746SVille Syrjälä * vblank_start >= 3 874f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 875f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 876f75f3746SVille Syrjälä * vtotal = vblank_start + 3 877f75f3746SVille Syrjälä * 878f75f3746SVille Syrjälä * start of vblank: 879f75f3746SVille Syrjälä * latch double buffered registers 880f75f3746SVille Syrjälä * increment frame counter (ctg+) 881f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 882f75f3746SVille Syrjälä * | 883f75f3746SVille Syrjälä * | frame start: 884f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 885f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 886f75f3746SVille Syrjälä * | | 887f75f3746SVille Syrjälä * | | start of vsync: 888f75f3746SVille Syrjälä * | | generate vsync interrupt 889f75f3746SVille Syrjälä * | | | 890f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 891f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 892f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 893f75f3746SVille Syrjälä * | | <----vs-----> | 894f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 895f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 896f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 897f75f3746SVille Syrjälä * | | | 898f75f3746SVille Syrjälä * last visible pixel first visible pixel 899f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 900f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 901f75f3746SVille Syrjälä * 902f75f3746SVille Syrjälä * x = horizontal active 903f75f3746SVille Syrjälä * _ = horizontal blanking 904f75f3746SVille Syrjälä * hs = horizontal sync 905f75f3746SVille Syrjälä * va = vertical active 906f75f3746SVille Syrjälä * vb = vertical blanking 907f75f3746SVille Syrjälä * vs = vertical sync 908f75f3746SVille Syrjälä * vbs = vblank_start (number) 909f75f3746SVille Syrjälä * 910f75f3746SVille Syrjälä * Summary: 911f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 912f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 913f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 914f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 915f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 916f75f3746SVille Syrjälä */ 917f75f3746SVille Syrjälä 91842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 91942f52ef8SKeith Packard * we use as a pipe index 92042f52ef8SKeith Packard */ 92188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9220a3e67a4SJesse Barnes { 923fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 92432db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 92532db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 926f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 9270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 928694e409dSVille Syrjälä unsigned long irqflags; 929391f75e2SVille Syrjälä 93032db0b65SVille Syrjälä /* 93132db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 93232db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 93332db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 93432db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 93532db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 93632db0b65SVille Syrjälä * is still in a working state. However the core vblank code 93732db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 93832db0b65SVille Syrjälä * when we've told it that we don't have a working frame 93932db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 94032db0b65SVille Syrjälä */ 94132db0b65SVille Syrjälä if (!vblank->max_vblank_count) 94232db0b65SVille Syrjälä return 0; 94332db0b65SVille Syrjälä 9440b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9450b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9460b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9470b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9480b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 949391f75e2SVille Syrjälä 9500b2a8e09SVille Syrjälä /* Convert to pixel count */ 9510b2a8e09SVille Syrjälä vbl_start *= htotal; 9520b2a8e09SVille Syrjälä 9530b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9540b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9550b2a8e09SVille Syrjälä 9569db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9579db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9585eddb70bSChris Wilson 959694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 960694e409dSVille Syrjälä 9610a3e67a4SJesse Barnes /* 9620a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9630a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9640a3e67a4SJesse Barnes * register. 9650a3e67a4SJesse Barnes */ 9660a3e67a4SJesse Barnes do { 967694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 968694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 969694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9700a3e67a4SJesse Barnes } while (high1 != high2); 9710a3e67a4SJesse Barnes 972694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 973694e409dSVille Syrjälä 9745eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 975391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9765eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 977391f75e2SVille Syrjälä 978391f75e2SVille Syrjälä /* 979391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 980391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 981391f75e2SVille Syrjälä * counter against vblank start. 982391f75e2SVille Syrjälä */ 983edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9840a3e67a4SJesse Barnes } 9850a3e67a4SJesse Barnes 986974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9879880b7a5SJesse Barnes { 988fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9899880b7a5SJesse Barnes 990649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9919880b7a5SJesse Barnes } 9929880b7a5SJesse Barnes 993aec0246fSUma Shankar /* 994aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 995aec0246fSUma Shankar * scanline register will not work to get the scanline, 996aec0246fSUma Shankar * since the timings are driven from the PORT or issues 997aec0246fSUma Shankar * with scanline register updates. 998aec0246fSUma Shankar * This function will use Framestamp and current 999aec0246fSUma Shankar * timestamp registers to calculate the scanline. 1000aec0246fSUma Shankar */ 1001aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 1002aec0246fSUma Shankar { 1003aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1004aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 1005aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 1006aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 1007aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 1008aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 1009aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 1010aec0246fSUma Shankar u32 clock = mode->crtc_clock; 1011aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 1012aec0246fSUma Shankar 1013aec0246fSUma Shankar /* 1014aec0246fSUma Shankar * To avoid the race condition where we might cross into the 1015aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 1016aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 1017aec0246fSUma Shankar * during the same frame. 1018aec0246fSUma Shankar */ 1019aec0246fSUma Shankar do { 1020aec0246fSUma Shankar /* 1021aec0246fSUma Shankar * This field provides read back of the display 1022aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 1023aec0246fSUma Shankar * is sampled at every start of vertical blank. 1024aec0246fSUma Shankar */ 1025aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1026aec0246fSUma Shankar 1027aec0246fSUma Shankar /* 1028aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 1029aec0246fSUma Shankar * time stamp value. 1030aec0246fSUma Shankar */ 1031aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 1032aec0246fSUma Shankar 1033aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1034aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 1035aec0246fSUma Shankar 1036aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 1037aec0246fSUma Shankar clock), 1000 * htotal); 1038aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 1039aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 1040aec0246fSUma Shankar 1041aec0246fSUma Shankar return scanline; 1042aec0246fSUma Shankar } 1043aec0246fSUma Shankar 104475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1045a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1046a225f079SVille Syrjälä { 1047a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1048fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10495caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10505caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1051a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 105280715b2fSVille Syrjälä int position, vtotal; 1053a225f079SVille Syrjälä 105472259536SVille Syrjälä if (!crtc->active) 105572259536SVille Syrjälä return -1; 105672259536SVille Syrjälä 10575caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10585caa0feaSDaniel Vetter mode = &vblank->hwmode; 10595caa0feaSDaniel Vetter 1060aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1061aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1062aec0246fSUma Shankar 106380715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1064a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1065a225f079SVille Syrjälä vtotal /= 2; 1066a225f079SVille Syrjälä 1067cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 106875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1069a225f079SVille Syrjälä else 107075aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1071a225f079SVille Syrjälä 1072a225f079SVille Syrjälä /* 107341b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 107441b578fbSJesse Barnes * read it just before the start of vblank. So try it again 107541b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 107641b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 107741b578fbSJesse Barnes * 107841b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 107941b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 108041b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 108141b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 108241b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 108341b578fbSJesse Barnes */ 108491d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 108541b578fbSJesse Barnes int i, temp; 108641b578fbSJesse Barnes 108741b578fbSJesse Barnes for (i = 0; i < 100; i++) { 108841b578fbSJesse Barnes udelay(1); 1089707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 109041b578fbSJesse Barnes if (temp != position) { 109141b578fbSJesse Barnes position = temp; 109241b578fbSJesse Barnes break; 109341b578fbSJesse Barnes } 109441b578fbSJesse Barnes } 109541b578fbSJesse Barnes } 109641b578fbSJesse Barnes 109741b578fbSJesse Barnes /* 109880715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 109980715b2fSVille Syrjälä * scanline_offset adjustment. 1100a225f079SVille Syrjälä */ 110180715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1102a225f079SVille Syrjälä } 1103a225f079SVille Syrjälä 11041bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 11051bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 11063bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 11073bb403bfSVille Syrjälä const struct drm_display_mode *mode) 11080af7e4dfSMario Kleiner { 1109fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 111098187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 111198187836SVille Syrjälä pipe); 11123aa18df8SVille Syrjälä int position; 111378e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1114ad3543edSMario Kleiner unsigned long irqflags; 11158a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 11168a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 11178a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 11180af7e4dfSMario Kleiner 1119fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 11200af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 11219db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 11221bf6ad62SDaniel Vetter return false; 11230af7e4dfSMario Kleiner } 11240af7e4dfSMario Kleiner 1125c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 112678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1127c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1128c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1129c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 11300af7e4dfSMario Kleiner 1131d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1132d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1133d31faf65SVille Syrjälä vbl_end /= 2; 1134d31faf65SVille Syrjälä vtotal /= 2; 1135d31faf65SVille Syrjälä } 1136d31faf65SVille Syrjälä 1137ad3543edSMario Kleiner /* 1138ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1139ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1140ad3543edSMario Kleiner * following code must not block on uncore.lock. 1141ad3543edSMario Kleiner */ 1142ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1143ad3543edSMario Kleiner 1144ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1145ad3543edSMario Kleiner 1146ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1147ad3543edSMario Kleiner if (stime) 1148ad3543edSMario Kleiner *stime = ktime_get(); 1149ad3543edSMario Kleiner 11508a920e24SVille Syrjälä if (use_scanline_counter) { 11510af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11520af7e4dfSMario Kleiner * scanout position from Display scan line register. 11530af7e4dfSMario Kleiner */ 1154a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11550af7e4dfSMario Kleiner } else { 11560af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11570af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11580af7e4dfSMario Kleiner * scanout position. 11590af7e4dfSMario Kleiner */ 116075aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11610af7e4dfSMario Kleiner 11623aa18df8SVille Syrjälä /* convert to pixel counts */ 11633aa18df8SVille Syrjälä vbl_start *= htotal; 11643aa18df8SVille Syrjälä vbl_end *= htotal; 11653aa18df8SVille Syrjälä vtotal *= htotal; 116678e8fc6bSVille Syrjälä 116778e8fc6bSVille Syrjälä /* 11687e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11697e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11707e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11717e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11727e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11737e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11747e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11757e78f1cbSVille Syrjälä */ 11767e78f1cbSVille Syrjälä if (position >= vtotal) 11777e78f1cbSVille Syrjälä position = vtotal - 1; 11787e78f1cbSVille Syrjälä 11797e78f1cbSVille Syrjälä /* 118078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 118178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 118278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 118378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 118478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 118578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 118678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 118778e8fc6bSVille Syrjälä */ 118878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11893aa18df8SVille Syrjälä } 11903aa18df8SVille Syrjälä 1191ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1192ad3543edSMario Kleiner if (etime) 1193ad3543edSMario Kleiner *etime = ktime_get(); 1194ad3543edSMario Kleiner 1195ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1196ad3543edSMario Kleiner 1197ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1198ad3543edSMario Kleiner 11993aa18df8SVille Syrjälä /* 12003aa18df8SVille Syrjälä * While in vblank, position will be negative 12013aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 12023aa18df8SVille Syrjälä * vblank, position will be positive counting 12033aa18df8SVille Syrjälä * up since vbl_end. 12043aa18df8SVille Syrjälä */ 12053aa18df8SVille Syrjälä if (position >= vbl_start) 12063aa18df8SVille Syrjälä position -= vbl_end; 12073aa18df8SVille Syrjälä else 12083aa18df8SVille Syrjälä position += vtotal - vbl_end; 12093aa18df8SVille Syrjälä 12108a920e24SVille Syrjälä if (use_scanline_counter) { 12113aa18df8SVille Syrjälä *vpos = position; 12123aa18df8SVille Syrjälä *hpos = 0; 12133aa18df8SVille Syrjälä } else { 12140af7e4dfSMario Kleiner *vpos = position / htotal; 12150af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 12160af7e4dfSMario Kleiner } 12170af7e4dfSMario Kleiner 12181bf6ad62SDaniel Vetter return true; 12190af7e4dfSMario Kleiner } 12200af7e4dfSMario Kleiner 1221a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1222a225f079SVille Syrjälä { 1223fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1224a225f079SVille Syrjälä unsigned long irqflags; 1225a225f079SVille Syrjälä int position; 1226a225f079SVille Syrjälä 1227a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1228a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1229a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1230a225f079SVille Syrjälä 1231a225f079SVille Syrjälä return position; 1232a225f079SVille Syrjälä } 1233a225f079SVille Syrjälä 123491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1235f97108d1SJesse Barnes { 12364f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &dev_priv->uncore; 1237b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12389270388eSDaniel Vetter u8 new_delay; 12399270388eSDaniel Vetter 1240d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1241f97108d1SJesse Barnes 12424f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 12434f5fd91fSTvrtko Ursulin MEMINTRSTS, 12444f5fd91fSTvrtko Ursulin intel_uncore_read(uncore, MEMINTRSTS)); 124573edd18fSDaniel Vetter 124620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12479270388eSDaniel Vetter 12484f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG); 12494f5fd91fSTvrtko Ursulin busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG); 12504f5fd91fSTvrtko Ursulin busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG); 12514f5fd91fSTvrtko Ursulin max_avg = intel_uncore_read(uncore, RCBMAXAVG); 12524f5fd91fSTvrtko Ursulin min_avg = intel_uncore_read(uncore, RCBMINAVG); 1253f97108d1SJesse Barnes 1254f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1255b5b72e89SMatthew Garrett if (busy_up > max_avg) { 125620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 125720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 125820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 125920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1260b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 126120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 126220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 126320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 126420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1265f97108d1SJesse Barnes } 1266f97108d1SJesse Barnes 126791d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 126820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1269f97108d1SJesse Barnes 1270d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12719270388eSDaniel Vetter 1272f97108d1SJesse Barnes return; 1273f97108d1SJesse Barnes } 1274f97108d1SJesse Barnes 127543cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 127643cf3bf0SChris Wilson struct intel_rps_ei *ei) 127731685c25SDeepak S { 1278679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 127943cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 128043cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 128131685c25SDeepak S } 128231685c25SDeepak S 128343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 128443cf3bf0SChris Wilson { 1285562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 128643cf3bf0SChris Wilson } 128743cf3bf0SChris Wilson 128843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 128943cf3bf0SChris Wilson { 1290562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1291562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 129243cf3bf0SChris Wilson struct intel_rps_ei now; 129343cf3bf0SChris Wilson u32 events = 0; 129443cf3bf0SChris Wilson 1295e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 129643cf3bf0SChris Wilson return 0; 129743cf3bf0SChris Wilson 129843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 129931685c25SDeepak S 1300679cb6c1SMika Kuoppala if (prev->ktime) { 1301e0e8c7cbSChris Wilson u64 time, c0; 1302569884e3SChris Wilson u32 render, media; 1303e0e8c7cbSChris Wilson 1304679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 13058f68d591SChris Wilson 1306e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1307e0e8c7cbSChris Wilson 1308e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1309e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1310e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1311e0e8c7cbSChris Wilson * into our activity counter. 1312e0e8c7cbSChris Wilson */ 1313569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1314569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1315569884e3SChris Wilson c0 = max(render, media); 13166b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1317e0e8c7cbSChris Wilson 131860548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1319e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 132060548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1321e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 132231685c25SDeepak S } 132331685c25SDeepak S 1324562d9baeSSagar Arun Kamble rps->ei = now; 132543cf3bf0SChris Wilson return events; 132631685c25SDeepak S } 132731685c25SDeepak S 13284912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13293b8d8d91SJesse Barnes { 13302d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1331562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1332562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 13337c0a16adSChris Wilson bool client_boost = false; 13348d3afd7dSChris Wilson int new_delay, adj, min, max; 13357c0a16adSChris Wilson u32 pm_iir = 0; 13363b8d8d91SJesse Barnes 133759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1338562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1339562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1340562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1341d4d70aa5SImre Deak } 134259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 13434912d041SBen Widawsky 134460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1345a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13468d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13477c0a16adSChris Wilson goto out; 13483b8d8d91SJesse Barnes 1349ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 13507b9e0ae6SChris Wilson 135143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 135243cf3bf0SChris Wilson 1353562d9baeSSagar Arun Kamble adj = rps->last_adj; 1354562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1355562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1356562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13577b92c1bdSChris Wilson if (client_boost) 1358562d9baeSSagar Arun Kamble max = rps->max_freq; 1359562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1360562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13618d3afd7dSChris Wilson adj = 0; 13628d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1363dd75fdc8SChris Wilson if (adj > 0) 1364dd75fdc8SChris Wilson adj *= 2; 1365edcf284bSChris Wilson else /* CHV needs even encode values */ 1366edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13677e79a683SSagar Arun Kamble 1368562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13697e79a683SSagar Arun Kamble adj = 0; 13707b92c1bdSChris Wilson } else if (client_boost) { 1371f5a4c67dSChris Wilson adj = 0; 1372dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1373562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1374562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1375562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1376562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1377dd75fdc8SChris Wilson adj = 0; 1378dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1379dd75fdc8SChris Wilson if (adj < 0) 1380dd75fdc8SChris Wilson adj *= 2; 1381edcf284bSChris Wilson else /* CHV needs even encode values */ 1382edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13837e79a683SSagar Arun Kamble 1384562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13857e79a683SSagar Arun Kamble adj = 0; 1386dd75fdc8SChris Wilson } else { /* unknown event */ 1387edcf284bSChris Wilson adj = 0; 1388dd75fdc8SChris Wilson } 13893b8d8d91SJesse Barnes 1390562d9baeSSagar Arun Kamble rps->last_adj = adj; 1391edcf284bSChris Wilson 13922a8862d2SChris Wilson /* 13932a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 13942a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 13952a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 13962a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 13972a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 13982a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 13992a8862d2SChris Wilson */ 14002a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 14012a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 14022a8862d2SChris Wilson rps->last_adj = 0; 14032a8862d2SChris Wilson 140479249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 140579249636SBen Widawsky * interrupt 140679249636SBen Widawsky */ 1407edcf284bSChris Wilson new_delay += adj; 14088d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 140927544369SDeepak S 14109fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 14119fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1412562d9baeSSagar Arun Kamble rps->last_adj = 0; 14139fcee2f7SChris Wilson } 14143b8d8d91SJesse Barnes 1415ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 14167c0a16adSChris Wilson 14177c0a16adSChris Wilson out: 14187c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 14197c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1420562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 14217c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 14227c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 14233b8d8d91SJesse Barnes } 14243b8d8d91SJesse Barnes 1425e3689190SBen Widawsky 1426e3689190SBen Widawsky /** 1427e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1428e3689190SBen Widawsky * occurred. 1429e3689190SBen Widawsky * @work: workqueue struct 1430e3689190SBen Widawsky * 1431e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1432e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1433e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1434e3689190SBen Widawsky */ 1435e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1436e3689190SBen Widawsky { 14372d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1438cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1439e3689190SBen Widawsky u32 error_status, row, bank, subbank; 144035a85ac6SBen Widawsky char *parity_event[6]; 1441a9c287c9SJani Nikula u32 misccpctl; 1442a9c287c9SJani Nikula u8 slice = 0; 1443e3689190SBen Widawsky 1444e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1445e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1446e3689190SBen Widawsky * any time we access those registers. 1447e3689190SBen Widawsky */ 144891c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1449e3689190SBen Widawsky 145035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 145135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 145235a85ac6SBen Widawsky goto out; 145335a85ac6SBen Widawsky 1454e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1455e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1456e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1457e3689190SBen Widawsky 145835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1459f0f59a00SVille Syrjälä i915_reg_t reg; 146035a85ac6SBen Widawsky 146135a85ac6SBen Widawsky slice--; 14622d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 146335a85ac6SBen Widawsky break; 146435a85ac6SBen Widawsky 146535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 146635a85ac6SBen Widawsky 14676fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 146835a85ac6SBen Widawsky 146935a85ac6SBen Widawsky error_status = I915_READ(reg); 1470e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1471e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1472e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1473e3689190SBen Widawsky 147435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 147535a85ac6SBen Widawsky POSTING_READ(reg); 1476e3689190SBen Widawsky 1477cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1478e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1479e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1480e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 148135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 148235a85ac6SBen Widawsky parity_event[5] = NULL; 1483e3689190SBen Widawsky 148491c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1485e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1486e3689190SBen Widawsky 148735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 148835a85ac6SBen Widawsky slice, row, bank, subbank); 1489e3689190SBen Widawsky 149035a85ac6SBen Widawsky kfree(parity_event[4]); 1491e3689190SBen Widawsky kfree(parity_event[3]); 1492e3689190SBen Widawsky kfree(parity_event[2]); 1493e3689190SBen Widawsky kfree(parity_event[1]); 1494e3689190SBen Widawsky } 1495e3689190SBen Widawsky 149635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 149735a85ac6SBen Widawsky 149835a85ac6SBen Widawsky out: 149935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 15004cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 15012d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 15024cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 150335a85ac6SBen Widawsky 150491c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 150535a85ac6SBen Widawsky } 150635a85ac6SBen Widawsky 1507261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1508261e40b8SVille Syrjälä u32 iir) 1509e3689190SBen Widawsky { 1510261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1511e3689190SBen Widawsky return; 1512e3689190SBen Widawsky 1513d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1514261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1515d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1516e3689190SBen Widawsky 1517261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 151835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 151935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 152035a85ac6SBen Widawsky 152135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 152235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 152335a85ac6SBen Widawsky 1524a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1525e3689190SBen Widawsky } 1526e3689190SBen Widawsky 1527261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1528f1af8fc1SPaulo Zanoni u32 gt_iir) 1529f1af8fc1SPaulo Zanoni { 1530f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15318a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1532f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 15338a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1534f1af8fc1SPaulo Zanoni } 1535f1af8fc1SPaulo Zanoni 1536261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1537e7b4c6b1SDaniel Vetter u32 gt_iir) 1538e7b4c6b1SDaniel Vetter { 1539f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15408a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1541cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 15428a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1543cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15448a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1545e7b4c6b1SDaniel Vetter 1546cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1547cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1548aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1549aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1550e3689190SBen Widawsky 1551261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1552261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1553e7b4c6b1SDaniel Vetter } 1554e7b4c6b1SDaniel Vetter 15555d3d69d5SChris Wilson static void 155651f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1557fbcc1a0cSNick Hoath { 155831de7350SChris Wilson bool tasklet = false; 1559f747026cSChris Wilson 1560fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15618ea397faSChris Wilson tasklet = true; 156231de7350SChris Wilson 156351f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 156452c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15654c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 156631de7350SChris Wilson } 156731de7350SChris Wilson 156831de7350SChris Wilson if (tasklet) 1569fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1570fbcc1a0cSNick Hoath } 1571fbcc1a0cSNick Hoath 15722e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 157355ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1574abd58f01SBen Widawsky { 157525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15762e4a5b25SChris Wilson 1577f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1578f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15798a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1580f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1581f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1582f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1583f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1584f0fd96f5SChris Wilson 1585abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15862e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15872e4a5b25SChris Wilson if (likely(gt_iir[0])) 15882e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1589abd58f01SBen Widawsky } 1590abd58f01SBen Widawsky 15918a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15922e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15932e4a5b25SChris Wilson if (likely(gt_iir[1])) 15942e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 159574cdb337SChris Wilson } 159674cdb337SChris Wilson 159726705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15982e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1599f4de7794SChris Wilson if (likely(gt_iir[2])) 1600f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 16010961021aSBen Widawsky } 16022e4a5b25SChris Wilson 16032e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16042e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 16052e4a5b25SChris Wilson if (likely(gt_iir[3])) 16062e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 160755ef72f2SChris Wilson } 1608abd58f01SBen Widawsky } 1609abd58f01SBen Widawsky 16102e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1611f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1612e30e251aSVille Syrjälä { 1613f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 16148a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 161551f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 16168a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 161751f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1618e30e251aSVille Syrjälä } 1619e30e251aSVille Syrjälä 16208a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16218a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 16228a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 16238a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 162451f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1625e30e251aSVille Syrjälä } 1626e30e251aSVille Syrjälä 1627f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16288a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 162951f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1630f0fd96f5SChris Wilson } 1631e30e251aSVille Syrjälä 1632f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16332e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 16342e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1635e30e251aSVille Syrjälä } 1636f0fd96f5SChris Wilson } 1637e30e251aSVille Syrjälä 1638af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1639121e758eSDhinakaran Pandiyan { 1640af92058fSVille Syrjälä switch (pin) { 1641af92058fSVille Syrjälä case HPD_PORT_C: 1642121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1643af92058fSVille Syrjälä case HPD_PORT_D: 1644121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1645af92058fSVille Syrjälä case HPD_PORT_E: 1646121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1647af92058fSVille Syrjälä case HPD_PORT_F: 1648121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1649121e758eSDhinakaran Pandiyan default: 1650121e758eSDhinakaran Pandiyan return false; 1651121e758eSDhinakaran Pandiyan } 1652121e758eSDhinakaran Pandiyan } 1653121e758eSDhinakaran Pandiyan 1654af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 165563c88d22SImre Deak { 1656af92058fSVille Syrjälä switch (pin) { 1657af92058fSVille Syrjälä case HPD_PORT_A: 1658195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1659af92058fSVille Syrjälä case HPD_PORT_B: 166063c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1661af92058fSVille Syrjälä case HPD_PORT_C: 166263c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 166363c88d22SImre Deak default: 166463c88d22SImre Deak return false; 166563c88d22SImre Deak } 166663c88d22SImre Deak } 166763c88d22SImre Deak 1668af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166931604222SAnusha Srivatsa { 1670af92058fSVille Syrjälä switch (pin) { 1671af92058fSVille Syrjälä case HPD_PORT_A: 167231604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1673af92058fSVille Syrjälä case HPD_PORT_B: 167431604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 167531604222SAnusha Srivatsa default: 167631604222SAnusha Srivatsa return false; 167731604222SAnusha Srivatsa } 167831604222SAnusha Srivatsa } 167931604222SAnusha Srivatsa 1680af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168131604222SAnusha Srivatsa { 1682af92058fSVille Syrjälä switch (pin) { 1683af92058fSVille Syrjälä case HPD_PORT_C: 168431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1685af92058fSVille Syrjälä case HPD_PORT_D: 168631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1687af92058fSVille Syrjälä case HPD_PORT_E: 168831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1689af92058fSVille Syrjälä case HPD_PORT_F: 169031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 169131604222SAnusha Srivatsa default: 169231604222SAnusha Srivatsa return false; 169331604222SAnusha Srivatsa } 169431604222SAnusha Srivatsa } 169531604222SAnusha Srivatsa 1696af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 16976dbf30ceSVille Syrjälä { 1698af92058fSVille Syrjälä switch (pin) { 1699af92058fSVille Syrjälä case HPD_PORT_E: 17006dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 17016dbf30ceSVille Syrjälä default: 17026dbf30ceSVille Syrjälä return false; 17036dbf30ceSVille Syrjälä } 17046dbf30ceSVille Syrjälä } 17056dbf30ceSVille Syrjälä 1706af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 170774c0b395SVille Syrjälä { 1708af92058fSVille Syrjälä switch (pin) { 1709af92058fSVille Syrjälä case HPD_PORT_A: 171074c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1711af92058fSVille Syrjälä case HPD_PORT_B: 171274c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1713af92058fSVille Syrjälä case HPD_PORT_C: 171474c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1715af92058fSVille Syrjälä case HPD_PORT_D: 171674c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 171774c0b395SVille Syrjälä default: 171874c0b395SVille Syrjälä return false; 171974c0b395SVille Syrjälä } 172074c0b395SVille Syrjälä } 172174c0b395SVille Syrjälä 1722af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1723e4ce95aaSVille Syrjälä { 1724af92058fSVille Syrjälä switch (pin) { 1725af92058fSVille Syrjälä case HPD_PORT_A: 1726e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1727e4ce95aaSVille Syrjälä default: 1728e4ce95aaSVille Syrjälä return false; 1729e4ce95aaSVille Syrjälä } 1730e4ce95aaSVille Syrjälä } 1731e4ce95aaSVille Syrjälä 1732af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 173313cf5504SDave Airlie { 1734af92058fSVille Syrjälä switch (pin) { 1735af92058fSVille Syrjälä case HPD_PORT_B: 1736676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1737af92058fSVille Syrjälä case HPD_PORT_C: 1738676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1739af92058fSVille Syrjälä case HPD_PORT_D: 1740676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1741676574dfSJani Nikula default: 1742676574dfSJani Nikula return false; 174313cf5504SDave Airlie } 174413cf5504SDave Airlie } 174513cf5504SDave Airlie 1746af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 174713cf5504SDave Airlie { 1748af92058fSVille Syrjälä switch (pin) { 1749af92058fSVille Syrjälä case HPD_PORT_B: 1750676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1751af92058fSVille Syrjälä case HPD_PORT_C: 1752676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1753af92058fSVille Syrjälä case HPD_PORT_D: 1754676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1755676574dfSJani Nikula default: 1756676574dfSJani Nikula return false; 175713cf5504SDave Airlie } 175813cf5504SDave Airlie } 175913cf5504SDave Airlie 176042db67d6SVille Syrjälä /* 176142db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 176242db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 176342db67d6SVille Syrjälä * hotplug detection results from several registers. 176442db67d6SVille Syrjälä * 176542db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 176642db67d6SVille Syrjälä */ 1767cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1768cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17698c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1770fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1771af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1772676574dfSJani Nikula { 1773e9be2850SVille Syrjälä enum hpd_pin pin; 1774676574dfSJani Nikula 1775e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1776e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17778c841e57SJani Nikula continue; 17788c841e57SJani Nikula 1779e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1780676574dfSJani Nikula 1781af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1782e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1783676574dfSJani Nikula } 1784676574dfSJani Nikula 1785f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1786f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1787676574dfSJani Nikula 1788676574dfSJani Nikula } 1789676574dfSJani Nikula 179091d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1791515ac2bbSDaniel Vetter { 179228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1793515ac2bbSDaniel Vetter } 1794515ac2bbSDaniel Vetter 179591d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1796ce99c256SDaniel Vetter { 17979ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1798ce99c256SDaniel Vetter } 1799ce99c256SDaniel Vetter 18008bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 180191d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180291d14251STvrtko Ursulin enum pipe pipe, 1803a9c287c9SJani Nikula u32 crc0, u32 crc1, 1804a9c287c9SJani Nikula u32 crc2, u32 crc3, 1805a9c287c9SJani Nikula u32 crc4) 18068bf1e9f1SShuang He { 18078bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18088c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 18095cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 18105cee6c45SVille Syrjälä 18115cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1812b2c88f5bSDamien Lespiau 1813d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 18148c6b709dSTomeu Vizoso /* 18158c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18168c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18178c6b709dSTomeu Vizoso * out the buggy result. 18188c6b709dSTomeu Vizoso * 1819163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18208c6b709dSTomeu Vizoso * don't trust that one either. 18218c6b709dSTomeu Vizoso */ 1822033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1823163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18248c6b709dSTomeu Vizoso pipe_crc->skipped++; 18258c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18268c6b709dSTomeu Vizoso return; 18278c6b709dSTomeu Vizoso } 18288c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18296cc42152SMaarten Lankhorst 1830246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1831ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1832246ee524STomeu Vizoso crcs); 18338c6b709dSTomeu Vizoso } 1834277de95eSDaniel Vetter #else 1835277de95eSDaniel Vetter static inline void 183691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 183791d14251STvrtko Ursulin enum pipe pipe, 1838a9c287c9SJani Nikula u32 crc0, u32 crc1, 1839a9c287c9SJani Nikula u32 crc2, u32 crc3, 1840a9c287c9SJani Nikula u32 crc4) {} 1841277de95eSDaniel Vetter #endif 1842eba94eb9SDaniel Vetter 1843277de95eSDaniel Vetter 184491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184591d14251STvrtko Ursulin enum pipe pipe) 18465a69b89fSDaniel Vetter { 184791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18485a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18495a69b89fSDaniel Vetter 0, 0, 0, 0); 18505a69b89fSDaniel Vetter } 18515a69b89fSDaniel Vetter 185291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185391d14251STvrtko Ursulin enum pipe pipe) 1854eba94eb9SDaniel Vetter { 185591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1856eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1857eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1858eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1859eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18608bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1861eba94eb9SDaniel Vetter } 18625b3a856bSDaniel Vetter 186391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 186491d14251STvrtko Ursulin enum pipe pipe) 18655b3a856bSDaniel Vetter { 1866a9c287c9SJani Nikula u32 res1, res2; 18670b5c5ed0SDaniel Vetter 186891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18690b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18700b5c5ed0SDaniel Vetter else 18710b5c5ed0SDaniel Vetter res1 = 0; 18720b5c5ed0SDaniel Vetter 187391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18740b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18750b5c5ed0SDaniel Vetter else 18760b5c5ed0SDaniel Vetter res2 = 0; 18775b3a856bSDaniel Vetter 187891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18790b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18800b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18810b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18820b5c5ed0SDaniel Vetter res1, res2); 18835b3a856bSDaniel Vetter } 18848bf1e9f1SShuang He 18851403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18861403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18871403c0d4SPaulo Zanoni * the work queue. */ 1888a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1889a087bafeSMika Kuoppala { 1890a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1891a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1892a087bafeSMika Kuoppala 1893a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1894a087bafeSMika Kuoppala 1895a087bafeSMika Kuoppala if (unlikely(!events)) 1896a087bafeSMika Kuoppala return; 1897a087bafeSMika Kuoppala 1898a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1899a087bafeSMika Kuoppala 1900a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1901a087bafeSMika Kuoppala return; 1902a087bafeSMika Kuoppala 1903a087bafeSMika Kuoppala rps->pm_iir |= events; 1904a087bafeSMika Kuoppala schedule_work(&rps->work); 1905a087bafeSMika Kuoppala } 1906a087bafeSMika Kuoppala 19071403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1908baf02a1fSBen Widawsky { 1909562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1910562d9baeSSagar Arun Kamble 1911a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 191259cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1913f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1914562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1915562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1916562d9baeSSagar Arun Kamble schedule_work(&rps->work); 191741a05a3aSDaniel Vetter } 1918d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1919d4d70aa5SImre Deak } 1920baf02a1fSBen Widawsky 1921bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1922c9a9a268SImre Deak return; 1923c9a9a268SImre Deak 192412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 19258a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 192612638c57SBen Widawsky 1927aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1928aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 192912638c57SBen Widawsky } 1930baf02a1fSBen Widawsky 193126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 193226705e20SSagar Arun Kamble { 193393bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 193493bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 193526705e20SSagar Arun Kamble } 193626705e20SSagar Arun Kamble 193754c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir) 193854c52a84SOscar Mateo { 193954c52a84SOscar Mateo if (iir & GEN11_GUC_INTR_GUC2HOST) 194054c52a84SOscar Mateo intel_guc_to_host_event_handler(&i915->guc); 194154c52a84SOscar Mateo } 194254c52a84SOscar Mateo 194344d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 194444d9241eSVille Syrjälä { 194544d9241eSVille Syrjälä enum pipe pipe; 194644d9241eSVille Syrjälä 194744d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 194844d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 194944d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 195044d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 195144d9241eSVille Syrjälä 195244d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 195344d9241eSVille Syrjälä } 195444d9241eSVille Syrjälä } 195544d9241eSVille Syrjälä 1956eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 195791d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19587e231dbeSJesse Barnes { 19597e231dbeSJesse Barnes int pipe; 19607e231dbeSJesse Barnes 196158ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19621ca993d2SVille Syrjälä 19631ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19641ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19651ca993d2SVille Syrjälä return; 19661ca993d2SVille Syrjälä } 19671ca993d2SVille Syrjälä 1968055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1969f0f59a00SVille Syrjälä i915_reg_t reg; 19706b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 197191d181ddSImre Deak 1972bbb5eebfSDaniel Vetter /* 1973bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1974bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1975bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1976bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1977bbb5eebfSDaniel Vetter * handle. 1978bbb5eebfSDaniel Vetter */ 19790f239f4cSDaniel Vetter 19800f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19816b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1982bbb5eebfSDaniel Vetter 1983bbb5eebfSDaniel Vetter switch (pipe) { 1984bbb5eebfSDaniel Vetter case PIPE_A: 1985bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1986bbb5eebfSDaniel Vetter break; 1987bbb5eebfSDaniel Vetter case PIPE_B: 1988bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1989bbb5eebfSDaniel Vetter break; 19903278f67fSVille Syrjälä case PIPE_C: 19913278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19923278f67fSVille Syrjälä break; 1993bbb5eebfSDaniel Vetter } 1994bbb5eebfSDaniel Vetter if (iir & iir_bit) 19956b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1996bbb5eebfSDaniel Vetter 19976b12ca56SVille Syrjälä if (!status_mask) 199891d181ddSImre Deak continue; 199991d181ddSImre Deak 200091d181ddSImre Deak reg = PIPESTAT(pipe); 20016b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 20026b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 20037e231dbeSJesse Barnes 20047e231dbeSJesse Barnes /* 20057e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 2006132c27c9SVille Syrjälä * 2007132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 2008132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 2009132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 2010132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 2011132c27c9SVille Syrjälä * an interrupt is still pending. 20127e231dbeSJesse Barnes */ 2013132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 2014132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 2015132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 2016132c27c9SVille Syrjälä } 20177e231dbeSJesse Barnes } 201858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20192ecb8ca4SVille Syrjälä } 20202ecb8ca4SVille Syrjälä 2021eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2022eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 2023eb64343cSVille Syrjälä { 2024eb64343cSVille Syrjälä enum pipe pipe; 2025eb64343cSVille Syrjälä 2026eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2027eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2028eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2029eb64343cSVille Syrjälä 2030eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2031eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2032eb64343cSVille Syrjälä 2033eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2034eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2035eb64343cSVille Syrjälä } 2036eb64343cSVille Syrjälä } 2037eb64343cSVille Syrjälä 2038eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2039eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2040eb64343cSVille Syrjälä { 2041eb64343cSVille Syrjälä bool blc_event = false; 2042eb64343cSVille Syrjälä enum pipe pipe; 2043eb64343cSVille Syrjälä 2044eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2045eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2046eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2047eb64343cSVille Syrjälä 2048eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2049eb64343cSVille Syrjälä blc_event = true; 2050eb64343cSVille Syrjälä 2051eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2052eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2053eb64343cSVille Syrjälä 2054eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2055eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2056eb64343cSVille Syrjälä } 2057eb64343cSVille Syrjälä 2058eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2059eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2060eb64343cSVille Syrjälä } 2061eb64343cSVille Syrjälä 2062eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2063eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2064eb64343cSVille Syrjälä { 2065eb64343cSVille Syrjälä bool blc_event = false; 2066eb64343cSVille Syrjälä enum pipe pipe; 2067eb64343cSVille Syrjälä 2068eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2069eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2070eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2071eb64343cSVille Syrjälä 2072eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2073eb64343cSVille Syrjälä blc_event = true; 2074eb64343cSVille Syrjälä 2075eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2076eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2077eb64343cSVille Syrjälä 2078eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2079eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2080eb64343cSVille Syrjälä } 2081eb64343cSVille Syrjälä 2082eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2083eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2084eb64343cSVille Syrjälä 2085eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2086eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2087eb64343cSVille Syrjälä } 2088eb64343cSVille Syrjälä 208991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20902ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20912ecb8ca4SVille Syrjälä { 20922ecb8ca4SVille Syrjälä enum pipe pipe; 20937e231dbeSJesse Barnes 2094055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2095fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2096fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20974356d586SDaniel Vetter 20984356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 209991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21002d9d2b0bSVille Syrjälä 21011f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 21021f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 210331acc7f5SJesse Barnes } 210431acc7f5SJesse Barnes 2105c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 210691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2107c1874ed7SImre Deak } 2108c1874ed7SImre Deak 21091ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 211016c6c56bSVille Syrjälä { 21110ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 21120ba7c51aSVille Syrjälä int i; 211316c6c56bSVille Syrjälä 21140ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 21150ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 21160ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 21170ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 21180ba7c51aSVille Syrjälä else 21190ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 21200ba7c51aSVille Syrjälä 21210ba7c51aSVille Syrjälä /* 21220ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 21230ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 21240ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 21250ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 21260ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 21270ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 21280ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 21290ba7c51aSVille Syrjälä */ 21300ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 21310ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 21320ba7c51aSVille Syrjälä 21330ba7c51aSVille Syrjälä if (tmp == 0) 21340ba7c51aSVille Syrjälä return hotplug_status; 21350ba7c51aSVille Syrjälä 21360ba7c51aSVille Syrjälä hotplug_status |= tmp; 21373ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21380ba7c51aSVille Syrjälä } 21390ba7c51aSVille Syrjälä 21400ba7c51aSVille Syrjälä WARN_ONCE(1, 21410ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21420ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21431ae3c34cSVille Syrjälä 21441ae3c34cSVille Syrjälä return hotplug_status; 21451ae3c34cSVille Syrjälä } 21461ae3c34cSVille Syrjälä 214791d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21481ae3c34cSVille Syrjälä u32 hotplug_status) 21491ae3c34cSVille Syrjälä { 21501ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21513ff60f89SOscar Mateo 215291d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 215391d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 215416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 215516c6c56bSVille Syrjälä 215658f2cf24SVille Syrjälä if (hotplug_trigger) { 2157cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2158cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2159cf53902fSRodrigo Vivi hpd_status_g4x, 2160fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 216158f2cf24SVille Syrjälä 216291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 216358f2cf24SVille Syrjälä } 2164369712e8SJani Nikula 2165369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 216691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 216716c6c56bSVille Syrjälä } else { 216816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 216916c6c56bSVille Syrjälä 217058f2cf24SVille Syrjälä if (hotplug_trigger) { 2171cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2172cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2173cf53902fSRodrigo Vivi hpd_status_i915, 2174fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 217591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 217616c6c56bSVille Syrjälä } 21773ff60f89SOscar Mateo } 217858f2cf24SVille Syrjälä } 217916c6c56bSVille Syrjälä 2180c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2181c1874ed7SImre Deak { 218245a83f84SDaniel Vetter struct drm_device *dev = arg; 2183fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2184c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2185c1874ed7SImre Deak 21862dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21872dd2a883SImre Deak return IRQ_NONE; 21882dd2a883SImre Deak 21891f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21909102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21911f814dacSImre Deak 21921e1cace9SVille Syrjälä do { 21936e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21942ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21951ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2196a5e485a9SVille Syrjälä u32 ier = 0; 21973ff60f89SOscar Mateo 2198c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2199c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 22003ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2201c1874ed7SImre Deak 2202c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 22031e1cace9SVille Syrjälä break; 2204c1874ed7SImre Deak 2205c1874ed7SImre Deak ret = IRQ_HANDLED; 2206c1874ed7SImre Deak 2207a5e485a9SVille Syrjälä /* 2208a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2209a5e485a9SVille Syrjälä * 2210a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2211a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2212a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2213a5e485a9SVille Syrjälä * 2214a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2215a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2216a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2217a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2218a5e485a9SVille Syrjälä * bits this time around. 2219a5e485a9SVille Syrjälä */ 22204a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2221a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2222a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 22234a0a0202SVille Syrjälä 22244a0a0202SVille Syrjälä if (gt_iir) 22254a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 22264a0a0202SVille Syrjälä if (pm_iir) 22274a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 22284a0a0202SVille Syrjälä 22297ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 22301ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 22317ce4d1f2SVille Syrjälä 22323ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 22333ff60f89SOscar Mateo * signalled in iir */ 2234eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 22357ce4d1f2SVille Syrjälä 2236eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2237eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2238eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2239eef57324SJerome Anand 22407ce4d1f2SVille Syrjälä /* 22417ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22427ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22437ce4d1f2SVille Syrjälä */ 22447ce4d1f2SVille Syrjälä if (iir) 22457ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22464a0a0202SVille Syrjälä 2247a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22484a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22491ae3c34cSVille Syrjälä 225052894874SVille Syrjälä if (gt_iir) 2251261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 225252894874SVille Syrjälä if (pm_iir) 225352894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 225452894874SVille Syrjälä 22551ae3c34cSVille Syrjälä if (hotplug_status) 225691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22572ecb8ca4SVille Syrjälä 225891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22591e1cace9SVille Syrjälä } while (0); 22607e231dbeSJesse Barnes 22619102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22621f814dacSImre Deak 22637e231dbeSJesse Barnes return ret; 22647e231dbeSJesse Barnes } 22657e231dbeSJesse Barnes 226643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 226743f328d7SVille Syrjälä { 226845a83f84SDaniel Vetter struct drm_device *dev = arg; 2269fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 227043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 227143f328d7SVille Syrjälä 22722dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22732dd2a883SImre Deak return IRQ_NONE; 22742dd2a883SImre Deak 22751f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22769102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22771f814dacSImre Deak 2278579de73bSChris Wilson do { 22796e814800SVille Syrjälä u32 master_ctl, iir; 22802ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22811ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2282f0fd96f5SChris Wilson u32 gt_iir[4]; 2283a5e485a9SVille Syrjälä u32 ier = 0; 2284a5e485a9SVille Syrjälä 22858e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22863278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22873278f67fSVille Syrjälä 22883278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22898e5fd599SVille Syrjälä break; 229043f328d7SVille Syrjälä 229127b6c122SOscar Mateo ret = IRQ_HANDLED; 229227b6c122SOscar Mateo 2293a5e485a9SVille Syrjälä /* 2294a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2295a5e485a9SVille Syrjälä * 2296a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2297a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2298a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2299a5e485a9SVille Syrjälä * 2300a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2301a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2302a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2303a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2304a5e485a9SVille Syrjälä * bits this time around. 2305a5e485a9SVille Syrjälä */ 230643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2307a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2308a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 230943f328d7SVille Syrjälä 2310e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 231127b6c122SOscar Mateo 231227b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 23131ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 231443f328d7SVille Syrjälä 231527b6c122SOscar Mateo /* Call regardless, as some status bits might not be 231627b6c122SOscar Mateo * signalled in iir */ 2317eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 231843f328d7SVille Syrjälä 2319eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2320eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2321eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2322eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2323eef57324SJerome Anand 23247ce4d1f2SVille Syrjälä /* 23257ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 23267ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 23277ce4d1f2SVille Syrjälä */ 23287ce4d1f2SVille Syrjälä if (iir) 23297ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 23307ce4d1f2SVille Syrjälä 2331a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2332e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23331ae3c34cSVille Syrjälä 2334f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2335e30e251aSVille Syrjälä 23361ae3c34cSVille Syrjälä if (hotplug_status) 233791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 23382ecb8ca4SVille Syrjälä 233991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2340579de73bSChris Wilson } while (0); 23413278f67fSVille Syrjälä 23429102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 23431f814dacSImre Deak 234443f328d7SVille Syrjälä return ret; 234543f328d7SVille Syrjälä } 234643f328d7SVille Syrjälä 234791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 234891d14251STvrtko Ursulin u32 hotplug_trigger, 234940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2350776ad806SJesse Barnes { 235142db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2352776ad806SJesse Barnes 23536a39d7c9SJani Nikula /* 23546a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23556a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23566a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23576a39d7c9SJani Nikula * errors. 23586a39d7c9SJani Nikula */ 235913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23606a39d7c9SJani Nikula if (!hotplug_trigger) { 23616a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23626a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23636a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23646a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23656a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23666a39d7c9SJani Nikula } 23676a39d7c9SJani Nikula 236813cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23696a39d7c9SJani Nikula if (!hotplug_trigger) 23706a39d7c9SJani Nikula return; 237113cf5504SDave Airlie 2372cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 237340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2374fd63e2a9SImre Deak pch_port_hotplug_long_detect); 237540e56410SVille Syrjälä 237691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2377aaf5ec2eSSonika Jindal } 237891d131d2SDaniel Vetter 237991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 238040e56410SVille Syrjälä { 238140e56410SVille Syrjälä int pipe; 238240e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 238340e56410SVille Syrjälä 238491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 238540e56410SVille Syrjälä 2386cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2387cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2388776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2389cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2390cfc33bf7SVille Syrjälä port_name(port)); 2391cfc33bf7SVille Syrjälä } 2392776ad806SJesse Barnes 2393ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 239491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2395ce99c256SDaniel Vetter 2396776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 239791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2398776ad806SJesse Barnes 2399776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2400776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2401776ad806SJesse Barnes 2402776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2403776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2404776ad806SJesse Barnes 2405776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2406776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2407776ad806SJesse Barnes 24089db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2409055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 24109db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 24119db4a9c7SJesse Barnes pipe_name(pipe), 24129db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2413776ad806SJesse Barnes 2414776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2415776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2416776ad806SJesse Barnes 2417776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2418776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2419776ad806SJesse Barnes 2420776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2421a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 24228664281bSPaulo Zanoni 24238664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2424a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 24258664281bSPaulo Zanoni } 24268664281bSPaulo Zanoni 242791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 24288664281bSPaulo Zanoni { 24298664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 24305a69b89fSDaniel Vetter enum pipe pipe; 24318664281bSPaulo Zanoni 2432de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2433de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2434de032bf4SPaulo Zanoni 2435055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 24361f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 24371f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 24388664281bSPaulo Zanoni 24395a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 244091d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 244191d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24425a69b89fSDaniel Vetter else 244391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24445a69b89fSDaniel Vetter } 24455a69b89fSDaniel Vetter } 24468bf1e9f1SShuang He 24478664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24488664281bSPaulo Zanoni } 24498664281bSPaulo Zanoni 245091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24518664281bSPaulo Zanoni { 24528664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 245345c1cd87SMika Kahola enum pipe pipe; 24548664281bSPaulo Zanoni 2455de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2456de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2457de032bf4SPaulo Zanoni 245845c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 245945c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 246045c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24618664281bSPaulo Zanoni 24628664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2463776ad806SJesse Barnes } 2464776ad806SJesse Barnes 246591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 246623e81d69SAdam Jackson { 246723e81d69SAdam Jackson int pipe; 24686dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2469aaf5ec2eSSonika Jindal 247091d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 247191d131d2SDaniel Vetter 2472cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2473cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 247423e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2475cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2476cfc33bf7SVille Syrjälä port_name(port)); 2477cfc33bf7SVille Syrjälä } 247823e81d69SAdam Jackson 247923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 248091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 248123e81d69SAdam Jackson 248223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 248391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 248423e81d69SAdam Jackson 248523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 248623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 248723e81d69SAdam Jackson 248823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 248923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 249023e81d69SAdam Jackson 249123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2492055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 249323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 249423e81d69SAdam Jackson pipe_name(pipe), 249523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24968664281bSPaulo Zanoni 24978664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 249891d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 249923e81d69SAdam Jackson } 250023e81d69SAdam Jackson 250131604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 250231604222SAnusha Srivatsa { 250331604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 250431604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 250531604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 250631604222SAnusha Srivatsa 250731604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 250831604222SAnusha Srivatsa u32 dig_hotplug_reg; 250931604222SAnusha Srivatsa 251031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 251131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 251231604222SAnusha Srivatsa 251331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 251431604222SAnusha Srivatsa ddi_hotplug_trigger, 251531604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 251631604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 251731604222SAnusha Srivatsa } 251831604222SAnusha Srivatsa 251931604222SAnusha Srivatsa if (tc_hotplug_trigger) { 252031604222SAnusha Srivatsa u32 dig_hotplug_reg; 252131604222SAnusha Srivatsa 252231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 252331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 252431604222SAnusha Srivatsa 252531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 252631604222SAnusha Srivatsa tc_hotplug_trigger, 252731604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 252831604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 252931604222SAnusha Srivatsa } 253031604222SAnusha Srivatsa 253131604222SAnusha Srivatsa if (pin_mask) 253231604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 253331604222SAnusha Srivatsa 253431604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 253531604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 253631604222SAnusha Srivatsa } 253731604222SAnusha Srivatsa 253891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25396dbf30ceSVille Syrjälä { 25406dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25416dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25426dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25436dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25446dbf30ceSVille Syrjälä 25456dbf30ceSVille Syrjälä if (hotplug_trigger) { 25466dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25476dbf30ceSVille Syrjälä 25486dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25496dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25506dbf30ceSVille Syrjälä 2551cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2552cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 255374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25546dbf30ceSVille Syrjälä } 25556dbf30ceSVille Syrjälä 25566dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25576dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25586dbf30ceSVille Syrjälä 25596dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25606dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25616dbf30ceSVille Syrjälä 2562cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2563cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25646dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25656dbf30ceSVille Syrjälä } 25666dbf30ceSVille Syrjälä 25676dbf30ceSVille Syrjälä if (pin_mask) 256891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25696dbf30ceSVille Syrjälä 25706dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 257191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25726dbf30ceSVille Syrjälä } 25736dbf30ceSVille Syrjälä 257491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 257591d14251STvrtko Ursulin u32 hotplug_trigger, 257640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2577c008bc6eSPaulo Zanoni { 2578e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2579e4ce95aaSVille Syrjälä 2580e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2581e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2582e4ce95aaSVille Syrjälä 2583cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 258440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2585e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 258640e56410SVille Syrjälä 258791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2588e4ce95aaSVille Syrjälä } 2589c008bc6eSPaulo Zanoni 259091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 259191d14251STvrtko Ursulin u32 de_iir) 259240e56410SVille Syrjälä { 259340e56410SVille Syrjälä enum pipe pipe; 259440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 259540e56410SVille Syrjälä 259640e56410SVille Syrjälä if (hotplug_trigger) 259791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 259840e56410SVille Syrjälä 2599c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 260091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2601c008bc6eSPaulo Zanoni 2602c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 260391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2604c008bc6eSPaulo Zanoni 2605c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2606c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2607c008bc6eSPaulo Zanoni 2608055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2609fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2610fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2611c008bc6eSPaulo Zanoni 261240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 26131f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2614c008bc6eSPaulo Zanoni 261540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 261691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2617c008bc6eSPaulo Zanoni } 2618c008bc6eSPaulo Zanoni 2619c008bc6eSPaulo Zanoni /* check event from PCH */ 2620c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2621c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2622c008bc6eSPaulo Zanoni 262391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 262491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2625c008bc6eSPaulo Zanoni else 262691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2627c008bc6eSPaulo Zanoni 2628c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2629c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2630c008bc6eSPaulo Zanoni } 2631c008bc6eSPaulo Zanoni 2632cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 263391d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2634c008bc6eSPaulo Zanoni } 2635c008bc6eSPaulo Zanoni 263691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 263791d14251STvrtko Ursulin u32 de_iir) 26389719fb98SPaulo Zanoni { 263907d27e20SDamien Lespiau enum pipe pipe; 264023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 264123bb4cb5SVille Syrjälä 264240e56410SVille Syrjälä if (hotplug_trigger) 264391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26449719fb98SPaulo Zanoni 26459719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 264691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26479719fb98SPaulo Zanoni 264854fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 264954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 265054fd3149SDhinakaran Pandiyan 265154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 265254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 265354fd3149SDhinakaran Pandiyan } 2654fc340442SDaniel Vetter 26559719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 265691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26579719fb98SPaulo Zanoni 26589719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 265991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26609719fb98SPaulo Zanoni 2661055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2662fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2663fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26649719fb98SPaulo Zanoni } 26659719fb98SPaulo Zanoni 26669719fb98SPaulo Zanoni /* check event from PCH */ 266791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26689719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26699719fb98SPaulo Zanoni 267091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26719719fb98SPaulo Zanoni 26729719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26739719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26749719fb98SPaulo Zanoni } 26759719fb98SPaulo Zanoni } 26769719fb98SPaulo Zanoni 267772c90f62SOscar Mateo /* 267872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 267972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 268072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 268172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 268272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 268372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 268472c90f62SOscar Mateo */ 2685f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2686b1f14ad0SJesse Barnes { 268745a83f84SDaniel Vetter struct drm_device *dev = arg; 2688fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2689f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26900e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2691b1f14ad0SJesse Barnes 26922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26932dd2a883SImre Deak return IRQ_NONE; 26942dd2a883SImre Deak 26951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26969102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 26971f814dacSImre Deak 2698b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2699b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2700b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 27010e43406bSChris Wilson 270244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 270344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 270444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 270544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 270644498aeaSPaulo Zanoni * due to its back queue). */ 270791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 270844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 270944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2710ab5c608bSBen Widawsky } 271144498aeaSPaulo Zanoni 271272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 271372c90f62SOscar Mateo 27140e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 27150e43406bSChris Wilson if (gt_iir) { 271672c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 271772c90f62SOscar Mateo ret = IRQ_HANDLED; 271891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2719261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2720d8fc8a47SPaulo Zanoni else 2721261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 27220e43406bSChris Wilson } 2723b1f14ad0SJesse Barnes 2724b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 27250e43406bSChris Wilson if (de_iir) { 272672c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 272772c90f62SOscar Mateo ret = IRQ_HANDLED; 272891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 272991d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2730f1af8fc1SPaulo Zanoni else 273191d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 27320e43406bSChris Wilson } 27330e43406bSChris Wilson 273491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2735f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 27360e43406bSChris Wilson if (pm_iir) { 2737b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 27380e43406bSChris Wilson ret = IRQ_HANDLED; 273972c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27400e43406bSChris Wilson } 2741f1af8fc1SPaulo Zanoni } 2742b1f14ad0SJesse Barnes 2743b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 274474093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 274544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2746b1f14ad0SJesse Barnes 27471f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27491f814dacSImre Deak 2750b1f14ad0SJesse Barnes return ret; 2751b1f14ad0SJesse Barnes } 2752b1f14ad0SJesse Barnes 275391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 275491d14251STvrtko Ursulin u32 hotplug_trigger, 275540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2756d04a492dSShashank Sharma { 2757cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2758d04a492dSShashank Sharma 2759a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2760a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2761d04a492dSShashank Sharma 2762cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 276340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2764cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 276540e56410SVille Syrjälä 276691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2767d04a492dSShashank Sharma } 2768d04a492dSShashank Sharma 2769121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2770121e758eSDhinakaran Pandiyan { 2771121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2772b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2773b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2774121e758eSDhinakaran Pandiyan 2775121e758eSDhinakaran Pandiyan if (trigger_tc) { 2776b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2777b796b971SDhinakaran Pandiyan 2778121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2779121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2780121e758eSDhinakaran Pandiyan 2781121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2782b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2783121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2784121e758eSDhinakaran Pandiyan } 2785b796b971SDhinakaran Pandiyan 2786b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2787b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2788b796b971SDhinakaran Pandiyan 2789b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2790b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2791b796b971SDhinakaran Pandiyan 2792b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2793b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2794b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2795b796b971SDhinakaran Pandiyan } 2796b796b971SDhinakaran Pandiyan 2797b796b971SDhinakaran Pandiyan if (pin_mask) 2798b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2799b796b971SDhinakaran Pandiyan else 2800b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2801121e758eSDhinakaran Pandiyan } 2802121e758eSDhinakaran Pandiyan 28039d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 28049d17210fSLucas De Marchi { 28059d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 28069d17210fSLucas De Marchi 28079d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 28089d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 28099d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 28109d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 28119d17210fSLucas De Marchi 28129d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 28139d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 28149d17210fSLucas De Marchi 28159d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 28169d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 28179d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 28189d17210fSLucas De Marchi 28199d17210fSLucas De Marchi return mask; 28209d17210fSLucas De Marchi } 28219d17210fSLucas De Marchi 2822f11a0f46STvrtko Ursulin static irqreturn_t 2823f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2824abd58f01SBen Widawsky { 2825abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2826f11a0f46STvrtko Ursulin u32 iir; 2827c42664ccSDaniel Vetter enum pipe pipe; 282888e04703SJesse Barnes 2829abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2830e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2831e32192e1STvrtko Ursulin if (iir) { 2832e04f7eceSVille Syrjälä bool found = false; 2833e04f7eceSVille Syrjälä 2834e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2835abd58f01SBen Widawsky ret = IRQ_HANDLED; 2836e04f7eceSVille Syrjälä 2837e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 283891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2839e04f7eceSVille Syrjälä found = true; 2840e04f7eceSVille Syrjälä } 2841e04f7eceSVille Syrjälä 2842e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 284354fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 284454fd3149SDhinakaran Pandiyan 284554fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 284654fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2847e04f7eceSVille Syrjälä found = true; 2848e04f7eceSVille Syrjälä } 2849e04f7eceSVille Syrjälä 2850e04f7eceSVille Syrjälä if (!found) 285138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2852abd58f01SBen Widawsky } 285338cc46d7SOscar Mateo else 285438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2855abd58f01SBen Widawsky } 2856abd58f01SBen Widawsky 2857121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2858121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2859121e758eSDhinakaran Pandiyan if (iir) { 2860121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2861121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2862121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2863121e758eSDhinakaran Pandiyan } else { 2864121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2865121e758eSDhinakaran Pandiyan } 2866121e758eSDhinakaran Pandiyan } 2867121e758eSDhinakaran Pandiyan 28686d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2869e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2870e32192e1STvrtko Ursulin if (iir) { 2871e32192e1STvrtko Ursulin u32 tmp_mask; 2872d04a492dSShashank Sharma bool found = false; 2873cebd87a0SVille Syrjälä 2874e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28756d766f02SDaniel Vetter ret = IRQ_HANDLED; 287688e04703SJesse Barnes 28779d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 287891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2879d04a492dSShashank Sharma found = true; 2880d04a492dSShashank Sharma } 2881d04a492dSShashank Sharma 2882cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2883e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2884e32192e1STvrtko Ursulin if (tmp_mask) { 288591d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 288691d14251STvrtko Ursulin hpd_bxt); 2887d04a492dSShashank Sharma found = true; 2888d04a492dSShashank Sharma } 2889e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2890e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2891e32192e1STvrtko Ursulin if (tmp_mask) { 289291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 289391d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2894e32192e1STvrtko Ursulin found = true; 2895e32192e1STvrtko Ursulin } 2896e32192e1STvrtko Ursulin } 2897d04a492dSShashank Sharma 2898cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 289991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 29009e63743eSShashank Sharma found = true; 29019e63743eSShashank Sharma } 29029e63743eSShashank Sharma 2903d04a492dSShashank Sharma if (!found) 290438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 29056d766f02SDaniel Vetter } 290638cc46d7SOscar Mateo else 290738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 29086d766f02SDaniel Vetter } 29096d766f02SDaniel Vetter 2910055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2911fd3a4024SDaniel Vetter u32 fault_errors; 2912abd58f01SBen Widawsky 2913c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2914c42664ccSDaniel Vetter continue; 2915c42664ccSDaniel Vetter 2916e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2917e32192e1STvrtko Ursulin if (!iir) { 2918e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2919e32192e1STvrtko Ursulin continue; 2920e32192e1STvrtko Ursulin } 2921770de83dSDamien Lespiau 2922e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2923e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2924e32192e1STvrtko Ursulin 2925fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2926fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2927abd58f01SBen Widawsky 2928e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 292991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 29300fbe7870SDaniel Vetter 2931e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2932e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 293338d83c96SDaniel Vetter 2934e32192e1STvrtko Ursulin fault_errors = iir; 2935bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2936e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2937770de83dSDamien Lespiau else 2938e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2939770de83dSDamien Lespiau 2940770de83dSDamien Lespiau if (fault_errors) 29411353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 294230100f2bSDaniel Vetter pipe_name(pipe), 2943e32192e1STvrtko Ursulin fault_errors); 2944abd58f01SBen Widawsky } 2945abd58f01SBen Widawsky 294691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2947266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 294892d03a80SDaniel Vetter /* 294992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 295092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 295192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 295292d03a80SDaniel Vetter */ 2953e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2954e32192e1STvrtko Ursulin if (iir) { 2955e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 295692d03a80SDaniel Vetter ret = IRQ_HANDLED; 29576dbf30ceSVille Syrjälä 295829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 295931604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 2960c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 296191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29626dbf30ceSVille Syrjälä else 296391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29642dfb0b81SJani Nikula } else { 29652dfb0b81SJani Nikula /* 29662dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29672dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29682dfb0b81SJani Nikula */ 29692dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29702dfb0b81SJani Nikula } 297192d03a80SDaniel Vetter } 297292d03a80SDaniel Vetter 2973f11a0f46STvrtko Ursulin return ret; 2974f11a0f46STvrtko Ursulin } 2975f11a0f46STvrtko Ursulin 29764376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29774376b9c9SMika Kuoppala { 29784376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29794376b9c9SMika Kuoppala 29804376b9c9SMika Kuoppala /* 29814376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29824376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29834376b9c9SMika Kuoppala * New indications can and will light up during processing, 29844376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29854376b9c9SMika Kuoppala */ 29864376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29874376b9c9SMika Kuoppala } 29884376b9c9SMika Kuoppala 29894376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29904376b9c9SMika Kuoppala { 29914376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 29924376b9c9SMika Kuoppala } 29934376b9c9SMika Kuoppala 2994f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2995f11a0f46STvrtko Ursulin { 2996f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 299725286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2998f11a0f46STvrtko Ursulin u32 master_ctl; 2999f0fd96f5SChris Wilson u32 gt_iir[4]; 3000f11a0f46STvrtko Ursulin 3001f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 3002f11a0f46STvrtko Ursulin return IRQ_NONE; 3003f11a0f46STvrtko Ursulin 30044376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 30054376b9c9SMika Kuoppala if (!master_ctl) { 30064376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3007f11a0f46STvrtko Ursulin return IRQ_NONE; 30084376b9c9SMika Kuoppala } 3009f11a0f46STvrtko Ursulin 3010f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 301155ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 3012f0fd96f5SChris Wilson 3013f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 3014f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 30159102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 301655ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 30179102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 3018f0fd96f5SChris Wilson } 3019f11a0f46STvrtko Ursulin 30204376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3021abd58f01SBen Widawsky 3022f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 30231f814dacSImre Deak 302455ef72f2SChris Wilson return IRQ_HANDLED; 3025abd58f01SBen Widawsky } 3026abd58f01SBen Widawsky 302751951ae7SMika Kuoppala static u32 3028f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 302951951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 303051951ae7SMika Kuoppala { 303125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 303251951ae7SMika Kuoppala u32 timeout_ts; 303351951ae7SMika Kuoppala u32 ident; 303451951ae7SMika Kuoppala 303596606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 303696606f3bSOscar Mateo 303751951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 303851951ae7SMika Kuoppala 303951951ae7SMika Kuoppala /* 304051951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 304151951ae7SMika Kuoppala * so we do ~100us as an educated guess. 304251951ae7SMika Kuoppala */ 304351951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 304451951ae7SMika Kuoppala do { 304551951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 304651951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 304751951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 304851951ae7SMika Kuoppala 304951951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 305051951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 305151951ae7SMika Kuoppala bank, bit, ident); 305251951ae7SMika Kuoppala return 0; 305351951ae7SMika Kuoppala } 305451951ae7SMika Kuoppala 305551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 305651951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 305751951ae7SMika Kuoppala 3058f744dbc2SMika Kuoppala return ident; 3059f744dbc2SMika Kuoppala } 3060f744dbc2SMika Kuoppala 3061f744dbc2SMika Kuoppala static void 3062f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3063f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3064f744dbc2SMika Kuoppala { 306554c52a84SOscar Mateo if (instance == OTHER_GUC_INSTANCE) 306654c52a84SOscar Mateo return gen11_guc_irq_handler(i915, iir); 306754c52a84SOscar Mateo 3068d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3069a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3070d02b98b8SOscar Mateo 3071f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3072f744dbc2SMika Kuoppala instance, iir); 3073f744dbc2SMika Kuoppala } 3074f744dbc2SMika Kuoppala 3075f744dbc2SMika Kuoppala static void 3076f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3077f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3078f744dbc2SMika Kuoppala { 3079f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3080f744dbc2SMika Kuoppala 3081f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3082f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3083f744dbc2SMika Kuoppala else 3084f744dbc2SMika Kuoppala engine = NULL; 3085f744dbc2SMika Kuoppala 3086f744dbc2SMika Kuoppala if (likely(engine)) 3087f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3088f744dbc2SMika Kuoppala 3089f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3090f744dbc2SMika Kuoppala class, instance); 3091f744dbc2SMika Kuoppala } 3092f744dbc2SMika Kuoppala 3093f744dbc2SMika Kuoppala static void 3094f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3095f744dbc2SMika Kuoppala const u32 identity) 3096f744dbc2SMika Kuoppala { 3097f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3098f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3099f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3100f744dbc2SMika Kuoppala 3101f744dbc2SMika Kuoppala if (unlikely(!intr)) 3102f744dbc2SMika Kuoppala return; 3103f744dbc2SMika Kuoppala 3104f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3105f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3106f744dbc2SMika Kuoppala 3107f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3108f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3109f744dbc2SMika Kuoppala 3110f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3111f744dbc2SMika Kuoppala class, instance, intr); 311251951ae7SMika Kuoppala } 311351951ae7SMika Kuoppala 311451951ae7SMika Kuoppala static void 311596606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 311696606f3bSOscar Mateo const unsigned int bank) 311751951ae7SMika Kuoppala { 311825286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 311951951ae7SMika Kuoppala unsigned long intr_dw; 312051951ae7SMika Kuoppala unsigned int bit; 312151951ae7SMika Kuoppala 312296606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 312351951ae7SMika Kuoppala 312451951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 312551951ae7SMika Kuoppala 312651951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 31278455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 312851951ae7SMika Kuoppala 3129f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 313051951ae7SMika Kuoppala } 313151951ae7SMika Kuoppala 313251951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 313351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 313451951ae7SMika Kuoppala } 313596606f3bSOscar Mateo 313696606f3bSOscar Mateo static void 313796606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 313896606f3bSOscar Mateo const u32 master_ctl) 313996606f3bSOscar Mateo { 314096606f3bSOscar Mateo unsigned int bank; 314196606f3bSOscar Mateo 314296606f3bSOscar Mateo spin_lock(&i915->irq_lock); 314396606f3bSOscar Mateo 314496606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 314596606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 314696606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 314796606f3bSOscar Mateo } 314896606f3bSOscar Mateo 314996606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 315051951ae7SMika Kuoppala } 315151951ae7SMika Kuoppala 31527a909383SChris Wilson static u32 31537a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3154df0d28c1SDhinakaran Pandiyan { 315525286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31567a909383SChris Wilson u32 iir; 3157df0d28c1SDhinakaran Pandiyan 3158df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31597a909383SChris Wilson return 0; 3160df0d28c1SDhinakaran Pandiyan 31617a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31627a909383SChris Wilson if (likely(iir)) 31637a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31647a909383SChris Wilson 31657a909383SChris Wilson return iir; 3166df0d28c1SDhinakaran Pandiyan } 3167df0d28c1SDhinakaran Pandiyan 3168df0d28c1SDhinakaran Pandiyan static void 31697a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3170df0d28c1SDhinakaran Pandiyan { 3171df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3172df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3173df0d28c1SDhinakaran Pandiyan } 3174df0d28c1SDhinakaran Pandiyan 317581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 317681067b71SMika Kuoppala { 317781067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 317881067b71SMika Kuoppala 317981067b71SMika Kuoppala /* 318081067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 318181067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 318281067b71SMika Kuoppala * New indications can and will light up during processing, 318381067b71SMika Kuoppala * and will generate new interrupt after enabling master. 318481067b71SMika Kuoppala */ 318581067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 318681067b71SMika Kuoppala } 318781067b71SMika Kuoppala 318881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 318981067b71SMika Kuoppala { 319081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 319181067b71SMika Kuoppala } 319281067b71SMika Kuoppala 319351951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 319451951ae7SMika Kuoppala { 319551951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 319625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 319751951ae7SMika Kuoppala u32 master_ctl; 3198df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 319951951ae7SMika Kuoppala 320051951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 320151951ae7SMika Kuoppala return IRQ_NONE; 320251951ae7SMika Kuoppala 320381067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 320481067b71SMika Kuoppala if (!master_ctl) { 320581067b71SMika Kuoppala gen11_master_intr_enable(regs); 320651951ae7SMika Kuoppala return IRQ_NONE; 320781067b71SMika Kuoppala } 320851951ae7SMika Kuoppala 320951951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 321051951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 321151951ae7SMika Kuoppala 321251951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 321351951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 321451951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 321551951ae7SMika Kuoppala 32169102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&i915->runtime_pm); 321751951ae7SMika Kuoppala /* 321851951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 321951951ae7SMika Kuoppala * for the display related bits. 322051951ae7SMika Kuoppala */ 322151951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 32229102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&i915->runtime_pm); 322351951ae7SMika Kuoppala } 322451951ae7SMika Kuoppala 32257a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3226df0d28c1SDhinakaran Pandiyan 322781067b71SMika Kuoppala gen11_master_intr_enable(regs); 322851951ae7SMika Kuoppala 32297a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3230df0d28c1SDhinakaran Pandiyan 323151951ae7SMika Kuoppala return IRQ_HANDLED; 323251951ae7SMika Kuoppala } 323351951ae7SMika Kuoppala 323442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 323542f52ef8SKeith Packard * we use as a pipe index 323642f52ef8SKeith Packard */ 323786e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 32380a3e67a4SJesse Barnes { 3239fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3240e9d21d7fSKeith Packard unsigned long irqflags; 324171e0ffa5SJesse Barnes 32421ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 324386e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 324486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 324586e83e35SChris Wilson 324686e83e35SChris Wilson return 0; 324786e83e35SChris Wilson } 324886e83e35SChris Wilson 3249d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3250d938da6bSVille Syrjälä { 3251d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3252d938da6bSVille Syrjälä 3253d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3254d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3255d938da6bSVille Syrjälä 3256d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3257d938da6bSVille Syrjälä } 3258d938da6bSVille Syrjälä 325986e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 326086e83e35SChris Wilson { 326186e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 326286e83e35SChris Wilson unsigned long irqflags; 326386e83e35SChris Wilson 326486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32657c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3266755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32671ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32688692d00eSChris Wilson 32690a3e67a4SJesse Barnes return 0; 32700a3e67a4SJesse Barnes } 32710a3e67a4SJesse Barnes 327288e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3273f796cf8fSJesse Barnes { 3274fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3275f796cf8fSJesse Barnes unsigned long irqflags; 3276a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 327786e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3278f796cf8fSJesse Barnes 3279f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3280fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3281b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3282b1f14ad0SJesse Barnes 32832e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32842e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32852e8bf223SDhinakaran Pandiyan */ 32862e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32872e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32882e8bf223SDhinakaran Pandiyan 3289b1f14ad0SJesse Barnes return 0; 3290b1f14ad0SJesse Barnes } 3291b1f14ad0SJesse Barnes 329288e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3293abd58f01SBen Widawsky { 3294fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3295abd58f01SBen Widawsky unsigned long irqflags; 3296abd58f01SBen Widawsky 3297abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3298013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3299abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3300013d3752SVille Syrjälä 33012e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 33022e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 33032e8bf223SDhinakaran Pandiyan */ 33042e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 33052e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 33062e8bf223SDhinakaran Pandiyan 3307abd58f01SBen Widawsky return 0; 3308abd58f01SBen Widawsky } 3309abd58f01SBen Widawsky 331042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 331142f52ef8SKeith Packard * we use as a pipe index 331242f52ef8SKeith Packard */ 331386e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 331486e83e35SChris Wilson { 331586e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 331686e83e35SChris Wilson unsigned long irqflags; 331786e83e35SChris Wilson 331886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 331986e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 332086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 332186e83e35SChris Wilson } 332286e83e35SChris Wilson 3323d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3324d938da6bSVille Syrjälä { 3325d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3326d938da6bSVille Syrjälä 3327d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3328d938da6bSVille Syrjälä 3329d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3330d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3331d938da6bSVille Syrjälä } 3332d938da6bSVille Syrjälä 333386e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 33340a3e67a4SJesse Barnes { 3335fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3336e9d21d7fSKeith Packard unsigned long irqflags; 33370a3e67a4SJesse Barnes 33381ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33397c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3340755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33411ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33420a3e67a4SJesse Barnes } 33430a3e67a4SJesse Barnes 334488e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3345f796cf8fSJesse Barnes { 3346fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3347f796cf8fSJesse Barnes unsigned long irqflags; 3348a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 334986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3350f796cf8fSJesse Barnes 3351f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3352fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3353b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3354b1f14ad0SJesse Barnes } 3355b1f14ad0SJesse Barnes 335688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3357abd58f01SBen Widawsky { 3358fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3359abd58f01SBen Widawsky unsigned long irqflags; 3360abd58f01SBen Widawsky 3361abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3362013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3363abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3364abd58f01SBen Widawsky } 3365abd58f01SBen Widawsky 3366d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3367d938da6bSVille Syrjälä { 3368d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3369d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3370d938da6bSVille Syrjälä 3371d938da6bSVille Syrjälä /* 3372d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3373d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3374d938da6bSVille Syrjälä * are enabled. 3375d938da6bSVille Syrjälä */ 3376d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3377d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3378d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3379d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3380d938da6bSVille Syrjälä } 3381d938da6bSVille Syrjälä 3382d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3383d938da6bSVille Syrjälä { 3384d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3385d938da6bSVille Syrjälä int i; 3386d938da6bSVille Syrjälä 3387d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3388d938da6bSVille Syrjälä if (!drv) 3389d938da6bSVille Syrjälä return 0; 3390d938da6bSVille Syrjälä 3391d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3392d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3393d938da6bSVille Syrjälä 3394d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3395d938da6bSVille Syrjälä return state->exit_latency ? 3396d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3397d938da6bSVille Syrjälä } 3398d938da6bSVille Syrjälä 3399d938da6bSVille Syrjälä return 0; 3400d938da6bSVille Syrjälä } 3401d938da6bSVille Syrjälä 3402d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3403d938da6bSVille Syrjälä { 3404d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3405d938da6bSVille Syrjälä i945gm_vblank_work_func); 3406d938da6bSVille Syrjälä 3407d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3408d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3409d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3410d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3411d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3412d938da6bSVille Syrjälä } 3413d938da6bSVille Syrjälä 3414d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3415d938da6bSVille Syrjälä { 3416d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3417d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3418d938da6bSVille Syrjälä } 3419d938da6bSVille Syrjälä 3420b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 342191738a95SPaulo Zanoni { 3422b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3423b16b2a2fSPaulo Zanoni 34246e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 342591738a95SPaulo Zanoni return; 342691738a95SPaulo Zanoni 3427b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3428105b122eSPaulo Zanoni 34296e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3430105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3431622364b6SPaulo Zanoni } 3432105b122eSPaulo Zanoni 343391738a95SPaulo Zanoni /* 3434622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3435622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3436622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3437622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3438622364b6SPaulo Zanoni * 3439622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 344091738a95SPaulo Zanoni */ 3441622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3442622364b6SPaulo Zanoni { 3443fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3444622364b6SPaulo Zanoni 34456e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3446622364b6SPaulo Zanoni return; 3447622364b6SPaulo Zanoni 3448622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 344991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 345091738a95SPaulo Zanoni POSTING_READ(SDEIER); 345191738a95SPaulo Zanoni } 345291738a95SPaulo Zanoni 3453b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3454d18ea1b5SDaniel Vetter { 3455b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3456b16b2a2fSPaulo Zanoni 3457b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GT); 3458b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 3459b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN6_PM); 3460d18ea1b5SDaniel Vetter } 3461d18ea1b5SDaniel Vetter 346270591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 346370591a41SVille Syrjälä { 3464b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3465b16b2a2fSPaulo Zanoni 346671b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 346771b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 346871b8b41dSVille Syrjälä else 346971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 347071b8b41dSVille Syrjälä 3471ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 347270591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 347370591a41SVille Syrjälä 347444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 347570591a41SVille Syrjälä 3476b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 34778bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 347870591a41SVille Syrjälä } 347970591a41SVille Syrjälä 34808bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34818bb61306SVille Syrjälä { 3482b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3483b16b2a2fSPaulo Zanoni 34848bb61306SVille Syrjälä u32 pipestat_mask; 34859ab981f2SVille Syrjälä u32 enable_mask; 34868bb61306SVille Syrjälä enum pipe pipe; 34878bb61306SVille Syrjälä 3488842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 34898bb61306SVille Syrjälä 34908bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 34918bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 34928bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 34938bb61306SVille Syrjälä 34949ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 34958bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3496ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3497ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3498ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3499ebf5f921SVille Syrjälä 35008bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3501ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3502ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35036b7eafc1SVille Syrjälä 35048bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35056b7eafc1SVille Syrjälä 35069ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35078bb61306SVille Syrjälä 3508b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 35098bb61306SVille Syrjälä } 35108bb61306SVille Syrjälä 35118bb61306SVille Syrjälä /* drm_dma.h hooks 35128bb61306SVille Syrjälä */ 35138bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35148bb61306SVille Syrjälä { 3515fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3516b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35178bb61306SVille Syrjälä 3518b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3519cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 35208bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35218bb61306SVille Syrjälä 3522fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3523fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3524fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3525fc340442SDaniel Vetter } 3526fc340442SDaniel Vetter 3527b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35288bb61306SVille Syrjälä 3529b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35308bb61306SVille Syrjälä } 35318bb61306SVille Syrjälä 35326bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35337e231dbeSJesse Barnes { 3534fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35357e231dbeSJesse Barnes 353634c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 353734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 353834c7b8a7SVille Syrjälä 3539b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35407e231dbeSJesse Barnes 3541ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35429918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 354370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3544ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35457e231dbeSJesse Barnes } 35467e231dbeSJesse Barnes 3547d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3548d6e3cca3SDaniel Vetter { 3549b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3550b16b2a2fSPaulo Zanoni 3551b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 0); 3552b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 1); 3553b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 2); 3554b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 3); 3555d6e3cca3SDaniel Vetter } 3556d6e3cca3SDaniel Vetter 3557823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3558abd58f01SBen Widawsky { 3559fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3560b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3561abd58f01SBen Widawsky int pipe; 3562abd58f01SBen Widawsky 356325286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3564abd58f01SBen Widawsky 3565d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3566abd58f01SBen Widawsky 3567e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3568e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3569e04f7eceSVille Syrjälä 3570055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3571f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3572813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3573b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3574abd58f01SBen Widawsky 3575b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3576b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3577b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3578abd58f01SBen Widawsky 35796e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3580b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3581abd58f01SBen Widawsky } 3582abd58f01SBen Widawsky 358351951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 358451951ae7SMika Kuoppala { 358551951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 358651951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 358751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 358851951ae7SMika Kuoppala 358951951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 359051951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 359151951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 359251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 359351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 359451951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3595d02b98b8SOscar Mateo 3596d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3597d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 359854c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 359954c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 360051951ae7SMika Kuoppala } 360151951ae7SMika Kuoppala 360251951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 360351951ae7SMika Kuoppala { 360451951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3605b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 360651951ae7SMika Kuoppala int pipe; 360751951ae7SMika Kuoppala 360825286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 360951951ae7SMika Kuoppala 361051951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 361151951ae7SMika Kuoppala 361251951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 361351951ae7SMika Kuoppala 361462819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 361562819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 361662819dfdSJosé Roberto de Souza 361751951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 361851951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 361951951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3620b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 362151951ae7SMika Kuoppala 3622b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3623b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3624b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3625b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3626b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 362731604222SAnusha Srivatsa 362829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3629b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 363051951ae7SMika Kuoppala } 363151951ae7SMika Kuoppala 36324c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3633001bd2cbSImre Deak u8 pipe_mask) 3634d49bdb0eSPaulo Zanoni { 3635b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3636b16b2a2fSPaulo Zanoni 3637a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36386831f3e3SVille Syrjälä enum pipe pipe; 3639d49bdb0eSPaulo Zanoni 364013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36419dfe2e3aSImre Deak 36429dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36439dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36449dfe2e3aSImre Deak return; 36459dfe2e3aSImre Deak } 36469dfe2e3aSImre Deak 36476831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3648b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 36496831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36506831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36519dfe2e3aSImre Deak 365213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3653d49bdb0eSPaulo Zanoni } 3654d49bdb0eSPaulo Zanoni 3655aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3656001bd2cbSImre Deak u8 pipe_mask) 3657aae8ba84SVille Syrjälä { 3658b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36596831f3e3SVille Syrjälä enum pipe pipe; 36606831f3e3SVille Syrjälä 3661aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36629dfe2e3aSImre Deak 36639dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36649dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36659dfe2e3aSImre Deak return; 36669dfe2e3aSImre Deak } 36679dfe2e3aSImre Deak 36686831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3669b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 36709dfe2e3aSImre Deak 3671aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3672aae8ba84SVille Syrjälä 3673aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 367491c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3675aae8ba84SVille Syrjälä } 3676aae8ba84SVille Syrjälä 36776bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 367843f328d7SVille Syrjälä { 3679fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3680b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 368143f328d7SVille Syrjälä 368243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 368343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 368443f328d7SVille Syrjälä 3685d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 368643f328d7SVille Syrjälä 3687b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 368843f328d7SVille Syrjälä 3689ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36909918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 369170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3692ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 369343f328d7SVille Syrjälä } 369443f328d7SVille Syrjälä 369591d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 369687a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 369787a02106SVille Syrjälä { 369887a02106SVille Syrjälä struct intel_encoder *encoder; 369987a02106SVille Syrjälä u32 enabled_irqs = 0; 370087a02106SVille Syrjälä 370191c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 370287a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 370387a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 370487a02106SVille Syrjälä 370587a02106SVille Syrjälä return enabled_irqs; 370687a02106SVille Syrjälä } 370787a02106SVille Syrjälä 37081a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37091a56b1a2SImre Deak { 37101a56b1a2SImre Deak u32 hotplug; 37111a56b1a2SImre Deak 37121a56b1a2SImre Deak /* 37131a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37141a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37151a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37161a56b1a2SImre Deak */ 37171a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37181a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37191a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37201a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37211a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37221a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37231a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37241a56b1a2SImre Deak /* 37251a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37261a56b1a2SImre Deak * HPD must be enabled in both north and south. 37271a56b1a2SImre Deak */ 37281a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37291a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37301a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37311a56b1a2SImre Deak } 37321a56b1a2SImre Deak 373391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 373482a28bcfSDaniel Vetter { 37351a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 373682a28bcfSDaniel Vetter 373791d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3738fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 373991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 374082a28bcfSDaniel Vetter } else { 3741fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 374291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 374382a28bcfSDaniel Vetter } 374482a28bcfSDaniel Vetter 3745fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 374682a28bcfSDaniel Vetter 37471a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37486dbf30ceSVille Syrjälä } 374926951cafSXiong Zhang 375031604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 375131604222SAnusha Srivatsa { 375231604222SAnusha Srivatsa u32 hotplug; 375331604222SAnusha Srivatsa 375431604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 375531604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 375631604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 375731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 375831604222SAnusha Srivatsa 375931604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 376031604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 376131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 376231604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 376331604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 376431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 376531604222SAnusha Srivatsa } 376631604222SAnusha Srivatsa 376731604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 376831604222SAnusha Srivatsa { 376931604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 377031604222SAnusha Srivatsa 377131604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 377231604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 377331604222SAnusha Srivatsa 377431604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 377531604222SAnusha Srivatsa 377631604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 377731604222SAnusha Srivatsa } 377831604222SAnusha Srivatsa 3779121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3780121e758eSDhinakaran Pandiyan { 3781121e758eSDhinakaran Pandiyan u32 hotplug; 3782121e758eSDhinakaran Pandiyan 3783121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3784121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3785121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3786121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3787121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3788121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3789b796b971SDhinakaran Pandiyan 3790b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3791b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3792b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3793b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3794b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3795b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3796121e758eSDhinakaran Pandiyan } 3797121e758eSDhinakaran Pandiyan 3798121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3799121e758eSDhinakaran Pandiyan { 3800121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3801121e758eSDhinakaran Pandiyan u32 val; 3802121e758eSDhinakaran Pandiyan 3803b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3804b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3805121e758eSDhinakaran Pandiyan 3806121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3807121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3808121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3809121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3810121e758eSDhinakaran Pandiyan 3811121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 381231604222SAnusha Srivatsa 381329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 381431604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3815121e758eSDhinakaran Pandiyan } 3816121e758eSDhinakaran Pandiyan 38172a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38182a57d9ccSImre Deak { 38193b92e263SRodrigo Vivi u32 val, hotplug; 38203b92e263SRodrigo Vivi 38213b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38223b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38233b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38243b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38253b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38263b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38273b92e263SRodrigo Vivi } 38282a57d9ccSImre Deak 38292a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38302a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38312a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38322a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38332a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38342a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38352a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38362a57d9ccSImre Deak 38372a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38382a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38392a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38402a57d9ccSImre Deak } 38412a57d9ccSImre Deak 384291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38436dbf30ceSVille Syrjälä { 38442a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38456dbf30ceSVille Syrjälä 38466dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 384791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38486dbf30ceSVille Syrjälä 38496dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38506dbf30ceSVille Syrjälä 38512a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 385226951cafSXiong Zhang } 38537fe0b973SKeith Packard 38541a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38551a56b1a2SImre Deak { 38561a56b1a2SImre Deak u32 hotplug; 38571a56b1a2SImre Deak 38581a56b1a2SImre Deak /* 38591a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 38601a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 38611a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 38621a56b1a2SImre Deak */ 38631a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 38641a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 38651a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 38661a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 38671a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 38681a56b1a2SImre Deak } 38691a56b1a2SImre Deak 387091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3871e4ce95aaSVille Syrjälä { 38721a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3873e4ce95aaSVille Syrjälä 387491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38753a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 387691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38773a3b3c7dSVille Syrjälä 38783a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 387991d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 388023bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 388191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38823a3b3c7dSVille Syrjälä 38833a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 388423bb4cb5SVille Syrjälä } else { 3885e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 388691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3887e4ce95aaSVille Syrjälä 3888e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38893a3b3c7dSVille Syrjälä } 3890e4ce95aaSVille Syrjälä 38911a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3892e4ce95aaSVille Syrjälä 389391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3894e4ce95aaSVille Syrjälä } 3895e4ce95aaSVille Syrjälä 38962a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 38972a57d9ccSImre Deak u32 enabled_irqs) 3898e0a20ad7SShashank Sharma { 38992a57d9ccSImre Deak u32 hotplug; 3900e0a20ad7SShashank Sharma 3901a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39022a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39032a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39042a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3905d252bf68SShubhangi Shrivastava 3906d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3907d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3908d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3909d252bf68SShubhangi Shrivastava 3910d252bf68SShubhangi Shrivastava /* 3911d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3912d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3913d252bf68SShubhangi Shrivastava */ 3914d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3915d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3916d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3917d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3918d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3919d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3920d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3921d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3922d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3923d252bf68SShubhangi Shrivastava 3924a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3925e0a20ad7SShashank Sharma } 3926e0a20ad7SShashank Sharma 39272a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39282a57d9ccSImre Deak { 39292a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39302a57d9ccSImre Deak } 39312a57d9ccSImre Deak 39322a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39332a57d9ccSImre Deak { 39342a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39352a57d9ccSImre Deak 39362a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39372a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39382a57d9ccSImre Deak 39392a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39402a57d9ccSImre Deak 39412a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39422a57d9ccSImre Deak } 39432a57d9ccSImre Deak 3944d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3945d46da437SPaulo Zanoni { 3946fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 394782a28bcfSDaniel Vetter u32 mask; 3948d46da437SPaulo Zanoni 39496e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3950692a04cfSDaniel Vetter return; 3951692a04cfSDaniel Vetter 39526e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39535c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39544ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39555c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39564ebc6509SDhinakaran Pandiyan else 39574ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 39588664281bSPaulo Zanoni 395965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3960d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 39612a57d9ccSImre Deak 39622a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 39632a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 39641a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 39652a57d9ccSImre Deak else 39662a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3967d46da437SPaulo Zanoni } 3968d46da437SPaulo Zanoni 39690a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 39700a9a8c91SDaniel Vetter { 3971fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3972b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 39730a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39740a9a8c91SDaniel Vetter 39750a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39760a9a8c91SDaniel Vetter 39770a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39783c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39790a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3980772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3981772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39820a9a8c91SDaniel Vetter } 39830a9a8c91SDaniel Vetter 39840a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3985cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3986f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39870a9a8c91SDaniel Vetter } else { 39880a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39890a9a8c91SDaniel Vetter } 39900a9a8c91SDaniel Vetter 3991b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs); 39920a9a8c91SDaniel Vetter 3993b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 399478e68d36SImre Deak /* 399578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 399678e68d36SImre Deak * itself is enabled/disabled. 399778e68d36SImre Deak */ 39988a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 39990a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4000f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4001f4e9af4fSAkash Goel } 40020a9a8c91SDaniel Vetter 4003f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 4004b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs); 40050a9a8c91SDaniel Vetter } 40060a9a8c91SDaniel Vetter } 40070a9a8c91SDaniel Vetter 4008f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4009036a4a7dSZhenyu Wang { 4010fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4011b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 40128e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40138e76f8dcSPaulo Zanoni 4014b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40158e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4016842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40178e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 401823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 401923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40208e76f8dcSPaulo Zanoni } else { 40218e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4022842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4023842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4024e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4025e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4026e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40278e76f8dcSPaulo Zanoni } 4028036a4a7dSZhenyu Wang 4029fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4030b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 40311aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4032fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4033fc340442SDaniel Vetter } 4034fc340442SDaniel Vetter 40351ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4036036a4a7dSZhenyu Wang 4037622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4038622364b6SPaulo Zanoni 4039b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 4040b16b2a2fSPaulo Zanoni display_mask | extra_mask); 4041036a4a7dSZhenyu Wang 40420a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4043036a4a7dSZhenyu Wang 40441a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40451a56b1a2SImre Deak 4046d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40477fe0b973SKeith Packard 404850a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40496005ce42SDaniel Vetter /* Enable PCU event interrupts 40506005ce42SDaniel Vetter * 40516005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40524bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40534bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4054d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4055fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4056d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4057f97108d1SJesse Barnes } 4058f97108d1SJesse Barnes 4059036a4a7dSZhenyu Wang return 0; 4060036a4a7dSZhenyu Wang } 4061036a4a7dSZhenyu Wang 4062f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4063f8b79e58SImre Deak { 406467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4065f8b79e58SImre Deak 4066f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4067f8b79e58SImre Deak return; 4068f8b79e58SImre Deak 4069f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4070f8b79e58SImre Deak 4071d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4072d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4073ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4074f8b79e58SImre Deak } 4075d6c69803SVille Syrjälä } 4076f8b79e58SImre Deak 4077f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4078f8b79e58SImre Deak { 407967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4080f8b79e58SImre Deak 4081f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4082f8b79e58SImre Deak return; 4083f8b79e58SImre Deak 4084f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4085f8b79e58SImre Deak 4086950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4087ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4088f8b79e58SImre Deak } 4089f8b79e58SImre Deak 40900e6c9a9eSVille Syrjälä 40910e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 40920e6c9a9eSVille Syrjälä { 4093fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40940e6c9a9eSVille Syrjälä 40950a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 40967e231dbeSJesse Barnes 4097ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40989918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4099ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4100ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4101ad22d106SVille Syrjälä 41027e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 410334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 410420afbda2SDaniel Vetter 410520afbda2SDaniel Vetter return 0; 410620afbda2SDaniel Vetter } 410720afbda2SDaniel Vetter 4108abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4109abd58f01SBen Widawsky { 4110b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4111b16b2a2fSPaulo Zanoni 4112abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4113a9c287c9SJani Nikula u32 gt_interrupts[] = { 41148a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 41178a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 41188a68d464SChris Wilson 41198a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 41208a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4121abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 41228a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 41238a68d464SChris Wilson 4124abd58f01SBen Widawsky 0, 41258a68d464SChris Wilson 41268a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 41278a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4128abd58f01SBen Widawsky }; 4129abd58f01SBen Widawsky 4130f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4131f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 4132b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 4133b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 413478e68d36SImre Deak /* 413578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 413626705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 413778e68d36SImre Deak */ 4138b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 4139b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4140abd58f01SBen Widawsky } 4141abd58f01SBen Widawsky 4142abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4143abd58f01SBen Widawsky { 4144b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4145b16b2a2fSPaulo Zanoni 4146a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4147a9c287c9SJani Nikula u32 de_pipe_enables; 41483a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41493a3b3c7dSVille Syrjälä u32 de_port_enables; 4150df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41513a3b3c7dSVille Syrjälä enum pipe pipe; 4152770de83dSDamien Lespiau 4153df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4154df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4155df0d28c1SDhinakaran Pandiyan 4156bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4157842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41583a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 415988e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4160cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41613a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41623a3b3c7dSVille Syrjälä } else { 4163842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41643a3b3c7dSVille Syrjälä } 4165770de83dSDamien Lespiau 4166bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4167bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4168bb187e93SJames Ausmus 41699bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4170a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4171a324fcacSRodrigo Vivi 4172770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4173770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4174770de83dSDamien Lespiau 41753a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4176cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4177a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4178a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41793a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41803a3b3c7dSVille Syrjälä 4181b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 418254fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4183e04f7eceSVille Syrjälä 41840a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41850a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4186abd58f01SBen Widawsky 4187f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4188813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4189b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 4190813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 419135079899SPaulo Zanoni de_pipe_enables); 41920a195c02SMika Kahola } 4193abd58f01SBen Widawsky 4194b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 4195b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 41962a57d9ccSImre Deak 4197121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4198121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4199b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4200b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4201121e758eSDhinakaran Pandiyan 4202b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 4203b16b2a2fSPaulo Zanoni de_hpd_enables); 4204121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4205121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42062a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4207121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42081a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4209abd58f01SBen Widawsky } 4210121e758eSDhinakaran Pandiyan } 4211abd58f01SBen Widawsky 4212abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4213abd58f01SBen Widawsky { 4214fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4215abd58f01SBen Widawsky 42166e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4217622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4218622364b6SPaulo Zanoni 4219abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4220abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4221abd58f01SBen Widawsky 42226e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4223abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4224abd58f01SBen Widawsky 422525286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4226abd58f01SBen Widawsky 4227abd58f01SBen Widawsky return 0; 4228abd58f01SBen Widawsky } 4229abd58f01SBen Widawsky 423051951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 423151951ae7SMika Kuoppala { 423251951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 423351951ae7SMika Kuoppala 423451951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 423551951ae7SMika Kuoppala 423651951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 423751951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 423851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 423951951ae7SMika Kuoppala 424051951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 424151951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 424251951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 424351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 424451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 424551951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 424651951ae7SMika Kuoppala 4247d02b98b8SOscar Mateo /* 4248d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4249d02b98b8SOscar Mateo * is enabled/disabled. 4250d02b98b8SOscar Mateo */ 4251d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4252d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4253d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4254d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 425554c52a84SOscar Mateo 425654c52a84SOscar Mateo /* Same thing for GuC interrupts */ 425754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 425854c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 425951951ae7SMika Kuoppala } 426051951ae7SMika Kuoppala 426131604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 426231604222SAnusha Srivatsa { 426331604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 426431604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 426531604222SAnusha Srivatsa 426631604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 426731604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 426831604222SAnusha Srivatsa POSTING_READ(SDEIER); 426931604222SAnusha Srivatsa 427065f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 427131604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 427231604222SAnusha Srivatsa 427331604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 427431604222SAnusha Srivatsa } 427531604222SAnusha Srivatsa 427651951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 427751951ae7SMika Kuoppala { 427851951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4279b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4280df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 428151951ae7SMika Kuoppala 428229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 428331604222SAnusha Srivatsa icp_irq_postinstall(dev); 428431604222SAnusha Srivatsa 428551951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 428651951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 428751951ae7SMika Kuoppala 4288b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4289df0d28c1SDhinakaran Pandiyan 429051951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 429151951ae7SMika Kuoppala 429225286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4293c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 429451951ae7SMika Kuoppala 429551951ae7SMika Kuoppala return 0; 429651951ae7SMika Kuoppala } 429751951ae7SMika Kuoppala 429843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 429943f328d7SVille Syrjälä { 4300fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 430143f328d7SVille Syrjälä 430243f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 430343f328d7SVille Syrjälä 4304ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43059918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4306ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4307ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4308ad22d106SVille Syrjälä 4309e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 431043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 431143f328d7SVille Syrjälä 431243f328d7SVille Syrjälä return 0; 431343f328d7SVille Syrjälä } 431443f328d7SVille Syrjälä 43156bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4316c2798b19SChris Wilson { 4317fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4318b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4319c2798b19SChris Wilson 432044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 432144d9241eSVille Syrjälä 4322b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 4323c2798b19SChris Wilson } 4324c2798b19SChris Wilson 4325c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4326c2798b19SChris Wilson { 4327fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4328b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4329e9e9848aSVille Syrjälä u16 enable_mask; 4330c2798b19SChris Wilson 43314f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 43324f5fd91fSTvrtko Ursulin EMR, 43334f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 4334045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4335c2798b19SChris Wilson 4336c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4337c2798b19SChris Wilson dev_priv->irq_mask = 4338c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 433916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 434016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4341c2798b19SChris Wilson 4342e9e9848aSVille Syrjälä enable_mask = 4343c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4344c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 434516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4346e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4347e9e9848aSVille Syrjälä 4348b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 4349c2798b19SChris Wilson 4350379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4351379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4352d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4353755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4354755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4355d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4356379ef82dSDaniel Vetter 4357c2798b19SChris Wilson return 0; 4358c2798b19SChris Wilson } 4359c2798b19SChris Wilson 43604f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 436178c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 436278c357ddSVille Syrjälä { 43634f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 436478c357ddSVille Syrjälä u16 emr; 436578c357ddSVille Syrjälä 43664f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 436778c357ddSVille Syrjälä 436878c357ddSVille Syrjälä if (*eir) 43694f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 437078c357ddSVille Syrjälä 43714f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 437278c357ddSVille Syrjälä if (*eir_stuck == 0) 437378c357ddSVille Syrjälä return; 437478c357ddSVille Syrjälä 437578c357ddSVille Syrjälä /* 437678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 437778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 437878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 437978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 438078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 438178c357ddSVille Syrjälä * cleared except by handling the underlying error 438278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 438378c357ddSVille Syrjälä * remains set. 438478c357ddSVille Syrjälä */ 43854f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 43864f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 43874f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 438878c357ddSVille Syrjälä } 438978c357ddSVille Syrjälä 439078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 439178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 439278c357ddSVille Syrjälä { 439378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 439478c357ddSVille Syrjälä 439578c357ddSVille Syrjälä if (eir_stuck) 439678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 439778c357ddSVille Syrjälä } 439878c357ddSVille Syrjälä 439978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 440078c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 440178c357ddSVille Syrjälä { 440278c357ddSVille Syrjälä u32 emr; 440378c357ddSVille Syrjälä 440478c357ddSVille Syrjälä *eir = I915_READ(EIR); 440578c357ddSVille Syrjälä 440678c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 440778c357ddSVille Syrjälä 440878c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 440978c357ddSVille Syrjälä if (*eir_stuck == 0) 441078c357ddSVille Syrjälä return; 441178c357ddSVille Syrjälä 441278c357ddSVille Syrjälä /* 441378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 441478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 441578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 441678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 441778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 441878c357ddSVille Syrjälä * cleared except by handling the underlying error 441978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 442078c357ddSVille Syrjälä * remains set. 442178c357ddSVille Syrjälä */ 442278c357ddSVille Syrjälä emr = I915_READ(EMR); 442378c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 442478c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 442578c357ddSVille Syrjälä } 442678c357ddSVille Syrjälä 442778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 442878c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 442978c357ddSVille Syrjälä { 443078c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 443178c357ddSVille Syrjälä 443278c357ddSVille Syrjälä if (eir_stuck) 443378c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 443478c357ddSVille Syrjälä } 443578c357ddSVille Syrjälä 4436ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4437c2798b19SChris Wilson { 443845a83f84SDaniel Vetter struct drm_device *dev = arg; 4439fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4440af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4441c2798b19SChris Wilson 44422dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44432dd2a883SImre Deak return IRQ_NONE; 44442dd2a883SImre Deak 44451f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44469102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44471f814dacSImre Deak 4448af722d28SVille Syrjälä do { 4449af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 445078c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4451af722d28SVille Syrjälä u16 iir; 4452af722d28SVille Syrjälä 44534f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4454c2798b19SChris Wilson if (iir == 0) 4455af722d28SVille Syrjälä break; 4456c2798b19SChris Wilson 4457af722d28SVille Syrjälä ret = IRQ_HANDLED; 4458c2798b19SChris Wilson 4459eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4460eb64343cSVille Syrjälä * signalled in iir */ 4461eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4462c2798b19SChris Wilson 446378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 446478c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 446578c357ddSVille Syrjälä 44664f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4467c2798b19SChris Wilson 4468c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44698a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4470c2798b19SChris Wilson 447178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 447278c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4473af722d28SVille Syrjälä 4474eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4475af722d28SVille Syrjälä } while (0); 4476c2798b19SChris Wilson 44779102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44781f814dacSImre Deak 44791f814dacSImre Deak return ret; 4480c2798b19SChris Wilson } 4481c2798b19SChris Wilson 44826bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4483a266c7d5SChris Wilson { 4484fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4485b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4486a266c7d5SChris Wilson 448756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44880706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4489a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4490a266c7d5SChris Wilson } 4491a266c7d5SChris Wilson 449244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 449344d9241eSVille Syrjälä 4494b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4495a266c7d5SChris Wilson } 4496a266c7d5SChris Wilson 4497a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4498a266c7d5SChris Wilson { 4499fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4500b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 450138bde180SChris Wilson u32 enable_mask; 4502a266c7d5SChris Wilson 4503045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4504045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 450538bde180SChris Wilson 450638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 450738bde180SChris Wilson dev_priv->irq_mask = 450838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 450938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 451016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 451116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 451238bde180SChris Wilson 451338bde180SChris Wilson enable_mask = 451438bde180SChris Wilson I915_ASLE_INTERRUPT | 451538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 451638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 451716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 451838bde180SChris Wilson I915_USER_INTERRUPT; 451938bde180SChris Wilson 452056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4521a266c7d5SChris Wilson /* Enable in IER... */ 4522a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4523a266c7d5SChris Wilson /* and unmask in IMR */ 4524a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4525a266c7d5SChris Wilson } 4526a266c7d5SChris Wilson 4527b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4528a266c7d5SChris Wilson 4529379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4530379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4531d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4532755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4533755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4534d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4535379ef82dSDaniel Vetter 4536c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4537c30bb1fdSVille Syrjälä 453820afbda2SDaniel Vetter return 0; 453920afbda2SDaniel Vetter } 454020afbda2SDaniel Vetter 4541ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4542a266c7d5SChris Wilson { 454345a83f84SDaniel Vetter struct drm_device *dev = arg; 4544fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4545af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4546a266c7d5SChris Wilson 45472dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45482dd2a883SImre Deak return IRQ_NONE; 45492dd2a883SImre Deak 45501f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45519102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45521f814dacSImre Deak 455338bde180SChris Wilson do { 4554eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 455578c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4556af722d28SVille Syrjälä u32 hotplug_status = 0; 4557af722d28SVille Syrjälä u32 iir; 4558a266c7d5SChris Wilson 45599d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4560af722d28SVille Syrjälä if (iir == 0) 4561af722d28SVille Syrjälä break; 4562af722d28SVille Syrjälä 4563af722d28SVille Syrjälä ret = IRQ_HANDLED; 4564af722d28SVille Syrjälä 4565af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4566af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4567af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4568a266c7d5SChris Wilson 4569eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4570eb64343cSVille Syrjälä * signalled in iir */ 4571eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4572a266c7d5SChris Wilson 457378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 457478c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 457578c357ddSVille Syrjälä 45769d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4577a266c7d5SChris Wilson 4578a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45798a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4580a266c7d5SChris Wilson 458178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 458278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4583a266c7d5SChris Wilson 4584af722d28SVille Syrjälä if (hotplug_status) 4585af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4586af722d28SVille Syrjälä 4587af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4588af722d28SVille Syrjälä } while (0); 4589a266c7d5SChris Wilson 45909102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45911f814dacSImre Deak 4592a266c7d5SChris Wilson return ret; 4593a266c7d5SChris Wilson } 4594a266c7d5SChris Wilson 45956bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4596a266c7d5SChris Wilson { 4597fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4598b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4599a266c7d5SChris Wilson 46000706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4601a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4602a266c7d5SChris Wilson 460344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 460444d9241eSVille Syrjälä 4605b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4606a266c7d5SChris Wilson } 4607a266c7d5SChris Wilson 4608a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4609a266c7d5SChris Wilson { 4610fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4611b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4612bbba0a97SChris Wilson u32 enable_mask; 4613a266c7d5SChris Wilson u32 error_mask; 4614a266c7d5SChris Wilson 4615045cebd2SVille Syrjälä /* 4616045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4617045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4618045cebd2SVille Syrjälä */ 4619045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4620045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4621045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4622045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4623045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4624045cebd2SVille Syrjälä } else { 4625045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4626045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4627045cebd2SVille Syrjälä } 4628045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4629045cebd2SVille Syrjälä 4630a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4631c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4632c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4633adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4634bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4635bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 463678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4637bbba0a97SChris Wilson 4638c30bb1fdSVille Syrjälä enable_mask = 4639c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4640c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4641c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4642c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 464378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4644c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4645bbba0a97SChris Wilson 464691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4647bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4648a266c7d5SChris Wilson 4649b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4650c30bb1fdSVille Syrjälä 4651b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4652b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4653d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4654755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4655755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4656755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4657d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4658a266c7d5SChris Wilson 465991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 466020afbda2SDaniel Vetter 466120afbda2SDaniel Vetter return 0; 466220afbda2SDaniel Vetter } 466320afbda2SDaniel Vetter 466491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 466520afbda2SDaniel Vetter { 466620afbda2SDaniel Vetter u32 hotplug_en; 466720afbda2SDaniel Vetter 466867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4669b5ea2d56SDaniel Vetter 4670adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4671e5868a31SEgbert Eich /* enable bits are the same for all generations */ 467291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4673a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4674a266c7d5SChris Wilson to generate a spurious hotplug event about three 4675a266c7d5SChris Wilson seconds later. So just do it once. 4676a266c7d5SChris Wilson */ 467791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4678a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4679a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4680a266c7d5SChris Wilson 4681a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46820706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4683f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4684f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4685f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46860706f17cSEgbert Eich hotplug_en); 4687a266c7d5SChris Wilson } 4688a266c7d5SChris Wilson 4689ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4690a266c7d5SChris Wilson { 469145a83f84SDaniel Vetter struct drm_device *dev = arg; 4692fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4693af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4694a266c7d5SChris Wilson 46952dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46962dd2a883SImre Deak return IRQ_NONE; 46972dd2a883SImre Deak 46981f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46999102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47001f814dacSImre Deak 4701af722d28SVille Syrjälä do { 4702eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 470378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4704af722d28SVille Syrjälä u32 hotplug_status = 0; 4705af722d28SVille Syrjälä u32 iir; 47062c8ba29fSChris Wilson 47079d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4708af722d28SVille Syrjälä if (iir == 0) 4709af722d28SVille Syrjälä break; 4710af722d28SVille Syrjälä 4711af722d28SVille Syrjälä ret = IRQ_HANDLED; 4712af722d28SVille Syrjälä 4713af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4714af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4715a266c7d5SChris Wilson 4716eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4717eb64343cSVille Syrjälä * signalled in iir */ 4718eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4719a266c7d5SChris Wilson 472078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 472178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 472278c357ddSVille Syrjälä 47239d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4724a266c7d5SChris Wilson 4725a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 47268a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4727af722d28SVille Syrjälä 4728a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47298a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4730a266c7d5SChris Wilson 473178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 473278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4733515ac2bbSDaniel Vetter 4734af722d28SVille Syrjälä if (hotplug_status) 4735af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4736af722d28SVille Syrjälä 4737af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4738af722d28SVille Syrjälä } while (0); 4739a266c7d5SChris Wilson 47409102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47411f814dacSImre Deak 4742a266c7d5SChris Wilson return ret; 4743a266c7d5SChris Wilson } 4744a266c7d5SChris Wilson 4745fca52a55SDaniel Vetter /** 4746fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4747fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4748fca52a55SDaniel Vetter * 4749fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4750fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4751fca52a55SDaniel Vetter */ 4752b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4753f71d4af4SJesse Barnes { 475491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4755562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4756cefcff8fSJoonas Lahtinen int i; 47578b2e326dSChris Wilson 4758d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4759d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4760d938da6bSVille Syrjälä 476177913b39SJani Nikula intel_hpd_init_work(dev_priv); 476277913b39SJani Nikula 4763562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4764cefcff8fSJoonas Lahtinen 4765a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4766cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4767cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47688b2e326dSChris Wilson 476954c52a84SOscar Mateo if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11) 477026705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 477126705e20SSagar Arun Kamble 4772a6706b45SDeepak S /* Let's track the enabled rps events */ 4773666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47746c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4775e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 477631685c25SDeepak S else 47774668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 47784668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 47794668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4780a6706b45SDeepak S 4781917dc6b5SMika Kuoppala /* We share the register with other engine */ 4782917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4783917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4784917dc6b5SMika Kuoppala 4785562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47861800ad25SSagar Arun Kamble 47871800ad25SSagar Arun Kamble /* 4788acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47891800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47901800ad25SSagar Arun Kamble * 47911800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 47921800ad25SSagar Arun Kamble */ 4793bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4794562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47951800ad25SSagar Arun Kamble 4796bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4797562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47981800ad25SSagar Arun Kamble 479932db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4800fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 480132db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4802391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4803f71d4af4SJesse Barnes 480421da2700SVille Syrjälä dev->vblank_disable_immediate = true; 480521da2700SVille Syrjälä 4806262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4807262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4808262fd485SChris Wilson * special care to avoid writing any of the display block registers 4809262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4810262fd485SChris Wilson * in this case to the runtime pm. 4811262fd485SChris Wilson */ 4812262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4813262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4814262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4815262fd485SChris Wilson 4816317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 48179a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 48189a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 48199a64c650SLyude Paul * sideband messaging with MST. 48209a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 48219a64c650SLyude Paul * short pulses, as seen on some G4x systems. 48229a64c650SLyude Paul */ 48239a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4824317eaa95SLyude 48251bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4826f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4827f71d4af4SJesse Barnes 4828b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 482943f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 48306bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 483143f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 48326bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 483386e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 483486e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 483543f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4836b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 48377e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 48386bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 48397e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 48406bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 484186e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 484286e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4843fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 484451951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 484551951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 484651951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 484751951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 484851951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 484951951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 485051951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4851121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4852bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4853abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4854723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4855abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 48566bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4857abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4858abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4859cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4860e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4861c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 48626dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48636dbf30ceSVille Syrjälä else 48643a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 48656e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4866f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4867723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4868f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48696bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4870f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4871f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4872e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4873f71d4af4SJesse Barnes } else { 4874cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 48756bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4876c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4877c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48786bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 487986e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 488086e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4881d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4882d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4883d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4884d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4885d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4886d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4887d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4888cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 48896bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4890a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 48916bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4892a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 489386e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 489486e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4895c2798b19SChris Wilson } else { 48966bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4897a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48986bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4899a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 490086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 490186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4902c2798b19SChris Wilson } 4903778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4904778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4905f71d4af4SJesse Barnes } 4906f71d4af4SJesse Barnes } 490720afbda2SDaniel Vetter 4908fca52a55SDaniel Vetter /** 4909cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4910cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4911cefcff8fSJoonas Lahtinen * 4912cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4913cefcff8fSJoonas Lahtinen */ 4914cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4915cefcff8fSJoonas Lahtinen { 4916cefcff8fSJoonas Lahtinen int i; 4917cefcff8fSJoonas Lahtinen 4918d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4919d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4920d938da6bSVille Syrjälä 4921cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4922cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4923cefcff8fSJoonas Lahtinen } 4924cefcff8fSJoonas Lahtinen 4925cefcff8fSJoonas Lahtinen /** 4926fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4927fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4928fca52a55SDaniel Vetter * 4929fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4930fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4931fca52a55SDaniel Vetter * 4932fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4933fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4934fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4935fca52a55SDaniel Vetter */ 49362aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49372aeb7d3aSDaniel Vetter { 49382aeb7d3aSDaniel Vetter /* 49392aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49402aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49412aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49422aeb7d3aSDaniel Vetter */ 4943ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49442aeb7d3aSDaniel Vetter 494591c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 49462aeb7d3aSDaniel Vetter } 49472aeb7d3aSDaniel Vetter 4948fca52a55SDaniel Vetter /** 4949fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4950fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4951fca52a55SDaniel Vetter * 4952fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4953fca52a55SDaniel Vetter * resources acquired in the init functions. 4954fca52a55SDaniel Vetter */ 49552aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49562aeb7d3aSDaniel Vetter { 495791c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 49582aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4959ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49602aeb7d3aSDaniel Vetter } 49612aeb7d3aSDaniel Vetter 4962fca52a55SDaniel Vetter /** 4963fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4964fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4965fca52a55SDaniel Vetter * 4966fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4967fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4968fca52a55SDaniel Vetter */ 4969b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4970c67a470bSPaulo Zanoni { 497191c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4972ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 497391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4974c67a470bSPaulo Zanoni } 4975c67a470bSPaulo Zanoni 4976fca52a55SDaniel Vetter /** 4977fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4978fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4979fca52a55SDaniel Vetter * 4980fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4981fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4982fca52a55SDaniel Vetter */ 4983b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4984c67a470bSPaulo Zanoni { 4985ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 498691c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 498791c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4988c67a470bSPaulo Zanoni } 4989