xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision de28075d5bb3e1e9f92d19da214b6a96f544b66d)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82036a4a7dSZhenyu Wang /* For display hotplug interrupt */
83995b6762SChris Wilson static void
84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85036a4a7dSZhenyu Wang {
864bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
874bc9d430SDaniel Vetter 
881ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
891ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
901ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
913143a2bfSChris Wilson 		POSTING_READ(DEIMR);
92036a4a7dSZhenyu Wang 	}
93036a4a7dSZhenyu Wang }
94036a4a7dSZhenyu Wang 
950ff9800aSPaulo Zanoni static void
96f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97036a4a7dSZhenyu Wang {
984bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
994bc9d430SDaniel Vetter 
1001ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1011ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1021ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1033143a2bfSChris Wilson 		POSTING_READ(DEIMR);
104036a4a7dSZhenyu Wang 	}
105036a4a7dSZhenyu Wang }
106036a4a7dSZhenyu Wang 
1078664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1088664281bSPaulo Zanoni {
1098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1108664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1118664281bSPaulo Zanoni 	enum pipe pipe;
1128664281bSPaulo Zanoni 
1134bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1144bc9d430SDaniel Vetter 
1158664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1168664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1178664281bSPaulo Zanoni 
1188664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
1198664281bSPaulo Zanoni 			return false;
1208664281bSPaulo Zanoni 	}
1218664281bSPaulo Zanoni 
1228664281bSPaulo Zanoni 	return true;
1238664281bSPaulo Zanoni }
1248664281bSPaulo Zanoni 
1258664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
1268664281bSPaulo Zanoni {
1278664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1288664281bSPaulo Zanoni 	enum pipe pipe;
1298664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1308664281bSPaulo Zanoni 
131fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
132fee884edSDaniel Vetter 
1338664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1348664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1358664281bSPaulo Zanoni 
1368664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
1378664281bSPaulo Zanoni 			return false;
1388664281bSPaulo Zanoni 	}
1398664281bSPaulo Zanoni 
1408664281bSPaulo Zanoni 	return true;
1418664281bSPaulo Zanoni }
1428664281bSPaulo Zanoni 
1438664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
1448664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
1458664281bSPaulo Zanoni {
1468664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1478664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
1488664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
1498664281bSPaulo Zanoni 
1508664281bSPaulo Zanoni 	if (enable)
1518664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
1528664281bSPaulo Zanoni 	else
1538664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
1548664281bSPaulo Zanoni }
1558664281bSPaulo Zanoni 
1568664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
1577336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
1588664281bSPaulo Zanoni {
1598664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1608664281bSPaulo Zanoni 	if (enable) {
1617336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
1627336df65SDaniel Vetter 
1638664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
1648664281bSPaulo Zanoni 			return;
1658664281bSPaulo Zanoni 
1668664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1678664281bSPaulo Zanoni 	} else {
1687336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
1697336df65SDaniel Vetter 
1707336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
1718664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1727336df65SDaniel Vetter 
1737336df65SDaniel Vetter 		if (!was_enabled &&
1747336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
1757336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
1767336df65SDaniel Vetter 				      pipe_name(pipe));
1777336df65SDaniel Vetter 		}
1788664281bSPaulo Zanoni 	}
1798664281bSPaulo Zanoni }
1808664281bSPaulo Zanoni 
181fee884edSDaniel Vetter /**
182fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
183fee884edSDaniel Vetter  * @dev_priv: driver private
184fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
185fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
186fee884edSDaniel Vetter  */
187fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
188fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
189fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
190fee884edSDaniel Vetter {
191fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
192fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
193fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
194fee884edSDaniel Vetter 
195fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
196fee884edSDaniel Vetter 
197fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
198fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
199fee884edSDaniel Vetter }
200fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
201fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
202fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
203fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
204fee884edSDaniel Vetter 
205*de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
206*de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
2078664281bSPaulo Zanoni 					    bool enable)
2088664281bSPaulo Zanoni {
2098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
210*de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
211*de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
2128664281bSPaulo Zanoni 
2138664281bSPaulo Zanoni 	if (enable)
214fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
2158664281bSPaulo Zanoni 	else
216fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
2178664281bSPaulo Zanoni }
2188664281bSPaulo Zanoni 
2198664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
2208664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
2218664281bSPaulo Zanoni 					    bool enable)
2228664281bSPaulo Zanoni {
2238664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2248664281bSPaulo Zanoni 
2258664281bSPaulo Zanoni 	if (enable) {
2261dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
2271dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
2281dd246fbSDaniel Vetter 
2298664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
2308664281bSPaulo Zanoni 			return;
2318664281bSPaulo Zanoni 
232fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
2338664281bSPaulo Zanoni 	} else {
2341dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
2351dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
2361dd246fbSDaniel Vetter 
2371dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
238fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
2391dd246fbSDaniel Vetter 
2401dd246fbSDaniel Vetter 		if (!was_enabled &&
2411dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
2421dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
2431dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
2441dd246fbSDaniel Vetter 		}
2458664281bSPaulo Zanoni 	}
2468664281bSPaulo Zanoni }
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni /**
2498664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
2508664281bSPaulo Zanoni  * @dev: drm device
2518664281bSPaulo Zanoni  * @pipe: pipe
2528664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2538664281bSPaulo Zanoni  *
2548664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
2558664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
2568664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
2578664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
2588664281bSPaulo Zanoni  * bit for all the pipes.
2598664281bSPaulo Zanoni  *
2608664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2618664281bSPaulo Zanoni  */
2628664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
2638664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
2648664281bSPaulo Zanoni {
2658664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2668664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2678664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2688664281bSPaulo Zanoni 	unsigned long flags;
2698664281bSPaulo Zanoni 	bool ret;
2708664281bSPaulo Zanoni 
2718664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
2728664281bSPaulo Zanoni 
2738664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
2748664281bSPaulo Zanoni 
2758664281bSPaulo Zanoni 	if (enable == ret)
2768664281bSPaulo Zanoni 		goto done;
2778664281bSPaulo Zanoni 
2788664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
2798664281bSPaulo Zanoni 
2808664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
2818664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
2828664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
2837336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
2848664281bSPaulo Zanoni 
2858664281bSPaulo Zanoni done:
2868664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
2878664281bSPaulo Zanoni 	return ret;
2888664281bSPaulo Zanoni }
2898664281bSPaulo Zanoni 
2908664281bSPaulo Zanoni /**
2918664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
2928664281bSPaulo Zanoni  * @dev: drm device
2938664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
2948664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2958664281bSPaulo Zanoni  *
2968664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
2978664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
2988664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
2998664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
3008664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
3018664281bSPaulo Zanoni  *
3028664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3038664281bSPaulo Zanoni  */
3048664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
3058664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
3068664281bSPaulo Zanoni 					   bool enable)
3078664281bSPaulo Zanoni {
3088664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
309*de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
310*de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3118664281bSPaulo Zanoni 	unsigned long flags;
3128664281bSPaulo Zanoni 	bool ret;
3138664281bSPaulo Zanoni 
314*de28075dSDaniel Vetter 	/*
315*de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
316*de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
317*de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
318*de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
319*de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
320*de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
321*de28075dSDaniel Vetter 	 */
3228664281bSPaulo Zanoni 
3238664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3248664281bSPaulo Zanoni 
3258664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
3268664281bSPaulo Zanoni 
3278664281bSPaulo Zanoni 	if (enable == ret)
3288664281bSPaulo Zanoni 		goto done;
3298664281bSPaulo Zanoni 
3308664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
3318664281bSPaulo Zanoni 
3328664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
333*de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3348664281bSPaulo Zanoni 	else
3358664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3368664281bSPaulo Zanoni 
3378664281bSPaulo Zanoni done:
3388664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3398664281bSPaulo Zanoni 	return ret;
3408664281bSPaulo Zanoni }
3418664281bSPaulo Zanoni 
3428664281bSPaulo Zanoni 
3437c463586SKeith Packard void
3447c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3457c463586SKeith Packard {
3469db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
34746c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3487c463586SKeith Packard 
349b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
350b79480baSDaniel Vetter 
35146c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
35246c06a30SVille Syrjälä 		return;
35346c06a30SVille Syrjälä 
3547c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
35546c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
35646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3573143a2bfSChris Wilson 	POSTING_READ(reg);
3587c463586SKeith Packard }
3597c463586SKeith Packard 
3607c463586SKeith Packard void
3617c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3627c463586SKeith Packard {
3639db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
36446c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3657c463586SKeith Packard 
366b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
367b79480baSDaniel Vetter 
36846c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
36946c06a30SVille Syrjälä 		return;
37046c06a30SVille Syrjälä 
37146c06a30SVille Syrjälä 	pipestat &= ~mask;
37246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3733143a2bfSChris Wilson 	POSTING_READ(reg);
3747c463586SKeith Packard }
3757c463586SKeith Packard 
376c0e09200SDave Airlie /**
377f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
37801c66889SZhao Yakui  */
379f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
38001c66889SZhao Yakui {
3811ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
3821ec14ad3SChris Wilson 	unsigned long irqflags;
3831ec14ad3SChris Wilson 
384f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
385f49e38ddSJani Nikula 		return;
386f49e38ddSJani Nikula 
3871ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
38801c66889SZhao Yakui 
389f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
390a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
391f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
3921ec14ad3SChris Wilson 
3931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
39401c66889SZhao Yakui }
39501c66889SZhao Yakui 
39601c66889SZhao Yakui /**
3970a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
3980a3e67a4SJesse Barnes  * @dev: DRM device
3990a3e67a4SJesse Barnes  * @pipe: pipe to check
4000a3e67a4SJesse Barnes  *
4010a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4020a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4030a3e67a4SJesse Barnes  * before reading such registers if unsure.
4040a3e67a4SJesse Barnes  */
4050a3e67a4SJesse Barnes static int
4060a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4070a3e67a4SJesse Barnes {
4080a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
409702e7a56SPaulo Zanoni 
410a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
411a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
412a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
413a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
41471f8ba6bSPaulo Zanoni 
415a01025afSDaniel Vetter 		return intel_crtc->active;
416a01025afSDaniel Vetter 	} else {
417a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
418a01025afSDaniel Vetter 	}
4190a3e67a4SJesse Barnes }
4200a3e67a4SJesse Barnes 
42142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
42242f52ef8SKeith Packard  * we use as a pipe index
42342f52ef8SKeith Packard  */
424f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
4250a3e67a4SJesse Barnes {
4260a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4270a3e67a4SJesse Barnes 	unsigned long high_frame;
4280a3e67a4SJesse Barnes 	unsigned long low_frame;
4295eddb70bSChris Wilson 	u32 high1, high2, low;
4300a3e67a4SJesse Barnes 
4310a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
43244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4339db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
4340a3e67a4SJesse Barnes 		return 0;
4350a3e67a4SJesse Barnes 	}
4360a3e67a4SJesse Barnes 
4379db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
4389db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
4395eddb70bSChris Wilson 
4400a3e67a4SJesse Barnes 	/*
4410a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
4420a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
4430a3e67a4SJesse Barnes 	 * register.
4440a3e67a4SJesse Barnes 	 */
4450a3e67a4SJesse Barnes 	do {
4465eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4475eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
4485eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4490a3e67a4SJesse Barnes 	} while (high1 != high2);
4500a3e67a4SJesse Barnes 
4515eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
4525eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
4535eddb70bSChris Wilson 	return (high1 << 8) | low;
4540a3e67a4SJesse Barnes }
4550a3e67a4SJesse Barnes 
456f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
4579880b7a5SJesse Barnes {
4589880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4599db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
4609880b7a5SJesse Barnes 
4619880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
46244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4639db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4649880b7a5SJesse Barnes 		return 0;
4659880b7a5SJesse Barnes 	}
4669880b7a5SJesse Barnes 
4679880b7a5SJesse Barnes 	return I915_READ(reg);
4689880b7a5SJesse Barnes }
4699880b7a5SJesse Barnes 
470f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
4710af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
4720af7e4dfSMario Kleiner {
4730af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4740af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
4750af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
4760af7e4dfSMario Kleiner 	bool in_vbl = true;
4770af7e4dfSMario Kleiner 	int ret = 0;
478fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
479fe2b8f9dSPaulo Zanoni 								      pipe);
4800af7e4dfSMario Kleiner 
4810af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
4820af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
4839db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4840af7e4dfSMario Kleiner 		return 0;
4850af7e4dfSMario Kleiner 	}
4860af7e4dfSMario Kleiner 
4870af7e4dfSMario Kleiner 	/* Get vtotal. */
488fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
4890af7e4dfSMario Kleiner 
4900af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
4910af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
4920af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
4930af7e4dfSMario Kleiner 		 */
4940af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
4950af7e4dfSMario Kleiner 
4960af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
4970af7e4dfSMario Kleiner 		 * horizontal scanout position.
4980af7e4dfSMario Kleiner 		 */
4990af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
5000af7e4dfSMario Kleiner 		*hpos = 0;
5010af7e4dfSMario Kleiner 	} else {
5020af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
5030af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
5040af7e4dfSMario Kleiner 		 * scanout position.
5050af7e4dfSMario Kleiner 		 */
5060af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
5070af7e4dfSMario Kleiner 
508fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
5090af7e4dfSMario Kleiner 		*vpos = position / htotal;
5100af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
5110af7e4dfSMario Kleiner 	}
5120af7e4dfSMario Kleiner 
5130af7e4dfSMario Kleiner 	/* Query vblank area. */
514fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
5150af7e4dfSMario Kleiner 
5160af7e4dfSMario Kleiner 	/* Test position against vblank region. */
5170af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
5180af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
5190af7e4dfSMario Kleiner 
5200af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
5210af7e4dfSMario Kleiner 		in_vbl = false;
5220af7e4dfSMario Kleiner 
5230af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
5240af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
5250af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
5260af7e4dfSMario Kleiner 
5270af7e4dfSMario Kleiner 	/* Readouts valid? */
5280af7e4dfSMario Kleiner 	if (vbl > 0)
5290af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
5300af7e4dfSMario Kleiner 
5310af7e4dfSMario Kleiner 	/* In vblank? */
5320af7e4dfSMario Kleiner 	if (in_vbl)
5330af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
5340af7e4dfSMario Kleiner 
5350af7e4dfSMario Kleiner 	return ret;
5360af7e4dfSMario Kleiner }
5370af7e4dfSMario Kleiner 
538f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
5390af7e4dfSMario Kleiner 			      int *max_error,
5400af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
5410af7e4dfSMario Kleiner 			      unsigned flags)
5420af7e4dfSMario Kleiner {
5434041b853SChris Wilson 	struct drm_crtc *crtc;
5440af7e4dfSMario Kleiner 
5457eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
5464041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5470af7e4dfSMario Kleiner 		return -EINVAL;
5480af7e4dfSMario Kleiner 	}
5490af7e4dfSMario Kleiner 
5500af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
5514041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
5524041b853SChris Wilson 	if (crtc == NULL) {
5534041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5544041b853SChris Wilson 		return -EINVAL;
5554041b853SChris Wilson 	}
5564041b853SChris Wilson 
5574041b853SChris Wilson 	if (!crtc->enabled) {
5584041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
5594041b853SChris Wilson 		return -EBUSY;
5604041b853SChris Wilson 	}
5610af7e4dfSMario Kleiner 
5620af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
5634041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
5644041b853SChris Wilson 						     vblank_time, flags,
5654041b853SChris Wilson 						     crtc);
5660af7e4dfSMario Kleiner }
5670af7e4dfSMario Kleiner 
568321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
569321a1b30SEgbert Eich {
570321a1b30SEgbert Eich 	enum drm_connector_status old_status;
571321a1b30SEgbert Eich 
572321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
573321a1b30SEgbert Eich 	old_status = connector->status;
574321a1b30SEgbert Eich 
575321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
576321a1b30SEgbert Eich 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
577321a1b30SEgbert Eich 		      connector->base.id,
578321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
579321a1b30SEgbert Eich 		      old_status, connector->status);
580321a1b30SEgbert Eich 	return (old_status != connector->status);
581321a1b30SEgbert Eich }
582321a1b30SEgbert Eich 
5835ca58282SJesse Barnes /*
5845ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
5855ca58282SJesse Barnes  */
586ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
587ac4c16c5SEgbert Eich 
5885ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
5895ca58282SJesse Barnes {
5905ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5915ca58282SJesse Barnes 						    hotplug_work);
5925ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
593c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
594cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
595cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
596cd569aedSEgbert Eich 	struct drm_connector *connector;
597cd569aedSEgbert Eich 	unsigned long irqflags;
598cd569aedSEgbert Eich 	bool hpd_disabled = false;
599321a1b30SEgbert Eich 	bool changed = false;
600142e2398SEgbert Eich 	u32 hpd_event_bits;
6015ca58282SJesse Barnes 
60252d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
60352d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
60452d7ecedSDaniel Vetter 		return;
60552d7ecedSDaniel Vetter 
606a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
607e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
608e67189abSJesse Barnes 
609cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
610142e2398SEgbert Eich 
611142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
612142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
613cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
614cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
615cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
616cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
617cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
618cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
619cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
620cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
621cd569aedSEgbert Eich 				drm_get_connector_name(connector));
622cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
623cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
624cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
625cd569aedSEgbert Eich 			hpd_disabled = true;
626cd569aedSEgbert Eich 		}
627142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
628142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
629142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
630142e2398SEgbert Eich 		}
631cd569aedSEgbert Eich 	}
632cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
633cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
634cd569aedSEgbert Eich 	  * some connectors */
635ac4c16c5SEgbert Eich 	if (hpd_disabled) {
636cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
637ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
638ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
639ac4c16c5SEgbert Eich 	}
640cd569aedSEgbert Eich 
641cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
642cd569aedSEgbert Eich 
643321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
644321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
645321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
646321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
647cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
648cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
649321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
650321a1b30SEgbert Eich 				changed = true;
651321a1b30SEgbert Eich 		}
652321a1b30SEgbert Eich 	}
65340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
65440ee3381SKeith Packard 
655321a1b30SEgbert Eich 	if (changed)
656321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
6575ca58282SJesse Barnes }
6585ca58282SJesse Barnes 
65973edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
660f97108d1SJesse Barnes {
661f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
662b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
6639270388eSDaniel Vetter 	u8 new_delay;
6649270388eSDaniel Vetter 	unsigned long flags;
6659270388eSDaniel Vetter 
6669270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
667f97108d1SJesse Barnes 
66873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
66973edd18fSDaniel Vetter 
67020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
6719270388eSDaniel Vetter 
6727648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
673b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
674b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
675f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
676f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
677f97108d1SJesse Barnes 
678f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
679b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
68020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
68120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
68220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
68320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
684b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
68520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
68620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
68720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
68820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
689f97108d1SJesse Barnes 	}
690f97108d1SJesse Barnes 
6917648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
69220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
693f97108d1SJesse Barnes 
6949270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
6959270388eSDaniel Vetter 
696f97108d1SJesse Barnes 	return;
697f97108d1SJesse Barnes }
698f97108d1SJesse Barnes 
699549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
700549f7365SChris Wilson 			struct intel_ring_buffer *ring)
701549f7365SChris Wilson {
702549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
7039862e600SChris Wilson 
704475553deSChris Wilson 	if (ring->obj == NULL)
705475553deSChris Wilson 		return;
706475553deSChris Wilson 
707b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
7089862e600SChris Wilson 
709549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
7103e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
71199584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
712cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
7133e0dc6b0SBen Widawsky 	}
714549f7365SChris Wilson }
715549f7365SChris Wilson 
7164912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
7173b8d8d91SJesse Barnes {
7184912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
719c6a828d3SDaniel Vetter 						    rps.work);
7204912d041SBen Widawsky 	u32 pm_iir, pm_imr;
7217b9e0ae6SChris Wilson 	u8 new_delay;
7223b8d8d91SJesse Barnes 
723c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
724c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
725c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
7264912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
7274848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
7284848405cSBen Widawsky 	I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
729c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
7304912d041SBen Widawsky 
7314848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
7323b8d8d91SJesse Barnes 		return;
7333b8d8d91SJesse Barnes 
7344fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
7357b9e0ae6SChris Wilson 
7367425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
737c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
7387425034aSVille Syrjälä 
7397425034aSVille Syrjälä 		/*
7407425034aSVille Syrjälä 		 * For better performance, jump directly
7417425034aSVille Syrjälä 		 * to RPe if we're below it.
7427425034aSVille Syrjälä 		 */
7437425034aSVille Syrjälä 		if (IS_VALLEYVIEW(dev_priv->dev) &&
7447425034aSVille Syrjälä 		    dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
7457425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
7467425034aSVille Syrjälä 	} else
747c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
7483b8d8d91SJesse Barnes 
74979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
75079249636SBen Widawsky 	 * interrupt
75179249636SBen Widawsky 	 */
752d8289c9eSVille Syrjälä 	if (new_delay >= dev_priv->rps.min_delay &&
753d8289c9eSVille Syrjälä 	    new_delay <= dev_priv->rps.max_delay) {
7540a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
7550a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
7560a073b84SJesse Barnes 		else
7574912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
75879249636SBen Widawsky 	}
7593b8d8d91SJesse Barnes 
76052ceb908SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
76152ceb908SJesse Barnes 		/*
76252ceb908SJesse Barnes 		 * On VLV, when we enter RC6 we may not be at the minimum
76352ceb908SJesse Barnes 		 * voltage level, so arm a timer to check.  It should only
76452ceb908SJesse Barnes 		 * fire when there's activity or once after we've entered
76552ceb908SJesse Barnes 		 * RC6, and then won't be re-armed until the next RPS interrupt.
76652ceb908SJesse Barnes 		 */
76752ceb908SJesse Barnes 		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
76852ceb908SJesse Barnes 				 msecs_to_jiffies(100));
76952ceb908SJesse Barnes 	}
77052ceb908SJesse Barnes 
7714fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
7723b8d8d91SJesse Barnes }
7733b8d8d91SJesse Barnes 
774e3689190SBen Widawsky 
775e3689190SBen Widawsky /**
776e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
777e3689190SBen Widawsky  * occurred.
778e3689190SBen Widawsky  * @work: workqueue struct
779e3689190SBen Widawsky  *
780e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
781e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
782e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
783e3689190SBen Widawsky  */
784e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
785e3689190SBen Widawsky {
786e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
787a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
788e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
789e3689190SBen Widawsky 	char *parity_event[5];
790e3689190SBen Widawsky 	uint32_t misccpctl;
791e3689190SBen Widawsky 	unsigned long flags;
792e3689190SBen Widawsky 
793e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
794e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
795e3689190SBen Widawsky 	 * any time we access those registers.
796e3689190SBen Widawsky 	 */
797e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
798e3689190SBen Widawsky 
799e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
800e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
801e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
802e3689190SBen Widawsky 
803e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
804e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
805e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
806e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
807e3689190SBen Widawsky 
808e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
809e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
810e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
811e3689190SBen Widawsky 
812e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
813e3689190SBen Widawsky 
814e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
815cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
816e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
817e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
818e3689190SBen Widawsky 
819e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
820e3689190SBen Widawsky 
821e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
822e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
823e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
824e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
825e3689190SBen Widawsky 	parity_event[4] = NULL;
826e3689190SBen Widawsky 
827e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
828e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
829e3689190SBen Widawsky 
830e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
831e3689190SBen Widawsky 		  row, bank, subbank);
832e3689190SBen Widawsky 
833e3689190SBen Widawsky 	kfree(parity_event[3]);
834e3689190SBen Widawsky 	kfree(parity_event[2]);
835e3689190SBen Widawsky 	kfree(parity_event[1]);
836e3689190SBen Widawsky }
837e3689190SBen Widawsky 
838d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
839e3689190SBen Widawsky {
840e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
841e3689190SBen Widawsky 	unsigned long flags;
842e3689190SBen Widawsky 
843e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
844e3689190SBen Widawsky 		return;
845e3689190SBen Widawsky 
846e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
847cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
848e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
849e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
850e3689190SBen Widawsky 
851a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
852e3689190SBen Widawsky }
853e3689190SBen Widawsky 
854e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
855e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
856e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
857e7b4c6b1SDaniel Vetter {
858e7b4c6b1SDaniel Vetter 
859cc609d5dSBen Widawsky 	if (gt_iir &
860cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
861e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
862cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
863e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
864cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
865e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
866e7b4c6b1SDaniel Vetter 
867cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
868cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
869cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
870e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
871e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
872e7b4c6b1SDaniel Vetter 	}
873e3689190SBen Widawsky 
874cc609d5dSBen Widawsky 	if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
875e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
876e7b4c6b1SDaniel Vetter }
877e7b4c6b1SDaniel Vetter 
878baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */
879fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
880fc6826d1SChris Wilson 				u32 pm_iir)
881fc6826d1SChris Wilson {
882fc6826d1SChris Wilson 	unsigned long flags;
883fc6826d1SChris Wilson 
884fc6826d1SChris Wilson 	/*
885fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
886fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
887fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
888c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
889fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
890fc6826d1SChris Wilson 	 *
891c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
892fc6826d1SChris Wilson 	 */
893fc6826d1SChris Wilson 
894c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
895c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
896c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
897fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
898c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
899fc6826d1SChris Wilson 
900c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
901fc6826d1SChris Wilson }
902fc6826d1SChris Wilson 
903b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
904b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
905b543fb04SEgbert Eich 
90610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
907b543fb04SEgbert Eich 					 u32 hotplug_trigger,
908b543fb04SEgbert Eich 					 const u32 *hpd)
909b543fb04SEgbert Eich {
910b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
911b543fb04SEgbert Eich 	int i;
91210a504deSDaniel Vetter 	bool storm_detected = false;
913b543fb04SEgbert Eich 
91491d131d2SDaniel Vetter 	if (!hotplug_trigger)
91591d131d2SDaniel Vetter 		return;
91691d131d2SDaniel Vetter 
917b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
918b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
919821450c6SEgbert Eich 
920b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
921b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
922b543fb04SEgbert Eich 			continue;
923b543fb04SEgbert Eich 
924bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
925b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
926b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
927b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
928b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
929b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
930b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
931b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
932142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
933b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
93410a504deSDaniel Vetter 			storm_detected = true;
935b543fb04SEgbert Eich 		} else {
936b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
937b543fb04SEgbert Eich 		}
938b543fb04SEgbert Eich 	}
939b543fb04SEgbert Eich 
94010a504deSDaniel Vetter 	if (storm_detected)
94110a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
942b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
9435876fa0dSDaniel Vetter 
9445876fa0dSDaniel Vetter 	queue_work(dev_priv->wq,
9455876fa0dSDaniel Vetter 		   &dev_priv->hotplug_work);
946b543fb04SEgbert Eich }
947b543fb04SEgbert Eich 
948515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
949515ac2bbSDaniel Vetter {
95028c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
95128c70f16SDaniel Vetter 
95228c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
953515ac2bbSDaniel Vetter }
954515ac2bbSDaniel Vetter 
955ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
956ce99c256SDaniel Vetter {
9579ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
9589ee32feaSDaniel Vetter 
9599ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
960ce99c256SDaniel Vetter }
961ce99c256SDaniel Vetter 
962baf02a1fSBen Widawsky /* Unlike gen6_queue_rps_work() from which this function is originally derived,
963baf02a1fSBen Widawsky  * we must be able to deal with other PM interrupts. This is complicated because
964baf02a1fSBen Widawsky  * of the way in which we use the masks to defer the RPS work (which for
965baf02a1fSBen Widawsky  * posterity is necessary because of forcewake).
966baf02a1fSBen Widawsky  */
967baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
968baf02a1fSBen Widawsky 			       u32 pm_iir)
969baf02a1fSBen Widawsky {
970baf02a1fSBen Widawsky 	unsigned long flags;
971baf02a1fSBen Widawsky 
972baf02a1fSBen Widawsky 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
9734848405cSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
974baf02a1fSBen Widawsky 	if (dev_priv->rps.pm_iir) {
975baf02a1fSBen Widawsky 		I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
976baf02a1fSBen Widawsky 		/* never want to mask useful interrupts. (also posting read) */
9774848405cSBen Widawsky 		WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
978baf02a1fSBen Widawsky 		/* TODO: if queue_work is slow, move it out of the spinlock */
979baf02a1fSBen Widawsky 		queue_work(dev_priv->wq, &dev_priv->rps.work);
980baf02a1fSBen Widawsky 	}
981baf02a1fSBen Widawsky 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
982baf02a1fSBen Widawsky 
98312638c57SBen Widawsky 	if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
98412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
98512638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
98612638c57SBen Widawsky 
98712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
98812638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
98912638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
99012638c57SBen Widawsky 		}
99112638c57SBen Widawsky 	}
992baf02a1fSBen Widawsky }
993baf02a1fSBen Widawsky 
994ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
9957e231dbeSJesse Barnes {
9967e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
9977e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9987e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
9997e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
10007e231dbeSJesse Barnes 	unsigned long irqflags;
10017e231dbeSJesse Barnes 	int pipe;
10027e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
10037e231dbeSJesse Barnes 
10047e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
10057e231dbeSJesse Barnes 
10067e231dbeSJesse Barnes 	while (true) {
10077e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
10087e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
10097e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
10107e231dbeSJesse Barnes 
10117e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
10127e231dbeSJesse Barnes 			goto out;
10137e231dbeSJesse Barnes 
10147e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
10157e231dbeSJesse Barnes 
1016e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
10177e231dbeSJesse Barnes 
10187e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
10197e231dbeSJesse Barnes 		for_each_pipe(pipe) {
10207e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
10217e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
10227e231dbeSJesse Barnes 
10237e231dbeSJesse Barnes 			/*
10247e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
10257e231dbeSJesse Barnes 			 */
10267e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
10277e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
10287e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
10297e231dbeSJesse Barnes 							 pipe_name(pipe));
10307e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
10317e231dbeSJesse Barnes 			}
10327e231dbeSJesse Barnes 		}
10337e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
10347e231dbeSJesse Barnes 
103531acc7f5SJesse Barnes 		for_each_pipe(pipe) {
103631acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
103731acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
103831acc7f5SJesse Barnes 
103931acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
104031acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
104131acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
104231acc7f5SJesse Barnes 			}
104331acc7f5SJesse Barnes 		}
104431acc7f5SJesse Barnes 
10457e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
10467e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
10477e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1048b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
10497e231dbeSJesse Barnes 
10507e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
10517e231dbeSJesse Barnes 					 hotplug_status);
105291d131d2SDaniel Vetter 
105310a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
105491d131d2SDaniel Vetter 
10557e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
10567e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
10577e231dbeSJesse Barnes 		}
10587e231dbeSJesse Barnes 
1059515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1060515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
10617e231dbeSJesse Barnes 
10624848405cSBen Widawsky 		if (pm_iir & GEN6_PM_RPS_EVENTS)
1063fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
10647e231dbeSJesse Barnes 
10657e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
10667e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
10677e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
10687e231dbeSJesse Barnes 	}
10697e231dbeSJesse Barnes 
10707e231dbeSJesse Barnes out:
10717e231dbeSJesse Barnes 	return ret;
10727e231dbeSJesse Barnes }
10737e231dbeSJesse Barnes 
107423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1075776ad806SJesse Barnes {
1076776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
10779db4a9c7SJesse Barnes 	int pipe;
1078b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1079776ad806SJesse Barnes 
108010a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
108191d131d2SDaniel Vetter 
1082cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1083cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1084776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1085cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1086cfc33bf7SVille Syrjälä 				 port_name(port));
1087cfc33bf7SVille Syrjälä 	}
1088776ad806SJesse Barnes 
1089ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1090ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1091ce99c256SDaniel Vetter 
1092776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1093515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1094776ad806SJesse Barnes 
1095776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1096776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1097776ad806SJesse Barnes 
1098776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1099776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1100776ad806SJesse Barnes 
1101776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1102776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1103776ad806SJesse Barnes 
11049db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
11059db4a9c7SJesse Barnes 		for_each_pipe(pipe)
11069db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
11079db4a9c7SJesse Barnes 					 pipe_name(pipe),
11089db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1109776ad806SJesse Barnes 
1110776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1111776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1112776ad806SJesse Barnes 
1113776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1114776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1115776ad806SJesse Barnes 
1116776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
11178664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11188664281bSPaulo Zanoni 							  false))
11198664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11208664281bSPaulo Zanoni 
11218664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
11228664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11238664281bSPaulo Zanoni 							  false))
11248664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11258664281bSPaulo Zanoni }
11268664281bSPaulo Zanoni 
11278664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
11288664281bSPaulo Zanoni {
11298664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11308664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
11318664281bSPaulo Zanoni 
1132de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1133de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1134de032bf4SPaulo Zanoni 
11358664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
11368664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
11378664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
11388664281bSPaulo Zanoni 
11398664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
11408664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
11418664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
11428664281bSPaulo Zanoni 
11438664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
11448664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
11458664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
11468664281bSPaulo Zanoni 
11478664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
11488664281bSPaulo Zanoni }
11498664281bSPaulo Zanoni 
11508664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
11518664281bSPaulo Zanoni {
11528664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11538664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
11548664281bSPaulo Zanoni 
1155de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1156de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1157de032bf4SPaulo Zanoni 
11588664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
11598664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11608664281bSPaulo Zanoni 							  false))
11618664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11628664281bSPaulo Zanoni 
11638664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
11648664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11658664281bSPaulo Zanoni 							  false))
11668664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11678664281bSPaulo Zanoni 
11688664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
11698664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
11708664281bSPaulo Zanoni 							  false))
11718664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
11728664281bSPaulo Zanoni 
11738664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1174776ad806SJesse Barnes }
1175776ad806SJesse Barnes 
117623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
117723e81d69SAdam Jackson {
117823e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
117923e81d69SAdam Jackson 	int pipe;
1180b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
118123e81d69SAdam Jackson 
118210a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
118391d131d2SDaniel Vetter 
1184cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1185cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
118623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1187cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1188cfc33bf7SVille Syrjälä 				 port_name(port));
1189cfc33bf7SVille Syrjälä 	}
119023e81d69SAdam Jackson 
119123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1192ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
119323e81d69SAdam Jackson 
119423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1195515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
119623e81d69SAdam Jackson 
119723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
119823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
119923e81d69SAdam Jackson 
120023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
120123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
120223e81d69SAdam Jackson 
120323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
120423e81d69SAdam Jackson 		for_each_pipe(pipe)
120523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
120623e81d69SAdam Jackson 					 pipe_name(pipe),
120723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
12088664281bSPaulo Zanoni 
12098664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
12108664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
121123e81d69SAdam Jackson }
121223e81d69SAdam Jackson 
1213ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1214b1f14ad0SJesse Barnes {
1215b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1216b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1217ab5c608bSBen Widawsky 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
12180e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
12190e43406bSChris Wilson 	int i;
1220b1f14ad0SJesse Barnes 
1221b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1222b1f14ad0SJesse Barnes 
12238664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
12248664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
12258664281bSPaulo Zanoni 	if (IS_HASWELL(dev) &&
12268664281bSPaulo Zanoni 	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
12278664281bSPaulo Zanoni 		DRM_ERROR("Unclaimed register before interrupt\n");
12288664281bSPaulo Zanoni 		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
12298664281bSPaulo Zanoni 	}
12308664281bSPaulo Zanoni 
1231b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1232b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1233b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
12340e43406bSChris Wilson 
123544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
123644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
123744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
123844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
123944498aeaSPaulo Zanoni 	 * due to its back queue). */
1240ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
124144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
124244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
124344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1244ab5c608bSBen Widawsky 	}
124544498aeaSPaulo Zanoni 
12468664281bSPaulo Zanoni 	/* On Haswell, also mask ERR_INT because we don't want to risk
12478664281bSPaulo Zanoni 	 * generating "unclaimed register" interrupts from inside the interrupt
12488664281bSPaulo Zanoni 	 * handler. */
12494bc9d430SDaniel Vetter 	if (IS_HASWELL(dev)) {
12504bc9d430SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
12518664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
12524bc9d430SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
12534bc9d430SDaniel Vetter 	}
12548664281bSPaulo Zanoni 
12550e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
12560e43406bSChris Wilson 	if (gt_iir) {
12570e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
12580e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
12590e43406bSChris Wilson 		ret = IRQ_HANDLED;
12600e43406bSChris Wilson 	}
1261b1f14ad0SJesse Barnes 
1262b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
12630e43406bSChris Wilson 	if (de_iir) {
12648664281bSPaulo Zanoni 		if (de_iir & DE_ERR_INT_IVB)
12658664281bSPaulo Zanoni 			ivb_err_int_handler(dev);
12668664281bSPaulo Zanoni 
1267ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
1268ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
1269ce99c256SDaniel Vetter 
1270b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
127181a07809SJani Nikula 			intel_opregion_asle_intr(dev);
1272b1f14ad0SJesse Barnes 
12730e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
127474d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
127574d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
12760e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
12770e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
12780e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
1279b1f14ad0SJesse Barnes 			}
1280b1f14ad0SJesse Barnes 		}
1281b1f14ad0SJesse Barnes 
1282b1f14ad0SJesse Barnes 		/* check event from PCH */
1283ab5c608bSBen Widawsky 		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
12840e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
12850e43406bSChris Wilson 
128623e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
12870e43406bSChris Wilson 
12880e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
12890e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
1290b1f14ad0SJesse Barnes 		}
1291b1f14ad0SJesse Barnes 
12920e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
12930e43406bSChris Wilson 		ret = IRQ_HANDLED;
12940e43406bSChris Wilson 	}
12950e43406bSChris Wilson 
12960e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
12970e43406bSChris Wilson 	if (pm_iir) {
1298baf02a1fSBen Widawsky 		if (IS_HASWELL(dev))
1299baf02a1fSBen Widawsky 			hsw_pm_irq_handler(dev_priv, pm_iir);
13004848405cSBen Widawsky 		else if (pm_iir & GEN6_PM_RPS_EVENTS)
1301fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
1302b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
13030e43406bSChris Wilson 		ret = IRQ_HANDLED;
13040e43406bSChris Wilson 	}
1305b1f14ad0SJesse Barnes 
13064bc9d430SDaniel Vetter 	if (IS_HASWELL(dev)) {
13074bc9d430SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
13084bc9d430SDaniel Vetter 		if (ivb_can_enable_err_int(dev))
13098664281bSPaulo Zanoni 			ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
13104bc9d430SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
13114bc9d430SDaniel Vetter 	}
13128664281bSPaulo Zanoni 
1313b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1314b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1315ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
131644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
131744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1318ab5c608bSBen Widawsky 	}
1319b1f14ad0SJesse Barnes 
1320b1f14ad0SJesse Barnes 	return ret;
1321b1f14ad0SJesse Barnes }
1322b1f14ad0SJesse Barnes 
1323e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
1324e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1325e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1326e7b4c6b1SDaniel Vetter {
1327cc609d5dSBen Widawsky 	if (gt_iir &
1328cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1329e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1330cc609d5dSBen Widawsky 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1331e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1332e7b4c6b1SDaniel Vetter }
1333e7b4c6b1SDaniel Vetter 
1334ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1335036a4a7dSZhenyu Wang {
13364697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1337036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1338036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
133944498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1340881f47b6SXiang, Haihao 
13414697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
13424697995bSJesse Barnes 
13432d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
13442d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
13452d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
13463143a2bfSChris Wilson 	POSTING_READ(DEIER);
13472d109a84SZou, Nanhai 
134844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
134944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
135044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
135144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
135244498aeaSPaulo Zanoni 	 * due to its back queue). */
135344498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
135444498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
135544498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
135644498aeaSPaulo Zanoni 
1357036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
1358036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
13593b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
1360036a4a7dSZhenyu Wang 
1361acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1362c7c85101SZou Nan hai 		goto done;
1363036a4a7dSZhenyu Wang 
1364036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
1365036a4a7dSZhenyu Wang 
1366e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
1367e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1368e7b4c6b1SDaniel Vetter 	else
1369e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1370036a4a7dSZhenyu Wang 
1371ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
1372ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1373ce99c256SDaniel Vetter 
137401c66889SZhao Yakui 	if (de_iir & DE_GSE)
137581a07809SJani Nikula 		intel_opregion_asle_intr(dev);
137601c66889SZhao Yakui 
137774d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
137874d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
137974d44445SDaniel Vetter 
138074d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
138174d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
138274d44445SDaniel Vetter 
1383de032bf4SPaulo Zanoni 	if (de_iir & DE_POISON)
1384de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1385de032bf4SPaulo Zanoni 
13868664281bSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
13878664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
13888664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
13898664281bSPaulo Zanoni 
13908664281bSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
13918664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
13928664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
13938664281bSPaulo Zanoni 
1394f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1395013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
13962bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
1397013d5aa2SJesse Barnes 	}
1398013d5aa2SJesse Barnes 
1399f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1400f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
14012bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
1402013d5aa2SJesse Barnes 	}
1403c062df61SLi Peng 
1404c650156aSZhenyu Wang 	/* check event from PCH */
1405776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
1406acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
1407acd15b6cSDaniel Vetter 
140823e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
140923e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
141023e81d69SAdam Jackson 		else
141123e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
1412acd15b6cSDaniel Vetter 
1413acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
1414acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
1415776ad806SJesse Barnes 	}
1416c650156aSZhenyu Wang 
141773edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
141873edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
1419f97108d1SJesse Barnes 
14204848405cSBen Widawsky 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
1421fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
14223b8d8d91SJesse Barnes 
1423c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
1424c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
14254912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
1426036a4a7dSZhenyu Wang 
1427c7c85101SZou Nan hai done:
14282d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
14293143a2bfSChris Wilson 	POSTING_READ(DEIER);
143044498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
143144498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
14322d109a84SZou, Nanhai 
1433036a4a7dSZhenyu Wang 	return ret;
1434036a4a7dSZhenyu Wang }
1435036a4a7dSZhenyu Wang 
14368a905236SJesse Barnes /**
14378a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
14388a905236SJesse Barnes  * @work: work struct
14398a905236SJesse Barnes  *
14408a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
14418a905236SJesse Barnes  * was detected.
14428a905236SJesse Barnes  */
14438a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
14448a905236SJesse Barnes {
14451f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
14461f83fee0SDaniel Vetter 						    work);
14471f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
14481f83fee0SDaniel Vetter 						    gpu_error);
14498a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1450f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
1451f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
1452f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
1453f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
1454f69061beSDaniel Vetter 	int i, ret;
14558a905236SJesse Barnes 
1456f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
14578a905236SJesse Barnes 
14587db0ba24SDaniel Vetter 	/*
14597db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
14607db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
14617db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
14627db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
14637db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
14647db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
14657db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
14667db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
14677db0ba24SDaniel Vetter 	 */
14687db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
146944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
14707db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
14717db0ba24SDaniel Vetter 				   reset_event);
14721f83fee0SDaniel Vetter 
1473f69061beSDaniel Vetter 		ret = i915_reset(dev);
1474f69061beSDaniel Vetter 
1475f69061beSDaniel Vetter 		if (ret == 0) {
1476f69061beSDaniel Vetter 			/*
1477f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1478f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1479f69061beSDaniel Vetter 			 * complete.
1480f69061beSDaniel Vetter 			 *
1481f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1482f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1483f69061beSDaniel Vetter 			 * updates before
1484f69061beSDaniel Vetter 			 * the counter increment.
1485f69061beSDaniel Vetter 			 */
1486f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1487f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1488f69061beSDaniel Vetter 
1489f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1490f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
14911f83fee0SDaniel Vetter 		} else {
14921f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1493f316a42cSBen Gamari 		}
14941f83fee0SDaniel Vetter 
1495f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1496f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1497f69061beSDaniel Vetter 
149896a02917SVille Syrjälä 		intel_display_handle_reset(dev);
149996a02917SVille Syrjälä 
15001f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1501f316a42cSBen Gamari 	}
15028a905236SJesse Barnes }
15038a905236SJesse Barnes 
150485f9e50dSDaniel Vetter /* NB: please notice the memset */
150585f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
150685f9e50dSDaniel Vetter 				    uint32_t *instdone)
150785f9e50dSDaniel Vetter {
150885f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
150985f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
151085f9e50dSDaniel Vetter 
151185f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
151285f9e50dSDaniel Vetter 	case 2:
151385f9e50dSDaniel Vetter 	case 3:
151485f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
151585f9e50dSDaniel Vetter 		break;
151685f9e50dSDaniel Vetter 	case 4:
151785f9e50dSDaniel Vetter 	case 5:
151885f9e50dSDaniel Vetter 	case 6:
151985f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
152085f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
152185f9e50dSDaniel Vetter 		break;
152285f9e50dSDaniel Vetter 	default:
152385f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
152485f9e50dSDaniel Vetter 	case 7:
152585f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
152685f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
152785f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
152885f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
152985f9e50dSDaniel Vetter 		break;
153085f9e50dSDaniel Vetter 	}
153185f9e50dSDaniel Vetter }
153285f9e50dSDaniel Vetter 
15333bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
15349df30794SChris Wilson static struct drm_i915_error_object *
1535d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1536d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
1537d0d045e8SBen Widawsky 			       const int num_pages)
15389df30794SChris Wilson {
15399df30794SChris Wilson 	struct drm_i915_error_object *dst;
1540d0d045e8SBen Widawsky 	int i;
1541e56660ddSChris Wilson 	u32 reloc_offset;
15429df30794SChris Wilson 
154305394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
15449df30794SChris Wilson 		return NULL;
15459df30794SChris Wilson 
1546d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
15479df30794SChris Wilson 	if (dst == NULL)
15489df30794SChris Wilson 		return NULL;
15499df30794SChris Wilson 
1550f343c5f6SBen Widawsky 	reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src);
1551d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
1552788885aeSAndrew Morton 		unsigned long flags;
1553e56660ddSChris Wilson 		void *d;
1554788885aeSAndrew Morton 
1555e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
15569df30794SChris Wilson 		if (d == NULL)
15579df30794SChris Wilson 			goto unwind;
1558e56660ddSChris Wilson 
1559788885aeSAndrew Morton 		local_irq_save(flags);
15605d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
156174898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1562172975aaSChris Wilson 			void __iomem *s;
1563172975aaSChris Wilson 
1564172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1565172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1566172975aaSChris Wilson 			 * captures what the GPU read.
1567172975aaSChris Wilson 			 */
1568172975aaSChris Wilson 
15695d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
15703e4d3af5SPeter Zijlstra 						     reloc_offset);
1571e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
15723e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1573960e3564SChris Wilson 		} else if (src->stolen) {
1574960e3564SChris Wilson 			unsigned long offset;
1575960e3564SChris Wilson 
1576960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1577960e3564SChris Wilson 			offset += src->stolen->start;
1578960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1579960e3564SChris Wilson 
15801a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1581172975aaSChris Wilson 		} else {
15829da3da66SChris Wilson 			struct page *page;
1583172975aaSChris Wilson 			void *s;
1584172975aaSChris Wilson 
15859da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1586172975aaSChris Wilson 
15879da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
15889da3da66SChris Wilson 
15899da3da66SChris Wilson 			s = kmap_atomic(page);
1590172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1591172975aaSChris Wilson 			kunmap_atomic(s);
1592172975aaSChris Wilson 
15939da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1594172975aaSChris Wilson 		}
1595788885aeSAndrew Morton 		local_irq_restore(flags);
1596e56660ddSChris Wilson 
15979da3da66SChris Wilson 		dst->pages[i] = d;
1598e56660ddSChris Wilson 
1599e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
16009df30794SChris Wilson 	}
1601d0d045e8SBen Widawsky 	dst->page_count = num_pages;
16029df30794SChris Wilson 
16039df30794SChris Wilson 	return dst;
16049df30794SChris Wilson 
16059df30794SChris Wilson unwind:
16069da3da66SChris Wilson 	while (i--)
16079da3da66SChris Wilson 		kfree(dst->pages[i]);
16089df30794SChris Wilson 	kfree(dst);
16099df30794SChris Wilson 	return NULL;
16109df30794SChris Wilson }
1611d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1612d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1613d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
16149df30794SChris Wilson 
16159df30794SChris Wilson static void
16169df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
16179df30794SChris Wilson {
16189df30794SChris Wilson 	int page;
16199df30794SChris Wilson 
16209df30794SChris Wilson 	if (obj == NULL)
16219df30794SChris Wilson 		return;
16229df30794SChris Wilson 
16239df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
16249df30794SChris Wilson 		kfree(obj->pages[page]);
16259df30794SChris Wilson 
16269df30794SChris Wilson 	kfree(obj);
16279df30794SChris Wilson }
16289df30794SChris Wilson 
1629742cbee8SDaniel Vetter void
1630742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
16319df30794SChris Wilson {
1632742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1633742cbee8SDaniel Vetter 							  typeof(*error), ref);
1634e2f973d5SChris Wilson 	int i;
1635e2f973d5SChris Wilson 
163652d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
163752d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
163852d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
16397ed73da0SBen Widawsky 		i915_error_object_free(error->ring[i].ctx);
164052d39a21SChris Wilson 		kfree(error->ring[i].requests);
164152d39a21SChris Wilson 	}
1642e2f973d5SChris Wilson 
16439df30794SChris Wilson 	kfree(error->active_bo);
16446ef3d427SChris Wilson 	kfree(error->overlay);
16457ed73da0SBen Widawsky 	kfree(error->display);
16469df30794SChris Wilson 	kfree(error);
16479df30794SChris Wilson }
16481b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
16491b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1650c724e8a9SChris Wilson {
1651c724e8a9SChris Wilson 	err->size = obj->base.size;
1652c724e8a9SChris Wilson 	err->name = obj->base.name;
16530201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
16540201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1655f343c5f6SBen Widawsky 	err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
1656c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1657c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1658c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1659c724e8a9SChris Wilson 	err->pinned = 0;
1660c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1661c724e8a9SChris Wilson 		err->pinned = 1;
1662c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1663c724e8a9SChris Wilson 		err->pinned = -1;
1664c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1665c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1666c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
166796154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
166893dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
16691b50247aSChris Wilson }
1670c724e8a9SChris Wilson 
16711b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
16721b50247aSChris Wilson 			     int count, struct list_head *head)
16731b50247aSChris Wilson {
16741b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16751b50247aSChris Wilson 	int i = 0;
16761b50247aSChris Wilson 
16771b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
16781b50247aSChris Wilson 		capture_bo(err++, obj);
1679c724e8a9SChris Wilson 		if (++i == count)
1680c724e8a9SChris Wilson 			break;
16811b50247aSChris Wilson 	}
1682c724e8a9SChris Wilson 
16831b50247aSChris Wilson 	return i;
16841b50247aSChris Wilson }
16851b50247aSChris Wilson 
16861b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
16871b50247aSChris Wilson 			     int count, struct list_head *head)
16881b50247aSChris Wilson {
16891b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16901b50247aSChris Wilson 	int i = 0;
16911b50247aSChris Wilson 
169235c20a60SBen Widawsky 	list_for_each_entry(obj, head, global_list) {
16931b50247aSChris Wilson 		if (obj->pin_count == 0)
16941b50247aSChris Wilson 			continue;
16951b50247aSChris Wilson 
16961b50247aSChris Wilson 		capture_bo(err++, obj);
16971b50247aSChris Wilson 		if (++i == count)
16981b50247aSChris Wilson 			break;
1699c724e8a9SChris Wilson 	}
1700c724e8a9SChris Wilson 
1701c724e8a9SChris Wilson 	return i;
1702c724e8a9SChris Wilson }
1703c724e8a9SChris Wilson 
1704748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1705748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1706748ebc60SChris Wilson {
1707748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1708748ebc60SChris Wilson 	int i;
1709748ebc60SChris Wilson 
1710748ebc60SChris Wilson 	/* Fences */
1711748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1712775d17b6SDaniel Vetter 	case 7:
1713748ebc60SChris Wilson 	case 6:
171442b5aeabSVille Syrjälä 		for (i = 0; i < dev_priv->num_fence_regs; i++)
1715748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1716748ebc60SChris Wilson 		break;
1717748ebc60SChris Wilson 	case 5:
1718748ebc60SChris Wilson 	case 4:
1719748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1720748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1721748ebc60SChris Wilson 		break;
1722748ebc60SChris Wilson 	case 3:
1723748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1724748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1725748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1726748ebc60SChris Wilson 	case 2:
1727748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1728748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1729748ebc60SChris Wilson 		break;
1730748ebc60SChris Wilson 
17317dbf9d6eSBen Widawsky 	default:
17327dbf9d6eSBen Widawsky 		BUG();
1733748ebc60SChris Wilson 	}
1734748ebc60SChris Wilson }
1735748ebc60SChris Wilson 
1736bcfb2e28SChris Wilson static struct drm_i915_error_object *
1737bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1738bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1739bcfb2e28SChris Wilson {
1740bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1741bcfb2e28SChris Wilson 	u32 seqno;
1742bcfb2e28SChris Wilson 
1743bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1744bcfb2e28SChris Wilson 		return NULL;
1745bcfb2e28SChris Wilson 
1746b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1747b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1748b45305fcSDaniel Vetter 
1749b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1750b45305fcSDaniel Vetter 			return NULL;
1751b45305fcSDaniel Vetter 
1752b45305fcSDaniel Vetter 		obj = ring->private;
1753f343c5f6SBen Widawsky 		if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
1754f343c5f6SBen Widawsky 		    acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
1755b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1756b45305fcSDaniel Vetter 	}
1757b45305fcSDaniel Vetter 
1758b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1759bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1760bcfb2e28SChris Wilson 		if (obj->ring != ring)
1761bcfb2e28SChris Wilson 			continue;
1762bcfb2e28SChris Wilson 
17630201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1764bcfb2e28SChris Wilson 			continue;
1765bcfb2e28SChris Wilson 
1766bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1767bcfb2e28SChris Wilson 			continue;
1768bcfb2e28SChris Wilson 
1769bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1770bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1771bcfb2e28SChris Wilson 		 */
1772bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1773bcfb2e28SChris Wilson 	}
1774bcfb2e28SChris Wilson 
1775bcfb2e28SChris Wilson 	return NULL;
1776bcfb2e28SChris Wilson }
1777bcfb2e28SChris Wilson 
1778d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1779d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1780d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1781d27b1e0eSDaniel Vetter {
1782d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1783d27b1e0eSDaniel Vetter 
178433f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
178512f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
178633f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
17877e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
17887e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
17897e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
17907e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1791df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1792df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
179333f3f518SDaniel Vetter 	}
1794c1cd90edSDaniel Vetter 
1795d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
17969d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1797d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1798d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1799d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1800c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1801050ee91fSBen Widawsky 		if (ring->id == RCS)
1802d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1803d27b1e0eSDaniel Vetter 	} else {
18049d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1805d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1806d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1807d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1808d27b1e0eSDaniel Vetter 	}
1809d27b1e0eSDaniel Vetter 
18109574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1811c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1812b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1813d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1814c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1815c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
18160f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
18177e3b8737SDaniel Vetter 
18187e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
18197e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1820d27b1e0eSDaniel Vetter }
1821d27b1e0eSDaniel Vetter 
18228c123e54SBen Widawsky 
18238c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
18248c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
18258c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
18268c123e54SBen Widawsky {
18278c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
18288c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
18298c123e54SBen Widawsky 
18308c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
18318c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
18328c123e54SBen Widawsky 		return;
18338c123e54SBen Widawsky 
183435c20a60SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1835f343c5f6SBen Widawsky 		if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
18368c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
18378c123e54SBen Widawsky 								    obj, 1);
18383ef8fb5aSDamien Lespiau 			break;
18398c123e54SBen Widawsky 		}
18408c123e54SBen Widawsky 	}
18418c123e54SBen Widawsky }
18428c123e54SBen Widawsky 
184352d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
184452d39a21SChris Wilson 				  struct drm_i915_error_state *error)
184552d39a21SChris Wilson {
184652d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1847b4519513SChris Wilson 	struct intel_ring_buffer *ring;
184852d39a21SChris Wilson 	struct drm_i915_gem_request *request;
184952d39a21SChris Wilson 	int i, count;
185052d39a21SChris Wilson 
1851b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
185252d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
185352d39a21SChris Wilson 
185452d39a21SChris Wilson 		error->ring[i].batchbuffer =
185552d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
185652d39a21SChris Wilson 
185752d39a21SChris Wilson 		error->ring[i].ringbuffer =
185852d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
185952d39a21SChris Wilson 
18608c123e54SBen Widawsky 
18618c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
18628c123e54SBen Widawsky 
186352d39a21SChris Wilson 		count = 0;
186452d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
186552d39a21SChris Wilson 			count++;
186652d39a21SChris Wilson 
186752d39a21SChris Wilson 		error->ring[i].num_requests = count;
186852d39a21SChris Wilson 		error->ring[i].requests =
186952d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
187052d39a21SChris Wilson 				GFP_ATOMIC);
187152d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
187252d39a21SChris Wilson 			error->ring[i].num_requests = 0;
187352d39a21SChris Wilson 			continue;
187452d39a21SChris Wilson 		}
187552d39a21SChris Wilson 
187652d39a21SChris Wilson 		count = 0;
187752d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
187852d39a21SChris Wilson 			struct drm_i915_error_request *erq;
187952d39a21SChris Wilson 
188052d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
188152d39a21SChris Wilson 			erq->seqno = request->seqno;
188252d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1883ee4f42b1SChris Wilson 			erq->tail = request->tail;
188452d39a21SChris Wilson 		}
188552d39a21SChris Wilson 	}
188652d39a21SChris Wilson }
188752d39a21SChris Wilson 
188826b7c224SBen Widawsky static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
188926b7c224SBen Widawsky 				     struct drm_i915_error_state *error)
189026b7c224SBen Widawsky {
189126b7c224SBen Widawsky 	struct drm_i915_gem_object *obj;
189226b7c224SBen Widawsky 	int i;
189326b7c224SBen Widawsky 
189426b7c224SBen Widawsky 	i = 0;
189526b7c224SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
189626b7c224SBen Widawsky 		i++;
189726b7c224SBen Widawsky 	error->active_bo_count = i;
189826b7c224SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
189926b7c224SBen Widawsky 		if (obj->pin_count)
190026b7c224SBen Widawsky 			i++;
190126b7c224SBen Widawsky 	error->pinned_bo_count = i - error->active_bo_count;
190226b7c224SBen Widawsky 
190326b7c224SBen Widawsky 	if (i) {
190426b7c224SBen Widawsky 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
190526b7c224SBen Widawsky 					   GFP_ATOMIC);
190626b7c224SBen Widawsky 		if (error->active_bo)
190726b7c224SBen Widawsky 			error->pinned_bo =
190826b7c224SBen Widawsky 				error->active_bo + error->active_bo_count;
190926b7c224SBen Widawsky 	}
191026b7c224SBen Widawsky 
191126b7c224SBen Widawsky 	if (error->active_bo)
191226b7c224SBen Widawsky 		error->active_bo_count =
191326b7c224SBen Widawsky 			capture_active_bo(error->active_bo,
191426b7c224SBen Widawsky 					  error->active_bo_count,
191526b7c224SBen Widawsky 					  &dev_priv->mm.active_list);
191626b7c224SBen Widawsky 
191726b7c224SBen Widawsky 	if (error->pinned_bo)
191826b7c224SBen Widawsky 		error->pinned_bo_count =
191926b7c224SBen Widawsky 			capture_pinned_bo(error->pinned_bo,
192026b7c224SBen Widawsky 					  error->pinned_bo_count,
192126b7c224SBen Widawsky 					  &dev_priv->mm.bound_list);
192226b7c224SBen Widawsky }
192326b7c224SBen Widawsky 
19248a905236SJesse Barnes /**
19258a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
19268a905236SJesse Barnes  * @dev: drm device
19278a905236SJesse Barnes  *
19288a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
19298a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
19308a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
19318a905236SJesse Barnes  * to pick up.
19328a905236SJesse Barnes  */
193363eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
193463eeaf38SJesse Barnes {
193563eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
193663eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
193763eeaf38SJesse Barnes 	unsigned long flags;
193826b7c224SBen Widawsky 	int pipe;
193963eeaf38SJesse Barnes 
194099584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
194199584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
194299584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
19439df30794SChris Wilson 	if (error)
19449df30794SChris Wilson 		return;
194563eeaf38SJesse Barnes 
19469db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
194733f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
194863eeaf38SJesse Barnes 	if (!error) {
19499df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
19509df30794SChris Wilson 		return;
195163eeaf38SJesse Barnes 	}
195263eeaf38SJesse Barnes 
19532f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
1954ef86ddceSMika Kuoppala 		 "/sys/class/drm/card%d/error\n", dev->primary->index);
19552fa772f3SChris Wilson 
1956742cbee8SDaniel Vetter 	kref_init(&error->ref);
195763eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
195863eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1959211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1960b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1961be998e2eSBen Widawsky 
1962be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1963be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1964be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1965be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1966be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1967be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1968be998e2eSBen Widawsky 	else
1969be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1970be998e2eSBen Widawsky 
19710f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
19720f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
19730f3b6849SChris Wilson 
19740f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
19750f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
19760f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
19770f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
19780f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
19790f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
19800f3b6849SChris Wilson 
19814f3308b9SPaulo Zanoni 	if (!HAS_PCH_SPLIT(dev))
19829db4a9c7SJesse Barnes 		for_each_pipe(pipe)
19839db4a9c7SJesse Barnes 			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1984d27b1e0eSDaniel Vetter 
198533f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1986f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
198733f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
198833f3f518SDaniel Vetter 	}
1989add354ddSChris Wilson 
199071e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
199171e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
199271e172e8SBen Widawsky 
1993050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1994050ee91fSBen Widawsky 
199526b7c224SBen Widawsky 	i915_gem_capture_buffers(dev_priv, error);
1996748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
199752d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
19989df30794SChris Wilson 
19998a905236SJesse Barnes 	do_gettimeofday(&error->time);
20008a905236SJesse Barnes 
20016ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
2002c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
20036ef3d427SChris Wilson 
200499584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
200599584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
200699584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
20079df30794SChris Wilson 		error = NULL;
20089df30794SChris Wilson 	}
200999584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
20109df30794SChris Wilson 
20119df30794SChris Wilson 	if (error)
2012742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
20139df30794SChris Wilson }
20149df30794SChris Wilson 
20159df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
20169df30794SChris Wilson {
20179df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
20189df30794SChris Wilson 	struct drm_i915_error_state *error;
20196dc0e816SBen Widawsky 	unsigned long flags;
20209df30794SChris Wilson 
202199584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
202299584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
202399584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
202499584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
20259df30794SChris Wilson 
20269df30794SChris Wilson 	if (error)
2027742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
202863eeaf38SJesse Barnes }
20293bd3c932SChris Wilson #else
20303bd3c932SChris Wilson #define i915_capture_error_state(x)
20313bd3c932SChris Wilson #endif
203263eeaf38SJesse Barnes 
203335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2034c0e09200SDave Airlie {
20358a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2036bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
203763eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2038050ee91fSBen Widawsky 	int pipe, i;
203963eeaf38SJesse Barnes 
204035aed2e6SChris Wilson 	if (!eir)
204135aed2e6SChris Wilson 		return;
204263eeaf38SJesse Barnes 
2043a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
20448a905236SJesse Barnes 
2045bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2046bd9854f9SBen Widawsky 
20478a905236SJesse Barnes 	if (IS_G4X(dev)) {
20488a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
20498a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
20508a905236SJesse Barnes 
2051a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2052a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2053050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2054050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2055a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2056a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
20578a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20583143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
20598a905236SJesse Barnes 		}
20608a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
20618a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2062a70491ccSJoe Perches 			pr_err("page table error\n");
2063a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
20648a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20653143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
20668a905236SJesse Barnes 		}
20678a905236SJesse Barnes 	}
20688a905236SJesse Barnes 
2069a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
207063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
207163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2072a70491ccSJoe Perches 			pr_err("page table error\n");
2073a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
207463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20753143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
207663eeaf38SJesse Barnes 		}
20778a905236SJesse Barnes 	}
20788a905236SJesse Barnes 
207963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2080a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
20819db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2082a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
20839db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
208463eeaf38SJesse Barnes 		/* pipestat has already been acked */
208563eeaf38SJesse Barnes 	}
208663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2087a70491ccSJoe Perches 		pr_err("instruction error\n");
2088a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2089050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2090050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2091a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
209263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
209363eeaf38SJesse Barnes 
2094a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2095a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2096a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
209763eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
20983143a2bfSChris Wilson 			POSTING_READ(IPEIR);
209963eeaf38SJesse Barnes 		} else {
210063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
210163eeaf38SJesse Barnes 
2102a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2103a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2104a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2105a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
210663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
21073143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
210863eeaf38SJesse Barnes 		}
210963eeaf38SJesse Barnes 	}
211063eeaf38SJesse Barnes 
211163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
21123143a2bfSChris Wilson 	POSTING_READ(EIR);
211363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
211463eeaf38SJesse Barnes 	if (eir) {
211563eeaf38SJesse Barnes 		/*
211663eeaf38SJesse Barnes 		 * some errors might have become stuck,
211763eeaf38SJesse Barnes 		 * mask them.
211863eeaf38SJesse Barnes 		 */
211963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
212063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
212163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
212263eeaf38SJesse Barnes 	}
212335aed2e6SChris Wilson }
212435aed2e6SChris Wilson 
212535aed2e6SChris Wilson /**
212635aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
212735aed2e6SChris Wilson  * @dev: drm device
212835aed2e6SChris Wilson  *
212935aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
213035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
213135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
213235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
213335aed2e6SChris Wilson  * of a ring dump etc.).
213435aed2e6SChris Wilson  */
2135527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
213635aed2e6SChris Wilson {
213735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2138b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2139b4519513SChris Wilson 	int i;
214035aed2e6SChris Wilson 
214135aed2e6SChris Wilson 	i915_capture_error_state(dev);
214235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
21438a905236SJesse Barnes 
2144ba1234d1SBen Gamari 	if (wedged) {
2145f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2146f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2147ba1234d1SBen Gamari 
214811ed50ecSBen Gamari 		/*
21491f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
21501f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
215111ed50ecSBen Gamari 		 */
2152b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
2153b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
215411ed50ecSBen Gamari 	}
215511ed50ecSBen Gamari 
215699584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
21578a905236SJesse Barnes }
21588a905236SJesse Barnes 
215921ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
21604e5359cdSSimon Farnsworth {
21614e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
21624e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
21634e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
216405394f39SChris Wilson 	struct drm_i915_gem_object *obj;
21654e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
21664e5359cdSSimon Farnsworth 	unsigned long flags;
21674e5359cdSSimon Farnsworth 	bool stall_detected;
21684e5359cdSSimon Farnsworth 
21694e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
21704e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
21714e5359cdSSimon Farnsworth 		return;
21724e5359cdSSimon Farnsworth 
21734e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
21744e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
21754e5359cdSSimon Farnsworth 
2176e7d841caSChris Wilson 	if (work == NULL ||
2177e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2178e7d841caSChris Wilson 	    !work->enable_stall_check) {
21794e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
21804e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
21814e5359cdSSimon Farnsworth 		return;
21824e5359cdSSimon Farnsworth 	}
21834e5359cdSSimon Farnsworth 
21844e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
218505394f39SChris Wilson 	obj = work->pending_flip_obj;
2186a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
21879db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2188446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2189f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
21904e5359cdSSimon Farnsworth 	} else {
21919db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2192f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
219301f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
21944e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
21954e5359cdSSimon Farnsworth 	}
21964e5359cdSSimon Farnsworth 
21974e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
21984e5359cdSSimon Farnsworth 
21994e5359cdSSimon Farnsworth 	if (stall_detected) {
22004e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
22014e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
22024e5359cdSSimon Farnsworth 	}
22034e5359cdSSimon Farnsworth }
22044e5359cdSSimon Farnsworth 
220542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
220642f52ef8SKeith Packard  * we use as a pipe index
220742f52ef8SKeith Packard  */
2208f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
22090a3e67a4SJesse Barnes {
22100a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2211e9d21d7fSKeith Packard 	unsigned long irqflags;
221271e0ffa5SJesse Barnes 
22135eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
221471e0ffa5SJesse Barnes 		return -EINVAL;
22150a3e67a4SJesse Barnes 
22161ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2217f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
22187c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
22197c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22200a3e67a4SJesse Barnes 	else
22217c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
22227c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
22238692d00eSChris Wilson 
22248692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
22258692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22266b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
22271ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22288692d00eSChris Wilson 
22290a3e67a4SJesse Barnes 	return 0;
22300a3e67a4SJesse Barnes }
22310a3e67a4SJesse Barnes 
2232f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2233f796cf8fSJesse Barnes {
2234f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2235f796cf8fSJesse Barnes 	unsigned long irqflags;
2236f796cf8fSJesse Barnes 
2237f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2238f796cf8fSJesse Barnes 		return -EINVAL;
2239f796cf8fSJesse Barnes 
2240f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2241f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
2242f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2243f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2244f796cf8fSJesse Barnes 
2245f796cf8fSJesse Barnes 	return 0;
2246f796cf8fSJesse Barnes }
2247f796cf8fSJesse Barnes 
2248f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
2249b1f14ad0SJesse Barnes {
2250b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2251b1f14ad0SJesse Barnes 	unsigned long irqflags;
2252b1f14ad0SJesse Barnes 
2253b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2254b1f14ad0SJesse Barnes 		return -EINVAL;
2255b1f14ad0SJesse Barnes 
2256b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2257b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
2258b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
2259b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2260b1f14ad0SJesse Barnes 
2261b1f14ad0SJesse Barnes 	return 0;
2262b1f14ad0SJesse Barnes }
2263b1f14ad0SJesse Barnes 
22647e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
22657e231dbeSJesse Barnes {
22667e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22677e231dbeSJesse Barnes 	unsigned long irqflags;
226831acc7f5SJesse Barnes 	u32 imr;
22697e231dbeSJesse Barnes 
22707e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
22717e231dbeSJesse Barnes 		return -EINVAL;
22727e231dbeSJesse Barnes 
22737e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22747e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
227531acc7f5SJesse Barnes 	if (pipe == 0)
22767e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
227731acc7f5SJesse Barnes 	else
22787e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22797e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
228031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
228131acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22827e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22837e231dbeSJesse Barnes 
22847e231dbeSJesse Barnes 	return 0;
22857e231dbeSJesse Barnes }
22867e231dbeSJesse Barnes 
228742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
228842f52ef8SKeith Packard  * we use as a pipe index
228942f52ef8SKeith Packard  */
2290f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
22910a3e67a4SJesse Barnes {
22920a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2293e9d21d7fSKeith Packard 	unsigned long irqflags;
22940a3e67a4SJesse Barnes 
22951ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22968692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22976b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
22988692d00eSChris Wilson 
22997c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
23007c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
23017c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
23021ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23030a3e67a4SJesse Barnes }
23040a3e67a4SJesse Barnes 
2305f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2306f796cf8fSJesse Barnes {
2307f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2308f796cf8fSJesse Barnes 	unsigned long irqflags;
2309f796cf8fSJesse Barnes 
2310f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2311f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
2312f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2313f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2314f796cf8fSJesse Barnes }
2315f796cf8fSJesse Barnes 
2316f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
2317b1f14ad0SJesse Barnes {
2318b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2319b1f14ad0SJesse Barnes 	unsigned long irqflags;
2320b1f14ad0SJesse Barnes 
2321b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2322b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
2323b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
2324b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2325b1f14ad0SJesse Barnes }
2326b1f14ad0SJesse Barnes 
23277e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
23287e231dbeSJesse Barnes {
23297e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23307e231dbeSJesse Barnes 	unsigned long irqflags;
233131acc7f5SJesse Barnes 	u32 imr;
23327e231dbeSJesse Barnes 
23337e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
233431acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
233531acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
23367e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
233731acc7f5SJesse Barnes 	if (pipe == 0)
23387e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
233931acc7f5SJesse Barnes 	else
23407e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23417e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
23427e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23437e231dbeSJesse Barnes }
23447e231dbeSJesse Barnes 
2345893eead0SChris Wilson static u32
2346893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2347852835f3SZou Nan hai {
2348893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2349893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2350893eead0SChris Wilson }
2351893eead0SChris Wilson 
23529107e9d2SChris Wilson static bool
23539107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2354893eead0SChris Wilson {
23559107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
23569107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2357f65d9421SBen Gamari }
2358f65d9421SBen Gamari 
23596274f212SChris Wilson static struct intel_ring_buffer *
23606274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2361a24a11e6SChris Wilson {
2362a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23636274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2364a24a11e6SChris Wilson 
2365a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2366a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2367a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
23686274f212SChris Wilson 		return NULL;
2369a24a11e6SChris Wilson 
2370a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2371a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2372a24a11e6SChris Wilson 	 */
23736274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2374a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2375a24a11e6SChris Wilson 	do {
2376a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2377a24a11e6SChris Wilson 		if (cmd == ipehr)
2378a24a11e6SChris Wilson 			break;
2379a24a11e6SChris Wilson 
2380a24a11e6SChris Wilson 		acthd -= 4;
2381a24a11e6SChris Wilson 		if (acthd < acthd_min)
23826274f212SChris Wilson 			return NULL;
2383a24a11e6SChris Wilson 	} while (1);
2384a24a11e6SChris Wilson 
23856274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
23866274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2387a24a11e6SChris Wilson }
2388a24a11e6SChris Wilson 
23896274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
23906274f212SChris Wilson {
23916274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23926274f212SChris Wilson 	struct intel_ring_buffer *signaller;
23936274f212SChris Wilson 	u32 seqno, ctl;
23946274f212SChris Wilson 
23956274f212SChris Wilson 	ring->hangcheck.deadlock = true;
23966274f212SChris Wilson 
23976274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
23986274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
23996274f212SChris Wilson 		return -1;
24006274f212SChris Wilson 
24016274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
24026274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
24036274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
24046274f212SChris Wilson 		return -1;
24056274f212SChris Wilson 
24066274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
24076274f212SChris Wilson }
24086274f212SChris Wilson 
24096274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
24106274f212SChris Wilson {
24116274f212SChris Wilson 	struct intel_ring_buffer *ring;
24126274f212SChris Wilson 	int i;
24136274f212SChris Wilson 
24146274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
24156274f212SChris Wilson 		ring->hangcheck.deadlock = false;
24166274f212SChris Wilson }
24176274f212SChris Wilson 
2418ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2419ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
24201ec14ad3SChris Wilson {
24211ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
24221ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
24239107e9d2SChris Wilson 	u32 tmp;
24249107e9d2SChris Wilson 
24256274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
24266274f212SChris Wilson 		return active;
24276274f212SChris Wilson 
24289107e9d2SChris Wilson 	if (IS_GEN2(dev))
24296274f212SChris Wilson 		return hung;
24309107e9d2SChris Wilson 
24319107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
24329107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
24339107e9d2SChris Wilson 	 * and break the hang. This should work on
24349107e9d2SChris Wilson 	 * all but the second generation chipsets.
24359107e9d2SChris Wilson 	 */
24369107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
24371ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
24381ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
24391ec14ad3SChris Wilson 			  ring->name);
24401ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
24416274f212SChris Wilson 		return kick;
24421ec14ad3SChris Wilson 	}
2443a24a11e6SChris Wilson 
24446274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
24456274f212SChris Wilson 		switch (semaphore_passed(ring)) {
24466274f212SChris Wilson 		default:
24476274f212SChris Wilson 			return hung;
24486274f212SChris Wilson 		case 1:
2449a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2450a24a11e6SChris Wilson 				  ring->name);
2451a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
24526274f212SChris Wilson 			return kick;
24536274f212SChris Wilson 		case 0:
24546274f212SChris Wilson 			return wait;
24556274f212SChris Wilson 		}
24569107e9d2SChris Wilson 	}
24579107e9d2SChris Wilson 
24586274f212SChris Wilson 	return hung;
2459a24a11e6SChris Wilson }
2460d1e61e7fSChris Wilson 
2461f65d9421SBen Gamari /**
2462f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
246305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
246405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
246505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
246605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
246705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2468f65d9421SBen Gamari  */
2469f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
2470f65d9421SBen Gamari {
2471f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2472f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2473b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2474b4519513SChris Wilson 	int i;
247505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
24769107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
24779107e9d2SChris Wilson #define BUSY 1
24789107e9d2SChris Wilson #define KICK 5
24799107e9d2SChris Wilson #define HUNG 20
24809107e9d2SChris Wilson #define FIRE 30
2481893eead0SChris Wilson 
24823e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
24833e0dc6b0SBen Widawsky 		return;
24843e0dc6b0SBen Widawsky 
2485b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
248605407ff8SMika Kuoppala 		u32 seqno, acthd;
24879107e9d2SChris Wilson 		bool busy = true;
2488b4519513SChris Wilson 
24896274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
24906274f212SChris Wilson 
249105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
249205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
249305407ff8SMika Kuoppala 
249405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
24959107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
24969107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
24979107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
24989107e9d2SChris Wilson 					DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
24999107e9d2SChris Wilson 						  ring->name);
25009107e9d2SChris Wilson 					wake_up_all(&ring->irq_queue);
25019107e9d2SChris Wilson 					ring->hangcheck.score += HUNG;
25029107e9d2SChris Wilson 				} else
25039107e9d2SChris Wilson 					busy = false;
250405407ff8SMika Kuoppala 			} else {
25059107e9d2SChris Wilson 				int score;
25069107e9d2SChris Wilson 
25076274f212SChris Wilson 				/* We always increment the hangcheck score
25086274f212SChris Wilson 				 * if the ring is busy and still processing
25096274f212SChris Wilson 				 * the same request, so that no single request
25106274f212SChris Wilson 				 * can run indefinitely (such as a chain of
25116274f212SChris Wilson 				 * batches). The only time we do not increment
25126274f212SChris Wilson 				 * the hangcheck score on this ring, if this
25136274f212SChris Wilson 				 * ring is in a legitimate wait for another
25146274f212SChris Wilson 				 * ring. In that case the waiting ring is a
25156274f212SChris Wilson 				 * victim and we want to be sure we catch the
25166274f212SChris Wilson 				 * right culprit. Then every time we do kick
25176274f212SChris Wilson 				 * the ring, add a small increment to the
25186274f212SChris Wilson 				 * score so that we can catch a batch that is
25196274f212SChris Wilson 				 * being repeatedly kicked and so responsible
25206274f212SChris Wilson 				 * for stalling the machine.
25219107e9d2SChris Wilson 				 */
2522ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2523ad8beaeaSMika Kuoppala 								    acthd);
2524ad8beaeaSMika Kuoppala 
2525ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
25266274f212SChris Wilson 				case wait:
25276274f212SChris Wilson 					score = 0;
25286274f212SChris Wilson 					break;
25296274f212SChris Wilson 				case active:
25309107e9d2SChris Wilson 					score = BUSY;
25316274f212SChris Wilson 					break;
25326274f212SChris Wilson 				case kick:
25336274f212SChris Wilson 					score = KICK;
25346274f212SChris Wilson 					break;
25356274f212SChris Wilson 				case hung:
25366274f212SChris Wilson 					score = HUNG;
25376274f212SChris Wilson 					stuck[i] = true;
25386274f212SChris Wilson 					break;
25396274f212SChris Wilson 				}
25409107e9d2SChris Wilson 				ring->hangcheck.score += score;
254105407ff8SMika Kuoppala 			}
25429107e9d2SChris Wilson 		} else {
25439107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
25449107e9d2SChris Wilson 			 * attempts across multiple batches.
25459107e9d2SChris Wilson 			 */
25469107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
25479107e9d2SChris Wilson 				ring->hangcheck.score--;
2548cbb465e7SChris Wilson 		}
2549f65d9421SBen Gamari 
255005407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
255105407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
25529107e9d2SChris Wilson 		busy_count += busy;
255305407ff8SMika Kuoppala 	}
255405407ff8SMika Kuoppala 
255505407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
25569107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2557acd78c11SBen Widawsky 			DRM_ERROR("%s on %s\n",
255805407ff8SMika Kuoppala 				  stuck[i] ? "stuck" : "no progress",
2559a43adf07SChris Wilson 				  ring->name);
2560a43adf07SChris Wilson 			rings_hung++;
256105407ff8SMika Kuoppala 		}
256205407ff8SMika Kuoppala 	}
256305407ff8SMika Kuoppala 
256405407ff8SMika Kuoppala 	if (rings_hung)
256505407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
256605407ff8SMika Kuoppala 
256705407ff8SMika Kuoppala 	if (busy_count)
256805407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
256905407ff8SMika Kuoppala 		 * being added */
257099584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
257105407ff8SMika Kuoppala 			  round_jiffies_up(jiffies +
257205407ff8SMika Kuoppala 					   DRM_I915_HANGCHECK_JIFFIES));
2573f65d9421SBen Gamari }
2574f65d9421SBen Gamari 
257591738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
257691738a95SPaulo Zanoni {
257791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
257891738a95SPaulo Zanoni 
257991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
258091738a95SPaulo Zanoni 		return;
258191738a95SPaulo Zanoni 
258291738a95SPaulo Zanoni 	/* south display irq */
258391738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
258491738a95SPaulo Zanoni 	/*
258591738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
258691738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
258791738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
258891738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
258991738a95SPaulo Zanoni 	 */
259091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
259191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
259291738a95SPaulo Zanoni }
259391738a95SPaulo Zanoni 
2594c0e09200SDave Airlie /* drm_dma.h hooks
2595c0e09200SDave Airlie */
2596f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2597036a4a7dSZhenyu Wang {
2598036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2599036a4a7dSZhenyu Wang 
26004697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
26014697995bSJesse Barnes 
2602036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2603bdfcdb63SDaniel Vetter 
2604036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
2605036a4a7dSZhenyu Wang 
2606036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2607036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
26083143a2bfSChris Wilson 	POSTING_READ(DEIER);
2609036a4a7dSZhenyu Wang 
2610036a4a7dSZhenyu Wang 	/* and GT */
2611036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2612036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
26133143a2bfSChris Wilson 	POSTING_READ(GTIER);
2614c650156aSZhenyu Wang 
261591738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
26167d99163dSBen Widawsky }
26177d99163dSBen Widawsky 
26187d99163dSBen Widawsky static void ivybridge_irq_preinstall(struct drm_device *dev)
26197d99163dSBen Widawsky {
26207d99163dSBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26217d99163dSBen Widawsky 
26227d99163dSBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
26237d99163dSBen Widawsky 
26247d99163dSBen Widawsky 	I915_WRITE(HWSTAM, 0xeffe);
26257d99163dSBen Widawsky 
26267d99163dSBen Widawsky 	/* XXX hotplug from PCH */
26277d99163dSBen Widawsky 
26287d99163dSBen Widawsky 	I915_WRITE(DEIMR, 0xffffffff);
26297d99163dSBen Widawsky 	I915_WRITE(DEIER, 0x0);
26307d99163dSBen Widawsky 	POSTING_READ(DEIER);
26317d99163dSBen Widawsky 
26327d99163dSBen Widawsky 	/* and GT */
26337d99163dSBen Widawsky 	I915_WRITE(GTIMR, 0xffffffff);
26347d99163dSBen Widawsky 	I915_WRITE(GTIER, 0x0);
26357d99163dSBen Widawsky 	POSTING_READ(GTIER);
26367d99163dSBen Widawsky 
2637eda63ffbSBen Widawsky 	/* Power management */
2638eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIMR, 0xffffffff);
2639eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIER, 0x0);
2640eda63ffbSBen Widawsky 	POSTING_READ(GEN6_PMIER);
2641eda63ffbSBen Widawsky 
264291738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
2643036a4a7dSZhenyu Wang }
2644036a4a7dSZhenyu Wang 
26457e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
26467e231dbeSJesse Barnes {
26477e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26487e231dbeSJesse Barnes 	int pipe;
26497e231dbeSJesse Barnes 
26507e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
26517e231dbeSJesse Barnes 
26527e231dbeSJesse Barnes 	/* VLV magic */
26537e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
26547e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
26557e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
26567e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
26577e231dbeSJesse Barnes 
26587e231dbeSJesse Barnes 	/* and GT */
26597e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26607e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26617e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
26627e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
26637e231dbeSJesse Barnes 	POSTING_READ(GTIER);
26647e231dbeSJesse Barnes 
26657e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
26667e231dbeSJesse Barnes 
26677e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
26687e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
26697e231dbeSJesse Barnes 	for_each_pipe(pipe)
26707e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
26717e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26727e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
26737e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
26747e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
26757e231dbeSJesse Barnes }
26767e231dbeSJesse Barnes 
267782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
267882a28bcfSDaniel Vetter {
267982a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
268082a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
268182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2682fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
268382a28bcfSDaniel Vetter 
268482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2685fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
268682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2687cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2688fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
268982a28bcfSDaniel Vetter 	} else {
2690fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
269182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2692cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2693fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
269482a28bcfSDaniel Vetter 	}
269582a28bcfSDaniel Vetter 
2696fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
269782a28bcfSDaniel Vetter 
26987fe0b973SKeith Packard 	/*
26997fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
27007fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
27017fe0b973SKeith Packard 	 *
27027fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
27037fe0b973SKeith Packard 	 */
27047fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
27057fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
27067fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
27077fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
27087fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
27097fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
27107fe0b973SKeith Packard }
27117fe0b973SKeith Packard 
2712d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2713d46da437SPaulo Zanoni {
2714d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
271582a28bcfSDaniel Vetter 	u32 mask;
2716d46da437SPaulo Zanoni 
2717692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2718692a04cfSDaniel Vetter 		return;
2719692a04cfSDaniel Vetter 
27208664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
27218664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2722de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
27238664281bSPaulo Zanoni 	} else {
27248664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
27258664281bSPaulo Zanoni 
27268664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
27278664281bSPaulo Zanoni 	}
2728ab5c608bSBen Widawsky 
2729d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2730d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2731d46da437SPaulo Zanoni }
2732d46da437SPaulo Zanoni 
2733f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2734036a4a7dSZhenyu Wang {
27354bc9d430SDaniel Vetter 	unsigned long irqflags;
27364bc9d430SDaniel Vetter 
2737036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2738036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2739013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2740ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
27418664281bSPaulo Zanoni 			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2742de032bf4SPaulo Zanoni 			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2743cc609d5dSBen Widawsky 	u32 gt_irqs;
2744036a4a7dSZhenyu Wang 
27451ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2746036a4a7dSZhenyu Wang 
2747036a4a7dSZhenyu Wang 	/* should always can generate irq */
2748036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
27491ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
27506005ce42SDaniel Vetter 	I915_WRITE(DEIER, display_mask |
27516005ce42SDaniel Vetter 			  DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
27523143a2bfSChris Wilson 	POSTING_READ(DEIER);
2753036a4a7dSZhenyu Wang 
27541ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2755036a4a7dSZhenyu Wang 
2756036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
27571ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2758881f47b6SXiang, Haihao 
2759cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT;
2760cc609d5dSBen Widawsky 
27611ec14ad3SChris Wilson 	if (IS_GEN6(dev))
2762cc609d5dSBen Widawsky 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
27631ec14ad3SChris Wilson 	else
2764cc609d5dSBen Widawsky 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2765cc609d5dSBen Widawsky 			   ILK_BSD_USER_INTERRUPT;
2766cc609d5dSBen Widawsky 
2767cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
27683143a2bfSChris Wilson 	POSTING_READ(GTIER);
2769036a4a7dSZhenyu Wang 
2770d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
27717fe0b973SKeith Packard 
2772f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
27736005ce42SDaniel Vetter 		/* Enable PCU event interrupts
27746005ce42SDaniel Vetter 		 *
27756005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
27764bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
27774bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
27784bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2779f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
27804bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2781f97108d1SJesse Barnes 	}
2782f97108d1SJesse Barnes 
2783036a4a7dSZhenyu Wang 	return 0;
2784036a4a7dSZhenyu Wang }
2785036a4a7dSZhenyu Wang 
2786f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2787b1f14ad0SJesse Barnes {
2788b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2789b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2790b615b57aSChris Wilson 	u32 display_mask =
2791b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2792b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2793b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2794ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
27958664281bSPaulo Zanoni 		DE_AUX_CHANNEL_A_IVB |
27968664281bSPaulo Zanoni 		DE_ERR_INT_IVB;
279712638c57SBen Widawsky 	u32 pm_irqs = GEN6_PM_RPS_EVENTS;
2798cc609d5dSBen Widawsky 	u32 gt_irqs;
2799b1f14ad0SJesse Barnes 
2800b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2801b1f14ad0SJesse Barnes 
2802b1f14ad0SJesse Barnes 	/* should always can generate irq */
28038664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2804b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2805b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2806b615b57aSChris Wilson 	I915_WRITE(DEIER,
2807b615b57aSChris Wilson 		   display_mask |
2808b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2809b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2810b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2811b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2812b1f14ad0SJesse Barnes 
2813cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2814b1f14ad0SJesse Barnes 
2815b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2816b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2817b1f14ad0SJesse Barnes 
2818cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2819cc609d5dSBen Widawsky 		  GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2820cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
2821b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2822b1f14ad0SJesse Barnes 
282312638c57SBen Widawsky 	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
282412638c57SBen Widawsky 	if (HAS_VEBOX(dev))
282512638c57SBen Widawsky 		pm_irqs |= PM_VEBOX_USER_INTERRUPT |
282612638c57SBen Widawsky 			PM_VEBOX_CS_ERROR_INTERRUPT;
282712638c57SBen Widawsky 
282812638c57SBen Widawsky 	/* Our enable/disable rps functions may touch these registers so
282912638c57SBen Widawsky 	 * make sure to set a known state for only the non-RPS bits.
283012638c57SBen Widawsky 	 * The RMW is extra paranoia since this should be called after being set
283112638c57SBen Widawsky 	 * to a known state in preinstall.
283212638c57SBen Widawsky 	 * */
283312638c57SBen Widawsky 	I915_WRITE(GEN6_PMIMR,
283412638c57SBen Widawsky 		   (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
283512638c57SBen Widawsky 	I915_WRITE(GEN6_PMIER,
283612638c57SBen Widawsky 		   (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
283712638c57SBen Widawsky 	POSTING_READ(GEN6_PMIER);
2838eda63ffbSBen Widawsky 
2839d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
28407fe0b973SKeith Packard 
2841b1f14ad0SJesse Barnes 	return 0;
2842b1f14ad0SJesse Barnes }
2843b1f14ad0SJesse Barnes 
28447e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
28457e231dbeSJesse Barnes {
28467e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2847cc609d5dSBen Widawsky 	u32 gt_irqs;
28487e231dbeSJesse Barnes 	u32 enable_mask;
284931acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2850b79480baSDaniel Vetter 	unsigned long irqflags;
28517e231dbeSJesse Barnes 
28527e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
285331acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
285431acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
285531acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
28567e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28577e231dbeSJesse Barnes 
285831acc7f5SJesse Barnes 	/*
285931acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
286031acc7f5SJesse Barnes 	 * toggle them based on usage.
286131acc7f5SJesse Barnes 	 */
286231acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
286331acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
286431acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28657e231dbeSJesse Barnes 
286620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
286720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
286820afbda2SDaniel Vetter 
28697e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
28707e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
28717e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28727e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
28737e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
28747e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28757e231dbeSJesse Barnes 
2876b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2877b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2878b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
287931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2880515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
288131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2882b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
288331acc7f5SJesse Barnes 
28847e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28857e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28867e231dbeSJesse Barnes 
288731acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
288831acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
28893bcedbe5SJesse Barnes 
2890cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2891cc609d5dSBen Widawsky 		GT_BLT_USER_INTERRUPT;
2892cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
28937e231dbeSJesse Barnes 	POSTING_READ(GTIER);
28947e231dbeSJesse Barnes 
28957e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
28967e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
28977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
28987e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
28997e231dbeSJesse Barnes #endif
29007e231dbeSJesse Barnes 
29017e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
290220afbda2SDaniel Vetter 
290320afbda2SDaniel Vetter 	return 0;
290420afbda2SDaniel Vetter }
290520afbda2SDaniel Vetter 
29067e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
29077e231dbeSJesse Barnes {
29087e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29097e231dbeSJesse Barnes 	int pipe;
29107e231dbeSJesse Barnes 
29117e231dbeSJesse Barnes 	if (!dev_priv)
29127e231dbeSJesse Barnes 		return;
29137e231dbeSJesse Barnes 
2914ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2915ac4c16c5SEgbert Eich 
29167e231dbeSJesse Barnes 	for_each_pipe(pipe)
29177e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29187e231dbeSJesse Barnes 
29197e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
29207e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
29217e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
29227e231dbeSJesse Barnes 	for_each_pipe(pipe)
29237e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29247e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29257e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
29267e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
29277e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29287e231dbeSJesse Barnes }
29297e231dbeSJesse Barnes 
2930f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2931036a4a7dSZhenyu Wang {
2932036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29334697995bSJesse Barnes 
29344697995bSJesse Barnes 	if (!dev_priv)
29354697995bSJesse Barnes 		return;
29364697995bSJesse Barnes 
2937ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2938ac4c16c5SEgbert Eich 
2939036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2940036a4a7dSZhenyu Wang 
2941036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2942036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2943036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
29448664281bSPaulo Zanoni 	if (IS_GEN7(dev))
29458664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2946036a4a7dSZhenyu Wang 
2947036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2948036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2949036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2950192aac1fSKeith Packard 
2951ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2952ab5c608bSBen Widawsky 		return;
2953ab5c608bSBen Widawsky 
2954192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2955192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2956192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
29578664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
29588664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2959036a4a7dSZhenyu Wang }
2960036a4a7dSZhenyu Wang 
2961c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2962c2798b19SChris Wilson {
2963c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2964c2798b19SChris Wilson 	int pipe;
2965c2798b19SChris Wilson 
2966c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2967c2798b19SChris Wilson 
2968c2798b19SChris Wilson 	for_each_pipe(pipe)
2969c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2970c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2971c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2972c2798b19SChris Wilson 	POSTING_READ16(IER);
2973c2798b19SChris Wilson }
2974c2798b19SChris Wilson 
2975c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2976c2798b19SChris Wilson {
2977c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2978c2798b19SChris Wilson 
2979c2798b19SChris Wilson 	I915_WRITE16(EMR,
2980c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2981c2798b19SChris Wilson 
2982c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2983c2798b19SChris Wilson 	dev_priv->irq_mask =
2984c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2985c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2986c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2987c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2988c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2989c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2990c2798b19SChris Wilson 
2991c2798b19SChris Wilson 	I915_WRITE16(IER,
2992c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2993c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2994c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2995c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2996c2798b19SChris Wilson 	POSTING_READ16(IER);
2997c2798b19SChris Wilson 
2998c2798b19SChris Wilson 	return 0;
2999c2798b19SChris Wilson }
3000c2798b19SChris Wilson 
300190a72f87SVille Syrjälä /*
300290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
300390a72f87SVille Syrjälä  */
300490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
300590a72f87SVille Syrjälä 			       int pipe, u16 iir)
300690a72f87SVille Syrjälä {
300790a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
300890a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
300990a72f87SVille Syrjälä 
301090a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
301190a72f87SVille Syrjälä 		return false;
301290a72f87SVille Syrjälä 
301390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
301490a72f87SVille Syrjälä 		return false;
301590a72f87SVille Syrjälä 
301690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
301790a72f87SVille Syrjälä 
301890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
301990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
302090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
302190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
302290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
302390a72f87SVille Syrjälä 	 */
302490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
302590a72f87SVille Syrjälä 		return false;
302690a72f87SVille Syrjälä 
302790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
302890a72f87SVille Syrjälä 
302990a72f87SVille Syrjälä 	return true;
303090a72f87SVille Syrjälä }
303190a72f87SVille Syrjälä 
3032ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3033c2798b19SChris Wilson {
3034c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3035c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3036c2798b19SChris Wilson 	u16 iir, new_iir;
3037c2798b19SChris Wilson 	u32 pipe_stats[2];
3038c2798b19SChris Wilson 	unsigned long irqflags;
3039c2798b19SChris Wilson 	int irq_received;
3040c2798b19SChris Wilson 	int pipe;
3041c2798b19SChris Wilson 	u16 flip_mask =
3042c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3043c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3044c2798b19SChris Wilson 
3045c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3046c2798b19SChris Wilson 
3047c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3048c2798b19SChris Wilson 	if (iir == 0)
3049c2798b19SChris Wilson 		return IRQ_NONE;
3050c2798b19SChris Wilson 
3051c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3052c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3053c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3054c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3055c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3056c2798b19SChris Wilson 		 */
3057c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3058c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3059c2798b19SChris Wilson 			i915_handle_error(dev, false);
3060c2798b19SChris Wilson 
3061c2798b19SChris Wilson 		for_each_pipe(pipe) {
3062c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3063c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3064c2798b19SChris Wilson 
3065c2798b19SChris Wilson 			/*
3066c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3067c2798b19SChris Wilson 			 */
3068c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3069c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3070c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3071c2798b19SChris Wilson 							 pipe_name(pipe));
3072c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3073c2798b19SChris Wilson 				irq_received = 1;
3074c2798b19SChris Wilson 			}
3075c2798b19SChris Wilson 		}
3076c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3077c2798b19SChris Wilson 
3078c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3079c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3080c2798b19SChris Wilson 
3081d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3082c2798b19SChris Wilson 
3083c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3084c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3085c2798b19SChris Wilson 
3086c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
308790a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
308890a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
3089c2798b19SChris Wilson 
3090c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
309190a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
309290a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
3093c2798b19SChris Wilson 
3094c2798b19SChris Wilson 		iir = new_iir;
3095c2798b19SChris Wilson 	}
3096c2798b19SChris Wilson 
3097c2798b19SChris Wilson 	return IRQ_HANDLED;
3098c2798b19SChris Wilson }
3099c2798b19SChris Wilson 
3100c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3101c2798b19SChris Wilson {
3102c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3103c2798b19SChris Wilson 	int pipe;
3104c2798b19SChris Wilson 
3105c2798b19SChris Wilson 	for_each_pipe(pipe) {
3106c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3107c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3108c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3109c2798b19SChris Wilson 	}
3110c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3111c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3112c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3113c2798b19SChris Wilson }
3114c2798b19SChris Wilson 
3115a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3116a266c7d5SChris Wilson {
3117a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3118a266c7d5SChris Wilson 	int pipe;
3119a266c7d5SChris Wilson 
3120a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3121a266c7d5SChris Wilson 
3122a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3123a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3124a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3125a266c7d5SChris Wilson 	}
3126a266c7d5SChris Wilson 
312700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3128a266c7d5SChris Wilson 	for_each_pipe(pipe)
3129a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3130a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3131a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3132a266c7d5SChris Wilson 	POSTING_READ(IER);
3133a266c7d5SChris Wilson }
3134a266c7d5SChris Wilson 
3135a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3136a266c7d5SChris Wilson {
3137a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
313838bde180SChris Wilson 	u32 enable_mask;
3139a266c7d5SChris Wilson 
314038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
314138bde180SChris Wilson 
314238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
314338bde180SChris Wilson 	dev_priv->irq_mask =
314438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
314538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
314638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
314738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
314838bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
314938bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
315038bde180SChris Wilson 
315138bde180SChris Wilson 	enable_mask =
315238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
315338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
315438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
315538bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
315638bde180SChris Wilson 		I915_USER_INTERRUPT;
315738bde180SChris Wilson 
3158a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
315920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
316020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
316120afbda2SDaniel Vetter 
3162a266c7d5SChris Wilson 		/* Enable in IER... */
3163a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3164a266c7d5SChris Wilson 		/* and unmask in IMR */
3165a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3166a266c7d5SChris Wilson 	}
3167a266c7d5SChris Wilson 
3168a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3169a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3170a266c7d5SChris Wilson 	POSTING_READ(IER);
3171a266c7d5SChris Wilson 
3172f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
317320afbda2SDaniel Vetter 
317420afbda2SDaniel Vetter 	return 0;
317520afbda2SDaniel Vetter }
317620afbda2SDaniel Vetter 
317790a72f87SVille Syrjälä /*
317890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
317990a72f87SVille Syrjälä  */
318090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
318190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
318290a72f87SVille Syrjälä {
318390a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
318490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
318590a72f87SVille Syrjälä 
318690a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
318790a72f87SVille Syrjälä 		return false;
318890a72f87SVille Syrjälä 
318990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
319090a72f87SVille Syrjälä 		return false;
319190a72f87SVille Syrjälä 
319290a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
319390a72f87SVille Syrjälä 
319490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
319590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
319690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
319790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
319890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
319990a72f87SVille Syrjälä 	 */
320090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
320190a72f87SVille Syrjälä 		return false;
320290a72f87SVille Syrjälä 
320390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
320490a72f87SVille Syrjälä 
320590a72f87SVille Syrjälä 	return true;
320690a72f87SVille Syrjälä }
320790a72f87SVille Syrjälä 
3208ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3209a266c7d5SChris Wilson {
3210a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3211a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
32128291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3213a266c7d5SChris Wilson 	unsigned long irqflags;
321438bde180SChris Wilson 	u32 flip_mask =
321538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
321638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
321738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3218a266c7d5SChris Wilson 
3219a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3220a266c7d5SChris Wilson 
3221a266c7d5SChris Wilson 	iir = I915_READ(IIR);
322238bde180SChris Wilson 	do {
322338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
32248291ee90SChris Wilson 		bool blc_event = false;
3225a266c7d5SChris Wilson 
3226a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3227a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3228a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3229a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3230a266c7d5SChris Wilson 		 */
3231a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3232a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3233a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3234a266c7d5SChris Wilson 
3235a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3236a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3237a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3238a266c7d5SChris Wilson 
323938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3240a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3241a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3242a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3243a266c7d5SChris Wilson 							 pipe_name(pipe));
3244a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
324538bde180SChris Wilson 				irq_received = true;
3246a266c7d5SChris Wilson 			}
3247a266c7d5SChris Wilson 		}
3248a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3249a266c7d5SChris Wilson 
3250a266c7d5SChris Wilson 		if (!irq_received)
3251a266c7d5SChris Wilson 			break;
3252a266c7d5SChris Wilson 
3253a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3254a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3255a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3256a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3257b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3258a266c7d5SChris Wilson 
3259a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3260a266c7d5SChris Wilson 				  hotplug_status);
326191d131d2SDaniel Vetter 
326210a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
326391d131d2SDaniel Vetter 
3264a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
326538bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3266a266c7d5SChris Wilson 		}
3267a266c7d5SChris Wilson 
326838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3269a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3270a266c7d5SChris Wilson 
3271a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3272a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3273a266c7d5SChris Wilson 
3274a266c7d5SChris Wilson 		for_each_pipe(pipe) {
327538bde180SChris Wilson 			int plane = pipe;
327638bde180SChris Wilson 			if (IS_MOBILE(dev))
327738bde180SChris Wilson 				plane = !plane;
32785e2032d4SVille Syrjälä 
327990a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
328090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
328190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3282a266c7d5SChris Wilson 
3283a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3284a266c7d5SChris Wilson 				blc_event = true;
3285a266c7d5SChris Wilson 		}
3286a266c7d5SChris Wilson 
3287a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3288a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3289a266c7d5SChris Wilson 
3290a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3291a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3292a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3293a266c7d5SChris Wilson 		 * we would never get another interrupt.
3294a266c7d5SChris Wilson 		 *
3295a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3296a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3297a266c7d5SChris Wilson 		 * another one.
3298a266c7d5SChris Wilson 		 *
3299a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3300a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3301a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3302a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3303a266c7d5SChris Wilson 		 * stray interrupts.
3304a266c7d5SChris Wilson 		 */
330538bde180SChris Wilson 		ret = IRQ_HANDLED;
3306a266c7d5SChris Wilson 		iir = new_iir;
330738bde180SChris Wilson 	} while (iir & ~flip_mask);
3308a266c7d5SChris Wilson 
3309d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
33108291ee90SChris Wilson 
3311a266c7d5SChris Wilson 	return ret;
3312a266c7d5SChris Wilson }
3313a266c7d5SChris Wilson 
3314a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3315a266c7d5SChris Wilson {
3316a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3317a266c7d5SChris Wilson 	int pipe;
3318a266c7d5SChris Wilson 
3319ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3320ac4c16c5SEgbert Eich 
3321a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3322a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3323a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3324a266c7d5SChris Wilson 	}
3325a266c7d5SChris Wilson 
332600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
332755b39755SChris Wilson 	for_each_pipe(pipe) {
332855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3329a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
333055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
333155b39755SChris Wilson 	}
3332a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3333a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3334a266c7d5SChris Wilson 
3335a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3336a266c7d5SChris Wilson }
3337a266c7d5SChris Wilson 
3338a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3339a266c7d5SChris Wilson {
3340a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3341a266c7d5SChris Wilson 	int pipe;
3342a266c7d5SChris Wilson 
3343a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3344a266c7d5SChris Wilson 
3345a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3346a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3347a266c7d5SChris Wilson 
3348a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3349a266c7d5SChris Wilson 	for_each_pipe(pipe)
3350a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3351a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3352a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3353a266c7d5SChris Wilson 	POSTING_READ(IER);
3354a266c7d5SChris Wilson }
3355a266c7d5SChris Wilson 
3356a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3357a266c7d5SChris Wilson {
3358a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3359bbba0a97SChris Wilson 	u32 enable_mask;
3360a266c7d5SChris Wilson 	u32 error_mask;
3361b79480baSDaniel Vetter 	unsigned long irqflags;
3362a266c7d5SChris Wilson 
3363a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3364bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3365adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3366bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3367bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3368bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3369bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3370bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3371bbba0a97SChris Wilson 
3372bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
337321ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
337421ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3375bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3376bbba0a97SChris Wilson 
3377bbba0a97SChris Wilson 	if (IS_G4X(dev))
3378bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3379a266c7d5SChris Wilson 
3380b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3381b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3382b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3383515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3384b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3385a266c7d5SChris Wilson 
3386a266c7d5SChris Wilson 	/*
3387a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3388a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3389a266c7d5SChris Wilson 	 */
3390a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3391a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3392a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3393a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3394a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3395a266c7d5SChris Wilson 	} else {
3396a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3397a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3398a266c7d5SChris Wilson 	}
3399a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3400a266c7d5SChris Wilson 
3401a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3402a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3403a266c7d5SChris Wilson 	POSTING_READ(IER);
3404a266c7d5SChris Wilson 
340520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
340620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
340720afbda2SDaniel Vetter 
3408f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
340920afbda2SDaniel Vetter 
341020afbda2SDaniel Vetter 	return 0;
341120afbda2SDaniel Vetter }
341220afbda2SDaniel Vetter 
3413bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
341420afbda2SDaniel Vetter {
341520afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3416e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3417cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
341820afbda2SDaniel Vetter 	u32 hotplug_en;
341920afbda2SDaniel Vetter 
3420b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3421b5ea2d56SDaniel Vetter 
3422bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3423bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3424bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3425adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3426e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3427cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3428cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3429cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3430a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3431a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3432a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3433a266c7d5SChris Wilson 		*/
3434a266c7d5SChris Wilson 		if (IS_G4X(dev))
3435a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
343685fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3437a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3438a266c7d5SChris Wilson 
3439a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3440a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3441a266c7d5SChris Wilson 	}
3442bac56d5bSEgbert Eich }
3443a266c7d5SChris Wilson 
3444ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3445a266c7d5SChris Wilson {
3446a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3447a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3448a266c7d5SChris Wilson 	u32 iir, new_iir;
3449a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3450a266c7d5SChris Wilson 	unsigned long irqflags;
3451a266c7d5SChris Wilson 	int irq_received;
3452a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
345321ad8330SVille Syrjälä 	u32 flip_mask =
345421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
345521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3456a266c7d5SChris Wilson 
3457a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3458a266c7d5SChris Wilson 
3459a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3460a266c7d5SChris Wilson 
3461a266c7d5SChris Wilson 	for (;;) {
34622c8ba29fSChris Wilson 		bool blc_event = false;
34632c8ba29fSChris Wilson 
346421ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3465a266c7d5SChris Wilson 
3466a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3467a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3468a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3469a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3470a266c7d5SChris Wilson 		 */
3471a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3472a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3473a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3474a266c7d5SChris Wilson 
3475a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3476a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3477a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3478a266c7d5SChris Wilson 
3479a266c7d5SChris Wilson 			/*
3480a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3481a266c7d5SChris Wilson 			 */
3482a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3483a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3484a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3485a266c7d5SChris Wilson 							 pipe_name(pipe));
3486a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3487a266c7d5SChris Wilson 				irq_received = 1;
3488a266c7d5SChris Wilson 			}
3489a266c7d5SChris Wilson 		}
3490a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3491a266c7d5SChris Wilson 
3492a266c7d5SChris Wilson 		if (!irq_received)
3493a266c7d5SChris Wilson 			break;
3494a266c7d5SChris Wilson 
3495a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3496a266c7d5SChris Wilson 
3497a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3498adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3499a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3500b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3501b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
35024f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3503a266c7d5SChris Wilson 
3504a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3505a266c7d5SChris Wilson 				  hotplug_status);
350691d131d2SDaniel Vetter 
350710a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
350810a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
350991d131d2SDaniel Vetter 
3510a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3511a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3512a266c7d5SChris Wilson 		}
3513a266c7d5SChris Wilson 
351421ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3515a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3516a266c7d5SChris Wilson 
3517a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3518a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3519a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3520a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3521a266c7d5SChris Wilson 
3522a266c7d5SChris Wilson 		for_each_pipe(pipe) {
35232c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
352490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
352590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3526a266c7d5SChris Wilson 
3527a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3528a266c7d5SChris Wilson 				blc_event = true;
3529a266c7d5SChris Wilson 		}
3530a266c7d5SChris Wilson 
3531a266c7d5SChris Wilson 
3532a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3533a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3534a266c7d5SChris Wilson 
3535515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3536515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3537515ac2bbSDaniel Vetter 
3538a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3539a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3540a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3541a266c7d5SChris Wilson 		 * we would never get another interrupt.
3542a266c7d5SChris Wilson 		 *
3543a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3544a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3545a266c7d5SChris Wilson 		 * another one.
3546a266c7d5SChris Wilson 		 *
3547a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3548a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3549a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3550a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3551a266c7d5SChris Wilson 		 * stray interrupts.
3552a266c7d5SChris Wilson 		 */
3553a266c7d5SChris Wilson 		iir = new_iir;
3554a266c7d5SChris Wilson 	}
3555a266c7d5SChris Wilson 
3556d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
35572c8ba29fSChris Wilson 
3558a266c7d5SChris Wilson 	return ret;
3559a266c7d5SChris Wilson }
3560a266c7d5SChris Wilson 
3561a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3562a266c7d5SChris Wilson {
3563a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3564a266c7d5SChris Wilson 	int pipe;
3565a266c7d5SChris Wilson 
3566a266c7d5SChris Wilson 	if (!dev_priv)
3567a266c7d5SChris Wilson 		return;
3568a266c7d5SChris Wilson 
3569ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3570ac4c16c5SEgbert Eich 
3571a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3572a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3573a266c7d5SChris Wilson 
3574a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3575a266c7d5SChris Wilson 	for_each_pipe(pipe)
3576a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3577a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3578a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3579a266c7d5SChris Wilson 
3580a266c7d5SChris Wilson 	for_each_pipe(pipe)
3581a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3582a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3583a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3584a266c7d5SChris Wilson }
3585a266c7d5SChris Wilson 
3586ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3587ac4c16c5SEgbert Eich {
3588ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3589ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3590ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3591ac4c16c5SEgbert Eich 	unsigned long irqflags;
3592ac4c16c5SEgbert Eich 	int i;
3593ac4c16c5SEgbert Eich 
3594ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3595ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3596ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3597ac4c16c5SEgbert Eich 
3598ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3599ac4c16c5SEgbert Eich 			continue;
3600ac4c16c5SEgbert Eich 
3601ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3602ac4c16c5SEgbert Eich 
3603ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3604ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3605ac4c16c5SEgbert Eich 
3606ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3607ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3608ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3609ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3610ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3611ac4c16c5SEgbert Eich 				if (!connector->polled)
3612ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3613ac4c16c5SEgbert Eich 			}
3614ac4c16c5SEgbert Eich 		}
3615ac4c16c5SEgbert Eich 	}
3616ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3617ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3618ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3619ac4c16c5SEgbert Eich }
3620ac4c16c5SEgbert Eich 
3621f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3622f71d4af4SJesse Barnes {
36238b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
36248b2e326dSChris Wilson 
36258b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
362699584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3627c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3628a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
36298b2e326dSChris Wilson 
363099584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
363199584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
363261bac78eSDaniel Vetter 		    (unsigned long) dev);
3633ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3634ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
363561bac78eSDaniel Vetter 
363697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
36379ee32feaSDaniel Vetter 
3638f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3639f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
36407d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3641f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3642f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3643f71d4af4SJesse Barnes 	}
3644f71d4af4SJesse Barnes 
3645c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3646f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3647c3613de9SKeith Packard 	else
3648c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3649f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3650f71d4af4SJesse Barnes 
36517e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
36527e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
36537e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
36547e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
36557e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
36567e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
36577e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3658fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
36594a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
36607d99163dSBen Widawsky 		/* Share uninstall handlers with ILK/SNB */
3661f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
36627d99163dSBen Widawsky 		dev->driver->irq_preinstall = ivybridge_irq_preinstall;
3663f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3664f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3665f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
3666f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
366782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3668f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3669f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3670f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3671f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3672f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3673f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3674f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
367582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3676f71d4af4SJesse Barnes 	} else {
3677c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3678c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3679c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3680c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3681c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3682a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3683a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3684a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3685a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3686a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
368720afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3688c2798b19SChris Wilson 		} else {
3689a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3690a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3691a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3692a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3693bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3694c2798b19SChris Wilson 		}
3695f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3696f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3697f71d4af4SJesse Barnes 	}
3698f71d4af4SJesse Barnes }
369920afbda2SDaniel Vetter 
370020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
370120afbda2SDaniel Vetter {
370220afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3703821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3704821450c6SEgbert Eich 	struct drm_connector *connector;
3705b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3706821450c6SEgbert Eich 	int i;
370720afbda2SDaniel Vetter 
3708821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3709821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3710821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3711821450c6SEgbert Eich 	}
3712821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3713821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3714821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3715821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3716821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3717821450c6SEgbert Eich 	}
3718b5ea2d56SDaniel Vetter 
3719b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3720b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3721b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
372220afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
372320afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3724b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
372520afbda2SDaniel Vetter }
3726