1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev); 92cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev); 93e5868a31SEgbert Eich 94036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 95995b6762SChris Wilson static void 96f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 981ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 991ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1001ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1013143a2bfSChris Wilson POSTING_READ(DEIMR); 102036a4a7dSZhenyu Wang } 103036a4a7dSZhenyu Wang } 104036a4a7dSZhenyu Wang 1050ff9800aSPaulo Zanoni static void 106f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 107036a4a7dSZhenyu Wang { 1081ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1091ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1101ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1113143a2bfSChris Wilson POSTING_READ(DEIMR); 112036a4a7dSZhenyu Wang } 113036a4a7dSZhenyu Wang } 114036a4a7dSZhenyu Wang 1158664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1168664281bSPaulo Zanoni { 1178664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1188664281bSPaulo Zanoni struct intel_crtc *crtc; 1198664281bSPaulo Zanoni enum pipe pipe; 1208664281bSPaulo Zanoni 1218664281bSPaulo Zanoni for_each_pipe(pipe) { 1228664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1238664281bSPaulo Zanoni 1248664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 1258664281bSPaulo Zanoni return false; 1268664281bSPaulo Zanoni } 1278664281bSPaulo Zanoni 1288664281bSPaulo Zanoni return true; 1298664281bSPaulo Zanoni } 1308664281bSPaulo Zanoni 1318664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 1328664281bSPaulo Zanoni { 1338664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1348664281bSPaulo Zanoni enum pipe pipe; 1358664281bSPaulo Zanoni struct intel_crtc *crtc; 1368664281bSPaulo Zanoni 1378664281bSPaulo Zanoni for_each_pipe(pipe) { 1388664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1398664281bSPaulo Zanoni 1408664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 1418664281bSPaulo Zanoni return false; 1428664281bSPaulo Zanoni } 1438664281bSPaulo Zanoni 1448664281bSPaulo Zanoni return true; 1458664281bSPaulo Zanoni } 1468664281bSPaulo Zanoni 1478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 1488664281bSPaulo Zanoni enum pipe pipe, bool enable) 1498664281bSPaulo Zanoni { 1508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1518664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 1528664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 1538664281bSPaulo Zanoni 1548664281bSPaulo Zanoni if (enable) 1558664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1568664281bSPaulo Zanoni else 1578664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1588664281bSPaulo Zanoni } 1598664281bSPaulo Zanoni 1608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 1618664281bSPaulo Zanoni bool enable) 1628664281bSPaulo Zanoni { 1638664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1648664281bSPaulo Zanoni 1658664281bSPaulo Zanoni if (enable) { 1668664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 1678664281bSPaulo Zanoni return; 1688664281bSPaulo Zanoni 1698664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A | 1708664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_B | 1718664281bSPaulo Zanoni ERR_INT_FIFO_UNDERRUN_C); 1728664281bSPaulo Zanoni 1738664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 1748664281bSPaulo Zanoni } else { 1758664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 1768664281bSPaulo Zanoni } 1778664281bSPaulo Zanoni } 1788664281bSPaulo Zanoni 1798664281bSPaulo Zanoni static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc, 1808664281bSPaulo Zanoni bool enable) 1818664281bSPaulo Zanoni { 1828664281bSPaulo Zanoni struct drm_device *dev = crtc->base.dev; 1838664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1848664281bSPaulo Zanoni uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER : 1858664281bSPaulo Zanoni SDE_TRANSB_FIFO_UNDER; 1868664281bSPaulo Zanoni 1878664281bSPaulo Zanoni if (enable) 1888664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit); 1898664281bSPaulo Zanoni else 1908664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit); 1918664281bSPaulo Zanoni 1928664281bSPaulo Zanoni POSTING_READ(SDEIMR); 1938664281bSPaulo Zanoni } 1948664281bSPaulo Zanoni 1958664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 1968664281bSPaulo Zanoni enum transcoder pch_transcoder, 1978664281bSPaulo Zanoni bool enable) 1988664281bSPaulo Zanoni { 1998664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2008664281bSPaulo Zanoni 2018664281bSPaulo Zanoni if (enable) { 2028664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 2038664281bSPaulo Zanoni return; 2048664281bSPaulo Zanoni 2058664281bSPaulo Zanoni I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN | 2068664281bSPaulo Zanoni SERR_INT_TRANS_B_FIFO_UNDERRUN | 2078664281bSPaulo Zanoni SERR_INT_TRANS_C_FIFO_UNDERRUN); 2088664281bSPaulo Zanoni 2098664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT); 2108664281bSPaulo Zanoni } else { 2118664281bSPaulo Zanoni I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT); 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni POSTING_READ(SDEIMR); 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni /** 2188664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 2198664281bSPaulo Zanoni * @dev: drm device 2208664281bSPaulo Zanoni * @pipe: pipe 2218664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2228664281bSPaulo Zanoni * 2238664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 2248664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 2258664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 2268664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 2278664281bSPaulo Zanoni * bit for all the pipes. 2288664281bSPaulo Zanoni * 2298664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2308664281bSPaulo Zanoni */ 2318664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 2328664281bSPaulo Zanoni enum pipe pipe, bool enable) 2338664281bSPaulo Zanoni { 2348664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2358664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 2368664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2378664281bSPaulo Zanoni unsigned long flags; 2388664281bSPaulo Zanoni bool ret; 2398664281bSPaulo Zanoni 2408664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 2438664281bSPaulo Zanoni 2448664281bSPaulo Zanoni if (enable == ret) 2458664281bSPaulo Zanoni goto done; 2468664281bSPaulo Zanoni 2478664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 2488664281bSPaulo Zanoni 2498664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 2508664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 2518664281bSPaulo Zanoni else if (IS_GEN7(dev)) 2528664281bSPaulo Zanoni ivybridge_set_fifo_underrun_reporting(dev, enable); 2538664281bSPaulo Zanoni 2548664281bSPaulo Zanoni done: 2558664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 2568664281bSPaulo Zanoni return ret; 2578664281bSPaulo Zanoni } 2588664281bSPaulo Zanoni 2598664281bSPaulo Zanoni /** 2608664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 2618664281bSPaulo Zanoni * @dev: drm device 2628664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 2638664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2648664281bSPaulo Zanoni * 2658664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 2668664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 2678664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 2688664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 2698664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 2708664281bSPaulo Zanoni * 2718664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2728664281bSPaulo Zanoni */ 2738664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 2748664281bSPaulo Zanoni enum transcoder pch_transcoder, 2758664281bSPaulo Zanoni bool enable) 2768664281bSPaulo Zanoni { 2778664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2788664281bSPaulo Zanoni enum pipe p; 2798664281bSPaulo Zanoni struct drm_crtc *crtc; 2808664281bSPaulo Zanoni struct intel_crtc *intel_crtc; 2818664281bSPaulo Zanoni unsigned long flags; 2828664281bSPaulo Zanoni bool ret; 2838664281bSPaulo Zanoni 2848664281bSPaulo Zanoni if (HAS_PCH_LPT(dev)) { 2858664281bSPaulo Zanoni crtc = NULL; 2868664281bSPaulo Zanoni for_each_pipe(p) { 2878664281bSPaulo Zanoni struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p]; 2888664281bSPaulo Zanoni if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) { 2898664281bSPaulo Zanoni crtc = c; 2908664281bSPaulo Zanoni break; 2918664281bSPaulo Zanoni } 2928664281bSPaulo Zanoni } 2938664281bSPaulo Zanoni if (!crtc) { 2948664281bSPaulo Zanoni DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n"); 2958664281bSPaulo Zanoni return false; 2968664281bSPaulo Zanoni } 2978664281bSPaulo Zanoni } else { 2988664281bSPaulo Zanoni crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 2998664281bSPaulo Zanoni } 3008664281bSPaulo Zanoni intel_crtc = to_intel_crtc(crtc); 3018664281bSPaulo Zanoni 3028664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3038664281bSPaulo Zanoni 3048664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 3058664281bSPaulo Zanoni 3068664281bSPaulo Zanoni if (enable == ret) 3078664281bSPaulo Zanoni goto done; 3088664281bSPaulo Zanoni 3098664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 3108664281bSPaulo Zanoni 3118664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 3128664281bSPaulo Zanoni ibx_set_fifo_underrun_reporting(intel_crtc, enable); 3138664281bSPaulo Zanoni else 3148664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3158664281bSPaulo Zanoni 3168664281bSPaulo Zanoni done: 3178664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3188664281bSPaulo Zanoni return ret; 3198664281bSPaulo Zanoni } 3208664281bSPaulo Zanoni 3218664281bSPaulo Zanoni 3227c463586SKeith Packard void 3237c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3247c463586SKeith Packard { 3259db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 32646c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3277c463586SKeith Packard 32846c06a30SVille Syrjälä if ((pipestat & mask) == mask) 32946c06a30SVille Syrjälä return; 33046c06a30SVille Syrjälä 3317c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 33246c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 33346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3343143a2bfSChris Wilson POSTING_READ(reg); 3357c463586SKeith Packard } 3367c463586SKeith Packard 3377c463586SKeith Packard void 3387c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3397c463586SKeith Packard { 3409db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 34146c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3427c463586SKeith Packard 34346c06a30SVille Syrjälä if ((pipestat & mask) == 0) 34446c06a30SVille Syrjälä return; 34546c06a30SVille Syrjälä 34646c06a30SVille Syrjälä pipestat &= ~mask; 34746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3483143a2bfSChris Wilson POSTING_READ(reg); 3497c463586SKeith Packard } 3507c463586SKeith Packard 351c0e09200SDave Airlie /** 35201c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 35301c66889SZhao Yakui */ 35401c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 35501c66889SZhao Yakui { 3561ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 3571ec14ad3SChris Wilson unsigned long irqflags; 3581ec14ad3SChris Wilson 3597e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 3607e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 3617e231dbeSJesse Barnes return; 3627e231dbeSJesse Barnes 3631ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 36401c66889SZhao Yakui 365c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 366f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 367edcb49caSZhao Yakui else { 36801c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 369d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 370a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 371edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 372d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 373edcb49caSZhao Yakui } 3741ec14ad3SChris Wilson 3751ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 37601c66889SZhao Yakui } 37701c66889SZhao Yakui 37801c66889SZhao Yakui /** 3790a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 3800a3e67a4SJesse Barnes * @dev: DRM device 3810a3e67a4SJesse Barnes * @pipe: pipe to check 3820a3e67a4SJesse Barnes * 3830a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 3840a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 3850a3e67a4SJesse Barnes * before reading such registers if unsure. 3860a3e67a4SJesse Barnes */ 3870a3e67a4SJesse Barnes static int 3880a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 3890a3e67a4SJesse Barnes { 3900a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 391702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 392702e7a56SPaulo Zanoni pipe); 393702e7a56SPaulo Zanoni 394702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 3950a3e67a4SJesse Barnes } 3960a3e67a4SJesse Barnes 39742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 39842f52ef8SKeith Packard * we use as a pipe index 39942f52ef8SKeith Packard */ 400f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 4010a3e67a4SJesse Barnes { 4020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4030a3e67a4SJesse Barnes unsigned long high_frame; 4040a3e67a4SJesse Barnes unsigned long low_frame; 4055eddb70bSChris Wilson u32 high1, high2, low; 4060a3e67a4SJesse Barnes 4070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 40844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4099db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4100a3e67a4SJesse Barnes return 0; 4110a3e67a4SJesse Barnes } 4120a3e67a4SJesse Barnes 4139db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 4149db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 4155eddb70bSChris Wilson 4160a3e67a4SJesse Barnes /* 4170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 4180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 4190a3e67a4SJesse Barnes * register. 4200a3e67a4SJesse Barnes */ 4210a3e67a4SJesse Barnes do { 4225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 4245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4250a3e67a4SJesse Barnes } while (high1 != high2); 4260a3e67a4SJesse Barnes 4275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 4285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 4295eddb70bSChris Wilson return (high1 << 8) | low; 4300a3e67a4SJesse Barnes } 4310a3e67a4SJesse Barnes 432f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 4339880b7a5SJesse Barnes { 4349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4359db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 4369880b7a5SJesse Barnes 4379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 43844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4399db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4409880b7a5SJesse Barnes return 0; 4419880b7a5SJesse Barnes } 4429880b7a5SJesse Barnes 4439880b7a5SJesse Barnes return I915_READ(reg); 4449880b7a5SJesse Barnes } 4459880b7a5SJesse Barnes 446f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 4470af7e4dfSMario Kleiner int *vpos, int *hpos) 4480af7e4dfSMario Kleiner { 4490af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4500af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 4510af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 4520af7e4dfSMario Kleiner bool in_vbl = true; 4530af7e4dfSMario Kleiner int ret = 0; 454fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 455fe2b8f9dSPaulo Zanoni pipe); 4560af7e4dfSMario Kleiner 4570af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 4580af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 4599db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4600af7e4dfSMario Kleiner return 0; 4610af7e4dfSMario Kleiner } 4620af7e4dfSMario Kleiner 4630af7e4dfSMario Kleiner /* Get vtotal. */ 464fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4650af7e4dfSMario Kleiner 4660af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 4670af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 4680af7e4dfSMario Kleiner * scanout position from Display scan line register. 4690af7e4dfSMario Kleiner */ 4700af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 4710af7e4dfSMario Kleiner 4720af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 4730af7e4dfSMario Kleiner * horizontal scanout position. 4740af7e4dfSMario Kleiner */ 4750af7e4dfSMario Kleiner *vpos = position & 0x1fff; 4760af7e4dfSMario Kleiner *hpos = 0; 4770af7e4dfSMario Kleiner } else { 4780af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 4790af7e4dfSMario Kleiner * We can split this into vertical and horizontal 4800af7e4dfSMario Kleiner * scanout position. 4810af7e4dfSMario Kleiner */ 4820af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 4830af7e4dfSMario Kleiner 484fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4850af7e4dfSMario Kleiner *vpos = position / htotal; 4860af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 4870af7e4dfSMario Kleiner } 4880af7e4dfSMario Kleiner 4890af7e4dfSMario Kleiner /* Query vblank area. */ 490fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 4910af7e4dfSMario Kleiner 4920af7e4dfSMario Kleiner /* Test position against vblank region. */ 4930af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 4940af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 4950af7e4dfSMario Kleiner 4960af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 4970af7e4dfSMario Kleiner in_vbl = false; 4980af7e4dfSMario Kleiner 4990af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 5000af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 5010af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 5020af7e4dfSMario Kleiner 5030af7e4dfSMario Kleiner /* Readouts valid? */ 5040af7e4dfSMario Kleiner if (vbl > 0) 5050af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 5060af7e4dfSMario Kleiner 5070af7e4dfSMario Kleiner /* In vblank? */ 5080af7e4dfSMario Kleiner if (in_vbl) 5090af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 5100af7e4dfSMario Kleiner 5110af7e4dfSMario Kleiner return ret; 5120af7e4dfSMario Kleiner } 5130af7e4dfSMario Kleiner 514f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 5150af7e4dfSMario Kleiner int *max_error, 5160af7e4dfSMario Kleiner struct timeval *vblank_time, 5170af7e4dfSMario Kleiner unsigned flags) 5180af7e4dfSMario Kleiner { 5194041b853SChris Wilson struct drm_crtc *crtc; 5200af7e4dfSMario Kleiner 5217eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 5224041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5230af7e4dfSMario Kleiner return -EINVAL; 5240af7e4dfSMario Kleiner } 5250af7e4dfSMario Kleiner 5260af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 5274041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 5284041b853SChris Wilson if (crtc == NULL) { 5294041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5304041b853SChris Wilson return -EINVAL; 5314041b853SChris Wilson } 5324041b853SChris Wilson 5334041b853SChris Wilson if (!crtc->enabled) { 5344041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 5354041b853SChris Wilson return -EBUSY; 5364041b853SChris Wilson } 5370af7e4dfSMario Kleiner 5380af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 5394041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 5404041b853SChris Wilson vblank_time, flags, 5414041b853SChris Wilson crtc); 5420af7e4dfSMario Kleiner } 5430af7e4dfSMario Kleiner 5445ca58282SJesse Barnes /* 5455ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 5465ca58282SJesse Barnes */ 547ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 548ac4c16c5SEgbert Eich 5495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 5505ca58282SJesse Barnes { 5515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5525ca58282SJesse Barnes hotplug_work); 5535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 554c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 555cd569aedSEgbert Eich struct intel_connector *intel_connector; 556cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 557cd569aedSEgbert Eich struct drm_connector *connector; 558cd569aedSEgbert Eich unsigned long irqflags; 559cd569aedSEgbert Eich bool hpd_disabled = false; 5605ca58282SJesse Barnes 56152d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 56252d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 56352d7ecedSDaniel Vetter return; 56452d7ecedSDaniel Vetter 565a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 566e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 567e67189abSJesse Barnes 568cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 569cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 570cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 571cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 572cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 573cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 574cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 575cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 576cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 577cd569aedSEgbert Eich drm_get_connector_name(connector)); 578cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 579cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 580cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 581cd569aedSEgbert Eich hpd_disabled = true; 582cd569aedSEgbert Eich } 583cd569aedSEgbert Eich } 584cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 585cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 586cd569aedSEgbert Eich * some connectors */ 587ac4c16c5SEgbert Eich if (hpd_disabled) { 588cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 589ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 590ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 591ac4c16c5SEgbert Eich } 592cd569aedSEgbert Eich 593cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 594cd569aedSEgbert Eich 595cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 596cd569aedSEgbert Eich if (intel_encoder->hot_plug) 597cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 598c31c4ba3SKeith Packard 59940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 60040ee3381SKeith Packard 6015ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 602eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 6035ca58282SJesse Barnes } 6045ca58282SJesse Barnes 60573edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 606f97108d1SJesse Barnes { 607f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 608b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 6099270388eSDaniel Vetter u8 new_delay; 6109270388eSDaniel Vetter unsigned long flags; 6119270388eSDaniel Vetter 6129270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 613f97108d1SJesse Barnes 61473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 61573edd18fSDaniel Vetter 61620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 6179270388eSDaniel Vetter 6187648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 619b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 620b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 621f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 622f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 623f97108d1SJesse Barnes 624f97108d1SJesse Barnes /* Handle RCS change request from hw */ 625b5b72e89SMatthew Garrett if (busy_up > max_avg) { 62620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 62720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 62820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 62920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 630b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 63120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 63220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 63320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 63420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 635f97108d1SJesse Barnes } 636f97108d1SJesse Barnes 6377648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 63820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 639f97108d1SJesse Barnes 6409270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 6419270388eSDaniel Vetter 642f97108d1SJesse Barnes return; 643f97108d1SJesse Barnes } 644f97108d1SJesse Barnes 645549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 646549f7365SChris Wilson struct intel_ring_buffer *ring) 647549f7365SChris Wilson { 648549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 6499862e600SChris Wilson 650475553deSChris Wilson if (ring->obj == NULL) 651475553deSChris Wilson return; 652475553deSChris Wilson 653b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 6549862e600SChris Wilson 655549f7365SChris Wilson wake_up_all(&ring->irq_queue); 6563e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 65799584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 65899584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 659cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 6603e0dc6b0SBen Widawsky } 661549f7365SChris Wilson } 662549f7365SChris Wilson 6634912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 6643b8d8d91SJesse Barnes { 6654912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 666c6a828d3SDaniel Vetter rps.work); 6674912d041SBen Widawsky u32 pm_iir, pm_imr; 6687b9e0ae6SChris Wilson u8 new_delay; 6693b8d8d91SJesse Barnes 670c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 671c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 672c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 6734912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 674a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 675c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 6764912d041SBen Widawsky 6777b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 6783b8d8d91SJesse Barnes return; 6793b8d8d91SJesse Barnes 6804fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 6817b9e0ae6SChris Wilson 6827b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 683c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 6847b9e0ae6SChris Wilson else 685c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 6863b8d8d91SJesse Barnes 68779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 68879249636SBen Widawsky * interrupt 68979249636SBen Widawsky */ 69079249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 69179249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 6920a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 6930a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 6940a073b84SJesse Barnes else 6954912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 69679249636SBen Widawsky } 6973b8d8d91SJesse Barnes 6984fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 6993b8d8d91SJesse Barnes } 7003b8d8d91SJesse Barnes 701e3689190SBen Widawsky 702e3689190SBen Widawsky /** 703e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 704e3689190SBen Widawsky * occurred. 705e3689190SBen Widawsky * @work: workqueue struct 706e3689190SBen Widawsky * 707e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 708e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 709e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 710e3689190SBen Widawsky */ 711e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 712e3689190SBen Widawsky { 713e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 714a4da4fa4SDaniel Vetter l3_parity.error_work); 715e3689190SBen Widawsky u32 error_status, row, bank, subbank; 716e3689190SBen Widawsky char *parity_event[5]; 717e3689190SBen Widawsky uint32_t misccpctl; 718e3689190SBen Widawsky unsigned long flags; 719e3689190SBen Widawsky 720e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 721e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 722e3689190SBen Widawsky * any time we access those registers. 723e3689190SBen Widawsky */ 724e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 725e3689190SBen Widawsky 726e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 727e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 728e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 729e3689190SBen Widawsky 730e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 731e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 732e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 733e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 734e3689190SBen Widawsky 735e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 736e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 737e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 738e3689190SBen Widawsky 739e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 740e3689190SBen Widawsky 741e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 742e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 743e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 744e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 745e3689190SBen Widawsky 746e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 747e3689190SBen Widawsky 748e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 749e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 750e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 751e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 752e3689190SBen Widawsky parity_event[4] = NULL; 753e3689190SBen Widawsky 754e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 755e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 756e3689190SBen Widawsky 757e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 758e3689190SBen Widawsky row, bank, subbank); 759e3689190SBen Widawsky 760e3689190SBen Widawsky kfree(parity_event[3]); 761e3689190SBen Widawsky kfree(parity_event[2]); 762e3689190SBen Widawsky kfree(parity_event[1]); 763e3689190SBen Widawsky } 764e3689190SBen Widawsky 765d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 766e3689190SBen Widawsky { 767e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 768e3689190SBen Widawsky unsigned long flags; 769e3689190SBen Widawsky 770e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 771e3689190SBen Widawsky return; 772e3689190SBen Widawsky 773e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 774e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 775e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 776e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 777e3689190SBen Widawsky 778a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 779e3689190SBen Widawsky } 780e3689190SBen Widawsky 781e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 782e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 783e7b4c6b1SDaniel Vetter u32 gt_iir) 784e7b4c6b1SDaniel Vetter { 785e7b4c6b1SDaniel Vetter 786e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 787e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 788e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 789e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 790e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 791e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 792e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 793e7b4c6b1SDaniel Vetter 794e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 795e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 796e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 797e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 798e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 799e7b4c6b1SDaniel Vetter } 800e3689190SBen Widawsky 801e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 802e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 803e7b4c6b1SDaniel Vetter } 804e7b4c6b1SDaniel Vetter 805fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 806fc6826d1SChris Wilson u32 pm_iir) 807fc6826d1SChris Wilson { 808fc6826d1SChris Wilson unsigned long flags; 809fc6826d1SChris Wilson 810fc6826d1SChris Wilson /* 811fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 812fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 813fc6826d1SChris Wilson * displays a case where we've unsafely cleared 814c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 815fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 816fc6826d1SChris Wilson * 817c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 818fc6826d1SChris Wilson */ 819fc6826d1SChris Wilson 820c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 821c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 822c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 823fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 824c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 825fc6826d1SChris Wilson 826c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 827fc6826d1SChris Wilson } 828fc6826d1SChris Wilson 829b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 830b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 831b543fb04SEgbert Eich 832cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev, 833b543fb04SEgbert Eich u32 hotplug_trigger, 834b543fb04SEgbert Eich const u32 *hpd) 835b543fb04SEgbert Eich { 836b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 837b543fb04SEgbert Eich unsigned long irqflags; 838b543fb04SEgbert Eich int i; 839cd569aedSEgbert Eich bool ret = false; 840b543fb04SEgbert Eich 841b543fb04SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 842b543fb04SEgbert Eich 843b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 844821450c6SEgbert Eich 845b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 846b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 847b543fb04SEgbert Eich continue; 848b543fb04SEgbert Eich 849b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 850b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 851b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 852b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 853b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 854b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 855b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 856b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 857cd569aedSEgbert Eich ret = true; 858b543fb04SEgbert Eich } else { 859b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 860b543fb04SEgbert Eich } 861b543fb04SEgbert Eich } 862b543fb04SEgbert Eich 863b543fb04SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 864cd569aedSEgbert Eich 865cd569aedSEgbert Eich return ret; 866b543fb04SEgbert Eich } 867b543fb04SEgbert Eich 868515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 869515ac2bbSDaniel Vetter { 87028c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 87128c70f16SDaniel Vetter 87228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 873515ac2bbSDaniel Vetter } 874515ac2bbSDaniel Vetter 875ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 876ce99c256SDaniel Vetter { 8779ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 8789ee32feaSDaniel Vetter 8799ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 880ce99c256SDaniel Vetter } 881ce99c256SDaniel Vetter 882ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 8837e231dbeSJesse Barnes { 8847e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 8857e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 8867e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 8877e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 8887e231dbeSJesse Barnes unsigned long irqflags; 8897e231dbeSJesse Barnes int pipe; 8907e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 8917e231dbeSJesse Barnes 8927e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 8937e231dbeSJesse Barnes 8947e231dbeSJesse Barnes while (true) { 8957e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 8967e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 8977e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 8987e231dbeSJesse Barnes 8997e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 9007e231dbeSJesse Barnes goto out; 9017e231dbeSJesse Barnes 9027e231dbeSJesse Barnes ret = IRQ_HANDLED; 9037e231dbeSJesse Barnes 904e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 9057e231dbeSJesse Barnes 9067e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9077e231dbeSJesse Barnes for_each_pipe(pipe) { 9087e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 9097e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 9107e231dbeSJesse Barnes 9117e231dbeSJesse Barnes /* 9127e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 9137e231dbeSJesse Barnes */ 9147e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 9157e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 9167e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 9177e231dbeSJesse Barnes pipe_name(pipe)); 9187e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 9197e231dbeSJesse Barnes } 9207e231dbeSJesse Barnes } 9217e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 9227e231dbeSJesse Barnes 92331acc7f5SJesse Barnes for_each_pipe(pipe) { 92431acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 92531acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 92631acc7f5SJesse Barnes 92731acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 92831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 92931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 93031acc7f5SJesse Barnes } 93131acc7f5SJesse Barnes } 93231acc7f5SJesse Barnes 9337e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 9347e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 9357e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 936b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 9377e231dbeSJesse Barnes 9387e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9397e231dbeSJesse Barnes hotplug_status); 940b543fb04SEgbert Eich if (hotplug_trigger) { 941cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 942cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 9437e231dbeSJesse Barnes queue_work(dev_priv->wq, 9447e231dbeSJesse Barnes &dev_priv->hotplug_work); 945b543fb04SEgbert Eich } 9467e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 9477e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 9487e231dbeSJesse Barnes } 9497e231dbeSJesse Barnes 950515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 951515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 9527e231dbeSJesse Barnes 953fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 954fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 9557e231dbeSJesse Barnes 9567e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 9577e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 9587e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 9597e231dbeSJesse Barnes } 9607e231dbeSJesse Barnes 9617e231dbeSJesse Barnes out: 9627e231dbeSJesse Barnes return ret; 9637e231dbeSJesse Barnes } 9647e231dbeSJesse Barnes 96523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 966776ad806SJesse Barnes { 967776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9689db4a9c7SJesse Barnes int pipe; 969b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 970776ad806SJesse Barnes 971b543fb04SEgbert Eich if (hotplug_trigger) { 972cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx)) 973cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 97476e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 975b543fb04SEgbert Eich } 976cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 977cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 978776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 979cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 980cfc33bf7SVille Syrjälä port_name(port)); 981cfc33bf7SVille Syrjälä } 982776ad806SJesse Barnes 983ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 984ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 985ce99c256SDaniel Vetter 986776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 987515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 988776ad806SJesse Barnes 989776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 990776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 991776ad806SJesse Barnes 992776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 993776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 994776ad806SJesse Barnes 995776ad806SJesse Barnes if (pch_iir & SDE_POISON) 996776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 997776ad806SJesse Barnes 9989db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 9999db4a9c7SJesse Barnes for_each_pipe(pipe) 10009db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 10019db4a9c7SJesse Barnes pipe_name(pipe), 10029db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1003776ad806SJesse Barnes 1004776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1005776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1006776ad806SJesse Barnes 1007776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1008776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1009776ad806SJesse Barnes 1010776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 10118664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 10128664281bSPaulo Zanoni false)) 10138664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 10148664281bSPaulo Zanoni 10158664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 10168664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 10178664281bSPaulo Zanoni false)) 10188664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 10198664281bSPaulo Zanoni } 10208664281bSPaulo Zanoni 10218664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 10228664281bSPaulo Zanoni { 10238664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 10248664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 10258664281bSPaulo Zanoni 1026*de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1027*de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1028*de032bf4SPaulo Zanoni 10298664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 10308664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 10318664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 10328664281bSPaulo Zanoni 10338664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 10348664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 10358664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 10368664281bSPaulo Zanoni 10378664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 10388664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 10398664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 10408664281bSPaulo Zanoni 10418664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 10428664281bSPaulo Zanoni } 10438664281bSPaulo Zanoni 10448664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 10458664281bSPaulo Zanoni { 10468664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 10478664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 10488664281bSPaulo Zanoni 1049*de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1050*de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1051*de032bf4SPaulo Zanoni 10528664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 10538664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 10548664281bSPaulo Zanoni false)) 10558664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 10568664281bSPaulo Zanoni 10578664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 10588664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 10598664281bSPaulo Zanoni false)) 10608664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 10618664281bSPaulo Zanoni 10628664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 10638664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 10648664281bSPaulo Zanoni false)) 10658664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 10668664281bSPaulo Zanoni 10678664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1068776ad806SJesse Barnes } 1069776ad806SJesse Barnes 107023e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 107123e81d69SAdam Jackson { 107223e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 107323e81d69SAdam Jackson int pipe; 1074b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 107523e81d69SAdam Jackson 1076b543fb04SEgbert Eich if (hotplug_trigger) { 1077cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt)) 1078cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 107976e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 1080b543fb04SEgbert Eich } 1081cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1082cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 108323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1084cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1085cfc33bf7SVille Syrjälä port_name(port)); 1086cfc33bf7SVille Syrjälä } 108723e81d69SAdam Jackson 108823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1089ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 109023e81d69SAdam Jackson 109123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1092515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 109323e81d69SAdam Jackson 109423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 109523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 109623e81d69SAdam Jackson 109723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 109823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 109923e81d69SAdam Jackson 110023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 110123e81d69SAdam Jackson for_each_pipe(pipe) 110223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 110323e81d69SAdam Jackson pipe_name(pipe), 110423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 11058664281bSPaulo Zanoni 11068664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 11078664281bSPaulo Zanoni cpt_serr_int_handler(dev); 110823e81d69SAdam Jackson } 110923e81d69SAdam Jackson 1110ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 1111b1f14ad0SJesse Barnes { 1112b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1113b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1114ab5c608bSBen Widawsky u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; 11150e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 11160e43406bSChris Wilson int i; 1117b1f14ad0SJesse Barnes 1118b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1119b1f14ad0SJesse Barnes 11208664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 11218664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 11228664281bSPaulo Zanoni if (IS_HASWELL(dev) && 11238664281bSPaulo Zanoni (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { 11248664281bSPaulo Zanoni DRM_ERROR("Unclaimed register before interrupt\n"); 11258664281bSPaulo Zanoni I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); 11268664281bSPaulo Zanoni } 11278664281bSPaulo Zanoni 1128b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1129b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1130b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 11310e43406bSChris Wilson 113244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 113344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 113444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 113544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 113644498aeaSPaulo Zanoni * due to its back queue). */ 1137ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 113844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 113944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 114044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1141ab5c608bSBen Widawsky } 114244498aeaSPaulo Zanoni 11438664281bSPaulo Zanoni /* On Haswell, also mask ERR_INT because we don't want to risk 11448664281bSPaulo Zanoni * generating "unclaimed register" interrupts from inside the interrupt 11458664281bSPaulo Zanoni * handler. */ 11468664281bSPaulo Zanoni if (IS_HASWELL(dev)) 11478664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 11488664281bSPaulo Zanoni 11490e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 11500e43406bSChris Wilson if (gt_iir) { 11510e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 11520e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 11530e43406bSChris Wilson ret = IRQ_HANDLED; 11540e43406bSChris Wilson } 1155b1f14ad0SJesse Barnes 1156b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 11570e43406bSChris Wilson if (de_iir) { 11588664281bSPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 11598664281bSPaulo Zanoni ivb_err_int_handler(dev); 11608664281bSPaulo Zanoni 1161ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 1162ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1163ce99c256SDaniel Vetter 1164b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 1165b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 1166b1f14ad0SJesse Barnes 11670e43406bSChris Wilson for (i = 0; i < 3; i++) { 116874d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 116974d44445SDaniel Vetter drm_handle_vblank(dev, i); 11700e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 11710e43406bSChris Wilson intel_prepare_page_flip(dev, i); 11720e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 1173b1f14ad0SJesse Barnes } 1174b1f14ad0SJesse Barnes } 1175b1f14ad0SJesse Barnes 1176b1f14ad0SJesse Barnes /* check event from PCH */ 1177ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 11780e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 11790e43406bSChris Wilson 118023e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 11810e43406bSChris Wilson 11820e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 11830e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 1184b1f14ad0SJesse Barnes } 1185b1f14ad0SJesse Barnes 11860e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 11870e43406bSChris Wilson ret = IRQ_HANDLED; 11880e43406bSChris Wilson } 11890e43406bSChris Wilson 11900e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 11910e43406bSChris Wilson if (pm_iir) { 1192fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 1193fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 1194b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 11950e43406bSChris Wilson ret = IRQ_HANDLED; 11960e43406bSChris Wilson } 1197b1f14ad0SJesse Barnes 11988664281bSPaulo Zanoni if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev)) 11998664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 12008664281bSPaulo Zanoni 1201b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1202b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1203ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 120444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 120544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1206ab5c608bSBen Widawsky } 1207b1f14ad0SJesse Barnes 1208b1f14ad0SJesse Barnes return ret; 1209b1f14ad0SJesse Barnes } 1210b1f14ad0SJesse Barnes 1211e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 1212e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1213e7b4c6b1SDaniel Vetter u32 gt_iir) 1214e7b4c6b1SDaniel Vetter { 1215e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 1216e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1217e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 1218e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1219e7b4c6b1SDaniel Vetter } 1220e7b4c6b1SDaniel Vetter 1221ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1222036a4a7dSZhenyu Wang { 12234697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1224036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1225036a4a7dSZhenyu Wang int ret = IRQ_NONE; 122644498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 1227881f47b6SXiang, Haihao 12284697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 12294697995bSJesse Barnes 12302d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 12312d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 12322d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 12333143a2bfSChris Wilson POSTING_READ(DEIER); 12342d109a84SZou, Nanhai 123544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 123644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 123744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 123844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 123944498aeaSPaulo Zanoni * due to its back queue). */ 124044498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 124144498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 124244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 124344498aeaSPaulo Zanoni 1244036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 1245036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 12463b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 1247036a4a7dSZhenyu Wang 1248acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 1249c7c85101SZou Nan hai goto done; 1250036a4a7dSZhenyu Wang 1251036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 1252036a4a7dSZhenyu Wang 1253e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 1254e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 1255e7b4c6b1SDaniel Vetter else 1256e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 1257036a4a7dSZhenyu Wang 1258ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 1259ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1260ce99c256SDaniel Vetter 126101c66889SZhao Yakui if (de_iir & DE_GSE) 12623b617967SChris Wilson intel_opregion_gse_intr(dev); 126301c66889SZhao Yakui 126474d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 126574d44445SDaniel Vetter drm_handle_vblank(dev, 0); 126674d44445SDaniel Vetter 126774d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 126874d44445SDaniel Vetter drm_handle_vblank(dev, 1); 126974d44445SDaniel Vetter 1270*de032bf4SPaulo Zanoni if (de_iir & DE_POISON) 1271*de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1272*de032bf4SPaulo Zanoni 12738664281bSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 12748664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 12758664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 12768664281bSPaulo Zanoni 12778664281bSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 12788664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 12798664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 12808664281bSPaulo Zanoni 1281f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 1282013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 12832bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 1284013d5aa2SJesse Barnes } 1285013d5aa2SJesse Barnes 1286f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 1287f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 12882bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 1289013d5aa2SJesse Barnes } 1290c062df61SLi Peng 1291c650156aSZhenyu Wang /* check event from PCH */ 1292776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 1293acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 1294acd15b6cSDaniel Vetter 129523e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 129623e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 129723e81d69SAdam Jackson else 129823e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 1299acd15b6cSDaniel Vetter 1300acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 1301acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 1302776ad806SJesse Barnes } 1303c650156aSZhenyu Wang 130473edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 130573edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 1306f97108d1SJesse Barnes 1307fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 1308fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 13093b8d8d91SJesse Barnes 1310c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 1311c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 13124912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 1313036a4a7dSZhenyu Wang 1314c7c85101SZou Nan hai done: 13152d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 13163143a2bfSChris Wilson POSTING_READ(DEIER); 131744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 131844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 13192d109a84SZou, Nanhai 1320036a4a7dSZhenyu Wang return ret; 1321036a4a7dSZhenyu Wang } 1322036a4a7dSZhenyu Wang 13238a905236SJesse Barnes /** 13248a905236SJesse Barnes * i915_error_work_func - do process context error handling work 13258a905236SJesse Barnes * @work: work struct 13268a905236SJesse Barnes * 13278a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 13288a905236SJesse Barnes * was detected. 13298a905236SJesse Barnes */ 13308a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 13318a905236SJesse Barnes { 13321f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 13331f83fee0SDaniel Vetter work); 13341f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 13351f83fee0SDaniel Vetter gpu_error); 13368a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1337f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1338f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 1339f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 1340f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 1341f69061beSDaniel Vetter int i, ret; 13428a905236SJesse Barnes 1343f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 13448a905236SJesse Barnes 13457db0ba24SDaniel Vetter /* 13467db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 13477db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 13487db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 13497db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 13507db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 13517db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 13527db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 13537db0ba24SDaniel Vetter * work we don't need to worry about any other races. 13547db0ba24SDaniel Vetter */ 13557db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 135644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 13577db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 13587db0ba24SDaniel Vetter reset_event); 13591f83fee0SDaniel Vetter 1360f69061beSDaniel Vetter ret = i915_reset(dev); 1361f69061beSDaniel Vetter 1362f69061beSDaniel Vetter if (ret == 0) { 1363f69061beSDaniel Vetter /* 1364f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1365f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1366f69061beSDaniel Vetter * complete. 1367f69061beSDaniel Vetter * 1368f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1369f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1370f69061beSDaniel Vetter * updates before 1371f69061beSDaniel Vetter * the counter increment. 1372f69061beSDaniel Vetter */ 1373f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1374f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1375f69061beSDaniel Vetter 1376f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1377f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 13781f83fee0SDaniel Vetter } else { 13791f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1380f316a42cSBen Gamari } 13811f83fee0SDaniel Vetter 1382f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1383f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1384f69061beSDaniel Vetter 138596a02917SVille Syrjälä intel_display_handle_reset(dev); 138696a02917SVille Syrjälä 13871f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1388f316a42cSBen Gamari } 13898a905236SJesse Barnes } 13908a905236SJesse Barnes 139185f9e50dSDaniel Vetter /* NB: please notice the memset */ 139285f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 139385f9e50dSDaniel Vetter uint32_t *instdone) 139485f9e50dSDaniel Vetter { 139585f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 139685f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 139785f9e50dSDaniel Vetter 139885f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 139985f9e50dSDaniel Vetter case 2: 140085f9e50dSDaniel Vetter case 3: 140185f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 140285f9e50dSDaniel Vetter break; 140385f9e50dSDaniel Vetter case 4: 140485f9e50dSDaniel Vetter case 5: 140585f9e50dSDaniel Vetter case 6: 140685f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 140785f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 140885f9e50dSDaniel Vetter break; 140985f9e50dSDaniel Vetter default: 141085f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 141185f9e50dSDaniel Vetter case 7: 141285f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 141385f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 141485f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 141585f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 141685f9e50dSDaniel Vetter break; 141785f9e50dSDaniel Vetter } 141885f9e50dSDaniel Vetter } 141985f9e50dSDaniel Vetter 14203bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 14219df30794SChris Wilson static struct drm_i915_error_object * 1422d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv, 1423d0d045e8SBen Widawsky struct drm_i915_gem_object *src, 1424d0d045e8SBen Widawsky const int num_pages) 14259df30794SChris Wilson { 14269df30794SChris Wilson struct drm_i915_error_object *dst; 1427d0d045e8SBen Widawsky int i; 1428e56660ddSChris Wilson u32 reloc_offset; 14299df30794SChris Wilson 143005394f39SChris Wilson if (src == NULL || src->pages == NULL) 14319df30794SChris Wilson return NULL; 14329df30794SChris Wilson 1433d0d045e8SBen Widawsky dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); 14349df30794SChris Wilson if (dst == NULL) 14359df30794SChris Wilson return NULL; 14369df30794SChris Wilson 143705394f39SChris Wilson reloc_offset = src->gtt_offset; 1438d0d045e8SBen Widawsky for (i = 0; i < num_pages; i++) { 1439788885aeSAndrew Morton unsigned long flags; 1440e56660ddSChris Wilson void *d; 1441788885aeSAndrew Morton 1442e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 14439df30794SChris Wilson if (d == NULL) 14449df30794SChris Wilson goto unwind; 1445e56660ddSChris Wilson 1446788885aeSAndrew Morton local_irq_save(flags); 14475d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 144874898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1449172975aaSChris Wilson void __iomem *s; 1450172975aaSChris Wilson 1451172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1452172975aaSChris Wilson * It's part of the error state, and this hopefully 1453172975aaSChris Wilson * captures what the GPU read. 1454172975aaSChris Wilson */ 1455172975aaSChris Wilson 14565d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 14573e4d3af5SPeter Zijlstra reloc_offset); 1458e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 14593e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1460960e3564SChris Wilson } else if (src->stolen) { 1461960e3564SChris Wilson unsigned long offset; 1462960e3564SChris Wilson 1463960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1464960e3564SChris Wilson offset += src->stolen->start; 1465960e3564SChris Wilson offset += i << PAGE_SHIFT; 1466960e3564SChris Wilson 14671a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1468172975aaSChris Wilson } else { 14699da3da66SChris Wilson struct page *page; 1470172975aaSChris Wilson void *s; 1471172975aaSChris Wilson 14729da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1473172975aaSChris Wilson 14749da3da66SChris Wilson drm_clflush_pages(&page, 1); 14759da3da66SChris Wilson 14769da3da66SChris Wilson s = kmap_atomic(page); 1477172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1478172975aaSChris Wilson kunmap_atomic(s); 1479172975aaSChris Wilson 14809da3da66SChris Wilson drm_clflush_pages(&page, 1); 1481172975aaSChris Wilson } 1482788885aeSAndrew Morton local_irq_restore(flags); 1483e56660ddSChris Wilson 14849da3da66SChris Wilson dst->pages[i] = d; 1485e56660ddSChris Wilson 1486e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 14879df30794SChris Wilson } 1488d0d045e8SBen Widawsky dst->page_count = num_pages; 148905394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 14909df30794SChris Wilson 14919df30794SChris Wilson return dst; 14929df30794SChris Wilson 14939df30794SChris Wilson unwind: 14949da3da66SChris Wilson while (i--) 14959da3da66SChris Wilson kfree(dst->pages[i]); 14969df30794SChris Wilson kfree(dst); 14979df30794SChris Wilson return NULL; 14989df30794SChris Wilson } 1499d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \ 1500d0d045e8SBen Widawsky i915_error_object_create_sized((dev_priv), (src), \ 1501d0d045e8SBen Widawsky (src)->base.size>>PAGE_SHIFT) 15029df30794SChris Wilson 15039df30794SChris Wilson static void 15049df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 15059df30794SChris Wilson { 15069df30794SChris Wilson int page; 15079df30794SChris Wilson 15089df30794SChris Wilson if (obj == NULL) 15099df30794SChris Wilson return; 15109df30794SChris Wilson 15119df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 15129df30794SChris Wilson kfree(obj->pages[page]); 15139df30794SChris Wilson 15149df30794SChris Wilson kfree(obj); 15159df30794SChris Wilson } 15169df30794SChris Wilson 1517742cbee8SDaniel Vetter void 1518742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 15199df30794SChris Wilson { 1520742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1521742cbee8SDaniel Vetter typeof(*error), ref); 1522e2f973d5SChris Wilson int i; 1523e2f973d5SChris Wilson 152452d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 152552d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 152652d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 152752d39a21SChris Wilson kfree(error->ring[i].requests); 152852d39a21SChris Wilson } 1529e2f973d5SChris Wilson 15309df30794SChris Wilson kfree(error->active_bo); 15316ef3d427SChris Wilson kfree(error->overlay); 15329df30794SChris Wilson kfree(error); 15339df30794SChris Wilson } 15341b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 15351b50247aSChris Wilson struct drm_i915_gem_object *obj) 1536c724e8a9SChris Wilson { 1537c724e8a9SChris Wilson err->size = obj->base.size; 1538c724e8a9SChris Wilson err->name = obj->base.name; 15390201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 15400201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1541c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1542c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1543c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1544c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1545c724e8a9SChris Wilson err->pinned = 0; 1546c724e8a9SChris Wilson if (obj->pin_count > 0) 1547c724e8a9SChris Wilson err->pinned = 1; 1548c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1549c724e8a9SChris Wilson err->pinned = -1; 1550c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1551c724e8a9SChris Wilson err->dirty = obj->dirty; 1552c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 155396154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 155493dfb40cSChris Wilson err->cache_level = obj->cache_level; 15551b50247aSChris Wilson } 1556c724e8a9SChris Wilson 15571b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 15581b50247aSChris Wilson int count, struct list_head *head) 15591b50247aSChris Wilson { 15601b50247aSChris Wilson struct drm_i915_gem_object *obj; 15611b50247aSChris Wilson int i = 0; 15621b50247aSChris Wilson 15631b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 15641b50247aSChris Wilson capture_bo(err++, obj); 1565c724e8a9SChris Wilson if (++i == count) 1566c724e8a9SChris Wilson break; 15671b50247aSChris Wilson } 1568c724e8a9SChris Wilson 15691b50247aSChris Wilson return i; 15701b50247aSChris Wilson } 15711b50247aSChris Wilson 15721b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 15731b50247aSChris Wilson int count, struct list_head *head) 15741b50247aSChris Wilson { 15751b50247aSChris Wilson struct drm_i915_gem_object *obj; 15761b50247aSChris Wilson int i = 0; 15771b50247aSChris Wilson 15781b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 15791b50247aSChris Wilson if (obj->pin_count == 0) 15801b50247aSChris Wilson continue; 15811b50247aSChris Wilson 15821b50247aSChris Wilson capture_bo(err++, obj); 15831b50247aSChris Wilson if (++i == count) 15841b50247aSChris Wilson break; 1585c724e8a9SChris Wilson } 1586c724e8a9SChris Wilson 1587c724e8a9SChris Wilson return i; 1588c724e8a9SChris Wilson } 1589c724e8a9SChris Wilson 1590748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1591748ebc60SChris Wilson struct drm_i915_error_state *error) 1592748ebc60SChris Wilson { 1593748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1594748ebc60SChris Wilson int i; 1595748ebc60SChris Wilson 1596748ebc60SChris Wilson /* Fences */ 1597748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1598775d17b6SDaniel Vetter case 7: 1599748ebc60SChris Wilson case 6: 160042b5aeabSVille Syrjälä for (i = 0; i < dev_priv->num_fence_regs; i++) 1601748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1602748ebc60SChris Wilson break; 1603748ebc60SChris Wilson case 5: 1604748ebc60SChris Wilson case 4: 1605748ebc60SChris Wilson for (i = 0; i < 16; i++) 1606748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1607748ebc60SChris Wilson break; 1608748ebc60SChris Wilson case 3: 1609748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1610748ebc60SChris Wilson for (i = 0; i < 8; i++) 1611748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1612748ebc60SChris Wilson case 2: 1613748ebc60SChris Wilson for (i = 0; i < 8; i++) 1614748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1615748ebc60SChris Wilson break; 1616748ebc60SChris Wilson 16177dbf9d6eSBen Widawsky default: 16187dbf9d6eSBen Widawsky BUG(); 1619748ebc60SChris Wilson } 1620748ebc60SChris Wilson } 1621748ebc60SChris Wilson 1622bcfb2e28SChris Wilson static struct drm_i915_error_object * 1623bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1624bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1625bcfb2e28SChris Wilson { 1626bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1627bcfb2e28SChris Wilson u32 seqno; 1628bcfb2e28SChris Wilson 1629bcfb2e28SChris Wilson if (!ring->get_seqno) 1630bcfb2e28SChris Wilson return NULL; 1631bcfb2e28SChris Wilson 1632b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1633b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1634b45305fcSDaniel Vetter 1635b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1636b45305fcSDaniel Vetter return NULL; 1637b45305fcSDaniel Vetter 1638b45305fcSDaniel Vetter obj = ring->private; 1639b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1640b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1641b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1642b45305fcSDaniel Vetter } 1643b45305fcSDaniel Vetter 1644b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1645bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1646bcfb2e28SChris Wilson if (obj->ring != ring) 1647bcfb2e28SChris Wilson continue; 1648bcfb2e28SChris Wilson 16490201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1650bcfb2e28SChris Wilson continue; 1651bcfb2e28SChris Wilson 1652bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1653bcfb2e28SChris Wilson continue; 1654bcfb2e28SChris Wilson 1655bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1656bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1657bcfb2e28SChris Wilson */ 1658bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1659bcfb2e28SChris Wilson } 1660bcfb2e28SChris Wilson 1661bcfb2e28SChris Wilson return NULL; 1662bcfb2e28SChris Wilson } 1663bcfb2e28SChris Wilson 1664d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1665d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1666d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1667d27b1e0eSDaniel Vetter { 1668d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1669d27b1e0eSDaniel Vetter 167033f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 167112f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 167233f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 16737e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 16747e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 16757e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 16767e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1677df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1678df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 167933f3f518SDaniel Vetter } 1680c1cd90edSDaniel Vetter 1681d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 16829d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1683d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1684d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1685d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1686c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1687050ee91fSBen Widawsky if (ring->id == RCS) 1688d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1689d27b1e0eSDaniel Vetter } else { 16909d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1691d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1692d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1693d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1694d27b1e0eSDaniel Vetter } 1695d27b1e0eSDaniel Vetter 16969574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1697c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1698b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1699d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1700c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1701c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 17020f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 17037e3b8737SDaniel Vetter 17047e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 17057e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1706d27b1e0eSDaniel Vetter } 1707d27b1e0eSDaniel Vetter 17088c123e54SBen Widawsky 17098c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring, 17108c123e54SBen Widawsky struct drm_i915_error_state *error, 17118c123e54SBen Widawsky struct drm_i915_error_ring *ering) 17128c123e54SBen Widawsky { 17138c123e54SBen Widawsky struct drm_i915_private *dev_priv = ring->dev->dev_private; 17148c123e54SBen Widawsky struct drm_i915_gem_object *obj; 17158c123e54SBen Widawsky 17168c123e54SBen Widawsky /* Currently render ring is the only HW context user */ 17178c123e54SBen Widawsky if (ring->id != RCS || !error->ccid) 17188c123e54SBen Widawsky return; 17198c123e54SBen Widawsky 17208c123e54SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { 17218c123e54SBen Widawsky if ((error->ccid & PAGE_MASK) == obj->gtt_offset) { 17228c123e54SBen Widawsky ering->ctx = i915_error_object_create_sized(dev_priv, 17238c123e54SBen Widawsky obj, 1); 17248c123e54SBen Widawsky } 17258c123e54SBen Widawsky } 17268c123e54SBen Widawsky } 17278c123e54SBen Widawsky 172852d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 172952d39a21SChris Wilson struct drm_i915_error_state *error) 173052d39a21SChris Wilson { 173152d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1732b4519513SChris Wilson struct intel_ring_buffer *ring; 173352d39a21SChris Wilson struct drm_i915_gem_request *request; 173452d39a21SChris Wilson int i, count; 173552d39a21SChris Wilson 1736b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 173752d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 173852d39a21SChris Wilson 173952d39a21SChris Wilson error->ring[i].batchbuffer = 174052d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 174152d39a21SChris Wilson 174252d39a21SChris Wilson error->ring[i].ringbuffer = 174352d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 174452d39a21SChris Wilson 17458c123e54SBen Widawsky 17468c123e54SBen Widawsky i915_gem_record_active_context(ring, error, &error->ring[i]); 17478c123e54SBen Widawsky 174852d39a21SChris Wilson count = 0; 174952d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 175052d39a21SChris Wilson count++; 175152d39a21SChris Wilson 175252d39a21SChris Wilson error->ring[i].num_requests = count; 175352d39a21SChris Wilson error->ring[i].requests = 175452d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 175552d39a21SChris Wilson GFP_ATOMIC); 175652d39a21SChris Wilson if (error->ring[i].requests == NULL) { 175752d39a21SChris Wilson error->ring[i].num_requests = 0; 175852d39a21SChris Wilson continue; 175952d39a21SChris Wilson } 176052d39a21SChris Wilson 176152d39a21SChris Wilson count = 0; 176252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 176352d39a21SChris Wilson struct drm_i915_error_request *erq; 176452d39a21SChris Wilson 176552d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 176652d39a21SChris Wilson erq->seqno = request->seqno; 176752d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1768ee4f42b1SChris Wilson erq->tail = request->tail; 176952d39a21SChris Wilson } 177052d39a21SChris Wilson } 177152d39a21SChris Wilson } 177252d39a21SChris Wilson 17738a905236SJesse Barnes /** 17748a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 17758a905236SJesse Barnes * @dev: drm device 17768a905236SJesse Barnes * 17778a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 17788a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 17798a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 17808a905236SJesse Barnes * to pick up. 17818a905236SJesse Barnes */ 178263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 178363eeaf38SJesse Barnes { 178463eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 178505394f39SChris Wilson struct drm_i915_gem_object *obj; 178663eeaf38SJesse Barnes struct drm_i915_error_state *error; 178763eeaf38SJesse Barnes unsigned long flags; 17889db4a9c7SJesse Barnes int i, pipe; 178963eeaf38SJesse Barnes 179099584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 179199584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 179299584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 17939df30794SChris Wilson if (error) 17949df30794SChris Wilson return; 179563eeaf38SJesse Barnes 17969db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 179733f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 179863eeaf38SJesse Barnes if (!error) { 17999df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 18009df30794SChris Wilson return; 180163eeaf38SJesse Barnes } 180263eeaf38SJesse Barnes 18032f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in " 18042f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1805b6f7833bSChris Wilson dev->primary->index); 18062fa772f3SChris Wilson 1807742cbee8SDaniel Vetter kref_init(&error->ref); 180863eeaf38SJesse Barnes error->eir = I915_READ(EIR); 180963eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1810211816ecSBen Widawsky if (HAS_HW_CONTEXTS(dev)) 1811b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1812be998e2eSBen Widawsky 1813be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1814be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1815be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1816be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1817be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1818be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1819be998e2eSBen Widawsky else 1820be998e2eSBen Widawsky error->ier = I915_READ(IER); 1821be998e2eSBen Widawsky 18220f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 18230f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 18240f3b6849SChris Wilson 18250f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 18260f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 18270f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 18280f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 18290f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 18300f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 18310f3b6849SChris Wilson 18324f3308b9SPaulo Zanoni if (!HAS_PCH_SPLIT(dev)) 18339db4a9c7SJesse Barnes for_each_pipe(pipe) 18349db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1835d27b1e0eSDaniel Vetter 183633f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1837f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 183833f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 183933f3f518SDaniel Vetter } 1840add354ddSChris Wilson 184171e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 184271e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 184371e172e8SBen Widawsky 1844050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1845050ee91fSBen Widawsky 1846748ebc60SChris Wilson i915_gem_record_fences(dev, error); 184752d39a21SChris Wilson i915_gem_record_rings(dev, error); 18489df30794SChris Wilson 1849c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 18509df30794SChris Wilson error->active_bo = NULL; 1851c724e8a9SChris Wilson error->pinned_bo = NULL; 18529df30794SChris Wilson 1853bcfb2e28SChris Wilson i = 0; 1854bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1855bcfb2e28SChris Wilson i++; 1856bcfb2e28SChris Wilson error->active_bo_count = i; 18576c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 18581b50247aSChris Wilson if (obj->pin_count) 1859bcfb2e28SChris Wilson i++; 1860bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1861c724e8a9SChris Wilson 18628e934dbfSChris Wilson error->active_bo = NULL; 18638e934dbfSChris Wilson error->pinned_bo = NULL; 1864bcfb2e28SChris Wilson if (i) { 1865bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 18669df30794SChris Wilson GFP_ATOMIC); 1867c724e8a9SChris Wilson if (error->active_bo) 1868c724e8a9SChris Wilson error->pinned_bo = 1869c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 18709df30794SChris Wilson } 1871c724e8a9SChris Wilson 1872c724e8a9SChris Wilson if (error->active_bo) 1873c724e8a9SChris Wilson error->active_bo_count = 18741b50247aSChris Wilson capture_active_bo(error->active_bo, 1875c724e8a9SChris Wilson error->active_bo_count, 1876c724e8a9SChris Wilson &dev_priv->mm.active_list); 1877c724e8a9SChris Wilson 1878c724e8a9SChris Wilson if (error->pinned_bo) 1879c724e8a9SChris Wilson error->pinned_bo_count = 18801b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1881c724e8a9SChris Wilson error->pinned_bo_count, 18826c085a72SChris Wilson &dev_priv->mm.bound_list); 188363eeaf38SJesse Barnes 18848a905236SJesse Barnes do_gettimeofday(&error->time); 18858a905236SJesse Barnes 18866ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1887c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 18886ef3d427SChris Wilson 188999584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 189099584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 189199584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 18929df30794SChris Wilson error = NULL; 18939df30794SChris Wilson } 189499584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 18959df30794SChris Wilson 18969df30794SChris Wilson if (error) 1897742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 18989df30794SChris Wilson } 18999df30794SChris Wilson 19009df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 19019df30794SChris Wilson { 19029df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 19039df30794SChris Wilson struct drm_i915_error_state *error; 19046dc0e816SBen Widawsky unsigned long flags; 19059df30794SChris Wilson 190699584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 190799584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 190899584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 190999584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 19109df30794SChris Wilson 19119df30794SChris Wilson if (error) 1912742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 191363eeaf38SJesse Barnes } 19143bd3c932SChris Wilson #else 19153bd3c932SChris Wilson #define i915_capture_error_state(x) 19163bd3c932SChris Wilson #endif 191763eeaf38SJesse Barnes 191835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1919c0e09200SDave Airlie { 19208a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1921bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 192263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1923050ee91fSBen Widawsky int pipe, i; 192463eeaf38SJesse Barnes 192535aed2e6SChris Wilson if (!eir) 192635aed2e6SChris Wilson return; 192763eeaf38SJesse Barnes 1928a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 19298a905236SJesse Barnes 1930bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1931bd9854f9SBen Widawsky 19328a905236SJesse Barnes if (IS_G4X(dev)) { 19338a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 19348a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 19358a905236SJesse Barnes 1936a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1937a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1938050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1939050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1940a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1941a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 19428a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 19433143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 19448a905236SJesse Barnes } 19458a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 19468a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1947a70491ccSJoe Perches pr_err("page table error\n"); 1948a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 19498a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 19503143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 19518a905236SJesse Barnes } 19528a905236SJesse Barnes } 19538a905236SJesse Barnes 1954a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 195563eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 195663eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1957a70491ccSJoe Perches pr_err("page table error\n"); 1958a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 195963eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 19603143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 196163eeaf38SJesse Barnes } 19628a905236SJesse Barnes } 19638a905236SJesse Barnes 196463eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1965a70491ccSJoe Perches pr_err("memory refresh error:\n"); 19669db4a9c7SJesse Barnes for_each_pipe(pipe) 1967a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 19689db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 196963eeaf38SJesse Barnes /* pipestat has already been acked */ 197063eeaf38SJesse Barnes } 197163eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1972a70491ccSJoe Perches pr_err("instruction error\n"); 1973a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1974050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1975050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1976a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 197763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 197863eeaf38SJesse Barnes 1979a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1980a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1981a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 198263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 19833143a2bfSChris Wilson POSTING_READ(IPEIR); 198463eeaf38SJesse Barnes } else { 198563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 198663eeaf38SJesse Barnes 1987a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1988a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1989a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1990a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 199163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 19923143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 199363eeaf38SJesse Barnes } 199463eeaf38SJesse Barnes } 199563eeaf38SJesse Barnes 199663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 19973143a2bfSChris Wilson POSTING_READ(EIR); 199863eeaf38SJesse Barnes eir = I915_READ(EIR); 199963eeaf38SJesse Barnes if (eir) { 200063eeaf38SJesse Barnes /* 200163eeaf38SJesse Barnes * some errors might have become stuck, 200263eeaf38SJesse Barnes * mask them. 200363eeaf38SJesse Barnes */ 200463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 200563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 200663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 200763eeaf38SJesse Barnes } 200835aed2e6SChris Wilson } 200935aed2e6SChris Wilson 201035aed2e6SChris Wilson /** 201135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 201235aed2e6SChris Wilson * @dev: drm device 201335aed2e6SChris Wilson * 201435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 201535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 201635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 201735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 201835aed2e6SChris Wilson * of a ring dump etc.). 201935aed2e6SChris Wilson */ 2020527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 202135aed2e6SChris Wilson { 202235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2023b4519513SChris Wilson struct intel_ring_buffer *ring; 2024b4519513SChris Wilson int i; 202535aed2e6SChris Wilson 202635aed2e6SChris Wilson i915_capture_error_state(dev); 202735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 20288a905236SJesse Barnes 2029ba1234d1SBen Gamari if (wedged) { 2030f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2031f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2032ba1234d1SBen Gamari 203311ed50ecSBen Gamari /* 20341f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 20351f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 203611ed50ecSBen Gamari */ 2037b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2038b4519513SChris Wilson wake_up_all(&ring->irq_queue); 203911ed50ecSBen Gamari } 204011ed50ecSBen Gamari 204199584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 20428a905236SJesse Barnes } 20438a905236SJesse Barnes 204421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 20454e5359cdSSimon Farnsworth { 20464e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 20474e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 20484e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 204905394f39SChris Wilson struct drm_i915_gem_object *obj; 20504e5359cdSSimon Farnsworth struct intel_unpin_work *work; 20514e5359cdSSimon Farnsworth unsigned long flags; 20524e5359cdSSimon Farnsworth bool stall_detected; 20534e5359cdSSimon Farnsworth 20544e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 20554e5359cdSSimon Farnsworth if (intel_crtc == NULL) 20564e5359cdSSimon Farnsworth return; 20574e5359cdSSimon Farnsworth 20584e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 20594e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 20604e5359cdSSimon Farnsworth 2061e7d841caSChris Wilson if (work == NULL || 2062e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2063e7d841caSChris Wilson !work->enable_stall_check) { 20644e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 20654e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 20664e5359cdSSimon Farnsworth return; 20674e5359cdSSimon Farnsworth } 20684e5359cdSSimon Farnsworth 20694e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 207005394f39SChris Wilson obj = work->pending_flip_obj; 2071a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 20729db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2073446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2074446f2545SArmin Reese obj->gtt_offset; 20754e5359cdSSimon Farnsworth } else { 20769db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 207705394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 207801f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 20794e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 20804e5359cdSSimon Farnsworth } 20814e5359cdSSimon Farnsworth 20824e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 20834e5359cdSSimon Farnsworth 20844e5359cdSSimon Farnsworth if (stall_detected) { 20854e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 20864e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 20874e5359cdSSimon Farnsworth } 20884e5359cdSSimon Farnsworth } 20894e5359cdSSimon Farnsworth 209042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 209142f52ef8SKeith Packard * we use as a pipe index 209242f52ef8SKeith Packard */ 2093f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 20940a3e67a4SJesse Barnes { 20950a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2096e9d21d7fSKeith Packard unsigned long irqflags; 209771e0ffa5SJesse Barnes 20985eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 209971e0ffa5SJesse Barnes return -EINVAL; 21000a3e67a4SJesse Barnes 21011ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2102f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 21037c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 21047c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 21050a3e67a4SJesse Barnes else 21067c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 21077c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 21088692d00eSChris Wilson 21098692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 21108692d00eSChris Wilson if (dev_priv->info->gen == 3) 21116b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 21121ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 21138692d00eSChris Wilson 21140a3e67a4SJesse Barnes return 0; 21150a3e67a4SJesse Barnes } 21160a3e67a4SJesse Barnes 2117f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2118f796cf8fSJesse Barnes { 2119f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2120f796cf8fSJesse Barnes unsigned long irqflags; 2121f796cf8fSJesse Barnes 2122f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2123f796cf8fSJesse Barnes return -EINVAL; 2124f796cf8fSJesse Barnes 2125f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2126f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 2127f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2128f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2129f796cf8fSJesse Barnes 2130f796cf8fSJesse Barnes return 0; 2131f796cf8fSJesse Barnes } 2132f796cf8fSJesse Barnes 2133f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 2134b1f14ad0SJesse Barnes { 2135b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2136b1f14ad0SJesse Barnes unsigned long irqflags; 2137b1f14ad0SJesse Barnes 2138b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2139b1f14ad0SJesse Barnes return -EINVAL; 2140b1f14ad0SJesse Barnes 2141b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2142b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 2143b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 2144b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2145b1f14ad0SJesse Barnes 2146b1f14ad0SJesse Barnes return 0; 2147b1f14ad0SJesse Barnes } 2148b1f14ad0SJesse Barnes 21497e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 21507e231dbeSJesse Barnes { 21517e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21527e231dbeSJesse Barnes unsigned long irqflags; 215331acc7f5SJesse Barnes u32 imr; 21547e231dbeSJesse Barnes 21557e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 21567e231dbeSJesse Barnes return -EINVAL; 21577e231dbeSJesse Barnes 21587e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 21597e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 216031acc7f5SJesse Barnes if (pipe == 0) 21617e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 216231acc7f5SJesse Barnes else 21637e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 21647e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 216531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 216631acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 21677e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 21687e231dbeSJesse Barnes 21697e231dbeSJesse Barnes return 0; 21707e231dbeSJesse Barnes } 21717e231dbeSJesse Barnes 217242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 217342f52ef8SKeith Packard * we use as a pipe index 217442f52ef8SKeith Packard */ 2175f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 21760a3e67a4SJesse Barnes { 21770a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2178e9d21d7fSKeith Packard unsigned long irqflags; 21790a3e67a4SJesse Barnes 21801ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 21818692d00eSChris Wilson if (dev_priv->info->gen == 3) 21826b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 21838692d00eSChris Wilson 21847c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 21857c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 21867c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 21871ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 21880a3e67a4SJesse Barnes } 21890a3e67a4SJesse Barnes 2190f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2191f796cf8fSJesse Barnes { 2192f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2193f796cf8fSJesse Barnes unsigned long irqflags; 2194f796cf8fSJesse Barnes 2195f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2196f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 2197f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 2198f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2199f796cf8fSJesse Barnes } 2200f796cf8fSJesse Barnes 2201f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 2202b1f14ad0SJesse Barnes { 2203b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2204b1f14ad0SJesse Barnes unsigned long irqflags; 2205b1f14ad0SJesse Barnes 2206b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2207b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 2208b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 2209b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2210b1f14ad0SJesse Barnes } 2211b1f14ad0SJesse Barnes 22127e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 22137e231dbeSJesse Barnes { 22147e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22157e231dbeSJesse Barnes unsigned long irqflags; 221631acc7f5SJesse Barnes u32 imr; 22177e231dbeSJesse Barnes 22187e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 221931acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 222031acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22217e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 222231acc7f5SJesse Barnes if (pipe == 0) 22237e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 222431acc7f5SJesse Barnes else 22257e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22267e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 22277e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22287e231dbeSJesse Barnes } 22297e231dbeSJesse Barnes 2230893eead0SChris Wilson static u32 2231893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2232852835f3SZou Nan hai { 2233893eead0SChris Wilson return list_entry(ring->request_list.prev, 2234893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2235893eead0SChris Wilson } 2236893eead0SChris Wilson 2237893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 2238893eead0SChris Wilson { 2239893eead0SChris Wilson if (list_empty(&ring->request_list) || 2240b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 2241b2eadbc8SChris Wilson ring_last_seqno(ring))) { 2242893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 22439574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 22449574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 22459574b3feSBen Widawsky ring->name); 2246893eead0SChris Wilson wake_up_all(&ring->irq_queue); 2247893eead0SChris Wilson *err = true; 2248893eead0SChris Wilson } 2249893eead0SChris Wilson return true; 2250893eead0SChris Wilson } 2251893eead0SChris Wilson return false; 2252f65d9421SBen Gamari } 2253f65d9421SBen Gamari 2254a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring) 2255a24a11e6SChris Wilson { 2256a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2257a24a11e6SChris Wilson u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2258a24a11e6SChris Wilson struct intel_ring_buffer *signaller; 2259a24a11e6SChris Wilson u32 cmd, ipehr, acthd_min; 2260a24a11e6SChris Wilson 2261a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2262a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2263a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 2264a24a11e6SChris Wilson return false; 2265a24a11e6SChris Wilson 2266a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2267a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2268a24a11e6SChris Wilson */ 2269a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2270a24a11e6SChris Wilson do { 2271a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2272a24a11e6SChris Wilson if (cmd == ipehr) 2273a24a11e6SChris Wilson break; 2274a24a11e6SChris Wilson 2275a24a11e6SChris Wilson acthd -= 4; 2276a24a11e6SChris Wilson if (acthd < acthd_min) 2277a24a11e6SChris Wilson return false; 2278a24a11e6SChris Wilson } while (1); 2279a24a11e6SChris Wilson 2280a24a11e6SChris Wilson signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2281a24a11e6SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), 2282a24a11e6SChris Wilson ioread32(ring->virtual_start+acthd+4)+1); 2283a24a11e6SChris Wilson } 2284a24a11e6SChris Wilson 22851ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 22861ec14ad3SChris Wilson { 22871ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 22881ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 22891ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 22901ec14ad3SChris Wilson if (tmp & RING_WAIT) { 22911ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 22921ec14ad3SChris Wilson ring->name); 22931ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 22941ec14ad3SChris Wilson return true; 22951ec14ad3SChris Wilson } 2296a24a11e6SChris Wilson 2297a24a11e6SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && 2298a24a11e6SChris Wilson tmp & RING_WAIT_SEMAPHORE && 2299a24a11e6SChris Wilson semaphore_passed(ring)) { 2300a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2301a24a11e6SChris Wilson ring->name); 2302a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2303a24a11e6SChris Wilson return true; 2304a24a11e6SChris Wilson } 23051ec14ad3SChris Wilson return false; 23061ec14ad3SChris Wilson } 23071ec14ad3SChris Wilson 2308d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 2309d1e61e7fSChris Wilson { 2310d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 2311d1e61e7fSChris Wilson 231299584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 2313b4519513SChris Wilson bool hung = true; 2314b4519513SChris Wilson 2315d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 2316d1e61e7fSChris Wilson i915_handle_error(dev, true); 2317d1e61e7fSChris Wilson 2318d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 2319b4519513SChris Wilson struct intel_ring_buffer *ring; 2320b4519513SChris Wilson int i; 2321b4519513SChris Wilson 2322d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 2323d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 2324d1e61e7fSChris Wilson * and break the hang. This should work on 2325d1e61e7fSChris Wilson * all but the second generation chipsets. 2326d1e61e7fSChris Wilson */ 2327b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2328b4519513SChris Wilson hung &= !kick_ring(ring); 2329d1e61e7fSChris Wilson } 2330d1e61e7fSChris Wilson 2331b4519513SChris Wilson return hung; 2332d1e61e7fSChris Wilson } 2333d1e61e7fSChris Wilson 2334d1e61e7fSChris Wilson return false; 2335d1e61e7fSChris Wilson } 2336d1e61e7fSChris Wilson 2337f65d9421SBen Gamari /** 2338f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 2339f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 2340f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 2341f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 2342f65d9421SBen Gamari */ 2343f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 2344f65d9421SBen Gamari { 2345f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2346f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2347bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 2348b4519513SChris Wilson struct intel_ring_buffer *ring; 2349b4519513SChris Wilson bool err = false, idle; 2350b4519513SChris Wilson int i; 2351893eead0SChris Wilson 23523e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 23533e0dc6b0SBen Widawsky return; 23543e0dc6b0SBen Widawsky 2355b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 2356b4519513SChris Wilson idle = true; 2357b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 2358b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 2359b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 2360b4519513SChris Wilson } 2361b4519513SChris Wilson 2362893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 2363b4519513SChris Wilson if (idle) { 2364d1e61e7fSChris Wilson if (err) { 2365d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2366d1e61e7fSChris Wilson return; 2367d1e61e7fSChris Wilson 2368893eead0SChris Wilson goto repeat; 2369d1e61e7fSChris Wilson } 2370d1e61e7fSChris Wilson 237199584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2372893eead0SChris Wilson return; 2373893eead0SChris Wilson } 2374f65d9421SBen Gamari 2375bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 237699584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 237799584db3SDaniel Vetter sizeof(acthd)) == 0 && 237899584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 237999584db3SDaniel Vetter sizeof(instdone)) == 0) { 2380d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2381f65d9421SBen Gamari return; 2382cbb465e7SChris Wilson } else { 238399584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2384cbb465e7SChris Wilson 238599584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 238699584db3SDaniel Vetter sizeof(acthd)); 238799584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 238899584db3SDaniel Vetter sizeof(instdone)); 2389cbb465e7SChris Wilson } 2390f65d9421SBen Gamari 2391893eead0SChris Wilson repeat: 2392f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 239399584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 2394cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2395f65d9421SBen Gamari } 2396f65d9421SBen Gamari 2397c0e09200SDave Airlie /* drm_dma.h hooks 2398c0e09200SDave Airlie */ 2399f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2400036a4a7dSZhenyu Wang { 2401036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2402036a4a7dSZhenyu Wang 24034697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 24044697995bSJesse Barnes 2405036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2406bdfcdb63SDaniel Vetter 2407036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2408036a4a7dSZhenyu Wang 2409036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2410036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 24113143a2bfSChris Wilson POSTING_READ(DEIER); 2412036a4a7dSZhenyu Wang 2413036a4a7dSZhenyu Wang /* and GT */ 2414036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2415036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 24163143a2bfSChris Wilson POSTING_READ(GTIER); 2417c650156aSZhenyu Wang 2418ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2419ab5c608bSBen Widawsky return; 2420ab5c608bSBen Widawsky 2421c650156aSZhenyu Wang /* south display irq */ 2422c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 242382a28bcfSDaniel Vetter /* 242482a28bcfSDaniel Vetter * SDEIER is also touched by the interrupt handler to work around missed 242582a28bcfSDaniel Vetter * PCH interrupts. Hence we can't update it after the interrupt handler 242682a28bcfSDaniel Vetter * is enabled - instead we unconditionally enable all PCH interrupt 242782a28bcfSDaniel Vetter * sources here, but then only unmask them as needed with SDEIMR. 242882a28bcfSDaniel Vetter */ 242982a28bcfSDaniel Vetter I915_WRITE(SDEIER, 0xffffffff); 24303143a2bfSChris Wilson POSTING_READ(SDEIER); 2431036a4a7dSZhenyu Wang } 2432036a4a7dSZhenyu Wang 24337e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 24347e231dbeSJesse Barnes { 24357e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24367e231dbeSJesse Barnes int pipe; 24377e231dbeSJesse Barnes 24387e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 24397e231dbeSJesse Barnes 24407e231dbeSJesse Barnes /* VLV magic */ 24417e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 24427e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 24437e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 24447e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 24457e231dbeSJesse Barnes 24467e231dbeSJesse Barnes /* and GT */ 24477e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 24487e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 24497e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 24507e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 24517e231dbeSJesse Barnes POSTING_READ(GTIER); 24527e231dbeSJesse Barnes 24537e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 24547e231dbeSJesse Barnes 24557e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 24567e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 24577e231dbeSJesse Barnes for_each_pipe(pipe) 24587e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24597e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24607e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 24617e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 24627e231dbeSJesse Barnes POSTING_READ(VLV_IER); 24637e231dbeSJesse Barnes } 24647e231dbeSJesse Barnes 246582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 246682a28bcfSDaniel Vetter { 246782a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 246882a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 246982a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 247082a28bcfSDaniel Vetter u32 mask = ~I915_READ(SDEIMR); 247182a28bcfSDaniel Vetter u32 hotplug; 247282a28bcfSDaniel Vetter 247382a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2474995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK; 247582a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2476cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 247782a28bcfSDaniel Vetter mask |= hpd_ibx[intel_encoder->hpd_pin]; 247882a28bcfSDaniel Vetter } else { 2479995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK_CPT; 248082a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2481cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 248282a28bcfSDaniel Vetter mask |= hpd_cpt[intel_encoder->hpd_pin]; 248382a28bcfSDaniel Vetter } 248482a28bcfSDaniel Vetter 248582a28bcfSDaniel Vetter I915_WRITE(SDEIMR, ~mask); 248682a28bcfSDaniel Vetter 24877fe0b973SKeith Packard /* 24887fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 24897fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 24907fe0b973SKeith Packard * 24917fe0b973SKeith Packard * This register is the same on all known PCH chips. 24927fe0b973SKeith Packard */ 24937fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 24947fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 24957fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 24967fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 24977fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 24987fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 24997fe0b973SKeith Packard } 25007fe0b973SKeith Packard 2501d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2502d46da437SPaulo Zanoni { 2503d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 250482a28bcfSDaniel Vetter u32 mask; 2505d46da437SPaulo Zanoni 25068664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 25078664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2508*de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 25098664281bSPaulo Zanoni } else { 25108664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 25118664281bSPaulo Zanoni 25128664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 25138664281bSPaulo Zanoni } 2514ab5c608bSBen Widawsky 2515ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2516ab5c608bSBen Widawsky return; 2517ab5c608bSBen Widawsky 2518d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2519d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2520d46da437SPaulo Zanoni } 2521d46da437SPaulo Zanoni 2522f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2523036a4a7dSZhenyu Wang { 2524036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2525036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2526013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2527ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 25288664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 2529*de032bf4SPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON; 25301ec14ad3SChris Wilson u32 render_irqs; 2531036a4a7dSZhenyu Wang 25321ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2533036a4a7dSZhenyu Wang 2534036a4a7dSZhenyu Wang /* should always can generate irq */ 2535036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 25361ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 25371ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 25383143a2bfSChris Wilson POSTING_READ(DEIER); 2539036a4a7dSZhenyu Wang 25401ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2541036a4a7dSZhenyu Wang 2542036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 25431ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2544881f47b6SXiang, Haihao 25451ec14ad3SChris Wilson if (IS_GEN6(dev)) 25461ec14ad3SChris Wilson render_irqs = 25471ec14ad3SChris Wilson GT_USER_INTERRUPT | 2548e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2549e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 25501ec14ad3SChris Wilson else 25511ec14ad3SChris Wilson render_irqs = 255288f23b8fSChris Wilson GT_USER_INTERRUPT | 2553c6df541cSChris Wilson GT_PIPE_NOTIFY | 25541ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 25551ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 25563143a2bfSChris Wilson POSTING_READ(GTIER); 2557036a4a7dSZhenyu Wang 2558d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 25597fe0b973SKeith Packard 2560f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2561f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2562f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2563f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2564f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2565f97108d1SJesse Barnes } 2566f97108d1SJesse Barnes 2567036a4a7dSZhenyu Wang return 0; 2568036a4a7dSZhenyu Wang } 2569036a4a7dSZhenyu Wang 2570f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2571b1f14ad0SJesse Barnes { 2572b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2573b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2574b615b57aSChris Wilson u32 display_mask = 2575b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2576b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2577b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2578ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 25798664281bSPaulo Zanoni DE_AUX_CHANNEL_A_IVB | 25808664281bSPaulo Zanoni DE_ERR_INT_IVB; 2581b1f14ad0SJesse Barnes u32 render_irqs; 2582b1f14ad0SJesse Barnes 2583b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2584b1f14ad0SJesse Barnes 2585b1f14ad0SJesse Barnes /* should always can generate irq */ 25868664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2587b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2588b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2589b615b57aSChris Wilson I915_WRITE(DEIER, 2590b615b57aSChris Wilson display_mask | 2591b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2592b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2593b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2594b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2595b1f14ad0SJesse Barnes 259615b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2597b1f14ad0SJesse Barnes 2598b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2599b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2600b1f14ad0SJesse Barnes 2601e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 260215b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2603b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2604b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2605b1f14ad0SJesse Barnes 2606d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 26077fe0b973SKeith Packard 2608b1f14ad0SJesse Barnes return 0; 2609b1f14ad0SJesse Barnes } 2610b1f14ad0SJesse Barnes 26117e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 26127e231dbeSJesse Barnes { 26137e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26147e231dbeSJesse Barnes u32 enable_mask; 261531acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 26163bcedbe5SJesse Barnes u32 render_irqs; 26177e231dbeSJesse Barnes u16 msid; 26187e231dbeSJesse Barnes 26197e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 262031acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 262131acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 262231acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 26237e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 26247e231dbeSJesse Barnes 262531acc7f5SJesse Barnes /* 262631acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 262731acc7f5SJesse Barnes * toggle them based on usage. 262831acc7f5SJesse Barnes */ 262931acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 263031acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 263131acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 26327e231dbeSJesse Barnes 26337e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 26347e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 26357e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 26367e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 26377e231dbeSJesse Barnes msid |= (1<<14); 26387e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 26397e231dbeSJesse Barnes 264020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 264120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 264220afbda2SDaniel Vetter 26437e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 26447e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 26457e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26467e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 26477e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 26487e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26497e231dbeSJesse Barnes 265031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2651515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 265231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 265331acc7f5SJesse Barnes 26547e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26557e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26567e231dbeSJesse Barnes 265731acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 265831acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26593bcedbe5SJesse Barnes 26603bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 26613bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 26623bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 26637e231dbeSJesse Barnes POSTING_READ(GTIER); 26647e231dbeSJesse Barnes 26657e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 26667e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 26677e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 26687e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 26697e231dbeSJesse Barnes #endif 26707e231dbeSJesse Barnes 26717e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 267220afbda2SDaniel Vetter 267320afbda2SDaniel Vetter return 0; 267420afbda2SDaniel Vetter } 267520afbda2SDaniel Vetter 26767e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 26777e231dbeSJesse Barnes { 26787e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26797e231dbeSJesse Barnes int pipe; 26807e231dbeSJesse Barnes 26817e231dbeSJesse Barnes if (!dev_priv) 26827e231dbeSJesse Barnes return; 26837e231dbeSJesse Barnes 2684ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2685ac4c16c5SEgbert Eich 26867e231dbeSJesse Barnes for_each_pipe(pipe) 26877e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26887e231dbeSJesse Barnes 26897e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 26907e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 26917e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 26927e231dbeSJesse Barnes for_each_pipe(pipe) 26937e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26947e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26957e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 26967e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 26977e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26987e231dbeSJesse Barnes } 26997e231dbeSJesse Barnes 2700f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2701036a4a7dSZhenyu Wang { 2702036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 27034697995bSJesse Barnes 27044697995bSJesse Barnes if (!dev_priv) 27054697995bSJesse Barnes return; 27064697995bSJesse Barnes 2707ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2708ac4c16c5SEgbert Eich 2709036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2710036a4a7dSZhenyu Wang 2711036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2712036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2713036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 27148664281bSPaulo Zanoni if (IS_GEN7(dev)) 27158664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2716036a4a7dSZhenyu Wang 2717036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2718036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2719036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2720192aac1fSKeith Packard 2721ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2722ab5c608bSBen Widawsky return; 2723ab5c608bSBen Widawsky 2724192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2725192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2726192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 27278664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 27288664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2729036a4a7dSZhenyu Wang } 2730036a4a7dSZhenyu Wang 2731c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2732c2798b19SChris Wilson { 2733c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2734c2798b19SChris Wilson int pipe; 2735c2798b19SChris Wilson 2736c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2737c2798b19SChris Wilson 2738c2798b19SChris Wilson for_each_pipe(pipe) 2739c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2740c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2741c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2742c2798b19SChris Wilson POSTING_READ16(IER); 2743c2798b19SChris Wilson } 2744c2798b19SChris Wilson 2745c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2746c2798b19SChris Wilson { 2747c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2748c2798b19SChris Wilson 2749c2798b19SChris Wilson I915_WRITE16(EMR, 2750c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2751c2798b19SChris Wilson 2752c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2753c2798b19SChris Wilson dev_priv->irq_mask = 2754c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2755c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2756c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2757c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2758c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2759c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2760c2798b19SChris Wilson 2761c2798b19SChris Wilson I915_WRITE16(IER, 2762c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2763c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2764c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2765c2798b19SChris Wilson I915_USER_INTERRUPT); 2766c2798b19SChris Wilson POSTING_READ16(IER); 2767c2798b19SChris Wilson 2768c2798b19SChris Wilson return 0; 2769c2798b19SChris Wilson } 2770c2798b19SChris Wilson 277190a72f87SVille Syrjälä /* 277290a72f87SVille Syrjälä * Returns true when a page flip has completed. 277390a72f87SVille Syrjälä */ 277490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 277590a72f87SVille Syrjälä int pipe, u16 iir) 277690a72f87SVille Syrjälä { 277790a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 277890a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 277990a72f87SVille Syrjälä 278090a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 278190a72f87SVille Syrjälä return false; 278290a72f87SVille Syrjälä 278390a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 278490a72f87SVille Syrjälä return false; 278590a72f87SVille Syrjälä 278690a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 278790a72f87SVille Syrjälä 278890a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 278990a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 279090a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 279190a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 279290a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 279390a72f87SVille Syrjälä */ 279490a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 279590a72f87SVille Syrjälä return false; 279690a72f87SVille Syrjälä 279790a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 279890a72f87SVille Syrjälä 279990a72f87SVille Syrjälä return true; 280090a72f87SVille Syrjälä } 280190a72f87SVille Syrjälä 2802ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2803c2798b19SChris Wilson { 2804c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2805c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2806c2798b19SChris Wilson u16 iir, new_iir; 2807c2798b19SChris Wilson u32 pipe_stats[2]; 2808c2798b19SChris Wilson unsigned long irqflags; 2809c2798b19SChris Wilson int irq_received; 2810c2798b19SChris Wilson int pipe; 2811c2798b19SChris Wilson u16 flip_mask = 2812c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2813c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2814c2798b19SChris Wilson 2815c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2816c2798b19SChris Wilson 2817c2798b19SChris Wilson iir = I915_READ16(IIR); 2818c2798b19SChris Wilson if (iir == 0) 2819c2798b19SChris Wilson return IRQ_NONE; 2820c2798b19SChris Wilson 2821c2798b19SChris Wilson while (iir & ~flip_mask) { 2822c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2823c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2824c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2825c2798b19SChris Wilson * interrupts (for non-MSI). 2826c2798b19SChris Wilson */ 2827c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2828c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2829c2798b19SChris Wilson i915_handle_error(dev, false); 2830c2798b19SChris Wilson 2831c2798b19SChris Wilson for_each_pipe(pipe) { 2832c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2833c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2834c2798b19SChris Wilson 2835c2798b19SChris Wilson /* 2836c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2837c2798b19SChris Wilson */ 2838c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2839c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2840c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2841c2798b19SChris Wilson pipe_name(pipe)); 2842c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2843c2798b19SChris Wilson irq_received = 1; 2844c2798b19SChris Wilson } 2845c2798b19SChris Wilson } 2846c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2847c2798b19SChris Wilson 2848c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2849c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2850c2798b19SChris Wilson 2851d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2852c2798b19SChris Wilson 2853c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2854c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2855c2798b19SChris Wilson 2856c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 285790a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 285890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2859c2798b19SChris Wilson 2860c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 286190a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 286290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2863c2798b19SChris Wilson 2864c2798b19SChris Wilson iir = new_iir; 2865c2798b19SChris Wilson } 2866c2798b19SChris Wilson 2867c2798b19SChris Wilson return IRQ_HANDLED; 2868c2798b19SChris Wilson } 2869c2798b19SChris Wilson 2870c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2871c2798b19SChris Wilson { 2872c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2873c2798b19SChris Wilson int pipe; 2874c2798b19SChris Wilson 2875c2798b19SChris Wilson for_each_pipe(pipe) { 2876c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2877c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2878c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2879c2798b19SChris Wilson } 2880c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2881c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2882c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2883c2798b19SChris Wilson } 2884c2798b19SChris Wilson 2885a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2886a266c7d5SChris Wilson { 2887a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2888a266c7d5SChris Wilson int pipe; 2889a266c7d5SChris Wilson 2890a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2891a266c7d5SChris Wilson 2892a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2893a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2894a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2895a266c7d5SChris Wilson } 2896a266c7d5SChris Wilson 289700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2898a266c7d5SChris Wilson for_each_pipe(pipe) 2899a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2900a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2901a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2902a266c7d5SChris Wilson POSTING_READ(IER); 2903a266c7d5SChris Wilson } 2904a266c7d5SChris Wilson 2905a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2906a266c7d5SChris Wilson { 2907a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 290838bde180SChris Wilson u32 enable_mask; 2909a266c7d5SChris Wilson 291038bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 291138bde180SChris Wilson 291238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 291338bde180SChris Wilson dev_priv->irq_mask = 291438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 291538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 291638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 291738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 291838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 291938bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 292038bde180SChris Wilson 292138bde180SChris Wilson enable_mask = 292238bde180SChris Wilson I915_ASLE_INTERRUPT | 292338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 292438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 292538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 292638bde180SChris Wilson I915_USER_INTERRUPT; 292738bde180SChris Wilson 2928a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 292920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 293020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 293120afbda2SDaniel Vetter 2932a266c7d5SChris Wilson /* Enable in IER... */ 2933a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2934a266c7d5SChris Wilson /* and unmask in IMR */ 2935a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2936a266c7d5SChris Wilson } 2937a266c7d5SChris Wilson 2938a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2939a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2940a266c7d5SChris Wilson POSTING_READ(IER); 2941a266c7d5SChris Wilson 294220afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 294320afbda2SDaniel Vetter 294420afbda2SDaniel Vetter return 0; 294520afbda2SDaniel Vetter } 294620afbda2SDaniel Vetter 294790a72f87SVille Syrjälä /* 294890a72f87SVille Syrjälä * Returns true when a page flip has completed. 294990a72f87SVille Syrjälä */ 295090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 295190a72f87SVille Syrjälä int plane, int pipe, u32 iir) 295290a72f87SVille Syrjälä { 295390a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 295490a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 295590a72f87SVille Syrjälä 295690a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 295790a72f87SVille Syrjälä return false; 295890a72f87SVille Syrjälä 295990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 296090a72f87SVille Syrjälä return false; 296190a72f87SVille Syrjälä 296290a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 296390a72f87SVille Syrjälä 296490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 296590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 296690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 296790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 296890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 296990a72f87SVille Syrjälä */ 297090a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 297190a72f87SVille Syrjälä return false; 297290a72f87SVille Syrjälä 297390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 297490a72f87SVille Syrjälä 297590a72f87SVille Syrjälä return true; 297690a72f87SVille Syrjälä } 297790a72f87SVille Syrjälä 2978ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2979a266c7d5SChris Wilson { 2980a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2981a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 29828291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2983a266c7d5SChris Wilson unsigned long irqflags; 298438bde180SChris Wilson u32 flip_mask = 298538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 298638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 298738bde180SChris Wilson int pipe, ret = IRQ_NONE; 2988a266c7d5SChris Wilson 2989a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2990a266c7d5SChris Wilson 2991a266c7d5SChris Wilson iir = I915_READ(IIR); 299238bde180SChris Wilson do { 299338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 29948291ee90SChris Wilson bool blc_event = false; 2995a266c7d5SChris Wilson 2996a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2997a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2998a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2999a266c7d5SChris Wilson * interrupts (for non-MSI). 3000a266c7d5SChris Wilson */ 3001a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3002a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3003a266c7d5SChris Wilson i915_handle_error(dev, false); 3004a266c7d5SChris Wilson 3005a266c7d5SChris Wilson for_each_pipe(pipe) { 3006a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3007a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3008a266c7d5SChris Wilson 300938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3010a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3011a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3012a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3013a266c7d5SChris Wilson pipe_name(pipe)); 3014a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 301538bde180SChris Wilson irq_received = true; 3016a266c7d5SChris Wilson } 3017a266c7d5SChris Wilson } 3018a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3019a266c7d5SChris Wilson 3020a266c7d5SChris Wilson if (!irq_received) 3021a266c7d5SChris Wilson break; 3022a266c7d5SChris Wilson 3023a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3024a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3025a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3026a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3027b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3028a266c7d5SChris Wilson 3029a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3030a266c7d5SChris Wilson hotplug_status); 3031b543fb04SEgbert Eich if (hotplug_trigger) { 3032cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 3033cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 3034a266c7d5SChris Wilson queue_work(dev_priv->wq, 3035a266c7d5SChris Wilson &dev_priv->hotplug_work); 3036b543fb04SEgbert Eich } 3037a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 303838bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3039a266c7d5SChris Wilson } 3040a266c7d5SChris Wilson 304138bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3042a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3043a266c7d5SChris Wilson 3044a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3045a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3046a266c7d5SChris Wilson 3047a266c7d5SChris Wilson for_each_pipe(pipe) { 304838bde180SChris Wilson int plane = pipe; 304938bde180SChris Wilson if (IS_MOBILE(dev)) 305038bde180SChris Wilson plane = !plane; 30515e2032d4SVille Syrjälä 305290a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 305390a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 305490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3055a266c7d5SChris Wilson 3056a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3057a266c7d5SChris Wilson blc_event = true; 3058a266c7d5SChris Wilson } 3059a266c7d5SChris Wilson 3060a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3061a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3062a266c7d5SChris Wilson 3063a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3064a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3065a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3066a266c7d5SChris Wilson * we would never get another interrupt. 3067a266c7d5SChris Wilson * 3068a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3069a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3070a266c7d5SChris Wilson * another one. 3071a266c7d5SChris Wilson * 3072a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3073a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3074a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3075a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3076a266c7d5SChris Wilson * stray interrupts. 3077a266c7d5SChris Wilson */ 307838bde180SChris Wilson ret = IRQ_HANDLED; 3079a266c7d5SChris Wilson iir = new_iir; 308038bde180SChris Wilson } while (iir & ~flip_mask); 3081a266c7d5SChris Wilson 3082d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 30838291ee90SChris Wilson 3084a266c7d5SChris Wilson return ret; 3085a266c7d5SChris Wilson } 3086a266c7d5SChris Wilson 3087a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3088a266c7d5SChris Wilson { 3089a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3090a266c7d5SChris Wilson int pipe; 3091a266c7d5SChris Wilson 3092ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3093ac4c16c5SEgbert Eich 3094a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3095a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3096a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3097a266c7d5SChris Wilson } 3098a266c7d5SChris Wilson 309900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 310055b39755SChris Wilson for_each_pipe(pipe) { 310155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3102a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 310355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 310455b39755SChris Wilson } 3105a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3106a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3107a266c7d5SChris Wilson 3108a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3109a266c7d5SChris Wilson } 3110a266c7d5SChris Wilson 3111a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3112a266c7d5SChris Wilson { 3113a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3114a266c7d5SChris Wilson int pipe; 3115a266c7d5SChris Wilson 3116a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3117a266c7d5SChris Wilson 3118a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3119a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3120a266c7d5SChris Wilson 3121a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3122a266c7d5SChris Wilson for_each_pipe(pipe) 3123a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3124a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3125a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3126a266c7d5SChris Wilson POSTING_READ(IER); 3127a266c7d5SChris Wilson } 3128a266c7d5SChris Wilson 3129a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3130a266c7d5SChris Wilson { 3131a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3132bbba0a97SChris Wilson u32 enable_mask; 3133a266c7d5SChris Wilson u32 error_mask; 3134a266c7d5SChris Wilson 3135a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3136bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3137adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3138bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3139bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3140bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3141bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3142bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3143bbba0a97SChris Wilson 3144bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 314521ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 314621ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3147bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3148bbba0a97SChris Wilson 3149bbba0a97SChris Wilson if (IS_G4X(dev)) 3150bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3151a266c7d5SChris Wilson 3152515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 3153a266c7d5SChris Wilson 3154a266c7d5SChris Wilson /* 3155a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3156a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3157a266c7d5SChris Wilson */ 3158a266c7d5SChris Wilson if (IS_G4X(dev)) { 3159a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3160a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3161a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3162a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3163a266c7d5SChris Wilson } else { 3164a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3165a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3166a266c7d5SChris Wilson } 3167a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3168a266c7d5SChris Wilson 3169a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3170a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3171a266c7d5SChris Wilson POSTING_READ(IER); 3172a266c7d5SChris Wilson 317320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 317420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 317520afbda2SDaniel Vetter 317620afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 317720afbda2SDaniel Vetter 317820afbda2SDaniel Vetter return 0; 317920afbda2SDaniel Vetter } 318020afbda2SDaniel Vetter 3181bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 318220afbda2SDaniel Vetter { 318320afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3184e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3185cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 318620afbda2SDaniel Vetter u32 hotplug_en; 318720afbda2SDaniel Vetter 3188bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3189bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3190bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3191adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3192e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3193cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3194cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3195cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3196a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3197a266c7d5SChris Wilson to generate a spurious hotplug event about three 3198a266c7d5SChris Wilson seconds later. So just do it once. 3199a266c7d5SChris Wilson */ 3200a266c7d5SChris Wilson if (IS_G4X(dev)) 3201a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 320285fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3203a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3204a266c7d5SChris Wilson 3205a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3206a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3207a266c7d5SChris Wilson } 3208bac56d5bSEgbert Eich } 3209a266c7d5SChris Wilson 3210ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3211a266c7d5SChris Wilson { 3212a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3213a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3214a266c7d5SChris Wilson u32 iir, new_iir; 3215a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3216a266c7d5SChris Wilson unsigned long irqflags; 3217a266c7d5SChris Wilson int irq_received; 3218a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 321921ad8330SVille Syrjälä u32 flip_mask = 322021ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 322121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3222a266c7d5SChris Wilson 3223a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3224a266c7d5SChris Wilson 3225a266c7d5SChris Wilson iir = I915_READ(IIR); 3226a266c7d5SChris Wilson 3227a266c7d5SChris Wilson for (;;) { 32282c8ba29fSChris Wilson bool blc_event = false; 32292c8ba29fSChris Wilson 323021ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3231a266c7d5SChris Wilson 3232a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3233a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3234a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3235a266c7d5SChris Wilson * interrupts (for non-MSI). 3236a266c7d5SChris Wilson */ 3237a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3238a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3239a266c7d5SChris Wilson i915_handle_error(dev, false); 3240a266c7d5SChris Wilson 3241a266c7d5SChris Wilson for_each_pipe(pipe) { 3242a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3243a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3244a266c7d5SChris Wilson 3245a266c7d5SChris Wilson /* 3246a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3247a266c7d5SChris Wilson */ 3248a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3249a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3250a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3251a266c7d5SChris Wilson pipe_name(pipe)); 3252a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3253a266c7d5SChris Wilson irq_received = 1; 3254a266c7d5SChris Wilson } 3255a266c7d5SChris Wilson } 3256a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3257a266c7d5SChris Wilson 3258a266c7d5SChris Wilson if (!irq_received) 3259a266c7d5SChris Wilson break; 3260a266c7d5SChris Wilson 3261a266c7d5SChris Wilson ret = IRQ_HANDLED; 3262a266c7d5SChris Wilson 3263a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3264adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3265a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3266b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3267b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 3268b543fb04SEgbert Eich HOTPLUG_INT_STATUS_I965); 3269a266c7d5SChris Wilson 3270a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3271a266c7d5SChris Wilson hotplug_status); 3272b543fb04SEgbert Eich if (hotplug_trigger) { 3273cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, 3274cd569aedSEgbert Eich IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965)) 3275cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 3276a266c7d5SChris Wilson queue_work(dev_priv->wq, 3277a266c7d5SChris Wilson &dev_priv->hotplug_work); 3278b543fb04SEgbert Eich } 3279a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3280a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3281a266c7d5SChris Wilson } 3282a266c7d5SChris Wilson 328321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3284a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3285a266c7d5SChris Wilson 3286a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3287a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3288a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3289a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3290a266c7d5SChris Wilson 3291a266c7d5SChris Wilson for_each_pipe(pipe) { 32922c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 329390a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 329490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3295a266c7d5SChris Wilson 3296a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3297a266c7d5SChris Wilson blc_event = true; 3298a266c7d5SChris Wilson } 3299a266c7d5SChris Wilson 3300a266c7d5SChris Wilson 3301a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3302a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3303a266c7d5SChris Wilson 3304515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3305515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3306515ac2bbSDaniel Vetter 3307a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3308a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3309a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3310a266c7d5SChris Wilson * we would never get another interrupt. 3311a266c7d5SChris Wilson * 3312a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3313a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3314a266c7d5SChris Wilson * another one. 3315a266c7d5SChris Wilson * 3316a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3317a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3318a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3319a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3320a266c7d5SChris Wilson * stray interrupts. 3321a266c7d5SChris Wilson */ 3322a266c7d5SChris Wilson iir = new_iir; 3323a266c7d5SChris Wilson } 3324a266c7d5SChris Wilson 3325d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 33262c8ba29fSChris Wilson 3327a266c7d5SChris Wilson return ret; 3328a266c7d5SChris Wilson } 3329a266c7d5SChris Wilson 3330a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3331a266c7d5SChris Wilson { 3332a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3333a266c7d5SChris Wilson int pipe; 3334a266c7d5SChris Wilson 3335a266c7d5SChris Wilson if (!dev_priv) 3336a266c7d5SChris Wilson return; 3337a266c7d5SChris Wilson 3338ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3339ac4c16c5SEgbert Eich 3340a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3341a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3342a266c7d5SChris Wilson 3343a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3344a266c7d5SChris Wilson for_each_pipe(pipe) 3345a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3346a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3347a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3348a266c7d5SChris Wilson 3349a266c7d5SChris Wilson for_each_pipe(pipe) 3350a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3351a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3352a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3353a266c7d5SChris Wilson } 3354a266c7d5SChris Wilson 3355ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3356ac4c16c5SEgbert Eich { 3357ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3358ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3359ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3360ac4c16c5SEgbert Eich unsigned long irqflags; 3361ac4c16c5SEgbert Eich int i; 3362ac4c16c5SEgbert Eich 3363ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3364ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3365ac4c16c5SEgbert Eich struct drm_connector *connector; 3366ac4c16c5SEgbert Eich 3367ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3368ac4c16c5SEgbert Eich continue; 3369ac4c16c5SEgbert Eich 3370ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3371ac4c16c5SEgbert Eich 3372ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3373ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3374ac4c16c5SEgbert Eich 3375ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3376ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3377ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3378ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3379ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3380ac4c16c5SEgbert Eich if (!connector->polled) 3381ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3382ac4c16c5SEgbert Eich } 3383ac4c16c5SEgbert Eich } 3384ac4c16c5SEgbert Eich } 3385ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3386ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3387ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3388ac4c16c5SEgbert Eich } 3389ac4c16c5SEgbert Eich 3390f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3391f71d4af4SJesse Barnes { 33928b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 33938b2e326dSChris Wilson 33948b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 339599584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3396c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3397a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 33988b2e326dSChris Wilson 339999584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 340099584db3SDaniel Vetter i915_hangcheck_elapsed, 340161bac78eSDaniel Vetter (unsigned long) dev); 3402ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3403ac4c16c5SEgbert Eich (unsigned long) dev_priv); 340461bac78eSDaniel Vetter 340597a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 34069ee32feaSDaniel Vetter 3407f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3408f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 34097d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3410f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3411f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3412f71d4af4SJesse Barnes } 3413f71d4af4SJesse Barnes 3414c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3415f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3416c3613de9SKeith Packard else 3417c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3418f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3419f71d4af4SJesse Barnes 34207e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 34217e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 34227e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 34237e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 34247e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 34257e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 34267e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3427fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 34284a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 3429f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 3430f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 3431f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3432f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 3433f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3434f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 3435f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 343682a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3437f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3438f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3439f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3440f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3441f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3442f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3443f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 344482a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3445f71d4af4SJesse Barnes } else { 3446c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3447c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3448c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3449c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3450c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3451a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3452a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3453a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3454a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3455a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 345620afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3457c2798b19SChris Wilson } else { 3458a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3459a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3460a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3461a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3462bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3463c2798b19SChris Wilson } 3464f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3465f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3466f71d4af4SJesse Barnes } 3467f71d4af4SJesse Barnes } 346820afbda2SDaniel Vetter 346920afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 347020afbda2SDaniel Vetter { 347120afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3472821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3473821450c6SEgbert Eich struct drm_connector *connector; 3474821450c6SEgbert Eich int i; 347520afbda2SDaniel Vetter 3476821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3477821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3478821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3479821450c6SEgbert Eich } 3480821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3481821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3482821450c6SEgbert Eich connector->polled = intel_connector->polled; 3483821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3484821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3485821450c6SEgbert Eich } 348620afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 348720afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 348820afbda2SDaniel Vetter } 3489