1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 83995b6762SChris Wilson static void 84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 85036a4a7dSZhenyu Wang { 864bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 874bc9d430SDaniel Vetter 88c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 89c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 90c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 91c67a470bSPaulo Zanoni return; 92c67a470bSPaulo Zanoni } 93c67a470bSPaulo Zanoni 941ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 951ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 961ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 973143a2bfSChris Wilson POSTING_READ(DEIMR); 98036a4a7dSZhenyu Wang } 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang 1010ff9800aSPaulo Zanoni static void 102f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 103036a4a7dSZhenyu Wang { 1044bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1054bc9d430SDaniel Vetter 106c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 107c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 108c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 109c67a470bSPaulo Zanoni return; 110c67a470bSPaulo Zanoni } 111c67a470bSPaulo Zanoni 1121ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1131ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1141ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1153143a2bfSChris Wilson POSTING_READ(DEIMR); 116036a4a7dSZhenyu Wang } 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang 11943eaea13SPaulo Zanoni /** 12043eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12143eaea13SPaulo Zanoni * @dev_priv: driver private 12243eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12343eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12443eaea13SPaulo Zanoni */ 12543eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12643eaea13SPaulo Zanoni uint32_t interrupt_mask, 12743eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12843eaea13SPaulo Zanoni { 12943eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13043eaea13SPaulo Zanoni 131c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 132c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 133c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 135c67a470bSPaulo Zanoni interrupt_mask); 136c67a470bSPaulo Zanoni return; 137c67a470bSPaulo Zanoni } 138c67a470bSPaulo Zanoni 13943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14343eaea13SPaulo Zanoni } 14443eaea13SPaulo Zanoni 14543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14643eaea13SPaulo Zanoni { 14743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14843eaea13SPaulo Zanoni } 14943eaea13SPaulo Zanoni 15043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15143eaea13SPaulo Zanoni { 15243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15343eaea13SPaulo Zanoni } 15443eaea13SPaulo Zanoni 155edbfdb45SPaulo Zanoni /** 156edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 157edbfdb45SPaulo Zanoni * @dev_priv: driver private 158edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 159edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 160edbfdb45SPaulo Zanoni */ 161edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 162edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 163edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 164edbfdb45SPaulo Zanoni { 165605cd25bSPaulo Zanoni uint32_t new_val; 166edbfdb45SPaulo Zanoni 167edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 168edbfdb45SPaulo Zanoni 169c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 170c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 171c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 173c67a470bSPaulo Zanoni interrupt_mask); 174c67a470bSPaulo Zanoni return; 175c67a470bSPaulo Zanoni } 176c67a470bSPaulo Zanoni 177605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 178f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 179f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 180f52ecbcfSPaulo Zanoni 181605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 182605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 183605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 184edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 185edbfdb45SPaulo Zanoni } 186f52ecbcfSPaulo Zanoni } 187edbfdb45SPaulo Zanoni 188edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 189edbfdb45SPaulo Zanoni { 190edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 191edbfdb45SPaulo Zanoni } 192edbfdb45SPaulo Zanoni 193edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 194edbfdb45SPaulo Zanoni { 195edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 196edbfdb45SPaulo Zanoni } 197edbfdb45SPaulo Zanoni 1988664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1998664281bSPaulo Zanoni { 2008664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2018664281bSPaulo Zanoni struct intel_crtc *crtc; 2028664281bSPaulo Zanoni enum pipe pipe; 2038664281bSPaulo Zanoni 2044bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2054bc9d430SDaniel Vetter 2068664281bSPaulo Zanoni for_each_pipe(pipe) { 2078664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2088664281bSPaulo Zanoni 2098664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2108664281bSPaulo Zanoni return false; 2118664281bSPaulo Zanoni } 2128664281bSPaulo Zanoni 2138664281bSPaulo Zanoni return true; 2148664281bSPaulo Zanoni } 2158664281bSPaulo Zanoni 2168664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2178664281bSPaulo Zanoni { 2188664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2198664281bSPaulo Zanoni enum pipe pipe; 2208664281bSPaulo Zanoni struct intel_crtc *crtc; 2218664281bSPaulo Zanoni 222fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 223fee884edSDaniel Vetter 2248664281bSPaulo Zanoni for_each_pipe(pipe) { 2258664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2268664281bSPaulo Zanoni 2278664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2288664281bSPaulo Zanoni return false; 2298664281bSPaulo Zanoni } 2308664281bSPaulo Zanoni 2318664281bSPaulo Zanoni return true; 2328664281bSPaulo Zanoni } 2338664281bSPaulo Zanoni 2348664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2358664281bSPaulo Zanoni enum pipe pipe, bool enable) 2368664281bSPaulo Zanoni { 2378664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2388664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2398664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2408664281bSPaulo Zanoni 2418664281bSPaulo Zanoni if (enable) 2428664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2438664281bSPaulo Zanoni else 2448664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2458664281bSPaulo Zanoni } 2468664281bSPaulo Zanoni 2478664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2487336df65SDaniel Vetter enum pipe pipe, bool enable) 2498664281bSPaulo Zanoni { 2508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2518664281bSPaulo Zanoni if (enable) { 2527336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2537336df65SDaniel Vetter 2548664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2558664281bSPaulo Zanoni return; 2568664281bSPaulo Zanoni 2578664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2588664281bSPaulo Zanoni } else { 2597336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2607336df65SDaniel Vetter 2617336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2628664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2637336df65SDaniel Vetter 2647336df65SDaniel Vetter if (!was_enabled && 2657336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2667336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2677336df65SDaniel Vetter pipe_name(pipe)); 2687336df65SDaniel Vetter } 2698664281bSPaulo Zanoni } 2708664281bSPaulo Zanoni } 2718664281bSPaulo Zanoni 272fee884edSDaniel Vetter /** 273fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 274fee884edSDaniel Vetter * @dev_priv: driver private 275fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 276fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 277fee884edSDaniel Vetter */ 278fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 279fee884edSDaniel Vetter uint32_t interrupt_mask, 280fee884edSDaniel Vetter uint32_t enabled_irq_mask) 281fee884edSDaniel Vetter { 282fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 283fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 284fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 285fee884edSDaniel Vetter 286fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 287fee884edSDaniel Vetter 288c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 289c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 290c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 291c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 292c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 293c67a470bSPaulo Zanoni interrupt_mask); 294c67a470bSPaulo Zanoni return; 295c67a470bSPaulo Zanoni } 296c67a470bSPaulo Zanoni 297fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 298fee884edSDaniel Vetter POSTING_READ(SDEIMR); 299fee884edSDaniel Vetter } 300fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 301fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 302fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 303fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 304fee884edSDaniel Vetter 305de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 306de28075dSDaniel Vetter enum transcoder pch_transcoder, 3078664281bSPaulo Zanoni bool enable) 3088664281bSPaulo Zanoni { 3098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 310de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 311de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3128664281bSPaulo Zanoni 3138664281bSPaulo Zanoni if (enable) 314fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3158664281bSPaulo Zanoni else 316fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3178664281bSPaulo Zanoni } 3188664281bSPaulo Zanoni 3198664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3208664281bSPaulo Zanoni enum transcoder pch_transcoder, 3218664281bSPaulo Zanoni bool enable) 3228664281bSPaulo Zanoni { 3238664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3248664281bSPaulo Zanoni 3258664281bSPaulo Zanoni if (enable) { 3261dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3271dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3281dd246fbSDaniel Vetter 3298664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3308664281bSPaulo Zanoni return; 3318664281bSPaulo Zanoni 332fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3338664281bSPaulo Zanoni } else { 3341dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3351dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3361dd246fbSDaniel Vetter 3371dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 338fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3391dd246fbSDaniel Vetter 3401dd246fbSDaniel Vetter if (!was_enabled && 3411dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3421dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3431dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3441dd246fbSDaniel Vetter } 3458664281bSPaulo Zanoni } 3468664281bSPaulo Zanoni } 3478664281bSPaulo Zanoni 3488664281bSPaulo Zanoni /** 3498664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3508664281bSPaulo Zanoni * @dev: drm device 3518664281bSPaulo Zanoni * @pipe: pipe 3528664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3538664281bSPaulo Zanoni * 3548664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3558664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3568664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3578664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3588664281bSPaulo Zanoni * bit for all the pipes. 3598664281bSPaulo Zanoni * 3608664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3618664281bSPaulo Zanoni */ 3628664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3638664281bSPaulo Zanoni enum pipe pipe, bool enable) 3648664281bSPaulo Zanoni { 3658664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3668664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3678664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3688664281bSPaulo Zanoni unsigned long flags; 3698664281bSPaulo Zanoni bool ret; 3708664281bSPaulo Zanoni 3718664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3728664281bSPaulo Zanoni 3738664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3748664281bSPaulo Zanoni 3758664281bSPaulo Zanoni if (enable == ret) 3768664281bSPaulo Zanoni goto done; 3778664281bSPaulo Zanoni 3788664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3798664281bSPaulo Zanoni 3808664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3818664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3828664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3837336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 3848664281bSPaulo Zanoni 3858664281bSPaulo Zanoni done: 3868664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3878664281bSPaulo Zanoni return ret; 3888664281bSPaulo Zanoni } 3898664281bSPaulo Zanoni 3908664281bSPaulo Zanoni /** 3918664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 3928664281bSPaulo Zanoni * @dev: drm device 3938664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 3948664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3958664281bSPaulo Zanoni * 3968664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 3978664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 3988664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 3998664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4008664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4018664281bSPaulo Zanoni * 4028664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4038664281bSPaulo Zanoni */ 4048664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4058664281bSPaulo Zanoni enum transcoder pch_transcoder, 4068664281bSPaulo Zanoni bool enable) 4078664281bSPaulo Zanoni { 4088664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 409de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 410de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4118664281bSPaulo Zanoni unsigned long flags; 4128664281bSPaulo Zanoni bool ret; 4138664281bSPaulo Zanoni 414de28075dSDaniel Vetter /* 415de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 416de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 417de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 418de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 419de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 420de28075dSDaniel Vetter * crtc on LPT won't cause issues. 421de28075dSDaniel Vetter */ 4228664281bSPaulo Zanoni 4238664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4248664281bSPaulo Zanoni 4258664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4268664281bSPaulo Zanoni 4278664281bSPaulo Zanoni if (enable == ret) 4288664281bSPaulo Zanoni goto done; 4298664281bSPaulo Zanoni 4308664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4318664281bSPaulo Zanoni 4328664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 433de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4348664281bSPaulo Zanoni else 4358664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4368664281bSPaulo Zanoni 4378664281bSPaulo Zanoni done: 4388664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4398664281bSPaulo Zanoni return ret; 4408664281bSPaulo Zanoni } 4418664281bSPaulo Zanoni 4428664281bSPaulo Zanoni 4437c463586SKeith Packard void 4447c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4457c463586SKeith Packard { 4469db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 44746c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4487c463586SKeith Packard 449b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 450b79480baSDaniel Vetter 45146c06a30SVille Syrjälä if ((pipestat & mask) == mask) 45246c06a30SVille Syrjälä return; 45346c06a30SVille Syrjälä 4547c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 45546c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 45646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4573143a2bfSChris Wilson POSTING_READ(reg); 4587c463586SKeith Packard } 4597c463586SKeith Packard 4607c463586SKeith Packard void 4617c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4627c463586SKeith Packard { 4639db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 46446c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4657c463586SKeith Packard 466b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 467b79480baSDaniel Vetter 46846c06a30SVille Syrjälä if ((pipestat & mask) == 0) 46946c06a30SVille Syrjälä return; 47046c06a30SVille Syrjälä 47146c06a30SVille Syrjälä pipestat &= ~mask; 47246c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4733143a2bfSChris Wilson POSTING_READ(reg); 4747c463586SKeith Packard } 4757c463586SKeith Packard 476c0e09200SDave Airlie /** 477f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 47801c66889SZhao Yakui */ 479f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48001c66889SZhao Yakui { 4811ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4821ec14ad3SChris Wilson unsigned long irqflags; 4831ec14ad3SChris Wilson 484f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 485f49e38ddSJani Nikula return; 486f49e38ddSJani Nikula 4871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 48801c66889SZhao Yakui 489f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 490a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 491f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 4921ec14ad3SChris Wilson 4931ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 49401c66889SZhao Yakui } 49501c66889SZhao Yakui 49601c66889SZhao Yakui /** 4970a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4980a3e67a4SJesse Barnes * @dev: DRM device 4990a3e67a4SJesse Barnes * @pipe: pipe to check 5000a3e67a4SJesse Barnes * 5010a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5020a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5030a3e67a4SJesse Barnes * before reading such registers if unsure. 5040a3e67a4SJesse Barnes */ 5050a3e67a4SJesse Barnes static int 5060a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5070a3e67a4SJesse Barnes { 5080a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 509702e7a56SPaulo Zanoni 510a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 511a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 512a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 513a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 51471f8ba6bSPaulo Zanoni 515a01025afSDaniel Vetter return intel_crtc->active; 516a01025afSDaniel Vetter } else { 517a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 518a01025afSDaniel Vetter } 5190a3e67a4SJesse Barnes } 5200a3e67a4SJesse Barnes 52142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 52242f52ef8SKeith Packard * we use as a pipe index 52342f52ef8SKeith Packard */ 524f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5250a3e67a4SJesse Barnes { 5260a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5270a3e67a4SJesse Barnes unsigned long high_frame; 5280a3e67a4SJesse Barnes unsigned long low_frame; 5295eddb70bSChris Wilson u32 high1, high2, low; 5300a3e67a4SJesse Barnes 5310a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 53244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5339db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5340a3e67a4SJesse Barnes return 0; 5350a3e67a4SJesse Barnes } 5360a3e67a4SJesse Barnes 5379db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5389db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5395eddb70bSChris Wilson 5400a3e67a4SJesse Barnes /* 5410a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5420a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5430a3e67a4SJesse Barnes * register. 5440a3e67a4SJesse Barnes */ 5450a3e67a4SJesse Barnes do { 5465eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5475eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 5485eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5490a3e67a4SJesse Barnes } while (high1 != high2); 5500a3e67a4SJesse Barnes 5515eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 5525eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 5535eddb70bSChris Wilson return (high1 << 8) | low; 5540a3e67a4SJesse Barnes } 5550a3e67a4SJesse Barnes 556f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 5579880b7a5SJesse Barnes { 5589880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5599db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 5609880b7a5SJesse Barnes 5619880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 56244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5639db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5649880b7a5SJesse Barnes return 0; 5659880b7a5SJesse Barnes } 5669880b7a5SJesse Barnes 5679880b7a5SJesse Barnes return I915_READ(reg); 5689880b7a5SJesse Barnes } 5699880b7a5SJesse Barnes 570f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 5710af7e4dfSMario Kleiner int *vpos, int *hpos) 5720af7e4dfSMario Kleiner { 5730af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5740af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 5750af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 5760af7e4dfSMario Kleiner bool in_vbl = true; 5770af7e4dfSMario Kleiner int ret = 0; 578fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 579fe2b8f9dSPaulo Zanoni pipe); 5800af7e4dfSMario Kleiner 5810af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 5820af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 5839db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5840af7e4dfSMario Kleiner return 0; 5850af7e4dfSMario Kleiner } 5860af7e4dfSMario Kleiner 5870af7e4dfSMario Kleiner /* Get vtotal. */ 588fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 5890af7e4dfSMario Kleiner 5900af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 5910af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 5920af7e4dfSMario Kleiner * scanout position from Display scan line register. 5930af7e4dfSMario Kleiner */ 5940af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 5950af7e4dfSMario Kleiner 5960af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 5970af7e4dfSMario Kleiner * horizontal scanout position. 5980af7e4dfSMario Kleiner */ 5990af7e4dfSMario Kleiner *vpos = position & 0x1fff; 6000af7e4dfSMario Kleiner *hpos = 0; 6010af7e4dfSMario Kleiner } else { 6020af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6030af7e4dfSMario Kleiner * We can split this into vertical and horizontal 6040af7e4dfSMario Kleiner * scanout position. 6050af7e4dfSMario Kleiner */ 6060af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 6070af7e4dfSMario Kleiner 608fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 6090af7e4dfSMario Kleiner *vpos = position / htotal; 6100af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 6110af7e4dfSMario Kleiner } 6120af7e4dfSMario Kleiner 6130af7e4dfSMario Kleiner /* Query vblank area. */ 614fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 6150af7e4dfSMario Kleiner 6160af7e4dfSMario Kleiner /* Test position against vblank region. */ 6170af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 6180af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 6190af7e4dfSMario Kleiner 6200af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 6210af7e4dfSMario Kleiner in_vbl = false; 6220af7e4dfSMario Kleiner 6230af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 6240af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 6250af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 6260af7e4dfSMario Kleiner 6270af7e4dfSMario Kleiner /* Readouts valid? */ 6280af7e4dfSMario Kleiner if (vbl > 0) 6290af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 6300af7e4dfSMario Kleiner 6310af7e4dfSMario Kleiner /* In vblank? */ 6320af7e4dfSMario Kleiner if (in_vbl) 6330af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 6340af7e4dfSMario Kleiner 6350af7e4dfSMario Kleiner return ret; 6360af7e4dfSMario Kleiner } 6370af7e4dfSMario Kleiner 638f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 6390af7e4dfSMario Kleiner int *max_error, 6400af7e4dfSMario Kleiner struct timeval *vblank_time, 6410af7e4dfSMario Kleiner unsigned flags) 6420af7e4dfSMario Kleiner { 6434041b853SChris Wilson struct drm_crtc *crtc; 6440af7e4dfSMario Kleiner 6457eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 6464041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 6470af7e4dfSMario Kleiner return -EINVAL; 6480af7e4dfSMario Kleiner } 6490af7e4dfSMario Kleiner 6500af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 6514041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 6524041b853SChris Wilson if (crtc == NULL) { 6534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 6544041b853SChris Wilson return -EINVAL; 6554041b853SChris Wilson } 6564041b853SChris Wilson 6574041b853SChris Wilson if (!crtc->enabled) { 6584041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 6594041b853SChris Wilson return -EBUSY; 6604041b853SChris Wilson } 6610af7e4dfSMario Kleiner 6620af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 6634041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 6644041b853SChris Wilson vblank_time, flags, 6654041b853SChris Wilson crtc); 6660af7e4dfSMario Kleiner } 6670af7e4dfSMario Kleiner 66867c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 66967c347ffSJani Nikula struct drm_connector *connector) 670321a1b30SEgbert Eich { 671321a1b30SEgbert Eich enum drm_connector_status old_status; 672321a1b30SEgbert Eich 673321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 674321a1b30SEgbert Eich old_status = connector->status; 675321a1b30SEgbert Eich 676321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 67767c347ffSJani Nikula if (old_status == connector->status) 67867c347ffSJani Nikula return false; 67967c347ffSJani Nikula 68067c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 681321a1b30SEgbert Eich connector->base.id, 682321a1b30SEgbert Eich drm_get_connector_name(connector), 68367c347ffSJani Nikula drm_get_connector_status_name(old_status), 68467c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 68567c347ffSJani Nikula 68667c347ffSJani Nikula return true; 687321a1b30SEgbert Eich } 688321a1b30SEgbert Eich 6895ca58282SJesse Barnes /* 6905ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 6915ca58282SJesse Barnes */ 692ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 693ac4c16c5SEgbert Eich 6945ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 6955ca58282SJesse Barnes { 6965ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 6975ca58282SJesse Barnes hotplug_work); 6985ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 699c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 700cd569aedSEgbert Eich struct intel_connector *intel_connector; 701cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 702cd569aedSEgbert Eich struct drm_connector *connector; 703cd569aedSEgbert Eich unsigned long irqflags; 704cd569aedSEgbert Eich bool hpd_disabled = false; 705321a1b30SEgbert Eich bool changed = false; 706142e2398SEgbert Eich u32 hpd_event_bits; 7075ca58282SJesse Barnes 70852d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 70952d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 71052d7ecedSDaniel Vetter return; 71152d7ecedSDaniel Vetter 712a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 713e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 714e67189abSJesse Barnes 715cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 716142e2398SEgbert Eich 717142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 718142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 719cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 720cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 721cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 722cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 723cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 724cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 725cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 726cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 727cd569aedSEgbert Eich drm_get_connector_name(connector)); 728cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 729cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 730cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 731cd569aedSEgbert Eich hpd_disabled = true; 732cd569aedSEgbert Eich } 733142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 734142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 735142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 736142e2398SEgbert Eich } 737cd569aedSEgbert Eich } 738cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 739cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 740cd569aedSEgbert Eich * some connectors */ 741ac4c16c5SEgbert Eich if (hpd_disabled) { 742cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 743ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 744ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 745ac4c16c5SEgbert Eich } 746cd569aedSEgbert Eich 747cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 748cd569aedSEgbert Eich 749321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 750321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 751321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 752321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 753cd569aedSEgbert Eich if (intel_encoder->hot_plug) 754cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 755321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 756321a1b30SEgbert Eich changed = true; 757321a1b30SEgbert Eich } 758321a1b30SEgbert Eich } 75940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 76040ee3381SKeith Packard 761321a1b30SEgbert Eich if (changed) 762321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 7635ca58282SJesse Barnes } 7645ca58282SJesse Barnes 765d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 766f97108d1SJesse Barnes { 767f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 768b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 7699270388eSDaniel Vetter u8 new_delay; 7709270388eSDaniel Vetter 771d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 772f97108d1SJesse Barnes 77373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 77473edd18fSDaniel Vetter 77520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 7769270388eSDaniel Vetter 7777648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 778b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 779b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 780f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 781f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 782f97108d1SJesse Barnes 783f97108d1SJesse Barnes /* Handle RCS change request from hw */ 784b5b72e89SMatthew Garrett if (busy_up > max_avg) { 78520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 78620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 78720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 78820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 789b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 79020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 79120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 79220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 79320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 794f97108d1SJesse Barnes } 795f97108d1SJesse Barnes 7967648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 79720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 798f97108d1SJesse Barnes 799d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 8009270388eSDaniel Vetter 801f97108d1SJesse Barnes return; 802f97108d1SJesse Barnes } 803f97108d1SJesse Barnes 804549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 805549f7365SChris Wilson struct intel_ring_buffer *ring) 806549f7365SChris Wilson { 807475553deSChris Wilson if (ring->obj == NULL) 808475553deSChris Wilson return; 809475553deSChris Wilson 810814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 8119862e600SChris Wilson 812549f7365SChris Wilson wake_up_all(&ring->irq_queue); 81310cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 814549f7365SChris Wilson } 815549f7365SChris Wilson 8164912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 8173b8d8d91SJesse Barnes { 8184912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 819c6a828d3SDaniel Vetter rps.work); 820edbfdb45SPaulo Zanoni u32 pm_iir; 821*dd75fdc8SChris Wilson int new_delay, adj; 8223b8d8d91SJesse Barnes 82359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 824c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 825c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 8264848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 827edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 82859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 8294912d041SBen Widawsky 83060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 83160611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 83260611c13SPaulo Zanoni 8334848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 8343b8d8d91SJesse Barnes return; 8353b8d8d91SJesse Barnes 8364fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 8377b9e0ae6SChris Wilson 838*dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 8397425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 840*dd75fdc8SChris Wilson if (adj > 0) 841*dd75fdc8SChris Wilson adj *= 2; 842*dd75fdc8SChris Wilson else 843*dd75fdc8SChris Wilson adj = 1; 844*dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 8457425034aSVille Syrjälä 8467425034aSVille Syrjälä /* 8477425034aSVille Syrjälä * For better performance, jump directly 8487425034aSVille Syrjälä * to RPe if we're below it. 8497425034aSVille Syrjälä */ 850*dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 8517425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 852*dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 853*dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 854*dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 855*dd75fdc8SChris Wilson else 856*dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 857*dd75fdc8SChris Wilson adj = 0; 858*dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 859*dd75fdc8SChris Wilson if (adj < 0) 860*dd75fdc8SChris Wilson adj *= 2; 861*dd75fdc8SChris Wilson else 862*dd75fdc8SChris Wilson adj = -1; 863*dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 864*dd75fdc8SChris Wilson } else { /* unknown event */ 865*dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 866*dd75fdc8SChris Wilson } 8673b8d8d91SJesse Barnes 86879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 86979249636SBen Widawsky * interrupt 87079249636SBen Widawsky */ 871*dd75fdc8SChris Wilson if (new_delay < (int)dev_priv->rps.min_delay) 872*dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 873*dd75fdc8SChris Wilson if (new_delay > (int)dev_priv->rps.max_delay) 874*dd75fdc8SChris Wilson new_delay = dev_priv->rps.max_delay; 875*dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 876*dd75fdc8SChris Wilson 8770a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 8780a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 8790a073b84SJesse Barnes else 8804912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 8813b8d8d91SJesse Barnes 8824fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 8833b8d8d91SJesse Barnes } 8843b8d8d91SJesse Barnes 885e3689190SBen Widawsky 886e3689190SBen Widawsky /** 887e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 888e3689190SBen Widawsky * occurred. 889e3689190SBen Widawsky * @work: workqueue struct 890e3689190SBen Widawsky * 891e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 892e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 893e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 894e3689190SBen Widawsky */ 895e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 896e3689190SBen Widawsky { 897e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 898a4da4fa4SDaniel Vetter l3_parity.error_work); 899e3689190SBen Widawsky u32 error_status, row, bank, subbank; 90035a85ac6SBen Widawsky char *parity_event[6]; 901e3689190SBen Widawsky uint32_t misccpctl; 902e3689190SBen Widawsky unsigned long flags; 90335a85ac6SBen Widawsky uint8_t slice = 0; 904e3689190SBen Widawsky 905e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 906e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 907e3689190SBen Widawsky * any time we access those registers. 908e3689190SBen Widawsky */ 909e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 910e3689190SBen Widawsky 91135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 91235a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 91335a85ac6SBen Widawsky goto out; 91435a85ac6SBen Widawsky 915e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 916e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 917e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 918e3689190SBen Widawsky 91935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 92035a85ac6SBen Widawsky u32 reg; 92135a85ac6SBen Widawsky 92235a85ac6SBen Widawsky slice--; 92335a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 92435a85ac6SBen Widawsky break; 92535a85ac6SBen Widawsky 92635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 92735a85ac6SBen Widawsky 92835a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 92935a85ac6SBen Widawsky 93035a85ac6SBen Widawsky error_status = I915_READ(reg); 931e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 932e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 933e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 934e3689190SBen Widawsky 93535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 93635a85ac6SBen Widawsky POSTING_READ(reg); 937e3689190SBen Widawsky 938cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 939e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 940e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 941e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 94235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 94335a85ac6SBen Widawsky parity_event[5] = NULL; 944e3689190SBen Widawsky 945e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 946e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 947e3689190SBen Widawsky 94835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 94935a85ac6SBen Widawsky slice, row, bank, subbank); 950e3689190SBen Widawsky 95135a85ac6SBen Widawsky kfree(parity_event[4]); 952e3689190SBen Widawsky kfree(parity_event[3]); 953e3689190SBen Widawsky kfree(parity_event[2]); 954e3689190SBen Widawsky kfree(parity_event[1]); 955e3689190SBen Widawsky } 956e3689190SBen Widawsky 95735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 95835a85ac6SBen Widawsky 95935a85ac6SBen Widawsky out: 96035a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 96135a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 96235a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 96335a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 96435a85ac6SBen Widawsky 96535a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 96635a85ac6SBen Widawsky } 96735a85ac6SBen Widawsky 96835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 969e3689190SBen Widawsky { 970e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 971e3689190SBen Widawsky 972040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 973e3689190SBen Widawsky return; 974e3689190SBen Widawsky 975d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 97635a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 977d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 978e3689190SBen Widawsky 97935a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 98035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 98135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 98235a85ac6SBen Widawsky 98335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 98435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 98535a85ac6SBen Widawsky 986a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 987e3689190SBen Widawsky } 988e3689190SBen Widawsky 989f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 990f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 991f1af8fc1SPaulo Zanoni u32 gt_iir) 992f1af8fc1SPaulo Zanoni { 993f1af8fc1SPaulo Zanoni if (gt_iir & 994f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 995f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 996f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 997f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 998f1af8fc1SPaulo Zanoni } 999f1af8fc1SPaulo Zanoni 1000e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1001e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1002e7b4c6b1SDaniel Vetter u32 gt_iir) 1003e7b4c6b1SDaniel Vetter { 1004e7b4c6b1SDaniel Vetter 1005cc609d5dSBen Widawsky if (gt_iir & 1006cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1007e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1008cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1009e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1010cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1011e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1012e7b4c6b1SDaniel Vetter 1013cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1014cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1015cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1016e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1017e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1018e7b4c6b1SDaniel Vetter } 1019e3689190SBen Widawsky 102035a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 102135a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1022e7b4c6b1SDaniel Vetter } 1023e7b4c6b1SDaniel Vetter 1024b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1025b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1026b543fb04SEgbert Eich 102710a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1028b543fb04SEgbert Eich u32 hotplug_trigger, 1029b543fb04SEgbert Eich const u32 *hpd) 1030b543fb04SEgbert Eich { 1031b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1032b543fb04SEgbert Eich int i; 103310a504deSDaniel Vetter bool storm_detected = false; 1034b543fb04SEgbert Eich 103591d131d2SDaniel Vetter if (!hotplug_trigger) 103691d131d2SDaniel Vetter return; 103791d131d2SDaniel Vetter 1038b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1039b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1040821450c6SEgbert Eich 1041b8f102e8SEgbert Eich WARN(((hpd[i] & hotplug_trigger) && 1042b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED), 1043b8f102e8SEgbert Eich "Received HPD interrupt although disabled\n"); 1044b8f102e8SEgbert Eich 1045b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1046b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1047b543fb04SEgbert Eich continue; 1048b543fb04SEgbert Eich 1049bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1050b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1051b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1052b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1053b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1054b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1055b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1056b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1057b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1058142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1059b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 106010a504deSDaniel Vetter storm_detected = true; 1061b543fb04SEgbert Eich } else { 1062b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1063b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1064b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1065b543fb04SEgbert Eich } 1066b543fb04SEgbert Eich } 1067b543fb04SEgbert Eich 106810a504deSDaniel Vetter if (storm_detected) 106910a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1070b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 10715876fa0dSDaniel Vetter 1072645416f5SDaniel Vetter /* 1073645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1074645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1075645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1076645416f5SDaniel Vetter * deadlock. 1077645416f5SDaniel Vetter */ 1078645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1079b543fb04SEgbert Eich } 1080b543fb04SEgbert Eich 1081515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1082515ac2bbSDaniel Vetter { 108328c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 108428c70f16SDaniel Vetter 108528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1086515ac2bbSDaniel Vetter } 1087515ac2bbSDaniel Vetter 1088ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1089ce99c256SDaniel Vetter { 10909ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 10919ee32feaSDaniel Vetter 10929ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1093ce99c256SDaniel Vetter } 1094ce99c256SDaniel Vetter 10951403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 10961403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 10971403c0d4SPaulo Zanoni * the work queue. */ 10981403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1099baf02a1fSBen Widawsky { 110041a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 110159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 11024848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 11034d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 110459cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 11052adbee62SDaniel Vetter 11062adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 110741a05a3aSDaniel Vetter } 1108baf02a1fSBen Widawsky 11091403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 111012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 111112638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 111212638c57SBen Widawsky 111312638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 111412638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 111512638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 111612638c57SBen Widawsky } 111712638c57SBen Widawsky } 11181403c0d4SPaulo Zanoni } 1119baf02a1fSBen Widawsky 1120ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 11217e231dbeSJesse Barnes { 11227e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 11237e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11247e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 11257e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 11267e231dbeSJesse Barnes unsigned long irqflags; 11277e231dbeSJesse Barnes int pipe; 11287e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 11297e231dbeSJesse Barnes 11307e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 11317e231dbeSJesse Barnes 11327e231dbeSJesse Barnes while (true) { 11337e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 11347e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 11357e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 11367e231dbeSJesse Barnes 11377e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 11387e231dbeSJesse Barnes goto out; 11397e231dbeSJesse Barnes 11407e231dbeSJesse Barnes ret = IRQ_HANDLED; 11417e231dbeSJesse Barnes 1142e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 11437e231dbeSJesse Barnes 11447e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 11457e231dbeSJesse Barnes for_each_pipe(pipe) { 11467e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 11477e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 11487e231dbeSJesse Barnes 11497e231dbeSJesse Barnes /* 11507e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 11517e231dbeSJesse Barnes */ 11527e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 11537e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 11547e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 11557e231dbeSJesse Barnes pipe_name(pipe)); 11567e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 11577e231dbeSJesse Barnes } 11587e231dbeSJesse Barnes } 11597e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11607e231dbeSJesse Barnes 116131acc7f5SJesse Barnes for_each_pipe(pipe) { 116231acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 116331acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 116431acc7f5SJesse Barnes 116531acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 116631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 116731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 116831acc7f5SJesse Barnes } 116931acc7f5SJesse Barnes } 117031acc7f5SJesse Barnes 11717e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 11727e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 11737e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1174b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 11757e231dbeSJesse Barnes 11767e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 11777e231dbeSJesse Barnes hotplug_status); 117891d131d2SDaniel Vetter 117910a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 118091d131d2SDaniel Vetter 11817e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 11827e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 11837e231dbeSJesse Barnes } 11847e231dbeSJesse Barnes 1185515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1186515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 11877e231dbeSJesse Barnes 118860611c13SPaulo Zanoni if (pm_iir) 1189d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 11907e231dbeSJesse Barnes 11917e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 11927e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 11937e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 11947e231dbeSJesse Barnes } 11957e231dbeSJesse Barnes 11967e231dbeSJesse Barnes out: 11977e231dbeSJesse Barnes return ret; 11987e231dbeSJesse Barnes } 11997e231dbeSJesse Barnes 120023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1201776ad806SJesse Barnes { 1202776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12039db4a9c7SJesse Barnes int pipe; 1204b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1205776ad806SJesse Barnes 120610a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 120791d131d2SDaniel Vetter 1208cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1209cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1210776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1211cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1212cfc33bf7SVille Syrjälä port_name(port)); 1213cfc33bf7SVille Syrjälä } 1214776ad806SJesse Barnes 1215ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1216ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1217ce99c256SDaniel Vetter 1218776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1219515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1220776ad806SJesse Barnes 1221776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1222776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1223776ad806SJesse Barnes 1224776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1225776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1226776ad806SJesse Barnes 1227776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1228776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1229776ad806SJesse Barnes 12309db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 12319db4a9c7SJesse Barnes for_each_pipe(pipe) 12329db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 12339db4a9c7SJesse Barnes pipe_name(pipe), 12349db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1235776ad806SJesse Barnes 1236776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1237776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1238776ad806SJesse Barnes 1239776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1240776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1241776ad806SJesse Barnes 1242776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 12438664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 12448664281bSPaulo Zanoni false)) 12458664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 12468664281bSPaulo Zanoni 12478664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 12488664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 12498664281bSPaulo Zanoni false)) 12508664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 12518664281bSPaulo Zanoni } 12528664281bSPaulo Zanoni 12538664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 12548664281bSPaulo Zanoni { 12558664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 12568664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 12578664281bSPaulo Zanoni 1258de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1259de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1260de032bf4SPaulo Zanoni 12618664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 12628664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 12638664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 12648664281bSPaulo Zanoni 12658664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 12668664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 12678664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 12688664281bSPaulo Zanoni 12698664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 12708664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 12718664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 12728664281bSPaulo Zanoni 12738664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 12748664281bSPaulo Zanoni } 12758664281bSPaulo Zanoni 12768664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 12778664281bSPaulo Zanoni { 12788664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 12798664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 12808664281bSPaulo Zanoni 1281de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1282de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1283de032bf4SPaulo Zanoni 12848664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 12858664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 12868664281bSPaulo Zanoni false)) 12878664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 12888664281bSPaulo Zanoni 12898664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 12908664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 12918664281bSPaulo Zanoni false)) 12928664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 12938664281bSPaulo Zanoni 12948664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 12958664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 12968664281bSPaulo Zanoni false)) 12978664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 12988664281bSPaulo Zanoni 12998664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1300776ad806SJesse Barnes } 1301776ad806SJesse Barnes 130223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 130323e81d69SAdam Jackson { 130423e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 130523e81d69SAdam Jackson int pipe; 1306b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 130723e81d69SAdam Jackson 130810a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 130991d131d2SDaniel Vetter 1310cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1311cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 131223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1313cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1314cfc33bf7SVille Syrjälä port_name(port)); 1315cfc33bf7SVille Syrjälä } 131623e81d69SAdam Jackson 131723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1318ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 131923e81d69SAdam Jackson 132023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1321515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 132223e81d69SAdam Jackson 132323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 132423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 132523e81d69SAdam Jackson 132623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 132723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 132823e81d69SAdam Jackson 132923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 133023e81d69SAdam Jackson for_each_pipe(pipe) 133123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 133223e81d69SAdam Jackson pipe_name(pipe), 133323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 13348664281bSPaulo Zanoni 13358664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 13368664281bSPaulo Zanoni cpt_serr_int_handler(dev); 133723e81d69SAdam Jackson } 133823e81d69SAdam Jackson 1339c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1340c008bc6eSPaulo Zanoni { 1341c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1342c008bc6eSPaulo Zanoni 1343c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1344c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1345c008bc6eSPaulo Zanoni 1346c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1347c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1348c008bc6eSPaulo Zanoni 1349c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_VBLANK) 1350c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 0); 1351c008bc6eSPaulo Zanoni 1352c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_VBLANK) 1353c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 1); 1354c008bc6eSPaulo Zanoni 1355c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1356c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1357c008bc6eSPaulo Zanoni 1358c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 1359c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 1360c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 1361c008bc6eSPaulo Zanoni 1362c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 1363c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 1364c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 1365c008bc6eSPaulo Zanoni 1366c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEA_FLIP_DONE) { 1367c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 0); 1368c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 0); 1369c008bc6eSPaulo Zanoni } 1370c008bc6eSPaulo Zanoni 1371c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEB_FLIP_DONE) { 1372c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 1); 1373c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 1); 1374c008bc6eSPaulo Zanoni } 1375c008bc6eSPaulo Zanoni 1376c008bc6eSPaulo Zanoni /* check event from PCH */ 1377c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1378c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1379c008bc6eSPaulo Zanoni 1380c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1381c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1382c008bc6eSPaulo Zanoni else 1383c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1384c008bc6eSPaulo Zanoni 1385c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1386c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1387c008bc6eSPaulo Zanoni } 1388c008bc6eSPaulo Zanoni 1389c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1390c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1391c008bc6eSPaulo Zanoni } 1392c008bc6eSPaulo Zanoni 13939719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 13949719fb98SPaulo Zanoni { 13959719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 13969719fb98SPaulo Zanoni int i; 13979719fb98SPaulo Zanoni 13989719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 13999719fb98SPaulo Zanoni ivb_err_int_handler(dev); 14009719fb98SPaulo Zanoni 14019719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 14029719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 14039719fb98SPaulo Zanoni 14049719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 14059719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 14069719fb98SPaulo Zanoni 14079719fb98SPaulo Zanoni for (i = 0; i < 3; i++) { 14089719fb98SPaulo Zanoni if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 14099719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 14109719fb98SPaulo Zanoni if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 14119719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 14129719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 14139719fb98SPaulo Zanoni } 14149719fb98SPaulo Zanoni } 14159719fb98SPaulo Zanoni 14169719fb98SPaulo Zanoni /* check event from PCH */ 14179719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 14189719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 14199719fb98SPaulo Zanoni 14209719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 14219719fb98SPaulo Zanoni 14229719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 14239719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 14249719fb98SPaulo Zanoni } 14259719fb98SPaulo Zanoni } 14269719fb98SPaulo Zanoni 1427f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1428b1f14ad0SJesse Barnes { 1429b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1430b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1431f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 14320e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1433b1f14ad0SJesse Barnes 1434b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1435b1f14ad0SJesse Barnes 14368664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 14378664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1438907b28c5SChris Wilson intel_uncore_check_errors(dev); 14398664281bSPaulo Zanoni 1440b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1441b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1442b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 144323a78516SPaulo Zanoni POSTING_READ(DEIER); 14440e43406bSChris Wilson 144544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 144644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 144744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 144844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 144944498aeaSPaulo Zanoni * due to its back queue). */ 1450ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 145144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 145244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 145344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1454ab5c608bSBen Widawsky } 145544498aeaSPaulo Zanoni 14560e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 14570e43406bSChris Wilson if (gt_iir) { 1458d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 14590e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1460d8fc8a47SPaulo Zanoni else 1461d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 14620e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 14630e43406bSChris Wilson ret = IRQ_HANDLED; 14640e43406bSChris Wilson } 1465b1f14ad0SJesse Barnes 1466b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 14670e43406bSChris Wilson if (de_iir) { 1468f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 14699719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1470f1af8fc1SPaulo Zanoni else 1471f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 14720e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 14730e43406bSChris Wilson ret = IRQ_HANDLED; 14740e43406bSChris Wilson } 14750e43406bSChris Wilson 1476f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1477f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 14780e43406bSChris Wilson if (pm_iir) { 1479d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1480b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 14810e43406bSChris Wilson ret = IRQ_HANDLED; 14820e43406bSChris Wilson } 1483f1af8fc1SPaulo Zanoni } 1484b1f14ad0SJesse Barnes 1485b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1486b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1487ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 148844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 148944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1490ab5c608bSBen Widawsky } 1491b1f14ad0SJesse Barnes 1492b1f14ad0SJesse Barnes return ret; 1493b1f14ad0SJesse Barnes } 1494b1f14ad0SJesse Barnes 149517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 149617e1df07SDaniel Vetter bool reset_completed) 149717e1df07SDaniel Vetter { 149817e1df07SDaniel Vetter struct intel_ring_buffer *ring; 149917e1df07SDaniel Vetter int i; 150017e1df07SDaniel Vetter 150117e1df07SDaniel Vetter /* 150217e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 150317e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 150417e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 150517e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 150617e1df07SDaniel Vetter */ 150717e1df07SDaniel Vetter 150817e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 150917e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 151017e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 151117e1df07SDaniel Vetter 151217e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 151317e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 151417e1df07SDaniel Vetter 151517e1df07SDaniel Vetter /* 151617e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 151717e1df07SDaniel Vetter * reset state is cleared. 151817e1df07SDaniel Vetter */ 151917e1df07SDaniel Vetter if (reset_completed) 152017e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 152117e1df07SDaniel Vetter } 152217e1df07SDaniel Vetter 15238a905236SJesse Barnes /** 15248a905236SJesse Barnes * i915_error_work_func - do process context error handling work 15258a905236SJesse Barnes * @work: work struct 15268a905236SJesse Barnes * 15278a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 15288a905236SJesse Barnes * was detected. 15298a905236SJesse Barnes */ 15308a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 15318a905236SJesse Barnes { 15321f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 15331f83fee0SDaniel Vetter work); 15341f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 15351f83fee0SDaniel Vetter gpu_error); 15368a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1537cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1538cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1539cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 154017e1df07SDaniel Vetter int ret; 15418a905236SJesse Barnes 1542f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 15438a905236SJesse Barnes 15447db0ba24SDaniel Vetter /* 15457db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 15467db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 15477db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 15487db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 15497db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 15507db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 15517db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 15527db0ba24SDaniel Vetter * work we don't need to worry about any other races. 15537db0ba24SDaniel Vetter */ 15547db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 155544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 15567db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 15577db0ba24SDaniel Vetter reset_event); 15581f83fee0SDaniel Vetter 155917e1df07SDaniel Vetter /* 156017e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 156117e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 156217e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 156317e1df07SDaniel Vetter * deadlocks with the reset work. 156417e1df07SDaniel Vetter */ 1565f69061beSDaniel Vetter ret = i915_reset(dev); 1566f69061beSDaniel Vetter 156717e1df07SDaniel Vetter intel_display_handle_reset(dev); 156817e1df07SDaniel Vetter 1569f69061beSDaniel Vetter if (ret == 0) { 1570f69061beSDaniel Vetter /* 1571f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1572f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1573f69061beSDaniel Vetter * complete. 1574f69061beSDaniel Vetter * 1575f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1576f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1577f69061beSDaniel Vetter * updates before 1578f69061beSDaniel Vetter * the counter increment. 1579f69061beSDaniel Vetter */ 1580f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1581f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1582f69061beSDaniel Vetter 1583f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1584f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 15851f83fee0SDaniel Vetter } else { 15861f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1587f316a42cSBen Gamari } 15881f83fee0SDaniel Vetter 158917e1df07SDaniel Vetter /* 159017e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 159117e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 159217e1df07SDaniel Vetter */ 159317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 1594f316a42cSBen Gamari } 15958a905236SJesse Barnes } 15968a905236SJesse Barnes 159735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1598c0e09200SDave Airlie { 15998a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1600bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 160163eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1602050ee91fSBen Widawsky int pipe, i; 160363eeaf38SJesse Barnes 160435aed2e6SChris Wilson if (!eir) 160535aed2e6SChris Wilson return; 160663eeaf38SJesse Barnes 1607a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 16088a905236SJesse Barnes 1609bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1610bd9854f9SBen Widawsky 16118a905236SJesse Barnes if (IS_G4X(dev)) { 16128a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 16138a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 16148a905236SJesse Barnes 1615a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1616a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1617050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1618050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1619a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1620a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 16218a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 16223143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 16238a905236SJesse Barnes } 16248a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 16258a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1626a70491ccSJoe Perches pr_err("page table error\n"); 1627a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 16288a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 16293143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 16308a905236SJesse Barnes } 16318a905236SJesse Barnes } 16328a905236SJesse Barnes 1633a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 163463eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 163563eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1636a70491ccSJoe Perches pr_err("page table error\n"); 1637a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 163863eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 16393143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 164063eeaf38SJesse Barnes } 16418a905236SJesse Barnes } 16428a905236SJesse Barnes 164363eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1644a70491ccSJoe Perches pr_err("memory refresh error:\n"); 16459db4a9c7SJesse Barnes for_each_pipe(pipe) 1646a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 16479db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 164863eeaf38SJesse Barnes /* pipestat has already been acked */ 164963eeaf38SJesse Barnes } 165063eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1651a70491ccSJoe Perches pr_err("instruction error\n"); 1652a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1653050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1654050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1655a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 165663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 165763eeaf38SJesse Barnes 1658a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1659a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1660a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 166163eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 16623143a2bfSChris Wilson POSTING_READ(IPEIR); 166363eeaf38SJesse Barnes } else { 166463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 166563eeaf38SJesse Barnes 1666a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1667a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1668a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1669a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 167063eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 16713143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 167263eeaf38SJesse Barnes } 167363eeaf38SJesse Barnes } 167463eeaf38SJesse Barnes 167563eeaf38SJesse Barnes I915_WRITE(EIR, eir); 16763143a2bfSChris Wilson POSTING_READ(EIR); 167763eeaf38SJesse Barnes eir = I915_READ(EIR); 167863eeaf38SJesse Barnes if (eir) { 167963eeaf38SJesse Barnes /* 168063eeaf38SJesse Barnes * some errors might have become stuck, 168163eeaf38SJesse Barnes * mask them. 168263eeaf38SJesse Barnes */ 168363eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 168463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 168563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 168663eeaf38SJesse Barnes } 168735aed2e6SChris Wilson } 168835aed2e6SChris Wilson 168935aed2e6SChris Wilson /** 169035aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 169135aed2e6SChris Wilson * @dev: drm device 169235aed2e6SChris Wilson * 169335aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 169435aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 169535aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 169635aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 169735aed2e6SChris Wilson * of a ring dump etc.). 169835aed2e6SChris Wilson */ 1699527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 170035aed2e6SChris Wilson { 170135aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 170235aed2e6SChris Wilson 170335aed2e6SChris Wilson i915_capture_error_state(dev); 170435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 17058a905236SJesse Barnes 1706ba1234d1SBen Gamari if (wedged) { 1707f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1708f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1709ba1234d1SBen Gamari 171011ed50ecSBen Gamari /* 171117e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 171217e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 171317e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 171417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 171517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 171617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 171717e1df07SDaniel Vetter * that the reset work needs to acquire. 171817e1df07SDaniel Vetter * 171917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 172017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 172117e1df07SDaniel Vetter * counter atomic_t. 172211ed50ecSBen Gamari */ 172317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 172411ed50ecSBen Gamari } 172511ed50ecSBen Gamari 1726122f46baSDaniel Vetter /* 1727122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 1728122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 1729122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 1730122f46baSDaniel Vetter * code will deadlock. 1731122f46baSDaniel Vetter */ 1732122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 17338a905236SJesse Barnes } 17348a905236SJesse Barnes 173521ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 17364e5359cdSSimon Farnsworth { 17374e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 17384e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 17394e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 174005394f39SChris Wilson struct drm_i915_gem_object *obj; 17414e5359cdSSimon Farnsworth struct intel_unpin_work *work; 17424e5359cdSSimon Farnsworth unsigned long flags; 17434e5359cdSSimon Farnsworth bool stall_detected; 17444e5359cdSSimon Farnsworth 17454e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 17464e5359cdSSimon Farnsworth if (intel_crtc == NULL) 17474e5359cdSSimon Farnsworth return; 17484e5359cdSSimon Farnsworth 17494e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 17504e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 17514e5359cdSSimon Farnsworth 1752e7d841caSChris Wilson if (work == NULL || 1753e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1754e7d841caSChris Wilson !work->enable_stall_check) { 17554e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 17564e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 17574e5359cdSSimon Farnsworth return; 17584e5359cdSSimon Farnsworth } 17594e5359cdSSimon Farnsworth 17604e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 176105394f39SChris Wilson obj = work->pending_flip_obj; 1762a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 17639db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1764446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1765f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 17664e5359cdSSimon Farnsworth } else { 17679db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 1768f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 176901f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 17704e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 17714e5359cdSSimon Farnsworth } 17724e5359cdSSimon Farnsworth 17734e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 17744e5359cdSSimon Farnsworth 17754e5359cdSSimon Farnsworth if (stall_detected) { 17764e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 17774e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 17784e5359cdSSimon Farnsworth } 17794e5359cdSSimon Farnsworth } 17804e5359cdSSimon Farnsworth 178142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 178242f52ef8SKeith Packard * we use as a pipe index 178342f52ef8SKeith Packard */ 1784f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 17850a3e67a4SJesse Barnes { 17860a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1787e9d21d7fSKeith Packard unsigned long irqflags; 178871e0ffa5SJesse Barnes 17895eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 179071e0ffa5SJesse Barnes return -EINVAL; 17910a3e67a4SJesse Barnes 17921ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1793f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 17947c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 17957c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17960a3e67a4SJesse Barnes else 17977c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 17987c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 17998692d00eSChris Wilson 18008692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 18018692d00eSChris Wilson if (dev_priv->info->gen == 3) 18026b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 18031ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18048692d00eSChris Wilson 18050a3e67a4SJesse Barnes return 0; 18060a3e67a4SJesse Barnes } 18070a3e67a4SJesse Barnes 1808f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1809f796cf8fSJesse Barnes { 1810f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1811f796cf8fSJesse Barnes unsigned long irqflags; 1812b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 1813b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 1814f796cf8fSJesse Barnes 1815f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1816f796cf8fSJesse Barnes return -EINVAL; 1817f796cf8fSJesse Barnes 1818f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1819b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1820b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1821b1f14ad0SJesse Barnes 1822b1f14ad0SJesse Barnes return 0; 1823b1f14ad0SJesse Barnes } 1824b1f14ad0SJesse Barnes 18257e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 18267e231dbeSJesse Barnes { 18277e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18287e231dbeSJesse Barnes unsigned long irqflags; 182931acc7f5SJesse Barnes u32 imr; 18307e231dbeSJesse Barnes 18317e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 18327e231dbeSJesse Barnes return -EINVAL; 18337e231dbeSJesse Barnes 18347e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 18357e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 183631acc7f5SJesse Barnes if (pipe == 0) 18377e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 183831acc7f5SJesse Barnes else 18397e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18407e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 184131acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 184231acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 18437e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18447e231dbeSJesse Barnes 18457e231dbeSJesse Barnes return 0; 18467e231dbeSJesse Barnes } 18477e231dbeSJesse Barnes 184842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 184942f52ef8SKeith Packard * we use as a pipe index 185042f52ef8SKeith Packard */ 1851f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 18520a3e67a4SJesse Barnes { 18530a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1854e9d21d7fSKeith Packard unsigned long irqflags; 18550a3e67a4SJesse Barnes 18561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 18578692d00eSChris Wilson if (dev_priv->info->gen == 3) 18586b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 18598692d00eSChris Wilson 18607c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 18617c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 18627c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 18631ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18640a3e67a4SJesse Barnes } 18650a3e67a4SJesse Barnes 1866f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1867f796cf8fSJesse Barnes { 1868f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1869f796cf8fSJesse Barnes unsigned long irqflags; 1870b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 1871b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 1872f796cf8fSJesse Barnes 1873f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1874b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1875b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1876b1f14ad0SJesse Barnes } 1877b1f14ad0SJesse Barnes 18787e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 18797e231dbeSJesse Barnes { 18807e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18817e231dbeSJesse Barnes unsigned long irqflags; 188231acc7f5SJesse Barnes u32 imr; 18837e231dbeSJesse Barnes 18847e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 188531acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 188631acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 18877e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 188831acc7f5SJesse Barnes if (pipe == 0) 18897e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 189031acc7f5SJesse Barnes else 18917e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18927e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 18937e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18947e231dbeSJesse Barnes } 18957e231dbeSJesse Barnes 1896893eead0SChris Wilson static u32 1897893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1898852835f3SZou Nan hai { 1899893eead0SChris Wilson return list_entry(ring->request_list.prev, 1900893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1901893eead0SChris Wilson } 1902893eead0SChris Wilson 19039107e9d2SChris Wilson static bool 19049107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 1905893eead0SChris Wilson { 19069107e9d2SChris Wilson return (list_empty(&ring->request_list) || 19079107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 1908f65d9421SBen Gamari } 1909f65d9421SBen Gamari 19106274f212SChris Wilson static struct intel_ring_buffer * 19116274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 1912a24a11e6SChris Wilson { 1913a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 19146274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 1915a24a11e6SChris Wilson 1916a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 1917a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 1918a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 19196274f212SChris Wilson return NULL; 1920a24a11e6SChris Wilson 1921a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 1922a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 1923a24a11e6SChris Wilson */ 19246274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 1925a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 1926a24a11e6SChris Wilson do { 1927a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 1928a24a11e6SChris Wilson if (cmd == ipehr) 1929a24a11e6SChris Wilson break; 1930a24a11e6SChris Wilson 1931a24a11e6SChris Wilson acthd -= 4; 1932a24a11e6SChris Wilson if (acthd < acthd_min) 19336274f212SChris Wilson return NULL; 1934a24a11e6SChris Wilson } while (1); 1935a24a11e6SChris Wilson 19366274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 19376274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 1938a24a11e6SChris Wilson } 1939a24a11e6SChris Wilson 19406274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 19416274f212SChris Wilson { 19426274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 19436274f212SChris Wilson struct intel_ring_buffer *signaller; 19446274f212SChris Wilson u32 seqno, ctl; 19456274f212SChris Wilson 19466274f212SChris Wilson ring->hangcheck.deadlock = true; 19476274f212SChris Wilson 19486274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 19496274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 19506274f212SChris Wilson return -1; 19516274f212SChris Wilson 19526274f212SChris Wilson /* cursory check for an unkickable deadlock */ 19536274f212SChris Wilson ctl = I915_READ_CTL(signaller); 19546274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 19556274f212SChris Wilson return -1; 19566274f212SChris Wilson 19576274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 19586274f212SChris Wilson } 19596274f212SChris Wilson 19606274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 19616274f212SChris Wilson { 19626274f212SChris Wilson struct intel_ring_buffer *ring; 19636274f212SChris Wilson int i; 19646274f212SChris Wilson 19656274f212SChris Wilson for_each_ring(ring, dev_priv, i) 19666274f212SChris Wilson ring->hangcheck.deadlock = false; 19676274f212SChris Wilson } 19686274f212SChris Wilson 1969ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 1970ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 19711ec14ad3SChris Wilson { 19721ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 19731ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 19749107e9d2SChris Wilson u32 tmp; 19759107e9d2SChris Wilson 19766274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 1977f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 19786274f212SChris Wilson 19799107e9d2SChris Wilson if (IS_GEN2(dev)) 1980f2f4d82fSJani Nikula return HANGCHECK_HUNG; 19819107e9d2SChris Wilson 19829107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 19839107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 19849107e9d2SChris Wilson * and break the hang. This should work on 19859107e9d2SChris Wilson * all but the second generation chipsets. 19869107e9d2SChris Wilson */ 19879107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 19881ec14ad3SChris Wilson if (tmp & RING_WAIT) { 19891ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 19901ec14ad3SChris Wilson ring->name); 19911ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 1992f2f4d82fSJani Nikula return HANGCHECK_KICK; 19931ec14ad3SChris Wilson } 1994a24a11e6SChris Wilson 19956274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 19966274f212SChris Wilson switch (semaphore_passed(ring)) { 19976274f212SChris Wilson default: 1998f2f4d82fSJani Nikula return HANGCHECK_HUNG; 19996274f212SChris Wilson case 1: 2000a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2001a24a11e6SChris Wilson ring->name); 2002a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2003f2f4d82fSJani Nikula return HANGCHECK_KICK; 20046274f212SChris Wilson case 0: 2005f2f4d82fSJani Nikula return HANGCHECK_WAIT; 20066274f212SChris Wilson } 20079107e9d2SChris Wilson } 20089107e9d2SChris Wilson 2009f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2010a24a11e6SChris Wilson } 2011d1e61e7fSChris Wilson 2012f65d9421SBen Gamari /** 2013f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 201405407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 201505407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 201605407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 201705407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 201805407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2019f65d9421SBen Gamari */ 2020a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2021f65d9421SBen Gamari { 2022f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2023f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2024b4519513SChris Wilson struct intel_ring_buffer *ring; 2025b4519513SChris Wilson int i; 202605407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 20279107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 20289107e9d2SChris Wilson #define BUSY 1 20299107e9d2SChris Wilson #define KICK 5 20309107e9d2SChris Wilson #define HUNG 20 20319107e9d2SChris Wilson #define FIRE 30 2032893eead0SChris Wilson 20333e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 20343e0dc6b0SBen Widawsky return; 20353e0dc6b0SBen Widawsky 2036b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 203705407ff8SMika Kuoppala u32 seqno, acthd; 20389107e9d2SChris Wilson bool busy = true; 2039b4519513SChris Wilson 20406274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 20416274f212SChris Wilson 204205407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 204305407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 204405407ff8SMika Kuoppala 204505407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 20469107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2047da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2048da661464SMika Kuoppala 20499107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 20509107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2051094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 20529107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 20539107e9d2SChris Wilson ring->name); 20549107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2055094f9a54SChris Wilson } 2056094f9a54SChris Wilson /* Safeguard against driver failure */ 2057094f9a54SChris Wilson ring->hangcheck.score += BUSY; 20589107e9d2SChris Wilson } else 20599107e9d2SChris Wilson busy = false; 206005407ff8SMika Kuoppala } else { 20616274f212SChris Wilson /* We always increment the hangcheck score 20626274f212SChris Wilson * if the ring is busy and still processing 20636274f212SChris Wilson * the same request, so that no single request 20646274f212SChris Wilson * can run indefinitely (such as a chain of 20656274f212SChris Wilson * batches). The only time we do not increment 20666274f212SChris Wilson * the hangcheck score on this ring, if this 20676274f212SChris Wilson * ring is in a legitimate wait for another 20686274f212SChris Wilson * ring. In that case the waiting ring is a 20696274f212SChris Wilson * victim and we want to be sure we catch the 20706274f212SChris Wilson * right culprit. Then every time we do kick 20716274f212SChris Wilson * the ring, add a small increment to the 20726274f212SChris Wilson * score so that we can catch a batch that is 20736274f212SChris Wilson * being repeatedly kicked and so responsible 20746274f212SChris Wilson * for stalling the machine. 20759107e9d2SChris Wilson */ 2076ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2077ad8beaeaSMika Kuoppala acthd); 2078ad8beaeaSMika Kuoppala 2079ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2080da661464SMika Kuoppala case HANGCHECK_IDLE: 2081f2f4d82fSJani Nikula case HANGCHECK_WAIT: 20826274f212SChris Wilson break; 2083f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2084ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 20856274f212SChris Wilson break; 2086f2f4d82fSJani Nikula case HANGCHECK_KICK: 2087ea04cb31SJani Nikula ring->hangcheck.score += KICK; 20886274f212SChris Wilson break; 2089f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2090ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 20916274f212SChris Wilson stuck[i] = true; 20926274f212SChris Wilson break; 20936274f212SChris Wilson } 209405407ff8SMika Kuoppala } 20959107e9d2SChris Wilson } else { 2096da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2097da661464SMika Kuoppala 20989107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 20999107e9d2SChris Wilson * attempts across multiple batches. 21009107e9d2SChris Wilson */ 21019107e9d2SChris Wilson if (ring->hangcheck.score > 0) 21029107e9d2SChris Wilson ring->hangcheck.score--; 2103cbb465e7SChris Wilson } 2104f65d9421SBen Gamari 210505407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 210605407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 21079107e9d2SChris Wilson busy_count += busy; 210805407ff8SMika Kuoppala } 210905407ff8SMika Kuoppala 211005407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 21119107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2112b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 211305407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2114a43adf07SChris Wilson ring->name); 2115a43adf07SChris Wilson rings_hung++; 211605407ff8SMika Kuoppala } 211705407ff8SMika Kuoppala } 211805407ff8SMika Kuoppala 211905407ff8SMika Kuoppala if (rings_hung) 212005407ff8SMika Kuoppala return i915_handle_error(dev, true); 212105407ff8SMika Kuoppala 212205407ff8SMika Kuoppala if (busy_count) 212305407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 212405407ff8SMika Kuoppala * being added */ 212510cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 212610cd45b6SMika Kuoppala } 212710cd45b6SMika Kuoppala 212810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 212910cd45b6SMika Kuoppala { 213010cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 213110cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 213210cd45b6SMika Kuoppala return; 213310cd45b6SMika Kuoppala 213499584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 213510cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2136f65d9421SBen Gamari } 2137f65d9421SBen Gamari 213891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 213991738a95SPaulo Zanoni { 214091738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 214191738a95SPaulo Zanoni 214291738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 214391738a95SPaulo Zanoni return; 214491738a95SPaulo Zanoni 214591738a95SPaulo Zanoni /* south display irq */ 214691738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 214791738a95SPaulo Zanoni /* 214891738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 214991738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 215091738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 215191738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 215291738a95SPaulo Zanoni */ 215391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 215491738a95SPaulo Zanoni POSTING_READ(SDEIER); 215591738a95SPaulo Zanoni } 215691738a95SPaulo Zanoni 2157d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2158d18ea1b5SDaniel Vetter { 2159d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2160d18ea1b5SDaniel Vetter 2161d18ea1b5SDaniel Vetter /* and GT */ 2162d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2163d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2164d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2165d18ea1b5SDaniel Vetter 2166d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2167d18ea1b5SDaniel Vetter /* and PM */ 2168d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2169d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2170d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2171d18ea1b5SDaniel Vetter } 2172d18ea1b5SDaniel Vetter } 2173d18ea1b5SDaniel Vetter 2174c0e09200SDave Airlie /* drm_dma.h hooks 2175c0e09200SDave Airlie */ 2176f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2177036a4a7dSZhenyu Wang { 2178036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2179036a4a7dSZhenyu Wang 21804697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 21814697995bSJesse Barnes 2182036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2183bdfcdb63SDaniel Vetter 2184036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2185036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 21863143a2bfSChris Wilson POSTING_READ(DEIER); 2187036a4a7dSZhenyu Wang 2188d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2189c650156aSZhenyu Wang 219091738a95SPaulo Zanoni ibx_irq_preinstall(dev); 21917d99163dSBen Widawsky } 21927d99163dSBen Widawsky 21937e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 21947e231dbeSJesse Barnes { 21957e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21967e231dbeSJesse Barnes int pipe; 21977e231dbeSJesse Barnes 21987e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 21997e231dbeSJesse Barnes 22007e231dbeSJesse Barnes /* VLV magic */ 22017e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 22027e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 22037e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 22047e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 22057e231dbeSJesse Barnes 22067e231dbeSJesse Barnes /* and GT */ 22077e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 22087e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2209d18ea1b5SDaniel Vetter 2210d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 22117e231dbeSJesse Barnes 22127e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 22137e231dbeSJesse Barnes 22147e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 22157e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 22167e231dbeSJesse Barnes for_each_pipe(pipe) 22177e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 22187e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22197e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 22207e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 22217e231dbeSJesse Barnes POSTING_READ(VLV_IER); 22227e231dbeSJesse Barnes } 22237e231dbeSJesse Barnes 222482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 222582a28bcfSDaniel Vetter { 222682a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 222782a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 222882a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2229fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 223082a28bcfSDaniel Vetter 223182a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2232fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 223382a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2234cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2235fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 223682a28bcfSDaniel Vetter } else { 2237fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 223882a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2239cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2240fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 224182a28bcfSDaniel Vetter } 224282a28bcfSDaniel Vetter 2243fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 224482a28bcfSDaniel Vetter 22457fe0b973SKeith Packard /* 22467fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 22477fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 22487fe0b973SKeith Packard * 22497fe0b973SKeith Packard * This register is the same on all known PCH chips. 22507fe0b973SKeith Packard */ 22517fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 22527fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 22537fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 22547fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 22557fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 22567fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 22577fe0b973SKeith Packard } 22587fe0b973SKeith Packard 2259d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2260d46da437SPaulo Zanoni { 2261d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 226282a28bcfSDaniel Vetter u32 mask; 2263d46da437SPaulo Zanoni 2264692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2265692a04cfSDaniel Vetter return; 2266692a04cfSDaniel Vetter 22678664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 22688664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2269de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 22708664281bSPaulo Zanoni } else { 22718664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 22728664281bSPaulo Zanoni 22738664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 22748664281bSPaulo Zanoni } 2275ab5c608bSBen Widawsky 2276d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2277d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2278d46da437SPaulo Zanoni } 2279d46da437SPaulo Zanoni 22800a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 22810a9a8c91SDaniel Vetter { 22820a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 22830a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 22840a9a8c91SDaniel Vetter 22850a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 22860a9a8c91SDaniel Vetter 22870a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2288040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 22890a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 229035a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 229135a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 22920a9a8c91SDaniel Vetter } 22930a9a8c91SDaniel Vetter 22940a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 22950a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 22960a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 22970a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 22980a9a8c91SDaniel Vetter } else { 22990a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 23000a9a8c91SDaniel Vetter } 23010a9a8c91SDaniel Vetter 23020a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 23030a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 23040a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 23050a9a8c91SDaniel Vetter POSTING_READ(GTIER); 23060a9a8c91SDaniel Vetter 23070a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 23080a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 23090a9a8c91SDaniel Vetter 23100a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 23110a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 23120a9a8c91SDaniel Vetter 2313605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 23140a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2315605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 23160a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 23170a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 23180a9a8c91SDaniel Vetter } 23190a9a8c91SDaniel Vetter } 23200a9a8c91SDaniel Vetter 2321f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2322036a4a7dSZhenyu Wang { 23234bc9d430SDaniel Vetter unsigned long irqflags; 2324036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23258e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 23268e76f8dcSPaulo Zanoni 23278e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 23288e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 23298e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 23308e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 23318e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 23328e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 23338e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 23348e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 23358e76f8dcSPaulo Zanoni 23368e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 23378e76f8dcSPaulo Zanoni } else { 23388e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2339ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 23408664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 23418e76f8dcSPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON); 23428e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 23438e76f8dcSPaulo Zanoni } 2344036a4a7dSZhenyu Wang 23451ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2346036a4a7dSZhenyu Wang 2347036a4a7dSZhenyu Wang /* should always can generate irq */ 2348036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 23491ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 23508e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 23513143a2bfSChris Wilson POSTING_READ(DEIER); 2352036a4a7dSZhenyu Wang 23530a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2354036a4a7dSZhenyu Wang 2355d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 23567fe0b973SKeith Packard 2357f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 23586005ce42SDaniel Vetter /* Enable PCU event interrupts 23596005ce42SDaniel Vetter * 23606005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 23614bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 23624bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 23634bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2364f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 23654bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2366f97108d1SJesse Barnes } 2367f97108d1SJesse Barnes 2368036a4a7dSZhenyu Wang return 0; 2369036a4a7dSZhenyu Wang } 2370036a4a7dSZhenyu Wang 23717e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 23727e231dbeSJesse Barnes { 23737e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23747e231dbeSJesse Barnes u32 enable_mask; 237531acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 2376b79480baSDaniel Vetter unsigned long irqflags; 23777e231dbeSJesse Barnes 23787e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 237931acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 238031acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 238131acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 23827e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23837e231dbeSJesse Barnes 238431acc7f5SJesse Barnes /* 238531acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 238631acc7f5SJesse Barnes * toggle them based on usage. 238731acc7f5SJesse Barnes */ 238831acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 238931acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 239031acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23917e231dbeSJesse Barnes 239220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 239320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 239420afbda2SDaniel Vetter 23957e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 23967e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 23977e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23987e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 23997e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 24007e231dbeSJesse Barnes POSTING_READ(VLV_IER); 24017e231dbeSJesse Barnes 2402b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2403b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2404b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 240531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2406515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 240731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 2408b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 240931acc7f5SJesse Barnes 24107e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24117e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24127e231dbeSJesse Barnes 24130a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 24147e231dbeSJesse Barnes 24157e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 24167e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 24177e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 24187e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 24197e231dbeSJesse Barnes #endif 24207e231dbeSJesse Barnes 24217e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 242220afbda2SDaniel Vetter 242320afbda2SDaniel Vetter return 0; 242420afbda2SDaniel Vetter } 242520afbda2SDaniel Vetter 24267e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 24277e231dbeSJesse Barnes { 24287e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24297e231dbeSJesse Barnes int pipe; 24307e231dbeSJesse Barnes 24317e231dbeSJesse Barnes if (!dev_priv) 24327e231dbeSJesse Barnes return; 24337e231dbeSJesse Barnes 2434ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2435ac4c16c5SEgbert Eich 24367e231dbeSJesse Barnes for_each_pipe(pipe) 24377e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24387e231dbeSJesse Barnes 24397e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 24407e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 24417e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 24427e231dbeSJesse Barnes for_each_pipe(pipe) 24437e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24447e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24457e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 24467e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 24477e231dbeSJesse Barnes POSTING_READ(VLV_IER); 24487e231dbeSJesse Barnes } 24497e231dbeSJesse Barnes 2450f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2451036a4a7dSZhenyu Wang { 2452036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24534697995bSJesse Barnes 24544697995bSJesse Barnes if (!dev_priv) 24554697995bSJesse Barnes return; 24564697995bSJesse Barnes 2457ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2458ac4c16c5SEgbert Eich 2459036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2460036a4a7dSZhenyu Wang 2461036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2462036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2463036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 24648664281bSPaulo Zanoni if (IS_GEN7(dev)) 24658664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2466036a4a7dSZhenyu Wang 2467036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2468036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2469036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2470192aac1fSKeith Packard 2471ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2472ab5c608bSBen Widawsky return; 2473ab5c608bSBen Widawsky 2474192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2475192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2476192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 24778664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 24788664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2479036a4a7dSZhenyu Wang } 2480036a4a7dSZhenyu Wang 2481c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2482c2798b19SChris Wilson { 2483c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2484c2798b19SChris Wilson int pipe; 2485c2798b19SChris Wilson 2486c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2487c2798b19SChris Wilson 2488c2798b19SChris Wilson for_each_pipe(pipe) 2489c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2490c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2491c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2492c2798b19SChris Wilson POSTING_READ16(IER); 2493c2798b19SChris Wilson } 2494c2798b19SChris Wilson 2495c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2496c2798b19SChris Wilson { 2497c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2498c2798b19SChris Wilson 2499c2798b19SChris Wilson I915_WRITE16(EMR, 2500c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2501c2798b19SChris Wilson 2502c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2503c2798b19SChris Wilson dev_priv->irq_mask = 2504c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2505c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2506c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2507c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2508c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2509c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2510c2798b19SChris Wilson 2511c2798b19SChris Wilson I915_WRITE16(IER, 2512c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2513c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2514c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2515c2798b19SChris Wilson I915_USER_INTERRUPT); 2516c2798b19SChris Wilson POSTING_READ16(IER); 2517c2798b19SChris Wilson 2518c2798b19SChris Wilson return 0; 2519c2798b19SChris Wilson } 2520c2798b19SChris Wilson 252190a72f87SVille Syrjälä /* 252290a72f87SVille Syrjälä * Returns true when a page flip has completed. 252390a72f87SVille Syrjälä */ 252490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 252590a72f87SVille Syrjälä int pipe, u16 iir) 252690a72f87SVille Syrjälä { 252790a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 252890a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 252990a72f87SVille Syrjälä 253090a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 253190a72f87SVille Syrjälä return false; 253290a72f87SVille Syrjälä 253390a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 253490a72f87SVille Syrjälä return false; 253590a72f87SVille Syrjälä 253690a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 253790a72f87SVille Syrjälä 253890a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 253990a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 254090a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 254190a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 254290a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 254390a72f87SVille Syrjälä */ 254490a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 254590a72f87SVille Syrjälä return false; 254690a72f87SVille Syrjälä 254790a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 254890a72f87SVille Syrjälä 254990a72f87SVille Syrjälä return true; 255090a72f87SVille Syrjälä } 255190a72f87SVille Syrjälä 2552ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2553c2798b19SChris Wilson { 2554c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2555c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2556c2798b19SChris Wilson u16 iir, new_iir; 2557c2798b19SChris Wilson u32 pipe_stats[2]; 2558c2798b19SChris Wilson unsigned long irqflags; 2559c2798b19SChris Wilson int pipe; 2560c2798b19SChris Wilson u16 flip_mask = 2561c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2562c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2563c2798b19SChris Wilson 2564c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2565c2798b19SChris Wilson 2566c2798b19SChris Wilson iir = I915_READ16(IIR); 2567c2798b19SChris Wilson if (iir == 0) 2568c2798b19SChris Wilson return IRQ_NONE; 2569c2798b19SChris Wilson 2570c2798b19SChris Wilson while (iir & ~flip_mask) { 2571c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2572c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2573c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2574c2798b19SChris Wilson * interrupts (for non-MSI). 2575c2798b19SChris Wilson */ 2576c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2577c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2578c2798b19SChris Wilson i915_handle_error(dev, false); 2579c2798b19SChris Wilson 2580c2798b19SChris Wilson for_each_pipe(pipe) { 2581c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2582c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2583c2798b19SChris Wilson 2584c2798b19SChris Wilson /* 2585c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2586c2798b19SChris Wilson */ 2587c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2588c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2589c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2590c2798b19SChris Wilson pipe_name(pipe)); 2591c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2592c2798b19SChris Wilson } 2593c2798b19SChris Wilson } 2594c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2595c2798b19SChris Wilson 2596c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2597c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2598c2798b19SChris Wilson 2599d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2600c2798b19SChris Wilson 2601c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2602c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2603c2798b19SChris Wilson 2604c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 260590a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 260690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2607c2798b19SChris Wilson 2608c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 260990a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 261090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2611c2798b19SChris Wilson 2612c2798b19SChris Wilson iir = new_iir; 2613c2798b19SChris Wilson } 2614c2798b19SChris Wilson 2615c2798b19SChris Wilson return IRQ_HANDLED; 2616c2798b19SChris Wilson } 2617c2798b19SChris Wilson 2618c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2619c2798b19SChris Wilson { 2620c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2621c2798b19SChris Wilson int pipe; 2622c2798b19SChris Wilson 2623c2798b19SChris Wilson for_each_pipe(pipe) { 2624c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2625c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2626c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2627c2798b19SChris Wilson } 2628c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2629c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2630c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2631c2798b19SChris Wilson } 2632c2798b19SChris Wilson 2633a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2634a266c7d5SChris Wilson { 2635a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2636a266c7d5SChris Wilson int pipe; 2637a266c7d5SChris Wilson 2638a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2639a266c7d5SChris Wilson 2640a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2641a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2642a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2643a266c7d5SChris Wilson } 2644a266c7d5SChris Wilson 264500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2646a266c7d5SChris Wilson for_each_pipe(pipe) 2647a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2648a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2649a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2650a266c7d5SChris Wilson POSTING_READ(IER); 2651a266c7d5SChris Wilson } 2652a266c7d5SChris Wilson 2653a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2654a266c7d5SChris Wilson { 2655a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 265638bde180SChris Wilson u32 enable_mask; 2657a266c7d5SChris Wilson 265838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 265938bde180SChris Wilson 266038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 266138bde180SChris Wilson dev_priv->irq_mask = 266238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 266338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 266438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 266538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 266638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 266738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 266838bde180SChris Wilson 266938bde180SChris Wilson enable_mask = 267038bde180SChris Wilson I915_ASLE_INTERRUPT | 267138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 267238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 267338bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 267438bde180SChris Wilson I915_USER_INTERRUPT; 267538bde180SChris Wilson 2676a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 267720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 267820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 267920afbda2SDaniel Vetter 2680a266c7d5SChris Wilson /* Enable in IER... */ 2681a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2682a266c7d5SChris Wilson /* and unmask in IMR */ 2683a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2684a266c7d5SChris Wilson } 2685a266c7d5SChris Wilson 2686a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2687a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2688a266c7d5SChris Wilson POSTING_READ(IER); 2689a266c7d5SChris Wilson 2690f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 269120afbda2SDaniel Vetter 269220afbda2SDaniel Vetter return 0; 269320afbda2SDaniel Vetter } 269420afbda2SDaniel Vetter 269590a72f87SVille Syrjälä /* 269690a72f87SVille Syrjälä * Returns true when a page flip has completed. 269790a72f87SVille Syrjälä */ 269890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 269990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 270090a72f87SVille Syrjälä { 270190a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 270290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 270390a72f87SVille Syrjälä 270490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 270590a72f87SVille Syrjälä return false; 270690a72f87SVille Syrjälä 270790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 270890a72f87SVille Syrjälä return false; 270990a72f87SVille Syrjälä 271090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 271190a72f87SVille Syrjälä 271290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 271390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 271490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 271590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 271690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 271790a72f87SVille Syrjälä */ 271890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 271990a72f87SVille Syrjälä return false; 272090a72f87SVille Syrjälä 272190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 272290a72f87SVille Syrjälä 272390a72f87SVille Syrjälä return true; 272490a72f87SVille Syrjälä } 272590a72f87SVille Syrjälä 2726ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2727a266c7d5SChris Wilson { 2728a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2729a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 27308291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2731a266c7d5SChris Wilson unsigned long irqflags; 273238bde180SChris Wilson u32 flip_mask = 273338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 273438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 273538bde180SChris Wilson int pipe, ret = IRQ_NONE; 2736a266c7d5SChris Wilson 2737a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2738a266c7d5SChris Wilson 2739a266c7d5SChris Wilson iir = I915_READ(IIR); 274038bde180SChris Wilson do { 274138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 27428291ee90SChris Wilson bool blc_event = false; 2743a266c7d5SChris Wilson 2744a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2745a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2746a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2747a266c7d5SChris Wilson * interrupts (for non-MSI). 2748a266c7d5SChris Wilson */ 2749a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2750a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2751a266c7d5SChris Wilson i915_handle_error(dev, false); 2752a266c7d5SChris Wilson 2753a266c7d5SChris Wilson for_each_pipe(pipe) { 2754a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2755a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2756a266c7d5SChris Wilson 275738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2758a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2759a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2760a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2761a266c7d5SChris Wilson pipe_name(pipe)); 2762a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 276338bde180SChris Wilson irq_received = true; 2764a266c7d5SChris Wilson } 2765a266c7d5SChris Wilson } 2766a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2767a266c7d5SChris Wilson 2768a266c7d5SChris Wilson if (!irq_received) 2769a266c7d5SChris Wilson break; 2770a266c7d5SChris Wilson 2771a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2772a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2773a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2774a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2775b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 2776a266c7d5SChris Wilson 2777a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2778a266c7d5SChris Wilson hotplug_status); 277991d131d2SDaniel Vetter 278010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 278191d131d2SDaniel Vetter 2782a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 278338bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2784a266c7d5SChris Wilson } 2785a266c7d5SChris Wilson 278638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2787a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2788a266c7d5SChris Wilson 2789a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2790a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2791a266c7d5SChris Wilson 2792a266c7d5SChris Wilson for_each_pipe(pipe) { 279338bde180SChris Wilson int plane = pipe; 279438bde180SChris Wilson if (IS_MOBILE(dev)) 279538bde180SChris Wilson plane = !plane; 27965e2032d4SVille Syrjälä 279790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 279890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 279990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2800a266c7d5SChris Wilson 2801a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2802a266c7d5SChris Wilson blc_event = true; 2803a266c7d5SChris Wilson } 2804a266c7d5SChris Wilson 2805a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2806a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2807a266c7d5SChris Wilson 2808a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2809a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2810a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2811a266c7d5SChris Wilson * we would never get another interrupt. 2812a266c7d5SChris Wilson * 2813a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2814a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2815a266c7d5SChris Wilson * another one. 2816a266c7d5SChris Wilson * 2817a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2818a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2819a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2820a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2821a266c7d5SChris Wilson * stray interrupts. 2822a266c7d5SChris Wilson */ 282338bde180SChris Wilson ret = IRQ_HANDLED; 2824a266c7d5SChris Wilson iir = new_iir; 282538bde180SChris Wilson } while (iir & ~flip_mask); 2826a266c7d5SChris Wilson 2827d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 28288291ee90SChris Wilson 2829a266c7d5SChris Wilson return ret; 2830a266c7d5SChris Wilson } 2831a266c7d5SChris Wilson 2832a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2833a266c7d5SChris Wilson { 2834a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2835a266c7d5SChris Wilson int pipe; 2836a266c7d5SChris Wilson 2837ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2838ac4c16c5SEgbert Eich 2839a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2840a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2841a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2842a266c7d5SChris Wilson } 2843a266c7d5SChris Wilson 284400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 284555b39755SChris Wilson for_each_pipe(pipe) { 284655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2847a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 284855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 284955b39755SChris Wilson } 2850a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2851a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2852a266c7d5SChris Wilson 2853a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2854a266c7d5SChris Wilson } 2855a266c7d5SChris Wilson 2856a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2857a266c7d5SChris Wilson { 2858a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2859a266c7d5SChris Wilson int pipe; 2860a266c7d5SChris Wilson 2861a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2862a266c7d5SChris Wilson 2863a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2864a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2865a266c7d5SChris Wilson 2866a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2867a266c7d5SChris Wilson for_each_pipe(pipe) 2868a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2869a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2870a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2871a266c7d5SChris Wilson POSTING_READ(IER); 2872a266c7d5SChris Wilson } 2873a266c7d5SChris Wilson 2874a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2875a266c7d5SChris Wilson { 2876a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2877bbba0a97SChris Wilson u32 enable_mask; 2878a266c7d5SChris Wilson u32 error_mask; 2879b79480baSDaniel Vetter unsigned long irqflags; 2880a266c7d5SChris Wilson 2881a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2882bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2883adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2884bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2885bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2886bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2887bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2888bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2889bbba0a97SChris Wilson 2890bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 289121ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 289221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 2893bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2894bbba0a97SChris Wilson 2895bbba0a97SChris Wilson if (IS_G4X(dev)) 2896bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2897a266c7d5SChris Wilson 2898b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2899b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2900b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2901515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2902b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2903a266c7d5SChris Wilson 2904a266c7d5SChris Wilson /* 2905a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2906a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2907a266c7d5SChris Wilson */ 2908a266c7d5SChris Wilson if (IS_G4X(dev)) { 2909a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2910a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2911a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2912a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2913a266c7d5SChris Wilson } else { 2914a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2915a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2916a266c7d5SChris Wilson } 2917a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2918a266c7d5SChris Wilson 2919a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2920a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2921a266c7d5SChris Wilson POSTING_READ(IER); 2922a266c7d5SChris Wilson 292320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 292420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 292520afbda2SDaniel Vetter 2926f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 292720afbda2SDaniel Vetter 292820afbda2SDaniel Vetter return 0; 292920afbda2SDaniel Vetter } 293020afbda2SDaniel Vetter 2931bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 293220afbda2SDaniel Vetter { 293320afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2934e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2935cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 293620afbda2SDaniel Vetter u32 hotplug_en; 293720afbda2SDaniel Vetter 2938b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2939b5ea2d56SDaniel Vetter 2940bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 2941bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2942bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 2943adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2944e5868a31SEgbert Eich /* enable bits are the same for all generations */ 2945cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2946cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2947cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 2948a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2949a266c7d5SChris Wilson to generate a spurious hotplug event about three 2950a266c7d5SChris Wilson seconds later. So just do it once. 2951a266c7d5SChris Wilson */ 2952a266c7d5SChris Wilson if (IS_G4X(dev)) 2953a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 295485fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 2955a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2956a266c7d5SChris Wilson 2957a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2958a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2959a266c7d5SChris Wilson } 2960bac56d5bSEgbert Eich } 2961a266c7d5SChris Wilson 2962ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2963a266c7d5SChris Wilson { 2964a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2965a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2966a266c7d5SChris Wilson u32 iir, new_iir; 2967a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2968a266c7d5SChris Wilson unsigned long irqflags; 2969a266c7d5SChris Wilson int irq_received; 2970a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 297121ad8330SVille Syrjälä u32 flip_mask = 297221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 297321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2974a266c7d5SChris Wilson 2975a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2976a266c7d5SChris Wilson 2977a266c7d5SChris Wilson iir = I915_READ(IIR); 2978a266c7d5SChris Wilson 2979a266c7d5SChris Wilson for (;;) { 29802c8ba29fSChris Wilson bool blc_event = false; 29812c8ba29fSChris Wilson 298221ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 2983a266c7d5SChris Wilson 2984a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2985a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2986a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2987a266c7d5SChris Wilson * interrupts (for non-MSI). 2988a266c7d5SChris Wilson */ 2989a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2990a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2991a266c7d5SChris Wilson i915_handle_error(dev, false); 2992a266c7d5SChris Wilson 2993a266c7d5SChris Wilson for_each_pipe(pipe) { 2994a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2995a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2996a266c7d5SChris Wilson 2997a266c7d5SChris Wilson /* 2998a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2999a266c7d5SChris Wilson */ 3000a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3001a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3002a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3003a266c7d5SChris Wilson pipe_name(pipe)); 3004a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3005a266c7d5SChris Wilson irq_received = 1; 3006a266c7d5SChris Wilson } 3007a266c7d5SChris Wilson } 3008a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3009a266c7d5SChris Wilson 3010a266c7d5SChris Wilson if (!irq_received) 3011a266c7d5SChris Wilson break; 3012a266c7d5SChris Wilson 3013a266c7d5SChris Wilson ret = IRQ_HANDLED; 3014a266c7d5SChris Wilson 3015a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3016adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3017a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3018b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3019b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 30204f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3021a266c7d5SChris Wilson 3022a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3023a266c7d5SChris Wilson hotplug_status); 302491d131d2SDaniel Vetter 302510a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 302610a504deSDaniel Vetter IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); 302791d131d2SDaniel Vetter 3028a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3029a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3030a266c7d5SChris Wilson } 3031a266c7d5SChris Wilson 303221ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3033a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3034a266c7d5SChris Wilson 3035a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3036a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3037a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3038a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3039a266c7d5SChris Wilson 3040a266c7d5SChris Wilson for_each_pipe(pipe) { 30412c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 304290a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 304390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3044a266c7d5SChris Wilson 3045a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3046a266c7d5SChris Wilson blc_event = true; 3047a266c7d5SChris Wilson } 3048a266c7d5SChris Wilson 3049a266c7d5SChris Wilson 3050a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3051a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3052a266c7d5SChris Wilson 3053515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3054515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3055515ac2bbSDaniel Vetter 3056a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3057a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3058a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3059a266c7d5SChris Wilson * we would never get another interrupt. 3060a266c7d5SChris Wilson * 3061a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3062a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3063a266c7d5SChris Wilson * another one. 3064a266c7d5SChris Wilson * 3065a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3066a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3067a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3068a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3069a266c7d5SChris Wilson * stray interrupts. 3070a266c7d5SChris Wilson */ 3071a266c7d5SChris Wilson iir = new_iir; 3072a266c7d5SChris Wilson } 3073a266c7d5SChris Wilson 3074d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 30752c8ba29fSChris Wilson 3076a266c7d5SChris Wilson return ret; 3077a266c7d5SChris Wilson } 3078a266c7d5SChris Wilson 3079a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3080a266c7d5SChris Wilson { 3081a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3082a266c7d5SChris Wilson int pipe; 3083a266c7d5SChris Wilson 3084a266c7d5SChris Wilson if (!dev_priv) 3085a266c7d5SChris Wilson return; 3086a266c7d5SChris Wilson 3087ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3088ac4c16c5SEgbert Eich 3089a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3090a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3091a266c7d5SChris Wilson 3092a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3093a266c7d5SChris Wilson for_each_pipe(pipe) 3094a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3095a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3096a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3097a266c7d5SChris Wilson 3098a266c7d5SChris Wilson for_each_pipe(pipe) 3099a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3100a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3101a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3102a266c7d5SChris Wilson } 3103a266c7d5SChris Wilson 3104ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3105ac4c16c5SEgbert Eich { 3106ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3107ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3108ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3109ac4c16c5SEgbert Eich unsigned long irqflags; 3110ac4c16c5SEgbert Eich int i; 3111ac4c16c5SEgbert Eich 3112ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3113ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3114ac4c16c5SEgbert Eich struct drm_connector *connector; 3115ac4c16c5SEgbert Eich 3116ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3117ac4c16c5SEgbert Eich continue; 3118ac4c16c5SEgbert Eich 3119ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3120ac4c16c5SEgbert Eich 3121ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3122ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3123ac4c16c5SEgbert Eich 3124ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3125ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3126ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3127ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3128ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3129ac4c16c5SEgbert Eich if (!connector->polled) 3130ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3131ac4c16c5SEgbert Eich } 3132ac4c16c5SEgbert Eich } 3133ac4c16c5SEgbert Eich } 3134ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3135ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3136ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3137ac4c16c5SEgbert Eich } 3138ac4c16c5SEgbert Eich 3139f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3140f71d4af4SJesse Barnes { 31418b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 31428b2e326dSChris Wilson 31438b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 314499584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3145c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3146a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 31478b2e326dSChris Wilson 314899584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 314999584db3SDaniel Vetter i915_hangcheck_elapsed, 315061bac78eSDaniel Vetter (unsigned long) dev); 3151ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3152ac4c16c5SEgbert Eich (unsigned long) dev_priv); 315361bac78eSDaniel Vetter 315497a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 31559ee32feaSDaniel Vetter 3156f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3157f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 31587d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3159f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3160f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3161f71d4af4SJesse Barnes } 3162f71d4af4SJesse Barnes 3163c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3164f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3165c3613de9SKeith Packard else 3166c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3167f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3168f71d4af4SJesse Barnes 31697e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 31707e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 31717e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 31727e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 31737e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 31747e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 31757e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3176fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3177f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3178f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3179f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3180f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3181f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3182f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3183f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 318482a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3185f71d4af4SJesse Barnes } else { 3186c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3187c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3188c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3189c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3190c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3191a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3192a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3193a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3194a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3195a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 319620afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3197c2798b19SChris Wilson } else { 3198a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3199a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3200a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3201a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3202bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3203c2798b19SChris Wilson } 3204f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3205f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3206f71d4af4SJesse Barnes } 3207f71d4af4SJesse Barnes } 320820afbda2SDaniel Vetter 320920afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 321020afbda2SDaniel Vetter { 321120afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3212821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3213821450c6SEgbert Eich struct drm_connector *connector; 3214b5ea2d56SDaniel Vetter unsigned long irqflags; 3215821450c6SEgbert Eich int i; 321620afbda2SDaniel Vetter 3217821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3218821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3219821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3220821450c6SEgbert Eich } 3221821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3222821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3223821450c6SEgbert Eich connector->polled = intel_connector->polled; 3224821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3225821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3226821450c6SEgbert Eich } 3227b5ea2d56SDaniel Vetter 3228b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3229b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3230b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 323120afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 323220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3233b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 323420afbda2SDaniel Vetter } 3235c67a470bSPaulo Zanoni 3236c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3237c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3238c67a470bSPaulo Zanoni { 3239c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3240c67a470bSPaulo Zanoni unsigned long irqflags; 3241c67a470bSPaulo Zanoni 3242c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3243c67a470bSPaulo Zanoni 3244c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3245c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3246c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3247c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3248c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3249c67a470bSPaulo Zanoni 3250c67a470bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB); 3251c67a470bSPaulo Zanoni ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT); 3252c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3253c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3254c67a470bSPaulo Zanoni 3255c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3256c67a470bSPaulo Zanoni 3257c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3258c67a470bSPaulo Zanoni } 3259c67a470bSPaulo Zanoni 3260c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3261c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3262c67a470bSPaulo Zanoni { 3263c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3264c67a470bSPaulo Zanoni unsigned long irqflags; 3265c67a470bSPaulo Zanoni uint32_t val, expected; 3266c67a470bSPaulo Zanoni 3267c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3268c67a470bSPaulo Zanoni 3269c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 3270c67a470bSPaulo Zanoni expected = ~DE_PCH_EVENT_IVB; 3271c67a470bSPaulo Zanoni WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected); 3272c67a470bSPaulo Zanoni 3273c67a470bSPaulo Zanoni val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT; 3274c67a470bSPaulo Zanoni expected = ~SDE_HOTPLUG_MASK_CPT; 3275c67a470bSPaulo Zanoni WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n", 3276c67a470bSPaulo Zanoni val, expected); 3277c67a470bSPaulo Zanoni 3278c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 3279c67a470bSPaulo Zanoni expected = 0xffffffff; 3280c67a470bSPaulo Zanoni WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected); 3281c67a470bSPaulo Zanoni 3282c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 3283c67a470bSPaulo Zanoni expected = 0xffffffff; 3284c67a470bSPaulo Zanoni WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val, 3285c67a470bSPaulo Zanoni expected); 3286c67a470bSPaulo Zanoni 3287c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3288c67a470bSPaulo Zanoni 3289c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 3290c67a470bSPaulo Zanoni ibx_enable_display_interrupt(dev_priv, 3291c67a470bSPaulo Zanoni ~dev_priv->pc8.regsave.sdeimr & 3292c67a470bSPaulo Zanoni ~SDE_HOTPLUG_MASK_CPT); 3293c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3294c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3295c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3296c67a470bSPaulo Zanoni 3297c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3298c67a470bSPaulo Zanoni } 3299