1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 1869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 187c67a470bSPaulo Zanoni return; 188c67a470bSPaulo Zanoni 18943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19643eaea13SPaulo Zanoni { 19743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 19843eaea13SPaulo Zanoni } 19943eaea13SPaulo Zanoni 200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20143eaea13SPaulo Zanoni { 20243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20343eaea13SPaulo Zanoni } 20443eaea13SPaulo Zanoni 205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 206b900b949SImre Deak { 207b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 208b900b949SImre Deak } 209b900b949SImre Deak 210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 211a72fbc3aSImre Deak { 212a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 213a72fbc3aSImre Deak } 214a72fbc3aSImre Deak 215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 216b900b949SImre Deak { 217b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 218b900b949SImre Deak } 219b900b949SImre Deak 220edbfdb45SPaulo Zanoni /** 221edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 222edbfdb45SPaulo Zanoni * @dev_priv: driver private 223edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 224edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 225edbfdb45SPaulo Zanoni */ 226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 227edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 228edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 229edbfdb45SPaulo Zanoni { 230605cd25bSPaulo Zanoni uint32_t new_val; 231edbfdb45SPaulo Zanoni 232edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 233edbfdb45SPaulo Zanoni 2349df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 235c67a470bSPaulo Zanoni return; 236c67a470bSPaulo Zanoni 237605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 238f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 239f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 240f52ecbcfSPaulo Zanoni 241605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 242605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 243a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 244a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 245edbfdb45SPaulo Zanoni } 246f52ecbcfSPaulo Zanoni } 247edbfdb45SPaulo Zanoni 248480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 249edbfdb45SPaulo Zanoni { 250edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 251edbfdb45SPaulo Zanoni } 252edbfdb45SPaulo Zanoni 253480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 254edbfdb45SPaulo Zanoni { 255edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 256edbfdb45SPaulo Zanoni } 257edbfdb45SPaulo Zanoni 2583cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2593cc134e3SImre Deak { 2603cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2613cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2623cc134e3SImre Deak 2633cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2643cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2653cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2663cc134e3SImre Deak POSTING_READ(reg); 2673cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2683cc134e3SImre Deak } 2693cc134e3SImre Deak 270b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 271b900b949SImre Deak { 272b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 273b900b949SImre Deak 274b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 275b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2763cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 277d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 278b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 279b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 280b900b949SImre Deak } 281b900b949SImre Deak 282b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 283b900b949SImre Deak { 284b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 285b900b949SImre Deak 286d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 287d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 288d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 289d4d70aa5SImre Deak 290d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 291d4d70aa5SImre Deak 292b900b949SImre Deak I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ? 293b900b949SImre Deak ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0); 294b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 295b900b949SImre Deak ~dev_priv->pm_rps_events); 296b900b949SImre Deak 297b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 298b900b949SImre Deak dev_priv->rps.pm_iir = 0; 299b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 300b900b949SImre Deak 301b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 302b900b949SImre Deak } 303b900b949SImre Deak 3040961021aSBen Widawsky /** 305fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 306fee884edSDaniel Vetter * @dev_priv: driver private 307fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 308fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 309fee884edSDaniel Vetter */ 31047339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 311fee884edSDaniel Vetter uint32_t interrupt_mask, 312fee884edSDaniel Vetter uint32_t enabled_irq_mask) 313fee884edSDaniel Vetter { 314fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 315fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 316fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 317fee884edSDaniel Vetter 318fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 319fee884edSDaniel Vetter 3209df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 321c67a470bSPaulo Zanoni return; 322c67a470bSPaulo Zanoni 323fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 324fee884edSDaniel Vetter POSTING_READ(SDEIMR); 325fee884edSDaniel Vetter } 3268664281bSPaulo Zanoni 327b5ea642aSDaniel Vetter static void 328755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 329755e9019SImre Deak u32 enable_mask, u32 status_mask) 3307c463586SKeith Packard { 3319db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 332755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3337c463586SKeith Packard 334b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 335d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 336b79480baSDaniel Vetter 33704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 33804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 33904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 34004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 341755e9019SImre Deak return; 342755e9019SImre Deak 343755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 34446c06a30SVille Syrjälä return; 34546c06a30SVille Syrjälä 34691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 34791d181ddSImre Deak 3487c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 349755e9019SImre Deak pipestat |= enable_mask | status_mask; 35046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3513143a2bfSChris Wilson POSTING_READ(reg); 3527c463586SKeith Packard } 3537c463586SKeith Packard 354b5ea642aSDaniel Vetter static void 355755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 356755e9019SImre Deak u32 enable_mask, u32 status_mask) 3577c463586SKeith Packard { 3589db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 359755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3607c463586SKeith Packard 361b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 362d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 363b79480baSDaniel Vetter 36404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 36504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 36604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 36704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 36846c06a30SVille Syrjälä return; 36946c06a30SVille Syrjälä 370755e9019SImre Deak if ((pipestat & enable_mask) == 0) 371755e9019SImre Deak return; 372755e9019SImre Deak 37391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 37491d181ddSImre Deak 375755e9019SImre Deak pipestat &= ~enable_mask; 37646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3773143a2bfSChris Wilson POSTING_READ(reg); 3787c463586SKeith Packard } 3797c463586SKeith Packard 38010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 38110c59c51SImre Deak { 38210c59c51SImre Deak u32 enable_mask = status_mask << 16; 38310c59c51SImre Deak 38410c59c51SImre Deak /* 385724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 386724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 38710c59c51SImre Deak */ 38810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 38910c59c51SImre Deak return 0; 390724a6905SVille Syrjälä /* 391724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 392724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 393724a6905SVille Syrjälä */ 394724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 395724a6905SVille Syrjälä return 0; 39610c59c51SImre Deak 39710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 39810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 39910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 40010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 40110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 40210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 40310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 40410c59c51SImre Deak 40510c59c51SImre Deak return enable_mask; 40610c59c51SImre Deak } 40710c59c51SImre Deak 408755e9019SImre Deak void 409755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 410755e9019SImre Deak u32 status_mask) 411755e9019SImre Deak { 412755e9019SImre Deak u32 enable_mask; 413755e9019SImre Deak 41410c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 41510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 41610c59c51SImre Deak status_mask); 41710c59c51SImre Deak else 418755e9019SImre Deak enable_mask = status_mask << 16; 419755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 420755e9019SImre Deak } 421755e9019SImre Deak 422755e9019SImre Deak void 423755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 424755e9019SImre Deak u32 status_mask) 425755e9019SImre Deak { 426755e9019SImre Deak u32 enable_mask; 427755e9019SImre Deak 42810c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 42910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 43010c59c51SImre Deak status_mask); 43110c59c51SImre Deak else 432755e9019SImre Deak enable_mask = status_mask << 16; 433755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 434755e9019SImre Deak } 435755e9019SImre Deak 436c0e09200SDave Airlie /** 437f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 43801c66889SZhao Yakui */ 439f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 44001c66889SZhao Yakui { 4412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4421ec14ad3SChris Wilson 443f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 444f49e38ddSJani Nikula return; 445f49e38ddSJani Nikula 44613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 44701c66889SZhao Yakui 448755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 449a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4503b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 451755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4521ec14ad3SChris Wilson 45313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 45401c66889SZhao Yakui } 45501c66889SZhao Yakui 45601c66889SZhao Yakui /** 4570a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4580a3e67a4SJesse Barnes * @dev: DRM device 4590a3e67a4SJesse Barnes * @pipe: pipe to check 4600a3e67a4SJesse Barnes * 4610a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4620a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4630a3e67a4SJesse Barnes * before reading such registers if unsure. 4640a3e67a4SJesse Barnes */ 4650a3e67a4SJesse Barnes static int 4660a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4670a3e67a4SJesse Barnes { 4682d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 469702e7a56SPaulo Zanoni 470a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 471a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 472a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 473a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 47471f8ba6bSPaulo Zanoni 475a01025afSDaniel Vetter return intel_crtc->active; 476a01025afSDaniel Vetter } else { 477a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 478a01025afSDaniel Vetter } 4790a3e67a4SJesse Barnes } 4800a3e67a4SJesse Barnes 481f75f3746SVille Syrjälä /* 482f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 483f75f3746SVille Syrjälä * around the vertical blanking period. 484f75f3746SVille Syrjälä * 485f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 486f75f3746SVille Syrjälä * vblank_start >= 3 487f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 488f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 489f75f3746SVille Syrjälä * vtotal = vblank_start + 3 490f75f3746SVille Syrjälä * 491f75f3746SVille Syrjälä * start of vblank: 492f75f3746SVille Syrjälä * latch double buffered registers 493f75f3746SVille Syrjälä * increment frame counter (ctg+) 494f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 495f75f3746SVille Syrjälä * | 496f75f3746SVille Syrjälä * | frame start: 497f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 498f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 499f75f3746SVille Syrjälä * | | 500f75f3746SVille Syrjälä * | | start of vsync: 501f75f3746SVille Syrjälä * | | generate vsync interrupt 502f75f3746SVille Syrjälä * | | | 503f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 504f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 505f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 506f75f3746SVille Syrjälä * | | <----vs-----> | 507f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 508f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 509f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 510f75f3746SVille Syrjälä * | | | 511f75f3746SVille Syrjälä * last visible pixel first visible pixel 512f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 513f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 514f75f3746SVille Syrjälä * 515f75f3746SVille Syrjälä * x = horizontal active 516f75f3746SVille Syrjälä * _ = horizontal blanking 517f75f3746SVille Syrjälä * hs = horizontal sync 518f75f3746SVille Syrjälä * va = vertical active 519f75f3746SVille Syrjälä * vb = vertical blanking 520f75f3746SVille Syrjälä * vs = vertical sync 521f75f3746SVille Syrjälä * vbs = vblank_start (number) 522f75f3746SVille Syrjälä * 523f75f3746SVille Syrjälä * Summary: 524f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 525f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 526f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 527f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 528f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 529f75f3746SVille Syrjälä */ 530f75f3746SVille Syrjälä 5314cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5324cdb83ecSVille Syrjälä { 5334cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5344cdb83ecSVille Syrjälä return 0; 5354cdb83ecSVille Syrjälä } 5364cdb83ecSVille Syrjälä 53742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 53842f52ef8SKeith Packard * we use as a pipe index 53942f52ef8SKeith Packard */ 540f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5410a3e67a4SJesse Barnes { 5422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5430a3e67a4SJesse Barnes unsigned long high_frame; 5440a3e67a4SJesse Barnes unsigned long low_frame; 5450b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 5460a3e67a4SJesse Barnes 5470a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 54844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5499db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5500a3e67a4SJesse Barnes return 0; 5510a3e67a4SJesse Barnes } 5520a3e67a4SJesse Barnes 553391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 554391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 555391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 556391f75e2SVille Syrjälä const struct drm_display_mode *mode = 557391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 558391f75e2SVille Syrjälä 5590b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5600b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5610b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5620b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5630b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 564391f75e2SVille Syrjälä } else { 565a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 566391f75e2SVille Syrjälä 567391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 5680b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 569391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 5700b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 5710b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 5720b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 573391f75e2SVille Syrjälä } 574391f75e2SVille Syrjälä 5750b2a8e09SVille Syrjälä /* Convert to pixel count */ 5760b2a8e09SVille Syrjälä vbl_start *= htotal; 5770b2a8e09SVille Syrjälä 5780b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5790b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5800b2a8e09SVille Syrjälä 5819db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5829db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5835eddb70bSChris Wilson 5840a3e67a4SJesse Barnes /* 5850a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5860a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5870a3e67a4SJesse Barnes * register. 5880a3e67a4SJesse Barnes */ 5890a3e67a4SJesse Barnes do { 5905eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 591391f75e2SVille Syrjälä low = I915_READ(low_frame); 5925eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5930a3e67a4SJesse Barnes } while (high1 != high2); 5940a3e67a4SJesse Barnes 5955eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 596391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5975eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 598391f75e2SVille Syrjälä 599391f75e2SVille Syrjälä /* 600391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 601391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 602391f75e2SVille Syrjälä * counter against vblank start. 603391f75e2SVille Syrjälä */ 604edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6050a3e67a4SJesse Barnes } 6060a3e67a4SJesse Barnes 607f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6089880b7a5SJesse Barnes { 6092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6109db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6119880b7a5SJesse Barnes 6129880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 61344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6149db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6159880b7a5SJesse Barnes return 0; 6169880b7a5SJesse Barnes } 6179880b7a5SJesse Barnes 6189880b7a5SJesse Barnes return I915_READ(reg); 6199880b7a5SJesse Barnes } 6209880b7a5SJesse Barnes 621ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 622ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 623ad3543edSMario Kleiner 624a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 625a225f079SVille Syrjälä { 626a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 627a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 628a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 629a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 63080715b2fSVille Syrjälä int position, vtotal; 631a225f079SVille Syrjälä 63280715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 633a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 634a225f079SVille Syrjälä vtotal /= 2; 635a225f079SVille Syrjälä 636a225f079SVille Syrjälä if (IS_GEN2(dev)) 637a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 638a225f079SVille Syrjälä else 639a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 640a225f079SVille Syrjälä 641a225f079SVille Syrjälä /* 64280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 64380715b2fSVille Syrjälä * scanline_offset adjustment. 644a225f079SVille Syrjälä */ 64580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 646a225f079SVille Syrjälä } 647a225f079SVille Syrjälä 648f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 649abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 650abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6510af7e4dfSMario Kleiner { 652c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 653c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 654c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 655c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6563aa18df8SVille Syrjälä int position; 65778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6580af7e4dfSMario Kleiner bool in_vbl = true; 6590af7e4dfSMario Kleiner int ret = 0; 660ad3543edSMario Kleiner unsigned long irqflags; 6610af7e4dfSMario Kleiner 662c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6630af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6649db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6650af7e4dfSMario Kleiner return 0; 6660af7e4dfSMario Kleiner } 6670af7e4dfSMario Kleiner 668c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 66978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 670c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 671c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 672c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6730af7e4dfSMario Kleiner 674d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 675d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 676d31faf65SVille Syrjälä vbl_end /= 2; 677d31faf65SVille Syrjälä vtotal /= 2; 678d31faf65SVille Syrjälä } 679d31faf65SVille Syrjälä 680c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 681c2baf4b7SVille Syrjälä 682ad3543edSMario Kleiner /* 683ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 684ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 685ad3543edSMario Kleiner * following code must not block on uncore.lock. 686ad3543edSMario Kleiner */ 687ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 688ad3543edSMario Kleiner 689ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 690ad3543edSMario Kleiner 691ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 692ad3543edSMario Kleiner if (stime) 693ad3543edSMario Kleiner *stime = ktime_get(); 694ad3543edSMario Kleiner 6957c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6960af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6970af7e4dfSMario Kleiner * scanout position from Display scan line register. 6980af7e4dfSMario Kleiner */ 699a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 7000af7e4dfSMario Kleiner } else { 7010af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7020af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7030af7e4dfSMario Kleiner * scanout position. 7040af7e4dfSMario Kleiner */ 705ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7060af7e4dfSMario Kleiner 7073aa18df8SVille Syrjälä /* convert to pixel counts */ 7083aa18df8SVille Syrjälä vbl_start *= htotal; 7093aa18df8SVille Syrjälä vbl_end *= htotal; 7103aa18df8SVille Syrjälä vtotal *= htotal; 71178e8fc6bSVille Syrjälä 71278e8fc6bSVille Syrjälä /* 7137e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7147e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7157e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7167e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7177e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7187e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7197e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7207e78f1cbSVille Syrjälä */ 7217e78f1cbSVille Syrjälä if (position >= vtotal) 7227e78f1cbSVille Syrjälä position = vtotal - 1; 7237e78f1cbSVille Syrjälä 7247e78f1cbSVille Syrjälä /* 72578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 72678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 72778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 72878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 72978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 73078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 73178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 73278e8fc6bSVille Syrjälä */ 73378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7343aa18df8SVille Syrjälä } 7353aa18df8SVille Syrjälä 736ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 737ad3543edSMario Kleiner if (etime) 738ad3543edSMario Kleiner *etime = ktime_get(); 739ad3543edSMario Kleiner 740ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 741ad3543edSMario Kleiner 742ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 743ad3543edSMario Kleiner 7443aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7453aa18df8SVille Syrjälä 7463aa18df8SVille Syrjälä /* 7473aa18df8SVille Syrjälä * While in vblank, position will be negative 7483aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7493aa18df8SVille Syrjälä * vblank, position will be positive counting 7503aa18df8SVille Syrjälä * up since vbl_end. 7513aa18df8SVille Syrjälä */ 7523aa18df8SVille Syrjälä if (position >= vbl_start) 7533aa18df8SVille Syrjälä position -= vbl_end; 7543aa18df8SVille Syrjälä else 7553aa18df8SVille Syrjälä position += vtotal - vbl_end; 7563aa18df8SVille Syrjälä 7577c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7583aa18df8SVille Syrjälä *vpos = position; 7593aa18df8SVille Syrjälä *hpos = 0; 7603aa18df8SVille Syrjälä } else { 7610af7e4dfSMario Kleiner *vpos = position / htotal; 7620af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7630af7e4dfSMario Kleiner } 7640af7e4dfSMario Kleiner 7650af7e4dfSMario Kleiner /* In vblank? */ 7660af7e4dfSMario Kleiner if (in_vbl) 7673d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7680af7e4dfSMario Kleiner 7690af7e4dfSMario Kleiner return ret; 7700af7e4dfSMario Kleiner } 7710af7e4dfSMario Kleiner 772a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 773a225f079SVille Syrjälä { 774a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 775a225f079SVille Syrjälä unsigned long irqflags; 776a225f079SVille Syrjälä int position; 777a225f079SVille Syrjälä 778a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 779a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 780a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 781a225f079SVille Syrjälä 782a225f079SVille Syrjälä return position; 783a225f079SVille Syrjälä } 784a225f079SVille Syrjälä 785f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7860af7e4dfSMario Kleiner int *max_error, 7870af7e4dfSMario Kleiner struct timeval *vblank_time, 7880af7e4dfSMario Kleiner unsigned flags) 7890af7e4dfSMario Kleiner { 7904041b853SChris Wilson struct drm_crtc *crtc; 7910af7e4dfSMario Kleiner 7927eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7934041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7940af7e4dfSMario Kleiner return -EINVAL; 7950af7e4dfSMario Kleiner } 7960af7e4dfSMario Kleiner 7970af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7984041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7994041b853SChris Wilson if (crtc == NULL) { 8004041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8014041b853SChris Wilson return -EINVAL; 8024041b853SChris Wilson } 8034041b853SChris Wilson 8044041b853SChris Wilson if (!crtc->enabled) { 8054041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8064041b853SChris Wilson return -EBUSY; 8074041b853SChris Wilson } 8080af7e4dfSMario Kleiner 8090af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8104041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8114041b853SChris Wilson vblank_time, flags, 8127da903efSVille Syrjälä crtc, 8137da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8140af7e4dfSMario Kleiner } 8150af7e4dfSMario Kleiner 81667c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 81767c347ffSJani Nikula struct drm_connector *connector) 818321a1b30SEgbert Eich { 819321a1b30SEgbert Eich enum drm_connector_status old_status; 820321a1b30SEgbert Eich 821321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 822321a1b30SEgbert Eich old_status = connector->status; 823321a1b30SEgbert Eich 824321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 82567c347ffSJani Nikula if (old_status == connector->status) 82667c347ffSJani Nikula return false; 82767c347ffSJani Nikula 82867c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 829321a1b30SEgbert Eich connector->base.id, 830c23cc417SJani Nikula connector->name, 83167c347ffSJani Nikula drm_get_connector_status_name(old_status), 83267c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 83367c347ffSJani Nikula 83467c347ffSJani Nikula return true; 835321a1b30SEgbert Eich } 836321a1b30SEgbert Eich 83713cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 83813cf5504SDave Airlie { 83913cf5504SDave Airlie struct drm_i915_private *dev_priv = 84013cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 84113cf5504SDave Airlie u32 long_port_mask, short_port_mask; 84213cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 84313cf5504SDave Airlie int i, ret; 84413cf5504SDave Airlie u32 old_bits = 0; 84513cf5504SDave Airlie 8464cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 84713cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 84813cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 84913cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 85013cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8514cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 85213cf5504SDave Airlie 85313cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 85413cf5504SDave Airlie bool valid = false; 85513cf5504SDave Airlie bool long_hpd = false; 85613cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 85713cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 85813cf5504SDave Airlie continue; 85913cf5504SDave Airlie 86013cf5504SDave Airlie if (long_port_mask & (1 << i)) { 86113cf5504SDave Airlie valid = true; 86213cf5504SDave Airlie long_hpd = true; 86313cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 86413cf5504SDave Airlie valid = true; 86513cf5504SDave Airlie 86613cf5504SDave Airlie if (valid) { 86713cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 86813cf5504SDave Airlie if (ret == true) { 86913cf5504SDave Airlie /* if we get true fallback to old school hpd */ 87013cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 87113cf5504SDave Airlie } 87213cf5504SDave Airlie } 87313cf5504SDave Airlie } 87413cf5504SDave Airlie 87513cf5504SDave Airlie if (old_bits) { 8764cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 87713cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 8784cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87913cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 88013cf5504SDave Airlie } 88113cf5504SDave Airlie } 88213cf5504SDave Airlie 8835ca58282SJesse Barnes /* 8845ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8855ca58282SJesse Barnes */ 886ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 887ac4c16c5SEgbert Eich 8885ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8895ca58282SJesse Barnes { 8902d1013ddSJani Nikula struct drm_i915_private *dev_priv = 8912d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 8925ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 893c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 894cd569aedSEgbert Eich struct intel_connector *intel_connector; 895cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 896cd569aedSEgbert Eich struct drm_connector *connector; 897cd569aedSEgbert Eich bool hpd_disabled = false; 898321a1b30SEgbert Eich bool changed = false; 899142e2398SEgbert Eich u32 hpd_event_bits; 9005ca58282SJesse Barnes 901a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 902e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 903e67189abSJesse Barnes 9044cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 905142e2398SEgbert Eich 906142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 907142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 908cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 909cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 91036cd7444SDave Airlie if (!intel_connector->encoder) 91136cd7444SDave Airlie continue; 912cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 913cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 914cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 915cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 916cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 917cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 918c23cc417SJani Nikula connector->name); 919cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 920cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 921cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 922cd569aedSEgbert Eich hpd_disabled = true; 923cd569aedSEgbert Eich } 924142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 925142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 926c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 927142e2398SEgbert Eich } 928cd569aedSEgbert Eich } 929cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 930cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 931cd569aedSEgbert Eich * some connectors */ 932ac4c16c5SEgbert Eich if (hpd_disabled) { 933cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9346323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9356323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 936ac4c16c5SEgbert Eich } 937cd569aedSEgbert Eich 9384cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 939cd569aedSEgbert Eich 940321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 941321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 94236cd7444SDave Airlie if (!intel_connector->encoder) 94336cd7444SDave Airlie continue; 944321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 945321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 946cd569aedSEgbert Eich if (intel_encoder->hot_plug) 947cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 948321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 949321a1b30SEgbert Eich changed = true; 950321a1b30SEgbert Eich } 951321a1b30SEgbert Eich } 95240ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 95340ee3381SKeith Packard 954321a1b30SEgbert Eich if (changed) 955321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9565ca58282SJesse Barnes } 9575ca58282SJesse Barnes 958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 959f97108d1SJesse Barnes { 9602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 961b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9629270388eSDaniel Vetter u8 new_delay; 9639270388eSDaniel Vetter 964d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 965f97108d1SJesse Barnes 96673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96773edd18fSDaniel Vetter 96820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9699270388eSDaniel Vetter 9707648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 971b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 972b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 973f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 974f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 975f97108d1SJesse Barnes 976f97108d1SJesse Barnes /* Handle RCS change request from hw */ 977b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 98020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 98120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 982b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 987f97108d1SJesse Barnes } 988f97108d1SJesse Barnes 9897648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 99020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 991f97108d1SJesse Barnes 992d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9939270388eSDaniel Vetter 994f97108d1SJesse Barnes return; 995f97108d1SJesse Barnes } 996f97108d1SJesse Barnes 997549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 998a4872ba6SOscar Mateo struct intel_engine_cs *ring) 999549f7365SChris Wilson { 100093b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1001475553deSChris Wilson return; 1002475553deSChris Wilson 1003814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10049862e600SChris Wilson 1005549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1006549f7365SChris Wilson } 1007549f7365SChris Wilson 100831685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1009bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 101031685c25SDeepak S { 101131685c25SDeepak S u32 cz_ts, cz_freq_khz; 101231685c25SDeepak S u32 render_count, media_count; 101331685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 101431685c25SDeepak S u32 residency = 0; 101531685c25SDeepak S 101631685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 101731685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 101831685c25SDeepak S 101931685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 102031685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 102131685c25SDeepak S 1022bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1023bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1024bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1025bf225f20SChris Wilson rps_ei->media_c0 = media_count; 102631685c25SDeepak S 102731685c25SDeepak S return dev_priv->rps.cur_freq; 102831685c25SDeepak S } 102931685c25SDeepak S 1030bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1031bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 103231685c25SDeepak S 1033bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1034bf225f20SChris Wilson rps_ei->render_c0 = render_count; 103531685c25SDeepak S 1036bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1037bf225f20SChris Wilson rps_ei->media_c0 = media_count; 103831685c25SDeepak S 103931685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 104031685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 104131685c25SDeepak S elapsed_render /= cz_freq_khz; 104231685c25SDeepak S elapsed_media /= cz_freq_khz; 104331685c25SDeepak S 104431685c25SDeepak S /* 104531685c25SDeepak S * Calculate overall C0 residency percentage 104631685c25SDeepak S * only if elapsed time is non zero 104731685c25SDeepak S */ 104831685c25SDeepak S if (elapsed_time) { 104931685c25SDeepak S residency = 105031685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 105131685c25SDeepak S / elapsed_time); 105231685c25SDeepak S } 105331685c25SDeepak S 105431685c25SDeepak S return residency; 105531685c25SDeepak S } 105631685c25SDeepak S 105731685c25SDeepak S /** 105831685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 105931685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 106031685c25SDeepak S * @dev_priv: DRM device private 106131685c25SDeepak S * 106231685c25SDeepak S */ 10634fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 106431685c25SDeepak S { 106531685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 10664fa79042SDamien Lespiau int new_delay, adj; 106731685c25SDeepak S 106831685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 106931685c25SDeepak S 107031685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 107131685c25SDeepak S 107231685c25SDeepak S 1073bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1074bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1075bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 107631685c25SDeepak S return dev_priv->rps.cur_freq; 107731685c25SDeepak S } 107831685c25SDeepak S 107931685c25SDeepak S 108031685c25SDeepak S /* 108131685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 108231685c25SDeepak S * for continous EI intervals. So calculate down EI counters 108331685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 108431685c25SDeepak S */ 108531685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 108631685c25SDeepak S 108731685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 108831685c25SDeepak S 108931685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1090bf225f20SChris Wilson &dev_priv->rps.down_ei); 109131685c25SDeepak S } else { 109231685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1093bf225f20SChris Wilson &dev_priv->rps.up_ei); 109431685c25SDeepak S } 109531685c25SDeepak S 109631685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 109731685c25SDeepak S 109831685c25SDeepak S adj = dev_priv->rps.last_adj; 109931685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 110031685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 110131685c25SDeepak S if (adj > 0) 110231685c25SDeepak S adj *= 2; 110331685c25SDeepak S else 110431685c25SDeepak S adj = 1; 110531685c25SDeepak S 110631685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 110731685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 110831685c25SDeepak S 110931685c25SDeepak S /* 111031685c25SDeepak S * For better performance, jump directly 111131685c25SDeepak S * to RPe if we're below it. 111231685c25SDeepak S */ 111331685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 111431685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 111531685c25SDeepak S 111631685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 111731685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 111831685c25SDeepak S if (adj < 0) 111931685c25SDeepak S adj *= 2; 112031685c25SDeepak S else 112131685c25SDeepak S adj = -1; 112231685c25SDeepak S /* 112331685c25SDeepak S * This means, C0 residency is less than down threshold over 112431685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 112531685c25SDeepak S */ 112631685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 112731685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 112831685c25SDeepak S } 112931685c25SDeepak S 113031685c25SDeepak S return new_delay; 113131685c25SDeepak S } 113231685c25SDeepak S 11334912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11343b8d8d91SJesse Barnes { 11352d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11362d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1137edbfdb45SPaulo Zanoni u32 pm_iir; 1138dd75fdc8SChris Wilson int new_delay, adj; 11393b8d8d91SJesse Barnes 114059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1141d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1142d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1143d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1144d4d70aa5SImre Deak return; 1145d4d70aa5SImre Deak } 1146c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1147c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1148a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1149480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 115059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11514912d041SBen Widawsky 115260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1153a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 115460611c13SPaulo Zanoni 1155a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11563b8d8d91SJesse Barnes return; 11573b8d8d91SJesse Barnes 11584fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11597b9e0ae6SChris Wilson 1160dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11617425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1162dd75fdc8SChris Wilson if (adj > 0) 1163dd75fdc8SChris Wilson adj *= 2; 116413a5660cSDeepak S else { 116513a5660cSDeepak S /* CHV needs even encode values */ 116613a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 116713a5660cSDeepak S } 1168b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11697425034aSVille Syrjälä 11707425034aSVille Syrjälä /* 11717425034aSVille Syrjälä * For better performance, jump directly 11727425034aSVille Syrjälä * to RPe if we're below it. 11737425034aSVille Syrjälä */ 1174b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1175b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1176dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1177b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1178b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1179dd75fdc8SChris Wilson else 1180b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1181dd75fdc8SChris Wilson adj = 0; 118231685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 118331685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1184dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1185dd75fdc8SChris Wilson if (adj < 0) 1186dd75fdc8SChris Wilson adj *= 2; 118713a5660cSDeepak S else { 118813a5660cSDeepak S /* CHV needs even encode values */ 118913a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 119013a5660cSDeepak S } 1191b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1192dd75fdc8SChris Wilson } else { /* unknown event */ 1193b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1194dd75fdc8SChris Wilson } 11953b8d8d91SJesse Barnes 119679249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 119779249636SBen Widawsky * interrupt 119879249636SBen Widawsky */ 11991272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1200b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1201b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 120227544369SDeepak S 1203b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1204dd75fdc8SChris Wilson 12050a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 12060a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 12070a073b84SJesse Barnes else 12084912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 12093b8d8d91SJesse Barnes 12104fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12113b8d8d91SJesse Barnes } 12123b8d8d91SJesse Barnes 1213e3689190SBen Widawsky 1214e3689190SBen Widawsky /** 1215e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1216e3689190SBen Widawsky * occurred. 1217e3689190SBen Widawsky * @work: workqueue struct 1218e3689190SBen Widawsky * 1219e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1220e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1221e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1222e3689190SBen Widawsky */ 1223e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1224e3689190SBen Widawsky { 12252d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12262d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1227e3689190SBen Widawsky u32 error_status, row, bank, subbank; 122835a85ac6SBen Widawsky char *parity_event[6]; 1229e3689190SBen Widawsky uint32_t misccpctl; 123035a85ac6SBen Widawsky uint8_t slice = 0; 1231e3689190SBen Widawsky 1232e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1233e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1234e3689190SBen Widawsky * any time we access those registers. 1235e3689190SBen Widawsky */ 1236e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1237e3689190SBen Widawsky 123835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 123935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 124035a85ac6SBen Widawsky goto out; 124135a85ac6SBen Widawsky 1242e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1243e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1244e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1245e3689190SBen Widawsky 124635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 124735a85ac6SBen Widawsky u32 reg; 124835a85ac6SBen Widawsky 124935a85ac6SBen Widawsky slice--; 125035a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 125135a85ac6SBen Widawsky break; 125235a85ac6SBen Widawsky 125335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125435a85ac6SBen Widawsky 125535a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 125635a85ac6SBen Widawsky 125735a85ac6SBen Widawsky error_status = I915_READ(reg); 1258e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1259e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1260e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1261e3689190SBen Widawsky 126235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126335a85ac6SBen Widawsky POSTING_READ(reg); 1264e3689190SBen Widawsky 1265cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1266e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1267e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1268e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 126935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 127035a85ac6SBen Widawsky parity_event[5] = NULL; 1271e3689190SBen Widawsky 12725bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1273e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1274e3689190SBen Widawsky 127535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127635a85ac6SBen Widawsky slice, row, bank, subbank); 1277e3689190SBen Widawsky 127835a85ac6SBen Widawsky kfree(parity_event[4]); 1279e3689190SBen Widawsky kfree(parity_event[3]); 1280e3689190SBen Widawsky kfree(parity_event[2]); 1281e3689190SBen Widawsky kfree(parity_event[1]); 1282e3689190SBen Widawsky } 1283e3689190SBen Widawsky 128435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128535a85ac6SBen Widawsky 128635a85ac6SBen Widawsky out: 128735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12884cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1289480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 12904cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 129135a85ac6SBen Widawsky 129235a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 129335a85ac6SBen Widawsky } 129435a85ac6SBen Widawsky 129535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1296e3689190SBen Widawsky { 12972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1298e3689190SBen Widawsky 1299040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1300e3689190SBen Widawsky return; 1301e3689190SBen Widawsky 1302d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1303480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1304d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1305e3689190SBen Widawsky 130635a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 130735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 130935a85ac6SBen Widawsky 131035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 131135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 131235a85ac6SBen Widawsky 1313a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1314e3689190SBen Widawsky } 1315e3689190SBen Widawsky 1316f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1317f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1318f1af8fc1SPaulo Zanoni u32 gt_iir) 1319f1af8fc1SPaulo Zanoni { 1320f1af8fc1SPaulo Zanoni if (gt_iir & 1321f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1322f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1323f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1324f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1325f1af8fc1SPaulo Zanoni } 1326f1af8fc1SPaulo Zanoni 1327e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1328e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1329e7b4c6b1SDaniel Vetter u32 gt_iir) 1330e7b4c6b1SDaniel Vetter { 1331e7b4c6b1SDaniel Vetter 1332cc609d5dSBen Widawsky if (gt_iir & 1333cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1334e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1335cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1336e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1337cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1338e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1339e7b4c6b1SDaniel Vetter 1340cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1341cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1342cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 134358174462SMika Kuoppala i915_handle_error(dev, false, "GT error interrupt 0x%08x", 134458174462SMika Kuoppala gt_iir); 1345e7b4c6b1SDaniel Vetter } 1346e3689190SBen Widawsky 134735a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 134835a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1349e7b4c6b1SDaniel Vetter } 1350e7b4c6b1SDaniel Vetter 1351abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1352abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1353abd58f01SBen Widawsky u32 master_ctl) 1354abd58f01SBen Widawsky { 1355e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1356abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1357abd58f01SBen Widawsky uint32_t tmp = 0; 1358abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1359abd58f01SBen Widawsky 1360abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1361abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1362abd58f01SBen Widawsky if (tmp) { 136338cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1364abd58f01SBen Widawsky ret = IRQ_HANDLED; 1365e981e7b1SThomas Daniel 1366abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1367e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1368abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1369e981e7b1SThomas Daniel notify_ring(dev, ring); 1370e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 1371e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1372e981e7b1SThomas Daniel 1373e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1374e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1375abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1376e981e7b1SThomas Daniel notify_ring(dev, ring); 1377e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 1378e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1379abd58f01SBen Widawsky } else 1380abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1381abd58f01SBen Widawsky } 1382abd58f01SBen Widawsky 138385f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1384abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1385abd58f01SBen Widawsky if (tmp) { 138638cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1387abd58f01SBen Widawsky ret = IRQ_HANDLED; 1388e981e7b1SThomas Daniel 1389abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1390e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1391abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1392e981e7b1SThomas Daniel notify_ring(dev, ring); 139373d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1394e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1395e981e7b1SThomas Daniel 139685f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1397e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 139885f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1399e981e7b1SThomas Daniel notify_ring(dev, ring); 140073d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1401e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1402abd58f01SBen Widawsky } else 1403abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1404abd58f01SBen Widawsky } 1405abd58f01SBen Widawsky 14060961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 14070961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 14080961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 14090961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 14100961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 141138cc46d7SOscar Mateo ret = IRQ_HANDLED; 1412c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 14130961021aSBen Widawsky } else 14140961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14150961021aSBen Widawsky } 14160961021aSBen Widawsky 1417abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1418abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1419abd58f01SBen Widawsky if (tmp) { 142038cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1421abd58f01SBen Widawsky ret = IRQ_HANDLED; 1422e981e7b1SThomas Daniel 1423abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1424e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1425abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1426e981e7b1SThomas Daniel notify_ring(dev, ring); 142773d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1428e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1429abd58f01SBen Widawsky } else 1430abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1431abd58f01SBen Widawsky } 1432abd58f01SBen Widawsky 1433abd58f01SBen Widawsky return ret; 1434abd58f01SBen Widawsky } 1435abd58f01SBen Widawsky 1436b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1437b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1438b543fb04SEgbert Eich 143907c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 144013cf5504SDave Airlie { 144113cf5504SDave Airlie switch (port) { 144213cf5504SDave Airlie case PORT_A: 144313cf5504SDave Airlie case PORT_E: 144413cf5504SDave Airlie default: 144513cf5504SDave Airlie return -1; 144613cf5504SDave Airlie case PORT_B: 144713cf5504SDave Airlie return 0; 144813cf5504SDave Airlie case PORT_C: 144913cf5504SDave Airlie return 8; 145013cf5504SDave Airlie case PORT_D: 145113cf5504SDave Airlie return 16; 145213cf5504SDave Airlie } 145313cf5504SDave Airlie } 145413cf5504SDave Airlie 145507c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 145613cf5504SDave Airlie { 145713cf5504SDave Airlie switch (port) { 145813cf5504SDave Airlie case PORT_A: 145913cf5504SDave Airlie case PORT_E: 146013cf5504SDave Airlie default: 146113cf5504SDave Airlie return -1; 146213cf5504SDave Airlie case PORT_B: 146313cf5504SDave Airlie return 17; 146413cf5504SDave Airlie case PORT_C: 146513cf5504SDave Airlie return 19; 146613cf5504SDave Airlie case PORT_D: 146713cf5504SDave Airlie return 21; 146813cf5504SDave Airlie } 146913cf5504SDave Airlie } 147013cf5504SDave Airlie 147113cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 147213cf5504SDave Airlie { 147313cf5504SDave Airlie switch (pin) { 147413cf5504SDave Airlie case HPD_PORT_B: 147513cf5504SDave Airlie return PORT_B; 147613cf5504SDave Airlie case HPD_PORT_C: 147713cf5504SDave Airlie return PORT_C; 147813cf5504SDave Airlie case HPD_PORT_D: 147913cf5504SDave Airlie return PORT_D; 148013cf5504SDave Airlie default: 148113cf5504SDave Airlie return PORT_A; /* no hpd */ 148213cf5504SDave Airlie } 148313cf5504SDave Airlie } 148413cf5504SDave Airlie 148510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1486b543fb04SEgbert Eich u32 hotplug_trigger, 148713cf5504SDave Airlie u32 dig_hotplug_reg, 1488b543fb04SEgbert Eich const u32 *hpd) 1489b543fb04SEgbert Eich { 14902d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1491b543fb04SEgbert Eich int i; 149213cf5504SDave Airlie enum port port; 149310a504deSDaniel Vetter bool storm_detected = false; 149413cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 149513cf5504SDave Airlie u32 dig_shift; 149613cf5504SDave Airlie u32 dig_port_mask = 0; 1497b543fb04SEgbert Eich 149891d131d2SDaniel Vetter if (!hotplug_trigger) 149991d131d2SDaniel Vetter return; 150091d131d2SDaniel Vetter 150113cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 150213cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1503cc9bd499SImre Deak 1504b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1505b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 150613cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 150713cf5504SDave Airlie continue; 1508821450c6SEgbert Eich 150913cf5504SDave Airlie port = get_port_from_pin(i); 151013cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 151113cf5504SDave Airlie bool long_hpd; 151213cf5504SDave Airlie 151307c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 151407c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 151513cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 151607c338ceSJani Nikula } else { 151707c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 151807c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 151913cf5504SDave Airlie } 152013cf5504SDave Airlie 152126fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 152226fbb774SVille Syrjälä port_name(port), 152326fbb774SVille Syrjälä long_hpd ? "long" : "short"); 152413cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 152513cf5504SDave Airlie but we still want HPD storm detection to function. */ 152613cf5504SDave Airlie if (long_hpd) { 152713cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 152813cf5504SDave Airlie dig_port_mask |= hpd[i]; 152913cf5504SDave Airlie } else { 153013cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 153113cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 153213cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 153313cf5504SDave Airlie } 153413cf5504SDave Airlie queue_dig = true; 153513cf5504SDave Airlie } 153613cf5504SDave Airlie } 153713cf5504SDave Airlie 153813cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 15393ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 15403ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 15413ff04a16SDaniel Vetter /* 15423ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 15433ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 15443ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 15453ff04a16SDaniel Vetter * interrupts on saner platforms. 15463ff04a16SDaniel Vetter */ 15473ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1548cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1549cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1550b8f102e8SEgbert Eich 15513ff04a16SDaniel Vetter continue; 15523ff04a16SDaniel Vetter } 15533ff04a16SDaniel Vetter 1554b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1555b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1556b543fb04SEgbert Eich continue; 1557b543fb04SEgbert Eich 155813cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1559bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 156013cf5504SDave Airlie queue_hp = true; 156113cf5504SDave Airlie } 156213cf5504SDave Airlie 1563b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1564b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1565b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1566b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1567b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1568b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1569b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1570b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1571142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1572b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 157310a504deSDaniel Vetter storm_detected = true; 1574b543fb04SEgbert Eich } else { 1575b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1576b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1577b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1578b543fb04SEgbert Eich } 1579b543fb04SEgbert Eich } 1580b543fb04SEgbert Eich 158110a504deSDaniel Vetter if (storm_detected) 158210a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1583b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15845876fa0dSDaniel Vetter 1585645416f5SDaniel Vetter /* 1586645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1587645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1588645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1589645416f5SDaniel Vetter * deadlock. 1590645416f5SDaniel Vetter */ 159113cf5504SDave Airlie if (queue_dig) 15920e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 159313cf5504SDave Airlie if (queue_hp) 1594645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1595b543fb04SEgbert Eich } 1596b543fb04SEgbert Eich 1597515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1598515ac2bbSDaniel Vetter { 15992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 160028c70f16SDaniel Vetter 160128c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1602515ac2bbSDaniel Vetter } 1603515ac2bbSDaniel Vetter 1604ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1605ce99c256SDaniel Vetter { 16062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16079ee32feaSDaniel Vetter 16089ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1609ce99c256SDaniel Vetter } 1610ce99c256SDaniel Vetter 16118bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1612277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1613eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1614eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16158bc5e955SDaniel Vetter uint32_t crc4) 16168bf1e9f1SShuang He { 16178bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 16188bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16198bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1620ac2300d4SDamien Lespiau int head, tail; 1621b2c88f5bSDamien Lespiau 1622d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1623d538bbdfSDamien Lespiau 16240c912c79SDamien Lespiau if (!pipe_crc->entries) { 1625d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 16260c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 16270c912c79SDamien Lespiau return; 16280c912c79SDamien Lespiau } 16290c912c79SDamien Lespiau 1630d538bbdfSDamien Lespiau head = pipe_crc->head; 1631d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1632b2c88f5bSDamien Lespiau 1633b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1634d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1635b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1636b2c88f5bSDamien Lespiau return; 1637b2c88f5bSDamien Lespiau } 1638b2c88f5bSDamien Lespiau 1639b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16408bf1e9f1SShuang He 16418bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1642eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1643eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1644eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1645eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1646eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1647b2c88f5bSDamien Lespiau 1648b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1649d538bbdfSDamien Lespiau pipe_crc->head = head; 1650d538bbdfSDamien Lespiau 1651d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 165207144428SDamien Lespiau 165307144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16548bf1e9f1SShuang He } 1655277de95eSDaniel Vetter #else 1656277de95eSDaniel Vetter static inline void 1657277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1658277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1659277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1660277de95eSDaniel Vetter uint32_t crc4) {} 1661277de95eSDaniel Vetter #endif 1662eba94eb9SDaniel Vetter 1663277de95eSDaniel Vetter 1664277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16655a69b89fSDaniel Vetter { 16665a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16675a69b89fSDaniel Vetter 1668277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16695a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16705a69b89fSDaniel Vetter 0, 0, 0, 0); 16715a69b89fSDaniel Vetter } 16725a69b89fSDaniel Vetter 1673277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1674eba94eb9SDaniel Vetter { 1675eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1676eba94eb9SDaniel Vetter 1677277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1678eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1679eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1680eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1681eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16828bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1683eba94eb9SDaniel Vetter } 16845b3a856bSDaniel Vetter 1685277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16865b3a856bSDaniel Vetter { 16875b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16880b5c5ed0SDaniel Vetter uint32_t res1, res2; 16890b5c5ed0SDaniel Vetter 16900b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 16910b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16920b5c5ed0SDaniel Vetter else 16930b5c5ed0SDaniel Vetter res1 = 0; 16940b5c5ed0SDaniel Vetter 16950b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 16960b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16970b5c5ed0SDaniel Vetter else 16980b5c5ed0SDaniel Vetter res2 = 0; 16995b3a856bSDaniel Vetter 1700277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17010b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17020b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17030b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17040b5c5ed0SDaniel Vetter res1, res2); 17055b3a856bSDaniel Vetter } 17068bf1e9f1SShuang He 17071403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17081403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17091403c0d4SPaulo Zanoni * the work queue. */ 17101403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1711baf02a1fSBen Widawsky { 17124a74de82SImre Deak /* TODO: RPS on GEN9+ is not supported yet. */ 17134a74de82SImre Deak if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9, 17144a74de82SImre Deak "GEN9+: unexpected RPS IRQ\n")) 1715132f3f17SImre Deak return; 1716132f3f17SImre Deak 1717a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 171859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1719480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1720d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1721d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 17222adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 172341a05a3aSDaniel Vetter } 1724d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1725d4d70aa5SImre Deak } 1726baf02a1fSBen Widawsky 1727c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1728c9a9a268SImre Deak return; 1729c9a9a268SImre Deak 17301403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 173112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 173212638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 173312638c57SBen Widawsky 173412638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 173558174462SMika Kuoppala i915_handle_error(dev_priv->dev, false, 173658174462SMika Kuoppala "VEBOX CS error interrupt 0x%08x", 173758174462SMika Kuoppala pm_iir); 173812638c57SBen Widawsky } 173912638c57SBen Widawsky } 17401403c0d4SPaulo Zanoni } 1741baf02a1fSBen Widawsky 17428d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 17438d7849dbSVille Syrjälä { 17448d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 17458d7849dbSVille Syrjälä return false; 17468d7849dbSVille Syrjälä 17478d7849dbSVille Syrjälä return true; 17488d7849dbSVille Syrjälä } 17498d7849dbSVille Syrjälä 1750c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 17517e231dbeSJesse Barnes { 1752c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 175391d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 17547e231dbeSJesse Barnes int pipe; 17557e231dbeSJesse Barnes 175658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1757055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 175891d181ddSImre Deak int reg; 1759bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 176091d181ddSImre Deak 1761bbb5eebfSDaniel Vetter /* 1762bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1763bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1764bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1765bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1766bbb5eebfSDaniel Vetter * handle. 1767bbb5eebfSDaniel Vetter */ 17680f239f4cSDaniel Vetter 17690f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17700f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1771bbb5eebfSDaniel Vetter 1772bbb5eebfSDaniel Vetter switch (pipe) { 1773bbb5eebfSDaniel Vetter case PIPE_A: 1774bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1775bbb5eebfSDaniel Vetter break; 1776bbb5eebfSDaniel Vetter case PIPE_B: 1777bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1778bbb5eebfSDaniel Vetter break; 17793278f67fSVille Syrjälä case PIPE_C: 17803278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17813278f67fSVille Syrjälä break; 1782bbb5eebfSDaniel Vetter } 1783bbb5eebfSDaniel Vetter if (iir & iir_bit) 1784bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1785bbb5eebfSDaniel Vetter 1786bbb5eebfSDaniel Vetter if (!mask) 178791d181ddSImre Deak continue; 178891d181ddSImre Deak 178991d181ddSImre Deak reg = PIPESTAT(pipe); 1790bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1791bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17927e231dbeSJesse Barnes 17937e231dbeSJesse Barnes /* 17947e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17957e231dbeSJesse Barnes */ 179691d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 179791d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17987e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17997e231dbeSJesse Barnes } 180058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18017e231dbeSJesse Barnes 1802055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1803d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1804d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1805d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 180631acc7f5SJesse Barnes 1807579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 180831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 180931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 181031acc7f5SJesse Barnes } 18114356d586SDaniel Vetter 18124356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1813277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18142d9d2b0bSVille Syrjälä 18151f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18161f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 181731acc7f5SJesse Barnes } 181831acc7f5SJesse Barnes 1819c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1820c1874ed7SImre Deak gmbus_irq_handler(dev); 1821c1874ed7SImre Deak } 1822c1874ed7SImre Deak 182316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 182416c6c56bSVille Syrjälä { 182516c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 182616c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 182716c6c56bSVille Syrjälä 18283ff60f89SOscar Mateo if (hotplug_status) { 18293ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18303ff60f89SOscar Mateo /* 18313ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 18323ff60f89SOscar Mateo * may miss hotplug events. 18333ff60f89SOscar Mateo */ 18343ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 18353ff60f89SOscar Mateo 183616c6c56bSVille Syrjälä if (IS_G4X(dev)) { 183716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 183816c6c56bSVille Syrjälä 183913cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 184016c6c56bSVille Syrjälä } else { 184116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 184216c6c56bSVille Syrjälä 184313cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 184416c6c56bSVille Syrjälä } 184516c6c56bSVille Syrjälä 184616c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 184716c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 184816c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 18493ff60f89SOscar Mateo } 185016c6c56bSVille Syrjälä } 185116c6c56bSVille Syrjälä 1852c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1853c1874ed7SImre Deak { 185445a83f84SDaniel Vetter struct drm_device *dev = arg; 18552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1856c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1857c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1858c1874ed7SImre Deak 1859c1874ed7SImre Deak while (true) { 18603ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 18613ff60f89SOscar Mateo 1862c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 18633ff60f89SOscar Mateo if (gt_iir) 18643ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 18653ff60f89SOscar Mateo 1866c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18673ff60f89SOscar Mateo if (pm_iir) 18683ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18693ff60f89SOscar Mateo 18703ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18713ff60f89SOscar Mateo if (iir) { 18723ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18733ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18743ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 18753ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 18763ff60f89SOscar Mateo } 1877c1874ed7SImre Deak 1878c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1879c1874ed7SImre Deak goto out; 1880c1874ed7SImre Deak 1881c1874ed7SImre Deak ret = IRQ_HANDLED; 1882c1874ed7SImre Deak 18833ff60f89SOscar Mateo if (gt_iir) 1884c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 188560611c13SPaulo Zanoni if (pm_iir) 1886d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 18873ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18883ff60f89SOscar Mateo * signalled in iir */ 18893ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 18907e231dbeSJesse Barnes } 18917e231dbeSJesse Barnes 18927e231dbeSJesse Barnes out: 18937e231dbeSJesse Barnes return ret; 18947e231dbeSJesse Barnes } 18957e231dbeSJesse Barnes 189643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 189743f328d7SVille Syrjälä { 189845a83f84SDaniel Vetter struct drm_device *dev = arg; 189943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 190043f328d7SVille Syrjälä u32 master_ctl, iir; 190143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 190243f328d7SVille Syrjälä 19038e5fd599SVille Syrjälä for (;;) { 19048e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19053278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19063278f67fSVille Syrjälä 19073278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19088e5fd599SVille Syrjälä break; 190943f328d7SVille Syrjälä 191027b6c122SOscar Mateo ret = IRQ_HANDLED; 191127b6c122SOscar Mateo 191243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 191343f328d7SVille Syrjälä 191427b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 191527b6c122SOscar Mateo 191627b6c122SOscar Mateo if (iir) { 191727b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 191827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 191927b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 192027b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 192127b6c122SOscar Mateo } 192227b6c122SOscar Mateo 19233278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 192443f328d7SVille Syrjälä 192527b6c122SOscar Mateo /* Call regardless, as some status bits might not be 192627b6c122SOscar Mateo * signalled in iir */ 19273278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 192843f328d7SVille Syrjälä 192943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 193043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19318e5fd599SVille Syrjälä } 19323278f67fSVille Syrjälä 193343f328d7SVille Syrjälä return ret; 193443f328d7SVille Syrjälä } 193543f328d7SVille Syrjälä 193623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1937776ad806SJesse Barnes { 19382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 19399db4a9c7SJesse Barnes int pipe; 1940b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 194113cf5504SDave Airlie u32 dig_hotplug_reg; 1942776ad806SJesse Barnes 194313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 194413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 194513cf5504SDave Airlie 194613cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 194791d131d2SDaniel Vetter 1948cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1949cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1950776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1951cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1952cfc33bf7SVille Syrjälä port_name(port)); 1953cfc33bf7SVille Syrjälä } 1954776ad806SJesse Barnes 1955ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1956ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1957ce99c256SDaniel Vetter 1958776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1959515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1960776ad806SJesse Barnes 1961776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1962776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1963776ad806SJesse Barnes 1964776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1965776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1966776ad806SJesse Barnes 1967776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1968776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1969776ad806SJesse Barnes 19709db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1971055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19729db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19739db4a9c7SJesse Barnes pipe_name(pipe), 19749db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1975776ad806SJesse Barnes 1976776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1977776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1978776ad806SJesse Barnes 1979776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1980776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1981776ad806SJesse Barnes 1982776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19831f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19848664281bSPaulo Zanoni 19858664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19861f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19878664281bSPaulo Zanoni } 19888664281bSPaulo Zanoni 19898664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 19908664281bSPaulo Zanoni { 19918664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19928664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19935a69b89fSDaniel Vetter enum pipe pipe; 19948664281bSPaulo Zanoni 1995de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1996de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1997de032bf4SPaulo Zanoni 1998055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19991f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20001f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20018664281bSPaulo Zanoni 20025a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20035a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2004277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20055a69b89fSDaniel Vetter else 2006277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20075a69b89fSDaniel Vetter } 20085a69b89fSDaniel Vetter } 20098bf1e9f1SShuang He 20108664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20118664281bSPaulo Zanoni } 20128664281bSPaulo Zanoni 20138664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20148664281bSPaulo Zanoni { 20158664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20168664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20178664281bSPaulo Zanoni 2018de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2019de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2020de032bf4SPaulo Zanoni 20218664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20221f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20238664281bSPaulo Zanoni 20248664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20251f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20268664281bSPaulo Zanoni 20278664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20281f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20298664281bSPaulo Zanoni 20308664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2031776ad806SJesse Barnes } 2032776ad806SJesse Barnes 203323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 203423e81d69SAdam Jackson { 20352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 203623e81d69SAdam Jackson int pipe; 2037b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 203813cf5504SDave Airlie u32 dig_hotplug_reg; 203923e81d69SAdam Jackson 204013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 204113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 204213cf5504SDave Airlie 204313cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 204491d131d2SDaniel Vetter 2045cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2046cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 204723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2048cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2049cfc33bf7SVille Syrjälä port_name(port)); 2050cfc33bf7SVille Syrjälä } 205123e81d69SAdam Jackson 205223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2053ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 205423e81d69SAdam Jackson 205523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2056515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 205723e81d69SAdam Jackson 205823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 205923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 206023e81d69SAdam Jackson 206123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 206223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 206323e81d69SAdam Jackson 206423e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2065055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 206623e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 206723e81d69SAdam Jackson pipe_name(pipe), 206823e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20698664281bSPaulo Zanoni 20708664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20718664281bSPaulo Zanoni cpt_serr_int_handler(dev); 207223e81d69SAdam Jackson } 207323e81d69SAdam Jackson 2074c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2075c008bc6eSPaulo Zanoni { 2076c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 207740da17c2SDaniel Vetter enum pipe pipe; 2078c008bc6eSPaulo Zanoni 2079c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2080c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2081c008bc6eSPaulo Zanoni 2082c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2083c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2084c008bc6eSPaulo Zanoni 2085c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2086c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2087c008bc6eSPaulo Zanoni 2088055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2089d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2090d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2091d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2092c008bc6eSPaulo Zanoni 209340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20941f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2095c008bc6eSPaulo Zanoni 209640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 209740da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 20985b3a856bSDaniel Vetter 209940da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 210040da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 210140da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 210240da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2103c008bc6eSPaulo Zanoni } 2104c008bc6eSPaulo Zanoni } 2105c008bc6eSPaulo Zanoni 2106c008bc6eSPaulo Zanoni /* check event from PCH */ 2107c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2108c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2109c008bc6eSPaulo Zanoni 2110c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2111c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2112c008bc6eSPaulo Zanoni else 2113c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2114c008bc6eSPaulo Zanoni 2115c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2116c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2117c008bc6eSPaulo Zanoni } 2118c008bc6eSPaulo Zanoni 2119c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2120c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2121c008bc6eSPaulo Zanoni } 2122c008bc6eSPaulo Zanoni 21239719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21249719fb98SPaulo Zanoni { 21259719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 212607d27e20SDamien Lespiau enum pipe pipe; 21279719fb98SPaulo Zanoni 21289719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21299719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21309719fb98SPaulo Zanoni 21319719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21329719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21339719fb98SPaulo Zanoni 21349719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21359719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21369719fb98SPaulo Zanoni 2137055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2138d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2139d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2140d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 214140da17c2SDaniel Vetter 214240da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 214307d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 214407d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 214507d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21469719fb98SPaulo Zanoni } 21479719fb98SPaulo Zanoni } 21489719fb98SPaulo Zanoni 21499719fb98SPaulo Zanoni /* check event from PCH */ 21509719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21519719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21529719fb98SPaulo Zanoni 21539719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21549719fb98SPaulo Zanoni 21559719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21569719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21579719fb98SPaulo Zanoni } 21589719fb98SPaulo Zanoni } 21599719fb98SPaulo Zanoni 216072c90f62SOscar Mateo /* 216172c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 216272c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 216372c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 216472c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 216572c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 216672c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 216772c90f62SOscar Mateo */ 2168f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2169b1f14ad0SJesse Barnes { 217045a83f84SDaniel Vetter struct drm_device *dev = arg; 21712d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2172f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21730e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2174b1f14ad0SJesse Barnes 21758664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21768664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2177907b28c5SChris Wilson intel_uncore_check_errors(dev); 21788664281bSPaulo Zanoni 2179b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2180b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2181b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 218223a78516SPaulo Zanoni POSTING_READ(DEIER); 21830e43406bSChris Wilson 218444498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 218544498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 218644498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 218744498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 218844498aeaSPaulo Zanoni * due to its back queue). */ 2189ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 219044498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 219144498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 219244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2193ab5c608bSBen Widawsky } 219444498aeaSPaulo Zanoni 219572c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 219672c90f62SOscar Mateo 21970e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 21980e43406bSChris Wilson if (gt_iir) { 219972c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 220072c90f62SOscar Mateo ret = IRQ_HANDLED; 2201d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22020e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2203d8fc8a47SPaulo Zanoni else 2204d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22050e43406bSChris Wilson } 2206b1f14ad0SJesse Barnes 2207b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22080e43406bSChris Wilson if (de_iir) { 220972c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 221072c90f62SOscar Mateo ret = IRQ_HANDLED; 2211f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22129719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2213f1af8fc1SPaulo Zanoni else 2214f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22150e43406bSChris Wilson } 22160e43406bSChris Wilson 2217f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2218f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22190e43406bSChris Wilson if (pm_iir) { 2220b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22210e43406bSChris Wilson ret = IRQ_HANDLED; 222272c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22230e43406bSChris Wilson } 2224f1af8fc1SPaulo Zanoni } 2225b1f14ad0SJesse Barnes 2226b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2227b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2228ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 222944498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 223044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2231ab5c608bSBen Widawsky } 2232b1f14ad0SJesse Barnes 2233b1f14ad0SJesse Barnes return ret; 2234b1f14ad0SJesse Barnes } 2235b1f14ad0SJesse Barnes 2236abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2237abd58f01SBen Widawsky { 2238abd58f01SBen Widawsky struct drm_device *dev = arg; 2239abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2240abd58f01SBen Widawsky u32 master_ctl; 2241abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2242abd58f01SBen Widawsky uint32_t tmp = 0; 2243c42664ccSDaniel Vetter enum pipe pipe; 224488e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 224588e04703SJesse Barnes 224688e04703SJesse Barnes if (IS_GEN9(dev)) 224788e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 224888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2249abd58f01SBen Widawsky 2250abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2251abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2252abd58f01SBen Widawsky if (!master_ctl) 2253abd58f01SBen Widawsky return IRQ_NONE; 2254abd58f01SBen Widawsky 2255abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2256abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2257abd58f01SBen Widawsky 225838cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 225938cc46d7SOscar Mateo 2260abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2261abd58f01SBen Widawsky 2262abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2263abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2264abd58f01SBen Widawsky if (tmp) { 2265abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2266abd58f01SBen Widawsky ret = IRQ_HANDLED; 226738cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 226838cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 226938cc46d7SOscar Mateo else 227038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2271abd58f01SBen Widawsky } 227238cc46d7SOscar Mateo else 227338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2274abd58f01SBen Widawsky } 2275abd58f01SBen Widawsky 22766d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 22776d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 22786d766f02SDaniel Vetter if (tmp) { 22796d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 22806d766f02SDaniel Vetter ret = IRQ_HANDLED; 228188e04703SJesse Barnes 228288e04703SJesse Barnes if (tmp & aux_mask) 228338cc46d7SOscar Mateo dp_aux_irq_handler(dev); 228438cc46d7SOscar Mateo else 228538cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 22866d766f02SDaniel Vetter } 228738cc46d7SOscar Mateo else 228838cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 22896d766f02SDaniel Vetter } 22906d766f02SDaniel Vetter 2291055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2292770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2293abd58f01SBen Widawsky 2294c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2295c42664ccSDaniel Vetter continue; 2296c42664ccSDaniel Vetter 2297abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 229838cc46d7SOscar Mateo if (pipe_iir) { 229938cc46d7SOscar Mateo ret = IRQ_HANDLED; 230038cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2301770de83dSDamien Lespiau 2302d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2303d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2304d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2305abd58f01SBen Widawsky 2306770de83dSDamien Lespiau if (IS_GEN9(dev)) 2307770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2308770de83dSDamien Lespiau else 2309770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2310770de83dSDamien Lespiau 2311770de83dSDamien Lespiau if (flip_done) { 2312abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2313abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2314abd58f01SBen Widawsky } 2315abd58f01SBen Widawsky 23160fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23170fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23180fbe7870SDaniel Vetter 23191f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23211f7247c0SDaniel Vetter pipe); 232238d83c96SDaniel Vetter 2323770de83dSDamien Lespiau 2324770de83dSDamien Lespiau if (IS_GEN9(dev)) 2325770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2326770de83dSDamien Lespiau else 2327770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2328770de83dSDamien Lespiau 2329770de83dSDamien Lespiau if (fault_errors) 233030100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 233130100f2bSDaniel Vetter pipe_name(pipe), 233230100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2333c42664ccSDaniel Vetter } else 2334abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2335abd58f01SBen Widawsky } 2336abd58f01SBen Widawsky 233792d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 233892d03a80SDaniel Vetter /* 233992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 234092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 234192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 234292d03a80SDaniel Vetter */ 234392d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 234492d03a80SDaniel Vetter if (pch_iir) { 234592d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 234692d03a80SDaniel Vetter ret = IRQ_HANDLED; 234738cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 234838cc46d7SOscar Mateo } else 234938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 235038cc46d7SOscar Mateo 235192d03a80SDaniel Vetter } 235292d03a80SDaniel Vetter 2353abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2354abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2355abd58f01SBen Widawsky 2356abd58f01SBen Widawsky return ret; 2357abd58f01SBen Widawsky } 2358abd58f01SBen Widawsky 235917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 236017e1df07SDaniel Vetter bool reset_completed) 236117e1df07SDaniel Vetter { 2362a4872ba6SOscar Mateo struct intel_engine_cs *ring; 236317e1df07SDaniel Vetter int i; 236417e1df07SDaniel Vetter 236517e1df07SDaniel Vetter /* 236617e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 236717e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 236817e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 236917e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 237017e1df07SDaniel Vetter */ 237117e1df07SDaniel Vetter 237217e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 237317e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 237417e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 237517e1df07SDaniel Vetter 237617e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 237717e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 237817e1df07SDaniel Vetter 237917e1df07SDaniel Vetter /* 238017e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 238117e1df07SDaniel Vetter * reset state is cleared. 238217e1df07SDaniel Vetter */ 238317e1df07SDaniel Vetter if (reset_completed) 238417e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 238517e1df07SDaniel Vetter } 238617e1df07SDaniel Vetter 23878a905236SJesse Barnes /** 23888a905236SJesse Barnes * i915_error_work_func - do process context error handling work 23898a905236SJesse Barnes * @work: work struct 23908a905236SJesse Barnes * 23918a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 23928a905236SJesse Barnes * was detected. 23938a905236SJesse Barnes */ 23948a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 23958a905236SJesse Barnes { 23961f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 23971f83fee0SDaniel Vetter work); 23982d1013ddSJani Nikula struct drm_i915_private *dev_priv = 23992d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 24008a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2401cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2402cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2403cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 240417e1df07SDaniel Vetter int ret; 24058a905236SJesse Barnes 24065bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24078a905236SJesse Barnes 24087db0ba24SDaniel Vetter /* 24097db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24107db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24117db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24127db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24137db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24147db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24157db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24167db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24177db0ba24SDaniel Vetter */ 24187db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 241944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24205bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24217db0ba24SDaniel Vetter reset_event); 24221f83fee0SDaniel Vetter 242317e1df07SDaniel Vetter /* 2424f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2425f454c694SImre Deak * reference held, for example because there is a pending GPU 2426f454c694SImre Deak * request that won't finish until the reset is done. This 2427f454c694SImre Deak * isn't the case at least when we get here by doing a 2428f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2429f454c694SImre Deak */ 2430f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2431f454c694SImre Deak /* 243217e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 243317e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 243417e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 243517e1df07SDaniel Vetter * deadlocks with the reset work. 243617e1df07SDaniel Vetter */ 2437f69061beSDaniel Vetter ret = i915_reset(dev); 2438f69061beSDaniel Vetter 243917e1df07SDaniel Vetter intel_display_handle_reset(dev); 244017e1df07SDaniel Vetter 2441f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2442f454c694SImre Deak 2443f69061beSDaniel Vetter if (ret == 0) { 2444f69061beSDaniel Vetter /* 2445f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2446f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2447f69061beSDaniel Vetter * complete. 2448f69061beSDaniel Vetter * 2449f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2450f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2451f69061beSDaniel Vetter * updates before 2452f69061beSDaniel Vetter * the counter increment. 2453f69061beSDaniel Vetter */ 24544e857c58SPeter Zijlstra smp_mb__before_atomic(); 2455f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2456f69061beSDaniel Vetter 24575bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2458f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24591f83fee0SDaniel Vetter } else { 24602ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2461f316a42cSBen Gamari } 24621f83fee0SDaniel Vetter 246317e1df07SDaniel Vetter /* 246417e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 246517e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 246617e1df07SDaniel Vetter */ 246717e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2468f316a42cSBen Gamari } 24698a905236SJesse Barnes } 24708a905236SJesse Barnes 247135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2472c0e09200SDave Airlie { 24738a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2474bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 247563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2476050ee91fSBen Widawsky int pipe, i; 247763eeaf38SJesse Barnes 247835aed2e6SChris Wilson if (!eir) 247935aed2e6SChris Wilson return; 248063eeaf38SJesse Barnes 2481a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 24828a905236SJesse Barnes 2483bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2484bd9854f9SBen Widawsky 24858a905236SJesse Barnes if (IS_G4X(dev)) { 24868a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 24878a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 24888a905236SJesse Barnes 2489a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2490a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2491050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2492050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2493a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2494a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 24958a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 24963143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 24978a905236SJesse Barnes } 24988a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 24998a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2500a70491ccSJoe Perches pr_err("page table error\n"); 2501a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25028a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25033143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25048a905236SJesse Barnes } 25058a905236SJesse Barnes } 25068a905236SJesse Barnes 2507a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 250863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 250963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2510a70491ccSJoe Perches pr_err("page table error\n"); 2511a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 251263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25133143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 251463eeaf38SJesse Barnes } 25158a905236SJesse Barnes } 25168a905236SJesse Barnes 251763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2518a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2519055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2520a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25219db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 252263eeaf38SJesse Barnes /* pipestat has already been acked */ 252363eeaf38SJesse Barnes } 252463eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2525a70491ccSJoe Perches pr_err("instruction error\n"); 2526a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2527050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2528050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2529a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 253063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 253163eeaf38SJesse Barnes 2532a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2533a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2534a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 253563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25363143a2bfSChris Wilson POSTING_READ(IPEIR); 253763eeaf38SJesse Barnes } else { 253863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 253963eeaf38SJesse Barnes 2540a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2541a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2542a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2543a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 254463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25453143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 254663eeaf38SJesse Barnes } 254763eeaf38SJesse Barnes } 254863eeaf38SJesse Barnes 254963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25503143a2bfSChris Wilson POSTING_READ(EIR); 255163eeaf38SJesse Barnes eir = I915_READ(EIR); 255263eeaf38SJesse Barnes if (eir) { 255363eeaf38SJesse Barnes /* 255463eeaf38SJesse Barnes * some errors might have become stuck, 255563eeaf38SJesse Barnes * mask them. 255663eeaf38SJesse Barnes */ 255763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 255863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 255963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 256063eeaf38SJesse Barnes } 256135aed2e6SChris Wilson } 256235aed2e6SChris Wilson 256335aed2e6SChris Wilson /** 256435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 256535aed2e6SChris Wilson * @dev: drm device 256635aed2e6SChris Wilson * 256735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 256835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 256935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 257035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 257135aed2e6SChris Wilson * of a ring dump etc.). 257235aed2e6SChris Wilson */ 257358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 257458174462SMika Kuoppala const char *fmt, ...) 257535aed2e6SChris Wilson { 257635aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 257758174462SMika Kuoppala va_list args; 257858174462SMika Kuoppala char error_msg[80]; 257935aed2e6SChris Wilson 258058174462SMika Kuoppala va_start(args, fmt); 258158174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 258258174462SMika Kuoppala va_end(args); 258358174462SMika Kuoppala 258458174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 258535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 25868a905236SJesse Barnes 2587ba1234d1SBen Gamari if (wedged) { 2588f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2589f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2590ba1234d1SBen Gamari 259111ed50ecSBen Gamari /* 259217e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 259317e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 259417e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 259517e1df07SDaniel Vetter * processes will see a reset in progress and back off, 259617e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 259717e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 259817e1df07SDaniel Vetter * that the reset work needs to acquire. 259917e1df07SDaniel Vetter * 260017e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 260117e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 260217e1df07SDaniel Vetter * counter atomic_t. 260311ed50ecSBen Gamari */ 260417e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 260511ed50ecSBen Gamari } 260611ed50ecSBen Gamari 2607122f46baSDaniel Vetter /* 2608122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2609122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2610122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2611122f46baSDaniel Vetter * code will deadlock. 2612122f46baSDaniel Vetter */ 2613122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 26148a905236SJesse Barnes } 26158a905236SJesse Barnes 261642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 261742f52ef8SKeith Packard * we use as a pipe index 261842f52ef8SKeith Packard */ 2619f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26200a3e67a4SJesse Barnes { 26212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2622e9d21d7fSKeith Packard unsigned long irqflags; 262371e0ffa5SJesse Barnes 26245eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 262571e0ffa5SJesse Barnes return -EINVAL; 26260a3e67a4SJesse Barnes 26271ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2628f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26297c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2630755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26310a3e67a4SJesse Barnes else 26327c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2633755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26341ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26358692d00eSChris Wilson 26360a3e67a4SJesse Barnes return 0; 26370a3e67a4SJesse Barnes } 26380a3e67a4SJesse Barnes 2639f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2640f796cf8fSJesse Barnes { 26412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2642f796cf8fSJesse Barnes unsigned long irqflags; 2643b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 264440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2645f796cf8fSJesse Barnes 2646f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2647f796cf8fSJesse Barnes return -EINVAL; 2648f796cf8fSJesse Barnes 2649f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2650b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2651b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2652b1f14ad0SJesse Barnes 2653b1f14ad0SJesse Barnes return 0; 2654b1f14ad0SJesse Barnes } 2655b1f14ad0SJesse Barnes 26567e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26577e231dbeSJesse Barnes { 26582d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26597e231dbeSJesse Barnes unsigned long irqflags; 26607e231dbeSJesse Barnes 26617e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 26627e231dbeSJesse Barnes return -EINVAL; 26637e231dbeSJesse Barnes 26647e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 266531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2666755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26677e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26687e231dbeSJesse Barnes 26697e231dbeSJesse Barnes return 0; 26707e231dbeSJesse Barnes } 26717e231dbeSJesse Barnes 2672abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2673abd58f01SBen Widawsky { 2674abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2675abd58f01SBen Widawsky unsigned long irqflags; 2676abd58f01SBen Widawsky 2677abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2678abd58f01SBen Widawsky return -EINVAL; 2679abd58f01SBen Widawsky 2680abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26817167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 26827167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2683abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2684abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2685abd58f01SBen Widawsky return 0; 2686abd58f01SBen Widawsky } 2687abd58f01SBen Widawsky 268842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 268942f52ef8SKeith Packard * we use as a pipe index 269042f52ef8SKeith Packard */ 2691f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 26920a3e67a4SJesse Barnes { 26932d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2694e9d21d7fSKeith Packard unsigned long irqflags; 26950a3e67a4SJesse Barnes 26961ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26977c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2698755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2699755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27001ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27010a3e67a4SJesse Barnes } 27020a3e67a4SJesse Barnes 2703f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2704f796cf8fSJesse Barnes { 27052d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2706f796cf8fSJesse Barnes unsigned long irqflags; 2707b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 270840da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2709f796cf8fSJesse Barnes 2710f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2711b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2712b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2713b1f14ad0SJesse Barnes } 2714b1f14ad0SJesse Barnes 27157e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 27167e231dbeSJesse Barnes { 27172d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27187e231dbeSJesse Barnes unsigned long irqflags; 27197e231dbeSJesse Barnes 27207e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 272131acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2722755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27237e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27247e231dbeSJesse Barnes } 27257e231dbeSJesse Barnes 2726abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2727abd58f01SBen Widawsky { 2728abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2729abd58f01SBen Widawsky unsigned long irqflags; 2730abd58f01SBen Widawsky 2731abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2732abd58f01SBen Widawsky return; 2733abd58f01SBen Widawsky 2734abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27357167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27367167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2737abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2738abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2739abd58f01SBen Widawsky } 2740abd58f01SBen Widawsky 2741893eead0SChris Wilson static u32 2742a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring) 2743852835f3SZou Nan hai { 2744893eead0SChris Wilson return list_entry(ring->request_list.prev, 2745893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2746893eead0SChris Wilson } 2747893eead0SChris Wilson 27489107e9d2SChris Wilson static bool 2749a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno) 2750893eead0SChris Wilson { 27519107e9d2SChris Wilson return (list_empty(&ring->request_list) || 27529107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2753f65d9421SBen Gamari } 2754f65d9421SBen Gamari 2755a028c4b0SDaniel Vetter static bool 2756a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2757a028c4b0SDaniel Vetter { 2758a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2759a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2760a028c4b0SDaniel Vetter } else { 2761a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2762a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2763a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2764a028c4b0SDaniel Vetter } 2765a028c4b0SDaniel Vetter } 2766a028c4b0SDaniel Vetter 2767a4872ba6SOscar Mateo static struct intel_engine_cs * 2768a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2769921d42eaSDaniel Vetter { 2770921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2771a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2772921d42eaSDaniel Vetter int i; 2773921d42eaSDaniel Vetter 2774921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2775a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2776a6cdb93aSRodrigo Vivi if (ring == signaller) 2777a6cdb93aSRodrigo Vivi continue; 2778a6cdb93aSRodrigo Vivi 2779a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2780a6cdb93aSRodrigo Vivi return signaller; 2781a6cdb93aSRodrigo Vivi } 2782921d42eaSDaniel Vetter } else { 2783921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2784921d42eaSDaniel Vetter 2785921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2786921d42eaSDaniel Vetter if(ring == signaller) 2787921d42eaSDaniel Vetter continue; 2788921d42eaSDaniel Vetter 2789ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2790921d42eaSDaniel Vetter return signaller; 2791921d42eaSDaniel Vetter } 2792921d42eaSDaniel Vetter } 2793921d42eaSDaniel Vetter 2794a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2795a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2796921d42eaSDaniel Vetter 2797921d42eaSDaniel Vetter return NULL; 2798921d42eaSDaniel Vetter } 2799921d42eaSDaniel Vetter 2800a4872ba6SOscar Mateo static struct intel_engine_cs * 2801a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2802a24a11e6SChris Wilson { 2803a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 280488fe429dSDaniel Vetter u32 cmd, ipehr, head; 2805a6cdb93aSRodrigo Vivi u64 offset = 0; 2806a6cdb93aSRodrigo Vivi int i, backwards; 2807a24a11e6SChris Wilson 2808a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2809a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28106274f212SChris Wilson return NULL; 2811a24a11e6SChris Wilson 281288fe429dSDaniel Vetter /* 281388fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 281488fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2815a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2816a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 281788fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 281888fe429dSDaniel Vetter * ringbuffer itself. 2819a24a11e6SChris Wilson */ 282088fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2821a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 282288fe429dSDaniel Vetter 2823a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 282488fe429dSDaniel Vetter /* 282588fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 282688fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 282788fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 282888fe429dSDaniel Vetter */ 2829ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 283088fe429dSDaniel Vetter 283188fe429dSDaniel Vetter /* This here seems to blow up */ 2832ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2833a24a11e6SChris Wilson if (cmd == ipehr) 2834a24a11e6SChris Wilson break; 2835a24a11e6SChris Wilson 283688fe429dSDaniel Vetter head -= 4; 283788fe429dSDaniel Vetter } 2838a24a11e6SChris Wilson 283988fe429dSDaniel Vetter if (!i) 284088fe429dSDaniel Vetter return NULL; 284188fe429dSDaniel Vetter 2842ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2843a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2844a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2845a6cdb93aSRodrigo Vivi offset <<= 32; 2846a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2847a6cdb93aSRodrigo Vivi } 2848a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2849a24a11e6SChris Wilson } 2850a24a11e6SChris Wilson 2851a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28526274f212SChris Wilson { 28536274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2854a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2855a0d036b0SChris Wilson u32 seqno; 28566274f212SChris Wilson 28574be17381SChris Wilson ring->hangcheck.deadlock++; 28586274f212SChris Wilson 28596274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28604be17381SChris Wilson if (signaller == NULL) 28614be17381SChris Wilson return -1; 28624be17381SChris Wilson 28634be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28644be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28656274f212SChris Wilson return -1; 28666274f212SChris Wilson 28674be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28684be17381SChris Wilson return 1; 28694be17381SChris Wilson 2870a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2871a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2872a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 28734be17381SChris Wilson return -1; 28744be17381SChris Wilson 28754be17381SChris Wilson return 0; 28766274f212SChris Wilson } 28776274f212SChris Wilson 28786274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 28796274f212SChris Wilson { 2880a4872ba6SOscar Mateo struct intel_engine_cs *ring; 28816274f212SChris Wilson int i; 28826274f212SChris Wilson 28836274f212SChris Wilson for_each_ring(ring, dev_priv, i) 28844be17381SChris Wilson ring->hangcheck.deadlock = 0; 28856274f212SChris Wilson } 28866274f212SChris Wilson 2887ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2888a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 28891ec14ad3SChris Wilson { 28901ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 28911ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 28929107e9d2SChris Wilson u32 tmp; 28939107e9d2SChris Wilson 2894f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2895f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2896f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2897f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2898f260fe7bSMika Kuoppala } 2899f260fe7bSMika Kuoppala 2900f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2901f260fe7bSMika Kuoppala } 29026274f212SChris Wilson 29039107e9d2SChris Wilson if (IS_GEN2(dev)) 2904f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29059107e9d2SChris Wilson 29069107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29079107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29089107e9d2SChris Wilson * and break the hang. This should work on 29099107e9d2SChris Wilson * all but the second generation chipsets. 29109107e9d2SChris Wilson */ 29119107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29121ec14ad3SChris Wilson if (tmp & RING_WAIT) { 291358174462SMika Kuoppala i915_handle_error(dev, false, 291458174462SMika Kuoppala "Kicking stuck wait on %s", 29151ec14ad3SChris Wilson ring->name); 29161ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2917f2f4d82fSJani Nikula return HANGCHECK_KICK; 29181ec14ad3SChris Wilson } 2919a24a11e6SChris Wilson 29206274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29216274f212SChris Wilson switch (semaphore_passed(ring)) { 29226274f212SChris Wilson default: 2923f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29246274f212SChris Wilson case 1: 292558174462SMika Kuoppala i915_handle_error(dev, false, 292658174462SMika Kuoppala "Kicking stuck semaphore on %s", 2927a24a11e6SChris Wilson ring->name); 2928a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2929f2f4d82fSJani Nikula return HANGCHECK_KICK; 29306274f212SChris Wilson case 0: 2931f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29326274f212SChris Wilson } 29339107e9d2SChris Wilson } 29349107e9d2SChris Wilson 2935f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2936a24a11e6SChris Wilson } 2937d1e61e7fSChris Wilson 2938f65d9421SBen Gamari /** 2939f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 294005407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 294105407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 294205407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 294305407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 294405407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2945f65d9421SBen Gamari */ 2946a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2947f65d9421SBen Gamari { 2948f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 29492d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2950a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2951b4519513SChris Wilson int i; 295205407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29539107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29549107e9d2SChris Wilson #define BUSY 1 29559107e9d2SChris Wilson #define KICK 5 29569107e9d2SChris Wilson #define HUNG 20 2957893eead0SChris Wilson 2958d330a953SJani Nikula if (!i915.enable_hangcheck) 29593e0dc6b0SBen Widawsky return; 29603e0dc6b0SBen Widawsky 2961b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 296250877445SChris Wilson u64 acthd; 296350877445SChris Wilson u32 seqno; 29649107e9d2SChris Wilson bool busy = true; 2965b4519513SChris Wilson 29666274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29676274f212SChris Wilson 296805407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 296905407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 297005407ff8SMika Kuoppala 297105407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 29729107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2973da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2974da661464SMika Kuoppala 29759107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 29769107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2977094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2978f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 29799107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 29809107e9d2SChris Wilson ring->name); 2981f4adcd24SDaniel Vetter else 2982f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2983f4adcd24SDaniel Vetter ring->name); 29849107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2985094f9a54SChris Wilson } 2986094f9a54SChris Wilson /* Safeguard against driver failure */ 2987094f9a54SChris Wilson ring->hangcheck.score += BUSY; 29889107e9d2SChris Wilson } else 29899107e9d2SChris Wilson busy = false; 299005407ff8SMika Kuoppala } else { 29916274f212SChris Wilson /* We always increment the hangcheck score 29926274f212SChris Wilson * if the ring is busy and still processing 29936274f212SChris Wilson * the same request, so that no single request 29946274f212SChris Wilson * can run indefinitely (such as a chain of 29956274f212SChris Wilson * batches). The only time we do not increment 29966274f212SChris Wilson * the hangcheck score on this ring, if this 29976274f212SChris Wilson * ring is in a legitimate wait for another 29986274f212SChris Wilson * ring. In that case the waiting ring is a 29996274f212SChris Wilson * victim and we want to be sure we catch the 30006274f212SChris Wilson * right culprit. Then every time we do kick 30016274f212SChris Wilson * the ring, add a small increment to the 30026274f212SChris Wilson * score so that we can catch a batch that is 30036274f212SChris Wilson * being repeatedly kicked and so responsible 30046274f212SChris Wilson * for stalling the machine. 30059107e9d2SChris Wilson */ 3006ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3007ad8beaeaSMika Kuoppala acthd); 3008ad8beaeaSMika Kuoppala 3009ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3010da661464SMika Kuoppala case HANGCHECK_IDLE: 3011f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3012f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3013f260fe7bSMika Kuoppala break; 3014f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3015ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30166274f212SChris Wilson break; 3017f2f4d82fSJani Nikula case HANGCHECK_KICK: 3018ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30196274f212SChris Wilson break; 3020f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3021ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30226274f212SChris Wilson stuck[i] = true; 30236274f212SChris Wilson break; 30246274f212SChris Wilson } 302505407ff8SMika Kuoppala } 30269107e9d2SChris Wilson } else { 3027da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3028da661464SMika Kuoppala 30299107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 30309107e9d2SChris Wilson * attempts across multiple batches. 30319107e9d2SChris Wilson */ 30329107e9d2SChris Wilson if (ring->hangcheck.score > 0) 30339107e9d2SChris Wilson ring->hangcheck.score--; 3034f260fe7bSMika Kuoppala 3035f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3036cbb465e7SChris Wilson } 3037f65d9421SBen Gamari 303805407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 303905407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30409107e9d2SChris Wilson busy_count += busy; 304105407ff8SMika Kuoppala } 304205407ff8SMika Kuoppala 304305407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3044b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3045b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 304605407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3047a43adf07SChris Wilson ring->name); 3048a43adf07SChris Wilson rings_hung++; 304905407ff8SMika Kuoppala } 305005407ff8SMika Kuoppala } 305105407ff8SMika Kuoppala 305205407ff8SMika Kuoppala if (rings_hung) 305358174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 305405407ff8SMika Kuoppala 305505407ff8SMika Kuoppala if (busy_count) 305605407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 305705407ff8SMika Kuoppala * being added */ 305810cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 305910cd45b6SMika Kuoppala } 306010cd45b6SMika Kuoppala 306110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 306210cd45b6SMika Kuoppala { 306310cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3064672e7b7cSChris Wilson struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer; 3065672e7b7cSChris Wilson 3066d330a953SJani Nikula if (!i915.enable_hangcheck) 306710cd45b6SMika Kuoppala return; 306810cd45b6SMika Kuoppala 3069672e7b7cSChris Wilson /* Don't continually defer the hangcheck, but make sure it is active */ 3070*d9e600b2SChris Wilson if (timer_pending(timer)) 3071*d9e600b2SChris Wilson return; 3072*d9e600b2SChris Wilson mod_timer(timer, 3073*d9e600b2SChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3074f65d9421SBen Gamari } 3075f65d9421SBen Gamari 30761c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 307791738a95SPaulo Zanoni { 307891738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 307991738a95SPaulo Zanoni 308091738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 308191738a95SPaulo Zanoni return; 308291738a95SPaulo Zanoni 3083f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3084105b122eSPaulo Zanoni 3085105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3086105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3087622364b6SPaulo Zanoni } 3088105b122eSPaulo Zanoni 308991738a95SPaulo Zanoni /* 3090622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3091622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3092622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3093622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3094622364b6SPaulo Zanoni * 3095622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 309691738a95SPaulo Zanoni */ 3097622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3098622364b6SPaulo Zanoni { 3099622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3100622364b6SPaulo Zanoni 3101622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3102622364b6SPaulo Zanoni return; 3103622364b6SPaulo Zanoni 3104622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 310591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 310691738a95SPaulo Zanoni POSTING_READ(SDEIER); 310791738a95SPaulo Zanoni } 310891738a95SPaulo Zanoni 31097c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3110d18ea1b5SDaniel Vetter { 3111d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3112d18ea1b5SDaniel Vetter 3113f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3114a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3115f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3116d18ea1b5SDaniel Vetter } 3117d18ea1b5SDaniel Vetter 3118c0e09200SDave Airlie /* drm_dma.h hooks 3119c0e09200SDave Airlie */ 3120be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3121036a4a7dSZhenyu Wang { 31222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3123036a4a7dSZhenyu Wang 31240c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3125bdfcdb63SDaniel Vetter 3126f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3127c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3128c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3129036a4a7dSZhenyu Wang 31307c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3131c650156aSZhenyu Wang 31321c69eb42SPaulo Zanoni ibx_irq_reset(dev); 31337d99163dSBen Widawsky } 31347d99163dSBen Widawsky 313570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 313670591a41SVille Syrjälä { 313770591a41SVille Syrjälä enum pipe pipe; 313870591a41SVille Syrjälä 313970591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 314070591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 314170591a41SVille Syrjälä 314270591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 314370591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 314470591a41SVille Syrjälä 314570591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 314670591a41SVille Syrjälä } 314770591a41SVille Syrjälä 31487e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31497e231dbeSJesse Barnes { 31502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31517e231dbeSJesse Barnes 31527e231dbeSJesse Barnes /* VLV magic */ 31537e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31547e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31557e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31567e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31577e231dbeSJesse Barnes 31587c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31597e231dbeSJesse Barnes 31607c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31617e231dbeSJesse Barnes 316270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31637e231dbeSJesse Barnes } 31647e231dbeSJesse Barnes 3165d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3166d6e3cca3SDaniel Vetter { 3167d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3168d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3169d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3170d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3171d6e3cca3SDaniel Vetter } 3172d6e3cca3SDaniel Vetter 3173823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3174abd58f01SBen Widawsky { 3175abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3176abd58f01SBen Widawsky int pipe; 3177abd58f01SBen Widawsky 3178abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3179abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3180abd58f01SBen Widawsky 3181d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3182abd58f01SBen Widawsky 3183055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3184f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3185813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3186f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3187abd58f01SBen Widawsky 3188f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3189f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3190f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3191abd58f01SBen Widawsky 31921c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3193abd58f01SBen Widawsky } 3194abd58f01SBen Widawsky 3195d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3196d49bdb0eSPaulo Zanoni { 31971180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3198d49bdb0eSPaulo Zanoni 319913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3200d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 32011180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 3202d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 32031180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 320413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3205d49bdb0eSPaulo Zanoni } 3206d49bdb0eSPaulo Zanoni 320743f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 320843f328d7SVille Syrjälä { 320943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 321043f328d7SVille Syrjälä 321143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 321243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 321343f328d7SVille Syrjälä 3214d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 321543f328d7SVille Syrjälä 321643f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 321743f328d7SVille Syrjälä 321843f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 321943f328d7SVille Syrjälä 322070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 322143f328d7SVille Syrjälä } 322243f328d7SVille Syrjälä 322382a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 322482a28bcfSDaniel Vetter { 32252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 322682a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3227fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 322882a28bcfSDaniel Vetter 322982a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3230fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3231b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3232cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3233fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 323482a28bcfSDaniel Vetter } else { 3235fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3236b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3237cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3238fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 323982a28bcfSDaniel Vetter } 324082a28bcfSDaniel Vetter 3241fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 324282a28bcfSDaniel Vetter 32437fe0b973SKeith Packard /* 32447fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32457fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32467fe0b973SKeith Packard * 32477fe0b973SKeith Packard * This register is the same on all known PCH chips. 32487fe0b973SKeith Packard */ 32497fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32507fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32517fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32527fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32537fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32547fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32557fe0b973SKeith Packard } 32567fe0b973SKeith Packard 3257d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3258d46da437SPaulo Zanoni { 32592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 326082a28bcfSDaniel Vetter u32 mask; 3261d46da437SPaulo Zanoni 3262692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3263692a04cfSDaniel Vetter return; 3264692a04cfSDaniel Vetter 3265105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32665c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3267105b122eSPaulo Zanoni else 32685c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32698664281bSPaulo Zanoni 3270337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3271d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3272d46da437SPaulo Zanoni } 3273d46da437SPaulo Zanoni 32740a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32750a9a8c91SDaniel Vetter { 32760a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32770a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32780a9a8c91SDaniel Vetter 32790a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32800a9a8c91SDaniel Vetter 32810a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3282040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 32830a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 328435a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 328535a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 32860a9a8c91SDaniel Vetter } 32870a9a8c91SDaniel Vetter 32880a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32890a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 32900a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 32910a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 32920a9a8c91SDaniel Vetter } else { 32930a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 32940a9a8c91SDaniel Vetter } 32950a9a8c91SDaniel Vetter 329635079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 32970a9a8c91SDaniel Vetter 32980a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3299a6706b45SDeepak S pm_irqs |= dev_priv->pm_rps_events; 33000a9a8c91SDaniel Vetter 33010a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33020a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33030a9a8c91SDaniel Vetter 3304605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 330535079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33060a9a8c91SDaniel Vetter } 33070a9a8c91SDaniel Vetter } 33080a9a8c91SDaniel Vetter 3309f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3310036a4a7dSZhenyu Wang { 33112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33128e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33138e76f8dcSPaulo Zanoni 33148e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33158e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33168e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33178e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33185c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33198e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33205c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33218e76f8dcSPaulo Zanoni } else { 33228e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3323ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33245b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33255b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33265b3a856bSDaniel Vetter DE_POISON); 33275c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33285c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33298e76f8dcSPaulo Zanoni } 3330036a4a7dSZhenyu Wang 33311ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3332036a4a7dSZhenyu Wang 33330c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33340c841212SPaulo Zanoni 3335622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3336622364b6SPaulo Zanoni 333735079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3338036a4a7dSZhenyu Wang 33390a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3340036a4a7dSZhenyu Wang 3341d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33427fe0b973SKeith Packard 3343f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33446005ce42SDaniel Vetter /* Enable PCU event interrupts 33456005ce42SDaniel Vetter * 33466005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33474bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33484bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3349d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3350f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3351d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3352f97108d1SJesse Barnes } 3353f97108d1SJesse Barnes 3354036a4a7dSZhenyu Wang return 0; 3355036a4a7dSZhenyu Wang } 3356036a4a7dSZhenyu Wang 3357f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3358f8b79e58SImre Deak { 3359f8b79e58SImre Deak u32 pipestat_mask; 3360f8b79e58SImre Deak u32 iir_mask; 3361120dda4fSVille Syrjälä enum pipe pipe; 3362f8b79e58SImre Deak 3363f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3364f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3365f8b79e58SImre Deak 3366120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3367120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3368f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3369f8b79e58SImre Deak 3370f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3371f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3372f8b79e58SImre Deak 3373120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3374120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3375120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3376f8b79e58SImre Deak 3377f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3378f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3379f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3380120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3381120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3382f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3383f8b79e58SImre Deak 3384f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3385f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3386f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 338776e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 338876e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3389f8b79e58SImre Deak } 3390f8b79e58SImre Deak 3391f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3392f8b79e58SImre Deak { 3393f8b79e58SImre Deak u32 pipestat_mask; 3394f8b79e58SImre Deak u32 iir_mask; 3395120dda4fSVille Syrjälä enum pipe pipe; 3396f8b79e58SImre Deak 3397f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3398f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33996c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3400120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3401120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3402f8b79e58SImre Deak 3403f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3404f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 340576e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3406f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3407f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3408f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3409f8b79e58SImre Deak 3410f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3411f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3412f8b79e58SImre Deak 3413120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3414120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3415120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3416f8b79e58SImre Deak 3417f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3418f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3419120dda4fSVille Syrjälä 3420120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3421120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3422f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3423f8b79e58SImre Deak } 3424f8b79e58SImre Deak 3425f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3426f8b79e58SImre Deak { 3427f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3428f8b79e58SImre Deak 3429f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3430f8b79e58SImre Deak return; 3431f8b79e58SImre Deak 3432f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3433f8b79e58SImre Deak 3434950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3435f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3436f8b79e58SImre Deak } 3437f8b79e58SImre Deak 3438f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3439f8b79e58SImre Deak { 3440f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3441f8b79e58SImre Deak 3442f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3443f8b79e58SImre Deak return; 3444f8b79e58SImre Deak 3445f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3446f8b79e58SImre Deak 3447950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3448f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3449f8b79e58SImre Deak } 3450f8b79e58SImre Deak 34510e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34527e231dbeSJesse Barnes { 3453f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34547e231dbeSJesse Barnes 345520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 345620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 345720afbda2SDaniel Vetter 34587e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 345976e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 346076e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 346176e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 346276e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34637e231dbeSJesse Barnes 3464b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3465b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3466d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3467f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3468f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3469d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 34700e6c9a9eSVille Syrjälä } 34710e6c9a9eSVille Syrjälä 34720e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34730e6c9a9eSVille Syrjälä { 34740e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 34750e6c9a9eSVille Syrjälä 34760e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 34777e231dbeSJesse Barnes 34780a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34797e231dbeSJesse Barnes 34807e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 34817e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 34827e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 34837e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 34847e231dbeSJesse Barnes #endif 34857e231dbeSJesse Barnes 34867e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 348720afbda2SDaniel Vetter 348820afbda2SDaniel Vetter return 0; 348920afbda2SDaniel Vetter } 349020afbda2SDaniel Vetter 3491abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3492abd58f01SBen Widawsky { 3493abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3494abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3495abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 349673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3497abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 349873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 349973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3500abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 350173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 350273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 350373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3504abd58f01SBen Widawsky 0, 350573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 350673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3507abd58f01SBen Widawsky }; 3508abd58f01SBen Widawsky 35090961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35109a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35119a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 35129a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events); 35139a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3514abd58f01SBen Widawsky } 3515abd58f01SBen Widawsky 3516abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3517abd58f01SBen Widawsky { 3518770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3519770de83dSDamien Lespiau uint32_t de_pipe_enables; 3520abd58f01SBen Widawsky int pipe; 352188e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3522770de83dSDamien Lespiau 352388e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3524770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3525770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 352688e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 352788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 352888e04703SJesse Barnes } else 3529770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3530770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3531770de83dSDamien Lespiau 3532770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3533770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3534770de83dSDamien Lespiau 353513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 353613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 353713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3538abd58f01SBen Widawsky 3539055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3540f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3541813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3542813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3543813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 354435079899SPaulo Zanoni de_pipe_enables); 3545abd58f01SBen Widawsky 354688e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3547abd58f01SBen Widawsky } 3548abd58f01SBen Widawsky 3549abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3550abd58f01SBen Widawsky { 3551abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3552abd58f01SBen Widawsky 3553622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3554622364b6SPaulo Zanoni 3555abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3556abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3557abd58f01SBen Widawsky 3558abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3559abd58f01SBen Widawsky 3560abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3561abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3562abd58f01SBen Widawsky 3563abd58f01SBen Widawsky return 0; 3564abd58f01SBen Widawsky } 3565abd58f01SBen Widawsky 356643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 356743f328d7SVille Syrjälä { 356843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 356943f328d7SVille Syrjälä 3570c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 357143f328d7SVille Syrjälä 357243f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 357343f328d7SVille Syrjälä 357443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 357543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 357643f328d7SVille Syrjälä 357743f328d7SVille Syrjälä return 0; 357843f328d7SVille Syrjälä } 357943f328d7SVille Syrjälä 3580abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3581abd58f01SBen Widawsky { 3582abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3583abd58f01SBen Widawsky 3584abd58f01SBen Widawsky if (!dev_priv) 3585abd58f01SBen Widawsky return; 3586abd58f01SBen Widawsky 3587823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3588abd58f01SBen Widawsky } 3589abd58f01SBen Widawsky 35908ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 35918ea0be4fSVille Syrjälä { 35928ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 35938ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 35948ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35958ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 35968ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 35978ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35988ea0be4fSVille Syrjälä 35998ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36008ea0be4fSVille Syrjälä 36018ea0be4fSVille Syrjälä dev_priv->irq_mask = 0; 36028ea0be4fSVille Syrjälä } 36038ea0be4fSVille Syrjälä 36047e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36057e231dbeSJesse Barnes { 36062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36077e231dbeSJesse Barnes 36087e231dbeSJesse Barnes if (!dev_priv) 36097e231dbeSJesse Barnes return; 36107e231dbeSJesse Barnes 3611843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3612843d0e7dSImre Deak 3613893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3614893fce8eSVille Syrjälä 36157e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3616f8b79e58SImre Deak 36178ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36187e231dbeSJesse Barnes } 36197e231dbeSJesse Barnes 362043f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 362143f328d7SVille Syrjälä { 362243f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 362343f328d7SVille Syrjälä 362443f328d7SVille Syrjälä if (!dev_priv) 362543f328d7SVille Syrjälä return; 362643f328d7SVille Syrjälä 362743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 362843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 362943f328d7SVille Syrjälä 3630a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 363143f328d7SVille Syrjälä 3632a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 363343f328d7SVille Syrjälä 3634c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 363543f328d7SVille Syrjälä } 363643f328d7SVille Syrjälä 3637f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3638036a4a7dSZhenyu Wang { 36392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36404697995bSJesse Barnes 36414697995bSJesse Barnes if (!dev_priv) 36424697995bSJesse Barnes return; 36434697995bSJesse Barnes 3644be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3645036a4a7dSZhenyu Wang } 3646036a4a7dSZhenyu Wang 3647c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3648c2798b19SChris Wilson { 36492d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3650c2798b19SChris Wilson int pipe; 3651c2798b19SChris Wilson 3652055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3653c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3654c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3655c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3656c2798b19SChris Wilson POSTING_READ16(IER); 3657c2798b19SChris Wilson } 3658c2798b19SChris Wilson 3659c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3660c2798b19SChris Wilson { 36612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3662c2798b19SChris Wilson 3663c2798b19SChris Wilson I915_WRITE16(EMR, 3664c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3665c2798b19SChris Wilson 3666c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3667c2798b19SChris Wilson dev_priv->irq_mask = 3668c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3669c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3670c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3671c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3672c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3673c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3674c2798b19SChris Wilson 3675c2798b19SChris Wilson I915_WRITE16(IER, 3676c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3677c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3678c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3679c2798b19SChris Wilson I915_USER_INTERRUPT); 3680c2798b19SChris Wilson POSTING_READ16(IER); 3681c2798b19SChris Wilson 3682379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3683379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3684d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3685755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3686755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3687d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3688379ef82dSDaniel Vetter 3689c2798b19SChris Wilson return 0; 3690c2798b19SChris Wilson } 3691c2798b19SChris Wilson 369290a72f87SVille Syrjälä /* 369390a72f87SVille Syrjälä * Returns true when a page flip has completed. 369490a72f87SVille Syrjälä */ 369590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 36961f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 369790a72f87SVille Syrjälä { 36982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36991f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 370090a72f87SVille Syrjälä 37018d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 370290a72f87SVille Syrjälä return false; 370390a72f87SVille Syrjälä 370490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3705d6bbafa1SChris Wilson goto check_page_flip; 370690a72f87SVille Syrjälä 37071f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 370890a72f87SVille Syrjälä 370990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 371090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 371190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 371290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 371390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 371490a72f87SVille Syrjälä */ 371590a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3716d6bbafa1SChris Wilson goto check_page_flip; 371790a72f87SVille Syrjälä 371890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 371990a72f87SVille Syrjälä return true; 3720d6bbafa1SChris Wilson 3721d6bbafa1SChris Wilson check_page_flip: 3722d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3723d6bbafa1SChris Wilson return false; 372490a72f87SVille Syrjälä } 372590a72f87SVille Syrjälä 3726ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3727c2798b19SChris Wilson { 372845a83f84SDaniel Vetter struct drm_device *dev = arg; 37292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3730c2798b19SChris Wilson u16 iir, new_iir; 3731c2798b19SChris Wilson u32 pipe_stats[2]; 3732c2798b19SChris Wilson int pipe; 3733c2798b19SChris Wilson u16 flip_mask = 3734c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3735c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3736c2798b19SChris Wilson 3737c2798b19SChris Wilson iir = I915_READ16(IIR); 3738c2798b19SChris Wilson if (iir == 0) 3739c2798b19SChris Wilson return IRQ_NONE; 3740c2798b19SChris Wilson 3741c2798b19SChris Wilson while (iir & ~flip_mask) { 3742c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3743c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3744c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3745c2798b19SChris Wilson * interrupts (for non-MSI). 3746c2798b19SChris Wilson */ 3747222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3748c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 374958174462SMika Kuoppala i915_handle_error(dev, false, 375058174462SMika Kuoppala "Command parser error, iir 0x%08x", 375158174462SMika Kuoppala iir); 3752c2798b19SChris Wilson 3753055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3754c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3755c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3756c2798b19SChris Wilson 3757c2798b19SChris Wilson /* 3758c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3759c2798b19SChris Wilson */ 37602d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3761c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3762c2798b19SChris Wilson } 3763222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3764c2798b19SChris Wilson 3765c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3766c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3767c2798b19SChris Wilson 3768c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3769c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3770c2798b19SChris Wilson 3771055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37721f1c2e24SVille Syrjälä int plane = pipe; 37733a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 37741f1c2e24SVille Syrjälä plane = !plane; 37751f1c2e24SVille Syrjälä 37764356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37771f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 37781f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3779c2798b19SChris Wilson 37804356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3781277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37822d9d2b0bSVille Syrjälä 37831f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37841f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37851f7247c0SDaniel Vetter pipe); 37864356d586SDaniel Vetter } 3787c2798b19SChris Wilson 3788c2798b19SChris Wilson iir = new_iir; 3789c2798b19SChris Wilson } 3790c2798b19SChris Wilson 3791c2798b19SChris Wilson return IRQ_HANDLED; 3792c2798b19SChris Wilson } 3793c2798b19SChris Wilson 3794c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3795c2798b19SChris Wilson { 37962d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3797c2798b19SChris Wilson int pipe; 3798c2798b19SChris Wilson 3799055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3800c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3801c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3802c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3803c2798b19SChris Wilson } 3804c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3805c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3806c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3807c2798b19SChris Wilson } 3808c2798b19SChris Wilson 3809a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3810a266c7d5SChris Wilson { 38112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3812a266c7d5SChris Wilson int pipe; 3813a266c7d5SChris Wilson 3814a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3815a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3816a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3817a266c7d5SChris Wilson } 3818a266c7d5SChris Wilson 381900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3820055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3821a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3822a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3823a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3824a266c7d5SChris Wilson POSTING_READ(IER); 3825a266c7d5SChris Wilson } 3826a266c7d5SChris Wilson 3827a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3828a266c7d5SChris Wilson { 38292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 383038bde180SChris Wilson u32 enable_mask; 3831a266c7d5SChris Wilson 383238bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 383338bde180SChris Wilson 383438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 383538bde180SChris Wilson dev_priv->irq_mask = 383638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 383738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 383838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 383938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 384038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 384138bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 384238bde180SChris Wilson 384338bde180SChris Wilson enable_mask = 384438bde180SChris Wilson I915_ASLE_INTERRUPT | 384538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 384638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 384738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 384838bde180SChris Wilson I915_USER_INTERRUPT; 384938bde180SChris Wilson 3850a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 385120afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 385220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 385320afbda2SDaniel Vetter 3854a266c7d5SChris Wilson /* Enable in IER... */ 3855a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3856a266c7d5SChris Wilson /* and unmask in IMR */ 3857a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3858a266c7d5SChris Wilson } 3859a266c7d5SChris Wilson 3860a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3861a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3862a266c7d5SChris Wilson POSTING_READ(IER); 3863a266c7d5SChris Wilson 3864f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 386520afbda2SDaniel Vetter 3866379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3867379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3868d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3869755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3870755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3871d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3872379ef82dSDaniel Vetter 387320afbda2SDaniel Vetter return 0; 387420afbda2SDaniel Vetter } 387520afbda2SDaniel Vetter 387690a72f87SVille Syrjälä /* 387790a72f87SVille Syrjälä * Returns true when a page flip has completed. 387890a72f87SVille Syrjälä */ 387990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 388090a72f87SVille Syrjälä int plane, int pipe, u32 iir) 388190a72f87SVille Syrjälä { 38822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 388390a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 388490a72f87SVille Syrjälä 38858d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 388690a72f87SVille Syrjälä return false; 388790a72f87SVille Syrjälä 388890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3889d6bbafa1SChris Wilson goto check_page_flip; 389090a72f87SVille Syrjälä 389190a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 389290a72f87SVille Syrjälä 389390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 389490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 389590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 389690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 389790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 389890a72f87SVille Syrjälä */ 389990a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3900d6bbafa1SChris Wilson goto check_page_flip; 390190a72f87SVille Syrjälä 390290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 390390a72f87SVille Syrjälä return true; 3904d6bbafa1SChris Wilson 3905d6bbafa1SChris Wilson check_page_flip: 3906d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3907d6bbafa1SChris Wilson return false; 390890a72f87SVille Syrjälä } 390990a72f87SVille Syrjälä 3910ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3911a266c7d5SChris Wilson { 391245a83f84SDaniel Vetter struct drm_device *dev = arg; 39132d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39148291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 391538bde180SChris Wilson u32 flip_mask = 391638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 391738bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 391838bde180SChris Wilson int pipe, ret = IRQ_NONE; 3919a266c7d5SChris Wilson 3920a266c7d5SChris Wilson iir = I915_READ(IIR); 392138bde180SChris Wilson do { 392238bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39238291ee90SChris Wilson bool blc_event = false; 3924a266c7d5SChris Wilson 3925a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3926a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3927a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3928a266c7d5SChris Wilson * interrupts (for non-MSI). 3929a266c7d5SChris Wilson */ 3930222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3931a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 393258174462SMika Kuoppala i915_handle_error(dev, false, 393358174462SMika Kuoppala "Command parser error, iir 0x%08x", 393458174462SMika Kuoppala iir); 3935a266c7d5SChris Wilson 3936055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3937a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3938a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3939a266c7d5SChris Wilson 394038bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3941a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3942a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 394338bde180SChris Wilson irq_received = true; 3944a266c7d5SChris Wilson } 3945a266c7d5SChris Wilson } 3946222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3947a266c7d5SChris Wilson 3948a266c7d5SChris Wilson if (!irq_received) 3949a266c7d5SChris Wilson break; 3950a266c7d5SChris Wilson 3951a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 395216c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 395316c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 395416c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3955a266c7d5SChris Wilson 395638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3957a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3958a266c7d5SChris Wilson 3959a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3960a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3961a266c7d5SChris Wilson 3962055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 396338bde180SChris Wilson int plane = pipe; 39643a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 396538bde180SChris Wilson plane = !plane; 39665e2032d4SVille Syrjälä 396790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 396890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 396990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3970a266c7d5SChris Wilson 3971a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3972a266c7d5SChris Wilson blc_event = true; 39734356d586SDaniel Vetter 39744356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3975277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39762d9d2b0bSVille Syrjälä 39771f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39781f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39791f7247c0SDaniel Vetter pipe); 3980a266c7d5SChris Wilson } 3981a266c7d5SChris Wilson 3982a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3983a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3984a266c7d5SChris Wilson 3985a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3986a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3987a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3988a266c7d5SChris Wilson * we would never get another interrupt. 3989a266c7d5SChris Wilson * 3990a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3991a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3992a266c7d5SChris Wilson * another one. 3993a266c7d5SChris Wilson * 3994a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3995a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3996a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3997a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3998a266c7d5SChris Wilson * stray interrupts. 3999a266c7d5SChris Wilson */ 400038bde180SChris Wilson ret = IRQ_HANDLED; 4001a266c7d5SChris Wilson iir = new_iir; 400238bde180SChris Wilson } while (iir & ~flip_mask); 4003a266c7d5SChris Wilson 4004a266c7d5SChris Wilson return ret; 4005a266c7d5SChris Wilson } 4006a266c7d5SChris Wilson 4007a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4008a266c7d5SChris Wilson { 40092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4010a266c7d5SChris Wilson int pipe; 4011a266c7d5SChris Wilson 4012a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4013a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4014a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4015a266c7d5SChris Wilson } 4016a266c7d5SChris Wilson 401700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4018055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 401955b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4020a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 402155b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 402255b39755SChris Wilson } 4023a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4024a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4025a266c7d5SChris Wilson 4026a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4027a266c7d5SChris Wilson } 4028a266c7d5SChris Wilson 4029a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4030a266c7d5SChris Wilson { 40312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4032a266c7d5SChris Wilson int pipe; 4033a266c7d5SChris Wilson 4034a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4035a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4036a266c7d5SChris Wilson 4037a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4038055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4039a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4040a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4041a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4042a266c7d5SChris Wilson POSTING_READ(IER); 4043a266c7d5SChris Wilson } 4044a266c7d5SChris Wilson 4045a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4046a266c7d5SChris Wilson { 40472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4048bbba0a97SChris Wilson u32 enable_mask; 4049a266c7d5SChris Wilson u32 error_mask; 4050a266c7d5SChris Wilson 4051a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4052bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4053adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4054bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4055bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4056bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4057bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4058bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4059bbba0a97SChris Wilson 4060bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 406121ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 406221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4063bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4064bbba0a97SChris Wilson 4065bbba0a97SChris Wilson if (IS_G4X(dev)) 4066bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4067a266c7d5SChris Wilson 4068b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4069b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4070d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4071755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4072755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4073755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4074d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4075a266c7d5SChris Wilson 4076a266c7d5SChris Wilson /* 4077a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4078a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4079a266c7d5SChris Wilson */ 4080a266c7d5SChris Wilson if (IS_G4X(dev)) { 4081a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4082a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4083a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4084a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4085a266c7d5SChris Wilson } else { 4086a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4087a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4088a266c7d5SChris Wilson } 4089a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4090a266c7d5SChris Wilson 4091a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4092a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4093a266c7d5SChris Wilson POSTING_READ(IER); 4094a266c7d5SChris Wilson 409520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 409620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 409720afbda2SDaniel Vetter 4098f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 409920afbda2SDaniel Vetter 410020afbda2SDaniel Vetter return 0; 410120afbda2SDaniel Vetter } 410220afbda2SDaniel Vetter 4103bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 410420afbda2SDaniel Vetter { 41052d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4106cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 410720afbda2SDaniel Vetter u32 hotplug_en; 410820afbda2SDaniel Vetter 4109b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4110b5ea2d56SDaniel Vetter 4111bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4112bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4113bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4114adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4115e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4116b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4117cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4118cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4119a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4120a266c7d5SChris Wilson to generate a spurious hotplug event about three 4121a266c7d5SChris Wilson seconds later. So just do it once. 4122a266c7d5SChris Wilson */ 4123a266c7d5SChris Wilson if (IS_G4X(dev)) 4124a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 412585fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4126a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4127a266c7d5SChris Wilson 4128a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4129a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4130a266c7d5SChris Wilson } 4131bac56d5bSEgbert Eich } 4132a266c7d5SChris Wilson 4133ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4134a266c7d5SChris Wilson { 413545a83f84SDaniel Vetter struct drm_device *dev = arg; 41362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4137a266c7d5SChris Wilson u32 iir, new_iir; 4138a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4139a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 414021ad8330SVille Syrjälä u32 flip_mask = 414121ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 414221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4143a266c7d5SChris Wilson 4144a266c7d5SChris Wilson iir = I915_READ(IIR); 4145a266c7d5SChris Wilson 4146a266c7d5SChris Wilson for (;;) { 4147501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41482c8ba29fSChris Wilson bool blc_event = false; 41492c8ba29fSChris Wilson 4150a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4151a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4152a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4153a266c7d5SChris Wilson * interrupts (for non-MSI). 4154a266c7d5SChris Wilson */ 4155222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4156a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 415758174462SMika Kuoppala i915_handle_error(dev, false, 415858174462SMika Kuoppala "Command parser error, iir 0x%08x", 415958174462SMika Kuoppala iir); 4160a266c7d5SChris Wilson 4161055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4162a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4163a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4164a266c7d5SChris Wilson 4165a266c7d5SChris Wilson /* 4166a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4167a266c7d5SChris Wilson */ 4168a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4169a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4170501e01d7SVille Syrjälä irq_received = true; 4171a266c7d5SChris Wilson } 4172a266c7d5SChris Wilson } 4173222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4174a266c7d5SChris Wilson 4175a266c7d5SChris Wilson if (!irq_received) 4176a266c7d5SChris Wilson break; 4177a266c7d5SChris Wilson 4178a266c7d5SChris Wilson ret = IRQ_HANDLED; 4179a266c7d5SChris Wilson 4180a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 418116c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 418216c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4183a266c7d5SChris Wilson 418421ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4185a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4186a266c7d5SChris Wilson 4187a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4188a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4189a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4190a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4191a266c7d5SChris Wilson 4192055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41932c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 419490a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 419590a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4196a266c7d5SChris Wilson 4197a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4198a266c7d5SChris Wilson blc_event = true; 41994356d586SDaniel Vetter 42004356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4201277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4202a266c7d5SChris Wilson 42031f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42041f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42052d9d2b0bSVille Syrjälä } 4206a266c7d5SChris Wilson 4207a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4208a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4209a266c7d5SChris Wilson 4210515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4211515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4212515ac2bbSDaniel Vetter 4213a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4214a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4215a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4216a266c7d5SChris Wilson * we would never get another interrupt. 4217a266c7d5SChris Wilson * 4218a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4219a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4220a266c7d5SChris Wilson * another one. 4221a266c7d5SChris Wilson * 4222a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4223a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4224a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4225a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4226a266c7d5SChris Wilson * stray interrupts. 4227a266c7d5SChris Wilson */ 4228a266c7d5SChris Wilson iir = new_iir; 4229a266c7d5SChris Wilson } 4230a266c7d5SChris Wilson 4231a266c7d5SChris Wilson return ret; 4232a266c7d5SChris Wilson } 4233a266c7d5SChris Wilson 4234a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4235a266c7d5SChris Wilson { 42362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4237a266c7d5SChris Wilson int pipe; 4238a266c7d5SChris Wilson 4239a266c7d5SChris Wilson if (!dev_priv) 4240a266c7d5SChris Wilson return; 4241a266c7d5SChris Wilson 4242a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4243a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4244a266c7d5SChris Wilson 4245a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4246055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4247a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4248a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4249a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4250a266c7d5SChris Wilson 4251055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4252a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4253a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4254a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4255a266c7d5SChris Wilson } 4256a266c7d5SChris Wilson 42574cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4258ac4c16c5SEgbert Eich { 42596323751dSImre Deak struct drm_i915_private *dev_priv = 42606323751dSImre Deak container_of(work, typeof(*dev_priv), 42616323751dSImre Deak hotplug_reenable_work.work); 4262ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4263ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4264ac4c16c5SEgbert Eich int i; 4265ac4c16c5SEgbert Eich 42666323751dSImre Deak intel_runtime_pm_get(dev_priv); 42676323751dSImre Deak 42684cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4269ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4270ac4c16c5SEgbert Eich struct drm_connector *connector; 4271ac4c16c5SEgbert Eich 4272ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4273ac4c16c5SEgbert Eich continue; 4274ac4c16c5SEgbert Eich 4275ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4276ac4c16c5SEgbert Eich 4277ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4278ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4279ac4c16c5SEgbert Eich 4280ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4281ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4282ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4283c23cc417SJani Nikula connector->name); 4284ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4285ac4c16c5SEgbert Eich if (!connector->polled) 4286ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4287ac4c16c5SEgbert Eich } 4288ac4c16c5SEgbert Eich } 4289ac4c16c5SEgbert Eich } 4290ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4291ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 42924cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 42936323751dSImre Deak 42946323751dSImre Deak intel_runtime_pm_put(dev_priv); 4295ac4c16c5SEgbert Eich } 4296ac4c16c5SEgbert Eich 4297fca52a55SDaniel Vetter /** 4298fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4299fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4300fca52a55SDaniel Vetter * 4301fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4302fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4303fca52a55SDaniel Vetter */ 4304b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4305f71d4af4SJesse Barnes { 4306b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43078b2e326dSChris Wilson 43088b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 430913cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 431099584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4311c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4312a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43138b2e326dSChris Wilson 4314a6706b45SDeepak S /* Let's track the enabled rps events */ 4315b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43166c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 431731685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 431831685c25SDeepak S else 4319a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4320a6706b45SDeepak S 432199584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 432299584db3SDaniel Vetter i915_hangcheck_elapsed, 432361bac78eSDaniel Vetter (unsigned long) dev); 43246323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43254cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 432661bac78eSDaniel Vetter 432797a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43289ee32feaSDaniel Vetter 4329b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43304cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43314cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4332b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4333f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4334f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4335391f75e2SVille Syrjälä } else { 4336391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4337391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4338f71d4af4SJesse Barnes } 4339f71d4af4SJesse Barnes 434021da2700SVille Syrjälä /* 434121da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 434221da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 434321da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 434421da2700SVille Syrjälä */ 4345b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 434621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 434721da2700SVille Syrjälä 4348c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4349f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4350f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4351c2baf4b7SVille Syrjälä } 4352f71d4af4SJesse Barnes 4353b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 435443f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 435543f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 435643f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 435743f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 435843f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 435943f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 436043f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4361b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43627e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43637e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43647e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43657e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43667e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43677e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4368fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4369b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4370abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4371723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4372abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4373abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4374abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4375abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4376abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4377f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4378f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4379723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4380f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4381f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4382f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4383f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 438482a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4385f71d4af4SJesse Barnes } else { 4386b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4387c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4388c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4389c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4390c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4391b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4392a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4393a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4394a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4395a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 439620afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4397c2798b19SChris Wilson } else { 4398a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4399a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4400a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4401a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4402bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4403c2798b19SChris Wilson } 4404f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4405f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4406f71d4af4SJesse Barnes } 4407f71d4af4SJesse Barnes } 440820afbda2SDaniel Vetter 4409fca52a55SDaniel Vetter /** 4410fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4411fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4412fca52a55SDaniel Vetter * 4413fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4414fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4415fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4416fca52a55SDaniel Vetter * obeyed. 4417fca52a55SDaniel Vetter * 4418fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4419fca52a55SDaniel Vetter * in the driver load and resume code. 4420fca52a55SDaniel Vetter */ 4421b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 442220afbda2SDaniel Vetter { 4423b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4424821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4425821450c6SEgbert Eich struct drm_connector *connector; 4426821450c6SEgbert Eich int i; 442720afbda2SDaniel Vetter 4428821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4429821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4430821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4431821450c6SEgbert Eich } 4432821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4433821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4434821450c6SEgbert Eich connector->polled = intel_connector->polled; 44350e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44360e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44370e32b39cSDave Airlie if (intel_connector->mst_port) 4438821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4439821450c6SEgbert Eich } 4440b5ea2d56SDaniel Vetter 4441b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4442b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4443d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 444420afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 444520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4446d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 444720afbda2SDaniel Vetter } 4448c67a470bSPaulo Zanoni 4449fca52a55SDaniel Vetter /** 4450fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4451fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4452fca52a55SDaniel Vetter * 4453fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4454fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4455fca52a55SDaniel Vetter * 4456fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4457fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4458fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4459fca52a55SDaniel Vetter */ 44602aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44612aeb7d3aSDaniel Vetter { 44622aeb7d3aSDaniel Vetter /* 44632aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44642aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44652aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44662aeb7d3aSDaniel Vetter */ 44672aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44682aeb7d3aSDaniel Vetter 44692aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44702aeb7d3aSDaniel Vetter } 44712aeb7d3aSDaniel Vetter 4472fca52a55SDaniel Vetter /** 4473fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4474fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4475fca52a55SDaniel Vetter * 4476fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4477fca52a55SDaniel Vetter * resources acquired in the init functions. 4478fca52a55SDaniel Vetter */ 44792aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44802aeb7d3aSDaniel Vetter { 44812aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 44822aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 44832aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44842aeb7d3aSDaniel Vetter } 44852aeb7d3aSDaniel Vetter 4486fca52a55SDaniel Vetter /** 4487fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4488fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4489fca52a55SDaniel Vetter * 4490fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4491fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4492fca52a55SDaniel Vetter */ 4493b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4494c67a470bSPaulo Zanoni { 4495b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 44962aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 4497c67a470bSPaulo Zanoni } 4498c67a470bSPaulo Zanoni 4499fca52a55SDaniel Vetter /** 4500fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4501fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4502fca52a55SDaniel Vetter * 4503fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4504fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4505fca52a55SDaniel Vetter */ 4506b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4507c67a470bSPaulo Zanoni { 45082aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4509b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4510b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4511c67a470bSPaulo Zanoni } 4512