1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 41995b6762SChris Wilson static void 42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 43036a4a7dSZhenyu Wang { 441ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 451ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 461ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 473143a2bfSChris Wilson POSTING_READ(DEIMR); 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang } 50036a4a7dSZhenyu Wang 51036a4a7dSZhenyu Wang static inline void 52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 53036a4a7dSZhenyu Wang { 541ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 551ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 573143a2bfSChris Wilson POSTING_READ(DEIMR); 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang } 60036a4a7dSZhenyu Wang 617c463586SKeith Packard void 627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 637c463586SKeith Packard { 647c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 659db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 667c463586SKeith Packard 677c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 687c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 697c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 703143a2bfSChris Wilson POSTING_READ(reg); 717c463586SKeith Packard } 727c463586SKeith Packard } 737c463586SKeith Packard 747c463586SKeith Packard void 757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 767c463586SKeith Packard { 777c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 789db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 797c463586SKeith Packard 807c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 817c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 823143a2bfSChris Wilson POSTING_READ(reg); 837c463586SKeith Packard } 847c463586SKeith Packard } 857c463586SKeith Packard 86c0e09200SDave Airlie /** 8701c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8801c66889SZhao Yakui */ 8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 9001c66889SZhao Yakui { 911ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 921ec14ad3SChris Wilson unsigned long irqflags; 931ec14ad3SChris Wilson 947e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 957e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 967e231dbeSJesse Barnes return; 977e231dbeSJesse Barnes 981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9901c66889SZhao Yakui 100c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 101f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 102edcb49caSZhao Yakui else { 10301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 104d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 105a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 106edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 107d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 108edcb49caSZhao Yakui } 1091ec14ad3SChris Wilson 1101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11101c66889SZhao Yakui } 11201c66889SZhao Yakui 11301c66889SZhao Yakui /** 1140a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1150a3e67a4SJesse Barnes * @dev: DRM device 1160a3e67a4SJesse Barnes * @pipe: pipe to check 1170a3e67a4SJesse Barnes * 1180a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1190a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1200a3e67a4SJesse Barnes * before reading such registers if unsure. 1210a3e67a4SJesse Barnes */ 1220a3e67a4SJesse Barnes static int 1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1240a3e67a4SJesse Barnes { 1250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1265eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1270a3e67a4SJesse Barnes } 1280a3e67a4SJesse Barnes 12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13042f52ef8SKeith Packard * we use as a pipe index 13142f52ef8SKeith Packard */ 132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1330a3e67a4SJesse Barnes { 1340a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350a3e67a4SJesse Barnes unsigned long high_frame; 1360a3e67a4SJesse Barnes unsigned long low_frame; 1375eddb70bSChris Wilson u32 high1, high2, low; 1380a3e67a4SJesse Barnes 1390a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1419db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1420a3e67a4SJesse Barnes return 0; 1430a3e67a4SJesse Barnes } 1440a3e67a4SJesse Barnes 1459db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1469db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1475eddb70bSChris Wilson 1480a3e67a4SJesse Barnes /* 1490a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1500a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1510a3e67a4SJesse Barnes * register. 1520a3e67a4SJesse Barnes */ 1530a3e67a4SJesse Barnes do { 1545eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1555eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1565eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1570a3e67a4SJesse Barnes } while (high1 != high2); 1580a3e67a4SJesse Barnes 1595eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1615eddb70bSChris Wilson return (high1 << 8) | low; 1620a3e67a4SJesse Barnes } 1630a3e67a4SJesse Barnes 164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1659880b7a5SJesse Barnes { 1669880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1689880b7a5SJesse Barnes 1699880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1719db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1729880b7a5SJesse Barnes return 0; 1739880b7a5SJesse Barnes } 1749880b7a5SJesse Barnes 1759880b7a5SJesse Barnes return I915_READ(reg); 1769880b7a5SJesse Barnes } 1779880b7a5SJesse Barnes 178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1790af7e4dfSMario Kleiner int *vpos, int *hpos) 1800af7e4dfSMario Kleiner { 1810af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1820af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1830af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1840af7e4dfSMario Kleiner bool in_vbl = true; 1850af7e4dfSMario Kleiner int ret = 0; 1860af7e4dfSMario Kleiner 1870af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1900af7e4dfSMario Kleiner return 0; 1910af7e4dfSMario Kleiner } 1920af7e4dfSMario Kleiner 1930af7e4dfSMario Kleiner /* Get vtotal. */ 1940af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 1950af7e4dfSMario Kleiner 1960af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 1970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 1980af7e4dfSMario Kleiner * scanout position from Display scan line register. 1990af7e4dfSMario Kleiner */ 2000af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2010af7e4dfSMario Kleiner 2020af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2030af7e4dfSMario Kleiner * horizontal scanout position. 2040af7e4dfSMario Kleiner */ 2050af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2060af7e4dfSMario Kleiner *hpos = 0; 2070af7e4dfSMario Kleiner } else { 2080af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2090af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2100af7e4dfSMario Kleiner * scanout position. 2110af7e4dfSMario Kleiner */ 2120af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2130af7e4dfSMario Kleiner 2140af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2150af7e4dfSMario Kleiner *vpos = position / htotal; 2160af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2170af7e4dfSMario Kleiner } 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner /* Query vblank area. */ 2200af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Test position against vblank region. */ 2230af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2240af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2270af7e4dfSMario Kleiner in_vbl = false; 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2300af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2310af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Readouts valid? */ 2340af7e4dfSMario Kleiner if (vbl > 0) 2350af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* In vblank? */ 2380af7e4dfSMario Kleiner if (in_vbl) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner return ret; 2420af7e4dfSMario Kleiner } 2430af7e4dfSMario Kleiner 244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2450af7e4dfSMario Kleiner int *max_error, 2460af7e4dfSMario Kleiner struct timeval *vblank_time, 2470af7e4dfSMario Kleiner unsigned flags) 2480af7e4dfSMario Kleiner { 2494041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2504041b853SChris Wilson struct drm_crtc *crtc; 2510af7e4dfSMario Kleiner 2524041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2540af7e4dfSMario Kleiner return -EINVAL; 2550af7e4dfSMario Kleiner } 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2584041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2594041b853SChris Wilson if (crtc == NULL) { 2604041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2614041b853SChris Wilson return -EINVAL; 2624041b853SChris Wilson } 2634041b853SChris Wilson 2644041b853SChris Wilson if (!crtc->enabled) { 2654041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2664041b853SChris Wilson return -EBUSY; 2674041b853SChris Wilson } 2680af7e4dfSMario Kleiner 2690af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2704041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2714041b853SChris Wilson vblank_time, flags, 2724041b853SChris Wilson crtc); 2730af7e4dfSMario Kleiner } 2740af7e4dfSMario Kleiner 2755ca58282SJesse Barnes /* 2765ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2775ca58282SJesse Barnes */ 2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2795ca58282SJesse Barnes { 2805ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2815ca58282SJesse Barnes hotplug_work); 2825ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 283c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2844ef69c7aSChris Wilson struct intel_encoder *encoder; 2855ca58282SJesse Barnes 286a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 287e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 288e67189abSJesse Barnes 2894ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2904ef69c7aSChris Wilson if (encoder->hot_plug) 2914ef69c7aSChris Wilson encoder->hot_plug(encoder); 292c31c4ba3SKeith Packard 29340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29440ee3381SKeith Packard 2955ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 296eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2975ca58282SJesse Barnes } 2985ca58282SJesse Barnes 299f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 300f97108d1SJesse Barnes { 301f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 302b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 303f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 304f97108d1SJesse Barnes 3057648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 306b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 307b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 308f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 309f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 310f97108d1SJesse Barnes 311f97108d1SJesse Barnes /* Handle RCS change request from hw */ 312b5b72e89SMatthew Garrett if (busy_up > max_avg) { 313f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 314f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 315f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 316f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 317b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 318f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 319f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 320f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 321f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 322f97108d1SJesse Barnes } 323f97108d1SJesse Barnes 3247648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 325f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 326f97108d1SJesse Barnes 327f97108d1SJesse Barnes return; 328f97108d1SJesse Barnes } 329f97108d1SJesse Barnes 330549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 331549f7365SChris Wilson struct intel_ring_buffer *ring) 332549f7365SChris Wilson { 333549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3349862e600SChris Wilson 335475553deSChris Wilson if (ring->obj == NULL) 336475553deSChris Wilson return; 337475553deSChris Wilson 3386d171cb4SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring)); 3399862e600SChris Wilson 340549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3413e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 342549f7365SChris Wilson dev_priv->hangcheck_count = 0; 343549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3443e0dc6b0SBen Widawsky jiffies + 3453e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3463e0dc6b0SBen Widawsky } 347549f7365SChris Wilson } 348549f7365SChris Wilson 3494912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3503b8d8d91SJesse Barnes { 3514912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3524912d041SBen Widawsky rps_work); 3533b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3544912d041SBen Widawsky u32 pm_iir, pm_imr; 3553b8d8d91SJesse Barnes 3564912d041SBen Widawsky spin_lock_irq(&dev_priv->rps_lock); 3574912d041SBen Widawsky pm_iir = dev_priv->pm_iir; 3584912d041SBen Widawsky dev_priv->pm_iir = 0; 3594912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 360a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 3614912d041SBen Widawsky spin_unlock_irq(&dev_priv->rps_lock); 3624912d041SBen Widawsky 3633b8d8d91SJesse Barnes if (!pm_iir) 3643b8d8d91SJesse Barnes return; 3653b8d8d91SJesse Barnes 3664912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3673b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3683b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3693b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3703b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3713b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3723b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3734912d041SBen Widawsky gen6_gt_force_wake_get(dev_priv); 3743b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 3753b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 3763b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 3773b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 3783b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3793b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 3803b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 3813b8d8d91SJesse Barnes } else { 3823b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 3833b8d8d91SJesse Barnes * until we hit the minimum frequency */ 3843b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3853b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 3863b8d8d91SJesse Barnes } 3874912d041SBen Widawsky gen6_gt_force_wake_put(dev_priv); 3883b8d8d91SJesse Barnes } 3893b8d8d91SJesse Barnes 3904912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 3913b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 3923b8d8d91SJesse Barnes 3934912d041SBen Widawsky /* 3944912d041SBen Widawsky * rps_lock not held here because clearing is non-destructive. There is 3954912d041SBen Widawsky * an *extremely* unlikely race with gen6_rps_enable() that is prevented 3964912d041SBen Widawsky * by holding struct_mutex for the duration of the write. 3974912d041SBen Widawsky */ 3984912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 3993b8d8d91SJesse Barnes } 4003b8d8d91SJesse Barnes 401e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 402e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 403e7b4c6b1SDaniel Vetter u32 gt_iir) 404e7b4c6b1SDaniel Vetter { 405e7b4c6b1SDaniel Vetter 406e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 407e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 408e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 409e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 410e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 411e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 412e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 413e7b4c6b1SDaniel Vetter 414e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 415e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 416e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 417e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 418e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 419e7b4c6b1SDaniel Vetter } 420e7b4c6b1SDaniel Vetter } 421e7b4c6b1SDaniel Vetter 422fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 423fc6826d1SChris Wilson u32 pm_iir) 424fc6826d1SChris Wilson { 425fc6826d1SChris Wilson unsigned long flags; 426fc6826d1SChris Wilson 427fc6826d1SChris Wilson /* 428fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 429fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 430fc6826d1SChris Wilson * displays a case where we've unsafely cleared 431fc6826d1SChris Wilson * dev_priv->pm_iir. Although missing an interrupt of the same 432fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 433fc6826d1SChris Wilson * 434fc6826d1SChris Wilson * The mask bit in IMR is cleared by rps_work. 435fc6826d1SChris Wilson */ 436fc6826d1SChris Wilson 437fc6826d1SChris Wilson spin_lock_irqsave(&dev_priv->rps_lock, flags); 438fc6826d1SChris Wilson WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 439fc6826d1SChris Wilson dev_priv->pm_iir |= pm_iir; 440fc6826d1SChris Wilson I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 441fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 442fc6826d1SChris Wilson spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 443fc6826d1SChris Wilson 444fc6826d1SChris Wilson queue_work(dev_priv->wq, &dev_priv->rps_work); 445fc6826d1SChris Wilson } 446fc6826d1SChris Wilson 4477e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 4487e231dbeSJesse Barnes { 4497e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 4507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4517e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 4527e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 4537e231dbeSJesse Barnes unsigned long irqflags; 4547e231dbeSJesse Barnes int pipe; 4557e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 4567e231dbeSJesse Barnes u32 vblank_status; 4577e231dbeSJesse Barnes int vblank = 0; 4587e231dbeSJesse Barnes bool blc_event; 4597e231dbeSJesse Barnes 4607e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 4617e231dbeSJesse Barnes 4627e231dbeSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS | 4637e231dbeSJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS; 4647e231dbeSJesse Barnes 4657e231dbeSJesse Barnes while (true) { 4667e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 4677e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 4687e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 4697e231dbeSJesse Barnes 4707e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 4717e231dbeSJesse Barnes goto out; 4727e231dbeSJesse Barnes 4737e231dbeSJesse Barnes ret = IRQ_HANDLED; 4747e231dbeSJesse Barnes 475e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 4767e231dbeSJesse Barnes 4777e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4787e231dbeSJesse Barnes for_each_pipe(pipe) { 4797e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 4807e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 4817e231dbeSJesse Barnes 4827e231dbeSJesse Barnes /* 4837e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 4847e231dbeSJesse Barnes */ 4857e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 4867e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 4877e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 4887e231dbeSJesse Barnes pipe_name(pipe)); 4897e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 4907e231dbeSJesse Barnes } 4917e231dbeSJesse Barnes } 4927e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4937e231dbeSJesse Barnes 4947e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 4957e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 4967e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 4977e231dbeSJesse Barnes 4987e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 4997e231dbeSJesse Barnes hotplug_status); 5007e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5017e231dbeSJesse Barnes queue_work(dev_priv->wq, 5027e231dbeSJesse Barnes &dev_priv->hotplug_work); 5037e231dbeSJesse Barnes 5047e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5057e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5067e231dbeSJesse Barnes } 5077e231dbeSJesse Barnes 5087e231dbeSJesse Barnes 5097e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) { 5107e231dbeSJesse Barnes drm_handle_vblank(dev, 0); 5117e231dbeSJesse Barnes vblank++; 5127e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5137e231dbeSJesse Barnes } 5147e231dbeSJesse Barnes 5157e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) { 5167e231dbeSJesse Barnes drm_handle_vblank(dev, 1); 5177e231dbeSJesse Barnes vblank++; 5187e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5197e231dbeSJesse Barnes } 5207e231dbeSJesse Barnes 5217e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5227e231dbeSJesse Barnes blc_event = true; 5237e231dbeSJesse Barnes 524fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 525fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5267e231dbeSJesse Barnes 5277e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5287e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5297e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5307e231dbeSJesse Barnes } 5317e231dbeSJesse Barnes 5327e231dbeSJesse Barnes out: 5337e231dbeSJesse Barnes return ret; 5347e231dbeSJesse Barnes } 5357e231dbeSJesse Barnes 536776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev) 537776ad806SJesse Barnes { 538776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 539776ad806SJesse Barnes u32 pch_iir; 5409db4a9c7SJesse Barnes int pipe; 541776ad806SJesse Barnes 542776ad806SJesse Barnes pch_iir = I915_READ(SDEIIR); 543776ad806SJesse Barnes 544776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 545776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 546776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 547776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 548776ad806SJesse Barnes 549776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 550776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 551776ad806SJesse Barnes 552776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 553776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 554776ad806SJesse Barnes 555776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 556776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 557776ad806SJesse Barnes 558776ad806SJesse Barnes if (pch_iir & SDE_POISON) 559776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 560776ad806SJesse Barnes 5619db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 5629db4a9c7SJesse Barnes for_each_pipe(pipe) 5639db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 5649db4a9c7SJesse Barnes pipe_name(pipe), 5659db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 566776ad806SJesse Barnes 567776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 568776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 569776ad806SJesse Barnes 570776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 571776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 572776ad806SJesse Barnes 573776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 574776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 575776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 576776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 577776ad806SJesse Barnes } 578776ad806SJesse Barnes 579f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 580b1f14ad0SJesse Barnes { 581b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 582b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 583b1f14ad0SJesse Barnes int ret = IRQ_NONE; 584b1f14ad0SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 585b1f14ad0SJesse Barnes 586b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 587b1f14ad0SJesse Barnes 588b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 589b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 590b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 591b1f14ad0SJesse Barnes POSTING_READ(DEIER); 592b1f14ad0SJesse Barnes 593b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 594b1f14ad0SJesse Barnes gt_iir = I915_READ(GTIIR); 595b1f14ad0SJesse Barnes pch_iir = I915_READ(SDEIIR); 596b1f14ad0SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 597b1f14ad0SJesse Barnes 598b1f14ad0SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0) 599b1f14ad0SJesse Barnes goto done; 600b1f14ad0SJesse Barnes 601b1f14ad0SJesse Barnes ret = IRQ_HANDLED; 602b1f14ad0SJesse Barnes 603e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 604b1f14ad0SJesse Barnes 605b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 606b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 607b1f14ad0SJesse Barnes 608b1f14ad0SJesse Barnes if (de_iir & DE_PLANEA_FLIP_DONE_IVB) { 609b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 0); 610b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 0); 611b1f14ad0SJesse Barnes } 612b1f14ad0SJesse Barnes 613b1f14ad0SJesse Barnes if (de_iir & DE_PLANEB_FLIP_DONE_IVB) { 614b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 1); 615b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 1); 616b1f14ad0SJesse Barnes } 617b1f14ad0SJesse Barnes 618b1f14ad0SJesse Barnes if (de_iir & DE_PIPEA_VBLANK_IVB) 619b1f14ad0SJesse Barnes drm_handle_vblank(dev, 0); 620b1f14ad0SJesse Barnes 621f6b07f45SDan Carpenter if (de_iir & DE_PIPEB_VBLANK_IVB) 622b1f14ad0SJesse Barnes drm_handle_vblank(dev, 1); 623b1f14ad0SJesse Barnes 624b1f14ad0SJesse Barnes /* check event from PCH */ 625b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 626b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 627b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 628b1f14ad0SJesse Barnes pch_irq_handler(dev); 629b1f14ad0SJesse Barnes } 630b1f14ad0SJesse Barnes 631fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 632fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 633b1f14ad0SJesse Barnes 634b1f14ad0SJesse Barnes /* should clear PCH hotplug event before clear CPU irq */ 635b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, pch_iir); 636b1f14ad0SJesse Barnes I915_WRITE(GTIIR, gt_iir); 637b1f14ad0SJesse Barnes I915_WRITE(DEIIR, de_iir); 638b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 639b1f14ad0SJesse Barnes 640b1f14ad0SJesse Barnes done: 641b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 642b1f14ad0SJesse Barnes POSTING_READ(DEIER); 643b1f14ad0SJesse Barnes 644b1f14ad0SJesse Barnes return ret; 645b1f14ad0SJesse Barnes } 646b1f14ad0SJesse Barnes 647e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 648e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 649e7b4c6b1SDaniel Vetter u32 gt_iir) 650e7b4c6b1SDaniel Vetter { 651e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 652e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 653e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 654e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 655e7b4c6b1SDaniel Vetter } 656e7b4c6b1SDaniel Vetter 657f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 658036a4a7dSZhenyu Wang { 6594697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 660036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 661036a4a7dSZhenyu Wang int ret = IRQ_NONE; 6623b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 6632d7b8366SYuanhan Liu u32 hotplug_mask; 664881f47b6SXiang, Haihao 6654697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 6664697995bSJesse Barnes 6672d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 6682d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 6692d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6703143a2bfSChris Wilson POSTING_READ(DEIER); 6712d109a84SZou, Nanhai 672036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 673036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 674c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 6753b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 676036a4a7dSZhenyu Wang 6773b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 6783b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 679c7c85101SZou Nan hai goto done; 680036a4a7dSZhenyu Wang 6812d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 6822d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 6832d7b8366SYuanhan Liu else 6842d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 6852d7b8366SYuanhan Liu 686036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 687036a4a7dSZhenyu Wang 688e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 689e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 690e7b4c6b1SDaniel Vetter else 691e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 692036a4a7dSZhenyu Wang 69301c66889SZhao Yakui if (de_iir & DE_GSE) 6943b617967SChris Wilson intel_opregion_gse_intr(dev); 69501c66889SZhao Yakui 696f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 697013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 6982bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 699013d5aa2SJesse Barnes } 700013d5aa2SJesse Barnes 701f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 702f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7032bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 704013d5aa2SJesse Barnes } 705c062df61SLi Peng 706f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 707f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 708f072d2e7SZhenyu Wang 709f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 710f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 711f072d2e7SZhenyu Wang 712c650156aSZhenyu Wang /* check event from PCH */ 713776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 714776ad806SJesse Barnes if (pch_iir & hotplug_mask) 715c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 716776ad806SJesse Barnes pch_irq_handler(dev); 717776ad806SJesse Barnes } 718c650156aSZhenyu Wang 719f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 7207648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 721f97108d1SJesse Barnes i915_handle_rps_change(dev); 722f97108d1SJesse Barnes } 723f97108d1SJesse Barnes 724fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 725fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 7263b8d8d91SJesse Barnes 727c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 728c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 729c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 730c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 7314912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 732036a4a7dSZhenyu Wang 733c7c85101SZou Nan hai done: 7342d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 7353143a2bfSChris Wilson POSTING_READ(DEIER); 7362d109a84SZou, Nanhai 737036a4a7dSZhenyu Wang return ret; 738036a4a7dSZhenyu Wang } 739036a4a7dSZhenyu Wang 7408a905236SJesse Barnes /** 7418a905236SJesse Barnes * i915_error_work_func - do process context error handling work 7428a905236SJesse Barnes * @work: work struct 7438a905236SJesse Barnes * 7448a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 7458a905236SJesse Barnes * was detected. 7468a905236SJesse Barnes */ 7478a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 7488a905236SJesse Barnes { 7498a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 7508a905236SJesse Barnes error_work); 7518a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 752f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 753f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 754f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 7558a905236SJesse Barnes 756f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 7578a905236SJesse Barnes 758ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 75944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 760f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 761*d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 762ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 763f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 764f316a42cSBen Gamari } 76530dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 766f316a42cSBen Gamari } 7678a905236SJesse Barnes } 7688a905236SJesse Barnes 7693bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 7709df30794SChris Wilson static struct drm_i915_error_object * 771bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 77205394f39SChris Wilson struct drm_i915_gem_object *src) 7739df30794SChris Wilson { 7749df30794SChris Wilson struct drm_i915_error_object *dst; 7759df30794SChris Wilson int page, page_count; 776e56660ddSChris Wilson u32 reloc_offset; 7779df30794SChris Wilson 77805394f39SChris Wilson if (src == NULL || src->pages == NULL) 7799df30794SChris Wilson return NULL; 7809df30794SChris Wilson 78105394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 7829df30794SChris Wilson 7839df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 7849df30794SChris Wilson if (dst == NULL) 7859df30794SChris Wilson return NULL; 7869df30794SChris Wilson 78705394f39SChris Wilson reloc_offset = src->gtt_offset; 7889df30794SChris Wilson for (page = 0; page < page_count; page++) { 789788885aeSAndrew Morton unsigned long flags; 790e56660ddSChris Wilson void *d; 791788885aeSAndrew Morton 792e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 7939df30794SChris Wilson if (d == NULL) 7949df30794SChris Wilson goto unwind; 795e56660ddSChris Wilson 796788885aeSAndrew Morton local_irq_save(flags); 79774898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 79874898d7eSDaniel Vetter src->has_global_gtt_mapping) { 799172975aaSChris Wilson void __iomem *s; 800172975aaSChris Wilson 801172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 802172975aaSChris Wilson * It's part of the error state, and this hopefully 803172975aaSChris Wilson * captures what the GPU read. 804172975aaSChris Wilson */ 805172975aaSChris Wilson 806e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 8073e4d3af5SPeter Zijlstra reloc_offset); 808e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 8093e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 810172975aaSChris Wilson } else { 811172975aaSChris Wilson void *s; 812172975aaSChris Wilson 813172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 814172975aaSChris Wilson 815172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 816172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 817172975aaSChris Wilson kunmap_atomic(s); 818172975aaSChris Wilson 819172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 820172975aaSChris Wilson } 821788885aeSAndrew Morton local_irq_restore(flags); 822e56660ddSChris Wilson 8239df30794SChris Wilson dst->pages[page] = d; 824e56660ddSChris Wilson 825e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 8269df30794SChris Wilson } 8279df30794SChris Wilson dst->page_count = page_count; 82805394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 8299df30794SChris Wilson 8309df30794SChris Wilson return dst; 8319df30794SChris Wilson 8329df30794SChris Wilson unwind: 8339df30794SChris Wilson while (page--) 8349df30794SChris Wilson kfree(dst->pages[page]); 8359df30794SChris Wilson kfree(dst); 8369df30794SChris Wilson return NULL; 8379df30794SChris Wilson } 8389df30794SChris Wilson 8399df30794SChris Wilson static void 8409df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 8419df30794SChris Wilson { 8429df30794SChris Wilson int page; 8439df30794SChris Wilson 8449df30794SChris Wilson if (obj == NULL) 8459df30794SChris Wilson return; 8469df30794SChris Wilson 8479df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 8489df30794SChris Wilson kfree(obj->pages[page]); 8499df30794SChris Wilson 8509df30794SChris Wilson kfree(obj); 8519df30794SChris Wilson } 8529df30794SChris Wilson 853742cbee8SDaniel Vetter void 854742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 8559df30794SChris Wilson { 856742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 857742cbee8SDaniel Vetter typeof(*error), ref); 858e2f973d5SChris Wilson int i; 859e2f973d5SChris Wilson 86052d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 86152d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 86252d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 86352d39a21SChris Wilson kfree(error->ring[i].requests); 86452d39a21SChris Wilson } 865e2f973d5SChris Wilson 8669df30794SChris Wilson kfree(error->active_bo); 8676ef3d427SChris Wilson kfree(error->overlay); 8689df30794SChris Wilson kfree(error); 8699df30794SChris Wilson } 8701b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 8711b50247aSChris Wilson struct drm_i915_gem_object *obj) 872c724e8a9SChris Wilson { 873c724e8a9SChris Wilson err->size = obj->base.size; 874c724e8a9SChris Wilson err->name = obj->base.name; 875c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 876c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 877c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 878c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 879c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 880c724e8a9SChris Wilson err->pinned = 0; 881c724e8a9SChris Wilson if (obj->pin_count > 0) 882c724e8a9SChris Wilson err->pinned = 1; 883c724e8a9SChris Wilson if (obj->user_pin_count > 0) 884c724e8a9SChris Wilson err->pinned = -1; 885c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 886c724e8a9SChris Wilson err->dirty = obj->dirty; 887c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 88896154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 88993dfb40cSChris Wilson err->cache_level = obj->cache_level; 8901b50247aSChris Wilson } 891c724e8a9SChris Wilson 8921b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 8931b50247aSChris Wilson int count, struct list_head *head) 8941b50247aSChris Wilson { 8951b50247aSChris Wilson struct drm_i915_gem_object *obj; 8961b50247aSChris Wilson int i = 0; 8971b50247aSChris Wilson 8981b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 8991b50247aSChris Wilson capture_bo(err++, obj); 900c724e8a9SChris Wilson if (++i == count) 901c724e8a9SChris Wilson break; 9021b50247aSChris Wilson } 903c724e8a9SChris Wilson 9041b50247aSChris Wilson return i; 9051b50247aSChris Wilson } 9061b50247aSChris Wilson 9071b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 9081b50247aSChris Wilson int count, struct list_head *head) 9091b50247aSChris Wilson { 9101b50247aSChris Wilson struct drm_i915_gem_object *obj; 9111b50247aSChris Wilson int i = 0; 9121b50247aSChris Wilson 9131b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 9141b50247aSChris Wilson if (obj->pin_count == 0) 9151b50247aSChris Wilson continue; 9161b50247aSChris Wilson 9171b50247aSChris Wilson capture_bo(err++, obj); 9181b50247aSChris Wilson if (++i == count) 9191b50247aSChris Wilson break; 920c724e8a9SChris Wilson } 921c724e8a9SChris Wilson 922c724e8a9SChris Wilson return i; 923c724e8a9SChris Wilson } 924c724e8a9SChris Wilson 925748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 926748ebc60SChris Wilson struct drm_i915_error_state *error) 927748ebc60SChris Wilson { 928748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 929748ebc60SChris Wilson int i; 930748ebc60SChris Wilson 931748ebc60SChris Wilson /* Fences */ 932748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 933775d17b6SDaniel Vetter case 7: 934748ebc60SChris Wilson case 6: 935748ebc60SChris Wilson for (i = 0; i < 16; i++) 936748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 937748ebc60SChris Wilson break; 938748ebc60SChris Wilson case 5: 939748ebc60SChris Wilson case 4: 940748ebc60SChris Wilson for (i = 0; i < 16; i++) 941748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 942748ebc60SChris Wilson break; 943748ebc60SChris Wilson case 3: 944748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 945748ebc60SChris Wilson for (i = 0; i < 8; i++) 946748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 947748ebc60SChris Wilson case 2: 948748ebc60SChris Wilson for (i = 0; i < 8; i++) 949748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 950748ebc60SChris Wilson break; 951748ebc60SChris Wilson 952748ebc60SChris Wilson } 953748ebc60SChris Wilson } 954748ebc60SChris Wilson 955bcfb2e28SChris Wilson static struct drm_i915_error_object * 956bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 957bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 958bcfb2e28SChris Wilson { 959bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 960bcfb2e28SChris Wilson u32 seqno; 961bcfb2e28SChris Wilson 962bcfb2e28SChris Wilson if (!ring->get_seqno) 963bcfb2e28SChris Wilson return NULL; 964bcfb2e28SChris Wilson 965bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 966bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 967bcfb2e28SChris Wilson if (obj->ring != ring) 968bcfb2e28SChris Wilson continue; 969bcfb2e28SChris Wilson 970c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 971bcfb2e28SChris Wilson continue; 972bcfb2e28SChris Wilson 973bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 974bcfb2e28SChris Wilson continue; 975bcfb2e28SChris Wilson 976bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 977bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 978bcfb2e28SChris Wilson */ 979bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 980bcfb2e28SChris Wilson } 981bcfb2e28SChris Wilson 982bcfb2e28SChris Wilson return NULL; 983bcfb2e28SChris Wilson } 984bcfb2e28SChris Wilson 985d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 986d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 987d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 988d27b1e0eSDaniel Vetter { 989d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 990d27b1e0eSDaniel Vetter 99133f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 99233f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 9937e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 9947e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 9957e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 9967e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 99733f3f518SDaniel Vetter } 998c1cd90edSDaniel Vetter 999d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 10009d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1001d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1002d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1003d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1004c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1005d27b1e0eSDaniel Vetter if (ring->id == RCS) { 1006d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 1007d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1008d27b1e0eSDaniel Vetter } 1009d27b1e0eSDaniel Vetter } else { 10109d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1011d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1012d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1013d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1014d27b1e0eSDaniel Vetter } 1015d27b1e0eSDaniel Vetter 10169574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1017c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1018d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 1019d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1020c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1021c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 10227e3b8737SDaniel Vetter 10237e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 10247e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1025d27b1e0eSDaniel Vetter } 1026d27b1e0eSDaniel Vetter 102752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 102852d39a21SChris Wilson struct drm_i915_error_state *error) 102952d39a21SChris Wilson { 103052d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 103152d39a21SChris Wilson struct drm_i915_gem_request *request; 103252d39a21SChris Wilson int i, count; 103352d39a21SChris Wilson 103452d39a21SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) { 103552d39a21SChris Wilson struct intel_ring_buffer *ring = &dev_priv->ring[i]; 103652d39a21SChris Wilson 103752d39a21SChris Wilson if (ring->obj == NULL) 103852d39a21SChris Wilson continue; 103952d39a21SChris Wilson 104052d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 104152d39a21SChris Wilson 104252d39a21SChris Wilson error->ring[i].batchbuffer = 104352d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 104452d39a21SChris Wilson 104552d39a21SChris Wilson error->ring[i].ringbuffer = 104652d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 104752d39a21SChris Wilson 104852d39a21SChris Wilson count = 0; 104952d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 105052d39a21SChris Wilson count++; 105152d39a21SChris Wilson 105252d39a21SChris Wilson error->ring[i].num_requests = count; 105352d39a21SChris Wilson error->ring[i].requests = 105452d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 105552d39a21SChris Wilson GFP_ATOMIC); 105652d39a21SChris Wilson if (error->ring[i].requests == NULL) { 105752d39a21SChris Wilson error->ring[i].num_requests = 0; 105852d39a21SChris Wilson continue; 105952d39a21SChris Wilson } 106052d39a21SChris Wilson 106152d39a21SChris Wilson count = 0; 106252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 106352d39a21SChris Wilson struct drm_i915_error_request *erq; 106452d39a21SChris Wilson 106552d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 106652d39a21SChris Wilson erq->seqno = request->seqno; 106752d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1068ee4f42b1SChris Wilson erq->tail = request->tail; 106952d39a21SChris Wilson } 107052d39a21SChris Wilson } 107152d39a21SChris Wilson } 107252d39a21SChris Wilson 10738a905236SJesse Barnes /** 10748a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 10758a905236SJesse Barnes * @dev: drm device 10768a905236SJesse Barnes * 10778a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 10788a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 10798a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 10808a905236SJesse Barnes * to pick up. 10818a905236SJesse Barnes */ 108263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 108363eeaf38SJesse Barnes { 108463eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 108505394f39SChris Wilson struct drm_i915_gem_object *obj; 108663eeaf38SJesse Barnes struct drm_i915_error_state *error; 108763eeaf38SJesse Barnes unsigned long flags; 10889db4a9c7SJesse Barnes int i, pipe; 108963eeaf38SJesse Barnes 109063eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 10919df30794SChris Wilson error = dev_priv->first_error; 10929df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 10939df30794SChris Wilson if (error) 10949df30794SChris Wilson return; 109563eeaf38SJesse Barnes 10969db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 109733f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 109863eeaf38SJesse Barnes if (!error) { 10999df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 11009df30794SChris Wilson return; 110163eeaf38SJesse Barnes } 110263eeaf38SJesse Barnes 1103b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1104b6f7833bSChris Wilson dev->primary->index); 11052fa772f3SChris Wilson 1106742cbee8SDaniel Vetter kref_init(&error->ref); 110763eeaf38SJesse Barnes error->eir = I915_READ(EIR); 110863eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1109be998e2eSBen Widawsky 1110be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1111be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1112be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1113be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1114be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1115be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1116be998e2eSBen Widawsky else 1117be998e2eSBen Widawsky error->ier = I915_READ(IER); 1118be998e2eSBen Widawsky 11199db4a9c7SJesse Barnes for_each_pipe(pipe) 11209db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1121d27b1e0eSDaniel Vetter 112233f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1123f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 112433f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 112533f3f518SDaniel Vetter } 1126add354ddSChris Wilson 1127748ebc60SChris Wilson i915_gem_record_fences(dev, error); 112852d39a21SChris Wilson i915_gem_record_rings(dev, error); 11299df30794SChris Wilson 1130c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 11319df30794SChris Wilson error->active_bo = NULL; 1132c724e8a9SChris Wilson error->pinned_bo = NULL; 11339df30794SChris Wilson 1134bcfb2e28SChris Wilson i = 0; 1135bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1136bcfb2e28SChris Wilson i++; 1137bcfb2e28SChris Wilson error->active_bo_count = i; 11381b50247aSChris Wilson list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) 11391b50247aSChris Wilson if (obj->pin_count) 1140bcfb2e28SChris Wilson i++; 1141bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1142c724e8a9SChris Wilson 11438e934dbfSChris Wilson error->active_bo = NULL; 11448e934dbfSChris Wilson error->pinned_bo = NULL; 1145bcfb2e28SChris Wilson if (i) { 1146bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 11479df30794SChris Wilson GFP_ATOMIC); 1148c724e8a9SChris Wilson if (error->active_bo) 1149c724e8a9SChris Wilson error->pinned_bo = 1150c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 11519df30794SChris Wilson } 1152c724e8a9SChris Wilson 1153c724e8a9SChris Wilson if (error->active_bo) 1154c724e8a9SChris Wilson error->active_bo_count = 11551b50247aSChris Wilson capture_active_bo(error->active_bo, 1156c724e8a9SChris Wilson error->active_bo_count, 1157c724e8a9SChris Wilson &dev_priv->mm.active_list); 1158c724e8a9SChris Wilson 1159c724e8a9SChris Wilson if (error->pinned_bo) 1160c724e8a9SChris Wilson error->pinned_bo_count = 11611b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1162c724e8a9SChris Wilson error->pinned_bo_count, 11631b50247aSChris Wilson &dev_priv->mm.gtt_list); 116463eeaf38SJesse Barnes 11658a905236SJesse Barnes do_gettimeofday(&error->time); 11668a905236SJesse Barnes 11676ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1168c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 11696ef3d427SChris Wilson 11709df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 11719df30794SChris Wilson if (dev_priv->first_error == NULL) { 117263eeaf38SJesse Barnes dev_priv->first_error = error; 11739df30794SChris Wilson error = NULL; 11749df30794SChris Wilson } 117563eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11769df30794SChris Wilson 11779df30794SChris Wilson if (error) 1178742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 11799df30794SChris Wilson } 11809df30794SChris Wilson 11819df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 11829df30794SChris Wilson { 11839df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 11849df30794SChris Wilson struct drm_i915_error_state *error; 11856dc0e816SBen Widawsky unsigned long flags; 11869df30794SChris Wilson 11876dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 11889df30794SChris Wilson error = dev_priv->first_error; 11899df30794SChris Wilson dev_priv->first_error = NULL; 11906dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11919df30794SChris Wilson 11929df30794SChris Wilson if (error) 1193742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 119463eeaf38SJesse Barnes } 11953bd3c932SChris Wilson #else 11963bd3c932SChris Wilson #define i915_capture_error_state(x) 11973bd3c932SChris Wilson #endif 119863eeaf38SJesse Barnes 119935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1200c0e09200SDave Airlie { 12018a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 120263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 12039db4a9c7SJesse Barnes int pipe; 120463eeaf38SJesse Barnes 120535aed2e6SChris Wilson if (!eir) 120635aed2e6SChris Wilson return; 120763eeaf38SJesse Barnes 1208a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 12098a905236SJesse Barnes 12108a905236SJesse Barnes if (IS_G4X(dev)) { 12118a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 12128a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 12138a905236SJesse Barnes 1214a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1215a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1216a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 12178a905236SJesse Barnes I915_READ(INSTDONE_I965)); 1218a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1219a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1220a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 12218a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12223143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 12238a905236SJesse Barnes } 12248a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 12258a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1226a70491ccSJoe Perches pr_err("page table error\n"); 1227a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 12288a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12293143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 12308a905236SJesse Barnes } 12318a905236SJesse Barnes } 12328a905236SJesse Barnes 1233a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 123463eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 123563eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1236a70491ccSJoe Perches pr_err("page table error\n"); 1237a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 123863eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12393143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 124063eeaf38SJesse Barnes } 12418a905236SJesse Barnes } 12428a905236SJesse Barnes 124363eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1244a70491ccSJoe Perches pr_err("memory refresh error:\n"); 12459db4a9c7SJesse Barnes for_each_pipe(pipe) 1246a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 12479db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 124863eeaf38SJesse Barnes /* pipestat has already been acked */ 124963eeaf38SJesse Barnes } 125063eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1251a70491ccSJoe Perches pr_err("instruction error\n"); 1252a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1253a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 125463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 125563eeaf38SJesse Barnes 1256a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1257a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1258a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); 1259a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 126063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 12613143a2bfSChris Wilson POSTING_READ(IPEIR); 126263eeaf38SJesse Barnes } else { 126363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 126463eeaf38SJesse Barnes 1265a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1266a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1267a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 126863eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 1269a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1270a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1271a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 127263eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12733143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 127463eeaf38SJesse Barnes } 127563eeaf38SJesse Barnes } 127663eeaf38SJesse Barnes 127763eeaf38SJesse Barnes I915_WRITE(EIR, eir); 12783143a2bfSChris Wilson POSTING_READ(EIR); 127963eeaf38SJesse Barnes eir = I915_READ(EIR); 128063eeaf38SJesse Barnes if (eir) { 128163eeaf38SJesse Barnes /* 128263eeaf38SJesse Barnes * some errors might have become stuck, 128363eeaf38SJesse Barnes * mask them. 128463eeaf38SJesse Barnes */ 128563eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 128663eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 128763eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 128863eeaf38SJesse Barnes } 128935aed2e6SChris Wilson } 129035aed2e6SChris Wilson 129135aed2e6SChris Wilson /** 129235aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 129335aed2e6SChris Wilson * @dev: drm device 129435aed2e6SChris Wilson * 129535aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 129635aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 129735aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 129835aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 129935aed2e6SChris Wilson * of a ring dump etc.). 130035aed2e6SChris Wilson */ 1301527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 130235aed2e6SChris Wilson { 130335aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 130435aed2e6SChris Wilson 130535aed2e6SChris Wilson i915_capture_error_state(dev); 130635aed2e6SChris Wilson i915_report_and_clear_eir(dev); 13078a905236SJesse Barnes 1308ba1234d1SBen Gamari if (wedged) { 130930dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1310ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1311ba1234d1SBen Gamari 131211ed50ecSBen Gamari /* 131311ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 131411ed50ecSBen Gamari */ 13151ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1316f787a5f5SChris Wilson if (HAS_BSD(dev)) 13171ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1318549f7365SChris Wilson if (HAS_BLT(dev)) 13191ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 132011ed50ecSBen Gamari } 132111ed50ecSBen Gamari 13229c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 13238a905236SJesse Barnes } 13248a905236SJesse Barnes 13254e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 13264e5359cdSSimon Farnsworth { 13274e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 13284e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 13294e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 133005394f39SChris Wilson struct drm_i915_gem_object *obj; 13314e5359cdSSimon Farnsworth struct intel_unpin_work *work; 13324e5359cdSSimon Farnsworth unsigned long flags; 13334e5359cdSSimon Farnsworth bool stall_detected; 13344e5359cdSSimon Farnsworth 13354e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 13364e5359cdSSimon Farnsworth if (intel_crtc == NULL) 13374e5359cdSSimon Farnsworth return; 13384e5359cdSSimon Farnsworth 13394e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 13404e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 13414e5359cdSSimon Farnsworth 13424e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 13434e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 13444e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13454e5359cdSSimon Farnsworth return; 13464e5359cdSSimon Farnsworth } 13474e5359cdSSimon Farnsworth 13484e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 134905394f39SChris Wilson obj = work->pending_flip_obj; 1350a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 13519db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1352446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1353446f2545SArmin Reese obj->gtt_offset; 13544e5359cdSSimon Farnsworth } else { 13559db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 135605394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 135701f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 13584e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 13594e5359cdSSimon Farnsworth } 13604e5359cdSSimon Farnsworth 13614e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13624e5359cdSSimon Farnsworth 13634e5359cdSSimon Farnsworth if (stall_detected) { 13644e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 13654e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 13664e5359cdSSimon Farnsworth } 13674e5359cdSSimon Farnsworth } 13684e5359cdSSimon Farnsworth 136942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 137042f52ef8SKeith Packard * we use as a pipe index 137142f52ef8SKeith Packard */ 1372f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 13730a3e67a4SJesse Barnes { 13740a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1375e9d21d7fSKeith Packard unsigned long irqflags; 137671e0ffa5SJesse Barnes 13775eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 137871e0ffa5SJesse Barnes return -EINVAL; 13790a3e67a4SJesse Barnes 13801ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1381f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 13827c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13837c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13840a3e67a4SJesse Barnes else 13857c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13867c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 13878692d00eSChris Wilson 13888692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 13898692d00eSChris Wilson if (dev_priv->info->gen == 3) 13906b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 13911ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13928692d00eSChris Wilson 13930a3e67a4SJesse Barnes return 0; 13940a3e67a4SJesse Barnes } 13950a3e67a4SJesse Barnes 1396f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1397f796cf8fSJesse Barnes { 1398f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1399f796cf8fSJesse Barnes unsigned long irqflags; 1400f796cf8fSJesse Barnes 1401f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1402f796cf8fSJesse Barnes return -EINVAL; 1403f796cf8fSJesse Barnes 1404f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1405f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1406f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1407f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1408f796cf8fSJesse Barnes 1409f796cf8fSJesse Barnes return 0; 1410f796cf8fSJesse Barnes } 1411f796cf8fSJesse Barnes 1412f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1413b1f14ad0SJesse Barnes { 1414b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1415b1f14ad0SJesse Barnes unsigned long irqflags; 1416b1f14ad0SJesse Barnes 1417b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1418b1f14ad0SJesse Barnes return -EINVAL; 1419b1f14ad0SJesse Barnes 1420b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1421b1f14ad0SJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1422b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1423b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1424b1f14ad0SJesse Barnes 1425b1f14ad0SJesse Barnes return 0; 1426b1f14ad0SJesse Barnes } 1427b1f14ad0SJesse Barnes 14287e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 14297e231dbeSJesse Barnes { 14307e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14317e231dbeSJesse Barnes unsigned long irqflags; 14327e231dbeSJesse Barnes u32 dpfl, imr; 14337e231dbeSJesse Barnes 14347e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 14357e231dbeSJesse Barnes return -EINVAL; 14367e231dbeSJesse Barnes 14377e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14387e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 14397e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 14407e231dbeSJesse Barnes if (pipe == 0) { 14417e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14427e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 14437e231dbeSJesse Barnes } else { 14447e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14457e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 14467e231dbeSJesse Barnes } 14477e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 14487e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 14497e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14507e231dbeSJesse Barnes 14517e231dbeSJesse Barnes return 0; 14527e231dbeSJesse Barnes } 14537e231dbeSJesse Barnes 145442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 145542f52ef8SKeith Packard * we use as a pipe index 145642f52ef8SKeith Packard */ 1457f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 14580a3e67a4SJesse Barnes { 14590a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1460e9d21d7fSKeith Packard unsigned long irqflags; 14610a3e67a4SJesse Barnes 14621ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14638692d00eSChris Wilson if (dev_priv->info->gen == 3) 14646b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 14658692d00eSChris Wilson 14667c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 14677c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 14687c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 14691ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14700a3e67a4SJesse Barnes } 14710a3e67a4SJesse Barnes 1472f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1473f796cf8fSJesse Barnes { 1474f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1475f796cf8fSJesse Barnes unsigned long irqflags; 1476f796cf8fSJesse Barnes 1477f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1478f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1479f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1480f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1481f796cf8fSJesse Barnes } 1482f796cf8fSJesse Barnes 1483f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1484b1f14ad0SJesse Barnes { 1485b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1486b1f14ad0SJesse Barnes unsigned long irqflags; 1487b1f14ad0SJesse Barnes 1488b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1489b1f14ad0SJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1490b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1491b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1492b1f14ad0SJesse Barnes } 1493b1f14ad0SJesse Barnes 14947e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 14957e231dbeSJesse Barnes { 14967e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14977e231dbeSJesse Barnes unsigned long irqflags; 14987e231dbeSJesse Barnes u32 dpfl, imr; 14997e231dbeSJesse Barnes 15007e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15017e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 15027e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 15037e231dbeSJesse Barnes if (pipe == 0) { 15047e231dbeSJesse Barnes dpfl &= ~PIPEA_VBLANK_INT_EN; 15057e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 15067e231dbeSJesse Barnes } else { 15077e231dbeSJesse Barnes dpfl &= ~PIPEB_VBLANK_INT_EN; 15087e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15097e231dbeSJesse Barnes } 15107e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 15117e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 15127e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15137e231dbeSJesse Barnes } 15147e231dbeSJesse Barnes 1515893eead0SChris Wilson static u32 1516893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1517852835f3SZou Nan hai { 1518893eead0SChris Wilson return list_entry(ring->request_list.prev, 1519893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1520893eead0SChris Wilson } 1521893eead0SChris Wilson 1522893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1523893eead0SChris Wilson { 15249574b3feSBen Widawsky /* We don't check whether the ring even exists before calling this 15259574b3feSBen Widawsky * function. Hence check whether it's initialized. */ 15269574b3feSBen Widawsky if (ring->obj == NULL) 15279574b3feSBen Widawsky return true; 15289574b3feSBen Widawsky 1529893eead0SChris Wilson if (list_empty(&ring->request_list) || 1530893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1531893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 15329574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 15339574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 15349574b3feSBen Widawsky ring->name); 1535893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1536893eead0SChris Wilson *err = true; 1537893eead0SChris Wilson } 1538893eead0SChris Wilson return true; 1539893eead0SChris Wilson } 1540893eead0SChris Wilson return false; 1541f65d9421SBen Gamari } 1542f65d9421SBen Gamari 15431ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 15441ec14ad3SChris Wilson { 15451ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 15461ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 15471ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 15481ec14ad3SChris Wilson if (tmp & RING_WAIT) { 15491ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 15501ec14ad3SChris Wilson ring->name); 15511ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 15521ec14ad3SChris Wilson return true; 15531ec14ad3SChris Wilson } 15541ec14ad3SChris Wilson return false; 15551ec14ad3SChris Wilson } 15561ec14ad3SChris Wilson 1557d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1558d1e61e7fSChris Wilson { 1559d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1560d1e61e7fSChris Wilson 1561d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1562d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1563d1e61e7fSChris Wilson i915_handle_error(dev, true); 1564d1e61e7fSChris Wilson 1565d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1566d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1567d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1568d1e61e7fSChris Wilson * and break the hang. This should work on 1569d1e61e7fSChris Wilson * all but the second generation chipsets. 1570d1e61e7fSChris Wilson */ 1571d1e61e7fSChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1572d1e61e7fSChris Wilson return false; 1573d1e61e7fSChris Wilson 1574d1e61e7fSChris Wilson if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS])) 1575d1e61e7fSChris Wilson return false; 1576d1e61e7fSChris Wilson 1577d1e61e7fSChris Wilson if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS])) 1578d1e61e7fSChris Wilson return false; 1579d1e61e7fSChris Wilson } 1580d1e61e7fSChris Wilson 1581d1e61e7fSChris Wilson return true; 1582d1e61e7fSChris Wilson } 1583d1e61e7fSChris Wilson 1584d1e61e7fSChris Wilson return false; 1585d1e61e7fSChris Wilson } 1586d1e61e7fSChris Wilson 1587f65d9421SBen Gamari /** 1588f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1589f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1590f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1591f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1592f65d9421SBen Gamari */ 1593f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1594f65d9421SBen Gamari { 1595f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1596f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1597097354ebSDaniel Vetter uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt; 1598893eead0SChris Wilson bool err = false; 1599893eead0SChris Wilson 16003e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 16013e0dc6b0SBen Widawsky return; 16023e0dc6b0SBen Widawsky 1603893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 16041ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 16051ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 16061ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1607d1e61e7fSChris Wilson if (err) { 1608d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1609d1e61e7fSChris Wilson return; 1610d1e61e7fSChris Wilson 1611893eead0SChris Wilson goto repeat; 1612d1e61e7fSChris Wilson } 1613d1e61e7fSChris Wilson 1614d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1615893eead0SChris Wilson return; 1616893eead0SChris Wilson } 1617f65d9421SBen Gamari 1618a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1619cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1620cbb465e7SChris Wilson instdone1 = 0; 1621cbb465e7SChris Wilson } else { 1622cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1623cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1624cbb465e7SChris Wilson } 1625097354ebSDaniel Vetter acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]); 1626097354ebSDaniel Vetter acthd_bsd = HAS_BSD(dev) ? 1627097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0; 1628097354ebSDaniel Vetter acthd_blt = HAS_BLT(dev) ? 1629097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0; 1630f65d9421SBen Gamari 1631cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1632097354ebSDaniel Vetter dev_priv->last_acthd_bsd == acthd_bsd && 1633097354ebSDaniel Vetter dev_priv->last_acthd_blt == acthd_blt && 1634cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1635cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1636d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1637f65d9421SBen Gamari return; 1638cbb465e7SChris Wilson } else { 1639cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1640cbb465e7SChris Wilson 1641cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1642097354ebSDaniel Vetter dev_priv->last_acthd_bsd = acthd_bsd; 1643097354ebSDaniel Vetter dev_priv->last_acthd_blt = acthd_blt; 1644cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1645cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1646cbb465e7SChris Wilson } 1647f65d9421SBen Gamari 1648893eead0SChris Wilson repeat: 1649f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1650b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1651b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1652f65d9421SBen Gamari } 1653f65d9421SBen Gamari 1654c0e09200SDave Airlie /* drm_dma.h hooks 1655c0e09200SDave Airlie */ 1656f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1657036a4a7dSZhenyu Wang { 1658036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1659036a4a7dSZhenyu Wang 16604697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16614697995bSJesse Barnes 16624697995bSJesse Barnes 1663036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1664bdfcdb63SDaniel Vetter 1665036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1666036a4a7dSZhenyu Wang 1667036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1668036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 16693143a2bfSChris Wilson POSTING_READ(DEIER); 1670036a4a7dSZhenyu Wang 1671036a4a7dSZhenyu Wang /* and GT */ 1672036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1673036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 16743143a2bfSChris Wilson POSTING_READ(GTIER); 1675c650156aSZhenyu Wang 1676c650156aSZhenyu Wang /* south display irq */ 1677c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1678c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 16793143a2bfSChris Wilson POSTING_READ(SDEIER); 1680036a4a7dSZhenyu Wang } 1681036a4a7dSZhenyu Wang 16827e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 16837e231dbeSJesse Barnes { 16847e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16857e231dbeSJesse Barnes int pipe; 16867e231dbeSJesse Barnes 16877e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16887e231dbeSJesse Barnes 16897e231dbeSJesse Barnes /* VLV magic */ 16907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 16917e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 16927e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 16937e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 16947e231dbeSJesse Barnes 16957e231dbeSJesse Barnes /* and GT */ 16967e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 16977e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 16987e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 16997e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 17007e231dbeSJesse Barnes POSTING_READ(GTIER); 17017e231dbeSJesse Barnes 17027e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 17037e231dbeSJesse Barnes 17047e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 17057e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 17067e231dbeSJesse Barnes for_each_pipe(pipe) 17077e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 17087e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 17097e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 17107e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 17117e231dbeSJesse Barnes POSTING_READ(VLV_IER); 17127e231dbeSJesse Barnes } 17137e231dbeSJesse Barnes 17147fe0b973SKeith Packard /* 17157fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 17167fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 17177fe0b973SKeith Packard * 17187fe0b973SKeith Packard * This register is the same on all known PCH chips. 17197fe0b973SKeith Packard */ 17207fe0b973SKeith Packard 17217fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 17227fe0b973SKeith Packard { 17237fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17247fe0b973SKeith Packard u32 hotplug; 17257fe0b973SKeith Packard 17267fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 17277fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 17287fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 17297fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 17307fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 17317fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 17327fe0b973SKeith Packard } 17337fe0b973SKeith Packard 1734f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1735036a4a7dSZhenyu Wang { 1736036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1737036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1738013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1739013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 17401ec14ad3SChris Wilson u32 render_irqs; 17412d7b8366SYuanhan Liu u32 hotplug_mask; 1742036a4a7dSZhenyu Wang 17431ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1744036a4a7dSZhenyu Wang 1745036a4a7dSZhenyu Wang /* should always can generate irq */ 1746036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 17471ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 17481ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 17493143a2bfSChris Wilson POSTING_READ(DEIER); 1750036a4a7dSZhenyu Wang 17511ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1752036a4a7dSZhenyu Wang 1753036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 17541ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1755881f47b6SXiang, Haihao 17561ec14ad3SChris Wilson if (IS_GEN6(dev)) 17571ec14ad3SChris Wilson render_irqs = 17581ec14ad3SChris Wilson GT_USER_INTERRUPT | 1759e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1760e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 17611ec14ad3SChris Wilson else 17621ec14ad3SChris Wilson render_irqs = 176388f23b8fSChris Wilson GT_USER_INTERRUPT | 1764c6df541cSChris Wilson GT_PIPE_NOTIFY | 17651ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 17661ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 17673143a2bfSChris Wilson POSTING_READ(GTIER); 1768036a4a7dSZhenyu Wang 17692d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 17709035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 17719035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 17729035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 17739035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 17742d7b8366SYuanhan Liu } else { 17759035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 17769035a97aSChris Wilson SDE_PORTB_HOTPLUG | 17779035a97aSChris Wilson SDE_PORTC_HOTPLUG | 17789035a97aSChris Wilson SDE_PORTD_HOTPLUG | 17799035a97aSChris Wilson SDE_AUX_MASK); 17802d7b8366SYuanhan Liu } 17812d7b8366SYuanhan Liu 17821ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1783c650156aSZhenyu Wang 1784c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 17851ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 17861ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 17873143a2bfSChris Wilson POSTING_READ(SDEIER); 1788c650156aSZhenyu Wang 17897fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 17907fe0b973SKeith Packard 1791f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1792f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1793f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1794f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1795f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1796f97108d1SJesse Barnes } 1797f97108d1SJesse Barnes 1798036a4a7dSZhenyu Wang return 0; 1799036a4a7dSZhenyu Wang } 1800036a4a7dSZhenyu Wang 1801f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1802b1f14ad0SJesse Barnes { 1803b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1804b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1805b1f14ad0SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 1806b1f14ad0SJesse Barnes DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB | 1807b1f14ad0SJesse Barnes DE_PLANEB_FLIP_DONE_IVB; 1808b1f14ad0SJesse Barnes u32 render_irqs; 1809b1f14ad0SJesse Barnes u32 hotplug_mask; 1810b1f14ad0SJesse Barnes 1811b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1812b1f14ad0SJesse Barnes 1813b1f14ad0SJesse Barnes /* should always can generate irq */ 1814b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1815b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1816b1f14ad0SJesse Barnes I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB | 1817b1f14ad0SJesse Barnes DE_PIPEB_VBLANK_IVB); 1818b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1819b1f14ad0SJesse Barnes 1820b1f14ad0SJesse Barnes dev_priv->gt_irq_mask = ~0; 1821b1f14ad0SJesse Barnes 1822b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1823b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1824b1f14ad0SJesse Barnes 1825e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 1826e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 1827b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1828b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1829b1f14ad0SJesse Barnes 1830b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1831b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1832b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1833b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1834b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1835b1f14ad0SJesse Barnes 1836b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1837b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1838b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1839b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1840b1f14ad0SJesse Barnes 18417fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18427fe0b973SKeith Packard 1843b1f14ad0SJesse Barnes return 0; 1844b1f14ad0SJesse Barnes } 1845b1f14ad0SJesse Barnes 18467e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 18477e231dbeSJesse Barnes { 18487e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18497e231dbeSJesse Barnes u32 render_irqs; 18507e231dbeSJesse Barnes u32 enable_mask; 18517e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 18527e231dbeSJesse Barnes u16 msid; 18537e231dbeSJesse Barnes 18547e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 18557e231dbeSJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 18567e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18577e231dbeSJesse Barnes 18587e231dbeSJesse Barnes dev_priv->irq_mask = ~enable_mask; 18597e231dbeSJesse Barnes 18607e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 18617e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 18627e231dbeSJesse Barnes 18637e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 18647e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 18657e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 18667e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 18677e231dbeSJesse Barnes msid |= (1<<14); 18687e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 18697e231dbeSJesse Barnes 18707e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 18717e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 18727e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18737e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 18747e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 18757e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18767e231dbeSJesse Barnes 18777e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18787e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18797e231dbeSJesse Barnes 18807e231dbeSJesse Barnes render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 18817e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 1882e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 18837e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 18847e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 18857e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 18867e231dbeSJesse Barnes GT_PIPE_NOTIFY | 18877e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 18887e231dbeSJesse Barnes GT_SYNC_STATUS | 18897e231dbeSJesse Barnes GT_USER_INTERRUPT; 18907e231dbeSJesse Barnes 18917e231dbeSJesse Barnes dev_priv->gt_irq_mask = ~render_irqs; 18927e231dbeSJesse Barnes 18937e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18947e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18957e231dbeSJesse Barnes I915_WRITE(GTIMR, 0); 18967e231dbeSJesse Barnes I915_WRITE(GTIER, render_irqs); 18977e231dbeSJesse Barnes POSTING_READ(GTIER); 18987e231dbeSJesse Barnes 18997e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 19007e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 19017e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 19027e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 19037e231dbeSJesse Barnes #endif 19047e231dbeSJesse Barnes 19057e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19067e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 19077e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 19087e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 19097e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 19107e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 19117e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 19127e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 19137e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 19147e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 19157e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 19167e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 19177e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 19187e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 19197e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 19207e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 19217e231dbeSJesse Barnes } 19227e231dbeSJesse Barnes #endif 19237e231dbeSJesse Barnes 19247e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 19257e231dbeSJesse Barnes 19267e231dbeSJesse Barnes return 0; 19277e231dbeSJesse Barnes } 19287e231dbeSJesse Barnes 19297e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 19307e231dbeSJesse Barnes { 19317e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19327e231dbeSJesse Barnes int pipe; 19337e231dbeSJesse Barnes 19347e231dbeSJesse Barnes if (!dev_priv) 19357e231dbeSJesse Barnes return; 19367e231dbeSJesse Barnes 19377e231dbeSJesse Barnes for_each_pipe(pipe) 19387e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19397e231dbeSJesse Barnes 19407e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 19417e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19427e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19437e231dbeSJesse Barnes for_each_pipe(pipe) 19447e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19457e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19467e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 19477e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 19487e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19497e231dbeSJesse Barnes } 19507e231dbeSJesse Barnes 1951f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 1952036a4a7dSZhenyu Wang { 1953036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19544697995bSJesse Barnes 19554697995bSJesse Barnes if (!dev_priv) 19564697995bSJesse Barnes return; 19574697995bSJesse Barnes 1958036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1959036a4a7dSZhenyu Wang 1960036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1961036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1962036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1963036a4a7dSZhenyu Wang 1964036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1965036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1966036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1967192aac1fSKeith Packard 1968192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 1969192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 1970192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1971036a4a7dSZhenyu Wang } 1972036a4a7dSZhenyu Wang 1973c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 1974c2798b19SChris Wilson { 1975c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1976c2798b19SChris Wilson int pipe; 1977c2798b19SChris Wilson 1978c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 1979c2798b19SChris Wilson 1980c2798b19SChris Wilson for_each_pipe(pipe) 1981c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 1982c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 1983c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 1984c2798b19SChris Wilson POSTING_READ16(IER); 1985c2798b19SChris Wilson } 1986c2798b19SChris Wilson 1987c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 1988c2798b19SChris Wilson { 1989c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1990c2798b19SChris Wilson 1991c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 1992c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 1993c2798b19SChris Wilson 1994c2798b19SChris Wilson I915_WRITE16(EMR, 1995c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 1996c2798b19SChris Wilson 1997c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 1998c2798b19SChris Wilson dev_priv->irq_mask = 1999c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2000c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2001c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2002c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2003c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2004c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2005c2798b19SChris Wilson 2006c2798b19SChris Wilson I915_WRITE16(IER, 2007c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2008c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2009c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2010c2798b19SChris Wilson I915_USER_INTERRUPT); 2011c2798b19SChris Wilson POSTING_READ16(IER); 2012c2798b19SChris Wilson 2013c2798b19SChris Wilson return 0; 2014c2798b19SChris Wilson } 2015c2798b19SChris Wilson 2016c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2017c2798b19SChris Wilson { 2018c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2019c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2020c2798b19SChris Wilson u16 iir, new_iir; 2021c2798b19SChris Wilson u32 pipe_stats[2]; 2022c2798b19SChris Wilson unsigned long irqflags; 2023c2798b19SChris Wilson int irq_received; 2024c2798b19SChris Wilson int pipe; 2025c2798b19SChris Wilson u16 flip_mask = 2026c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2027c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2028c2798b19SChris Wilson 2029c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2030c2798b19SChris Wilson 2031c2798b19SChris Wilson iir = I915_READ16(IIR); 2032c2798b19SChris Wilson if (iir == 0) 2033c2798b19SChris Wilson return IRQ_NONE; 2034c2798b19SChris Wilson 2035c2798b19SChris Wilson while (iir & ~flip_mask) { 2036c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2037c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2038c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2039c2798b19SChris Wilson * interrupts (for non-MSI). 2040c2798b19SChris Wilson */ 2041c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2042c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2043c2798b19SChris Wilson i915_handle_error(dev, false); 2044c2798b19SChris Wilson 2045c2798b19SChris Wilson for_each_pipe(pipe) { 2046c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2047c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2048c2798b19SChris Wilson 2049c2798b19SChris Wilson /* 2050c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2051c2798b19SChris Wilson */ 2052c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2053c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2054c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2055c2798b19SChris Wilson pipe_name(pipe)); 2056c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2057c2798b19SChris Wilson irq_received = 1; 2058c2798b19SChris Wilson } 2059c2798b19SChris Wilson } 2060c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2061c2798b19SChris Wilson 2062c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2063c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2064c2798b19SChris Wilson 2065d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2066c2798b19SChris Wilson 2067c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2068c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2069c2798b19SChris Wilson 2070c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2071c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2072c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2073c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2074c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2075c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2076c2798b19SChris Wilson } 2077c2798b19SChris Wilson } 2078c2798b19SChris Wilson 2079c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2080c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2081c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2082c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2083c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2084c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2085c2798b19SChris Wilson } 2086c2798b19SChris Wilson } 2087c2798b19SChris Wilson 2088c2798b19SChris Wilson iir = new_iir; 2089c2798b19SChris Wilson } 2090c2798b19SChris Wilson 2091c2798b19SChris Wilson return IRQ_HANDLED; 2092c2798b19SChris Wilson } 2093c2798b19SChris Wilson 2094c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2095c2798b19SChris Wilson { 2096c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2097c2798b19SChris Wilson int pipe; 2098c2798b19SChris Wilson 2099c2798b19SChris Wilson for_each_pipe(pipe) { 2100c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2101c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2102c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2103c2798b19SChris Wilson } 2104c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2105c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2106c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2107c2798b19SChris Wilson } 2108c2798b19SChris Wilson 2109a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2110a266c7d5SChris Wilson { 2111a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2112a266c7d5SChris Wilson int pipe; 2113a266c7d5SChris Wilson 2114a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2115a266c7d5SChris Wilson 2116a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2117a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2118a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2119a266c7d5SChris Wilson } 2120a266c7d5SChris Wilson 212100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2122a266c7d5SChris Wilson for_each_pipe(pipe) 2123a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2124a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2125a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2126a266c7d5SChris Wilson POSTING_READ(IER); 2127a266c7d5SChris Wilson } 2128a266c7d5SChris Wilson 2129a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2130a266c7d5SChris Wilson { 2131a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 213238bde180SChris Wilson u32 enable_mask; 2133a266c7d5SChris Wilson 2134a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2135a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2136a266c7d5SChris Wilson 213738bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 213838bde180SChris Wilson 213938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 214038bde180SChris Wilson dev_priv->irq_mask = 214138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 214238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 214338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 214438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 214538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 214638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 214738bde180SChris Wilson 214838bde180SChris Wilson enable_mask = 214938bde180SChris Wilson I915_ASLE_INTERRUPT | 215038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 215138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 215238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 215338bde180SChris Wilson I915_USER_INTERRUPT; 215438bde180SChris Wilson 2155a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2156a266c7d5SChris Wilson /* Enable in IER... */ 2157a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2158a266c7d5SChris Wilson /* and unmask in IMR */ 2159a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2160a266c7d5SChris Wilson } 2161a266c7d5SChris Wilson 2162a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2163a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2164a266c7d5SChris Wilson POSTING_READ(IER); 2165a266c7d5SChris Wilson 2166a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2167a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2168a266c7d5SChris Wilson 2169a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2170a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2171a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2172a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2173a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2174a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2175a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2176a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2177a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2178a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2179a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2180a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2181a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2182a266c7d5SChris Wilson } 2183a266c7d5SChris Wilson 2184a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2185a266c7d5SChris Wilson 2186a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2187a266c7d5SChris Wilson } 2188a266c7d5SChris Wilson 2189a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2190a266c7d5SChris Wilson 2191a266c7d5SChris Wilson return 0; 2192a266c7d5SChris Wilson } 2193a266c7d5SChris Wilson 2194a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) 2195a266c7d5SChris Wilson { 2196a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2197a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21988291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2199a266c7d5SChris Wilson unsigned long irqflags; 220038bde180SChris Wilson u32 flip_mask = 220138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 220238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 220338bde180SChris Wilson u32 flip[2] = { 220438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 220538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 220638bde180SChris Wilson }; 220738bde180SChris Wilson int pipe, ret = IRQ_NONE; 2208a266c7d5SChris Wilson 2209a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2210a266c7d5SChris Wilson 2211a266c7d5SChris Wilson iir = I915_READ(IIR); 221238bde180SChris Wilson do { 221338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 22148291ee90SChris Wilson bool blc_event = false; 2215a266c7d5SChris Wilson 2216a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2217a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2218a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2219a266c7d5SChris Wilson * interrupts (for non-MSI). 2220a266c7d5SChris Wilson */ 2221a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2222a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2223a266c7d5SChris Wilson i915_handle_error(dev, false); 2224a266c7d5SChris Wilson 2225a266c7d5SChris Wilson for_each_pipe(pipe) { 2226a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2227a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2228a266c7d5SChris Wilson 222938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2230a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2231a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2232a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2233a266c7d5SChris Wilson pipe_name(pipe)); 2234a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 223538bde180SChris Wilson irq_received = true; 2236a266c7d5SChris Wilson } 2237a266c7d5SChris Wilson } 2238a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2239a266c7d5SChris Wilson 2240a266c7d5SChris Wilson if (!irq_received) 2241a266c7d5SChris Wilson break; 2242a266c7d5SChris Wilson 2243a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2244a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2245a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2246a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2247a266c7d5SChris Wilson 2248a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2249a266c7d5SChris Wilson hotplug_status); 2250a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2251a266c7d5SChris Wilson queue_work(dev_priv->wq, 2252a266c7d5SChris Wilson &dev_priv->hotplug_work); 2253a266c7d5SChris Wilson 2254a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 225538bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2256a266c7d5SChris Wilson } 2257a266c7d5SChris Wilson 225838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2259a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2260a266c7d5SChris Wilson 2261a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2262a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2263a266c7d5SChris Wilson 2264a266c7d5SChris Wilson for_each_pipe(pipe) { 226538bde180SChris Wilson int plane = pipe; 226638bde180SChris Wilson if (IS_MOBILE(dev)) 226738bde180SChris Wilson plane = !plane; 22688291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2269a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 227038bde180SChris Wilson if (iir & flip[plane]) { 227138bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2272a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 227338bde180SChris Wilson flip_mask &= ~flip[plane]; 227438bde180SChris Wilson } 2275a266c7d5SChris Wilson } 2276a266c7d5SChris Wilson 2277a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2278a266c7d5SChris Wilson blc_event = true; 2279a266c7d5SChris Wilson } 2280a266c7d5SChris Wilson 2281a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2282a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2283a266c7d5SChris Wilson 2284a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2285a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2286a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2287a266c7d5SChris Wilson * we would never get another interrupt. 2288a266c7d5SChris Wilson * 2289a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2290a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2291a266c7d5SChris Wilson * another one. 2292a266c7d5SChris Wilson * 2293a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2294a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2295a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2296a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2297a266c7d5SChris Wilson * stray interrupts. 2298a266c7d5SChris Wilson */ 229938bde180SChris Wilson ret = IRQ_HANDLED; 2300a266c7d5SChris Wilson iir = new_iir; 230138bde180SChris Wilson } while (iir & ~flip_mask); 2302a266c7d5SChris Wilson 2303d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 23048291ee90SChris Wilson 2305a266c7d5SChris Wilson return ret; 2306a266c7d5SChris Wilson } 2307a266c7d5SChris Wilson 2308a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2309a266c7d5SChris Wilson { 2310a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2311a266c7d5SChris Wilson int pipe; 2312a266c7d5SChris Wilson 2313a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2314a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2315a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2316a266c7d5SChris Wilson } 2317a266c7d5SChris Wilson 231800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 231955b39755SChris Wilson for_each_pipe(pipe) { 232055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2321a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 232255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 232355b39755SChris Wilson } 2324a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2325a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2326a266c7d5SChris Wilson 2327a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2328a266c7d5SChris Wilson } 2329a266c7d5SChris Wilson 2330a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2331a266c7d5SChris Wilson { 2332a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2333a266c7d5SChris Wilson int pipe; 2334a266c7d5SChris Wilson 2335a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2336a266c7d5SChris Wilson 2337a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2338a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2339a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2340a266c7d5SChris Wilson } 2341a266c7d5SChris Wilson 2342a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2343a266c7d5SChris Wilson for_each_pipe(pipe) 2344a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2345a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2346a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2347a266c7d5SChris Wilson POSTING_READ(IER); 2348a266c7d5SChris Wilson } 2349a266c7d5SChris Wilson 2350a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2351a266c7d5SChris Wilson { 2352a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2353bbba0a97SChris Wilson u32 enable_mask; 2354a266c7d5SChris Wilson u32 error_mask; 2355a266c7d5SChris Wilson 2356a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2357bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2358bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2359bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2360bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2361bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2362bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2363bbba0a97SChris Wilson 2364bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2365bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2366bbba0a97SChris Wilson 2367bbba0a97SChris Wilson if (IS_G4X(dev)) 2368bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2369a266c7d5SChris Wilson 2370a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2371a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2372a266c7d5SChris Wilson 2373a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2374a266c7d5SChris Wilson /* Enable in IER... */ 2375a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2376a266c7d5SChris Wilson /* and unmask in IMR */ 2377a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2378a266c7d5SChris Wilson } 2379a266c7d5SChris Wilson 2380a266c7d5SChris Wilson /* 2381a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2382a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2383a266c7d5SChris Wilson */ 2384a266c7d5SChris Wilson if (IS_G4X(dev)) { 2385a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2386a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2387a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2388a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2389a266c7d5SChris Wilson } else { 2390a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2391a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2392a266c7d5SChris Wilson } 2393a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2394a266c7d5SChris Wilson 2395a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2396a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2397a266c7d5SChris Wilson POSTING_READ(IER); 2398a266c7d5SChris Wilson 2399a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2400a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2401a266c7d5SChris Wilson 2402a266c7d5SChris Wilson /* Note HDMI and DP share bits */ 2403a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2404a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2405a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2406a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2407a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2408a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2409a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2410a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2411a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2412a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2413a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2414a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2415a266c7d5SChris Wilson 2416a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2417a266c7d5SChris Wilson to generate a spurious hotplug event about three 2418a266c7d5SChris Wilson seconds later. So just do it once. 2419a266c7d5SChris Wilson */ 2420a266c7d5SChris Wilson if (IS_G4X(dev)) 2421a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2422a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2423a266c7d5SChris Wilson } 2424a266c7d5SChris Wilson 2425a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2426a266c7d5SChris Wilson 2427a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2428a266c7d5SChris Wilson } 2429a266c7d5SChris Wilson 2430a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2431a266c7d5SChris Wilson 2432a266c7d5SChris Wilson return 0; 2433a266c7d5SChris Wilson } 2434a266c7d5SChris Wilson 2435a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) 2436a266c7d5SChris Wilson { 2437a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2438a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2439a266c7d5SChris Wilson u32 iir, new_iir; 2440a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2441a266c7d5SChris Wilson unsigned long irqflags; 2442a266c7d5SChris Wilson int irq_received; 2443a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2444a266c7d5SChris Wilson 2445a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2446a266c7d5SChris Wilson 2447a266c7d5SChris Wilson iir = I915_READ(IIR); 2448a266c7d5SChris Wilson 2449a266c7d5SChris Wilson for (;;) { 24502c8ba29fSChris Wilson bool blc_event = false; 24512c8ba29fSChris Wilson 2452a266c7d5SChris Wilson irq_received = iir != 0; 2453a266c7d5SChris Wilson 2454a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2455a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2456a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2457a266c7d5SChris Wilson * interrupts (for non-MSI). 2458a266c7d5SChris Wilson */ 2459a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2460a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2461a266c7d5SChris Wilson i915_handle_error(dev, false); 2462a266c7d5SChris Wilson 2463a266c7d5SChris Wilson for_each_pipe(pipe) { 2464a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2465a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2466a266c7d5SChris Wilson 2467a266c7d5SChris Wilson /* 2468a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2469a266c7d5SChris Wilson */ 2470a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2471a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2472a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2473a266c7d5SChris Wilson pipe_name(pipe)); 2474a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2475a266c7d5SChris Wilson irq_received = 1; 2476a266c7d5SChris Wilson } 2477a266c7d5SChris Wilson } 2478a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2479a266c7d5SChris Wilson 2480a266c7d5SChris Wilson if (!irq_received) 2481a266c7d5SChris Wilson break; 2482a266c7d5SChris Wilson 2483a266c7d5SChris Wilson ret = IRQ_HANDLED; 2484a266c7d5SChris Wilson 2485a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2486a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2487a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2488a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2489a266c7d5SChris Wilson 2490a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2491a266c7d5SChris Wilson hotplug_status); 2492a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2493a266c7d5SChris Wilson queue_work(dev_priv->wq, 2494a266c7d5SChris Wilson &dev_priv->hotplug_work); 2495a266c7d5SChris Wilson 2496a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2497a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2498a266c7d5SChris Wilson } 2499a266c7d5SChris Wilson 2500a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2501a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2502a266c7d5SChris Wilson 2503a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2504a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2505a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2506a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2507a266c7d5SChris Wilson 25084f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2509a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2510a266c7d5SChris Wilson 25114f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2512a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2513a266c7d5SChris Wilson 2514a266c7d5SChris Wilson for_each_pipe(pipe) { 25152c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2516a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2517a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2518a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2519a266c7d5SChris Wilson } 2520a266c7d5SChris Wilson 2521a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2522a266c7d5SChris Wilson blc_event = true; 2523a266c7d5SChris Wilson } 2524a266c7d5SChris Wilson 2525a266c7d5SChris Wilson 2526a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2527a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2528a266c7d5SChris Wilson 2529a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2530a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2531a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2532a266c7d5SChris Wilson * we would never get another interrupt. 2533a266c7d5SChris Wilson * 2534a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2535a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2536a266c7d5SChris Wilson * another one. 2537a266c7d5SChris Wilson * 2538a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2539a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2540a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2541a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2542a266c7d5SChris Wilson * stray interrupts. 2543a266c7d5SChris Wilson */ 2544a266c7d5SChris Wilson iir = new_iir; 2545a266c7d5SChris Wilson } 2546a266c7d5SChris Wilson 2547d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 25482c8ba29fSChris Wilson 2549a266c7d5SChris Wilson return ret; 2550a266c7d5SChris Wilson } 2551a266c7d5SChris Wilson 2552a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2553a266c7d5SChris Wilson { 2554a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2555a266c7d5SChris Wilson int pipe; 2556a266c7d5SChris Wilson 2557a266c7d5SChris Wilson if (!dev_priv) 2558a266c7d5SChris Wilson return; 2559a266c7d5SChris Wilson 2560a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2561a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2562a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2563a266c7d5SChris Wilson } 2564a266c7d5SChris Wilson 2565a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2566a266c7d5SChris Wilson for_each_pipe(pipe) 2567a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2568a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2569a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2570a266c7d5SChris Wilson 2571a266c7d5SChris Wilson for_each_pipe(pipe) 2572a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2573a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2574a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2575a266c7d5SChris Wilson } 2576a266c7d5SChris Wilson 2577f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2578f71d4af4SJesse Barnes { 25798b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 25808b2e326dSChris Wilson 25818b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 25828b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 25838b2e326dSChris Wilson INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work); 25848b2e326dSChris Wilson 2585f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2586f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 25877e231dbeSJesse Barnes if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) || 25887e231dbeSJesse Barnes IS_VALLEYVIEW(dev)) { 2589f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2590f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2591f71d4af4SJesse Barnes } 2592f71d4af4SJesse Barnes 2593c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2594f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2595c3613de9SKeith Packard else 2596c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2597f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2598f71d4af4SJesse Barnes 25997e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 26007e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 26017e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 26027e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 26037e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 26047e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 26057e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 26067e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2607f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2608f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2609f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2610f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2611f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2612f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2613f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2614f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2615f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2616f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2617f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2618f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2619f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2620f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2621f71d4af4SJesse Barnes } else { 2622c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2623c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2624c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2625c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2626c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2627a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 26284f7d1e79SChris Wilson /* IIR "flip pending" means done if this bit is set */ 26294f7d1e79SChris Wilson I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); 26304f7d1e79SChris Wilson 2631a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2632a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2633a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2634a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2635c2798b19SChris Wilson } else { 2636a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2637a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2638a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2639a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2640c2798b19SChris Wilson } 2641f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2642f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2643f71d4af4SJesse Barnes } 2644f71d4af4SJesse Barnes } 2645