1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56*d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 73036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 83036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88036a4a7dSZhenyu Wang void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 94036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 104036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 114ed4cb414SEric Anholt (void) I915_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 124ed4cb414SEric Anholt (void) I915_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1477c463586SKeith Packard (void) I915_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1597c463586SKeith Packard (void) I915_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 17401c66889SZhao Yakui I915_LEGACY_BLC_EVENT_ENABLE); 175edcb49caSZhao Yakui if (IS_I965G(dev)) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177edcb49caSZhao Yakui I915_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1940a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1950a3e67a4SJesse Barnes 1960a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1970a3e67a4SJesse Barnes return 1; 1980a3e67a4SJesse Barnes 1990a3e67a4SJesse Barnes return 0; 2000a3e67a4SJesse Barnes } 2010a3e67a4SJesse Barnes 20242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 20342f52ef8SKeith Packard * we use as a pipe index 20442f52ef8SKeith Packard */ 20542f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2060a3e67a4SJesse Barnes { 2070a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2080a3e67a4SJesse Barnes unsigned long high_frame; 2090a3e67a4SJesse Barnes unsigned long low_frame; 2100a3e67a4SJesse Barnes u32 high1, high2, low, count; 2110a3e67a4SJesse Barnes 2120a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2130a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2140a3e67a4SJesse Barnes 2150a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 21644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 21744d98a61SZhao Yakui "pipe %d\n", pipe); 2180a3e67a4SJesse Barnes return 0; 2190a3e67a4SJesse Barnes } 2200a3e67a4SJesse Barnes 2210a3e67a4SJesse Barnes /* 2220a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2230a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2240a3e67a4SJesse Barnes * register. 2250a3e67a4SJesse Barnes */ 2260a3e67a4SJesse Barnes do { 2270a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2280a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2290a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2300a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2310a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2320a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2330a3e67a4SJesse Barnes } while (high1 != high2); 2340a3e67a4SJesse Barnes 2350a3e67a4SJesse Barnes count = (high1 << 8) | low; 2360a3e67a4SJesse Barnes 2370a3e67a4SJesse Barnes return count; 2380a3e67a4SJesse Barnes } 2390a3e67a4SJesse Barnes 2409880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2419880b7a5SJesse Barnes { 2429880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2439880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2449880b7a5SJesse Barnes 2459880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 24644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 24744d98a61SZhao Yakui "pipe %d\n", pipe); 2489880b7a5SJesse Barnes return 0; 2499880b7a5SJesse Barnes } 2509880b7a5SJesse Barnes 2519880b7a5SJesse Barnes return I915_READ(reg); 2529880b7a5SJesse Barnes } 2539880b7a5SJesse Barnes 2545ca58282SJesse Barnes /* 2555ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2565ca58282SJesse Barnes */ 2575ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2585ca58282SJesse Barnes { 2595ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2605ca58282SJesse Barnes hotplug_work); 2615ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 262c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2635bf4c9c4SZhenyu Wang struct drm_encoder *encoder; 2645ca58282SJesse Barnes 2655bf4c9c4SZhenyu Wang if (mode_config->num_encoder) { 2665bf4c9c4SZhenyu Wang list_for_each_entry(encoder, &mode_config->encoder_list, head) { 2675bf4c9c4SZhenyu Wang struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder); 268c31c4ba3SKeith Packard 26921d40d37SEric Anholt if (intel_encoder->hot_plug) 27021d40d37SEric Anholt (*intel_encoder->hot_plug) (intel_encoder); 271c31c4ba3SKeith Packard } 272c31c4ba3SKeith Packard } 2735ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 274eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2755ca58282SJesse Barnes } 2765ca58282SJesse Barnes 277f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 278f97108d1SJesse Barnes { 279f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 280b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 281f97108d1SJesse Barnes u16 rgvswctl; 282f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 283f97108d1SJesse Barnes 284f97108d1SJesse Barnes I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG); 285b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 286b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 287f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 288f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 289f97108d1SJesse Barnes 290f97108d1SJesse Barnes /* Handle RCS change request from hw */ 291b5b72e89SMatthew Garrett if (busy_up > max_avg) { 292f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 293f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 294f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 295f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 296b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 297f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 298f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 299f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 300f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 301f97108d1SJesse Barnes } 302f97108d1SJesse Barnes 303f97108d1SJesse Barnes DRM_DEBUG("rps change requested: %d -> %d\n", 304f97108d1SJesse Barnes dev_priv->cur_delay, new_delay); 305f97108d1SJesse Barnes 306f97108d1SJesse Barnes rgvswctl = I915_READ(MEMSWCTL); 307f97108d1SJesse Barnes if (rgvswctl & MEMCTL_CMD_STS) { 308b5b72e89SMatthew Garrett DRM_ERROR("gpu busy, RCS change rejected\n"); 309b5b72e89SMatthew Garrett return; /* still busy with another command */ 310f97108d1SJesse Barnes } 311f97108d1SJesse Barnes 312f97108d1SJesse Barnes /* Program the new state */ 313f97108d1SJesse Barnes rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | 314f97108d1SJesse Barnes (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; 315f97108d1SJesse Barnes I915_WRITE(MEMSWCTL, rgvswctl); 316f97108d1SJesse Barnes POSTING_READ(MEMSWCTL); 317f97108d1SJesse Barnes 318f97108d1SJesse Barnes rgvswctl |= MEMCTL_CMD_STS; 319f97108d1SJesse Barnes I915_WRITE(MEMSWCTL, rgvswctl); 320f97108d1SJesse Barnes 321f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 322f97108d1SJesse Barnes 323f97108d1SJesse Barnes DRM_DEBUG("rps changed\n"); 324f97108d1SJesse Barnes 325f97108d1SJesse Barnes return; 326f97108d1SJesse Barnes } 327f97108d1SJesse Barnes 328f2b115e6SAdam Jackson irqreturn_t ironlake_irq_handler(struct drm_device *dev) 329036a4a7dSZhenyu Wang { 330036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 331036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3323ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 333036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 334852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 335036a4a7dSZhenyu Wang 3362d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3372d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3382d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3392d109a84SZou, Nanhai (void)I915_READ(DEIER); 3402d109a84SZou, Nanhai 341036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 342036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 343c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 344036a4a7dSZhenyu Wang 345c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 346c7c85101SZou Nan hai goto done; 347036a4a7dSZhenyu Wang 348036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 349036a4a7dSZhenyu Wang 350036a4a7dSZhenyu Wang if (dev->primary->master) { 351036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 352036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 353036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 354036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 355036a4a7dSZhenyu Wang } 356036a4a7dSZhenyu Wang 357e552eb70SJesse Barnes if (gt_iir & GT_PIPE_NOTIFY) { 358852835f3SZou Nan hai u32 seqno = render_ring->get_gem_seqno(dev, render_ring); 359852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 3601c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 361852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 362c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 363c566ec49SZhenyu Wang mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 364036a4a7dSZhenyu Wang } 365*d1b851fcSZou Nan hai if (gt_iir & GT_BSD_USER_INTERRUPT) 366*d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 367*d1b851fcSZou Nan hai 368036a4a7dSZhenyu Wang 36901c66889SZhao Yakui if (de_iir & DE_GSE) 37001c66889SZhao Yakui ironlake_opregion_gse_intr(dev); 37101c66889SZhao Yakui 372f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 373013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 374013d5aa2SJesse Barnes intel_finish_page_flip(dev, 0); 375013d5aa2SJesse Barnes } 376013d5aa2SJesse Barnes 377f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 378f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 379013d5aa2SJesse Barnes intel_finish_page_flip(dev, 1); 380013d5aa2SJesse Barnes } 381c062df61SLi Peng 382f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 383f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 384f072d2e7SZhenyu Wang 385f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 386f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 387f072d2e7SZhenyu Wang 388c650156aSZhenyu Wang /* check event from PCH */ 389c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 390c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 391c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 392c650156aSZhenyu Wang } 393c650156aSZhenyu Wang 394f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 395f97108d1SJesse Barnes I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS)); 396f97108d1SJesse Barnes i915_handle_rps_change(dev); 397f97108d1SJesse Barnes } 398f97108d1SJesse Barnes 399c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 400c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 401c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 402c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 403036a4a7dSZhenyu Wang 404c7c85101SZou Nan hai done: 4052d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 4062d109a84SZou, Nanhai (void)I915_READ(DEIER); 4072d109a84SZou, Nanhai 408036a4a7dSZhenyu Wang return ret; 409036a4a7dSZhenyu Wang } 410036a4a7dSZhenyu Wang 4118a905236SJesse Barnes /** 4128a905236SJesse Barnes * i915_error_work_func - do process context error handling work 4138a905236SJesse Barnes * @work: work struct 4148a905236SJesse Barnes * 4158a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 4168a905236SJesse Barnes * was detected. 4178a905236SJesse Barnes */ 4188a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 4198a905236SJesse Barnes { 4208a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 4218a905236SJesse Barnes error_work); 4228a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 423f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 424f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 425f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 4268a905236SJesse Barnes 42744d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 428f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4298a905236SJesse Barnes 430ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 431f316a42cSBen Gamari if (IS_I965G(dev)) { 43244d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 433f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 434f316a42cSBen Gamari if (!i965_reset(dev, GDRST_RENDER)) { 435ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 436f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 437f316a42cSBen Gamari } 438f316a42cSBen Gamari } else { 43944d98a61SZhao Yakui DRM_DEBUG_DRIVER("reboot required\n"); 440f316a42cSBen Gamari } 441f316a42cSBen Gamari } 4428a905236SJesse Barnes } 4438a905236SJesse Barnes 4449df30794SChris Wilson static struct drm_i915_error_object * 4459df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4469df30794SChris Wilson struct drm_gem_object *src) 4479df30794SChris Wilson { 4489df30794SChris Wilson struct drm_i915_error_object *dst; 4499df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4509df30794SChris Wilson int page, page_count; 4519df30794SChris Wilson 4529df30794SChris Wilson if (src == NULL) 4539df30794SChris Wilson return NULL; 4549df30794SChris Wilson 45523010e43SDaniel Vetter src_priv = to_intel_bo(src); 4569df30794SChris Wilson if (src_priv->pages == NULL) 4579df30794SChris Wilson return NULL; 4589df30794SChris Wilson 4599df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4609df30794SChris Wilson 4619df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4629df30794SChris Wilson if (dst == NULL) 4639df30794SChris Wilson return NULL; 4649df30794SChris Wilson 4659df30794SChris Wilson for (page = 0; page < page_count; page++) { 4669df30794SChris Wilson void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 467788885aeSAndrew Morton unsigned long flags; 468788885aeSAndrew Morton 4699df30794SChris Wilson if (d == NULL) 4709df30794SChris Wilson goto unwind; 471788885aeSAndrew Morton local_irq_save(flags); 472788885aeSAndrew Morton s = kmap_atomic(src_priv->pages[page], KM_IRQ0); 4739df30794SChris Wilson memcpy(d, s, PAGE_SIZE); 474788885aeSAndrew Morton kunmap_atomic(s, KM_IRQ0); 475788885aeSAndrew Morton local_irq_restore(flags); 4769df30794SChris Wilson dst->pages[page] = d; 4779df30794SChris Wilson } 4789df30794SChris Wilson dst->page_count = page_count; 4799df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4809df30794SChris Wilson 4819df30794SChris Wilson return dst; 4829df30794SChris Wilson 4839df30794SChris Wilson unwind: 4849df30794SChris Wilson while (page--) 4859df30794SChris Wilson kfree(dst->pages[page]); 4869df30794SChris Wilson kfree(dst); 4879df30794SChris Wilson return NULL; 4889df30794SChris Wilson } 4899df30794SChris Wilson 4909df30794SChris Wilson static void 4919df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4929df30794SChris Wilson { 4939df30794SChris Wilson int page; 4949df30794SChris Wilson 4959df30794SChris Wilson if (obj == NULL) 4969df30794SChris Wilson return; 4979df30794SChris Wilson 4989df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4999df30794SChris Wilson kfree(obj->pages[page]); 5009df30794SChris Wilson 5019df30794SChris Wilson kfree(obj); 5029df30794SChris Wilson } 5039df30794SChris Wilson 5049df30794SChris Wilson static void 5059df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 5069df30794SChris Wilson struct drm_i915_error_state *error) 5079df30794SChris Wilson { 5089df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 5099df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 5109df30794SChris Wilson i915_error_object_free(error->ringbuffer); 5119df30794SChris Wilson kfree(error->active_bo); 5129df30794SChris Wilson kfree(error); 5139df30794SChris Wilson } 5149df30794SChris Wilson 5159df30794SChris Wilson static u32 5169df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 5179df30794SChris Wilson { 5189df30794SChris Wilson u32 cmd; 5199df30794SChris Wilson 5209df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5219df30794SChris Wilson cmd = MI_BATCH_BUFFER; 5229df30794SChris Wilson else if (IS_I965G(dev)) 5239df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5249df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5259df30794SChris Wilson else 5269df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5279df30794SChris Wilson 5289df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5299df30794SChris Wilson } 5309df30794SChris Wilson 5319df30794SChris Wilson static u32 5329df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev) 5339df30794SChris Wilson { 5349df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5359df30794SChris Wilson u32 head, bbaddr; 5369df30794SChris Wilson u32 *ring; 5379df30794SChris Wilson 5389df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5399df30794SChris Wilson * to find the most recently dispatched batch buffer. 5409df30794SChris Wilson */ 5419df30794SChris Wilson bbaddr = 0; 5429df30794SChris Wilson head = I915_READ(PRB0_HEAD) & HEAD_ADDR; 543d3301d86SEric Anholt ring = (u32 *)(dev_priv->render_ring.virtual_start + head); 5449df30794SChris Wilson 545d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5469df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5479df30794SChris Wilson if (bbaddr) 5489df30794SChris Wilson break; 5499df30794SChris Wilson } 5509df30794SChris Wilson 5519df30794SChris Wilson if (bbaddr == 0) { 5528187a2b7SZou Nan hai ring = (u32 *)(dev_priv->render_ring.virtual_start 5538187a2b7SZou Nan hai + dev_priv->render_ring.size); 554d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5559df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5569df30794SChris Wilson if (bbaddr) 5579df30794SChris Wilson break; 5589df30794SChris Wilson } 5599df30794SChris Wilson } 5609df30794SChris Wilson 5619df30794SChris Wilson return bbaddr; 5629df30794SChris Wilson } 5639df30794SChris Wilson 5648a905236SJesse Barnes /** 5658a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5668a905236SJesse Barnes * @dev: drm device 5678a905236SJesse Barnes * 5688a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5698a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5708a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5718a905236SJesse Barnes * to pick up. 5728a905236SJesse Barnes */ 57363eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 57463eeaf38SJesse Barnes { 57563eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5769df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 57763eeaf38SJesse Barnes struct drm_i915_error_state *error; 5789df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 57963eeaf38SJesse Barnes unsigned long flags; 5809df30794SChris Wilson u32 bbaddr; 5819df30794SChris Wilson int count; 58263eeaf38SJesse Barnes 58363eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5849df30794SChris Wilson error = dev_priv->first_error; 5859df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5869df30794SChris Wilson if (error) 5879df30794SChris Wilson return; 58863eeaf38SJesse Barnes 58963eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 59063eeaf38SJesse Barnes if (!error) { 5919df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5929df30794SChris Wilson return; 59363eeaf38SJesse Barnes } 59463eeaf38SJesse Barnes 595852835f3SZou Nan hai error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring); 59663eeaf38SJesse Barnes error->eir = I915_READ(EIR); 59763eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 59863eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 59963eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 60063eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 60163eeaf38SJesse Barnes if (!IS_I965G(dev)) { 60263eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 60363eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 60463eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 60563eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 6069df30794SChris Wilson error->bbaddr = 0; 60763eeaf38SJesse Barnes } else { 60863eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 60963eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 61063eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 61163eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 61263eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 61363eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 6149df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 6159df30794SChris Wilson } 6169df30794SChris Wilson 6179df30794SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev); 6189df30794SChris Wilson 6199df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6209df30794SChris Wilson batchbuffer[0] = NULL; 6219df30794SChris Wilson batchbuffer[1] = NULL; 6229df30794SChris Wilson count = 0; 623852835f3SZou Nan hai list_for_each_entry(obj_priv, 624852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 625852835f3SZou Nan hai 626a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6279df30794SChris Wilson 6289df30794SChris Wilson if (batchbuffer[0] == NULL && 6299df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6309df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6319df30794SChris Wilson batchbuffer[0] = obj; 6329df30794SChris Wilson 6339df30794SChris Wilson if (batchbuffer[1] == NULL && 6349df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 6359df30794SChris Wilson error->acthd < obj_priv->gtt_offset + obj->size && 6369df30794SChris Wilson batchbuffer[0] != obj) 6379df30794SChris Wilson batchbuffer[1] = obj; 6389df30794SChris Wilson 6399df30794SChris Wilson count++; 6409df30794SChris Wilson } 6419df30794SChris Wilson 6429df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 6439df30794SChris Wilson * method to avoid being overwritten by userpace. 6449df30794SChris Wilson */ 6459df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 6469df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 6479df30794SChris Wilson 6489df30794SChris Wilson /* Record the ringbuffer */ 6498187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 6508187a2b7SZou Nan hai dev_priv->render_ring.gem_object); 6519df30794SChris Wilson 6529df30794SChris Wilson /* Record buffers on the active list. */ 6539df30794SChris Wilson error->active_bo = NULL; 6549df30794SChris Wilson error->active_bo_count = 0; 6559df30794SChris Wilson 6569df30794SChris Wilson if (count) 6579df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 6589df30794SChris Wilson GFP_ATOMIC); 6599df30794SChris Wilson 6609df30794SChris Wilson if (error->active_bo) { 6619df30794SChris Wilson int i = 0; 662852835f3SZou Nan hai list_for_each_entry(obj_priv, 663852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 664a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6659df30794SChris Wilson 6669df30794SChris Wilson error->active_bo[i].size = obj->size; 6679df30794SChris Wilson error->active_bo[i].name = obj->name; 6689df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 6699df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 6709df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 6719df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 6729df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 6739df30794SChris Wilson error->active_bo[i].pinned = 0; 6749df30794SChris Wilson if (obj_priv->pin_count > 0) 6759df30794SChris Wilson error->active_bo[i].pinned = 1; 6769df30794SChris Wilson if (obj_priv->user_pin_count > 0) 6779df30794SChris Wilson error->active_bo[i].pinned = -1; 6789df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 6799df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 6809df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 6819df30794SChris Wilson 6829df30794SChris Wilson if (++i == count) 6839df30794SChris Wilson break; 6849df30794SChris Wilson } 6859df30794SChris Wilson error->active_bo_count = i; 68663eeaf38SJesse Barnes } 68763eeaf38SJesse Barnes 6888a905236SJesse Barnes do_gettimeofday(&error->time); 6898a905236SJesse Barnes 6909df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 6919df30794SChris Wilson if (dev_priv->first_error == NULL) { 69263eeaf38SJesse Barnes dev_priv->first_error = error; 6939df30794SChris Wilson error = NULL; 6949df30794SChris Wilson } 69563eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 6969df30794SChris Wilson 6979df30794SChris Wilson if (error) 6989df30794SChris Wilson i915_error_state_free(dev, error); 6999df30794SChris Wilson } 7009df30794SChris Wilson 7019df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7029df30794SChris Wilson { 7039df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7049df30794SChris Wilson struct drm_i915_error_state *error; 7059df30794SChris Wilson 7069df30794SChris Wilson spin_lock(&dev_priv->error_lock); 7079df30794SChris Wilson error = dev_priv->first_error; 7089df30794SChris Wilson dev_priv->first_error = NULL; 7099df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 7109df30794SChris Wilson 7119df30794SChris Wilson if (error) 7129df30794SChris Wilson i915_error_state_free(dev, error); 71363eeaf38SJesse Barnes } 71463eeaf38SJesse Barnes 7158a905236SJesse Barnes /** 7168a905236SJesse Barnes * i915_handle_error - handle an error interrupt 7178a905236SJesse Barnes * @dev: drm device 7188a905236SJesse Barnes * 7198a905236SJesse Barnes * Do some basic checking of regsiter state at error interrupt time and 7208a905236SJesse Barnes * dump it to the syslog. Also call i915_capture_error_state() to make 7218a905236SJesse Barnes * sure we get a record and make it available in debugfs. Fire a uevent 7228a905236SJesse Barnes * so userspace knows something bad happened (should trigger collection 7238a905236SJesse Barnes * of a ring dump etc.). 7248a905236SJesse Barnes */ 725ba1234d1SBen Gamari static void i915_handle_error(struct drm_device *dev, bool wedged) 726c0e09200SDave Airlie { 7278a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 72863eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 7298a905236SJesse Barnes u32 pipea_stats = I915_READ(PIPEASTAT); 7308a905236SJesse Barnes u32 pipeb_stats = I915_READ(PIPEBSTAT); 73163eeaf38SJesse Barnes 73263eeaf38SJesse Barnes i915_capture_error_state(dev); 73363eeaf38SJesse Barnes 73463eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 73563eeaf38SJesse Barnes eir); 7368a905236SJesse Barnes 7378a905236SJesse Barnes if (IS_G4X(dev)) { 7388a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7398a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7408a905236SJesse Barnes 7418a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7428a905236SJesse Barnes I915_READ(IPEIR_I965)); 7438a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7448a905236SJesse Barnes I915_READ(IPEHR_I965)); 7458a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7468a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7478a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7488a905236SJesse Barnes I915_READ(INSTPS)); 7498a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7508a905236SJesse Barnes I915_READ(INSTDONE1)); 7518a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7528a905236SJesse Barnes I915_READ(ACTHD_I965)); 7538a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 7548a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 7558a905236SJesse Barnes } 7568a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 7578a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 7588a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 7598a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 7608a905236SJesse Barnes pgtbl_err); 7618a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 7628a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 7638a905236SJesse Barnes } 7648a905236SJesse Barnes } 7658a905236SJesse Barnes 7668a905236SJesse Barnes if (IS_I9XX(dev)) { 76763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 76863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 76963eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 77063eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 77163eeaf38SJesse Barnes pgtbl_err); 77263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 77363eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 77463eeaf38SJesse Barnes } 7758a905236SJesse Barnes } 7768a905236SJesse Barnes 77763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 77863eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 77963eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 78063eeaf38SJesse Barnes pipea_stats); 78163eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 78263eeaf38SJesse Barnes pipeb_stats); 78363eeaf38SJesse Barnes /* pipestat has already been acked */ 78463eeaf38SJesse Barnes } 78563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 78663eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 78763eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 78863eeaf38SJesse Barnes I915_READ(INSTPM)); 78963eeaf38SJesse Barnes if (!IS_I965G(dev)) { 79063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 79163eeaf38SJesse Barnes 79263eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 79363eeaf38SJesse Barnes I915_READ(IPEIR)); 79463eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 79563eeaf38SJesse Barnes I915_READ(IPEHR)); 79663eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 79763eeaf38SJesse Barnes I915_READ(INSTDONE)); 79863eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 79963eeaf38SJesse Barnes I915_READ(ACTHD)); 80063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 80163eeaf38SJesse Barnes (void)I915_READ(IPEIR); 80263eeaf38SJesse Barnes } else { 80363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 80463eeaf38SJesse Barnes 80563eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 80663eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 80763eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 80863eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 80963eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 81063eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 81163eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 81263eeaf38SJesse Barnes I915_READ(INSTPS)); 81363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 81463eeaf38SJesse Barnes I915_READ(INSTDONE1)); 81563eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 81663eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 81763eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 81863eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 81963eeaf38SJesse Barnes } 82063eeaf38SJesse Barnes } 82163eeaf38SJesse Barnes 82263eeaf38SJesse Barnes I915_WRITE(EIR, eir); 82363eeaf38SJesse Barnes (void)I915_READ(EIR); 82463eeaf38SJesse Barnes eir = I915_READ(EIR); 82563eeaf38SJesse Barnes if (eir) { 82663eeaf38SJesse Barnes /* 82763eeaf38SJesse Barnes * some errors might have become stuck, 82863eeaf38SJesse Barnes * mask them. 82963eeaf38SJesse Barnes */ 83063eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 83163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 83263eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 83363eeaf38SJesse Barnes } 8348a905236SJesse Barnes 835ba1234d1SBen Gamari if (wedged) { 836ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 837ba1234d1SBen Gamari 83811ed50ecSBen Gamari /* 83911ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 84011ed50ecSBen Gamari */ 841852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 84211ed50ecSBen Gamari } 84311ed50ecSBen Gamari 8449c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 8458a905236SJesse Barnes } 8468a905236SJesse Barnes 8478a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 8488a905236SJesse Barnes { 8498a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 8508a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 8518a905236SJesse Barnes struct drm_i915_master_private *master_priv; 8528a905236SJesse Barnes u32 iir, new_iir; 8538a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 8548a905236SJesse Barnes u32 vblank_status; 8558a905236SJesse Barnes u32 vblank_enable; 8568a905236SJesse Barnes int vblank = 0; 8578a905236SJesse Barnes unsigned long irqflags; 8588a905236SJesse Barnes int irq_received; 8598a905236SJesse Barnes int ret = IRQ_NONE; 860852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 8618a905236SJesse Barnes 8628a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 8638a905236SJesse Barnes 864bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 865f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 8668a905236SJesse Barnes 8678a905236SJesse Barnes iir = I915_READ(IIR); 8688a905236SJesse Barnes 8698a905236SJesse Barnes if (IS_I965G(dev)) { 8708a905236SJesse Barnes vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 8718a905236SJesse Barnes vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 8728a905236SJesse Barnes } else { 8738a905236SJesse Barnes vblank_status = I915_VBLANK_INTERRUPT_STATUS; 8748a905236SJesse Barnes vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 8758a905236SJesse Barnes } 8768a905236SJesse Barnes 8778a905236SJesse Barnes for (;;) { 8788a905236SJesse Barnes irq_received = iir != 0; 8798a905236SJesse Barnes 8808a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 8818a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 8828a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 8838a905236SJesse Barnes * interrupts (for non-MSI). 8848a905236SJesse Barnes */ 8858a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 8868a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 8878a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 8888a905236SJesse Barnes 8898a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 890ba1234d1SBen Gamari i915_handle_error(dev, false); 8918a905236SJesse Barnes 8928a905236SJesse Barnes /* 8938a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 8948a905236SJesse Barnes */ 8958a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 8968a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 89744d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 8988a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 8998a905236SJesse Barnes irq_received = 1; 9008a905236SJesse Barnes } 9018a905236SJesse Barnes 9028a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 9038a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 90444d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 9058a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 9068a905236SJesse Barnes irq_received = 1; 9078a905236SJesse Barnes } 9088a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 9098a905236SJesse Barnes 9108a905236SJesse Barnes if (!irq_received) 9118a905236SJesse Barnes break; 9128a905236SJesse Barnes 9138a905236SJesse Barnes ret = IRQ_HANDLED; 9148a905236SJesse Barnes 9158a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 9168a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 9178a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 9188a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 9198a905236SJesse Barnes 92044d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9218a905236SJesse Barnes hotplug_status); 9228a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 9239c9fe1f8SEric Anholt queue_work(dev_priv->wq, 9249c9fe1f8SEric Anholt &dev_priv->hotplug_work); 9258a905236SJesse Barnes 9268a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 9278a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 92863eeaf38SJesse Barnes } 92963eeaf38SJesse Barnes 930673a394bSEric Anholt I915_WRITE(IIR, iir); 931cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 9327c463586SKeith Packard 9337c1c2871SDave Airlie if (dev->primary->master) { 9347c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 9357c1c2871SDave Airlie if (master_priv->sarea_priv) 9367c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 937c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 9387c1c2871SDave Airlie } 9390a3e67a4SJesse Barnes 940673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 941852835f3SZou Nan hai u32 seqno = 942852835f3SZou Nan hai render_ring->get_gem_seqno(dev, render_ring); 943852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 9441c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 945852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 946f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 947f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 948673a394bSEric Anholt } 949673a394bSEric Anholt 950*d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 951*d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 952*d1b851fcSZou Nan hai 9536b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 9546b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 9556b95a207SKristian Høgsberg 9566b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 9576b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 1); 9586b95a207SKristian Høgsberg 95905eff845SKeith Packard if (pipea_stats & vblank_status) { 9607c463586SKeith Packard vblank++; 9617c463586SKeith Packard drm_handle_vblank(dev, 0); 9626b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 9637c463586SKeith Packard } 9647c463586SKeith Packard 96505eff845SKeith Packard if (pipeb_stats & vblank_status) { 9667c463586SKeith Packard vblank++; 9677c463586SKeith Packard drm_handle_vblank(dev, 1); 9686b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 9697c463586SKeith Packard } 9707c463586SKeith Packard 971edcb49caSZhao Yakui if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) || 972edcb49caSZhao Yakui (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 9737c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 974673a394bSEric Anholt opregion_asle_intr(dev); 9750a3e67a4SJesse Barnes 976cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 977cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 978cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 979cdfbc41fSEric Anholt * we would never get another interrupt. 980cdfbc41fSEric Anholt * 981cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 982cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 983cdfbc41fSEric Anholt * another one. 984cdfbc41fSEric Anholt * 985cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 986cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 987cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 988cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 989cdfbc41fSEric Anholt * stray interrupts. 990cdfbc41fSEric Anholt */ 991cdfbc41fSEric Anholt iir = new_iir; 99205eff845SKeith Packard } 993cdfbc41fSEric Anholt 99405eff845SKeith Packard return ret; 995c0e09200SDave Airlie } 996c0e09200SDave Airlie 997c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 998c0e09200SDave Airlie { 999c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 10007c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1001c0e09200SDave Airlie 1002c0e09200SDave Airlie i915_kernel_lost_context(dev); 1003c0e09200SDave Airlie 100444d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1005c0e09200SDave Airlie 1006c99b058fSKristian Høgsberg dev_priv->counter++; 1007c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1008c99b058fSKristian Høgsberg dev_priv->counter = 1; 10097c1c2871SDave Airlie if (master_priv->sarea_priv) 10107c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1011c0e09200SDave Airlie 10120baf823aSKeith Packard BEGIN_LP_RING(4); 1013585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 10140baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1015c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1016585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1017c0e09200SDave Airlie ADVANCE_LP_RING(); 1018c0e09200SDave Airlie 1019c0e09200SDave Airlie return dev_priv->counter; 1020c0e09200SDave Airlie } 1021c0e09200SDave Airlie 10229d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 10239d34e5dbSChris Wilson { 10249d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10258187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 10269d34e5dbSChris Wilson 10279d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 10288187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 10299d34e5dbSChris Wilson 10309d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 10319d34e5dbSChris Wilson } 10329d34e5dbSChris Wilson 1033c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1034c0e09200SDave Airlie { 1035c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10367c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1037c0e09200SDave Airlie int ret = 0; 10388187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1039c0e09200SDave Airlie 104044d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1041c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1042c0e09200SDave Airlie 1043ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 10447c1c2871SDave Airlie if (master_priv->sarea_priv) 10457c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1046c0e09200SDave Airlie return 0; 1047ed4cb414SEric Anholt } 1048c0e09200SDave Airlie 10497c1c2871SDave Airlie if (master_priv->sarea_priv) 10507c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1051c0e09200SDave Airlie 10528187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 1053852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1054c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 10558187a2b7SZou Nan hai render_ring->user_irq_put(dev, render_ring); 1056c0e09200SDave Airlie 1057c0e09200SDave Airlie if (ret == -EBUSY) { 1058c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1059c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1060c0e09200SDave Airlie } 1061c0e09200SDave Airlie 1062c0e09200SDave Airlie return ret; 1063c0e09200SDave Airlie } 1064c0e09200SDave Airlie 1065c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1066c0e09200SDave Airlie */ 1067c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1068c0e09200SDave Airlie struct drm_file *file_priv) 1069c0e09200SDave Airlie { 1070c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1071c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1072c0e09200SDave Airlie int result; 1073c0e09200SDave Airlie 1074d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1075c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1076c0e09200SDave Airlie return -EINVAL; 1077c0e09200SDave Airlie } 1078299eb93cSEric Anholt 1079299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1080299eb93cSEric Anholt 1081546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1082c0e09200SDave Airlie result = i915_emit_irq(dev); 1083546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1084c0e09200SDave Airlie 1085c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1086c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1087c0e09200SDave Airlie return -EFAULT; 1088c0e09200SDave Airlie } 1089c0e09200SDave Airlie 1090c0e09200SDave Airlie return 0; 1091c0e09200SDave Airlie } 1092c0e09200SDave Airlie 1093c0e09200SDave Airlie /* Doesn't need the hardware lock. 1094c0e09200SDave Airlie */ 1095c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1096c0e09200SDave Airlie struct drm_file *file_priv) 1097c0e09200SDave Airlie { 1098c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1099c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1100c0e09200SDave Airlie 1101c0e09200SDave Airlie if (!dev_priv) { 1102c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1103c0e09200SDave Airlie return -EINVAL; 1104c0e09200SDave Airlie } 1105c0e09200SDave Airlie 1106c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1107c0e09200SDave Airlie } 1108c0e09200SDave Airlie 110942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 111042f52ef8SKeith Packard * we use as a pipe index 111142f52ef8SKeith Packard */ 111242f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 11130a3e67a4SJesse Barnes { 11140a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1115e9d21d7fSKeith Packard unsigned long irqflags; 111671e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 111771e0ffa5SJesse Barnes u32 pipeconf; 111871e0ffa5SJesse Barnes 111971e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 112071e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 112171e0ffa5SJesse Barnes return -EINVAL; 11220a3e67a4SJesse Barnes 1123e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1124bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1125c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1126c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1127c062df61SLi Peng else if (IS_I965G(dev)) 11287c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 11297c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 11300a3e67a4SJesse Barnes else 11317c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 11327c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1133e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 11340a3e67a4SJesse Barnes return 0; 11350a3e67a4SJesse Barnes } 11360a3e67a4SJesse Barnes 113742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 113842f52ef8SKeith Packard * we use as a pipe index 113942f52ef8SKeith Packard */ 114042f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 11410a3e67a4SJesse Barnes { 11420a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1143e9d21d7fSKeith Packard unsigned long irqflags; 11440a3e67a4SJesse Barnes 1145e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1146bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1147c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1148c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1149c062df61SLi Peng else 11507c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 11517c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 11527c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1153e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 11540a3e67a4SJesse Barnes } 11550a3e67a4SJesse Barnes 115679e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 115779e53945SJesse Barnes { 115879e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1159e170b030SZhenyu Wang 1160bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 116179e53945SJesse Barnes opregion_enable_asle(dev); 116279e53945SJesse Barnes dev_priv->irq_enabled = 1; 116379e53945SJesse Barnes } 116479e53945SJesse Barnes 116579e53945SJesse Barnes 1166c0e09200SDave Airlie /* Set the vblank monitor pipe 1167c0e09200SDave Airlie */ 1168c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1169c0e09200SDave Airlie struct drm_file *file_priv) 1170c0e09200SDave Airlie { 1171c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1172c0e09200SDave Airlie 1173c0e09200SDave Airlie if (!dev_priv) { 1174c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1175c0e09200SDave Airlie return -EINVAL; 1176c0e09200SDave Airlie } 1177c0e09200SDave Airlie 1178c0e09200SDave Airlie return 0; 1179c0e09200SDave Airlie } 1180c0e09200SDave Airlie 1181c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1182c0e09200SDave Airlie struct drm_file *file_priv) 1183c0e09200SDave Airlie { 1184c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1185c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1186c0e09200SDave Airlie 1187c0e09200SDave Airlie if (!dev_priv) { 1188c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1189c0e09200SDave Airlie return -EINVAL; 1190c0e09200SDave Airlie } 1191c0e09200SDave Airlie 11920a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1193c0e09200SDave Airlie 1194c0e09200SDave Airlie return 0; 1195c0e09200SDave Airlie } 1196c0e09200SDave Airlie 1197c0e09200SDave Airlie /** 1198c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1199c0e09200SDave Airlie */ 1200c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1201c0e09200SDave Airlie struct drm_file *file_priv) 1202c0e09200SDave Airlie { 1203bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1204bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1205bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1206bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1207bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1208bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1209bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1210bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1211bd95e0a4SEric Anholt * 1212bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1213bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1214bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1215bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 12160a3e67a4SJesse Barnes */ 1217c0e09200SDave Airlie return -EINVAL; 1218c0e09200SDave Airlie } 1219c0e09200SDave Airlie 1220852835f3SZou Nan hai struct drm_i915_gem_request * 1221852835f3SZou Nan hai i915_get_tail_request(struct drm_device *dev) 1222852835f3SZou Nan hai { 1223f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1224852835f3SZou Nan hai return list_entry(dev_priv->render_ring.request_list.prev, 1225852835f3SZou Nan hai struct drm_i915_gem_request, list); 1226f65d9421SBen Gamari } 1227f65d9421SBen Gamari 1228f65d9421SBen Gamari /** 1229f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1230f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1231f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1232f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1233f65d9421SBen Gamari */ 1234f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1235f65d9421SBen Gamari { 1236f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1237f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1238f65d9421SBen Gamari uint32_t acthd; 1239f65d9421SBen Gamari 1240b9201c14SEric Anholt /* No reset support on this chip yet. */ 1241b9201c14SEric Anholt if (IS_GEN6(dev)) 1242b9201c14SEric Anholt return; 1243b9201c14SEric Anholt 1244f65d9421SBen Gamari if (!IS_I965G(dev)) 1245f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1246f65d9421SBen Gamari else 1247f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1248f65d9421SBen Gamari 1249f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 1250852835f3SZou Nan hai if (list_empty(&dev_priv->render_ring.request_list) || 1251852835f3SZou Nan hai i915_seqno_passed(i915_get_gem_seqno(dev, 1252852835f3SZou Nan hai &dev_priv->render_ring), 1253852835f3SZou Nan hai i915_get_tail_request(dev)->seqno)) { 1254f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1255f65d9421SBen Gamari return; 1256f65d9421SBen Gamari } 1257f65d9421SBen Gamari 1258f65d9421SBen Gamari if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) { 1259f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1260ba1234d1SBen Gamari i915_handle_error(dev, true); 1261f65d9421SBen Gamari return; 1262f65d9421SBen Gamari } 1263f65d9421SBen Gamari 1264f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1265f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 1266f65d9421SBen Gamari 1267f65d9421SBen Gamari if (acthd != dev_priv->last_acthd) 1268f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1269f65d9421SBen Gamari else 1270f65d9421SBen Gamari dev_priv->hangcheck_count++; 1271f65d9421SBen Gamari 1272f65d9421SBen Gamari dev_priv->last_acthd = acthd; 1273f65d9421SBen Gamari } 1274f65d9421SBen Gamari 1275c0e09200SDave Airlie /* drm_dma.h hooks 1276c0e09200SDave Airlie */ 1277f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1278036a4a7dSZhenyu Wang { 1279036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1280036a4a7dSZhenyu Wang 1281036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1282036a4a7dSZhenyu Wang 1283036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1284036a4a7dSZhenyu Wang 1285036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1286036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1287036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1288036a4a7dSZhenyu Wang 1289036a4a7dSZhenyu Wang /* and GT */ 1290036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1291036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1292036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1293c650156aSZhenyu Wang 1294c650156aSZhenyu Wang /* south display irq */ 1295c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1296c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1297c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1298036a4a7dSZhenyu Wang } 1299036a4a7dSZhenyu Wang 1300f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1301036a4a7dSZhenyu Wang { 1302036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1303036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1304013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1305013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1306*d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 1307c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1308c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1309036a4a7dSZhenyu Wang 1310036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1311643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1312036a4a7dSZhenyu Wang 1313036a4a7dSZhenyu Wang /* should always can generate irq */ 1314036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1315036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1316036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1317036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1318036a4a7dSZhenyu Wang 1319036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 1320852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1321036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1322036a4a7dSZhenyu Wang 1323036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1324036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1325036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1326036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1327036a4a7dSZhenyu Wang 1328c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1329c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1330c650156aSZhenyu Wang 1331c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1332c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1333c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1334c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1335c650156aSZhenyu Wang 1336f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1337f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1338f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1339f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1340f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1341f97108d1SJesse Barnes } 1342f97108d1SJesse Barnes 1343036a4a7dSZhenyu Wang return 0; 1344036a4a7dSZhenyu Wang } 1345036a4a7dSZhenyu Wang 1346c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1347c0e09200SDave Airlie { 1348c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1349c0e09200SDave Airlie 135079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 135179e53945SJesse Barnes 1352036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 13538a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1354036a4a7dSZhenyu Wang 1355bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1356f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1357036a4a7dSZhenyu Wang return; 1358036a4a7dSZhenyu Wang } 1359036a4a7dSZhenyu Wang 13605ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 13615ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 13625ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 13635ca58282SJesse Barnes } 13645ca58282SJesse Barnes 13650a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 13667c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 13677c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 13680a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1369ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 13707c463586SKeith Packard (void) I915_READ(IER); 1371c0e09200SDave Airlie } 1372c0e09200SDave Airlie 1373b01f2c3aSJesse Barnes /* 1374b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1375b01f2c3aSJesse Barnes * enabled correctly. 1376b01f2c3aSJesse Barnes */ 13770a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1378c0e09200SDave Airlie { 1379c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 13805ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 138163eeaf38SJesse Barnes u32 error_mask; 13820a3e67a4SJesse Barnes 1383852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1384036a4a7dSZhenyu Wang 1385*d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1386*d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1387*d1b851fcSZou Nan hai 13880a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1389ed4cb414SEric Anholt 1390bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1391f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1392036a4a7dSZhenyu Wang 13937c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 13947c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 13958ee1c3dbSMatthew Garrett 13967c463586SKeith Packard dev_priv->pipestat[0] = 0; 13977c463586SKeith Packard dev_priv->pipestat[1] = 0; 13987c463586SKeith Packard 13995ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 14005ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 14015ca58282SJesse Barnes 1402b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1403b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1404b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1405b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1406b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1407b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1408b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1409b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1410b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1411b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1412b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 1413b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) 1414b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 1415b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1416b01f2c3aSJesse Barnes 14175ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 14185ca58282SJesse Barnes 14195ca58282SJesse Barnes /* Enable in IER... */ 14205ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 14215ca58282SJesse Barnes /* and unmask in IMR */ 14225ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 14235ca58282SJesse Barnes } 14245ca58282SJesse Barnes 142563eeaf38SJesse Barnes /* 142663eeaf38SJesse Barnes * Enable some error detection, note the instruction error mask 142763eeaf38SJesse Barnes * bit is reserved, so we leave it masked. 142863eeaf38SJesse Barnes */ 142963eeaf38SJesse Barnes if (IS_G4X(dev)) { 143063eeaf38SJesse Barnes error_mask = ~(GM45_ERROR_PAGE_TABLE | 143163eeaf38SJesse Barnes GM45_ERROR_MEM_PRIV | 143263eeaf38SJesse Barnes GM45_ERROR_CP_PRIV | 143363eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 143463eeaf38SJesse Barnes } else { 143563eeaf38SJesse Barnes error_mask = ~(I915_ERROR_PAGE_TABLE | 143663eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 143763eeaf38SJesse Barnes } 143863eeaf38SJesse Barnes I915_WRITE(EMR, error_mask); 143963eeaf38SJesse Barnes 14407c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 14417c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 14427c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 14437c463586SKeith Packard /* Clear pending interrupt status */ 14447c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 14457c463586SKeith Packard 14465ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 14477c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 1448ed4cb414SEric Anholt (void) I915_READ(IER); 1449ed4cb414SEric Anholt 14508ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 14510a3e67a4SJesse Barnes 14520a3e67a4SJesse Barnes return 0; 1453c0e09200SDave Airlie } 1454c0e09200SDave Airlie 1455f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1456036a4a7dSZhenyu Wang { 1457036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1458036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1459036a4a7dSZhenyu Wang 1460036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1461036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1462036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1463036a4a7dSZhenyu Wang 1464036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1465036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1466036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1467036a4a7dSZhenyu Wang } 1468036a4a7dSZhenyu Wang 1469c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1470c0e09200SDave Airlie { 1471c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1472c0e09200SDave Airlie 1473c0e09200SDave Airlie if (!dev_priv) 1474c0e09200SDave Airlie return; 1475c0e09200SDave Airlie 14760a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 14770a3e67a4SJesse Barnes 1478bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1479f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1480036a4a7dSZhenyu Wang return; 1481036a4a7dSZhenyu Wang } 1482036a4a7dSZhenyu Wang 14835ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 14845ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 14855ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 14865ca58282SJesse Barnes } 14875ca58282SJesse Barnes 14880a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 14897c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 14907c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 14910a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1492ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1493c0e09200SDave Airlie 14947c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 14957c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 14967c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1497c0e09200SDave Airlie } 1498