1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 83995b6762SChris Wilson static void 84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 85036a4a7dSZhenyu Wang { 864bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 874bc9d430SDaniel Vetter 881ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 891ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 901ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 913143a2bfSChris Wilson POSTING_READ(DEIMR); 92036a4a7dSZhenyu Wang } 93036a4a7dSZhenyu Wang } 94036a4a7dSZhenyu Wang 950ff9800aSPaulo Zanoni static void 96f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 984bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 994bc9d430SDaniel Vetter 1001ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1011ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1021ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1033143a2bfSChris Wilson POSTING_READ(DEIMR); 104036a4a7dSZhenyu Wang } 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang 1078664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1088664281bSPaulo Zanoni { 1098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1108664281bSPaulo Zanoni struct intel_crtc *crtc; 1118664281bSPaulo Zanoni enum pipe pipe; 1128664281bSPaulo Zanoni 1134bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1144bc9d430SDaniel Vetter 1158664281bSPaulo Zanoni for_each_pipe(pipe) { 1168664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1178664281bSPaulo Zanoni 1188664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 1198664281bSPaulo Zanoni return false; 1208664281bSPaulo Zanoni } 1218664281bSPaulo Zanoni 1228664281bSPaulo Zanoni return true; 1238664281bSPaulo Zanoni } 1248664281bSPaulo Zanoni 1258664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 1268664281bSPaulo Zanoni { 1278664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1288664281bSPaulo Zanoni enum pipe pipe; 1298664281bSPaulo Zanoni struct intel_crtc *crtc; 1308664281bSPaulo Zanoni 131fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 132fee884edSDaniel Vetter 1338664281bSPaulo Zanoni for_each_pipe(pipe) { 1348664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1358664281bSPaulo Zanoni 1368664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 1378664281bSPaulo Zanoni return false; 1388664281bSPaulo Zanoni } 1398664281bSPaulo Zanoni 1408664281bSPaulo Zanoni return true; 1418664281bSPaulo Zanoni } 1428664281bSPaulo Zanoni 1438664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 1448664281bSPaulo Zanoni enum pipe pipe, bool enable) 1458664281bSPaulo Zanoni { 1468664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1478664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 1488664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 1498664281bSPaulo Zanoni 1508664281bSPaulo Zanoni if (enable) 1518664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1528664281bSPaulo Zanoni else 1538664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1548664281bSPaulo Zanoni } 1558664281bSPaulo Zanoni 1568664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 1577336df65SDaniel Vetter enum pipe pipe, bool enable) 1588664281bSPaulo Zanoni { 1598664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1608664281bSPaulo Zanoni if (enable) { 1617336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 1627336df65SDaniel Vetter 1638664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 1648664281bSPaulo Zanoni return; 1658664281bSPaulo Zanoni 1668664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 1678664281bSPaulo Zanoni } else { 1687336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 1697336df65SDaniel Vetter 1707336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 1718664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 1727336df65SDaniel Vetter 1737336df65SDaniel Vetter if (!was_enabled && 1747336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 1757336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 1767336df65SDaniel Vetter pipe_name(pipe)); 1777336df65SDaniel Vetter } 1788664281bSPaulo Zanoni } 1798664281bSPaulo Zanoni } 1808664281bSPaulo Zanoni 181fee884edSDaniel Vetter /** 182fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 183fee884edSDaniel Vetter * @dev_priv: driver private 184fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 185fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 186fee884edSDaniel Vetter */ 187fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 188fee884edSDaniel Vetter uint32_t interrupt_mask, 189fee884edSDaniel Vetter uint32_t enabled_irq_mask) 190fee884edSDaniel Vetter { 191fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 192fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 193fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 194fee884edSDaniel Vetter 195fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 196fee884edSDaniel Vetter 197fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 198fee884edSDaniel Vetter POSTING_READ(SDEIMR); 199fee884edSDaniel Vetter } 200fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 201fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 202fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 203fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 204fee884edSDaniel Vetter 205de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 206de28075dSDaniel Vetter enum transcoder pch_transcoder, 2078664281bSPaulo Zanoni bool enable) 2088664281bSPaulo Zanoni { 2098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 210de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 211de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 2128664281bSPaulo Zanoni 2138664281bSPaulo Zanoni if (enable) 214fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 2158664281bSPaulo Zanoni else 216fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 2178664281bSPaulo Zanoni } 2188664281bSPaulo Zanoni 2198664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 2208664281bSPaulo Zanoni enum transcoder pch_transcoder, 2218664281bSPaulo Zanoni bool enable) 2228664281bSPaulo Zanoni { 2238664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2248664281bSPaulo Zanoni 2258664281bSPaulo Zanoni if (enable) { 2261dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 2271dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 2281dd246fbSDaniel Vetter 2298664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 2308664281bSPaulo Zanoni return; 2318664281bSPaulo Zanoni 232fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 2338664281bSPaulo Zanoni } else { 2341dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 2351dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 2361dd246fbSDaniel Vetter 2371dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 238fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 2391dd246fbSDaniel Vetter 2401dd246fbSDaniel Vetter if (!was_enabled && 2411dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 2421dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 2431dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 2441dd246fbSDaniel Vetter } 2458664281bSPaulo Zanoni } 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni /** 2498664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 2508664281bSPaulo Zanoni * @dev: drm device 2518664281bSPaulo Zanoni * @pipe: pipe 2528664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2538664281bSPaulo Zanoni * 2548664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 2558664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 2568664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 2578664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 2588664281bSPaulo Zanoni * bit for all the pipes. 2598664281bSPaulo Zanoni * 2608664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 2618664281bSPaulo Zanoni */ 2628664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 2638664281bSPaulo Zanoni enum pipe pipe, bool enable) 2648664281bSPaulo Zanoni { 2658664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2668664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 2678664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2688664281bSPaulo Zanoni unsigned long flags; 2698664281bSPaulo Zanoni bool ret; 2708664281bSPaulo Zanoni 2718664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 2728664281bSPaulo Zanoni 2738664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 2748664281bSPaulo Zanoni 2758664281bSPaulo Zanoni if (enable == ret) 2768664281bSPaulo Zanoni goto done; 2778664281bSPaulo Zanoni 2788664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 2798664281bSPaulo Zanoni 2808664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 2818664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 2828664281bSPaulo Zanoni else if (IS_GEN7(dev)) 2837336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 2848664281bSPaulo Zanoni 2858664281bSPaulo Zanoni done: 2868664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 2878664281bSPaulo Zanoni return ret; 2888664281bSPaulo Zanoni } 2898664281bSPaulo Zanoni 2908664281bSPaulo Zanoni /** 2918664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 2928664281bSPaulo Zanoni * @dev: drm device 2938664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 2948664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 2958664281bSPaulo Zanoni * 2968664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 2978664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 2988664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 2998664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 3008664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 3018664281bSPaulo Zanoni * 3028664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3038664281bSPaulo Zanoni */ 3048664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 3058664281bSPaulo Zanoni enum transcoder pch_transcoder, 3068664281bSPaulo Zanoni bool enable) 3078664281bSPaulo Zanoni { 3088664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 309de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 310de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3118664281bSPaulo Zanoni unsigned long flags; 3128664281bSPaulo Zanoni bool ret; 3138664281bSPaulo Zanoni 314de28075dSDaniel Vetter /* 315de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 316de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 317de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 318de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 319de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 320de28075dSDaniel Vetter * crtc on LPT won't cause issues. 321de28075dSDaniel Vetter */ 3228664281bSPaulo Zanoni 3238664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3248664281bSPaulo Zanoni 3258664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 3268664281bSPaulo Zanoni 3278664281bSPaulo Zanoni if (enable == ret) 3288664281bSPaulo Zanoni goto done; 3298664281bSPaulo Zanoni 3308664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 3318664281bSPaulo Zanoni 3328664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 333de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3348664281bSPaulo Zanoni else 3358664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3368664281bSPaulo Zanoni 3378664281bSPaulo Zanoni done: 3388664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3398664281bSPaulo Zanoni return ret; 3408664281bSPaulo Zanoni } 3418664281bSPaulo Zanoni 3428664281bSPaulo Zanoni 3437c463586SKeith Packard void 3447c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3457c463586SKeith Packard { 3469db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 34746c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3487c463586SKeith Packard 349b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 350b79480baSDaniel Vetter 35146c06a30SVille Syrjälä if ((pipestat & mask) == mask) 35246c06a30SVille Syrjälä return; 35346c06a30SVille Syrjälä 3547c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 35546c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 35646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3573143a2bfSChris Wilson POSTING_READ(reg); 3587c463586SKeith Packard } 3597c463586SKeith Packard 3607c463586SKeith Packard void 3617c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 3627c463586SKeith Packard { 3639db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 36446c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 3657c463586SKeith Packard 366b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 367b79480baSDaniel Vetter 36846c06a30SVille Syrjälä if ((pipestat & mask) == 0) 36946c06a30SVille Syrjälä return; 37046c06a30SVille Syrjälä 37146c06a30SVille Syrjälä pipestat &= ~mask; 37246c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3733143a2bfSChris Wilson POSTING_READ(reg); 3747c463586SKeith Packard } 3757c463586SKeith Packard 376c0e09200SDave Airlie /** 377f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 37801c66889SZhao Yakui */ 379f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 38001c66889SZhao Yakui { 3811ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 3821ec14ad3SChris Wilson unsigned long irqflags; 3831ec14ad3SChris Wilson 384f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 385f49e38ddSJani Nikula return; 386f49e38ddSJani Nikula 3871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 38801c66889SZhao Yakui 389f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 390a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 391f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 3921ec14ad3SChris Wilson 3931ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 39401c66889SZhao Yakui } 39501c66889SZhao Yakui 39601c66889SZhao Yakui /** 3970a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 3980a3e67a4SJesse Barnes * @dev: DRM device 3990a3e67a4SJesse Barnes * @pipe: pipe to check 4000a3e67a4SJesse Barnes * 4010a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4020a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4030a3e67a4SJesse Barnes * before reading such registers if unsure. 4040a3e67a4SJesse Barnes */ 4050a3e67a4SJesse Barnes static int 4060a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4070a3e67a4SJesse Barnes { 4080a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 409702e7a56SPaulo Zanoni 410a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 411a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 412a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 413a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 41471f8ba6bSPaulo Zanoni 415a01025afSDaniel Vetter return intel_crtc->active; 416a01025afSDaniel Vetter } else { 417a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 418a01025afSDaniel Vetter } 4190a3e67a4SJesse Barnes } 4200a3e67a4SJesse Barnes 42142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 42242f52ef8SKeith Packard * we use as a pipe index 42342f52ef8SKeith Packard */ 424f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 4250a3e67a4SJesse Barnes { 4260a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4270a3e67a4SJesse Barnes unsigned long high_frame; 4280a3e67a4SJesse Barnes unsigned long low_frame; 4295eddb70bSChris Wilson u32 high1, high2, low; 4300a3e67a4SJesse Barnes 4310a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 43244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4339db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4340a3e67a4SJesse Barnes return 0; 4350a3e67a4SJesse Barnes } 4360a3e67a4SJesse Barnes 4379db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 4389db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 4395eddb70bSChris Wilson 4400a3e67a4SJesse Barnes /* 4410a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 4420a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 4430a3e67a4SJesse Barnes * register. 4440a3e67a4SJesse Barnes */ 4450a3e67a4SJesse Barnes do { 4465eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4475eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 4485eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 4490a3e67a4SJesse Barnes } while (high1 != high2); 4500a3e67a4SJesse Barnes 4515eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 4525eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 4535eddb70bSChris Wilson return (high1 << 8) | low; 4540a3e67a4SJesse Barnes } 4550a3e67a4SJesse Barnes 456f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 4579880b7a5SJesse Barnes { 4589880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4599db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 4609880b7a5SJesse Barnes 4619880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 46244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4639db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4649880b7a5SJesse Barnes return 0; 4659880b7a5SJesse Barnes } 4669880b7a5SJesse Barnes 4679880b7a5SJesse Barnes return I915_READ(reg); 4689880b7a5SJesse Barnes } 4699880b7a5SJesse Barnes 470f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 4710af7e4dfSMario Kleiner int *vpos, int *hpos) 4720af7e4dfSMario Kleiner { 4730af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4740af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 4750af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 4760af7e4dfSMario Kleiner bool in_vbl = true; 4770af7e4dfSMario Kleiner int ret = 0; 478fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 479fe2b8f9dSPaulo Zanoni pipe); 4800af7e4dfSMario Kleiner 4810af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 4820af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 4839db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4840af7e4dfSMario Kleiner return 0; 4850af7e4dfSMario Kleiner } 4860af7e4dfSMario Kleiner 4870af7e4dfSMario Kleiner /* Get vtotal. */ 488fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 4890af7e4dfSMario Kleiner 4900af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 4910af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 4920af7e4dfSMario Kleiner * scanout position from Display scan line register. 4930af7e4dfSMario Kleiner */ 4940af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 4950af7e4dfSMario Kleiner 4960af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 4970af7e4dfSMario Kleiner * horizontal scanout position. 4980af7e4dfSMario Kleiner */ 4990af7e4dfSMario Kleiner *vpos = position & 0x1fff; 5000af7e4dfSMario Kleiner *hpos = 0; 5010af7e4dfSMario Kleiner } else { 5020af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 5030af7e4dfSMario Kleiner * We can split this into vertical and horizontal 5040af7e4dfSMario Kleiner * scanout position. 5050af7e4dfSMario Kleiner */ 5060af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 5070af7e4dfSMario Kleiner 508fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 5090af7e4dfSMario Kleiner *vpos = position / htotal; 5100af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 5110af7e4dfSMario Kleiner } 5120af7e4dfSMario Kleiner 5130af7e4dfSMario Kleiner /* Query vblank area. */ 514fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 5150af7e4dfSMario Kleiner 5160af7e4dfSMario Kleiner /* Test position against vblank region. */ 5170af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 5180af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 5190af7e4dfSMario Kleiner 5200af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 5210af7e4dfSMario Kleiner in_vbl = false; 5220af7e4dfSMario Kleiner 5230af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 5240af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 5250af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 5260af7e4dfSMario Kleiner 5270af7e4dfSMario Kleiner /* Readouts valid? */ 5280af7e4dfSMario Kleiner if (vbl > 0) 5290af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 5300af7e4dfSMario Kleiner 5310af7e4dfSMario Kleiner /* In vblank? */ 5320af7e4dfSMario Kleiner if (in_vbl) 5330af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 5340af7e4dfSMario Kleiner 5350af7e4dfSMario Kleiner return ret; 5360af7e4dfSMario Kleiner } 5370af7e4dfSMario Kleiner 538f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 5390af7e4dfSMario Kleiner int *max_error, 5400af7e4dfSMario Kleiner struct timeval *vblank_time, 5410af7e4dfSMario Kleiner unsigned flags) 5420af7e4dfSMario Kleiner { 5434041b853SChris Wilson struct drm_crtc *crtc; 5440af7e4dfSMario Kleiner 5457eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 5464041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5470af7e4dfSMario Kleiner return -EINVAL; 5480af7e4dfSMario Kleiner } 5490af7e4dfSMario Kleiner 5500af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 5514041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 5524041b853SChris Wilson if (crtc == NULL) { 5534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 5544041b853SChris Wilson return -EINVAL; 5554041b853SChris Wilson } 5564041b853SChris Wilson 5574041b853SChris Wilson if (!crtc->enabled) { 5584041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 5594041b853SChris Wilson return -EBUSY; 5604041b853SChris Wilson } 5610af7e4dfSMario Kleiner 5620af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 5634041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 5644041b853SChris Wilson vblank_time, flags, 5654041b853SChris Wilson crtc); 5660af7e4dfSMario Kleiner } 5670af7e4dfSMario Kleiner 568321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector) 569321a1b30SEgbert Eich { 570321a1b30SEgbert Eich enum drm_connector_status old_status; 571321a1b30SEgbert Eich 572321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 573321a1b30SEgbert Eich old_status = connector->status; 574321a1b30SEgbert Eich 575321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 576321a1b30SEgbert Eich DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n", 577321a1b30SEgbert Eich connector->base.id, 578321a1b30SEgbert Eich drm_get_connector_name(connector), 579321a1b30SEgbert Eich old_status, connector->status); 580321a1b30SEgbert Eich return (old_status != connector->status); 581321a1b30SEgbert Eich } 582321a1b30SEgbert Eich 5835ca58282SJesse Barnes /* 5845ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 5855ca58282SJesse Barnes */ 586ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 587ac4c16c5SEgbert Eich 5885ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 5895ca58282SJesse Barnes { 5905ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5915ca58282SJesse Barnes hotplug_work); 5925ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 593c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 594cd569aedSEgbert Eich struct intel_connector *intel_connector; 595cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 596cd569aedSEgbert Eich struct drm_connector *connector; 597cd569aedSEgbert Eich unsigned long irqflags; 598cd569aedSEgbert Eich bool hpd_disabled = false; 599321a1b30SEgbert Eich bool changed = false; 600142e2398SEgbert Eich u32 hpd_event_bits; 6015ca58282SJesse Barnes 60252d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 60352d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 60452d7ecedSDaniel Vetter return; 60552d7ecedSDaniel Vetter 606a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 607e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 608e67189abSJesse Barnes 609cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 610142e2398SEgbert Eich 611142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 612142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 613cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 614cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 615cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 616cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 617cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 618cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 619cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 620cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 621cd569aedSEgbert Eich drm_get_connector_name(connector)); 622cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 623cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 624cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 625cd569aedSEgbert Eich hpd_disabled = true; 626cd569aedSEgbert Eich } 627142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 628142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 629142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 630142e2398SEgbert Eich } 631cd569aedSEgbert Eich } 632cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 633cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 634cd569aedSEgbert Eich * some connectors */ 635ac4c16c5SEgbert Eich if (hpd_disabled) { 636cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 637ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 638ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 639ac4c16c5SEgbert Eich } 640cd569aedSEgbert Eich 641cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 642cd569aedSEgbert Eich 643321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 644321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 645321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 646321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 647cd569aedSEgbert Eich if (intel_encoder->hot_plug) 648cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 649321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 650321a1b30SEgbert Eich changed = true; 651321a1b30SEgbert Eich } 652321a1b30SEgbert Eich } 65340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 65440ee3381SKeith Packard 655321a1b30SEgbert Eich if (changed) 656321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 6575ca58282SJesse Barnes } 6585ca58282SJesse Barnes 659d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 660f97108d1SJesse Barnes { 661f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 662b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 6639270388eSDaniel Vetter u8 new_delay; 6649270388eSDaniel Vetter 665d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 666f97108d1SJesse Barnes 66773edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 66873edd18fSDaniel Vetter 66920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 6709270388eSDaniel Vetter 6717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 672b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 673b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 674f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 675f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 676f97108d1SJesse Barnes 677f97108d1SJesse Barnes /* Handle RCS change request from hw */ 678b5b72e89SMatthew Garrett if (busy_up > max_avg) { 67920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 68020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 68120e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 68220e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 683b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 68420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 68520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 68620e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 68720e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 688f97108d1SJesse Barnes } 689f97108d1SJesse Barnes 6907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 69120e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 692f97108d1SJesse Barnes 693d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 6949270388eSDaniel Vetter 695f97108d1SJesse Barnes return; 696f97108d1SJesse Barnes } 697f97108d1SJesse Barnes 698549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 699549f7365SChris Wilson struct intel_ring_buffer *ring) 700549f7365SChris Wilson { 701549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7029862e600SChris Wilson 703475553deSChris Wilson if (ring->obj == NULL) 704475553deSChris Wilson return; 705475553deSChris Wilson 706b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 7079862e600SChris Wilson 708549f7365SChris Wilson wake_up_all(&ring->irq_queue); 7093e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 71099584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 711cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 7123e0dc6b0SBen Widawsky } 713549f7365SChris Wilson } 714549f7365SChris Wilson 7154912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 7163b8d8d91SJesse Barnes { 7174912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 718c6a828d3SDaniel Vetter rps.work); 7194912d041SBen Widawsky u32 pm_iir, pm_imr; 7207b9e0ae6SChris Wilson u8 new_delay; 7213b8d8d91SJesse Barnes 72259cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 723c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 724c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 7254912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 7264848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 7274848405cSBen Widawsky I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS); 72859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 7294912d041SBen Widawsky 7304848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 7313b8d8d91SJesse Barnes return; 7323b8d8d91SJesse Barnes 7334fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 7347b9e0ae6SChris Wilson 7357425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 736c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 7377425034aSVille Syrjälä 7387425034aSVille Syrjälä /* 7397425034aSVille Syrjälä * For better performance, jump directly 7407425034aSVille Syrjälä * to RPe if we're below it. 7417425034aSVille Syrjälä */ 7427425034aSVille Syrjälä if (IS_VALLEYVIEW(dev_priv->dev) && 7437425034aSVille Syrjälä dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay) 7447425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 7457425034aSVille Syrjälä } else 746c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 7473b8d8d91SJesse Barnes 74879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 74979249636SBen Widawsky * interrupt 75079249636SBen Widawsky */ 751d8289c9eSVille Syrjälä if (new_delay >= dev_priv->rps.min_delay && 752d8289c9eSVille Syrjälä new_delay <= dev_priv->rps.max_delay) { 7530a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 7540a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 7550a073b84SJesse Barnes else 7564912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 75779249636SBen Widawsky } 7583b8d8d91SJesse Barnes 75952ceb908SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 76052ceb908SJesse Barnes /* 76152ceb908SJesse Barnes * On VLV, when we enter RC6 we may not be at the minimum 76252ceb908SJesse Barnes * voltage level, so arm a timer to check. It should only 76352ceb908SJesse Barnes * fire when there's activity or once after we've entered 76452ceb908SJesse Barnes * RC6, and then won't be re-armed until the next RPS interrupt. 76552ceb908SJesse Barnes */ 76652ceb908SJesse Barnes mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work, 76752ceb908SJesse Barnes msecs_to_jiffies(100)); 76852ceb908SJesse Barnes } 76952ceb908SJesse Barnes 7704fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 7713b8d8d91SJesse Barnes } 7723b8d8d91SJesse Barnes 773e3689190SBen Widawsky 774e3689190SBen Widawsky /** 775e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 776e3689190SBen Widawsky * occurred. 777e3689190SBen Widawsky * @work: workqueue struct 778e3689190SBen Widawsky * 779e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 780e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 781e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 782e3689190SBen Widawsky */ 783e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 784e3689190SBen Widawsky { 785e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 786a4da4fa4SDaniel Vetter l3_parity.error_work); 787e3689190SBen Widawsky u32 error_status, row, bank, subbank; 788e3689190SBen Widawsky char *parity_event[5]; 789e3689190SBen Widawsky uint32_t misccpctl; 790e3689190SBen Widawsky unsigned long flags; 791e3689190SBen Widawsky 792e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 793e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 794e3689190SBen Widawsky * any time we access those registers. 795e3689190SBen Widawsky */ 796e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 797e3689190SBen Widawsky 798e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 799e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 800e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 801e3689190SBen Widawsky 802e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 803e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 804e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 805e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 806e3689190SBen Widawsky 807e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 808e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 809e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 810e3689190SBen Widawsky 811e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 812e3689190SBen Widawsky 813e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 814cc609d5dSBen Widawsky dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 815e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 816e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 817e3689190SBen Widawsky 818e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 819e3689190SBen Widawsky 820e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 821e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 822e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 823e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 824e3689190SBen Widawsky parity_event[4] = NULL; 825e3689190SBen Widawsky 826e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 827e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 828e3689190SBen Widawsky 829e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 830e3689190SBen Widawsky row, bank, subbank); 831e3689190SBen Widawsky 832e3689190SBen Widawsky kfree(parity_event[3]); 833e3689190SBen Widawsky kfree(parity_event[2]); 834e3689190SBen Widawsky kfree(parity_event[1]); 835e3689190SBen Widawsky } 836e3689190SBen Widawsky 837d0ecd7e2SDaniel Vetter static void ivybridge_parity_error_irq_handler(struct drm_device *dev) 838e3689190SBen Widawsky { 839e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 840e3689190SBen Widawsky 841e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 842e3689190SBen Widawsky return; 843e3689190SBen Widawsky 844d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 845cc609d5dSBen Widawsky dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 846e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 847d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 848e3689190SBen Widawsky 849a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 850e3689190SBen Widawsky } 851e3689190SBen Widawsky 852e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 853e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 854e7b4c6b1SDaniel Vetter u32 gt_iir) 855e7b4c6b1SDaniel Vetter { 856e7b4c6b1SDaniel Vetter 857cc609d5dSBen Widawsky if (gt_iir & 858cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 859e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 860cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 861e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 862cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 863e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 864e7b4c6b1SDaniel Vetter 865cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 866cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 867cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 868e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 869e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 870e7b4c6b1SDaniel Vetter } 871e3689190SBen Widawsky 872cc609d5dSBen Widawsky if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 873d0ecd7e2SDaniel Vetter ivybridge_parity_error_irq_handler(dev); 874e7b4c6b1SDaniel Vetter } 875e7b4c6b1SDaniel Vetter 876baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */ 877d0ecd7e2SDaniel Vetter static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, 878fc6826d1SChris Wilson u32 pm_iir) 879fc6826d1SChris Wilson { 880fc6826d1SChris Wilson /* 881fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 882fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 883fc6826d1SChris Wilson * displays a case where we've unsafely cleared 884c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 885fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 886fc6826d1SChris Wilson * 887c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 888fc6826d1SChris Wilson */ 889fc6826d1SChris Wilson 89059cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 891c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 892c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 893fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 89459cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 895fc6826d1SChris Wilson 896c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 897fc6826d1SChris Wilson } 898fc6826d1SChris Wilson 899b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 900b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 901b543fb04SEgbert Eich 90210a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 903b543fb04SEgbert Eich u32 hotplug_trigger, 904b543fb04SEgbert Eich const u32 *hpd) 905b543fb04SEgbert Eich { 906b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 907b543fb04SEgbert Eich int i; 90810a504deSDaniel Vetter bool storm_detected = false; 909b543fb04SEgbert Eich 91091d131d2SDaniel Vetter if (!hotplug_trigger) 91191d131d2SDaniel Vetter return; 91291d131d2SDaniel Vetter 913b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 914b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 915821450c6SEgbert Eich 916b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 917b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 918b543fb04SEgbert Eich continue; 919b543fb04SEgbert Eich 920bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 921b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 922b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 923b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 924b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 925b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 926b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 927b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 928142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 929b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 93010a504deSDaniel Vetter storm_detected = true; 931b543fb04SEgbert Eich } else { 932b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 933b543fb04SEgbert Eich } 934b543fb04SEgbert Eich } 935b543fb04SEgbert Eich 93610a504deSDaniel Vetter if (storm_detected) 93710a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 938b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 9395876fa0dSDaniel Vetter 9405876fa0dSDaniel Vetter queue_work(dev_priv->wq, 9415876fa0dSDaniel Vetter &dev_priv->hotplug_work); 942b543fb04SEgbert Eich } 943b543fb04SEgbert Eich 944515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 945515ac2bbSDaniel Vetter { 94628c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 94728c70f16SDaniel Vetter 94828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 949515ac2bbSDaniel Vetter } 950515ac2bbSDaniel Vetter 951ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 952ce99c256SDaniel Vetter { 9539ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 9549ee32feaSDaniel Vetter 9559ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 956ce99c256SDaniel Vetter } 957ce99c256SDaniel Vetter 958d0ecd7e2SDaniel Vetter /* Unlike gen6_rps_irq_handler() from which this function is originally derived, 959baf02a1fSBen Widawsky * we must be able to deal with other PM interrupts. This is complicated because 960baf02a1fSBen Widawsky * of the way in which we use the masks to defer the RPS work (which for 961baf02a1fSBen Widawsky * posterity is necessary because of forcewake). 962baf02a1fSBen Widawsky */ 963baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv, 964baf02a1fSBen Widawsky u32 pm_iir) 965baf02a1fSBen Widawsky { 96641a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 96759cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 9684848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 969baf02a1fSBen Widawsky I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 970baf02a1fSBen Widawsky /* never want to mask useful interrupts. (also posting read) */ 9714848405cSBen Widawsky WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS); 97259cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 9732adbee62SDaniel Vetter 9742adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 97541a05a3aSDaniel Vetter } 976baf02a1fSBen Widawsky 97712638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 97812638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 97912638c57SBen Widawsky 98012638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 98112638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 98212638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 98312638c57SBen Widawsky } 98412638c57SBen Widawsky } 985baf02a1fSBen Widawsky 986ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 9877e231dbeSJesse Barnes { 9887e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9897e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9907e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 9917e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 9927e231dbeSJesse Barnes unsigned long irqflags; 9937e231dbeSJesse Barnes int pipe; 9947e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 9957e231dbeSJesse Barnes 9967e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 9977e231dbeSJesse Barnes 9987e231dbeSJesse Barnes while (true) { 9997e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 10007e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 10017e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 10027e231dbeSJesse Barnes 10037e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 10047e231dbeSJesse Barnes goto out; 10057e231dbeSJesse Barnes 10067e231dbeSJesse Barnes ret = IRQ_HANDLED; 10077e231dbeSJesse Barnes 1008e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 10097e231dbeSJesse Barnes 10107e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 10117e231dbeSJesse Barnes for_each_pipe(pipe) { 10127e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 10137e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 10147e231dbeSJesse Barnes 10157e231dbeSJesse Barnes /* 10167e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 10177e231dbeSJesse Barnes */ 10187e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 10197e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 10207e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 10217e231dbeSJesse Barnes pipe_name(pipe)); 10227e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 10237e231dbeSJesse Barnes } 10247e231dbeSJesse Barnes } 10257e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 10267e231dbeSJesse Barnes 102731acc7f5SJesse Barnes for_each_pipe(pipe) { 102831acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 102931acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 103031acc7f5SJesse Barnes 103131acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 103231acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 103331acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 103431acc7f5SJesse Barnes } 103531acc7f5SJesse Barnes } 103631acc7f5SJesse Barnes 10377e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10387e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 10397e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1040b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 10417e231dbeSJesse Barnes 10427e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10437e231dbeSJesse Barnes hotplug_status); 104491d131d2SDaniel Vetter 104510a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 104691d131d2SDaniel Vetter 10477e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10487e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 10497e231dbeSJesse Barnes } 10507e231dbeSJesse Barnes 1051515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1052515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 10537e231dbeSJesse Barnes 10544848405cSBen Widawsky if (pm_iir & GEN6_PM_RPS_EVENTS) 1055d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 10567e231dbeSJesse Barnes 10577e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 10587e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 10597e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 10607e231dbeSJesse Barnes } 10617e231dbeSJesse Barnes 10627e231dbeSJesse Barnes out: 10637e231dbeSJesse Barnes return ret; 10647e231dbeSJesse Barnes } 10657e231dbeSJesse Barnes 106623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1067776ad806SJesse Barnes { 1068776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10699db4a9c7SJesse Barnes int pipe; 1070b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1071776ad806SJesse Barnes 107210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 107391d131d2SDaniel Vetter 1074cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1075cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1076776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1077cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1078cfc33bf7SVille Syrjälä port_name(port)); 1079cfc33bf7SVille Syrjälä } 1080776ad806SJesse Barnes 1081ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1082ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1083ce99c256SDaniel Vetter 1084776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1085515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1086776ad806SJesse Barnes 1087776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1088776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1089776ad806SJesse Barnes 1090776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1091776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1092776ad806SJesse Barnes 1093776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1094776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1095776ad806SJesse Barnes 10969db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 10979db4a9c7SJesse Barnes for_each_pipe(pipe) 10989db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 10999db4a9c7SJesse Barnes pipe_name(pipe), 11009db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1101776ad806SJesse Barnes 1102776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1103776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1104776ad806SJesse Barnes 1105776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1106776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1107776ad806SJesse Barnes 1108776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 11098664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 11108664281bSPaulo Zanoni false)) 11118664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 11128664281bSPaulo Zanoni 11138664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 11148664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 11158664281bSPaulo Zanoni false)) 11168664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 11178664281bSPaulo Zanoni } 11188664281bSPaulo Zanoni 11198664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 11208664281bSPaulo Zanoni { 11218664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11228664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 11238664281bSPaulo Zanoni 1124de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1125de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1126de032bf4SPaulo Zanoni 11278664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 11288664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 11298664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 11308664281bSPaulo Zanoni 11318664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 11328664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 11338664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 11348664281bSPaulo Zanoni 11358664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 11368664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 11378664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 11388664281bSPaulo Zanoni 11398664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 11408664281bSPaulo Zanoni } 11418664281bSPaulo Zanoni 11428664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 11438664281bSPaulo Zanoni { 11448664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11458664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 11468664281bSPaulo Zanoni 1147de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1148de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1149de032bf4SPaulo Zanoni 11508664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 11518664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 11528664281bSPaulo Zanoni false)) 11538664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 11548664281bSPaulo Zanoni 11558664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 11568664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 11578664281bSPaulo Zanoni false)) 11588664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 11598664281bSPaulo Zanoni 11608664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 11618664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 11628664281bSPaulo Zanoni false)) 11638664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 11648664281bSPaulo Zanoni 11658664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1166776ad806SJesse Barnes } 1167776ad806SJesse Barnes 116823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 116923e81d69SAdam Jackson { 117023e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 117123e81d69SAdam Jackson int pipe; 1172b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 117323e81d69SAdam Jackson 117410a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 117591d131d2SDaniel Vetter 1176cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1177cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 117823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1179cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1180cfc33bf7SVille Syrjälä port_name(port)); 1181cfc33bf7SVille Syrjälä } 118223e81d69SAdam Jackson 118323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1184ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 118523e81d69SAdam Jackson 118623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1187515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 118823e81d69SAdam Jackson 118923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 119023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 119123e81d69SAdam Jackson 119223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 119323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 119423e81d69SAdam Jackson 119523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 119623e81d69SAdam Jackson for_each_pipe(pipe) 119723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 119823e81d69SAdam Jackson pipe_name(pipe), 119923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 12008664281bSPaulo Zanoni 12018664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 12028664281bSPaulo Zanoni cpt_serr_int_handler(dev); 120323e81d69SAdam Jackson } 120423e81d69SAdam Jackson 1205ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 1206b1f14ad0SJesse Barnes { 1207b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1208b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1209ab5c608bSBen Widawsky u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; 12100e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 12110e43406bSChris Wilson int i; 1212b1f14ad0SJesse Barnes 1213b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1214b1f14ad0SJesse Barnes 12158664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 12168664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 12178664281bSPaulo Zanoni if (IS_HASWELL(dev) && 12188664281bSPaulo Zanoni (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { 12198664281bSPaulo Zanoni DRM_ERROR("Unclaimed register before interrupt\n"); 12208664281bSPaulo Zanoni I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); 12218664281bSPaulo Zanoni } 12228664281bSPaulo Zanoni 1223b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1224b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1225b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 12260e43406bSChris Wilson 122744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 122844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 122944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 123044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 123144498aeaSPaulo Zanoni * due to its back queue). */ 1232ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 123344498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 123444498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 123544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1236ab5c608bSBen Widawsky } 123744498aeaSPaulo Zanoni 12388664281bSPaulo Zanoni /* On Haswell, also mask ERR_INT because we don't want to risk 12398664281bSPaulo Zanoni * generating "unclaimed register" interrupts from inside the interrupt 12408664281bSPaulo Zanoni * handler. */ 12414bc9d430SDaniel Vetter if (IS_HASWELL(dev)) { 12424bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 12438664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 12444bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12454bc9d430SDaniel Vetter } 12468664281bSPaulo Zanoni 12470e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 12480e43406bSChris Wilson if (gt_iir) { 12490e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 12500e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 12510e43406bSChris Wilson ret = IRQ_HANDLED; 12520e43406bSChris Wilson } 1253b1f14ad0SJesse Barnes 1254b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 12550e43406bSChris Wilson if (de_iir) { 12568664281bSPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 12578664281bSPaulo Zanoni ivb_err_int_handler(dev); 12588664281bSPaulo Zanoni 1259ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 1260ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1261ce99c256SDaniel Vetter 1262b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 126381a07809SJani Nikula intel_opregion_asle_intr(dev); 1264b1f14ad0SJesse Barnes 12650e43406bSChris Wilson for (i = 0; i < 3; i++) { 126674d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 126774d44445SDaniel Vetter drm_handle_vblank(dev, i); 12680e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 12690e43406bSChris Wilson intel_prepare_page_flip(dev, i); 12700e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 1271b1f14ad0SJesse Barnes } 1272b1f14ad0SJesse Barnes } 1273b1f14ad0SJesse Barnes 1274b1f14ad0SJesse Barnes /* check event from PCH */ 1275ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 12760e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 12770e43406bSChris Wilson 127823e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 12790e43406bSChris Wilson 12800e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 12810e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 1282b1f14ad0SJesse Barnes } 1283b1f14ad0SJesse Barnes 12840e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 12850e43406bSChris Wilson ret = IRQ_HANDLED; 12860e43406bSChris Wilson } 12870e43406bSChris Wilson 12880e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 12890e43406bSChris Wilson if (pm_iir) { 1290baf02a1fSBen Widawsky if (IS_HASWELL(dev)) 1291baf02a1fSBen Widawsky hsw_pm_irq_handler(dev_priv, pm_iir); 12924848405cSBen Widawsky else if (pm_iir & GEN6_PM_RPS_EVENTS) 1293d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1294b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 12950e43406bSChris Wilson ret = IRQ_HANDLED; 12960e43406bSChris Wilson } 1297b1f14ad0SJesse Barnes 12984bc9d430SDaniel Vetter if (IS_HASWELL(dev)) { 12994bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 13004bc9d430SDaniel Vetter if (ivb_can_enable_err_int(dev)) 13018664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 13024bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 13034bc9d430SDaniel Vetter } 13048664281bSPaulo Zanoni 1305b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1306b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1307ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 130844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 130944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1310ab5c608bSBen Widawsky } 1311b1f14ad0SJesse Barnes 1312b1f14ad0SJesse Barnes return ret; 1313b1f14ad0SJesse Barnes } 1314b1f14ad0SJesse Barnes 1315e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 1316e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1317e7b4c6b1SDaniel Vetter u32 gt_iir) 1318e7b4c6b1SDaniel Vetter { 1319cc609d5dSBen Widawsky if (gt_iir & 1320cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1321e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1322cc609d5dSBen Widawsky if (gt_iir & ILK_BSD_USER_INTERRUPT) 1323e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1324e7b4c6b1SDaniel Vetter } 1325e7b4c6b1SDaniel Vetter 1326ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1327036a4a7dSZhenyu Wang { 13284697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1329036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1330036a4a7dSZhenyu Wang int ret = IRQ_NONE; 133144498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 1332881f47b6SXiang, Haihao 13334697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 13344697995bSJesse Barnes 13352d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 13362d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 13372d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 13383143a2bfSChris Wilson POSTING_READ(DEIER); 13392d109a84SZou, Nanhai 134044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 134144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 134244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 134344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 134444498aeaSPaulo Zanoni * due to its back queue). */ 134544498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 134644498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 134744498aeaSPaulo Zanoni POSTING_READ(SDEIER); 134844498aeaSPaulo Zanoni 1349036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 1350036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 13513b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 1352036a4a7dSZhenyu Wang 1353acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 1354c7c85101SZou Nan hai goto done; 1355036a4a7dSZhenyu Wang 1356036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 1357036a4a7dSZhenyu Wang 1358e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 1359e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 1360e7b4c6b1SDaniel Vetter else 1361e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 1362036a4a7dSZhenyu Wang 1363ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 1364ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1365ce99c256SDaniel Vetter 136601c66889SZhao Yakui if (de_iir & DE_GSE) 136781a07809SJani Nikula intel_opregion_asle_intr(dev); 136801c66889SZhao Yakui 136974d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 137074d44445SDaniel Vetter drm_handle_vblank(dev, 0); 137174d44445SDaniel Vetter 137274d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 137374d44445SDaniel Vetter drm_handle_vblank(dev, 1); 137474d44445SDaniel Vetter 1375de032bf4SPaulo Zanoni if (de_iir & DE_POISON) 1376de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1377de032bf4SPaulo Zanoni 13788664281bSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 13798664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 13808664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 13818664281bSPaulo Zanoni 13828664281bSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 13838664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 13848664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 13858664281bSPaulo Zanoni 1386f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 1387013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 13882bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 1389013d5aa2SJesse Barnes } 1390013d5aa2SJesse Barnes 1391f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 1392f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 13932bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 1394013d5aa2SJesse Barnes } 1395c062df61SLi Peng 1396c650156aSZhenyu Wang /* check event from PCH */ 1397776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 1398acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 1399acd15b6cSDaniel Vetter 140023e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 140123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 140223e81d69SAdam Jackson else 140323e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 1404acd15b6cSDaniel Vetter 1405acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 1406acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 1407776ad806SJesse Barnes } 1408c650156aSZhenyu Wang 140973edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1410d0ecd7e2SDaniel Vetter ironlake_rps_change_irq_handler(dev); 1411f97108d1SJesse Barnes 14124848405cSBen Widawsky if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS) 1413d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 14143b8d8d91SJesse Barnes 1415c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 1416c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 14174912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 1418036a4a7dSZhenyu Wang 1419c7c85101SZou Nan hai done: 14202d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 14213143a2bfSChris Wilson POSTING_READ(DEIER); 142244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 142344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 14242d109a84SZou, Nanhai 1425036a4a7dSZhenyu Wang return ret; 1426036a4a7dSZhenyu Wang } 1427036a4a7dSZhenyu Wang 14288a905236SJesse Barnes /** 14298a905236SJesse Barnes * i915_error_work_func - do process context error handling work 14308a905236SJesse Barnes * @work: work struct 14318a905236SJesse Barnes * 14328a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 14338a905236SJesse Barnes * was detected. 14348a905236SJesse Barnes */ 14358a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 14368a905236SJesse Barnes { 14371f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 14381f83fee0SDaniel Vetter work); 14391f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 14401f83fee0SDaniel Vetter gpu_error); 14418a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1442f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1443f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 1444f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 1445f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 1446f69061beSDaniel Vetter int i, ret; 14478a905236SJesse Barnes 1448f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 14498a905236SJesse Barnes 14507db0ba24SDaniel Vetter /* 14517db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 14527db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 14537db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 14547db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 14557db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 14567db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 14577db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 14587db0ba24SDaniel Vetter * work we don't need to worry about any other races. 14597db0ba24SDaniel Vetter */ 14607db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 146144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 14627db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 14637db0ba24SDaniel Vetter reset_event); 14641f83fee0SDaniel Vetter 1465f69061beSDaniel Vetter ret = i915_reset(dev); 1466f69061beSDaniel Vetter 1467f69061beSDaniel Vetter if (ret == 0) { 1468f69061beSDaniel Vetter /* 1469f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1470f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1471f69061beSDaniel Vetter * complete. 1472f69061beSDaniel Vetter * 1473f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1474f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1475f69061beSDaniel Vetter * updates before 1476f69061beSDaniel Vetter * the counter increment. 1477f69061beSDaniel Vetter */ 1478f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1479f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1480f69061beSDaniel Vetter 1481f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1482f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 14831f83fee0SDaniel Vetter } else { 14841f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1485f316a42cSBen Gamari } 14861f83fee0SDaniel Vetter 1487f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1488f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1489f69061beSDaniel Vetter 149096a02917SVille Syrjälä intel_display_handle_reset(dev); 149196a02917SVille Syrjälä 14921f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1493f316a42cSBen Gamari } 14948a905236SJesse Barnes } 14958a905236SJesse Barnes 149635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1497c0e09200SDave Airlie { 14988a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1499bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 150063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1501050ee91fSBen Widawsky int pipe, i; 150263eeaf38SJesse Barnes 150335aed2e6SChris Wilson if (!eir) 150435aed2e6SChris Wilson return; 150563eeaf38SJesse Barnes 1506a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 15078a905236SJesse Barnes 1508bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1509bd9854f9SBen Widawsky 15108a905236SJesse Barnes if (IS_G4X(dev)) { 15118a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 15128a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 15138a905236SJesse Barnes 1514a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1515a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1516050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1517050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1518a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1519a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 15208a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15213143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 15228a905236SJesse Barnes } 15238a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 15248a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1525a70491ccSJoe Perches pr_err("page table error\n"); 1526a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 15278a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15283143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 15298a905236SJesse Barnes } 15308a905236SJesse Barnes } 15318a905236SJesse Barnes 1532a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 153363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 153463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1535a70491ccSJoe Perches pr_err("page table error\n"); 1536a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 153763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15383143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 153963eeaf38SJesse Barnes } 15408a905236SJesse Barnes } 15418a905236SJesse Barnes 154263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1543a70491ccSJoe Perches pr_err("memory refresh error:\n"); 15449db4a9c7SJesse Barnes for_each_pipe(pipe) 1545a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 15469db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 154763eeaf38SJesse Barnes /* pipestat has already been acked */ 154863eeaf38SJesse Barnes } 154963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1550a70491ccSJoe Perches pr_err("instruction error\n"); 1551a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1552050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1553050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1554a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 155563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 155663eeaf38SJesse Barnes 1557a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1558a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1559a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 156063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 15613143a2bfSChris Wilson POSTING_READ(IPEIR); 156263eeaf38SJesse Barnes } else { 156363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 156463eeaf38SJesse Barnes 1565a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1566a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1567a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1568a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 156963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15703143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 157163eeaf38SJesse Barnes } 157263eeaf38SJesse Barnes } 157363eeaf38SJesse Barnes 157463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 15753143a2bfSChris Wilson POSTING_READ(EIR); 157663eeaf38SJesse Barnes eir = I915_READ(EIR); 157763eeaf38SJesse Barnes if (eir) { 157863eeaf38SJesse Barnes /* 157963eeaf38SJesse Barnes * some errors might have become stuck, 158063eeaf38SJesse Barnes * mask them. 158163eeaf38SJesse Barnes */ 158263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 158363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 158463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 158563eeaf38SJesse Barnes } 158635aed2e6SChris Wilson } 158735aed2e6SChris Wilson 158835aed2e6SChris Wilson /** 158935aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 159035aed2e6SChris Wilson * @dev: drm device 159135aed2e6SChris Wilson * 159235aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 159335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 159435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 159535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 159635aed2e6SChris Wilson * of a ring dump etc.). 159735aed2e6SChris Wilson */ 1598527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 159935aed2e6SChris Wilson { 160035aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1601b4519513SChris Wilson struct intel_ring_buffer *ring; 1602b4519513SChris Wilson int i; 160335aed2e6SChris Wilson 160435aed2e6SChris Wilson i915_capture_error_state(dev); 160535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 16068a905236SJesse Barnes 1607ba1234d1SBen Gamari if (wedged) { 1608f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1609f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1610ba1234d1SBen Gamari 161111ed50ecSBen Gamari /* 16121f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 16131f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 161411ed50ecSBen Gamari */ 1615b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1616b4519513SChris Wilson wake_up_all(&ring->irq_queue); 161711ed50ecSBen Gamari } 161811ed50ecSBen Gamari 161999584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 16208a905236SJesse Barnes } 16218a905236SJesse Barnes 162221ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 16234e5359cdSSimon Farnsworth { 16244e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 16254e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 16264e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 162705394f39SChris Wilson struct drm_i915_gem_object *obj; 16284e5359cdSSimon Farnsworth struct intel_unpin_work *work; 16294e5359cdSSimon Farnsworth unsigned long flags; 16304e5359cdSSimon Farnsworth bool stall_detected; 16314e5359cdSSimon Farnsworth 16324e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 16334e5359cdSSimon Farnsworth if (intel_crtc == NULL) 16344e5359cdSSimon Farnsworth return; 16354e5359cdSSimon Farnsworth 16364e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 16374e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 16384e5359cdSSimon Farnsworth 1639e7d841caSChris Wilson if (work == NULL || 1640e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1641e7d841caSChris Wilson !work->enable_stall_check) { 16424e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 16434e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16444e5359cdSSimon Farnsworth return; 16454e5359cdSSimon Farnsworth } 16464e5359cdSSimon Farnsworth 16474e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 164805394f39SChris Wilson obj = work->pending_flip_obj; 1649a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 16509db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1651446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1652f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 16534e5359cdSSimon Farnsworth } else { 16549db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 1655f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 165601f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 16574e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 16584e5359cdSSimon Farnsworth } 16594e5359cdSSimon Farnsworth 16604e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16614e5359cdSSimon Farnsworth 16624e5359cdSSimon Farnsworth if (stall_detected) { 16634e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 16644e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 16654e5359cdSSimon Farnsworth } 16664e5359cdSSimon Farnsworth } 16674e5359cdSSimon Farnsworth 166842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 166942f52ef8SKeith Packard * we use as a pipe index 167042f52ef8SKeith Packard */ 1671f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 16720a3e67a4SJesse Barnes { 16730a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1674e9d21d7fSKeith Packard unsigned long irqflags; 167571e0ffa5SJesse Barnes 16765eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 167771e0ffa5SJesse Barnes return -EINVAL; 16780a3e67a4SJesse Barnes 16791ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1680f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 16817c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16827c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16830a3e67a4SJesse Barnes else 16847c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16857c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 16868692d00eSChris Wilson 16878692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 16888692d00eSChris Wilson if (dev_priv->info->gen == 3) 16896b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 16901ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16918692d00eSChris Wilson 16920a3e67a4SJesse Barnes return 0; 16930a3e67a4SJesse Barnes } 16940a3e67a4SJesse Barnes 1695f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1696f796cf8fSJesse Barnes { 1697f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1698f796cf8fSJesse Barnes unsigned long irqflags; 1699f796cf8fSJesse Barnes 1700f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1701f796cf8fSJesse Barnes return -EINVAL; 1702f796cf8fSJesse Barnes 1703f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1704f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1705f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1706f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1707f796cf8fSJesse Barnes 1708f796cf8fSJesse Barnes return 0; 1709f796cf8fSJesse Barnes } 1710f796cf8fSJesse Barnes 1711f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1712b1f14ad0SJesse Barnes { 1713b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1714b1f14ad0SJesse Barnes unsigned long irqflags; 1715b1f14ad0SJesse Barnes 1716b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1717b1f14ad0SJesse Barnes return -EINVAL; 1718b1f14ad0SJesse Barnes 1719b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1720b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1721b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1722b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1723b1f14ad0SJesse Barnes 1724b1f14ad0SJesse Barnes return 0; 1725b1f14ad0SJesse Barnes } 1726b1f14ad0SJesse Barnes 17277e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 17287e231dbeSJesse Barnes { 17297e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17307e231dbeSJesse Barnes unsigned long irqflags; 173131acc7f5SJesse Barnes u32 imr; 17327e231dbeSJesse Barnes 17337e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 17347e231dbeSJesse Barnes return -EINVAL; 17357e231dbeSJesse Barnes 17367e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17377e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 173831acc7f5SJesse Barnes if (pipe == 0) 17397e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 174031acc7f5SJesse Barnes else 17417e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17427e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 174331acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 174431acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17457e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17467e231dbeSJesse Barnes 17477e231dbeSJesse Barnes return 0; 17487e231dbeSJesse Barnes } 17497e231dbeSJesse Barnes 175042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 175142f52ef8SKeith Packard * we use as a pipe index 175242f52ef8SKeith Packard */ 1753f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 17540a3e67a4SJesse Barnes { 17550a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1756e9d21d7fSKeith Packard unsigned long irqflags; 17570a3e67a4SJesse Barnes 17581ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17598692d00eSChris Wilson if (dev_priv->info->gen == 3) 17606b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 17618692d00eSChris Wilson 17627c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 17637c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 17647c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17660a3e67a4SJesse Barnes } 17670a3e67a4SJesse Barnes 1768f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1769f796cf8fSJesse Barnes { 1770f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1771f796cf8fSJesse Barnes unsigned long irqflags; 1772f796cf8fSJesse Barnes 1773f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1774f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1775f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1776f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1777f796cf8fSJesse Barnes } 1778f796cf8fSJesse Barnes 1779f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1780b1f14ad0SJesse Barnes { 1781b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1782b1f14ad0SJesse Barnes unsigned long irqflags; 1783b1f14ad0SJesse Barnes 1784b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1785b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1786b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1787b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1788b1f14ad0SJesse Barnes } 1789b1f14ad0SJesse Barnes 17907e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 17917e231dbeSJesse Barnes { 17927e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17937e231dbeSJesse Barnes unsigned long irqflags; 179431acc7f5SJesse Barnes u32 imr; 17957e231dbeSJesse Barnes 17967e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 179731acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 179831acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17997e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 180031acc7f5SJesse Barnes if (pipe == 0) 18017e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 180231acc7f5SJesse Barnes else 18037e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18047e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 18057e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18067e231dbeSJesse Barnes } 18077e231dbeSJesse Barnes 1808893eead0SChris Wilson static u32 1809893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1810852835f3SZou Nan hai { 1811893eead0SChris Wilson return list_entry(ring->request_list.prev, 1812893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1813893eead0SChris Wilson } 1814893eead0SChris Wilson 18159107e9d2SChris Wilson static bool 18169107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 1817893eead0SChris Wilson { 18189107e9d2SChris Wilson return (list_empty(&ring->request_list) || 18199107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 1820f65d9421SBen Gamari } 1821f65d9421SBen Gamari 18226274f212SChris Wilson static struct intel_ring_buffer * 18236274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 1824a24a11e6SChris Wilson { 1825a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 18266274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 1827a24a11e6SChris Wilson 1828a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 1829a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 1830a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 18316274f212SChris Wilson return NULL; 1832a24a11e6SChris Wilson 1833a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 1834a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 1835a24a11e6SChris Wilson */ 18366274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 1837a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 1838a24a11e6SChris Wilson do { 1839a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 1840a24a11e6SChris Wilson if (cmd == ipehr) 1841a24a11e6SChris Wilson break; 1842a24a11e6SChris Wilson 1843a24a11e6SChris Wilson acthd -= 4; 1844a24a11e6SChris Wilson if (acthd < acthd_min) 18456274f212SChris Wilson return NULL; 1846a24a11e6SChris Wilson } while (1); 1847a24a11e6SChris Wilson 18486274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 18496274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 1850a24a11e6SChris Wilson } 1851a24a11e6SChris Wilson 18526274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 18536274f212SChris Wilson { 18546274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 18556274f212SChris Wilson struct intel_ring_buffer *signaller; 18566274f212SChris Wilson u32 seqno, ctl; 18576274f212SChris Wilson 18586274f212SChris Wilson ring->hangcheck.deadlock = true; 18596274f212SChris Wilson 18606274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 18616274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 18626274f212SChris Wilson return -1; 18636274f212SChris Wilson 18646274f212SChris Wilson /* cursory check for an unkickable deadlock */ 18656274f212SChris Wilson ctl = I915_READ_CTL(signaller); 18666274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 18676274f212SChris Wilson return -1; 18686274f212SChris Wilson 18696274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 18706274f212SChris Wilson } 18716274f212SChris Wilson 18726274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 18736274f212SChris Wilson { 18746274f212SChris Wilson struct intel_ring_buffer *ring; 18756274f212SChris Wilson int i; 18766274f212SChris Wilson 18776274f212SChris Wilson for_each_ring(ring, dev_priv, i) 18786274f212SChris Wilson ring->hangcheck.deadlock = false; 18796274f212SChris Wilson } 18806274f212SChris Wilson 1881ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 1882ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 18831ec14ad3SChris Wilson { 18841ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 18851ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 18869107e9d2SChris Wilson u32 tmp; 18879107e9d2SChris Wilson 18886274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 18896274f212SChris Wilson return active; 18906274f212SChris Wilson 18919107e9d2SChris Wilson if (IS_GEN2(dev)) 18926274f212SChris Wilson return hung; 18939107e9d2SChris Wilson 18949107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 18959107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 18969107e9d2SChris Wilson * and break the hang. This should work on 18979107e9d2SChris Wilson * all but the second generation chipsets. 18989107e9d2SChris Wilson */ 18999107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 19001ec14ad3SChris Wilson if (tmp & RING_WAIT) { 19011ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 19021ec14ad3SChris Wilson ring->name); 19031ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 19046274f212SChris Wilson return kick; 19051ec14ad3SChris Wilson } 1906a24a11e6SChris Wilson 19076274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 19086274f212SChris Wilson switch (semaphore_passed(ring)) { 19096274f212SChris Wilson default: 19106274f212SChris Wilson return hung; 19116274f212SChris Wilson case 1: 1912a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 1913a24a11e6SChris Wilson ring->name); 1914a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 19156274f212SChris Wilson return kick; 19166274f212SChris Wilson case 0: 19176274f212SChris Wilson return wait; 19186274f212SChris Wilson } 19199107e9d2SChris Wilson } 19209107e9d2SChris Wilson 19216274f212SChris Wilson return hung; 1922a24a11e6SChris Wilson } 1923d1e61e7fSChris Wilson 1924f65d9421SBen Gamari /** 1925f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 192605407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 192705407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 192805407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 192905407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 193005407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 1931f65d9421SBen Gamari */ 1932f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1933f65d9421SBen Gamari { 1934f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1935f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1936b4519513SChris Wilson struct intel_ring_buffer *ring; 1937b4519513SChris Wilson int i; 193805407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 19399107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 19409107e9d2SChris Wilson #define BUSY 1 19419107e9d2SChris Wilson #define KICK 5 19429107e9d2SChris Wilson #define HUNG 20 19439107e9d2SChris Wilson #define FIRE 30 1944893eead0SChris Wilson 19453e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 19463e0dc6b0SBen Widawsky return; 19473e0dc6b0SBen Widawsky 1948b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 194905407ff8SMika Kuoppala u32 seqno, acthd; 19509107e9d2SChris Wilson bool busy = true; 1951b4519513SChris Wilson 19526274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 19536274f212SChris Wilson 195405407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 195505407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 195605407ff8SMika Kuoppala 195705407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 19589107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 19599107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 19609107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 19619107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 19629107e9d2SChris Wilson ring->name); 19639107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 19649107e9d2SChris Wilson ring->hangcheck.score += HUNG; 19659107e9d2SChris Wilson } else 19669107e9d2SChris Wilson busy = false; 196705407ff8SMika Kuoppala } else { 19689107e9d2SChris Wilson int score; 19699107e9d2SChris Wilson 19706274f212SChris Wilson /* We always increment the hangcheck score 19716274f212SChris Wilson * if the ring is busy and still processing 19726274f212SChris Wilson * the same request, so that no single request 19736274f212SChris Wilson * can run indefinitely (such as a chain of 19746274f212SChris Wilson * batches). The only time we do not increment 19756274f212SChris Wilson * the hangcheck score on this ring, if this 19766274f212SChris Wilson * ring is in a legitimate wait for another 19776274f212SChris Wilson * ring. In that case the waiting ring is a 19786274f212SChris Wilson * victim and we want to be sure we catch the 19796274f212SChris Wilson * right culprit. Then every time we do kick 19806274f212SChris Wilson * the ring, add a small increment to the 19816274f212SChris Wilson * score so that we can catch a batch that is 19826274f212SChris Wilson * being repeatedly kicked and so responsible 19836274f212SChris Wilson * for stalling the machine. 19849107e9d2SChris Wilson */ 1985ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 1986ad8beaeaSMika Kuoppala acthd); 1987ad8beaeaSMika Kuoppala 1988ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 19896274f212SChris Wilson case wait: 19906274f212SChris Wilson score = 0; 19916274f212SChris Wilson break; 19926274f212SChris Wilson case active: 19939107e9d2SChris Wilson score = BUSY; 19946274f212SChris Wilson break; 19956274f212SChris Wilson case kick: 19966274f212SChris Wilson score = KICK; 19976274f212SChris Wilson break; 19986274f212SChris Wilson case hung: 19996274f212SChris Wilson score = HUNG; 20006274f212SChris Wilson stuck[i] = true; 20016274f212SChris Wilson break; 20026274f212SChris Wilson } 20039107e9d2SChris Wilson ring->hangcheck.score += score; 200405407ff8SMika Kuoppala } 20059107e9d2SChris Wilson } else { 20069107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 20079107e9d2SChris Wilson * attempts across multiple batches. 20089107e9d2SChris Wilson */ 20099107e9d2SChris Wilson if (ring->hangcheck.score > 0) 20109107e9d2SChris Wilson ring->hangcheck.score--; 2011cbb465e7SChris Wilson } 2012f65d9421SBen Gamari 201305407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 201405407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 20159107e9d2SChris Wilson busy_count += busy; 201605407ff8SMika Kuoppala } 201705407ff8SMika Kuoppala 201805407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 20199107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2020acd78c11SBen Widawsky DRM_ERROR("%s on %s\n", 202105407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2022a43adf07SChris Wilson ring->name); 2023a43adf07SChris Wilson rings_hung++; 202405407ff8SMika Kuoppala } 202505407ff8SMika Kuoppala } 202605407ff8SMika Kuoppala 202705407ff8SMika Kuoppala if (rings_hung) 202805407ff8SMika Kuoppala return i915_handle_error(dev, true); 202905407ff8SMika Kuoppala 203005407ff8SMika Kuoppala if (busy_count) 203105407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 203205407ff8SMika Kuoppala * being added */ 203399584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 203405407ff8SMika Kuoppala round_jiffies_up(jiffies + 203505407ff8SMika Kuoppala DRM_I915_HANGCHECK_JIFFIES)); 2036f65d9421SBen Gamari } 2037f65d9421SBen Gamari 203891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 203991738a95SPaulo Zanoni { 204091738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 204191738a95SPaulo Zanoni 204291738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 204391738a95SPaulo Zanoni return; 204491738a95SPaulo Zanoni 204591738a95SPaulo Zanoni /* south display irq */ 204691738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 204791738a95SPaulo Zanoni /* 204891738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 204991738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 205091738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 205191738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 205291738a95SPaulo Zanoni */ 205391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 205491738a95SPaulo Zanoni POSTING_READ(SDEIER); 205591738a95SPaulo Zanoni } 205691738a95SPaulo Zanoni 2057*d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2058*d18ea1b5SDaniel Vetter { 2059*d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2060*d18ea1b5SDaniel Vetter 2061*d18ea1b5SDaniel Vetter /* and GT */ 2062*d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2063*d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2064*d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2065*d18ea1b5SDaniel Vetter 2066*d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2067*d18ea1b5SDaniel Vetter /* and PM */ 2068*d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2069*d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2070*d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2071*d18ea1b5SDaniel Vetter } 2072*d18ea1b5SDaniel Vetter } 2073*d18ea1b5SDaniel Vetter 2074c0e09200SDave Airlie /* drm_dma.h hooks 2075c0e09200SDave Airlie */ 2076f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2077036a4a7dSZhenyu Wang { 2078036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2079036a4a7dSZhenyu Wang 20804697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20814697995bSJesse Barnes 2082036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2083bdfcdb63SDaniel Vetter 2084036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2085036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 20863143a2bfSChris Wilson POSTING_READ(DEIER); 2087036a4a7dSZhenyu Wang 2088*d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2089c650156aSZhenyu Wang 209091738a95SPaulo Zanoni ibx_irq_preinstall(dev); 20917d99163dSBen Widawsky } 20927d99163dSBen Widawsky 20937d99163dSBen Widawsky static void ivybridge_irq_preinstall(struct drm_device *dev) 20947d99163dSBen Widawsky { 20957d99163dSBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20967d99163dSBen Widawsky 20977d99163dSBen Widawsky atomic_set(&dev_priv->irq_received, 0); 20987d99163dSBen Widawsky 20997d99163dSBen Widawsky I915_WRITE(HWSTAM, 0xeffe); 21007d99163dSBen Widawsky 21017d99163dSBen Widawsky /* XXX hotplug from PCH */ 21027d99163dSBen Widawsky 21037d99163dSBen Widawsky I915_WRITE(DEIMR, 0xffffffff); 21047d99163dSBen Widawsky I915_WRITE(DEIER, 0x0); 21057d99163dSBen Widawsky POSTING_READ(DEIER); 21067d99163dSBen Widawsky 2107*d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2108eda63ffbSBen Widawsky 210991738a95SPaulo Zanoni ibx_irq_preinstall(dev); 2110036a4a7dSZhenyu Wang } 2111036a4a7dSZhenyu Wang 21127e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 21137e231dbeSJesse Barnes { 21147e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21157e231dbeSJesse Barnes int pipe; 21167e231dbeSJesse Barnes 21177e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 21187e231dbeSJesse Barnes 21197e231dbeSJesse Barnes /* VLV magic */ 21207e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 21217e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 21227e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 21237e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 21247e231dbeSJesse Barnes 21257e231dbeSJesse Barnes /* and GT */ 21267e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 21277e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2128*d18ea1b5SDaniel Vetter 2129*d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 21307e231dbeSJesse Barnes 21317e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 21327e231dbeSJesse Barnes 21337e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 21347e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 21357e231dbeSJesse Barnes for_each_pipe(pipe) 21367e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21377e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21387e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 21397e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 21407e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21417e231dbeSJesse Barnes } 21427e231dbeSJesse Barnes 214382a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 214482a28bcfSDaniel Vetter { 214582a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 214682a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 214782a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2148fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 214982a28bcfSDaniel Vetter 215082a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2151fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 215282a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2153cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2154fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 215582a28bcfSDaniel Vetter } else { 2156fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 215782a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2158cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2159fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 216082a28bcfSDaniel Vetter } 216182a28bcfSDaniel Vetter 2162fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 216382a28bcfSDaniel Vetter 21647fe0b973SKeith Packard /* 21657fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 21667fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 21677fe0b973SKeith Packard * 21687fe0b973SKeith Packard * This register is the same on all known PCH chips. 21697fe0b973SKeith Packard */ 21707fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 21717fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 21727fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 21737fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 21747fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 21757fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 21767fe0b973SKeith Packard } 21777fe0b973SKeith Packard 2178d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2179d46da437SPaulo Zanoni { 2180d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 218182a28bcfSDaniel Vetter u32 mask; 2182d46da437SPaulo Zanoni 2183692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2184692a04cfSDaniel Vetter return; 2185692a04cfSDaniel Vetter 21868664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 21878664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2188de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 21898664281bSPaulo Zanoni } else { 21908664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 21918664281bSPaulo Zanoni 21928664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 21938664281bSPaulo Zanoni } 2194ab5c608bSBen Widawsky 2195d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2196d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2197d46da437SPaulo Zanoni } 2198d46da437SPaulo Zanoni 2199f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2200036a4a7dSZhenyu Wang { 22014bc9d430SDaniel Vetter unsigned long irqflags; 22024bc9d430SDaniel Vetter 2203036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2204036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2205013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2206ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 22078664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 2208de032bf4SPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON; 2209cc609d5dSBen Widawsky u32 gt_irqs; 2210036a4a7dSZhenyu Wang 22111ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2212036a4a7dSZhenyu Wang 2213036a4a7dSZhenyu Wang /* should always can generate irq */ 2214036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 22151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 22166005ce42SDaniel Vetter I915_WRITE(DEIER, display_mask | 22176005ce42SDaniel Vetter DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT); 22183143a2bfSChris Wilson POSTING_READ(DEIER); 2219036a4a7dSZhenyu Wang 22201ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2221036a4a7dSZhenyu Wang 2222036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 22231ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2224881f47b6SXiang, Haihao 2225cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT; 2226cc609d5dSBen Widawsky 22271ec14ad3SChris Wilson if (IS_GEN6(dev)) 2228cc609d5dSBen Widawsky gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 22291ec14ad3SChris Wilson else 2230cc609d5dSBen Widawsky gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 2231cc609d5dSBen Widawsky ILK_BSD_USER_INTERRUPT; 2232cc609d5dSBen Widawsky 2233cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 22343143a2bfSChris Wilson POSTING_READ(GTIER); 2235036a4a7dSZhenyu Wang 2236d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 22377fe0b973SKeith Packard 2238f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 22396005ce42SDaniel Vetter /* Enable PCU event interrupts 22406005ce42SDaniel Vetter * 22416005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 22424bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 22434bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 22444bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2245f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 22464bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2247f97108d1SJesse Barnes } 2248f97108d1SJesse Barnes 2249036a4a7dSZhenyu Wang return 0; 2250036a4a7dSZhenyu Wang } 2251036a4a7dSZhenyu Wang 2252f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2253b1f14ad0SJesse Barnes { 2254b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2255b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2256b615b57aSChris Wilson u32 display_mask = 2257b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2258b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2259b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2260ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 22618664281bSPaulo Zanoni DE_AUX_CHANNEL_A_IVB | 22628664281bSPaulo Zanoni DE_ERR_INT_IVB; 226312638c57SBen Widawsky u32 pm_irqs = GEN6_PM_RPS_EVENTS; 2264cc609d5dSBen Widawsky u32 gt_irqs; 2265b1f14ad0SJesse Barnes 2266b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2267b1f14ad0SJesse Barnes 2268b1f14ad0SJesse Barnes /* should always can generate irq */ 22698664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2270b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2271b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2272b615b57aSChris Wilson I915_WRITE(DEIER, 2273b615b57aSChris Wilson display_mask | 2274b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2275b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2276b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2277b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2278b1f14ad0SJesse Barnes 2279cc609d5dSBen Widawsky dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 2280b1f14ad0SJesse Barnes 2281b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2282b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2283b1f14ad0SJesse Barnes 2284cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | 2285cc609d5dSBen Widawsky GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 2286cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 2287b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2288b1f14ad0SJesse Barnes 228912638c57SBen Widawsky I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 229012638c57SBen Widawsky if (HAS_VEBOX(dev)) 2291c0d6a3ddSDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 229212638c57SBen Widawsky 229312638c57SBen Widawsky /* Our enable/disable rps functions may touch these registers so 229412638c57SBen Widawsky * make sure to set a known state for only the non-RPS bits. 229512638c57SBen Widawsky * The RMW is extra paranoia since this should be called after being set 229612638c57SBen Widawsky * to a known state in preinstall. 229712638c57SBen Widawsky * */ 229812638c57SBen Widawsky I915_WRITE(GEN6_PMIMR, 229912638c57SBen Widawsky (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs); 230012638c57SBen Widawsky I915_WRITE(GEN6_PMIER, 230112638c57SBen Widawsky (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs); 230212638c57SBen Widawsky POSTING_READ(GEN6_PMIER); 2303eda63ffbSBen Widawsky 2304d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 23057fe0b973SKeith Packard 2306b1f14ad0SJesse Barnes return 0; 2307b1f14ad0SJesse Barnes } 2308b1f14ad0SJesse Barnes 23097e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 23107e231dbeSJesse Barnes { 23117e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2312cc609d5dSBen Widawsky u32 gt_irqs; 23137e231dbeSJesse Barnes u32 enable_mask; 231431acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 2315b79480baSDaniel Vetter unsigned long irqflags; 23167e231dbeSJesse Barnes 23177e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 231831acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 231931acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 232031acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 23217e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23227e231dbeSJesse Barnes 232331acc7f5SJesse Barnes /* 232431acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 232531acc7f5SJesse Barnes * toggle them based on usage. 232631acc7f5SJesse Barnes */ 232731acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 232831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 232931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23307e231dbeSJesse Barnes 233120afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 233220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 233320afbda2SDaniel Vetter 23347e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 23357e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 23367e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23377e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 23387e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 23397e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23407e231dbeSJesse Barnes 2341b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2342b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2343b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 234431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2345515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 234631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 2347b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 234831acc7f5SJesse Barnes 23497e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23507e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23517e231dbeSJesse Barnes 235231acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 235331acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 23543bcedbe5SJesse Barnes 2355cc609d5dSBen Widawsky gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | 2356cc609d5dSBen Widawsky GT_BLT_USER_INTERRUPT; 2357cc609d5dSBen Widawsky I915_WRITE(GTIER, gt_irqs); 23587e231dbeSJesse Barnes POSTING_READ(GTIER); 23597e231dbeSJesse Barnes 23607e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 23617e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 23627e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 23637e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 23647e231dbeSJesse Barnes #endif 23657e231dbeSJesse Barnes 23667e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 236720afbda2SDaniel Vetter 236820afbda2SDaniel Vetter return 0; 236920afbda2SDaniel Vetter } 237020afbda2SDaniel Vetter 23717e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 23727e231dbeSJesse Barnes { 23737e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23747e231dbeSJesse Barnes int pipe; 23757e231dbeSJesse Barnes 23767e231dbeSJesse Barnes if (!dev_priv) 23777e231dbeSJesse Barnes return; 23787e231dbeSJesse Barnes 2379ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2380ac4c16c5SEgbert Eich 23817e231dbeSJesse Barnes for_each_pipe(pipe) 23827e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23837e231dbeSJesse Barnes 23847e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 23857e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 23867e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 23877e231dbeSJesse Barnes for_each_pipe(pipe) 23887e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23897e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 23917e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 23927e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23937e231dbeSJesse Barnes } 23947e231dbeSJesse Barnes 2395f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2396036a4a7dSZhenyu Wang { 2397036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23984697995bSJesse Barnes 23994697995bSJesse Barnes if (!dev_priv) 24004697995bSJesse Barnes return; 24014697995bSJesse Barnes 2402ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2403ac4c16c5SEgbert Eich 2404036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2405036a4a7dSZhenyu Wang 2406036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2407036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2408036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 24098664281bSPaulo Zanoni if (IS_GEN7(dev)) 24108664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2411036a4a7dSZhenyu Wang 2412036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2413036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2414036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2415192aac1fSKeith Packard 2416ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2417ab5c608bSBen Widawsky return; 2418ab5c608bSBen Widawsky 2419192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2420192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2421192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 24228664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 24238664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2424036a4a7dSZhenyu Wang } 2425036a4a7dSZhenyu Wang 2426c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2427c2798b19SChris Wilson { 2428c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2429c2798b19SChris Wilson int pipe; 2430c2798b19SChris Wilson 2431c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2432c2798b19SChris Wilson 2433c2798b19SChris Wilson for_each_pipe(pipe) 2434c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2435c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2436c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2437c2798b19SChris Wilson POSTING_READ16(IER); 2438c2798b19SChris Wilson } 2439c2798b19SChris Wilson 2440c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2441c2798b19SChris Wilson { 2442c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2443c2798b19SChris Wilson 2444c2798b19SChris Wilson I915_WRITE16(EMR, 2445c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2446c2798b19SChris Wilson 2447c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2448c2798b19SChris Wilson dev_priv->irq_mask = 2449c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2450c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2451c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2452c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2453c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2454c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2455c2798b19SChris Wilson 2456c2798b19SChris Wilson I915_WRITE16(IER, 2457c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2458c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2459c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2460c2798b19SChris Wilson I915_USER_INTERRUPT); 2461c2798b19SChris Wilson POSTING_READ16(IER); 2462c2798b19SChris Wilson 2463c2798b19SChris Wilson return 0; 2464c2798b19SChris Wilson } 2465c2798b19SChris Wilson 246690a72f87SVille Syrjälä /* 246790a72f87SVille Syrjälä * Returns true when a page flip has completed. 246890a72f87SVille Syrjälä */ 246990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 247090a72f87SVille Syrjälä int pipe, u16 iir) 247190a72f87SVille Syrjälä { 247290a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 247390a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 247490a72f87SVille Syrjälä 247590a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 247690a72f87SVille Syrjälä return false; 247790a72f87SVille Syrjälä 247890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 247990a72f87SVille Syrjälä return false; 248090a72f87SVille Syrjälä 248190a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 248290a72f87SVille Syrjälä 248390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 248490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 248590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 248690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 248790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 248890a72f87SVille Syrjälä */ 248990a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 249090a72f87SVille Syrjälä return false; 249190a72f87SVille Syrjälä 249290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 249390a72f87SVille Syrjälä 249490a72f87SVille Syrjälä return true; 249590a72f87SVille Syrjälä } 249690a72f87SVille Syrjälä 2497ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2498c2798b19SChris Wilson { 2499c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2500c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2501c2798b19SChris Wilson u16 iir, new_iir; 2502c2798b19SChris Wilson u32 pipe_stats[2]; 2503c2798b19SChris Wilson unsigned long irqflags; 2504c2798b19SChris Wilson int irq_received; 2505c2798b19SChris Wilson int pipe; 2506c2798b19SChris Wilson u16 flip_mask = 2507c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2508c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2509c2798b19SChris Wilson 2510c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2511c2798b19SChris Wilson 2512c2798b19SChris Wilson iir = I915_READ16(IIR); 2513c2798b19SChris Wilson if (iir == 0) 2514c2798b19SChris Wilson return IRQ_NONE; 2515c2798b19SChris Wilson 2516c2798b19SChris Wilson while (iir & ~flip_mask) { 2517c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2518c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2519c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2520c2798b19SChris Wilson * interrupts (for non-MSI). 2521c2798b19SChris Wilson */ 2522c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2523c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2524c2798b19SChris Wilson i915_handle_error(dev, false); 2525c2798b19SChris Wilson 2526c2798b19SChris Wilson for_each_pipe(pipe) { 2527c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2528c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2529c2798b19SChris Wilson 2530c2798b19SChris Wilson /* 2531c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2532c2798b19SChris Wilson */ 2533c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2534c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2535c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2536c2798b19SChris Wilson pipe_name(pipe)); 2537c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2538c2798b19SChris Wilson irq_received = 1; 2539c2798b19SChris Wilson } 2540c2798b19SChris Wilson } 2541c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2542c2798b19SChris Wilson 2543c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2544c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2545c2798b19SChris Wilson 2546d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2547c2798b19SChris Wilson 2548c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2549c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2550c2798b19SChris Wilson 2551c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 255290a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 255390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2554c2798b19SChris Wilson 2555c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 255690a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 255790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2558c2798b19SChris Wilson 2559c2798b19SChris Wilson iir = new_iir; 2560c2798b19SChris Wilson } 2561c2798b19SChris Wilson 2562c2798b19SChris Wilson return IRQ_HANDLED; 2563c2798b19SChris Wilson } 2564c2798b19SChris Wilson 2565c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2566c2798b19SChris Wilson { 2567c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2568c2798b19SChris Wilson int pipe; 2569c2798b19SChris Wilson 2570c2798b19SChris Wilson for_each_pipe(pipe) { 2571c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2572c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2573c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2574c2798b19SChris Wilson } 2575c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2576c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2577c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2578c2798b19SChris Wilson } 2579c2798b19SChris Wilson 2580a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2581a266c7d5SChris Wilson { 2582a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2583a266c7d5SChris Wilson int pipe; 2584a266c7d5SChris Wilson 2585a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2586a266c7d5SChris Wilson 2587a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2588a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2589a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2590a266c7d5SChris Wilson } 2591a266c7d5SChris Wilson 259200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2593a266c7d5SChris Wilson for_each_pipe(pipe) 2594a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2595a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2596a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2597a266c7d5SChris Wilson POSTING_READ(IER); 2598a266c7d5SChris Wilson } 2599a266c7d5SChris Wilson 2600a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2601a266c7d5SChris Wilson { 2602a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 260338bde180SChris Wilson u32 enable_mask; 2604a266c7d5SChris Wilson 260538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 260638bde180SChris Wilson 260738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 260838bde180SChris Wilson dev_priv->irq_mask = 260938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 261038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 261138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 261238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 261338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 261438bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 261538bde180SChris Wilson 261638bde180SChris Wilson enable_mask = 261738bde180SChris Wilson I915_ASLE_INTERRUPT | 261838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 261938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 262038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 262138bde180SChris Wilson I915_USER_INTERRUPT; 262238bde180SChris Wilson 2623a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 262420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 262520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 262620afbda2SDaniel Vetter 2627a266c7d5SChris Wilson /* Enable in IER... */ 2628a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2629a266c7d5SChris Wilson /* and unmask in IMR */ 2630a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2631a266c7d5SChris Wilson } 2632a266c7d5SChris Wilson 2633a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2634a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2635a266c7d5SChris Wilson POSTING_READ(IER); 2636a266c7d5SChris Wilson 2637f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 263820afbda2SDaniel Vetter 263920afbda2SDaniel Vetter return 0; 264020afbda2SDaniel Vetter } 264120afbda2SDaniel Vetter 264290a72f87SVille Syrjälä /* 264390a72f87SVille Syrjälä * Returns true when a page flip has completed. 264490a72f87SVille Syrjälä */ 264590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 264690a72f87SVille Syrjälä int plane, int pipe, u32 iir) 264790a72f87SVille Syrjälä { 264890a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 264990a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 265090a72f87SVille Syrjälä 265190a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 265290a72f87SVille Syrjälä return false; 265390a72f87SVille Syrjälä 265490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 265590a72f87SVille Syrjälä return false; 265690a72f87SVille Syrjälä 265790a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 265890a72f87SVille Syrjälä 265990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 266090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 266190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 266290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 266390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 266490a72f87SVille Syrjälä */ 266590a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 266690a72f87SVille Syrjälä return false; 266790a72f87SVille Syrjälä 266890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 266990a72f87SVille Syrjälä 267090a72f87SVille Syrjälä return true; 267190a72f87SVille Syrjälä } 267290a72f87SVille Syrjälä 2673ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2674a266c7d5SChris Wilson { 2675a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2676a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26778291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2678a266c7d5SChris Wilson unsigned long irqflags; 267938bde180SChris Wilson u32 flip_mask = 268038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 268138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 268238bde180SChris Wilson int pipe, ret = IRQ_NONE; 2683a266c7d5SChris Wilson 2684a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2685a266c7d5SChris Wilson 2686a266c7d5SChris Wilson iir = I915_READ(IIR); 268738bde180SChris Wilson do { 268838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 26898291ee90SChris Wilson bool blc_event = false; 2690a266c7d5SChris Wilson 2691a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2692a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2693a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2694a266c7d5SChris Wilson * interrupts (for non-MSI). 2695a266c7d5SChris Wilson */ 2696a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2697a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2698a266c7d5SChris Wilson i915_handle_error(dev, false); 2699a266c7d5SChris Wilson 2700a266c7d5SChris Wilson for_each_pipe(pipe) { 2701a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2702a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2703a266c7d5SChris Wilson 270438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2705a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2706a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2707a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2708a266c7d5SChris Wilson pipe_name(pipe)); 2709a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 271038bde180SChris Wilson irq_received = true; 2711a266c7d5SChris Wilson } 2712a266c7d5SChris Wilson } 2713a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2714a266c7d5SChris Wilson 2715a266c7d5SChris Wilson if (!irq_received) 2716a266c7d5SChris Wilson break; 2717a266c7d5SChris Wilson 2718a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2719a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2720a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2721a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2722b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 2723a266c7d5SChris Wilson 2724a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2725a266c7d5SChris Wilson hotplug_status); 272691d131d2SDaniel Vetter 272710a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 272891d131d2SDaniel Vetter 2729a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 273038bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2731a266c7d5SChris Wilson } 2732a266c7d5SChris Wilson 273338bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2734a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2735a266c7d5SChris Wilson 2736a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2737a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2738a266c7d5SChris Wilson 2739a266c7d5SChris Wilson for_each_pipe(pipe) { 274038bde180SChris Wilson int plane = pipe; 274138bde180SChris Wilson if (IS_MOBILE(dev)) 274238bde180SChris Wilson plane = !plane; 27435e2032d4SVille Syrjälä 274490a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 274590a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 274690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2747a266c7d5SChris Wilson 2748a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2749a266c7d5SChris Wilson blc_event = true; 2750a266c7d5SChris Wilson } 2751a266c7d5SChris Wilson 2752a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2753a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2754a266c7d5SChris Wilson 2755a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2756a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2757a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2758a266c7d5SChris Wilson * we would never get another interrupt. 2759a266c7d5SChris Wilson * 2760a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2761a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2762a266c7d5SChris Wilson * another one. 2763a266c7d5SChris Wilson * 2764a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2765a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2766a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2767a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2768a266c7d5SChris Wilson * stray interrupts. 2769a266c7d5SChris Wilson */ 277038bde180SChris Wilson ret = IRQ_HANDLED; 2771a266c7d5SChris Wilson iir = new_iir; 277238bde180SChris Wilson } while (iir & ~flip_mask); 2773a266c7d5SChris Wilson 2774d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 27758291ee90SChris Wilson 2776a266c7d5SChris Wilson return ret; 2777a266c7d5SChris Wilson } 2778a266c7d5SChris Wilson 2779a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2780a266c7d5SChris Wilson { 2781a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2782a266c7d5SChris Wilson int pipe; 2783a266c7d5SChris Wilson 2784ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2785ac4c16c5SEgbert Eich 2786a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2787a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2788a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2789a266c7d5SChris Wilson } 2790a266c7d5SChris Wilson 279100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 279255b39755SChris Wilson for_each_pipe(pipe) { 279355b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2794a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 279555b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 279655b39755SChris Wilson } 2797a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2798a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2799a266c7d5SChris Wilson 2800a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2801a266c7d5SChris Wilson } 2802a266c7d5SChris Wilson 2803a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2804a266c7d5SChris Wilson { 2805a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2806a266c7d5SChris Wilson int pipe; 2807a266c7d5SChris Wilson 2808a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2809a266c7d5SChris Wilson 2810a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2811a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2812a266c7d5SChris Wilson 2813a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2814a266c7d5SChris Wilson for_each_pipe(pipe) 2815a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2816a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2817a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2818a266c7d5SChris Wilson POSTING_READ(IER); 2819a266c7d5SChris Wilson } 2820a266c7d5SChris Wilson 2821a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2822a266c7d5SChris Wilson { 2823a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2824bbba0a97SChris Wilson u32 enable_mask; 2825a266c7d5SChris Wilson u32 error_mask; 2826b79480baSDaniel Vetter unsigned long irqflags; 2827a266c7d5SChris Wilson 2828a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2829bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2830adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2831bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2832bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2833bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2834bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2835bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2836bbba0a97SChris Wilson 2837bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 283821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 283921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 2840bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2841bbba0a97SChris Wilson 2842bbba0a97SChris Wilson if (IS_G4X(dev)) 2843bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2844a266c7d5SChris Wilson 2845b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2846b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2847b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2848515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2849b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2850a266c7d5SChris Wilson 2851a266c7d5SChris Wilson /* 2852a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2853a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2854a266c7d5SChris Wilson */ 2855a266c7d5SChris Wilson if (IS_G4X(dev)) { 2856a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2857a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2858a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2859a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2860a266c7d5SChris Wilson } else { 2861a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2862a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2863a266c7d5SChris Wilson } 2864a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2865a266c7d5SChris Wilson 2866a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2867a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2868a266c7d5SChris Wilson POSTING_READ(IER); 2869a266c7d5SChris Wilson 287020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 287120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 287220afbda2SDaniel Vetter 2873f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 287420afbda2SDaniel Vetter 287520afbda2SDaniel Vetter return 0; 287620afbda2SDaniel Vetter } 287720afbda2SDaniel Vetter 2878bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 287920afbda2SDaniel Vetter { 288020afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2881e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2882cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 288320afbda2SDaniel Vetter u32 hotplug_en; 288420afbda2SDaniel Vetter 2885b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2886b5ea2d56SDaniel Vetter 2887bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 2888bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2889bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 2890adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2891e5868a31SEgbert Eich /* enable bits are the same for all generations */ 2892cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2893cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2894cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 2895a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2896a266c7d5SChris Wilson to generate a spurious hotplug event about three 2897a266c7d5SChris Wilson seconds later. So just do it once. 2898a266c7d5SChris Wilson */ 2899a266c7d5SChris Wilson if (IS_G4X(dev)) 2900a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 290185fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 2902a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2903a266c7d5SChris Wilson 2904a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2905a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2906a266c7d5SChris Wilson } 2907bac56d5bSEgbert Eich } 2908a266c7d5SChris Wilson 2909ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2910a266c7d5SChris Wilson { 2911a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2912a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2913a266c7d5SChris Wilson u32 iir, new_iir; 2914a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2915a266c7d5SChris Wilson unsigned long irqflags; 2916a266c7d5SChris Wilson int irq_received; 2917a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 291821ad8330SVille Syrjälä u32 flip_mask = 291921ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 292021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2921a266c7d5SChris Wilson 2922a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2923a266c7d5SChris Wilson 2924a266c7d5SChris Wilson iir = I915_READ(IIR); 2925a266c7d5SChris Wilson 2926a266c7d5SChris Wilson for (;;) { 29272c8ba29fSChris Wilson bool blc_event = false; 29282c8ba29fSChris Wilson 292921ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 2930a266c7d5SChris Wilson 2931a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2932a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2933a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2934a266c7d5SChris Wilson * interrupts (for non-MSI). 2935a266c7d5SChris Wilson */ 2936a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2937a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2938a266c7d5SChris Wilson i915_handle_error(dev, false); 2939a266c7d5SChris Wilson 2940a266c7d5SChris Wilson for_each_pipe(pipe) { 2941a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2942a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2943a266c7d5SChris Wilson 2944a266c7d5SChris Wilson /* 2945a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2946a266c7d5SChris Wilson */ 2947a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2948a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2949a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2950a266c7d5SChris Wilson pipe_name(pipe)); 2951a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2952a266c7d5SChris Wilson irq_received = 1; 2953a266c7d5SChris Wilson } 2954a266c7d5SChris Wilson } 2955a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2956a266c7d5SChris Wilson 2957a266c7d5SChris Wilson if (!irq_received) 2958a266c7d5SChris Wilson break; 2959a266c7d5SChris Wilson 2960a266c7d5SChris Wilson ret = IRQ_HANDLED; 2961a266c7d5SChris Wilson 2962a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2963adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2964a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2965b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 2966b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 29674f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 2968a266c7d5SChris Wilson 2969a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2970a266c7d5SChris Wilson hotplug_status); 297191d131d2SDaniel Vetter 297210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 297310a504deSDaniel Vetter IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); 297491d131d2SDaniel Vetter 2975a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2976a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2977a266c7d5SChris Wilson } 2978a266c7d5SChris Wilson 297921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 2980a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2981a266c7d5SChris Wilson 2982a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2983a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2984a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2985a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2986a266c7d5SChris Wilson 2987a266c7d5SChris Wilson for_each_pipe(pipe) { 29882c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 298990a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 299090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 2991a266c7d5SChris Wilson 2992a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2993a266c7d5SChris Wilson blc_event = true; 2994a266c7d5SChris Wilson } 2995a266c7d5SChris Wilson 2996a266c7d5SChris Wilson 2997a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2998a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2999a266c7d5SChris Wilson 3000515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3001515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3002515ac2bbSDaniel Vetter 3003a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3004a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3005a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3006a266c7d5SChris Wilson * we would never get another interrupt. 3007a266c7d5SChris Wilson * 3008a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3009a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3010a266c7d5SChris Wilson * another one. 3011a266c7d5SChris Wilson * 3012a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3013a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3014a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3015a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3016a266c7d5SChris Wilson * stray interrupts. 3017a266c7d5SChris Wilson */ 3018a266c7d5SChris Wilson iir = new_iir; 3019a266c7d5SChris Wilson } 3020a266c7d5SChris Wilson 3021d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 30222c8ba29fSChris Wilson 3023a266c7d5SChris Wilson return ret; 3024a266c7d5SChris Wilson } 3025a266c7d5SChris Wilson 3026a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3027a266c7d5SChris Wilson { 3028a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3029a266c7d5SChris Wilson int pipe; 3030a266c7d5SChris Wilson 3031a266c7d5SChris Wilson if (!dev_priv) 3032a266c7d5SChris Wilson return; 3033a266c7d5SChris Wilson 3034ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3035ac4c16c5SEgbert Eich 3036a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3037a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3038a266c7d5SChris Wilson 3039a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3040a266c7d5SChris Wilson for_each_pipe(pipe) 3041a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3042a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3043a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3044a266c7d5SChris Wilson 3045a266c7d5SChris Wilson for_each_pipe(pipe) 3046a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3047a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3048a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3049a266c7d5SChris Wilson } 3050a266c7d5SChris Wilson 3051ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3052ac4c16c5SEgbert Eich { 3053ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3054ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3055ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3056ac4c16c5SEgbert Eich unsigned long irqflags; 3057ac4c16c5SEgbert Eich int i; 3058ac4c16c5SEgbert Eich 3059ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3060ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3061ac4c16c5SEgbert Eich struct drm_connector *connector; 3062ac4c16c5SEgbert Eich 3063ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3064ac4c16c5SEgbert Eich continue; 3065ac4c16c5SEgbert Eich 3066ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3067ac4c16c5SEgbert Eich 3068ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3069ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3070ac4c16c5SEgbert Eich 3071ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3072ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3073ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3074ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3075ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3076ac4c16c5SEgbert Eich if (!connector->polled) 3077ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3078ac4c16c5SEgbert Eich } 3079ac4c16c5SEgbert Eich } 3080ac4c16c5SEgbert Eich } 3081ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3082ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3083ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3084ac4c16c5SEgbert Eich } 3085ac4c16c5SEgbert Eich 3086f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3087f71d4af4SJesse Barnes { 30888b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 30898b2e326dSChris Wilson 30908b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 309199584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3092c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3093a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 30948b2e326dSChris Wilson 309599584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 309699584db3SDaniel Vetter i915_hangcheck_elapsed, 309761bac78eSDaniel Vetter (unsigned long) dev); 3098ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3099ac4c16c5SEgbert Eich (unsigned long) dev_priv); 310061bac78eSDaniel Vetter 310197a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 31029ee32feaSDaniel Vetter 3103f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3104f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 31057d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3106f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3107f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3108f71d4af4SJesse Barnes } 3109f71d4af4SJesse Barnes 3110c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3111f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3112c3613de9SKeith Packard else 3113c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3114f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3115f71d4af4SJesse Barnes 31167e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 31177e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 31187e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 31197e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 31207e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 31217e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 31227e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3123fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 31244a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 31257d99163dSBen Widawsky /* Share uninstall handlers with ILK/SNB */ 3126f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 31277d99163dSBen Widawsky dev->driver->irq_preinstall = ivybridge_irq_preinstall; 3128f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 3129f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3130f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 3131f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 313282a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3133f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3134f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3135f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3136f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3137f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3138f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3139f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 314082a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3141f71d4af4SJesse Barnes } else { 3142c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3143c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3144c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3145c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3146c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3147a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3148a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3149a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3150a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3151a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 315220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3153c2798b19SChris Wilson } else { 3154a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3155a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3156a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3157a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3158bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3159c2798b19SChris Wilson } 3160f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3161f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3162f71d4af4SJesse Barnes } 3163f71d4af4SJesse Barnes } 316420afbda2SDaniel Vetter 316520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 316620afbda2SDaniel Vetter { 316720afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3168821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3169821450c6SEgbert Eich struct drm_connector *connector; 3170b5ea2d56SDaniel Vetter unsigned long irqflags; 3171821450c6SEgbert Eich int i; 317220afbda2SDaniel Vetter 3173821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3174821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3175821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3176821450c6SEgbert Eich } 3177821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3178821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3179821450c6SEgbert Eich connector->polled = intel_connector->polled; 3180821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3181821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3182821450c6SEgbert Eich } 3183b5ea2d56SDaniel Vetter 3184b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3185b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3186b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 318720afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 318820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3189b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 319020afbda2SDaniel Vetter } 3191