1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40c0e09200SDave Airlie #include "i915_drv.h" 41440e2b3dSJani Nikula #include "i915_irq.h" 421c5d22f7SChris Wilson #include "i915_trace.h" 4379e53945SJesse Barnes #include "intel_drv.h" 448834e365SJani Nikula #include "intel_fifo_underrun.h" 45dbeb38d9SJani Nikula #include "intel_hotplug.h" 46a2649b34SJani Nikula #include "intel_lpe_audio.h" 47*d13616dbSJani Nikula #include "intel_pm.h" 4855367a27SJani Nikula #include "intel_psr.h" 49c0e09200SDave Airlie 50fca52a55SDaniel Vetter /** 51fca52a55SDaniel Vetter * DOC: interrupt handling 52fca52a55SDaniel Vetter * 53fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 54fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 55fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 56fca52a55SDaniel Vetter */ 57fca52a55SDaniel Vetter 58e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 59e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 60e4ce95aaSVille Syrjälä }; 61e4ce95aaSVille Syrjälä 6223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 6423bb4cb5SVille Syrjälä }; 6523bb4cb5SVille Syrjälä 663a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 673a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 683a3b3c7dSVille Syrjälä }; 693a3b3c7dSVille Syrjälä 707c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 71e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 72e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 73e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 74e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 75e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 76e5868a31SEgbert Eich }; 77e5868a31SEgbert Eich 787c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 79e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 81e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 82e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 83e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 84e5868a31SEgbert Eich }; 85e5868a31SEgbert Eich 8626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 8926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9226951cafSXiong Zhang }; 9326951cafSXiong Zhang 947c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 95e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 96e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 97e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 98e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 99e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 100e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 101e5868a31SEgbert Eich }; 102e5868a31SEgbert Eich 1037c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 104e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 105e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 106e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 107e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 110e5868a31SEgbert Eich }; 111e5868a31SEgbert Eich 1124bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 113e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 115e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 116e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 118e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 119e5868a31SEgbert Eich }; 120e5868a31SEgbert Eich 121e0a20ad7SShashank Sharma /* BXT hpd list */ 122e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1237f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 124e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 125e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 126e0a20ad7SShashank Sharma }; 127e0a20ad7SShashank Sharma 128b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 129b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 130b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 131b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 132b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 133121e758eSDhinakaran Pandiyan }; 134121e758eSDhinakaran Pandiyan 13531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13631604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13731604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13831604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 13931604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 14031604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 14131604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 14231604222SAnusha Srivatsa }; 14331604222SAnusha Srivatsa 14465f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 14568eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 14668eb49b1SPaulo Zanoni { 14765f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 14865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 14968eb49b1SPaulo Zanoni 15065f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 15168eb49b1SPaulo Zanoni 1525c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 15365f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 15465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 15565f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 15665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 15768eb49b1SPaulo Zanoni } 1585c502442SPaulo Zanoni 15965f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 16068eb49b1SPaulo Zanoni { 16165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 16265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 163a9d356a6SPaulo Zanoni 16465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 16568eb49b1SPaulo Zanoni 16668eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 16765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 16865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 16965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17168eb49b1SPaulo Zanoni } 17268eb49b1SPaulo Zanoni 173b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \ 17468eb49b1SPaulo Zanoni ({ \ 17568eb49b1SPaulo Zanoni unsigned int which_ = which; \ 176b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \ 17768eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 17868eb49b1SPaulo Zanoni }) 17968eb49b1SPaulo Zanoni 180b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \ 181b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER) 18268eb49b1SPaulo Zanoni 183b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \ 184b16b2a2fSPaulo Zanoni gen2_irq_reset(uncore) 185e9e9848aSVille Syrjälä 186337ba017SPaulo Zanoni /* 187337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 188337ba017SPaulo Zanoni */ 18965f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 190b51a2842SVille Syrjälä { 19165f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 192b51a2842SVille Syrjälä 193b51a2842SVille Syrjälä if (val == 0) 194b51a2842SVille Syrjälä return; 195b51a2842SVille Syrjälä 196b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 197f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 19865f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 19965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 20065f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 202b51a2842SVille Syrjälä } 203337ba017SPaulo Zanoni 20465f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 205e9e9848aSVille Syrjälä { 20665f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 207e9e9848aSVille Syrjälä 208e9e9848aSVille Syrjälä if (val == 0) 209e9e9848aSVille Syrjälä return; 210e9e9848aSVille Syrjälä 211e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2129d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 21365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 21465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 21565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 21665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 217e9e9848aSVille Syrjälä } 218e9e9848aSVille Syrjälä 21965f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 22068eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 22168eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 22268eb49b1SPaulo Zanoni i915_reg_t iir) 22368eb49b1SPaulo Zanoni { 22465f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 22535079899SPaulo Zanoni 22665f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 22765f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 22865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 22968eb49b1SPaulo Zanoni } 23035079899SPaulo Zanoni 23165f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2322918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 23368eb49b1SPaulo Zanoni { 23465f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 23568eb49b1SPaulo Zanoni 23665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 23765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 23865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 23968eb49b1SPaulo Zanoni } 24068eb49b1SPaulo Zanoni 241b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \ 24268eb49b1SPaulo Zanoni ({ \ 24368eb49b1SPaulo Zanoni unsigned int which_ = which; \ 244b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 24568eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 24668eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 24768eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 24868eb49b1SPaulo Zanoni }) 24968eb49b1SPaulo Zanoni 250b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \ 251b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25268eb49b1SPaulo Zanoni type##IMR, imr_val, \ 25368eb49b1SPaulo Zanoni type##IER, ier_val, \ 25468eb49b1SPaulo Zanoni type##IIR) 25568eb49b1SPaulo Zanoni 256b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \ 257b16b2a2fSPaulo Zanoni gen2_irq_init((uncore), imr_val, ier_val) 258e9e9848aSVille Syrjälä 259c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 26026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 261c9a9a268SImre Deak 2620706f17cSEgbert Eich /* For display hotplug interrupt */ 2630706f17cSEgbert Eich static inline void 2640706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 265a9c287c9SJani Nikula u32 mask, 266a9c287c9SJani Nikula u32 bits) 2670706f17cSEgbert Eich { 268a9c287c9SJani Nikula u32 val; 2690706f17cSEgbert Eich 27067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2710706f17cSEgbert Eich WARN_ON(bits & ~mask); 2720706f17cSEgbert Eich 2730706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2740706f17cSEgbert Eich val &= ~mask; 2750706f17cSEgbert Eich val |= bits; 2760706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2770706f17cSEgbert Eich } 2780706f17cSEgbert Eich 2790706f17cSEgbert Eich /** 2800706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2810706f17cSEgbert Eich * @dev_priv: driver private 2820706f17cSEgbert Eich * @mask: bits to update 2830706f17cSEgbert Eich * @bits: bits to enable 2840706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2850706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2860706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2870706f17cSEgbert Eich * function is usually not called from a context where the lock is 2880706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2890706f17cSEgbert Eich * version is also available. 2900706f17cSEgbert Eich */ 2910706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 292a9c287c9SJani Nikula u32 mask, 293a9c287c9SJani Nikula u32 bits) 2940706f17cSEgbert Eich { 2950706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2960706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2970706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2980706f17cSEgbert Eich } 2990706f17cSEgbert Eich 30096606f3bSOscar Mateo static u32 30196606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 30296606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 30396606f3bSOscar Mateo 30460a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 30596606f3bSOscar Mateo const unsigned int bank, 30696606f3bSOscar Mateo const unsigned int bit) 30796606f3bSOscar Mateo { 30825286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 30996606f3bSOscar Mateo u32 dw; 31096606f3bSOscar Mateo 31196606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 31296606f3bSOscar Mateo 31396606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 31496606f3bSOscar Mateo if (dw & BIT(bit)) { 31596606f3bSOscar Mateo /* 31696606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 31796606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 31896606f3bSOscar Mateo */ 31996606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 32096606f3bSOscar Mateo 32196606f3bSOscar Mateo /* 32296606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 32396606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 32496606f3bSOscar Mateo * our bit, otherwise we are locking the register for 32596606f3bSOscar Mateo * everybody. 32696606f3bSOscar Mateo */ 32796606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 32896606f3bSOscar Mateo 32996606f3bSOscar Mateo return true; 33096606f3bSOscar Mateo } 33196606f3bSOscar Mateo 33296606f3bSOscar Mateo return false; 33396606f3bSOscar Mateo } 33496606f3bSOscar Mateo 335d9dc34f1SVille Syrjälä /** 336d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 337d9dc34f1SVille Syrjälä * @dev_priv: driver private 338d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 339d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 340d9dc34f1SVille Syrjälä */ 341fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 342a9c287c9SJani Nikula u32 interrupt_mask, 343a9c287c9SJani Nikula u32 enabled_irq_mask) 344036a4a7dSZhenyu Wang { 345a9c287c9SJani Nikula u32 new_val; 346d9dc34f1SVille Syrjälä 34767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3484bc9d430SDaniel Vetter 349d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 350d9dc34f1SVille Syrjälä 3519df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 352c67a470bSPaulo Zanoni return; 353c67a470bSPaulo Zanoni 354d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 355d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 356d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 357d9dc34f1SVille Syrjälä 358d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 359d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3601ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3613143a2bfSChris Wilson POSTING_READ(DEIMR); 362036a4a7dSZhenyu Wang } 363036a4a7dSZhenyu Wang } 364036a4a7dSZhenyu Wang 36543eaea13SPaulo Zanoni /** 36643eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 36743eaea13SPaulo Zanoni * @dev_priv: driver private 36843eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 36943eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 37043eaea13SPaulo Zanoni */ 37143eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 372a9c287c9SJani Nikula u32 interrupt_mask, 373a9c287c9SJani Nikula u32 enabled_irq_mask) 37443eaea13SPaulo Zanoni { 37567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37643eaea13SPaulo Zanoni 37715a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 37815a17aaeSDaniel Vetter 3799df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 380c67a470bSPaulo Zanoni return; 381c67a470bSPaulo Zanoni 38243eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 38343eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 38443eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 38543eaea13SPaulo Zanoni } 38643eaea13SPaulo Zanoni 387a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 38843eaea13SPaulo Zanoni { 38943eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 39031bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 39143eaea13SPaulo Zanoni } 39243eaea13SPaulo Zanoni 393a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39443eaea13SPaulo Zanoni { 39543eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 39643eaea13SPaulo Zanoni } 39743eaea13SPaulo Zanoni 398f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 399b900b949SImre Deak { 400d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 401d02b98b8SOscar Mateo 402bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 403b900b949SImre Deak } 404b900b949SImre Deak 405917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 406a72fbc3aSImre Deak { 407917dc6b5SMika Kuoppala i915_reg_t reg; 408917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 409917dc6b5SMika Kuoppala 410917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 411917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 412917dc6b5SMika Kuoppala /* pm is in upper half */ 413917dc6b5SMika Kuoppala mask = mask << 16; 414917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 415917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 416917dc6b5SMika Kuoppala } else { 417917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 418a72fbc3aSImre Deak } 419a72fbc3aSImre Deak 420917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 421917dc6b5SMika Kuoppala POSTING_READ(reg); 422917dc6b5SMika Kuoppala } 423917dc6b5SMika Kuoppala 424917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 425b900b949SImre Deak { 426917dc6b5SMika Kuoppala i915_reg_t reg; 427917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 428917dc6b5SMika Kuoppala 429917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 430917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 431917dc6b5SMika Kuoppala /* pm is in upper half */ 432917dc6b5SMika Kuoppala mask = mask << 16; 433917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 434917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 435917dc6b5SMika Kuoppala } else { 436917dc6b5SMika Kuoppala reg = GEN6_PMIER; 437917dc6b5SMika Kuoppala } 438917dc6b5SMika Kuoppala 439917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 440b900b949SImre Deak } 441b900b949SImre Deak 442edbfdb45SPaulo Zanoni /** 443edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 444edbfdb45SPaulo Zanoni * @dev_priv: driver private 445edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 446edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 447edbfdb45SPaulo Zanoni */ 448edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 449a9c287c9SJani Nikula u32 interrupt_mask, 450a9c287c9SJani Nikula u32 enabled_irq_mask) 451edbfdb45SPaulo Zanoni { 452a9c287c9SJani Nikula u32 new_val; 453edbfdb45SPaulo Zanoni 45415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 45515a17aaeSDaniel Vetter 45667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 457edbfdb45SPaulo Zanoni 458f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 459f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 460f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 461f52ecbcfSPaulo Zanoni 462f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 463f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 464917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 465edbfdb45SPaulo Zanoni } 466f52ecbcfSPaulo Zanoni } 467edbfdb45SPaulo Zanoni 468f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 469edbfdb45SPaulo Zanoni { 4709939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4719939fba2SImre Deak return; 4729939fba2SImre Deak 473edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 474edbfdb45SPaulo Zanoni } 475edbfdb45SPaulo Zanoni 476f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4779939fba2SImre Deak { 4789939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4799939fba2SImre Deak } 4809939fba2SImre Deak 481f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 482edbfdb45SPaulo Zanoni { 4839939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4849939fba2SImre Deak return; 4859939fba2SImre Deak 486f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 487f4e9af4fSAkash Goel } 488f4e9af4fSAkash Goel 4893814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 490f4e9af4fSAkash Goel { 491f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 492f4e9af4fSAkash Goel 49367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 494f4e9af4fSAkash Goel 495f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 496f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 497f4e9af4fSAkash Goel POSTING_READ(reg); 498f4e9af4fSAkash Goel } 499f4e9af4fSAkash Goel 5003814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 501f4e9af4fSAkash Goel { 50267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 503f4e9af4fSAkash Goel 504f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 505917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 506f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 507f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 508f4e9af4fSAkash Goel } 509f4e9af4fSAkash Goel 5103814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 511f4e9af4fSAkash Goel { 51267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 513f4e9af4fSAkash Goel 514f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 515f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 516917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 517f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 518edbfdb45SPaulo Zanoni } 519edbfdb45SPaulo Zanoni 520d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 521d02b98b8SOscar Mateo { 522d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 523d02b98b8SOscar Mateo 52496606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 52596606f3bSOscar Mateo ; 526d02b98b8SOscar Mateo 527d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 528d02b98b8SOscar Mateo 529d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 530d02b98b8SOscar Mateo } 531d02b98b8SOscar Mateo 532dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5333cc134e3SImre Deak { 5343cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5354668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 536562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5373cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5383cc134e3SImre Deak } 5393cc134e3SImre Deak 54091d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 541b900b949SImre Deak { 542562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 543562d9baeSSagar Arun Kamble 544562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 545f2a91d1aSChris Wilson return; 546f2a91d1aSChris Wilson 547b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 548562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 54996606f3bSOscar Mateo 550d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 55196606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 552d02b98b8SOscar Mateo else 553c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 55496606f3bSOscar Mateo 555562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 556b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 55778e68d36SImre Deak 558b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 559b900b949SImre Deak } 560b900b949SImre Deak 56191d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 562b900b949SImre Deak { 563562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 564562d9baeSSagar Arun Kamble 565562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 566f2a91d1aSChris Wilson return; 567f2a91d1aSChris Wilson 568d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 569562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5709939fba2SImre Deak 571b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5729939fba2SImre Deak 5734668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 57458072ccbSImre Deak 57558072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 57691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 577c33d247dSChris Wilson 578c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5793814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 580c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 581c33d247dSChris Wilson * state of the worker can be discarded. 582c33d247dSChris Wilson */ 583562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 584d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 585d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 586d02b98b8SOscar Mateo else 587c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 588b900b949SImre Deak } 589b900b949SImre Deak 59026705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 59126705e20SSagar Arun Kamble { 5921be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5931be333d3SSagar Arun Kamble 59426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 59526705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 59626705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 59726705e20SSagar Arun Kamble } 59826705e20SSagar Arun Kamble 59926705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 60026705e20SSagar Arun Kamble { 6011be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 6021be333d3SSagar Arun Kamble 60326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6041e83e7a6SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 60526705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 60626705e20SSagar Arun Kamble dev_priv->pm_guc_events); 6071e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = true; 60826705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 60926705e20SSagar Arun Kamble } 61026705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61126705e20SSagar Arun Kamble } 61226705e20SSagar Arun Kamble 61326705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 61426705e20SSagar Arun Kamble { 6151be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 6161be333d3SSagar Arun Kamble 61726705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6181e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = false; 61926705e20SSagar Arun Kamble 62026705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 62126705e20SSagar Arun Kamble 62226705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 62326705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 62426705e20SSagar Arun Kamble 62526705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 62626705e20SSagar Arun Kamble } 62726705e20SSagar Arun Kamble 62854c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915) 62954c52a84SOscar Mateo { 63054c52a84SOscar Mateo spin_lock_irq(&i915->irq_lock); 63154c52a84SOscar Mateo gen11_reset_one_iir(i915, 0, GEN11_GUC); 63254c52a84SOscar Mateo spin_unlock_irq(&i915->irq_lock); 63354c52a84SOscar Mateo } 63454c52a84SOscar Mateo 63554c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv) 63654c52a84SOscar Mateo { 63754c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 63854c52a84SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 63954c52a84SOscar Mateo u32 events = REG_FIELD_PREP(ENGINE1_MASK, 64054c52a84SOscar Mateo GEN11_GUC_INTR_GUC2HOST); 64154c52a84SOscar Mateo 64254c52a84SOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC)); 64354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events); 64454c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events); 64554c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = true; 64654c52a84SOscar Mateo } 64754c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 64854c52a84SOscar Mateo } 64954c52a84SOscar Mateo 65054c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv) 65154c52a84SOscar Mateo { 65254c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 65354c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = false; 65454c52a84SOscar Mateo 65554c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 65654c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 65754c52a84SOscar Mateo 65854c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 65954c52a84SOscar Mateo synchronize_irq(dev_priv->drm.irq); 66054c52a84SOscar Mateo 66154c52a84SOscar Mateo gen11_reset_guc_interrupts(dev_priv); 66254c52a84SOscar Mateo } 66354c52a84SOscar Mateo 6640961021aSBen Widawsky /** 6653a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6663a3b3c7dSVille Syrjälä * @dev_priv: driver private 6673a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6683a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6693a3b3c7dSVille Syrjälä */ 6703a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 671a9c287c9SJani Nikula u32 interrupt_mask, 672a9c287c9SJani Nikula u32 enabled_irq_mask) 6733a3b3c7dSVille Syrjälä { 674a9c287c9SJani Nikula u32 new_val; 675a9c287c9SJani Nikula u32 old_val; 6763a3b3c7dSVille Syrjälä 67767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6783a3b3c7dSVille Syrjälä 6793a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6803a3b3c7dSVille Syrjälä 6813a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6823a3b3c7dSVille Syrjälä return; 6833a3b3c7dSVille Syrjälä 6843a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6853a3b3c7dSVille Syrjälä 6863a3b3c7dSVille Syrjälä new_val = old_val; 6873a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6883a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6893a3b3c7dSVille Syrjälä 6903a3b3c7dSVille Syrjälä if (new_val != old_val) { 6913a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6923a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6933a3b3c7dSVille Syrjälä } 6943a3b3c7dSVille Syrjälä } 6953a3b3c7dSVille Syrjälä 6963a3b3c7dSVille Syrjälä /** 697013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 698013d3752SVille Syrjälä * @dev_priv: driver private 699013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 700013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 701013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 702013d3752SVille Syrjälä */ 703013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 704013d3752SVille Syrjälä enum pipe pipe, 705a9c287c9SJani Nikula u32 interrupt_mask, 706a9c287c9SJani Nikula u32 enabled_irq_mask) 707013d3752SVille Syrjälä { 708a9c287c9SJani Nikula u32 new_val; 709013d3752SVille Syrjälä 71067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 711013d3752SVille Syrjälä 712013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 713013d3752SVille Syrjälä 714013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 715013d3752SVille Syrjälä return; 716013d3752SVille Syrjälä 717013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 718013d3752SVille Syrjälä new_val &= ~interrupt_mask; 719013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 720013d3752SVille Syrjälä 721013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 722013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 723013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 724013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 725013d3752SVille Syrjälä } 726013d3752SVille Syrjälä } 727013d3752SVille Syrjälä 728013d3752SVille Syrjälä /** 729fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 730fee884edSDaniel Vetter * @dev_priv: driver private 731fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 732fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 733fee884edSDaniel Vetter */ 73447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 735a9c287c9SJani Nikula u32 interrupt_mask, 736a9c287c9SJani Nikula u32 enabled_irq_mask) 737fee884edSDaniel Vetter { 738a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 739fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 740fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 741fee884edSDaniel Vetter 74215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 74315a17aaeSDaniel Vetter 74467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 745fee884edSDaniel Vetter 7469df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 747c67a470bSPaulo Zanoni return; 748c67a470bSPaulo Zanoni 749fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 750fee884edSDaniel Vetter POSTING_READ(SDEIMR); 751fee884edSDaniel Vetter } 7528664281bSPaulo Zanoni 7536b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7546b12ca56SVille Syrjälä enum pipe pipe) 7557c463586SKeith Packard { 7566b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 75710c59c51SImre Deak u32 enable_mask = status_mask << 16; 75810c59c51SImre Deak 7596b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7606b12ca56SVille Syrjälä 7616b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7626b12ca56SVille Syrjälä goto out; 7636b12ca56SVille Syrjälä 76410c59c51SImre Deak /* 765724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 766724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 76710c59c51SImre Deak */ 76810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 76910c59c51SImre Deak return 0; 770724a6905SVille Syrjälä /* 771724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 772724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 773724a6905SVille Syrjälä */ 774724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 775724a6905SVille Syrjälä return 0; 77610c59c51SImre Deak 77710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 77810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 77910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 78010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 78110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 78210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 78310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 78410c59c51SImre Deak 7856b12ca56SVille Syrjälä out: 7866b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7876b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7886b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7896b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7906b12ca56SVille Syrjälä 79110c59c51SImre Deak return enable_mask; 79210c59c51SImre Deak } 79310c59c51SImre Deak 7946b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7956b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 796755e9019SImre Deak { 7976b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 798755e9019SImre Deak u32 enable_mask; 799755e9019SImre Deak 8006b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8016b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8026b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8036b12ca56SVille Syrjälä 8046b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8056b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8066b12ca56SVille Syrjälä 8076b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 8086b12ca56SVille Syrjälä return; 8096b12ca56SVille Syrjälä 8106b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 8116b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8126b12ca56SVille Syrjälä 8136b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8146b12ca56SVille Syrjälä POSTING_READ(reg); 815755e9019SImre Deak } 816755e9019SImre Deak 8176b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 8186b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 819755e9019SImre Deak { 8206b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 821755e9019SImre Deak u32 enable_mask; 822755e9019SImre Deak 8236b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8246b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8256b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8266b12ca56SVille Syrjälä 8276b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8286b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8296b12ca56SVille Syrjälä 8306b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 8316b12ca56SVille Syrjälä return; 8326b12ca56SVille Syrjälä 8336b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 8346b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8356b12ca56SVille Syrjälä 8366b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8376b12ca56SVille Syrjälä POSTING_READ(reg); 838755e9019SImre Deak } 839755e9019SImre Deak 840f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 841f3e30485SVille Syrjälä { 842f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 843f3e30485SVille Syrjälä return false; 844f3e30485SVille Syrjälä 845f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 846f3e30485SVille Syrjälä } 847f3e30485SVille Syrjälä 848c0e09200SDave Airlie /** 849f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 85014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 85101c66889SZhao Yakui */ 85291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 85301c66889SZhao Yakui { 854f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 855f49e38ddSJani Nikula return; 856f49e38ddSJani Nikula 85713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 85801c66889SZhao Yakui 859755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 86091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8613b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 862755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8631ec14ad3SChris Wilson 86413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 86501c66889SZhao Yakui } 86601c66889SZhao Yakui 867f75f3746SVille Syrjälä /* 868f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 869f75f3746SVille Syrjälä * around the vertical blanking period. 870f75f3746SVille Syrjälä * 871f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 872f75f3746SVille Syrjälä * vblank_start >= 3 873f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 874f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 875f75f3746SVille Syrjälä * vtotal = vblank_start + 3 876f75f3746SVille Syrjälä * 877f75f3746SVille Syrjälä * start of vblank: 878f75f3746SVille Syrjälä * latch double buffered registers 879f75f3746SVille Syrjälä * increment frame counter (ctg+) 880f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 881f75f3746SVille Syrjälä * | 882f75f3746SVille Syrjälä * | frame start: 883f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 884f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 885f75f3746SVille Syrjälä * | | 886f75f3746SVille Syrjälä * | | start of vsync: 887f75f3746SVille Syrjälä * | | generate vsync interrupt 888f75f3746SVille Syrjälä * | | | 889f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 890f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 891f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 892f75f3746SVille Syrjälä * | | <----vs-----> | 893f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 894f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 895f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 896f75f3746SVille Syrjälä * | | | 897f75f3746SVille Syrjälä * last visible pixel first visible pixel 898f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 899f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 900f75f3746SVille Syrjälä * 901f75f3746SVille Syrjälä * x = horizontal active 902f75f3746SVille Syrjälä * _ = horizontal blanking 903f75f3746SVille Syrjälä * hs = horizontal sync 904f75f3746SVille Syrjälä * va = vertical active 905f75f3746SVille Syrjälä * vb = vertical blanking 906f75f3746SVille Syrjälä * vs = vertical sync 907f75f3746SVille Syrjälä * vbs = vblank_start (number) 908f75f3746SVille Syrjälä * 909f75f3746SVille Syrjälä * Summary: 910f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 911f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 912f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 913f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 914f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 915f75f3746SVille Syrjälä */ 916f75f3746SVille Syrjälä 91742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 91842f52ef8SKeith Packard * we use as a pipe index 91942f52ef8SKeith Packard */ 92088e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9210a3e67a4SJesse Barnes { 922fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 92332db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 92432db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 925f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 9260b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 927694e409dSVille Syrjälä unsigned long irqflags; 928391f75e2SVille Syrjälä 92932db0b65SVille Syrjälä /* 93032db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 93132db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 93232db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 93332db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 93432db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 93532db0b65SVille Syrjälä * is still in a working state. However the core vblank code 93632db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 93732db0b65SVille Syrjälä * when we've told it that we don't have a working frame 93832db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 93932db0b65SVille Syrjälä */ 94032db0b65SVille Syrjälä if (!vblank->max_vblank_count) 94132db0b65SVille Syrjälä return 0; 94232db0b65SVille Syrjälä 9430b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9440b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9450b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9460b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9470b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 948391f75e2SVille Syrjälä 9490b2a8e09SVille Syrjälä /* Convert to pixel count */ 9500b2a8e09SVille Syrjälä vbl_start *= htotal; 9510b2a8e09SVille Syrjälä 9520b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9530b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9540b2a8e09SVille Syrjälä 9559db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9569db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9575eddb70bSChris Wilson 958694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959694e409dSVille Syrjälä 9600a3e67a4SJesse Barnes /* 9610a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9620a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9630a3e67a4SJesse Barnes * register. 9640a3e67a4SJesse Barnes */ 9650a3e67a4SJesse Barnes do { 966694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 967694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 968694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9690a3e67a4SJesse Barnes } while (high1 != high2); 9700a3e67a4SJesse Barnes 971694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 972694e409dSVille Syrjälä 9735eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 974391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9755eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 976391f75e2SVille Syrjälä 977391f75e2SVille Syrjälä /* 978391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 979391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 980391f75e2SVille Syrjälä * counter against vblank start. 981391f75e2SVille Syrjälä */ 982edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9830a3e67a4SJesse Barnes } 9840a3e67a4SJesse Barnes 985974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9869880b7a5SJesse Barnes { 987fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9889880b7a5SJesse Barnes 989649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9909880b7a5SJesse Barnes } 9919880b7a5SJesse Barnes 992aec0246fSUma Shankar /* 993aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 994aec0246fSUma Shankar * scanline register will not work to get the scanline, 995aec0246fSUma Shankar * since the timings are driven from the PORT or issues 996aec0246fSUma Shankar * with scanline register updates. 997aec0246fSUma Shankar * This function will use Framestamp and current 998aec0246fSUma Shankar * timestamp registers to calculate the scanline. 999aec0246fSUma Shankar */ 1000aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 1001aec0246fSUma Shankar { 1002aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1003aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 1004aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 1005aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 1006aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 1007aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 1008aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 1009aec0246fSUma Shankar u32 clock = mode->crtc_clock; 1010aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 1011aec0246fSUma Shankar 1012aec0246fSUma Shankar /* 1013aec0246fSUma Shankar * To avoid the race condition where we might cross into the 1014aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 1015aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 1016aec0246fSUma Shankar * during the same frame. 1017aec0246fSUma Shankar */ 1018aec0246fSUma Shankar do { 1019aec0246fSUma Shankar /* 1020aec0246fSUma Shankar * This field provides read back of the display 1021aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 1022aec0246fSUma Shankar * is sampled at every start of vertical blank. 1023aec0246fSUma Shankar */ 1024aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1025aec0246fSUma Shankar 1026aec0246fSUma Shankar /* 1027aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 1028aec0246fSUma Shankar * time stamp value. 1029aec0246fSUma Shankar */ 1030aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 1031aec0246fSUma Shankar 1032aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1033aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 1034aec0246fSUma Shankar 1035aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 1036aec0246fSUma Shankar clock), 1000 * htotal); 1037aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 1038aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 1039aec0246fSUma Shankar 1040aec0246fSUma Shankar return scanline; 1041aec0246fSUma Shankar } 1042aec0246fSUma Shankar 104375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1044a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1045a225f079SVille Syrjälä { 1046a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1047fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10485caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10495caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1050a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 105180715b2fSVille Syrjälä int position, vtotal; 1052a225f079SVille Syrjälä 105372259536SVille Syrjälä if (!crtc->active) 105472259536SVille Syrjälä return -1; 105572259536SVille Syrjälä 10565caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10575caa0feaSDaniel Vetter mode = &vblank->hwmode; 10585caa0feaSDaniel Vetter 1059aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1060aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1061aec0246fSUma Shankar 106280715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1063a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1064a225f079SVille Syrjälä vtotal /= 2; 1065a225f079SVille Syrjälä 1066cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 106775aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1068a225f079SVille Syrjälä else 106975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1070a225f079SVille Syrjälä 1071a225f079SVille Syrjälä /* 107241b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 107341b578fbSJesse Barnes * read it just before the start of vblank. So try it again 107441b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 107541b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 107641b578fbSJesse Barnes * 107741b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 107841b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 107941b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 108041b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 108141b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 108241b578fbSJesse Barnes */ 108391d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 108441b578fbSJesse Barnes int i, temp; 108541b578fbSJesse Barnes 108641b578fbSJesse Barnes for (i = 0; i < 100; i++) { 108741b578fbSJesse Barnes udelay(1); 1088707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 108941b578fbSJesse Barnes if (temp != position) { 109041b578fbSJesse Barnes position = temp; 109141b578fbSJesse Barnes break; 109241b578fbSJesse Barnes } 109341b578fbSJesse Barnes } 109441b578fbSJesse Barnes } 109541b578fbSJesse Barnes 109641b578fbSJesse Barnes /* 109780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 109880715b2fSVille Syrjälä * scanline_offset adjustment. 1099a225f079SVille Syrjälä */ 110080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1101a225f079SVille Syrjälä } 1102a225f079SVille Syrjälä 11031bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 11041bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 11053bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 11063bb403bfSVille Syrjälä const struct drm_display_mode *mode) 11070af7e4dfSMario Kleiner { 1108fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 110998187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 111098187836SVille Syrjälä pipe); 11113aa18df8SVille Syrjälä int position; 111278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1113ad3543edSMario Kleiner unsigned long irqflags; 11148a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 11158a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 11168a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 11170af7e4dfSMario Kleiner 1118fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 11190af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 11209db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 11211bf6ad62SDaniel Vetter return false; 11220af7e4dfSMario Kleiner } 11230af7e4dfSMario Kleiner 1124c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 112578e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1126c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1127c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1128c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 11290af7e4dfSMario Kleiner 1130d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1131d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1132d31faf65SVille Syrjälä vbl_end /= 2; 1133d31faf65SVille Syrjälä vtotal /= 2; 1134d31faf65SVille Syrjälä } 1135d31faf65SVille Syrjälä 1136ad3543edSMario Kleiner /* 1137ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1138ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1139ad3543edSMario Kleiner * following code must not block on uncore.lock. 1140ad3543edSMario Kleiner */ 1141ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1142ad3543edSMario Kleiner 1143ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1144ad3543edSMario Kleiner 1145ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1146ad3543edSMario Kleiner if (stime) 1147ad3543edSMario Kleiner *stime = ktime_get(); 1148ad3543edSMario Kleiner 11498a920e24SVille Syrjälä if (use_scanline_counter) { 11500af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11510af7e4dfSMario Kleiner * scanout position from Display scan line register. 11520af7e4dfSMario Kleiner */ 1153a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11540af7e4dfSMario Kleiner } else { 11550af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11560af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11570af7e4dfSMario Kleiner * scanout position. 11580af7e4dfSMario Kleiner */ 115975aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11600af7e4dfSMario Kleiner 11613aa18df8SVille Syrjälä /* convert to pixel counts */ 11623aa18df8SVille Syrjälä vbl_start *= htotal; 11633aa18df8SVille Syrjälä vbl_end *= htotal; 11643aa18df8SVille Syrjälä vtotal *= htotal; 116578e8fc6bSVille Syrjälä 116678e8fc6bSVille Syrjälä /* 11677e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11687e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11697e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11707e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11717e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11727e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11737e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11747e78f1cbSVille Syrjälä */ 11757e78f1cbSVille Syrjälä if (position >= vtotal) 11767e78f1cbSVille Syrjälä position = vtotal - 1; 11777e78f1cbSVille Syrjälä 11787e78f1cbSVille Syrjälä /* 117978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 118078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 118178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 118278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 118378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 118478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 118578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 118678e8fc6bSVille Syrjälä */ 118778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11883aa18df8SVille Syrjälä } 11893aa18df8SVille Syrjälä 1190ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1191ad3543edSMario Kleiner if (etime) 1192ad3543edSMario Kleiner *etime = ktime_get(); 1193ad3543edSMario Kleiner 1194ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1195ad3543edSMario Kleiner 1196ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1197ad3543edSMario Kleiner 11983aa18df8SVille Syrjälä /* 11993aa18df8SVille Syrjälä * While in vblank, position will be negative 12003aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 12013aa18df8SVille Syrjälä * vblank, position will be positive counting 12023aa18df8SVille Syrjälä * up since vbl_end. 12033aa18df8SVille Syrjälä */ 12043aa18df8SVille Syrjälä if (position >= vbl_start) 12053aa18df8SVille Syrjälä position -= vbl_end; 12063aa18df8SVille Syrjälä else 12073aa18df8SVille Syrjälä position += vtotal - vbl_end; 12083aa18df8SVille Syrjälä 12098a920e24SVille Syrjälä if (use_scanline_counter) { 12103aa18df8SVille Syrjälä *vpos = position; 12113aa18df8SVille Syrjälä *hpos = 0; 12123aa18df8SVille Syrjälä } else { 12130af7e4dfSMario Kleiner *vpos = position / htotal; 12140af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 12150af7e4dfSMario Kleiner } 12160af7e4dfSMario Kleiner 12171bf6ad62SDaniel Vetter return true; 12180af7e4dfSMario Kleiner } 12190af7e4dfSMario Kleiner 1220a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1221a225f079SVille Syrjälä { 1222fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1223a225f079SVille Syrjälä unsigned long irqflags; 1224a225f079SVille Syrjälä int position; 1225a225f079SVille Syrjälä 1226a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1227a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1228a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1229a225f079SVille Syrjälä 1230a225f079SVille Syrjälä return position; 1231a225f079SVille Syrjälä } 1232a225f079SVille Syrjälä 123391d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1234f97108d1SJesse Barnes { 1235b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12369270388eSDaniel Vetter u8 new_delay; 12379270388eSDaniel Vetter 1238d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1239f97108d1SJesse Barnes 124073edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 124173edd18fSDaniel Vetter 124220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12439270388eSDaniel Vetter 12447648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1245b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1246b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1247f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1248f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1249f97108d1SJesse Barnes 1250f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1251b5b72e89SMatthew Garrett if (busy_up > max_avg) { 125220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 125320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 125420e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 125520e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1256b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 125720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 125820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 125920e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 126020e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1261f97108d1SJesse Barnes } 1262f97108d1SJesse Barnes 126391d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 126420e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1265f97108d1SJesse Barnes 1266d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12679270388eSDaniel Vetter 1268f97108d1SJesse Barnes return; 1269f97108d1SJesse Barnes } 1270f97108d1SJesse Barnes 127143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 127243cf3bf0SChris Wilson struct intel_rps_ei *ei) 127331685c25SDeepak S { 1274679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 127543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 127643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 127731685c25SDeepak S } 127831685c25SDeepak S 127943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 128043cf3bf0SChris Wilson { 1281562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 128243cf3bf0SChris Wilson } 128343cf3bf0SChris Wilson 128443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 128543cf3bf0SChris Wilson { 1286562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1287562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 128843cf3bf0SChris Wilson struct intel_rps_ei now; 128943cf3bf0SChris Wilson u32 events = 0; 129043cf3bf0SChris Wilson 1291e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 129243cf3bf0SChris Wilson return 0; 129343cf3bf0SChris Wilson 129443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 129531685c25SDeepak S 1296679cb6c1SMika Kuoppala if (prev->ktime) { 1297e0e8c7cbSChris Wilson u64 time, c0; 1298569884e3SChris Wilson u32 render, media; 1299e0e8c7cbSChris Wilson 1300679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 13018f68d591SChris Wilson 1302e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1303e0e8c7cbSChris Wilson 1304e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1305e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1306e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1307e0e8c7cbSChris Wilson * into our activity counter. 1308e0e8c7cbSChris Wilson */ 1309569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1310569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1311569884e3SChris Wilson c0 = max(render, media); 13126b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1313e0e8c7cbSChris Wilson 131460548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1315e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 131660548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1317e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 131831685c25SDeepak S } 131931685c25SDeepak S 1320562d9baeSSagar Arun Kamble rps->ei = now; 132143cf3bf0SChris Wilson return events; 132231685c25SDeepak S } 132331685c25SDeepak S 13244912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13253b8d8d91SJesse Barnes { 13262d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1327562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1328562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 13297c0a16adSChris Wilson bool client_boost = false; 13308d3afd7dSChris Wilson int new_delay, adj, min, max; 13317c0a16adSChris Wilson u32 pm_iir = 0; 13323b8d8d91SJesse Barnes 133359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1334562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1335562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1336562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1337d4d70aa5SImre Deak } 133859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 13394912d041SBen Widawsky 134060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1341a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13428d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13437c0a16adSChris Wilson goto out; 13443b8d8d91SJesse Barnes 1345ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 13467b9e0ae6SChris Wilson 134743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 134843cf3bf0SChris Wilson 1349562d9baeSSagar Arun Kamble adj = rps->last_adj; 1350562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1351562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1352562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13537b92c1bdSChris Wilson if (client_boost) 1354562d9baeSSagar Arun Kamble max = rps->max_freq; 1355562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1356562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13578d3afd7dSChris Wilson adj = 0; 13588d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1359dd75fdc8SChris Wilson if (adj > 0) 1360dd75fdc8SChris Wilson adj *= 2; 1361edcf284bSChris Wilson else /* CHV needs even encode values */ 1362edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13637e79a683SSagar Arun Kamble 1364562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13657e79a683SSagar Arun Kamble adj = 0; 13667b92c1bdSChris Wilson } else if (client_boost) { 1367f5a4c67dSChris Wilson adj = 0; 1368dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1369562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1370562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1371562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1372562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1373dd75fdc8SChris Wilson adj = 0; 1374dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1375dd75fdc8SChris Wilson if (adj < 0) 1376dd75fdc8SChris Wilson adj *= 2; 1377edcf284bSChris Wilson else /* CHV needs even encode values */ 1378edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13797e79a683SSagar Arun Kamble 1380562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13817e79a683SSagar Arun Kamble adj = 0; 1382dd75fdc8SChris Wilson } else { /* unknown event */ 1383edcf284bSChris Wilson adj = 0; 1384dd75fdc8SChris Wilson } 13853b8d8d91SJesse Barnes 1386562d9baeSSagar Arun Kamble rps->last_adj = adj; 1387edcf284bSChris Wilson 13882a8862d2SChris Wilson /* 13892a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 13902a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 13912a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 13922a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 13932a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 13942a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 13952a8862d2SChris Wilson */ 13962a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 13972a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 13982a8862d2SChris Wilson rps->last_adj = 0; 13992a8862d2SChris Wilson 140079249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 140179249636SBen Widawsky * interrupt 140279249636SBen Widawsky */ 1403edcf284bSChris Wilson new_delay += adj; 14048d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 140527544369SDeepak S 14069fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 14079fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1408562d9baeSSagar Arun Kamble rps->last_adj = 0; 14099fcee2f7SChris Wilson } 14103b8d8d91SJesse Barnes 1411ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 14127c0a16adSChris Wilson 14137c0a16adSChris Wilson out: 14147c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 14157c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1416562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 14177c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 14187c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 14193b8d8d91SJesse Barnes } 14203b8d8d91SJesse Barnes 1421e3689190SBen Widawsky 1422e3689190SBen Widawsky /** 1423e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1424e3689190SBen Widawsky * occurred. 1425e3689190SBen Widawsky * @work: workqueue struct 1426e3689190SBen Widawsky * 1427e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1428e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1429e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1430e3689190SBen Widawsky */ 1431e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1432e3689190SBen Widawsky { 14332d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1434cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1435e3689190SBen Widawsky u32 error_status, row, bank, subbank; 143635a85ac6SBen Widawsky char *parity_event[6]; 1437a9c287c9SJani Nikula u32 misccpctl; 1438a9c287c9SJani Nikula u8 slice = 0; 1439e3689190SBen Widawsky 1440e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1441e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1442e3689190SBen Widawsky * any time we access those registers. 1443e3689190SBen Widawsky */ 144491c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1445e3689190SBen Widawsky 144635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 144735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 144835a85ac6SBen Widawsky goto out; 144935a85ac6SBen Widawsky 1450e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1451e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1452e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1453e3689190SBen Widawsky 145435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1455f0f59a00SVille Syrjälä i915_reg_t reg; 145635a85ac6SBen Widawsky 145735a85ac6SBen Widawsky slice--; 14582d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 145935a85ac6SBen Widawsky break; 146035a85ac6SBen Widawsky 146135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 146235a85ac6SBen Widawsky 14636fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 146435a85ac6SBen Widawsky 146535a85ac6SBen Widawsky error_status = I915_READ(reg); 1466e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1467e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1468e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1469e3689190SBen Widawsky 147035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 147135a85ac6SBen Widawsky POSTING_READ(reg); 1472e3689190SBen Widawsky 1473cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1474e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1475e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1476e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 147735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 147835a85ac6SBen Widawsky parity_event[5] = NULL; 1479e3689190SBen Widawsky 148091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1481e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1482e3689190SBen Widawsky 148335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 148435a85ac6SBen Widawsky slice, row, bank, subbank); 1485e3689190SBen Widawsky 148635a85ac6SBen Widawsky kfree(parity_event[4]); 1487e3689190SBen Widawsky kfree(parity_event[3]); 1488e3689190SBen Widawsky kfree(parity_event[2]); 1489e3689190SBen Widawsky kfree(parity_event[1]); 1490e3689190SBen Widawsky } 1491e3689190SBen Widawsky 149235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 149335a85ac6SBen Widawsky 149435a85ac6SBen Widawsky out: 149535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14964cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14972d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14984cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 149935a85ac6SBen Widawsky 150091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 150135a85ac6SBen Widawsky } 150235a85ac6SBen Widawsky 1503261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1504261e40b8SVille Syrjälä u32 iir) 1505e3689190SBen Widawsky { 1506261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1507e3689190SBen Widawsky return; 1508e3689190SBen Widawsky 1509d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1510261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1511d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1512e3689190SBen Widawsky 1513261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 151435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 151535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 151635a85ac6SBen Widawsky 151735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 151835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 151935a85ac6SBen Widawsky 1520a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1521e3689190SBen Widawsky } 1522e3689190SBen Widawsky 1523261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1524f1af8fc1SPaulo Zanoni u32 gt_iir) 1525f1af8fc1SPaulo Zanoni { 1526f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15278a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1528f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 15298a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1530f1af8fc1SPaulo Zanoni } 1531f1af8fc1SPaulo Zanoni 1532261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1533e7b4c6b1SDaniel Vetter u32 gt_iir) 1534e7b4c6b1SDaniel Vetter { 1535f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15368a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1537cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 15388a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1539cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15408a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1541e7b4c6b1SDaniel Vetter 1542cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1543cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1544aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1545aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1546e3689190SBen Widawsky 1547261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1548261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1549e7b4c6b1SDaniel Vetter } 1550e7b4c6b1SDaniel Vetter 15515d3d69d5SChris Wilson static void 155251f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1553fbcc1a0cSNick Hoath { 155431de7350SChris Wilson bool tasklet = false; 1555f747026cSChris Wilson 1556fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15578ea397faSChris Wilson tasklet = true; 155831de7350SChris Wilson 155951f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 156052c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15614c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 156231de7350SChris Wilson } 156331de7350SChris Wilson 156431de7350SChris Wilson if (tasklet) 1565fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1566fbcc1a0cSNick Hoath } 1567fbcc1a0cSNick Hoath 15682e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 156955ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1570abd58f01SBen Widawsky { 157125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15722e4a5b25SChris Wilson 1573f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1574f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15758a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1576f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1577f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1578f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1579f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1580f0fd96f5SChris Wilson 1581abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15822e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15832e4a5b25SChris Wilson if (likely(gt_iir[0])) 15842e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1585abd58f01SBen Widawsky } 1586abd58f01SBen Widawsky 15878a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15882e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15892e4a5b25SChris Wilson if (likely(gt_iir[1])) 15902e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 159174cdb337SChris Wilson } 159274cdb337SChris Wilson 159326705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15942e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1595f4de7794SChris Wilson if (likely(gt_iir[2])) 1596f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 15970961021aSBen Widawsky } 15982e4a5b25SChris Wilson 15992e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16002e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 16012e4a5b25SChris Wilson if (likely(gt_iir[3])) 16022e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 160355ef72f2SChris Wilson } 1604abd58f01SBen Widawsky } 1605abd58f01SBen Widawsky 16062e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1607f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1608e30e251aSVille Syrjälä { 1609f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 16108a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 161151f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 16128a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 161351f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1614e30e251aSVille Syrjälä } 1615e30e251aSVille Syrjälä 16168a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16178a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 16188a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 16198a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 162051f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1621e30e251aSVille Syrjälä } 1622e30e251aSVille Syrjälä 1623f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16248a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 162551f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1626f0fd96f5SChris Wilson } 1627e30e251aSVille Syrjälä 1628f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16292e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 16302e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1631e30e251aSVille Syrjälä } 1632f0fd96f5SChris Wilson } 1633e30e251aSVille Syrjälä 1634af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1635121e758eSDhinakaran Pandiyan { 1636af92058fSVille Syrjälä switch (pin) { 1637af92058fSVille Syrjälä case HPD_PORT_C: 1638121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1639af92058fSVille Syrjälä case HPD_PORT_D: 1640121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1641af92058fSVille Syrjälä case HPD_PORT_E: 1642121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1643af92058fSVille Syrjälä case HPD_PORT_F: 1644121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1645121e758eSDhinakaran Pandiyan default: 1646121e758eSDhinakaran Pandiyan return false; 1647121e758eSDhinakaran Pandiyan } 1648121e758eSDhinakaran Pandiyan } 1649121e758eSDhinakaran Pandiyan 1650af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 165163c88d22SImre Deak { 1652af92058fSVille Syrjälä switch (pin) { 1653af92058fSVille Syrjälä case HPD_PORT_A: 1654195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1655af92058fSVille Syrjälä case HPD_PORT_B: 165663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1657af92058fSVille Syrjälä case HPD_PORT_C: 165863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 165963c88d22SImre Deak default: 166063c88d22SImre Deak return false; 166163c88d22SImre Deak } 166263c88d22SImre Deak } 166363c88d22SImre Deak 1664af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166531604222SAnusha Srivatsa { 1666af92058fSVille Syrjälä switch (pin) { 1667af92058fSVille Syrjälä case HPD_PORT_A: 166831604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1669af92058fSVille Syrjälä case HPD_PORT_B: 167031604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 167131604222SAnusha Srivatsa default: 167231604222SAnusha Srivatsa return false; 167331604222SAnusha Srivatsa } 167431604222SAnusha Srivatsa } 167531604222SAnusha Srivatsa 1676af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 167731604222SAnusha Srivatsa { 1678af92058fSVille Syrjälä switch (pin) { 1679af92058fSVille Syrjälä case HPD_PORT_C: 168031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1681af92058fSVille Syrjälä case HPD_PORT_D: 168231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1683af92058fSVille Syrjälä case HPD_PORT_E: 168431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1685af92058fSVille Syrjälä case HPD_PORT_F: 168631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 168731604222SAnusha Srivatsa default: 168831604222SAnusha Srivatsa return false; 168931604222SAnusha Srivatsa } 169031604222SAnusha Srivatsa } 169131604222SAnusha Srivatsa 1692af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 16936dbf30ceSVille Syrjälä { 1694af92058fSVille Syrjälä switch (pin) { 1695af92058fSVille Syrjälä case HPD_PORT_E: 16966dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16976dbf30ceSVille Syrjälä default: 16986dbf30ceSVille Syrjälä return false; 16996dbf30ceSVille Syrjälä } 17006dbf30ceSVille Syrjälä } 17016dbf30ceSVille Syrjälä 1702af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 170374c0b395SVille Syrjälä { 1704af92058fSVille Syrjälä switch (pin) { 1705af92058fSVille Syrjälä case HPD_PORT_A: 170674c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1707af92058fSVille Syrjälä case HPD_PORT_B: 170874c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1709af92058fSVille Syrjälä case HPD_PORT_C: 171074c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1711af92058fSVille Syrjälä case HPD_PORT_D: 171274c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 171374c0b395SVille Syrjälä default: 171474c0b395SVille Syrjälä return false; 171574c0b395SVille Syrjälä } 171674c0b395SVille Syrjälä } 171774c0b395SVille Syrjälä 1718af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1719e4ce95aaSVille Syrjälä { 1720af92058fSVille Syrjälä switch (pin) { 1721af92058fSVille Syrjälä case HPD_PORT_A: 1722e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1723e4ce95aaSVille Syrjälä default: 1724e4ce95aaSVille Syrjälä return false; 1725e4ce95aaSVille Syrjälä } 1726e4ce95aaSVille Syrjälä } 1727e4ce95aaSVille Syrjälä 1728af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 172913cf5504SDave Airlie { 1730af92058fSVille Syrjälä switch (pin) { 1731af92058fSVille Syrjälä case HPD_PORT_B: 1732676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1733af92058fSVille Syrjälä case HPD_PORT_C: 1734676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1735af92058fSVille Syrjälä case HPD_PORT_D: 1736676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1737676574dfSJani Nikula default: 1738676574dfSJani Nikula return false; 173913cf5504SDave Airlie } 174013cf5504SDave Airlie } 174113cf5504SDave Airlie 1742af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 174313cf5504SDave Airlie { 1744af92058fSVille Syrjälä switch (pin) { 1745af92058fSVille Syrjälä case HPD_PORT_B: 1746676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1747af92058fSVille Syrjälä case HPD_PORT_C: 1748676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1749af92058fSVille Syrjälä case HPD_PORT_D: 1750676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1751676574dfSJani Nikula default: 1752676574dfSJani Nikula return false; 175313cf5504SDave Airlie } 175413cf5504SDave Airlie } 175513cf5504SDave Airlie 175642db67d6SVille Syrjälä /* 175742db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 175842db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 175942db67d6SVille Syrjälä * hotplug detection results from several registers. 176042db67d6SVille Syrjälä * 176142db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 176242db67d6SVille Syrjälä */ 1763cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1764cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17658c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1766fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1767af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1768676574dfSJani Nikula { 1769e9be2850SVille Syrjälä enum hpd_pin pin; 1770676574dfSJani Nikula 1771e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1772e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17738c841e57SJani Nikula continue; 17748c841e57SJani Nikula 1775e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1776676574dfSJani Nikula 1777af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1778e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1779676574dfSJani Nikula } 1780676574dfSJani Nikula 1781f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1782f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1783676574dfSJani Nikula 1784676574dfSJani Nikula } 1785676574dfSJani Nikula 178691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1787515ac2bbSDaniel Vetter { 178828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1789515ac2bbSDaniel Vetter } 1790515ac2bbSDaniel Vetter 179191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1792ce99c256SDaniel Vetter { 17939ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1794ce99c256SDaniel Vetter } 1795ce99c256SDaniel Vetter 17968bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 179791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 179891d14251STvrtko Ursulin enum pipe pipe, 1799a9c287c9SJani Nikula u32 crc0, u32 crc1, 1800a9c287c9SJani Nikula u32 crc2, u32 crc3, 1801a9c287c9SJani Nikula u32 crc4) 18028bf1e9f1SShuang He { 18038bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18048c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 18055cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 18065cee6c45SVille Syrjälä 18075cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1808b2c88f5bSDamien Lespiau 1809d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 18108c6b709dSTomeu Vizoso /* 18118c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18128c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18138c6b709dSTomeu Vizoso * out the buggy result. 18148c6b709dSTomeu Vizoso * 1815163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18168c6b709dSTomeu Vizoso * don't trust that one either. 18178c6b709dSTomeu Vizoso */ 1818033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1819163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18208c6b709dSTomeu Vizoso pipe_crc->skipped++; 18218c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18228c6b709dSTomeu Vizoso return; 18238c6b709dSTomeu Vizoso } 18248c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18256cc42152SMaarten Lankhorst 1826246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1827ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1828246ee524STomeu Vizoso crcs); 18298c6b709dSTomeu Vizoso } 1830277de95eSDaniel Vetter #else 1831277de95eSDaniel Vetter static inline void 183291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 183391d14251STvrtko Ursulin enum pipe pipe, 1834a9c287c9SJani Nikula u32 crc0, u32 crc1, 1835a9c287c9SJani Nikula u32 crc2, u32 crc3, 1836a9c287c9SJani Nikula u32 crc4) {} 1837277de95eSDaniel Vetter #endif 1838eba94eb9SDaniel Vetter 1839277de95eSDaniel Vetter 184091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184191d14251STvrtko Ursulin enum pipe pipe) 18425a69b89fSDaniel Vetter { 184391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18445a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18455a69b89fSDaniel Vetter 0, 0, 0, 0); 18465a69b89fSDaniel Vetter } 18475a69b89fSDaniel Vetter 184891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184991d14251STvrtko Ursulin enum pipe pipe) 1850eba94eb9SDaniel Vetter { 185191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1852eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1853eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1854eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1855eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18568bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1857eba94eb9SDaniel Vetter } 18585b3a856bSDaniel Vetter 185991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 186091d14251STvrtko Ursulin enum pipe pipe) 18615b3a856bSDaniel Vetter { 1862a9c287c9SJani Nikula u32 res1, res2; 18630b5c5ed0SDaniel Vetter 186491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18650b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18660b5c5ed0SDaniel Vetter else 18670b5c5ed0SDaniel Vetter res1 = 0; 18680b5c5ed0SDaniel Vetter 186991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18700b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18710b5c5ed0SDaniel Vetter else 18720b5c5ed0SDaniel Vetter res2 = 0; 18735b3a856bSDaniel Vetter 187491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18750b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18760b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18770b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18780b5c5ed0SDaniel Vetter res1, res2); 18795b3a856bSDaniel Vetter } 18808bf1e9f1SShuang He 18811403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18821403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18831403c0d4SPaulo Zanoni * the work queue. */ 1884a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1885a087bafeSMika Kuoppala { 1886a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1887a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1888a087bafeSMika Kuoppala 1889a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1890a087bafeSMika Kuoppala 1891a087bafeSMika Kuoppala if (unlikely(!events)) 1892a087bafeSMika Kuoppala return; 1893a087bafeSMika Kuoppala 1894a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1895a087bafeSMika Kuoppala 1896a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1897a087bafeSMika Kuoppala return; 1898a087bafeSMika Kuoppala 1899a087bafeSMika Kuoppala rps->pm_iir |= events; 1900a087bafeSMika Kuoppala schedule_work(&rps->work); 1901a087bafeSMika Kuoppala } 1902a087bafeSMika Kuoppala 19031403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1904baf02a1fSBen Widawsky { 1905562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1906562d9baeSSagar Arun Kamble 1907a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 190859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1909f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1910562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1911562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1912562d9baeSSagar Arun Kamble schedule_work(&rps->work); 191341a05a3aSDaniel Vetter } 1914d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1915d4d70aa5SImre Deak } 1916baf02a1fSBen Widawsky 1917bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1918c9a9a268SImre Deak return; 1919c9a9a268SImre Deak 192012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 19218a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 192212638c57SBen Widawsky 1923aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1924aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 192512638c57SBen Widawsky } 1926baf02a1fSBen Widawsky 192726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 192826705e20SSagar Arun Kamble { 192993bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 193093bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 193126705e20SSagar Arun Kamble } 193226705e20SSagar Arun Kamble 193354c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir) 193454c52a84SOscar Mateo { 193554c52a84SOscar Mateo if (iir & GEN11_GUC_INTR_GUC2HOST) 193654c52a84SOscar Mateo intel_guc_to_host_event_handler(&i915->guc); 193754c52a84SOscar Mateo } 193854c52a84SOscar Mateo 193944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 194044d9241eSVille Syrjälä { 194144d9241eSVille Syrjälä enum pipe pipe; 194244d9241eSVille Syrjälä 194344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 194444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 194544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 194644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 194744d9241eSVille Syrjälä 194844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 194944d9241eSVille Syrjälä } 195044d9241eSVille Syrjälä } 195144d9241eSVille Syrjälä 1952eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 195391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19547e231dbeSJesse Barnes { 19557e231dbeSJesse Barnes int pipe; 19567e231dbeSJesse Barnes 195758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19581ca993d2SVille Syrjälä 19591ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19601ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19611ca993d2SVille Syrjälä return; 19621ca993d2SVille Syrjälä } 19631ca993d2SVille Syrjälä 1964055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1965f0f59a00SVille Syrjälä i915_reg_t reg; 19666b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 196791d181ddSImre Deak 1968bbb5eebfSDaniel Vetter /* 1969bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1970bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1971bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1972bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1973bbb5eebfSDaniel Vetter * handle. 1974bbb5eebfSDaniel Vetter */ 19750f239f4cSDaniel Vetter 19760f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19776b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1978bbb5eebfSDaniel Vetter 1979bbb5eebfSDaniel Vetter switch (pipe) { 1980bbb5eebfSDaniel Vetter case PIPE_A: 1981bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1982bbb5eebfSDaniel Vetter break; 1983bbb5eebfSDaniel Vetter case PIPE_B: 1984bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1985bbb5eebfSDaniel Vetter break; 19863278f67fSVille Syrjälä case PIPE_C: 19873278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19883278f67fSVille Syrjälä break; 1989bbb5eebfSDaniel Vetter } 1990bbb5eebfSDaniel Vetter if (iir & iir_bit) 19916b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1992bbb5eebfSDaniel Vetter 19936b12ca56SVille Syrjälä if (!status_mask) 199491d181ddSImre Deak continue; 199591d181ddSImre Deak 199691d181ddSImre Deak reg = PIPESTAT(pipe); 19976b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19986b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19997e231dbeSJesse Barnes 20007e231dbeSJesse Barnes /* 20017e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 2002132c27c9SVille Syrjälä * 2003132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 2004132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 2005132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 2006132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 2007132c27c9SVille Syrjälä * an interrupt is still pending. 20087e231dbeSJesse Barnes */ 2009132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 2010132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 2011132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 2012132c27c9SVille Syrjälä } 20137e231dbeSJesse Barnes } 201458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20152ecb8ca4SVille Syrjälä } 20162ecb8ca4SVille Syrjälä 2017eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2018eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 2019eb64343cSVille Syrjälä { 2020eb64343cSVille Syrjälä enum pipe pipe; 2021eb64343cSVille Syrjälä 2022eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2023eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2024eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2025eb64343cSVille Syrjälä 2026eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2027eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2028eb64343cSVille Syrjälä 2029eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2030eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2031eb64343cSVille Syrjälä } 2032eb64343cSVille Syrjälä } 2033eb64343cSVille Syrjälä 2034eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2035eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2036eb64343cSVille Syrjälä { 2037eb64343cSVille Syrjälä bool blc_event = false; 2038eb64343cSVille Syrjälä enum pipe pipe; 2039eb64343cSVille Syrjälä 2040eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2041eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2042eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2043eb64343cSVille Syrjälä 2044eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2045eb64343cSVille Syrjälä blc_event = true; 2046eb64343cSVille Syrjälä 2047eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2048eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2049eb64343cSVille Syrjälä 2050eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2051eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2052eb64343cSVille Syrjälä } 2053eb64343cSVille Syrjälä 2054eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2055eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2056eb64343cSVille Syrjälä } 2057eb64343cSVille Syrjälä 2058eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2059eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2060eb64343cSVille Syrjälä { 2061eb64343cSVille Syrjälä bool blc_event = false; 2062eb64343cSVille Syrjälä enum pipe pipe; 2063eb64343cSVille Syrjälä 2064eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2065eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2066eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2067eb64343cSVille Syrjälä 2068eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2069eb64343cSVille Syrjälä blc_event = true; 2070eb64343cSVille Syrjälä 2071eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2072eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2073eb64343cSVille Syrjälä 2074eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2075eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2076eb64343cSVille Syrjälä } 2077eb64343cSVille Syrjälä 2078eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2079eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2080eb64343cSVille Syrjälä 2081eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2082eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2083eb64343cSVille Syrjälä } 2084eb64343cSVille Syrjälä 208591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20862ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20872ecb8ca4SVille Syrjälä { 20882ecb8ca4SVille Syrjälä enum pipe pipe; 20897e231dbeSJesse Barnes 2090055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2091fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2092fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20934356d586SDaniel Vetter 20944356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 209591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20962d9d2b0bSVille Syrjälä 20971f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20981f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 209931acc7f5SJesse Barnes } 210031acc7f5SJesse Barnes 2101c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 210291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2103c1874ed7SImre Deak } 2104c1874ed7SImre Deak 21051ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 210616c6c56bSVille Syrjälä { 21070ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 21080ba7c51aSVille Syrjälä int i; 210916c6c56bSVille Syrjälä 21100ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 21110ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 21120ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 21130ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 21140ba7c51aSVille Syrjälä else 21150ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 21160ba7c51aSVille Syrjälä 21170ba7c51aSVille Syrjälä /* 21180ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 21190ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 21200ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 21210ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 21220ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 21230ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 21240ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 21250ba7c51aSVille Syrjälä */ 21260ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 21270ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 21280ba7c51aSVille Syrjälä 21290ba7c51aSVille Syrjälä if (tmp == 0) 21300ba7c51aSVille Syrjälä return hotplug_status; 21310ba7c51aSVille Syrjälä 21320ba7c51aSVille Syrjälä hotplug_status |= tmp; 21333ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21340ba7c51aSVille Syrjälä } 21350ba7c51aSVille Syrjälä 21360ba7c51aSVille Syrjälä WARN_ONCE(1, 21370ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21380ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21391ae3c34cSVille Syrjälä 21401ae3c34cSVille Syrjälä return hotplug_status; 21411ae3c34cSVille Syrjälä } 21421ae3c34cSVille Syrjälä 214391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21441ae3c34cSVille Syrjälä u32 hotplug_status) 21451ae3c34cSVille Syrjälä { 21461ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21473ff60f89SOscar Mateo 214891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 214991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 215016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 215116c6c56bSVille Syrjälä 215258f2cf24SVille Syrjälä if (hotplug_trigger) { 2153cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2154cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2155cf53902fSRodrigo Vivi hpd_status_g4x, 2156fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 215758f2cf24SVille Syrjälä 215891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 215958f2cf24SVille Syrjälä } 2160369712e8SJani Nikula 2161369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 216291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 216316c6c56bSVille Syrjälä } else { 216416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 216516c6c56bSVille Syrjälä 216658f2cf24SVille Syrjälä if (hotplug_trigger) { 2167cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2168cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2169cf53902fSRodrigo Vivi hpd_status_i915, 2170fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 217191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 217216c6c56bSVille Syrjälä } 21733ff60f89SOscar Mateo } 217458f2cf24SVille Syrjälä } 217516c6c56bSVille Syrjälä 2176c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2177c1874ed7SImre Deak { 217845a83f84SDaniel Vetter struct drm_device *dev = arg; 2179fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2180c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2181c1874ed7SImre Deak 21822dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21832dd2a883SImre Deak return IRQ_NONE; 21842dd2a883SImre Deak 21851f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21861f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21871f814dacSImre Deak 21881e1cace9SVille Syrjälä do { 21896e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21902ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21911ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2192a5e485a9SVille Syrjälä u32 ier = 0; 21933ff60f89SOscar Mateo 2194c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2195c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21963ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2197c1874ed7SImre Deak 2198c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21991e1cace9SVille Syrjälä break; 2200c1874ed7SImre Deak 2201c1874ed7SImre Deak ret = IRQ_HANDLED; 2202c1874ed7SImre Deak 2203a5e485a9SVille Syrjälä /* 2204a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2205a5e485a9SVille Syrjälä * 2206a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2207a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2208a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2209a5e485a9SVille Syrjälä * 2210a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2211a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2212a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2213a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2214a5e485a9SVille Syrjälä * bits this time around. 2215a5e485a9SVille Syrjälä */ 22164a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2217a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2218a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 22194a0a0202SVille Syrjälä 22204a0a0202SVille Syrjälä if (gt_iir) 22214a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 22224a0a0202SVille Syrjälä if (pm_iir) 22234a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 22244a0a0202SVille Syrjälä 22257ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 22261ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 22277ce4d1f2SVille Syrjälä 22283ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 22293ff60f89SOscar Mateo * signalled in iir */ 2230eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 22317ce4d1f2SVille Syrjälä 2232eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2233eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2234eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2235eef57324SJerome Anand 22367ce4d1f2SVille Syrjälä /* 22377ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22387ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22397ce4d1f2SVille Syrjälä */ 22407ce4d1f2SVille Syrjälä if (iir) 22417ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22424a0a0202SVille Syrjälä 2243a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22444a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22451ae3c34cSVille Syrjälä 224652894874SVille Syrjälä if (gt_iir) 2247261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 224852894874SVille Syrjälä if (pm_iir) 224952894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 225052894874SVille Syrjälä 22511ae3c34cSVille Syrjälä if (hotplug_status) 225291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22532ecb8ca4SVille Syrjälä 225491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22551e1cace9SVille Syrjälä } while (0); 22567e231dbeSJesse Barnes 22571f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22581f814dacSImre Deak 22597e231dbeSJesse Barnes return ret; 22607e231dbeSJesse Barnes } 22617e231dbeSJesse Barnes 226243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 226343f328d7SVille Syrjälä { 226445a83f84SDaniel Vetter struct drm_device *dev = arg; 2265fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 226643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 226743f328d7SVille Syrjälä 22682dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22692dd2a883SImre Deak return IRQ_NONE; 22702dd2a883SImre Deak 22711f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22721f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22731f814dacSImre Deak 2274579de73bSChris Wilson do { 22756e814800SVille Syrjälä u32 master_ctl, iir; 22762ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22771ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2278f0fd96f5SChris Wilson u32 gt_iir[4]; 2279a5e485a9SVille Syrjälä u32 ier = 0; 2280a5e485a9SVille Syrjälä 22818e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22823278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22833278f67fSVille Syrjälä 22843278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22858e5fd599SVille Syrjälä break; 228643f328d7SVille Syrjälä 228727b6c122SOscar Mateo ret = IRQ_HANDLED; 228827b6c122SOscar Mateo 2289a5e485a9SVille Syrjälä /* 2290a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2291a5e485a9SVille Syrjälä * 2292a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2293a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2294a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2295a5e485a9SVille Syrjälä * 2296a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2297a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2298a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2299a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2300a5e485a9SVille Syrjälä * bits this time around. 2301a5e485a9SVille Syrjälä */ 230243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2303a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2304a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 230543f328d7SVille Syrjälä 2306e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 230727b6c122SOscar Mateo 230827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 23091ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 231043f328d7SVille Syrjälä 231127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 231227b6c122SOscar Mateo * signalled in iir */ 2313eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 231443f328d7SVille Syrjälä 2315eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2316eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2317eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2318eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2319eef57324SJerome Anand 23207ce4d1f2SVille Syrjälä /* 23217ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 23227ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 23237ce4d1f2SVille Syrjälä */ 23247ce4d1f2SVille Syrjälä if (iir) 23257ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 23267ce4d1f2SVille Syrjälä 2327a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2328e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23291ae3c34cSVille Syrjälä 2330f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2331e30e251aSVille Syrjälä 23321ae3c34cSVille Syrjälä if (hotplug_status) 233391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 23342ecb8ca4SVille Syrjälä 233591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2336579de73bSChris Wilson } while (0); 23373278f67fSVille Syrjälä 23381f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23391f814dacSImre Deak 234043f328d7SVille Syrjälä return ret; 234143f328d7SVille Syrjälä } 234243f328d7SVille Syrjälä 234391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 234491d14251STvrtko Ursulin u32 hotplug_trigger, 234540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2346776ad806SJesse Barnes { 234742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2348776ad806SJesse Barnes 23496a39d7c9SJani Nikula /* 23506a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23516a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23526a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23536a39d7c9SJani Nikula * errors. 23546a39d7c9SJani Nikula */ 235513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23566a39d7c9SJani Nikula if (!hotplug_trigger) { 23576a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23586a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23596a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23606a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23616a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23626a39d7c9SJani Nikula } 23636a39d7c9SJani Nikula 236413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23656a39d7c9SJani Nikula if (!hotplug_trigger) 23666a39d7c9SJani Nikula return; 236713cf5504SDave Airlie 2368cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 236940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2370fd63e2a9SImre Deak pch_port_hotplug_long_detect); 237140e56410SVille Syrjälä 237291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2373aaf5ec2eSSonika Jindal } 237491d131d2SDaniel Vetter 237591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 237640e56410SVille Syrjälä { 237740e56410SVille Syrjälä int pipe; 237840e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 237940e56410SVille Syrjälä 238091d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 238140e56410SVille Syrjälä 2382cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2383cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2384776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2385cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2386cfc33bf7SVille Syrjälä port_name(port)); 2387cfc33bf7SVille Syrjälä } 2388776ad806SJesse Barnes 2389ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 239091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2391ce99c256SDaniel Vetter 2392776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 239391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2394776ad806SJesse Barnes 2395776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2396776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2397776ad806SJesse Barnes 2398776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2399776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2400776ad806SJesse Barnes 2401776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2402776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2403776ad806SJesse Barnes 24049db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2405055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 24069db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 24079db4a9c7SJesse Barnes pipe_name(pipe), 24089db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2409776ad806SJesse Barnes 2410776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2411776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2412776ad806SJesse Barnes 2413776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2414776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2415776ad806SJesse Barnes 2416776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2417a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 24188664281bSPaulo Zanoni 24198664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2420a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 24218664281bSPaulo Zanoni } 24228664281bSPaulo Zanoni 242391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 24248664281bSPaulo Zanoni { 24258664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 24265a69b89fSDaniel Vetter enum pipe pipe; 24278664281bSPaulo Zanoni 2428de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2429de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2430de032bf4SPaulo Zanoni 2431055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 24321f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 24331f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 24348664281bSPaulo Zanoni 24355a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 243691d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 243791d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24385a69b89fSDaniel Vetter else 243991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24405a69b89fSDaniel Vetter } 24415a69b89fSDaniel Vetter } 24428bf1e9f1SShuang He 24438664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24448664281bSPaulo Zanoni } 24458664281bSPaulo Zanoni 244691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24478664281bSPaulo Zanoni { 24488664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 244945c1cd87SMika Kahola enum pipe pipe; 24508664281bSPaulo Zanoni 2451de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2452de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2453de032bf4SPaulo Zanoni 245445c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 245545c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 245645c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24578664281bSPaulo Zanoni 24588664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2459776ad806SJesse Barnes } 2460776ad806SJesse Barnes 246191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 246223e81d69SAdam Jackson { 246323e81d69SAdam Jackson int pipe; 24646dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2465aaf5ec2eSSonika Jindal 246691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 246791d131d2SDaniel Vetter 2468cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2469cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 247023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2471cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2472cfc33bf7SVille Syrjälä port_name(port)); 2473cfc33bf7SVille Syrjälä } 247423e81d69SAdam Jackson 247523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 247691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 247723e81d69SAdam Jackson 247823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 247991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 248023e81d69SAdam Jackson 248123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 248223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 248323e81d69SAdam Jackson 248423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 248523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 248623e81d69SAdam Jackson 248723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2488055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 248923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 249023e81d69SAdam Jackson pipe_name(pipe), 249123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24928664281bSPaulo Zanoni 24938664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 249491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 249523e81d69SAdam Jackson } 249623e81d69SAdam Jackson 249731604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 249831604222SAnusha Srivatsa { 249931604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 250031604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 250131604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 250231604222SAnusha Srivatsa 250331604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 250431604222SAnusha Srivatsa u32 dig_hotplug_reg; 250531604222SAnusha Srivatsa 250631604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 250731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 250831604222SAnusha Srivatsa 250931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 251031604222SAnusha Srivatsa ddi_hotplug_trigger, 251131604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 251231604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 251331604222SAnusha Srivatsa } 251431604222SAnusha Srivatsa 251531604222SAnusha Srivatsa if (tc_hotplug_trigger) { 251631604222SAnusha Srivatsa u32 dig_hotplug_reg; 251731604222SAnusha Srivatsa 251831604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 251931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 252031604222SAnusha Srivatsa 252131604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 252231604222SAnusha Srivatsa tc_hotplug_trigger, 252331604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 252431604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 252531604222SAnusha Srivatsa } 252631604222SAnusha Srivatsa 252731604222SAnusha Srivatsa if (pin_mask) 252831604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 252931604222SAnusha Srivatsa 253031604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 253131604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 253231604222SAnusha Srivatsa } 253331604222SAnusha Srivatsa 253491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25356dbf30ceSVille Syrjälä { 25366dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25376dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25386dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25396dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25406dbf30ceSVille Syrjälä 25416dbf30ceSVille Syrjälä if (hotplug_trigger) { 25426dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25436dbf30ceSVille Syrjälä 25446dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25456dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25466dbf30ceSVille Syrjälä 2547cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2548cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 254974c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25506dbf30ceSVille Syrjälä } 25516dbf30ceSVille Syrjälä 25526dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25536dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25546dbf30ceSVille Syrjälä 25556dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25566dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25576dbf30ceSVille Syrjälä 2558cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2559cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25606dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25616dbf30ceSVille Syrjälä } 25626dbf30ceSVille Syrjälä 25636dbf30ceSVille Syrjälä if (pin_mask) 256491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25656dbf30ceSVille Syrjälä 25666dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 256791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25686dbf30ceSVille Syrjälä } 25696dbf30ceSVille Syrjälä 257091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 257191d14251STvrtko Ursulin u32 hotplug_trigger, 257240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2573c008bc6eSPaulo Zanoni { 2574e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2575e4ce95aaSVille Syrjälä 2576e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2577e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2578e4ce95aaSVille Syrjälä 2579cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 258040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2581e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 258240e56410SVille Syrjälä 258391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2584e4ce95aaSVille Syrjälä } 2585c008bc6eSPaulo Zanoni 258691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 258791d14251STvrtko Ursulin u32 de_iir) 258840e56410SVille Syrjälä { 258940e56410SVille Syrjälä enum pipe pipe; 259040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 259140e56410SVille Syrjälä 259240e56410SVille Syrjälä if (hotplug_trigger) 259391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 259440e56410SVille Syrjälä 2595c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 259691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2597c008bc6eSPaulo Zanoni 2598c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 259991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2600c008bc6eSPaulo Zanoni 2601c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2602c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2603c008bc6eSPaulo Zanoni 2604055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2605fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2606fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2607c008bc6eSPaulo Zanoni 260840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 26091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2610c008bc6eSPaulo Zanoni 261140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 261291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2613c008bc6eSPaulo Zanoni } 2614c008bc6eSPaulo Zanoni 2615c008bc6eSPaulo Zanoni /* check event from PCH */ 2616c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2617c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2618c008bc6eSPaulo Zanoni 261991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 262091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2621c008bc6eSPaulo Zanoni else 262291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2623c008bc6eSPaulo Zanoni 2624c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2625c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2626c008bc6eSPaulo Zanoni } 2627c008bc6eSPaulo Zanoni 2628cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 262991d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2630c008bc6eSPaulo Zanoni } 2631c008bc6eSPaulo Zanoni 263291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 263391d14251STvrtko Ursulin u32 de_iir) 26349719fb98SPaulo Zanoni { 263507d27e20SDamien Lespiau enum pipe pipe; 263623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 263723bb4cb5SVille Syrjälä 263840e56410SVille Syrjälä if (hotplug_trigger) 263991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26409719fb98SPaulo Zanoni 26419719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 264291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26439719fb98SPaulo Zanoni 264454fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 264554fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 264654fd3149SDhinakaran Pandiyan 264754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 264854fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 264954fd3149SDhinakaran Pandiyan } 2650fc340442SDaniel Vetter 26519719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 265291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26539719fb98SPaulo Zanoni 26549719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 265591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26569719fb98SPaulo Zanoni 2657055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2658fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2659fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26609719fb98SPaulo Zanoni } 26619719fb98SPaulo Zanoni 26629719fb98SPaulo Zanoni /* check event from PCH */ 266391d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26649719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26659719fb98SPaulo Zanoni 266691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26679719fb98SPaulo Zanoni 26689719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26699719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26709719fb98SPaulo Zanoni } 26719719fb98SPaulo Zanoni } 26729719fb98SPaulo Zanoni 267372c90f62SOscar Mateo /* 267472c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 267572c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 267672c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 267772c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 267872c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 267972c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 268072c90f62SOscar Mateo */ 2681f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2682b1f14ad0SJesse Barnes { 268345a83f84SDaniel Vetter struct drm_device *dev = arg; 2684fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2685f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26860e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2687b1f14ad0SJesse Barnes 26882dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26892dd2a883SImre Deak return IRQ_NONE; 26902dd2a883SImre Deak 26911f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26921f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26931f814dacSImre Deak 2694b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2695b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2696b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26970e43406bSChris Wilson 269844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 269944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 270044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 270144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 270244498aeaSPaulo Zanoni * due to its back queue). */ 270391d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 270444498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 270544498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2706ab5c608bSBen Widawsky } 270744498aeaSPaulo Zanoni 270872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 270972c90f62SOscar Mateo 27100e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 27110e43406bSChris Wilson if (gt_iir) { 271272c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 271372c90f62SOscar Mateo ret = IRQ_HANDLED; 271491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2715261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2716d8fc8a47SPaulo Zanoni else 2717261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 27180e43406bSChris Wilson } 2719b1f14ad0SJesse Barnes 2720b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 27210e43406bSChris Wilson if (de_iir) { 272272c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 272372c90f62SOscar Mateo ret = IRQ_HANDLED; 272491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 272591d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2726f1af8fc1SPaulo Zanoni else 272791d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 27280e43406bSChris Wilson } 27290e43406bSChris Wilson 273091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2731f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 27320e43406bSChris Wilson if (pm_iir) { 2733b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 27340e43406bSChris Wilson ret = IRQ_HANDLED; 273572c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27360e43406bSChris Wilson } 2737f1af8fc1SPaulo Zanoni } 2738b1f14ad0SJesse Barnes 2739b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 274074093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 274144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2742b1f14ad0SJesse Barnes 27431f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27441f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 27451f814dacSImre Deak 2746b1f14ad0SJesse Barnes return ret; 2747b1f14ad0SJesse Barnes } 2748b1f14ad0SJesse Barnes 274991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 275091d14251STvrtko Ursulin u32 hotplug_trigger, 275140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2752d04a492dSShashank Sharma { 2753cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2754d04a492dSShashank Sharma 2755a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2756a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2757d04a492dSShashank Sharma 2758cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 275940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2760cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 276140e56410SVille Syrjälä 276291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2763d04a492dSShashank Sharma } 2764d04a492dSShashank Sharma 2765121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2766121e758eSDhinakaran Pandiyan { 2767121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2768b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2769b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2770121e758eSDhinakaran Pandiyan 2771121e758eSDhinakaran Pandiyan if (trigger_tc) { 2772b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2773b796b971SDhinakaran Pandiyan 2774121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2775121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2776121e758eSDhinakaran Pandiyan 2777121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2778b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2779121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2780121e758eSDhinakaran Pandiyan } 2781b796b971SDhinakaran Pandiyan 2782b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2783b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2784b796b971SDhinakaran Pandiyan 2785b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2786b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2787b796b971SDhinakaran Pandiyan 2788b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2789b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2790b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2791b796b971SDhinakaran Pandiyan } 2792b796b971SDhinakaran Pandiyan 2793b796b971SDhinakaran Pandiyan if (pin_mask) 2794b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2795b796b971SDhinakaran Pandiyan else 2796b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2797121e758eSDhinakaran Pandiyan } 2798121e758eSDhinakaran Pandiyan 27999d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 28009d17210fSLucas De Marchi { 28019d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 28029d17210fSLucas De Marchi 28039d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 28049d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 28059d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 28069d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 28079d17210fSLucas De Marchi 28089d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 28099d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 28109d17210fSLucas De Marchi 28119d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 28129d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 28139d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 28149d17210fSLucas De Marchi 28159d17210fSLucas De Marchi return mask; 28169d17210fSLucas De Marchi } 28179d17210fSLucas De Marchi 2818f11a0f46STvrtko Ursulin static irqreturn_t 2819f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2820abd58f01SBen Widawsky { 2821abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2822f11a0f46STvrtko Ursulin u32 iir; 2823c42664ccSDaniel Vetter enum pipe pipe; 282488e04703SJesse Barnes 2825abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2826e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2827e32192e1STvrtko Ursulin if (iir) { 2828e04f7eceSVille Syrjälä bool found = false; 2829e04f7eceSVille Syrjälä 2830e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2831abd58f01SBen Widawsky ret = IRQ_HANDLED; 2832e04f7eceSVille Syrjälä 2833e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 283491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2835e04f7eceSVille Syrjälä found = true; 2836e04f7eceSVille Syrjälä } 2837e04f7eceSVille Syrjälä 2838e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 283954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 284054fd3149SDhinakaran Pandiyan 284154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 284254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2843e04f7eceSVille Syrjälä found = true; 2844e04f7eceSVille Syrjälä } 2845e04f7eceSVille Syrjälä 2846e04f7eceSVille Syrjälä if (!found) 284738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2848abd58f01SBen Widawsky } 284938cc46d7SOscar Mateo else 285038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2851abd58f01SBen Widawsky } 2852abd58f01SBen Widawsky 2853121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2854121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2855121e758eSDhinakaran Pandiyan if (iir) { 2856121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2857121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2858121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2859121e758eSDhinakaran Pandiyan } else { 2860121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2861121e758eSDhinakaran Pandiyan } 2862121e758eSDhinakaran Pandiyan } 2863121e758eSDhinakaran Pandiyan 28646d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2865e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2866e32192e1STvrtko Ursulin if (iir) { 2867e32192e1STvrtko Ursulin u32 tmp_mask; 2868d04a492dSShashank Sharma bool found = false; 2869cebd87a0SVille Syrjälä 2870e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28716d766f02SDaniel Vetter ret = IRQ_HANDLED; 287288e04703SJesse Barnes 28739d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 287491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2875d04a492dSShashank Sharma found = true; 2876d04a492dSShashank Sharma } 2877d04a492dSShashank Sharma 2878cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2879e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2880e32192e1STvrtko Ursulin if (tmp_mask) { 288191d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 288291d14251STvrtko Ursulin hpd_bxt); 2883d04a492dSShashank Sharma found = true; 2884d04a492dSShashank Sharma } 2885e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2886e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2887e32192e1STvrtko Ursulin if (tmp_mask) { 288891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 288991d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2890e32192e1STvrtko Ursulin found = true; 2891e32192e1STvrtko Ursulin } 2892e32192e1STvrtko Ursulin } 2893d04a492dSShashank Sharma 2894cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 289591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28969e63743eSShashank Sharma found = true; 28979e63743eSShashank Sharma } 28989e63743eSShashank Sharma 2899d04a492dSShashank Sharma if (!found) 290038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 29016d766f02SDaniel Vetter } 290238cc46d7SOscar Mateo else 290338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 29046d766f02SDaniel Vetter } 29056d766f02SDaniel Vetter 2906055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2907fd3a4024SDaniel Vetter u32 fault_errors; 2908abd58f01SBen Widawsky 2909c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2910c42664ccSDaniel Vetter continue; 2911c42664ccSDaniel Vetter 2912e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2913e32192e1STvrtko Ursulin if (!iir) { 2914e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2915e32192e1STvrtko Ursulin continue; 2916e32192e1STvrtko Ursulin } 2917770de83dSDamien Lespiau 2918e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2919e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2920e32192e1STvrtko Ursulin 2921fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2922fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2923abd58f01SBen Widawsky 2924e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 292591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 29260fbe7870SDaniel Vetter 2927e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2928e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 292938d83c96SDaniel Vetter 2930e32192e1STvrtko Ursulin fault_errors = iir; 2931bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2932e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2933770de83dSDamien Lespiau else 2934e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2935770de83dSDamien Lespiau 2936770de83dSDamien Lespiau if (fault_errors) 29371353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 293830100f2bSDaniel Vetter pipe_name(pipe), 2939e32192e1STvrtko Ursulin fault_errors); 2940abd58f01SBen Widawsky } 2941abd58f01SBen Widawsky 294291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2943266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 294492d03a80SDaniel Vetter /* 294592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 294692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 294792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 294892d03a80SDaniel Vetter */ 2949e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2950e32192e1STvrtko Ursulin if (iir) { 2951e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 295292d03a80SDaniel Vetter ret = IRQ_HANDLED; 29536dbf30ceSVille Syrjälä 295429b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 295531604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 2956c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 295791d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29586dbf30ceSVille Syrjälä else 295991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29602dfb0b81SJani Nikula } else { 29612dfb0b81SJani Nikula /* 29622dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29632dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29642dfb0b81SJani Nikula */ 29652dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29662dfb0b81SJani Nikula } 296792d03a80SDaniel Vetter } 296892d03a80SDaniel Vetter 2969f11a0f46STvrtko Ursulin return ret; 2970f11a0f46STvrtko Ursulin } 2971f11a0f46STvrtko Ursulin 29724376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29734376b9c9SMika Kuoppala { 29744376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29754376b9c9SMika Kuoppala 29764376b9c9SMika Kuoppala /* 29774376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29784376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29794376b9c9SMika Kuoppala * New indications can and will light up during processing, 29804376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29814376b9c9SMika Kuoppala */ 29824376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29834376b9c9SMika Kuoppala } 29844376b9c9SMika Kuoppala 29854376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29864376b9c9SMika Kuoppala { 29874376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 29884376b9c9SMika Kuoppala } 29894376b9c9SMika Kuoppala 2990f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2991f11a0f46STvrtko Ursulin { 2992f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 299325286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2994f11a0f46STvrtko Ursulin u32 master_ctl; 2995f0fd96f5SChris Wilson u32 gt_iir[4]; 2996f11a0f46STvrtko Ursulin 2997f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2998f11a0f46STvrtko Ursulin return IRQ_NONE; 2999f11a0f46STvrtko Ursulin 30004376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 30014376b9c9SMika Kuoppala if (!master_ctl) { 30024376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3003f11a0f46STvrtko Ursulin return IRQ_NONE; 30044376b9c9SMika Kuoppala } 3005f11a0f46STvrtko Ursulin 3006f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 300755ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 3008f0fd96f5SChris Wilson 3009f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 3010f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 3011f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 301255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 3013f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 3014f0fd96f5SChris Wilson } 3015f11a0f46STvrtko Ursulin 30164376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3017abd58f01SBen Widawsky 3018f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 30191f814dacSImre Deak 302055ef72f2SChris Wilson return IRQ_HANDLED; 3021abd58f01SBen Widawsky } 3022abd58f01SBen Widawsky 302351951ae7SMika Kuoppala static u32 3024f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 302551951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 302651951ae7SMika Kuoppala { 302725286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 302851951ae7SMika Kuoppala u32 timeout_ts; 302951951ae7SMika Kuoppala u32 ident; 303051951ae7SMika Kuoppala 303196606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 303296606f3bSOscar Mateo 303351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 303451951ae7SMika Kuoppala 303551951ae7SMika Kuoppala /* 303651951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 303751951ae7SMika Kuoppala * so we do ~100us as an educated guess. 303851951ae7SMika Kuoppala */ 303951951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 304051951ae7SMika Kuoppala do { 304151951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 304251951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 304351951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 304451951ae7SMika Kuoppala 304551951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 304651951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 304751951ae7SMika Kuoppala bank, bit, ident); 304851951ae7SMika Kuoppala return 0; 304951951ae7SMika Kuoppala } 305051951ae7SMika Kuoppala 305151951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 305251951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 305351951ae7SMika Kuoppala 3054f744dbc2SMika Kuoppala return ident; 3055f744dbc2SMika Kuoppala } 3056f744dbc2SMika Kuoppala 3057f744dbc2SMika Kuoppala static void 3058f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3059f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3060f744dbc2SMika Kuoppala { 306154c52a84SOscar Mateo if (instance == OTHER_GUC_INSTANCE) 306254c52a84SOscar Mateo return gen11_guc_irq_handler(i915, iir); 306354c52a84SOscar Mateo 3064d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3065a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3066d02b98b8SOscar Mateo 3067f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3068f744dbc2SMika Kuoppala instance, iir); 3069f744dbc2SMika Kuoppala } 3070f744dbc2SMika Kuoppala 3071f744dbc2SMika Kuoppala static void 3072f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3073f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3074f744dbc2SMika Kuoppala { 3075f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3076f744dbc2SMika Kuoppala 3077f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3078f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3079f744dbc2SMika Kuoppala else 3080f744dbc2SMika Kuoppala engine = NULL; 3081f744dbc2SMika Kuoppala 3082f744dbc2SMika Kuoppala if (likely(engine)) 3083f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3084f744dbc2SMika Kuoppala 3085f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3086f744dbc2SMika Kuoppala class, instance); 3087f744dbc2SMika Kuoppala } 3088f744dbc2SMika Kuoppala 3089f744dbc2SMika Kuoppala static void 3090f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3091f744dbc2SMika Kuoppala const u32 identity) 3092f744dbc2SMika Kuoppala { 3093f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3094f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3095f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3096f744dbc2SMika Kuoppala 3097f744dbc2SMika Kuoppala if (unlikely(!intr)) 3098f744dbc2SMika Kuoppala return; 3099f744dbc2SMika Kuoppala 3100f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3101f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3102f744dbc2SMika Kuoppala 3103f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3104f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3105f744dbc2SMika Kuoppala 3106f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3107f744dbc2SMika Kuoppala class, instance, intr); 310851951ae7SMika Kuoppala } 310951951ae7SMika Kuoppala 311051951ae7SMika Kuoppala static void 311196606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 311296606f3bSOscar Mateo const unsigned int bank) 311351951ae7SMika Kuoppala { 311425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 311551951ae7SMika Kuoppala unsigned long intr_dw; 311651951ae7SMika Kuoppala unsigned int bit; 311751951ae7SMika Kuoppala 311896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 311951951ae7SMika Kuoppala 312051951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 312151951ae7SMika Kuoppala 312251951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 31238455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 312451951ae7SMika Kuoppala 3125f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 312651951ae7SMika Kuoppala } 312751951ae7SMika Kuoppala 312851951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 312951951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 313051951ae7SMika Kuoppala } 313196606f3bSOscar Mateo 313296606f3bSOscar Mateo static void 313396606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 313496606f3bSOscar Mateo const u32 master_ctl) 313596606f3bSOscar Mateo { 313696606f3bSOscar Mateo unsigned int bank; 313796606f3bSOscar Mateo 313896606f3bSOscar Mateo spin_lock(&i915->irq_lock); 313996606f3bSOscar Mateo 314096606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 314196606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 314296606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 314396606f3bSOscar Mateo } 314496606f3bSOscar Mateo 314596606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 314651951ae7SMika Kuoppala } 314751951ae7SMika Kuoppala 31487a909383SChris Wilson static u32 31497a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3150df0d28c1SDhinakaran Pandiyan { 315125286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31527a909383SChris Wilson u32 iir; 3153df0d28c1SDhinakaran Pandiyan 3154df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31557a909383SChris Wilson return 0; 3156df0d28c1SDhinakaran Pandiyan 31577a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31587a909383SChris Wilson if (likely(iir)) 31597a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31607a909383SChris Wilson 31617a909383SChris Wilson return iir; 3162df0d28c1SDhinakaran Pandiyan } 3163df0d28c1SDhinakaran Pandiyan 3164df0d28c1SDhinakaran Pandiyan static void 31657a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3166df0d28c1SDhinakaran Pandiyan { 3167df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3168df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3169df0d28c1SDhinakaran Pandiyan } 3170df0d28c1SDhinakaran Pandiyan 317181067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 317281067b71SMika Kuoppala { 317381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 317481067b71SMika Kuoppala 317581067b71SMika Kuoppala /* 317681067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 317781067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 317881067b71SMika Kuoppala * New indications can and will light up during processing, 317981067b71SMika Kuoppala * and will generate new interrupt after enabling master. 318081067b71SMika Kuoppala */ 318181067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 318281067b71SMika Kuoppala } 318381067b71SMika Kuoppala 318481067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 318581067b71SMika Kuoppala { 318681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 318781067b71SMika Kuoppala } 318881067b71SMika Kuoppala 318951951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 319051951ae7SMika Kuoppala { 319151951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 319225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 319351951ae7SMika Kuoppala u32 master_ctl; 3194df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 319551951ae7SMika Kuoppala 319651951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 319751951ae7SMika Kuoppala return IRQ_NONE; 319851951ae7SMika Kuoppala 319981067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 320081067b71SMika Kuoppala if (!master_ctl) { 320181067b71SMika Kuoppala gen11_master_intr_enable(regs); 320251951ae7SMika Kuoppala return IRQ_NONE; 320381067b71SMika Kuoppala } 320451951ae7SMika Kuoppala 320551951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 320651951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 320751951ae7SMika Kuoppala 320851951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 320951951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 321051951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 321151951ae7SMika Kuoppala 321251951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 321351951ae7SMika Kuoppala /* 321451951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 321551951ae7SMika Kuoppala * for the display related bits. 321651951ae7SMika Kuoppala */ 321751951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 321851951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 321951951ae7SMika Kuoppala } 322051951ae7SMika Kuoppala 32217a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3222df0d28c1SDhinakaran Pandiyan 322381067b71SMika Kuoppala gen11_master_intr_enable(regs); 322451951ae7SMika Kuoppala 32257a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3226df0d28c1SDhinakaran Pandiyan 322751951ae7SMika Kuoppala return IRQ_HANDLED; 322851951ae7SMika Kuoppala } 322951951ae7SMika Kuoppala 323042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 323142f52ef8SKeith Packard * we use as a pipe index 323242f52ef8SKeith Packard */ 323386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 32340a3e67a4SJesse Barnes { 3235fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3236e9d21d7fSKeith Packard unsigned long irqflags; 323771e0ffa5SJesse Barnes 32381ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 323986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 324086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 324186e83e35SChris Wilson 324286e83e35SChris Wilson return 0; 324386e83e35SChris Wilson } 324486e83e35SChris Wilson 3245d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3246d938da6bSVille Syrjälä { 3247d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3248d938da6bSVille Syrjälä 3249d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3250d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3251d938da6bSVille Syrjälä 3252d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3253d938da6bSVille Syrjälä } 3254d938da6bSVille Syrjälä 325586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 325686e83e35SChris Wilson { 325786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 325886e83e35SChris Wilson unsigned long irqflags; 325986e83e35SChris Wilson 326086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32617c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3262755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32631ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32648692d00eSChris Wilson 32650a3e67a4SJesse Barnes return 0; 32660a3e67a4SJesse Barnes } 32670a3e67a4SJesse Barnes 326888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3269f796cf8fSJesse Barnes { 3270fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3271f796cf8fSJesse Barnes unsigned long irqflags; 3272a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 327386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3274f796cf8fSJesse Barnes 3275f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3276fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3277b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3278b1f14ad0SJesse Barnes 32792e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32802e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32812e8bf223SDhinakaran Pandiyan */ 32822e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32832e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32842e8bf223SDhinakaran Pandiyan 3285b1f14ad0SJesse Barnes return 0; 3286b1f14ad0SJesse Barnes } 3287b1f14ad0SJesse Barnes 328888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3289abd58f01SBen Widawsky { 3290fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3291abd58f01SBen Widawsky unsigned long irqflags; 3292abd58f01SBen Widawsky 3293abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3294013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3295abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3296013d3752SVille Syrjälä 32972e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 32982e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 32992e8bf223SDhinakaran Pandiyan */ 33002e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 33012e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 33022e8bf223SDhinakaran Pandiyan 3303abd58f01SBen Widawsky return 0; 3304abd58f01SBen Widawsky } 3305abd58f01SBen Widawsky 330642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 330742f52ef8SKeith Packard * we use as a pipe index 330842f52ef8SKeith Packard */ 330986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 331086e83e35SChris Wilson { 331186e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 331286e83e35SChris Wilson unsigned long irqflags; 331386e83e35SChris Wilson 331486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 331586e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 331686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 331786e83e35SChris Wilson } 331886e83e35SChris Wilson 3319d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3320d938da6bSVille Syrjälä { 3321d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3322d938da6bSVille Syrjälä 3323d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3324d938da6bSVille Syrjälä 3325d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3326d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3327d938da6bSVille Syrjälä } 3328d938da6bSVille Syrjälä 332986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 33300a3e67a4SJesse Barnes { 3331fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3332e9d21d7fSKeith Packard unsigned long irqflags; 33330a3e67a4SJesse Barnes 33341ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33357c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3336755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33371ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33380a3e67a4SJesse Barnes } 33390a3e67a4SJesse Barnes 334088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3341f796cf8fSJesse Barnes { 3342fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3343f796cf8fSJesse Barnes unsigned long irqflags; 3344a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 334586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3346f796cf8fSJesse Barnes 3347f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3348fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3349b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3350b1f14ad0SJesse Barnes } 3351b1f14ad0SJesse Barnes 335288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3353abd58f01SBen Widawsky { 3354fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3355abd58f01SBen Widawsky unsigned long irqflags; 3356abd58f01SBen Widawsky 3357abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3358013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3359abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3360abd58f01SBen Widawsky } 3361abd58f01SBen Widawsky 3362d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3363d938da6bSVille Syrjälä { 3364d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3365d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3366d938da6bSVille Syrjälä 3367d938da6bSVille Syrjälä /* 3368d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3369d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3370d938da6bSVille Syrjälä * are enabled. 3371d938da6bSVille Syrjälä */ 3372d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3373d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3374d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3375d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3376d938da6bSVille Syrjälä } 3377d938da6bSVille Syrjälä 3378d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3379d938da6bSVille Syrjälä { 3380d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3381d938da6bSVille Syrjälä int i; 3382d938da6bSVille Syrjälä 3383d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3384d938da6bSVille Syrjälä if (!drv) 3385d938da6bSVille Syrjälä return 0; 3386d938da6bSVille Syrjälä 3387d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3388d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3389d938da6bSVille Syrjälä 3390d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3391d938da6bSVille Syrjälä return state->exit_latency ? 3392d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3393d938da6bSVille Syrjälä } 3394d938da6bSVille Syrjälä 3395d938da6bSVille Syrjälä return 0; 3396d938da6bSVille Syrjälä } 3397d938da6bSVille Syrjälä 3398d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3399d938da6bSVille Syrjälä { 3400d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3401d938da6bSVille Syrjälä i945gm_vblank_work_func); 3402d938da6bSVille Syrjälä 3403d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3404d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3405d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3406d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3407d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3408d938da6bSVille Syrjälä } 3409d938da6bSVille Syrjälä 3410d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3411d938da6bSVille Syrjälä { 3412d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3413d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3414d938da6bSVille Syrjälä } 3415d938da6bSVille Syrjälä 3416b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 341791738a95SPaulo Zanoni { 3418b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3419b16b2a2fSPaulo Zanoni 34206e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 342191738a95SPaulo Zanoni return; 342291738a95SPaulo Zanoni 3423b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3424105b122eSPaulo Zanoni 34256e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3426105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3427622364b6SPaulo Zanoni } 3428105b122eSPaulo Zanoni 342991738a95SPaulo Zanoni /* 3430622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3431622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3432622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3433622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3434622364b6SPaulo Zanoni * 3435622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 343691738a95SPaulo Zanoni */ 3437622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3438622364b6SPaulo Zanoni { 3439fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3440622364b6SPaulo Zanoni 34416e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3442622364b6SPaulo Zanoni return; 3443622364b6SPaulo Zanoni 3444622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 344591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 344691738a95SPaulo Zanoni POSTING_READ(SDEIER); 344791738a95SPaulo Zanoni } 344891738a95SPaulo Zanoni 3449b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3450d18ea1b5SDaniel Vetter { 3451b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3452b16b2a2fSPaulo Zanoni 3453b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GT); 3454b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 3455b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN6_PM); 3456d18ea1b5SDaniel Vetter } 3457d18ea1b5SDaniel Vetter 345870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 345970591a41SVille Syrjälä { 3460b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3461b16b2a2fSPaulo Zanoni 346271b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 346371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 346471b8b41dSVille Syrjälä else 346571b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 346671b8b41dSVille Syrjälä 3467ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 346870591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 346970591a41SVille Syrjälä 347044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 347170591a41SVille Syrjälä 3472b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 34738bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 347470591a41SVille Syrjälä } 347570591a41SVille Syrjälä 34768bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34778bb61306SVille Syrjälä { 3478b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3479b16b2a2fSPaulo Zanoni 34808bb61306SVille Syrjälä u32 pipestat_mask; 34819ab981f2SVille Syrjälä u32 enable_mask; 34828bb61306SVille Syrjälä enum pipe pipe; 34838bb61306SVille Syrjälä 3484842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 34858bb61306SVille Syrjälä 34868bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 34878bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 34888bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 34898bb61306SVille Syrjälä 34909ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 34918bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3492ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3493ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3494ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3495ebf5f921SVille Syrjälä 34968bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3497ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3498ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 34996b7eafc1SVille Syrjälä 35008bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35016b7eafc1SVille Syrjälä 35029ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35038bb61306SVille Syrjälä 3504b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 35058bb61306SVille Syrjälä } 35068bb61306SVille Syrjälä 35078bb61306SVille Syrjälä /* drm_dma.h hooks 35088bb61306SVille Syrjälä */ 35098bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35108bb61306SVille Syrjälä { 3511fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3512b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35138bb61306SVille Syrjälä 3514b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3515cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 35168bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35178bb61306SVille Syrjälä 3518fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3519fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3520fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3521fc340442SDaniel Vetter } 3522fc340442SDaniel Vetter 3523b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35248bb61306SVille Syrjälä 3525b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35268bb61306SVille Syrjälä } 35278bb61306SVille Syrjälä 35286bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35297e231dbeSJesse Barnes { 3530fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35317e231dbeSJesse Barnes 353234c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 353334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 353434c7b8a7SVille Syrjälä 3535b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35367e231dbeSJesse Barnes 3537ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35389918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 353970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3540ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35417e231dbeSJesse Barnes } 35427e231dbeSJesse Barnes 3543d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3544d6e3cca3SDaniel Vetter { 3545b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3546b16b2a2fSPaulo Zanoni 3547b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 0); 3548b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 1); 3549b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 2); 3550b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 3); 3551d6e3cca3SDaniel Vetter } 3552d6e3cca3SDaniel Vetter 3553823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3554abd58f01SBen Widawsky { 3555fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3556b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3557abd58f01SBen Widawsky int pipe; 3558abd58f01SBen Widawsky 355925286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3560abd58f01SBen Widawsky 3561d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3562abd58f01SBen Widawsky 3563e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3564e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3565e04f7eceSVille Syrjälä 3566055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3567f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3568813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3569b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3570abd58f01SBen Widawsky 3571b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3572b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3573b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3574abd58f01SBen Widawsky 35756e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3576b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3577abd58f01SBen Widawsky } 3578abd58f01SBen Widawsky 357951951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 358051951ae7SMika Kuoppala { 358151951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 358251951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 358351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 358451951ae7SMika Kuoppala 358551951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 358651951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 358751951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 358851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 358951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 359051951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3591d02b98b8SOscar Mateo 3592d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3593d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 359454c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 359554c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 359651951ae7SMika Kuoppala } 359751951ae7SMika Kuoppala 359851951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 359951951ae7SMika Kuoppala { 360051951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3601b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 360251951ae7SMika Kuoppala int pipe; 360351951ae7SMika Kuoppala 360425286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 360551951ae7SMika Kuoppala 360651951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 360751951ae7SMika Kuoppala 360851951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 360951951ae7SMika Kuoppala 361062819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 361162819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 361262819dfdSJosé Roberto de Souza 361351951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 361451951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 361551951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3616b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 361751951ae7SMika Kuoppala 3618b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3619b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3620b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3621b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3622b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 362331604222SAnusha Srivatsa 362429b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3625b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 362651951ae7SMika Kuoppala } 362751951ae7SMika Kuoppala 36284c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3629001bd2cbSImre Deak u8 pipe_mask) 3630d49bdb0eSPaulo Zanoni { 3631b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3632b16b2a2fSPaulo Zanoni 3633a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36346831f3e3SVille Syrjälä enum pipe pipe; 3635d49bdb0eSPaulo Zanoni 363613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36379dfe2e3aSImre Deak 36389dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36399dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36409dfe2e3aSImre Deak return; 36419dfe2e3aSImre Deak } 36429dfe2e3aSImre Deak 36436831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3644b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 36456831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36466831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36479dfe2e3aSImre Deak 364813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3649d49bdb0eSPaulo Zanoni } 3650d49bdb0eSPaulo Zanoni 3651aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3652001bd2cbSImre Deak u8 pipe_mask) 3653aae8ba84SVille Syrjälä { 3654b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36556831f3e3SVille Syrjälä enum pipe pipe; 36566831f3e3SVille Syrjälä 3657aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36589dfe2e3aSImre Deak 36599dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36609dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36619dfe2e3aSImre Deak return; 36629dfe2e3aSImre Deak } 36639dfe2e3aSImre Deak 36646831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3665b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 36669dfe2e3aSImre Deak 3667aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3668aae8ba84SVille Syrjälä 3669aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 367091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3671aae8ba84SVille Syrjälä } 3672aae8ba84SVille Syrjälä 36736bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 367443f328d7SVille Syrjälä { 3675fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3676b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 367743f328d7SVille Syrjälä 367843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 367943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 368043f328d7SVille Syrjälä 3681d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 368243f328d7SVille Syrjälä 3683b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 368443f328d7SVille Syrjälä 3685ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36869918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 368770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3688ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 368943f328d7SVille Syrjälä } 369043f328d7SVille Syrjälä 369191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 369287a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 369387a02106SVille Syrjälä { 369487a02106SVille Syrjälä struct intel_encoder *encoder; 369587a02106SVille Syrjälä u32 enabled_irqs = 0; 369687a02106SVille Syrjälä 369791c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 369887a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 369987a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 370087a02106SVille Syrjälä 370187a02106SVille Syrjälä return enabled_irqs; 370287a02106SVille Syrjälä } 370387a02106SVille Syrjälä 37041a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37051a56b1a2SImre Deak { 37061a56b1a2SImre Deak u32 hotplug; 37071a56b1a2SImre Deak 37081a56b1a2SImre Deak /* 37091a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37101a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37111a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37121a56b1a2SImre Deak */ 37131a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37141a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37151a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37161a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37171a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37181a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37191a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37201a56b1a2SImre Deak /* 37211a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37221a56b1a2SImre Deak * HPD must be enabled in both north and south. 37231a56b1a2SImre Deak */ 37241a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37251a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37261a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37271a56b1a2SImre Deak } 37281a56b1a2SImre Deak 372991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 373082a28bcfSDaniel Vetter { 37311a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 373282a28bcfSDaniel Vetter 373391d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3734fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 373591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 373682a28bcfSDaniel Vetter } else { 3737fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 373891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 373982a28bcfSDaniel Vetter } 374082a28bcfSDaniel Vetter 3741fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 374282a28bcfSDaniel Vetter 37431a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37446dbf30ceSVille Syrjälä } 374526951cafSXiong Zhang 374631604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 374731604222SAnusha Srivatsa { 374831604222SAnusha Srivatsa u32 hotplug; 374931604222SAnusha Srivatsa 375031604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 375131604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 375231604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 375331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 375431604222SAnusha Srivatsa 375531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 375631604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 375731604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 375831604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 375931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 376031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 376131604222SAnusha Srivatsa } 376231604222SAnusha Srivatsa 376331604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 376431604222SAnusha Srivatsa { 376531604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 376631604222SAnusha Srivatsa 376731604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 376831604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 376931604222SAnusha Srivatsa 377031604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 377131604222SAnusha Srivatsa 377231604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 377331604222SAnusha Srivatsa } 377431604222SAnusha Srivatsa 3775121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3776121e758eSDhinakaran Pandiyan { 3777121e758eSDhinakaran Pandiyan u32 hotplug; 3778121e758eSDhinakaran Pandiyan 3779121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3780121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3781121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3782121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3783121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3784121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3785b796b971SDhinakaran Pandiyan 3786b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3787b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3788b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3789b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3790b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3791b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3792121e758eSDhinakaran Pandiyan } 3793121e758eSDhinakaran Pandiyan 3794121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3795121e758eSDhinakaran Pandiyan { 3796121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3797121e758eSDhinakaran Pandiyan u32 val; 3798121e758eSDhinakaran Pandiyan 3799b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3800b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3801121e758eSDhinakaran Pandiyan 3802121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3803121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3804121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3805121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3806121e758eSDhinakaran Pandiyan 3807121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 380831604222SAnusha Srivatsa 380929b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 381031604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3811121e758eSDhinakaran Pandiyan } 3812121e758eSDhinakaran Pandiyan 38132a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38142a57d9ccSImre Deak { 38153b92e263SRodrigo Vivi u32 val, hotplug; 38163b92e263SRodrigo Vivi 38173b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38183b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38193b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38203b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38213b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38223b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38233b92e263SRodrigo Vivi } 38242a57d9ccSImre Deak 38252a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38262a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38272a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38282a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38292a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38302a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38312a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38322a57d9ccSImre Deak 38332a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38342a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38352a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38362a57d9ccSImre Deak } 38372a57d9ccSImre Deak 383891d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38396dbf30ceSVille Syrjälä { 38402a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38416dbf30ceSVille Syrjälä 38426dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 384391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38446dbf30ceSVille Syrjälä 38456dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38466dbf30ceSVille Syrjälä 38472a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 384826951cafSXiong Zhang } 38497fe0b973SKeith Packard 38501a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38511a56b1a2SImre Deak { 38521a56b1a2SImre Deak u32 hotplug; 38531a56b1a2SImre Deak 38541a56b1a2SImre Deak /* 38551a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 38561a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 38571a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 38581a56b1a2SImre Deak */ 38591a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 38601a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 38611a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 38621a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 38631a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 38641a56b1a2SImre Deak } 38651a56b1a2SImre Deak 386691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3867e4ce95aaSVille Syrjälä { 38681a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3869e4ce95aaSVille Syrjälä 387091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38713a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 387291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38733a3b3c7dSVille Syrjälä 38743a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 387591d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 387623bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 387791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38783a3b3c7dSVille Syrjälä 38793a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 388023bb4cb5SVille Syrjälä } else { 3881e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 388291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3883e4ce95aaSVille Syrjälä 3884e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38853a3b3c7dSVille Syrjälä } 3886e4ce95aaSVille Syrjälä 38871a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3888e4ce95aaSVille Syrjälä 388991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3890e4ce95aaSVille Syrjälä } 3891e4ce95aaSVille Syrjälä 38922a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 38932a57d9ccSImre Deak u32 enabled_irqs) 3894e0a20ad7SShashank Sharma { 38952a57d9ccSImre Deak u32 hotplug; 3896e0a20ad7SShashank Sharma 3897a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 38982a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38992a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39002a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3901d252bf68SShubhangi Shrivastava 3902d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3903d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3904d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3905d252bf68SShubhangi Shrivastava 3906d252bf68SShubhangi Shrivastava /* 3907d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3908d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3909d252bf68SShubhangi Shrivastava */ 3910d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3911d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3912d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3913d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3914d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3915d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3916d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3917d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3918d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3919d252bf68SShubhangi Shrivastava 3920a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3921e0a20ad7SShashank Sharma } 3922e0a20ad7SShashank Sharma 39232a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39242a57d9ccSImre Deak { 39252a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39262a57d9ccSImre Deak } 39272a57d9ccSImre Deak 39282a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39292a57d9ccSImre Deak { 39302a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39312a57d9ccSImre Deak 39322a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39332a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39342a57d9ccSImre Deak 39352a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39362a57d9ccSImre Deak 39372a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39382a57d9ccSImre Deak } 39392a57d9ccSImre Deak 3940d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3941d46da437SPaulo Zanoni { 3942fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 394382a28bcfSDaniel Vetter u32 mask; 3944d46da437SPaulo Zanoni 39456e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3946692a04cfSDaniel Vetter return; 3947692a04cfSDaniel Vetter 39486e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39495c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39504ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39515c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39524ebc6509SDhinakaran Pandiyan else 39534ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 39548664281bSPaulo Zanoni 395565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3956d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 39572a57d9ccSImre Deak 39582a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 39592a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 39601a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 39612a57d9ccSImre Deak else 39622a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3963d46da437SPaulo Zanoni } 3964d46da437SPaulo Zanoni 39650a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 39660a9a8c91SDaniel Vetter { 3967fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3968b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 39690a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39700a9a8c91SDaniel Vetter 39710a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39720a9a8c91SDaniel Vetter 39730a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39743c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39750a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3976772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3977772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39780a9a8c91SDaniel Vetter } 39790a9a8c91SDaniel Vetter 39800a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3981cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3982f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39830a9a8c91SDaniel Vetter } else { 39840a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39850a9a8c91SDaniel Vetter } 39860a9a8c91SDaniel Vetter 3987b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs); 39880a9a8c91SDaniel Vetter 3989b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 399078e68d36SImre Deak /* 399178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 399278e68d36SImre Deak * itself is enabled/disabled. 399378e68d36SImre Deak */ 39948a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 39950a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3996f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3997f4e9af4fSAkash Goel } 39980a9a8c91SDaniel Vetter 3999f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 4000b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs); 40010a9a8c91SDaniel Vetter } 40020a9a8c91SDaniel Vetter } 40030a9a8c91SDaniel Vetter 4004f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4005036a4a7dSZhenyu Wang { 4006fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4007b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 40088e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40098e76f8dcSPaulo Zanoni 4010b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40118e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4012842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40138e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 401423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 401523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40168e76f8dcSPaulo Zanoni } else { 40178e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4018842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4019842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4020e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4021e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4022e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40238e76f8dcSPaulo Zanoni } 4024036a4a7dSZhenyu Wang 4025fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4026b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 40271aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4028fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4029fc340442SDaniel Vetter } 4030fc340442SDaniel Vetter 40311ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4032036a4a7dSZhenyu Wang 4033622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4034622364b6SPaulo Zanoni 4035b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 4036b16b2a2fSPaulo Zanoni display_mask | extra_mask); 4037036a4a7dSZhenyu Wang 40380a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4039036a4a7dSZhenyu Wang 40401a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40411a56b1a2SImre Deak 4042d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40437fe0b973SKeith Packard 404450a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40456005ce42SDaniel Vetter /* Enable PCU event interrupts 40466005ce42SDaniel Vetter * 40476005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40484bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40494bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4050d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4051fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4052d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4053f97108d1SJesse Barnes } 4054f97108d1SJesse Barnes 4055036a4a7dSZhenyu Wang return 0; 4056036a4a7dSZhenyu Wang } 4057036a4a7dSZhenyu Wang 4058f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4059f8b79e58SImre Deak { 406067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4061f8b79e58SImre Deak 4062f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4063f8b79e58SImre Deak return; 4064f8b79e58SImre Deak 4065f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4066f8b79e58SImre Deak 4067d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4068d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4069ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4070f8b79e58SImre Deak } 4071d6c69803SVille Syrjälä } 4072f8b79e58SImre Deak 4073f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4074f8b79e58SImre Deak { 407567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4076f8b79e58SImre Deak 4077f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4078f8b79e58SImre Deak return; 4079f8b79e58SImre Deak 4080f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4081f8b79e58SImre Deak 4082950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4083ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4084f8b79e58SImre Deak } 4085f8b79e58SImre Deak 40860e6c9a9eSVille Syrjälä 40870e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 40880e6c9a9eSVille Syrjälä { 4089fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40900e6c9a9eSVille Syrjälä 40910a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 40927e231dbeSJesse Barnes 4093ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40949918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4095ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4096ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4097ad22d106SVille Syrjälä 40987e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 409934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 410020afbda2SDaniel Vetter 410120afbda2SDaniel Vetter return 0; 410220afbda2SDaniel Vetter } 410320afbda2SDaniel Vetter 4104abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4105abd58f01SBen Widawsky { 4106b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4107b16b2a2fSPaulo Zanoni 4108abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4109a9c287c9SJani Nikula u32 gt_interrupts[] = { 41108a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 41138a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 41148a68d464SChris Wilson 41158a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 41168a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4117abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 41188a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 41198a68d464SChris Wilson 4120abd58f01SBen Widawsky 0, 41218a68d464SChris Wilson 41228a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 41238a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4124abd58f01SBen Widawsky }; 4125abd58f01SBen Widawsky 4126f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4127f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 4128b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 4129b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 413078e68d36SImre Deak /* 413178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 413226705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 413378e68d36SImre Deak */ 4134b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 4135b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4136abd58f01SBen Widawsky } 4137abd58f01SBen Widawsky 4138abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4139abd58f01SBen Widawsky { 4140b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4141b16b2a2fSPaulo Zanoni 4142a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4143a9c287c9SJani Nikula u32 de_pipe_enables; 41443a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41453a3b3c7dSVille Syrjälä u32 de_port_enables; 4146df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41473a3b3c7dSVille Syrjälä enum pipe pipe; 4148770de83dSDamien Lespiau 4149df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4150df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4151df0d28c1SDhinakaran Pandiyan 4152bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4153842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41543a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 415588e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4156cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41573a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41583a3b3c7dSVille Syrjälä } else { 4159842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41603a3b3c7dSVille Syrjälä } 4161770de83dSDamien Lespiau 4162bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4163bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4164bb187e93SJames Ausmus 41659bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4166a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4167a324fcacSRodrigo Vivi 4168770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4169770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4170770de83dSDamien Lespiau 41713a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4172cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4173a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4174a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41753a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41763a3b3c7dSVille Syrjälä 4177b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 417854fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4179e04f7eceSVille Syrjälä 41800a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41810a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4182abd58f01SBen Widawsky 4183f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4184813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4185b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 4186813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 418735079899SPaulo Zanoni de_pipe_enables); 41880a195c02SMika Kahola } 4189abd58f01SBen Widawsky 4190b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 4191b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 41922a57d9ccSImre Deak 4193121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4194121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4195b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4196b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4197121e758eSDhinakaran Pandiyan 4198b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 4199b16b2a2fSPaulo Zanoni de_hpd_enables); 4200121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4201121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42022a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4203121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42041a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4205abd58f01SBen Widawsky } 4206121e758eSDhinakaran Pandiyan } 4207abd58f01SBen Widawsky 4208abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4209abd58f01SBen Widawsky { 4210fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4211abd58f01SBen Widawsky 42126e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4213622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4214622364b6SPaulo Zanoni 4215abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4216abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4217abd58f01SBen Widawsky 42186e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4219abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4220abd58f01SBen Widawsky 422125286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4222abd58f01SBen Widawsky 4223abd58f01SBen Widawsky return 0; 4224abd58f01SBen Widawsky } 4225abd58f01SBen Widawsky 422651951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 422751951ae7SMika Kuoppala { 422851951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 422951951ae7SMika Kuoppala 423051951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 423151951ae7SMika Kuoppala 423251951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 423351951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 423451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 423551951ae7SMika Kuoppala 423651951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 423751951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 423851951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 423951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 424051951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 424151951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 424251951ae7SMika Kuoppala 4243d02b98b8SOscar Mateo /* 4244d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4245d02b98b8SOscar Mateo * is enabled/disabled. 4246d02b98b8SOscar Mateo */ 4247d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4248d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4249d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4250d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 425154c52a84SOscar Mateo 425254c52a84SOscar Mateo /* Same thing for GuC interrupts */ 425354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 425454c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 425551951ae7SMika Kuoppala } 425651951ae7SMika Kuoppala 425731604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 425831604222SAnusha Srivatsa { 425931604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 426031604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 426131604222SAnusha Srivatsa 426231604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 426331604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 426431604222SAnusha Srivatsa POSTING_READ(SDEIER); 426531604222SAnusha Srivatsa 426665f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 426731604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 426831604222SAnusha Srivatsa 426931604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 427031604222SAnusha Srivatsa } 427131604222SAnusha Srivatsa 427251951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 427351951ae7SMika Kuoppala { 427451951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4275b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4276df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 427751951ae7SMika Kuoppala 427829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 427931604222SAnusha Srivatsa icp_irq_postinstall(dev); 428031604222SAnusha Srivatsa 428151951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 428251951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 428351951ae7SMika Kuoppala 4284b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4285df0d28c1SDhinakaran Pandiyan 428651951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 428751951ae7SMika Kuoppala 428825286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4289c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 429051951ae7SMika Kuoppala 429151951ae7SMika Kuoppala return 0; 429251951ae7SMika Kuoppala } 429351951ae7SMika Kuoppala 429443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 429543f328d7SVille Syrjälä { 4296fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 429743f328d7SVille Syrjälä 429843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 429943f328d7SVille Syrjälä 4300ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43019918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4302ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4303ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4304ad22d106SVille Syrjälä 4305e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 430643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 430743f328d7SVille Syrjälä 430843f328d7SVille Syrjälä return 0; 430943f328d7SVille Syrjälä } 431043f328d7SVille Syrjälä 43116bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4312c2798b19SChris Wilson { 4313fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4314b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4315c2798b19SChris Wilson 431644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 431744d9241eSVille Syrjälä 4318b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 4319c2798b19SChris Wilson } 4320c2798b19SChris Wilson 4321c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4322c2798b19SChris Wilson { 4323fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4324b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4325e9e9848aSVille Syrjälä u16 enable_mask; 4326c2798b19SChris Wilson 4327045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4328045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4329c2798b19SChris Wilson 4330c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4331c2798b19SChris Wilson dev_priv->irq_mask = 4332c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 433316659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 433416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4335c2798b19SChris Wilson 4336e9e9848aSVille Syrjälä enable_mask = 4337c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4338c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 433916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4340e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4341e9e9848aSVille Syrjälä 4342b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 4343c2798b19SChris Wilson 4344379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4345379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4346d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4347755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4348755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4349d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4350379ef82dSDaniel Vetter 4351c2798b19SChris Wilson return 0; 4352c2798b19SChris Wilson } 4353c2798b19SChris Wilson 435478c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 435578c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 435678c357ddSVille Syrjälä { 435778c357ddSVille Syrjälä u16 emr; 435878c357ddSVille Syrjälä 435978c357ddSVille Syrjälä *eir = I915_READ16(EIR); 436078c357ddSVille Syrjälä 436178c357ddSVille Syrjälä if (*eir) 436278c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 436378c357ddSVille Syrjälä 436478c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 436578c357ddSVille Syrjälä if (*eir_stuck == 0) 436678c357ddSVille Syrjälä return; 436778c357ddSVille Syrjälä 436878c357ddSVille Syrjälä /* 436978c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 437078c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 437178c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 437278c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 437378c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 437478c357ddSVille Syrjälä * cleared except by handling the underlying error 437578c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 437678c357ddSVille Syrjälä * remains set. 437778c357ddSVille Syrjälä */ 437878c357ddSVille Syrjälä emr = I915_READ16(EMR); 437978c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 438078c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 438178c357ddSVille Syrjälä } 438278c357ddSVille Syrjälä 438378c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 438478c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 438578c357ddSVille Syrjälä { 438678c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 438778c357ddSVille Syrjälä 438878c357ddSVille Syrjälä if (eir_stuck) 438978c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 439078c357ddSVille Syrjälä } 439178c357ddSVille Syrjälä 439278c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 439378c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 439478c357ddSVille Syrjälä { 439578c357ddSVille Syrjälä u32 emr; 439678c357ddSVille Syrjälä 439778c357ddSVille Syrjälä *eir = I915_READ(EIR); 439878c357ddSVille Syrjälä 439978c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 440078c357ddSVille Syrjälä 440178c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 440278c357ddSVille Syrjälä if (*eir_stuck == 0) 440378c357ddSVille Syrjälä return; 440478c357ddSVille Syrjälä 440578c357ddSVille Syrjälä /* 440678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 440778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 440878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 440978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 441078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 441178c357ddSVille Syrjälä * cleared except by handling the underlying error 441278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 441378c357ddSVille Syrjälä * remains set. 441478c357ddSVille Syrjälä */ 441578c357ddSVille Syrjälä emr = I915_READ(EMR); 441678c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 441778c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 441878c357ddSVille Syrjälä } 441978c357ddSVille Syrjälä 442078c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 442178c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 442278c357ddSVille Syrjälä { 442378c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 442478c357ddSVille Syrjälä 442578c357ddSVille Syrjälä if (eir_stuck) 442678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 442778c357ddSVille Syrjälä } 442878c357ddSVille Syrjälä 4429ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4430c2798b19SChris Wilson { 443145a83f84SDaniel Vetter struct drm_device *dev = arg; 4432fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4433af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4434c2798b19SChris Wilson 44352dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44362dd2a883SImre Deak return IRQ_NONE; 44372dd2a883SImre Deak 44381f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44391f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44401f814dacSImre Deak 4441af722d28SVille Syrjälä do { 4442af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 444378c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4444af722d28SVille Syrjälä u16 iir; 4445af722d28SVille Syrjälä 44469d9523d8SPaulo Zanoni iir = I915_READ16(GEN2_IIR); 4447c2798b19SChris Wilson if (iir == 0) 4448af722d28SVille Syrjälä break; 4449c2798b19SChris Wilson 4450af722d28SVille Syrjälä ret = IRQ_HANDLED; 4451c2798b19SChris Wilson 4452eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4453eb64343cSVille Syrjälä * signalled in iir */ 4454eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4455c2798b19SChris Wilson 445678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 445778c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 445878c357ddSVille Syrjälä 44599d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, iir); 4460c2798b19SChris Wilson 4461c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44628a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4463c2798b19SChris Wilson 446478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 446578c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4466af722d28SVille Syrjälä 4467eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4468af722d28SVille Syrjälä } while (0); 4469c2798b19SChris Wilson 44701f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44711f814dacSImre Deak 44721f814dacSImre Deak return ret; 4473c2798b19SChris Wilson } 4474c2798b19SChris Wilson 44756bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4476a266c7d5SChris Wilson { 4477fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4478b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4479a266c7d5SChris Wilson 448056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44810706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4482a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4483a266c7d5SChris Wilson } 4484a266c7d5SChris Wilson 448544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 448644d9241eSVille Syrjälä 4487b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4488a266c7d5SChris Wilson } 4489a266c7d5SChris Wilson 4490a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4491a266c7d5SChris Wilson { 4492fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4493b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 449438bde180SChris Wilson u32 enable_mask; 4495a266c7d5SChris Wilson 4496045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4497045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 449838bde180SChris Wilson 449938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 450038bde180SChris Wilson dev_priv->irq_mask = 450138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 450238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 450316659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 450416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 450538bde180SChris Wilson 450638bde180SChris Wilson enable_mask = 450738bde180SChris Wilson I915_ASLE_INTERRUPT | 450838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 450938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 451016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 451138bde180SChris Wilson I915_USER_INTERRUPT; 451238bde180SChris Wilson 451356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4514a266c7d5SChris Wilson /* Enable in IER... */ 4515a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4516a266c7d5SChris Wilson /* and unmask in IMR */ 4517a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4518a266c7d5SChris Wilson } 4519a266c7d5SChris Wilson 4520b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4521a266c7d5SChris Wilson 4522379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4523379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4524d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4525755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4526755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4527d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4528379ef82dSDaniel Vetter 4529c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4530c30bb1fdSVille Syrjälä 453120afbda2SDaniel Vetter return 0; 453220afbda2SDaniel Vetter } 453320afbda2SDaniel Vetter 4534ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4535a266c7d5SChris Wilson { 453645a83f84SDaniel Vetter struct drm_device *dev = arg; 4537fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4538af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4539a266c7d5SChris Wilson 45402dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45412dd2a883SImre Deak return IRQ_NONE; 45422dd2a883SImre Deak 45431f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45441f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 45451f814dacSImre Deak 454638bde180SChris Wilson do { 4547eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 454878c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4549af722d28SVille Syrjälä u32 hotplug_status = 0; 4550af722d28SVille Syrjälä u32 iir; 4551a266c7d5SChris Wilson 45529d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4553af722d28SVille Syrjälä if (iir == 0) 4554af722d28SVille Syrjälä break; 4555af722d28SVille Syrjälä 4556af722d28SVille Syrjälä ret = IRQ_HANDLED; 4557af722d28SVille Syrjälä 4558af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4559af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4560af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4561a266c7d5SChris Wilson 4562eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4563eb64343cSVille Syrjälä * signalled in iir */ 4564eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4565a266c7d5SChris Wilson 456678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 456778c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 456878c357ddSVille Syrjälä 45699d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4570a266c7d5SChris Wilson 4571a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45728a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4573a266c7d5SChris Wilson 457478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 457578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4576a266c7d5SChris Wilson 4577af722d28SVille Syrjälä if (hotplug_status) 4578af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4579af722d28SVille Syrjälä 4580af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4581af722d28SVille Syrjälä } while (0); 4582a266c7d5SChris Wilson 45831f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45841f814dacSImre Deak 4585a266c7d5SChris Wilson return ret; 4586a266c7d5SChris Wilson } 4587a266c7d5SChris Wilson 45886bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4589a266c7d5SChris Wilson { 4590fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4591b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4592a266c7d5SChris Wilson 45930706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4594a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4595a266c7d5SChris Wilson 459644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 459744d9241eSVille Syrjälä 4598b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4599a266c7d5SChris Wilson } 4600a266c7d5SChris Wilson 4601a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4602a266c7d5SChris Wilson { 4603fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4604b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4605bbba0a97SChris Wilson u32 enable_mask; 4606a266c7d5SChris Wilson u32 error_mask; 4607a266c7d5SChris Wilson 4608045cebd2SVille Syrjälä /* 4609045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4610045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4611045cebd2SVille Syrjälä */ 4612045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4613045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4614045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4615045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4616045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4617045cebd2SVille Syrjälä } else { 4618045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4619045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4620045cebd2SVille Syrjälä } 4621045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4622045cebd2SVille Syrjälä 4623a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4624c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4625c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4626adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4627bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4628bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 462978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4630bbba0a97SChris Wilson 4631c30bb1fdSVille Syrjälä enable_mask = 4632c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4633c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4634c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4635c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 463678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4637c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4638bbba0a97SChris Wilson 463991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4640bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4641a266c7d5SChris Wilson 4642b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4643c30bb1fdSVille Syrjälä 4644b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4645b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4646d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4647755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4648755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4649755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4650d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4651a266c7d5SChris Wilson 465291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 465320afbda2SDaniel Vetter 465420afbda2SDaniel Vetter return 0; 465520afbda2SDaniel Vetter } 465620afbda2SDaniel Vetter 465791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 465820afbda2SDaniel Vetter { 465920afbda2SDaniel Vetter u32 hotplug_en; 466020afbda2SDaniel Vetter 466167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4662b5ea2d56SDaniel Vetter 4663adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4664e5868a31SEgbert Eich /* enable bits are the same for all generations */ 466591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4666a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4667a266c7d5SChris Wilson to generate a spurious hotplug event about three 4668a266c7d5SChris Wilson seconds later. So just do it once. 4669a266c7d5SChris Wilson */ 467091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4671a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4672a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4673a266c7d5SChris Wilson 4674a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46750706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4676f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4677f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4678f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46790706f17cSEgbert Eich hotplug_en); 4680a266c7d5SChris Wilson } 4681a266c7d5SChris Wilson 4682ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4683a266c7d5SChris Wilson { 468445a83f84SDaniel Vetter struct drm_device *dev = arg; 4685fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4686af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4687a266c7d5SChris Wilson 46882dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46892dd2a883SImre Deak return IRQ_NONE; 46902dd2a883SImre Deak 46911f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46921f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46931f814dacSImre Deak 4694af722d28SVille Syrjälä do { 4695eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 469678c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4697af722d28SVille Syrjälä u32 hotplug_status = 0; 4698af722d28SVille Syrjälä u32 iir; 46992c8ba29fSChris Wilson 47009d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4701af722d28SVille Syrjälä if (iir == 0) 4702af722d28SVille Syrjälä break; 4703af722d28SVille Syrjälä 4704af722d28SVille Syrjälä ret = IRQ_HANDLED; 4705af722d28SVille Syrjälä 4706af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4707af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4708a266c7d5SChris Wilson 4709eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4710eb64343cSVille Syrjälä * signalled in iir */ 4711eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4712a266c7d5SChris Wilson 471378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 471478c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 471578c357ddSVille Syrjälä 47169d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4717a266c7d5SChris Wilson 4718a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 47198a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4720af722d28SVille Syrjälä 4721a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47228a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4723a266c7d5SChris Wilson 472478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 472578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4726515ac2bbSDaniel Vetter 4727af722d28SVille Syrjälä if (hotplug_status) 4728af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4729af722d28SVille Syrjälä 4730af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4731af722d28SVille Syrjälä } while (0); 4732a266c7d5SChris Wilson 47331f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 47341f814dacSImre Deak 4735a266c7d5SChris Wilson return ret; 4736a266c7d5SChris Wilson } 4737a266c7d5SChris Wilson 4738fca52a55SDaniel Vetter /** 4739fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4740fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4741fca52a55SDaniel Vetter * 4742fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4743fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4744fca52a55SDaniel Vetter */ 4745b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4746f71d4af4SJesse Barnes { 474791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4748562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4749cefcff8fSJoonas Lahtinen int i; 47508b2e326dSChris Wilson 4751d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4752d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4753d938da6bSVille Syrjälä 475477913b39SJani Nikula intel_hpd_init_work(dev_priv); 475577913b39SJani Nikula 4756562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4757cefcff8fSJoonas Lahtinen 4758a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4759cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4760cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47618b2e326dSChris Wilson 476254c52a84SOscar Mateo if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11) 476326705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 476426705e20SSagar Arun Kamble 4765a6706b45SDeepak S /* Let's track the enabled rps events */ 4766666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47676c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4768e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 476931685c25SDeepak S else 47704668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 47714668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 47724668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4773a6706b45SDeepak S 4774917dc6b5SMika Kuoppala /* We share the register with other engine */ 4775917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4776917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4777917dc6b5SMika Kuoppala 4778562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47791800ad25SSagar Arun Kamble 47801800ad25SSagar Arun Kamble /* 4781acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47821800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47831800ad25SSagar Arun Kamble * 47841800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 47851800ad25SSagar Arun Kamble */ 4786bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4787562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47881800ad25SSagar Arun Kamble 4789bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4790562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47911800ad25SSagar Arun Kamble 479232db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4793fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 479432db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4795391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4796f71d4af4SJesse Barnes 479721da2700SVille Syrjälä dev->vblank_disable_immediate = true; 479821da2700SVille Syrjälä 4799262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4800262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4801262fd485SChris Wilson * special care to avoid writing any of the display block registers 4802262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4803262fd485SChris Wilson * in this case to the runtime pm. 4804262fd485SChris Wilson */ 4805262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4806262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4807262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4808262fd485SChris Wilson 4809317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 48109a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 48119a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 48129a64c650SLyude Paul * sideband messaging with MST. 48139a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 48149a64c650SLyude Paul * short pulses, as seen on some G4x systems. 48159a64c650SLyude Paul */ 48169a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4817317eaa95SLyude 48181bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4819f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4820f71d4af4SJesse Barnes 4821b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 482243f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 48236bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 482443f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 48256bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 482686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 482786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 482843f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4829b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 48307e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 48316bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 48327e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 48336bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 483486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 483586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4836fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 483751951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 483851951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 483951951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 484051951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 484151951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 484251951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 484351951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4844121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4845bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4846abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4847723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4848abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 48496bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4850abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4851abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4852cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4853e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4854c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 48556dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48566dbf30ceSVille Syrjälä else 48573a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 48586e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4859f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4860723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4861f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48626bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4863f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4864f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4865e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4866f71d4af4SJesse Barnes } else { 4867cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 48686bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4869c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4870c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48716bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 487286e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 487386e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4874d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4875d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4876d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4877d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4878d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4879d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4880d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4881cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 48826bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4883a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 48846bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4885a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 488686e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 488786e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4888c2798b19SChris Wilson } else { 48896bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4890a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48916bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4892a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 489386e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 489486e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4895c2798b19SChris Wilson } 4896778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4897778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4898f71d4af4SJesse Barnes } 4899f71d4af4SJesse Barnes } 490020afbda2SDaniel Vetter 4901fca52a55SDaniel Vetter /** 4902cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4903cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4904cefcff8fSJoonas Lahtinen * 4905cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4906cefcff8fSJoonas Lahtinen */ 4907cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4908cefcff8fSJoonas Lahtinen { 4909cefcff8fSJoonas Lahtinen int i; 4910cefcff8fSJoonas Lahtinen 4911d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4912d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4913d938da6bSVille Syrjälä 4914cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4915cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4916cefcff8fSJoonas Lahtinen } 4917cefcff8fSJoonas Lahtinen 4918cefcff8fSJoonas Lahtinen /** 4919fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4920fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4921fca52a55SDaniel Vetter * 4922fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4923fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4924fca52a55SDaniel Vetter * 4925fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4926fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4927fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4928fca52a55SDaniel Vetter */ 49292aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49302aeb7d3aSDaniel Vetter { 49312aeb7d3aSDaniel Vetter /* 49322aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49332aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49342aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49352aeb7d3aSDaniel Vetter */ 4936ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49372aeb7d3aSDaniel Vetter 493891c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 49392aeb7d3aSDaniel Vetter } 49402aeb7d3aSDaniel Vetter 4941fca52a55SDaniel Vetter /** 4942fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4943fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4944fca52a55SDaniel Vetter * 4945fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4946fca52a55SDaniel Vetter * resources acquired in the init functions. 4947fca52a55SDaniel Vetter */ 49482aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49492aeb7d3aSDaniel Vetter { 495091c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 49512aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4952ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49532aeb7d3aSDaniel Vetter } 49542aeb7d3aSDaniel Vetter 4955fca52a55SDaniel Vetter /** 4956fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4957fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4958fca52a55SDaniel Vetter * 4959fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4960fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4961fca52a55SDaniel Vetter */ 4962b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4963c67a470bSPaulo Zanoni { 496491c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4965ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 496691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4967c67a470bSPaulo Zanoni } 4968c67a470bSPaulo Zanoni 4969fca52a55SDaniel Vetter /** 4970fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4971fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4972fca52a55SDaniel Vetter * 4973fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4974fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4975fca52a55SDaniel Vetter */ 4976b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4977c67a470bSPaulo Zanoni { 4978ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 497991c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 498091c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4981c67a470bSPaulo Zanoni } 4982