1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 140e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 141e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 142e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 143e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 144e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 145e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 146e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 147e9e9848aSVille Syrjälä } while (0) 148e9e9848aSVille Syrjälä 149337ba017SPaulo Zanoni /* 150337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 151337ba017SPaulo Zanoni */ 1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 153f0f59a00SVille Syrjälä i915_reg_t reg) 154b51a2842SVille Syrjälä { 155b51a2842SVille Syrjälä u32 val = I915_READ(reg); 156b51a2842SVille Syrjälä 157b51a2842SVille Syrjälä if (val == 0) 158b51a2842SVille Syrjälä return; 159b51a2842SVille Syrjälä 160b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 161f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 162b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 163b51a2842SVille Syrjälä POSTING_READ(reg); 164b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 165b51a2842SVille Syrjälä POSTING_READ(reg); 166b51a2842SVille Syrjälä } 167337ba017SPaulo Zanoni 168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169e9e9848aSVille Syrjälä i915_reg_t reg) 170e9e9848aSVille Syrjälä { 171e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 172e9e9848aSVille Syrjälä 173e9e9848aSVille Syrjälä if (val == 0) 174e9e9848aSVille Syrjälä return; 175e9e9848aSVille Syrjälä 176e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 178e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 179e9e9848aSVille Syrjälä POSTING_READ16(reg); 180e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 181e9e9848aSVille Syrjälä POSTING_READ16(reg); 182e9e9848aSVille Syrjälä } 183e9e9848aSVille Syrjälä 18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 1853488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 18635079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1877d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1887d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 18935079899SPaulo Zanoni } while (0) 19035079899SPaulo Zanoni 1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 1923488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 19335079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1947d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1957d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 19635079899SPaulo Zanoni } while (0) 19735079899SPaulo Zanoni 198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 199e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 200e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 201e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 202e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 203e9e9848aSVille Syrjälä } while (0) 204e9e9848aSVille Syrjälä 205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 207c9a9a268SImre Deak 2080706f17cSEgbert Eich /* For display hotplug interrupt */ 2090706f17cSEgbert Eich static inline void 2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2110706f17cSEgbert Eich uint32_t mask, 2120706f17cSEgbert Eich uint32_t bits) 2130706f17cSEgbert Eich { 2140706f17cSEgbert Eich uint32_t val; 2150706f17cSEgbert Eich 21667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2170706f17cSEgbert Eich WARN_ON(bits & ~mask); 2180706f17cSEgbert Eich 2190706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2200706f17cSEgbert Eich val &= ~mask; 2210706f17cSEgbert Eich val |= bits; 2220706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2230706f17cSEgbert Eich } 2240706f17cSEgbert Eich 2250706f17cSEgbert Eich /** 2260706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2270706f17cSEgbert Eich * @dev_priv: driver private 2280706f17cSEgbert Eich * @mask: bits to update 2290706f17cSEgbert Eich * @bits: bits to enable 2300706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2310706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2320706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2330706f17cSEgbert Eich * function is usually not called from a context where the lock is 2340706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2350706f17cSEgbert Eich * version is also available. 2360706f17cSEgbert Eich */ 2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2380706f17cSEgbert Eich uint32_t mask, 2390706f17cSEgbert Eich uint32_t bits) 2400706f17cSEgbert Eich { 2410706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2420706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2430706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2440706f17cSEgbert Eich } 2450706f17cSEgbert Eich 246d9dc34f1SVille Syrjälä /** 247d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 248d9dc34f1SVille Syrjälä * @dev_priv: driver private 249d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 250d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 251d9dc34f1SVille Syrjälä */ 252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 253d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 254d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 255036a4a7dSZhenyu Wang { 256d9dc34f1SVille Syrjälä uint32_t new_val; 257d9dc34f1SVille Syrjälä 25867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2594bc9d430SDaniel Vetter 260d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 261d9dc34f1SVille Syrjälä 2629df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 263c67a470bSPaulo Zanoni return; 264c67a470bSPaulo Zanoni 265d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 266d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 267d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 268d9dc34f1SVille Syrjälä 269d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 270d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2711ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2723143a2bfSChris Wilson POSTING_READ(DEIMR); 273036a4a7dSZhenyu Wang } 274036a4a7dSZhenyu Wang } 275036a4a7dSZhenyu Wang 27643eaea13SPaulo Zanoni /** 27743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 27843eaea13SPaulo Zanoni * @dev_priv: driver private 27943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 28043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 28143eaea13SPaulo Zanoni */ 28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 28343eaea13SPaulo Zanoni uint32_t interrupt_mask, 28443eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 28543eaea13SPaulo Zanoni { 28667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 28743eaea13SPaulo Zanoni 28815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 28915a17aaeSDaniel Vetter 2909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 291c67a470bSPaulo Zanoni return; 292c67a470bSPaulo Zanoni 29343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 29443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 29543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 29643eaea13SPaulo Zanoni } 29743eaea13SPaulo Zanoni 298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 29943eaea13SPaulo Zanoni { 30043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 30131bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 30243eaea13SPaulo Zanoni } 30343eaea13SPaulo Zanoni 304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 30543eaea13SPaulo Zanoni { 30643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 30743eaea13SPaulo Zanoni } 30843eaea13SPaulo Zanoni 309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 310b900b949SImre Deak { 311*d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 312*d02b98b8SOscar Mateo 313bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 314b900b949SImre Deak } 315b900b949SImre Deak 316f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 317a72fbc3aSImre Deak { 318*d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 319*d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_MASK; 320*d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 321*d02b98b8SOscar Mateo return GEN8_GT_IMR(2); 322*d02b98b8SOscar Mateo else 323*d02b98b8SOscar Mateo return GEN6_PMIMR; 324a72fbc3aSImre Deak } 325a72fbc3aSImre Deak 326f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 327b900b949SImre Deak { 328*d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 329*d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_ENABLE; 330*d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 331*d02b98b8SOscar Mateo return GEN8_GT_IER(2); 332*d02b98b8SOscar Mateo else 333*d02b98b8SOscar Mateo return GEN6_PMIER; 334b900b949SImre Deak } 335b900b949SImre Deak 336edbfdb45SPaulo Zanoni /** 337edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 338edbfdb45SPaulo Zanoni * @dev_priv: driver private 339edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 340edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 341edbfdb45SPaulo Zanoni */ 342edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 343edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 344edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 345edbfdb45SPaulo Zanoni { 346605cd25bSPaulo Zanoni uint32_t new_val; 347edbfdb45SPaulo Zanoni 34815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34915a17aaeSDaniel Vetter 35067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 351edbfdb45SPaulo Zanoni 352f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 353f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 354f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 355f52ecbcfSPaulo Zanoni 356f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 357f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 358f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 359a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 360edbfdb45SPaulo Zanoni } 361f52ecbcfSPaulo Zanoni } 362edbfdb45SPaulo Zanoni 363f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 364edbfdb45SPaulo Zanoni { 3659939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3669939fba2SImre Deak return; 3679939fba2SImre Deak 368edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 369edbfdb45SPaulo Zanoni } 370edbfdb45SPaulo Zanoni 371f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3729939fba2SImre Deak { 3739939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3749939fba2SImre Deak } 3759939fba2SImre Deak 376f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 377edbfdb45SPaulo Zanoni { 3789939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3799939fba2SImre Deak return; 3809939fba2SImre Deak 381f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 382f4e9af4fSAkash Goel } 383f4e9af4fSAkash Goel 3843814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 385f4e9af4fSAkash Goel { 386f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 387f4e9af4fSAkash Goel 38867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 389f4e9af4fSAkash Goel 390f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 391f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 392f4e9af4fSAkash Goel POSTING_READ(reg); 393f4e9af4fSAkash Goel } 394f4e9af4fSAkash Goel 3953814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 396f4e9af4fSAkash Goel { 39767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 398f4e9af4fSAkash Goel 399f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 400f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 401f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 402f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 403f4e9af4fSAkash Goel } 404f4e9af4fSAkash Goel 4053814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 406f4e9af4fSAkash Goel { 40767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 408f4e9af4fSAkash Goel 409f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 410f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 411f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 412f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 413edbfdb45SPaulo Zanoni } 414edbfdb45SPaulo Zanoni 415*d02b98b8SOscar Mateo static u32 416*d02b98b8SOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 417*d02b98b8SOscar Mateo const unsigned int bank, const unsigned int bit); 418*d02b98b8SOscar Mateo 419*d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 420*d02b98b8SOscar Mateo { 421*d02b98b8SOscar Mateo u32 dw; 422*d02b98b8SOscar Mateo 423*d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 424*d02b98b8SOscar Mateo 425*d02b98b8SOscar Mateo /* 426*d02b98b8SOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 427*d02b98b8SOscar Mateo * first servicing the Selector & Shared IIR registers. 428*d02b98b8SOscar Mateo */ 429*d02b98b8SOscar Mateo dw = I915_READ_FW(GEN11_GT_INTR_DW0); 430*d02b98b8SOscar Mateo while (dw & BIT(GEN11_GTPM)) { 431*d02b98b8SOscar Mateo gen11_gt_engine_identity(dev_priv, 0, GEN11_GTPM); 432*d02b98b8SOscar Mateo I915_WRITE_FW(GEN11_GT_INTR_DW0, BIT(GEN11_GTPM)); 433*d02b98b8SOscar Mateo dw = I915_READ_FW(GEN11_GT_INTR_DW0); 434*d02b98b8SOscar Mateo } 435*d02b98b8SOscar Mateo 436*d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 437*d02b98b8SOscar Mateo 438*d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 439*d02b98b8SOscar Mateo } 440*d02b98b8SOscar Mateo 441dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4423cc134e3SImre Deak { 4433cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 444f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 445562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4463cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4473cc134e3SImre Deak } 4483cc134e3SImre Deak 44991d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 450b900b949SImre Deak { 451562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 452562d9baeSSagar Arun Kamble 453562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 454f2a91d1aSChris Wilson return; 455f2a91d1aSChris Wilson 456b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 457562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 458*d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 459*d02b98b8SOscar Mateo WARN_ON_ONCE(I915_READ_FW(GEN11_GT_INTR_DW0) & BIT(GEN11_GTPM)); 460*d02b98b8SOscar Mateo else 461c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 462562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 463b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 46478e68d36SImre Deak 465b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 466b900b949SImre Deak } 467b900b949SImre Deak 46891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 469b900b949SImre Deak { 470562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 471562d9baeSSagar Arun Kamble 472562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 473f2a91d1aSChris Wilson return; 474f2a91d1aSChris Wilson 475d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 476562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 4779939fba2SImre Deak 478b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4799939fba2SImre Deak 480f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 48158072ccbSImre Deak 48258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 48391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 484c33d247dSChris Wilson 485c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 4863814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 487c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 488c33d247dSChris Wilson * state of the worker can be discarded. 489c33d247dSChris Wilson */ 490562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 491*d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 492*d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 493*d02b98b8SOscar Mateo else 494c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 495b900b949SImre Deak } 496b900b949SImre Deak 49726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 49826705e20SSagar Arun Kamble { 4991be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5001be333d3SSagar Arun Kamble 50126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 50226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 50326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 50426705e20SSagar Arun Kamble } 50526705e20SSagar Arun Kamble 50626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 50726705e20SSagar Arun Kamble { 5081be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5091be333d3SSagar Arun Kamble 51026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 51126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 51226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 51326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 51426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 51526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 51626705e20SSagar Arun Kamble } 51726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 51826705e20SSagar Arun Kamble } 51926705e20SSagar Arun Kamble 52026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 52126705e20SSagar Arun Kamble { 5221be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5231be333d3SSagar Arun Kamble 52426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 52526705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 52626705e20SSagar Arun Kamble 52726705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 52826705e20SSagar Arun Kamble 52926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 53026705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 53126705e20SSagar Arun Kamble 53226705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 53326705e20SSagar Arun Kamble } 53426705e20SSagar Arun Kamble 5350961021aSBen Widawsky /** 5363a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5373a3b3c7dSVille Syrjälä * @dev_priv: driver private 5383a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5393a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5403a3b3c7dSVille Syrjälä */ 5413a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 5423a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 5433a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 5443a3b3c7dSVille Syrjälä { 5453a3b3c7dSVille Syrjälä uint32_t new_val; 5463a3b3c7dSVille Syrjälä uint32_t old_val; 5473a3b3c7dSVille Syrjälä 54867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5493a3b3c7dSVille Syrjälä 5503a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5513a3b3c7dSVille Syrjälä 5523a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5533a3b3c7dSVille Syrjälä return; 5543a3b3c7dSVille Syrjälä 5553a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5563a3b3c7dSVille Syrjälä 5573a3b3c7dSVille Syrjälä new_val = old_val; 5583a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5593a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5603a3b3c7dSVille Syrjälä 5613a3b3c7dSVille Syrjälä if (new_val != old_val) { 5623a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 5633a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 5643a3b3c7dSVille Syrjälä } 5653a3b3c7dSVille Syrjälä } 5663a3b3c7dSVille Syrjälä 5673a3b3c7dSVille Syrjälä /** 568013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 569013d3752SVille Syrjälä * @dev_priv: driver private 570013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 571013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 572013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 573013d3752SVille Syrjälä */ 574013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 575013d3752SVille Syrjälä enum pipe pipe, 576013d3752SVille Syrjälä uint32_t interrupt_mask, 577013d3752SVille Syrjälä uint32_t enabled_irq_mask) 578013d3752SVille Syrjälä { 579013d3752SVille Syrjälä uint32_t new_val; 580013d3752SVille Syrjälä 58167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 582013d3752SVille Syrjälä 583013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 584013d3752SVille Syrjälä 585013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 586013d3752SVille Syrjälä return; 587013d3752SVille Syrjälä 588013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 589013d3752SVille Syrjälä new_val &= ~interrupt_mask; 590013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 591013d3752SVille Syrjälä 592013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 593013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 594013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 595013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 596013d3752SVille Syrjälä } 597013d3752SVille Syrjälä } 598013d3752SVille Syrjälä 599013d3752SVille Syrjälä /** 600fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 601fee884edSDaniel Vetter * @dev_priv: driver private 602fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 603fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 604fee884edSDaniel Vetter */ 60547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 606fee884edSDaniel Vetter uint32_t interrupt_mask, 607fee884edSDaniel Vetter uint32_t enabled_irq_mask) 608fee884edSDaniel Vetter { 609fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 610fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 611fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 612fee884edSDaniel Vetter 61315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 61415a17aaeSDaniel Vetter 61567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 616fee884edSDaniel Vetter 6179df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 618c67a470bSPaulo Zanoni return; 619c67a470bSPaulo Zanoni 620fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 621fee884edSDaniel Vetter POSTING_READ(SDEIMR); 622fee884edSDaniel Vetter } 6238664281bSPaulo Zanoni 6246b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6256b12ca56SVille Syrjälä enum pipe pipe) 6267c463586SKeith Packard { 6276b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 62810c59c51SImre Deak u32 enable_mask = status_mask << 16; 62910c59c51SImre Deak 6306b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6316b12ca56SVille Syrjälä 6326b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6336b12ca56SVille Syrjälä goto out; 6346b12ca56SVille Syrjälä 63510c59c51SImre Deak /* 636724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 637724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 63810c59c51SImre Deak */ 63910c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 64010c59c51SImre Deak return 0; 641724a6905SVille Syrjälä /* 642724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 643724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 644724a6905SVille Syrjälä */ 645724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 646724a6905SVille Syrjälä return 0; 64710c59c51SImre Deak 64810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 64910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 65010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 65110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 65210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 65310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 65410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 65510c59c51SImre Deak 6566b12ca56SVille Syrjälä out: 6576b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6586b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6596b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6606b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 6616b12ca56SVille Syrjälä 66210c59c51SImre Deak return enable_mask; 66310c59c51SImre Deak } 66410c59c51SImre Deak 6656b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 6666b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 667755e9019SImre Deak { 6686b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 669755e9019SImre Deak u32 enable_mask; 670755e9019SImre Deak 6716b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6726b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6736b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6746b12ca56SVille Syrjälä 6756b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6766b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6776b12ca56SVille Syrjälä 6786b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 6796b12ca56SVille Syrjälä return; 6806b12ca56SVille Syrjälä 6816b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 6826b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6836b12ca56SVille Syrjälä 6846b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6856b12ca56SVille Syrjälä POSTING_READ(reg); 686755e9019SImre Deak } 687755e9019SImre Deak 6886b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 6896b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 690755e9019SImre Deak { 6916b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 692755e9019SImre Deak u32 enable_mask; 693755e9019SImre Deak 6946b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6956b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6966b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6976b12ca56SVille Syrjälä 6986b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6996b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7006b12ca56SVille Syrjälä 7016b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7026b12ca56SVille Syrjälä return; 7036b12ca56SVille Syrjälä 7046b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7056b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7066b12ca56SVille Syrjälä 7076b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7086b12ca56SVille Syrjälä POSTING_READ(reg); 709755e9019SImre Deak } 710755e9019SImre Deak 711c0e09200SDave Airlie /** 712f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 71314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 71401c66889SZhao Yakui */ 71591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 71601c66889SZhao Yakui { 71791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 718f49e38ddSJani Nikula return; 719f49e38ddSJani Nikula 72013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 72101c66889SZhao Yakui 722755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 72391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7243b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 725755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7261ec14ad3SChris Wilson 72713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 72801c66889SZhao Yakui } 72901c66889SZhao Yakui 730f75f3746SVille Syrjälä /* 731f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 732f75f3746SVille Syrjälä * around the vertical blanking period. 733f75f3746SVille Syrjälä * 734f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 735f75f3746SVille Syrjälä * vblank_start >= 3 736f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 737f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 738f75f3746SVille Syrjälä * vtotal = vblank_start + 3 739f75f3746SVille Syrjälä * 740f75f3746SVille Syrjälä * start of vblank: 741f75f3746SVille Syrjälä * latch double buffered registers 742f75f3746SVille Syrjälä * increment frame counter (ctg+) 743f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 744f75f3746SVille Syrjälä * | 745f75f3746SVille Syrjälä * | frame start: 746f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 747f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 748f75f3746SVille Syrjälä * | | 749f75f3746SVille Syrjälä * | | start of vsync: 750f75f3746SVille Syrjälä * | | generate vsync interrupt 751f75f3746SVille Syrjälä * | | | 752f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 753f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 754f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 755f75f3746SVille Syrjälä * | | <----vs-----> | 756f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 757f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 758f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 759f75f3746SVille Syrjälä * | | | 760f75f3746SVille Syrjälä * last visible pixel first visible pixel 761f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 762f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 763f75f3746SVille Syrjälä * 764f75f3746SVille Syrjälä * x = horizontal active 765f75f3746SVille Syrjälä * _ = horizontal blanking 766f75f3746SVille Syrjälä * hs = horizontal sync 767f75f3746SVille Syrjälä * va = vertical active 768f75f3746SVille Syrjälä * vb = vertical blanking 769f75f3746SVille Syrjälä * vs = vertical sync 770f75f3746SVille Syrjälä * vbs = vblank_start (number) 771f75f3746SVille Syrjälä * 772f75f3746SVille Syrjälä * Summary: 773f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 774f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 775f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 776f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 777f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 778f75f3746SVille Syrjälä */ 779f75f3746SVille Syrjälä 78042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 78142f52ef8SKeith Packard * we use as a pipe index 78242f52ef8SKeith Packard */ 78388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7840a3e67a4SJesse Barnes { 785fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 786f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7870b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 7885caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 789694e409dSVille Syrjälä unsigned long irqflags; 790391f75e2SVille Syrjälä 7910b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7920b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7930b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7940b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7950b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 796391f75e2SVille Syrjälä 7970b2a8e09SVille Syrjälä /* Convert to pixel count */ 7980b2a8e09SVille Syrjälä vbl_start *= htotal; 7990b2a8e09SVille Syrjälä 8000b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8010b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8020b2a8e09SVille Syrjälä 8039db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8049db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8055eddb70bSChris Wilson 806694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 807694e409dSVille Syrjälä 8080a3e67a4SJesse Barnes /* 8090a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8100a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8110a3e67a4SJesse Barnes * register. 8120a3e67a4SJesse Barnes */ 8130a3e67a4SJesse Barnes do { 814694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 815694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 816694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8170a3e67a4SJesse Barnes } while (high1 != high2); 8180a3e67a4SJesse Barnes 819694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 820694e409dSVille Syrjälä 8215eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 822391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8235eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 824391f75e2SVille Syrjälä 825391f75e2SVille Syrjälä /* 826391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 827391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 828391f75e2SVille Syrjälä * counter against vblank start. 829391f75e2SVille Syrjälä */ 830edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8310a3e67a4SJesse Barnes } 8320a3e67a4SJesse Barnes 833974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8349880b7a5SJesse Barnes { 835fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8369880b7a5SJesse Barnes 837649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8389880b7a5SJesse Barnes } 8399880b7a5SJesse Barnes 840aec0246fSUma Shankar /* 841aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 842aec0246fSUma Shankar * scanline register will not work to get the scanline, 843aec0246fSUma Shankar * since the timings are driven from the PORT or issues 844aec0246fSUma Shankar * with scanline register updates. 845aec0246fSUma Shankar * This function will use Framestamp and current 846aec0246fSUma Shankar * timestamp registers to calculate the scanline. 847aec0246fSUma Shankar */ 848aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 849aec0246fSUma Shankar { 850aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 851aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 852aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 853aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 854aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 855aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 856aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 857aec0246fSUma Shankar u32 clock = mode->crtc_clock; 858aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 859aec0246fSUma Shankar 860aec0246fSUma Shankar /* 861aec0246fSUma Shankar * To avoid the race condition where we might cross into the 862aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 863aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 864aec0246fSUma Shankar * during the same frame. 865aec0246fSUma Shankar */ 866aec0246fSUma Shankar do { 867aec0246fSUma Shankar /* 868aec0246fSUma Shankar * This field provides read back of the display 869aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 870aec0246fSUma Shankar * is sampled at every start of vertical blank. 871aec0246fSUma Shankar */ 872aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 873aec0246fSUma Shankar 874aec0246fSUma Shankar /* 875aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 876aec0246fSUma Shankar * time stamp value. 877aec0246fSUma Shankar */ 878aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 879aec0246fSUma Shankar 880aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 881aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 882aec0246fSUma Shankar 883aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 884aec0246fSUma Shankar clock), 1000 * htotal); 885aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 886aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 887aec0246fSUma Shankar 888aec0246fSUma Shankar return scanline; 889aec0246fSUma Shankar } 890aec0246fSUma Shankar 89175aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 892a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 893a225f079SVille Syrjälä { 894a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 895fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8965caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8975caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 898a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 89980715b2fSVille Syrjälä int position, vtotal; 900a225f079SVille Syrjälä 90172259536SVille Syrjälä if (!crtc->active) 90272259536SVille Syrjälä return -1; 90372259536SVille Syrjälä 9045caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9055caa0feaSDaniel Vetter mode = &vblank->hwmode; 9065caa0feaSDaniel Vetter 907aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 908aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 909aec0246fSUma Shankar 91080715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 911a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 912a225f079SVille Syrjälä vtotal /= 2; 913a225f079SVille Syrjälä 91491d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 91575aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 916a225f079SVille Syrjälä else 91775aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 918a225f079SVille Syrjälä 919a225f079SVille Syrjälä /* 92041b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 92141b578fbSJesse Barnes * read it just before the start of vblank. So try it again 92241b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 92341b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 92441b578fbSJesse Barnes * 92541b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 92641b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 92741b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 92841b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 92941b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 93041b578fbSJesse Barnes */ 93191d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 93241b578fbSJesse Barnes int i, temp; 93341b578fbSJesse Barnes 93441b578fbSJesse Barnes for (i = 0; i < 100; i++) { 93541b578fbSJesse Barnes udelay(1); 936707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 93741b578fbSJesse Barnes if (temp != position) { 93841b578fbSJesse Barnes position = temp; 93941b578fbSJesse Barnes break; 94041b578fbSJesse Barnes } 94141b578fbSJesse Barnes } 94241b578fbSJesse Barnes } 94341b578fbSJesse Barnes 94441b578fbSJesse Barnes /* 94580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 94680715b2fSVille Syrjälä * scanline_offset adjustment. 947a225f079SVille Syrjälä */ 94880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 949a225f079SVille Syrjälä } 950a225f079SVille Syrjälä 9511bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 9521bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9533bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9543bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9550af7e4dfSMario Kleiner { 956fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 95798187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 95898187836SVille Syrjälä pipe); 9593aa18df8SVille Syrjälä int position; 96078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 961ad3543edSMario Kleiner unsigned long irqflags; 9620af7e4dfSMario Kleiner 963fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 9640af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 9659db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 9661bf6ad62SDaniel Vetter return false; 9670af7e4dfSMario Kleiner } 9680af7e4dfSMario Kleiner 969c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 97078e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 971c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 972c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 973c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9740af7e4dfSMario Kleiner 975d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 976d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 977d31faf65SVille Syrjälä vbl_end /= 2; 978d31faf65SVille Syrjälä vtotal /= 2; 979d31faf65SVille Syrjälä } 980d31faf65SVille Syrjälä 981ad3543edSMario Kleiner /* 982ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 983ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 984ad3543edSMario Kleiner * following code must not block on uncore.lock. 985ad3543edSMario Kleiner */ 986ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 987ad3543edSMario Kleiner 988ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 989ad3543edSMario Kleiner 990ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 991ad3543edSMario Kleiner if (stime) 992ad3543edSMario Kleiner *stime = ktime_get(); 993ad3543edSMario Kleiner 99491d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9950af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9960af7e4dfSMario Kleiner * scanout position from Display scan line register. 9970af7e4dfSMario Kleiner */ 998a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 9990af7e4dfSMario Kleiner } else { 10000af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10010af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10020af7e4dfSMario Kleiner * scanout position. 10030af7e4dfSMario Kleiner */ 100475aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10050af7e4dfSMario Kleiner 10063aa18df8SVille Syrjälä /* convert to pixel counts */ 10073aa18df8SVille Syrjälä vbl_start *= htotal; 10083aa18df8SVille Syrjälä vbl_end *= htotal; 10093aa18df8SVille Syrjälä vtotal *= htotal; 101078e8fc6bSVille Syrjälä 101178e8fc6bSVille Syrjälä /* 10127e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10137e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10147e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10157e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10167e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10177e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10187e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10197e78f1cbSVille Syrjälä */ 10207e78f1cbSVille Syrjälä if (position >= vtotal) 10217e78f1cbSVille Syrjälä position = vtotal - 1; 10227e78f1cbSVille Syrjälä 10237e78f1cbSVille Syrjälä /* 102478e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 102578e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 102678e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 102778e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 102878e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 102978e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 103078e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 103178e8fc6bSVille Syrjälä */ 103278e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10333aa18df8SVille Syrjälä } 10343aa18df8SVille Syrjälä 1035ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1036ad3543edSMario Kleiner if (etime) 1037ad3543edSMario Kleiner *etime = ktime_get(); 1038ad3543edSMario Kleiner 1039ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1040ad3543edSMario Kleiner 1041ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1042ad3543edSMario Kleiner 10433aa18df8SVille Syrjälä /* 10443aa18df8SVille Syrjälä * While in vblank, position will be negative 10453aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10463aa18df8SVille Syrjälä * vblank, position will be positive counting 10473aa18df8SVille Syrjälä * up since vbl_end. 10483aa18df8SVille Syrjälä */ 10493aa18df8SVille Syrjälä if (position >= vbl_start) 10503aa18df8SVille Syrjälä position -= vbl_end; 10513aa18df8SVille Syrjälä else 10523aa18df8SVille Syrjälä position += vtotal - vbl_end; 10533aa18df8SVille Syrjälä 105491d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10553aa18df8SVille Syrjälä *vpos = position; 10563aa18df8SVille Syrjälä *hpos = 0; 10573aa18df8SVille Syrjälä } else { 10580af7e4dfSMario Kleiner *vpos = position / htotal; 10590af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10600af7e4dfSMario Kleiner } 10610af7e4dfSMario Kleiner 10621bf6ad62SDaniel Vetter return true; 10630af7e4dfSMario Kleiner } 10640af7e4dfSMario Kleiner 1065a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1066a225f079SVille Syrjälä { 1067fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1068a225f079SVille Syrjälä unsigned long irqflags; 1069a225f079SVille Syrjälä int position; 1070a225f079SVille Syrjälä 1071a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1072a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1073a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1074a225f079SVille Syrjälä 1075a225f079SVille Syrjälä return position; 1076a225f079SVille Syrjälä } 1077a225f079SVille Syrjälä 107891d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1079f97108d1SJesse Barnes { 1080b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10819270388eSDaniel Vetter u8 new_delay; 10829270388eSDaniel Vetter 1083d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1084f97108d1SJesse Barnes 108573edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 108673edd18fSDaniel Vetter 108720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10889270388eSDaniel Vetter 10897648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1090b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1091b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1092f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1093f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1094f97108d1SJesse Barnes 1095f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1096b5b72e89SMatthew Garrett if (busy_up > max_avg) { 109720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 109820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 109920e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 110020e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1101b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 110220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 110320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 110420e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 110520e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1106f97108d1SJesse Barnes } 1107f97108d1SJesse Barnes 110891d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 110920e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1110f97108d1SJesse Barnes 1111d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11129270388eSDaniel Vetter 1113f97108d1SJesse Barnes return; 1114f97108d1SJesse Barnes } 1115f97108d1SJesse Barnes 11160bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1117549f7365SChris Wilson { 1118e61e0f51SChris Wilson struct i915_request *rq = NULL; 111956299fb7SChris Wilson struct intel_wait *wait; 1120dffabc8fSTvrtko Ursulin 1121bcbd5c33SChris Wilson if (!engine->breadcrumbs.irq_armed) 1122bcbd5c33SChris Wilson return; 1123bcbd5c33SChris Wilson 11242246bea6SChris Wilson atomic_inc(&engine->irq_count); 1125538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 112656299fb7SChris Wilson 112761d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 112861d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 112956299fb7SChris Wilson if (wait) { 113017b51ad8SChris Wilson bool wakeup = engine->irq_seqno_barrier; 113117b51ad8SChris Wilson 113256299fb7SChris Wilson /* We use a callback from the dma-fence to submit 113356299fb7SChris Wilson * requests after waiting on our own requests. To 113456299fb7SChris Wilson * ensure minimum delay in queuing the next request to 113556299fb7SChris Wilson * hardware, signal the fence now rather than wait for 113656299fb7SChris Wilson * the signaler to be woken up. We still wake up the 113756299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 113856299fb7SChris Wilson * issues (we may receive the interrupt before the 113956299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 114056299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 114156299fb7SChris Wilson * and many waiters. 114256299fb7SChris Wilson */ 114356299fb7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(engine), 114417b51ad8SChris Wilson wait->seqno)) { 1145e61e0f51SChris Wilson struct i915_request *waiter = wait->request; 1146de4d2106SChris Wilson 114717b51ad8SChris Wilson wakeup = true; 114817b51ad8SChris Wilson if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1149de4d2106SChris Wilson &waiter->fence.flags) && 1150de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1151e61e0f51SChris Wilson rq = i915_request_get(waiter); 115217b51ad8SChris Wilson } 115356299fb7SChris Wilson 115417b51ad8SChris Wilson if (wakeup) 115556299fb7SChris Wilson wake_up_process(wait->tsk); 115667b807a8SChris Wilson } else { 1157bcbd5c33SChris Wilson if (engine->breadcrumbs.irq_armed) 115867b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 115956299fb7SChris Wilson } 116061d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 116156299fb7SChris Wilson 116224754d75SChris Wilson if (rq) { 116356299fb7SChris Wilson dma_fence_signal(&rq->fence); 11644e9a8befSChris Wilson GEM_BUG_ON(!i915_request_completed(rq)); 1165e61e0f51SChris Wilson i915_request_put(rq); 116624754d75SChris Wilson } 116756299fb7SChris Wilson 116856299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1169549f7365SChris Wilson } 1170549f7365SChris Wilson 117143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 117243cf3bf0SChris Wilson struct intel_rps_ei *ei) 117331685c25SDeepak S { 1174679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 117543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 117643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 117731685c25SDeepak S } 117831685c25SDeepak S 117943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 118043cf3bf0SChris Wilson { 1181562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 118243cf3bf0SChris Wilson } 118343cf3bf0SChris Wilson 118443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 118543cf3bf0SChris Wilson { 1186562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1187562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 118843cf3bf0SChris Wilson struct intel_rps_ei now; 118943cf3bf0SChris Wilson u32 events = 0; 119043cf3bf0SChris Wilson 1191e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 119243cf3bf0SChris Wilson return 0; 119343cf3bf0SChris Wilson 119443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 119531685c25SDeepak S 1196679cb6c1SMika Kuoppala if (prev->ktime) { 1197e0e8c7cbSChris Wilson u64 time, c0; 1198569884e3SChris Wilson u32 render, media; 1199e0e8c7cbSChris Wilson 1200679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12018f68d591SChris Wilson 1202e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1203e0e8c7cbSChris Wilson 1204e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1205e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1206e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1207e0e8c7cbSChris Wilson * into our activity counter. 1208e0e8c7cbSChris Wilson */ 1209569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1210569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1211569884e3SChris Wilson c0 = max(render, media); 12126b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1213e0e8c7cbSChris Wilson 1214562d9baeSSagar Arun Kamble if (c0 > time * rps->up_threshold) 1215e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1216562d9baeSSagar Arun Kamble else if (c0 < time * rps->down_threshold) 1217e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 121831685c25SDeepak S } 121931685c25SDeepak S 1220562d9baeSSagar Arun Kamble rps->ei = now; 122143cf3bf0SChris Wilson return events; 122231685c25SDeepak S } 122331685c25SDeepak S 12244912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12253b8d8d91SJesse Barnes { 12262d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1227562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1228562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12297c0a16adSChris Wilson bool client_boost = false; 12308d3afd7dSChris Wilson int new_delay, adj, min, max; 12317c0a16adSChris Wilson u32 pm_iir = 0; 12323b8d8d91SJesse Barnes 123359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1234562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1235562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1236562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1237d4d70aa5SImre Deak } 123859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12394912d041SBen Widawsky 124060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1241a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12428d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12437c0a16adSChris Wilson goto out; 12443b8d8d91SJesse Barnes 12459f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 12467b9e0ae6SChris Wilson 124743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 124843cf3bf0SChris Wilson 1249562d9baeSSagar Arun Kamble adj = rps->last_adj; 1250562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1251562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1252562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 12537b92c1bdSChris Wilson if (client_boost) 1254562d9baeSSagar Arun Kamble max = rps->max_freq; 1255562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1256562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 12578d3afd7dSChris Wilson adj = 0; 12588d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1259dd75fdc8SChris Wilson if (adj > 0) 1260dd75fdc8SChris Wilson adj *= 2; 1261edcf284bSChris Wilson else /* CHV needs even encode values */ 1262edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12637e79a683SSagar Arun Kamble 1264562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 12657e79a683SSagar Arun Kamble adj = 0; 12667b92c1bdSChris Wilson } else if (client_boost) { 1267f5a4c67dSChris Wilson adj = 0; 1268dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1269562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1270562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1271562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1272562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1273dd75fdc8SChris Wilson adj = 0; 1274dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1275dd75fdc8SChris Wilson if (adj < 0) 1276dd75fdc8SChris Wilson adj *= 2; 1277edcf284bSChris Wilson else /* CHV needs even encode values */ 1278edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12797e79a683SSagar Arun Kamble 1280562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 12817e79a683SSagar Arun Kamble adj = 0; 1282dd75fdc8SChris Wilson } else { /* unknown event */ 1283edcf284bSChris Wilson adj = 0; 1284dd75fdc8SChris Wilson } 12853b8d8d91SJesse Barnes 1286562d9baeSSagar Arun Kamble rps->last_adj = adj; 1287edcf284bSChris Wilson 128879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 128979249636SBen Widawsky * interrupt 129079249636SBen Widawsky */ 1291edcf284bSChris Wilson new_delay += adj; 12928d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 129327544369SDeepak S 12949fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12959fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1296562d9baeSSagar Arun Kamble rps->last_adj = 0; 12979fcee2f7SChris Wilson } 12983b8d8d91SJesse Barnes 12999f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13007c0a16adSChris Wilson 13017c0a16adSChris Wilson out: 13027c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13037c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1304562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13057c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13067c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13073b8d8d91SJesse Barnes } 13083b8d8d91SJesse Barnes 1309e3689190SBen Widawsky 1310e3689190SBen Widawsky /** 1311e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1312e3689190SBen Widawsky * occurred. 1313e3689190SBen Widawsky * @work: workqueue struct 1314e3689190SBen Widawsky * 1315e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1316e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1317e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1318e3689190SBen Widawsky */ 1319e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1320e3689190SBen Widawsky { 13212d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1322cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1323e3689190SBen Widawsky u32 error_status, row, bank, subbank; 132435a85ac6SBen Widawsky char *parity_event[6]; 1325e3689190SBen Widawsky uint32_t misccpctl; 132635a85ac6SBen Widawsky uint8_t slice = 0; 1327e3689190SBen Widawsky 1328e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1329e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1330e3689190SBen Widawsky * any time we access those registers. 1331e3689190SBen Widawsky */ 133291c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1333e3689190SBen Widawsky 133435a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 133535a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 133635a85ac6SBen Widawsky goto out; 133735a85ac6SBen Widawsky 1338e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1339e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1340e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1341e3689190SBen Widawsky 134235a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1343f0f59a00SVille Syrjälä i915_reg_t reg; 134435a85ac6SBen Widawsky 134535a85ac6SBen Widawsky slice--; 13462d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 134735a85ac6SBen Widawsky break; 134835a85ac6SBen Widawsky 134935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 135035a85ac6SBen Widawsky 13516fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 135235a85ac6SBen Widawsky 135335a85ac6SBen Widawsky error_status = I915_READ(reg); 1354e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1355e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1356e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1357e3689190SBen Widawsky 135835a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 135935a85ac6SBen Widawsky POSTING_READ(reg); 1360e3689190SBen Widawsky 1361cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1362e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1363e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1364e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 136535a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 136635a85ac6SBen Widawsky parity_event[5] = NULL; 1367e3689190SBen Widawsky 136891c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1369e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1370e3689190SBen Widawsky 137135a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 137235a85ac6SBen Widawsky slice, row, bank, subbank); 1373e3689190SBen Widawsky 137435a85ac6SBen Widawsky kfree(parity_event[4]); 1375e3689190SBen Widawsky kfree(parity_event[3]); 1376e3689190SBen Widawsky kfree(parity_event[2]); 1377e3689190SBen Widawsky kfree(parity_event[1]); 1378e3689190SBen Widawsky } 1379e3689190SBen Widawsky 138035a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 138135a85ac6SBen Widawsky 138235a85ac6SBen Widawsky out: 138335a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13844cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 13852d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 13864cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 138735a85ac6SBen Widawsky 138891c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 138935a85ac6SBen Widawsky } 139035a85ac6SBen Widawsky 1391261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1392261e40b8SVille Syrjälä u32 iir) 1393e3689190SBen Widawsky { 1394261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1395e3689190SBen Widawsky return; 1396e3689190SBen Widawsky 1397d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1398261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1399d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1400e3689190SBen Widawsky 1401261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 140235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 140335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 140435a85ac6SBen Widawsky 140535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 140635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 140735a85ac6SBen Widawsky 1408a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1409e3689190SBen Widawsky } 1410e3689190SBen Widawsky 1411261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1412f1af8fc1SPaulo Zanoni u32 gt_iir) 1413f1af8fc1SPaulo Zanoni { 1414f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14153b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1416f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14173b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1418f1af8fc1SPaulo Zanoni } 1419f1af8fc1SPaulo Zanoni 1420261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1421e7b4c6b1SDaniel Vetter u32 gt_iir) 1422e7b4c6b1SDaniel Vetter { 1423f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14243b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1425cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14263b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1427cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14283b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1429e7b4c6b1SDaniel Vetter 1430cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1431cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1432aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1433aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1434e3689190SBen Widawsky 1435261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1436261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1437e7b4c6b1SDaniel Vetter } 1438e7b4c6b1SDaniel Vetter 14395d3d69d5SChris Wilson static void 144051f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1441fbcc1a0cSNick Hoath { 1442b620e870SMika Kuoppala struct intel_engine_execlists * const execlists = &engine->execlists; 144331de7350SChris Wilson bool tasklet = false; 1444f747026cSChris Wilson 144551f6b0f9SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) { 14461c645bf4SChris Wilson if (READ_ONCE(engine->execlists.active)) 14471c645bf4SChris Wilson tasklet = !test_and_set_bit(ENGINE_IRQ_EXECLIST, 14481c645bf4SChris Wilson &engine->irq_posted); 14494a118ecbSChris Wilson } 145031de7350SChris Wilson 145151f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 145231de7350SChris Wilson notify_ring(engine); 145393ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 145431de7350SChris Wilson } 145531de7350SChris Wilson 145631de7350SChris Wilson if (tasklet) 1457c6dce8f1SSagar Arun Kamble tasklet_hi_schedule(&execlists->tasklet); 1458fbcc1a0cSNick Hoath } 1459fbcc1a0cSNick Hoath 14602e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 146155ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1462abd58f01SBen Widawsky { 14632e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 14642e4a5b25SChris Wilson 1465f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1466f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1467f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1468f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1469f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1470f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1471f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1472f0fd96f5SChris Wilson 1473abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 14742e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 14752e4a5b25SChris Wilson if (likely(gt_iir[0])) 14762e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1477abd58f01SBen Widawsky } 1478abd58f01SBen Widawsky 147985f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 14802e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 14812e4a5b25SChris Wilson if (likely(gt_iir[1])) 14822e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 148374cdb337SChris Wilson } 148474cdb337SChris Wilson 148526705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 14862e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 14872e4a5b25SChris Wilson if (likely(gt_iir[2] & (i915->pm_rps_events | 14882e4a5b25SChris Wilson i915->pm_guc_events))) 14892e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), 14902e4a5b25SChris Wilson gt_iir[2] & (i915->pm_rps_events | 14912e4a5b25SChris Wilson i915->pm_guc_events)); 14920961021aSBen Widawsky } 14932e4a5b25SChris Wilson 14942e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 14952e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 14962e4a5b25SChris Wilson if (likely(gt_iir[3])) 14972e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 149855ef72f2SChris Wilson } 1499abd58f01SBen Widawsky } 1500abd58f01SBen Widawsky 15012e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1502f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1503e30e251aSVille Syrjälä { 1504f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15052e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 150651f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15072e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 150851f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1509e30e251aSVille Syrjälä } 1510e30e251aSVille Syrjälä 1511f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15122e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 151351f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 15142e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 151551f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT); 1516e30e251aSVille Syrjälä } 1517e30e251aSVille Syrjälä 1518f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15192e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 152051f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1521f0fd96f5SChris Wilson } 1522e30e251aSVille Syrjälä 1523f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15242e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15252e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1526e30e251aSVille Syrjälä } 1527f0fd96f5SChris Wilson } 1528e30e251aSVille Syrjälä 152963c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 153063c88d22SImre Deak { 153163c88d22SImre Deak switch (port) { 153263c88d22SImre Deak case PORT_A: 1533195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 153463c88d22SImre Deak case PORT_B: 153563c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 153663c88d22SImre Deak case PORT_C: 153763c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 153863c88d22SImre Deak default: 153963c88d22SImre Deak return false; 154063c88d22SImre Deak } 154163c88d22SImre Deak } 154263c88d22SImre Deak 15436dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 15446dbf30ceSVille Syrjälä { 15456dbf30ceSVille Syrjälä switch (port) { 15466dbf30ceSVille Syrjälä case PORT_E: 15476dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 15486dbf30ceSVille Syrjälä default: 15496dbf30ceSVille Syrjälä return false; 15506dbf30ceSVille Syrjälä } 15516dbf30ceSVille Syrjälä } 15526dbf30ceSVille Syrjälä 155374c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 155474c0b395SVille Syrjälä { 155574c0b395SVille Syrjälä switch (port) { 155674c0b395SVille Syrjälä case PORT_A: 155774c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 155874c0b395SVille Syrjälä case PORT_B: 155974c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 156074c0b395SVille Syrjälä case PORT_C: 156174c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 156274c0b395SVille Syrjälä case PORT_D: 156374c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 156474c0b395SVille Syrjälä default: 156574c0b395SVille Syrjälä return false; 156674c0b395SVille Syrjälä } 156774c0b395SVille Syrjälä } 156874c0b395SVille Syrjälä 1569e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1570e4ce95aaSVille Syrjälä { 1571e4ce95aaSVille Syrjälä switch (port) { 1572e4ce95aaSVille Syrjälä case PORT_A: 1573e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1574e4ce95aaSVille Syrjälä default: 1575e4ce95aaSVille Syrjälä return false; 1576e4ce95aaSVille Syrjälä } 1577e4ce95aaSVille Syrjälä } 1578e4ce95aaSVille Syrjälä 1579676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 158013cf5504SDave Airlie { 158113cf5504SDave Airlie switch (port) { 158213cf5504SDave Airlie case PORT_B: 1583676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 158413cf5504SDave Airlie case PORT_C: 1585676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 158613cf5504SDave Airlie case PORT_D: 1587676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1588676574dfSJani Nikula default: 1589676574dfSJani Nikula return false; 159013cf5504SDave Airlie } 159113cf5504SDave Airlie } 159213cf5504SDave Airlie 1593676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 159413cf5504SDave Airlie { 159513cf5504SDave Airlie switch (port) { 159613cf5504SDave Airlie case PORT_B: 1597676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 159813cf5504SDave Airlie case PORT_C: 1599676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 160013cf5504SDave Airlie case PORT_D: 1601676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1602676574dfSJani Nikula default: 1603676574dfSJani Nikula return false; 160413cf5504SDave Airlie } 160513cf5504SDave Airlie } 160613cf5504SDave Airlie 160742db67d6SVille Syrjälä /* 160842db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 160942db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 161042db67d6SVille Syrjälä * hotplug detection results from several registers. 161142db67d6SVille Syrjälä * 161242db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 161342db67d6SVille Syrjälä */ 1614cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1615cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 16168c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1617fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1618fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1619676574dfSJani Nikula { 16208c841e57SJani Nikula enum port port; 1621676574dfSJani Nikula int i; 1622676574dfSJani Nikula 1623676574dfSJani Nikula for_each_hpd_pin(i) { 16248c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 16258c841e57SJani Nikula continue; 16268c841e57SJani Nikula 1627676574dfSJani Nikula *pin_mask |= BIT(i); 1628676574dfSJani Nikula 1629cf53902fSRodrigo Vivi port = intel_hpd_pin_to_port(dev_priv, i); 1630256cfddeSRodrigo Vivi if (port == PORT_NONE) 1631cc24fcdcSImre Deak continue; 1632cc24fcdcSImre Deak 1633fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1634676574dfSJani Nikula *long_mask |= BIT(i); 1635676574dfSJani Nikula } 1636676574dfSJani Nikula 1637676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1638676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1639676574dfSJani Nikula 1640676574dfSJani Nikula } 1641676574dfSJani Nikula 164291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1643515ac2bbSDaniel Vetter { 164428c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1645515ac2bbSDaniel Vetter } 1646515ac2bbSDaniel Vetter 164791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1648ce99c256SDaniel Vetter { 16499ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1650ce99c256SDaniel Vetter } 1651ce99c256SDaniel Vetter 16528bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 165391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 165491d14251STvrtko Ursulin enum pipe pipe, 1655eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1656eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16578bc5e955SDaniel Vetter uint32_t crc4) 16588bf1e9f1SShuang He { 16598bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16608bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 16618c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 16628c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 16638c6b709dSTomeu Vizoso uint32_t crcs[5]; 1664ac2300d4SDamien Lespiau int head, tail; 1665b2c88f5bSDamien Lespiau 1666d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1667033b7a23SMaarten Lankhorst if (pipe_crc->source && !crtc->base.crc.opened) { 16680c912c79SDamien Lespiau if (!pipe_crc->entries) { 1669d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 167034273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16710c912c79SDamien Lespiau return; 16720c912c79SDamien Lespiau } 16730c912c79SDamien Lespiau 1674d538bbdfSDamien Lespiau head = pipe_crc->head; 1675d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1676b2c88f5bSDamien Lespiau 1677b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1678d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1679b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1680b2c88f5bSDamien Lespiau return; 1681b2c88f5bSDamien Lespiau } 1682b2c88f5bSDamien Lespiau 1683b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16848bf1e9f1SShuang He 16858c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1686eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1687eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1688eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1689eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1690eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1691b2c88f5bSDamien Lespiau 1692b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1693d538bbdfSDamien Lespiau pipe_crc->head = head; 1694d538bbdfSDamien Lespiau 1695d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 169607144428SDamien Lespiau 169707144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16988c6b709dSTomeu Vizoso } else { 16998c6b709dSTomeu Vizoso /* 17008c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17018c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17028c6b709dSTomeu Vizoso * out the buggy result. 17038c6b709dSTomeu Vizoso * 1704163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17058c6b709dSTomeu Vizoso * don't trust that one either. 17068c6b709dSTomeu Vizoso */ 1707033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1708163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 17098c6b709dSTomeu Vizoso pipe_crc->skipped++; 17108c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17118c6b709dSTomeu Vizoso return; 17128c6b709dSTomeu Vizoso } 17138c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17148c6b709dSTomeu Vizoso crcs[0] = crc0; 17158c6b709dSTomeu Vizoso crcs[1] = crc1; 17168c6b709dSTomeu Vizoso crcs[2] = crc2; 17178c6b709dSTomeu Vizoso crcs[3] = crc3; 17188c6b709dSTomeu Vizoso crcs[4] = crc4; 1719246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1720ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1721246ee524STomeu Vizoso crcs); 17228c6b709dSTomeu Vizoso } 17238bf1e9f1SShuang He } 1724277de95eSDaniel Vetter #else 1725277de95eSDaniel Vetter static inline void 172691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 172791d14251STvrtko Ursulin enum pipe pipe, 1728277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1729277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1730277de95eSDaniel Vetter uint32_t crc4) {} 1731277de95eSDaniel Vetter #endif 1732eba94eb9SDaniel Vetter 1733277de95eSDaniel Vetter 173491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 173591d14251STvrtko Ursulin enum pipe pipe) 17365a69b89fSDaniel Vetter { 173791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17385a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 17395a69b89fSDaniel Vetter 0, 0, 0, 0); 17405a69b89fSDaniel Vetter } 17415a69b89fSDaniel Vetter 174291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 174391d14251STvrtko Ursulin enum pipe pipe) 1744eba94eb9SDaniel Vetter { 174591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1746eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1747eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1748eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1749eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17508bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1751eba94eb9SDaniel Vetter } 17525b3a856bSDaniel Vetter 175391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 175491d14251STvrtko Ursulin enum pipe pipe) 17555b3a856bSDaniel Vetter { 17560b5c5ed0SDaniel Vetter uint32_t res1, res2; 17570b5c5ed0SDaniel Vetter 175891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 17590b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17600b5c5ed0SDaniel Vetter else 17610b5c5ed0SDaniel Vetter res1 = 0; 17620b5c5ed0SDaniel Vetter 176391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 17640b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17650b5c5ed0SDaniel Vetter else 17660b5c5ed0SDaniel Vetter res2 = 0; 17675b3a856bSDaniel Vetter 176891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17690b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17700b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17710b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17720b5c5ed0SDaniel Vetter res1, res2); 17735b3a856bSDaniel Vetter } 17748bf1e9f1SShuang He 17751403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17761403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17771403c0d4SPaulo Zanoni * the work queue. */ 17781403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1779baf02a1fSBen Widawsky { 1780562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1781562d9baeSSagar Arun Kamble 1782a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 178359cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1784f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1785562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1786562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1787562d9baeSSagar Arun Kamble schedule_work(&rps->work); 178841a05a3aSDaniel Vetter } 1789d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1790d4d70aa5SImre Deak } 1791baf02a1fSBen Widawsky 1792bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1793c9a9a268SImre Deak return; 1794c9a9a268SImre Deak 17952d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 179612638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 17973b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 179812638c57SBen Widawsky 1799aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1800aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 180112638c57SBen Widawsky } 18021403c0d4SPaulo Zanoni } 1803baf02a1fSBen Widawsky 180426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 180526705e20SSagar Arun Kamble { 180693bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 180793bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 180826705e20SSagar Arun Kamble } 180926705e20SSagar Arun Kamble 181044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 181144d9241eSVille Syrjälä { 181244d9241eSVille Syrjälä enum pipe pipe; 181344d9241eSVille Syrjälä 181444d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 181544d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 181644d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 181744d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 181844d9241eSVille Syrjälä 181944d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 182044d9241eSVille Syrjälä } 182144d9241eSVille Syrjälä } 182244d9241eSVille Syrjälä 1823eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 182491d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 18257e231dbeSJesse Barnes { 18267e231dbeSJesse Barnes int pipe; 18277e231dbeSJesse Barnes 182858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 18291ca993d2SVille Syrjälä 18301ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 18311ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 18321ca993d2SVille Syrjälä return; 18331ca993d2SVille Syrjälä } 18341ca993d2SVille Syrjälä 1835055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1836f0f59a00SVille Syrjälä i915_reg_t reg; 18376b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 183891d181ddSImre Deak 1839bbb5eebfSDaniel Vetter /* 1840bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1841bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1842bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1843bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1844bbb5eebfSDaniel Vetter * handle. 1845bbb5eebfSDaniel Vetter */ 18460f239f4cSDaniel Vetter 18470f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 18486b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1849bbb5eebfSDaniel Vetter 1850bbb5eebfSDaniel Vetter switch (pipe) { 1851bbb5eebfSDaniel Vetter case PIPE_A: 1852bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1853bbb5eebfSDaniel Vetter break; 1854bbb5eebfSDaniel Vetter case PIPE_B: 1855bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1856bbb5eebfSDaniel Vetter break; 18573278f67fSVille Syrjälä case PIPE_C: 18583278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18593278f67fSVille Syrjälä break; 1860bbb5eebfSDaniel Vetter } 1861bbb5eebfSDaniel Vetter if (iir & iir_bit) 18626b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1863bbb5eebfSDaniel Vetter 18646b12ca56SVille Syrjälä if (!status_mask) 186591d181ddSImre Deak continue; 186691d181ddSImre Deak 186791d181ddSImre Deak reg = PIPESTAT(pipe); 18686b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 18696b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 18707e231dbeSJesse Barnes 18717e231dbeSJesse Barnes /* 18727e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18737e231dbeSJesse Barnes */ 18746b12ca56SVille Syrjälä if (pipe_stats[pipe]) 18756b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | pipe_stats[pipe]); 18767e231dbeSJesse Barnes } 187758ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18782ecb8ca4SVille Syrjälä } 18792ecb8ca4SVille Syrjälä 1880eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1881eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1882eb64343cSVille Syrjälä { 1883eb64343cSVille Syrjälä enum pipe pipe; 1884eb64343cSVille Syrjälä 1885eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1886eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1887eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1888eb64343cSVille Syrjälä 1889eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1890eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1891eb64343cSVille Syrjälä 1892eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1893eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1894eb64343cSVille Syrjälä } 1895eb64343cSVille Syrjälä } 1896eb64343cSVille Syrjälä 1897eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1898eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1899eb64343cSVille Syrjälä { 1900eb64343cSVille Syrjälä bool blc_event = false; 1901eb64343cSVille Syrjälä enum pipe pipe; 1902eb64343cSVille Syrjälä 1903eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1904eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1905eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1906eb64343cSVille Syrjälä 1907eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1908eb64343cSVille Syrjälä blc_event = true; 1909eb64343cSVille Syrjälä 1910eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1911eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1912eb64343cSVille Syrjälä 1913eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1914eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1915eb64343cSVille Syrjälä } 1916eb64343cSVille Syrjälä 1917eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1918eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1919eb64343cSVille Syrjälä } 1920eb64343cSVille Syrjälä 1921eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1922eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1923eb64343cSVille Syrjälä { 1924eb64343cSVille Syrjälä bool blc_event = false; 1925eb64343cSVille Syrjälä enum pipe pipe; 1926eb64343cSVille Syrjälä 1927eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1928eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1929eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1930eb64343cSVille Syrjälä 1931eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1932eb64343cSVille Syrjälä blc_event = true; 1933eb64343cSVille Syrjälä 1934eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1935eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1936eb64343cSVille Syrjälä 1937eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1938eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1939eb64343cSVille Syrjälä } 1940eb64343cSVille Syrjälä 1941eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1942eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1943eb64343cSVille Syrjälä 1944eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1945eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1946eb64343cSVille Syrjälä } 1947eb64343cSVille Syrjälä 194891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 19492ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 19502ecb8ca4SVille Syrjälä { 19512ecb8ca4SVille Syrjälä enum pipe pipe; 19527e231dbeSJesse Barnes 1953055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1954fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1955fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 19564356d586SDaniel Vetter 19574356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 195891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 19592d9d2b0bSVille Syrjälä 19601f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 19611f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 196231acc7f5SJesse Barnes } 196331acc7f5SJesse Barnes 1964c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 196591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1966c1874ed7SImre Deak } 1967c1874ed7SImre Deak 19681ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 196916c6c56bSVille Syrjälä { 197016c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 197116c6c56bSVille Syrjälä 19721ae3c34cSVille Syrjälä if (hotplug_status) 19733ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 19741ae3c34cSVille Syrjälä 19751ae3c34cSVille Syrjälä return hotplug_status; 19761ae3c34cSVille Syrjälä } 19771ae3c34cSVille Syrjälä 197891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 19791ae3c34cSVille Syrjälä u32 hotplug_status) 19801ae3c34cSVille Syrjälä { 19811ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19823ff60f89SOscar Mateo 198391d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 198491d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 198516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 198616c6c56bSVille Syrjälä 198758f2cf24SVille Syrjälä if (hotplug_trigger) { 1988cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1989cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1990cf53902fSRodrigo Vivi hpd_status_g4x, 1991fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 199258f2cf24SVille Syrjälä 199391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 199458f2cf24SVille Syrjälä } 1995369712e8SJani Nikula 1996369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 199791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 199816c6c56bSVille Syrjälä } else { 199916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 200016c6c56bSVille Syrjälä 200158f2cf24SVille Syrjälä if (hotplug_trigger) { 2002cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2003cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2004cf53902fSRodrigo Vivi hpd_status_i915, 2005fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 200691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 200716c6c56bSVille Syrjälä } 20083ff60f89SOscar Mateo } 200958f2cf24SVille Syrjälä } 201016c6c56bSVille Syrjälä 2011c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2012c1874ed7SImre Deak { 201345a83f84SDaniel Vetter struct drm_device *dev = arg; 2014fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2015c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2016c1874ed7SImre Deak 20172dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20182dd2a883SImre Deak return IRQ_NONE; 20192dd2a883SImre Deak 20201f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20211f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 20221f814dacSImre Deak 20231e1cace9SVille Syrjälä do { 20246e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 20252ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20261ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2027a5e485a9SVille Syrjälä u32 ier = 0; 20283ff60f89SOscar Mateo 2029c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2030c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 20313ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2032c1874ed7SImre Deak 2033c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 20341e1cace9SVille Syrjälä break; 2035c1874ed7SImre Deak 2036c1874ed7SImre Deak ret = IRQ_HANDLED; 2037c1874ed7SImre Deak 2038a5e485a9SVille Syrjälä /* 2039a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2040a5e485a9SVille Syrjälä * 2041a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2042a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2043a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2044a5e485a9SVille Syrjälä * 2045a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2046a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2047a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2048a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2049a5e485a9SVille Syrjälä * bits this time around. 2050a5e485a9SVille Syrjälä */ 20514a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2052a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2053a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 20544a0a0202SVille Syrjälä 20554a0a0202SVille Syrjälä if (gt_iir) 20564a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 20574a0a0202SVille Syrjälä if (pm_iir) 20584a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 20594a0a0202SVille Syrjälä 20607ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 20611ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 20627ce4d1f2SVille Syrjälä 20633ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 20643ff60f89SOscar Mateo * signalled in iir */ 2065eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 20667ce4d1f2SVille Syrjälä 2067eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2068eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2069eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2070eef57324SJerome Anand 20717ce4d1f2SVille Syrjälä /* 20727ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20737ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20747ce4d1f2SVille Syrjälä */ 20757ce4d1f2SVille Syrjälä if (iir) 20767ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20774a0a0202SVille Syrjälä 2078a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 20794a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20804a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 20811ae3c34cSVille Syrjälä 208252894874SVille Syrjälä if (gt_iir) 2083261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 208452894874SVille Syrjälä if (pm_iir) 208552894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 208652894874SVille Syrjälä 20871ae3c34cSVille Syrjälä if (hotplug_status) 208891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20892ecb8ca4SVille Syrjälä 209091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 20911e1cace9SVille Syrjälä } while (0); 20927e231dbeSJesse Barnes 20931f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20941f814dacSImre Deak 20957e231dbeSJesse Barnes return ret; 20967e231dbeSJesse Barnes } 20977e231dbeSJesse Barnes 209843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 209943f328d7SVille Syrjälä { 210045a83f84SDaniel Vetter struct drm_device *dev = arg; 2101fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 210243f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 210343f328d7SVille Syrjälä 21042dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21052dd2a883SImre Deak return IRQ_NONE; 21062dd2a883SImre Deak 21071f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21081f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21091f814dacSImre Deak 2110579de73bSChris Wilson do { 21116e814800SVille Syrjälä u32 master_ctl, iir; 21122ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21131ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2114f0fd96f5SChris Wilson u32 gt_iir[4]; 2115a5e485a9SVille Syrjälä u32 ier = 0; 2116a5e485a9SVille Syrjälä 21178e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 21183278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 21193278f67fSVille Syrjälä 21203278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 21218e5fd599SVille Syrjälä break; 212243f328d7SVille Syrjälä 212327b6c122SOscar Mateo ret = IRQ_HANDLED; 212427b6c122SOscar Mateo 2125a5e485a9SVille Syrjälä /* 2126a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2127a5e485a9SVille Syrjälä * 2128a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2129a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2130a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2131a5e485a9SVille Syrjälä * 2132a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2133a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2134a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2135a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2136a5e485a9SVille Syrjälä * bits this time around. 2137a5e485a9SVille Syrjälä */ 213843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2139a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2140a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 214143f328d7SVille Syrjälä 2142e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 214327b6c122SOscar Mateo 214427b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 21451ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 214643f328d7SVille Syrjälä 214727b6c122SOscar Mateo /* Call regardless, as some status bits might not be 214827b6c122SOscar Mateo * signalled in iir */ 2149eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 215043f328d7SVille Syrjälä 2151eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2152eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2153eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2154eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2155eef57324SJerome Anand 21567ce4d1f2SVille Syrjälä /* 21577ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21587ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21597ce4d1f2SVille Syrjälä */ 21607ce4d1f2SVille Syrjälä if (iir) 21617ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21627ce4d1f2SVille Syrjälä 2163a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2164e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 216543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 21661ae3c34cSVille Syrjälä 2167f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2168e30e251aSVille Syrjälä 21691ae3c34cSVille Syrjälä if (hotplug_status) 217091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21712ecb8ca4SVille Syrjälä 217291d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2173579de73bSChris Wilson } while (0); 21743278f67fSVille Syrjälä 21751f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21761f814dacSImre Deak 217743f328d7SVille Syrjälä return ret; 217843f328d7SVille Syrjälä } 217943f328d7SVille Syrjälä 218091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 218191d14251STvrtko Ursulin u32 hotplug_trigger, 218240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2183776ad806SJesse Barnes { 218442db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2185776ad806SJesse Barnes 21866a39d7c9SJani Nikula /* 21876a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 21886a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 21896a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 21906a39d7c9SJani Nikula * errors. 21916a39d7c9SJani Nikula */ 219213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21936a39d7c9SJani Nikula if (!hotplug_trigger) { 21946a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 21956a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 21966a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 21976a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 21986a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 21996a39d7c9SJani Nikula } 22006a39d7c9SJani Nikula 220113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22026a39d7c9SJani Nikula if (!hotplug_trigger) 22036a39d7c9SJani Nikula return; 220413cf5504SDave Airlie 2205cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 220640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2207fd63e2a9SImre Deak pch_port_hotplug_long_detect); 220840e56410SVille Syrjälä 220991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2210aaf5ec2eSSonika Jindal } 221191d131d2SDaniel Vetter 221291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 221340e56410SVille Syrjälä { 221440e56410SVille Syrjälä int pipe; 221540e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 221640e56410SVille Syrjälä 221791d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 221840e56410SVille Syrjälä 2219cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2220cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2221776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2222cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2223cfc33bf7SVille Syrjälä port_name(port)); 2224cfc33bf7SVille Syrjälä } 2225776ad806SJesse Barnes 2226ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 222791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2228ce99c256SDaniel Vetter 2229776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 223091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2231776ad806SJesse Barnes 2232776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2233776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2234776ad806SJesse Barnes 2235776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2236776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2237776ad806SJesse Barnes 2238776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2239776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2240776ad806SJesse Barnes 22419db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2242055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 22439db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 22449db4a9c7SJesse Barnes pipe_name(pipe), 22459db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2246776ad806SJesse Barnes 2247776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2248776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2249776ad806SJesse Barnes 2250776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2251776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2252776ad806SJesse Barnes 2253776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2254a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22558664281bSPaulo Zanoni 22568664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2257a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22588664281bSPaulo Zanoni } 22598664281bSPaulo Zanoni 226091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 22618664281bSPaulo Zanoni { 22628664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 22635a69b89fSDaniel Vetter enum pipe pipe; 22648664281bSPaulo Zanoni 2265de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2266de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2267de032bf4SPaulo Zanoni 2268055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22691f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 22701f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 22718664281bSPaulo Zanoni 22725a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 227391d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 227491d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 22755a69b89fSDaniel Vetter else 227691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 22775a69b89fSDaniel Vetter } 22785a69b89fSDaniel Vetter } 22798bf1e9f1SShuang He 22808664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 22818664281bSPaulo Zanoni } 22828664281bSPaulo Zanoni 228391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 22848664281bSPaulo Zanoni { 22858664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 228645c1cd87SMika Kahola enum pipe pipe; 22878664281bSPaulo Zanoni 2288de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2289de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2290de032bf4SPaulo Zanoni 229145c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 229245c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 229345c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 22948664281bSPaulo Zanoni 22958664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2296776ad806SJesse Barnes } 2297776ad806SJesse Barnes 229891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 229923e81d69SAdam Jackson { 230023e81d69SAdam Jackson int pipe; 23016dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2302aaf5ec2eSSonika Jindal 230391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 230491d131d2SDaniel Vetter 2305cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2306cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 230723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2308cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2309cfc33bf7SVille Syrjälä port_name(port)); 2310cfc33bf7SVille Syrjälä } 231123e81d69SAdam Jackson 231223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 231391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 231423e81d69SAdam Jackson 231523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 231691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 231723e81d69SAdam Jackson 231823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 231923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 232023e81d69SAdam Jackson 232123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 232223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 232323e81d69SAdam Jackson 232423e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2325055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 232623e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 232723e81d69SAdam Jackson pipe_name(pipe), 232823e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 23298664281bSPaulo Zanoni 23308664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 233191d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 233223e81d69SAdam Jackson } 233323e81d69SAdam Jackson 233491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 23356dbf30ceSVille Syrjälä { 23366dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 23376dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 23386dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 23396dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 23406dbf30ceSVille Syrjälä 23416dbf30ceSVille Syrjälä if (hotplug_trigger) { 23426dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23436dbf30ceSVille Syrjälä 23446dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23456dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23466dbf30ceSVille Syrjälä 2347cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2348cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 234974c0b395SVille Syrjälä spt_port_hotplug_long_detect); 23506dbf30ceSVille Syrjälä } 23516dbf30ceSVille Syrjälä 23526dbf30ceSVille Syrjälä if (hotplug2_trigger) { 23536dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23546dbf30ceSVille Syrjälä 23556dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 23566dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 23576dbf30ceSVille Syrjälä 2358cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2359cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 23606dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 23616dbf30ceSVille Syrjälä } 23626dbf30ceSVille Syrjälä 23636dbf30ceSVille Syrjälä if (pin_mask) 236491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 23656dbf30ceSVille Syrjälä 23666dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 236791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23686dbf30ceSVille Syrjälä } 23696dbf30ceSVille Syrjälä 237091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 237191d14251STvrtko Ursulin u32 hotplug_trigger, 237240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2373c008bc6eSPaulo Zanoni { 2374e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2375e4ce95aaSVille Syrjälä 2376e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2377e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2378e4ce95aaSVille Syrjälä 2379cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 238040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2381e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 238240e56410SVille Syrjälä 238391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2384e4ce95aaSVille Syrjälä } 2385c008bc6eSPaulo Zanoni 238691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 238791d14251STvrtko Ursulin u32 de_iir) 238840e56410SVille Syrjälä { 238940e56410SVille Syrjälä enum pipe pipe; 239040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 239140e56410SVille Syrjälä 239240e56410SVille Syrjälä if (hotplug_trigger) 239391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 239440e56410SVille Syrjälä 2395c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 239691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2397c008bc6eSPaulo Zanoni 2398c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 239991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2400c008bc6eSPaulo Zanoni 2401c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2402c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2403c008bc6eSPaulo Zanoni 2404055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2405fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2406fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2407c008bc6eSPaulo Zanoni 240840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 24091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2410c008bc6eSPaulo Zanoni 241140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 241291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2413c008bc6eSPaulo Zanoni } 2414c008bc6eSPaulo Zanoni 2415c008bc6eSPaulo Zanoni /* check event from PCH */ 2416c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2417c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2418c008bc6eSPaulo Zanoni 241991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 242091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2421c008bc6eSPaulo Zanoni else 242291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2423c008bc6eSPaulo Zanoni 2424c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2425c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2426c008bc6eSPaulo Zanoni } 2427c008bc6eSPaulo Zanoni 242891d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 242991d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2430c008bc6eSPaulo Zanoni } 2431c008bc6eSPaulo Zanoni 243291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 243391d14251STvrtko Ursulin u32 de_iir) 24349719fb98SPaulo Zanoni { 243507d27e20SDamien Lespiau enum pipe pipe; 243623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 243723bb4cb5SVille Syrjälä 243840e56410SVille Syrjälä if (hotplug_trigger) 243991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 24409719fb98SPaulo Zanoni 24419719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 244291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 24439719fb98SPaulo Zanoni 24449719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 244591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 24469719fb98SPaulo Zanoni 24479719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 244891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 24499719fb98SPaulo Zanoni 2450055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2451fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2452fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 24539719fb98SPaulo Zanoni } 24549719fb98SPaulo Zanoni 24559719fb98SPaulo Zanoni /* check event from PCH */ 245691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 24579719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 24589719fb98SPaulo Zanoni 245991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 24609719fb98SPaulo Zanoni 24619719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24629719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24639719fb98SPaulo Zanoni } 24649719fb98SPaulo Zanoni } 24659719fb98SPaulo Zanoni 246672c90f62SOscar Mateo /* 246772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 246872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 246972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 247072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 247172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 247272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 247372c90f62SOscar Mateo */ 2474f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2475b1f14ad0SJesse Barnes { 247645a83f84SDaniel Vetter struct drm_device *dev = arg; 2477fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2478f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24790e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2480b1f14ad0SJesse Barnes 24812dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 24822dd2a883SImre Deak return IRQ_NONE; 24832dd2a883SImre Deak 24841f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24851f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 24861f814dacSImre Deak 2487b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2488b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2489b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 249023a78516SPaulo Zanoni POSTING_READ(DEIER); 24910e43406bSChris Wilson 249244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 249344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 249444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 249544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 249644498aeaSPaulo Zanoni * due to its back queue). */ 249791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 249844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 249944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 250044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2501ab5c608bSBen Widawsky } 250244498aeaSPaulo Zanoni 250372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 250472c90f62SOscar Mateo 25050e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 25060e43406bSChris Wilson if (gt_iir) { 250772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 250872c90f62SOscar Mateo ret = IRQ_HANDLED; 250991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2510261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2511d8fc8a47SPaulo Zanoni else 2512261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 25130e43406bSChris Wilson } 2514b1f14ad0SJesse Barnes 2515b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 25160e43406bSChris Wilson if (de_iir) { 251772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 251872c90f62SOscar Mateo ret = IRQ_HANDLED; 251991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 252091d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2521f1af8fc1SPaulo Zanoni else 252291d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 25230e43406bSChris Wilson } 25240e43406bSChris Wilson 252591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2526f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25270e43406bSChris Wilson if (pm_iir) { 2528b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 25290e43406bSChris Wilson ret = IRQ_HANDLED; 253072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 25310e43406bSChris Wilson } 2532f1af8fc1SPaulo Zanoni } 2533b1f14ad0SJesse Barnes 2534b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2535b1f14ad0SJesse Barnes POSTING_READ(DEIER); 253691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 253744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 253844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2539ab5c608bSBen Widawsky } 2540b1f14ad0SJesse Barnes 25411f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 25421f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25431f814dacSImre Deak 2544b1f14ad0SJesse Barnes return ret; 2545b1f14ad0SJesse Barnes } 2546b1f14ad0SJesse Barnes 254791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 254891d14251STvrtko Ursulin u32 hotplug_trigger, 254940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2550d04a492dSShashank Sharma { 2551cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2552d04a492dSShashank Sharma 2553a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2554a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2555d04a492dSShashank Sharma 2556cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 255740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2558cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 255940e56410SVille Syrjälä 256091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2561d04a492dSShashank Sharma } 2562d04a492dSShashank Sharma 2563f11a0f46STvrtko Ursulin static irqreturn_t 2564f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2565abd58f01SBen Widawsky { 2566abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2567f11a0f46STvrtko Ursulin u32 iir; 2568c42664ccSDaniel Vetter enum pipe pipe; 256988e04703SJesse Barnes 2570abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2571e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2572e32192e1STvrtko Ursulin if (iir) { 2573e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2574abd58f01SBen Widawsky ret = IRQ_HANDLED; 2575e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 257691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 257738cc46d7SOscar Mateo else 257838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2579abd58f01SBen Widawsky } 258038cc46d7SOscar Mateo else 258138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2582abd58f01SBen Widawsky } 2583abd58f01SBen Widawsky 25846d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2585e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2586e32192e1STvrtko Ursulin if (iir) { 2587e32192e1STvrtko Ursulin u32 tmp_mask; 2588d04a492dSShashank Sharma bool found = false; 2589cebd87a0SVille Syrjälä 2590e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 25916d766f02SDaniel Vetter ret = IRQ_HANDLED; 259288e04703SJesse Barnes 2593e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2594bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2595e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2596e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2597e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2598e32192e1STvrtko Ursulin 2599a324fcacSRodrigo Vivi if (IS_CNL_WITH_PORT_F(dev_priv)) 2600a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2601a324fcacSRodrigo Vivi 2602e32192e1STvrtko Ursulin if (iir & tmp_mask) { 260391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2604d04a492dSShashank Sharma found = true; 2605d04a492dSShashank Sharma } 2606d04a492dSShashank Sharma 2607cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2608e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2609e32192e1STvrtko Ursulin if (tmp_mask) { 261091d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 261191d14251STvrtko Ursulin hpd_bxt); 2612d04a492dSShashank Sharma found = true; 2613d04a492dSShashank Sharma } 2614e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2615e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2616e32192e1STvrtko Ursulin if (tmp_mask) { 261791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 261891d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2619e32192e1STvrtko Ursulin found = true; 2620e32192e1STvrtko Ursulin } 2621e32192e1STvrtko Ursulin } 2622d04a492dSShashank Sharma 2623cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 262491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 26259e63743eSShashank Sharma found = true; 26269e63743eSShashank Sharma } 26279e63743eSShashank Sharma 2628d04a492dSShashank Sharma if (!found) 262938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 26306d766f02SDaniel Vetter } 263138cc46d7SOscar Mateo else 263238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 26336d766f02SDaniel Vetter } 26346d766f02SDaniel Vetter 2635055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2636fd3a4024SDaniel Vetter u32 fault_errors; 2637abd58f01SBen Widawsky 2638c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2639c42664ccSDaniel Vetter continue; 2640c42664ccSDaniel Vetter 2641e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2642e32192e1STvrtko Ursulin if (!iir) { 2643e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2644e32192e1STvrtko Ursulin continue; 2645e32192e1STvrtko Ursulin } 2646770de83dSDamien Lespiau 2647e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2648e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2649e32192e1STvrtko Ursulin 2650fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2651fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2652abd58f01SBen Widawsky 2653e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 265491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 26550fbe7870SDaniel Vetter 2656e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2657e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 265838d83c96SDaniel Vetter 2659e32192e1STvrtko Ursulin fault_errors = iir; 2660bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2661e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2662770de83dSDamien Lespiau else 2663e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2664770de83dSDamien Lespiau 2665770de83dSDamien Lespiau if (fault_errors) 26661353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 266730100f2bSDaniel Vetter pipe_name(pipe), 2668e32192e1STvrtko Ursulin fault_errors); 2669abd58f01SBen Widawsky } 2670abd58f01SBen Widawsky 267191d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2672266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 267392d03a80SDaniel Vetter /* 267492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 267592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 267692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 267792d03a80SDaniel Vetter */ 2678e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2679e32192e1STvrtko Ursulin if (iir) { 2680e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 268192d03a80SDaniel Vetter ret = IRQ_HANDLED; 26826dbf30ceSVille Syrjälä 26837b22b8c4SRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 26847b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 268591d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 26866dbf30ceSVille Syrjälä else 268791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 26882dfb0b81SJani Nikula } else { 26892dfb0b81SJani Nikula /* 26902dfb0b81SJani Nikula * Like on previous PCH there seems to be something 26912dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 26922dfb0b81SJani Nikula */ 26932dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 26942dfb0b81SJani Nikula } 269592d03a80SDaniel Vetter } 269692d03a80SDaniel Vetter 2697f11a0f46STvrtko Ursulin return ret; 2698f11a0f46STvrtko Ursulin } 2699f11a0f46STvrtko Ursulin 2700f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2701f11a0f46STvrtko Ursulin { 2702f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 2703f11a0f46STvrtko Ursulin u32 master_ctl; 2704f0fd96f5SChris Wilson u32 gt_iir[4]; 2705f11a0f46STvrtko Ursulin 2706f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2707f11a0f46STvrtko Ursulin return IRQ_NONE; 2708f11a0f46STvrtko Ursulin 2709f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2710f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2711f11a0f46STvrtko Ursulin if (!master_ctl) 2712f11a0f46STvrtko Ursulin return IRQ_NONE; 2713f11a0f46STvrtko Ursulin 2714f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2715f11a0f46STvrtko Ursulin 2716f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 271755ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2718f0fd96f5SChris Wilson 2719f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2720f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2721f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 272255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2723f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2724f0fd96f5SChris Wilson } 2725f11a0f46STvrtko Ursulin 2726cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2727abd58f01SBen Widawsky 2728f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 27291f814dacSImre Deak 273055ef72f2SChris Wilson return IRQ_HANDLED; 2731abd58f01SBen Widawsky } 2732abd58f01SBen Widawsky 273336703e79SChris Wilson struct wedge_me { 273436703e79SChris Wilson struct delayed_work work; 273536703e79SChris Wilson struct drm_i915_private *i915; 273636703e79SChris Wilson const char *name; 273736703e79SChris Wilson }; 273836703e79SChris Wilson 273936703e79SChris Wilson static void wedge_me(struct work_struct *work) 274036703e79SChris Wilson { 274136703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 274236703e79SChris Wilson 274336703e79SChris Wilson dev_err(w->i915->drm.dev, 274436703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 274536703e79SChris Wilson w->name); 274636703e79SChris Wilson i915_gem_set_wedged(w->i915); 274736703e79SChris Wilson } 274836703e79SChris Wilson 274936703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 275036703e79SChris Wilson struct drm_i915_private *i915, 275136703e79SChris Wilson long timeout, 275236703e79SChris Wilson const char *name) 275336703e79SChris Wilson { 275436703e79SChris Wilson w->i915 = i915; 275536703e79SChris Wilson w->name = name; 275636703e79SChris Wilson 275736703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 275836703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 275936703e79SChris Wilson } 276036703e79SChris Wilson 276136703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 276236703e79SChris Wilson { 276336703e79SChris Wilson cancel_delayed_work_sync(&w->work); 276436703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 276536703e79SChris Wilson w->i915 = NULL; 276636703e79SChris Wilson } 276736703e79SChris Wilson 276836703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 276936703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 277036703e79SChris Wilson (W)->i915; \ 277136703e79SChris Wilson __fini_wedge((W))) 277236703e79SChris Wilson 277351951ae7SMika Kuoppala static u32 2774f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 277551951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 277651951ae7SMika Kuoppala { 277751951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 277851951ae7SMika Kuoppala u32 timeout_ts; 277951951ae7SMika Kuoppala u32 ident; 278051951ae7SMika Kuoppala 278151951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 278251951ae7SMika Kuoppala 278351951ae7SMika Kuoppala /* 278451951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 278551951ae7SMika Kuoppala * so we do ~100us as an educated guess. 278651951ae7SMika Kuoppala */ 278751951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 278851951ae7SMika Kuoppala do { 278951951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 279051951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 279151951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 279251951ae7SMika Kuoppala 279351951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 279451951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 279551951ae7SMika Kuoppala bank, bit, ident); 279651951ae7SMika Kuoppala return 0; 279751951ae7SMika Kuoppala } 279851951ae7SMika Kuoppala 279951951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 280051951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 280151951ae7SMika Kuoppala 2802f744dbc2SMika Kuoppala return ident; 2803f744dbc2SMika Kuoppala } 2804f744dbc2SMika Kuoppala 2805f744dbc2SMika Kuoppala static void 2806f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 2807f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 2808f744dbc2SMika Kuoppala { 2809*d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 2810*d02b98b8SOscar Mateo return gen6_rps_irq_handler(i915, iir); 2811*d02b98b8SOscar Mateo 2812f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 2813f744dbc2SMika Kuoppala instance, iir); 2814f744dbc2SMika Kuoppala } 2815f744dbc2SMika Kuoppala 2816f744dbc2SMika Kuoppala static void 2817f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 2818f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 2819f744dbc2SMika Kuoppala { 2820f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 2821f744dbc2SMika Kuoppala 2822f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 2823f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 2824f744dbc2SMika Kuoppala else 2825f744dbc2SMika Kuoppala engine = NULL; 2826f744dbc2SMika Kuoppala 2827f744dbc2SMika Kuoppala if (likely(engine)) 2828f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 2829f744dbc2SMika Kuoppala 2830f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 2831f744dbc2SMika Kuoppala class, instance); 2832f744dbc2SMika Kuoppala } 2833f744dbc2SMika Kuoppala 2834f744dbc2SMika Kuoppala static void 2835f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 2836f744dbc2SMika Kuoppala const u32 identity) 2837f744dbc2SMika Kuoppala { 2838f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 2839f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 2840f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 2841f744dbc2SMika Kuoppala 2842f744dbc2SMika Kuoppala if (unlikely(!intr)) 2843f744dbc2SMika Kuoppala return; 2844f744dbc2SMika Kuoppala 2845f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 2846f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 2847f744dbc2SMika Kuoppala 2848f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 2849f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 2850f744dbc2SMika Kuoppala 2851f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 2852f744dbc2SMika Kuoppala class, instance, intr); 285351951ae7SMika Kuoppala } 285451951ae7SMika Kuoppala 285551951ae7SMika Kuoppala static void 285651951ae7SMika Kuoppala gen11_gt_irq_handler(struct drm_i915_private * const i915, 285751951ae7SMika Kuoppala const u32 master_ctl) 285851951ae7SMika Kuoppala { 285951951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 286051951ae7SMika Kuoppala unsigned int bank; 286151951ae7SMika Kuoppala 286251951ae7SMika Kuoppala for (bank = 0; bank < 2; bank++) { 286351951ae7SMika Kuoppala unsigned long intr_dw; 286451951ae7SMika Kuoppala unsigned int bit; 286551951ae7SMika Kuoppala 286651951ae7SMika Kuoppala if (!(master_ctl & GEN11_GT_DW_IRQ(bank))) 286751951ae7SMika Kuoppala continue; 286851951ae7SMika Kuoppala 286951951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 287051951ae7SMika Kuoppala 287151951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 287251951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 287351951ae7SMika Kuoppala continue; 287451951ae7SMika Kuoppala } 287551951ae7SMika Kuoppala 287651951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 2877f744dbc2SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, 2878f744dbc2SMika Kuoppala bank, bit); 287951951ae7SMika Kuoppala 2880f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 288151951ae7SMika Kuoppala } 288251951ae7SMika Kuoppala 288351951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 288451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 288551951ae7SMika Kuoppala } 288651951ae7SMika Kuoppala } 288751951ae7SMika Kuoppala 288851951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 288951951ae7SMika Kuoppala { 289051951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 289151951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 289251951ae7SMika Kuoppala u32 master_ctl; 289351951ae7SMika Kuoppala 289451951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 289551951ae7SMika Kuoppala return IRQ_NONE; 289651951ae7SMika Kuoppala 289751951ae7SMika Kuoppala master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 289851951ae7SMika Kuoppala master_ctl &= ~GEN11_MASTER_IRQ; 289951951ae7SMika Kuoppala if (!master_ctl) 290051951ae7SMika Kuoppala return IRQ_NONE; 290151951ae7SMika Kuoppala 290251951ae7SMika Kuoppala /* Disable interrupts. */ 290351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 290451951ae7SMika Kuoppala 290551951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 290651951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 290751951ae7SMika Kuoppala 290851951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 290951951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 291051951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 291151951ae7SMika Kuoppala 291251951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 291351951ae7SMika Kuoppala /* 291451951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 291551951ae7SMika Kuoppala * for the display related bits. 291651951ae7SMika Kuoppala */ 291751951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 291851951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 291951951ae7SMika Kuoppala } 292051951ae7SMika Kuoppala 292151951ae7SMika Kuoppala /* Acknowledge and enable interrupts. */ 292251951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl); 292351951ae7SMika Kuoppala 292451951ae7SMika Kuoppala return IRQ_HANDLED; 292551951ae7SMika Kuoppala } 292651951ae7SMika Kuoppala 2927ce800754SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv, 2928ce800754SChris Wilson const char *msg) 29298a905236SJesse Barnes { 2930ce800754SChris Wilson struct i915_gpu_error *error = &dev_priv->gpu_error; 293191c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2932cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2933cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2934cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 293536703e79SChris Wilson struct wedge_me w; 29368a905236SJesse Barnes 2937c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 29388a905236SJesse Barnes 293944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2940c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 29411f83fee0SDaniel Vetter 294236703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 294336703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 2944c033666aSChris Wilson intel_prepare_reset(dev_priv); 29457514747dSVille Syrjälä 2946ce800754SChris Wilson error->reason = msg; 2947ce800754SChris Wilson 294836703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 2949ce800754SChris Wilson set_bit(I915_RESET_HANDOFF, &error->flags); 2950ce800754SChris Wilson wake_up_all(&error->wait_queue); 29518c185ecaSChris Wilson 295236703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 295336703e79SChris Wilson * blocking indefinitely on struct_mutex. 295417e1df07SDaniel Vetter */ 295536703e79SChris Wilson do { 2956780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2957ce800754SChris Wilson i915_reset(dev_priv); 2958221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2959780f262aSChris Wilson } 2960ce800754SChris Wilson } while (wait_on_bit_timeout(&error->flags, 29618c185ecaSChris Wilson I915_RESET_HANDOFF, 2962780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 296336703e79SChris Wilson 1)); 2964f69061beSDaniel Vetter 2965ce800754SChris Wilson error->reason = NULL; 2966ce800754SChris Wilson 2967c033666aSChris Wilson intel_finish_reset(dev_priv); 296836703e79SChris Wilson } 2969f454c694SImre Deak 2970ce800754SChris Wilson if (!test_bit(I915_WEDGED, &error->flags)) 2971ce800754SChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event); 2972f316a42cSBen Gamari } 29738a905236SJesse Barnes 2974eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2975c0e09200SDave Airlie { 2976eaa14c24SChris Wilson u32 eir; 297763eeaf38SJesse Barnes 2978eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2979eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 298063eeaf38SJesse Barnes 2981eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2982eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2983eaa14c24SChris Wilson else 2984eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 29858a905236SJesse Barnes 2986eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 298763eeaf38SJesse Barnes eir = I915_READ(EIR); 298863eeaf38SJesse Barnes if (eir) { 298963eeaf38SJesse Barnes /* 299063eeaf38SJesse Barnes * some errors might have become stuck, 299163eeaf38SJesse Barnes * mask them. 299263eeaf38SJesse Barnes */ 2993eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 299463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 299563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 299663eeaf38SJesse Barnes } 299735aed2e6SChris Wilson } 299835aed2e6SChris Wilson 299935aed2e6SChris Wilson /** 3000b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 300114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 300214b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 3003ce800754SChris Wilson * @flags: control flags 300487c390b6SMichel Thierry * @fmt: Error message format string 300587c390b6SMichel Thierry * 3006aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 300735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 300835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 300935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 301035aed2e6SChris Wilson * of a ring dump etc.). 301135aed2e6SChris Wilson */ 3012c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 3013c033666aSChris Wilson u32 engine_mask, 3014ce800754SChris Wilson unsigned long flags, 301558174462SMika Kuoppala const char *fmt, ...) 301635aed2e6SChris Wilson { 3017142bc7d9SMichel Thierry struct intel_engine_cs *engine; 3018142bc7d9SMichel Thierry unsigned int tmp; 301958174462SMika Kuoppala char error_msg[80]; 3020ce800754SChris Wilson char *msg = NULL; 3021ce800754SChris Wilson 3022ce800754SChris Wilson if (fmt) { 3023ce800754SChris Wilson va_list args; 302435aed2e6SChris Wilson 302558174462SMika Kuoppala va_start(args, fmt); 302658174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 302758174462SMika Kuoppala va_end(args); 302858174462SMika Kuoppala 3029ce800754SChris Wilson msg = error_msg; 3030ce800754SChris Wilson } 3031ce800754SChris Wilson 30321604a86dSChris Wilson /* 30331604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 30341604a86dSChris Wilson * reference held, for example because there is a pending GPU 30351604a86dSChris Wilson * request that won't finish until the reset is done. This 30361604a86dSChris Wilson * isn't the case at least when we get here by doing a 30371604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 30381604a86dSChris Wilson */ 30391604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 30401604a86dSChris Wilson 3041873d66fbSChris Wilson engine_mask &= INTEL_INFO(dev_priv)->ring_mask; 3042ce800754SChris Wilson 3043ce800754SChris Wilson if (flags & I915_ERROR_CAPTURE) { 3044ce800754SChris Wilson i915_capture_error_state(dev_priv, engine_mask, msg); 3045eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 3046ce800754SChris Wilson } 30478a905236SJesse Barnes 3048142bc7d9SMichel Thierry /* 3049142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 3050142bc7d9SMichel Thierry * single reset fails. 3051142bc7d9SMichel Thierry */ 3052142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 3053142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 30549db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 3055142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3056142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3057142bc7d9SMichel Thierry continue; 3058142bc7d9SMichel Thierry 3059ce800754SChris Wilson if (i915_reset_engine(engine, msg) == 0) 3060142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 3061142bc7d9SMichel Thierry 3062142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3063142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3064142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 3065142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 3066142bc7d9SMichel Thierry } 3067142bc7d9SMichel Thierry } 3068142bc7d9SMichel Thierry 30698af29b0cSChris Wilson if (!engine_mask) 30701604a86dSChris Wilson goto out; 30718af29b0cSChris Wilson 3072142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 3073d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 3074d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 3075d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 3076d5367307SChris Wilson &dev_priv->gpu_error.flags)); 30771604a86dSChris Wilson goto out; 3078d5367307SChris Wilson } 3079ba1234d1SBen Gamari 3080142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 3081142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3082142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3083142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3084142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 3085142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 3086142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 3087142bc7d9SMichel Thierry } 3088142bc7d9SMichel Thierry 3089ce800754SChris Wilson i915_reset_device(dev_priv, msg); 3090d5367307SChris Wilson 3091142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3092142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3093142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3094142bc7d9SMichel Thierry } 3095142bc7d9SMichel Thierry 3096d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 3097d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 30981604a86dSChris Wilson 30991604a86dSChris Wilson out: 31001604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 31018a905236SJesse Barnes } 31028a905236SJesse Barnes 310342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 310442f52ef8SKeith Packard * we use as a pipe index 310542f52ef8SKeith Packard */ 310686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 31070a3e67a4SJesse Barnes { 3108fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3109e9d21d7fSKeith Packard unsigned long irqflags; 311071e0ffa5SJesse Barnes 31111ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 311286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 311386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 311486e83e35SChris Wilson 311586e83e35SChris Wilson return 0; 311686e83e35SChris Wilson } 311786e83e35SChris Wilson 311886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 311986e83e35SChris Wilson { 312086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 312186e83e35SChris Wilson unsigned long irqflags; 312286e83e35SChris Wilson 312386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31247c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3125755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31261ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31278692d00eSChris Wilson 31280a3e67a4SJesse Barnes return 0; 31290a3e67a4SJesse Barnes } 31300a3e67a4SJesse Barnes 313188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3132f796cf8fSJesse Barnes { 3133fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3134f796cf8fSJesse Barnes unsigned long irqflags; 313555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 313686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3137f796cf8fSJesse Barnes 3138f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3139fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3140b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3141b1f14ad0SJesse Barnes 31422e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 31432e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 31442e8bf223SDhinakaran Pandiyan */ 31452e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31462e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31472e8bf223SDhinakaran Pandiyan 3148b1f14ad0SJesse Barnes return 0; 3149b1f14ad0SJesse Barnes } 3150b1f14ad0SJesse Barnes 315188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3152abd58f01SBen Widawsky { 3153fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3154abd58f01SBen Widawsky unsigned long irqflags; 3155abd58f01SBen Widawsky 3156abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3157013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3158abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3159013d3752SVille Syrjälä 31602e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 31612e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 31622e8bf223SDhinakaran Pandiyan */ 31632e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31642e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31652e8bf223SDhinakaran Pandiyan 3166abd58f01SBen Widawsky return 0; 3167abd58f01SBen Widawsky } 3168abd58f01SBen Widawsky 316942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 317042f52ef8SKeith Packard * we use as a pipe index 317142f52ef8SKeith Packard */ 317286e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 317386e83e35SChris Wilson { 317486e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 317586e83e35SChris Wilson unsigned long irqflags; 317686e83e35SChris Wilson 317786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 317886e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 317986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 318086e83e35SChris Wilson } 318186e83e35SChris Wilson 318286e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 31830a3e67a4SJesse Barnes { 3184fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3185e9d21d7fSKeith Packard unsigned long irqflags; 31860a3e67a4SJesse Barnes 31871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31887c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3189755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31901ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31910a3e67a4SJesse Barnes } 31920a3e67a4SJesse Barnes 319388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3194f796cf8fSJesse Barnes { 3195fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3196f796cf8fSJesse Barnes unsigned long irqflags; 319755b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 319886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3199f796cf8fSJesse Barnes 3200f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3201fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3202b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3203b1f14ad0SJesse Barnes } 3204b1f14ad0SJesse Barnes 320588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3206abd58f01SBen Widawsky { 3207fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3208abd58f01SBen Widawsky unsigned long irqflags; 3209abd58f01SBen Widawsky 3210abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3211013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3212abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3213abd58f01SBen Widawsky } 3214abd58f01SBen Widawsky 3215b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 321691738a95SPaulo Zanoni { 32176e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 321891738a95SPaulo Zanoni return; 321991738a95SPaulo Zanoni 32203488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3221105b122eSPaulo Zanoni 32226e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3223105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3224622364b6SPaulo Zanoni } 3225105b122eSPaulo Zanoni 322691738a95SPaulo Zanoni /* 3227622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3228622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3229622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3230622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3231622364b6SPaulo Zanoni * 3232622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 323391738a95SPaulo Zanoni */ 3234622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3235622364b6SPaulo Zanoni { 3236fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3237622364b6SPaulo Zanoni 32386e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3239622364b6SPaulo Zanoni return; 3240622364b6SPaulo Zanoni 3241622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 324291738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 324391738a95SPaulo Zanoni POSTING_READ(SDEIER); 324491738a95SPaulo Zanoni } 324591738a95SPaulo Zanoni 3246b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3247d18ea1b5SDaniel Vetter { 32483488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3249b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 32503488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3251d18ea1b5SDaniel Vetter } 3252d18ea1b5SDaniel Vetter 325370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 325470591a41SVille Syrjälä { 325571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 325671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 325771b8b41dSVille Syrjälä else 325871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 325971b8b41dSVille Syrjälä 3260ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 326170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 326270591a41SVille Syrjälä 326344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 326470591a41SVille Syrjälä 32653488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 32668bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 326770591a41SVille Syrjälä } 326870591a41SVille Syrjälä 32698bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32708bb61306SVille Syrjälä { 32718bb61306SVille Syrjälä u32 pipestat_mask; 32729ab981f2SVille Syrjälä u32 enable_mask; 32738bb61306SVille Syrjälä enum pipe pipe; 32748bb61306SVille Syrjälä 3275842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 32768bb61306SVille Syrjälä 32778bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 32788bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 32798bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 32808bb61306SVille Syrjälä 32819ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 32828bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3283ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3284ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3285ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3286ebf5f921SVille Syrjälä 32878bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3288ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3289ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 32906b7eafc1SVille Syrjälä 32918bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 32926b7eafc1SVille Syrjälä 32939ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 32948bb61306SVille Syrjälä 32953488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 32968bb61306SVille Syrjälä } 32978bb61306SVille Syrjälä 32988bb61306SVille Syrjälä /* drm_dma.h hooks 32998bb61306SVille Syrjälä */ 33008bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33018bb61306SVille Syrjälä { 3302fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33038bb61306SVille Syrjälä 3304d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 33058bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33068bb61306SVille Syrjälä 33073488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 33085db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 33098bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33108bb61306SVille Syrjälä 3311b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 33128bb61306SVille Syrjälä 3313b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 33148bb61306SVille Syrjälä } 33158bb61306SVille Syrjälä 33166bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 33177e231dbeSJesse Barnes { 3318fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33197e231dbeSJesse Barnes 332034c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 332134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 332234c7b8a7SVille Syrjälä 3323b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 33247e231dbeSJesse Barnes 3325ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33269918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 332770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3328ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33297e231dbeSJesse Barnes } 33307e231dbeSJesse Barnes 3331d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3332d6e3cca3SDaniel Vetter { 3333d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3334d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3335d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3336d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3337d6e3cca3SDaniel Vetter } 3338d6e3cca3SDaniel Vetter 3339823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3340abd58f01SBen Widawsky { 3341fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3342abd58f01SBen Widawsky int pipe; 3343abd58f01SBen Widawsky 3344abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3345abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3346abd58f01SBen Widawsky 3347d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3348abd58f01SBen Widawsky 3349055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3350f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3351813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3352f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3353abd58f01SBen Widawsky 33543488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 33553488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 33563488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3357abd58f01SBen Widawsky 33586e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3359b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3360abd58f01SBen Widawsky } 3361abd58f01SBen Widawsky 336251951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 336351951ae7SMika Kuoppala { 336451951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 336551951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 336651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 336751951ae7SMika Kuoppala 336851951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 336951951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 337051951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 337151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 337251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 337351951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3374*d02b98b8SOscar Mateo 3375*d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3376*d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 337751951ae7SMika Kuoppala } 337851951ae7SMika Kuoppala 337951951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 338051951ae7SMika Kuoppala { 338151951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 338251951ae7SMika Kuoppala int pipe; 338351951ae7SMika Kuoppala 338451951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, 0); 338551951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 338651951ae7SMika Kuoppala 338751951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 338851951ae7SMika Kuoppala 338951951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 339051951ae7SMika Kuoppala 339151951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 339251951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 339351951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 339451951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 339551951ae7SMika Kuoppala 339651951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 339751951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 339851951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 339951951ae7SMika Kuoppala } 340051951ae7SMika Kuoppala 34014c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3402001bd2cbSImre Deak u8 pipe_mask) 3403d49bdb0eSPaulo Zanoni { 34041180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 34056831f3e3SVille Syrjälä enum pipe pipe; 3406d49bdb0eSPaulo Zanoni 340713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 34089dfe2e3aSImre Deak 34099dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 34109dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34119dfe2e3aSImre Deak return; 34129dfe2e3aSImre Deak } 34139dfe2e3aSImre Deak 34146831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34156831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34166831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34176831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 34189dfe2e3aSImre Deak 341913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3420d49bdb0eSPaulo Zanoni } 3421d49bdb0eSPaulo Zanoni 3422aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3423001bd2cbSImre Deak u8 pipe_mask) 3424aae8ba84SVille Syrjälä { 34256831f3e3SVille Syrjälä enum pipe pipe; 34266831f3e3SVille Syrjälä 3427aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34289dfe2e3aSImre Deak 34299dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 34309dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34319dfe2e3aSImre Deak return; 34329dfe2e3aSImre Deak } 34339dfe2e3aSImre Deak 34346831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34356831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 34369dfe2e3aSImre Deak 3437aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3438aae8ba84SVille Syrjälä 3439aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 344091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3441aae8ba84SVille Syrjälä } 3442aae8ba84SVille Syrjälä 34436bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 344443f328d7SVille Syrjälä { 3445fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 344643f328d7SVille Syrjälä 344743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 344843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 344943f328d7SVille Syrjälä 3450d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 345143f328d7SVille Syrjälä 34523488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 345343f328d7SVille Syrjälä 3454ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34559918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 345670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3457ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 345843f328d7SVille Syrjälä } 345943f328d7SVille Syrjälä 346091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 346187a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 346287a02106SVille Syrjälä { 346387a02106SVille Syrjälä struct intel_encoder *encoder; 346487a02106SVille Syrjälä u32 enabled_irqs = 0; 346587a02106SVille Syrjälä 346691c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 346787a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 346887a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 346987a02106SVille Syrjälä 347087a02106SVille Syrjälä return enabled_irqs; 347187a02106SVille Syrjälä } 347287a02106SVille Syrjälä 34731a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 34741a56b1a2SImre Deak { 34751a56b1a2SImre Deak u32 hotplug; 34761a56b1a2SImre Deak 34771a56b1a2SImre Deak /* 34781a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 34791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 34801a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 34811a56b1a2SImre Deak */ 34821a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 34831a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 34841a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 34851a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 34861a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34871a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34881a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34891a56b1a2SImre Deak /* 34901a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 34911a56b1a2SImre Deak * HPD must be enabled in both north and south. 34921a56b1a2SImre Deak */ 34931a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 34941a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 34951a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34961a56b1a2SImre Deak } 34971a56b1a2SImre Deak 349891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 349982a28bcfSDaniel Vetter { 35001a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 350182a28bcfSDaniel Vetter 350291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3503fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 350491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 350582a28bcfSDaniel Vetter } else { 3506fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 350791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 350882a28bcfSDaniel Vetter } 350982a28bcfSDaniel Vetter 3510fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 351182a28bcfSDaniel Vetter 35121a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 35136dbf30ceSVille Syrjälä } 351426951cafSXiong Zhang 35152a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 35162a57d9ccSImre Deak { 35173b92e263SRodrigo Vivi u32 val, hotplug; 35183b92e263SRodrigo Vivi 35193b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 35203b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 35213b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 35223b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 35233b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 35243b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 35253b92e263SRodrigo Vivi } 35262a57d9ccSImre Deak 35272a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35282a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 35292a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 35302a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35312a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 35322a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 35332a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35342a57d9ccSImre Deak 35352a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 35362a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 35372a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 35382a57d9ccSImre Deak } 35392a57d9ccSImre Deak 354091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35416dbf30ceSVille Syrjälä { 35422a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35436dbf30ceSVille Syrjälä 35446dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 354591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 35466dbf30ceSVille Syrjälä 35476dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35486dbf30ceSVille Syrjälä 35492a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 355026951cafSXiong Zhang } 35517fe0b973SKeith Packard 35521a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35531a56b1a2SImre Deak { 35541a56b1a2SImre Deak u32 hotplug; 35551a56b1a2SImre Deak 35561a56b1a2SImre Deak /* 35571a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35581a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35591a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35601a56b1a2SImre Deak */ 35611a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 35621a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 35631a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 35641a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 35651a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 35661a56b1a2SImre Deak } 35671a56b1a2SImre Deak 356891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3569e4ce95aaSVille Syrjälä { 35701a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3571e4ce95aaSVille Syrjälä 357291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 35733a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 357491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35753a3b3c7dSVille Syrjälä 35763a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 357791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 357823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 357991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35803a3b3c7dSVille Syrjälä 35813a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 358223bb4cb5SVille Syrjälä } else { 3583e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 358491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3585e4ce95aaSVille Syrjälä 3586e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35873a3b3c7dSVille Syrjälä } 3588e4ce95aaSVille Syrjälä 35891a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3590e4ce95aaSVille Syrjälä 359191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3592e4ce95aaSVille Syrjälä } 3593e4ce95aaSVille Syrjälä 35942a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 35952a57d9ccSImre Deak u32 enabled_irqs) 3596e0a20ad7SShashank Sharma { 35972a57d9ccSImre Deak u32 hotplug; 3598e0a20ad7SShashank Sharma 3599a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 36002a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 36012a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 36022a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3603d252bf68SShubhangi Shrivastava 3604d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3605d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3606d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3607d252bf68SShubhangi Shrivastava 3608d252bf68SShubhangi Shrivastava /* 3609d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3610d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3611d252bf68SShubhangi Shrivastava */ 3612d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3613d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3614d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3615d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3616d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3617d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3618d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3619d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3620d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3621d252bf68SShubhangi Shrivastava 3622a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3623e0a20ad7SShashank Sharma } 3624e0a20ad7SShashank Sharma 36252a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 36262a57d9ccSImre Deak { 36272a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 36282a57d9ccSImre Deak } 36292a57d9ccSImre Deak 36302a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36312a57d9ccSImre Deak { 36322a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36332a57d9ccSImre Deak 36342a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 36352a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 36362a57d9ccSImre Deak 36372a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 36382a57d9ccSImre Deak 36392a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 36402a57d9ccSImre Deak } 36412a57d9ccSImre Deak 3642d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3643d46da437SPaulo Zanoni { 3644fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 364582a28bcfSDaniel Vetter u32 mask; 3646d46da437SPaulo Zanoni 36476e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3648692a04cfSDaniel Vetter return; 3649692a04cfSDaniel Vetter 36506e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36515c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36524ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36535c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36544ebc6509SDhinakaran Pandiyan else 36554ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36568664281bSPaulo Zanoni 36573488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3658d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 36592a57d9ccSImre Deak 36602a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 36612a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 36621a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36632a57d9ccSImre Deak else 36642a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3665d46da437SPaulo Zanoni } 3666d46da437SPaulo Zanoni 36670a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 36680a9a8c91SDaniel Vetter { 3669fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36700a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 36710a9a8c91SDaniel Vetter 36720a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 36730a9a8c91SDaniel Vetter 36740a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 36753c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 36760a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3677772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3678772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 36790a9a8c91SDaniel Vetter } 36800a9a8c91SDaniel Vetter 36810a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36825db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3683f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 36840a9a8c91SDaniel Vetter } else { 36850a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36860a9a8c91SDaniel Vetter } 36870a9a8c91SDaniel Vetter 36883488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36890a9a8c91SDaniel Vetter 3690b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 369178e68d36SImre Deak /* 369278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 369378e68d36SImre Deak * itself is enabled/disabled. 369478e68d36SImre Deak */ 3695f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 36960a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3697f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3698f4e9af4fSAkash Goel } 36990a9a8c91SDaniel Vetter 3700f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 37013488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 37020a9a8c91SDaniel Vetter } 37030a9a8c91SDaniel Vetter } 37040a9a8c91SDaniel Vetter 3705f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3706036a4a7dSZhenyu Wang { 3707fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37088e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 37098e76f8dcSPaulo Zanoni 3710b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 37118e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3712842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 37138e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 371423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 371523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 37168e76f8dcSPaulo Zanoni } else { 37178e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3718842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3719842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3720e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3721e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3722e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 37238e76f8dcSPaulo Zanoni } 3724036a4a7dSZhenyu Wang 37251ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3726036a4a7dSZhenyu Wang 3727622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3728622364b6SPaulo Zanoni 37293488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3730036a4a7dSZhenyu Wang 37310a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3732036a4a7dSZhenyu Wang 37331a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 37341a56b1a2SImre Deak 3735d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 37367fe0b973SKeith Packard 373750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 37386005ce42SDaniel Vetter /* Enable PCU event interrupts 37396005ce42SDaniel Vetter * 37406005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 37414bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 37424bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3743d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3744fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3745d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3746f97108d1SJesse Barnes } 3747f97108d1SJesse Barnes 3748036a4a7dSZhenyu Wang return 0; 3749036a4a7dSZhenyu Wang } 3750036a4a7dSZhenyu Wang 3751f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3752f8b79e58SImre Deak { 375367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3754f8b79e58SImre Deak 3755f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3756f8b79e58SImre Deak return; 3757f8b79e58SImre Deak 3758f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3759f8b79e58SImre Deak 3760d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3761d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3762ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3763f8b79e58SImre Deak } 3764d6c69803SVille Syrjälä } 3765f8b79e58SImre Deak 3766f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3767f8b79e58SImre Deak { 376867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3769f8b79e58SImre Deak 3770f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3771f8b79e58SImre Deak return; 3772f8b79e58SImre Deak 3773f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3774f8b79e58SImre Deak 3775950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3776ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3777f8b79e58SImre Deak } 3778f8b79e58SImre Deak 37790e6c9a9eSVille Syrjälä 37800e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37810e6c9a9eSVille Syrjälä { 3782fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37830e6c9a9eSVille Syrjälä 37840a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37857e231dbeSJesse Barnes 3786ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37879918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3788ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3789ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3790ad22d106SVille Syrjälä 37917e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 379234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 379320afbda2SDaniel Vetter 379420afbda2SDaniel Vetter return 0; 379520afbda2SDaniel Vetter } 379620afbda2SDaniel Vetter 3797abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3798abd58f01SBen Widawsky { 3799abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3800abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3801abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 380273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 380373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 380473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3805abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 380673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 380773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 380873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3809abd58f01SBen Widawsky 0, 381073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 381173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3812abd58f01SBen Widawsky }; 3813abd58f01SBen Widawsky 381498735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 381598735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 381698735739STvrtko Ursulin 3817f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3818f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 38199a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 38209a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 382178e68d36SImre Deak /* 382278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 382326705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 382478e68d36SImre Deak */ 3825f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 38269a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3827abd58f01SBen Widawsky } 3828abd58f01SBen Widawsky 3829abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3830abd58f01SBen Widawsky { 3831770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3832770de83dSDamien Lespiau uint32_t de_pipe_enables; 38333a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 38343a3b3c7dSVille Syrjälä u32 de_port_enables; 383511825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 38363a3b3c7dSVille Syrjälä enum pipe pipe; 3837770de83dSDamien Lespiau 3838bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3839842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 38403a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 384188e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3842cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 38433a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 38443a3b3c7dSVille Syrjälä } else { 3845842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 38463a3b3c7dSVille Syrjälä } 3847770de83dSDamien Lespiau 3848a324fcacSRodrigo Vivi if (IS_CNL_WITH_PORT_F(dev_priv)) 3849a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3850a324fcacSRodrigo Vivi 3851770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3852770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3853770de83dSDamien Lespiau 38543a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3855cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3856a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3857a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 38583a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 38593a3b3c7dSVille Syrjälä 38600a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 38610a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3862abd58f01SBen Widawsky 3863f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3864813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3865813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3866813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 386735079899SPaulo Zanoni de_pipe_enables); 38680a195c02SMika Kahola } 3869abd58f01SBen Widawsky 38703488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 38713488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 38722a57d9ccSImre Deak 38732a57d9ccSImre Deak if (IS_GEN9_LP(dev_priv)) 38742a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 38751a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 38761a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3877abd58f01SBen Widawsky } 3878abd58f01SBen Widawsky 3879abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3880abd58f01SBen Widawsky { 3881fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3882abd58f01SBen Widawsky 38836e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3884622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3885622364b6SPaulo Zanoni 3886abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3887abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3888abd58f01SBen Widawsky 38896e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3890abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3891abd58f01SBen Widawsky 3892e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3893abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3894abd58f01SBen Widawsky 3895abd58f01SBen Widawsky return 0; 3896abd58f01SBen Widawsky } 3897abd58f01SBen Widawsky 389851951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 389951951ae7SMika Kuoppala { 390051951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 390151951ae7SMika Kuoppala 390251951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 390351951ae7SMika Kuoppala 390451951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 390551951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 390651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 390751951ae7SMika Kuoppala 390851951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 390951951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 391051951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 391151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 391251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 391351951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 391451951ae7SMika Kuoppala 3915*d02b98b8SOscar Mateo /* 3916*d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 3917*d02b98b8SOscar Mateo * is enabled/disabled. 3918*d02b98b8SOscar Mateo */ 3919*d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 3920*d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 3921*d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3922*d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 392351951ae7SMika Kuoppala } 392451951ae7SMika Kuoppala 392551951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 392651951ae7SMika Kuoppala { 392751951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 392851951ae7SMika Kuoppala 392951951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 393051951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 393151951ae7SMika Kuoppala 393251951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 393351951ae7SMika Kuoppala 393451951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 393551951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 393651951ae7SMika Kuoppala 393751951ae7SMika Kuoppala return 0; 393851951ae7SMika Kuoppala } 393951951ae7SMika Kuoppala 394043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 394143f328d7SVille Syrjälä { 3942fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 394343f328d7SVille Syrjälä 394443f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 394543f328d7SVille Syrjälä 3946ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39479918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3948ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3949ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3950ad22d106SVille Syrjälä 3951e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 395243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 395343f328d7SVille Syrjälä 395443f328d7SVille Syrjälä return 0; 395543f328d7SVille Syrjälä } 395643f328d7SVille Syrjälä 39576bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 3958c2798b19SChris Wilson { 3959fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3960c2798b19SChris Wilson 396144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 396244d9241eSVille Syrjälä 3963d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 3964d420a50cSVille Syrjälä 3965e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 3966c2798b19SChris Wilson } 3967c2798b19SChris Wilson 3968c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3969c2798b19SChris Wilson { 3970fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3971e9e9848aSVille Syrjälä u16 enable_mask; 3972c2798b19SChris Wilson 3973045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 3974045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3975c2798b19SChris Wilson 3976c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3977c2798b19SChris Wilson dev_priv->irq_mask = 3978c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3979842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 3980c2798b19SChris Wilson 3981e9e9848aSVille Syrjälä enable_mask = 3982c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3983c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3984e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3985e9e9848aSVille Syrjälä 3986e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3987c2798b19SChris Wilson 3988379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3989379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3990d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3991755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3992755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3993d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3994379ef82dSDaniel Vetter 3995c2798b19SChris Wilson return 0; 3996c2798b19SChris Wilson } 3997c2798b19SChris Wilson 3998ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3999c2798b19SChris Wilson { 400045a83f84SDaniel Vetter struct drm_device *dev = arg; 4001fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4002af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4003c2798b19SChris Wilson 40042dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40052dd2a883SImre Deak return IRQ_NONE; 40062dd2a883SImre Deak 40071f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40081f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40091f814dacSImre Deak 4010af722d28SVille Syrjälä do { 4011af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4012af722d28SVille Syrjälä u16 iir; 4013af722d28SVille Syrjälä 4014c2798b19SChris Wilson iir = I915_READ16(IIR); 4015c2798b19SChris Wilson if (iir == 0) 4016af722d28SVille Syrjälä break; 4017c2798b19SChris Wilson 4018af722d28SVille Syrjälä ret = IRQ_HANDLED; 4019c2798b19SChris Wilson 4020eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4021eb64343cSVille Syrjälä * signalled in iir */ 4022eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4023c2798b19SChris Wilson 4024fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4025c2798b19SChris Wilson 4026c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40273b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4028c2798b19SChris Wilson 4029af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4030af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4031af722d28SVille Syrjälä 4032eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4033af722d28SVille Syrjälä } while (0); 4034c2798b19SChris Wilson 40351f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40361f814dacSImre Deak 40371f814dacSImre Deak return ret; 4038c2798b19SChris Wilson } 4039c2798b19SChris Wilson 40406bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4041a266c7d5SChris Wilson { 4042fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4043a266c7d5SChris Wilson 404456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40450706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4046a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4047a266c7d5SChris Wilson } 4048a266c7d5SChris Wilson 404944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 405044d9241eSVille Syrjälä 4051d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 405244d9241eSVille Syrjälä 4053ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4054a266c7d5SChris Wilson } 4055a266c7d5SChris Wilson 4056a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4057a266c7d5SChris Wilson { 4058fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 405938bde180SChris Wilson u32 enable_mask; 4060a266c7d5SChris Wilson 4061045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4062045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 406338bde180SChris Wilson 406438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 406538bde180SChris Wilson dev_priv->irq_mask = 406638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 406738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4068842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 406938bde180SChris Wilson 407038bde180SChris Wilson enable_mask = 407138bde180SChris Wilson I915_ASLE_INTERRUPT | 407238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 407338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 407438bde180SChris Wilson I915_USER_INTERRUPT; 407538bde180SChris Wilson 407656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4077a266c7d5SChris Wilson /* Enable in IER... */ 4078a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4079a266c7d5SChris Wilson /* and unmask in IMR */ 4080a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4081a266c7d5SChris Wilson } 4082a266c7d5SChris Wilson 4083ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4084a266c7d5SChris Wilson 4085379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4086379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4087d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4088755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4089755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4090d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4091379ef82dSDaniel Vetter 4092c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4093c30bb1fdSVille Syrjälä 409420afbda2SDaniel Vetter return 0; 409520afbda2SDaniel Vetter } 409620afbda2SDaniel Vetter 4097ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4098a266c7d5SChris Wilson { 409945a83f84SDaniel Vetter struct drm_device *dev = arg; 4100fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4101af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4102a266c7d5SChris Wilson 41032dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41042dd2a883SImre Deak return IRQ_NONE; 41052dd2a883SImre Deak 41061f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41071f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41081f814dacSImre Deak 410938bde180SChris Wilson do { 4110eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4111af722d28SVille Syrjälä u32 hotplug_status = 0; 4112af722d28SVille Syrjälä u32 iir; 4113a266c7d5SChris Wilson 4114af722d28SVille Syrjälä iir = I915_READ(IIR); 4115af722d28SVille Syrjälä if (iir == 0) 4116af722d28SVille Syrjälä break; 4117af722d28SVille Syrjälä 4118af722d28SVille Syrjälä ret = IRQ_HANDLED; 4119af722d28SVille Syrjälä 4120af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4121af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4122af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4123a266c7d5SChris Wilson 4124eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4125eb64343cSVille Syrjälä * signalled in iir */ 4126eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4127a266c7d5SChris Wilson 4128fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4129a266c7d5SChris Wilson 4130a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41313b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4132a266c7d5SChris Wilson 4133af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4134af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4135a266c7d5SChris Wilson 4136af722d28SVille Syrjälä if (hotplug_status) 4137af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4138af722d28SVille Syrjälä 4139af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4140af722d28SVille Syrjälä } while (0); 4141a266c7d5SChris Wilson 41421f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 41431f814dacSImre Deak 4144a266c7d5SChris Wilson return ret; 4145a266c7d5SChris Wilson } 4146a266c7d5SChris Wilson 41476bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4148a266c7d5SChris Wilson { 4149fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4150a266c7d5SChris Wilson 41510706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4152a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4153a266c7d5SChris Wilson 415444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 415544d9241eSVille Syrjälä 4156d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 415744d9241eSVille Syrjälä 4158ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4159a266c7d5SChris Wilson } 4160a266c7d5SChris Wilson 4161a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4162a266c7d5SChris Wilson { 4163fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4164bbba0a97SChris Wilson u32 enable_mask; 4165a266c7d5SChris Wilson u32 error_mask; 4166a266c7d5SChris Wilson 4167045cebd2SVille Syrjälä /* 4168045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4169045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4170045cebd2SVille Syrjälä */ 4171045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4172045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4173045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4174045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4175045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4176045cebd2SVille Syrjälä } else { 4177045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4178045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4179045cebd2SVille Syrjälä } 4180045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4181045cebd2SVille Syrjälä 4182a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4183c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4184c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4185adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4186bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4187bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4188bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4189bbba0a97SChris Wilson 4190c30bb1fdSVille Syrjälä enable_mask = 4191c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4192c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4193c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4194c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4195c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 4196c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4197bbba0a97SChris Wilson 419891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4199bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4200a266c7d5SChris Wilson 4201c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4202c30bb1fdSVille Syrjälä 4203b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4204b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4205d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4206755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4207755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4208755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4209d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4210a266c7d5SChris Wilson 421191d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 421220afbda2SDaniel Vetter 421320afbda2SDaniel Vetter return 0; 421420afbda2SDaniel Vetter } 421520afbda2SDaniel Vetter 421691d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 421720afbda2SDaniel Vetter { 421820afbda2SDaniel Vetter u32 hotplug_en; 421920afbda2SDaniel Vetter 422067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4221b5ea2d56SDaniel Vetter 4222adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4223e5868a31SEgbert Eich /* enable bits are the same for all generations */ 422491d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4225a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4226a266c7d5SChris Wilson to generate a spurious hotplug event about three 4227a266c7d5SChris Wilson seconds later. So just do it once. 4228a266c7d5SChris Wilson */ 422991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4230a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4231a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4232a266c7d5SChris Wilson 4233a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42340706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4235f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4236f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4237f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42380706f17cSEgbert Eich hotplug_en); 4239a266c7d5SChris Wilson } 4240a266c7d5SChris Wilson 4241ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4242a266c7d5SChris Wilson { 424345a83f84SDaniel Vetter struct drm_device *dev = arg; 4244fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4245af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4246a266c7d5SChris Wilson 42472dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42482dd2a883SImre Deak return IRQ_NONE; 42492dd2a883SImre Deak 42501f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42511f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 42521f814dacSImre Deak 4253af722d28SVille Syrjälä do { 4254eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4255af722d28SVille Syrjälä u32 hotplug_status = 0; 4256af722d28SVille Syrjälä u32 iir; 42572c8ba29fSChris Wilson 4258af722d28SVille Syrjälä iir = I915_READ(IIR); 4259af722d28SVille Syrjälä if (iir == 0) 4260af722d28SVille Syrjälä break; 4261af722d28SVille Syrjälä 4262af722d28SVille Syrjälä ret = IRQ_HANDLED; 4263af722d28SVille Syrjälä 4264af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4265af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4266a266c7d5SChris Wilson 4267eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4268eb64343cSVille Syrjälä * signalled in iir */ 4269eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4270a266c7d5SChris Wilson 4271fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4272a266c7d5SChris Wilson 4273a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42743b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4275af722d28SVille Syrjälä 4276a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 42773b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4278a266c7d5SChris Wilson 4279af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4280af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4281515ac2bbSDaniel Vetter 4282af722d28SVille Syrjälä if (hotplug_status) 4283af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4284af722d28SVille Syrjälä 4285af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4286af722d28SVille Syrjälä } while (0); 4287a266c7d5SChris Wilson 42881f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42891f814dacSImre Deak 4290a266c7d5SChris Wilson return ret; 4291a266c7d5SChris Wilson } 4292a266c7d5SChris Wilson 4293fca52a55SDaniel Vetter /** 4294fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4295fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4296fca52a55SDaniel Vetter * 4297fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4298fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4299fca52a55SDaniel Vetter */ 4300b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4301f71d4af4SJesse Barnes { 430291c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4303562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4304cefcff8fSJoonas Lahtinen int i; 43058b2e326dSChris Wilson 430677913b39SJani Nikula intel_hpd_init_work(dev_priv); 430777913b39SJani Nikula 4308562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4309cefcff8fSJoonas Lahtinen 4310a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4311cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4312cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 43138b2e326dSChris Wilson 43144805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 431526705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 431626705e20SSagar Arun Kamble 4317a6706b45SDeepak S /* Let's track the enabled rps events */ 4318666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 43196c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4320e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 432131685c25SDeepak S else 4322a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4323a6706b45SDeepak S 4324562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 43251800ad25SSagar Arun Kamble 43261800ad25SSagar Arun Kamble /* 4327acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 43281800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 43291800ad25SSagar Arun Kamble * 43301800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 43311800ad25SSagar Arun Kamble */ 4332bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4333562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 43341800ad25SSagar Arun Kamble 4335bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4336562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 43371800ad25SSagar Arun Kamble 4338b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43394194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 43404cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4341bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4342f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4343fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4344391f75e2SVille Syrjälä } else { 4345391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4346391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4347f71d4af4SJesse Barnes } 4348f71d4af4SJesse Barnes 434921da2700SVille Syrjälä /* 435021da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 435121da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 435221da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 435321da2700SVille Syrjälä */ 4354b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 435521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 435621da2700SVille Syrjälä 4357262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4358262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4359262fd485SChris Wilson * special care to avoid writing any of the display block registers 4360262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4361262fd485SChris Wilson * in this case to the runtime pm. 4362262fd485SChris Wilson */ 4363262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4364262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4365262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4366262fd485SChris Wilson 4367317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4368317eaa95SLyude 43691bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4370f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4371f71d4af4SJesse Barnes 4372b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 437343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 43746bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 437543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 43766bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 437786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 437886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 437943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4380b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43817e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43826bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 43837e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43846bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 438586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 438686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4387fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 438851951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 438951951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 439051951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 439151951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 439251951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 439351951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 439451951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 439551951ae7SMika Kuoppala dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 4396bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4397abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4398723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4399abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 44006bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4401abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4402abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4403cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4404e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 44057b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 44067b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 44076dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 44086dbf30ceSVille Syrjälä else 44093a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 44106e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4411f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4412723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4413f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 44146bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4415f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4416f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4417e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4418f71d4af4SJesse Barnes } else { 44197e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 44206bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4421c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4422c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 44236bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 442486e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 442586e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 44267e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 44276bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4428a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 44296bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4430a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 443186e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 443286e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4433c2798b19SChris Wilson } else { 44346bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4435a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 44366bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4437a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 443886e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 443986e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4440c2798b19SChris Wilson } 4441778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4442778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4443f71d4af4SJesse Barnes } 4444f71d4af4SJesse Barnes } 444520afbda2SDaniel Vetter 4446fca52a55SDaniel Vetter /** 4447cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4448cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4449cefcff8fSJoonas Lahtinen * 4450cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4451cefcff8fSJoonas Lahtinen */ 4452cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4453cefcff8fSJoonas Lahtinen { 4454cefcff8fSJoonas Lahtinen int i; 4455cefcff8fSJoonas Lahtinen 4456cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4457cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4458cefcff8fSJoonas Lahtinen } 4459cefcff8fSJoonas Lahtinen 4460cefcff8fSJoonas Lahtinen /** 4461fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4462fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4463fca52a55SDaniel Vetter * 4464fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4465fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4466fca52a55SDaniel Vetter * 4467fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4468fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4469fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4470fca52a55SDaniel Vetter */ 44712aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44722aeb7d3aSDaniel Vetter { 44732aeb7d3aSDaniel Vetter /* 44742aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44752aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44762aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44772aeb7d3aSDaniel Vetter */ 4478ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 44792aeb7d3aSDaniel Vetter 448091c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 44812aeb7d3aSDaniel Vetter } 44822aeb7d3aSDaniel Vetter 4483fca52a55SDaniel Vetter /** 4484fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4485fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4486fca52a55SDaniel Vetter * 4487fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4488fca52a55SDaniel Vetter * resources acquired in the init functions. 4489fca52a55SDaniel Vetter */ 44902aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44912aeb7d3aSDaniel Vetter { 449291c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 44932aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4494ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 44952aeb7d3aSDaniel Vetter } 44962aeb7d3aSDaniel Vetter 4497fca52a55SDaniel Vetter /** 4498fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4499fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4500fca52a55SDaniel Vetter * 4501fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4502fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4503fca52a55SDaniel Vetter */ 4504b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4505c67a470bSPaulo Zanoni { 450691c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4507ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 450891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4509c67a470bSPaulo Zanoni } 4510c67a470bSPaulo Zanoni 4511fca52a55SDaniel Vetter /** 4512fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4513fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4514fca52a55SDaniel Vetter * 4515fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4516fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4517fca52a55SDaniel Vetter */ 4518b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4519c67a470bSPaulo Zanoni { 4520ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 452191c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 452291c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4523c67a470bSPaulo Zanoni } 4524