1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91*cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev); 92*cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev); 93e5868a31SEgbert Eich 94036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 95995b6762SChris Wilson static void 96f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 981ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 991ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1001ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1013143a2bfSChris Wilson POSTING_READ(DEIMR); 102036a4a7dSZhenyu Wang } 103036a4a7dSZhenyu Wang } 104036a4a7dSZhenyu Wang 1050ff9800aSPaulo Zanoni static void 106f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 107036a4a7dSZhenyu Wang { 1081ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1091ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1101ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1113143a2bfSChris Wilson POSTING_READ(DEIMR); 112036a4a7dSZhenyu Wang } 113036a4a7dSZhenyu Wang } 114036a4a7dSZhenyu Wang 1157c463586SKeith Packard void 1167c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1177c463586SKeith Packard { 1189db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 11946c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 1207c463586SKeith Packard 12146c06a30SVille Syrjälä if ((pipestat & mask) == mask) 12246c06a30SVille Syrjälä return; 12346c06a30SVille Syrjälä 1247c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 12546c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 12646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 1273143a2bfSChris Wilson POSTING_READ(reg); 1287c463586SKeith Packard } 1297c463586SKeith Packard 1307c463586SKeith Packard void 1317c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1327c463586SKeith Packard { 1339db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 13446c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 1357c463586SKeith Packard 13646c06a30SVille Syrjälä if ((pipestat & mask) == 0) 13746c06a30SVille Syrjälä return; 13846c06a30SVille Syrjälä 13946c06a30SVille Syrjälä pipestat &= ~mask; 14046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 1413143a2bfSChris Wilson POSTING_READ(reg); 1427c463586SKeith Packard } 1437c463586SKeith Packard 144c0e09200SDave Airlie /** 14501c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 14601c66889SZhao Yakui */ 14701c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 14801c66889SZhao Yakui { 1491ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1501ec14ad3SChris Wilson unsigned long irqflags; 1511ec14ad3SChris Wilson 1527e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 1537e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 1547e231dbeSJesse Barnes return; 1557e231dbeSJesse Barnes 1561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15701c66889SZhao Yakui 158c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 159f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 160edcb49caSZhao Yakui else { 16101c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 162d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 163a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 164edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 165d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 166edcb49caSZhao Yakui } 1671ec14ad3SChris Wilson 1681ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16901c66889SZhao Yakui } 17001c66889SZhao Yakui 17101c66889SZhao Yakui /** 1720a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1730a3e67a4SJesse Barnes * @dev: DRM device 1740a3e67a4SJesse Barnes * @pipe: pipe to check 1750a3e67a4SJesse Barnes * 1760a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1770a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1780a3e67a4SJesse Barnes * before reading such registers if unsure. 1790a3e67a4SJesse Barnes */ 1800a3e67a4SJesse Barnes static int 1810a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1820a3e67a4SJesse Barnes { 1830a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 184702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 185702e7a56SPaulo Zanoni pipe); 186702e7a56SPaulo Zanoni 187702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1880a3e67a4SJesse Barnes } 1890a3e67a4SJesse Barnes 19042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19142f52ef8SKeith Packard * we use as a pipe index 19242f52ef8SKeith Packard */ 193f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1940a3e67a4SJesse Barnes { 1950a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1960a3e67a4SJesse Barnes unsigned long high_frame; 1970a3e67a4SJesse Barnes unsigned long low_frame; 1985eddb70bSChris Wilson u32 high1, high2, low; 1990a3e67a4SJesse Barnes 2000a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 2029db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2030a3e67a4SJesse Barnes return 0; 2040a3e67a4SJesse Barnes } 2050a3e67a4SJesse Barnes 2069db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 2079db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 2085eddb70bSChris Wilson 2090a3e67a4SJesse Barnes /* 2100a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2110a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2120a3e67a4SJesse Barnes * register. 2130a3e67a4SJesse Barnes */ 2140a3e67a4SJesse Barnes do { 2155eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2165eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2175eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2180a3e67a4SJesse Barnes } while (high1 != high2); 2190a3e67a4SJesse Barnes 2205eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2215eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2225eddb70bSChris Wilson return (high1 << 8) | low; 2230a3e67a4SJesse Barnes } 2240a3e67a4SJesse Barnes 225f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2269880b7a5SJesse Barnes { 2279880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2289db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 2299880b7a5SJesse Barnes 2309880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 2329db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2339880b7a5SJesse Barnes return 0; 2349880b7a5SJesse Barnes } 2359880b7a5SJesse Barnes 2369880b7a5SJesse Barnes return I915_READ(reg); 2379880b7a5SJesse Barnes } 2389880b7a5SJesse Barnes 239f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2400af7e4dfSMario Kleiner int *vpos, int *hpos) 2410af7e4dfSMario Kleiner { 2420af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2430af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2440af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2450af7e4dfSMario Kleiner bool in_vbl = true; 2460af7e4dfSMario Kleiner int ret = 0; 247fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 248fe2b8f9dSPaulo Zanoni pipe); 2490af7e4dfSMario Kleiner 2500af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2510af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2529db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2530af7e4dfSMario Kleiner return 0; 2540af7e4dfSMario Kleiner } 2550af7e4dfSMario Kleiner 2560af7e4dfSMario Kleiner /* Get vtotal. */ 257fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2580af7e4dfSMario Kleiner 2590af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2600af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2610af7e4dfSMario Kleiner * scanout position from Display scan line register. 2620af7e4dfSMario Kleiner */ 2630af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2640af7e4dfSMario Kleiner 2650af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2660af7e4dfSMario Kleiner * horizontal scanout position. 2670af7e4dfSMario Kleiner */ 2680af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2690af7e4dfSMario Kleiner *hpos = 0; 2700af7e4dfSMario Kleiner } else { 2710af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2720af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2730af7e4dfSMario Kleiner * scanout position. 2740af7e4dfSMario Kleiner */ 2750af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2760af7e4dfSMario Kleiner 277fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2780af7e4dfSMario Kleiner *vpos = position / htotal; 2790af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2800af7e4dfSMario Kleiner } 2810af7e4dfSMario Kleiner 2820af7e4dfSMario Kleiner /* Query vblank area. */ 283fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2840af7e4dfSMario Kleiner 2850af7e4dfSMario Kleiner /* Test position against vblank region. */ 2860af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2870af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2880af7e4dfSMario Kleiner 2890af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2900af7e4dfSMario Kleiner in_vbl = false; 2910af7e4dfSMario Kleiner 2920af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2930af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2940af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2950af7e4dfSMario Kleiner 2960af7e4dfSMario Kleiner /* Readouts valid? */ 2970af7e4dfSMario Kleiner if (vbl > 0) 2980af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2990af7e4dfSMario Kleiner 3000af7e4dfSMario Kleiner /* In vblank? */ 3010af7e4dfSMario Kleiner if (in_vbl) 3020af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 3030af7e4dfSMario Kleiner 3040af7e4dfSMario Kleiner return ret; 3050af7e4dfSMario Kleiner } 3060af7e4dfSMario Kleiner 307f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 3080af7e4dfSMario Kleiner int *max_error, 3090af7e4dfSMario Kleiner struct timeval *vblank_time, 3100af7e4dfSMario Kleiner unsigned flags) 3110af7e4dfSMario Kleiner { 3124041b853SChris Wilson struct drm_crtc *crtc; 3130af7e4dfSMario Kleiner 3147eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 3154041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 3160af7e4dfSMario Kleiner return -EINVAL; 3170af7e4dfSMario Kleiner } 3180af7e4dfSMario Kleiner 3190af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 3204041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 3214041b853SChris Wilson if (crtc == NULL) { 3224041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 3234041b853SChris Wilson return -EINVAL; 3244041b853SChris Wilson } 3254041b853SChris Wilson 3264041b853SChris Wilson if (!crtc->enabled) { 3274041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 3284041b853SChris Wilson return -EBUSY; 3294041b853SChris Wilson } 3300af7e4dfSMario Kleiner 3310af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 3324041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 3334041b853SChris Wilson vblank_time, flags, 3344041b853SChris Wilson crtc); 3350af7e4dfSMario Kleiner } 3360af7e4dfSMario Kleiner 3375ca58282SJesse Barnes /* 3385ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 3395ca58282SJesse Barnes */ 3405ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3415ca58282SJesse Barnes { 3425ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3435ca58282SJesse Barnes hotplug_work); 3445ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 345c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 346*cd569aedSEgbert Eich struct intel_connector *intel_connector; 347*cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 348*cd569aedSEgbert Eich struct drm_connector *connector; 349*cd569aedSEgbert Eich unsigned long irqflags; 350*cd569aedSEgbert Eich bool hpd_disabled = false; 3515ca58282SJesse Barnes 35252d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 35352d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 35452d7ecedSDaniel Vetter return; 35552d7ecedSDaniel Vetter 356a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 357e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 358e67189abSJesse Barnes 359*cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 360*cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 361*cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 362*cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 363*cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 364*cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 365*cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 366*cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 367*cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 368*cd569aedSEgbert Eich drm_get_connector_name(connector)); 369*cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 370*cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 371*cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 372*cd569aedSEgbert Eich hpd_disabled = true; 373*cd569aedSEgbert Eich } 374*cd569aedSEgbert Eich } 375*cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 376*cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 377*cd569aedSEgbert Eich * some connectors */ 378*cd569aedSEgbert Eich if (hpd_disabled) 379*cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 380*cd569aedSEgbert Eich 381*cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 382*cd569aedSEgbert Eich 383*cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 384*cd569aedSEgbert Eich if (intel_encoder->hot_plug) 385*cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 386c31c4ba3SKeith Packard 38740ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 38840ee3381SKeith Packard 3895ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 390eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3915ca58282SJesse Barnes } 3925ca58282SJesse Barnes 39373edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 394f97108d1SJesse Barnes { 395f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 396b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3979270388eSDaniel Vetter u8 new_delay; 3989270388eSDaniel Vetter unsigned long flags; 3999270388eSDaniel Vetter 4009270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 401f97108d1SJesse Barnes 40273edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 40373edd18fSDaniel Vetter 40420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 4059270388eSDaniel Vetter 4067648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 407b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 408b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 409f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 410f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 411f97108d1SJesse Barnes 412f97108d1SJesse Barnes /* Handle RCS change request from hw */ 413b5b72e89SMatthew Garrett if (busy_up > max_avg) { 41420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 41520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 41620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 41720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 418b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 41920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 42020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 42120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 42220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 423f97108d1SJesse Barnes } 424f97108d1SJesse Barnes 4257648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 42620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 427f97108d1SJesse Barnes 4289270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 4299270388eSDaniel Vetter 430f97108d1SJesse Barnes return; 431f97108d1SJesse Barnes } 432f97108d1SJesse Barnes 433549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 434549f7365SChris Wilson struct intel_ring_buffer *ring) 435549f7365SChris Wilson { 436549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 4379862e600SChris Wilson 438475553deSChris Wilson if (ring->obj == NULL) 439475553deSChris Wilson return; 440475553deSChris Wilson 441b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 4429862e600SChris Wilson 443549f7365SChris Wilson wake_up_all(&ring->irq_queue); 4443e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 44599584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 44699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 447cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 4483e0dc6b0SBen Widawsky } 449549f7365SChris Wilson } 450549f7365SChris Wilson 4514912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 4523b8d8d91SJesse Barnes { 4534912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 454c6a828d3SDaniel Vetter rps.work); 4554912d041SBen Widawsky u32 pm_iir, pm_imr; 4567b9e0ae6SChris Wilson u8 new_delay; 4573b8d8d91SJesse Barnes 458c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 459c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 460c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 4614912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 462a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 463c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 4644912d041SBen Widawsky 4657b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 4663b8d8d91SJesse Barnes return; 4673b8d8d91SJesse Barnes 4684fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 4697b9e0ae6SChris Wilson 4707b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 471c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 4727b9e0ae6SChris Wilson else 473c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 4743b8d8d91SJesse Barnes 47579249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 47679249636SBen Widawsky * interrupt 47779249636SBen Widawsky */ 47879249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 47979249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 4804912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 48179249636SBen Widawsky } 4823b8d8d91SJesse Barnes 4834fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 4843b8d8d91SJesse Barnes } 4853b8d8d91SJesse Barnes 486e3689190SBen Widawsky 487e3689190SBen Widawsky /** 488e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 489e3689190SBen Widawsky * occurred. 490e3689190SBen Widawsky * @work: workqueue struct 491e3689190SBen Widawsky * 492e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 493e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 494e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 495e3689190SBen Widawsky */ 496e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 497e3689190SBen Widawsky { 498e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 499a4da4fa4SDaniel Vetter l3_parity.error_work); 500e3689190SBen Widawsky u32 error_status, row, bank, subbank; 501e3689190SBen Widawsky char *parity_event[5]; 502e3689190SBen Widawsky uint32_t misccpctl; 503e3689190SBen Widawsky unsigned long flags; 504e3689190SBen Widawsky 505e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 506e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 507e3689190SBen Widawsky * any time we access those registers. 508e3689190SBen Widawsky */ 509e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 510e3689190SBen Widawsky 511e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 512e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 513e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 514e3689190SBen Widawsky 515e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 516e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 517e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 518e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 519e3689190SBen Widawsky 520e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 521e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 522e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 523e3689190SBen Widawsky 524e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 525e3689190SBen Widawsky 526e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 527e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 528e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 529e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 530e3689190SBen Widawsky 531e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 532e3689190SBen Widawsky 533e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 534e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 535e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 536e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 537e3689190SBen Widawsky parity_event[4] = NULL; 538e3689190SBen Widawsky 539e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 540e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 541e3689190SBen Widawsky 542e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 543e3689190SBen Widawsky row, bank, subbank); 544e3689190SBen Widawsky 545e3689190SBen Widawsky kfree(parity_event[3]); 546e3689190SBen Widawsky kfree(parity_event[2]); 547e3689190SBen Widawsky kfree(parity_event[1]); 548e3689190SBen Widawsky } 549e3689190SBen Widawsky 550d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 551e3689190SBen Widawsky { 552e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 553e3689190SBen Widawsky unsigned long flags; 554e3689190SBen Widawsky 555e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 556e3689190SBen Widawsky return; 557e3689190SBen Widawsky 558e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 559e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 560e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 561e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 562e3689190SBen Widawsky 563a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 564e3689190SBen Widawsky } 565e3689190SBen Widawsky 566e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 567e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 568e7b4c6b1SDaniel Vetter u32 gt_iir) 569e7b4c6b1SDaniel Vetter { 570e7b4c6b1SDaniel Vetter 571e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 572e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 573e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 574e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 575e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 576e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 577e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 578e7b4c6b1SDaniel Vetter 579e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 580e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 581e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 582e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 583e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 584e7b4c6b1SDaniel Vetter } 585e3689190SBen Widawsky 586e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 587e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 588e7b4c6b1SDaniel Vetter } 589e7b4c6b1SDaniel Vetter 590fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 591fc6826d1SChris Wilson u32 pm_iir) 592fc6826d1SChris Wilson { 593fc6826d1SChris Wilson unsigned long flags; 594fc6826d1SChris Wilson 595fc6826d1SChris Wilson /* 596fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 597fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 598fc6826d1SChris Wilson * displays a case where we've unsafely cleared 599c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 600fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 601fc6826d1SChris Wilson * 602c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 603fc6826d1SChris Wilson */ 604fc6826d1SChris Wilson 605c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 606c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 607c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 608fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 609c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 610fc6826d1SChris Wilson 611c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 612fc6826d1SChris Wilson } 613fc6826d1SChris Wilson 614b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 615b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 616b543fb04SEgbert Eich 617*cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev, 618b543fb04SEgbert Eich u32 hotplug_trigger, 619b543fb04SEgbert Eich const u32 *hpd) 620b543fb04SEgbert Eich { 621b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 622b543fb04SEgbert Eich unsigned long irqflags; 623b543fb04SEgbert Eich int i; 624*cd569aedSEgbert Eich bool ret = false; 625b543fb04SEgbert Eich 626b543fb04SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 627b543fb04SEgbert Eich 628b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 629821450c6SEgbert Eich 630b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 631b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 632b543fb04SEgbert Eich continue; 633b543fb04SEgbert Eich 634b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 635b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 636b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 637b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 638b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 639b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 640b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 641b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 642*cd569aedSEgbert Eich ret = true; 643b543fb04SEgbert Eich } else { 644b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 645b543fb04SEgbert Eich } 646b543fb04SEgbert Eich } 647b543fb04SEgbert Eich 648b543fb04SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 649*cd569aedSEgbert Eich 650*cd569aedSEgbert Eich return ret; 651b543fb04SEgbert Eich } 652b543fb04SEgbert Eich 653515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 654515ac2bbSDaniel Vetter { 65528c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 65628c70f16SDaniel Vetter 65728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 658515ac2bbSDaniel Vetter } 659515ac2bbSDaniel Vetter 660ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 661ce99c256SDaniel Vetter { 6629ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 6639ee32feaSDaniel Vetter 6649ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 665ce99c256SDaniel Vetter } 666ce99c256SDaniel Vetter 667ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 6687e231dbeSJesse Barnes { 6697e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 6707e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6717e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 6727e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 6737e231dbeSJesse Barnes unsigned long irqflags; 6747e231dbeSJesse Barnes int pipe; 6757e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 6767e231dbeSJesse Barnes 6777e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 6787e231dbeSJesse Barnes 6797e231dbeSJesse Barnes while (true) { 6807e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 6817e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 6827e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 6837e231dbeSJesse Barnes 6847e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 6857e231dbeSJesse Barnes goto out; 6867e231dbeSJesse Barnes 6877e231dbeSJesse Barnes ret = IRQ_HANDLED; 6887e231dbeSJesse Barnes 689e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 6907e231dbeSJesse Barnes 6917e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 6927e231dbeSJesse Barnes for_each_pipe(pipe) { 6937e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 6947e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 6957e231dbeSJesse Barnes 6967e231dbeSJesse Barnes /* 6977e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 6987e231dbeSJesse Barnes */ 6997e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 7007e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 7017e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 7027e231dbeSJesse Barnes pipe_name(pipe)); 7037e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 7047e231dbeSJesse Barnes } 7057e231dbeSJesse Barnes } 7067e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 7077e231dbeSJesse Barnes 70831acc7f5SJesse Barnes for_each_pipe(pipe) { 70931acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 71031acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 71131acc7f5SJesse Barnes 71231acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 71331acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 71431acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 71531acc7f5SJesse Barnes } 71631acc7f5SJesse Barnes } 71731acc7f5SJesse Barnes 7187e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 7197e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 7207e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 721b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 7227e231dbeSJesse Barnes 7237e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 7247e231dbeSJesse Barnes hotplug_status); 725b543fb04SEgbert Eich if (hotplug_trigger) { 726*cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 727*cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 7287e231dbeSJesse Barnes queue_work(dev_priv->wq, 7297e231dbeSJesse Barnes &dev_priv->hotplug_work); 730b543fb04SEgbert Eich } 7317e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 7327e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 7337e231dbeSJesse Barnes } 7347e231dbeSJesse Barnes 735515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 736515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 7377e231dbeSJesse Barnes 738fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 739fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 7407e231dbeSJesse Barnes 7417e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 7427e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7437e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 7447e231dbeSJesse Barnes } 7457e231dbeSJesse Barnes 7467e231dbeSJesse Barnes out: 7477e231dbeSJesse Barnes return ret; 7487e231dbeSJesse Barnes } 7497e231dbeSJesse Barnes 75023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 751776ad806SJesse Barnes { 752776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7539db4a9c7SJesse Barnes int pipe; 754b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 755776ad806SJesse Barnes 756b543fb04SEgbert Eich if (hotplug_trigger) { 757*cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx)) 758*cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 75976e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 760b543fb04SEgbert Eich } 761776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 762776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 763776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 764776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 765776ad806SJesse Barnes 766ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 767ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 768ce99c256SDaniel Vetter 769776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 770515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 771776ad806SJesse Barnes 772776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 773776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 774776ad806SJesse Barnes 775776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 776776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 777776ad806SJesse Barnes 778776ad806SJesse Barnes if (pch_iir & SDE_POISON) 779776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 780776ad806SJesse Barnes 7819db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 7829db4a9c7SJesse Barnes for_each_pipe(pipe) 7839db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 7849db4a9c7SJesse Barnes pipe_name(pipe), 7859db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 786776ad806SJesse Barnes 787776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 788776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 789776ad806SJesse Barnes 790776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 791776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 792776ad806SJesse Barnes 793776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 794776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 795776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 796776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 797776ad806SJesse Barnes } 798776ad806SJesse Barnes 79923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 80023e81d69SAdam Jackson { 80123e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 80223e81d69SAdam Jackson int pipe; 803b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 80423e81d69SAdam Jackson 805b543fb04SEgbert Eich if (hotplug_trigger) { 806*cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt)) 807*cd569aedSEgbert Eich ibx_hpd_irq_setup(dev); 80876e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 809b543fb04SEgbert Eich } 81023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 81123e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 81223e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 81323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 81423e81d69SAdam Jackson 81523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 816ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 81723e81d69SAdam Jackson 81823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 819515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 82023e81d69SAdam Jackson 82123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 82223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 82323e81d69SAdam Jackson 82423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 82523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 82623e81d69SAdam Jackson 82723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 82823e81d69SAdam Jackson for_each_pipe(pipe) 82923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 83023e81d69SAdam Jackson pipe_name(pipe), 83123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 83223e81d69SAdam Jackson } 83323e81d69SAdam Jackson 834ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 835b1f14ad0SJesse Barnes { 836b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 837b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 838ab5c608bSBen Widawsky u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; 8390e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 8400e43406bSChris Wilson int i; 841b1f14ad0SJesse Barnes 842b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 843b1f14ad0SJesse Barnes 844b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 845b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 846b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 8470e43406bSChris Wilson 84844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 84944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 85044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 85144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 85244498aeaSPaulo Zanoni * due to its back queue). */ 853ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 85444498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 85544498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 85644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 857ab5c608bSBen Widawsky } 85844498aeaSPaulo Zanoni 8590e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 8600e43406bSChris Wilson if (gt_iir) { 8610e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 8620e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 8630e43406bSChris Wilson ret = IRQ_HANDLED; 8640e43406bSChris Wilson } 865b1f14ad0SJesse Barnes 866b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 8670e43406bSChris Wilson if (de_iir) { 868ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 869ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 870ce99c256SDaniel Vetter 871b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 872b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 873b1f14ad0SJesse Barnes 8740e43406bSChris Wilson for (i = 0; i < 3; i++) { 87574d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 87674d44445SDaniel Vetter drm_handle_vblank(dev, i); 8770e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 8780e43406bSChris Wilson intel_prepare_page_flip(dev, i); 8790e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 880b1f14ad0SJesse Barnes } 881b1f14ad0SJesse Barnes } 882b1f14ad0SJesse Barnes 883b1f14ad0SJesse Barnes /* check event from PCH */ 884ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 8850e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 8860e43406bSChris Wilson 88723e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 8880e43406bSChris Wilson 8890e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 8900e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 891b1f14ad0SJesse Barnes } 892b1f14ad0SJesse Barnes 8930e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 8940e43406bSChris Wilson ret = IRQ_HANDLED; 8950e43406bSChris Wilson } 8960e43406bSChris Wilson 8970e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 8980e43406bSChris Wilson if (pm_iir) { 899fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 900fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 901b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 9020e43406bSChris Wilson ret = IRQ_HANDLED; 9030e43406bSChris Wilson } 904b1f14ad0SJesse Barnes 905b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 906b1f14ad0SJesse Barnes POSTING_READ(DEIER); 907ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 90844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 90944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 910ab5c608bSBen Widawsky } 911b1f14ad0SJesse Barnes 912b1f14ad0SJesse Barnes return ret; 913b1f14ad0SJesse Barnes } 914b1f14ad0SJesse Barnes 915e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 916e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 917e7b4c6b1SDaniel Vetter u32 gt_iir) 918e7b4c6b1SDaniel Vetter { 919e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 920e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 921e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 922e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 923e7b4c6b1SDaniel Vetter } 924e7b4c6b1SDaniel Vetter 925ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 926036a4a7dSZhenyu Wang { 9274697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 928036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 929036a4a7dSZhenyu Wang int ret = IRQ_NONE; 93044498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 931881f47b6SXiang, Haihao 9324697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 9334697995bSJesse Barnes 9342d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 9352d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 9362d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 9373143a2bfSChris Wilson POSTING_READ(DEIER); 9382d109a84SZou, Nanhai 93944498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 94044498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 94144498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 94244498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 94344498aeaSPaulo Zanoni * due to its back queue). */ 94444498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 94544498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 94644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 94744498aeaSPaulo Zanoni 948036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 949036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 9503b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 951036a4a7dSZhenyu Wang 952acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 953c7c85101SZou Nan hai goto done; 954036a4a7dSZhenyu Wang 955036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 956036a4a7dSZhenyu Wang 957e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 958e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 959e7b4c6b1SDaniel Vetter else 960e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 961036a4a7dSZhenyu Wang 962ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 963ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 964ce99c256SDaniel Vetter 96501c66889SZhao Yakui if (de_iir & DE_GSE) 9663b617967SChris Wilson intel_opregion_gse_intr(dev); 96701c66889SZhao Yakui 96874d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 96974d44445SDaniel Vetter drm_handle_vblank(dev, 0); 97074d44445SDaniel Vetter 97174d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 97274d44445SDaniel Vetter drm_handle_vblank(dev, 1); 97374d44445SDaniel Vetter 974f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 975013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 9762bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 977013d5aa2SJesse Barnes } 978013d5aa2SJesse Barnes 979f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 980f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 9812bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 982013d5aa2SJesse Barnes } 983c062df61SLi Peng 984c650156aSZhenyu Wang /* check event from PCH */ 985776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 986acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 987acd15b6cSDaniel Vetter 98823e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 98923e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 99023e81d69SAdam Jackson else 99123e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 992acd15b6cSDaniel Vetter 993acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 994acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 995776ad806SJesse Barnes } 996c650156aSZhenyu Wang 99773edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 99873edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 999f97108d1SJesse Barnes 1000fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 1001fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 10023b8d8d91SJesse Barnes 1003c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 1004c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 10054912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 1006036a4a7dSZhenyu Wang 1007c7c85101SZou Nan hai done: 10082d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 10093143a2bfSChris Wilson POSTING_READ(DEIER); 101044498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 101144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 10122d109a84SZou, Nanhai 1013036a4a7dSZhenyu Wang return ret; 1014036a4a7dSZhenyu Wang } 1015036a4a7dSZhenyu Wang 10168a905236SJesse Barnes /** 10178a905236SJesse Barnes * i915_error_work_func - do process context error handling work 10188a905236SJesse Barnes * @work: work struct 10198a905236SJesse Barnes * 10208a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 10218a905236SJesse Barnes * was detected. 10228a905236SJesse Barnes */ 10238a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 10248a905236SJesse Barnes { 10251f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 10261f83fee0SDaniel Vetter work); 10271f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 10281f83fee0SDaniel Vetter gpu_error); 10298a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1030f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1031f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 1032f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 1033f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 1034f69061beSDaniel Vetter int i, ret; 10358a905236SJesse Barnes 1036f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 10378a905236SJesse Barnes 10387db0ba24SDaniel Vetter /* 10397db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 10407db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 10417db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 10427db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 10437db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 10447db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 10457db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 10467db0ba24SDaniel Vetter * work we don't need to worry about any other races. 10477db0ba24SDaniel Vetter */ 10487db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 104944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 10507db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 10517db0ba24SDaniel Vetter reset_event); 10521f83fee0SDaniel Vetter 1053f69061beSDaniel Vetter ret = i915_reset(dev); 1054f69061beSDaniel Vetter 1055f69061beSDaniel Vetter if (ret == 0) { 1056f69061beSDaniel Vetter /* 1057f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1058f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1059f69061beSDaniel Vetter * complete. 1060f69061beSDaniel Vetter * 1061f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1062f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1063f69061beSDaniel Vetter * updates before 1064f69061beSDaniel Vetter * the counter increment. 1065f69061beSDaniel Vetter */ 1066f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1067f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1068f69061beSDaniel Vetter 1069f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1070f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 10711f83fee0SDaniel Vetter } else { 10721f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1073f316a42cSBen Gamari } 10741f83fee0SDaniel Vetter 1075f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1076f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1077f69061beSDaniel Vetter 107896a02917SVille Syrjälä intel_display_handle_reset(dev); 107996a02917SVille Syrjälä 10801f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1081f316a42cSBen Gamari } 10828a905236SJesse Barnes } 10838a905236SJesse Barnes 108485f9e50dSDaniel Vetter /* NB: please notice the memset */ 108585f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 108685f9e50dSDaniel Vetter uint32_t *instdone) 108785f9e50dSDaniel Vetter { 108885f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 108985f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 109085f9e50dSDaniel Vetter 109185f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 109285f9e50dSDaniel Vetter case 2: 109385f9e50dSDaniel Vetter case 3: 109485f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 109585f9e50dSDaniel Vetter break; 109685f9e50dSDaniel Vetter case 4: 109785f9e50dSDaniel Vetter case 5: 109885f9e50dSDaniel Vetter case 6: 109985f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 110085f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 110185f9e50dSDaniel Vetter break; 110285f9e50dSDaniel Vetter default: 110385f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 110485f9e50dSDaniel Vetter case 7: 110585f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 110685f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 110785f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 110885f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 110985f9e50dSDaniel Vetter break; 111085f9e50dSDaniel Vetter } 111185f9e50dSDaniel Vetter } 111285f9e50dSDaniel Vetter 11133bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 11149df30794SChris Wilson static struct drm_i915_error_object * 1115d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv, 1116d0d045e8SBen Widawsky struct drm_i915_gem_object *src, 1117d0d045e8SBen Widawsky const int num_pages) 11189df30794SChris Wilson { 11199df30794SChris Wilson struct drm_i915_error_object *dst; 1120d0d045e8SBen Widawsky int i; 1121e56660ddSChris Wilson u32 reloc_offset; 11229df30794SChris Wilson 112305394f39SChris Wilson if (src == NULL || src->pages == NULL) 11249df30794SChris Wilson return NULL; 11259df30794SChris Wilson 1126d0d045e8SBen Widawsky dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); 11279df30794SChris Wilson if (dst == NULL) 11289df30794SChris Wilson return NULL; 11299df30794SChris Wilson 113005394f39SChris Wilson reloc_offset = src->gtt_offset; 1131d0d045e8SBen Widawsky for (i = 0; i < num_pages; i++) { 1132788885aeSAndrew Morton unsigned long flags; 1133e56660ddSChris Wilson void *d; 1134788885aeSAndrew Morton 1135e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 11369df30794SChris Wilson if (d == NULL) 11379df30794SChris Wilson goto unwind; 1138e56660ddSChris Wilson 1139788885aeSAndrew Morton local_irq_save(flags); 11405d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 114174898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1142172975aaSChris Wilson void __iomem *s; 1143172975aaSChris Wilson 1144172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1145172975aaSChris Wilson * It's part of the error state, and this hopefully 1146172975aaSChris Wilson * captures what the GPU read. 1147172975aaSChris Wilson */ 1148172975aaSChris Wilson 11495d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 11503e4d3af5SPeter Zijlstra reloc_offset); 1151e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 11523e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1153960e3564SChris Wilson } else if (src->stolen) { 1154960e3564SChris Wilson unsigned long offset; 1155960e3564SChris Wilson 1156960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1157960e3564SChris Wilson offset += src->stolen->start; 1158960e3564SChris Wilson offset += i << PAGE_SHIFT; 1159960e3564SChris Wilson 11601a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1161172975aaSChris Wilson } else { 11629da3da66SChris Wilson struct page *page; 1163172975aaSChris Wilson void *s; 1164172975aaSChris Wilson 11659da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1166172975aaSChris Wilson 11679da3da66SChris Wilson drm_clflush_pages(&page, 1); 11689da3da66SChris Wilson 11699da3da66SChris Wilson s = kmap_atomic(page); 1170172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1171172975aaSChris Wilson kunmap_atomic(s); 1172172975aaSChris Wilson 11739da3da66SChris Wilson drm_clflush_pages(&page, 1); 1174172975aaSChris Wilson } 1175788885aeSAndrew Morton local_irq_restore(flags); 1176e56660ddSChris Wilson 11779da3da66SChris Wilson dst->pages[i] = d; 1178e56660ddSChris Wilson 1179e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 11809df30794SChris Wilson } 1181d0d045e8SBen Widawsky dst->page_count = num_pages; 118205394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 11839df30794SChris Wilson 11849df30794SChris Wilson return dst; 11859df30794SChris Wilson 11869df30794SChris Wilson unwind: 11879da3da66SChris Wilson while (i--) 11889da3da66SChris Wilson kfree(dst->pages[i]); 11899df30794SChris Wilson kfree(dst); 11909df30794SChris Wilson return NULL; 11919df30794SChris Wilson } 1192d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \ 1193d0d045e8SBen Widawsky i915_error_object_create_sized((dev_priv), (src), \ 1194d0d045e8SBen Widawsky (src)->base.size>>PAGE_SHIFT) 11959df30794SChris Wilson 11969df30794SChris Wilson static void 11979df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 11989df30794SChris Wilson { 11999df30794SChris Wilson int page; 12009df30794SChris Wilson 12019df30794SChris Wilson if (obj == NULL) 12029df30794SChris Wilson return; 12039df30794SChris Wilson 12049df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 12059df30794SChris Wilson kfree(obj->pages[page]); 12069df30794SChris Wilson 12079df30794SChris Wilson kfree(obj); 12089df30794SChris Wilson } 12099df30794SChris Wilson 1210742cbee8SDaniel Vetter void 1211742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 12129df30794SChris Wilson { 1213742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1214742cbee8SDaniel Vetter typeof(*error), ref); 1215e2f973d5SChris Wilson int i; 1216e2f973d5SChris Wilson 121752d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 121852d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 121952d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 122052d39a21SChris Wilson kfree(error->ring[i].requests); 122152d39a21SChris Wilson } 1222e2f973d5SChris Wilson 12239df30794SChris Wilson kfree(error->active_bo); 12246ef3d427SChris Wilson kfree(error->overlay); 12259df30794SChris Wilson kfree(error); 12269df30794SChris Wilson } 12271b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 12281b50247aSChris Wilson struct drm_i915_gem_object *obj) 1229c724e8a9SChris Wilson { 1230c724e8a9SChris Wilson err->size = obj->base.size; 1231c724e8a9SChris Wilson err->name = obj->base.name; 12320201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 12330201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1234c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1235c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1236c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1237c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1238c724e8a9SChris Wilson err->pinned = 0; 1239c724e8a9SChris Wilson if (obj->pin_count > 0) 1240c724e8a9SChris Wilson err->pinned = 1; 1241c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1242c724e8a9SChris Wilson err->pinned = -1; 1243c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1244c724e8a9SChris Wilson err->dirty = obj->dirty; 1245c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 124696154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 124793dfb40cSChris Wilson err->cache_level = obj->cache_level; 12481b50247aSChris Wilson } 1249c724e8a9SChris Wilson 12501b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 12511b50247aSChris Wilson int count, struct list_head *head) 12521b50247aSChris Wilson { 12531b50247aSChris Wilson struct drm_i915_gem_object *obj; 12541b50247aSChris Wilson int i = 0; 12551b50247aSChris Wilson 12561b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 12571b50247aSChris Wilson capture_bo(err++, obj); 1258c724e8a9SChris Wilson if (++i == count) 1259c724e8a9SChris Wilson break; 12601b50247aSChris Wilson } 1261c724e8a9SChris Wilson 12621b50247aSChris Wilson return i; 12631b50247aSChris Wilson } 12641b50247aSChris Wilson 12651b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 12661b50247aSChris Wilson int count, struct list_head *head) 12671b50247aSChris Wilson { 12681b50247aSChris Wilson struct drm_i915_gem_object *obj; 12691b50247aSChris Wilson int i = 0; 12701b50247aSChris Wilson 12711b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 12721b50247aSChris Wilson if (obj->pin_count == 0) 12731b50247aSChris Wilson continue; 12741b50247aSChris Wilson 12751b50247aSChris Wilson capture_bo(err++, obj); 12761b50247aSChris Wilson if (++i == count) 12771b50247aSChris Wilson break; 1278c724e8a9SChris Wilson } 1279c724e8a9SChris Wilson 1280c724e8a9SChris Wilson return i; 1281c724e8a9SChris Wilson } 1282c724e8a9SChris Wilson 1283748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1284748ebc60SChris Wilson struct drm_i915_error_state *error) 1285748ebc60SChris Wilson { 1286748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1287748ebc60SChris Wilson int i; 1288748ebc60SChris Wilson 1289748ebc60SChris Wilson /* Fences */ 1290748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1291775d17b6SDaniel Vetter case 7: 1292748ebc60SChris Wilson case 6: 129342b5aeabSVille Syrjälä for (i = 0; i < dev_priv->num_fence_regs; i++) 1294748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1295748ebc60SChris Wilson break; 1296748ebc60SChris Wilson case 5: 1297748ebc60SChris Wilson case 4: 1298748ebc60SChris Wilson for (i = 0; i < 16; i++) 1299748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1300748ebc60SChris Wilson break; 1301748ebc60SChris Wilson case 3: 1302748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1303748ebc60SChris Wilson for (i = 0; i < 8; i++) 1304748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1305748ebc60SChris Wilson case 2: 1306748ebc60SChris Wilson for (i = 0; i < 8; i++) 1307748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1308748ebc60SChris Wilson break; 1309748ebc60SChris Wilson 13107dbf9d6eSBen Widawsky default: 13117dbf9d6eSBen Widawsky BUG(); 1312748ebc60SChris Wilson } 1313748ebc60SChris Wilson } 1314748ebc60SChris Wilson 1315bcfb2e28SChris Wilson static struct drm_i915_error_object * 1316bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1317bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1318bcfb2e28SChris Wilson { 1319bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1320bcfb2e28SChris Wilson u32 seqno; 1321bcfb2e28SChris Wilson 1322bcfb2e28SChris Wilson if (!ring->get_seqno) 1323bcfb2e28SChris Wilson return NULL; 1324bcfb2e28SChris Wilson 1325b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1326b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1327b45305fcSDaniel Vetter 1328b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1329b45305fcSDaniel Vetter return NULL; 1330b45305fcSDaniel Vetter 1331b45305fcSDaniel Vetter obj = ring->private; 1332b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1333b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1334b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1335b45305fcSDaniel Vetter } 1336b45305fcSDaniel Vetter 1337b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1338bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1339bcfb2e28SChris Wilson if (obj->ring != ring) 1340bcfb2e28SChris Wilson continue; 1341bcfb2e28SChris Wilson 13420201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1343bcfb2e28SChris Wilson continue; 1344bcfb2e28SChris Wilson 1345bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1346bcfb2e28SChris Wilson continue; 1347bcfb2e28SChris Wilson 1348bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1349bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1350bcfb2e28SChris Wilson */ 1351bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1352bcfb2e28SChris Wilson } 1353bcfb2e28SChris Wilson 1354bcfb2e28SChris Wilson return NULL; 1355bcfb2e28SChris Wilson } 1356bcfb2e28SChris Wilson 1357d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1358d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1359d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1360d27b1e0eSDaniel Vetter { 1361d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1362d27b1e0eSDaniel Vetter 136333f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 136412f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 136533f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 13667e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 13677e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 13687e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 13697e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1370df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1371df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 137233f3f518SDaniel Vetter } 1373c1cd90edSDaniel Vetter 1374d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 13759d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1376d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1377d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1378d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1379c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1380050ee91fSBen Widawsky if (ring->id == RCS) 1381d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1382d27b1e0eSDaniel Vetter } else { 13839d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1384d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1385d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1386d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1387d27b1e0eSDaniel Vetter } 1388d27b1e0eSDaniel Vetter 13899574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1390c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1391b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1392d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1393c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1394c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 13950f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 13967e3b8737SDaniel Vetter 13977e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 13987e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1399d27b1e0eSDaniel Vetter } 1400d27b1e0eSDaniel Vetter 14018c123e54SBen Widawsky 14028c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring, 14038c123e54SBen Widawsky struct drm_i915_error_state *error, 14048c123e54SBen Widawsky struct drm_i915_error_ring *ering) 14058c123e54SBen Widawsky { 14068c123e54SBen Widawsky struct drm_i915_private *dev_priv = ring->dev->dev_private; 14078c123e54SBen Widawsky struct drm_i915_gem_object *obj; 14088c123e54SBen Widawsky 14098c123e54SBen Widawsky /* Currently render ring is the only HW context user */ 14108c123e54SBen Widawsky if (ring->id != RCS || !error->ccid) 14118c123e54SBen Widawsky return; 14128c123e54SBen Widawsky 14138c123e54SBen Widawsky list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { 14148c123e54SBen Widawsky if ((error->ccid & PAGE_MASK) == obj->gtt_offset) { 14158c123e54SBen Widawsky ering->ctx = i915_error_object_create_sized(dev_priv, 14168c123e54SBen Widawsky obj, 1); 14178c123e54SBen Widawsky } 14188c123e54SBen Widawsky } 14198c123e54SBen Widawsky } 14208c123e54SBen Widawsky 142152d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 142252d39a21SChris Wilson struct drm_i915_error_state *error) 142352d39a21SChris Wilson { 142452d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1425b4519513SChris Wilson struct intel_ring_buffer *ring; 142652d39a21SChris Wilson struct drm_i915_gem_request *request; 142752d39a21SChris Wilson int i, count; 142852d39a21SChris Wilson 1429b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 143052d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 143152d39a21SChris Wilson 143252d39a21SChris Wilson error->ring[i].batchbuffer = 143352d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 143452d39a21SChris Wilson 143552d39a21SChris Wilson error->ring[i].ringbuffer = 143652d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 143752d39a21SChris Wilson 14388c123e54SBen Widawsky 14398c123e54SBen Widawsky i915_gem_record_active_context(ring, error, &error->ring[i]); 14408c123e54SBen Widawsky 144152d39a21SChris Wilson count = 0; 144252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 144352d39a21SChris Wilson count++; 144452d39a21SChris Wilson 144552d39a21SChris Wilson error->ring[i].num_requests = count; 144652d39a21SChris Wilson error->ring[i].requests = 144752d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 144852d39a21SChris Wilson GFP_ATOMIC); 144952d39a21SChris Wilson if (error->ring[i].requests == NULL) { 145052d39a21SChris Wilson error->ring[i].num_requests = 0; 145152d39a21SChris Wilson continue; 145252d39a21SChris Wilson } 145352d39a21SChris Wilson 145452d39a21SChris Wilson count = 0; 145552d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 145652d39a21SChris Wilson struct drm_i915_error_request *erq; 145752d39a21SChris Wilson 145852d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 145952d39a21SChris Wilson erq->seqno = request->seqno; 146052d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1461ee4f42b1SChris Wilson erq->tail = request->tail; 146252d39a21SChris Wilson } 146352d39a21SChris Wilson } 146452d39a21SChris Wilson } 146552d39a21SChris Wilson 14668a905236SJesse Barnes /** 14678a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 14688a905236SJesse Barnes * @dev: drm device 14698a905236SJesse Barnes * 14708a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 14718a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 14728a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 14738a905236SJesse Barnes * to pick up. 14748a905236SJesse Barnes */ 147563eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 147663eeaf38SJesse Barnes { 147763eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 147805394f39SChris Wilson struct drm_i915_gem_object *obj; 147963eeaf38SJesse Barnes struct drm_i915_error_state *error; 148063eeaf38SJesse Barnes unsigned long flags; 14819db4a9c7SJesse Barnes int i, pipe; 148263eeaf38SJesse Barnes 148399584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 148499584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 148599584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 14869df30794SChris Wilson if (error) 14879df30794SChris Wilson return; 148863eeaf38SJesse Barnes 14899db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 149033f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 149163eeaf38SJesse Barnes if (!error) { 14929df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 14939df30794SChris Wilson return; 149463eeaf38SJesse Barnes } 149563eeaf38SJesse Barnes 14962f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in " 14972f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1498b6f7833bSChris Wilson dev->primary->index); 14992fa772f3SChris Wilson 1500742cbee8SDaniel Vetter kref_init(&error->ref); 150163eeaf38SJesse Barnes error->eir = I915_READ(EIR); 150263eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1503211816ecSBen Widawsky if (HAS_HW_CONTEXTS(dev)) 1504b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1505be998e2eSBen Widawsky 1506be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1507be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1508be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1509be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1510be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1511be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1512be998e2eSBen Widawsky else 1513be998e2eSBen Widawsky error->ier = I915_READ(IER); 1514be998e2eSBen Widawsky 15150f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 15160f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 15170f3b6849SChris Wilson 15180f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 15190f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 15200f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 15210f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 15220f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 15230f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 15240f3b6849SChris Wilson 15254f3308b9SPaulo Zanoni if (!HAS_PCH_SPLIT(dev)) 15269db4a9c7SJesse Barnes for_each_pipe(pipe) 15279db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1528d27b1e0eSDaniel Vetter 152933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1530f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 153133f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 153233f3f518SDaniel Vetter } 1533add354ddSChris Wilson 153471e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 153571e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 153671e172e8SBen Widawsky 1537050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1538050ee91fSBen Widawsky 1539748ebc60SChris Wilson i915_gem_record_fences(dev, error); 154052d39a21SChris Wilson i915_gem_record_rings(dev, error); 15419df30794SChris Wilson 1542c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 15439df30794SChris Wilson error->active_bo = NULL; 1544c724e8a9SChris Wilson error->pinned_bo = NULL; 15459df30794SChris Wilson 1546bcfb2e28SChris Wilson i = 0; 1547bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1548bcfb2e28SChris Wilson i++; 1549bcfb2e28SChris Wilson error->active_bo_count = i; 15506c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 15511b50247aSChris Wilson if (obj->pin_count) 1552bcfb2e28SChris Wilson i++; 1553bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1554c724e8a9SChris Wilson 15558e934dbfSChris Wilson error->active_bo = NULL; 15568e934dbfSChris Wilson error->pinned_bo = NULL; 1557bcfb2e28SChris Wilson if (i) { 1558bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 15599df30794SChris Wilson GFP_ATOMIC); 1560c724e8a9SChris Wilson if (error->active_bo) 1561c724e8a9SChris Wilson error->pinned_bo = 1562c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 15639df30794SChris Wilson } 1564c724e8a9SChris Wilson 1565c724e8a9SChris Wilson if (error->active_bo) 1566c724e8a9SChris Wilson error->active_bo_count = 15671b50247aSChris Wilson capture_active_bo(error->active_bo, 1568c724e8a9SChris Wilson error->active_bo_count, 1569c724e8a9SChris Wilson &dev_priv->mm.active_list); 1570c724e8a9SChris Wilson 1571c724e8a9SChris Wilson if (error->pinned_bo) 1572c724e8a9SChris Wilson error->pinned_bo_count = 15731b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1574c724e8a9SChris Wilson error->pinned_bo_count, 15756c085a72SChris Wilson &dev_priv->mm.bound_list); 157663eeaf38SJesse Barnes 15778a905236SJesse Barnes do_gettimeofday(&error->time); 15788a905236SJesse Barnes 15796ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1580c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 15816ef3d427SChris Wilson 158299584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 158399584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 158499584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 15859df30794SChris Wilson error = NULL; 15869df30794SChris Wilson } 158799584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 15889df30794SChris Wilson 15899df30794SChris Wilson if (error) 1590742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 15919df30794SChris Wilson } 15929df30794SChris Wilson 15939df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 15949df30794SChris Wilson { 15959df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 15969df30794SChris Wilson struct drm_i915_error_state *error; 15976dc0e816SBen Widawsky unsigned long flags; 15989df30794SChris Wilson 159999584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 160099584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 160199584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 160299584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 16039df30794SChris Wilson 16049df30794SChris Wilson if (error) 1605742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 160663eeaf38SJesse Barnes } 16073bd3c932SChris Wilson #else 16083bd3c932SChris Wilson #define i915_capture_error_state(x) 16093bd3c932SChris Wilson #endif 161063eeaf38SJesse Barnes 161135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1612c0e09200SDave Airlie { 16138a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1614bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 161563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1616050ee91fSBen Widawsky int pipe, i; 161763eeaf38SJesse Barnes 161835aed2e6SChris Wilson if (!eir) 161935aed2e6SChris Wilson return; 162063eeaf38SJesse Barnes 1621a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 16228a905236SJesse Barnes 1623bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1624bd9854f9SBen Widawsky 16258a905236SJesse Barnes if (IS_G4X(dev)) { 16268a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 16278a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 16288a905236SJesse Barnes 1629a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1630a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1631050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1632050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1633a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1634a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 16358a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 16363143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 16378a905236SJesse Barnes } 16388a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 16398a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1640a70491ccSJoe Perches pr_err("page table error\n"); 1641a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 16428a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 16433143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 16448a905236SJesse Barnes } 16458a905236SJesse Barnes } 16468a905236SJesse Barnes 1647a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 164863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 164963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1650a70491ccSJoe Perches pr_err("page table error\n"); 1651a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 165263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 16533143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 165463eeaf38SJesse Barnes } 16558a905236SJesse Barnes } 16568a905236SJesse Barnes 165763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1658a70491ccSJoe Perches pr_err("memory refresh error:\n"); 16599db4a9c7SJesse Barnes for_each_pipe(pipe) 1660a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 16619db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 166263eeaf38SJesse Barnes /* pipestat has already been acked */ 166363eeaf38SJesse Barnes } 166463eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1665a70491ccSJoe Perches pr_err("instruction error\n"); 1666a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1667050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1668050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1669a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 167063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 167163eeaf38SJesse Barnes 1672a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1673a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1674a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 167563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 16763143a2bfSChris Wilson POSTING_READ(IPEIR); 167763eeaf38SJesse Barnes } else { 167863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 167963eeaf38SJesse Barnes 1680a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1681a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1682a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1683a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 168463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 16853143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 168663eeaf38SJesse Barnes } 168763eeaf38SJesse Barnes } 168863eeaf38SJesse Barnes 168963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 16903143a2bfSChris Wilson POSTING_READ(EIR); 169163eeaf38SJesse Barnes eir = I915_READ(EIR); 169263eeaf38SJesse Barnes if (eir) { 169363eeaf38SJesse Barnes /* 169463eeaf38SJesse Barnes * some errors might have become stuck, 169563eeaf38SJesse Barnes * mask them. 169663eeaf38SJesse Barnes */ 169763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 169863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 169963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 170063eeaf38SJesse Barnes } 170135aed2e6SChris Wilson } 170235aed2e6SChris Wilson 170335aed2e6SChris Wilson /** 170435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 170535aed2e6SChris Wilson * @dev: drm device 170635aed2e6SChris Wilson * 170735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 170835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 170935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 171035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 171135aed2e6SChris Wilson * of a ring dump etc.). 171235aed2e6SChris Wilson */ 1713527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 171435aed2e6SChris Wilson { 171535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1716b4519513SChris Wilson struct intel_ring_buffer *ring; 1717b4519513SChris Wilson int i; 171835aed2e6SChris Wilson 171935aed2e6SChris Wilson i915_capture_error_state(dev); 172035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 17218a905236SJesse Barnes 1722ba1234d1SBen Gamari if (wedged) { 1723f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1724f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1725ba1234d1SBen Gamari 172611ed50ecSBen Gamari /* 17271f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 17281f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 172911ed50ecSBen Gamari */ 1730b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1731b4519513SChris Wilson wake_up_all(&ring->irq_queue); 173211ed50ecSBen Gamari } 173311ed50ecSBen Gamari 173499584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 17358a905236SJesse Barnes } 17368a905236SJesse Barnes 173721ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 17384e5359cdSSimon Farnsworth { 17394e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 17404e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 17414e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 174205394f39SChris Wilson struct drm_i915_gem_object *obj; 17434e5359cdSSimon Farnsworth struct intel_unpin_work *work; 17444e5359cdSSimon Farnsworth unsigned long flags; 17454e5359cdSSimon Farnsworth bool stall_detected; 17464e5359cdSSimon Farnsworth 17474e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 17484e5359cdSSimon Farnsworth if (intel_crtc == NULL) 17494e5359cdSSimon Farnsworth return; 17504e5359cdSSimon Farnsworth 17514e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 17524e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 17534e5359cdSSimon Farnsworth 1754e7d841caSChris Wilson if (work == NULL || 1755e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1756e7d841caSChris Wilson !work->enable_stall_check) { 17574e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 17584e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 17594e5359cdSSimon Farnsworth return; 17604e5359cdSSimon Farnsworth } 17614e5359cdSSimon Farnsworth 17624e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 176305394f39SChris Wilson obj = work->pending_flip_obj; 1764a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 17659db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1766446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1767446f2545SArmin Reese obj->gtt_offset; 17684e5359cdSSimon Farnsworth } else { 17699db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 177005394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 177101f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 17724e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 17734e5359cdSSimon Farnsworth } 17744e5359cdSSimon Farnsworth 17754e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 17764e5359cdSSimon Farnsworth 17774e5359cdSSimon Farnsworth if (stall_detected) { 17784e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 17794e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 17804e5359cdSSimon Farnsworth } 17814e5359cdSSimon Farnsworth } 17824e5359cdSSimon Farnsworth 178342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 178442f52ef8SKeith Packard * we use as a pipe index 178542f52ef8SKeith Packard */ 1786f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 17870a3e67a4SJesse Barnes { 17880a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1789e9d21d7fSKeith Packard unsigned long irqflags; 179071e0ffa5SJesse Barnes 17915eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 179271e0ffa5SJesse Barnes return -EINVAL; 17930a3e67a4SJesse Barnes 17941ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1795f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 17967c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 17977c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17980a3e67a4SJesse Barnes else 17997c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 18007c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 18018692d00eSChris Wilson 18028692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 18038692d00eSChris Wilson if (dev_priv->info->gen == 3) 18046b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 18051ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18068692d00eSChris Wilson 18070a3e67a4SJesse Barnes return 0; 18080a3e67a4SJesse Barnes } 18090a3e67a4SJesse Barnes 1810f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1811f796cf8fSJesse Barnes { 1812f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1813f796cf8fSJesse Barnes unsigned long irqflags; 1814f796cf8fSJesse Barnes 1815f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1816f796cf8fSJesse Barnes return -EINVAL; 1817f796cf8fSJesse Barnes 1818f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1819f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1820f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1821f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1822f796cf8fSJesse Barnes 1823f796cf8fSJesse Barnes return 0; 1824f796cf8fSJesse Barnes } 1825f796cf8fSJesse Barnes 1826f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1827b1f14ad0SJesse Barnes { 1828b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1829b1f14ad0SJesse Barnes unsigned long irqflags; 1830b1f14ad0SJesse Barnes 1831b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1832b1f14ad0SJesse Barnes return -EINVAL; 1833b1f14ad0SJesse Barnes 1834b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1835b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1836b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1837b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1838b1f14ad0SJesse Barnes 1839b1f14ad0SJesse Barnes return 0; 1840b1f14ad0SJesse Barnes } 1841b1f14ad0SJesse Barnes 18427e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 18437e231dbeSJesse Barnes { 18447e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18457e231dbeSJesse Barnes unsigned long irqflags; 184631acc7f5SJesse Barnes u32 imr; 18477e231dbeSJesse Barnes 18487e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 18497e231dbeSJesse Barnes return -EINVAL; 18507e231dbeSJesse Barnes 18517e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 18527e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 185331acc7f5SJesse Barnes if (pipe == 0) 18547e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 185531acc7f5SJesse Barnes else 18567e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18577e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 185831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 185931acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 18607e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18617e231dbeSJesse Barnes 18627e231dbeSJesse Barnes return 0; 18637e231dbeSJesse Barnes } 18647e231dbeSJesse Barnes 186542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 186642f52ef8SKeith Packard * we use as a pipe index 186742f52ef8SKeith Packard */ 1868f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 18690a3e67a4SJesse Barnes { 18700a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1871e9d21d7fSKeith Packard unsigned long irqflags; 18720a3e67a4SJesse Barnes 18731ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 18748692d00eSChris Wilson if (dev_priv->info->gen == 3) 18756b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 18768692d00eSChris Wilson 18777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 18787c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 18797c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 18801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18810a3e67a4SJesse Barnes } 18820a3e67a4SJesse Barnes 1883f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1884f796cf8fSJesse Barnes { 1885f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1886f796cf8fSJesse Barnes unsigned long irqflags; 1887f796cf8fSJesse Barnes 1888f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1889f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1890f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1891f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1892f796cf8fSJesse Barnes } 1893f796cf8fSJesse Barnes 1894f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1895b1f14ad0SJesse Barnes { 1896b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1897b1f14ad0SJesse Barnes unsigned long irqflags; 1898b1f14ad0SJesse Barnes 1899b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1900b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1901b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1902b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1903b1f14ad0SJesse Barnes } 1904b1f14ad0SJesse Barnes 19057e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 19067e231dbeSJesse Barnes { 19077e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19087e231dbeSJesse Barnes unsigned long irqflags; 190931acc7f5SJesse Barnes u32 imr; 19107e231dbeSJesse Barnes 19117e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 191231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 191331acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 19147e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 191531acc7f5SJesse Barnes if (pipe == 0) 19167e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 191731acc7f5SJesse Barnes else 19187e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19197e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 19207e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 19217e231dbeSJesse Barnes } 19227e231dbeSJesse Barnes 1923893eead0SChris Wilson static u32 1924893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1925852835f3SZou Nan hai { 1926893eead0SChris Wilson return list_entry(ring->request_list.prev, 1927893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1928893eead0SChris Wilson } 1929893eead0SChris Wilson 1930893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1931893eead0SChris Wilson { 1932893eead0SChris Wilson if (list_empty(&ring->request_list) || 1933b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1934b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1935893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 19369574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 19379574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 19389574b3feSBen Widawsky ring->name); 1939893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1940893eead0SChris Wilson *err = true; 1941893eead0SChris Wilson } 1942893eead0SChris Wilson return true; 1943893eead0SChris Wilson } 1944893eead0SChris Wilson return false; 1945f65d9421SBen Gamari } 1946f65d9421SBen Gamari 1947a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring) 1948a24a11e6SChris Wilson { 1949a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 1950a24a11e6SChris Wilson u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 1951a24a11e6SChris Wilson struct intel_ring_buffer *signaller; 1952a24a11e6SChris Wilson u32 cmd, ipehr, acthd_min; 1953a24a11e6SChris Wilson 1954a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 1955a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 1956a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 1957a24a11e6SChris Wilson return false; 1958a24a11e6SChris Wilson 1959a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 1960a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 1961a24a11e6SChris Wilson */ 1962a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 1963a24a11e6SChris Wilson do { 1964a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 1965a24a11e6SChris Wilson if (cmd == ipehr) 1966a24a11e6SChris Wilson break; 1967a24a11e6SChris Wilson 1968a24a11e6SChris Wilson acthd -= 4; 1969a24a11e6SChris Wilson if (acthd < acthd_min) 1970a24a11e6SChris Wilson return false; 1971a24a11e6SChris Wilson } while (1); 1972a24a11e6SChris Wilson 1973a24a11e6SChris Wilson signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 1974a24a11e6SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), 1975a24a11e6SChris Wilson ioread32(ring->virtual_start+acthd+4)+1); 1976a24a11e6SChris Wilson } 1977a24a11e6SChris Wilson 19781ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 19791ec14ad3SChris Wilson { 19801ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 19811ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 19821ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 19831ec14ad3SChris Wilson if (tmp & RING_WAIT) { 19841ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 19851ec14ad3SChris Wilson ring->name); 19861ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 19871ec14ad3SChris Wilson return true; 19881ec14ad3SChris Wilson } 1989a24a11e6SChris Wilson 1990a24a11e6SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && 1991a24a11e6SChris Wilson tmp & RING_WAIT_SEMAPHORE && 1992a24a11e6SChris Wilson semaphore_passed(ring)) { 1993a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 1994a24a11e6SChris Wilson ring->name); 1995a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 1996a24a11e6SChris Wilson return true; 1997a24a11e6SChris Wilson } 19981ec14ad3SChris Wilson return false; 19991ec14ad3SChris Wilson } 20001ec14ad3SChris Wilson 2001d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 2002d1e61e7fSChris Wilson { 2003d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 2004d1e61e7fSChris Wilson 200599584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 2006b4519513SChris Wilson bool hung = true; 2007b4519513SChris Wilson 2008d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 2009d1e61e7fSChris Wilson i915_handle_error(dev, true); 2010d1e61e7fSChris Wilson 2011d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 2012b4519513SChris Wilson struct intel_ring_buffer *ring; 2013b4519513SChris Wilson int i; 2014b4519513SChris Wilson 2015d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 2016d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 2017d1e61e7fSChris Wilson * and break the hang. This should work on 2018d1e61e7fSChris Wilson * all but the second generation chipsets. 2019d1e61e7fSChris Wilson */ 2020b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 2021b4519513SChris Wilson hung &= !kick_ring(ring); 2022d1e61e7fSChris Wilson } 2023d1e61e7fSChris Wilson 2024b4519513SChris Wilson return hung; 2025d1e61e7fSChris Wilson } 2026d1e61e7fSChris Wilson 2027d1e61e7fSChris Wilson return false; 2028d1e61e7fSChris Wilson } 2029d1e61e7fSChris Wilson 2030f65d9421SBen Gamari /** 2031f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 2032f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 2033f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 2034f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 2035f65d9421SBen Gamari */ 2036f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 2037f65d9421SBen Gamari { 2038f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2039f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2040bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 2041b4519513SChris Wilson struct intel_ring_buffer *ring; 2042b4519513SChris Wilson bool err = false, idle; 2043b4519513SChris Wilson int i; 2044893eead0SChris Wilson 20453e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 20463e0dc6b0SBen Widawsky return; 20473e0dc6b0SBen Widawsky 2048b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 2049b4519513SChris Wilson idle = true; 2050b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 2051b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 2052b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 2053b4519513SChris Wilson } 2054b4519513SChris Wilson 2055893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 2056b4519513SChris Wilson if (idle) { 2057d1e61e7fSChris Wilson if (err) { 2058d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2059d1e61e7fSChris Wilson return; 2060d1e61e7fSChris Wilson 2061893eead0SChris Wilson goto repeat; 2062d1e61e7fSChris Wilson } 2063d1e61e7fSChris Wilson 206499584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2065893eead0SChris Wilson return; 2066893eead0SChris Wilson } 2067f65d9421SBen Gamari 2068bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 206999584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 207099584db3SDaniel Vetter sizeof(acthd)) == 0 && 207199584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 207299584db3SDaniel Vetter sizeof(instdone)) == 0) { 2073d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 2074f65d9421SBen Gamari return; 2075cbb465e7SChris Wilson } else { 207699584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 2077cbb465e7SChris Wilson 207899584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 207999584db3SDaniel Vetter sizeof(acthd)); 208099584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 208199584db3SDaniel Vetter sizeof(instdone)); 2082cbb465e7SChris Wilson } 2083f65d9421SBen Gamari 2084893eead0SChris Wilson repeat: 2085f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 208699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 2087cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2088f65d9421SBen Gamari } 2089f65d9421SBen Gamari 2090c0e09200SDave Airlie /* drm_dma.h hooks 2091c0e09200SDave Airlie */ 2092f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2093036a4a7dSZhenyu Wang { 2094036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2095036a4a7dSZhenyu Wang 20964697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20974697995bSJesse Barnes 2098036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2099bdfcdb63SDaniel Vetter 2100036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2101036a4a7dSZhenyu Wang 2102036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2103036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 21043143a2bfSChris Wilson POSTING_READ(DEIER); 2105036a4a7dSZhenyu Wang 2106036a4a7dSZhenyu Wang /* and GT */ 2107036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2108036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 21093143a2bfSChris Wilson POSTING_READ(GTIER); 2110c650156aSZhenyu Wang 2111ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2112ab5c608bSBen Widawsky return; 2113ab5c608bSBen Widawsky 2114c650156aSZhenyu Wang /* south display irq */ 2115c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 211682a28bcfSDaniel Vetter /* 211782a28bcfSDaniel Vetter * SDEIER is also touched by the interrupt handler to work around missed 211882a28bcfSDaniel Vetter * PCH interrupts. Hence we can't update it after the interrupt handler 211982a28bcfSDaniel Vetter * is enabled - instead we unconditionally enable all PCH interrupt 212082a28bcfSDaniel Vetter * sources here, but then only unmask them as needed with SDEIMR. 212182a28bcfSDaniel Vetter */ 212282a28bcfSDaniel Vetter I915_WRITE(SDEIER, 0xffffffff); 21233143a2bfSChris Wilson POSTING_READ(SDEIER); 2124036a4a7dSZhenyu Wang } 2125036a4a7dSZhenyu Wang 21267e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 21277e231dbeSJesse Barnes { 21287e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21297e231dbeSJesse Barnes int pipe; 21307e231dbeSJesse Barnes 21317e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 21327e231dbeSJesse Barnes 21337e231dbeSJesse Barnes /* VLV magic */ 21347e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 21357e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 21367e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 21377e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 21387e231dbeSJesse Barnes 21397e231dbeSJesse Barnes /* and GT */ 21407e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 21417e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 21427e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 21437e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 21447e231dbeSJesse Barnes POSTING_READ(GTIER); 21457e231dbeSJesse Barnes 21467e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 21477e231dbeSJesse Barnes 21487e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 21497e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 21507e231dbeSJesse Barnes for_each_pipe(pipe) 21517e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21527e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21537e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 21547e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 21557e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21567e231dbeSJesse Barnes } 21577e231dbeSJesse Barnes 215882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 215982a28bcfSDaniel Vetter { 216082a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 216182a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 216282a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 216382a28bcfSDaniel Vetter u32 mask = ~I915_READ(SDEIMR); 216482a28bcfSDaniel Vetter u32 hotplug; 216582a28bcfSDaniel Vetter 216682a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2167995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK; 216882a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2169*cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 217082a28bcfSDaniel Vetter mask |= hpd_ibx[intel_encoder->hpd_pin]; 217182a28bcfSDaniel Vetter } else { 2172995e6b3dSEgbert Eich mask &= ~SDE_HOTPLUG_MASK_CPT; 217382a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2174*cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 217582a28bcfSDaniel Vetter mask |= hpd_cpt[intel_encoder->hpd_pin]; 217682a28bcfSDaniel Vetter } 217782a28bcfSDaniel Vetter 217882a28bcfSDaniel Vetter I915_WRITE(SDEIMR, ~mask); 217982a28bcfSDaniel Vetter 21807fe0b973SKeith Packard /* 21817fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 21827fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 21837fe0b973SKeith Packard * 21847fe0b973SKeith Packard * This register is the same on all known PCH chips. 21857fe0b973SKeith Packard */ 21867fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 21877fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 21887fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 21897fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 21907fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 21917fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 21927fe0b973SKeith Packard } 21937fe0b973SKeith Packard 2194d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2195d46da437SPaulo Zanoni { 2196d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 219782a28bcfSDaniel Vetter u32 mask; 2198d46da437SPaulo Zanoni 219982a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) 220082a28bcfSDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK; 220182a28bcfSDaniel Vetter else 220282a28bcfSDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 2203ab5c608bSBen Widawsky 2204ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2205ab5c608bSBen Widawsky return; 2206ab5c608bSBen Widawsky 2207d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2208d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2209d46da437SPaulo Zanoni } 2210d46da437SPaulo Zanoni 2211f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2212036a4a7dSZhenyu Wang { 2213036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2214036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2215013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2216ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 2217ce99c256SDaniel Vetter DE_AUX_CHANNEL_A; 22181ec14ad3SChris Wilson u32 render_irqs; 2219036a4a7dSZhenyu Wang 22201ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2221036a4a7dSZhenyu Wang 2222036a4a7dSZhenyu Wang /* should always can generate irq */ 2223036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 22241ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 22251ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 22263143a2bfSChris Wilson POSTING_READ(DEIER); 2227036a4a7dSZhenyu Wang 22281ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2229036a4a7dSZhenyu Wang 2230036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 22311ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2232881f47b6SXiang, Haihao 22331ec14ad3SChris Wilson if (IS_GEN6(dev)) 22341ec14ad3SChris Wilson render_irqs = 22351ec14ad3SChris Wilson GT_USER_INTERRUPT | 2236e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2237e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 22381ec14ad3SChris Wilson else 22391ec14ad3SChris Wilson render_irqs = 224088f23b8fSChris Wilson GT_USER_INTERRUPT | 2241c6df541cSChris Wilson GT_PIPE_NOTIFY | 22421ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 22431ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 22443143a2bfSChris Wilson POSTING_READ(GTIER); 2245036a4a7dSZhenyu Wang 2246d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 22477fe0b973SKeith Packard 2248f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2249f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2250f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2251f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2252f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2253f97108d1SJesse Barnes } 2254f97108d1SJesse Barnes 2255036a4a7dSZhenyu Wang return 0; 2256036a4a7dSZhenyu Wang } 2257036a4a7dSZhenyu Wang 2258f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2259b1f14ad0SJesse Barnes { 2260b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2261b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2262b615b57aSChris Wilson u32 display_mask = 2263b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2264b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2265b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2266ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 2267ce99c256SDaniel Vetter DE_AUX_CHANNEL_A_IVB; 2268b1f14ad0SJesse Barnes u32 render_irqs; 2269b1f14ad0SJesse Barnes 2270b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2271b1f14ad0SJesse Barnes 2272b1f14ad0SJesse Barnes /* should always can generate irq */ 2273b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2274b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2275b615b57aSChris Wilson I915_WRITE(DEIER, 2276b615b57aSChris Wilson display_mask | 2277b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2278b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2279b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2280b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2281b1f14ad0SJesse Barnes 228215b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2283b1f14ad0SJesse Barnes 2284b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2285b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2286b1f14ad0SJesse Barnes 2287e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 228815b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2289b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2290b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2291b1f14ad0SJesse Barnes 2292d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 22937fe0b973SKeith Packard 2294b1f14ad0SJesse Barnes return 0; 2295b1f14ad0SJesse Barnes } 2296b1f14ad0SJesse Barnes 22977e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 22987e231dbeSJesse Barnes { 22997e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23007e231dbeSJesse Barnes u32 enable_mask; 230131acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 23023bcedbe5SJesse Barnes u32 render_irqs; 23037e231dbeSJesse Barnes u16 msid; 23047e231dbeSJesse Barnes 23057e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 230631acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 230731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 230831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 23097e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23107e231dbeSJesse Barnes 231131acc7f5SJesse Barnes /* 231231acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 231331acc7f5SJesse Barnes * toggle them based on usage. 231431acc7f5SJesse Barnes */ 231531acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 231631acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 231731acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23187e231dbeSJesse Barnes 23197e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 23207e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 23217e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 23227e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 23237e231dbeSJesse Barnes msid |= (1<<14); 23247e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 23257e231dbeSJesse Barnes 232620afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 232720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 232820afbda2SDaniel Vetter 23297e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 23307e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 23317e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23327e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 23337e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 23347e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23357e231dbeSJesse Barnes 233631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2337515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 233831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 233931acc7f5SJesse Barnes 23407e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23417e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23427e231dbeSJesse Barnes 234331acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 234431acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 23453bcedbe5SJesse Barnes 23463bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 23473bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 23483bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 23497e231dbeSJesse Barnes POSTING_READ(GTIER); 23507e231dbeSJesse Barnes 23517e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 23527e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 23537e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 23547e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 23557e231dbeSJesse Barnes #endif 23567e231dbeSJesse Barnes 23577e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 235820afbda2SDaniel Vetter 235920afbda2SDaniel Vetter return 0; 236020afbda2SDaniel Vetter } 236120afbda2SDaniel Vetter 23627e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 23637e231dbeSJesse Barnes { 23647e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23657e231dbeSJesse Barnes int pipe; 23667e231dbeSJesse Barnes 23677e231dbeSJesse Barnes if (!dev_priv) 23687e231dbeSJesse Barnes return; 23697e231dbeSJesse Barnes 23707e231dbeSJesse Barnes for_each_pipe(pipe) 23717e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23727e231dbeSJesse Barnes 23737e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 23747e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 23757e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 23767e231dbeSJesse Barnes for_each_pipe(pipe) 23777e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23787e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23797e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 23807e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 23817e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23827e231dbeSJesse Barnes } 23837e231dbeSJesse Barnes 2384f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2385036a4a7dSZhenyu Wang { 2386036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23874697995bSJesse Barnes 23884697995bSJesse Barnes if (!dev_priv) 23894697995bSJesse Barnes return; 23904697995bSJesse Barnes 2391036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2392036a4a7dSZhenyu Wang 2393036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2394036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2395036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2396036a4a7dSZhenyu Wang 2397036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2398036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2399036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2400192aac1fSKeith Packard 2401ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2402ab5c608bSBen Widawsky return; 2403ab5c608bSBen Widawsky 2404192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2405192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2406192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2407036a4a7dSZhenyu Wang } 2408036a4a7dSZhenyu Wang 2409c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2410c2798b19SChris Wilson { 2411c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2412c2798b19SChris Wilson int pipe; 2413c2798b19SChris Wilson 2414c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2415c2798b19SChris Wilson 2416c2798b19SChris Wilson for_each_pipe(pipe) 2417c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2418c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2419c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2420c2798b19SChris Wilson POSTING_READ16(IER); 2421c2798b19SChris Wilson } 2422c2798b19SChris Wilson 2423c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2424c2798b19SChris Wilson { 2425c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2426c2798b19SChris Wilson 2427c2798b19SChris Wilson I915_WRITE16(EMR, 2428c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2429c2798b19SChris Wilson 2430c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2431c2798b19SChris Wilson dev_priv->irq_mask = 2432c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2433c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2434c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2435c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2436c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2437c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2438c2798b19SChris Wilson 2439c2798b19SChris Wilson I915_WRITE16(IER, 2440c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2441c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2442c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2443c2798b19SChris Wilson I915_USER_INTERRUPT); 2444c2798b19SChris Wilson POSTING_READ16(IER); 2445c2798b19SChris Wilson 2446c2798b19SChris Wilson return 0; 2447c2798b19SChris Wilson } 2448c2798b19SChris Wilson 244990a72f87SVille Syrjälä /* 245090a72f87SVille Syrjälä * Returns true when a page flip has completed. 245190a72f87SVille Syrjälä */ 245290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 245390a72f87SVille Syrjälä int pipe, u16 iir) 245490a72f87SVille Syrjälä { 245590a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 245690a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 245790a72f87SVille Syrjälä 245890a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 245990a72f87SVille Syrjälä return false; 246090a72f87SVille Syrjälä 246190a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 246290a72f87SVille Syrjälä return false; 246390a72f87SVille Syrjälä 246490a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 246590a72f87SVille Syrjälä 246690a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 246790a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 246890a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 246990a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 247090a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 247190a72f87SVille Syrjälä */ 247290a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 247390a72f87SVille Syrjälä return false; 247490a72f87SVille Syrjälä 247590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 247690a72f87SVille Syrjälä 247790a72f87SVille Syrjälä return true; 247890a72f87SVille Syrjälä } 247990a72f87SVille Syrjälä 2480ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2481c2798b19SChris Wilson { 2482c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2483c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2484c2798b19SChris Wilson u16 iir, new_iir; 2485c2798b19SChris Wilson u32 pipe_stats[2]; 2486c2798b19SChris Wilson unsigned long irqflags; 2487c2798b19SChris Wilson int irq_received; 2488c2798b19SChris Wilson int pipe; 2489c2798b19SChris Wilson u16 flip_mask = 2490c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2491c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2492c2798b19SChris Wilson 2493c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2494c2798b19SChris Wilson 2495c2798b19SChris Wilson iir = I915_READ16(IIR); 2496c2798b19SChris Wilson if (iir == 0) 2497c2798b19SChris Wilson return IRQ_NONE; 2498c2798b19SChris Wilson 2499c2798b19SChris Wilson while (iir & ~flip_mask) { 2500c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2501c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2502c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2503c2798b19SChris Wilson * interrupts (for non-MSI). 2504c2798b19SChris Wilson */ 2505c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2506c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2507c2798b19SChris Wilson i915_handle_error(dev, false); 2508c2798b19SChris Wilson 2509c2798b19SChris Wilson for_each_pipe(pipe) { 2510c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2511c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2512c2798b19SChris Wilson 2513c2798b19SChris Wilson /* 2514c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2515c2798b19SChris Wilson */ 2516c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2517c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2518c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2519c2798b19SChris Wilson pipe_name(pipe)); 2520c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2521c2798b19SChris Wilson irq_received = 1; 2522c2798b19SChris Wilson } 2523c2798b19SChris Wilson } 2524c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2525c2798b19SChris Wilson 2526c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2527c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2528c2798b19SChris Wilson 2529d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2530c2798b19SChris Wilson 2531c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2532c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2533c2798b19SChris Wilson 2534c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 253590a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 253690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2537c2798b19SChris Wilson 2538c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 253990a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 254090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2541c2798b19SChris Wilson 2542c2798b19SChris Wilson iir = new_iir; 2543c2798b19SChris Wilson } 2544c2798b19SChris Wilson 2545c2798b19SChris Wilson return IRQ_HANDLED; 2546c2798b19SChris Wilson } 2547c2798b19SChris Wilson 2548c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2549c2798b19SChris Wilson { 2550c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2551c2798b19SChris Wilson int pipe; 2552c2798b19SChris Wilson 2553c2798b19SChris Wilson for_each_pipe(pipe) { 2554c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2555c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2556c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2557c2798b19SChris Wilson } 2558c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2559c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2560c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2561c2798b19SChris Wilson } 2562c2798b19SChris Wilson 2563a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2564a266c7d5SChris Wilson { 2565a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2566a266c7d5SChris Wilson int pipe; 2567a266c7d5SChris Wilson 2568a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2569a266c7d5SChris Wilson 2570a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2571a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2572a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2573a266c7d5SChris Wilson } 2574a266c7d5SChris Wilson 257500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2576a266c7d5SChris Wilson for_each_pipe(pipe) 2577a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2578a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2579a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2580a266c7d5SChris Wilson POSTING_READ(IER); 2581a266c7d5SChris Wilson } 2582a266c7d5SChris Wilson 2583a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2584a266c7d5SChris Wilson { 2585a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 258638bde180SChris Wilson u32 enable_mask; 2587a266c7d5SChris Wilson 258838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 258938bde180SChris Wilson 259038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 259138bde180SChris Wilson dev_priv->irq_mask = 259238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 259338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 259438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 259538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 259638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 259738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 259838bde180SChris Wilson 259938bde180SChris Wilson enable_mask = 260038bde180SChris Wilson I915_ASLE_INTERRUPT | 260138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 260238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 260338bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 260438bde180SChris Wilson I915_USER_INTERRUPT; 260538bde180SChris Wilson 2606a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 260720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 260820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 260920afbda2SDaniel Vetter 2610a266c7d5SChris Wilson /* Enable in IER... */ 2611a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2612a266c7d5SChris Wilson /* and unmask in IMR */ 2613a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2614a266c7d5SChris Wilson } 2615a266c7d5SChris Wilson 2616a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2617a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2618a266c7d5SChris Wilson POSTING_READ(IER); 2619a266c7d5SChris Wilson 262020afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 262120afbda2SDaniel Vetter 262220afbda2SDaniel Vetter return 0; 262320afbda2SDaniel Vetter } 262420afbda2SDaniel Vetter 262590a72f87SVille Syrjälä /* 262690a72f87SVille Syrjälä * Returns true when a page flip has completed. 262790a72f87SVille Syrjälä */ 262890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 262990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 263090a72f87SVille Syrjälä { 263190a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 263290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 263390a72f87SVille Syrjälä 263490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 263590a72f87SVille Syrjälä return false; 263690a72f87SVille Syrjälä 263790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 263890a72f87SVille Syrjälä return false; 263990a72f87SVille Syrjälä 264090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 264190a72f87SVille Syrjälä 264290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 264390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 264490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 264590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 264690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 264790a72f87SVille Syrjälä */ 264890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 264990a72f87SVille Syrjälä return false; 265090a72f87SVille Syrjälä 265190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 265290a72f87SVille Syrjälä 265390a72f87SVille Syrjälä return true; 265490a72f87SVille Syrjälä } 265590a72f87SVille Syrjälä 2656ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2657a266c7d5SChris Wilson { 2658a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2659a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26608291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2661a266c7d5SChris Wilson unsigned long irqflags; 266238bde180SChris Wilson u32 flip_mask = 266338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 266438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 266538bde180SChris Wilson int pipe, ret = IRQ_NONE; 2666a266c7d5SChris Wilson 2667a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2668a266c7d5SChris Wilson 2669a266c7d5SChris Wilson iir = I915_READ(IIR); 267038bde180SChris Wilson do { 267138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 26728291ee90SChris Wilson bool blc_event = false; 2673a266c7d5SChris Wilson 2674a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2675a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2676a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2677a266c7d5SChris Wilson * interrupts (for non-MSI). 2678a266c7d5SChris Wilson */ 2679a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2680a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2681a266c7d5SChris Wilson i915_handle_error(dev, false); 2682a266c7d5SChris Wilson 2683a266c7d5SChris Wilson for_each_pipe(pipe) { 2684a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2685a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2686a266c7d5SChris Wilson 268738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2688a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2689a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2690a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2691a266c7d5SChris Wilson pipe_name(pipe)); 2692a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 269338bde180SChris Wilson irq_received = true; 2694a266c7d5SChris Wilson } 2695a266c7d5SChris Wilson } 2696a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2697a266c7d5SChris Wilson 2698a266c7d5SChris Wilson if (!irq_received) 2699a266c7d5SChris Wilson break; 2700a266c7d5SChris Wilson 2701a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2702a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2703a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2704a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2705b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 2706a266c7d5SChris Wilson 2707a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2708a266c7d5SChris Wilson hotplug_status); 2709b543fb04SEgbert Eich if (hotplug_trigger) { 2710*cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915)) 2711*cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 2712a266c7d5SChris Wilson queue_work(dev_priv->wq, 2713a266c7d5SChris Wilson &dev_priv->hotplug_work); 2714b543fb04SEgbert Eich } 2715a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 271638bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2717a266c7d5SChris Wilson } 2718a266c7d5SChris Wilson 271938bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2720a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2721a266c7d5SChris Wilson 2722a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2723a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2724a266c7d5SChris Wilson 2725a266c7d5SChris Wilson for_each_pipe(pipe) { 272638bde180SChris Wilson int plane = pipe; 272738bde180SChris Wilson if (IS_MOBILE(dev)) 272838bde180SChris Wilson plane = !plane; 27295e2032d4SVille Syrjälä 273090a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 273190a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 273290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2733a266c7d5SChris Wilson 2734a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2735a266c7d5SChris Wilson blc_event = true; 2736a266c7d5SChris Wilson } 2737a266c7d5SChris Wilson 2738a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2739a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2740a266c7d5SChris Wilson 2741a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2742a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2743a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2744a266c7d5SChris Wilson * we would never get another interrupt. 2745a266c7d5SChris Wilson * 2746a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2747a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2748a266c7d5SChris Wilson * another one. 2749a266c7d5SChris Wilson * 2750a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2751a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2752a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2753a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2754a266c7d5SChris Wilson * stray interrupts. 2755a266c7d5SChris Wilson */ 275638bde180SChris Wilson ret = IRQ_HANDLED; 2757a266c7d5SChris Wilson iir = new_iir; 275838bde180SChris Wilson } while (iir & ~flip_mask); 2759a266c7d5SChris Wilson 2760d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 27618291ee90SChris Wilson 2762a266c7d5SChris Wilson return ret; 2763a266c7d5SChris Wilson } 2764a266c7d5SChris Wilson 2765a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2766a266c7d5SChris Wilson { 2767a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2768a266c7d5SChris Wilson int pipe; 2769a266c7d5SChris Wilson 2770a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2771a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2772a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2773a266c7d5SChris Wilson } 2774a266c7d5SChris Wilson 277500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 277655b39755SChris Wilson for_each_pipe(pipe) { 277755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2778a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 277955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 278055b39755SChris Wilson } 2781a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2782a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2783a266c7d5SChris Wilson 2784a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2785a266c7d5SChris Wilson } 2786a266c7d5SChris Wilson 2787a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2788a266c7d5SChris Wilson { 2789a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2790a266c7d5SChris Wilson int pipe; 2791a266c7d5SChris Wilson 2792a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2793a266c7d5SChris Wilson 2794a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2795a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2796a266c7d5SChris Wilson 2797a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2798a266c7d5SChris Wilson for_each_pipe(pipe) 2799a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2800a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2801a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2802a266c7d5SChris Wilson POSTING_READ(IER); 2803a266c7d5SChris Wilson } 2804a266c7d5SChris Wilson 2805a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2806a266c7d5SChris Wilson { 2807a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2808bbba0a97SChris Wilson u32 enable_mask; 2809a266c7d5SChris Wilson u32 error_mask; 2810a266c7d5SChris Wilson 2811a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2812bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2813adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2814bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2815bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2816bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2817bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2818bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2819bbba0a97SChris Wilson 2820bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 282121ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 282221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 2823bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2824bbba0a97SChris Wilson 2825bbba0a97SChris Wilson if (IS_G4X(dev)) 2826bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2827a266c7d5SChris Wilson 2828515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2829a266c7d5SChris Wilson 2830a266c7d5SChris Wilson /* 2831a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2832a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2833a266c7d5SChris Wilson */ 2834a266c7d5SChris Wilson if (IS_G4X(dev)) { 2835a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2836a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2837a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2838a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2839a266c7d5SChris Wilson } else { 2840a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2841a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2842a266c7d5SChris Wilson } 2843a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2844a266c7d5SChris Wilson 2845a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2846a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2847a266c7d5SChris Wilson POSTING_READ(IER); 2848a266c7d5SChris Wilson 284920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 285020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 285120afbda2SDaniel Vetter 285220afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 285320afbda2SDaniel Vetter 285420afbda2SDaniel Vetter return 0; 285520afbda2SDaniel Vetter } 285620afbda2SDaniel Vetter 2857bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 285820afbda2SDaniel Vetter { 285920afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2860e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2861*cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 286220afbda2SDaniel Vetter u32 hotplug_en; 286320afbda2SDaniel Vetter 2864bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 2865bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2866bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 2867adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2868e5868a31SEgbert Eich /* enable bits are the same for all generations */ 2869*cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2870*cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2871*cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 2872a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2873a266c7d5SChris Wilson to generate a spurious hotplug event about three 2874a266c7d5SChris Wilson seconds later. So just do it once. 2875a266c7d5SChris Wilson */ 2876a266c7d5SChris Wilson if (IS_G4X(dev)) 2877a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 287885fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 2879a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2880a266c7d5SChris Wilson 2881a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2882a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2883a266c7d5SChris Wilson } 2884bac56d5bSEgbert Eich } 2885a266c7d5SChris Wilson 2886ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2887a266c7d5SChris Wilson { 2888a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2889a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2890a266c7d5SChris Wilson u32 iir, new_iir; 2891a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2892a266c7d5SChris Wilson unsigned long irqflags; 2893a266c7d5SChris Wilson int irq_received; 2894a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 289521ad8330SVille Syrjälä u32 flip_mask = 289621ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 289721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2898a266c7d5SChris Wilson 2899a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2900a266c7d5SChris Wilson 2901a266c7d5SChris Wilson iir = I915_READ(IIR); 2902a266c7d5SChris Wilson 2903a266c7d5SChris Wilson for (;;) { 29042c8ba29fSChris Wilson bool blc_event = false; 29052c8ba29fSChris Wilson 290621ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 2907a266c7d5SChris Wilson 2908a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2909a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2910a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2911a266c7d5SChris Wilson * interrupts (for non-MSI). 2912a266c7d5SChris Wilson */ 2913a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2914a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2915a266c7d5SChris Wilson i915_handle_error(dev, false); 2916a266c7d5SChris Wilson 2917a266c7d5SChris Wilson for_each_pipe(pipe) { 2918a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2919a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2920a266c7d5SChris Wilson 2921a266c7d5SChris Wilson /* 2922a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2923a266c7d5SChris Wilson */ 2924a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2925a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2926a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2927a266c7d5SChris Wilson pipe_name(pipe)); 2928a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2929a266c7d5SChris Wilson irq_received = 1; 2930a266c7d5SChris Wilson } 2931a266c7d5SChris Wilson } 2932a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2933a266c7d5SChris Wilson 2934a266c7d5SChris Wilson if (!irq_received) 2935a266c7d5SChris Wilson break; 2936a266c7d5SChris Wilson 2937a266c7d5SChris Wilson ret = IRQ_HANDLED; 2938a266c7d5SChris Wilson 2939a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2940adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2941a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2942b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 2943b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 2944b543fb04SEgbert Eich HOTPLUG_INT_STATUS_I965); 2945a266c7d5SChris Wilson 2946a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2947a266c7d5SChris Wilson hotplug_status); 2948b543fb04SEgbert Eich if (hotplug_trigger) { 2949*cd569aedSEgbert Eich if (hotplug_irq_storm_detect(dev, hotplug_trigger, 2950*cd569aedSEgbert Eich IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965)) 2951*cd569aedSEgbert Eich i915_hpd_irq_setup(dev); 2952a266c7d5SChris Wilson queue_work(dev_priv->wq, 2953a266c7d5SChris Wilson &dev_priv->hotplug_work); 2954b543fb04SEgbert Eich } 2955a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2956a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2957a266c7d5SChris Wilson } 2958a266c7d5SChris Wilson 295921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 2960a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2961a266c7d5SChris Wilson 2962a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2963a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2964a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2965a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2966a266c7d5SChris Wilson 2967a266c7d5SChris Wilson for_each_pipe(pipe) { 29682c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 296990a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 297090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 2971a266c7d5SChris Wilson 2972a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2973a266c7d5SChris Wilson blc_event = true; 2974a266c7d5SChris Wilson } 2975a266c7d5SChris Wilson 2976a266c7d5SChris Wilson 2977a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2978a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2979a266c7d5SChris Wilson 2980515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2981515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2982515ac2bbSDaniel Vetter 2983a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2984a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2985a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2986a266c7d5SChris Wilson * we would never get another interrupt. 2987a266c7d5SChris Wilson * 2988a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2989a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2990a266c7d5SChris Wilson * another one. 2991a266c7d5SChris Wilson * 2992a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2993a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2994a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2995a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2996a266c7d5SChris Wilson * stray interrupts. 2997a266c7d5SChris Wilson */ 2998a266c7d5SChris Wilson iir = new_iir; 2999a266c7d5SChris Wilson } 3000a266c7d5SChris Wilson 3001d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 30022c8ba29fSChris Wilson 3003a266c7d5SChris Wilson return ret; 3004a266c7d5SChris Wilson } 3005a266c7d5SChris Wilson 3006a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3007a266c7d5SChris Wilson { 3008a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3009a266c7d5SChris Wilson int pipe; 3010a266c7d5SChris Wilson 3011a266c7d5SChris Wilson if (!dev_priv) 3012a266c7d5SChris Wilson return; 3013a266c7d5SChris Wilson 3014a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3015a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3016a266c7d5SChris Wilson 3017a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3018a266c7d5SChris Wilson for_each_pipe(pipe) 3019a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3020a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3021a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3022a266c7d5SChris Wilson 3023a266c7d5SChris Wilson for_each_pipe(pipe) 3024a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3025a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3026a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3027a266c7d5SChris Wilson } 3028a266c7d5SChris Wilson 3029f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3030f71d4af4SJesse Barnes { 30318b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 30328b2e326dSChris Wilson 30338b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 303499584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3035c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3036a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 30378b2e326dSChris Wilson 303899584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 303999584db3SDaniel Vetter i915_hangcheck_elapsed, 304061bac78eSDaniel Vetter (unsigned long) dev); 304161bac78eSDaniel Vetter 304297a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 30439ee32feaSDaniel Vetter 3044f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3045f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 30467d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3047f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3048f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3049f71d4af4SJesse Barnes } 3050f71d4af4SJesse Barnes 3051c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3052f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3053c3613de9SKeith Packard else 3054c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3055f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3056f71d4af4SJesse Barnes 30577e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 30587e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 30597e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 30607e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 30617e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 30627e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 30637e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3064fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 30654a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 3066f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 3067f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 3068f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3069f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 3070f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3071f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 3072f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 307382a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3074f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3075f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3076f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3077f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3078f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3079f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3080f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 308182a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3082f71d4af4SJesse Barnes } else { 3083c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3084c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3085c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3086c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3087c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3088a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3089a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3090a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3091a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3092a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 309320afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3094c2798b19SChris Wilson } else { 3095a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3096a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3097a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3098a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3099bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3100c2798b19SChris Wilson } 3101f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3102f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3103f71d4af4SJesse Barnes } 3104f71d4af4SJesse Barnes } 310520afbda2SDaniel Vetter 310620afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 310720afbda2SDaniel Vetter { 310820afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3109821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3110821450c6SEgbert Eich struct drm_connector *connector; 3111821450c6SEgbert Eich int i; 311220afbda2SDaniel Vetter 3113821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3114821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3115821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3116821450c6SEgbert Eich } 3117821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3118821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3119821450c6SEgbert Eich connector->polled = intel_connector->polled; 3120821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3121821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3122821450c6SEgbert Eich } 312320afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 312420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 312520afbda2SDaniel Vetter } 3126