xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision c9a9a2688256b32af05e4f8c792b243419e41311)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141*c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142*c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
1869df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187c67a470bSPaulo Zanoni 		return;
188c67a470bSPaulo Zanoni 
18943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19643eaea13SPaulo Zanoni {
19743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
19843eaea13SPaulo Zanoni }
19943eaea13SPaulo Zanoni 
200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20143eaea13SPaulo Zanoni {
20243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20343eaea13SPaulo Zanoni }
20443eaea13SPaulo Zanoni 
205a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
206a72fbc3aSImre Deak {
207a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
208a72fbc3aSImre Deak }
209a72fbc3aSImre Deak 
210edbfdb45SPaulo Zanoni /**
211edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
212edbfdb45SPaulo Zanoni   * @dev_priv: driver private
213edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
214edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
215edbfdb45SPaulo Zanoni   */
216edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
217edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
218edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
219edbfdb45SPaulo Zanoni {
220605cd25bSPaulo Zanoni 	uint32_t new_val;
221edbfdb45SPaulo Zanoni 
222edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
223edbfdb45SPaulo Zanoni 
2249df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
225c67a470bSPaulo Zanoni 		return;
226c67a470bSPaulo Zanoni 
227605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
228f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
229f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
230f52ecbcfSPaulo Zanoni 
231605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
232605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
233a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
234a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
235edbfdb45SPaulo Zanoni 	}
236f52ecbcfSPaulo Zanoni }
237edbfdb45SPaulo Zanoni 
238480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
239edbfdb45SPaulo Zanoni {
240edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
241edbfdb45SPaulo Zanoni }
242edbfdb45SPaulo Zanoni 
243480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
244edbfdb45SPaulo Zanoni {
245edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
246edbfdb45SPaulo Zanoni }
247edbfdb45SPaulo Zanoni 
2480961021aSBen Widawsky /**
249fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
250fee884edSDaniel Vetter  * @dev_priv: driver private
251fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
252fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
253fee884edSDaniel Vetter  */
25447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
255fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
256fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
257fee884edSDaniel Vetter {
258fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
259fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
260fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
261fee884edSDaniel Vetter 
262fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
263fee884edSDaniel Vetter 
2649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
265c67a470bSPaulo Zanoni 		return;
266c67a470bSPaulo Zanoni 
267fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
268fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
269fee884edSDaniel Vetter }
2708664281bSPaulo Zanoni 
271b5ea642aSDaniel Vetter static void
272755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
273755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
2747c463586SKeith Packard {
2759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
276755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
2777c463586SKeith Packard 
278b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
279d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
280b79480baSDaniel Vetter 
28104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
28204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
28304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
28404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
285755e9019SImre Deak 		return;
286755e9019SImre Deak 
287755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
28846c06a30SVille Syrjälä 		return;
28946c06a30SVille Syrjälä 
29091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
29191d181ddSImre Deak 
2927c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
293755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
29446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
2953143a2bfSChris Wilson 	POSTING_READ(reg);
2967c463586SKeith Packard }
2977c463586SKeith Packard 
298b5ea642aSDaniel Vetter static void
299755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
300755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3017c463586SKeith Packard {
3029db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
303755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3047c463586SKeith Packard 
305b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
306d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
307b79480baSDaniel Vetter 
30804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
30904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
31004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
31104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
31246c06a30SVille Syrjälä 		return;
31346c06a30SVille Syrjälä 
314755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
315755e9019SImre Deak 		return;
316755e9019SImre Deak 
31791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
31891d181ddSImre Deak 
319755e9019SImre Deak 	pipestat &= ~enable_mask;
32046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3213143a2bfSChris Wilson 	POSTING_READ(reg);
3227c463586SKeith Packard }
3237c463586SKeith Packard 
32410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
32510c59c51SImre Deak {
32610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
32710c59c51SImre Deak 
32810c59c51SImre Deak 	/*
329724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
330724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
33110c59c51SImre Deak 	 */
33210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
33310c59c51SImre Deak 		return 0;
334724a6905SVille Syrjälä 	/*
335724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
336724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
337724a6905SVille Syrjälä 	 */
338724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
339724a6905SVille Syrjälä 		return 0;
34010c59c51SImre Deak 
34110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
34210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
34310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
34410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
34510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
34610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
34710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
34810c59c51SImre Deak 
34910c59c51SImre Deak 	return enable_mask;
35010c59c51SImre Deak }
35110c59c51SImre Deak 
352755e9019SImre Deak void
353755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
354755e9019SImre Deak 		     u32 status_mask)
355755e9019SImre Deak {
356755e9019SImre Deak 	u32 enable_mask;
357755e9019SImre Deak 
35810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
35910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
36010c59c51SImre Deak 							   status_mask);
36110c59c51SImre Deak 	else
362755e9019SImre Deak 		enable_mask = status_mask << 16;
363755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
364755e9019SImre Deak }
365755e9019SImre Deak 
366755e9019SImre Deak void
367755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368755e9019SImre Deak 		      u32 status_mask)
369755e9019SImre Deak {
370755e9019SImre Deak 	u32 enable_mask;
371755e9019SImre Deak 
37210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
37310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
37410c59c51SImre Deak 							   status_mask);
37510c59c51SImre Deak 	else
376755e9019SImre Deak 		enable_mask = status_mask << 16;
377755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
378755e9019SImre Deak }
379755e9019SImre Deak 
380c0e09200SDave Airlie /**
381f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
38201c66889SZhao Yakui  */
383f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
38401c66889SZhao Yakui {
3852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3861ec14ad3SChris Wilson 
387f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
388f49e38ddSJani Nikula 		return;
389f49e38ddSJani Nikula 
39013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
39101c66889SZhao Yakui 
392755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
393a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
3943b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
395755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
3961ec14ad3SChris Wilson 
39713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
39801c66889SZhao Yakui }
39901c66889SZhao Yakui 
40001c66889SZhao Yakui /**
4010a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4020a3e67a4SJesse Barnes  * @dev: DRM device
4030a3e67a4SJesse Barnes  * @pipe: pipe to check
4040a3e67a4SJesse Barnes  *
4050a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4060a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4070a3e67a4SJesse Barnes  * before reading such registers if unsure.
4080a3e67a4SJesse Barnes  */
4090a3e67a4SJesse Barnes static int
4100a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4110a3e67a4SJesse Barnes {
4122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
413702e7a56SPaulo Zanoni 
414a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
415a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
416a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
417a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
41871f8ba6bSPaulo Zanoni 
419a01025afSDaniel Vetter 		return intel_crtc->active;
420a01025afSDaniel Vetter 	} else {
421a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
422a01025afSDaniel Vetter 	}
4230a3e67a4SJesse Barnes }
4240a3e67a4SJesse Barnes 
425f75f3746SVille Syrjälä /*
426f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
427f75f3746SVille Syrjälä  * around the vertical blanking period.
428f75f3746SVille Syrjälä  *
429f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
430f75f3746SVille Syrjälä  *  vblank_start >= 3
431f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
432f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
433f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
434f75f3746SVille Syrjälä  *
435f75f3746SVille Syrjälä  *           start of vblank:
436f75f3746SVille Syrjälä  *           latch double buffered registers
437f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
438f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
439f75f3746SVille Syrjälä  *           |
440f75f3746SVille Syrjälä  *           |          frame start:
441f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
442f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
443f75f3746SVille Syrjälä  *           |          |
444f75f3746SVille Syrjälä  *           |          |  start of vsync:
445f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
446f75f3746SVille Syrjälä  *           |          |  |
447f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
448f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
449f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
450f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
451f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
452f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
453f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
454f75f3746SVille Syrjälä  *       |          |                                         |
455f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
456f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
457f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
458f75f3746SVille Syrjälä  *
459f75f3746SVille Syrjälä  * x  = horizontal active
460f75f3746SVille Syrjälä  * _  = horizontal blanking
461f75f3746SVille Syrjälä  * hs = horizontal sync
462f75f3746SVille Syrjälä  * va = vertical active
463f75f3746SVille Syrjälä  * vb = vertical blanking
464f75f3746SVille Syrjälä  * vs = vertical sync
465f75f3746SVille Syrjälä  * vbs = vblank_start (number)
466f75f3746SVille Syrjälä  *
467f75f3746SVille Syrjälä  * Summary:
468f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
469f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
470f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
471f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
472f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
473f75f3746SVille Syrjälä  */
474f75f3746SVille Syrjälä 
4754cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
4764cdb83ecSVille Syrjälä {
4774cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
4784cdb83ecSVille Syrjälä 	return 0;
4794cdb83ecSVille Syrjälä }
4804cdb83ecSVille Syrjälä 
48142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
48242f52ef8SKeith Packard  * we use as a pipe index
48342f52ef8SKeith Packard  */
484f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
4850a3e67a4SJesse Barnes {
4862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4870a3e67a4SJesse Barnes 	unsigned long high_frame;
4880a3e67a4SJesse Barnes 	unsigned long low_frame;
4890b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
4900a3e67a4SJesse Barnes 
4910a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
49244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4939db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
4940a3e67a4SJesse Barnes 		return 0;
4950a3e67a4SJesse Barnes 	}
4960a3e67a4SJesse Barnes 
497391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
498391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
499391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
500391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
501391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
502391f75e2SVille Syrjälä 
5030b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5040b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
5050b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
5060b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5070b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
508391f75e2SVille Syrjälä 	} else {
509a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
510391f75e2SVille Syrjälä 
511391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
5120b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
513391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
5140b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
5150b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
5160b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
517391f75e2SVille Syrjälä 	}
518391f75e2SVille Syrjälä 
5190b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5200b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5210b2a8e09SVille Syrjälä 
5220b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5230b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5240b2a8e09SVille Syrjälä 
5259db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5269db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5275eddb70bSChris Wilson 
5280a3e67a4SJesse Barnes 	/*
5290a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5300a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5310a3e67a4SJesse Barnes 	 * register.
5320a3e67a4SJesse Barnes 	 */
5330a3e67a4SJesse Barnes 	do {
5345eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
535391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5365eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5370a3e67a4SJesse Barnes 	} while (high1 != high2);
5380a3e67a4SJesse Barnes 
5395eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
540391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5415eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
542391f75e2SVille Syrjälä 
543391f75e2SVille Syrjälä 	/*
544391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
545391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
546391f75e2SVille Syrjälä 	 * counter against vblank start.
547391f75e2SVille Syrjälä 	 */
548edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
5490a3e67a4SJesse Barnes }
5500a3e67a4SJesse Barnes 
551f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5529880b7a5SJesse Barnes {
5532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5549db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5559880b7a5SJesse Barnes 
5569880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
55744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5589db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5599880b7a5SJesse Barnes 		return 0;
5609880b7a5SJesse Barnes 	}
5619880b7a5SJesse Barnes 
5629880b7a5SJesse Barnes 	return I915_READ(reg);
5639880b7a5SJesse Barnes }
5649880b7a5SJesse Barnes 
565ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
566ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
567ad3543edSMario Kleiner 
568a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
569a225f079SVille Syrjälä {
570a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
571a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
572a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
573a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
57480715b2fSVille Syrjälä 	int position, vtotal;
575a225f079SVille Syrjälä 
57680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
577a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
578a225f079SVille Syrjälä 		vtotal /= 2;
579a225f079SVille Syrjälä 
580a225f079SVille Syrjälä 	if (IS_GEN2(dev))
581a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
582a225f079SVille Syrjälä 	else
583a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
584a225f079SVille Syrjälä 
585a225f079SVille Syrjälä 	/*
58680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
58780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
588a225f079SVille Syrjälä 	 */
58980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
590a225f079SVille Syrjälä }
591a225f079SVille Syrjälä 
592f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
593abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
594abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
5950af7e4dfSMario Kleiner {
596c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
597c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
598c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
599c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6003aa18df8SVille Syrjälä 	int position;
60178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6020af7e4dfSMario Kleiner 	bool in_vbl = true;
6030af7e4dfSMario Kleiner 	int ret = 0;
604ad3543edSMario Kleiner 	unsigned long irqflags;
6050af7e4dfSMario Kleiner 
606c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6070af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6089db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6090af7e4dfSMario Kleiner 		return 0;
6100af7e4dfSMario Kleiner 	}
6110af7e4dfSMario Kleiner 
612c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
61378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
614c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
615c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
616c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6170af7e4dfSMario Kleiner 
618d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
619d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
620d31faf65SVille Syrjälä 		vbl_end /= 2;
621d31faf65SVille Syrjälä 		vtotal /= 2;
622d31faf65SVille Syrjälä 	}
623d31faf65SVille Syrjälä 
624c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
625c2baf4b7SVille Syrjälä 
626ad3543edSMario Kleiner 	/*
627ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
628ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
629ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
630ad3543edSMario Kleiner 	 */
631ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
632ad3543edSMario Kleiner 
633ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
634ad3543edSMario Kleiner 
635ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
636ad3543edSMario Kleiner 	if (stime)
637ad3543edSMario Kleiner 		*stime = ktime_get();
638ad3543edSMario Kleiner 
6397c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6400af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6410af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6420af7e4dfSMario Kleiner 		 */
643a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6440af7e4dfSMario Kleiner 	} else {
6450af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6460af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6470af7e4dfSMario Kleiner 		 * scanout position.
6480af7e4dfSMario Kleiner 		 */
649ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
6500af7e4dfSMario Kleiner 
6513aa18df8SVille Syrjälä 		/* convert to pixel counts */
6523aa18df8SVille Syrjälä 		vbl_start *= htotal;
6533aa18df8SVille Syrjälä 		vbl_end *= htotal;
6543aa18df8SVille Syrjälä 		vtotal *= htotal;
65578e8fc6bSVille Syrjälä 
65678e8fc6bSVille Syrjälä 		/*
6577e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
6587e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
6597e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
6607e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
6617e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
6627e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
6637e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
6647e78f1cbSVille Syrjälä 		 */
6657e78f1cbSVille Syrjälä 		if (position >= vtotal)
6667e78f1cbSVille Syrjälä 			position = vtotal - 1;
6677e78f1cbSVille Syrjälä 
6687e78f1cbSVille Syrjälä 		/*
66978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
67078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
67178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
67278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
67378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
67478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
67578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
67678e8fc6bSVille Syrjälä 		 */
67778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
6783aa18df8SVille Syrjälä 	}
6793aa18df8SVille Syrjälä 
680ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
681ad3543edSMario Kleiner 	if (etime)
682ad3543edSMario Kleiner 		*etime = ktime_get();
683ad3543edSMario Kleiner 
684ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
685ad3543edSMario Kleiner 
686ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
687ad3543edSMario Kleiner 
6883aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
6893aa18df8SVille Syrjälä 
6903aa18df8SVille Syrjälä 	/*
6913aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
6923aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
6933aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
6943aa18df8SVille Syrjälä 	 * up since vbl_end.
6953aa18df8SVille Syrjälä 	 */
6963aa18df8SVille Syrjälä 	if (position >= vbl_start)
6973aa18df8SVille Syrjälä 		position -= vbl_end;
6983aa18df8SVille Syrjälä 	else
6993aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7003aa18df8SVille Syrjälä 
7017c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7023aa18df8SVille Syrjälä 		*vpos = position;
7033aa18df8SVille Syrjälä 		*hpos = 0;
7043aa18df8SVille Syrjälä 	} else {
7050af7e4dfSMario Kleiner 		*vpos = position / htotal;
7060af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7070af7e4dfSMario Kleiner 	}
7080af7e4dfSMario Kleiner 
7090af7e4dfSMario Kleiner 	/* In vblank? */
7100af7e4dfSMario Kleiner 	if (in_vbl)
7113d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7120af7e4dfSMario Kleiner 
7130af7e4dfSMario Kleiner 	return ret;
7140af7e4dfSMario Kleiner }
7150af7e4dfSMario Kleiner 
716a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
717a225f079SVille Syrjälä {
718a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
719a225f079SVille Syrjälä 	unsigned long irqflags;
720a225f079SVille Syrjälä 	int position;
721a225f079SVille Syrjälä 
722a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
723a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
724a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
725a225f079SVille Syrjälä 
726a225f079SVille Syrjälä 	return position;
727a225f079SVille Syrjälä }
728a225f079SVille Syrjälä 
729f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7300af7e4dfSMario Kleiner 			      int *max_error,
7310af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7320af7e4dfSMario Kleiner 			      unsigned flags)
7330af7e4dfSMario Kleiner {
7344041b853SChris Wilson 	struct drm_crtc *crtc;
7350af7e4dfSMario Kleiner 
7367eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7374041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7380af7e4dfSMario Kleiner 		return -EINVAL;
7390af7e4dfSMario Kleiner 	}
7400af7e4dfSMario Kleiner 
7410af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7424041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7434041b853SChris Wilson 	if (crtc == NULL) {
7444041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7454041b853SChris Wilson 		return -EINVAL;
7464041b853SChris Wilson 	}
7474041b853SChris Wilson 
7484041b853SChris Wilson 	if (!crtc->enabled) {
7494041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
7504041b853SChris Wilson 		return -EBUSY;
7514041b853SChris Wilson 	}
7520af7e4dfSMario Kleiner 
7530af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
7544041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
7554041b853SChris Wilson 						     vblank_time, flags,
7567da903efSVille Syrjälä 						     crtc,
7577da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
7580af7e4dfSMario Kleiner }
7590af7e4dfSMario Kleiner 
76067c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
76167c347ffSJani Nikula 				struct drm_connector *connector)
762321a1b30SEgbert Eich {
763321a1b30SEgbert Eich 	enum drm_connector_status old_status;
764321a1b30SEgbert Eich 
765321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
766321a1b30SEgbert Eich 	old_status = connector->status;
767321a1b30SEgbert Eich 
768321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
76967c347ffSJani Nikula 	if (old_status == connector->status)
77067c347ffSJani Nikula 		return false;
77167c347ffSJani Nikula 
77267c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
773321a1b30SEgbert Eich 		      connector->base.id,
774c23cc417SJani Nikula 		      connector->name,
77567c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
77667c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
77767c347ffSJani Nikula 
77867c347ffSJani Nikula 	return true;
779321a1b30SEgbert Eich }
780321a1b30SEgbert Eich 
78113cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
78213cf5504SDave Airlie {
78313cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
78413cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
78513cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
78613cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
78713cf5504SDave Airlie 	int i, ret;
78813cf5504SDave Airlie 	u32 old_bits = 0;
78913cf5504SDave Airlie 
7904cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
79113cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
79213cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
79313cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
79413cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
7954cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
79613cf5504SDave Airlie 
79713cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
79813cf5504SDave Airlie 		bool valid = false;
79913cf5504SDave Airlie 		bool long_hpd = false;
80013cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
80113cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
80213cf5504SDave Airlie 			continue;
80313cf5504SDave Airlie 
80413cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
80513cf5504SDave Airlie 			valid = true;
80613cf5504SDave Airlie 			long_hpd = true;
80713cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
80813cf5504SDave Airlie 			valid = true;
80913cf5504SDave Airlie 
81013cf5504SDave Airlie 		if (valid) {
81113cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
81213cf5504SDave Airlie 			if (ret == true) {
81313cf5504SDave Airlie 				/* if we get true fallback to old school hpd */
81413cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
81513cf5504SDave Airlie 			}
81613cf5504SDave Airlie 		}
81713cf5504SDave Airlie 	}
81813cf5504SDave Airlie 
81913cf5504SDave Airlie 	if (old_bits) {
8204cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
82113cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8224cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
82313cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
82413cf5504SDave Airlie 	}
82513cf5504SDave Airlie }
82613cf5504SDave Airlie 
8275ca58282SJesse Barnes /*
8285ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8295ca58282SJesse Barnes  */
830ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
831ac4c16c5SEgbert Eich 
8325ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8335ca58282SJesse Barnes {
8342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
8352d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
8365ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
837c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
838cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
839cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
840cd569aedSEgbert Eich 	struct drm_connector *connector;
841cd569aedSEgbert Eich 	bool hpd_disabled = false;
842321a1b30SEgbert Eich 	bool changed = false;
843142e2398SEgbert Eich 	u32 hpd_event_bits;
8445ca58282SJesse Barnes 
845a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
846e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
847e67189abSJesse Barnes 
8484cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
849142e2398SEgbert Eich 
850142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
851142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
852cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
853cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
85436cd7444SDave Airlie 		if (!intel_connector->encoder)
85536cd7444SDave Airlie 			continue;
856cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
857cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
858cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
859cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
860cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
861cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
862c23cc417SJani Nikula 				connector->name);
863cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
864cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
865cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
866cd569aedSEgbert Eich 			hpd_disabled = true;
867cd569aedSEgbert Eich 		}
868142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
869142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
870c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
871142e2398SEgbert Eich 		}
872cd569aedSEgbert Eich 	}
873cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
874cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
875cd569aedSEgbert Eich 	  * some connectors */
876ac4c16c5SEgbert Eich 	if (hpd_disabled) {
877cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
8786323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
8796323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
880ac4c16c5SEgbert Eich 	}
881cd569aedSEgbert Eich 
8824cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
883cd569aedSEgbert Eich 
884321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
885321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
88636cd7444SDave Airlie 		if (!intel_connector->encoder)
88736cd7444SDave Airlie 			continue;
888321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
889321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
890cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
891cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
892321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
893321a1b30SEgbert Eich 				changed = true;
894321a1b30SEgbert Eich 		}
895321a1b30SEgbert Eich 	}
89640ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
89740ee3381SKeith Packard 
898321a1b30SEgbert Eich 	if (changed)
899321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9005ca58282SJesse Barnes }
9015ca58282SJesse Barnes 
902d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
903f97108d1SJesse Barnes {
9042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
905b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9069270388eSDaniel Vetter 	u8 new_delay;
9079270388eSDaniel Vetter 
908d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
909f97108d1SJesse Barnes 
91073edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
91173edd18fSDaniel Vetter 
91220e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9139270388eSDaniel Vetter 
9147648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
915b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
916b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
917f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
918f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
919f97108d1SJesse Barnes 
920f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
921b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
92220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
92320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
92420e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
92520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
926b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
92720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
92820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
92920e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
93020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
931f97108d1SJesse Barnes 	}
932f97108d1SJesse Barnes 
9337648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
93420e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
935f97108d1SJesse Barnes 
936d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9379270388eSDaniel Vetter 
938f97108d1SJesse Barnes 	return;
939f97108d1SJesse Barnes }
940f97108d1SJesse Barnes 
941549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
942a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
943549f7365SChris Wilson {
94493b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
945475553deSChris Wilson 		return;
946475553deSChris Wilson 
947814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
9489862e600SChris Wilson 
949549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
95010cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
951549f7365SChris Wilson }
952549f7365SChris Wilson 
95331685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
954bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
95531685c25SDeepak S {
95631685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
95731685c25SDeepak S 	u32 render_count, media_count;
95831685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
95931685c25SDeepak S 	u32 residency = 0;
96031685c25SDeepak S 
96131685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
96231685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
96331685c25SDeepak S 
96431685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
96531685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
96631685c25SDeepak S 
967bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
968bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
969bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
970bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
97131685c25SDeepak S 
97231685c25SDeepak S 		return dev_priv->rps.cur_freq;
97331685c25SDeepak S 	}
97431685c25SDeepak S 
975bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
976bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
97731685c25SDeepak S 
978bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
979bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
98031685c25SDeepak S 
981bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
982bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
98331685c25SDeepak S 
98431685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
98531685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
98631685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
98731685c25SDeepak S 	elapsed_media /= cz_freq_khz;
98831685c25SDeepak S 
98931685c25SDeepak S 	/*
99031685c25SDeepak S 	 * Calculate overall C0 residency percentage
99131685c25SDeepak S 	 * only if elapsed time is non zero
99231685c25SDeepak S 	 */
99331685c25SDeepak S 	if (elapsed_time) {
99431685c25SDeepak S 		residency =
99531685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
99631685c25SDeepak S 				/ elapsed_time);
99731685c25SDeepak S 	}
99831685c25SDeepak S 
99931685c25SDeepak S 	return residency;
100031685c25SDeepak S }
100131685c25SDeepak S 
100231685c25SDeepak S /**
100331685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
100431685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
100531685c25SDeepak S  * @dev_priv: DRM device private
100631685c25SDeepak S  *
100731685c25SDeepak S  */
10084fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
100931685c25SDeepak S {
101031685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
10114fa79042SDamien Lespiau 	int new_delay, adj;
101231685c25SDeepak S 
101331685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
101431685c25SDeepak S 
101531685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
101631685c25SDeepak S 
101731685c25SDeepak S 
1018bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1019bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1020bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
102131685c25SDeepak S 		return dev_priv->rps.cur_freq;
102231685c25SDeepak S 	}
102331685c25SDeepak S 
102431685c25SDeepak S 
102531685c25SDeepak S 	/*
102631685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
102731685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
102831685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
102931685c25SDeepak S 	 */
103031685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
103131685c25SDeepak S 
103231685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
103331685c25SDeepak S 
103431685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1035bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
103631685c25SDeepak S 	} else {
103731685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1038bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
103931685c25SDeepak S 	}
104031685c25SDeepak S 
104131685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
104231685c25SDeepak S 
104331685c25SDeepak S 	adj = dev_priv->rps.last_adj;
104431685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
104531685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
104631685c25SDeepak S 		if (adj > 0)
104731685c25SDeepak S 			adj *= 2;
104831685c25SDeepak S 		else
104931685c25SDeepak S 			adj = 1;
105031685c25SDeepak S 
105131685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
105231685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
105331685c25SDeepak S 
105431685c25SDeepak S 		/*
105531685c25SDeepak S 		 * For better performance, jump directly
105631685c25SDeepak S 		 * to RPe if we're below it.
105731685c25SDeepak S 		 */
105831685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
105931685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
106031685c25SDeepak S 
106131685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
106231685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
106331685c25SDeepak S 		if (adj < 0)
106431685c25SDeepak S 			adj *= 2;
106531685c25SDeepak S 		else
106631685c25SDeepak S 			adj = -1;
106731685c25SDeepak S 		/*
106831685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
106931685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
107031685c25SDeepak S 		 */
107131685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
107231685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
107331685c25SDeepak S 	}
107431685c25SDeepak S 
107531685c25SDeepak S 	return new_delay;
107631685c25SDeepak S }
107731685c25SDeepak S 
10784912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10793b8d8d91SJesse Barnes {
10802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10812d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1082edbfdb45SPaulo Zanoni 	u32 pm_iir;
1083dd75fdc8SChris Wilson 	int new_delay, adj;
10843b8d8d91SJesse Barnes 
108559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1086c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1087c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1088a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
109059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10914912d041SBen Widawsky 
109260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1093a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
109460611c13SPaulo Zanoni 
1095a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
10963b8d8d91SJesse Barnes 		return;
10973b8d8d91SJesse Barnes 
10984fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10997b9e0ae6SChris Wilson 
1100dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11017425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1102dd75fdc8SChris Wilson 		if (adj > 0)
1103dd75fdc8SChris Wilson 			adj *= 2;
110413a5660cSDeepak S 		else {
110513a5660cSDeepak S 			/* CHV needs even encode values */
110613a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
110713a5660cSDeepak S 		}
1108b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11097425034aSVille Syrjälä 
11107425034aSVille Syrjälä 		/*
11117425034aSVille Syrjälä 		 * For better performance, jump directly
11127425034aSVille Syrjälä 		 * to RPe if we're below it.
11137425034aSVille Syrjälä 		 */
1114b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1115b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1116dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1117b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1118b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1119dd75fdc8SChris Wilson 		else
1120b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1121dd75fdc8SChris Wilson 		adj = 0;
112231685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
112331685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1124dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1125dd75fdc8SChris Wilson 		if (adj < 0)
1126dd75fdc8SChris Wilson 			adj *= 2;
112713a5660cSDeepak S 		else {
112813a5660cSDeepak S 			/* CHV needs even encode values */
112913a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
113013a5660cSDeepak S 		}
1131b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1132dd75fdc8SChris Wilson 	} else { /* unknown event */
1133b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1134dd75fdc8SChris Wilson 	}
11353b8d8d91SJesse Barnes 
113679249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
113779249636SBen Widawsky 	 * interrupt
113879249636SBen Widawsky 	 */
11391272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1140b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1141b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
114227544369SDeepak S 
1143b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1144dd75fdc8SChris Wilson 
11450a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11460a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11470a073b84SJesse Barnes 	else
11484912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11493b8d8d91SJesse Barnes 
11504fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11513b8d8d91SJesse Barnes }
11523b8d8d91SJesse Barnes 
1153e3689190SBen Widawsky 
1154e3689190SBen Widawsky /**
1155e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1156e3689190SBen Widawsky  * occurred.
1157e3689190SBen Widawsky  * @work: workqueue struct
1158e3689190SBen Widawsky  *
1159e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1160e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1161e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1162e3689190SBen Widawsky  */
1163e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1164e3689190SBen Widawsky {
11652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11662d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1167e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
116835a85ac6SBen Widawsky 	char *parity_event[6];
1169e3689190SBen Widawsky 	uint32_t misccpctl;
117035a85ac6SBen Widawsky 	uint8_t slice = 0;
1171e3689190SBen Widawsky 
1172e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1173e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1174e3689190SBen Widawsky 	 * any time we access those registers.
1175e3689190SBen Widawsky 	 */
1176e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1177e3689190SBen Widawsky 
117835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
117935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
118035a85ac6SBen Widawsky 		goto out;
118135a85ac6SBen Widawsky 
1182e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1183e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1184e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1185e3689190SBen Widawsky 
118635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
118735a85ac6SBen Widawsky 		u32 reg;
118835a85ac6SBen Widawsky 
118935a85ac6SBen Widawsky 		slice--;
119035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
119135a85ac6SBen Widawsky 			break;
119235a85ac6SBen Widawsky 
119335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
119435a85ac6SBen Widawsky 
119535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
119635a85ac6SBen Widawsky 
119735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1198e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1199e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1200e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1201e3689190SBen Widawsky 
120235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
120335a85ac6SBen Widawsky 		POSTING_READ(reg);
1204e3689190SBen Widawsky 
1205cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1206e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1207e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1208e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
120935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
121035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1211e3689190SBen Widawsky 
12125bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1213e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1214e3689190SBen Widawsky 
121535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
121635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1217e3689190SBen Widawsky 
121835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1219e3689190SBen Widawsky 		kfree(parity_event[3]);
1220e3689190SBen Widawsky 		kfree(parity_event[2]);
1221e3689190SBen Widawsky 		kfree(parity_event[1]);
1222e3689190SBen Widawsky 	}
1223e3689190SBen Widawsky 
122435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
122535a85ac6SBen Widawsky 
122635a85ac6SBen Widawsky out:
122735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12284cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1229480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12304cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
123135a85ac6SBen Widawsky 
123235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
123335a85ac6SBen Widawsky }
123435a85ac6SBen Widawsky 
123535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1236e3689190SBen Widawsky {
12372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1238e3689190SBen Widawsky 
1239040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1240e3689190SBen Widawsky 		return;
1241e3689190SBen Widawsky 
1242d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1243480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1244d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1245e3689190SBen Widawsky 
124635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
124735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
124835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
124935a85ac6SBen Widawsky 
125035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
125135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
125235a85ac6SBen Widawsky 
1253a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1254e3689190SBen Widawsky }
1255e3689190SBen Widawsky 
1256f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1257f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1258f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1259f1af8fc1SPaulo Zanoni {
1260f1af8fc1SPaulo Zanoni 	if (gt_iir &
1261f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1262f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1263f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1264f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1265f1af8fc1SPaulo Zanoni }
1266f1af8fc1SPaulo Zanoni 
1267e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1268e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1269e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1270e7b4c6b1SDaniel Vetter {
1271e7b4c6b1SDaniel Vetter 
1272cc609d5dSBen Widawsky 	if (gt_iir &
1273cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1274e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1275cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1276e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1277cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1278e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1279e7b4c6b1SDaniel Vetter 
1280cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1281cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1282cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
128358174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
128458174462SMika Kuoppala 				  gt_iir);
1285e7b4c6b1SDaniel Vetter 	}
1286e3689190SBen Widawsky 
128735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
128835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1289e7b4c6b1SDaniel Vetter }
1290e7b4c6b1SDaniel Vetter 
1291abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1292abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1293abd58f01SBen Widawsky 				       u32 master_ctl)
1294abd58f01SBen Widawsky {
1295e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1296abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1297abd58f01SBen Widawsky 	uint32_t tmp = 0;
1298abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1299abd58f01SBen Widawsky 
1300abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1301abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1302abd58f01SBen Widawsky 		if (tmp) {
130338cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1304abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1305e981e7b1SThomas Daniel 
1306abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1307e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1308abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1309e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1310e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1311e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1312e981e7b1SThomas Daniel 
1313e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1314e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1315abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1316e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1317e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1318e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1319abd58f01SBen Widawsky 		} else
1320abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1321abd58f01SBen Widawsky 	}
1322abd58f01SBen Widawsky 
132385f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1324abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1325abd58f01SBen Widawsky 		if (tmp) {
132638cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1327abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1328e981e7b1SThomas Daniel 
1329abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1330e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1331abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1332e981e7b1SThomas Daniel 				notify_ring(dev, ring);
133373d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1334e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1335e981e7b1SThomas Daniel 
133685f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1337e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
133885f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1339e981e7b1SThomas Daniel 				notify_ring(dev, ring);
134073d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1341e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1342abd58f01SBen Widawsky 		} else
1343abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1344abd58f01SBen Widawsky 	}
1345abd58f01SBen Widawsky 
13460961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
13470961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
13480961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
13490961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
13500961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
135138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1352*c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13530961021aSBen Widawsky 		} else
13540961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13550961021aSBen Widawsky 	}
13560961021aSBen Widawsky 
1357abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1358abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1359abd58f01SBen Widawsky 		if (tmp) {
136038cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1361abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1362e981e7b1SThomas Daniel 
1363abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1364e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1365abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1366e981e7b1SThomas Daniel 				notify_ring(dev, ring);
136773d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1368e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1369abd58f01SBen Widawsky 		} else
1370abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1371abd58f01SBen Widawsky 	}
1372abd58f01SBen Widawsky 
1373abd58f01SBen Widawsky 	return ret;
1374abd58f01SBen Widawsky }
1375abd58f01SBen Widawsky 
1376b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1377b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1378b543fb04SEgbert Eich 
137907c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
138013cf5504SDave Airlie {
138113cf5504SDave Airlie 	switch (port) {
138213cf5504SDave Airlie 	case PORT_A:
138313cf5504SDave Airlie 	case PORT_E:
138413cf5504SDave Airlie 	default:
138513cf5504SDave Airlie 		return -1;
138613cf5504SDave Airlie 	case PORT_B:
138713cf5504SDave Airlie 		return 0;
138813cf5504SDave Airlie 	case PORT_C:
138913cf5504SDave Airlie 		return 8;
139013cf5504SDave Airlie 	case PORT_D:
139113cf5504SDave Airlie 		return 16;
139213cf5504SDave Airlie 	}
139313cf5504SDave Airlie }
139413cf5504SDave Airlie 
139507c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
139613cf5504SDave Airlie {
139713cf5504SDave Airlie 	switch (port) {
139813cf5504SDave Airlie 	case PORT_A:
139913cf5504SDave Airlie 	case PORT_E:
140013cf5504SDave Airlie 	default:
140113cf5504SDave Airlie 		return -1;
140213cf5504SDave Airlie 	case PORT_B:
140313cf5504SDave Airlie 		return 17;
140413cf5504SDave Airlie 	case PORT_C:
140513cf5504SDave Airlie 		return 19;
140613cf5504SDave Airlie 	case PORT_D:
140713cf5504SDave Airlie 		return 21;
140813cf5504SDave Airlie 	}
140913cf5504SDave Airlie }
141013cf5504SDave Airlie 
141113cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
141213cf5504SDave Airlie {
141313cf5504SDave Airlie 	switch (pin) {
141413cf5504SDave Airlie 	case HPD_PORT_B:
141513cf5504SDave Airlie 		return PORT_B;
141613cf5504SDave Airlie 	case HPD_PORT_C:
141713cf5504SDave Airlie 		return PORT_C;
141813cf5504SDave Airlie 	case HPD_PORT_D:
141913cf5504SDave Airlie 		return PORT_D;
142013cf5504SDave Airlie 	default:
142113cf5504SDave Airlie 		return PORT_A; /* no hpd */
142213cf5504SDave Airlie 	}
142313cf5504SDave Airlie }
142413cf5504SDave Airlie 
142510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1426b543fb04SEgbert Eich 					 u32 hotplug_trigger,
142713cf5504SDave Airlie 					 u32 dig_hotplug_reg,
1428b543fb04SEgbert Eich 					 const u32 *hpd)
1429b543fb04SEgbert Eich {
14302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1431b543fb04SEgbert Eich 	int i;
143213cf5504SDave Airlie 	enum port port;
143310a504deSDaniel Vetter 	bool storm_detected = false;
143413cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
143513cf5504SDave Airlie 	u32 dig_shift;
143613cf5504SDave Airlie 	u32 dig_port_mask = 0;
1437b543fb04SEgbert Eich 
143891d131d2SDaniel Vetter 	if (!hotplug_trigger)
143991d131d2SDaniel Vetter 		return;
144091d131d2SDaniel Vetter 
144113cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
144213cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1443cc9bd499SImre Deak 
1444b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1445b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
144613cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
144713cf5504SDave Airlie 			continue;
1448821450c6SEgbert Eich 
144913cf5504SDave Airlie 		port = get_port_from_pin(i);
145013cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
145113cf5504SDave Airlie 			bool long_hpd;
145213cf5504SDave Airlie 
145307c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
145407c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
145513cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
145607c338ceSJani Nikula 			} else {
145707c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
145807c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
145913cf5504SDave Airlie 			}
146013cf5504SDave Airlie 
146126fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
146226fbb774SVille Syrjälä 					 port_name(port),
146326fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
146413cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
146513cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
146613cf5504SDave Airlie 			if (long_hpd) {
146713cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
146813cf5504SDave Airlie 				dig_port_mask |= hpd[i];
146913cf5504SDave Airlie 			} else {
147013cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
147113cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
147213cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
147313cf5504SDave Airlie 			}
147413cf5504SDave Airlie 			queue_dig = true;
147513cf5504SDave Airlie 		}
147613cf5504SDave Airlie 	}
147713cf5504SDave Airlie 
147813cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
14793ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14803ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14813ff04a16SDaniel Vetter 			/*
14823ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14833ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14843ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14853ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14863ff04a16SDaniel Vetter 			 */
14873ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1488cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1489cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1490b8f102e8SEgbert Eich 
14913ff04a16SDaniel Vetter 			continue;
14923ff04a16SDaniel Vetter 		}
14933ff04a16SDaniel Vetter 
1494b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1495b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1496b543fb04SEgbert Eich 			continue;
1497b543fb04SEgbert Eich 
149813cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1499bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
150013cf5504SDave Airlie 			queue_hp = true;
150113cf5504SDave Airlie 		}
150213cf5504SDave Airlie 
1503b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1504b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1505b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1506b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1507b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1508b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1509b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1510b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1511142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1512b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
151310a504deSDaniel Vetter 			storm_detected = true;
1514b543fb04SEgbert Eich 		} else {
1515b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1516b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1517b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1518b543fb04SEgbert Eich 		}
1519b543fb04SEgbert Eich 	}
1520b543fb04SEgbert Eich 
152110a504deSDaniel Vetter 	if (storm_detected)
152210a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1523b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15245876fa0dSDaniel Vetter 
1525645416f5SDaniel Vetter 	/*
1526645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1527645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1528645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1529645416f5SDaniel Vetter 	 * deadlock.
1530645416f5SDaniel Vetter 	 */
153113cf5504SDave Airlie 	if (queue_dig)
15320e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
153313cf5504SDave Airlie 	if (queue_hp)
1534645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1535b543fb04SEgbert Eich }
1536b543fb04SEgbert Eich 
1537515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1538515ac2bbSDaniel Vetter {
15392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
154028c70f16SDaniel Vetter 
154128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1542515ac2bbSDaniel Vetter }
1543515ac2bbSDaniel Vetter 
1544ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1545ce99c256SDaniel Vetter {
15462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15479ee32feaSDaniel Vetter 
15489ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1549ce99c256SDaniel Vetter }
1550ce99c256SDaniel Vetter 
15518bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1552277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1553eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1554eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15558bc5e955SDaniel Vetter 					 uint32_t crc4)
15568bf1e9f1SShuang He {
15578bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15588bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15598bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1560ac2300d4SDamien Lespiau 	int head, tail;
1561b2c88f5bSDamien Lespiau 
1562d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1563d538bbdfSDamien Lespiau 
15640c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1565d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
15660c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
15670c912c79SDamien Lespiau 		return;
15680c912c79SDamien Lespiau 	}
15690c912c79SDamien Lespiau 
1570d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1571d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1572b2c88f5bSDamien Lespiau 
1573b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1574d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1575b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1576b2c88f5bSDamien Lespiau 		return;
1577b2c88f5bSDamien Lespiau 	}
1578b2c88f5bSDamien Lespiau 
1579b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15808bf1e9f1SShuang He 
15818bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1582eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1583eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1584eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1585eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1586eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1587b2c88f5bSDamien Lespiau 
1588b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1589d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1590d538bbdfSDamien Lespiau 
1591d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
159207144428SDamien Lespiau 
159307144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15948bf1e9f1SShuang He }
1595277de95eSDaniel Vetter #else
1596277de95eSDaniel Vetter static inline void
1597277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1598277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1599277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1600277de95eSDaniel Vetter 			     uint32_t crc4) {}
1601277de95eSDaniel Vetter #endif
1602eba94eb9SDaniel Vetter 
1603277de95eSDaniel Vetter 
1604277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16055a69b89fSDaniel Vetter {
16065a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16075a69b89fSDaniel Vetter 
1608277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16095a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16105a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16115a69b89fSDaniel Vetter }
16125a69b89fSDaniel Vetter 
1613277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1614eba94eb9SDaniel Vetter {
1615eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1616eba94eb9SDaniel Vetter 
1617277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1618eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1619eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1620eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1621eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16228bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1623eba94eb9SDaniel Vetter }
16245b3a856bSDaniel Vetter 
1625277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16265b3a856bSDaniel Vetter {
16275b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16280b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16290b5c5ed0SDaniel Vetter 
16300b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16310b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16320b5c5ed0SDaniel Vetter 	else
16330b5c5ed0SDaniel Vetter 		res1 = 0;
16340b5c5ed0SDaniel Vetter 
16350b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16360b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16370b5c5ed0SDaniel Vetter 	else
16380b5c5ed0SDaniel Vetter 		res2 = 0;
16395b3a856bSDaniel Vetter 
1640277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16410b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16420b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16430b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16440b5c5ed0SDaniel Vetter 				     res1, res2);
16455b3a856bSDaniel Vetter }
16468bf1e9f1SShuang He 
16471403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16481403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16491403c0d4SPaulo Zanoni  * the work queue. */
16501403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1651baf02a1fSBen Widawsky {
1652a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
165359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1654a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1655480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
165659cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
16572adbee62SDaniel Vetter 
16582adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
165941a05a3aSDaniel Vetter 	}
1660baf02a1fSBen Widawsky 
1661*c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1662*c9a9a268SImre Deak 		return;
1663*c9a9a268SImre Deak 
16641403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
166512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
166612638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
166712638c57SBen Widawsky 
166812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
166958174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
167058174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
167158174462SMika Kuoppala 					  pm_iir);
167212638c57SBen Widawsky 		}
167312638c57SBen Widawsky 	}
16741403c0d4SPaulo Zanoni }
1675baf02a1fSBen Widawsky 
16768d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16778d7849dbSVille Syrjälä {
16788d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16798d7849dbSVille Syrjälä 		return false;
16808d7849dbSVille Syrjälä 
16818d7849dbSVille Syrjälä 	return true;
16828d7849dbSVille Syrjälä }
16838d7849dbSVille Syrjälä 
1684c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16857e231dbeSJesse Barnes {
1686c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
168791d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16887e231dbeSJesse Barnes 	int pipe;
16897e231dbeSJesse Barnes 
169058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1691055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
169291d181ddSImre Deak 		int reg;
1693bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
169491d181ddSImre Deak 
1695bbb5eebfSDaniel Vetter 		/*
1696bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1697bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1698bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1699bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1700bbb5eebfSDaniel Vetter 		 * handle.
1701bbb5eebfSDaniel Vetter 		 */
17020f239f4cSDaniel Vetter 
17030f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17040f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1705bbb5eebfSDaniel Vetter 
1706bbb5eebfSDaniel Vetter 		switch (pipe) {
1707bbb5eebfSDaniel Vetter 		case PIPE_A:
1708bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1709bbb5eebfSDaniel Vetter 			break;
1710bbb5eebfSDaniel Vetter 		case PIPE_B:
1711bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1712bbb5eebfSDaniel Vetter 			break;
17133278f67fSVille Syrjälä 		case PIPE_C:
17143278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17153278f67fSVille Syrjälä 			break;
1716bbb5eebfSDaniel Vetter 		}
1717bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1718bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1719bbb5eebfSDaniel Vetter 
1720bbb5eebfSDaniel Vetter 		if (!mask)
172191d181ddSImre Deak 			continue;
172291d181ddSImre Deak 
172391d181ddSImre Deak 		reg = PIPESTAT(pipe);
1724bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1725bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17267e231dbeSJesse Barnes 
17277e231dbeSJesse Barnes 		/*
17287e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17297e231dbeSJesse Barnes 		 */
173091d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
173191d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17327e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17337e231dbeSJesse Barnes 	}
173458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17357e231dbeSJesse Barnes 
1736055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1737d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1738d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1739d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
174031acc7f5SJesse Barnes 
1741579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
174231acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
174331acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
174431acc7f5SJesse Barnes 		}
17454356d586SDaniel Vetter 
17464356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1747277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17482d9d2b0bSVille Syrjälä 
17491f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17501f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
175131acc7f5SJesse Barnes 	}
175231acc7f5SJesse Barnes 
1753c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1754c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1755c1874ed7SImre Deak }
1756c1874ed7SImre Deak 
175716c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
175816c6c56bSVille Syrjälä {
175916c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
176016c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
176116c6c56bSVille Syrjälä 
17623ff60f89SOscar Mateo 	if (hotplug_status) {
17633ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17643ff60f89SOscar Mateo 		/*
17653ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
17663ff60f89SOscar Mateo 		 * may miss hotplug events.
17673ff60f89SOscar Mateo 		 */
17683ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
17693ff60f89SOscar Mateo 
177016c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
177116c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
177216c6c56bSVille Syrjälä 
177313cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
177416c6c56bSVille Syrjälä 		} else {
177516c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
177616c6c56bSVille Syrjälä 
177713cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
177816c6c56bSVille Syrjälä 		}
177916c6c56bSVille Syrjälä 
178016c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
178116c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
178216c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
17833ff60f89SOscar Mateo 	}
178416c6c56bSVille Syrjälä }
178516c6c56bSVille Syrjälä 
1786c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1787c1874ed7SImre Deak {
178845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1790c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1791c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1792c1874ed7SImre Deak 
1793c1874ed7SImre Deak 	while (true) {
17943ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17953ff60f89SOscar Mateo 
1796c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17973ff60f89SOscar Mateo 		if (gt_iir)
17983ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17993ff60f89SOscar Mateo 
1800c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18013ff60f89SOscar Mateo 		if (pm_iir)
18023ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
18033ff60f89SOscar Mateo 
18043ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
18053ff60f89SOscar Mateo 		if (iir) {
18063ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
18073ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18083ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18093ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18103ff60f89SOscar Mateo 		}
1811c1874ed7SImre Deak 
1812c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1813c1874ed7SImre Deak 			goto out;
1814c1874ed7SImre Deak 
1815c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1816c1874ed7SImre Deak 
18173ff60f89SOscar Mateo 		if (gt_iir)
1818c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
181960611c13SPaulo Zanoni 		if (pm_iir)
1820d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18213ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18223ff60f89SOscar Mateo 		 * signalled in iir */
18233ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18247e231dbeSJesse Barnes 	}
18257e231dbeSJesse Barnes 
18267e231dbeSJesse Barnes out:
18277e231dbeSJesse Barnes 	return ret;
18287e231dbeSJesse Barnes }
18297e231dbeSJesse Barnes 
183043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
183143f328d7SVille Syrjälä {
183245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
183343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
183443f328d7SVille Syrjälä 	u32 master_ctl, iir;
183543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
183643f328d7SVille Syrjälä 
18378e5fd599SVille Syrjälä 	for (;;) {
18388e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18393278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18403278f67fSVille Syrjälä 
18413278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18428e5fd599SVille Syrjälä 			break;
184343f328d7SVille Syrjälä 
184427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
184527b6c122SOscar Mateo 
184643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
184743f328d7SVille Syrjälä 
184827b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
184927b6c122SOscar Mateo 
185027b6c122SOscar Mateo 		if (iir) {
185127b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
185227b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
185327b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
185427b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
185527b6c122SOscar Mateo 		}
185627b6c122SOscar Mateo 
18573278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
185843f328d7SVille Syrjälä 
185927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
186027b6c122SOscar Mateo 		 * signalled in iir */
18613278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
186243f328d7SVille Syrjälä 
186343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
186443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18658e5fd599SVille Syrjälä 	}
18663278f67fSVille Syrjälä 
186743f328d7SVille Syrjälä 	return ret;
186843f328d7SVille Syrjälä }
186943f328d7SVille Syrjälä 
187023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1871776ad806SJesse Barnes {
18722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18739db4a9c7SJesse Barnes 	int pipe;
1874b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
187513cf5504SDave Airlie 	u32 dig_hotplug_reg;
1876776ad806SJesse Barnes 
187713cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
187813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
187913cf5504SDave Airlie 
188013cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
188191d131d2SDaniel Vetter 
1882cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1883cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1884776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1885cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1886cfc33bf7SVille Syrjälä 				 port_name(port));
1887cfc33bf7SVille Syrjälä 	}
1888776ad806SJesse Barnes 
1889ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1890ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1891ce99c256SDaniel Vetter 
1892776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1893515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1894776ad806SJesse Barnes 
1895776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1896776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1897776ad806SJesse Barnes 
1898776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1899776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1900776ad806SJesse Barnes 
1901776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1902776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1903776ad806SJesse Barnes 
19049db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1905055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19069db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19079db4a9c7SJesse Barnes 					 pipe_name(pipe),
19089db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1909776ad806SJesse Barnes 
1910776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1911776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1912776ad806SJesse Barnes 
1913776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1914776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1915776ad806SJesse Barnes 
1916776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19171f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19188664281bSPaulo Zanoni 
19198664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19201f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19218664281bSPaulo Zanoni }
19228664281bSPaulo Zanoni 
19238664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19248664281bSPaulo Zanoni {
19258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19268664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19275a69b89fSDaniel Vetter 	enum pipe pipe;
19288664281bSPaulo Zanoni 
1929de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1930de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1931de032bf4SPaulo Zanoni 
1932055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19331f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19341f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19358664281bSPaulo Zanoni 
19365a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19375a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1938277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19395a69b89fSDaniel Vetter 			else
1940277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19415a69b89fSDaniel Vetter 		}
19425a69b89fSDaniel Vetter 	}
19438bf1e9f1SShuang He 
19448664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19458664281bSPaulo Zanoni }
19468664281bSPaulo Zanoni 
19478664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19488664281bSPaulo Zanoni {
19498664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19508664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19518664281bSPaulo Zanoni 
1952de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1953de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1954de032bf4SPaulo Zanoni 
19558664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19561f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19578664281bSPaulo Zanoni 
19588664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19591f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19608664281bSPaulo Zanoni 
19618664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19621f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19638664281bSPaulo Zanoni 
19648664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1965776ad806SJesse Barnes }
1966776ad806SJesse Barnes 
196723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
196823e81d69SAdam Jackson {
19692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
197023e81d69SAdam Jackson 	int pipe;
1971b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
197213cf5504SDave Airlie 	u32 dig_hotplug_reg;
197323e81d69SAdam Jackson 
197413cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
197513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
197613cf5504SDave Airlie 
197713cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
197891d131d2SDaniel Vetter 
1979cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1980cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
198123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1982cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1983cfc33bf7SVille Syrjälä 				 port_name(port));
1984cfc33bf7SVille Syrjälä 	}
198523e81d69SAdam Jackson 
198623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1987ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
198823e81d69SAdam Jackson 
198923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1990515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
199123e81d69SAdam Jackson 
199223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
199323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
199423e81d69SAdam Jackson 
199523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
199623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
199723e81d69SAdam Jackson 
199823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1999055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
200023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
200123e81d69SAdam Jackson 					 pipe_name(pipe),
200223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20038664281bSPaulo Zanoni 
20048664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20058664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
200623e81d69SAdam Jackson }
200723e81d69SAdam Jackson 
2008c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2009c008bc6eSPaulo Zanoni {
2010c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
201140da17c2SDaniel Vetter 	enum pipe pipe;
2012c008bc6eSPaulo Zanoni 
2013c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2014c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2015c008bc6eSPaulo Zanoni 
2016c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2017c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2018c008bc6eSPaulo Zanoni 
2019c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2020c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2021c008bc6eSPaulo Zanoni 
2022055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2023d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2024d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2025d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2026c008bc6eSPaulo Zanoni 
202740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20281f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2029c008bc6eSPaulo Zanoni 
203040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
203140da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20325b3a856bSDaniel Vetter 
203340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
203440da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
203540da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
203640da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2037c008bc6eSPaulo Zanoni 		}
2038c008bc6eSPaulo Zanoni 	}
2039c008bc6eSPaulo Zanoni 
2040c008bc6eSPaulo Zanoni 	/* check event from PCH */
2041c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2042c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2043c008bc6eSPaulo Zanoni 
2044c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2045c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2046c008bc6eSPaulo Zanoni 		else
2047c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2048c008bc6eSPaulo Zanoni 
2049c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2050c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2051c008bc6eSPaulo Zanoni 	}
2052c008bc6eSPaulo Zanoni 
2053c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2054c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2055c008bc6eSPaulo Zanoni }
2056c008bc6eSPaulo Zanoni 
20579719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20589719fb98SPaulo Zanoni {
20599719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
206007d27e20SDamien Lespiau 	enum pipe pipe;
20619719fb98SPaulo Zanoni 
20629719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20639719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20649719fb98SPaulo Zanoni 
20659719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20669719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20679719fb98SPaulo Zanoni 
20689719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20699719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20709719fb98SPaulo Zanoni 
2071055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2072d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2073d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2074d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
207540da17c2SDaniel Vetter 
207640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
207707d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
207807d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
207907d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20809719fb98SPaulo Zanoni 		}
20819719fb98SPaulo Zanoni 	}
20829719fb98SPaulo Zanoni 
20839719fb98SPaulo Zanoni 	/* check event from PCH */
20849719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20859719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20869719fb98SPaulo Zanoni 
20879719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20889719fb98SPaulo Zanoni 
20899719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20909719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20919719fb98SPaulo Zanoni 	}
20929719fb98SPaulo Zanoni }
20939719fb98SPaulo Zanoni 
209472c90f62SOscar Mateo /*
209572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
209672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
209772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
209872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
209972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
210072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
210172c90f62SOscar Mateo  */
2102f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2103b1f14ad0SJesse Barnes {
210445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2106f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21070e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2108b1f14ad0SJesse Barnes 
21098664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21108664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2111907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21128664281bSPaulo Zanoni 
2113b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2114b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2115b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
211623a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21170e43406bSChris Wilson 
211844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
211944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
212044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
212144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
212244498aeaSPaulo Zanoni 	 * due to its back queue). */
2123ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
212444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
212544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
212644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2127ab5c608bSBen Widawsky 	}
212844498aeaSPaulo Zanoni 
212972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
213072c90f62SOscar Mateo 
21310e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21320e43406bSChris Wilson 	if (gt_iir) {
213372c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
213472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2135d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21360e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2137d8fc8a47SPaulo Zanoni 		else
2138d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21390e43406bSChris Wilson 	}
2140b1f14ad0SJesse Barnes 
2141b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21420e43406bSChris Wilson 	if (de_iir) {
214372c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
214472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2145f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21469719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2147f1af8fc1SPaulo Zanoni 		else
2148f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21490e43406bSChris Wilson 	}
21500e43406bSChris Wilson 
2151f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2152f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21530e43406bSChris Wilson 		if (pm_iir) {
2154b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21550e43406bSChris Wilson 			ret = IRQ_HANDLED;
215672c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21570e43406bSChris Wilson 		}
2158f1af8fc1SPaulo Zanoni 	}
2159b1f14ad0SJesse Barnes 
2160b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2161b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2162ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
216344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
216444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2165ab5c608bSBen Widawsky 	}
2166b1f14ad0SJesse Barnes 
2167b1f14ad0SJesse Barnes 	return ret;
2168b1f14ad0SJesse Barnes }
2169b1f14ad0SJesse Barnes 
2170abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2171abd58f01SBen Widawsky {
2172abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2173abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2174abd58f01SBen Widawsky 	u32 master_ctl;
2175abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2176abd58f01SBen Widawsky 	uint32_t tmp = 0;
2177c42664ccSDaniel Vetter 	enum pipe pipe;
2178abd58f01SBen Widawsky 
2179abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2180abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2181abd58f01SBen Widawsky 	if (!master_ctl)
2182abd58f01SBen Widawsky 		return IRQ_NONE;
2183abd58f01SBen Widawsky 
2184abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2185abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2186abd58f01SBen Widawsky 
218738cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
218838cc46d7SOscar Mateo 
2189abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2190abd58f01SBen Widawsky 
2191abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2192abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2193abd58f01SBen Widawsky 		if (tmp) {
2194abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2195abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
219638cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
219738cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
219838cc46d7SOscar Mateo 			else
219938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2200abd58f01SBen Widawsky 		}
220138cc46d7SOscar Mateo 		else
220238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2203abd58f01SBen Widawsky 	}
2204abd58f01SBen Widawsky 
22056d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22066d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22076d766f02SDaniel Vetter 		if (tmp) {
22086d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22096d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
221038cc46d7SOscar Mateo 			if (tmp & GEN8_AUX_CHANNEL_A)
221138cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
221238cc46d7SOscar Mateo 			else
221338cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22146d766f02SDaniel Vetter 		}
221538cc46d7SOscar Mateo 		else
221638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22176d766f02SDaniel Vetter 	}
22186d766f02SDaniel Vetter 
2219055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2220770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2221abd58f01SBen Widawsky 
2222c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2223c42664ccSDaniel Vetter 			continue;
2224c42664ccSDaniel Vetter 
2225abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
222638cc46d7SOscar Mateo 		if (pipe_iir) {
222738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
222838cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2229770de83dSDamien Lespiau 
2230d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2231d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2232d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2233abd58f01SBen Widawsky 
2234770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2235770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2236770de83dSDamien Lespiau 			else
2237770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2238770de83dSDamien Lespiau 
2239770de83dSDamien Lespiau 			if (flip_done) {
2240abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2241abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2242abd58f01SBen Widawsky 			}
2243abd58f01SBen Widawsky 
22440fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22450fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22460fbe7870SDaniel Vetter 
22471f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
22481f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
22491f7247c0SDaniel Vetter 								    pipe);
225038d83c96SDaniel Vetter 
2251770de83dSDamien Lespiau 
2252770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2253770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2254770de83dSDamien Lespiau 			else
2255770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2256770de83dSDamien Lespiau 
2257770de83dSDamien Lespiau 			if (fault_errors)
225830100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
225930100f2bSDaniel Vetter 					  pipe_name(pipe),
226030100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2261c42664ccSDaniel Vetter 		} else
2262abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2263abd58f01SBen Widawsky 	}
2264abd58f01SBen Widawsky 
226592d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
226692d03a80SDaniel Vetter 		/*
226792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
226892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
226992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
227092d03a80SDaniel Vetter 		 */
227192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
227292d03a80SDaniel Vetter 		if (pch_iir) {
227392d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
227492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
227538cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
227638cc46d7SOscar Mateo 		} else
227738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
227838cc46d7SOscar Mateo 
227992d03a80SDaniel Vetter 	}
228092d03a80SDaniel Vetter 
2281abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2282abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2283abd58f01SBen Widawsky 
2284abd58f01SBen Widawsky 	return ret;
2285abd58f01SBen Widawsky }
2286abd58f01SBen Widawsky 
228717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
228817e1df07SDaniel Vetter 			       bool reset_completed)
228917e1df07SDaniel Vetter {
2290a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
229117e1df07SDaniel Vetter 	int i;
229217e1df07SDaniel Vetter 
229317e1df07SDaniel Vetter 	/*
229417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
229517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
229617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
229717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
229817e1df07SDaniel Vetter 	 */
229917e1df07SDaniel Vetter 
230017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
230117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
230217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
230317e1df07SDaniel Vetter 
230417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
230517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
230617e1df07SDaniel Vetter 
230717e1df07SDaniel Vetter 	/*
230817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
230917e1df07SDaniel Vetter 	 * reset state is cleared.
231017e1df07SDaniel Vetter 	 */
231117e1df07SDaniel Vetter 	if (reset_completed)
231217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
231317e1df07SDaniel Vetter }
231417e1df07SDaniel Vetter 
23158a905236SJesse Barnes /**
23168a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
23178a905236SJesse Barnes  * @work: work struct
23188a905236SJesse Barnes  *
23198a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23208a905236SJesse Barnes  * was detected.
23218a905236SJesse Barnes  */
23228a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
23238a905236SJesse Barnes {
23241f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
23251f83fee0SDaniel Vetter 						    work);
23262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
23272d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
23288a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2329cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2330cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2331cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
233217e1df07SDaniel Vetter 	int ret;
23338a905236SJesse Barnes 
23345bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23358a905236SJesse Barnes 
23367db0ba24SDaniel Vetter 	/*
23377db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23387db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23397db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23407db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23417db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23427db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23437db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23447db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23457db0ba24SDaniel Vetter 	 */
23467db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
234744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23485bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23497db0ba24SDaniel Vetter 				   reset_event);
23501f83fee0SDaniel Vetter 
235117e1df07SDaniel Vetter 		/*
2352f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2353f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2354f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2355f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2356f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2357f454c694SImre Deak 		 */
2358f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2359f454c694SImre Deak 		/*
236017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
236117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
236217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
236317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
236417e1df07SDaniel Vetter 		 */
2365f69061beSDaniel Vetter 		ret = i915_reset(dev);
2366f69061beSDaniel Vetter 
236717e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
236817e1df07SDaniel Vetter 
2369f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2370f454c694SImre Deak 
2371f69061beSDaniel Vetter 		if (ret == 0) {
2372f69061beSDaniel Vetter 			/*
2373f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2374f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2375f69061beSDaniel Vetter 			 * complete.
2376f69061beSDaniel Vetter 			 *
2377f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2378f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2379f69061beSDaniel Vetter 			 * updates before
2380f69061beSDaniel Vetter 			 * the counter increment.
2381f69061beSDaniel Vetter 			 */
23824e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2383f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2384f69061beSDaniel Vetter 
23855bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2386f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23871f83fee0SDaniel Vetter 		} else {
23882ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2389f316a42cSBen Gamari 		}
23901f83fee0SDaniel Vetter 
239117e1df07SDaniel Vetter 		/*
239217e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
239317e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
239417e1df07SDaniel Vetter 		 */
239517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2396f316a42cSBen Gamari 	}
23978a905236SJesse Barnes }
23988a905236SJesse Barnes 
239935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2400c0e09200SDave Airlie {
24018a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2402bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
240363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2404050ee91fSBen Widawsky 	int pipe, i;
240563eeaf38SJesse Barnes 
240635aed2e6SChris Wilson 	if (!eir)
240735aed2e6SChris Wilson 		return;
240863eeaf38SJesse Barnes 
2409a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24108a905236SJesse Barnes 
2411bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2412bd9854f9SBen Widawsky 
24138a905236SJesse Barnes 	if (IS_G4X(dev)) {
24148a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24158a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24168a905236SJesse Barnes 
2417a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2418a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2419050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2420050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2421a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2422a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24238a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24243143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24258a905236SJesse Barnes 		}
24268a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24278a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2428a70491ccSJoe Perches 			pr_err("page table error\n");
2429a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24308a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24313143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24328a905236SJesse Barnes 		}
24338a905236SJesse Barnes 	}
24348a905236SJesse Barnes 
2435a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
243663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
243763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2438a70491ccSJoe Perches 			pr_err("page table error\n");
2439a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
244063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24413143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
244263eeaf38SJesse Barnes 		}
24438a905236SJesse Barnes 	}
24448a905236SJesse Barnes 
244563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2446a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2447055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2448a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24499db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
245063eeaf38SJesse Barnes 		/* pipestat has already been acked */
245163eeaf38SJesse Barnes 	}
245263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2453a70491ccSJoe Perches 		pr_err("instruction error\n");
2454a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2455050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2456050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2457a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
245863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
245963eeaf38SJesse Barnes 
2460a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2461a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2462a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
246363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24643143a2bfSChris Wilson 			POSTING_READ(IPEIR);
246563eeaf38SJesse Barnes 		} else {
246663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
246763eeaf38SJesse Barnes 
2468a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2469a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2470a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2471a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
247263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24733143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
247463eeaf38SJesse Barnes 		}
247563eeaf38SJesse Barnes 	}
247663eeaf38SJesse Barnes 
247763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24783143a2bfSChris Wilson 	POSTING_READ(EIR);
247963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
248063eeaf38SJesse Barnes 	if (eir) {
248163eeaf38SJesse Barnes 		/*
248263eeaf38SJesse Barnes 		 * some errors might have become stuck,
248363eeaf38SJesse Barnes 		 * mask them.
248463eeaf38SJesse Barnes 		 */
248563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
248663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
248763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
248863eeaf38SJesse Barnes 	}
248935aed2e6SChris Wilson }
249035aed2e6SChris Wilson 
249135aed2e6SChris Wilson /**
249235aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
249335aed2e6SChris Wilson  * @dev: drm device
249435aed2e6SChris Wilson  *
249535aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
249635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
249735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
249835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
249935aed2e6SChris Wilson  * of a ring dump etc.).
250035aed2e6SChris Wilson  */
250158174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
250258174462SMika Kuoppala 		       const char *fmt, ...)
250335aed2e6SChris Wilson {
250435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
250558174462SMika Kuoppala 	va_list args;
250658174462SMika Kuoppala 	char error_msg[80];
250735aed2e6SChris Wilson 
250858174462SMika Kuoppala 	va_start(args, fmt);
250958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
251058174462SMika Kuoppala 	va_end(args);
251158174462SMika Kuoppala 
251258174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
251335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25148a905236SJesse Barnes 
2515ba1234d1SBen Gamari 	if (wedged) {
2516f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2517f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2518ba1234d1SBen Gamari 
251911ed50ecSBen Gamari 		/*
252017e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
252117e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
252217e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
252317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
252417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
252517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
252617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
252717e1df07SDaniel Vetter 		 *
252817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
252917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
253017e1df07SDaniel Vetter 		 * counter atomic_t.
253111ed50ecSBen Gamari 		 */
253217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
253311ed50ecSBen Gamari 	}
253411ed50ecSBen Gamari 
2535122f46baSDaniel Vetter 	/*
2536122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2537122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2538122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2539122f46baSDaniel Vetter 	 * code will deadlock.
2540122f46baSDaniel Vetter 	 */
2541122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
25428a905236SJesse Barnes }
25438a905236SJesse Barnes 
254442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
254542f52ef8SKeith Packard  * we use as a pipe index
254642f52ef8SKeith Packard  */
2547f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25480a3e67a4SJesse Barnes {
25492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2550e9d21d7fSKeith Packard 	unsigned long irqflags;
255171e0ffa5SJesse Barnes 
25525eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
255371e0ffa5SJesse Barnes 		return -EINVAL;
25540a3e67a4SJesse Barnes 
25551ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2556f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25577c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2558755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25590a3e67a4SJesse Barnes 	else
25607c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2561755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25621ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25638692d00eSChris Wilson 
25640a3e67a4SJesse Barnes 	return 0;
25650a3e67a4SJesse Barnes }
25660a3e67a4SJesse Barnes 
2567f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2568f796cf8fSJesse Barnes {
25692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2570f796cf8fSJesse Barnes 	unsigned long irqflags;
2571b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
257240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2573f796cf8fSJesse Barnes 
2574f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2575f796cf8fSJesse Barnes 		return -EINVAL;
2576f796cf8fSJesse Barnes 
2577f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2578b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2579b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2580b1f14ad0SJesse Barnes 
2581b1f14ad0SJesse Barnes 	return 0;
2582b1f14ad0SJesse Barnes }
2583b1f14ad0SJesse Barnes 
25847e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25857e231dbeSJesse Barnes {
25862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25877e231dbeSJesse Barnes 	unsigned long irqflags;
25887e231dbeSJesse Barnes 
25897e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
25907e231dbeSJesse Barnes 		return -EINVAL;
25917e231dbeSJesse Barnes 
25927e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
259331acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2594755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25957e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25967e231dbeSJesse Barnes 
25977e231dbeSJesse Barnes 	return 0;
25987e231dbeSJesse Barnes }
25997e231dbeSJesse Barnes 
2600abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2601abd58f01SBen Widawsky {
2602abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2603abd58f01SBen Widawsky 	unsigned long irqflags;
2604abd58f01SBen Widawsky 
2605abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2606abd58f01SBen Widawsky 		return -EINVAL;
2607abd58f01SBen Widawsky 
2608abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26097167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26107167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2611abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2612abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613abd58f01SBen Widawsky 	return 0;
2614abd58f01SBen Widawsky }
2615abd58f01SBen Widawsky 
261642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
261742f52ef8SKeith Packard  * we use as a pipe index
261842f52ef8SKeith Packard  */
2619f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26200a3e67a4SJesse Barnes {
26212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2622e9d21d7fSKeith Packard 	unsigned long irqflags;
26230a3e67a4SJesse Barnes 
26241ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26257c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2626755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2627755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26281ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26290a3e67a4SJesse Barnes }
26300a3e67a4SJesse Barnes 
2631f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2632f796cf8fSJesse Barnes {
26332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2634f796cf8fSJesse Barnes 	unsigned long irqflags;
2635b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
263640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2637f796cf8fSJesse Barnes 
2638f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2640b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2641b1f14ad0SJesse Barnes }
2642b1f14ad0SJesse Barnes 
26437e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26447e231dbeSJesse Barnes {
26452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26467e231dbeSJesse Barnes 	unsigned long irqflags;
26477e231dbeSJesse Barnes 
26487e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
264931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2650755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26517e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26527e231dbeSJesse Barnes }
26537e231dbeSJesse Barnes 
2654abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2655abd58f01SBen Widawsky {
2656abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2657abd58f01SBen Widawsky 	unsigned long irqflags;
2658abd58f01SBen Widawsky 
2659abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2660abd58f01SBen Widawsky 		return;
2661abd58f01SBen Widawsky 
2662abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26637167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26647167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2665abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2666abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2667abd58f01SBen Widawsky }
2668abd58f01SBen Widawsky 
2669893eead0SChris Wilson static u32
2670a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring)
2671852835f3SZou Nan hai {
2672893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2673893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2674893eead0SChris Wilson }
2675893eead0SChris Wilson 
26769107e9d2SChris Wilson static bool
2677a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno)
2678893eead0SChris Wilson {
26799107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26809107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2681f65d9421SBen Gamari }
2682f65d9421SBen Gamari 
2683a028c4b0SDaniel Vetter static bool
2684a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2685a028c4b0SDaniel Vetter {
2686a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2687a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2688a028c4b0SDaniel Vetter 	} else {
2689a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2690a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2691a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2692a028c4b0SDaniel Vetter 	}
2693a028c4b0SDaniel Vetter }
2694a028c4b0SDaniel Vetter 
2695a4872ba6SOscar Mateo static struct intel_engine_cs *
2696a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2697921d42eaSDaniel Vetter {
2698921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2699a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2700921d42eaSDaniel Vetter 	int i;
2701921d42eaSDaniel Vetter 
2702921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2703a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2704a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2705a6cdb93aSRodrigo Vivi 				continue;
2706a6cdb93aSRodrigo Vivi 
2707a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2708a6cdb93aSRodrigo Vivi 				return signaller;
2709a6cdb93aSRodrigo Vivi 		}
2710921d42eaSDaniel Vetter 	} else {
2711921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2712921d42eaSDaniel Vetter 
2713921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2714921d42eaSDaniel Vetter 			if(ring == signaller)
2715921d42eaSDaniel Vetter 				continue;
2716921d42eaSDaniel Vetter 
2717ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2718921d42eaSDaniel Vetter 				return signaller;
2719921d42eaSDaniel Vetter 		}
2720921d42eaSDaniel Vetter 	}
2721921d42eaSDaniel Vetter 
2722a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2723a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2724921d42eaSDaniel Vetter 
2725921d42eaSDaniel Vetter 	return NULL;
2726921d42eaSDaniel Vetter }
2727921d42eaSDaniel Vetter 
2728a4872ba6SOscar Mateo static struct intel_engine_cs *
2729a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2730a24a11e6SChris Wilson {
2731a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
273288fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2733a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2734a6cdb93aSRodrigo Vivi 	int i, backwards;
2735a24a11e6SChris Wilson 
2736a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2737a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27386274f212SChris Wilson 		return NULL;
2739a24a11e6SChris Wilson 
274088fe429dSDaniel Vetter 	/*
274188fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
274288fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2743a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2744a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
274588fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
274688fe429dSDaniel Vetter 	 * ringbuffer itself.
2747a24a11e6SChris Wilson 	 */
274888fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2749a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
275088fe429dSDaniel Vetter 
2751a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
275288fe429dSDaniel Vetter 		/*
275388fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
275488fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
275588fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
275688fe429dSDaniel Vetter 		 */
2757ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
275888fe429dSDaniel Vetter 
275988fe429dSDaniel Vetter 		/* This here seems to blow up */
2760ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2761a24a11e6SChris Wilson 		if (cmd == ipehr)
2762a24a11e6SChris Wilson 			break;
2763a24a11e6SChris Wilson 
276488fe429dSDaniel Vetter 		head -= 4;
276588fe429dSDaniel Vetter 	}
2766a24a11e6SChris Wilson 
276788fe429dSDaniel Vetter 	if (!i)
276888fe429dSDaniel Vetter 		return NULL;
276988fe429dSDaniel Vetter 
2770ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2771a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2772a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2773a6cdb93aSRodrigo Vivi 		offset <<= 32;
2774a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2775a6cdb93aSRodrigo Vivi 	}
2776a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2777a24a11e6SChris Wilson }
2778a24a11e6SChris Wilson 
2779a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
27806274f212SChris Wilson {
27816274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2782a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2783a0d036b0SChris Wilson 	u32 seqno;
27846274f212SChris Wilson 
27854be17381SChris Wilson 	ring->hangcheck.deadlock++;
27866274f212SChris Wilson 
27876274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27884be17381SChris Wilson 	if (signaller == NULL)
27894be17381SChris Wilson 		return -1;
27904be17381SChris Wilson 
27914be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
27924be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
27936274f212SChris Wilson 		return -1;
27946274f212SChris Wilson 
27954be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
27964be17381SChris Wilson 		return 1;
27974be17381SChris Wilson 
2798a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2799a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2800a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28014be17381SChris Wilson 		return -1;
28024be17381SChris Wilson 
28034be17381SChris Wilson 	return 0;
28046274f212SChris Wilson }
28056274f212SChris Wilson 
28066274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28076274f212SChris Wilson {
2808a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28096274f212SChris Wilson 	int i;
28106274f212SChris Wilson 
28116274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28124be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28136274f212SChris Wilson }
28146274f212SChris Wilson 
2815ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2816a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28171ec14ad3SChris Wilson {
28181ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28191ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28209107e9d2SChris Wilson 	u32 tmp;
28219107e9d2SChris Wilson 
2822f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2823f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2824f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2825f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2826f260fe7bSMika Kuoppala 		}
2827f260fe7bSMika Kuoppala 
2828f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2829f260fe7bSMika Kuoppala 	}
28306274f212SChris Wilson 
28319107e9d2SChris Wilson 	if (IS_GEN2(dev))
2832f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28339107e9d2SChris Wilson 
28349107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28359107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28369107e9d2SChris Wilson 	 * and break the hang. This should work on
28379107e9d2SChris Wilson 	 * all but the second generation chipsets.
28389107e9d2SChris Wilson 	 */
28399107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28401ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
284158174462SMika Kuoppala 		i915_handle_error(dev, false,
284258174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28431ec14ad3SChris Wilson 				  ring->name);
28441ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2845f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28461ec14ad3SChris Wilson 	}
2847a24a11e6SChris Wilson 
28486274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28496274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28506274f212SChris Wilson 		default:
2851f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28526274f212SChris Wilson 		case 1:
285358174462SMika Kuoppala 			i915_handle_error(dev, false,
285458174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2855a24a11e6SChris Wilson 					  ring->name);
2856a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2857f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28586274f212SChris Wilson 		case 0:
2859f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28606274f212SChris Wilson 		}
28619107e9d2SChris Wilson 	}
28629107e9d2SChris Wilson 
2863f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2864a24a11e6SChris Wilson }
2865d1e61e7fSChris Wilson 
2866f65d9421SBen Gamari /**
2867f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
286805407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
286905407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
287005407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
287105407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
287205407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2873f65d9421SBen Gamari  */
2874a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2875f65d9421SBen Gamari {
2876f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
28772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2878a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2879b4519513SChris Wilson 	int i;
288005407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28819107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28829107e9d2SChris Wilson #define BUSY 1
28839107e9d2SChris Wilson #define KICK 5
28849107e9d2SChris Wilson #define HUNG 20
2885893eead0SChris Wilson 
2886d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28873e0dc6b0SBen Widawsky 		return;
28883e0dc6b0SBen Widawsky 
2889b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
289050877445SChris Wilson 		u64 acthd;
289150877445SChris Wilson 		u32 seqno;
28929107e9d2SChris Wilson 		bool busy = true;
2893b4519513SChris Wilson 
28946274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28956274f212SChris Wilson 
289605407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
289705407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
289805407ff8SMika Kuoppala 
289905407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
29009107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2901da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2902da661464SMika Kuoppala 
29039107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29049107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2905094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2906f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29079107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29089107e9d2SChris Wilson 								  ring->name);
2909f4adcd24SDaniel Vetter 						else
2910f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2911f4adcd24SDaniel Vetter 								 ring->name);
29129107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2913094f9a54SChris Wilson 					}
2914094f9a54SChris Wilson 					/* Safeguard against driver failure */
2915094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29169107e9d2SChris Wilson 				} else
29179107e9d2SChris Wilson 					busy = false;
291805407ff8SMika Kuoppala 			} else {
29196274f212SChris Wilson 				/* We always increment the hangcheck score
29206274f212SChris Wilson 				 * if the ring is busy and still processing
29216274f212SChris Wilson 				 * the same request, so that no single request
29226274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29236274f212SChris Wilson 				 * batches). The only time we do not increment
29246274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29256274f212SChris Wilson 				 * ring is in a legitimate wait for another
29266274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29276274f212SChris Wilson 				 * victim and we want to be sure we catch the
29286274f212SChris Wilson 				 * right culprit. Then every time we do kick
29296274f212SChris Wilson 				 * the ring, add a small increment to the
29306274f212SChris Wilson 				 * score so that we can catch a batch that is
29316274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29326274f212SChris Wilson 				 * for stalling the machine.
29339107e9d2SChris Wilson 				 */
2934ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2935ad8beaeaSMika Kuoppala 								    acthd);
2936ad8beaeaSMika Kuoppala 
2937ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2938da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2939f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2940f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2941f260fe7bSMika Kuoppala 					break;
2942f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2943ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29446274f212SChris Wilson 					break;
2945f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2946ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29476274f212SChris Wilson 					break;
2948f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2949ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29506274f212SChris Wilson 					stuck[i] = true;
29516274f212SChris Wilson 					break;
29526274f212SChris Wilson 				}
295305407ff8SMika Kuoppala 			}
29549107e9d2SChris Wilson 		} else {
2955da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2956da661464SMika Kuoppala 
29579107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29589107e9d2SChris Wilson 			 * attempts across multiple batches.
29599107e9d2SChris Wilson 			 */
29609107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29619107e9d2SChris Wilson 				ring->hangcheck.score--;
2962f260fe7bSMika Kuoppala 
2963f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2964cbb465e7SChris Wilson 		}
2965f65d9421SBen Gamari 
296605407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
296705407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29689107e9d2SChris Wilson 		busy_count += busy;
296905407ff8SMika Kuoppala 	}
297005407ff8SMika Kuoppala 
297105407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2972b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2973b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
297405407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2975a43adf07SChris Wilson 				 ring->name);
2976a43adf07SChris Wilson 			rings_hung++;
297705407ff8SMika Kuoppala 		}
297805407ff8SMika Kuoppala 	}
297905407ff8SMika Kuoppala 
298005407ff8SMika Kuoppala 	if (rings_hung)
298158174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
298205407ff8SMika Kuoppala 
298305407ff8SMika Kuoppala 	if (busy_count)
298405407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
298505407ff8SMika Kuoppala 		 * being added */
298610cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
298710cd45b6SMika Kuoppala }
298810cd45b6SMika Kuoppala 
298910cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
299010cd45b6SMika Kuoppala {
299110cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2992d330a953SJani Nikula 	if (!i915.enable_hangcheck)
299310cd45b6SMika Kuoppala 		return;
299410cd45b6SMika Kuoppala 
299599584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
299610cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2997f65d9421SBen Gamari }
2998f65d9421SBen Gamari 
29991c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
300091738a95SPaulo Zanoni {
300191738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
300291738a95SPaulo Zanoni 
300391738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
300491738a95SPaulo Zanoni 		return;
300591738a95SPaulo Zanoni 
3006f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3007105b122eSPaulo Zanoni 
3008105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3009105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3010622364b6SPaulo Zanoni }
3011105b122eSPaulo Zanoni 
301291738a95SPaulo Zanoni /*
3013622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3014622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3015622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3016622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3017622364b6SPaulo Zanoni  *
3018622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
301991738a95SPaulo Zanoni  */
3020622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3021622364b6SPaulo Zanoni {
3022622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3023622364b6SPaulo Zanoni 
3024622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3025622364b6SPaulo Zanoni 		return;
3026622364b6SPaulo Zanoni 
3027622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
302891738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
302991738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
303091738a95SPaulo Zanoni }
303191738a95SPaulo Zanoni 
30327c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3033d18ea1b5SDaniel Vetter {
3034d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3035d18ea1b5SDaniel Vetter 
3036f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3037a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3038f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3039d18ea1b5SDaniel Vetter }
3040d18ea1b5SDaniel Vetter 
3041c0e09200SDave Airlie /* drm_dma.h hooks
3042c0e09200SDave Airlie */
3043be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3044036a4a7dSZhenyu Wang {
30452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3046036a4a7dSZhenyu Wang 
30470c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3048bdfcdb63SDaniel Vetter 
3049f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3050c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3051c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3052036a4a7dSZhenyu Wang 
30537c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3054c650156aSZhenyu Wang 
30551c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30567d99163dSBen Widawsky }
30577d99163dSBen Widawsky 
305870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
305970591a41SVille Syrjälä {
306070591a41SVille Syrjälä 	enum pipe pipe;
306170591a41SVille Syrjälä 
306270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
306370591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
306470591a41SVille Syrjälä 
306570591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
306670591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
306770591a41SVille Syrjälä 
306870591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
306970591a41SVille Syrjälä }
307070591a41SVille Syrjälä 
30717e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30727e231dbeSJesse Barnes {
30732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30747e231dbeSJesse Barnes 
30757e231dbeSJesse Barnes 	/* VLV magic */
30767e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30777e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30787e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30797e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30807e231dbeSJesse Barnes 
30817c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30827e231dbeSJesse Barnes 
30837c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30847e231dbeSJesse Barnes 
308570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
30867e231dbeSJesse Barnes }
30877e231dbeSJesse Barnes 
3088d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3089d6e3cca3SDaniel Vetter {
3090d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3091d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3092d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3093d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3094d6e3cca3SDaniel Vetter }
3095d6e3cca3SDaniel Vetter 
3096823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3097abd58f01SBen Widawsky {
3098abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3099abd58f01SBen Widawsky 	int pipe;
3100abd58f01SBen Widawsky 
3101abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3102abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3103abd58f01SBen Widawsky 
3104d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3105abd58f01SBen Widawsky 
3106055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3107f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3108813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3109f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3110abd58f01SBen Widawsky 
3111f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3112f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3113f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3114abd58f01SBen Widawsky 
31151c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3116abd58f01SBen Widawsky }
3117abd58f01SBen Widawsky 
3118d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3119d49bdb0eSPaulo Zanoni {
31201180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3121d49bdb0eSPaulo Zanoni 
312213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3123d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
31241180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3125d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
31261180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
312713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3128d49bdb0eSPaulo Zanoni }
3129d49bdb0eSPaulo Zanoni 
313043f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
313143f328d7SVille Syrjälä {
313243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
313343f328d7SVille Syrjälä 
313443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
313543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
313643f328d7SVille Syrjälä 
3137d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
313843f328d7SVille Syrjälä 
313943f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
314043f328d7SVille Syrjälä 
314143f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
314243f328d7SVille Syrjälä 
314370591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
314443f328d7SVille Syrjälä }
314543f328d7SVille Syrjälä 
314682a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
314782a28bcfSDaniel Vetter {
31482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
314982a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3150fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
315182a28bcfSDaniel Vetter 
315282a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3153fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3154b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3155cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3156fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
315782a28bcfSDaniel Vetter 	} else {
3158fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3159b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3160cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3161fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
316282a28bcfSDaniel Vetter 	}
316382a28bcfSDaniel Vetter 
3164fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316582a28bcfSDaniel Vetter 
31667fe0b973SKeith Packard 	/*
31677fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31687fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31697fe0b973SKeith Packard 	 *
31707fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31717fe0b973SKeith Packard 	 */
31727fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31737fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31747fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31757fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31767fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31777fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31787fe0b973SKeith Packard }
31797fe0b973SKeith Packard 
3180d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3181d46da437SPaulo Zanoni {
31822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
318382a28bcfSDaniel Vetter 	u32 mask;
3184d46da437SPaulo Zanoni 
3185692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3186692a04cfSDaniel Vetter 		return;
3187692a04cfSDaniel Vetter 
3188105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31895c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3190105b122eSPaulo Zanoni 	else
31915c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
31928664281bSPaulo Zanoni 
3193337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3194d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3195d46da437SPaulo Zanoni }
3196d46da437SPaulo Zanoni 
31970a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31980a9a8c91SDaniel Vetter {
31990a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32000a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32010a9a8c91SDaniel Vetter 
32020a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32030a9a8c91SDaniel Vetter 
32040a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3205040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32060a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
320735a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
320835a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32090a9a8c91SDaniel Vetter 	}
32100a9a8c91SDaniel Vetter 
32110a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32120a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32130a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32140a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32150a9a8c91SDaniel Vetter 	} else {
32160a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32170a9a8c91SDaniel Vetter 	}
32180a9a8c91SDaniel Vetter 
321935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32200a9a8c91SDaniel Vetter 
32210a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3222a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32230a9a8c91SDaniel Vetter 
32240a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32250a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32260a9a8c91SDaniel Vetter 
3227605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
322835079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32290a9a8c91SDaniel Vetter 	}
32300a9a8c91SDaniel Vetter }
32310a9a8c91SDaniel Vetter 
3232f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3233036a4a7dSZhenyu Wang {
32342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32358e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32368e76f8dcSPaulo Zanoni 
32378e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32388e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32398e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32408e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32415c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32428e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32435c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32448e76f8dcSPaulo Zanoni 	} else {
32458e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3246ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32475b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32485b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32495b3a856bSDaniel Vetter 				DE_POISON);
32505c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32515c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32528e76f8dcSPaulo Zanoni 	}
3253036a4a7dSZhenyu Wang 
32541ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3255036a4a7dSZhenyu Wang 
32560c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32570c841212SPaulo Zanoni 
3258622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3259622364b6SPaulo Zanoni 
326035079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3261036a4a7dSZhenyu Wang 
32620a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3263036a4a7dSZhenyu Wang 
3264d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32657fe0b973SKeith Packard 
3266f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32676005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32686005ce42SDaniel Vetter 		 *
32696005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32704bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32714bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3272d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3273f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3274d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3275f97108d1SJesse Barnes 	}
3276f97108d1SJesse Barnes 
3277036a4a7dSZhenyu Wang 	return 0;
3278036a4a7dSZhenyu Wang }
3279036a4a7dSZhenyu Wang 
3280f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3281f8b79e58SImre Deak {
3282f8b79e58SImre Deak 	u32 pipestat_mask;
3283f8b79e58SImre Deak 	u32 iir_mask;
3284120dda4fSVille Syrjälä 	enum pipe pipe;
3285f8b79e58SImre Deak 
3286f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3287f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3288f8b79e58SImre Deak 
3289120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3290120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3291f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3292f8b79e58SImre Deak 
3293f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3294f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3295f8b79e58SImre Deak 
3296120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3297120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3298120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3299f8b79e58SImre Deak 
3300f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3301f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3302f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3303120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3304120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3305f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3306f8b79e58SImre Deak 
3307f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3308f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3309f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
331076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
331176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3312f8b79e58SImre Deak }
3313f8b79e58SImre Deak 
3314f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3315f8b79e58SImre Deak {
3316f8b79e58SImre Deak 	u32 pipestat_mask;
3317f8b79e58SImre Deak 	u32 iir_mask;
3318120dda4fSVille Syrjälä 	enum pipe pipe;
3319f8b79e58SImre Deak 
3320f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3321f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33226c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3323120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3324120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3325f8b79e58SImre Deak 
3326f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3327f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
332876e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3329f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3330f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3331f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3332f8b79e58SImre Deak 
3333f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3334f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3335f8b79e58SImre Deak 
3336120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3337120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3338120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3339f8b79e58SImre Deak 
3340f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3341f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3342120dda4fSVille Syrjälä 
3343120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3344120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3345f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3346f8b79e58SImre Deak }
3347f8b79e58SImre Deak 
3348f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3349f8b79e58SImre Deak {
3350f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3351f8b79e58SImre Deak 
3352f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3353f8b79e58SImre Deak 		return;
3354f8b79e58SImre Deak 
3355f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3356f8b79e58SImre Deak 
3357950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3358f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3359f8b79e58SImre Deak }
3360f8b79e58SImre Deak 
3361f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3362f8b79e58SImre Deak {
3363f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3364f8b79e58SImre Deak 
3365f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3366f8b79e58SImre Deak 		return;
3367f8b79e58SImre Deak 
3368f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3369f8b79e58SImre Deak 
3370950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3371f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3372f8b79e58SImre Deak }
3373f8b79e58SImre Deak 
33740e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33757e231dbeSJesse Barnes {
3376f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33777e231dbeSJesse Barnes 
337820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
337920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
338020afbda2SDaniel Vetter 
33817e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
338276e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
338376e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
338476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
338576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
33867e231dbeSJesse Barnes 
3387b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3388b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3389d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3390f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3391f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3392d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
33930e6c9a9eSVille Syrjälä }
33940e6c9a9eSVille Syrjälä 
33950e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
33960e6c9a9eSVille Syrjälä {
33970e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33980e6c9a9eSVille Syrjälä 
33990e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34007e231dbeSJesse Barnes 
34010a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34027e231dbeSJesse Barnes 
34037e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34047e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34057e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34067e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34077e231dbeSJesse Barnes #endif
34087e231dbeSJesse Barnes 
34097e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
341020afbda2SDaniel Vetter 
341120afbda2SDaniel Vetter 	return 0;
341220afbda2SDaniel Vetter }
341320afbda2SDaniel Vetter 
3414abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3415abd58f01SBen Widawsky {
3416abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3417abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3418abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
341973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3420abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
342173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
342273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3423abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
342473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
342573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
342673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3427abd58f01SBen Widawsky 		0,
342873d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
342973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3430abd58f01SBen Widawsky 		};
3431abd58f01SBen Widawsky 
34320961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
34339a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34349a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
34359a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
34369a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3437abd58f01SBen Widawsky }
3438abd58f01SBen Widawsky 
3439abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3440abd58f01SBen Widawsky {
3441770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3442770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3443abd58f01SBen Widawsky 	int pipe;
3444770de83dSDamien Lespiau 
3445770de83dSDamien Lespiau 	if (IS_GEN9(dev_priv))
3446770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3447770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3448770de83dSDamien Lespiau 	else
3449770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3450770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3451770de83dSDamien Lespiau 
3452770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3453770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3454770de83dSDamien Lespiau 
345513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
345613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
345713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3458abd58f01SBen Widawsky 
3459055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3460f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3461813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3462813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3463813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
346435079899SPaulo Zanoni 					  de_pipe_enables);
3465abd58f01SBen Widawsky 
346635079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3467abd58f01SBen Widawsky }
3468abd58f01SBen Widawsky 
3469abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3470abd58f01SBen Widawsky {
3471abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3472abd58f01SBen Widawsky 
3473622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3474622364b6SPaulo Zanoni 
3475abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3476abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3477abd58f01SBen Widawsky 
3478abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3479abd58f01SBen Widawsky 
3480abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3481abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3482abd58f01SBen Widawsky 
3483abd58f01SBen Widawsky 	return 0;
3484abd58f01SBen Widawsky }
3485abd58f01SBen Widawsky 
348643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
348743f328d7SVille Syrjälä {
348843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
348943f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
349043f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
349143f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
34923278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
34933278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
34943278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
349543f328d7SVille Syrjälä 	int pipe;
349643f328d7SVille Syrjälä 
349743f328d7SVille Syrjälä 	/*
349843f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
349943f328d7SVille Syrjälä 	 * toggle them based on usage.
350043f328d7SVille Syrjälä 	 */
35013278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
350243f328d7SVille Syrjälä 
3503055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
350443f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
350543f328d7SVille Syrjälä 
3506d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
35073278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3508055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
350943f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3510d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
351143f328d7SVille Syrjälä 
351243f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
351376e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
351443f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
351576e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
351676e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
351743f328d7SVille Syrjälä 
351843f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
351943f328d7SVille Syrjälä 
352043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
352143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
352243f328d7SVille Syrjälä 
352343f328d7SVille Syrjälä 	return 0;
352443f328d7SVille Syrjälä }
352543f328d7SVille Syrjälä 
3526abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3527abd58f01SBen Widawsky {
3528abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3529abd58f01SBen Widawsky 
3530abd58f01SBen Widawsky 	if (!dev_priv)
3531abd58f01SBen Widawsky 		return;
3532abd58f01SBen Widawsky 
3533823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3534abd58f01SBen Widawsky }
3535abd58f01SBen Widawsky 
35367e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35377e231dbeSJesse Barnes {
35382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35397e231dbeSJesse Barnes 
35407e231dbeSJesse Barnes 	if (!dev_priv)
35417e231dbeSJesse Barnes 		return;
35427e231dbeSJesse Barnes 
3543843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3544843d0e7dSImre Deak 
3545893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3546893fce8eSVille Syrjälä 
35477e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3548f8b79e58SImre Deak 
3549d6207435SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3550d6207435SDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3551d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3552f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3553f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3554d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3555f8b79e58SImre Deak 
355670591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
3557f8b79e58SImre Deak 
355870591a41SVille Syrjälä 	dev_priv->irq_mask = 0;
35597e231dbeSJesse Barnes }
35607e231dbeSJesse Barnes 
356143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
356243f328d7SVille Syrjälä {
356343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
356443f328d7SVille Syrjälä 	int pipe;
356543f328d7SVille Syrjälä 
356643f328d7SVille Syrjälä 	if (!dev_priv)
356743f328d7SVille Syrjälä 		return;
356843f328d7SVille Syrjälä 
356943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
357043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
357143f328d7SVille Syrjälä 
3572a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
357343f328d7SVille Syrjälä 
3574a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
357543f328d7SVille Syrjälä 
357643f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
357743f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
357843f328d7SVille Syrjälä 
3579055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
358043f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
358143f328d7SVille Syrjälä 
358223a09c76SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
358343f328d7SVille Syrjälä }
358443f328d7SVille Syrjälä 
3585f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3586036a4a7dSZhenyu Wang {
35872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35884697995bSJesse Barnes 
35894697995bSJesse Barnes 	if (!dev_priv)
35904697995bSJesse Barnes 		return;
35914697995bSJesse Barnes 
3592be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3593036a4a7dSZhenyu Wang }
3594036a4a7dSZhenyu Wang 
3595c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3596c2798b19SChris Wilson {
35972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3598c2798b19SChris Wilson 	int pipe;
3599c2798b19SChris Wilson 
3600055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3601c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3602c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3603c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3604c2798b19SChris Wilson 	POSTING_READ16(IER);
3605c2798b19SChris Wilson }
3606c2798b19SChris Wilson 
3607c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3608c2798b19SChris Wilson {
36092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3610c2798b19SChris Wilson 
3611c2798b19SChris Wilson 	I915_WRITE16(EMR,
3612c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3613c2798b19SChris Wilson 
3614c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3615c2798b19SChris Wilson 	dev_priv->irq_mask =
3616c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3617c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3618c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3619c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3620c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3621c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3622c2798b19SChris Wilson 
3623c2798b19SChris Wilson 	I915_WRITE16(IER,
3624c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3626c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3627c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3628c2798b19SChris Wilson 	POSTING_READ16(IER);
3629c2798b19SChris Wilson 
3630379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3631379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3632d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3633755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3634755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3635d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3636379ef82dSDaniel Vetter 
3637c2798b19SChris Wilson 	return 0;
3638c2798b19SChris Wilson }
3639c2798b19SChris Wilson 
364090a72f87SVille Syrjälä /*
364190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
364290a72f87SVille Syrjälä  */
364390a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36441f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
364590a72f87SVille Syrjälä {
36462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36471f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
364890a72f87SVille Syrjälä 
36498d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
365090a72f87SVille Syrjälä 		return false;
365190a72f87SVille Syrjälä 
365290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3653d6bbafa1SChris Wilson 		goto check_page_flip;
365490a72f87SVille Syrjälä 
36551f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
365690a72f87SVille Syrjälä 
365790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
365890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
365990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
366090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
366190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
366290a72f87SVille Syrjälä 	 */
366390a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3664d6bbafa1SChris Wilson 		goto check_page_flip;
366590a72f87SVille Syrjälä 
366690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
366790a72f87SVille Syrjälä 	return true;
3668d6bbafa1SChris Wilson 
3669d6bbafa1SChris Wilson check_page_flip:
3670d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3671d6bbafa1SChris Wilson 	return false;
367290a72f87SVille Syrjälä }
367390a72f87SVille Syrjälä 
3674ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3675c2798b19SChris Wilson {
367645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3678c2798b19SChris Wilson 	u16 iir, new_iir;
3679c2798b19SChris Wilson 	u32 pipe_stats[2];
3680c2798b19SChris Wilson 	int pipe;
3681c2798b19SChris Wilson 	u16 flip_mask =
3682c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3683c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3684c2798b19SChris Wilson 
3685c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3686c2798b19SChris Wilson 	if (iir == 0)
3687c2798b19SChris Wilson 		return IRQ_NONE;
3688c2798b19SChris Wilson 
3689c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3690c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3691c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3692c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3693c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3694c2798b19SChris Wilson 		 */
3695222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3696c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
369758174462SMika Kuoppala 			i915_handle_error(dev, false,
369858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
369958174462SMika Kuoppala 					  iir);
3700c2798b19SChris Wilson 
3701055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3702c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3703c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3704c2798b19SChris Wilson 
3705c2798b19SChris Wilson 			/*
3706c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3707c2798b19SChris Wilson 			 */
37082d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3709c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3710c2798b19SChris Wilson 		}
3711222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3712c2798b19SChris Wilson 
3713c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3714c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3715c2798b19SChris Wilson 
3716d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3717c2798b19SChris Wilson 
3718c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3719c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3720c2798b19SChris Wilson 
3721055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37221f1c2e24SVille Syrjälä 			int plane = pipe;
37233a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37241f1c2e24SVille Syrjälä 				plane = !plane;
37251f1c2e24SVille Syrjälä 
37264356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37271f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37281f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3729c2798b19SChris Wilson 
37304356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3731277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37322d9d2b0bSVille Syrjälä 
37331f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37341f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37351f7247c0SDaniel Vetter 								    pipe);
37364356d586SDaniel Vetter 		}
3737c2798b19SChris Wilson 
3738c2798b19SChris Wilson 		iir = new_iir;
3739c2798b19SChris Wilson 	}
3740c2798b19SChris Wilson 
3741c2798b19SChris Wilson 	return IRQ_HANDLED;
3742c2798b19SChris Wilson }
3743c2798b19SChris Wilson 
3744c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3745c2798b19SChris Wilson {
37462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3747c2798b19SChris Wilson 	int pipe;
3748c2798b19SChris Wilson 
3749055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3750c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3751c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3752c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3753c2798b19SChris Wilson 	}
3754c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3755c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3756c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3757c2798b19SChris Wilson }
3758c2798b19SChris Wilson 
3759a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3760a266c7d5SChris Wilson {
37612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3762a266c7d5SChris Wilson 	int pipe;
3763a266c7d5SChris Wilson 
3764a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3765a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3766a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3767a266c7d5SChris Wilson 	}
3768a266c7d5SChris Wilson 
376900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3770055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3771a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3772a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3773a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3774a266c7d5SChris Wilson 	POSTING_READ(IER);
3775a266c7d5SChris Wilson }
3776a266c7d5SChris Wilson 
3777a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3778a266c7d5SChris Wilson {
37792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
378038bde180SChris Wilson 	u32 enable_mask;
3781a266c7d5SChris Wilson 
378238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
378338bde180SChris Wilson 
378438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
378538bde180SChris Wilson 	dev_priv->irq_mask =
378638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
378738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
378838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
379038bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
379138bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
379238bde180SChris Wilson 
379338bde180SChris Wilson 	enable_mask =
379438bde180SChris Wilson 		I915_ASLE_INTERRUPT |
379538bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
379638bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
379738bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
379838bde180SChris Wilson 		I915_USER_INTERRUPT;
379938bde180SChris Wilson 
3800a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
380120afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
380220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
380320afbda2SDaniel Vetter 
3804a266c7d5SChris Wilson 		/* Enable in IER... */
3805a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3806a266c7d5SChris Wilson 		/* and unmask in IMR */
3807a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3808a266c7d5SChris Wilson 	}
3809a266c7d5SChris Wilson 
3810a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3811a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3812a266c7d5SChris Wilson 	POSTING_READ(IER);
3813a266c7d5SChris Wilson 
3814f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
381520afbda2SDaniel Vetter 
3816379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3817379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3818d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3819755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3820755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3821d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3822379ef82dSDaniel Vetter 
382320afbda2SDaniel Vetter 	return 0;
382420afbda2SDaniel Vetter }
382520afbda2SDaniel Vetter 
382690a72f87SVille Syrjälä /*
382790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
382890a72f87SVille Syrjälä  */
382990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
383090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
383190a72f87SVille Syrjälä {
38322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
383390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
383490a72f87SVille Syrjälä 
38358d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
383690a72f87SVille Syrjälä 		return false;
383790a72f87SVille Syrjälä 
383890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3839d6bbafa1SChris Wilson 		goto check_page_flip;
384090a72f87SVille Syrjälä 
384190a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
384290a72f87SVille Syrjälä 
384390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
384490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
384590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
384690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
384790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
384890a72f87SVille Syrjälä 	 */
384990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3850d6bbafa1SChris Wilson 		goto check_page_flip;
385190a72f87SVille Syrjälä 
385290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
385390a72f87SVille Syrjälä 	return true;
3854d6bbafa1SChris Wilson 
3855d6bbafa1SChris Wilson check_page_flip:
3856d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3857d6bbafa1SChris Wilson 	return false;
385890a72f87SVille Syrjälä }
385990a72f87SVille Syrjälä 
3860ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3861a266c7d5SChris Wilson {
386245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38648291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
386538bde180SChris Wilson 	u32 flip_mask =
386638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
386738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
386838bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3869a266c7d5SChris Wilson 
3870a266c7d5SChris Wilson 	iir = I915_READ(IIR);
387138bde180SChris Wilson 	do {
387238bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38738291ee90SChris Wilson 		bool blc_event = false;
3874a266c7d5SChris Wilson 
3875a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3876a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3877a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3878a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3879a266c7d5SChris Wilson 		 */
3880222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3881a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
388258174462SMika Kuoppala 			i915_handle_error(dev, false,
388358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
388458174462SMika Kuoppala 					  iir);
3885a266c7d5SChris Wilson 
3886055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3887a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3888a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3889a266c7d5SChris Wilson 
389038bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3891a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3892a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
389338bde180SChris Wilson 				irq_received = true;
3894a266c7d5SChris Wilson 			}
3895a266c7d5SChris Wilson 		}
3896222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3897a266c7d5SChris Wilson 
3898a266c7d5SChris Wilson 		if (!irq_received)
3899a266c7d5SChris Wilson 			break;
3900a266c7d5SChris Wilson 
3901a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
390216c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
390316c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
390416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3905a266c7d5SChris Wilson 
390638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3907a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3908a266c7d5SChris Wilson 
3909a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3910a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3911a266c7d5SChris Wilson 
3912055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
391338bde180SChris Wilson 			int plane = pipe;
39143a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
391538bde180SChris Wilson 				plane = !plane;
39165e2032d4SVille Syrjälä 
391790a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
391890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
391990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3920a266c7d5SChris Wilson 
3921a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3922a266c7d5SChris Wilson 				blc_event = true;
39234356d586SDaniel Vetter 
39244356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3925277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39262d9d2b0bSVille Syrjälä 
39271f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39281f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39291f7247c0SDaniel Vetter 								    pipe);
3930a266c7d5SChris Wilson 		}
3931a266c7d5SChris Wilson 
3932a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3933a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3934a266c7d5SChris Wilson 
3935a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3936a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3937a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3938a266c7d5SChris Wilson 		 * we would never get another interrupt.
3939a266c7d5SChris Wilson 		 *
3940a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3941a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3942a266c7d5SChris Wilson 		 * another one.
3943a266c7d5SChris Wilson 		 *
3944a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3945a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3946a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3947a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3948a266c7d5SChris Wilson 		 * stray interrupts.
3949a266c7d5SChris Wilson 		 */
395038bde180SChris Wilson 		ret = IRQ_HANDLED;
3951a266c7d5SChris Wilson 		iir = new_iir;
395238bde180SChris Wilson 	} while (iir & ~flip_mask);
3953a266c7d5SChris Wilson 
3954d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39558291ee90SChris Wilson 
3956a266c7d5SChris Wilson 	return ret;
3957a266c7d5SChris Wilson }
3958a266c7d5SChris Wilson 
3959a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3960a266c7d5SChris Wilson {
39612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3962a266c7d5SChris Wilson 	int pipe;
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3965a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3966a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3967a266c7d5SChris Wilson 	}
3968a266c7d5SChris Wilson 
396900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3970055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
397155b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3972a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
397355b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
397455b39755SChris Wilson 	}
3975a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3976a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3977a266c7d5SChris Wilson 
3978a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3979a266c7d5SChris Wilson }
3980a266c7d5SChris Wilson 
3981a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3982a266c7d5SChris Wilson {
39832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3984a266c7d5SChris Wilson 	int pipe;
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3987a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3988a266c7d5SChris Wilson 
3989a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3990055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3991a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3992a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3993a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3994a266c7d5SChris Wilson 	POSTING_READ(IER);
3995a266c7d5SChris Wilson }
3996a266c7d5SChris Wilson 
3997a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3998a266c7d5SChris Wilson {
39992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4000bbba0a97SChris Wilson 	u32 enable_mask;
4001a266c7d5SChris Wilson 	u32 error_mask;
4002a266c7d5SChris Wilson 
4003a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4004bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4005adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4006bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4007bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4008bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4010bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4011bbba0a97SChris Wilson 
4012bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
401321ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
401421ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4015bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4016bbba0a97SChris Wilson 
4017bbba0a97SChris Wilson 	if (IS_G4X(dev))
4018bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4019a266c7d5SChris Wilson 
4020b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4021b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4022d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4023755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4024755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4025755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4026d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4027a266c7d5SChris Wilson 
4028a266c7d5SChris Wilson 	/*
4029a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4030a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4031a266c7d5SChris Wilson 	 */
4032a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4033a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4034a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4035a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4036a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4037a266c7d5SChris Wilson 	} else {
4038a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4039a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4040a266c7d5SChris Wilson 	}
4041a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4042a266c7d5SChris Wilson 
4043a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4044a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4045a266c7d5SChris Wilson 	POSTING_READ(IER);
4046a266c7d5SChris Wilson 
404720afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
404820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
404920afbda2SDaniel Vetter 
4050f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
405120afbda2SDaniel Vetter 
405220afbda2SDaniel Vetter 	return 0;
405320afbda2SDaniel Vetter }
405420afbda2SDaniel Vetter 
4055bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
405620afbda2SDaniel Vetter {
40572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4058cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
405920afbda2SDaniel Vetter 	u32 hotplug_en;
406020afbda2SDaniel Vetter 
4061b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4062b5ea2d56SDaniel Vetter 
4063bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4064bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4065bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4066adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4067e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4068b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
4069cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4070cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4071a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4072a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4073a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4074a266c7d5SChris Wilson 		*/
4075a266c7d5SChris Wilson 		if (IS_G4X(dev))
4076a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
407785fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4078a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4081a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4082a266c7d5SChris Wilson 	}
4083bac56d5bSEgbert Eich }
4084a266c7d5SChris Wilson 
4085ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4086a266c7d5SChris Wilson {
408745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4089a266c7d5SChris Wilson 	u32 iir, new_iir;
4090a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4091a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
409221ad8330SVille Syrjälä 	u32 flip_mask =
409321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4095a266c7d5SChris Wilson 
4096a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4097a266c7d5SChris Wilson 
4098a266c7d5SChris Wilson 	for (;;) {
4099501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41002c8ba29fSChris Wilson 		bool blc_event = false;
41012c8ba29fSChris Wilson 
4102a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4103a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4104a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4105a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4106a266c7d5SChris Wilson 		 */
4107222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4108a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
410958174462SMika Kuoppala 			i915_handle_error(dev, false,
411058174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
411158174462SMika Kuoppala 					  iir);
4112a266c7d5SChris Wilson 
4113055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4114a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4115a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4116a266c7d5SChris Wilson 
4117a266c7d5SChris Wilson 			/*
4118a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4119a266c7d5SChris Wilson 			 */
4120a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4121a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4122501e01d7SVille Syrjälä 				irq_received = true;
4123a266c7d5SChris Wilson 			}
4124a266c7d5SChris Wilson 		}
4125222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4126a266c7d5SChris Wilson 
4127a266c7d5SChris Wilson 		if (!irq_received)
4128a266c7d5SChris Wilson 			break;
4129a266c7d5SChris Wilson 
4130a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4131a266c7d5SChris Wilson 
4132a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
413316c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
413416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4135a266c7d5SChris Wilson 
413621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4137a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4138a266c7d5SChris Wilson 
4139a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4140a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4141a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4142a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4143a266c7d5SChris Wilson 
4144055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41452c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
414690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
414790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4148a266c7d5SChris Wilson 
4149a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4150a266c7d5SChris Wilson 				blc_event = true;
41514356d586SDaniel Vetter 
41524356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4153277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4154a266c7d5SChris Wilson 
41551f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41561f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41572d9d2b0bSVille Syrjälä 		}
4158a266c7d5SChris Wilson 
4159a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4160a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4161a266c7d5SChris Wilson 
4162515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4163515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4164515ac2bbSDaniel Vetter 
4165a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4166a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4167a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4168a266c7d5SChris Wilson 		 * we would never get another interrupt.
4169a266c7d5SChris Wilson 		 *
4170a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4171a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4172a266c7d5SChris Wilson 		 * another one.
4173a266c7d5SChris Wilson 		 *
4174a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4175a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4176a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4177a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4178a266c7d5SChris Wilson 		 * stray interrupts.
4179a266c7d5SChris Wilson 		 */
4180a266c7d5SChris Wilson 		iir = new_iir;
4181a266c7d5SChris Wilson 	}
4182a266c7d5SChris Wilson 
4183d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
41842c8ba29fSChris Wilson 
4185a266c7d5SChris Wilson 	return ret;
4186a266c7d5SChris Wilson }
4187a266c7d5SChris Wilson 
4188a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4189a266c7d5SChris Wilson {
41902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4191a266c7d5SChris Wilson 	int pipe;
4192a266c7d5SChris Wilson 
4193a266c7d5SChris Wilson 	if (!dev_priv)
4194a266c7d5SChris Wilson 		return;
4195a266c7d5SChris Wilson 
4196a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4197a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4198a266c7d5SChris Wilson 
4199a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4200055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4201a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4202a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4203a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4204a266c7d5SChris Wilson 
4205055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4206a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4207a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4208a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4209a266c7d5SChris Wilson }
4210a266c7d5SChris Wilson 
42114cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4212ac4c16c5SEgbert Eich {
42136323751dSImre Deak 	struct drm_i915_private *dev_priv =
42146323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42156323751dSImre Deak 			     hotplug_reenable_work.work);
4216ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4217ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4218ac4c16c5SEgbert Eich 	int i;
4219ac4c16c5SEgbert Eich 
42206323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42216323751dSImre Deak 
42224cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4223ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4224ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4225ac4c16c5SEgbert Eich 
4226ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4227ac4c16c5SEgbert Eich 			continue;
4228ac4c16c5SEgbert Eich 
4229ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4230ac4c16c5SEgbert Eich 
4231ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4232ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4233ac4c16c5SEgbert Eich 
4234ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4235ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4236ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4237c23cc417SJani Nikula 							 connector->name);
4238ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4239ac4c16c5SEgbert Eich 				if (!connector->polled)
4240ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4241ac4c16c5SEgbert Eich 			}
4242ac4c16c5SEgbert Eich 		}
4243ac4c16c5SEgbert Eich 	}
4244ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4245ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
42464cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
42476323751dSImre Deak 
42486323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4249ac4c16c5SEgbert Eich }
4250ac4c16c5SEgbert Eich 
4251fca52a55SDaniel Vetter /**
4252fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4253fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4254fca52a55SDaniel Vetter  *
4255fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4256fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4257fca52a55SDaniel Vetter  */
4258b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4259f71d4af4SJesse Barnes {
4260b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
42618b2e326dSChris Wilson 
42628b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
426313cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
426499584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4265c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4266a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42678b2e326dSChris Wilson 
4268a6706b45SDeepak S 	/* Let's track the enabled rps events */
4269b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
42706c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
427131685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
427231685c25SDeepak S 	else
4273a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4274a6706b45SDeepak S 
427599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
427699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
427761bac78eSDaniel Vetter 		    (unsigned long) dev);
42786323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
42794cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
428061bac78eSDaniel Vetter 
428197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42829ee32feaSDaniel Vetter 
4283b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42844cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42854cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4286b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4287f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4288f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4289391f75e2SVille Syrjälä 	} else {
4290391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4291391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4292f71d4af4SJesse Barnes 	}
4293f71d4af4SJesse Barnes 
429421da2700SVille Syrjälä 	/*
429521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
429621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
429721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
429821da2700SVille Syrjälä 	 */
4299b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
430021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
430121da2700SVille Syrjälä 
4302c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4303f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4304f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4305c2baf4b7SVille Syrjälä 	}
4306f71d4af4SJesse Barnes 
4307b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
430843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
430943f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
431043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
431143f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
431243f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
431343f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
431443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4315b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43167e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43177e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43187e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43197e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43207e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43217e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4322fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4323b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4324abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4325723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4326abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4327abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4328abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4329abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4330abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4331f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4332f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4333723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4334f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4335f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4336f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4337f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
433882a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4339f71d4af4SJesse Barnes 	} else {
4340b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4341c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4342c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4343c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4344c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4345b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4346a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4347a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4348a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4349a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
435020afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4351c2798b19SChris Wilson 		} else {
4352a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4353a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4354a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4355a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4356bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4357c2798b19SChris Wilson 		}
4358f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4359f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4360f71d4af4SJesse Barnes 	}
4361f71d4af4SJesse Barnes }
436220afbda2SDaniel Vetter 
4363fca52a55SDaniel Vetter /**
4364fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4365fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4366fca52a55SDaniel Vetter  *
4367fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4368fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4369fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4370fca52a55SDaniel Vetter  * obeyed.
4371fca52a55SDaniel Vetter  *
4372fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4373fca52a55SDaniel Vetter  * in the driver load and resume code.
4374fca52a55SDaniel Vetter  */
4375b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
437620afbda2SDaniel Vetter {
4377b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4378821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4379821450c6SEgbert Eich 	struct drm_connector *connector;
4380821450c6SEgbert Eich 	int i;
438120afbda2SDaniel Vetter 
4382821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4383821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4384821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4385821450c6SEgbert Eich 	}
4386821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4387821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4388821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
43890e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
43900e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
43910e32b39cSDave Airlie 		if (intel_connector->mst_port)
4392821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4393821450c6SEgbert Eich 	}
4394b5ea2d56SDaniel Vetter 
4395b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4396b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4397d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
439820afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
439920afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4400d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
440120afbda2SDaniel Vetter }
4402c67a470bSPaulo Zanoni 
4403fca52a55SDaniel Vetter /**
4404fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4405fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4406fca52a55SDaniel Vetter  *
4407fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4408fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4409fca52a55SDaniel Vetter  *
4410fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4411fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4412fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4413fca52a55SDaniel Vetter  */
44142aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44152aeb7d3aSDaniel Vetter {
44162aeb7d3aSDaniel Vetter 	/*
44172aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44182aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44192aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44202aeb7d3aSDaniel Vetter 	 */
44212aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44222aeb7d3aSDaniel Vetter 
44232aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44242aeb7d3aSDaniel Vetter }
44252aeb7d3aSDaniel Vetter 
4426fca52a55SDaniel Vetter /**
4427fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4428fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4429fca52a55SDaniel Vetter  *
4430fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4431fca52a55SDaniel Vetter  * resources acquired in the init functions.
4432fca52a55SDaniel Vetter  */
44332aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44342aeb7d3aSDaniel Vetter {
44352aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44362aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44372aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44382aeb7d3aSDaniel Vetter }
44392aeb7d3aSDaniel Vetter 
4440fca52a55SDaniel Vetter /**
4441fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4442fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4443fca52a55SDaniel Vetter  *
4444fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4445fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4446fca52a55SDaniel Vetter  */
4447b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4448c67a470bSPaulo Zanoni {
4449b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
44502aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4451c67a470bSPaulo Zanoni }
4452c67a470bSPaulo Zanoni 
4453fca52a55SDaniel Vetter /**
4454fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4455fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4456fca52a55SDaniel Vetter  *
4457fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4458fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4459fca52a55SDaniel Vetter  */
4460b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4461c67a470bSPaulo Zanoni {
44622aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4463b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4464b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4465c67a470bSPaulo Zanoni }
4466