1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 45c0e09200SDave Airlie #include "i915_drv.h" 46440e2b3dSJani Nikula #include "i915_irq.h" 471c5d22f7SChris Wilson #include "i915_trace.h" 4879e53945SJesse Barnes #include "intel_drv.h" 49d13616dbSJani Nikula #include "intel_pm.h" 50c0e09200SDave Airlie 51fca52a55SDaniel Vetter /** 52fca52a55SDaniel Vetter * DOC: interrupt handling 53fca52a55SDaniel Vetter * 54fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 55fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 56fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 57fca52a55SDaniel Vetter */ 58fca52a55SDaniel Vetter 59e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 60e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 61e4ce95aaSVille Syrjälä }; 62e4ce95aaSVille Syrjälä 6323bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6423bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 6523bb4cb5SVille Syrjälä }; 6623bb4cb5SVille Syrjälä 673a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 683a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 693a3b3c7dSVille Syrjälä }; 703a3b3c7dSVille Syrjälä 717c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 72e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 73e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 74e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 75e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 76e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 77e5868a31SEgbert Eich }; 78e5868a31SEgbert Eich 797c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8173c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 84e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 8726951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8874c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8926951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9026951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9126951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9226951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9326951cafSXiong Zhang }; 9426951cafSXiong Zhang 957c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 96e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 97e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 98e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 99e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 100e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 101e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 102e5868a31SEgbert Eich }; 103e5868a31SEgbert Eich 1047c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 105e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 106e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 107e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 108e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 110e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 1134bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 114e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 116e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 117e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 118e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 120e5868a31SEgbert Eich }; 121e5868a31SEgbert Eich 122e0a20ad7SShashank Sharma /* BXT hpd list */ 123e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1247f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 125e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 126e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 127e0a20ad7SShashank Sharma }; 128e0a20ad7SShashank Sharma 129b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 130b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 131b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 132b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 133b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 134121e758eSDhinakaran Pandiyan }; 135121e758eSDhinakaran Pandiyan 13631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13731604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13831604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13931604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 14031604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 14131604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 14231604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 14331604222SAnusha Srivatsa }; 14431604222SAnusha Srivatsa 145*c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = { 146*c6f7acb8SMatt Roper [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 147*c6f7acb8SMatt Roper [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 148*c6f7acb8SMatt Roper [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP 149*c6f7acb8SMatt Roper }; 150*c6f7acb8SMatt Roper 15165f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 15268eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 15368eb49b1SPaulo Zanoni { 15465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 15565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 15668eb49b1SPaulo Zanoni 15765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 15868eb49b1SPaulo Zanoni 1595c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 16065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16468eb49b1SPaulo Zanoni } 1655c502442SPaulo Zanoni 16665f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 16768eb49b1SPaulo Zanoni { 16865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 16965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 170a9d356a6SPaulo Zanoni 17165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 17268eb49b1SPaulo Zanoni 17368eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 17465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17868eb49b1SPaulo Zanoni } 17968eb49b1SPaulo Zanoni 180b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \ 18168eb49b1SPaulo Zanoni ({ \ 18268eb49b1SPaulo Zanoni unsigned int which_ = which; \ 183b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \ 18468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 18568eb49b1SPaulo Zanoni }) 18668eb49b1SPaulo Zanoni 187b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \ 188b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER) 18968eb49b1SPaulo Zanoni 190b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \ 191b16b2a2fSPaulo Zanoni gen2_irq_reset(uncore) 192e9e9848aSVille Syrjälä 193337ba017SPaulo Zanoni /* 194337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 195337ba017SPaulo Zanoni */ 19665f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 197b51a2842SVille Syrjälä { 19865f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 199b51a2842SVille Syrjälä 200b51a2842SVille Syrjälä if (val == 0) 201b51a2842SVille Syrjälä return; 202b51a2842SVille Syrjälä 203b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 204f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 20565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 20765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 209b51a2842SVille Syrjälä } 210337ba017SPaulo Zanoni 21165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 212e9e9848aSVille Syrjälä { 21365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 214e9e9848aSVille Syrjälä 215e9e9848aSVille Syrjälä if (val == 0) 216e9e9848aSVille Syrjälä return; 217e9e9848aSVille Syrjälä 218e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2199d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 22065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 22265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 224e9e9848aSVille Syrjälä } 225e9e9848aSVille Syrjälä 22665f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 22768eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 22868eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 22968eb49b1SPaulo Zanoni i915_reg_t iir) 23068eb49b1SPaulo Zanoni { 23165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 23235079899SPaulo Zanoni 23365f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 23465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 23565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23668eb49b1SPaulo Zanoni } 23735079899SPaulo Zanoni 23865f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2392918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 24068eb49b1SPaulo Zanoni { 24165f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 24268eb49b1SPaulo Zanoni 24365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 24465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 24668eb49b1SPaulo Zanoni } 24768eb49b1SPaulo Zanoni 248b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \ 24968eb49b1SPaulo Zanoni ({ \ 25068eb49b1SPaulo Zanoni unsigned int which_ = which; \ 251b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25268eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 25368eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 25468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 25568eb49b1SPaulo Zanoni }) 25668eb49b1SPaulo Zanoni 257b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \ 258b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25968eb49b1SPaulo Zanoni type##IMR, imr_val, \ 26068eb49b1SPaulo Zanoni type##IER, ier_val, \ 26168eb49b1SPaulo Zanoni type##IIR) 26268eb49b1SPaulo Zanoni 263b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \ 264b16b2a2fSPaulo Zanoni gen2_irq_init((uncore), imr_val, ier_val) 265e9e9848aSVille Syrjälä 266c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 26726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 268c9a9a268SImre Deak 2690706f17cSEgbert Eich /* For display hotplug interrupt */ 2700706f17cSEgbert Eich static inline void 2710706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 272a9c287c9SJani Nikula u32 mask, 273a9c287c9SJani Nikula u32 bits) 2740706f17cSEgbert Eich { 275a9c287c9SJani Nikula u32 val; 2760706f17cSEgbert Eich 27767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2780706f17cSEgbert Eich WARN_ON(bits & ~mask); 2790706f17cSEgbert Eich 2800706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2810706f17cSEgbert Eich val &= ~mask; 2820706f17cSEgbert Eich val |= bits; 2830706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2840706f17cSEgbert Eich } 2850706f17cSEgbert Eich 2860706f17cSEgbert Eich /** 2870706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2880706f17cSEgbert Eich * @dev_priv: driver private 2890706f17cSEgbert Eich * @mask: bits to update 2900706f17cSEgbert Eich * @bits: bits to enable 2910706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2920706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2930706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2940706f17cSEgbert Eich * function is usually not called from a context where the lock is 2950706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2960706f17cSEgbert Eich * version is also available. 2970706f17cSEgbert Eich */ 2980706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 299a9c287c9SJani Nikula u32 mask, 300a9c287c9SJani Nikula u32 bits) 3010706f17cSEgbert Eich { 3020706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3040706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3050706f17cSEgbert Eich } 3060706f17cSEgbert Eich 30796606f3bSOscar Mateo static u32 30896606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 30996606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 31096606f3bSOscar Mateo 31160a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 31296606f3bSOscar Mateo const unsigned int bank, 31396606f3bSOscar Mateo const unsigned int bit) 31496606f3bSOscar Mateo { 31525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 31696606f3bSOscar Mateo u32 dw; 31796606f3bSOscar Mateo 31896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 31996606f3bSOscar Mateo 32096606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 32196606f3bSOscar Mateo if (dw & BIT(bit)) { 32296606f3bSOscar Mateo /* 32396606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 32496606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 32596606f3bSOscar Mateo */ 32696606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 32796606f3bSOscar Mateo 32896606f3bSOscar Mateo /* 32996606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 33096606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 33196606f3bSOscar Mateo * our bit, otherwise we are locking the register for 33296606f3bSOscar Mateo * everybody. 33396606f3bSOscar Mateo */ 33496606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 33596606f3bSOscar Mateo 33696606f3bSOscar Mateo return true; 33796606f3bSOscar Mateo } 33896606f3bSOscar Mateo 33996606f3bSOscar Mateo return false; 34096606f3bSOscar Mateo } 34196606f3bSOscar Mateo 342d9dc34f1SVille Syrjälä /** 343d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 344d9dc34f1SVille Syrjälä * @dev_priv: driver private 345d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 346d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 347d9dc34f1SVille Syrjälä */ 348fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 349a9c287c9SJani Nikula u32 interrupt_mask, 350a9c287c9SJani Nikula u32 enabled_irq_mask) 351036a4a7dSZhenyu Wang { 352a9c287c9SJani Nikula u32 new_val; 353d9dc34f1SVille Syrjälä 35467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3554bc9d430SDaniel Vetter 356d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 357d9dc34f1SVille Syrjälä 3589df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 359c67a470bSPaulo Zanoni return; 360c67a470bSPaulo Zanoni 361d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 362d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 363d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 364d9dc34f1SVille Syrjälä 365d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 366d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3671ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3683143a2bfSChris Wilson POSTING_READ(DEIMR); 369036a4a7dSZhenyu Wang } 370036a4a7dSZhenyu Wang } 371036a4a7dSZhenyu Wang 37243eaea13SPaulo Zanoni /** 37343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 37443eaea13SPaulo Zanoni * @dev_priv: driver private 37543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 37643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 37743eaea13SPaulo Zanoni */ 37843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 379a9c287c9SJani Nikula u32 interrupt_mask, 380a9c287c9SJani Nikula u32 enabled_irq_mask) 38143eaea13SPaulo Zanoni { 38267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 38343eaea13SPaulo Zanoni 38415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 38515a17aaeSDaniel Vetter 3869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 387c67a470bSPaulo Zanoni return; 388c67a470bSPaulo Zanoni 38943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 39043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 39143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 39243eaea13SPaulo Zanoni } 39343eaea13SPaulo Zanoni 394a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39543eaea13SPaulo Zanoni { 39643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 397e33a4be8STvrtko Ursulin intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR); 39843eaea13SPaulo Zanoni } 39943eaea13SPaulo Zanoni 400a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 40143eaea13SPaulo Zanoni { 40243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 40343eaea13SPaulo Zanoni } 40443eaea13SPaulo Zanoni 405f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 406b900b949SImre Deak { 407d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 408d02b98b8SOscar Mateo 409bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 410b900b949SImre Deak } 411b900b949SImre Deak 412917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 413a72fbc3aSImre Deak { 414917dc6b5SMika Kuoppala i915_reg_t reg; 415917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 416917dc6b5SMika Kuoppala 417917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 418917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 419917dc6b5SMika Kuoppala /* pm is in upper half */ 420917dc6b5SMika Kuoppala mask = mask << 16; 421917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 422917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 423917dc6b5SMika Kuoppala } else { 424917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 425a72fbc3aSImre Deak } 426a72fbc3aSImre Deak 427917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 428917dc6b5SMika Kuoppala POSTING_READ(reg); 429917dc6b5SMika Kuoppala } 430917dc6b5SMika Kuoppala 431917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 432b900b949SImre Deak { 433917dc6b5SMika Kuoppala i915_reg_t reg; 434917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 435917dc6b5SMika Kuoppala 436917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 437917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 438917dc6b5SMika Kuoppala /* pm is in upper half */ 439917dc6b5SMika Kuoppala mask = mask << 16; 440917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 441917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 442917dc6b5SMika Kuoppala } else { 443917dc6b5SMika Kuoppala reg = GEN6_PMIER; 444917dc6b5SMika Kuoppala } 445917dc6b5SMika Kuoppala 446917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 447b900b949SImre Deak } 448b900b949SImre Deak 449edbfdb45SPaulo Zanoni /** 450edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 451edbfdb45SPaulo Zanoni * @dev_priv: driver private 452edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 453edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 454edbfdb45SPaulo Zanoni */ 455edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 456a9c287c9SJani Nikula u32 interrupt_mask, 457a9c287c9SJani Nikula u32 enabled_irq_mask) 458edbfdb45SPaulo Zanoni { 459a9c287c9SJani Nikula u32 new_val; 460edbfdb45SPaulo Zanoni 46115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 46215a17aaeSDaniel Vetter 46367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 464edbfdb45SPaulo Zanoni 465f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 466f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 467f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 468f52ecbcfSPaulo Zanoni 469f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 470f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 471917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 472edbfdb45SPaulo Zanoni } 473f52ecbcfSPaulo Zanoni } 474edbfdb45SPaulo Zanoni 475f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 476edbfdb45SPaulo Zanoni { 4779939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4789939fba2SImre Deak return; 4799939fba2SImre Deak 480edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 481edbfdb45SPaulo Zanoni } 482edbfdb45SPaulo Zanoni 483f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4849939fba2SImre Deak { 4859939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4869939fba2SImre Deak } 4879939fba2SImre Deak 488f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 489edbfdb45SPaulo Zanoni { 4909939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4919939fba2SImre Deak return; 4929939fba2SImre Deak 493f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 494f4e9af4fSAkash Goel } 495f4e9af4fSAkash Goel 4963814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 497f4e9af4fSAkash Goel { 498f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 499f4e9af4fSAkash Goel 50067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 501f4e9af4fSAkash Goel 502f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 503f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 504f4e9af4fSAkash Goel POSTING_READ(reg); 505f4e9af4fSAkash Goel } 506f4e9af4fSAkash Goel 5073814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 508f4e9af4fSAkash Goel { 50967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 510f4e9af4fSAkash Goel 511f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 512917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 513f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 514f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 515f4e9af4fSAkash Goel } 516f4e9af4fSAkash Goel 5173814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 518f4e9af4fSAkash Goel { 51967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 520f4e9af4fSAkash Goel 521f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 522f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 523917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 524f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 525edbfdb45SPaulo Zanoni } 526edbfdb45SPaulo Zanoni 527d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 528d02b98b8SOscar Mateo { 529d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 530d02b98b8SOscar Mateo 53196606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 53296606f3bSOscar Mateo ; 533d02b98b8SOscar Mateo 534d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 535d02b98b8SOscar Mateo 536d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 537d02b98b8SOscar Mateo } 538d02b98b8SOscar Mateo 539dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5403cc134e3SImre Deak { 5413cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5424668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 543562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5443cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5453cc134e3SImre Deak } 5463cc134e3SImre Deak 54791d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 548b900b949SImre Deak { 549562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 550562d9baeSSagar Arun Kamble 551562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 552f2a91d1aSChris Wilson return; 553f2a91d1aSChris Wilson 554b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 555562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 55696606f3bSOscar Mateo 557d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 55896606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 559d02b98b8SOscar Mateo else 560c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 56196606f3bSOscar Mateo 562562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 563b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 56478e68d36SImre Deak 565b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 566b900b949SImre Deak } 567b900b949SImre Deak 56891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 569b900b949SImre Deak { 570562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 571562d9baeSSagar Arun Kamble 572562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 573f2a91d1aSChris Wilson return; 574f2a91d1aSChris Wilson 575d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 576562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5779939fba2SImre Deak 578b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5799939fba2SImre Deak 5804668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 58158072ccbSImre Deak 58258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 58391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 584c33d247dSChris Wilson 585c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5863814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 587c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 588c33d247dSChris Wilson * state of the worker can be discarded. 589c33d247dSChris Wilson */ 590562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 591d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 592d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 593d02b98b8SOscar Mateo else 594c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 595b900b949SImre Deak } 596b900b949SImre Deak 59726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 59826705e20SSagar Arun Kamble { 59987b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6001be333d3SSagar Arun Kamble 60126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 60226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 60326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 60426705e20SSagar Arun Kamble } 60526705e20SSagar Arun Kamble 60626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 60726705e20SSagar Arun Kamble { 60887b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6091be333d3SSagar Arun Kamble 61026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6111e83e7a6SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 61226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 61326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 6141e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = true; 61526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61626705e20SSagar Arun Kamble } 61726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61826705e20SSagar Arun Kamble } 61926705e20SSagar Arun Kamble 62026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 62126705e20SSagar Arun Kamble { 62287b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6231be333d3SSagar Arun Kamble 62426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6251e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = false; 62626705e20SSagar Arun Kamble 62726705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 62826705e20SSagar Arun Kamble 62926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 63026705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 63126705e20SSagar Arun Kamble 63226705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 63326705e20SSagar Arun Kamble } 63426705e20SSagar Arun Kamble 63554c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915) 63654c52a84SOscar Mateo { 63754c52a84SOscar Mateo spin_lock_irq(&i915->irq_lock); 63854c52a84SOscar Mateo gen11_reset_one_iir(i915, 0, GEN11_GUC); 63954c52a84SOscar Mateo spin_unlock_irq(&i915->irq_lock); 64054c52a84SOscar Mateo } 64154c52a84SOscar Mateo 64254c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv) 64354c52a84SOscar Mateo { 64454c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 64554c52a84SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 64654c52a84SOscar Mateo u32 events = REG_FIELD_PREP(ENGINE1_MASK, 64754c52a84SOscar Mateo GEN11_GUC_INTR_GUC2HOST); 64854c52a84SOscar Mateo 64954c52a84SOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC)); 65054c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events); 65154c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events); 65254c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = true; 65354c52a84SOscar Mateo } 65454c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 65554c52a84SOscar Mateo } 65654c52a84SOscar Mateo 65754c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv) 65854c52a84SOscar Mateo { 65954c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 66054c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = false; 66154c52a84SOscar Mateo 66254c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 66354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 66454c52a84SOscar Mateo 66554c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 66654c52a84SOscar Mateo synchronize_irq(dev_priv->drm.irq); 66754c52a84SOscar Mateo 66854c52a84SOscar Mateo gen11_reset_guc_interrupts(dev_priv); 66954c52a84SOscar Mateo } 67054c52a84SOscar Mateo 6710961021aSBen Widawsky /** 6723a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6733a3b3c7dSVille Syrjälä * @dev_priv: driver private 6743a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6753a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6763a3b3c7dSVille Syrjälä */ 6773a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 678a9c287c9SJani Nikula u32 interrupt_mask, 679a9c287c9SJani Nikula u32 enabled_irq_mask) 6803a3b3c7dSVille Syrjälä { 681a9c287c9SJani Nikula u32 new_val; 682a9c287c9SJani Nikula u32 old_val; 6833a3b3c7dSVille Syrjälä 68467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6853a3b3c7dSVille Syrjälä 6863a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6873a3b3c7dSVille Syrjälä 6883a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6893a3b3c7dSVille Syrjälä return; 6903a3b3c7dSVille Syrjälä 6913a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6923a3b3c7dSVille Syrjälä 6933a3b3c7dSVille Syrjälä new_val = old_val; 6943a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6953a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6963a3b3c7dSVille Syrjälä 6973a3b3c7dSVille Syrjälä if (new_val != old_val) { 6983a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6993a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 7003a3b3c7dSVille Syrjälä } 7013a3b3c7dSVille Syrjälä } 7023a3b3c7dSVille Syrjälä 7033a3b3c7dSVille Syrjälä /** 704013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 705013d3752SVille Syrjälä * @dev_priv: driver private 706013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 707013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 708013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 709013d3752SVille Syrjälä */ 710013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 711013d3752SVille Syrjälä enum pipe pipe, 712a9c287c9SJani Nikula u32 interrupt_mask, 713a9c287c9SJani Nikula u32 enabled_irq_mask) 714013d3752SVille Syrjälä { 715a9c287c9SJani Nikula u32 new_val; 716013d3752SVille Syrjälä 71767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 718013d3752SVille Syrjälä 719013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 720013d3752SVille Syrjälä 721013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 722013d3752SVille Syrjälä return; 723013d3752SVille Syrjälä 724013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 725013d3752SVille Syrjälä new_val &= ~interrupt_mask; 726013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 727013d3752SVille Syrjälä 728013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 729013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 730013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 731013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 732013d3752SVille Syrjälä } 733013d3752SVille Syrjälä } 734013d3752SVille Syrjälä 735013d3752SVille Syrjälä /** 736fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 737fee884edSDaniel Vetter * @dev_priv: driver private 738fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 739fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 740fee884edSDaniel Vetter */ 74147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 742a9c287c9SJani Nikula u32 interrupt_mask, 743a9c287c9SJani Nikula u32 enabled_irq_mask) 744fee884edSDaniel Vetter { 745a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 746fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 747fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 748fee884edSDaniel Vetter 74915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 75015a17aaeSDaniel Vetter 75167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 752fee884edSDaniel Vetter 7539df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 754c67a470bSPaulo Zanoni return; 755c67a470bSPaulo Zanoni 756fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 757fee884edSDaniel Vetter POSTING_READ(SDEIMR); 758fee884edSDaniel Vetter } 7598664281bSPaulo Zanoni 7606b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7616b12ca56SVille Syrjälä enum pipe pipe) 7627c463586SKeith Packard { 7636b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 76410c59c51SImre Deak u32 enable_mask = status_mask << 16; 76510c59c51SImre Deak 7666b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7676b12ca56SVille Syrjälä 7686b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7696b12ca56SVille Syrjälä goto out; 7706b12ca56SVille Syrjälä 77110c59c51SImre Deak /* 772724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 773724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 77410c59c51SImre Deak */ 77510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 77610c59c51SImre Deak return 0; 777724a6905SVille Syrjälä /* 778724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 779724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 780724a6905SVille Syrjälä */ 781724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 782724a6905SVille Syrjälä return 0; 78310c59c51SImre Deak 78410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 78510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 78610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 78710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 78810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 78910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 79010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 79110c59c51SImre Deak 7926b12ca56SVille Syrjälä out: 7936b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7946b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7956b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7966b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7976b12ca56SVille Syrjälä 79810c59c51SImre Deak return enable_mask; 79910c59c51SImre Deak } 80010c59c51SImre Deak 8016b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 8026b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 803755e9019SImre Deak { 8046b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 805755e9019SImre Deak u32 enable_mask; 806755e9019SImre Deak 8076b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8086b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8096b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8106b12ca56SVille Syrjälä 8116b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8126b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8136b12ca56SVille Syrjälä 8146b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 8156b12ca56SVille Syrjälä return; 8166b12ca56SVille Syrjälä 8176b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 8186b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8196b12ca56SVille Syrjälä 8206b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8216b12ca56SVille Syrjälä POSTING_READ(reg); 822755e9019SImre Deak } 823755e9019SImre Deak 8246b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 8256b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 826755e9019SImre Deak { 8276b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 828755e9019SImre Deak u32 enable_mask; 829755e9019SImre Deak 8306b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8316b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8326b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8336b12ca56SVille Syrjälä 8346b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8356b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8366b12ca56SVille Syrjälä 8376b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 8386b12ca56SVille Syrjälä return; 8396b12ca56SVille Syrjälä 8406b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 8416b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8426b12ca56SVille Syrjälä 8436b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8446b12ca56SVille Syrjälä POSTING_READ(reg); 845755e9019SImre Deak } 846755e9019SImre Deak 847f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 848f3e30485SVille Syrjälä { 849f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 850f3e30485SVille Syrjälä return false; 851f3e30485SVille Syrjälä 852f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 853f3e30485SVille Syrjälä } 854f3e30485SVille Syrjälä 855c0e09200SDave Airlie /** 856f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 85714bb2c11STvrtko Ursulin * @dev_priv: i915 device private 85801c66889SZhao Yakui */ 85991d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 86001c66889SZhao Yakui { 861f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 862f49e38ddSJani Nikula return; 863f49e38ddSJani Nikula 86413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 86501c66889SZhao Yakui 866755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 86791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8683b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 869755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8701ec14ad3SChris Wilson 87113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87201c66889SZhao Yakui } 87301c66889SZhao Yakui 874f75f3746SVille Syrjälä /* 875f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 876f75f3746SVille Syrjälä * around the vertical blanking period. 877f75f3746SVille Syrjälä * 878f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 879f75f3746SVille Syrjälä * vblank_start >= 3 880f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 881f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 882f75f3746SVille Syrjälä * vtotal = vblank_start + 3 883f75f3746SVille Syrjälä * 884f75f3746SVille Syrjälä * start of vblank: 885f75f3746SVille Syrjälä * latch double buffered registers 886f75f3746SVille Syrjälä * increment frame counter (ctg+) 887f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 888f75f3746SVille Syrjälä * | 889f75f3746SVille Syrjälä * | frame start: 890f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 891f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 892f75f3746SVille Syrjälä * | | 893f75f3746SVille Syrjälä * | | start of vsync: 894f75f3746SVille Syrjälä * | | generate vsync interrupt 895f75f3746SVille Syrjälä * | | | 896f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 897f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 898f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 899f75f3746SVille Syrjälä * | | <----vs-----> | 900f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 901f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 902f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 903f75f3746SVille Syrjälä * | | | 904f75f3746SVille Syrjälä * last visible pixel first visible pixel 905f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 906f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 907f75f3746SVille Syrjälä * 908f75f3746SVille Syrjälä * x = horizontal active 909f75f3746SVille Syrjälä * _ = horizontal blanking 910f75f3746SVille Syrjälä * hs = horizontal sync 911f75f3746SVille Syrjälä * va = vertical active 912f75f3746SVille Syrjälä * vb = vertical blanking 913f75f3746SVille Syrjälä * vs = vertical sync 914f75f3746SVille Syrjälä * vbs = vblank_start (number) 915f75f3746SVille Syrjälä * 916f75f3746SVille Syrjälä * Summary: 917f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 918f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 919f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 920f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 921f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 922f75f3746SVille Syrjälä */ 923f75f3746SVille Syrjälä 92442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 92542f52ef8SKeith Packard * we use as a pipe index 92642f52ef8SKeith Packard */ 92788e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9280a3e67a4SJesse Barnes { 929fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 93032db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 93132db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 932f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 9330b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 934694e409dSVille Syrjälä unsigned long irqflags; 935391f75e2SVille Syrjälä 93632db0b65SVille Syrjälä /* 93732db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 93832db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 93932db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 94032db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 94132db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 94232db0b65SVille Syrjälä * is still in a working state. However the core vblank code 94332db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 94432db0b65SVille Syrjälä * when we've told it that we don't have a working frame 94532db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 94632db0b65SVille Syrjälä */ 94732db0b65SVille Syrjälä if (!vblank->max_vblank_count) 94832db0b65SVille Syrjälä return 0; 94932db0b65SVille Syrjälä 9500b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9510b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9520b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9530b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9540b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 955391f75e2SVille Syrjälä 9560b2a8e09SVille Syrjälä /* Convert to pixel count */ 9570b2a8e09SVille Syrjälä vbl_start *= htotal; 9580b2a8e09SVille Syrjälä 9590b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9600b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9610b2a8e09SVille Syrjälä 9629db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9639db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9645eddb70bSChris Wilson 965694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 966694e409dSVille Syrjälä 9670a3e67a4SJesse Barnes /* 9680a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9690a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9700a3e67a4SJesse Barnes * register. 9710a3e67a4SJesse Barnes */ 9720a3e67a4SJesse Barnes do { 973694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 974694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 975694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9760a3e67a4SJesse Barnes } while (high1 != high2); 9770a3e67a4SJesse Barnes 978694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 979694e409dSVille Syrjälä 9805eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 981391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9825eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 983391f75e2SVille Syrjälä 984391f75e2SVille Syrjälä /* 985391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 986391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 987391f75e2SVille Syrjälä * counter against vblank start. 988391f75e2SVille Syrjälä */ 989edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9900a3e67a4SJesse Barnes } 9910a3e67a4SJesse Barnes 992974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9939880b7a5SJesse Barnes { 994fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9959880b7a5SJesse Barnes 996649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9979880b7a5SJesse Barnes } 9989880b7a5SJesse Barnes 999aec0246fSUma Shankar /* 1000aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 1001aec0246fSUma Shankar * scanline register will not work to get the scanline, 1002aec0246fSUma Shankar * since the timings are driven from the PORT or issues 1003aec0246fSUma Shankar * with scanline register updates. 1004aec0246fSUma Shankar * This function will use Framestamp and current 1005aec0246fSUma Shankar * timestamp registers to calculate the scanline. 1006aec0246fSUma Shankar */ 1007aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 1008aec0246fSUma Shankar { 1009aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1010aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 1011aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 1012aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 1013aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 1014aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 1015aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 1016aec0246fSUma Shankar u32 clock = mode->crtc_clock; 1017aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 1018aec0246fSUma Shankar 1019aec0246fSUma Shankar /* 1020aec0246fSUma Shankar * To avoid the race condition where we might cross into the 1021aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 1022aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 1023aec0246fSUma Shankar * during the same frame. 1024aec0246fSUma Shankar */ 1025aec0246fSUma Shankar do { 1026aec0246fSUma Shankar /* 1027aec0246fSUma Shankar * This field provides read back of the display 1028aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 1029aec0246fSUma Shankar * is sampled at every start of vertical blank. 1030aec0246fSUma Shankar */ 1031aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1032aec0246fSUma Shankar 1033aec0246fSUma Shankar /* 1034aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 1035aec0246fSUma Shankar * time stamp value. 1036aec0246fSUma Shankar */ 1037aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 1038aec0246fSUma Shankar 1039aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1040aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 1041aec0246fSUma Shankar 1042aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 1043aec0246fSUma Shankar clock), 1000 * htotal); 1044aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 1045aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 1046aec0246fSUma Shankar 1047aec0246fSUma Shankar return scanline; 1048aec0246fSUma Shankar } 1049aec0246fSUma Shankar 105075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1051a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1052a225f079SVille Syrjälä { 1053a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1054fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10555caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10565caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1057a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 105880715b2fSVille Syrjälä int position, vtotal; 1059a225f079SVille Syrjälä 106072259536SVille Syrjälä if (!crtc->active) 106172259536SVille Syrjälä return -1; 106272259536SVille Syrjälä 10635caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10645caa0feaSDaniel Vetter mode = &vblank->hwmode; 10655caa0feaSDaniel Vetter 1066aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1067aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1068aec0246fSUma Shankar 106980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1070a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1071a225f079SVille Syrjälä vtotal /= 2; 1072a225f079SVille Syrjälä 1073cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 107475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1075a225f079SVille Syrjälä else 107675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1077a225f079SVille Syrjälä 1078a225f079SVille Syrjälä /* 107941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 108041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 108141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 108241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 108341b578fbSJesse Barnes * 108441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 108541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 108641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 108741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 108841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 108941b578fbSJesse Barnes */ 109091d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 109141b578fbSJesse Barnes int i, temp; 109241b578fbSJesse Barnes 109341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 109441b578fbSJesse Barnes udelay(1); 1095707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 109641b578fbSJesse Barnes if (temp != position) { 109741b578fbSJesse Barnes position = temp; 109841b578fbSJesse Barnes break; 109941b578fbSJesse Barnes } 110041b578fbSJesse Barnes } 110141b578fbSJesse Barnes } 110241b578fbSJesse Barnes 110341b578fbSJesse Barnes /* 110480715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 110580715b2fSVille Syrjälä * scanline_offset adjustment. 1106a225f079SVille Syrjälä */ 110780715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1108a225f079SVille Syrjälä } 1109a225f079SVille Syrjälä 11101bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 11111bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 11123bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 11133bb403bfSVille Syrjälä const struct drm_display_mode *mode) 11140af7e4dfSMario Kleiner { 1115fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 111698187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 111798187836SVille Syrjälä pipe); 11183aa18df8SVille Syrjälä int position; 111978e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1120ad3543edSMario Kleiner unsigned long irqflags; 11218a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 11228a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 11238a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 11240af7e4dfSMario Kleiner 1125fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 11260af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 11279db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 11281bf6ad62SDaniel Vetter return false; 11290af7e4dfSMario Kleiner } 11300af7e4dfSMario Kleiner 1131c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 113278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1133c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1134c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1135c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 11360af7e4dfSMario Kleiner 1137d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1138d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1139d31faf65SVille Syrjälä vbl_end /= 2; 1140d31faf65SVille Syrjälä vtotal /= 2; 1141d31faf65SVille Syrjälä } 1142d31faf65SVille Syrjälä 1143ad3543edSMario Kleiner /* 1144ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1145ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1146ad3543edSMario Kleiner * following code must not block on uncore.lock. 1147ad3543edSMario Kleiner */ 1148ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1149ad3543edSMario Kleiner 1150ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1151ad3543edSMario Kleiner 1152ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1153ad3543edSMario Kleiner if (stime) 1154ad3543edSMario Kleiner *stime = ktime_get(); 1155ad3543edSMario Kleiner 11568a920e24SVille Syrjälä if (use_scanline_counter) { 11570af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11580af7e4dfSMario Kleiner * scanout position from Display scan line register. 11590af7e4dfSMario Kleiner */ 1160a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11610af7e4dfSMario Kleiner } else { 11620af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11630af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11640af7e4dfSMario Kleiner * scanout position. 11650af7e4dfSMario Kleiner */ 116675aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11670af7e4dfSMario Kleiner 11683aa18df8SVille Syrjälä /* convert to pixel counts */ 11693aa18df8SVille Syrjälä vbl_start *= htotal; 11703aa18df8SVille Syrjälä vbl_end *= htotal; 11713aa18df8SVille Syrjälä vtotal *= htotal; 117278e8fc6bSVille Syrjälä 117378e8fc6bSVille Syrjälä /* 11747e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11757e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11767e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11777e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11787e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11797e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11807e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11817e78f1cbSVille Syrjälä */ 11827e78f1cbSVille Syrjälä if (position >= vtotal) 11837e78f1cbSVille Syrjälä position = vtotal - 1; 11847e78f1cbSVille Syrjälä 11857e78f1cbSVille Syrjälä /* 118678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 118778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 118878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 118978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 119078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 119178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 119278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 119378e8fc6bSVille Syrjälä */ 119478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11953aa18df8SVille Syrjälä } 11963aa18df8SVille Syrjälä 1197ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1198ad3543edSMario Kleiner if (etime) 1199ad3543edSMario Kleiner *etime = ktime_get(); 1200ad3543edSMario Kleiner 1201ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1202ad3543edSMario Kleiner 1203ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1204ad3543edSMario Kleiner 12053aa18df8SVille Syrjälä /* 12063aa18df8SVille Syrjälä * While in vblank, position will be negative 12073aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 12083aa18df8SVille Syrjälä * vblank, position will be positive counting 12093aa18df8SVille Syrjälä * up since vbl_end. 12103aa18df8SVille Syrjälä */ 12113aa18df8SVille Syrjälä if (position >= vbl_start) 12123aa18df8SVille Syrjälä position -= vbl_end; 12133aa18df8SVille Syrjälä else 12143aa18df8SVille Syrjälä position += vtotal - vbl_end; 12153aa18df8SVille Syrjälä 12168a920e24SVille Syrjälä if (use_scanline_counter) { 12173aa18df8SVille Syrjälä *vpos = position; 12183aa18df8SVille Syrjälä *hpos = 0; 12193aa18df8SVille Syrjälä } else { 12200af7e4dfSMario Kleiner *vpos = position / htotal; 12210af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 12220af7e4dfSMario Kleiner } 12230af7e4dfSMario Kleiner 12241bf6ad62SDaniel Vetter return true; 12250af7e4dfSMario Kleiner } 12260af7e4dfSMario Kleiner 1227a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1228a225f079SVille Syrjälä { 1229fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1230a225f079SVille Syrjälä unsigned long irqflags; 1231a225f079SVille Syrjälä int position; 1232a225f079SVille Syrjälä 1233a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1234a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1235a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1236a225f079SVille Syrjälä 1237a225f079SVille Syrjälä return position; 1238a225f079SVille Syrjälä } 1239a225f079SVille Syrjälä 124091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1241f97108d1SJesse Barnes { 12424f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &dev_priv->uncore; 1243b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12449270388eSDaniel Vetter u8 new_delay; 12459270388eSDaniel Vetter 1246d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1247f97108d1SJesse Barnes 12484f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 12494f5fd91fSTvrtko Ursulin MEMINTRSTS, 12504f5fd91fSTvrtko Ursulin intel_uncore_read(uncore, MEMINTRSTS)); 125173edd18fSDaniel Vetter 125220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12539270388eSDaniel Vetter 12544f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG); 12554f5fd91fSTvrtko Ursulin busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG); 12564f5fd91fSTvrtko Ursulin busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG); 12574f5fd91fSTvrtko Ursulin max_avg = intel_uncore_read(uncore, RCBMAXAVG); 12584f5fd91fSTvrtko Ursulin min_avg = intel_uncore_read(uncore, RCBMINAVG); 1259f97108d1SJesse Barnes 1260f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1261b5b72e89SMatthew Garrett if (busy_up > max_avg) { 126220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 126320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 126420e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 126520e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1266b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 126720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 126820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 126920e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 127020e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1271f97108d1SJesse Barnes } 1272f97108d1SJesse Barnes 127391d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 127420e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1275f97108d1SJesse Barnes 1276d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12779270388eSDaniel Vetter 1278f97108d1SJesse Barnes return; 1279f97108d1SJesse Barnes } 1280f97108d1SJesse Barnes 128143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 128243cf3bf0SChris Wilson struct intel_rps_ei *ei) 128331685c25SDeepak S { 1284679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 128543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 128643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 128731685c25SDeepak S } 128831685c25SDeepak S 128943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 129043cf3bf0SChris Wilson { 1291562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 129243cf3bf0SChris Wilson } 129343cf3bf0SChris Wilson 129443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 129543cf3bf0SChris Wilson { 1296562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1297562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 129843cf3bf0SChris Wilson struct intel_rps_ei now; 129943cf3bf0SChris Wilson u32 events = 0; 130043cf3bf0SChris Wilson 1301e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 130243cf3bf0SChris Wilson return 0; 130343cf3bf0SChris Wilson 130443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 130531685c25SDeepak S 1306679cb6c1SMika Kuoppala if (prev->ktime) { 1307e0e8c7cbSChris Wilson u64 time, c0; 1308569884e3SChris Wilson u32 render, media; 1309e0e8c7cbSChris Wilson 1310679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 13118f68d591SChris Wilson 1312e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1313e0e8c7cbSChris Wilson 1314e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1315e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1316e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1317e0e8c7cbSChris Wilson * into our activity counter. 1318e0e8c7cbSChris Wilson */ 1319569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1320569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1321569884e3SChris Wilson c0 = max(render, media); 13226b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1323e0e8c7cbSChris Wilson 132460548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1325e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 132660548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1327e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 132831685c25SDeepak S } 132931685c25SDeepak S 1330562d9baeSSagar Arun Kamble rps->ei = now; 133143cf3bf0SChris Wilson return events; 133231685c25SDeepak S } 133331685c25SDeepak S 13344912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13353b8d8d91SJesse Barnes { 13362d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1337562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1338562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 13397c0a16adSChris Wilson bool client_boost = false; 13408d3afd7dSChris Wilson int new_delay, adj, min, max; 13417c0a16adSChris Wilson u32 pm_iir = 0; 13423b8d8d91SJesse Barnes 134359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1344562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1345562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1346562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1347d4d70aa5SImre Deak } 134859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 13494912d041SBen Widawsky 135060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1351a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13528d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13537c0a16adSChris Wilson goto out; 13543b8d8d91SJesse Barnes 1355ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 13567b9e0ae6SChris Wilson 135743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 135843cf3bf0SChris Wilson 1359562d9baeSSagar Arun Kamble adj = rps->last_adj; 1360562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1361562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1362562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13637b92c1bdSChris Wilson if (client_boost) 1364562d9baeSSagar Arun Kamble max = rps->max_freq; 1365562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1366562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13678d3afd7dSChris Wilson adj = 0; 13688d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1369dd75fdc8SChris Wilson if (adj > 0) 1370dd75fdc8SChris Wilson adj *= 2; 1371edcf284bSChris Wilson else /* CHV needs even encode values */ 1372edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13737e79a683SSagar Arun Kamble 1374562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13757e79a683SSagar Arun Kamble adj = 0; 13767b92c1bdSChris Wilson } else if (client_boost) { 1377f5a4c67dSChris Wilson adj = 0; 1378dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1379562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1380562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1381562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1382562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1383dd75fdc8SChris Wilson adj = 0; 1384dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1385dd75fdc8SChris Wilson if (adj < 0) 1386dd75fdc8SChris Wilson adj *= 2; 1387edcf284bSChris Wilson else /* CHV needs even encode values */ 1388edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13897e79a683SSagar Arun Kamble 1390562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13917e79a683SSagar Arun Kamble adj = 0; 1392dd75fdc8SChris Wilson } else { /* unknown event */ 1393edcf284bSChris Wilson adj = 0; 1394dd75fdc8SChris Wilson } 13953b8d8d91SJesse Barnes 1396562d9baeSSagar Arun Kamble rps->last_adj = adj; 1397edcf284bSChris Wilson 13982a8862d2SChris Wilson /* 13992a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 14002a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 14012a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 14022a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 14032a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 14042a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 14052a8862d2SChris Wilson */ 14062a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 14072a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 14082a8862d2SChris Wilson rps->last_adj = 0; 14092a8862d2SChris Wilson 141079249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 141179249636SBen Widawsky * interrupt 141279249636SBen Widawsky */ 1413edcf284bSChris Wilson new_delay += adj; 14148d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 141527544369SDeepak S 14169fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 14179fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1418562d9baeSSagar Arun Kamble rps->last_adj = 0; 14199fcee2f7SChris Wilson } 14203b8d8d91SJesse Barnes 1421ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 14227c0a16adSChris Wilson 14237c0a16adSChris Wilson out: 14247c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 14257c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1426562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 14277c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 14287c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 14293b8d8d91SJesse Barnes } 14303b8d8d91SJesse Barnes 1431e3689190SBen Widawsky 1432e3689190SBen Widawsky /** 1433e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1434e3689190SBen Widawsky * occurred. 1435e3689190SBen Widawsky * @work: workqueue struct 1436e3689190SBen Widawsky * 1437e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1438e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1439e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1440e3689190SBen Widawsky */ 1441e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1442e3689190SBen Widawsky { 14432d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1444cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1445e3689190SBen Widawsky u32 error_status, row, bank, subbank; 144635a85ac6SBen Widawsky char *parity_event[6]; 1447a9c287c9SJani Nikula u32 misccpctl; 1448a9c287c9SJani Nikula u8 slice = 0; 1449e3689190SBen Widawsky 1450e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1451e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1452e3689190SBen Widawsky * any time we access those registers. 1453e3689190SBen Widawsky */ 145491c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1455e3689190SBen Widawsky 145635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 145735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 145835a85ac6SBen Widawsky goto out; 145935a85ac6SBen Widawsky 1460e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1461e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1462e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1463e3689190SBen Widawsky 146435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1465f0f59a00SVille Syrjälä i915_reg_t reg; 146635a85ac6SBen Widawsky 146735a85ac6SBen Widawsky slice--; 14682d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 146935a85ac6SBen Widawsky break; 147035a85ac6SBen Widawsky 147135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 147235a85ac6SBen Widawsky 14736fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 147435a85ac6SBen Widawsky 147535a85ac6SBen Widawsky error_status = I915_READ(reg); 1476e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1477e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1478e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1479e3689190SBen Widawsky 148035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 148135a85ac6SBen Widawsky POSTING_READ(reg); 1482e3689190SBen Widawsky 1483cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1484e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1485e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1486e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 148735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 148835a85ac6SBen Widawsky parity_event[5] = NULL; 1489e3689190SBen Widawsky 149091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1491e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1492e3689190SBen Widawsky 149335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 149435a85ac6SBen Widawsky slice, row, bank, subbank); 1495e3689190SBen Widawsky 149635a85ac6SBen Widawsky kfree(parity_event[4]); 1497e3689190SBen Widawsky kfree(parity_event[3]); 1498e3689190SBen Widawsky kfree(parity_event[2]); 1499e3689190SBen Widawsky kfree(parity_event[1]); 1500e3689190SBen Widawsky } 1501e3689190SBen Widawsky 150235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 150335a85ac6SBen Widawsky 150435a85ac6SBen Widawsky out: 150535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 15064cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 15072d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 15084cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 150935a85ac6SBen Widawsky 151091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 151135a85ac6SBen Widawsky } 151235a85ac6SBen Widawsky 1513261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1514261e40b8SVille Syrjälä u32 iir) 1515e3689190SBen Widawsky { 1516261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1517e3689190SBen Widawsky return; 1518e3689190SBen Widawsky 1519d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1520261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1521d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1522e3689190SBen Widawsky 1523261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 152435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 152535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 152635a85ac6SBen Widawsky 152735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 152835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 152935a85ac6SBen Widawsky 1530a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1531e3689190SBen Widawsky } 1532e3689190SBen Widawsky 1533261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1534f1af8fc1SPaulo Zanoni u32 gt_iir) 1535f1af8fc1SPaulo Zanoni { 1536f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15378a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1538f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 15398a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1540f1af8fc1SPaulo Zanoni } 1541f1af8fc1SPaulo Zanoni 1542261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1543e7b4c6b1SDaniel Vetter u32 gt_iir) 1544e7b4c6b1SDaniel Vetter { 1545f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15468a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1547cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 15488a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1549cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15508a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1551e7b4c6b1SDaniel Vetter 1552cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1553cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1554aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1555aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1556e3689190SBen Widawsky 1557261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1558261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1559e7b4c6b1SDaniel Vetter } 1560e7b4c6b1SDaniel Vetter 15615d3d69d5SChris Wilson static void 156251f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1563fbcc1a0cSNick Hoath { 156431de7350SChris Wilson bool tasklet = false; 1565f747026cSChris Wilson 1566fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15678ea397faSChris Wilson tasklet = true; 156831de7350SChris Wilson 156951f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 157052c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15714c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 157231de7350SChris Wilson } 157331de7350SChris Wilson 157431de7350SChris Wilson if (tasklet) 1575fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1576fbcc1a0cSNick Hoath } 1577fbcc1a0cSNick Hoath 15782e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 157955ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1580abd58f01SBen Widawsky { 158125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15822e4a5b25SChris Wilson 1583f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1584f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15858a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1586f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1587f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1588f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1589f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1590f0fd96f5SChris Wilson 1591abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15922e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15932e4a5b25SChris Wilson if (likely(gt_iir[0])) 15942e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1595abd58f01SBen Widawsky } 1596abd58f01SBen Widawsky 15978a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15982e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15992e4a5b25SChris Wilson if (likely(gt_iir[1])) 16002e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 160174cdb337SChris Wilson } 160274cdb337SChris Wilson 160326705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16042e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1605f4de7794SChris Wilson if (likely(gt_iir[2])) 1606f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 16070961021aSBen Widawsky } 16082e4a5b25SChris Wilson 16092e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16102e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 16112e4a5b25SChris Wilson if (likely(gt_iir[3])) 16122e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 161355ef72f2SChris Wilson } 1614abd58f01SBen Widawsky } 1615abd58f01SBen Widawsky 16162e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1617f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1618e30e251aSVille Syrjälä { 1619f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 16208a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 162151f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 16228a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 162351f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1624e30e251aSVille Syrjälä } 1625e30e251aSVille Syrjälä 16268a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16278a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 16288a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 16298a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 163051f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1631e30e251aSVille Syrjälä } 1632e30e251aSVille Syrjälä 1633f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16348a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 163551f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1636f0fd96f5SChris Wilson } 1637e30e251aSVille Syrjälä 1638f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16392e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 16402e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1641e30e251aSVille Syrjälä } 1642f0fd96f5SChris Wilson } 1643e30e251aSVille Syrjälä 1644af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1645121e758eSDhinakaran Pandiyan { 1646af92058fSVille Syrjälä switch (pin) { 1647af92058fSVille Syrjälä case HPD_PORT_C: 1648121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1649af92058fSVille Syrjälä case HPD_PORT_D: 1650121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1651af92058fSVille Syrjälä case HPD_PORT_E: 1652121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1653af92058fSVille Syrjälä case HPD_PORT_F: 1654121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1655121e758eSDhinakaran Pandiyan default: 1656121e758eSDhinakaran Pandiyan return false; 1657121e758eSDhinakaran Pandiyan } 1658121e758eSDhinakaran Pandiyan } 1659121e758eSDhinakaran Pandiyan 1660af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166163c88d22SImre Deak { 1662af92058fSVille Syrjälä switch (pin) { 1663af92058fSVille Syrjälä case HPD_PORT_A: 1664195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1665af92058fSVille Syrjälä case HPD_PORT_B: 166663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1667af92058fSVille Syrjälä case HPD_PORT_C: 166863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 166963c88d22SImre Deak default: 167063c88d22SImre Deak return false; 167163c88d22SImre Deak } 167263c88d22SImre Deak } 167363c88d22SImre Deak 1674af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 167531604222SAnusha Srivatsa { 1676af92058fSVille Syrjälä switch (pin) { 1677af92058fSVille Syrjälä case HPD_PORT_A: 167831604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1679af92058fSVille Syrjälä case HPD_PORT_B: 168031604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 168131604222SAnusha Srivatsa default: 168231604222SAnusha Srivatsa return false; 168331604222SAnusha Srivatsa } 168431604222SAnusha Srivatsa } 168531604222SAnusha Srivatsa 1686af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168731604222SAnusha Srivatsa { 1688af92058fSVille Syrjälä switch (pin) { 1689af92058fSVille Syrjälä case HPD_PORT_C: 169031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1691af92058fSVille Syrjälä case HPD_PORT_D: 169231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1693af92058fSVille Syrjälä case HPD_PORT_E: 169431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1695af92058fSVille Syrjälä case HPD_PORT_F: 169631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 169731604222SAnusha Srivatsa default: 169831604222SAnusha Srivatsa return false; 169931604222SAnusha Srivatsa } 170031604222SAnusha Srivatsa } 170131604222SAnusha Srivatsa 1702af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 17036dbf30ceSVille Syrjälä { 1704af92058fSVille Syrjälä switch (pin) { 1705af92058fSVille Syrjälä case HPD_PORT_E: 17066dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 17076dbf30ceSVille Syrjälä default: 17086dbf30ceSVille Syrjälä return false; 17096dbf30ceSVille Syrjälä } 17106dbf30ceSVille Syrjälä } 17116dbf30ceSVille Syrjälä 1712af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 171374c0b395SVille Syrjälä { 1714af92058fSVille Syrjälä switch (pin) { 1715af92058fSVille Syrjälä case HPD_PORT_A: 171674c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1717af92058fSVille Syrjälä case HPD_PORT_B: 171874c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1719af92058fSVille Syrjälä case HPD_PORT_C: 172074c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1721af92058fSVille Syrjälä case HPD_PORT_D: 172274c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 172374c0b395SVille Syrjälä default: 172474c0b395SVille Syrjälä return false; 172574c0b395SVille Syrjälä } 172674c0b395SVille Syrjälä } 172774c0b395SVille Syrjälä 1728af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1729e4ce95aaSVille Syrjälä { 1730af92058fSVille Syrjälä switch (pin) { 1731af92058fSVille Syrjälä case HPD_PORT_A: 1732e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1733e4ce95aaSVille Syrjälä default: 1734e4ce95aaSVille Syrjälä return false; 1735e4ce95aaSVille Syrjälä } 1736e4ce95aaSVille Syrjälä } 1737e4ce95aaSVille Syrjälä 1738af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 173913cf5504SDave Airlie { 1740af92058fSVille Syrjälä switch (pin) { 1741af92058fSVille Syrjälä case HPD_PORT_B: 1742676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1743af92058fSVille Syrjälä case HPD_PORT_C: 1744676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1745af92058fSVille Syrjälä case HPD_PORT_D: 1746676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1747676574dfSJani Nikula default: 1748676574dfSJani Nikula return false; 174913cf5504SDave Airlie } 175013cf5504SDave Airlie } 175113cf5504SDave Airlie 1752af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 175313cf5504SDave Airlie { 1754af92058fSVille Syrjälä switch (pin) { 1755af92058fSVille Syrjälä case HPD_PORT_B: 1756676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1757af92058fSVille Syrjälä case HPD_PORT_C: 1758676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1759af92058fSVille Syrjälä case HPD_PORT_D: 1760676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1761676574dfSJani Nikula default: 1762676574dfSJani Nikula return false; 176313cf5504SDave Airlie } 176413cf5504SDave Airlie } 176513cf5504SDave Airlie 176642db67d6SVille Syrjälä /* 176742db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 176842db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 176942db67d6SVille Syrjälä * hotplug detection results from several registers. 177042db67d6SVille Syrjälä * 177142db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 177242db67d6SVille Syrjälä */ 1773cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1774cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17758c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1776fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1777af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1778676574dfSJani Nikula { 1779e9be2850SVille Syrjälä enum hpd_pin pin; 1780676574dfSJani Nikula 1781e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1782e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17838c841e57SJani Nikula continue; 17848c841e57SJani Nikula 1785e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1786676574dfSJani Nikula 1787af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1788e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1789676574dfSJani Nikula } 1790676574dfSJani Nikula 1791f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1792f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1793676574dfSJani Nikula 1794676574dfSJani Nikula } 1795676574dfSJani Nikula 179691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1797515ac2bbSDaniel Vetter { 179828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1799515ac2bbSDaniel Vetter } 1800515ac2bbSDaniel Vetter 180191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1802ce99c256SDaniel Vetter { 18039ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1804ce99c256SDaniel Vetter } 1805ce99c256SDaniel Vetter 18068bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 180791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180891d14251STvrtko Ursulin enum pipe pipe, 1809a9c287c9SJani Nikula u32 crc0, u32 crc1, 1810a9c287c9SJani Nikula u32 crc2, u32 crc3, 1811a9c287c9SJani Nikula u32 crc4) 18128bf1e9f1SShuang He { 18138bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18148c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 18155cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 18165cee6c45SVille Syrjälä 18175cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1818b2c88f5bSDamien Lespiau 1819d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 18208c6b709dSTomeu Vizoso /* 18218c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18228c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18238c6b709dSTomeu Vizoso * out the buggy result. 18248c6b709dSTomeu Vizoso * 1825163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18268c6b709dSTomeu Vizoso * don't trust that one either. 18278c6b709dSTomeu Vizoso */ 1828033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1829163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18308c6b709dSTomeu Vizoso pipe_crc->skipped++; 18318c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18328c6b709dSTomeu Vizoso return; 18338c6b709dSTomeu Vizoso } 18348c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18356cc42152SMaarten Lankhorst 1836246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1837ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1838246ee524STomeu Vizoso crcs); 18398c6b709dSTomeu Vizoso } 1840277de95eSDaniel Vetter #else 1841277de95eSDaniel Vetter static inline void 184291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184391d14251STvrtko Ursulin enum pipe pipe, 1844a9c287c9SJani Nikula u32 crc0, u32 crc1, 1845a9c287c9SJani Nikula u32 crc2, u32 crc3, 1846a9c287c9SJani Nikula u32 crc4) {} 1847277de95eSDaniel Vetter #endif 1848eba94eb9SDaniel Vetter 1849277de95eSDaniel Vetter 185091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185191d14251STvrtko Ursulin enum pipe pipe) 18525a69b89fSDaniel Vetter { 185391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18545a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18555a69b89fSDaniel Vetter 0, 0, 0, 0); 18565a69b89fSDaniel Vetter } 18575a69b89fSDaniel Vetter 185891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185991d14251STvrtko Ursulin enum pipe pipe) 1860eba94eb9SDaniel Vetter { 186191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1862eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1863eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1864eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1865eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18668bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1867eba94eb9SDaniel Vetter } 18685b3a856bSDaniel Vetter 186991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 187091d14251STvrtko Ursulin enum pipe pipe) 18715b3a856bSDaniel Vetter { 1872a9c287c9SJani Nikula u32 res1, res2; 18730b5c5ed0SDaniel Vetter 187491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18750b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18760b5c5ed0SDaniel Vetter else 18770b5c5ed0SDaniel Vetter res1 = 0; 18780b5c5ed0SDaniel Vetter 187991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18800b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18810b5c5ed0SDaniel Vetter else 18820b5c5ed0SDaniel Vetter res2 = 0; 18835b3a856bSDaniel Vetter 188491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18850b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18860b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18870b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18880b5c5ed0SDaniel Vetter res1, res2); 18895b3a856bSDaniel Vetter } 18908bf1e9f1SShuang He 18911403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18921403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18931403c0d4SPaulo Zanoni * the work queue. */ 1894a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1895a087bafeSMika Kuoppala { 1896a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1897a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1898a087bafeSMika Kuoppala 1899a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1900a087bafeSMika Kuoppala 1901a087bafeSMika Kuoppala if (unlikely(!events)) 1902a087bafeSMika Kuoppala return; 1903a087bafeSMika Kuoppala 1904a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1905a087bafeSMika Kuoppala 1906a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1907a087bafeSMika Kuoppala return; 1908a087bafeSMika Kuoppala 1909a087bafeSMika Kuoppala rps->pm_iir |= events; 1910a087bafeSMika Kuoppala schedule_work(&rps->work); 1911a087bafeSMika Kuoppala } 1912a087bafeSMika Kuoppala 19131403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1914baf02a1fSBen Widawsky { 1915562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1916562d9baeSSagar Arun Kamble 1917a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 191859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1919f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1920562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1921562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1922562d9baeSSagar Arun Kamble schedule_work(&rps->work); 192341a05a3aSDaniel Vetter } 1924d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1925d4d70aa5SImre Deak } 1926baf02a1fSBen Widawsky 1927bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1928c9a9a268SImre Deak return; 1929c9a9a268SImre Deak 193012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 19318a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 193212638c57SBen Widawsky 1933aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1934aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 193512638c57SBen Widawsky } 1936baf02a1fSBen Widawsky 193726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 193826705e20SSagar Arun Kamble { 193993bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 194093bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 194126705e20SSagar Arun Kamble } 194226705e20SSagar Arun Kamble 194354c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir) 194454c52a84SOscar Mateo { 194554c52a84SOscar Mateo if (iir & GEN11_GUC_INTR_GUC2HOST) 194654c52a84SOscar Mateo intel_guc_to_host_event_handler(&i915->guc); 194754c52a84SOscar Mateo } 194854c52a84SOscar Mateo 194944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 195044d9241eSVille Syrjälä { 195144d9241eSVille Syrjälä enum pipe pipe; 195244d9241eSVille Syrjälä 195344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 195444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 195544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 195644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 195744d9241eSVille Syrjälä 195844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 195944d9241eSVille Syrjälä } 196044d9241eSVille Syrjälä } 196144d9241eSVille Syrjälä 1962eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 196391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19647e231dbeSJesse Barnes { 19657e231dbeSJesse Barnes int pipe; 19667e231dbeSJesse Barnes 196758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19681ca993d2SVille Syrjälä 19691ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19701ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19711ca993d2SVille Syrjälä return; 19721ca993d2SVille Syrjälä } 19731ca993d2SVille Syrjälä 1974055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1975f0f59a00SVille Syrjälä i915_reg_t reg; 19766b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 197791d181ddSImre Deak 1978bbb5eebfSDaniel Vetter /* 1979bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1980bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1981bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1982bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1983bbb5eebfSDaniel Vetter * handle. 1984bbb5eebfSDaniel Vetter */ 19850f239f4cSDaniel Vetter 19860f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19876b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1988bbb5eebfSDaniel Vetter 1989bbb5eebfSDaniel Vetter switch (pipe) { 1990bbb5eebfSDaniel Vetter case PIPE_A: 1991bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1992bbb5eebfSDaniel Vetter break; 1993bbb5eebfSDaniel Vetter case PIPE_B: 1994bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1995bbb5eebfSDaniel Vetter break; 19963278f67fSVille Syrjälä case PIPE_C: 19973278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19983278f67fSVille Syrjälä break; 1999bbb5eebfSDaniel Vetter } 2000bbb5eebfSDaniel Vetter if (iir & iir_bit) 20016b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 2002bbb5eebfSDaniel Vetter 20036b12ca56SVille Syrjälä if (!status_mask) 200491d181ddSImre Deak continue; 200591d181ddSImre Deak 200691d181ddSImre Deak reg = PIPESTAT(pipe); 20076b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 20086b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 20097e231dbeSJesse Barnes 20107e231dbeSJesse Barnes /* 20117e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 2012132c27c9SVille Syrjälä * 2013132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 2014132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 2015132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 2016132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 2017132c27c9SVille Syrjälä * an interrupt is still pending. 20187e231dbeSJesse Barnes */ 2019132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 2020132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 2021132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 2022132c27c9SVille Syrjälä } 20237e231dbeSJesse Barnes } 202458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20252ecb8ca4SVille Syrjälä } 20262ecb8ca4SVille Syrjälä 2027eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2028eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 2029eb64343cSVille Syrjälä { 2030eb64343cSVille Syrjälä enum pipe pipe; 2031eb64343cSVille Syrjälä 2032eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2033eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2034eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2035eb64343cSVille Syrjälä 2036eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2037eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2038eb64343cSVille Syrjälä 2039eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2040eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2041eb64343cSVille Syrjälä } 2042eb64343cSVille Syrjälä } 2043eb64343cSVille Syrjälä 2044eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2045eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2046eb64343cSVille Syrjälä { 2047eb64343cSVille Syrjälä bool blc_event = false; 2048eb64343cSVille Syrjälä enum pipe pipe; 2049eb64343cSVille Syrjälä 2050eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2051eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2052eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2053eb64343cSVille Syrjälä 2054eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2055eb64343cSVille Syrjälä blc_event = true; 2056eb64343cSVille Syrjälä 2057eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2058eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2059eb64343cSVille Syrjälä 2060eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2061eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2062eb64343cSVille Syrjälä } 2063eb64343cSVille Syrjälä 2064eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2065eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2066eb64343cSVille Syrjälä } 2067eb64343cSVille Syrjälä 2068eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2069eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2070eb64343cSVille Syrjälä { 2071eb64343cSVille Syrjälä bool blc_event = false; 2072eb64343cSVille Syrjälä enum pipe pipe; 2073eb64343cSVille Syrjälä 2074eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2075eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2076eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2077eb64343cSVille Syrjälä 2078eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2079eb64343cSVille Syrjälä blc_event = true; 2080eb64343cSVille Syrjälä 2081eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2082eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2083eb64343cSVille Syrjälä 2084eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2085eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2086eb64343cSVille Syrjälä } 2087eb64343cSVille Syrjälä 2088eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2089eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2090eb64343cSVille Syrjälä 2091eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2092eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2093eb64343cSVille Syrjälä } 2094eb64343cSVille Syrjälä 209591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20962ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20972ecb8ca4SVille Syrjälä { 20982ecb8ca4SVille Syrjälä enum pipe pipe; 20997e231dbeSJesse Barnes 2100055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2101fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2102fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 21034356d586SDaniel Vetter 21044356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 210591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21062d9d2b0bSVille Syrjälä 21071f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 21081f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 210931acc7f5SJesse Barnes } 211031acc7f5SJesse Barnes 2111c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 211291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2113c1874ed7SImre Deak } 2114c1874ed7SImre Deak 21151ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 211616c6c56bSVille Syrjälä { 21170ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 21180ba7c51aSVille Syrjälä int i; 211916c6c56bSVille Syrjälä 21200ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 21210ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 21220ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 21230ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 21240ba7c51aSVille Syrjälä else 21250ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 21260ba7c51aSVille Syrjälä 21270ba7c51aSVille Syrjälä /* 21280ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 21290ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 21300ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 21310ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 21320ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 21330ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 21340ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 21350ba7c51aSVille Syrjälä */ 21360ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 21370ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 21380ba7c51aSVille Syrjälä 21390ba7c51aSVille Syrjälä if (tmp == 0) 21400ba7c51aSVille Syrjälä return hotplug_status; 21410ba7c51aSVille Syrjälä 21420ba7c51aSVille Syrjälä hotplug_status |= tmp; 21433ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21440ba7c51aSVille Syrjälä } 21450ba7c51aSVille Syrjälä 21460ba7c51aSVille Syrjälä WARN_ONCE(1, 21470ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21480ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21491ae3c34cSVille Syrjälä 21501ae3c34cSVille Syrjälä return hotplug_status; 21511ae3c34cSVille Syrjälä } 21521ae3c34cSVille Syrjälä 215391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21541ae3c34cSVille Syrjälä u32 hotplug_status) 21551ae3c34cSVille Syrjälä { 21561ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21573ff60f89SOscar Mateo 215891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 215991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 216016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 216116c6c56bSVille Syrjälä 216258f2cf24SVille Syrjälä if (hotplug_trigger) { 2163cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2164cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2165cf53902fSRodrigo Vivi hpd_status_g4x, 2166fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 216758f2cf24SVille Syrjälä 216891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 216958f2cf24SVille Syrjälä } 2170369712e8SJani Nikula 2171369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 217291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 217316c6c56bSVille Syrjälä } else { 217416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 217516c6c56bSVille Syrjälä 217658f2cf24SVille Syrjälä if (hotplug_trigger) { 2177cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2178cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2179cf53902fSRodrigo Vivi hpd_status_i915, 2180fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 218191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 218216c6c56bSVille Syrjälä } 21833ff60f89SOscar Mateo } 218458f2cf24SVille Syrjälä } 218516c6c56bSVille Syrjälä 2186c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2187c1874ed7SImre Deak { 218845a83f84SDaniel Vetter struct drm_device *dev = arg; 2189fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2190c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2191c1874ed7SImre Deak 21922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21932dd2a883SImre Deak return IRQ_NONE; 21942dd2a883SImre Deak 21951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21969102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21971f814dacSImre Deak 21981e1cace9SVille Syrjälä do { 21996e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 22002ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22011ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2202a5e485a9SVille Syrjälä u32 ier = 0; 22033ff60f89SOscar Mateo 2204c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2205c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 22063ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2207c1874ed7SImre Deak 2208c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 22091e1cace9SVille Syrjälä break; 2210c1874ed7SImre Deak 2211c1874ed7SImre Deak ret = IRQ_HANDLED; 2212c1874ed7SImre Deak 2213a5e485a9SVille Syrjälä /* 2214a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2215a5e485a9SVille Syrjälä * 2216a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2217a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2218a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2219a5e485a9SVille Syrjälä * 2220a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2221a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2222a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2223a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2224a5e485a9SVille Syrjälä * bits this time around. 2225a5e485a9SVille Syrjälä */ 22264a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2227a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2228a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 22294a0a0202SVille Syrjälä 22304a0a0202SVille Syrjälä if (gt_iir) 22314a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 22324a0a0202SVille Syrjälä if (pm_iir) 22334a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 22344a0a0202SVille Syrjälä 22357ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 22361ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 22377ce4d1f2SVille Syrjälä 22383ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 22393ff60f89SOscar Mateo * signalled in iir */ 2240eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 22417ce4d1f2SVille Syrjälä 2242eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2243eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2244eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2245eef57324SJerome Anand 22467ce4d1f2SVille Syrjälä /* 22477ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22487ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22497ce4d1f2SVille Syrjälä */ 22507ce4d1f2SVille Syrjälä if (iir) 22517ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22524a0a0202SVille Syrjälä 2253a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22544a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22551ae3c34cSVille Syrjälä 225652894874SVille Syrjälä if (gt_iir) 2257261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 225852894874SVille Syrjälä if (pm_iir) 225952894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 226052894874SVille Syrjälä 22611ae3c34cSVille Syrjälä if (hotplug_status) 226291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22632ecb8ca4SVille Syrjälä 226491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22651e1cace9SVille Syrjälä } while (0); 22667e231dbeSJesse Barnes 22679102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22681f814dacSImre Deak 22697e231dbeSJesse Barnes return ret; 22707e231dbeSJesse Barnes } 22717e231dbeSJesse Barnes 227243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 227343f328d7SVille Syrjälä { 227445a83f84SDaniel Vetter struct drm_device *dev = arg; 2275fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 227643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 227743f328d7SVille Syrjälä 22782dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22792dd2a883SImre Deak return IRQ_NONE; 22802dd2a883SImre Deak 22811f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22829102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22831f814dacSImre Deak 2284579de73bSChris Wilson do { 22856e814800SVille Syrjälä u32 master_ctl, iir; 22862ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22871ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2288f0fd96f5SChris Wilson u32 gt_iir[4]; 2289a5e485a9SVille Syrjälä u32 ier = 0; 2290a5e485a9SVille Syrjälä 22918e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22923278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22933278f67fSVille Syrjälä 22943278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22958e5fd599SVille Syrjälä break; 229643f328d7SVille Syrjälä 229727b6c122SOscar Mateo ret = IRQ_HANDLED; 229827b6c122SOscar Mateo 2299a5e485a9SVille Syrjälä /* 2300a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2301a5e485a9SVille Syrjälä * 2302a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2303a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2304a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2305a5e485a9SVille Syrjälä * 2306a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2307a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2308a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2309a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2310a5e485a9SVille Syrjälä * bits this time around. 2311a5e485a9SVille Syrjälä */ 231243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2313a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2314a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 231543f328d7SVille Syrjälä 2316e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 231727b6c122SOscar Mateo 231827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 23191ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 232043f328d7SVille Syrjälä 232127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 232227b6c122SOscar Mateo * signalled in iir */ 2323eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 232443f328d7SVille Syrjälä 2325eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2326eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2327eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2328eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2329eef57324SJerome Anand 23307ce4d1f2SVille Syrjälä /* 23317ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 23327ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 23337ce4d1f2SVille Syrjälä */ 23347ce4d1f2SVille Syrjälä if (iir) 23357ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 23367ce4d1f2SVille Syrjälä 2337a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2338e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23391ae3c34cSVille Syrjälä 2340f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2341e30e251aSVille Syrjälä 23421ae3c34cSVille Syrjälä if (hotplug_status) 234391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 23442ecb8ca4SVille Syrjälä 234591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2346579de73bSChris Wilson } while (0); 23473278f67fSVille Syrjälä 23489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 23491f814dacSImre Deak 235043f328d7SVille Syrjälä return ret; 235143f328d7SVille Syrjälä } 235243f328d7SVille Syrjälä 235391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 235491d14251STvrtko Ursulin u32 hotplug_trigger, 235540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2356776ad806SJesse Barnes { 235742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2358776ad806SJesse Barnes 23596a39d7c9SJani Nikula /* 23606a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23616a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23626a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23636a39d7c9SJani Nikula * errors. 23646a39d7c9SJani Nikula */ 236513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23666a39d7c9SJani Nikula if (!hotplug_trigger) { 23676a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23686a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23696a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23706a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23716a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23726a39d7c9SJani Nikula } 23736a39d7c9SJani Nikula 237413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23756a39d7c9SJani Nikula if (!hotplug_trigger) 23766a39d7c9SJani Nikula return; 237713cf5504SDave Airlie 2378cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 237940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2380fd63e2a9SImre Deak pch_port_hotplug_long_detect); 238140e56410SVille Syrjälä 238291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2383aaf5ec2eSSonika Jindal } 238491d131d2SDaniel Vetter 238591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 238640e56410SVille Syrjälä { 238740e56410SVille Syrjälä int pipe; 238840e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 238940e56410SVille Syrjälä 239091d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 239140e56410SVille Syrjälä 2392cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2393cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2394776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2395cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2396cfc33bf7SVille Syrjälä port_name(port)); 2397cfc33bf7SVille Syrjälä } 2398776ad806SJesse Barnes 2399ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 240091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2401ce99c256SDaniel Vetter 2402776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 240391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2404776ad806SJesse Barnes 2405776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2406776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2407776ad806SJesse Barnes 2408776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2409776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2410776ad806SJesse Barnes 2411776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2412776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2413776ad806SJesse Barnes 24149db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2415055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 24169db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 24179db4a9c7SJesse Barnes pipe_name(pipe), 24189db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2419776ad806SJesse Barnes 2420776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2421776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2422776ad806SJesse Barnes 2423776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2424776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2425776ad806SJesse Barnes 2426776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2427a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 24288664281bSPaulo Zanoni 24298664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2430a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 24318664281bSPaulo Zanoni } 24328664281bSPaulo Zanoni 243391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 24348664281bSPaulo Zanoni { 24358664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 24365a69b89fSDaniel Vetter enum pipe pipe; 24378664281bSPaulo Zanoni 2438de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2439de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2440de032bf4SPaulo Zanoni 2441055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 24421f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 24431f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 24448664281bSPaulo Zanoni 24455a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 244691d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 244791d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24485a69b89fSDaniel Vetter else 244991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24505a69b89fSDaniel Vetter } 24515a69b89fSDaniel Vetter } 24528bf1e9f1SShuang He 24538664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24548664281bSPaulo Zanoni } 24558664281bSPaulo Zanoni 245691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24578664281bSPaulo Zanoni { 24588664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 245945c1cd87SMika Kahola enum pipe pipe; 24608664281bSPaulo Zanoni 2461de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2462de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2463de032bf4SPaulo Zanoni 246445c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 246545c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 246645c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24678664281bSPaulo Zanoni 24688664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2469776ad806SJesse Barnes } 2470776ad806SJesse Barnes 247191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 247223e81d69SAdam Jackson { 247323e81d69SAdam Jackson int pipe; 24746dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2475aaf5ec2eSSonika Jindal 247691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 247791d131d2SDaniel Vetter 2478cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2479cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 248023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2481cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2482cfc33bf7SVille Syrjälä port_name(port)); 2483cfc33bf7SVille Syrjälä } 248423e81d69SAdam Jackson 248523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 248691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 248723e81d69SAdam Jackson 248823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 248991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 249023e81d69SAdam Jackson 249123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 249223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 249323e81d69SAdam Jackson 249423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 249523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 249623e81d69SAdam Jackson 249723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2498055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 249923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 250023e81d69SAdam Jackson pipe_name(pipe), 250123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 25028664281bSPaulo Zanoni 25038664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 250491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 250523e81d69SAdam Jackson } 250623e81d69SAdam Jackson 2507*c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir, 2508*c6f7acb8SMatt Roper const u32 *pins) 250931604222SAnusha Srivatsa { 251031604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 251131604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 251231604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 251331604222SAnusha Srivatsa 251431604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 251531604222SAnusha Srivatsa u32 dig_hotplug_reg; 251631604222SAnusha Srivatsa 251731604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 251831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 251931604222SAnusha Srivatsa 252031604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 252131604222SAnusha Srivatsa ddi_hotplug_trigger, 2522*c6f7acb8SMatt Roper dig_hotplug_reg, pins, 252331604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 252431604222SAnusha Srivatsa } 252531604222SAnusha Srivatsa 252631604222SAnusha Srivatsa if (tc_hotplug_trigger) { 252731604222SAnusha Srivatsa u32 dig_hotplug_reg; 252831604222SAnusha Srivatsa 252931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 253031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 253131604222SAnusha Srivatsa 253231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 253331604222SAnusha Srivatsa tc_hotplug_trigger, 2534*c6f7acb8SMatt Roper dig_hotplug_reg, pins, 253531604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 253631604222SAnusha Srivatsa } 253731604222SAnusha Srivatsa 253831604222SAnusha Srivatsa if (pin_mask) 253931604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 254031604222SAnusha Srivatsa 254131604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 254231604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 254331604222SAnusha Srivatsa } 254431604222SAnusha Srivatsa 254591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25466dbf30ceSVille Syrjälä { 25476dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25486dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25496dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25506dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25516dbf30ceSVille Syrjälä 25526dbf30ceSVille Syrjälä if (hotplug_trigger) { 25536dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25546dbf30ceSVille Syrjälä 25556dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25566dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25576dbf30ceSVille Syrjälä 2558cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2559cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 256074c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25616dbf30ceSVille Syrjälä } 25626dbf30ceSVille Syrjälä 25636dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25646dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25656dbf30ceSVille Syrjälä 25666dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25676dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25686dbf30ceSVille Syrjälä 2569cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2570cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25716dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25726dbf30ceSVille Syrjälä } 25736dbf30ceSVille Syrjälä 25746dbf30ceSVille Syrjälä if (pin_mask) 257591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25766dbf30ceSVille Syrjälä 25776dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 257891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25796dbf30ceSVille Syrjälä } 25806dbf30ceSVille Syrjälä 258191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 258291d14251STvrtko Ursulin u32 hotplug_trigger, 258340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2584c008bc6eSPaulo Zanoni { 2585e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2586e4ce95aaSVille Syrjälä 2587e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2588e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2589e4ce95aaSVille Syrjälä 2590cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 259140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2592e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 259340e56410SVille Syrjälä 259491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2595e4ce95aaSVille Syrjälä } 2596c008bc6eSPaulo Zanoni 259791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 259891d14251STvrtko Ursulin u32 de_iir) 259940e56410SVille Syrjälä { 260040e56410SVille Syrjälä enum pipe pipe; 260140e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 260240e56410SVille Syrjälä 260340e56410SVille Syrjälä if (hotplug_trigger) 260491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 260540e56410SVille Syrjälä 2606c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 260791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2608c008bc6eSPaulo Zanoni 2609c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 261091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2611c008bc6eSPaulo Zanoni 2612c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2613c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2614c008bc6eSPaulo Zanoni 2615055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2616fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2617fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2618c008bc6eSPaulo Zanoni 261940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 26201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2621c008bc6eSPaulo Zanoni 262240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 262391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2624c008bc6eSPaulo Zanoni } 2625c008bc6eSPaulo Zanoni 2626c008bc6eSPaulo Zanoni /* check event from PCH */ 2627c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2628c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2629c008bc6eSPaulo Zanoni 263091d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 263191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2632c008bc6eSPaulo Zanoni else 263391d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2634c008bc6eSPaulo Zanoni 2635c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2636c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2637c008bc6eSPaulo Zanoni } 2638c008bc6eSPaulo Zanoni 2639cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 264091d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2641c008bc6eSPaulo Zanoni } 2642c008bc6eSPaulo Zanoni 264391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 264491d14251STvrtko Ursulin u32 de_iir) 26459719fb98SPaulo Zanoni { 264607d27e20SDamien Lespiau enum pipe pipe; 264723bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 264823bb4cb5SVille Syrjälä 264940e56410SVille Syrjälä if (hotplug_trigger) 265091d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26519719fb98SPaulo Zanoni 26529719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 265391d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26549719fb98SPaulo Zanoni 265554fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 265654fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 265754fd3149SDhinakaran Pandiyan 265854fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 265954fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 266054fd3149SDhinakaran Pandiyan } 2661fc340442SDaniel Vetter 26629719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 266391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26649719fb98SPaulo Zanoni 26659719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 266691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26679719fb98SPaulo Zanoni 2668055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2669fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2670fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26719719fb98SPaulo Zanoni } 26729719fb98SPaulo Zanoni 26739719fb98SPaulo Zanoni /* check event from PCH */ 267491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26759719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26769719fb98SPaulo Zanoni 267791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26789719fb98SPaulo Zanoni 26799719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26809719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26819719fb98SPaulo Zanoni } 26829719fb98SPaulo Zanoni } 26839719fb98SPaulo Zanoni 268472c90f62SOscar Mateo /* 268572c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 268672c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 268772c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 268872c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 268972c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 269072c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 269172c90f62SOscar Mateo */ 2692f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2693b1f14ad0SJesse Barnes { 269445a83f84SDaniel Vetter struct drm_device *dev = arg; 2695fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2696f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26970e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2698b1f14ad0SJesse Barnes 26992dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 27002dd2a883SImre Deak return IRQ_NONE; 27012dd2a883SImre Deak 27021f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27039102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27041f814dacSImre Deak 2705b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2706b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2707b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 27080e43406bSChris Wilson 270944498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 271044498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 271144498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 271244498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 271344498aeaSPaulo Zanoni * due to its back queue). */ 271491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 271544498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 271644498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2717ab5c608bSBen Widawsky } 271844498aeaSPaulo Zanoni 271972c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 272072c90f62SOscar Mateo 27210e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 27220e43406bSChris Wilson if (gt_iir) { 272372c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 272472c90f62SOscar Mateo ret = IRQ_HANDLED; 272591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2726261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2727d8fc8a47SPaulo Zanoni else 2728261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 27290e43406bSChris Wilson } 2730b1f14ad0SJesse Barnes 2731b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 27320e43406bSChris Wilson if (de_iir) { 273372c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 273472c90f62SOscar Mateo ret = IRQ_HANDLED; 273591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 273691d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2737f1af8fc1SPaulo Zanoni else 273891d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 27390e43406bSChris Wilson } 27400e43406bSChris Wilson 274191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2742f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 27430e43406bSChris Wilson if (pm_iir) { 2744b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 27450e43406bSChris Wilson ret = IRQ_HANDLED; 274672c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27470e43406bSChris Wilson } 2748f1af8fc1SPaulo Zanoni } 2749b1f14ad0SJesse Barnes 2750b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 275174093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 275244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2753b1f14ad0SJesse Barnes 27541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27559102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27561f814dacSImre Deak 2757b1f14ad0SJesse Barnes return ret; 2758b1f14ad0SJesse Barnes } 2759b1f14ad0SJesse Barnes 276091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 276191d14251STvrtko Ursulin u32 hotplug_trigger, 276240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2763d04a492dSShashank Sharma { 2764cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2765d04a492dSShashank Sharma 2766a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2767a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2768d04a492dSShashank Sharma 2769cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 277040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2771cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 277240e56410SVille Syrjälä 277391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2774d04a492dSShashank Sharma } 2775d04a492dSShashank Sharma 2776121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2777121e758eSDhinakaran Pandiyan { 2778121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2779b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2780b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2781121e758eSDhinakaran Pandiyan 2782121e758eSDhinakaran Pandiyan if (trigger_tc) { 2783b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2784b796b971SDhinakaran Pandiyan 2785121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2786121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2787121e758eSDhinakaran Pandiyan 2788121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2789b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2790121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2791121e758eSDhinakaran Pandiyan } 2792b796b971SDhinakaran Pandiyan 2793b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2794b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2795b796b971SDhinakaran Pandiyan 2796b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2797b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2798b796b971SDhinakaran Pandiyan 2799b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2800b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2801b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2802b796b971SDhinakaran Pandiyan } 2803b796b971SDhinakaran Pandiyan 2804b796b971SDhinakaran Pandiyan if (pin_mask) 2805b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2806b796b971SDhinakaran Pandiyan else 2807b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2808121e758eSDhinakaran Pandiyan } 2809121e758eSDhinakaran Pandiyan 28109d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 28119d17210fSLucas De Marchi { 28129d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 28139d17210fSLucas De Marchi 28149d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 28159d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 28169d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 28179d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 28189d17210fSLucas De Marchi 28199d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 28209d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 28219d17210fSLucas De Marchi 28229d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 28239d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 28249d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 28259d17210fSLucas De Marchi 28269d17210fSLucas De Marchi return mask; 28279d17210fSLucas De Marchi } 28289d17210fSLucas De Marchi 2829f11a0f46STvrtko Ursulin static irqreturn_t 2830f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2831abd58f01SBen Widawsky { 2832abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2833f11a0f46STvrtko Ursulin u32 iir; 2834c42664ccSDaniel Vetter enum pipe pipe; 283588e04703SJesse Barnes 2836abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2837e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2838e32192e1STvrtko Ursulin if (iir) { 2839e04f7eceSVille Syrjälä bool found = false; 2840e04f7eceSVille Syrjälä 2841e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2842abd58f01SBen Widawsky ret = IRQ_HANDLED; 2843e04f7eceSVille Syrjälä 2844e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 284591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2846e04f7eceSVille Syrjälä found = true; 2847e04f7eceSVille Syrjälä } 2848e04f7eceSVille Syrjälä 2849e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 285054fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 285154fd3149SDhinakaran Pandiyan 285254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 285354fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2854e04f7eceSVille Syrjälä found = true; 2855e04f7eceSVille Syrjälä } 2856e04f7eceSVille Syrjälä 2857e04f7eceSVille Syrjälä if (!found) 285838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2859abd58f01SBen Widawsky } 286038cc46d7SOscar Mateo else 286138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2862abd58f01SBen Widawsky } 2863abd58f01SBen Widawsky 2864121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2865121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2866121e758eSDhinakaran Pandiyan if (iir) { 2867121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2868121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2869121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2870121e758eSDhinakaran Pandiyan } else { 2871121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2872121e758eSDhinakaran Pandiyan } 2873121e758eSDhinakaran Pandiyan } 2874121e758eSDhinakaran Pandiyan 28756d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2876e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2877e32192e1STvrtko Ursulin if (iir) { 2878e32192e1STvrtko Ursulin u32 tmp_mask; 2879d04a492dSShashank Sharma bool found = false; 2880cebd87a0SVille Syrjälä 2881e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28826d766f02SDaniel Vetter ret = IRQ_HANDLED; 288388e04703SJesse Barnes 28849d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 288591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2886d04a492dSShashank Sharma found = true; 2887d04a492dSShashank Sharma } 2888d04a492dSShashank Sharma 2889cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2890e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2891e32192e1STvrtko Ursulin if (tmp_mask) { 289291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 289391d14251STvrtko Ursulin hpd_bxt); 2894d04a492dSShashank Sharma found = true; 2895d04a492dSShashank Sharma } 2896e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2897e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2898e32192e1STvrtko Ursulin if (tmp_mask) { 289991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 290091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2901e32192e1STvrtko Ursulin found = true; 2902e32192e1STvrtko Ursulin } 2903e32192e1STvrtko Ursulin } 2904d04a492dSShashank Sharma 2905cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 290691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 29079e63743eSShashank Sharma found = true; 29089e63743eSShashank Sharma } 29099e63743eSShashank Sharma 2910d04a492dSShashank Sharma if (!found) 291138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 29126d766f02SDaniel Vetter } 291338cc46d7SOscar Mateo else 291438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 29156d766f02SDaniel Vetter } 29166d766f02SDaniel Vetter 2917055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2918fd3a4024SDaniel Vetter u32 fault_errors; 2919abd58f01SBen Widawsky 2920c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2921c42664ccSDaniel Vetter continue; 2922c42664ccSDaniel Vetter 2923e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2924e32192e1STvrtko Ursulin if (!iir) { 2925e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2926e32192e1STvrtko Ursulin continue; 2927e32192e1STvrtko Ursulin } 2928770de83dSDamien Lespiau 2929e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2930e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2931e32192e1STvrtko Ursulin 2932fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2933fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2934abd58f01SBen Widawsky 2935e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 293691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 29370fbe7870SDaniel Vetter 2938e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2939e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 294038d83c96SDaniel Vetter 2941e32192e1STvrtko Ursulin fault_errors = iir; 2942bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2943e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2944770de83dSDamien Lespiau else 2945e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2946770de83dSDamien Lespiau 2947770de83dSDamien Lespiau if (fault_errors) 29481353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 294930100f2bSDaniel Vetter pipe_name(pipe), 2950e32192e1STvrtko Ursulin fault_errors); 2951abd58f01SBen Widawsky } 2952abd58f01SBen Widawsky 295391d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2954266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 295592d03a80SDaniel Vetter /* 295692d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 295792d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 295892d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 295992d03a80SDaniel Vetter */ 2960e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2961e32192e1STvrtko Ursulin if (iir) { 2962e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 296392d03a80SDaniel Vetter ret = IRQ_HANDLED; 29646dbf30ceSVille Syrjälä 2965*c6f7acb8SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC) 2966*c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_mcc); 2967*c6f7acb8SMatt Roper else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2968*c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_icp); 2969c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 297091d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29716dbf30ceSVille Syrjälä else 297291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29732dfb0b81SJani Nikula } else { 29742dfb0b81SJani Nikula /* 29752dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29762dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29772dfb0b81SJani Nikula */ 29782dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29792dfb0b81SJani Nikula } 298092d03a80SDaniel Vetter } 298192d03a80SDaniel Vetter 2982f11a0f46STvrtko Ursulin return ret; 2983f11a0f46STvrtko Ursulin } 2984f11a0f46STvrtko Ursulin 29854376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29864376b9c9SMika Kuoppala { 29874376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29884376b9c9SMika Kuoppala 29894376b9c9SMika Kuoppala /* 29904376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29914376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29924376b9c9SMika Kuoppala * New indications can and will light up during processing, 29934376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29944376b9c9SMika Kuoppala */ 29954376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29964376b9c9SMika Kuoppala } 29974376b9c9SMika Kuoppala 29984376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29994376b9c9SMika Kuoppala { 30004376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 30014376b9c9SMika Kuoppala } 30024376b9c9SMika Kuoppala 3003f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 3004f11a0f46STvrtko Ursulin { 3005f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 300625286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 3007f11a0f46STvrtko Ursulin u32 master_ctl; 3008f0fd96f5SChris Wilson u32 gt_iir[4]; 3009f11a0f46STvrtko Ursulin 3010f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 3011f11a0f46STvrtko Ursulin return IRQ_NONE; 3012f11a0f46STvrtko Ursulin 30134376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 30144376b9c9SMika Kuoppala if (!master_ctl) { 30154376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3016f11a0f46STvrtko Ursulin return IRQ_NONE; 30174376b9c9SMika Kuoppala } 3018f11a0f46STvrtko Ursulin 3019f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 302055ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 3021f0fd96f5SChris Wilson 3022f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 3023f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 30249102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 302555ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 30269102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 3027f0fd96f5SChris Wilson } 3028f11a0f46STvrtko Ursulin 30294376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3030abd58f01SBen Widawsky 3031f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 30321f814dacSImre Deak 303355ef72f2SChris Wilson return IRQ_HANDLED; 3034abd58f01SBen Widawsky } 3035abd58f01SBen Widawsky 303651951ae7SMika Kuoppala static u32 3037f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 303851951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 303951951ae7SMika Kuoppala { 304025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 304151951ae7SMika Kuoppala u32 timeout_ts; 304251951ae7SMika Kuoppala u32 ident; 304351951ae7SMika Kuoppala 304496606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 304596606f3bSOscar Mateo 304651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 304751951ae7SMika Kuoppala 304851951ae7SMika Kuoppala /* 304951951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 305051951ae7SMika Kuoppala * so we do ~100us as an educated guess. 305151951ae7SMika Kuoppala */ 305251951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 305351951ae7SMika Kuoppala do { 305451951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 305551951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 305651951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 305751951ae7SMika Kuoppala 305851951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 305951951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 306051951ae7SMika Kuoppala bank, bit, ident); 306151951ae7SMika Kuoppala return 0; 306251951ae7SMika Kuoppala } 306351951ae7SMika Kuoppala 306451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 306551951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 306651951ae7SMika Kuoppala 3067f744dbc2SMika Kuoppala return ident; 3068f744dbc2SMika Kuoppala } 3069f744dbc2SMika Kuoppala 3070f744dbc2SMika Kuoppala static void 3071f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3072f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3073f744dbc2SMika Kuoppala { 307454c52a84SOscar Mateo if (instance == OTHER_GUC_INSTANCE) 307554c52a84SOscar Mateo return gen11_guc_irq_handler(i915, iir); 307654c52a84SOscar Mateo 3077d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3078a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3079d02b98b8SOscar Mateo 3080f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3081f744dbc2SMika Kuoppala instance, iir); 3082f744dbc2SMika Kuoppala } 3083f744dbc2SMika Kuoppala 3084f744dbc2SMika Kuoppala static void 3085f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3086f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3087f744dbc2SMika Kuoppala { 3088f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3089f744dbc2SMika Kuoppala 3090f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3091f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3092f744dbc2SMika Kuoppala else 3093f744dbc2SMika Kuoppala engine = NULL; 3094f744dbc2SMika Kuoppala 3095f744dbc2SMika Kuoppala if (likely(engine)) 3096f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3097f744dbc2SMika Kuoppala 3098f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3099f744dbc2SMika Kuoppala class, instance); 3100f744dbc2SMika Kuoppala } 3101f744dbc2SMika Kuoppala 3102f744dbc2SMika Kuoppala static void 3103f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3104f744dbc2SMika Kuoppala const u32 identity) 3105f744dbc2SMika Kuoppala { 3106f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3107f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3108f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3109f744dbc2SMika Kuoppala 3110f744dbc2SMika Kuoppala if (unlikely(!intr)) 3111f744dbc2SMika Kuoppala return; 3112f744dbc2SMika Kuoppala 3113f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3114f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3115f744dbc2SMika Kuoppala 3116f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3117f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3118f744dbc2SMika Kuoppala 3119f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3120f744dbc2SMika Kuoppala class, instance, intr); 312151951ae7SMika Kuoppala } 312251951ae7SMika Kuoppala 312351951ae7SMika Kuoppala static void 312496606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 312596606f3bSOscar Mateo const unsigned int bank) 312651951ae7SMika Kuoppala { 312725286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 312851951ae7SMika Kuoppala unsigned long intr_dw; 312951951ae7SMika Kuoppala unsigned int bit; 313051951ae7SMika Kuoppala 313196606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 313251951ae7SMika Kuoppala 313351951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 313451951ae7SMika Kuoppala 313551951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 31368455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 313751951ae7SMika Kuoppala 3138f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 313951951ae7SMika Kuoppala } 314051951ae7SMika Kuoppala 314151951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 314251951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 314351951ae7SMika Kuoppala } 314496606f3bSOscar Mateo 314596606f3bSOscar Mateo static void 314696606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 314796606f3bSOscar Mateo const u32 master_ctl) 314896606f3bSOscar Mateo { 314996606f3bSOscar Mateo unsigned int bank; 315096606f3bSOscar Mateo 315196606f3bSOscar Mateo spin_lock(&i915->irq_lock); 315296606f3bSOscar Mateo 315396606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 315496606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 315596606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 315696606f3bSOscar Mateo } 315796606f3bSOscar Mateo 315896606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 315951951ae7SMika Kuoppala } 316051951ae7SMika Kuoppala 31617a909383SChris Wilson static u32 31627a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3163df0d28c1SDhinakaran Pandiyan { 316425286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31657a909383SChris Wilson u32 iir; 3166df0d28c1SDhinakaran Pandiyan 3167df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31687a909383SChris Wilson return 0; 3169df0d28c1SDhinakaran Pandiyan 31707a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31717a909383SChris Wilson if (likely(iir)) 31727a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31737a909383SChris Wilson 31747a909383SChris Wilson return iir; 3175df0d28c1SDhinakaran Pandiyan } 3176df0d28c1SDhinakaran Pandiyan 3177df0d28c1SDhinakaran Pandiyan static void 31787a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3179df0d28c1SDhinakaran Pandiyan { 3180df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3181df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3182df0d28c1SDhinakaran Pandiyan } 3183df0d28c1SDhinakaran Pandiyan 318481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 318581067b71SMika Kuoppala { 318681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 318781067b71SMika Kuoppala 318881067b71SMika Kuoppala /* 318981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 319081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 319181067b71SMika Kuoppala * New indications can and will light up during processing, 319281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 319381067b71SMika Kuoppala */ 319481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 319581067b71SMika Kuoppala } 319681067b71SMika Kuoppala 319781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 319881067b71SMika Kuoppala { 319981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 320081067b71SMika Kuoppala } 320181067b71SMika Kuoppala 320251951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 320351951ae7SMika Kuoppala { 320451951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 320525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 320651951ae7SMika Kuoppala u32 master_ctl; 3207df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 320851951ae7SMika Kuoppala 320951951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 321051951ae7SMika Kuoppala return IRQ_NONE; 321151951ae7SMika Kuoppala 321281067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 321381067b71SMika Kuoppala if (!master_ctl) { 321481067b71SMika Kuoppala gen11_master_intr_enable(regs); 321551951ae7SMika Kuoppala return IRQ_NONE; 321681067b71SMika Kuoppala } 321751951ae7SMika Kuoppala 321851951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 321951951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 322051951ae7SMika Kuoppala 322151951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 322251951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 322351951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 322451951ae7SMika Kuoppala 32259102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&i915->runtime_pm); 322651951ae7SMika Kuoppala /* 322751951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 322851951ae7SMika Kuoppala * for the display related bits. 322951951ae7SMika Kuoppala */ 323051951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 32319102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&i915->runtime_pm); 323251951ae7SMika Kuoppala } 323351951ae7SMika Kuoppala 32347a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3235df0d28c1SDhinakaran Pandiyan 323681067b71SMika Kuoppala gen11_master_intr_enable(regs); 323751951ae7SMika Kuoppala 32387a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3239df0d28c1SDhinakaran Pandiyan 324051951ae7SMika Kuoppala return IRQ_HANDLED; 324151951ae7SMika Kuoppala } 324251951ae7SMika Kuoppala 324342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 324442f52ef8SKeith Packard * we use as a pipe index 324542f52ef8SKeith Packard */ 324686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 32470a3e67a4SJesse Barnes { 3248fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3249e9d21d7fSKeith Packard unsigned long irqflags; 325071e0ffa5SJesse Barnes 32511ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 325286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 325386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 325486e83e35SChris Wilson 325586e83e35SChris Wilson return 0; 325686e83e35SChris Wilson } 325786e83e35SChris Wilson 3258d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3259d938da6bSVille Syrjälä { 3260d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3261d938da6bSVille Syrjälä 3262d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3263d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3264d938da6bSVille Syrjälä 3265d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3266d938da6bSVille Syrjälä } 3267d938da6bSVille Syrjälä 326886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 326986e83e35SChris Wilson { 327086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 327186e83e35SChris Wilson unsigned long irqflags; 327286e83e35SChris Wilson 327386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32747c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3275755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32761ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32778692d00eSChris Wilson 32780a3e67a4SJesse Barnes return 0; 32790a3e67a4SJesse Barnes } 32800a3e67a4SJesse Barnes 328188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3282f796cf8fSJesse Barnes { 3283fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3284f796cf8fSJesse Barnes unsigned long irqflags; 3285a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 328686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3287f796cf8fSJesse Barnes 3288f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3289fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3290b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3291b1f14ad0SJesse Barnes 32922e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32932e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32942e8bf223SDhinakaran Pandiyan */ 32952e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32962e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32972e8bf223SDhinakaran Pandiyan 3298b1f14ad0SJesse Barnes return 0; 3299b1f14ad0SJesse Barnes } 3300b1f14ad0SJesse Barnes 330188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3302abd58f01SBen Widawsky { 3303fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3304abd58f01SBen Widawsky unsigned long irqflags; 3305abd58f01SBen Widawsky 3306abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3307013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3308abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3309013d3752SVille Syrjälä 33102e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 33112e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 33122e8bf223SDhinakaran Pandiyan */ 33132e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 33142e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 33152e8bf223SDhinakaran Pandiyan 3316abd58f01SBen Widawsky return 0; 3317abd58f01SBen Widawsky } 3318abd58f01SBen Widawsky 331942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 332042f52ef8SKeith Packard * we use as a pipe index 332142f52ef8SKeith Packard */ 332286e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 332386e83e35SChris Wilson { 332486e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 332586e83e35SChris Wilson unsigned long irqflags; 332686e83e35SChris Wilson 332786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 332886e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 332986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 333086e83e35SChris Wilson } 333186e83e35SChris Wilson 3332d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3333d938da6bSVille Syrjälä { 3334d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3335d938da6bSVille Syrjälä 3336d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3337d938da6bSVille Syrjälä 3338d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3339d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3340d938da6bSVille Syrjälä } 3341d938da6bSVille Syrjälä 334286e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 33430a3e67a4SJesse Barnes { 3344fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3345e9d21d7fSKeith Packard unsigned long irqflags; 33460a3e67a4SJesse Barnes 33471ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33487c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3349755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33501ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33510a3e67a4SJesse Barnes } 33520a3e67a4SJesse Barnes 335388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3354f796cf8fSJesse Barnes { 3355fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3356f796cf8fSJesse Barnes unsigned long irqflags; 3357a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 335886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3359f796cf8fSJesse Barnes 3360f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3361fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3362b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3363b1f14ad0SJesse Barnes } 3364b1f14ad0SJesse Barnes 336588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3366abd58f01SBen Widawsky { 3367fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3368abd58f01SBen Widawsky unsigned long irqflags; 3369abd58f01SBen Widawsky 3370abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3371013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3372abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3373abd58f01SBen Widawsky } 3374abd58f01SBen Widawsky 3375d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3376d938da6bSVille Syrjälä { 3377d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3378d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3379d938da6bSVille Syrjälä 3380d938da6bSVille Syrjälä /* 3381d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3382d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3383d938da6bSVille Syrjälä * are enabled. 3384d938da6bSVille Syrjälä */ 3385d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3386d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3387d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3388d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3389d938da6bSVille Syrjälä } 3390d938da6bSVille Syrjälä 3391d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3392d938da6bSVille Syrjälä { 3393d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3394d938da6bSVille Syrjälä int i; 3395d938da6bSVille Syrjälä 3396d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3397d938da6bSVille Syrjälä if (!drv) 3398d938da6bSVille Syrjälä return 0; 3399d938da6bSVille Syrjälä 3400d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3401d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3402d938da6bSVille Syrjälä 3403d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3404d938da6bSVille Syrjälä return state->exit_latency ? 3405d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3406d938da6bSVille Syrjälä } 3407d938da6bSVille Syrjälä 3408d938da6bSVille Syrjälä return 0; 3409d938da6bSVille Syrjälä } 3410d938da6bSVille Syrjälä 3411d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3412d938da6bSVille Syrjälä { 3413d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3414d938da6bSVille Syrjälä i945gm_vblank_work_func); 3415d938da6bSVille Syrjälä 3416d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3417d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3418d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3419d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3420d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3421d938da6bSVille Syrjälä } 3422d938da6bSVille Syrjälä 3423d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3424d938da6bSVille Syrjälä { 3425d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3426d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3427d938da6bSVille Syrjälä } 3428d938da6bSVille Syrjälä 3429b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 343091738a95SPaulo Zanoni { 3431b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3432b16b2a2fSPaulo Zanoni 34336e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 343491738a95SPaulo Zanoni return; 343591738a95SPaulo Zanoni 3436b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3437105b122eSPaulo Zanoni 34386e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3439105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3440622364b6SPaulo Zanoni } 3441105b122eSPaulo Zanoni 344291738a95SPaulo Zanoni /* 3443622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3444622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3445622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3446622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3447622364b6SPaulo Zanoni * 3448622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 344991738a95SPaulo Zanoni */ 3450622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3451622364b6SPaulo Zanoni { 3452fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3453622364b6SPaulo Zanoni 34546e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3455622364b6SPaulo Zanoni return; 3456622364b6SPaulo Zanoni 3457622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 345891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 345991738a95SPaulo Zanoni POSTING_READ(SDEIER); 346091738a95SPaulo Zanoni } 346191738a95SPaulo Zanoni 3462b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3463d18ea1b5SDaniel Vetter { 3464b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3465b16b2a2fSPaulo Zanoni 3466b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GT); 3467b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 3468b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN6_PM); 3469d18ea1b5SDaniel Vetter } 3470d18ea1b5SDaniel Vetter 347170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 347270591a41SVille Syrjälä { 3473b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3474b16b2a2fSPaulo Zanoni 347571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 347671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 347771b8b41dSVille Syrjälä else 347871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 347971b8b41dSVille Syrjälä 3480ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 348170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 348270591a41SVille Syrjälä 348344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 348470591a41SVille Syrjälä 3485b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 34868bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 348770591a41SVille Syrjälä } 348870591a41SVille Syrjälä 34898bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34908bb61306SVille Syrjälä { 3491b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3492b16b2a2fSPaulo Zanoni 34938bb61306SVille Syrjälä u32 pipestat_mask; 34949ab981f2SVille Syrjälä u32 enable_mask; 34958bb61306SVille Syrjälä enum pipe pipe; 34968bb61306SVille Syrjälä 3497842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 34988bb61306SVille Syrjälä 34998bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35008bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35018bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35028bb61306SVille Syrjälä 35039ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35048bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3505ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3506ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3507ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3508ebf5f921SVille Syrjälä 35098bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3510ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3511ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35126b7eafc1SVille Syrjälä 35138bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35146b7eafc1SVille Syrjälä 35159ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35168bb61306SVille Syrjälä 3517b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 35188bb61306SVille Syrjälä } 35198bb61306SVille Syrjälä 35208bb61306SVille Syrjälä /* drm_dma.h hooks 35218bb61306SVille Syrjälä */ 35228bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35238bb61306SVille Syrjälä { 3524fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3525b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35268bb61306SVille Syrjälä 3527b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3528cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 35298bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35308bb61306SVille Syrjälä 3531fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3532fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3533fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3534fc340442SDaniel Vetter } 3535fc340442SDaniel Vetter 3536b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35378bb61306SVille Syrjälä 3538b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35398bb61306SVille Syrjälä } 35408bb61306SVille Syrjälä 35416bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35427e231dbeSJesse Barnes { 3543fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35447e231dbeSJesse Barnes 354534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 354634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 354734c7b8a7SVille Syrjälä 3548b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35497e231dbeSJesse Barnes 3550ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35519918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 355270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3553ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35547e231dbeSJesse Barnes } 35557e231dbeSJesse Barnes 3556d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3557d6e3cca3SDaniel Vetter { 3558b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3559b16b2a2fSPaulo Zanoni 3560b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 0); 3561b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 1); 3562b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 2); 3563b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 3); 3564d6e3cca3SDaniel Vetter } 3565d6e3cca3SDaniel Vetter 3566823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3567abd58f01SBen Widawsky { 3568fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3569b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3570abd58f01SBen Widawsky int pipe; 3571abd58f01SBen Widawsky 357225286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3573abd58f01SBen Widawsky 3574d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3575abd58f01SBen Widawsky 3576e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3577e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3578e04f7eceSVille Syrjälä 3579055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3580f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3581813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3582b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3583abd58f01SBen Widawsky 3584b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3585b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3586b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3587abd58f01SBen Widawsky 35886e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3589b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3590abd58f01SBen Widawsky } 3591abd58f01SBen Widawsky 359251951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 359351951ae7SMika Kuoppala { 359451951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 359551951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 359651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 359751951ae7SMika Kuoppala 359851951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 359951951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 360051951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 360151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 360251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 360351951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3604d02b98b8SOscar Mateo 3605d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3606d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 360754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 360854c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 360951951ae7SMika Kuoppala } 361051951ae7SMika Kuoppala 361151951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 361251951ae7SMika Kuoppala { 361351951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3614b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 361551951ae7SMika Kuoppala int pipe; 361651951ae7SMika Kuoppala 361725286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 361851951ae7SMika Kuoppala 361951951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 362051951ae7SMika Kuoppala 362151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 362251951ae7SMika Kuoppala 362362819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 362462819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 362562819dfdSJosé Roberto de Souza 362651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 362751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 362851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3629b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 363051951ae7SMika Kuoppala 3631b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3632b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3633b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3634b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3635b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 363631604222SAnusha Srivatsa 363729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3638b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 363951951ae7SMika Kuoppala } 364051951ae7SMika Kuoppala 36414c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3642001bd2cbSImre Deak u8 pipe_mask) 3643d49bdb0eSPaulo Zanoni { 3644b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3645b16b2a2fSPaulo Zanoni 3646a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36476831f3e3SVille Syrjälä enum pipe pipe; 3648d49bdb0eSPaulo Zanoni 364913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36509dfe2e3aSImre Deak 36519dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36529dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36539dfe2e3aSImre Deak return; 36549dfe2e3aSImre Deak } 36559dfe2e3aSImre Deak 36566831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3657b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 36586831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36596831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36609dfe2e3aSImre Deak 366113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3662d49bdb0eSPaulo Zanoni } 3663d49bdb0eSPaulo Zanoni 3664aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3665001bd2cbSImre Deak u8 pipe_mask) 3666aae8ba84SVille Syrjälä { 3667b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36686831f3e3SVille Syrjälä enum pipe pipe; 36696831f3e3SVille Syrjälä 3670aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36719dfe2e3aSImre Deak 36729dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36739dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36749dfe2e3aSImre Deak return; 36759dfe2e3aSImre Deak } 36769dfe2e3aSImre Deak 36776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3678b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 36799dfe2e3aSImre Deak 3680aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3681aae8ba84SVille Syrjälä 3682aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 368391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3684aae8ba84SVille Syrjälä } 3685aae8ba84SVille Syrjälä 36866bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 368743f328d7SVille Syrjälä { 3688fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3689b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 369043f328d7SVille Syrjälä 369143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 369243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 369343f328d7SVille Syrjälä 3694d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 369543f328d7SVille Syrjälä 3696b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 369743f328d7SVille Syrjälä 3698ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36999918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 370070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3701ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 370243f328d7SVille Syrjälä } 370343f328d7SVille Syrjälä 370491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 370587a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 370687a02106SVille Syrjälä { 370787a02106SVille Syrjälä struct intel_encoder *encoder; 370887a02106SVille Syrjälä u32 enabled_irqs = 0; 370987a02106SVille Syrjälä 371091c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 371187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 371287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 371387a02106SVille Syrjälä 371487a02106SVille Syrjälä return enabled_irqs; 371587a02106SVille Syrjälä } 371687a02106SVille Syrjälä 37171a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37181a56b1a2SImre Deak { 37191a56b1a2SImre Deak u32 hotplug; 37201a56b1a2SImre Deak 37211a56b1a2SImre Deak /* 37221a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37231a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37241a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37251a56b1a2SImre Deak */ 37261a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37271a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37281a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37291a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37301a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37311a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37321a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37331a56b1a2SImre Deak /* 37341a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37351a56b1a2SImre Deak * HPD must be enabled in both north and south. 37361a56b1a2SImre Deak */ 37371a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37381a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37391a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37401a56b1a2SImre Deak } 37411a56b1a2SImre Deak 374291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 374382a28bcfSDaniel Vetter { 37441a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 374582a28bcfSDaniel Vetter 374691d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3747fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 374891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 374982a28bcfSDaniel Vetter } else { 3750fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 375191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 375282a28bcfSDaniel Vetter } 375382a28bcfSDaniel Vetter 3754fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 375582a28bcfSDaniel Vetter 37561a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37576dbf30ceSVille Syrjälä } 375826951cafSXiong Zhang 375931604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 376031604222SAnusha Srivatsa { 376131604222SAnusha Srivatsa u32 hotplug; 376231604222SAnusha Srivatsa 376331604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 376431604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 376531604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 376631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 376731604222SAnusha Srivatsa 376831604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 376931604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 377031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 377131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 377231604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 377331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 377431604222SAnusha Srivatsa } 377531604222SAnusha Srivatsa 377631604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 377731604222SAnusha Srivatsa { 377831604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 377931604222SAnusha Srivatsa 378031604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 378131604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 378231604222SAnusha Srivatsa 378331604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 378431604222SAnusha Srivatsa 378531604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 378631604222SAnusha Srivatsa } 378731604222SAnusha Srivatsa 3788121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3789121e758eSDhinakaran Pandiyan { 3790121e758eSDhinakaran Pandiyan u32 hotplug; 3791121e758eSDhinakaran Pandiyan 3792121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3793121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3794121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3795121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3796121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3797121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3798b796b971SDhinakaran Pandiyan 3799b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3800b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3801b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3802b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3803b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3804b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3805121e758eSDhinakaran Pandiyan } 3806121e758eSDhinakaran Pandiyan 3807121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3808121e758eSDhinakaran Pandiyan { 3809121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3810121e758eSDhinakaran Pandiyan u32 val; 3811121e758eSDhinakaran Pandiyan 3812b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3813b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3814121e758eSDhinakaran Pandiyan 3815121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3816121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3817121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3818121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3819121e758eSDhinakaran Pandiyan 3820121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 382131604222SAnusha Srivatsa 382229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 382331604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3824121e758eSDhinakaran Pandiyan } 3825121e758eSDhinakaran Pandiyan 38262a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38272a57d9ccSImre Deak { 38283b92e263SRodrigo Vivi u32 val, hotplug; 38293b92e263SRodrigo Vivi 38303b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38313b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38323b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38333b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38343b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38353b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38363b92e263SRodrigo Vivi } 38372a57d9ccSImre Deak 38382a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38392a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38402a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38412a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38422a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38432a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38442a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38452a57d9ccSImre Deak 38462a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38472a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38482a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38492a57d9ccSImre Deak } 38502a57d9ccSImre Deak 385191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38526dbf30ceSVille Syrjälä { 38532a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38546dbf30ceSVille Syrjälä 38556dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 385691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38576dbf30ceSVille Syrjälä 38586dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38596dbf30ceSVille Syrjälä 38602a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 386126951cafSXiong Zhang } 38627fe0b973SKeith Packard 38631a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38641a56b1a2SImre Deak { 38651a56b1a2SImre Deak u32 hotplug; 38661a56b1a2SImre Deak 38671a56b1a2SImre Deak /* 38681a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 38691a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 38701a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 38711a56b1a2SImre Deak */ 38721a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 38731a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 38741a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 38751a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 38761a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 38771a56b1a2SImre Deak } 38781a56b1a2SImre Deak 387991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3880e4ce95aaSVille Syrjälä { 38811a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3882e4ce95aaSVille Syrjälä 388391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38843a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 388591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38863a3b3c7dSVille Syrjälä 38873a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 388891d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 388923bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 389091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38913a3b3c7dSVille Syrjälä 38923a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 389323bb4cb5SVille Syrjälä } else { 3894e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 389591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3896e4ce95aaSVille Syrjälä 3897e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38983a3b3c7dSVille Syrjälä } 3899e4ce95aaSVille Syrjälä 39001a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3901e4ce95aaSVille Syrjälä 390291d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3903e4ce95aaSVille Syrjälä } 3904e4ce95aaSVille Syrjälä 39052a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39062a57d9ccSImre Deak u32 enabled_irqs) 3907e0a20ad7SShashank Sharma { 39082a57d9ccSImre Deak u32 hotplug; 3909e0a20ad7SShashank Sharma 3910a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39112a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39122a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39132a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3914d252bf68SShubhangi Shrivastava 3915d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3916d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3917d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3918d252bf68SShubhangi Shrivastava 3919d252bf68SShubhangi Shrivastava /* 3920d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3921d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3922d252bf68SShubhangi Shrivastava */ 3923d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3924d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3925d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3926d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3927d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3928d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3929d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3930d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3931d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3932d252bf68SShubhangi Shrivastava 3933a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3934e0a20ad7SShashank Sharma } 3935e0a20ad7SShashank Sharma 39362a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39372a57d9ccSImre Deak { 39382a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39392a57d9ccSImre Deak } 39402a57d9ccSImre Deak 39412a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39422a57d9ccSImre Deak { 39432a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39442a57d9ccSImre Deak 39452a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39462a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39472a57d9ccSImre Deak 39482a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39492a57d9ccSImre Deak 39502a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39512a57d9ccSImre Deak } 39522a57d9ccSImre Deak 3953d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3954d46da437SPaulo Zanoni { 3955fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 395682a28bcfSDaniel Vetter u32 mask; 3957d46da437SPaulo Zanoni 39586e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3959692a04cfSDaniel Vetter return; 3960692a04cfSDaniel Vetter 39616e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39625c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39634ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39645c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39654ebc6509SDhinakaran Pandiyan else 39664ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 39678664281bSPaulo Zanoni 396865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3969d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 39702a57d9ccSImre Deak 39712a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 39722a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 39731a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 39742a57d9ccSImre Deak else 39752a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3976d46da437SPaulo Zanoni } 3977d46da437SPaulo Zanoni 39780a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 39790a9a8c91SDaniel Vetter { 3980fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3981b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 39820a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39830a9a8c91SDaniel Vetter 39840a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39850a9a8c91SDaniel Vetter 39860a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39873c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39880a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3989772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3990772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39910a9a8c91SDaniel Vetter } 39920a9a8c91SDaniel Vetter 39930a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3994cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3995f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39960a9a8c91SDaniel Vetter } else { 39970a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39980a9a8c91SDaniel Vetter } 39990a9a8c91SDaniel Vetter 4000b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs); 40010a9a8c91SDaniel Vetter 4002b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 400378e68d36SImre Deak /* 400478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 400578e68d36SImre Deak * itself is enabled/disabled. 400678e68d36SImre Deak */ 40078a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 40080a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4009f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4010f4e9af4fSAkash Goel } 40110a9a8c91SDaniel Vetter 4012f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 4013b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs); 40140a9a8c91SDaniel Vetter } 40150a9a8c91SDaniel Vetter } 40160a9a8c91SDaniel Vetter 4017f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4018036a4a7dSZhenyu Wang { 4019fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4020b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 40218e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40228e76f8dcSPaulo Zanoni 4023b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40248e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4025842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40268e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 402723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 402823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40298e76f8dcSPaulo Zanoni } else { 40308e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4031842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4032842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4033e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4034e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4035e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40368e76f8dcSPaulo Zanoni } 4037036a4a7dSZhenyu Wang 4038fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4039b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 40401aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4041fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4042fc340442SDaniel Vetter } 4043fc340442SDaniel Vetter 40441ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4045036a4a7dSZhenyu Wang 4046622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4047622364b6SPaulo Zanoni 4048b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 4049b16b2a2fSPaulo Zanoni display_mask | extra_mask); 4050036a4a7dSZhenyu Wang 40510a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4052036a4a7dSZhenyu Wang 40531a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40541a56b1a2SImre Deak 4055d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40567fe0b973SKeith Packard 405750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40586005ce42SDaniel Vetter /* Enable PCU event interrupts 40596005ce42SDaniel Vetter * 40606005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40614bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40624bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4063d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4064fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4065d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4066f97108d1SJesse Barnes } 4067f97108d1SJesse Barnes 4068036a4a7dSZhenyu Wang return 0; 4069036a4a7dSZhenyu Wang } 4070036a4a7dSZhenyu Wang 4071f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4072f8b79e58SImre Deak { 407367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4074f8b79e58SImre Deak 4075f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4076f8b79e58SImre Deak return; 4077f8b79e58SImre Deak 4078f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4079f8b79e58SImre Deak 4080d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4081d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4082ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4083f8b79e58SImre Deak } 4084d6c69803SVille Syrjälä } 4085f8b79e58SImre Deak 4086f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4087f8b79e58SImre Deak { 408867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4089f8b79e58SImre Deak 4090f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4091f8b79e58SImre Deak return; 4092f8b79e58SImre Deak 4093f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4094f8b79e58SImre Deak 4095950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4096ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4097f8b79e58SImre Deak } 4098f8b79e58SImre Deak 40990e6c9a9eSVille Syrjälä 41000e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 41010e6c9a9eSVille Syrjälä { 4102fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41030e6c9a9eSVille Syrjälä 41040a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 41057e231dbeSJesse Barnes 4106ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41079918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4108ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4109ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4110ad22d106SVille Syrjälä 41117e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 411234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 411320afbda2SDaniel Vetter 411420afbda2SDaniel Vetter return 0; 411520afbda2SDaniel Vetter } 411620afbda2SDaniel Vetter 4117abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4118abd58f01SBen Widawsky { 4119b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4120b16b2a2fSPaulo Zanoni 4121abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4122a9c287c9SJani Nikula u32 gt_interrupts[] = { 41238a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 412473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 412573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 41268a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 41278a68d464SChris Wilson 41288a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 41298a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4130abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 41318a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 41328a68d464SChris Wilson 4133abd58f01SBen Widawsky 0, 41348a68d464SChris Wilson 41358a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 41368a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4137abd58f01SBen Widawsky }; 4138abd58f01SBen Widawsky 4139f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4140f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 4141b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 4142b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 414378e68d36SImre Deak /* 414478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 414526705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 414678e68d36SImre Deak */ 4147b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 4148b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4149abd58f01SBen Widawsky } 4150abd58f01SBen Widawsky 4151abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4152abd58f01SBen Widawsky { 4153b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4154b16b2a2fSPaulo Zanoni 4155a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4156a9c287c9SJani Nikula u32 de_pipe_enables; 41573a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41583a3b3c7dSVille Syrjälä u32 de_port_enables; 4159df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41603a3b3c7dSVille Syrjälä enum pipe pipe; 4161770de83dSDamien Lespiau 4162df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4163df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4164df0d28c1SDhinakaran Pandiyan 4165bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4166842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41673a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 416888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4169cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41703a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41713a3b3c7dSVille Syrjälä } else { 4172842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41733a3b3c7dSVille Syrjälä } 4174770de83dSDamien Lespiau 4175bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4176bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4177bb187e93SJames Ausmus 41789bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4179a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4180a324fcacSRodrigo Vivi 4181770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4182770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4183770de83dSDamien Lespiau 41843a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4185cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4186a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4187a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41883a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41893a3b3c7dSVille Syrjälä 4190b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 419154fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4192e04f7eceSVille Syrjälä 41930a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41940a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4195abd58f01SBen Widawsky 4196f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4197813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4198b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 4199813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 420035079899SPaulo Zanoni de_pipe_enables); 42010a195c02SMika Kahola } 4202abd58f01SBen Widawsky 4203b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 4204b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 42052a57d9ccSImre Deak 4206121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4207121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4208b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4209b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4210121e758eSDhinakaran Pandiyan 4211b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 4212b16b2a2fSPaulo Zanoni de_hpd_enables); 4213121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4214121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42152a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4216121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42171a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4218abd58f01SBen Widawsky } 4219121e758eSDhinakaran Pandiyan } 4220abd58f01SBen Widawsky 4221abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4222abd58f01SBen Widawsky { 4223fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4224abd58f01SBen Widawsky 42256e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4226622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4227622364b6SPaulo Zanoni 4228abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4229abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4230abd58f01SBen Widawsky 42316e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4232abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4233abd58f01SBen Widawsky 423425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4235abd58f01SBen Widawsky 4236abd58f01SBen Widawsky return 0; 4237abd58f01SBen Widawsky } 4238abd58f01SBen Widawsky 423951951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 424051951ae7SMika Kuoppala { 424151951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 424251951ae7SMika Kuoppala 424351951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 424451951ae7SMika Kuoppala 424551951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 424651951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 424751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 424851951ae7SMika Kuoppala 424951951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 425051951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 425151951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 425251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 425351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 425451951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 425551951ae7SMika Kuoppala 4256d02b98b8SOscar Mateo /* 4257d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4258d02b98b8SOscar Mateo * is enabled/disabled. 4259d02b98b8SOscar Mateo */ 4260d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4261d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4262d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4263d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 426454c52a84SOscar Mateo 426554c52a84SOscar Mateo /* Same thing for GuC interrupts */ 426654c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 426754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 426851951ae7SMika Kuoppala } 426951951ae7SMika Kuoppala 427031604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 427131604222SAnusha Srivatsa { 427231604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 427331604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 427431604222SAnusha Srivatsa 427531604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 427631604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 427731604222SAnusha Srivatsa POSTING_READ(SDEIER); 427831604222SAnusha Srivatsa 427965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 428031604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 428131604222SAnusha Srivatsa 428231604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 428331604222SAnusha Srivatsa } 428431604222SAnusha Srivatsa 428551951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 428651951ae7SMika Kuoppala { 428751951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4288b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4289df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 429051951ae7SMika Kuoppala 429129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 429231604222SAnusha Srivatsa icp_irq_postinstall(dev); 429331604222SAnusha Srivatsa 429451951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 429551951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 429651951ae7SMika Kuoppala 4297b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4298df0d28c1SDhinakaran Pandiyan 429951951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 430051951ae7SMika Kuoppala 430125286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4302c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 430351951ae7SMika Kuoppala 430451951ae7SMika Kuoppala return 0; 430551951ae7SMika Kuoppala } 430651951ae7SMika Kuoppala 430743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 430843f328d7SVille Syrjälä { 4309fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 431043f328d7SVille Syrjälä 431143f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 431243f328d7SVille Syrjälä 4313ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4315ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4316ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4317ad22d106SVille Syrjälä 4318e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 431943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 432043f328d7SVille Syrjälä 432143f328d7SVille Syrjälä return 0; 432243f328d7SVille Syrjälä } 432343f328d7SVille Syrjälä 43246bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4325c2798b19SChris Wilson { 4326fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4327b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4328c2798b19SChris Wilson 432944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 433044d9241eSVille Syrjälä 4331b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 4332c2798b19SChris Wilson } 4333c2798b19SChris Wilson 4334c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4335c2798b19SChris Wilson { 4336fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4337b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4338e9e9848aSVille Syrjälä u16 enable_mask; 4339c2798b19SChris Wilson 43404f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 43414f5fd91fSTvrtko Ursulin EMR, 43424f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 4343045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4344c2798b19SChris Wilson 4345c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4346c2798b19SChris Wilson dev_priv->irq_mask = 4347c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 434816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 434916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4350c2798b19SChris Wilson 4351e9e9848aSVille Syrjälä enable_mask = 4352c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4353c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 435416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4355e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4356e9e9848aSVille Syrjälä 4357b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 4358c2798b19SChris Wilson 4359379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4360379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4361d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4362755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4363755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4364d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4365379ef82dSDaniel Vetter 4366c2798b19SChris Wilson return 0; 4367c2798b19SChris Wilson } 4368c2798b19SChris Wilson 43694f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 437078c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 437178c357ddSVille Syrjälä { 43724f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 437378c357ddSVille Syrjälä u16 emr; 437478c357ddSVille Syrjälä 43754f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 437678c357ddSVille Syrjälä 437778c357ddSVille Syrjälä if (*eir) 43784f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 437978c357ddSVille Syrjälä 43804f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 438178c357ddSVille Syrjälä if (*eir_stuck == 0) 438278c357ddSVille Syrjälä return; 438378c357ddSVille Syrjälä 438478c357ddSVille Syrjälä /* 438578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 438678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 438778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 438878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 438978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 439078c357ddSVille Syrjälä * cleared except by handling the underlying error 439178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 439278c357ddSVille Syrjälä * remains set. 439378c357ddSVille Syrjälä */ 43944f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 43954f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 43964f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 439778c357ddSVille Syrjälä } 439878c357ddSVille Syrjälä 439978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 440078c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 440178c357ddSVille Syrjälä { 440278c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 440378c357ddSVille Syrjälä 440478c357ddSVille Syrjälä if (eir_stuck) 440578c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 440678c357ddSVille Syrjälä } 440778c357ddSVille Syrjälä 440878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 440978c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 441078c357ddSVille Syrjälä { 441178c357ddSVille Syrjälä u32 emr; 441278c357ddSVille Syrjälä 441378c357ddSVille Syrjälä *eir = I915_READ(EIR); 441478c357ddSVille Syrjälä 441578c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 441678c357ddSVille Syrjälä 441778c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 441878c357ddSVille Syrjälä if (*eir_stuck == 0) 441978c357ddSVille Syrjälä return; 442078c357ddSVille Syrjälä 442178c357ddSVille Syrjälä /* 442278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 442378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 442478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 442578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 442678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 442778c357ddSVille Syrjälä * cleared except by handling the underlying error 442878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 442978c357ddSVille Syrjälä * remains set. 443078c357ddSVille Syrjälä */ 443178c357ddSVille Syrjälä emr = I915_READ(EMR); 443278c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 443378c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 443478c357ddSVille Syrjälä } 443578c357ddSVille Syrjälä 443678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 443778c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 443878c357ddSVille Syrjälä { 443978c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 444078c357ddSVille Syrjälä 444178c357ddSVille Syrjälä if (eir_stuck) 444278c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 444378c357ddSVille Syrjälä } 444478c357ddSVille Syrjälä 4445ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4446c2798b19SChris Wilson { 444745a83f84SDaniel Vetter struct drm_device *dev = arg; 4448fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4449af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4450c2798b19SChris Wilson 44512dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44522dd2a883SImre Deak return IRQ_NONE; 44532dd2a883SImre Deak 44541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44559102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44561f814dacSImre Deak 4457af722d28SVille Syrjälä do { 4458af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 445978c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4460af722d28SVille Syrjälä u16 iir; 4461af722d28SVille Syrjälä 44624f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4463c2798b19SChris Wilson if (iir == 0) 4464af722d28SVille Syrjälä break; 4465c2798b19SChris Wilson 4466af722d28SVille Syrjälä ret = IRQ_HANDLED; 4467c2798b19SChris Wilson 4468eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4469eb64343cSVille Syrjälä * signalled in iir */ 4470eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4471c2798b19SChris Wilson 447278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 447378c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 447478c357ddSVille Syrjälä 44754f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4476c2798b19SChris Wilson 4477c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44788a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4479c2798b19SChris Wilson 448078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 448178c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4482af722d28SVille Syrjälä 4483eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4484af722d28SVille Syrjälä } while (0); 4485c2798b19SChris Wilson 44869102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44871f814dacSImre Deak 44881f814dacSImre Deak return ret; 4489c2798b19SChris Wilson } 4490c2798b19SChris Wilson 44916bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4492a266c7d5SChris Wilson { 4493fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4494b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4495a266c7d5SChris Wilson 449656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44970706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4498a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4499a266c7d5SChris Wilson } 4500a266c7d5SChris Wilson 450144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 450244d9241eSVille Syrjälä 4503b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4504a266c7d5SChris Wilson } 4505a266c7d5SChris Wilson 4506a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4507a266c7d5SChris Wilson { 4508fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4509b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 451038bde180SChris Wilson u32 enable_mask; 4511a266c7d5SChris Wilson 4512045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4513045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 451438bde180SChris Wilson 451538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 451638bde180SChris Wilson dev_priv->irq_mask = 451738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 451838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 451916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 452016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 452138bde180SChris Wilson 452238bde180SChris Wilson enable_mask = 452338bde180SChris Wilson I915_ASLE_INTERRUPT | 452438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 452538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 452616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 452738bde180SChris Wilson I915_USER_INTERRUPT; 452838bde180SChris Wilson 452956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4530a266c7d5SChris Wilson /* Enable in IER... */ 4531a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4532a266c7d5SChris Wilson /* and unmask in IMR */ 4533a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4534a266c7d5SChris Wilson } 4535a266c7d5SChris Wilson 4536b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4537a266c7d5SChris Wilson 4538379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4539379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4540d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4541755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4542755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4543d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4544379ef82dSDaniel Vetter 4545c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4546c30bb1fdSVille Syrjälä 454720afbda2SDaniel Vetter return 0; 454820afbda2SDaniel Vetter } 454920afbda2SDaniel Vetter 4550ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4551a266c7d5SChris Wilson { 455245a83f84SDaniel Vetter struct drm_device *dev = arg; 4553fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4554af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4555a266c7d5SChris Wilson 45562dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45572dd2a883SImre Deak return IRQ_NONE; 45582dd2a883SImre Deak 45591f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45609102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45611f814dacSImre Deak 456238bde180SChris Wilson do { 4563eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 456478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4565af722d28SVille Syrjälä u32 hotplug_status = 0; 4566af722d28SVille Syrjälä u32 iir; 4567a266c7d5SChris Wilson 45689d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4569af722d28SVille Syrjälä if (iir == 0) 4570af722d28SVille Syrjälä break; 4571af722d28SVille Syrjälä 4572af722d28SVille Syrjälä ret = IRQ_HANDLED; 4573af722d28SVille Syrjälä 4574af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4575af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4576af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4577a266c7d5SChris Wilson 4578eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4579eb64343cSVille Syrjälä * signalled in iir */ 4580eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4581a266c7d5SChris Wilson 458278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 458378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 458478c357ddSVille Syrjälä 45859d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4586a266c7d5SChris Wilson 4587a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45888a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4589a266c7d5SChris Wilson 459078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 459178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4592a266c7d5SChris Wilson 4593af722d28SVille Syrjälä if (hotplug_status) 4594af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4595af722d28SVille Syrjälä 4596af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4597af722d28SVille Syrjälä } while (0); 4598a266c7d5SChris Wilson 45999102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 46001f814dacSImre Deak 4601a266c7d5SChris Wilson return ret; 4602a266c7d5SChris Wilson } 4603a266c7d5SChris Wilson 46046bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4605a266c7d5SChris Wilson { 4606fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4607b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4608a266c7d5SChris Wilson 46090706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4610a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4611a266c7d5SChris Wilson 461244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 461344d9241eSVille Syrjälä 4614b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4615a266c7d5SChris Wilson } 4616a266c7d5SChris Wilson 4617a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4618a266c7d5SChris Wilson { 4619fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4620b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4621bbba0a97SChris Wilson u32 enable_mask; 4622a266c7d5SChris Wilson u32 error_mask; 4623a266c7d5SChris Wilson 4624045cebd2SVille Syrjälä /* 4625045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4626045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4627045cebd2SVille Syrjälä */ 4628045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4629045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4630045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4631045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4632045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4633045cebd2SVille Syrjälä } else { 4634045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4635045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4636045cebd2SVille Syrjälä } 4637045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4638045cebd2SVille Syrjälä 4639a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4640c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4641c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4642adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4643bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4644bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 464578c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4646bbba0a97SChris Wilson 4647c30bb1fdSVille Syrjälä enable_mask = 4648c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4649c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4650c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4651c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 465278c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4653c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4654bbba0a97SChris Wilson 465591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4656bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4657a266c7d5SChris Wilson 4658b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4659c30bb1fdSVille Syrjälä 4660b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4661b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4662d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4663755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4664755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4665755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4666d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4667a266c7d5SChris Wilson 466891d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 466920afbda2SDaniel Vetter 467020afbda2SDaniel Vetter return 0; 467120afbda2SDaniel Vetter } 467220afbda2SDaniel Vetter 467391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 467420afbda2SDaniel Vetter { 467520afbda2SDaniel Vetter u32 hotplug_en; 467620afbda2SDaniel Vetter 467767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4678b5ea2d56SDaniel Vetter 4679adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4680e5868a31SEgbert Eich /* enable bits are the same for all generations */ 468191d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4682a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4683a266c7d5SChris Wilson to generate a spurious hotplug event about three 4684a266c7d5SChris Wilson seconds later. So just do it once. 4685a266c7d5SChris Wilson */ 468691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4687a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4688a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4689a266c7d5SChris Wilson 4690a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4692f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4693f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4694f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46950706f17cSEgbert Eich hotplug_en); 4696a266c7d5SChris Wilson } 4697a266c7d5SChris Wilson 4698ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4699a266c7d5SChris Wilson { 470045a83f84SDaniel Vetter struct drm_device *dev = arg; 4701fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4702af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4703a266c7d5SChris Wilson 47042dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 47052dd2a883SImre Deak return IRQ_NONE; 47062dd2a883SImre Deak 47071f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 47089102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47091f814dacSImre Deak 4710af722d28SVille Syrjälä do { 4711eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 471278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4713af722d28SVille Syrjälä u32 hotplug_status = 0; 4714af722d28SVille Syrjälä u32 iir; 47152c8ba29fSChris Wilson 47169d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4717af722d28SVille Syrjälä if (iir == 0) 4718af722d28SVille Syrjälä break; 4719af722d28SVille Syrjälä 4720af722d28SVille Syrjälä ret = IRQ_HANDLED; 4721af722d28SVille Syrjälä 4722af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4723af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4724a266c7d5SChris Wilson 4725eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4726eb64343cSVille Syrjälä * signalled in iir */ 4727eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4728a266c7d5SChris Wilson 472978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 473078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 473178c357ddSVille Syrjälä 47329d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4733a266c7d5SChris Wilson 4734a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 47358a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4736af722d28SVille Syrjälä 4737a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47388a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4739a266c7d5SChris Wilson 474078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 474178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4742515ac2bbSDaniel Vetter 4743af722d28SVille Syrjälä if (hotplug_status) 4744af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4745af722d28SVille Syrjälä 4746af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4747af722d28SVille Syrjälä } while (0); 4748a266c7d5SChris Wilson 47499102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47501f814dacSImre Deak 4751a266c7d5SChris Wilson return ret; 4752a266c7d5SChris Wilson } 4753a266c7d5SChris Wilson 4754fca52a55SDaniel Vetter /** 4755fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4756fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4757fca52a55SDaniel Vetter * 4758fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4759fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4760fca52a55SDaniel Vetter */ 4761b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4762f71d4af4SJesse Barnes { 476391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4764562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4765cefcff8fSJoonas Lahtinen int i; 47668b2e326dSChris Wilson 4767d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4768d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4769d938da6bSVille Syrjälä 477077913b39SJani Nikula intel_hpd_init_work(dev_priv); 477177913b39SJani Nikula 4772562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4773cefcff8fSJoonas Lahtinen 4774a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4775cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4776cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47778b2e326dSChris Wilson 477854c52a84SOscar Mateo if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11) 477926705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 478026705e20SSagar Arun Kamble 4781a6706b45SDeepak S /* Let's track the enabled rps events */ 4782666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47836c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4784e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 478531685c25SDeepak S else 47864668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 47874668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 47884668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4789a6706b45SDeepak S 4790917dc6b5SMika Kuoppala /* We share the register with other engine */ 4791917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4792917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4793917dc6b5SMika Kuoppala 4794562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47951800ad25SSagar Arun Kamble 47961800ad25SSagar Arun Kamble /* 4797acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47981800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47991800ad25SSagar Arun Kamble * 48001800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 48011800ad25SSagar Arun Kamble */ 4802bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4803562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 48041800ad25SSagar Arun Kamble 4805bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4806562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 48071800ad25SSagar Arun Kamble 480832db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4809fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 481032db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4811391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4812f71d4af4SJesse Barnes 481321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 481421da2700SVille Syrjälä 4815262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4816262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4817262fd485SChris Wilson * special care to avoid writing any of the display block registers 4818262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4819262fd485SChris Wilson * in this case to the runtime pm. 4820262fd485SChris Wilson */ 4821262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4822262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4823262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4824262fd485SChris Wilson 4825317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 48269a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 48279a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 48289a64c650SLyude Paul * sideband messaging with MST. 48299a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 48309a64c650SLyude Paul * short pulses, as seen on some G4x systems. 48319a64c650SLyude Paul */ 48329a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4833317eaa95SLyude 48341bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4835f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4836f71d4af4SJesse Barnes 4837b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 483843f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 48396bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 484043f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 48416bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 484286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 484386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 484443f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4845b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 48467e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 48476bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 48487e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 48496bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 485086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 485186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4852fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 485351951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 485451951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 485551951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 485651951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 485751951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 485851951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 485951951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4860121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4861bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4862abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4863723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4864abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 48656bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4866abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4867abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4868cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4869e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4870c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 48716dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48726dbf30ceSVille Syrjälä else 48733a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 48746e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4875f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4876723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4877f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48786bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4879f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4880f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4881e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4882f71d4af4SJesse Barnes } else { 4883cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 48846bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4885c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4886c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48876bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 488886e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 488986e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4890d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4891d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4892d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4893d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4894d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4895d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4896d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4897cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 48986bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4899a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 49006bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4901a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 490286e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 490386e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4904c2798b19SChris Wilson } else { 49056bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4906a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 49076bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4908a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 490986e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 491086e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4911c2798b19SChris Wilson } 4912778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4913778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4914f71d4af4SJesse Barnes } 4915f71d4af4SJesse Barnes } 491620afbda2SDaniel Vetter 4917fca52a55SDaniel Vetter /** 4918cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4919cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4920cefcff8fSJoonas Lahtinen * 4921cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4922cefcff8fSJoonas Lahtinen */ 4923cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4924cefcff8fSJoonas Lahtinen { 4925cefcff8fSJoonas Lahtinen int i; 4926cefcff8fSJoonas Lahtinen 4927d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4928d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4929d938da6bSVille Syrjälä 4930cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4931cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4932cefcff8fSJoonas Lahtinen } 4933cefcff8fSJoonas Lahtinen 4934cefcff8fSJoonas Lahtinen /** 4935fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4936fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4937fca52a55SDaniel Vetter * 4938fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4939fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4940fca52a55SDaniel Vetter * 4941fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4942fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4943fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4944fca52a55SDaniel Vetter */ 49452aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49462aeb7d3aSDaniel Vetter { 49472aeb7d3aSDaniel Vetter /* 49482aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49492aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49502aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49512aeb7d3aSDaniel Vetter */ 4952ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49532aeb7d3aSDaniel Vetter 495491c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 49552aeb7d3aSDaniel Vetter } 49562aeb7d3aSDaniel Vetter 4957fca52a55SDaniel Vetter /** 4958fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4959fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4960fca52a55SDaniel Vetter * 4961fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4962fca52a55SDaniel Vetter * resources acquired in the init functions. 4963fca52a55SDaniel Vetter */ 49642aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49652aeb7d3aSDaniel Vetter { 496691c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 49672aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4968ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49692aeb7d3aSDaniel Vetter } 49702aeb7d3aSDaniel Vetter 4971fca52a55SDaniel Vetter /** 4972fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4973fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4974fca52a55SDaniel Vetter * 4975fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4976fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4977fca52a55SDaniel Vetter */ 4978b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4979c67a470bSPaulo Zanoni { 498091c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4981ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 498291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4983c67a470bSPaulo Zanoni } 4984c67a470bSPaulo Zanoni 4985fca52a55SDaniel Vetter /** 4986fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4987fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4988fca52a55SDaniel Vetter * 4989fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4990fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4991fca52a55SDaniel Vetter */ 4992b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4993c67a470bSPaulo Zanoni { 4994ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 499591c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 499691c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4997c67a470bSPaulo Zanoni } 4998