1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 30c0e09200SDave Airlie #include "drmP.h" 31c0e09200SDave Airlie #include "drm.h" 32c0e09200SDave Airlie #include "i915_drm.h" 33c0e09200SDave Airlie #include "i915_drv.h" 341c5d22f7SChris Wilson #include "i915_trace.h" 3579e53945SJesse Barnes #include "intel_drv.h" 36c0e09200SDave Airlie 37c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 38c0e09200SDave Airlie 397c463586SKeith Packard /** 407c463586SKeith Packard * Interrupts that are always left unmasked. 417c463586SKeith Packard * 427c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 437c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 447c463586SKeith Packard * PIPESTAT alone. 457c463586SKeith Packard */ 467c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \ 470a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 4863eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 4963eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 50ed4cb414SEric Anholt 517c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 527c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 537c463586SKeith Packard 5479e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5579e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5679e53945SJesse Barnes 5779e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 5879e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 5979e53945SJesse Barnes 6079e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6179e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6279e53945SJesse Barnes 638ee1c3dbSMatthew Garrett void 64036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 65036a4a7dSZhenyu Wang { 66036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 67036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 68036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 69036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 70036a4a7dSZhenyu Wang } 71036a4a7dSZhenyu Wang } 72036a4a7dSZhenyu Wang 73036a4a7dSZhenyu Wang static inline void 74036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 75036a4a7dSZhenyu Wang { 76036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 77036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 78036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 79036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 80036a4a7dSZhenyu Wang } 81036a4a7dSZhenyu Wang } 82036a4a7dSZhenyu Wang 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84036a4a7dSZhenyu Wang void 85036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 87036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 88036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 89036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 90036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 91036a4a7dSZhenyu Wang } 92036a4a7dSZhenyu Wang } 93036a4a7dSZhenyu Wang 94036a4a7dSZhenyu Wang static inline void 95036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 96036a4a7dSZhenyu Wang { 97036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 98036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 99036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 100036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 101036a4a7dSZhenyu Wang } 102036a4a7dSZhenyu Wang } 103036a4a7dSZhenyu Wang 104036a4a7dSZhenyu Wang void 105ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 106ed4cb414SEric Anholt { 107ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 108ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 109ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 110ed4cb414SEric Anholt (void) I915_READ(IMR); 111ed4cb414SEric Anholt } 112ed4cb414SEric Anholt } 113ed4cb414SEric Anholt 114ed4cb414SEric Anholt static inline void 115ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 116ed4cb414SEric Anholt { 117ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 118ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 119ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 120ed4cb414SEric Anholt (void) I915_READ(IMR); 121ed4cb414SEric Anholt } 122ed4cb414SEric Anholt } 123ed4cb414SEric Anholt 1247c463586SKeith Packard static inline u32 1257c463586SKeith Packard i915_pipestat(int pipe) 1267c463586SKeith Packard { 1277c463586SKeith Packard if (pipe == 0) 1287c463586SKeith Packard return PIPEASTAT; 1297c463586SKeith Packard if (pipe == 1) 1307c463586SKeith Packard return PIPEBSTAT; 1319c84ba4eSAndrew Morton BUG(); 1327c463586SKeith Packard } 1337c463586SKeith Packard 1347c463586SKeith Packard void 1357c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1367c463586SKeith Packard { 1377c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1387c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1397c463586SKeith Packard 1407c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1417c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1427c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1437c463586SKeith Packard (void) I915_READ(reg); 1447c463586SKeith Packard } 1457c463586SKeith Packard } 1467c463586SKeith Packard 1477c463586SKeith Packard void 1487c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1497c463586SKeith Packard { 1507c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1517c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1527c463586SKeith Packard 1537c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1547c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1557c463586SKeith Packard (void) I915_READ(reg); 1567c463586SKeith Packard } 1577c463586SKeith Packard } 1587c463586SKeith Packard 159c0e09200SDave Airlie /** 16001c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16101c66889SZhao Yakui */ 16201c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16301c66889SZhao Yakui { 16401c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16501c66889SZhao Yakui 16601c66889SZhao Yakui if (IS_IGDNG(dev)) 16701c66889SZhao Yakui igdng_enable_display_irq(dev_priv, DE_GSE); 16801c66889SZhao Yakui else 16901c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 17001c66889SZhao Yakui I915_LEGACY_BLC_EVENT_ENABLE); 17101c66889SZhao Yakui } 17201c66889SZhao Yakui 17301c66889SZhao Yakui /** 1740a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1750a3e67a4SJesse Barnes * @dev: DRM device 1760a3e67a4SJesse Barnes * @pipe: pipe to check 1770a3e67a4SJesse Barnes * 1780a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1790a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1800a3e67a4SJesse Barnes * before reading such registers if unsure. 1810a3e67a4SJesse Barnes */ 1820a3e67a4SJesse Barnes static int 1830a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1840a3e67a4SJesse Barnes { 1850a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1860a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1870a3e67a4SJesse Barnes 1880a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1890a3e67a4SJesse Barnes return 1; 1900a3e67a4SJesse Barnes 1910a3e67a4SJesse Barnes return 0; 1920a3e67a4SJesse Barnes } 1930a3e67a4SJesse Barnes 19442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19542f52ef8SKeith Packard * we use as a pipe index 19642f52ef8SKeith Packard */ 19742f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1980a3e67a4SJesse Barnes { 1990a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2000a3e67a4SJesse Barnes unsigned long high_frame; 2010a3e67a4SJesse Barnes unsigned long low_frame; 2020a3e67a4SJesse Barnes u32 high1, high2, low, count; 2030a3e67a4SJesse Barnes 2040a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2050a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2130a3e67a4SJesse Barnes /* 2140a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2150a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2160a3e67a4SJesse Barnes * register. 2170a3e67a4SJesse Barnes */ 2180a3e67a4SJesse Barnes do { 2190a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2200a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2210a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2220a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2230a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2240a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2270a3e67a4SJesse Barnes count = (high1 << 8) | low; 2280a3e67a4SJesse Barnes 2290a3e67a4SJesse Barnes return count; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 255c31c4ba3SKeith Packard struct drm_connector *connector; 2565ca58282SJesse Barnes 257c31c4ba3SKeith Packard if (mode_config->num_connector) { 258c31c4ba3SKeith Packard list_for_each_entry(connector, &mode_config->connector_list, head) { 259c31c4ba3SKeith Packard struct intel_output *intel_output = to_intel_output(connector); 260c31c4ba3SKeith Packard 261c31c4ba3SKeith Packard if (intel_output->hot_plug) 262c31c4ba3SKeith Packard (*intel_output->hot_plug) (intel_output); 263c31c4ba3SKeith Packard } 264c31c4ba3SKeith Packard } 2655ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2665ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2675ca58282SJesse Barnes } 2685ca58282SJesse Barnes 269036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev) 270036a4a7dSZhenyu Wang { 271036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 272036a4a7dSZhenyu Wang int ret = IRQ_NONE; 273*c650156aSZhenyu Wang u32 de_iir, gt_iir, pch_iir; 274*c650156aSZhenyu Wang u32 new_de_iir, new_gt_iir, new_pch_iir; 275036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 276036a4a7dSZhenyu Wang 277036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 278036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 279*c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 280036a4a7dSZhenyu Wang 281036a4a7dSZhenyu Wang for (;;) { 282*c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 283036a4a7dSZhenyu Wang break; 284036a4a7dSZhenyu Wang 285036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 286036a4a7dSZhenyu Wang 287*c650156aSZhenyu Wang /* should clear PCH hotplug event before clear CPU irq */ 288*c650156aSZhenyu Wang I915_WRITE(SDEIIR, pch_iir); 289*c650156aSZhenyu Wang new_pch_iir = I915_READ(SDEIIR); 290*c650156aSZhenyu Wang 291036a4a7dSZhenyu Wang I915_WRITE(DEIIR, de_iir); 292036a4a7dSZhenyu Wang new_de_iir = I915_READ(DEIIR); 293036a4a7dSZhenyu Wang I915_WRITE(GTIIR, gt_iir); 294036a4a7dSZhenyu Wang new_gt_iir = I915_READ(GTIIR); 295036a4a7dSZhenyu Wang 296036a4a7dSZhenyu Wang if (dev->primary->master) { 297036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 298036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 299036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 300036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 301036a4a7dSZhenyu Wang } 302036a4a7dSZhenyu Wang 303036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 3041c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 3051c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 3061c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 307036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 308036a4a7dSZhenyu Wang } 309036a4a7dSZhenyu Wang 31001c66889SZhao Yakui if (de_iir & DE_GSE) 31101c66889SZhao Yakui ironlake_opregion_gse_intr(dev); 31201c66889SZhao Yakui 313*c650156aSZhenyu Wang /* check event from PCH */ 314*c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 315*c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 316*c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 317*c650156aSZhenyu Wang } 318*c650156aSZhenyu Wang 319036a4a7dSZhenyu Wang de_iir = new_de_iir; 320036a4a7dSZhenyu Wang gt_iir = new_gt_iir; 321*c650156aSZhenyu Wang pch_iir = new_pch_iir; 322036a4a7dSZhenyu Wang } 323036a4a7dSZhenyu Wang 324036a4a7dSZhenyu Wang return ret; 325036a4a7dSZhenyu Wang } 326036a4a7dSZhenyu Wang 3278a905236SJesse Barnes /** 3288a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3298a905236SJesse Barnes * @work: work struct 3308a905236SJesse Barnes * 3318a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3328a905236SJesse Barnes * was detected. 3338a905236SJesse Barnes */ 3348a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 3358a905236SJesse Barnes { 3368a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3378a905236SJesse Barnes error_work); 3388a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 339f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 340f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 341f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 3428a905236SJesse Barnes 34344d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 344f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 3458a905236SJesse Barnes 346ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 347f316a42cSBen Gamari if (IS_I965G(dev)) { 34844d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 349f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 350f316a42cSBen Gamari if (!i965_reset(dev, GDRST_RENDER)) { 351ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 352f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 353f316a42cSBen Gamari } 354f316a42cSBen Gamari } else { 35544d98a61SZhao Yakui DRM_DEBUG_DRIVER("reboot required\n"); 356f316a42cSBen Gamari } 357f316a42cSBen Gamari } 3588a905236SJesse Barnes } 3598a905236SJesse Barnes 3608a905236SJesse Barnes /** 3618a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 3628a905236SJesse Barnes * @dev: drm device 3638a905236SJesse Barnes * 3648a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 3658a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 3668a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 3678a905236SJesse Barnes * to pick up. 3688a905236SJesse Barnes */ 36963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 37063eeaf38SJesse Barnes { 37163eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 37263eeaf38SJesse Barnes struct drm_i915_error_state *error; 37363eeaf38SJesse Barnes unsigned long flags; 37463eeaf38SJesse Barnes 37563eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 37663eeaf38SJesse Barnes if (dev_priv->first_error) 37763eeaf38SJesse Barnes goto out; 37863eeaf38SJesse Barnes 37963eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 38063eeaf38SJesse Barnes if (!error) { 38144d98a61SZhao Yakui DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n"); 38263eeaf38SJesse Barnes goto out; 38363eeaf38SJesse Barnes } 38463eeaf38SJesse Barnes 38563eeaf38SJesse Barnes error->eir = I915_READ(EIR); 38663eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 38763eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 38863eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 38963eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 39063eeaf38SJesse Barnes if (!IS_I965G(dev)) { 39163eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 39263eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 39363eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 39463eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 39563eeaf38SJesse Barnes } else { 39663eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 39763eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 39863eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 39963eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 40063eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 40163eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 40263eeaf38SJesse Barnes } 40363eeaf38SJesse Barnes 4048a905236SJesse Barnes do_gettimeofday(&error->time); 4058a905236SJesse Barnes 40663eeaf38SJesse Barnes dev_priv->first_error = error; 40763eeaf38SJesse Barnes 40863eeaf38SJesse Barnes out: 40963eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 41063eeaf38SJesse Barnes } 41163eeaf38SJesse Barnes 4128a905236SJesse Barnes /** 4138a905236SJesse Barnes * i915_handle_error - handle an error interrupt 4148a905236SJesse Barnes * @dev: drm device 4158a905236SJesse Barnes * 4168a905236SJesse Barnes * Do some basic checking of regsiter state at error interrupt time and 4178a905236SJesse Barnes * dump it to the syslog. Also call i915_capture_error_state() to make 4188a905236SJesse Barnes * sure we get a record and make it available in debugfs. Fire a uevent 4198a905236SJesse Barnes * so userspace knows something bad happened (should trigger collection 4208a905236SJesse Barnes * of a ring dump etc.). 4218a905236SJesse Barnes */ 422ba1234d1SBen Gamari static void i915_handle_error(struct drm_device *dev, bool wedged) 423c0e09200SDave Airlie { 4248a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 42563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 4268a905236SJesse Barnes u32 pipea_stats = I915_READ(PIPEASTAT); 4278a905236SJesse Barnes u32 pipeb_stats = I915_READ(PIPEBSTAT); 42863eeaf38SJesse Barnes 42963eeaf38SJesse Barnes i915_capture_error_state(dev); 43063eeaf38SJesse Barnes 43163eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 43263eeaf38SJesse Barnes eir); 4338a905236SJesse Barnes 4348a905236SJesse Barnes if (IS_G4X(dev)) { 4358a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 4368a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 4378a905236SJesse Barnes 4388a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 4398a905236SJesse Barnes I915_READ(IPEIR_I965)); 4408a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 4418a905236SJesse Barnes I915_READ(IPEHR_I965)); 4428a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 4438a905236SJesse Barnes I915_READ(INSTDONE_I965)); 4448a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 4458a905236SJesse Barnes I915_READ(INSTPS)); 4468a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 4478a905236SJesse Barnes I915_READ(INSTDONE1)); 4488a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 4498a905236SJesse Barnes I915_READ(ACTHD_I965)); 4508a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 4518a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 4528a905236SJesse Barnes } 4538a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 4548a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 4558a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 4568a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 4578a905236SJesse Barnes pgtbl_err); 4588a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 4598a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 4608a905236SJesse Barnes } 4618a905236SJesse Barnes } 4628a905236SJesse Barnes 4638a905236SJesse Barnes if (IS_I9XX(dev)) { 46463eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 46563eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 46663eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 46763eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 46863eeaf38SJesse Barnes pgtbl_err); 46963eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 47063eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 47163eeaf38SJesse Barnes } 4728a905236SJesse Barnes } 4738a905236SJesse Barnes 47463eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 47563eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 47663eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 47763eeaf38SJesse Barnes pipea_stats); 47863eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 47963eeaf38SJesse Barnes pipeb_stats); 48063eeaf38SJesse Barnes /* pipestat has already been acked */ 48163eeaf38SJesse Barnes } 48263eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 48363eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 48463eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 48563eeaf38SJesse Barnes I915_READ(INSTPM)); 48663eeaf38SJesse Barnes if (!IS_I965G(dev)) { 48763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 48863eeaf38SJesse Barnes 48963eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 49063eeaf38SJesse Barnes I915_READ(IPEIR)); 49163eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 49263eeaf38SJesse Barnes I915_READ(IPEHR)); 49363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 49463eeaf38SJesse Barnes I915_READ(INSTDONE)); 49563eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 49663eeaf38SJesse Barnes I915_READ(ACTHD)); 49763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 49863eeaf38SJesse Barnes (void)I915_READ(IPEIR); 49963eeaf38SJesse Barnes } else { 50063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 50163eeaf38SJesse Barnes 50263eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 50363eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 50463eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 50563eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 50663eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 50763eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 50863eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 50963eeaf38SJesse Barnes I915_READ(INSTPS)); 51063eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 51163eeaf38SJesse Barnes I915_READ(INSTDONE1)); 51263eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 51363eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 51463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 51563eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 51663eeaf38SJesse Barnes } 51763eeaf38SJesse Barnes } 51863eeaf38SJesse Barnes 51963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 52063eeaf38SJesse Barnes (void)I915_READ(EIR); 52163eeaf38SJesse Barnes eir = I915_READ(EIR); 52263eeaf38SJesse Barnes if (eir) { 52363eeaf38SJesse Barnes /* 52463eeaf38SJesse Barnes * some errors might have become stuck, 52563eeaf38SJesse Barnes * mask them. 52663eeaf38SJesse Barnes */ 52763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 52863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 52963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 53063eeaf38SJesse Barnes } 5318a905236SJesse Barnes 532ba1234d1SBen Gamari if (wedged) { 533ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 534ba1234d1SBen Gamari 53511ed50ecSBen Gamari /* 53611ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 53711ed50ecSBen Gamari */ 53811ed50ecSBen Gamari printk("i915: Waking up sleeping processes\n"); 53911ed50ecSBen Gamari DRM_WAKEUP(&dev_priv->irq_queue); 54011ed50ecSBen Gamari } 54111ed50ecSBen Gamari 5429c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 5438a905236SJesse Barnes } 5448a905236SJesse Barnes 5458a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 5468a905236SJesse Barnes { 5478a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5488a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5498a905236SJesse Barnes struct drm_i915_master_private *master_priv; 5508a905236SJesse Barnes u32 iir, new_iir; 5518a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 5528a905236SJesse Barnes u32 vblank_status; 5538a905236SJesse Barnes u32 vblank_enable; 5548a905236SJesse Barnes int vblank = 0; 5558a905236SJesse Barnes unsigned long irqflags; 5568a905236SJesse Barnes int irq_received; 5578a905236SJesse Barnes int ret = IRQ_NONE; 5588a905236SJesse Barnes 5598a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 5608a905236SJesse Barnes 5618a905236SJesse Barnes if (IS_IGDNG(dev)) 5628a905236SJesse Barnes return igdng_irq_handler(dev); 5638a905236SJesse Barnes 5648a905236SJesse Barnes iir = I915_READ(IIR); 5658a905236SJesse Barnes 5668a905236SJesse Barnes if (IS_I965G(dev)) { 5678a905236SJesse Barnes vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 5688a905236SJesse Barnes vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 5698a905236SJesse Barnes } else { 5708a905236SJesse Barnes vblank_status = I915_VBLANK_INTERRUPT_STATUS; 5718a905236SJesse Barnes vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 5728a905236SJesse Barnes } 5738a905236SJesse Barnes 5748a905236SJesse Barnes for (;;) { 5758a905236SJesse Barnes irq_received = iir != 0; 5768a905236SJesse Barnes 5778a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 5788a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 5798a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 5808a905236SJesse Barnes * interrupts (for non-MSI). 5818a905236SJesse Barnes */ 5828a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5838a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 5848a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 5858a905236SJesse Barnes 5868a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 587ba1234d1SBen Gamari i915_handle_error(dev, false); 5888a905236SJesse Barnes 5898a905236SJesse Barnes /* 5908a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 5918a905236SJesse Barnes */ 5928a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 5938a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 59444d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 5958a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 5968a905236SJesse Barnes irq_received = 1; 5978a905236SJesse Barnes } 5988a905236SJesse Barnes 5998a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 6008a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 60144d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 6028a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 6038a905236SJesse Barnes irq_received = 1; 6048a905236SJesse Barnes } 6058a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 6068a905236SJesse Barnes 6078a905236SJesse Barnes if (!irq_received) 6088a905236SJesse Barnes break; 6098a905236SJesse Barnes 6108a905236SJesse Barnes ret = IRQ_HANDLED; 6118a905236SJesse Barnes 6128a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 6138a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 6148a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 6158a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 6168a905236SJesse Barnes 61744d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 6188a905236SJesse Barnes hotplug_status); 6198a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 6209c9fe1f8SEric Anholt queue_work(dev_priv->wq, 6219c9fe1f8SEric Anholt &dev_priv->hotplug_work); 6228a905236SJesse Barnes 6238a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 6248a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 62504302965SShaohua Li 62604302965SShaohua Li /* EOS interrupts occurs */ 62704302965SShaohua Li if (IS_IGD(dev) && 62804302965SShaohua Li (hotplug_status & CRT_EOS_INT_STATUS)) { 62904302965SShaohua Li u32 temp; 63004302965SShaohua Li 63144d98a61SZhao Yakui DRM_DEBUG_DRIVER("EOS interrupt occurs\n"); 63204302965SShaohua Li /* status is already cleared */ 63304302965SShaohua Li temp = I915_READ(ADPA); 63404302965SShaohua Li temp &= ~ADPA_DAC_ENABLE; 63504302965SShaohua Li I915_WRITE(ADPA, temp); 63604302965SShaohua Li 63704302965SShaohua Li temp = I915_READ(PORT_HOTPLUG_EN); 63804302965SShaohua Li temp &= ~CRT_EOS_INT_EN; 63904302965SShaohua Li I915_WRITE(PORT_HOTPLUG_EN, temp); 64004302965SShaohua Li 64104302965SShaohua Li temp = I915_READ(PORT_HOTPLUG_STAT); 64204302965SShaohua Li if (temp & CRT_EOS_INT_STATUS) 64304302965SShaohua Li I915_WRITE(PORT_HOTPLUG_STAT, 64404302965SShaohua Li CRT_EOS_INT_STATUS); 64504302965SShaohua Li } 64663eeaf38SJesse Barnes } 64763eeaf38SJesse Barnes 648673a394bSEric Anholt I915_WRITE(IIR, iir); 649cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 6507c463586SKeith Packard 6517c1c2871SDave Airlie if (dev->primary->master) { 6527c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 6537c1c2871SDave Airlie if (master_priv->sarea_priv) 6547c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 655c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 6567c1c2871SDave Airlie } 6570a3e67a4SJesse Barnes 658673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 6591c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 6601c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 6611c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 662673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 663f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 664f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 665673a394bSEric Anholt } 666673a394bSEric Anholt 66705eff845SKeith Packard if (pipea_stats & vblank_status) { 6687c463586SKeith Packard vblank++; 6697c463586SKeith Packard drm_handle_vblank(dev, 0); 6707c463586SKeith Packard } 6717c463586SKeith Packard 67205eff845SKeith Packard if (pipeb_stats & vblank_status) { 6737c463586SKeith Packard vblank++; 6747c463586SKeith Packard drm_handle_vblank(dev, 1); 6757c463586SKeith Packard } 6767c463586SKeith Packard 6777c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 6787c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 679673a394bSEric Anholt opregion_asle_intr(dev); 6800a3e67a4SJesse Barnes 681cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 682cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 683cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 684cdfbc41fSEric Anholt * we would never get another interrupt. 685cdfbc41fSEric Anholt * 686cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 687cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 688cdfbc41fSEric Anholt * another one. 689cdfbc41fSEric Anholt * 690cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 691cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 692cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 693cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 694cdfbc41fSEric Anholt * stray interrupts. 695cdfbc41fSEric Anholt */ 696cdfbc41fSEric Anholt iir = new_iir; 69705eff845SKeith Packard } 698cdfbc41fSEric Anholt 69905eff845SKeith Packard return ret; 700c0e09200SDave Airlie } 701c0e09200SDave Airlie 702c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 703c0e09200SDave Airlie { 704c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 7057c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 706c0e09200SDave Airlie RING_LOCALS; 707c0e09200SDave Airlie 708c0e09200SDave Airlie i915_kernel_lost_context(dev); 709c0e09200SDave Airlie 71044d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 711c0e09200SDave Airlie 712c99b058fSKristian Høgsberg dev_priv->counter++; 713c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 714c99b058fSKristian Høgsberg dev_priv->counter = 1; 7157c1c2871SDave Airlie if (master_priv->sarea_priv) 7167c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 717c0e09200SDave Airlie 7180baf823aSKeith Packard BEGIN_LP_RING(4); 719585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 7200baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 721c0e09200SDave Airlie OUT_RING(dev_priv->counter); 722585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 723c0e09200SDave Airlie ADVANCE_LP_RING(); 724c0e09200SDave Airlie 725c0e09200SDave Airlie return dev_priv->counter; 726c0e09200SDave Airlie } 727c0e09200SDave Airlie 728673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 729ed4cb414SEric Anholt { 730ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 731e9d21d7fSKeith Packard unsigned long irqflags; 732ed4cb414SEric Anholt 733e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 734036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 735036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 736036a4a7dSZhenyu Wang igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 737036a4a7dSZhenyu Wang else 738ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 739036a4a7dSZhenyu Wang } 740e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 741ed4cb414SEric Anholt } 742ed4cb414SEric Anholt 7430a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 744ed4cb414SEric Anholt { 745ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 746e9d21d7fSKeith Packard unsigned long irqflags; 747ed4cb414SEric Anholt 748e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 749ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 750036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 751036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 752036a4a7dSZhenyu Wang igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 753036a4a7dSZhenyu Wang else 754ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 755036a4a7dSZhenyu Wang } 756e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 757ed4cb414SEric Anholt } 758ed4cb414SEric Anholt 7599d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 7609d34e5dbSChris Wilson { 7619d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7629d34e5dbSChris Wilson 7639d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 7649d34e5dbSChris Wilson i915_user_irq_get(dev); 7659d34e5dbSChris Wilson 7669d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 7679d34e5dbSChris Wilson } 7689d34e5dbSChris Wilson 769c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 770c0e09200SDave Airlie { 771c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7727c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 773c0e09200SDave Airlie int ret = 0; 774c0e09200SDave Airlie 77544d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 776c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 777c0e09200SDave Airlie 778ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 7797c1c2871SDave Airlie if (master_priv->sarea_priv) 7807c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 781c0e09200SDave Airlie return 0; 782ed4cb414SEric Anholt } 783c0e09200SDave Airlie 7847c1c2871SDave Airlie if (master_priv->sarea_priv) 7857c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 786c0e09200SDave Airlie 787ed4cb414SEric Anholt i915_user_irq_get(dev); 788c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 789c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 790ed4cb414SEric Anholt i915_user_irq_put(dev); 791c0e09200SDave Airlie 792c0e09200SDave Airlie if (ret == -EBUSY) { 793c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 794c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 795c0e09200SDave Airlie } 796c0e09200SDave Airlie 797c0e09200SDave Airlie return ret; 798c0e09200SDave Airlie } 799c0e09200SDave Airlie 800c0e09200SDave Airlie /* Needs the lock as it touches the ring. 801c0e09200SDave Airlie */ 802c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 803c0e09200SDave Airlie struct drm_file *file_priv) 804c0e09200SDave Airlie { 805c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 806c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 807c0e09200SDave Airlie int result; 808c0e09200SDave Airlie 80907f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 810c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 811c0e09200SDave Airlie return -EINVAL; 812c0e09200SDave Airlie } 813299eb93cSEric Anholt 814299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 815299eb93cSEric Anholt 816546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 817c0e09200SDave Airlie result = i915_emit_irq(dev); 818546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 819c0e09200SDave Airlie 820c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 821c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 822c0e09200SDave Airlie return -EFAULT; 823c0e09200SDave Airlie } 824c0e09200SDave Airlie 825c0e09200SDave Airlie return 0; 826c0e09200SDave Airlie } 827c0e09200SDave Airlie 828c0e09200SDave Airlie /* Doesn't need the hardware lock. 829c0e09200SDave Airlie */ 830c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 831c0e09200SDave Airlie struct drm_file *file_priv) 832c0e09200SDave Airlie { 833c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 834c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 835c0e09200SDave Airlie 836c0e09200SDave Airlie if (!dev_priv) { 837c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 838c0e09200SDave Airlie return -EINVAL; 839c0e09200SDave Airlie } 840c0e09200SDave Airlie 841c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 842c0e09200SDave Airlie } 843c0e09200SDave Airlie 84442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 84542f52ef8SKeith Packard * we use as a pipe index 84642f52ef8SKeith Packard */ 84742f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 8480a3e67a4SJesse Barnes { 8490a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 850e9d21d7fSKeith Packard unsigned long irqflags; 85171e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 85271e0ffa5SJesse Barnes u32 pipeconf; 85371e0ffa5SJesse Barnes 85471e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 85571e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 85671e0ffa5SJesse Barnes return -EINVAL; 8570a3e67a4SJesse Barnes 858036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 859036a4a7dSZhenyu Wang return 0; 860036a4a7dSZhenyu Wang 861e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 8620a3e67a4SJesse Barnes if (IS_I965G(dev)) 8637c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 8647c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 8650a3e67a4SJesse Barnes else 8667c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 8677c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 868e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 8690a3e67a4SJesse Barnes return 0; 8700a3e67a4SJesse Barnes } 8710a3e67a4SJesse Barnes 87242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 87342f52ef8SKeith Packard * we use as a pipe index 87442f52ef8SKeith Packard */ 87542f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 8760a3e67a4SJesse Barnes { 8770a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 878e9d21d7fSKeith Packard unsigned long irqflags; 8790a3e67a4SJesse Barnes 880036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 881036a4a7dSZhenyu Wang return; 882036a4a7dSZhenyu Wang 883e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 8847c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 8857c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 8867c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 887e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 8880a3e67a4SJesse Barnes } 8890a3e67a4SJesse Barnes 89079e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 89179e53945SJesse Barnes { 89279e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 893e170b030SZhenyu Wang 894e170b030SZhenyu Wang if (!IS_IGDNG(dev)) 89579e53945SJesse Barnes opregion_enable_asle(dev); 89679e53945SJesse Barnes dev_priv->irq_enabled = 1; 89779e53945SJesse Barnes } 89879e53945SJesse Barnes 89979e53945SJesse Barnes 900c0e09200SDave Airlie /* Set the vblank monitor pipe 901c0e09200SDave Airlie */ 902c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 903c0e09200SDave Airlie struct drm_file *file_priv) 904c0e09200SDave Airlie { 905c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 906c0e09200SDave Airlie 907c0e09200SDave Airlie if (!dev_priv) { 908c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 909c0e09200SDave Airlie return -EINVAL; 910c0e09200SDave Airlie } 911c0e09200SDave Airlie 912c0e09200SDave Airlie return 0; 913c0e09200SDave Airlie } 914c0e09200SDave Airlie 915c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 916c0e09200SDave Airlie struct drm_file *file_priv) 917c0e09200SDave Airlie { 918c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 919c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 920c0e09200SDave Airlie 921c0e09200SDave Airlie if (!dev_priv) { 922c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 923c0e09200SDave Airlie return -EINVAL; 924c0e09200SDave Airlie } 925c0e09200SDave Airlie 9260a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 927c0e09200SDave Airlie 928c0e09200SDave Airlie return 0; 929c0e09200SDave Airlie } 930c0e09200SDave Airlie 931c0e09200SDave Airlie /** 932c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 933c0e09200SDave Airlie */ 934c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 935c0e09200SDave Airlie struct drm_file *file_priv) 936c0e09200SDave Airlie { 937bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 938bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 939bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 940bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 941bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 942bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 943bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 944bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 945bd95e0a4SEric Anholt * 946bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 947bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 948bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 949bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 9500a3e67a4SJesse Barnes */ 951c0e09200SDave Airlie return -EINVAL; 952c0e09200SDave Airlie } 953c0e09200SDave Airlie 954f65d9421SBen Gamari struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) { 955f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 956f65d9421SBen Gamari return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list); 957f65d9421SBen Gamari } 958f65d9421SBen Gamari 959f65d9421SBen Gamari /** 960f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 961f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 962f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 963f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 964f65d9421SBen Gamari */ 965f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 966f65d9421SBen Gamari { 967f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 968f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 969f65d9421SBen Gamari uint32_t acthd; 970f65d9421SBen Gamari 971f65d9421SBen Gamari if (!IS_I965G(dev)) 972f65d9421SBen Gamari acthd = I915_READ(ACTHD); 973f65d9421SBen Gamari else 974f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 975f65d9421SBen Gamari 976f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 977f65d9421SBen Gamari if (list_empty(&dev_priv->mm.request_list) || 978f65d9421SBen Gamari i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) { 979f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 980f65d9421SBen Gamari return; 981f65d9421SBen Gamari } 982f65d9421SBen Gamari 983f65d9421SBen Gamari if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) { 984f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 985ba1234d1SBen Gamari i915_handle_error(dev, true); 986f65d9421SBen Gamari return; 987f65d9421SBen Gamari } 988f65d9421SBen Gamari 989f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 990f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 991f65d9421SBen Gamari 992f65d9421SBen Gamari if (acthd != dev_priv->last_acthd) 993f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 994f65d9421SBen Gamari else 995f65d9421SBen Gamari dev_priv->hangcheck_count++; 996f65d9421SBen Gamari 997f65d9421SBen Gamari dev_priv->last_acthd = acthd; 998f65d9421SBen Gamari } 999f65d9421SBen Gamari 1000c0e09200SDave Airlie /* drm_dma.h hooks 1001c0e09200SDave Airlie */ 1002036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev) 1003036a4a7dSZhenyu Wang { 1004036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1005036a4a7dSZhenyu Wang 1006036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1007036a4a7dSZhenyu Wang 1008036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1009036a4a7dSZhenyu Wang 1010036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1011036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1012036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1013036a4a7dSZhenyu Wang 1014036a4a7dSZhenyu Wang /* and GT */ 1015036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1016036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1017036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1018*c650156aSZhenyu Wang 1019*c650156aSZhenyu Wang /* south display irq */ 1020*c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1021*c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1022*c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1023036a4a7dSZhenyu Wang } 1024036a4a7dSZhenyu Wang 1025036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev) 1026036a4a7dSZhenyu Wang { 1027036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1028036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1029*c650156aSZhenyu Wang u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT; 1030036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 1031*c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1032*c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1033036a4a7dSZhenyu Wang 1034036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1035036a4a7dSZhenyu Wang dev_priv->de_irq_enable_reg = display_mask; 1036036a4a7dSZhenyu Wang 1037036a4a7dSZhenyu Wang /* should always can generate irq */ 1038036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1039036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1040036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1041036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1042036a4a7dSZhenyu Wang 1043036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 1044036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 1045036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1046036a4a7dSZhenyu Wang 1047036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1048036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1049036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1050036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1051036a4a7dSZhenyu Wang 1052*c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1053*c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1054*c650156aSZhenyu Wang 1055*c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1056*c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1057*c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1058*c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1059*c650156aSZhenyu Wang 1060036a4a7dSZhenyu Wang return 0; 1061036a4a7dSZhenyu Wang } 1062036a4a7dSZhenyu Wang 1063c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1064c0e09200SDave Airlie { 1065c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1066c0e09200SDave Airlie 106779e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 106879e53945SJesse Barnes 1069036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 10708a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1071036a4a7dSZhenyu Wang 1072036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 1073036a4a7dSZhenyu Wang igdng_irq_preinstall(dev); 1074036a4a7dSZhenyu Wang return; 1075036a4a7dSZhenyu Wang } 1076036a4a7dSZhenyu Wang 10775ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 10785ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 10795ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 10805ca58282SJesse Barnes } 10815ca58282SJesse Barnes 10820a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 10837c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 10847c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 10850a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1086ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 10877c463586SKeith Packard (void) I915_READ(IER); 1088c0e09200SDave Airlie } 1089c0e09200SDave Airlie 10900a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1091c0e09200SDave Airlie { 1092c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10935ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 109463eeaf38SJesse Barnes u32 error_mask; 10950a3e67a4SJesse Barnes 1096036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 1097036a4a7dSZhenyu Wang 10980a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1099ed4cb414SEric Anholt 1100036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 1101036a4a7dSZhenyu Wang return igdng_irq_postinstall(dev); 1102036a4a7dSZhenyu Wang 11037c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 11047c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 11058ee1c3dbSMatthew Garrett 11067c463586SKeith Packard dev_priv->pipestat[0] = 0; 11077c463586SKeith Packard dev_priv->pipestat[1] = 0; 11087c463586SKeith Packard 11095ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 11105ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 11115ca58282SJesse Barnes 11125ca58282SJesse Barnes /* Leave other bits alone */ 11135ca58282SJesse Barnes hotplug_en |= HOTPLUG_EN_MASK; 11145ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 11155ca58282SJesse Barnes 11165ca58282SJesse Barnes dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS | 11175ca58282SJesse Barnes TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS | 11185ca58282SJesse Barnes SDVOB_HOTPLUG_INT_STATUS; 11195ca58282SJesse Barnes if (IS_G4X(dev)) { 11205ca58282SJesse Barnes dev_priv->hotplug_supported_mask |= 11215ca58282SJesse Barnes HDMIB_HOTPLUG_INT_STATUS | 11225ca58282SJesse Barnes HDMIC_HOTPLUG_INT_STATUS | 11235ca58282SJesse Barnes HDMID_HOTPLUG_INT_STATUS; 11245ca58282SJesse Barnes } 11255ca58282SJesse Barnes /* Enable in IER... */ 11265ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 11275ca58282SJesse Barnes /* and unmask in IMR */ 11285ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 11295ca58282SJesse Barnes } 11305ca58282SJesse Barnes 113163eeaf38SJesse Barnes /* 113263eeaf38SJesse Barnes * Enable some error detection, note the instruction error mask 113363eeaf38SJesse Barnes * bit is reserved, so we leave it masked. 113463eeaf38SJesse Barnes */ 113563eeaf38SJesse Barnes if (IS_G4X(dev)) { 113663eeaf38SJesse Barnes error_mask = ~(GM45_ERROR_PAGE_TABLE | 113763eeaf38SJesse Barnes GM45_ERROR_MEM_PRIV | 113863eeaf38SJesse Barnes GM45_ERROR_CP_PRIV | 113963eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 114063eeaf38SJesse Barnes } else { 114163eeaf38SJesse Barnes error_mask = ~(I915_ERROR_PAGE_TABLE | 114263eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 114363eeaf38SJesse Barnes } 114463eeaf38SJesse Barnes I915_WRITE(EMR, error_mask); 114563eeaf38SJesse Barnes 11467c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 11477c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 11487c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 11497c463586SKeith Packard /* Clear pending interrupt status */ 11507c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 11517c463586SKeith Packard 11525ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 11537c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 1154ed4cb414SEric Anholt (void) I915_READ(IER); 1155ed4cb414SEric Anholt 11568ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 11570a3e67a4SJesse Barnes 11580a3e67a4SJesse Barnes return 0; 1159c0e09200SDave Airlie } 1160c0e09200SDave Airlie 1161036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev) 1162036a4a7dSZhenyu Wang { 1163036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1164036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1165036a4a7dSZhenyu Wang 1166036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1167036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1168036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1169036a4a7dSZhenyu Wang 1170036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1171036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1172036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1173036a4a7dSZhenyu Wang } 1174036a4a7dSZhenyu Wang 1175c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1176c0e09200SDave Airlie { 1177c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1178c0e09200SDave Airlie 1179c0e09200SDave Airlie if (!dev_priv) 1180c0e09200SDave Airlie return; 1181c0e09200SDave Airlie 11820a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 11830a3e67a4SJesse Barnes 1184036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 1185036a4a7dSZhenyu Wang igdng_irq_uninstall(dev); 1186036a4a7dSZhenyu Wang return; 1187036a4a7dSZhenyu Wang } 1188036a4a7dSZhenyu Wang 11895ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 11905ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 11915ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 11925ca58282SJesse Barnes } 11935ca58282SJesse Barnes 11940a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 11957c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 11967c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 11970a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1198ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1199c0e09200SDave Airlie 12007c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 12017c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 12027c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1203c0e09200SDave Airlie } 1204