xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision c6073d4c923b5ce39ff33a63a07c633036656ecb)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6448ef15d3SJosé Roberto de Souza 
65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
66e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
67e4ce95aaSVille Syrjälä };
68e4ce95aaSVille Syrjälä 
6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
7023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
7123bb4cb5SVille Syrjälä };
7223bb4cb5SVille Syrjälä 
733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
743a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
753a3b3c7dSVille Syrjälä };
763a3b3c7dSVille Syrjälä 
777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
78e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
81e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
827203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83e5868a31SEgbert Eich };
84e5868a31SEgbert Eich 
857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
86e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
907203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
987203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
9926951cafSXiong Zhang };
10026951cafSXiong Zhang 
1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1077203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
113e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
114e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
115e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1167203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich };
118e5868a31SEgbert Eich 
1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
121e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
122e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
123e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
124e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1257203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126e5868a31SEgbert Eich };
127e5868a31SEgbert Eich 
128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1297f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
130e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
1317203d49cSVille Syrjälä 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
132e0a20ad7SShashank Sharma };
133e0a20ad7SShashank Sharma 
134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
135da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1),
136da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2),
137da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3),
138da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4),
139da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5),
140da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6),
14148ef15d3SJosé Roberto de Souza };
14248ef15d3SJosé Roberto de Souza 
14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
144b32821c0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
145b32821c0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
146b32821c0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
147da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
148da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
149da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
150da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
151da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
152da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
15352dfdba0SLucas De Marchi };
15452dfdba0SLucas De Marchi 
1550398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1560398993bSVille Syrjälä {
1570398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1580398993bSVille Syrjälä 
1590398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1600398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1610398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1620398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1630398993bSVille Syrjälä 		else
1640398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1650398993bSVille Syrjälä 		return;
1660398993bSVille Syrjälä 	}
1670398993bSVille Syrjälä 
168da51e4baSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 11)
1690398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
1700398993bSVille Syrjälä 	else if (IS_GEN9_LP(dev_priv))
1710398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
1720398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 8)
1730398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
1740398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 7)
1750398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
1760398993bSVille Syrjälä 	else
1770398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
1780398993bSVille Syrjälä 
1790398993bSVille Syrjälä 	if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
1800398993bSVille Syrjälä 		return;
1810398993bSVille Syrjälä 
182da51e4baSVille Syrjälä 	if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
183da51e4baSVille Syrjälä 	    HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
1840398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
1850398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
1860398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
1870398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
1880398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
1890398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
1900398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
1910398993bSVille Syrjälä 	else
1920398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
1930398993bSVille Syrjälä }
1940398993bSVille Syrjälä 
195aca9310aSAnshuman Gupta static void
196aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
197aca9310aSAnshuman Gupta {
198aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
199aca9310aSAnshuman Gupta 
200aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
201aca9310aSAnshuman Gupta }
202aca9310aSAnshuman Gupta 
203cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
20468eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
20568eb49b1SPaulo Zanoni {
20665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
20765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
20868eb49b1SPaulo Zanoni 
20965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
21068eb49b1SPaulo Zanoni 
2115c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
21265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21668eb49b1SPaulo Zanoni }
2175c502442SPaulo Zanoni 
218cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
21968eb49b1SPaulo Zanoni {
22065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
22165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
222a9d356a6SPaulo Zanoni 
22365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
22468eb49b1SPaulo Zanoni 
22568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
22665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
22865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
23068eb49b1SPaulo Zanoni }
23168eb49b1SPaulo Zanoni 
232337ba017SPaulo Zanoni /*
233337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
234337ba017SPaulo Zanoni  */
23565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
236b51a2842SVille Syrjälä {
23765f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
238b51a2842SVille Syrjälä 
239b51a2842SVille Syrjälä 	if (val == 0)
240b51a2842SVille Syrjälä 		return;
241b51a2842SVille Syrjälä 
242a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
243a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
244f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
24565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
24765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
249b51a2842SVille Syrjälä }
250337ba017SPaulo Zanoni 
25165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
252e9e9848aSVille Syrjälä {
25365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
254e9e9848aSVille Syrjälä 
255e9e9848aSVille Syrjälä 	if (val == 0)
256e9e9848aSVille Syrjälä 		return;
257e9e9848aSVille Syrjälä 
258a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
259a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2609d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
26165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
265e9e9848aSVille Syrjälä }
266e9e9848aSVille Syrjälä 
267cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
26868eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
26968eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
27068eb49b1SPaulo Zanoni 		   i915_reg_t iir)
27168eb49b1SPaulo Zanoni {
27265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
27335079899SPaulo Zanoni 
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
27565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
27665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
27768eb49b1SPaulo Zanoni }
27835079899SPaulo Zanoni 
279cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
2802918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
28168eb49b1SPaulo Zanoni {
28265f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
28368eb49b1SPaulo Zanoni 
28465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
28565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
28665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
28768eb49b1SPaulo Zanoni }
28868eb49b1SPaulo Zanoni 
2890706f17cSEgbert Eich /* For display hotplug interrupt */
2900706f17cSEgbert Eich static inline void
2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
292a9c287c9SJani Nikula 				     u32 mask,
293a9c287c9SJani Nikula 				     u32 bits)
2940706f17cSEgbert Eich {
295a9c287c9SJani Nikula 	u32 val;
2960706f17cSEgbert Eich 
29767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
29848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
2990706f17cSEgbert Eich 
3000706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
3010706f17cSEgbert Eich 	val &= ~mask;
3020706f17cSEgbert Eich 	val |= bits;
3030706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
3040706f17cSEgbert Eich }
3050706f17cSEgbert Eich 
3060706f17cSEgbert Eich /**
3070706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3080706f17cSEgbert Eich  * @dev_priv: driver private
3090706f17cSEgbert Eich  * @mask: bits to update
3100706f17cSEgbert Eich  * @bits: bits to enable
3110706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3120706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3130706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3140706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3150706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3160706f17cSEgbert Eich  * version is also available.
3170706f17cSEgbert Eich  */
3180706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
319a9c287c9SJani Nikula 				   u32 mask,
320a9c287c9SJani Nikula 				   u32 bits)
3210706f17cSEgbert Eich {
3220706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3230706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3240706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3250706f17cSEgbert Eich }
3260706f17cSEgbert Eich 
327d9dc34f1SVille Syrjälä /**
328d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
329d9dc34f1SVille Syrjälä  * @dev_priv: driver private
330d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
331d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
332d9dc34f1SVille Syrjälä  */
333fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
334a9c287c9SJani Nikula 			    u32 interrupt_mask,
335a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
336036a4a7dSZhenyu Wang {
337a9c287c9SJani Nikula 	u32 new_val;
338d9dc34f1SVille Syrjälä 
33967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3404bc9d430SDaniel Vetter 
34148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
342d9dc34f1SVille Syrjälä 
34348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
344c67a470bSPaulo Zanoni 		return;
345c67a470bSPaulo Zanoni 
346d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
347d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
348d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
349d9dc34f1SVille Syrjälä 
350d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
351d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3521ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3533143a2bfSChris Wilson 		POSTING_READ(DEIMR);
354036a4a7dSZhenyu Wang 	}
355036a4a7dSZhenyu Wang }
356036a4a7dSZhenyu Wang 
3570961021aSBen Widawsky /**
3583a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3593a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3603a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3613a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3623a3b3c7dSVille Syrjälä  */
3633a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
364a9c287c9SJani Nikula 				u32 interrupt_mask,
365a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3663a3b3c7dSVille Syrjälä {
367a9c287c9SJani Nikula 	u32 new_val;
368a9c287c9SJani Nikula 	u32 old_val;
3693a3b3c7dSVille Syrjälä 
37067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3713a3b3c7dSVille Syrjälä 
37248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3733a3b3c7dSVille Syrjälä 
37448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
3753a3b3c7dSVille Syrjälä 		return;
3763a3b3c7dSVille Syrjälä 
3773a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
3783a3b3c7dSVille Syrjälä 
3793a3b3c7dSVille Syrjälä 	new_val = old_val;
3803a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
3813a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
3823a3b3c7dSVille Syrjälä 
3833a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
3843a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
3853a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
3863a3b3c7dSVille Syrjälä 	}
3873a3b3c7dSVille Syrjälä }
3883a3b3c7dSVille Syrjälä 
3893a3b3c7dSVille Syrjälä /**
390013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
391013d3752SVille Syrjälä  * @dev_priv: driver private
392013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
393013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
394013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
395013d3752SVille Syrjälä  */
396013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
397013d3752SVille Syrjälä 			 enum pipe pipe,
398a9c287c9SJani Nikula 			 u32 interrupt_mask,
399a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
400013d3752SVille Syrjälä {
401a9c287c9SJani Nikula 	u32 new_val;
402013d3752SVille Syrjälä 
40367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
404013d3752SVille Syrjälä 
40548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
406013d3752SVille Syrjälä 
40748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
408013d3752SVille Syrjälä 		return;
409013d3752SVille Syrjälä 
410013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
411013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
412013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
413013d3752SVille Syrjälä 
414013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
415013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
416013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
417013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
418013d3752SVille Syrjälä 	}
419013d3752SVille Syrjälä }
420013d3752SVille Syrjälä 
421013d3752SVille Syrjälä /**
422fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
423fee884edSDaniel Vetter  * @dev_priv: driver private
424fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
425fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
426fee884edSDaniel Vetter  */
42747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
428a9c287c9SJani Nikula 				  u32 interrupt_mask,
429a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
430fee884edSDaniel Vetter {
431a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
432fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
433fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
434fee884edSDaniel Vetter 
43548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
43615a17aaeSDaniel Vetter 
43767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
438fee884edSDaniel Vetter 
43948a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
440c67a470bSPaulo Zanoni 		return;
441c67a470bSPaulo Zanoni 
442fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
443fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
444fee884edSDaniel Vetter }
4458664281bSPaulo Zanoni 
4466b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4476b12ca56SVille Syrjälä 			      enum pipe pipe)
4487c463586SKeith Packard {
4496b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
45010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
45110c59c51SImre Deak 
4526b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4536b12ca56SVille Syrjälä 
4546b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
4556b12ca56SVille Syrjälä 		goto out;
4566b12ca56SVille Syrjälä 
45710c59c51SImre Deak 	/*
458724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
459724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
46010c59c51SImre Deak 	 */
46148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
46248a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
46310c59c51SImre Deak 		return 0;
464724a6905SVille Syrjälä 	/*
465724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
466724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
467724a6905SVille Syrjälä 	 */
46848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
46948a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
470724a6905SVille Syrjälä 		return 0;
47110c59c51SImre Deak 
47210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
47310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
47410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
47510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
47610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
47710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
47810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
47910c59c51SImre Deak 
4806b12ca56SVille Syrjälä out:
48148a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
48248a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
4836b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
4846b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
4856b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
4866b12ca56SVille Syrjälä 
48710c59c51SImre Deak 	return enable_mask;
48810c59c51SImre Deak }
48910c59c51SImre Deak 
4906b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
4916b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
492755e9019SImre Deak {
4936b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
494755e9019SImre Deak 	u32 enable_mask;
495755e9019SImre Deak 
49648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
4976b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
4986b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
4996b12ca56SVille Syrjälä 
5006b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
50148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5026b12ca56SVille Syrjälä 
5036b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5046b12ca56SVille Syrjälä 		return;
5056b12ca56SVille Syrjälä 
5066b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5076b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5086b12ca56SVille Syrjälä 
5096b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5106b12ca56SVille Syrjälä 	POSTING_READ(reg);
511755e9019SImre Deak }
512755e9019SImre Deak 
5136b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5146b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
515755e9019SImre Deak {
5166b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
517755e9019SImre Deak 	u32 enable_mask;
518755e9019SImre Deak 
51948a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5206b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5216b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5226b12ca56SVille Syrjälä 
5236b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52448a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5256b12ca56SVille Syrjälä 
5266b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5276b12ca56SVille Syrjälä 		return;
5286b12ca56SVille Syrjälä 
5296b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5306b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5316b12ca56SVille Syrjälä 
5326b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5336b12ca56SVille Syrjälä 	POSTING_READ(reg);
534755e9019SImre Deak }
535755e9019SImre Deak 
536f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
537f3e30485SVille Syrjälä {
538f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
539f3e30485SVille Syrjälä 		return false;
540f3e30485SVille Syrjälä 
541f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
542f3e30485SVille Syrjälä }
543f3e30485SVille Syrjälä 
544c0e09200SDave Airlie /**
545f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
54614bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
54701c66889SZhao Yakui  */
54891d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
54901c66889SZhao Yakui {
550f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
551f49e38ddSJani Nikula 		return;
552f49e38ddSJani Nikula 
55313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
55401c66889SZhao Yakui 
555755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
55691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
5573b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
558755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5591ec14ad3SChris Wilson 
56013321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
56101c66889SZhao Yakui }
56201c66889SZhao Yakui 
563f75f3746SVille Syrjälä /*
564f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
565f75f3746SVille Syrjälä  * around the vertical blanking period.
566f75f3746SVille Syrjälä  *
567f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
568f75f3746SVille Syrjälä  *  vblank_start >= 3
569f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
570f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
571f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
572f75f3746SVille Syrjälä  *
573f75f3746SVille Syrjälä  *           start of vblank:
574f75f3746SVille Syrjälä  *           latch double buffered registers
575f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
576f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
577f75f3746SVille Syrjälä  *           |
578f75f3746SVille Syrjälä  *           |          frame start:
579f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
580f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
581f75f3746SVille Syrjälä  *           |          |
582f75f3746SVille Syrjälä  *           |          |  start of vsync:
583f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
584f75f3746SVille Syrjälä  *           |          |  |
585f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
586f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
587f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
588f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
589f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
590f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
591f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
592f75f3746SVille Syrjälä  *       |          |                                         |
593f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
594f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
595f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
596f75f3746SVille Syrjälä  *
597f75f3746SVille Syrjälä  * x  = horizontal active
598f75f3746SVille Syrjälä  * _  = horizontal blanking
599f75f3746SVille Syrjälä  * hs = horizontal sync
600f75f3746SVille Syrjälä  * va = vertical active
601f75f3746SVille Syrjälä  * vb = vertical blanking
602f75f3746SVille Syrjälä  * vs = vertical sync
603f75f3746SVille Syrjälä  * vbs = vblank_start (number)
604f75f3746SVille Syrjälä  *
605f75f3746SVille Syrjälä  * Summary:
606f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
607f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
608f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
609f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
610f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
611f75f3746SVille Syrjälä  */
612f75f3746SVille Syrjälä 
61342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
61442f52ef8SKeith Packard  * we use as a pipe index
61542f52ef8SKeith Packard  */
61608fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6170a3e67a4SJesse Barnes {
61808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
61908fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
62032db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
62108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
622f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6230b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
624694e409dSVille Syrjälä 	unsigned long irqflags;
625391f75e2SVille Syrjälä 
62632db0b65SVille Syrjälä 	/*
62732db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
62832db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
62932db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
63032db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
63132db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
63232db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
63332db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
63432db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
63532db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
63632db0b65SVille Syrjälä 	 */
63732db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
63832db0b65SVille Syrjälä 		return 0;
63932db0b65SVille Syrjälä 
6400b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6410b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6420b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6430b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6440b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
645391f75e2SVille Syrjälä 
6460b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6470b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6480b2a8e09SVille Syrjälä 
6490b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6500b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6510b2a8e09SVille Syrjälä 
6529db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6539db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6545eddb70bSChris Wilson 
655694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
656694e409dSVille Syrjälä 
6570a3e67a4SJesse Barnes 	/*
6580a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6590a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6600a3e67a4SJesse Barnes 	 * register.
6610a3e67a4SJesse Barnes 	 */
6620a3e67a4SJesse Barnes 	do {
6638cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6648cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6658cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6660a3e67a4SJesse Barnes 	} while (high1 != high2);
6670a3e67a4SJesse Barnes 
668694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
669694e409dSVille Syrjälä 
6705eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
671391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6725eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
673391f75e2SVille Syrjälä 
674391f75e2SVille Syrjälä 	/*
675391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
676391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
677391f75e2SVille Syrjälä 	 * counter against vblank start.
678391f75e2SVille Syrjälä 	 */
679edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6800a3e67a4SJesse Barnes }
6810a3e67a4SJesse Barnes 
68208fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
6839880b7a5SJesse Barnes {
68408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
68533267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
68608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
6879880b7a5SJesse Barnes 
68833267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
68933267703SVandita Kulkarni 		return 0;
69033267703SVandita Kulkarni 
691649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
6929880b7a5SJesse Barnes }
6939880b7a5SJesse Barnes 
694aec0246fSUma Shankar /*
695aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
696aec0246fSUma Shankar  * scanline register will not work to get the scanline,
697aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
698aec0246fSUma Shankar  * with scanline register updates.
699aec0246fSUma Shankar  * This function will use Framestamp and current
700aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
701aec0246fSUma Shankar  */
702aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
703aec0246fSUma Shankar {
704aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
705aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
706aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
707aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
708aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
709aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
710aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
711aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
712aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
713aec0246fSUma Shankar 
714aec0246fSUma Shankar 	/*
715aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
716aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
717aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
718aec0246fSUma Shankar 	 * during the same frame.
719aec0246fSUma Shankar 	 */
720aec0246fSUma Shankar 	do {
721aec0246fSUma Shankar 		/*
722aec0246fSUma Shankar 		 * This field provides read back of the display
723aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
724aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
725aec0246fSUma Shankar 		 */
7268cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7278cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
728aec0246fSUma Shankar 
729aec0246fSUma Shankar 		/*
730aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
731aec0246fSUma Shankar 		 * time stamp value.
732aec0246fSUma Shankar 		 */
7338cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
734aec0246fSUma Shankar 
7358cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7368cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
737aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
738aec0246fSUma Shankar 
739aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
740aec0246fSUma Shankar 					clock), 1000 * htotal);
741aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
742aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
743aec0246fSUma Shankar 
744aec0246fSUma Shankar 	return scanline;
745aec0246fSUma Shankar }
746aec0246fSUma Shankar 
7478cbda6b2SJani Nikula /*
7488cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7498cbda6b2SJani Nikula  * forcewake etc.
7508cbda6b2SJani Nikula  */
751a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
752a225f079SVille Syrjälä {
753a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
754fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7555caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7565caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
757a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
75880715b2fSVille Syrjälä 	int position, vtotal;
759a225f079SVille Syrjälä 
76072259536SVille Syrjälä 	if (!crtc->active)
76172259536SVille Syrjälä 		return -1;
76272259536SVille Syrjälä 
7635caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7645caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7655caa0feaSDaniel Vetter 
766af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
767aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
768aec0246fSUma Shankar 
76980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
770a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
771a225f079SVille Syrjälä 		vtotal /= 2;
772a225f079SVille Syrjälä 
773cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
7748cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
775a225f079SVille Syrjälä 	else
7768cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
777a225f079SVille Syrjälä 
778a225f079SVille Syrjälä 	/*
77941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
78041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
78141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
78241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
78341b578fbSJesse Barnes 	 *
78441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
78541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
78641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
78741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
78841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
78941b578fbSJesse Barnes 	 */
79091d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
79141b578fbSJesse Barnes 		int i, temp;
79241b578fbSJesse Barnes 
79341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
79441b578fbSJesse Barnes 			udelay(1);
7958cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
79641b578fbSJesse Barnes 			if (temp != position) {
79741b578fbSJesse Barnes 				position = temp;
79841b578fbSJesse Barnes 				break;
79941b578fbSJesse Barnes 			}
80041b578fbSJesse Barnes 		}
80141b578fbSJesse Barnes 	}
80241b578fbSJesse Barnes 
80341b578fbSJesse Barnes 	/*
80480715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
80580715b2fSVille Syrjälä 	 * scanline_offset adjustment.
806a225f079SVille Syrjälä 	 */
80780715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
808a225f079SVille Syrjälä }
809a225f079SVille Syrjälä 
8104bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8114bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8124bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8133bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8143bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8150af7e4dfSMario Kleiner {
8164bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
817fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8184bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
819e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8203aa18df8SVille Syrjälä 	int position;
82178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
822ad3543edSMario Kleiner 	unsigned long irqflags;
8238a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
8248a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
825af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8260af7e4dfSMario Kleiner 
82748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
82800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
82900376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8309db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8311bf6ad62SDaniel Vetter 		return false;
8320af7e4dfSMario Kleiner 	}
8330af7e4dfSMario Kleiner 
834c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
83578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
836c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
837c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
838c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8390af7e4dfSMario Kleiner 
840d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
841d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
842d31faf65SVille Syrjälä 		vbl_end /= 2;
843d31faf65SVille Syrjälä 		vtotal /= 2;
844d31faf65SVille Syrjälä 	}
845d31faf65SVille Syrjälä 
846ad3543edSMario Kleiner 	/*
847ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
848ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
849ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
850ad3543edSMario Kleiner 	 */
851ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
852ad3543edSMario Kleiner 
853ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
854ad3543edSMario Kleiner 
855ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
856ad3543edSMario Kleiner 	if (stime)
857ad3543edSMario Kleiner 		*stime = ktime_get();
858ad3543edSMario Kleiner 
8598a920e24SVille Syrjälä 	if (use_scanline_counter) {
8600af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8610af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8620af7e4dfSMario Kleiner 		 */
863e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8640af7e4dfSMario Kleiner 	} else {
8650af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8660af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8670af7e4dfSMario Kleiner 		 * scanout position.
8680af7e4dfSMario Kleiner 		 */
8698cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8700af7e4dfSMario Kleiner 
8713aa18df8SVille Syrjälä 		/* convert to pixel counts */
8723aa18df8SVille Syrjälä 		vbl_start *= htotal;
8733aa18df8SVille Syrjälä 		vbl_end *= htotal;
8743aa18df8SVille Syrjälä 		vtotal *= htotal;
87578e8fc6bSVille Syrjälä 
87678e8fc6bSVille Syrjälä 		/*
8777e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8787e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8797e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8807e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8817e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8827e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8837e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8847e78f1cbSVille Syrjälä 		 */
8857e78f1cbSVille Syrjälä 		if (position >= vtotal)
8867e78f1cbSVille Syrjälä 			position = vtotal - 1;
8877e78f1cbSVille Syrjälä 
8887e78f1cbSVille Syrjälä 		/*
88978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
89078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
89178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
89278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
89378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
89478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
89578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
89678e8fc6bSVille Syrjälä 		 */
89778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8983aa18df8SVille Syrjälä 	}
8993aa18df8SVille Syrjälä 
900ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
901ad3543edSMario Kleiner 	if (etime)
902ad3543edSMario Kleiner 		*etime = ktime_get();
903ad3543edSMario Kleiner 
904ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
905ad3543edSMario Kleiner 
906ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907ad3543edSMario Kleiner 
9083aa18df8SVille Syrjälä 	/*
9093aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9103aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9113aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9123aa18df8SVille Syrjälä 	 * up since vbl_end.
9133aa18df8SVille Syrjälä 	 */
9143aa18df8SVille Syrjälä 	if (position >= vbl_start)
9153aa18df8SVille Syrjälä 		position -= vbl_end;
9163aa18df8SVille Syrjälä 	else
9173aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9183aa18df8SVille Syrjälä 
9198a920e24SVille Syrjälä 	if (use_scanline_counter) {
9203aa18df8SVille Syrjälä 		*vpos = position;
9213aa18df8SVille Syrjälä 		*hpos = 0;
9223aa18df8SVille Syrjälä 	} else {
9230af7e4dfSMario Kleiner 		*vpos = position / htotal;
9240af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9250af7e4dfSMario Kleiner 	}
9260af7e4dfSMario Kleiner 
9271bf6ad62SDaniel Vetter 	return true;
9280af7e4dfSMario Kleiner }
9290af7e4dfSMario Kleiner 
9304bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9314bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9324bbffbf3SThomas Zimmermann {
9334bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9344bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
93548e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9364bbffbf3SThomas Zimmermann }
9374bbffbf3SThomas Zimmermann 
938a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
939a225f079SVille Syrjälä {
940fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
941a225f079SVille Syrjälä 	unsigned long irqflags;
942a225f079SVille Syrjälä 	int position;
943a225f079SVille Syrjälä 
944a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
945a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
946a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
947a225f079SVille Syrjälä 
948a225f079SVille Syrjälä 	return position;
949a225f079SVille Syrjälä }
950a225f079SVille Syrjälä 
951e3689190SBen Widawsky /**
95274bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
953e3689190SBen Widawsky  * occurred.
954e3689190SBen Widawsky  * @work: workqueue struct
955e3689190SBen Widawsky  *
956e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
957e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
958e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
959e3689190SBen Widawsky  */
96074bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
961e3689190SBen Widawsky {
9622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
963cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
964cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
965e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
96635a85ac6SBen Widawsky 	char *parity_event[6];
967a9c287c9SJani Nikula 	u32 misccpctl;
968a9c287c9SJani Nikula 	u8 slice = 0;
969e3689190SBen Widawsky 
970e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
971e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
972e3689190SBen Widawsky 	 * any time we access those registers.
973e3689190SBen Widawsky 	 */
97491c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
975e3689190SBen Widawsky 
97635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
97748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
97835a85ac6SBen Widawsky 		goto out;
97935a85ac6SBen Widawsky 
980e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
981e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
982e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
983e3689190SBen Widawsky 
98435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
985f0f59a00SVille Syrjälä 		i915_reg_t reg;
98635a85ac6SBen Widawsky 
98735a85ac6SBen Widawsky 		slice--;
98848a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
98948a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
99035a85ac6SBen Widawsky 			break;
99135a85ac6SBen Widawsky 
99235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
99335a85ac6SBen Widawsky 
9946fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
99535a85ac6SBen Widawsky 
99635a85ac6SBen Widawsky 		error_status = I915_READ(reg);
997e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
998e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
999e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1000e3689190SBen Widawsky 
100135a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
100235a85ac6SBen Widawsky 		POSTING_READ(reg);
1003e3689190SBen Widawsky 
1004cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1005e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1006e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1007e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
100835a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
100935a85ac6SBen Widawsky 		parity_event[5] = NULL;
1010e3689190SBen Widawsky 
101191c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1012e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1013e3689190SBen Widawsky 
101435a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
101535a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1016e3689190SBen Widawsky 
101735a85ac6SBen Widawsky 		kfree(parity_event[4]);
1018e3689190SBen Widawsky 		kfree(parity_event[3]);
1019e3689190SBen Widawsky 		kfree(parity_event[2]);
1020e3689190SBen Widawsky 		kfree(parity_event[1]);
1021e3689190SBen Widawsky 	}
1022e3689190SBen Widawsky 
102335a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
102435a85ac6SBen Widawsky 
102535a85ac6SBen Widawsky out:
102648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1027cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1028cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1029cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
103035a85ac6SBen Widawsky 
103191c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
103235a85ac6SBen Widawsky }
103335a85ac6SBen Widawsky 
1034af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1035121e758eSDhinakaran Pandiyan {
1036af92058fSVille Syrjälä 	switch (pin) {
1037da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1038121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1039da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1040121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1041da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1042121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1043da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1044121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1045da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
104648ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
1047da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
104848ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
104948ef15d3SJosé Roberto de Souza 	default:
105048ef15d3SJosé Roberto de Souza 		return false;
105148ef15d3SJosé Roberto de Souza 	}
105248ef15d3SJosé Roberto de Souza }
105348ef15d3SJosé Roberto de Souza 
1054af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
105563c88d22SImre Deak {
1056af92058fSVille Syrjälä 	switch (pin) {
1057af92058fSVille Syrjälä 	case HPD_PORT_A:
1058195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1059af92058fSVille Syrjälä 	case HPD_PORT_B:
106063c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1061af92058fSVille Syrjälä 	case HPD_PORT_C:
106263c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
106363c88d22SImre Deak 	default:
106463c88d22SImre Deak 		return false;
106563c88d22SImre Deak 	}
106663c88d22SImre Deak }
106763c88d22SImre Deak 
1068af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
106931604222SAnusha Srivatsa {
1070af92058fSVille Syrjälä 	switch (pin) {
1071af92058fSVille Syrjälä 	case HPD_PORT_A:
1072ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1073af92058fSVille Syrjälä 	case HPD_PORT_B:
1074ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
10758ef7e340SMatt Roper 	case HPD_PORT_C:
1076ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
107731604222SAnusha Srivatsa 	default:
107831604222SAnusha Srivatsa 		return false;
107931604222SAnusha Srivatsa 	}
108031604222SAnusha Srivatsa }
108131604222SAnusha Srivatsa 
1082af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
108331604222SAnusha Srivatsa {
1084af92058fSVille Syrjälä 	switch (pin) {
1085da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
108631604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1087da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
108831604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1089da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
109031604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1091da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
109231604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1093da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
109452dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1095da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
109652dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
109752dfdba0SLucas De Marchi 	default:
109852dfdba0SLucas De Marchi 		return false;
109952dfdba0SLucas De Marchi 	}
110052dfdba0SLucas De Marchi }
110152dfdba0SLucas De Marchi 
1102af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11036dbf30ceSVille Syrjälä {
1104af92058fSVille Syrjälä 	switch (pin) {
1105af92058fSVille Syrjälä 	case HPD_PORT_E:
11066dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11076dbf30ceSVille Syrjälä 	default:
11086dbf30ceSVille Syrjälä 		return false;
11096dbf30ceSVille Syrjälä 	}
11106dbf30ceSVille Syrjälä }
11116dbf30ceSVille Syrjälä 
1112af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
111374c0b395SVille Syrjälä {
1114af92058fSVille Syrjälä 	switch (pin) {
1115af92058fSVille Syrjälä 	case HPD_PORT_A:
111674c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1117af92058fSVille Syrjälä 	case HPD_PORT_B:
111874c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1119af92058fSVille Syrjälä 	case HPD_PORT_C:
112074c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1121af92058fSVille Syrjälä 	case HPD_PORT_D:
112274c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
112374c0b395SVille Syrjälä 	default:
112474c0b395SVille Syrjälä 		return false;
112574c0b395SVille Syrjälä 	}
112674c0b395SVille Syrjälä }
112774c0b395SVille Syrjälä 
1128af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1129e4ce95aaSVille Syrjälä {
1130af92058fSVille Syrjälä 	switch (pin) {
1131af92058fSVille Syrjälä 	case HPD_PORT_A:
1132e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1133e4ce95aaSVille Syrjälä 	default:
1134e4ce95aaSVille Syrjälä 		return false;
1135e4ce95aaSVille Syrjälä 	}
1136e4ce95aaSVille Syrjälä }
1137e4ce95aaSVille Syrjälä 
1138af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
113913cf5504SDave Airlie {
1140af92058fSVille Syrjälä 	switch (pin) {
1141af92058fSVille Syrjälä 	case HPD_PORT_B:
1142676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1143af92058fSVille Syrjälä 	case HPD_PORT_C:
1144676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1145af92058fSVille Syrjälä 	case HPD_PORT_D:
1146676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1147676574dfSJani Nikula 	default:
1148676574dfSJani Nikula 		return false;
114913cf5504SDave Airlie 	}
115013cf5504SDave Airlie }
115113cf5504SDave Airlie 
1152af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115313cf5504SDave Airlie {
1154af92058fSVille Syrjälä 	switch (pin) {
1155af92058fSVille Syrjälä 	case HPD_PORT_B:
1156676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1157af92058fSVille Syrjälä 	case HPD_PORT_C:
1158676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1159af92058fSVille Syrjälä 	case HPD_PORT_D:
1160676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1161676574dfSJani Nikula 	default:
1162676574dfSJani Nikula 		return false;
116313cf5504SDave Airlie 	}
116413cf5504SDave Airlie }
116513cf5504SDave Airlie 
116642db67d6SVille Syrjälä /*
116742db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
116842db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
116942db67d6SVille Syrjälä  * hotplug detection results from several registers.
117042db67d6SVille Syrjälä  *
117142db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
117242db67d6SVille Syrjälä  */
1173cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1174cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
11758c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1176fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1177af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1178676574dfSJani Nikula {
1179e9be2850SVille Syrjälä 	enum hpd_pin pin;
1180676574dfSJani Nikula 
118152dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
118252dfdba0SLucas De Marchi 
1183e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1184e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
11858c841e57SJani Nikula 			continue;
11868c841e57SJani Nikula 
1187e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1188676574dfSJani Nikula 
1189af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1190e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1191676574dfSJani Nikula 	}
1192676574dfSJani Nikula 
119300376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
119400376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1195f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1196676574dfSJani Nikula 
1197676574dfSJani Nikula }
1198676574dfSJani Nikula 
119991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1200515ac2bbSDaniel Vetter {
120128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1202515ac2bbSDaniel Vetter }
1203515ac2bbSDaniel Vetter 
120491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1205ce99c256SDaniel Vetter {
12069ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1207ce99c256SDaniel Vetter }
1208ce99c256SDaniel Vetter 
12098bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
121091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
121191d14251STvrtko Ursulin 					 enum pipe pipe,
1212a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1213a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1214a9c287c9SJani Nikula 					 u32 crc4)
12158bf1e9f1SShuang He {
12168c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
121700535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12185cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12195cee6c45SVille Syrjälä 
12205cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1221b2c88f5bSDamien Lespiau 
1222d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12238c6b709dSTomeu Vizoso 	/*
12248c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
12258c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
12268c6b709dSTomeu Vizoso 	 * out the buggy result.
12278c6b709dSTomeu Vizoso 	 *
1228163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
12298c6b709dSTomeu Vizoso 	 * don't trust that one either.
12308c6b709dSTomeu Vizoso 	 */
1231033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1232163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
12338c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
12348c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
12358c6b709dSTomeu Vizoso 		return;
12368c6b709dSTomeu Vizoso 	}
12378c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
12386cc42152SMaarten Lankhorst 
1239246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1240ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1241246ee524STomeu Vizoso 				crcs);
12428c6b709dSTomeu Vizoso }
1243277de95eSDaniel Vetter #else
1244277de95eSDaniel Vetter static inline void
124591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
124691d14251STvrtko Ursulin 			     enum pipe pipe,
1247a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1248a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1249a9c287c9SJani Nikula 			     u32 crc4) {}
1250277de95eSDaniel Vetter #endif
1251eba94eb9SDaniel Vetter 
12521288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
12531288f9b0SKarthik B S 			      enum pipe pipe)
12541288f9b0SKarthik B S {
12551288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
12561288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
12571288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
12581288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
12591288f9b0SKarthik B S 	unsigned long irqflags;
12601288f9b0SKarthik B S 
12611288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
12621288f9b0SKarthik B S 
12631288f9b0SKarthik B S 	crtc_state->event = NULL;
12641288f9b0SKarthik B S 
12651288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
12661288f9b0SKarthik B S 
12671288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
12681288f9b0SKarthik B S }
1269277de95eSDaniel Vetter 
127091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
127191d14251STvrtko Ursulin 				     enum pipe pipe)
12725a69b89fSDaniel Vetter {
127391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
12745a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
12755a69b89fSDaniel Vetter 				     0, 0, 0, 0);
12765a69b89fSDaniel Vetter }
12775a69b89fSDaniel Vetter 
127891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
127991d14251STvrtko Ursulin 				     enum pipe pipe)
1280eba94eb9SDaniel Vetter {
128191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1282eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1283eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1284eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1285eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
12868bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1287eba94eb9SDaniel Vetter }
12885b3a856bSDaniel Vetter 
128991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
129091d14251STvrtko Ursulin 				      enum pipe pipe)
12915b3a856bSDaniel Vetter {
1292a9c287c9SJani Nikula 	u32 res1, res2;
12930b5c5ed0SDaniel Vetter 
129491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
12950b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
12960b5c5ed0SDaniel Vetter 	else
12970b5c5ed0SDaniel Vetter 		res1 = 0;
12980b5c5ed0SDaniel Vetter 
129991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
13000b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
13010b5c5ed0SDaniel Vetter 	else
13020b5c5ed0SDaniel Vetter 		res2 = 0;
13035b3a856bSDaniel Vetter 
130491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13050b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13060b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13070b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13080b5c5ed0SDaniel Vetter 				     res1, res2);
13095b3a856bSDaniel Vetter }
13108bf1e9f1SShuang He 
131144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
131244d9241eSVille Syrjälä {
131344d9241eSVille Syrjälä 	enum pipe pipe;
131444d9241eSVille Syrjälä 
131544d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
131644d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
131744d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
131844d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
131944d9241eSVille Syrjälä 
132044d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
132144d9241eSVille Syrjälä 	}
132244d9241eSVille Syrjälä }
132344d9241eSVille Syrjälä 
1324eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
132591d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
13267e231dbeSJesse Barnes {
1327d048a268SVille Syrjälä 	enum pipe pipe;
13287e231dbeSJesse Barnes 
132958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
13301ca993d2SVille Syrjälä 
13311ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
13321ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
13331ca993d2SVille Syrjälä 		return;
13341ca993d2SVille Syrjälä 	}
13351ca993d2SVille Syrjälä 
1336055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1337f0f59a00SVille Syrjälä 		i915_reg_t reg;
13386b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
133991d181ddSImre Deak 
1340bbb5eebfSDaniel Vetter 		/*
1341bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1342bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1343bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1344bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1345bbb5eebfSDaniel Vetter 		 * handle.
1346bbb5eebfSDaniel Vetter 		 */
13470f239f4cSDaniel Vetter 
13480f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
13496b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1350bbb5eebfSDaniel Vetter 
1351bbb5eebfSDaniel Vetter 		switch (pipe) {
1352d048a268SVille Syrjälä 		default:
1353bbb5eebfSDaniel Vetter 		case PIPE_A:
1354bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1355bbb5eebfSDaniel Vetter 			break;
1356bbb5eebfSDaniel Vetter 		case PIPE_B:
1357bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1358bbb5eebfSDaniel Vetter 			break;
13593278f67fSVille Syrjälä 		case PIPE_C:
13603278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
13613278f67fSVille Syrjälä 			break;
1362bbb5eebfSDaniel Vetter 		}
1363bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
13646b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1365bbb5eebfSDaniel Vetter 
13666b12ca56SVille Syrjälä 		if (!status_mask)
136791d181ddSImre Deak 			continue;
136891d181ddSImre Deak 
136991d181ddSImre Deak 		reg = PIPESTAT(pipe);
13706b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
13716b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
13727e231dbeSJesse Barnes 
13737e231dbeSJesse Barnes 		/*
13747e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1375132c27c9SVille Syrjälä 		 *
1376132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1377132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1378132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1379132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1380132c27c9SVille Syrjälä 		 * an interrupt is still pending.
13817e231dbeSJesse Barnes 		 */
1382132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1383132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1384132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1385132c27c9SVille Syrjälä 		}
13867e231dbeSJesse Barnes 	}
138758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
13882ecb8ca4SVille Syrjälä }
13892ecb8ca4SVille Syrjälä 
1390eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1391eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1392eb64343cSVille Syrjälä {
1393eb64343cSVille Syrjälä 	enum pipe pipe;
1394eb64343cSVille Syrjälä 
1395eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1396eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1397aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1398eb64343cSVille Syrjälä 
1399eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1400eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1401eb64343cSVille Syrjälä 
1402eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1403eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1404eb64343cSVille Syrjälä 	}
1405eb64343cSVille Syrjälä }
1406eb64343cSVille Syrjälä 
1407eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1408eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1409eb64343cSVille Syrjälä {
1410eb64343cSVille Syrjälä 	bool blc_event = false;
1411eb64343cSVille Syrjälä 	enum pipe pipe;
1412eb64343cSVille Syrjälä 
1413eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1414eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1415aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1416eb64343cSVille Syrjälä 
1417eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1418eb64343cSVille Syrjälä 			blc_event = true;
1419eb64343cSVille Syrjälä 
1420eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1421eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1422eb64343cSVille Syrjälä 
1423eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1424eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1425eb64343cSVille Syrjälä 	}
1426eb64343cSVille Syrjälä 
1427eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1428eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1429eb64343cSVille Syrjälä }
1430eb64343cSVille Syrjälä 
1431eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1432eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1433eb64343cSVille Syrjälä {
1434eb64343cSVille Syrjälä 	bool blc_event = false;
1435eb64343cSVille Syrjälä 	enum pipe pipe;
1436eb64343cSVille Syrjälä 
1437eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1438eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1439aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1440eb64343cSVille Syrjälä 
1441eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1442eb64343cSVille Syrjälä 			blc_event = true;
1443eb64343cSVille Syrjälä 
1444eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1445eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1446eb64343cSVille Syrjälä 
1447eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1448eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1449eb64343cSVille Syrjälä 	}
1450eb64343cSVille Syrjälä 
1451eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1452eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1453eb64343cSVille Syrjälä 
1454eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1455eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1456eb64343cSVille Syrjälä }
1457eb64343cSVille Syrjälä 
145891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
14592ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
14602ecb8ca4SVille Syrjälä {
14612ecb8ca4SVille Syrjälä 	enum pipe pipe;
14627e231dbeSJesse Barnes 
1463055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1464fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1465aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
14664356d586SDaniel Vetter 
14674356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
146891d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
14692d9d2b0bSVille Syrjälä 
14701f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14711f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
147231acc7f5SJesse Barnes 	}
147331acc7f5SJesse Barnes 
1474c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
147591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1476c1874ed7SImre Deak }
1477c1874ed7SImre Deak 
14781ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
147916c6c56bSVille Syrjälä {
14800ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
14810ba7c51aSVille Syrjälä 	int i;
148216c6c56bSVille Syrjälä 
14830ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
14840ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14850ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
14860ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
14870ba7c51aSVille Syrjälä 	else
14880ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
14890ba7c51aSVille Syrjälä 
14900ba7c51aSVille Syrjälä 	/*
14910ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
14920ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
14930ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
14940ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
14950ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
14960ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
14970ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
14980ba7c51aSVille Syrjälä 	 */
14990ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
15000ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
15010ba7c51aSVille Syrjälä 
15020ba7c51aSVille Syrjälä 		if (tmp == 0)
15030ba7c51aSVille Syrjälä 			return hotplug_status;
15040ba7c51aSVille Syrjälä 
15050ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15063ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15070ba7c51aSVille Syrjälä 	}
15080ba7c51aSVille Syrjälä 
150948a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15100ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15110ba7c51aSVille Syrjälä 		      I915_READ(PORT_HOTPLUG_STAT));
15121ae3c34cSVille Syrjälä 
15131ae3c34cSVille Syrjälä 	return hotplug_status;
15141ae3c34cSVille Syrjälä }
15151ae3c34cSVille Syrjälä 
151691d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15171ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15181ae3c34cSVille Syrjälä {
15191ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15200398993bSVille Syrjälä 	u32 hotplug_trigger;
15213ff60f89SOscar Mateo 
15220398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15230398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15240398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
15250398993bSVille Syrjälä 	else
15260398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
152716c6c56bSVille Syrjälä 
152858f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1529cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1530cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
15310398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1532fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
153358f2cf24SVille Syrjälä 
153491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
153558f2cf24SVille Syrjälä 	}
1536369712e8SJani Nikula 
15370398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
15380398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
15390398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
154091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
154158f2cf24SVille Syrjälä }
154216c6c56bSVille Syrjälä 
1543c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1544c1874ed7SImre Deak {
1545b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1546c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1547c1874ed7SImre Deak 
15482dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15492dd2a883SImre Deak 		return IRQ_NONE;
15502dd2a883SImre Deak 
15511f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
15529102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
15531f814dacSImre Deak 
15541e1cace9SVille Syrjälä 	do {
15556e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
15562ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
15571ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1558a5e485a9SVille Syrjälä 		u32 ier = 0;
15593ff60f89SOscar Mateo 
1560c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1561c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15623ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1563c1874ed7SImre Deak 
1564c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
15651e1cace9SVille Syrjälä 			break;
1566c1874ed7SImre Deak 
1567c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1568c1874ed7SImre Deak 
1569a5e485a9SVille Syrjälä 		/*
1570a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1571a5e485a9SVille Syrjälä 		 *
1572a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1573a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1574a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1575a5e485a9SVille Syrjälä 		 *
1576a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1577a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1578a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1579a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1580a5e485a9SVille Syrjälä 		 * bits this time around.
1581a5e485a9SVille Syrjälä 		 */
15824a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1583a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1584a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
15854a0a0202SVille Syrjälä 
15864a0a0202SVille Syrjälä 		if (gt_iir)
15874a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
15884a0a0202SVille Syrjälä 		if (pm_iir)
15894a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
15904a0a0202SVille Syrjälä 
15917ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
15921ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
15937ce4d1f2SVille Syrjälä 
15943ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15953ff60f89SOscar Mateo 		 * signalled in iir */
1596eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
15977ce4d1f2SVille Syrjälä 
1598eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1599eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1600eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1601eef57324SJerome Anand 
16027ce4d1f2SVille Syrjälä 		/*
16037ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16047ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16057ce4d1f2SVille Syrjälä 		 */
16067ce4d1f2SVille Syrjälä 		if (iir)
16077ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16084a0a0202SVille Syrjälä 
1609a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
16104a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16111ae3c34cSVille Syrjälä 
161252894874SVille Syrjälä 		if (gt_iir)
1613cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
161452894874SVille Syrjälä 		if (pm_iir)
16153e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
161652894874SVille Syrjälä 
16171ae3c34cSVille Syrjälä 		if (hotplug_status)
161891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16192ecb8ca4SVille Syrjälä 
162091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
16211e1cace9SVille Syrjälä 	} while (0);
16227e231dbeSJesse Barnes 
16239102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16241f814dacSImre Deak 
16257e231dbeSJesse Barnes 	return ret;
16267e231dbeSJesse Barnes }
16277e231dbeSJesse Barnes 
162843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
162943f328d7SVille Syrjälä {
1630b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
163143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
163243f328d7SVille Syrjälä 
16332dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16342dd2a883SImre Deak 		return IRQ_NONE;
16352dd2a883SImre Deak 
16361f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16379102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16381f814dacSImre Deak 
1639579de73bSChris Wilson 	do {
16406e814800SVille Syrjälä 		u32 master_ctl, iir;
16412ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16421ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1643a5e485a9SVille Syrjälä 		u32 ier = 0;
1644a5e485a9SVille Syrjälä 
16458e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16463278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16473278f67fSVille Syrjälä 
16483278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16498e5fd599SVille Syrjälä 			break;
165043f328d7SVille Syrjälä 
165127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
165227b6c122SOscar Mateo 
1653a5e485a9SVille Syrjälä 		/*
1654a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1655a5e485a9SVille Syrjälä 		 *
1656a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1657a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1658a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1659a5e485a9SVille Syrjälä 		 *
1660a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1661a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1662a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1663a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1664a5e485a9SVille Syrjälä 		 * bits this time around.
1665a5e485a9SVille Syrjälä 		 */
166643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1667a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1668a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
166943f328d7SVille Syrjälä 
16706cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
167127b6c122SOscar Mateo 
167227b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16731ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
167443f328d7SVille Syrjälä 
167527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
167627b6c122SOscar Mateo 		 * signalled in iir */
1677eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
167843f328d7SVille Syrjälä 
1679eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1680eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1681eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1682eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1683eef57324SJerome Anand 
16847ce4d1f2SVille Syrjälä 		/*
16857ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16867ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16877ce4d1f2SVille Syrjälä 		 */
16887ce4d1f2SVille Syrjälä 		if (iir)
16897ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16907ce4d1f2SVille Syrjälä 
1691a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1692e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
16931ae3c34cSVille Syrjälä 
16941ae3c34cSVille Syrjälä 		if (hotplug_status)
169591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16962ecb8ca4SVille Syrjälä 
169791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1698579de73bSChris Wilson 	} while (0);
16993278f67fSVille Syrjälä 
17009102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17011f814dacSImre Deak 
170243f328d7SVille Syrjälä 	return ret;
170343f328d7SVille Syrjälä }
170443f328d7SVille Syrjälä 
170591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17060398993bSVille Syrjälä 				u32 hotplug_trigger)
1707776ad806SJesse Barnes {
170842db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1709776ad806SJesse Barnes 
17106a39d7c9SJani Nikula 	/*
17116a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17126a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17136a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17146a39d7c9SJani Nikula 	 * errors.
17156a39d7c9SJani Nikula 	 */
171613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
17176a39d7c9SJani Nikula 	if (!hotplug_trigger) {
17186a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
17196a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
17206a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
17216a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
17226a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
17236a39d7c9SJani Nikula 	}
17246a39d7c9SJani Nikula 
172513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
17266a39d7c9SJani Nikula 	if (!hotplug_trigger)
17276a39d7c9SJani Nikula 		return;
172813cf5504SDave Airlie 
17290398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
17300398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
17310398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1732fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
173340e56410SVille Syrjälä 
173491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1735aaf5ec2eSSonika Jindal }
173691d131d2SDaniel Vetter 
173791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
173840e56410SVille Syrjälä {
1739d048a268SVille Syrjälä 	enum pipe pipe;
174040e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
174140e56410SVille Syrjälä 
17420398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
174340e56410SVille Syrjälä 
1744cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1745cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1746776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
174700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1748cfc33bf7SVille Syrjälä 			port_name(port));
1749cfc33bf7SVille Syrjälä 	}
1750776ad806SJesse Barnes 
1751ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
175291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1753ce99c256SDaniel Vetter 
1754776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
175591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1756776ad806SJesse Barnes 
1757776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
175800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1759776ad806SJesse Barnes 
1760776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
176100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1762776ad806SJesse Barnes 
1763776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
176400376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1765776ad806SJesse Barnes 
1766b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1767055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
176800376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
17699db4a9c7SJesse Barnes 				pipe_name(pipe),
17709db4a9c7SJesse Barnes 				I915_READ(FDI_RX_IIR(pipe)));
1771b8b65ccdSAnshuman Gupta 	}
1772776ad806SJesse Barnes 
1773776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
177400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1775776ad806SJesse Barnes 
1776776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
177700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
177800376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1779776ad806SJesse Barnes 
1780776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1781a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
17828664281bSPaulo Zanoni 
17838664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1784a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
17858664281bSPaulo Zanoni }
17868664281bSPaulo Zanoni 
178791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
17888664281bSPaulo Zanoni {
17898664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17905a69b89fSDaniel Vetter 	enum pipe pipe;
17918664281bSPaulo Zanoni 
1792de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
179300376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1794de032bf4SPaulo Zanoni 
1795055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17961f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17971f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17988664281bSPaulo Zanoni 
17995a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
180091d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
180191d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
18025a69b89fSDaniel Vetter 			else
180391d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18045a69b89fSDaniel Vetter 		}
18055a69b89fSDaniel Vetter 	}
18068bf1e9f1SShuang He 
18078664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18088664281bSPaulo Zanoni }
18098664281bSPaulo Zanoni 
181091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18118664281bSPaulo Zanoni {
18128664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
181345c1cd87SMika Kahola 	enum pipe pipe;
18148664281bSPaulo Zanoni 
1815de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
181600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1817de032bf4SPaulo Zanoni 
181845c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
181945c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
182045c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
18218664281bSPaulo Zanoni 
18228664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1823776ad806SJesse Barnes }
1824776ad806SJesse Barnes 
182591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
182623e81d69SAdam Jackson {
1827d048a268SVille Syrjälä 	enum pipe pipe;
18286dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1829aaf5ec2eSSonika Jindal 
18300398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
183191d131d2SDaniel Vetter 
1832cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1833cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
183423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
183500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1836cfc33bf7SVille Syrjälä 			port_name(port));
1837cfc33bf7SVille Syrjälä 	}
183823e81d69SAdam Jackson 
183923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
184091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
184123e81d69SAdam Jackson 
184223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
184391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
184423e81d69SAdam Jackson 
184523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
184600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
184723e81d69SAdam Jackson 
184823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
184900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
185023e81d69SAdam Jackson 
1851b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1852055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
185300376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
185423e81d69SAdam Jackson 				pipe_name(pipe),
185523e81d69SAdam Jackson 				I915_READ(FDI_RX_IIR(pipe)));
1856b8b65ccdSAnshuman Gupta 	}
18578664281bSPaulo Zanoni 
18588664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
185991d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
186023e81d69SAdam Jackson }
186123e81d69SAdam Jackson 
186258676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
186331604222SAnusha Srivatsa {
186458676af6SLucas De Marchi 	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
186531604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
186631604222SAnusha Srivatsa 
186758676af6SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv)) {
186858676af6SLucas De Marchi 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
186958676af6SLucas De Marchi 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
1870943682e3SMatt Roper 	} else if (HAS_PCH_JSP(dev_priv)) {
1871943682e3SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1872943682e3SMatt Roper 		tc_hotplug_trigger = 0;
187358676af6SLucas De Marchi 	} else if (HAS_PCH_MCC(dev_priv)) {
187453448aedSVivek Kasireddy 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
187553448aedSVivek Kasireddy 		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
18768ef7e340SMatt Roper 	} else {
187748a1b8d4SPankaj Bharadiya 		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
187848a1b8d4SPankaj Bharadiya 			 "Unrecognized PCH type 0x%x\n",
187948a1b8d4SPankaj Bharadiya 			 INTEL_PCH_TYPE(dev_priv));
1880943682e3SMatt Roper 
18818ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
18828ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
18838ef7e340SMatt Roper 	}
18848ef7e340SMatt Roper 
188531604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
188631604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
188731604222SAnusha Srivatsa 
188831604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
188931604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
189031604222SAnusha Srivatsa 
189131604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18920398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
18930398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
189431604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
189531604222SAnusha Srivatsa 	}
189631604222SAnusha Srivatsa 
189731604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
189831604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
189931604222SAnusha Srivatsa 
190031604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
190131604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
190231604222SAnusha Srivatsa 
190331604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19040398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19050398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1906da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
190752dfdba0SLucas De Marchi 	}
190852dfdba0SLucas De Marchi 
190952dfdba0SLucas De Marchi 	if (pin_mask)
191052dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
191152dfdba0SLucas De Marchi 
191252dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
191352dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
191452dfdba0SLucas De Marchi }
191552dfdba0SLucas De Marchi 
191691d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19176dbf30ceSVille Syrjälä {
19186dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19196dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19206dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19216dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19226dbf30ceSVille Syrjälä 
19236dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19246dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19256dbf30ceSVille Syrjälä 
19266dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19276dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19286dbf30ceSVille Syrjälä 
1929cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19300398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19310398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
193274c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19336dbf30ceSVille Syrjälä 	}
19346dbf30ceSVille Syrjälä 
19356dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19366dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19376dbf30ceSVille Syrjälä 
19386dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19396dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19406dbf30ceSVille Syrjälä 
1941cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19420398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
19430398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
19446dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19456dbf30ceSVille Syrjälä 	}
19466dbf30ceSVille Syrjälä 
19476dbf30ceSVille Syrjälä 	if (pin_mask)
194891d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
19496dbf30ceSVille Syrjälä 
19506dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
195191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
19526dbf30ceSVille Syrjälä }
19536dbf30ceSVille Syrjälä 
195491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
19550398993bSVille Syrjälä 				u32 hotplug_trigger)
1956c008bc6eSPaulo Zanoni {
1957e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1958e4ce95aaSVille Syrjälä 
1959e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1960e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1961e4ce95aaSVille Syrjälä 
19620398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19630398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
19640398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
1965e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
196640e56410SVille Syrjälä 
196791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1968e4ce95aaSVille Syrjälä }
1969c008bc6eSPaulo Zanoni 
197091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
197191d14251STvrtko Ursulin 				    u32 de_iir)
197240e56410SVille Syrjälä {
197340e56410SVille Syrjälä 	enum pipe pipe;
197440e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
197540e56410SVille Syrjälä 
197640e56410SVille Syrjälä 	if (hotplug_trigger)
19770398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
197840e56410SVille Syrjälä 
1979c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
198091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1981c008bc6eSPaulo Zanoni 
1982c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
198391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
1984c008bc6eSPaulo Zanoni 
1985c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
198600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1987c008bc6eSPaulo Zanoni 
1988055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1989fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
1990aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1991c008bc6eSPaulo Zanoni 
199240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19931f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1994c008bc6eSPaulo Zanoni 
199540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
199691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1997c008bc6eSPaulo Zanoni 	}
1998c008bc6eSPaulo Zanoni 
1999c008bc6eSPaulo Zanoni 	/* check event from PCH */
2000c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2001c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2002c008bc6eSPaulo Zanoni 
200391d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
200491d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2005c008bc6eSPaulo Zanoni 		else
200691d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2007c008bc6eSPaulo Zanoni 
2008c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2009c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2010c008bc6eSPaulo Zanoni 	}
2011c008bc6eSPaulo Zanoni 
2012cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
20133e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2014c008bc6eSPaulo Zanoni }
2015c008bc6eSPaulo Zanoni 
201691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
201791d14251STvrtko Ursulin 				    u32 de_iir)
20189719fb98SPaulo Zanoni {
201907d27e20SDamien Lespiau 	enum pipe pipe;
202023bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
202123bb4cb5SVille Syrjälä 
202240e56410SVille Syrjälä 	if (hotplug_trigger)
20230398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20249719fb98SPaulo Zanoni 
20259719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
202691d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20279719fb98SPaulo Zanoni 
202854fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
202954fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
203054fd3149SDhinakaran Pandiyan 
203154fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
203254fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
203354fd3149SDhinakaran Pandiyan 	}
2034fc340442SDaniel Vetter 
20359719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
203691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
20379719fb98SPaulo Zanoni 
20389719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
203991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
20409719fb98SPaulo Zanoni 
2041055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2042fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2043aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
20449719fb98SPaulo Zanoni 	}
20459719fb98SPaulo Zanoni 
20469719fb98SPaulo Zanoni 	/* check event from PCH */
204791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
20489719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20499719fb98SPaulo Zanoni 
205091d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
20519719fb98SPaulo Zanoni 
20529719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20539719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20549719fb98SPaulo Zanoni 	}
20559719fb98SPaulo Zanoni }
20569719fb98SPaulo Zanoni 
205772c90f62SOscar Mateo /*
205872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
205972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
206072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
206172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
206272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
206372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
206472c90f62SOscar Mateo  */
20659eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2066b1f14ad0SJesse Barnes {
2067c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2068c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2069f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20700e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2071b1f14ad0SJesse Barnes 
2072c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
20732dd2a883SImre Deak 		return IRQ_NONE;
20742dd2a883SImre Deak 
20751f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2076c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
20771f814dacSImre Deak 
2078b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2079c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2080c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
20810e43406bSChris Wilson 
208244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
208344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
208444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
208544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
208644498aeaSPaulo Zanoni 	 * due to its back queue). */
2087c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2088c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2089c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2090ab5c608bSBen Widawsky 	}
209144498aeaSPaulo Zanoni 
209272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
209372c90f62SOscar Mateo 
2094c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
20950e43406bSChris Wilson 	if (gt_iir) {
2096c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2097c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2098c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2099d8fc8a47SPaulo Zanoni 		else
2100c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2101c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21020e43406bSChris Wilson 	}
2103b1f14ad0SJesse Barnes 
2104c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21050e43406bSChris Wilson 	if (de_iir) {
2106c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2107c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 7)
2108c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2109f1af8fc1SPaulo Zanoni 		else
2110c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21110e43406bSChris Wilson 		ret = IRQ_HANDLED;
2112c48a798aSChris Wilson 	}
2113c48a798aSChris Wilson 
2114c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2115c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2116c48a798aSChris Wilson 		if (pm_iir) {
2117c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2118c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2119c48a798aSChris Wilson 			ret = IRQ_HANDLED;
21200e43406bSChris Wilson 		}
2121f1af8fc1SPaulo Zanoni 	}
2122b1f14ad0SJesse Barnes 
2123c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2124c48a798aSChris Wilson 	if (sde_ier)
2125c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2126b1f14ad0SJesse Barnes 
21271f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2128c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
21291f814dacSImre Deak 
2130b1f14ad0SJesse Barnes 	return ret;
2131b1f14ad0SJesse Barnes }
2132b1f14ad0SJesse Barnes 
213391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
21340398993bSVille Syrjälä 				u32 hotplug_trigger)
2135d04a492dSShashank Sharma {
2136cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2137d04a492dSShashank Sharma 
2138a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2139a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2140d04a492dSShashank Sharma 
21410398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21420398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
21430398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2144cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
214540e56410SVille Syrjälä 
214691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2147d04a492dSShashank Sharma }
2148d04a492dSShashank Sharma 
2149121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2150121e758eSDhinakaran Pandiyan {
2151121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2152b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2153b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2154121e758eSDhinakaran Pandiyan 
2155121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2156b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2157b796b971SDhinakaran Pandiyan 
2158121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2159121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2160121e758eSDhinakaran Pandiyan 
21610398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21620398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
21630398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2164da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2165121e758eSDhinakaran Pandiyan 	}
2166b796b971SDhinakaran Pandiyan 
2167b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2168b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2169b796b971SDhinakaran Pandiyan 
2170b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2171b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2172b796b971SDhinakaran Pandiyan 
21730398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21740398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
21750398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2176da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2177b796b971SDhinakaran Pandiyan 	}
2178b796b971SDhinakaran Pandiyan 
2179b796b971SDhinakaran Pandiyan 	if (pin_mask)
2180b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2181b796b971SDhinakaran Pandiyan 	else
218200376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
218300376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2184121e758eSDhinakaran Pandiyan }
2185121e758eSDhinakaran Pandiyan 
21869d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
21879d17210fSLucas De Marchi {
218855523360SLucas De Marchi 	u32 mask;
21899d17210fSLucas De Marchi 
219055523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
219155523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
219255523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2193e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2194e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2195e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2196e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2197e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2198e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2199e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2200e5df52dcSMatt Roper 
220155523360SLucas De Marchi 
220255523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
22039d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
22049d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22059d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22069d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22079d17210fSLucas De Marchi 
220855523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
22099d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
22109d17210fSLucas De Marchi 
221155523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
221255523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
22139d17210fSLucas De Marchi 
22149d17210fSLucas De Marchi 	return mask;
22159d17210fSLucas De Marchi }
22169d17210fSLucas De Marchi 
22175270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
22185270130dSVille Syrjälä {
221999e2d8bcSMatt Roper 	if (IS_ROCKETLAKE(dev_priv))
222099e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
222199e2d8bcSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 11)
2222d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2223d506a65dSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 9)
22245270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
22255270130dSVille Syrjälä 	else
22265270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
22275270130dSVille Syrjälä }
22285270130dSVille Syrjälä 
222946c63d24SJosé Roberto de Souza static void
223046c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2231abd58f01SBen Widawsky {
2232e04f7eceSVille Syrjälä 	bool found = false;
2233e04f7eceSVille Syrjälä 
2234e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
223591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2236e04f7eceSVille Syrjälä 		found = true;
2237e04f7eceSVille Syrjälä 	}
2238e04f7eceSVille Syrjälä 
2239e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
22408241cfbeSJosé Roberto de Souza 		u32 psr_iir;
22418241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
22428241cfbeSJosé Roberto de Souza 
22438241cfbeSJosé Roberto de Souza 		if (INTEL_GEN(dev_priv) >= 12)
22448241cfbeSJosé Roberto de Souza 			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
22458241cfbeSJosé Roberto de Souza 		else
22468241cfbeSJosé Roberto de Souza 			iir_reg = EDP_PSR_IIR;
22478241cfbeSJosé Roberto de Souza 
22488241cfbeSJosé Roberto de Souza 		psr_iir = I915_READ(iir_reg);
22498241cfbeSJosé Roberto de Souza 		I915_WRITE(iir_reg, psr_iir);
22508241cfbeSJosé Roberto de Souza 
22518241cfbeSJosé Roberto de Souza 		if (psr_iir)
22528241cfbeSJosé Roberto de Souza 			found = true;
225354fd3149SDhinakaran Pandiyan 
225454fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
2255e04f7eceSVille Syrjälä 	}
2256e04f7eceSVille Syrjälä 
2257e04f7eceSVille Syrjälä 	if (!found)
225800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2259abd58f01SBen Widawsky }
226046c63d24SJosé Roberto de Souza 
226100acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
226200acb329SVandita Kulkarni 					   u32 te_trigger)
226300acb329SVandita Kulkarni {
226400acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
226500acb329SVandita Kulkarni 	enum transcoder dsi_trans;
226600acb329SVandita Kulkarni 	enum port port;
226700acb329SVandita Kulkarni 	u32 val, tmp;
226800acb329SVandita Kulkarni 
226900acb329SVandita Kulkarni 	/*
227000acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
227100acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
227200acb329SVandita Kulkarni 	 */
227300acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
227400acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
227500acb329SVandita Kulkarni 
227600acb329SVandita Kulkarni 	/*
227700acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
227800acb329SVandita Kulkarni 	 * transcoder registers
227900acb329SVandita Kulkarni 	 */
228000acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
228100acb329SVandita Kulkarni 						  PORT_A : PORT_B;
228200acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
228300acb329SVandita Kulkarni 
228400acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
228500acb329SVandita Kulkarni 	val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans));
228600acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
228700acb329SVandita Kulkarni 
228800acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
228900acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
229000acb329SVandita Kulkarni 		return;
229100acb329SVandita Kulkarni 	}
229200acb329SVandita Kulkarni 
229300acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
229400acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans));
229500acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
229600acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
229700acb329SVandita Kulkarni 		pipe = PIPE_A;
229800acb329SVandita Kulkarni 		break;
229900acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
230000acb329SVandita Kulkarni 		pipe = PIPE_B;
230100acb329SVandita Kulkarni 		break;
230200acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
230300acb329SVandita Kulkarni 		pipe = PIPE_C;
230400acb329SVandita Kulkarni 		break;
230500acb329SVandita Kulkarni 	default:
230600acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
230700acb329SVandita Kulkarni 		return;
230800acb329SVandita Kulkarni 	}
230900acb329SVandita Kulkarni 
231000acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
231100acb329SVandita Kulkarni 
231200acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
231300acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
231400acb329SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
231500acb329SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
231600acb329SVandita Kulkarni }
231700acb329SVandita Kulkarni 
231846c63d24SJosé Roberto de Souza static irqreturn_t
231946c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
232046c63d24SJosé Roberto de Souza {
232146c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
232246c63d24SJosé Roberto de Souza 	u32 iir;
232346c63d24SJosé Roberto de Souza 	enum pipe pipe;
232446c63d24SJosé Roberto de Souza 
232546c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
232646c63d24SJosé Roberto de Souza 		iir = I915_READ(GEN8_DE_MISC_IIR);
232746c63d24SJosé Roberto de Souza 		if (iir) {
232846c63d24SJosé Roberto de Souza 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
232946c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
233046c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
233146c63d24SJosé Roberto de Souza 		} else {
233200376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
233300376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2334abd58f01SBen Widawsky 		}
233546c63d24SJosé Roberto de Souza 	}
2336abd58f01SBen Widawsky 
2337121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2338121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2339121e758eSDhinakaran Pandiyan 		if (iir) {
2340121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2341121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2342121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2343121e758eSDhinakaran Pandiyan 		} else {
234400376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
234500376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2346121e758eSDhinakaran Pandiyan 		}
2347121e758eSDhinakaran Pandiyan 	}
2348121e758eSDhinakaran Pandiyan 
23496d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2350e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2351e32192e1STvrtko Ursulin 		if (iir) {
2352e32192e1STvrtko Ursulin 			u32 tmp_mask;
2353d04a492dSShashank Sharma 			bool found = false;
2354cebd87a0SVille Syrjälä 
2355e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23566d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
235788e04703SJesse Barnes 
23589d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
235991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2360d04a492dSShashank Sharma 				found = true;
2361d04a492dSShashank Sharma 			}
2362d04a492dSShashank Sharma 
2363cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2364e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2365e32192e1STvrtko Ursulin 				if (tmp_mask) {
23660398993bSVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2367d04a492dSShashank Sharma 					found = true;
2368d04a492dSShashank Sharma 				}
2369e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2370e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2371e32192e1STvrtko Ursulin 				if (tmp_mask) {
23720398993bSVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2373e32192e1STvrtko Ursulin 					found = true;
2374e32192e1STvrtko Ursulin 				}
2375e32192e1STvrtko Ursulin 			}
2376d04a492dSShashank Sharma 
2377cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
237891d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23799e63743eSShashank Sharma 				found = true;
23809e63743eSShashank Sharma 			}
23819e63743eSShashank Sharma 
238200acb329SVandita Kulkarni 			if (INTEL_GEN(dev_priv) >= 11) {
238300acb329SVandita Kulkarni 				tmp_mask = iir & (DSI0_TE | DSI1_TE);
238400acb329SVandita Kulkarni 				if (tmp_mask) {
238500acb329SVandita Kulkarni 					gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask);
238600acb329SVandita Kulkarni 					found = true;
238700acb329SVandita Kulkarni 				}
238800acb329SVandita Kulkarni 			}
238900acb329SVandita Kulkarni 
2390d04a492dSShashank Sharma 			if (!found)
239100376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
239200376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
23936d766f02SDaniel Vetter 		}
239438cc46d7SOscar Mateo 		else
239500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
239600376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
23976d766f02SDaniel Vetter 	}
23986d766f02SDaniel Vetter 
2399055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2400fd3a4024SDaniel Vetter 		u32 fault_errors;
2401abd58f01SBen Widawsky 
2402c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2403c42664ccSDaniel Vetter 			continue;
2404c42664ccSDaniel Vetter 
2405e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2406e32192e1STvrtko Ursulin 		if (!iir) {
240700376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
240800376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2409e32192e1STvrtko Ursulin 			continue;
2410e32192e1STvrtko Ursulin 		}
2411770de83dSDamien Lespiau 
2412e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2413e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2414e32192e1STvrtko Ursulin 
2415fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2416aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2417abd58f01SBen Widawsky 
24181288f9b0SKarthik B S 		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
24191288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
24201288f9b0SKarthik B S 
2421e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
242291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24230fbe7870SDaniel Vetter 
2424e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2425e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
242638d83c96SDaniel Vetter 
24275270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2428770de83dSDamien Lespiau 		if (fault_errors)
242900376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
243000376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
243130100f2bSDaniel Vetter 				pipe_name(pipe),
2432e32192e1STvrtko Ursulin 				fault_errors);
2433abd58f01SBen Widawsky 	}
2434abd58f01SBen Widawsky 
243591d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2436266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
243792d03a80SDaniel Vetter 		/*
243892d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
243992d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
244092d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
244192d03a80SDaniel Vetter 		 */
2442e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2443e32192e1STvrtko Ursulin 		if (iir) {
2444e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
244592d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24466dbf30ceSVille Syrjälä 
244758676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
244858676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2449c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
245091d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24516dbf30ceSVille Syrjälä 			else
245291d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24532dfb0b81SJani Nikula 		} else {
24542dfb0b81SJani Nikula 			/*
24552dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24562dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24572dfb0b81SJani Nikula 			 */
245800376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
245900376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
24602dfb0b81SJani Nikula 		}
246192d03a80SDaniel Vetter 	}
246292d03a80SDaniel Vetter 
2463f11a0f46STvrtko Ursulin 	return ret;
2464f11a0f46STvrtko Ursulin }
2465f11a0f46STvrtko Ursulin 
24664376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
24674376b9c9SMika Kuoppala {
24684376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
24694376b9c9SMika Kuoppala 
24704376b9c9SMika Kuoppala 	/*
24714376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
24724376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
24734376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
24744376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
24754376b9c9SMika Kuoppala 	 */
24764376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
24774376b9c9SMika Kuoppala }
24784376b9c9SMika Kuoppala 
24794376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
24804376b9c9SMika Kuoppala {
24814376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24824376b9c9SMika Kuoppala }
24834376b9c9SMika Kuoppala 
2484f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2485f11a0f46STvrtko Ursulin {
2486b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
248725286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2488f11a0f46STvrtko Ursulin 	u32 master_ctl;
2489f11a0f46STvrtko Ursulin 
2490f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2491f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2492f11a0f46STvrtko Ursulin 
24934376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
24944376b9c9SMika Kuoppala 	if (!master_ctl) {
24954376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2496f11a0f46STvrtko Ursulin 		return IRQ_NONE;
24974376b9c9SMika Kuoppala 	}
2498f11a0f46STvrtko Ursulin 
24996cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
25006cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2501f0fd96f5SChris Wilson 
2502f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2503f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
25049102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
250555ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
25069102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2507f0fd96f5SChris Wilson 	}
2508f11a0f46STvrtko Ursulin 
25094376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2510abd58f01SBen Widawsky 
251155ef72f2SChris Wilson 	return IRQ_HANDLED;
2512abd58f01SBen Widawsky }
2513abd58f01SBen Widawsky 
251451951ae7SMika Kuoppala static u32
25159b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2516df0d28c1SDhinakaran Pandiyan {
25179b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
25187a909383SChris Wilson 	u32 iir;
2519df0d28c1SDhinakaran Pandiyan 
2520df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
25217a909383SChris Wilson 		return 0;
2522df0d28c1SDhinakaran Pandiyan 
25237a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
25247a909383SChris Wilson 	if (likely(iir))
25257a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
25267a909383SChris Wilson 
25277a909383SChris Wilson 	return iir;
2528df0d28c1SDhinakaran Pandiyan }
2529df0d28c1SDhinakaran Pandiyan 
2530df0d28c1SDhinakaran Pandiyan static void
25319b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2532df0d28c1SDhinakaran Pandiyan {
2533df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
25349b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2535df0d28c1SDhinakaran Pandiyan }
2536df0d28c1SDhinakaran Pandiyan 
253781067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
253881067b71SMika Kuoppala {
253981067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
254081067b71SMika Kuoppala 
254181067b71SMika Kuoppala 	/*
254281067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
254381067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
254481067b71SMika Kuoppala 	 * New indications can and will light up during processing,
254581067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
254681067b71SMika Kuoppala 	 */
254781067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
254881067b71SMika Kuoppala }
254981067b71SMika Kuoppala 
255081067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
255181067b71SMika Kuoppala {
255281067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
255381067b71SMika Kuoppala }
255481067b71SMika Kuoppala 
2555a3265d85SMatt Roper static void
2556a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2557a3265d85SMatt Roper {
2558a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2559a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2560a3265d85SMatt Roper 
2561a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2562a3265d85SMatt Roper 	/*
2563a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2564a3265d85SMatt Roper 	 * for the display related bits.
2565a3265d85SMatt Roper 	 */
2566a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2567a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2568a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2569a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2570a3265d85SMatt Roper 
2571a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2572a3265d85SMatt Roper }
2573a3265d85SMatt Roper 
25747be8782aSLucas De Marchi static __always_inline irqreturn_t
25757be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
25767be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
25777be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
257851951ae7SMika Kuoppala {
257925286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
25809b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
258151951ae7SMika Kuoppala 	u32 master_ctl;
2582df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
258351951ae7SMika Kuoppala 
258451951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
258551951ae7SMika Kuoppala 		return IRQ_NONE;
258651951ae7SMika Kuoppala 
25877be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
258881067b71SMika Kuoppala 	if (!master_ctl) {
25897be8782aSLucas De Marchi 		intr_enable(regs);
259051951ae7SMika Kuoppala 		return IRQ_NONE;
259181067b71SMika Kuoppala 	}
259251951ae7SMika Kuoppala 
25936cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
25949b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
259551951ae7SMika Kuoppala 
259651951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2597a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2598a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
259951951ae7SMika Kuoppala 
26009b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2601df0d28c1SDhinakaran Pandiyan 
26027be8782aSLucas De Marchi 	intr_enable(regs);
260351951ae7SMika Kuoppala 
26049b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2605df0d28c1SDhinakaran Pandiyan 
260651951ae7SMika Kuoppala 	return IRQ_HANDLED;
260751951ae7SMika Kuoppala }
260851951ae7SMika Kuoppala 
26097be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
26107be8782aSLucas De Marchi {
26117be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
26127be8782aSLucas De Marchi 				   gen11_master_intr_disable,
26137be8782aSLucas De Marchi 				   gen11_master_intr_enable);
26147be8782aSLucas De Marchi }
26157be8782aSLucas De Marchi 
261697b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
261797b492f5SLucas De Marchi {
261897b492f5SLucas De Marchi 	u32 val;
261997b492f5SLucas De Marchi 
262097b492f5SLucas De Marchi 	/* First disable interrupts */
262197b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
262297b492f5SLucas De Marchi 
262397b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
262497b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
262597b492f5SLucas De Marchi 	if (unlikely(!val))
262697b492f5SLucas De Marchi 		return 0;
262797b492f5SLucas De Marchi 
262897b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
262997b492f5SLucas De Marchi 
263097b492f5SLucas De Marchi 	/*
263197b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
263297b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
263397b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
263497b492f5SLucas De Marchi 	 */
263597b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
263697b492f5SLucas De Marchi 	if (unlikely(!val))
263797b492f5SLucas De Marchi 		return 0;
263897b492f5SLucas De Marchi 
263997b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
264097b492f5SLucas De Marchi 
264197b492f5SLucas De Marchi 	return val;
264297b492f5SLucas De Marchi }
264397b492f5SLucas De Marchi 
264497b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
264597b492f5SLucas De Marchi {
264697b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
264797b492f5SLucas De Marchi }
264897b492f5SLucas De Marchi 
264997b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
265097b492f5SLucas De Marchi {
265197b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
265297b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
265397b492f5SLucas De Marchi 				   dg1_master_intr_enable);
265497b492f5SLucas De Marchi }
265597b492f5SLucas De Marchi 
265642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
265742f52ef8SKeith Packard  * we use as a pipe index
265842f52ef8SKeith Packard  */
265908fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
26600a3e67a4SJesse Barnes {
266108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
266208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2663e9d21d7fSKeith Packard 	unsigned long irqflags;
266471e0ffa5SJesse Barnes 
26651ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
266686e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
266786e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
266886e83e35SChris Wilson 
266986e83e35SChris Wilson 	return 0;
267086e83e35SChris Wilson }
267186e83e35SChris Wilson 
26727d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2673d938da6bSVille Syrjälä {
267408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2675d938da6bSVille Syrjälä 
26767d423af9SVille Syrjälä 	/*
26777d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
26787d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
26797d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
26807d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
26817d423af9SVille Syrjälä 	 */
26827d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
26837d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2684d938da6bSVille Syrjälä 
268508fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2686d938da6bSVille Syrjälä }
2687d938da6bSVille Syrjälä 
268808fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
268986e83e35SChris Wilson {
269008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
269108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
269286e83e35SChris Wilson 	unsigned long irqflags;
269386e83e35SChris Wilson 
269486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26957c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2696755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26971ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26988692d00eSChris Wilson 
26990a3e67a4SJesse Barnes 	return 0;
27000a3e67a4SJesse Barnes }
27010a3e67a4SJesse Barnes 
270208fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2703f796cf8fSJesse Barnes {
270408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
270508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2706f796cf8fSJesse Barnes 	unsigned long irqflags;
2707a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
270886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2709f796cf8fSJesse Barnes 
2710f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2711fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2712b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2713b1f14ad0SJesse Barnes 
27142e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
27152e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
27162e8bf223SDhinakaran Pandiyan 	 */
27172e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
271808fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27192e8bf223SDhinakaran Pandiyan 
2720b1f14ad0SJesse Barnes 	return 0;
2721b1f14ad0SJesse Barnes }
2722b1f14ad0SJesse Barnes 
27239c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
27249c9e97c4SVandita Kulkarni 				   bool enable)
27259c9e97c4SVandita Kulkarni {
27269c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
27279c9e97c4SVandita Kulkarni 	enum port port;
27289c9e97c4SVandita Kulkarni 	u32 tmp;
27299c9e97c4SVandita Kulkarni 
27309c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
27319c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
27329c9e97c4SVandita Kulkarni 		return false;
27339c9e97c4SVandita Kulkarni 
27349c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
27359c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
27369c9e97c4SVandita Kulkarni 		port = PORT_B;
27379c9e97c4SVandita Kulkarni 	else
27389c9e97c4SVandita Kulkarni 		port = PORT_A;
27399c9e97c4SVandita Kulkarni 
27409c9e97c4SVandita Kulkarni 	tmp =  I915_READ(DSI_INTR_MASK_REG(port));
27419c9e97c4SVandita Kulkarni 	if (enable)
27429c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
27439c9e97c4SVandita Kulkarni 	else
27449c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
27459c9e97c4SVandita Kulkarni 
27469c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_MASK_REG(port), tmp);
27479c9e97c4SVandita Kulkarni 
27489c9e97c4SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
27499c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
27509c9e97c4SVandita Kulkarni 
27519c9e97c4SVandita Kulkarni 	return true;
27529c9e97c4SVandita Kulkarni }
27539c9e97c4SVandita Kulkarni 
275408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2755abd58f01SBen Widawsky {
275608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
27579c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
27589c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2759abd58f01SBen Widawsky 	unsigned long irqflags;
2760abd58f01SBen Widawsky 
27619c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
27629c9e97c4SVandita Kulkarni 		return 0;
27639c9e97c4SVandita Kulkarni 
2764abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2765013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2766abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2767013d3752SVille Syrjälä 
27682e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
27692e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
27702e8bf223SDhinakaran Pandiyan 	 */
27712e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
277208fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27732e8bf223SDhinakaran Pandiyan 
2774abd58f01SBen Widawsky 	return 0;
2775abd58f01SBen Widawsky }
2776abd58f01SBen Widawsky 
27771288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc)
27781288f9b0SKarthik B S {
27791288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
27801288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
27811288f9b0SKarthik B S 	unsigned long irqflags;
27821288f9b0SKarthik B S 
27831288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
27841288f9b0SKarthik B S 
27851288f9b0SKarthik B S 	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
27861288f9b0SKarthik B S 
27871288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
27881288f9b0SKarthik B S }
27891288f9b0SKarthik B S 
279042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
279142f52ef8SKeith Packard  * we use as a pipe index
279242f52ef8SKeith Packard  */
279308fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
279486e83e35SChris Wilson {
279508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
279608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
279786e83e35SChris Wilson 	unsigned long irqflags;
279886e83e35SChris Wilson 
279986e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
280086e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
280186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
280286e83e35SChris Wilson }
280386e83e35SChris Wilson 
28047d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2805d938da6bSVille Syrjälä {
280608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2807d938da6bSVille Syrjälä 
280808fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2809d938da6bSVille Syrjälä 
28107d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
28117d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2812d938da6bSVille Syrjälä }
2813d938da6bSVille Syrjälä 
281408fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
28150a3e67a4SJesse Barnes {
281608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
281708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2818e9d21d7fSKeith Packard 	unsigned long irqflags;
28190a3e67a4SJesse Barnes 
28201ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28217c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2822755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28231ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28240a3e67a4SJesse Barnes }
28250a3e67a4SJesse Barnes 
282608fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2827f796cf8fSJesse Barnes {
282808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
282908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2830f796cf8fSJesse Barnes 	unsigned long irqflags;
2831a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
283286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2833f796cf8fSJesse Barnes 
2834f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2835fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2836b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2837b1f14ad0SJesse Barnes }
2838b1f14ad0SJesse Barnes 
283908fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2840abd58f01SBen Widawsky {
284108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28429c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28439c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2844abd58f01SBen Widawsky 	unsigned long irqflags;
2845abd58f01SBen Widawsky 
28469c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
28479c9e97c4SVandita Kulkarni 		return;
28489c9e97c4SVandita Kulkarni 
2849abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2850013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2851abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2852abd58f01SBen Widawsky }
2853abd58f01SBen Widawsky 
28541288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc)
28551288f9b0SKarthik B S {
28561288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
28571288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
28581288f9b0SKarthik B S 	unsigned long irqflags;
28591288f9b0SKarthik B S 
28601288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
28611288f9b0SKarthik B S 
28621288f9b0SKarthik B S 	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
28631288f9b0SKarthik B S 
28641288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
28651288f9b0SKarthik B S }
28661288f9b0SKarthik B S 
2867b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
286891738a95SPaulo Zanoni {
2869b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2870b16b2a2fSPaulo Zanoni 
28716e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
287291738a95SPaulo Zanoni 		return;
287391738a95SPaulo Zanoni 
2874b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2875105b122eSPaulo Zanoni 
28766e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2877105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2878622364b6SPaulo Zanoni }
2879105b122eSPaulo Zanoni 
288091738a95SPaulo Zanoni /*
2881622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2882622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2883622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2884622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2885622364b6SPaulo Zanoni  *
2886622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
288791738a95SPaulo Zanoni  */
2888b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2889622364b6SPaulo Zanoni {
28906e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2891622364b6SPaulo Zanoni 		return;
2892622364b6SPaulo Zanoni 
289348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
289491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
289591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
289691738a95SPaulo Zanoni }
289791738a95SPaulo Zanoni 
289870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
289970591a41SVille Syrjälä {
2900b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2901b16b2a2fSPaulo Zanoni 
290271b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2903f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
290471b8b41dSVille Syrjälä 	else
2905f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
290671b8b41dSVille Syrjälä 
2907ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2908f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
290970591a41SVille Syrjälä 
291044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
291170591a41SVille Syrjälä 
2912b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29138bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
291470591a41SVille Syrjälä }
291570591a41SVille Syrjälä 
29168bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29178bb61306SVille Syrjälä {
2918b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2919b16b2a2fSPaulo Zanoni 
29208bb61306SVille Syrjälä 	u32 pipestat_mask;
29219ab981f2SVille Syrjälä 	u32 enable_mask;
29228bb61306SVille Syrjälä 	enum pipe pipe;
29238bb61306SVille Syrjälä 
2924842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
29258bb61306SVille Syrjälä 
29268bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29278bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29288bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29298bb61306SVille Syrjälä 
29309ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29318bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2932ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2933ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2934ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2935ebf5f921SVille Syrjälä 
29368bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2937ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2938ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
29396b7eafc1SVille Syrjälä 
294048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
29416b7eafc1SVille Syrjälä 
29429ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29438bb61306SVille Syrjälä 
2944b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
29458bb61306SVille Syrjälä }
29468bb61306SVille Syrjälä 
29478bb61306SVille Syrjälä /* drm_dma.h hooks
29488bb61306SVille Syrjälä */
29499eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
29508bb61306SVille Syrjälä {
2951b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
29528bb61306SVille Syrjälä 
2953b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
2954cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
2955f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
29568bb61306SVille Syrjälä 
2957fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
2958f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2959f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2960fc340442SDaniel Vetter 	}
2961fc340442SDaniel Vetter 
2962cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29638bb61306SVille Syrjälä 
2964b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29658bb61306SVille Syrjälä }
29668bb61306SVille Syrjälä 
2967b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
29687e231dbeSJesse Barnes {
296934c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
297034c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
297134c7b8a7SVille Syrjälä 
2972cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29737e231dbeSJesse Barnes 
2974ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29759918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
297670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2977ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
29787e231dbeSJesse Barnes }
29797e231dbeSJesse Barnes 
2980b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2981abd58f01SBen Widawsky {
2982b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2983d048a268SVille Syrjälä 	enum pipe pipe;
2984abd58f01SBen Widawsky 
298525286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
2986abd58f01SBen Widawsky 
2987cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
2988abd58f01SBen Widawsky 
2989f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2990f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2991e04f7eceSVille Syrjälä 
2992055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2993f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2994813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2995b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2996abd58f01SBen Widawsky 
2997b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2998b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2999b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3000abd58f01SBen Widawsky 
30016e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3002b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3003abd58f01SBen Widawsky }
3004abd58f01SBen Widawsky 
3005a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
300651951ae7SMika Kuoppala {
3007b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3008d048a268SVille Syrjälä 	enum pipe pipe;
3009562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3010562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
301151951ae7SMika Kuoppala 
3012f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
301351951ae7SMika Kuoppala 
30148241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
30158241cfbeSJosé Roberto de Souza 		enum transcoder trans;
30168241cfbeSJosé Roberto de Souza 
3017562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
30188241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
30198241cfbeSJosé Roberto de Souza 
30208241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
30218241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
30228241cfbeSJosé Roberto de Souza 				continue;
30238241cfbeSJosé Roberto de Souza 
30248241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
30258241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
30268241cfbeSJosé Roberto de Souza 		}
30278241cfbeSJosé Roberto de Souza 	} else {
3028f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3029f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
30308241cfbeSJosé Roberto de Souza 	}
303162819dfdSJosé Roberto de Souza 
303251951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
303351951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
303451951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3035b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
303651951ae7SMika Kuoppala 
3037b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3038b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3039b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
304031604222SAnusha Srivatsa 
304129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3042b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
30439b2383a7SMatt Roper 
30441e8110a6SMatt Roper 	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
30451e8110a6SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
30469b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30479b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
30489b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30499b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, 0);
30509b2383a7SMatt Roper 	}
305151951ae7SMika Kuoppala }
305251951ae7SMika Kuoppala 
3053a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3054a3265d85SMatt Roper {
3055a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3056a3265d85SMatt Roper 
305797b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
305897b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
305997b492f5SLucas De Marchi 	else
3060a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3061a3265d85SMatt Roper 
3062a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3063a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3064a3265d85SMatt Roper 
3065a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3066a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3067a3265d85SMatt Roper }
3068a3265d85SMatt Roper 
30694c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3070001bd2cbSImre Deak 				     u8 pipe_mask)
3071d49bdb0eSPaulo Zanoni {
3072b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3073b16b2a2fSPaulo Zanoni 
3074a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30756831f3e3SVille Syrjälä 	enum pipe pipe;
3076d49bdb0eSPaulo Zanoni 
30771288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
30781288f9b0SKarthik B S 		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;
30791288f9b0SKarthik B S 
308013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30819dfe2e3aSImre Deak 
30829dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
30839dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
30849dfe2e3aSImre Deak 		return;
30859dfe2e3aSImre Deak 	}
30869dfe2e3aSImre Deak 
30876831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3088b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
30896831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30906831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
30919dfe2e3aSImre Deak 
309213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3093d49bdb0eSPaulo Zanoni }
3094d49bdb0eSPaulo Zanoni 
3095aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3096001bd2cbSImre Deak 				     u8 pipe_mask)
3097aae8ba84SVille Syrjälä {
3098b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30996831f3e3SVille Syrjälä 	enum pipe pipe;
31006831f3e3SVille Syrjälä 
3101aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31029dfe2e3aSImre Deak 
31039dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31049dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31059dfe2e3aSImre Deak 		return;
31069dfe2e3aSImre Deak 	}
31079dfe2e3aSImre Deak 
31086831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3109b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
31109dfe2e3aSImre Deak 
3111aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3112aae8ba84SVille Syrjälä 
3113aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3114315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3115aae8ba84SVille Syrjälä }
3116aae8ba84SVille Syrjälä 
3117b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
311843f328d7SVille Syrjälä {
3119b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
312043f328d7SVille Syrjälä 
312143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
312243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312343f328d7SVille Syrjälä 
3124cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
312543f328d7SVille Syrjälä 
3126b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
312743f328d7SVille Syrjälä 
3128ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31299918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
313070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3131ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
313243f328d7SVille Syrjälä }
313343f328d7SVille Syrjälä 
313491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
313587a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
313687a02106SVille Syrjälä {
313787a02106SVille Syrjälä 	struct intel_encoder *encoder;
313887a02106SVille Syrjälä 	u32 enabled_irqs = 0;
313987a02106SVille Syrjälä 
314091c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
314187a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
314287a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
314387a02106SVille Syrjälä 
314487a02106SVille Syrjälä 	return enabled_irqs;
314587a02106SVille Syrjälä }
314687a02106SVille Syrjälä 
31476d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
31486d3144ebSVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
31496d3144ebSVille Syrjälä {
31506d3144ebSVille Syrjälä 	struct intel_encoder *encoder;
31516d3144ebSVille Syrjälä 	u32 hotplug_irqs = 0;
31526d3144ebSVille Syrjälä 
31536d3144ebSVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
31546d3144ebSVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
31556d3144ebSVille Syrjälä 
31566d3144ebSVille Syrjälä 	return hotplug_irqs;
31576d3144ebSVille Syrjälä }
31586d3144ebSVille Syrjälä 
31591a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31601a56b1a2SImre Deak {
31611a56b1a2SImre Deak 	u32 hotplug;
31621a56b1a2SImre Deak 
31631a56b1a2SImre Deak 	/*
31641a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31651a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31661a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31671a56b1a2SImre Deak 	 */
31681a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31691a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31701a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31711a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31721a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31731a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31741a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31751a56b1a2SImre Deak 	/*
31761a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31771a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31781a56b1a2SImre Deak 	 */
31791a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31801a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31811a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31821a56b1a2SImre Deak }
31831a56b1a2SImre Deak 
318491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
318582a28bcfSDaniel Vetter {
31861a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
318782a28bcfSDaniel Vetter 
31880398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
31896d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
319082a28bcfSDaniel Vetter 
3191fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
319282a28bcfSDaniel Vetter 
31931a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31946dbf30ceSVille Syrjälä }
319526951cafSXiong Zhang 
3196815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
3197815f4ef2SVille Syrjälä 					u32 enable_mask)
319831604222SAnusha Srivatsa {
319931604222SAnusha Srivatsa 	u32 hotplug;
320031604222SAnusha Srivatsa 
320131604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3202815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
320331604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
320431604222SAnusha Srivatsa }
3205815f4ef2SVille Syrjälä 
3206815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
3207815f4ef2SVille Syrjälä 				       u32 enable_mask)
3208815f4ef2SVille Syrjälä {
3209815f4ef2SVille Syrjälä 	u32 hotplug;
3210815f4ef2SVille Syrjälä 
3211815f4ef2SVille Syrjälä 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
3212815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
3213815f4ef2SVille Syrjälä 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
32148ef7e340SMatt Roper }
321531604222SAnusha Srivatsa 
321640e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
32170398993bSVille Syrjälä 			      u32 ddi_enable_mask, u32 tc_enable_mask)
321831604222SAnusha Srivatsa {
321931604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
322031604222SAnusha Srivatsa 
32210398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32226d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
322331604222SAnusha Srivatsa 
3224f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
3225f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3226f49108d0SMatt Roper 
322731604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322831604222SAnusha Srivatsa 
3229815f4ef2SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
3230815f4ef2SVille Syrjälä 	if (tc_enable_mask)
3231815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
323252dfdba0SLucas De Marchi }
323352dfdba0SLucas De Marchi 
323440e98130SLucas De Marchi /*
323540e98130SLucas De Marchi  * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
323640e98130SLucas De Marchi  * equivalent of SDE.
323740e98130SLucas De Marchi  */
32388ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
32398ef7e340SMatt Roper {
324040e98130SLucas De Marchi 	icp_hpd_irq_setup(dev_priv,
32410398993bSVille Syrjälä 			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
324231604222SAnusha Srivatsa }
324331604222SAnusha Srivatsa 
3244943682e3SMatt Roper /*
3245943682e3SMatt Roper  * JSP behaves exactly the same as MCC above except that port C is mapped to
3246943682e3SMatt Roper  * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
3247943682e3SMatt Roper  * masks & tables rather than ICP's masks & tables.
3248943682e3SMatt Roper  */
3249943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3250943682e3SMatt Roper {
3251943682e3SMatt Roper 	icp_hpd_irq_setup(dev_priv,
32520398993bSVille Syrjälä 			  TGP_DDI_HPD_ENABLE_MASK, 0);
3253943682e3SMatt Roper }
3254943682e3SMatt Roper 
3255121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3256121e758eSDhinakaran Pandiyan {
3257121e758eSDhinakaran Pandiyan 	u32 hotplug;
3258121e758eSDhinakaran Pandiyan 
3259121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3260121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3261121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3262121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32631db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32641db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32651db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3266121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3267b796b971SDhinakaran Pandiyan 
3268b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3269b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3270b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3271b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32721db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32731db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32741db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3275b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3276121e758eSDhinakaran Pandiyan }
3277121e758eSDhinakaran Pandiyan 
3278121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3279121e758eSDhinakaran Pandiyan {
3280121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3281121e758eSDhinakaran Pandiyan 	u32 val;
3282121e758eSDhinakaran Pandiyan 
32830398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
32846d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3285121e758eSDhinakaran Pandiyan 
3286121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3287121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3288587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
3289121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3290121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3291121e758eSDhinakaran Pandiyan 
3292121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
329331604222SAnusha Srivatsa 
329452dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
32956d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32960398993bSVille Syrjälä 				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
329752dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
32986d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32990398993bSVille Syrjälä 				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3300121e758eSDhinakaran Pandiyan }
3301121e758eSDhinakaran Pandiyan 
33022a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
33032a57d9ccSImre Deak {
33043b92e263SRodrigo Vivi 	u32 val, hotplug;
33053b92e263SRodrigo Vivi 
33063b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
33073b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
33083b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
33093b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
33103b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
33113b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
33123b92e263SRodrigo Vivi 	}
33132a57d9ccSImre Deak 
33142a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
33152a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33162a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33172a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33182a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
33192a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
33202a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33212a57d9ccSImre Deak 
33222a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
33232a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
33242a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
33252a57d9ccSImre Deak }
33262a57d9ccSImre Deak 
332791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33286dbf30ceSVille Syrjälä {
33292a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33306dbf30ceSVille Syrjälä 
3331f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3332f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3333f49108d0SMatt Roper 
33340398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33356d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33366dbf30ceSVille Syrjälä 
33376dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
33386dbf30ceSVille Syrjälä 
33392a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
334026951cafSXiong Zhang }
33417fe0b973SKeith Packard 
33421a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
33431a56b1a2SImre Deak {
33441a56b1a2SImre Deak 	u32 hotplug;
33451a56b1a2SImre Deak 
33461a56b1a2SImre Deak 	/*
33471a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
33481a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
33491a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
33501a56b1a2SImre Deak 	 */
33511a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
33521a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
33531a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
33541a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
33551a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
33561a56b1a2SImre Deak }
33571a56b1a2SImre Deak 
335891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3359e4ce95aaSVille Syrjälä {
33601a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3361e4ce95aaSVille Syrjälä 
33620398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
33636d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
33643a3b3c7dSVille Syrjälä 
33656d3144ebSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 8)
33663a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33676d3144ebSVille Syrjälä 	else
33683a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3369e4ce95aaSVille Syrjälä 
33701a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3371e4ce95aaSVille Syrjälä 
337291d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3373e4ce95aaSVille Syrjälä }
3374e4ce95aaSVille Syrjälä 
33752a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
33762a57d9ccSImre Deak 				      u32 enabled_irqs)
3377e0a20ad7SShashank Sharma {
33782a57d9ccSImre Deak 	u32 hotplug;
3379e0a20ad7SShashank Sharma 
3380a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33812a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33822a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33832a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3384d252bf68SShubhangi Shrivastava 
338500376ccfSWambui Karuga 	drm_dbg_kms(&dev_priv->drm,
338600376ccfSWambui Karuga 		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
3387d252bf68SShubhangi Shrivastava 		    hotplug, enabled_irqs);
3388d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3389d252bf68SShubhangi Shrivastava 
3390d252bf68SShubhangi Shrivastava 	/*
3391d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3392d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3393d252bf68SShubhangi Shrivastava 	 */
3394d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3395d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3396d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3397d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3398d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3399d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3400d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3401d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3402d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3403d252bf68SShubhangi Shrivastava 
3404a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3405e0a20ad7SShashank Sharma }
3406e0a20ad7SShashank Sharma 
34072a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34082a57d9ccSImre Deak {
34092a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
34102a57d9ccSImre Deak }
34112a57d9ccSImre Deak 
34122a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34132a57d9ccSImre Deak {
34142a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34152a57d9ccSImre Deak 
34160398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34176d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
34182a57d9ccSImre Deak 
34192a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34202a57d9ccSImre Deak 
34212a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
34222a57d9ccSImre Deak }
34232a57d9ccSImre Deak 
3424b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3425d46da437SPaulo Zanoni {
342682a28bcfSDaniel Vetter 	u32 mask;
3427d46da437SPaulo Zanoni 
34286e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3429692a04cfSDaniel Vetter 		return;
3430692a04cfSDaniel Vetter 
34316e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
34325c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
34334ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
34345c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
34354ebc6509SDhinakaran Pandiyan 	else
34364ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
34378664281bSPaulo Zanoni 
343865f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3439d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
34402a57d9ccSImre Deak 
34412a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
34422a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
34431a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
34442a57d9ccSImre Deak 	else
34452a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3446d46da437SPaulo Zanoni }
3447d46da437SPaulo Zanoni 
34489eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3449036a4a7dSZhenyu Wang {
3450b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
34518e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34528e76f8dcSPaulo Zanoni 
3453b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
34548e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3455842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
34568e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
345723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
345823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34598e76f8dcSPaulo Zanoni 	} else {
34608e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3461842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3462842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3463*c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3464e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3465e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34668e76f8dcSPaulo Zanoni 	}
3467036a4a7dSZhenyu Wang 
3468fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3469b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3470fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3471fc340442SDaniel Vetter 	}
3472fc340442SDaniel Vetter 
3473*c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3474*c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3475*c6073d4cSVille Syrjälä 
34761ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3477036a4a7dSZhenyu Wang 
3478b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
3479622364b6SPaulo Zanoni 
3480a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3481a9922912SVille Syrjälä 
3482b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3483b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3484036a4a7dSZhenyu Wang 
34851a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
34861a56b1a2SImre Deak 
3487b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3488036a4a7dSZhenyu Wang }
3489036a4a7dSZhenyu Wang 
3490f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3491f8b79e58SImre Deak {
349267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3493f8b79e58SImre Deak 
3494f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3495f8b79e58SImre Deak 		return;
3496f8b79e58SImre Deak 
3497f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3498f8b79e58SImre Deak 
3499d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3500d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3501ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3502f8b79e58SImre Deak 	}
3503d6c69803SVille Syrjälä }
3504f8b79e58SImre Deak 
3505f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3506f8b79e58SImre Deak {
350767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3508f8b79e58SImre Deak 
3509f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3510f8b79e58SImre Deak 		return;
3511f8b79e58SImre Deak 
3512f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3513f8b79e58SImre Deak 
3514950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3515ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3516f8b79e58SImre Deak }
3517f8b79e58SImre Deak 
35180e6c9a9eSVille Syrjälä 
3519b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
35200e6c9a9eSVille Syrjälä {
3521cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
35227e231dbeSJesse Barnes 
3523ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35249918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3525ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3526ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3527ad22d106SVille Syrjälä 
35287e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
352934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
353020afbda2SDaniel Vetter }
353120afbda2SDaniel Vetter 
3532abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3533abd58f01SBen Widawsky {
3534b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3535b16b2a2fSPaulo Zanoni 
3536869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3537869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3538a9c287c9SJani Nikula 	u32 de_pipe_enables;
3539054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
35403a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3541df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3542562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3543562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
35443a3b3c7dSVille Syrjälä 	enum pipe pipe;
3545770de83dSDamien Lespiau 
3546df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3547df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3548df0d28c1SDhinakaran Pandiyan 
3549cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
35503a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3551a324fcacSRodrigo Vivi 
35529c9e97c4SVandita Kulkarni 	if (INTEL_GEN(dev_priv) >= 11) {
35539c9e97c4SVandita Kulkarni 		enum port port;
35549c9e97c4SVandita Kulkarni 
35559c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
35569c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
35579c9e97c4SVandita Kulkarni 	}
35589c9e97c4SVandita Kulkarni 
3559770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3560770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3561770de83dSDamien Lespiau 
35621288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
35631288f9b0SKarthik B S 		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;
35641288f9b0SKarthik B S 
35653a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3566cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3567a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3568a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35693a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35703a3b3c7dSVille Syrjälä 
35718241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
35728241cfbeSJosé Roberto de Souza 		enum transcoder trans;
35738241cfbeSJosé Roberto de Souza 
3574562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
35758241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
35768241cfbeSJosé Roberto de Souza 
35778241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
35788241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
35798241cfbeSJosé Roberto de Souza 				continue;
35808241cfbeSJosé Roberto de Souza 
35818241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
35828241cfbeSJosé Roberto de Souza 		}
35838241cfbeSJosé Roberto de Souza 	} else {
3584b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
35858241cfbeSJosé Roberto de Souza 	}
3586e04f7eceSVille Syrjälä 
35870a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
35880a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3589abd58f01SBen Widawsky 
3590f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3591813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3592b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3593813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
359435079899SPaulo Zanoni 					  de_pipe_enables);
35950a195c02SMika Kahola 	}
3596abd58f01SBen Widawsky 
3597b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3598b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35992a57d9ccSImre Deak 
3600121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
3601121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3602b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3603b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3604121e758eSDhinakaran Pandiyan 
3605b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3606b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3607121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
3608121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
36092a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
3610121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
36111a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3612abd58f01SBen Widawsky 	}
3613121e758eSDhinakaran Pandiyan }
3614abd58f01SBen Widawsky 
3615b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3616abd58f01SBen Widawsky {
36176e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3618b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
3619622364b6SPaulo Zanoni 
3620cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3621abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3622abd58f01SBen Widawsky 
36236e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3624b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3625abd58f01SBen Widawsky 
362625286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3627abd58f01SBen Widawsky }
3628abd58f01SBen Widawsky 
3629b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
363031604222SAnusha Srivatsa {
363131604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
363231604222SAnusha Srivatsa 
363348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
363431604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
363531604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
363631604222SAnusha Srivatsa 
363765f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
363831604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
363931604222SAnusha Srivatsa 
3640815f4ef2SVille Syrjälä 	if (HAS_PCH_TGP(dev_priv)) {
3641815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3642815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK);
3643815f4ef2SVille Syrjälä 	} else if (HAS_PCH_JSP(dev_priv)) {
3644815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3645815f4ef2SVille Syrjälä 	} else if (HAS_PCH_MCC(dev_priv)) {
3646815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3647815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1));
3648815f4ef2SVille Syrjälä 	} else {
3649815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3650815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK);
3651815f4ef2SVille Syrjälä 	}
365231604222SAnusha Srivatsa }
365331604222SAnusha Srivatsa 
3654b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
365551951ae7SMika Kuoppala {
3656b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3657df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
365851951ae7SMika Kuoppala 
365929b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3660b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
366131604222SAnusha Srivatsa 
36629b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
366351951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
366451951ae7SMika Kuoppala 
3665b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3666df0d28c1SDhinakaran Pandiyan 
366751951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
366851951ae7SMika Kuoppala 
366997b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
367097b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
367197b492f5SLucas De Marchi 		POSTING_READ(DG1_MSTR_UNIT_INTR);
367297b492f5SLucas De Marchi 	} else {
36739b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
3674c25f0c6aSDaniele Ceraolo Spurio 		POSTING_READ(GEN11_GFX_MSTR_IRQ);
367551951ae7SMika Kuoppala 	}
367697b492f5SLucas De Marchi }
367751951ae7SMika Kuoppala 
3678b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
367943f328d7SVille Syrjälä {
3680cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
368143f328d7SVille Syrjälä 
3682ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36839918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3684ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3685ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3686ad22d106SVille Syrjälä 
3687e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
368843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
368943f328d7SVille Syrjälä }
369043f328d7SVille Syrjälä 
3691b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3692c2798b19SChris Wilson {
3693b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3694c2798b19SChris Wilson 
369544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
369644d9241eSVille Syrjälä 
3697b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3698c2798b19SChris Wilson }
3699c2798b19SChris Wilson 
3700b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3701c2798b19SChris Wilson {
3702b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3703e9e9848aSVille Syrjälä 	u16 enable_mask;
3704c2798b19SChris Wilson 
37054f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
37064f5fd91fSTvrtko Ursulin 			     EMR,
37074f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3708045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3709c2798b19SChris Wilson 
3710c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3711c2798b19SChris Wilson 	dev_priv->irq_mask =
3712c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
371316659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
371416659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3715c2798b19SChris Wilson 
3716e9e9848aSVille Syrjälä 	enable_mask =
3717c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3718c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
371916659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3720e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3721e9e9848aSVille Syrjälä 
3722b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3723c2798b19SChris Wilson 
3724379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3725379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3726d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3727755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3728755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3729d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3730c2798b19SChris Wilson }
3731c2798b19SChris Wilson 
37324f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
373378c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
373478c357ddSVille Syrjälä {
37354f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
373678c357ddSVille Syrjälä 	u16 emr;
373778c357ddSVille Syrjälä 
37384f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
373978c357ddSVille Syrjälä 
374078c357ddSVille Syrjälä 	if (*eir)
37414f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
374278c357ddSVille Syrjälä 
37434f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
374478c357ddSVille Syrjälä 	if (*eir_stuck == 0)
374578c357ddSVille Syrjälä 		return;
374678c357ddSVille Syrjälä 
374778c357ddSVille Syrjälä 	/*
374878c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
374978c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
375078c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
375178c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
375278c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
375378c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
375478c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
375578c357ddSVille Syrjälä 	 * remains set.
375678c357ddSVille Syrjälä 	 */
37574f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
37584f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
37594f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
376078c357ddSVille Syrjälä }
376178c357ddSVille Syrjälä 
376278c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
376378c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
376478c357ddSVille Syrjälä {
376578c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
376678c357ddSVille Syrjälä 
376778c357ddSVille Syrjälä 	if (eir_stuck)
376800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
376900376ccfSWambui Karuga 			eir_stuck);
377078c357ddSVille Syrjälä }
377178c357ddSVille Syrjälä 
377278c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
377378c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
377478c357ddSVille Syrjälä {
377578c357ddSVille Syrjälä 	u32 emr;
377678c357ddSVille Syrjälä 
377778c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
377878c357ddSVille Syrjälä 
377978c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
378078c357ddSVille Syrjälä 
378178c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
378278c357ddSVille Syrjälä 	if (*eir_stuck == 0)
378378c357ddSVille Syrjälä 		return;
378478c357ddSVille Syrjälä 
378578c357ddSVille Syrjälä 	/*
378678c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
378778c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
378878c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
378978c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
379078c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
379178c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
379278c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
379378c357ddSVille Syrjälä 	 * remains set.
379478c357ddSVille Syrjälä 	 */
379578c357ddSVille Syrjälä 	emr = I915_READ(EMR);
379678c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
379778c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
379878c357ddSVille Syrjälä }
379978c357ddSVille Syrjälä 
380078c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
380178c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
380278c357ddSVille Syrjälä {
380378c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
380478c357ddSVille Syrjälä 
380578c357ddSVille Syrjälä 	if (eir_stuck)
380600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
380700376ccfSWambui Karuga 			eir_stuck);
380878c357ddSVille Syrjälä }
380978c357ddSVille Syrjälä 
3810ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3811c2798b19SChris Wilson {
3812b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3813af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3814c2798b19SChris Wilson 
38152dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38162dd2a883SImre Deak 		return IRQ_NONE;
38172dd2a883SImre Deak 
38181f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38199102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38201f814dacSImre Deak 
3821af722d28SVille Syrjälä 	do {
3822af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
382378c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3824af722d28SVille Syrjälä 		u16 iir;
3825af722d28SVille Syrjälä 
38264f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3827c2798b19SChris Wilson 		if (iir == 0)
3828af722d28SVille Syrjälä 			break;
3829c2798b19SChris Wilson 
3830af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3831c2798b19SChris Wilson 
3832eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3833eb64343cSVille Syrjälä 		 * signalled in iir */
3834eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3835c2798b19SChris Wilson 
383678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
383778c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
383878c357ddSVille Syrjälä 
38394f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3840c2798b19SChris Wilson 
3841c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
384273c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3843c2798b19SChris Wilson 
384478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
384578c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3846af722d28SVille Syrjälä 
3847eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3848af722d28SVille Syrjälä 	} while (0);
3849c2798b19SChris Wilson 
38509102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38511f814dacSImre Deak 
38521f814dacSImre Deak 	return ret;
3853c2798b19SChris Wilson }
3854c2798b19SChris Wilson 
3855b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
3856a266c7d5SChris Wilson {
3857b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3858a266c7d5SChris Wilson 
385956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38600706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3861a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3862a266c7d5SChris Wilson 	}
3863a266c7d5SChris Wilson 
386444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
386544d9241eSVille Syrjälä 
3866b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3867a266c7d5SChris Wilson }
3868a266c7d5SChris Wilson 
3869b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3870a266c7d5SChris Wilson {
3871b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
387238bde180SChris Wilson 	u32 enable_mask;
3873a266c7d5SChris Wilson 
3874045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3875045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
387638bde180SChris Wilson 
387738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
387838bde180SChris Wilson 	dev_priv->irq_mask =
387938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
388038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
388338bde180SChris Wilson 
388438bde180SChris Wilson 	enable_mask =
388538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
388638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
388938bde180SChris Wilson 		I915_USER_INTERRUPT;
389038bde180SChris Wilson 
389156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3892a266c7d5SChris Wilson 		/* Enable in IER... */
3893a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3894a266c7d5SChris Wilson 		/* and unmask in IMR */
3895a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3896a266c7d5SChris Wilson 	}
3897a266c7d5SChris Wilson 
3898b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3899a266c7d5SChris Wilson 
3900379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3901379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3902d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3903755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3904755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3905d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3906379ef82dSDaniel Vetter 
3907c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
390820afbda2SDaniel Vetter }
390920afbda2SDaniel Vetter 
3910ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3911a266c7d5SChris Wilson {
3912b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3913af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3914a266c7d5SChris Wilson 
39152dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39162dd2a883SImre Deak 		return IRQ_NONE;
39172dd2a883SImre Deak 
39181f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39199102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39201f814dacSImre Deak 
392138bde180SChris Wilson 	do {
3922eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
392378c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
3924af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3925af722d28SVille Syrjälä 		u32 iir;
3926a266c7d5SChris Wilson 
39279d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
3928af722d28SVille Syrjälä 		if (iir == 0)
3929af722d28SVille Syrjälä 			break;
3930af722d28SVille Syrjälä 
3931af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3932af722d28SVille Syrjälä 
3933af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3934af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3935af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3936a266c7d5SChris Wilson 
3937eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3938eb64343cSVille Syrjälä 		 * signalled in iir */
3939eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3940a266c7d5SChris Wilson 
394178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
394278c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
394378c357ddSVille Syrjälä 
39449d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
3945a266c7d5SChris Wilson 
3946a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
394773c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3948a266c7d5SChris Wilson 
394978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
395078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3951a266c7d5SChris Wilson 
3952af722d28SVille Syrjälä 		if (hotplug_status)
3953af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3954af722d28SVille Syrjälä 
3955af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3956af722d28SVille Syrjälä 	} while (0);
3957a266c7d5SChris Wilson 
39589102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39591f814dacSImre Deak 
3960a266c7d5SChris Wilson 	return ret;
3961a266c7d5SChris Wilson }
3962a266c7d5SChris Wilson 
3963b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
3964a266c7d5SChris Wilson {
3965b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3966a266c7d5SChris Wilson 
39670706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3968a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3969a266c7d5SChris Wilson 
397044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
397144d9241eSVille Syrjälä 
3972b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3973a266c7d5SChris Wilson }
3974a266c7d5SChris Wilson 
3975b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3976a266c7d5SChris Wilson {
3977b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3978bbba0a97SChris Wilson 	u32 enable_mask;
3979a266c7d5SChris Wilson 	u32 error_mask;
3980a266c7d5SChris Wilson 
3981045cebd2SVille Syrjälä 	/*
3982045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3983045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3984045cebd2SVille Syrjälä 	 */
3985045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3986045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3987045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3988045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3989045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3990045cebd2SVille Syrjälä 	} else {
3991045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3992045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3993045cebd2SVille Syrjälä 	}
3994045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3995045cebd2SVille Syrjälä 
3996a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3997c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
3998c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
3999adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4000bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4001bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
400278c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4003bbba0a97SChris Wilson 
4004c30bb1fdSVille Syrjälä 	enable_mask =
4005c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4006c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4007c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4008c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
400978c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4010c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4011bbba0a97SChris Wilson 
401291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4013bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4014a266c7d5SChris Wilson 
4015b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4016c30bb1fdSVille Syrjälä 
4017b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4018b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4019d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4020755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4021755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4022755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4023d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4024a266c7d5SChris Wilson 
402591d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
402620afbda2SDaniel Vetter }
402720afbda2SDaniel Vetter 
402891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
402920afbda2SDaniel Vetter {
403020afbda2SDaniel Vetter 	u32 hotplug_en;
403120afbda2SDaniel Vetter 
403267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4033b5ea2d56SDaniel Vetter 
4034adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4035e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
403691d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4037a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4038a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4039a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4040a266c7d5SChris Wilson 	*/
404191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4042a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4043a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4044a266c7d5SChris Wilson 
4045a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
40460706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4047f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4048f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4049f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
40500706f17cSEgbert Eich 					     hotplug_en);
4051a266c7d5SChris Wilson }
4052a266c7d5SChris Wilson 
4053ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4054a266c7d5SChris Wilson {
4055b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4056af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4057a266c7d5SChris Wilson 
40582dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40592dd2a883SImre Deak 		return IRQ_NONE;
40602dd2a883SImre Deak 
40611f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40629102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40631f814dacSImre Deak 
4064af722d28SVille Syrjälä 	do {
4065eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
406678c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4067af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4068af722d28SVille Syrjälä 		u32 iir;
40692c8ba29fSChris Wilson 
40709d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4071af722d28SVille Syrjälä 		if (iir == 0)
4072af722d28SVille Syrjälä 			break;
4073af722d28SVille Syrjälä 
4074af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4075af722d28SVille Syrjälä 
4076af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4077af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4078a266c7d5SChris Wilson 
4079eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4080eb64343cSVille Syrjälä 		 * signalled in iir */
4081eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4082a266c7d5SChris Wilson 
408378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
408478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
408578c357ddSVille Syrjälä 
40869d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4087a266c7d5SChris Wilson 
4088a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
408973c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4090af722d28SVille Syrjälä 
4091a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
409273c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4093a266c7d5SChris Wilson 
409478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
409578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4096515ac2bbSDaniel Vetter 
4097af722d28SVille Syrjälä 		if (hotplug_status)
4098af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4099af722d28SVille Syrjälä 
4100af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4101af722d28SVille Syrjälä 	} while (0);
4102a266c7d5SChris Wilson 
41039102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41041f814dacSImre Deak 
4105a266c7d5SChris Wilson 	return ret;
4106a266c7d5SChris Wilson }
4107a266c7d5SChris Wilson 
4108fca52a55SDaniel Vetter /**
4109fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4110fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4111fca52a55SDaniel Vetter  *
4112fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4113fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4114fca52a55SDaniel Vetter  */
4115b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4116f71d4af4SJesse Barnes {
411791c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4118cefcff8fSJoonas Lahtinen 	int i;
41198b2e326dSChris Wilson 
41200398993bSVille Syrjälä 	intel_hpd_init_pins(dev_priv);
41210398993bSVille Syrjälä 
412277913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
412377913b39SJani Nikula 
412474bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4125cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4126cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
41278b2e326dSChris Wilson 
4128633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4129702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
41302239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
413126705e20SSagar Arun Kamble 
413221da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
413321da2700SVille Syrjälä 
4134262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4135262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4136262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4137262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4138262fd485SChris Wilson 	 * in this case to the runtime pm.
4139262fd485SChris Wilson 	 */
4140262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4141262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4142262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4143262fd485SChris Wilson 
4144317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
41459a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
41469a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
41479a64c650SLyude Paul 	 * sideband messaging with MST.
41489a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
41499a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
41509a64c650SLyude Paul 	 */
41519a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4152317eaa95SLyude 
4153b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4154b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
415543f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4156b318b824SVille Syrjälä 	} else {
4157943682e3SMatt Roper 		if (HAS_PCH_JSP(dev_priv))
4158943682e3SMatt Roper 			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
4159943682e3SMatt Roper 		else if (HAS_PCH_MCC(dev_priv))
41608ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
41618ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
4162121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4163b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
4164e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4165c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
41666dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
41676dbf30ceSVille Syrjälä 		else
41683a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4169f71d4af4SJesse Barnes 	}
4170f71d4af4SJesse Barnes }
417120afbda2SDaniel Vetter 
4172fca52a55SDaniel Vetter /**
4173cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4174cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4175cefcff8fSJoonas Lahtinen  *
4176cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4177cefcff8fSJoonas Lahtinen  */
4178cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4179cefcff8fSJoonas Lahtinen {
4180cefcff8fSJoonas Lahtinen 	int i;
4181cefcff8fSJoonas Lahtinen 
4182cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4183cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4184cefcff8fSJoonas Lahtinen }
4185cefcff8fSJoonas Lahtinen 
4186b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4187b318b824SVille Syrjälä {
4188b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4189b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4190b318b824SVille Syrjälä 			return cherryview_irq_handler;
4191b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4192b318b824SVille Syrjälä 			return valleyview_irq_handler;
4193b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4194b318b824SVille Syrjälä 			return i965_irq_handler;
4195b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4196b318b824SVille Syrjälä 			return i915_irq_handler;
4197b318b824SVille Syrjälä 		else
4198b318b824SVille Syrjälä 			return i8xx_irq_handler;
4199b318b824SVille Syrjälä 	} else {
420097b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
420197b492f5SLucas De Marchi 			return dg1_irq_handler;
4202b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4203b318b824SVille Syrjälä 			return gen11_irq_handler;
4204b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4205b318b824SVille Syrjälä 			return gen8_irq_handler;
4206b318b824SVille Syrjälä 		else
42079eae5e27SLucas De Marchi 			return ilk_irq_handler;
4208b318b824SVille Syrjälä 	}
4209b318b824SVille Syrjälä }
4210b318b824SVille Syrjälä 
4211b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4212b318b824SVille Syrjälä {
4213b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4214b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4215b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4216b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4217b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4218b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4219b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4220b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4221b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4222b318b824SVille Syrjälä 		else
4223b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4224b318b824SVille Syrjälä 	} else {
4225b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4226b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4227b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4228b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4229b318b824SVille Syrjälä 		else
42309eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4231b318b824SVille Syrjälä 	}
4232b318b824SVille Syrjälä }
4233b318b824SVille Syrjälä 
4234b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4235b318b824SVille Syrjälä {
4236b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4237b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4238b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4239b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4240b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4241b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4242b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4243b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4244b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4245b318b824SVille Syrjälä 		else
4246b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4247b318b824SVille Syrjälä 	} else {
4248b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4249b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4250b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4251b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4252b318b824SVille Syrjälä 		else
42539eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4254b318b824SVille Syrjälä 	}
4255b318b824SVille Syrjälä }
4256b318b824SVille Syrjälä 
4257cefcff8fSJoonas Lahtinen /**
4258fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4259fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4260fca52a55SDaniel Vetter  *
4261fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4262fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4263fca52a55SDaniel Vetter  *
4264fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4265fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4266fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4267fca52a55SDaniel Vetter  */
42682aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42692aeb7d3aSDaniel Vetter {
4270b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4271b318b824SVille Syrjälä 	int ret;
4272b318b824SVille Syrjälä 
42732aeb7d3aSDaniel Vetter 	/*
42742aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42752aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42762aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42772aeb7d3aSDaniel Vetter 	 */
4278ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
42792aeb7d3aSDaniel Vetter 
4280b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4281b318b824SVille Syrjälä 
4282b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4283b318b824SVille Syrjälä 
4284b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4285b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4286b318b824SVille Syrjälä 	if (ret < 0) {
4287b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4288b318b824SVille Syrjälä 		return ret;
4289b318b824SVille Syrjälä 	}
4290b318b824SVille Syrjälä 
4291b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4292b318b824SVille Syrjälä 
4293b318b824SVille Syrjälä 	return ret;
42942aeb7d3aSDaniel Vetter }
42952aeb7d3aSDaniel Vetter 
4296fca52a55SDaniel Vetter /**
4297fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4298fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4299fca52a55SDaniel Vetter  *
4300fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4301fca52a55SDaniel Vetter  * resources acquired in the init functions.
4302fca52a55SDaniel Vetter  */
43032aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43042aeb7d3aSDaniel Vetter {
4305b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4306b318b824SVille Syrjälä 
4307b318b824SVille Syrjälä 	/*
4308789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4309789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4310789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4311789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4312b318b824SVille Syrjälä 	 */
4313b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4314b318b824SVille Syrjälä 		return;
4315b318b824SVille Syrjälä 
4316b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4317b318b824SVille Syrjälä 
4318b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4319b318b824SVille Syrjälä 
4320b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4321b318b824SVille Syrjälä 
43222aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4323ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
43242aeb7d3aSDaniel Vetter }
43252aeb7d3aSDaniel Vetter 
4326fca52a55SDaniel Vetter /**
4327fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4328fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4329fca52a55SDaniel Vetter  *
4330fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4331fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4332fca52a55SDaniel Vetter  */
4333b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4334c67a470bSPaulo Zanoni {
4335b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4336ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4337315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4338c67a470bSPaulo Zanoni }
4339c67a470bSPaulo Zanoni 
4340fca52a55SDaniel Vetter /**
4341fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4342fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4343fca52a55SDaniel Vetter  *
4344fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4345fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4346fca52a55SDaniel Vetter  */
4347b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4348c67a470bSPaulo Zanoni {
4349ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4350b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4351b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4352c67a470bSPaulo Zanoni }
4353d64575eeSJani Nikula 
4354d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4355d64575eeSJani Nikula {
4356d64575eeSJani Nikula 	/*
4357d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4358d64575eeSJani Nikula 	 * this is the only thing we need to check.
4359d64575eeSJani Nikula 	 */
4360d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4361d64575eeSJani Nikula }
4362d64575eeSJani Nikula 
4363d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4364d64575eeSJani Nikula {
4365d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
4366d64575eeSJani Nikula }
4367