1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29c0e09200SDave Airlie #include "drmP.h" 30c0e09200SDave Airlie #include "drm.h" 31c0e09200SDave Airlie #include "i915_drm.h" 32c0e09200SDave Airlie #include "i915_drv.h" 3379e53945SJesse Barnes #include "intel_drv.h" 34c0e09200SDave Airlie 35c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 36c0e09200SDave Airlie 377c463586SKeith Packard /** 387c463586SKeith Packard * Interrupts that are always left unmasked. 397c463586SKeith Packard * 407c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 417c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 427c463586SKeith Packard * PIPESTAT alone. 437c463586SKeith Packard */ 447c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \ 450a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 468ee1c3dbSMatthew Garrett I915_DISPLAY_PIPE_B_EVENT_INTERRUPT) 47ed4cb414SEric Anholt 487c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 497c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 507c463586SKeith Packard 5179e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5379e53945SJesse Barnes 5479e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 5579e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 5679e53945SJesse Barnes 5779e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 5879e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 5979e53945SJesse Barnes 608ee1c3dbSMatthew Garrett void 61036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 62036a4a7dSZhenyu Wang { 63036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 64036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 65036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 66036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 67036a4a7dSZhenyu Wang } 68036a4a7dSZhenyu Wang } 69036a4a7dSZhenyu Wang 70036a4a7dSZhenyu Wang static inline void 71036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 72036a4a7dSZhenyu Wang { 73036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 74036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 75036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 76036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 77036a4a7dSZhenyu Wang } 78036a4a7dSZhenyu Wang } 79036a4a7dSZhenyu Wang 80036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 81036a4a7dSZhenyu Wang void 82036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 83036a4a7dSZhenyu Wang { 84036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 85036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 86036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 87036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 88036a4a7dSZhenyu Wang } 89036a4a7dSZhenyu Wang } 90036a4a7dSZhenyu Wang 91036a4a7dSZhenyu Wang static inline void 92036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 93036a4a7dSZhenyu Wang { 94036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 95036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 96036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 97036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 98036a4a7dSZhenyu Wang } 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang 101036a4a7dSZhenyu Wang void 102ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 103ed4cb414SEric Anholt { 104ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 105ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 106ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 107ed4cb414SEric Anholt (void) I915_READ(IMR); 108ed4cb414SEric Anholt } 109ed4cb414SEric Anholt } 110ed4cb414SEric Anholt 111ed4cb414SEric Anholt static inline void 112ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 113ed4cb414SEric Anholt { 114ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 115ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 116ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 117ed4cb414SEric Anholt (void) I915_READ(IMR); 118ed4cb414SEric Anholt } 119ed4cb414SEric Anholt } 120ed4cb414SEric Anholt 1217c463586SKeith Packard static inline u32 1227c463586SKeith Packard i915_pipestat(int pipe) 1237c463586SKeith Packard { 1247c463586SKeith Packard if (pipe == 0) 1257c463586SKeith Packard return PIPEASTAT; 1267c463586SKeith Packard if (pipe == 1) 1277c463586SKeith Packard return PIPEBSTAT; 1289c84ba4eSAndrew Morton BUG(); 1297c463586SKeith Packard } 1307c463586SKeith Packard 1317c463586SKeith Packard void 1327c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1337c463586SKeith Packard { 1347c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1357c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1367c463586SKeith Packard 1377c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1387c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1397c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1407c463586SKeith Packard (void) I915_READ(reg); 1417c463586SKeith Packard } 1427c463586SKeith Packard } 1437c463586SKeith Packard 1447c463586SKeith Packard void 1457c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1467c463586SKeith Packard { 1477c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1487c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1497c463586SKeith Packard 1507c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1517c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1527c463586SKeith Packard (void) I915_READ(reg); 1537c463586SKeith Packard } 1547c463586SKeith Packard } 1557c463586SKeith Packard 156c0e09200SDave Airlie /** 1570a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1580a3e67a4SJesse Barnes * @dev: DRM device 1590a3e67a4SJesse Barnes * @pipe: pipe to check 1600a3e67a4SJesse Barnes * 1610a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1620a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1630a3e67a4SJesse Barnes * before reading such registers if unsure. 1640a3e67a4SJesse Barnes */ 1650a3e67a4SJesse Barnes static int 1660a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1670a3e67a4SJesse Barnes { 1680a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1690a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1700a3e67a4SJesse Barnes 1710a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1720a3e67a4SJesse Barnes return 1; 1730a3e67a4SJesse Barnes 1740a3e67a4SJesse Barnes return 0; 1750a3e67a4SJesse Barnes } 1760a3e67a4SJesse Barnes 17742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 17842f52ef8SKeith Packard * we use as a pipe index 17942f52ef8SKeith Packard */ 18042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1810a3e67a4SJesse Barnes { 1820a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1830a3e67a4SJesse Barnes unsigned long high_frame; 1840a3e67a4SJesse Barnes unsigned long low_frame; 1850a3e67a4SJesse Barnes u32 high1, high2, low, count; 1860a3e67a4SJesse Barnes 1870a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1880a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1890a3e67a4SJesse Barnes 1900a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 1910a3e67a4SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 1920a3e67a4SJesse Barnes return 0; 1930a3e67a4SJesse Barnes } 1940a3e67a4SJesse Barnes 1950a3e67a4SJesse Barnes /* 1960a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1970a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1980a3e67a4SJesse Barnes * register. 1990a3e67a4SJesse Barnes */ 2000a3e67a4SJesse Barnes do { 2010a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2020a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2030a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2040a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2050a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2060a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2070a3e67a4SJesse Barnes } while (high1 != high2); 2080a3e67a4SJesse Barnes 2090a3e67a4SJesse Barnes count = (high1 << 8) | low; 2100a3e67a4SJesse Barnes 2110a3e67a4SJesse Barnes return count; 2120a3e67a4SJesse Barnes } 2130a3e67a4SJesse Barnes 2149880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2159880b7a5SJesse Barnes { 2169880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2179880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2189880b7a5SJesse Barnes 2199880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 2209880b7a5SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 2219880b7a5SJesse Barnes return 0; 2229880b7a5SJesse Barnes } 2239880b7a5SJesse Barnes 2249880b7a5SJesse Barnes return I915_READ(reg); 2259880b7a5SJesse Barnes } 2269880b7a5SJesse Barnes 2275ca58282SJesse Barnes /* 2285ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2295ca58282SJesse Barnes */ 2305ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2315ca58282SJesse Barnes { 2325ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2335ca58282SJesse Barnes hotplug_work); 2345ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 235*c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 236*c31c4ba3SKeith Packard struct drm_connector *connector; 2375ca58282SJesse Barnes 238*c31c4ba3SKeith Packard if (mode_config->num_connector) { 239*c31c4ba3SKeith Packard list_for_each_entry(connector, &mode_config->connector_list, head) { 240*c31c4ba3SKeith Packard struct intel_output *intel_output = to_intel_output(connector); 241*c31c4ba3SKeith Packard 242*c31c4ba3SKeith Packard if (intel_output->hot_plug) 243*c31c4ba3SKeith Packard (*intel_output->hot_plug) (intel_output); 244*c31c4ba3SKeith Packard } 245*c31c4ba3SKeith Packard } 2465ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2475ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2485ca58282SJesse Barnes } 2495ca58282SJesse Barnes 250036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev) 251036a4a7dSZhenyu Wang { 252036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 253036a4a7dSZhenyu Wang int ret = IRQ_NONE; 254036a4a7dSZhenyu Wang u32 de_iir, gt_iir; 255036a4a7dSZhenyu Wang u32 new_de_iir, new_gt_iir; 256036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 257036a4a7dSZhenyu Wang 258036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 259036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 260036a4a7dSZhenyu Wang 261036a4a7dSZhenyu Wang for (;;) { 262036a4a7dSZhenyu Wang if (de_iir == 0 && gt_iir == 0) 263036a4a7dSZhenyu Wang break; 264036a4a7dSZhenyu Wang 265036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 266036a4a7dSZhenyu Wang 267036a4a7dSZhenyu Wang I915_WRITE(DEIIR, de_iir); 268036a4a7dSZhenyu Wang new_de_iir = I915_READ(DEIIR); 269036a4a7dSZhenyu Wang I915_WRITE(GTIIR, gt_iir); 270036a4a7dSZhenyu Wang new_gt_iir = I915_READ(GTIIR); 271036a4a7dSZhenyu Wang 272036a4a7dSZhenyu Wang if (dev->primary->master) { 273036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 274036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 275036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 276036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 277036a4a7dSZhenyu Wang } 278036a4a7dSZhenyu Wang 279036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 280036a4a7dSZhenyu Wang dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 281036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 282036a4a7dSZhenyu Wang } 283036a4a7dSZhenyu Wang 284036a4a7dSZhenyu Wang de_iir = new_de_iir; 285036a4a7dSZhenyu Wang gt_iir = new_gt_iir; 286036a4a7dSZhenyu Wang } 287036a4a7dSZhenyu Wang 288036a4a7dSZhenyu Wang return ret; 289036a4a7dSZhenyu Wang } 290036a4a7dSZhenyu Wang 291c0e09200SDave Airlie irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 292c0e09200SDave Airlie { 293c0e09200SDave Airlie struct drm_device *dev = (struct drm_device *) arg; 294c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2957c1c2871SDave Airlie struct drm_i915_master_private *master_priv; 296cdfbc41fSEric Anholt u32 iir, new_iir; 297cdfbc41fSEric Anholt u32 pipea_stats, pipeb_stats; 29805eff845SKeith Packard u32 vblank_status; 29905eff845SKeith Packard u32 vblank_enable; 3000a3e67a4SJesse Barnes int vblank = 0; 3017c463586SKeith Packard unsigned long irqflags; 30205eff845SKeith Packard int irq_received; 30305eff845SKeith Packard int ret = IRQ_NONE; 304c0e09200SDave Airlie 305630681d9SEric Anholt atomic_inc(&dev_priv->irq_received); 306630681d9SEric Anholt 307036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 308036a4a7dSZhenyu Wang return igdng_irq_handler(dev); 309036a4a7dSZhenyu Wang 310ed4cb414SEric Anholt iir = I915_READ(IIR); 311c0e09200SDave Airlie 31205eff845SKeith Packard if (IS_I965G(dev)) { 31305eff845SKeith Packard vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 31405eff845SKeith Packard vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 31505eff845SKeith Packard } else { 31605eff845SKeith Packard vblank_status = I915_VBLANK_INTERRUPT_STATUS; 31705eff845SKeith Packard vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 31805eff845SKeith Packard } 319c0e09200SDave Airlie 32005eff845SKeith Packard for (;;) { 32105eff845SKeith Packard irq_received = iir != 0; 32205eff845SKeith Packard 32305eff845SKeith Packard /* Can't rely on pipestat interrupt bit in iir as it might 32405eff845SKeith Packard * have been cleared after the pipestat interrupt was received. 32505eff845SKeith Packard * It doesn't set the bit in iir again, but it still produces 32605eff845SKeith Packard * interrupts (for non-MSI). 32705eff845SKeith Packard */ 32805eff845SKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 32905eff845SKeith Packard pipea_stats = I915_READ(PIPEASTAT); 33005eff845SKeith Packard pipeb_stats = I915_READ(PIPEBSTAT); 33179e53945SJesse Barnes 3320a3e67a4SJesse Barnes /* 3337c463586SKeith Packard * Clear the PIPE(A|B)STAT regs before the IIR 3340a3e67a4SJesse Barnes */ 33505eff845SKeith Packard if (pipea_stats & 0x8000ffff) { 3368ee1c3dbSMatthew Garrett I915_WRITE(PIPEASTAT, pipea_stats); 33705eff845SKeith Packard irq_received = 1; 3380a3e67a4SJesse Barnes } 3397c463586SKeith Packard 34005eff845SKeith Packard if (pipeb_stats & 0x8000ffff) { 3410a3e67a4SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 34205eff845SKeith Packard irq_received = 1; 343c0e09200SDave Airlie } 34405eff845SKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 34505eff845SKeith Packard 34605eff845SKeith Packard if (!irq_received) 34705eff845SKeith Packard break; 34805eff845SKeith Packard 34905eff845SKeith Packard ret = IRQ_HANDLED; 350c0e09200SDave Airlie 3515ca58282SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 3525ca58282SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 3535ca58282SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3545ca58282SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3555ca58282SJesse Barnes 3565ca58282SJesse Barnes DRM_DEBUG("hotplug event received, stat 0x%08x\n", 3575ca58282SJesse Barnes hotplug_status); 3585ca58282SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 3595ca58282SJesse Barnes schedule_work(&dev_priv->hotplug_work); 3605ca58282SJesse Barnes 3615ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3625ca58282SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 3635ca58282SJesse Barnes } 3645ca58282SJesse Barnes 365673a394bSEric Anholt I915_WRITE(IIR, iir); 366cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 3677c463586SKeith Packard 3687c1c2871SDave Airlie if (dev->primary->master) { 3697c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 3707c1c2871SDave Airlie if (master_priv->sarea_priv) 3717c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 372c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 3737c1c2871SDave Airlie } 3740a3e67a4SJesse Barnes 375673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 376673a394bSEric Anholt dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 377673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 378673a394bSEric Anholt } 379673a394bSEric Anholt 38005eff845SKeith Packard if (pipea_stats & vblank_status) { 3817c463586SKeith Packard vblank++; 3827c463586SKeith Packard drm_handle_vblank(dev, 0); 3837c463586SKeith Packard } 3847c463586SKeith Packard 38505eff845SKeith Packard if (pipeb_stats & vblank_status) { 3867c463586SKeith Packard vblank++; 3877c463586SKeith Packard drm_handle_vblank(dev, 1); 3887c463586SKeith Packard } 3897c463586SKeith Packard 3907c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 3917c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 392673a394bSEric Anholt opregion_asle_intr(dev); 3930a3e67a4SJesse Barnes 394cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 395cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 396cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 397cdfbc41fSEric Anholt * we would never get another interrupt. 398cdfbc41fSEric Anholt * 399cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 400cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 401cdfbc41fSEric Anholt * another one. 402cdfbc41fSEric Anholt * 403cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 404cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 405cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 406cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 407cdfbc41fSEric Anholt * stray interrupts. 408cdfbc41fSEric Anholt */ 409cdfbc41fSEric Anholt iir = new_iir; 41005eff845SKeith Packard } 411cdfbc41fSEric Anholt 41205eff845SKeith Packard return ret; 413c0e09200SDave Airlie } 414c0e09200SDave Airlie 415c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 416c0e09200SDave Airlie { 417c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 4187c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 419c0e09200SDave Airlie RING_LOCALS; 420c0e09200SDave Airlie 421c0e09200SDave Airlie i915_kernel_lost_context(dev); 422c0e09200SDave Airlie 423c0e09200SDave Airlie DRM_DEBUG("\n"); 424c0e09200SDave Airlie 425c99b058fSKristian Høgsberg dev_priv->counter++; 426c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 427c99b058fSKristian Høgsberg dev_priv->counter = 1; 4287c1c2871SDave Airlie if (master_priv->sarea_priv) 4297c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 430c0e09200SDave Airlie 4310baf823aSKeith Packard BEGIN_LP_RING(4); 432585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 4330baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 434c0e09200SDave Airlie OUT_RING(dev_priv->counter); 435585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 436c0e09200SDave Airlie ADVANCE_LP_RING(); 437c0e09200SDave Airlie 438c0e09200SDave Airlie return dev_priv->counter; 439c0e09200SDave Airlie } 440c0e09200SDave Airlie 441673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 442ed4cb414SEric Anholt { 443ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 444e9d21d7fSKeith Packard unsigned long irqflags; 445ed4cb414SEric Anholt 446e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 447036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 448036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 449036a4a7dSZhenyu Wang igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 450036a4a7dSZhenyu Wang else 451ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 452036a4a7dSZhenyu Wang } 453e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 454ed4cb414SEric Anholt } 455ed4cb414SEric Anholt 4560a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 457ed4cb414SEric Anholt { 458ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 459e9d21d7fSKeith Packard unsigned long irqflags; 460ed4cb414SEric Anholt 461e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 462ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 463036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 464036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 465036a4a7dSZhenyu Wang igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 466036a4a7dSZhenyu Wang else 467ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 468036a4a7dSZhenyu Wang } 469e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 470ed4cb414SEric Anholt } 471ed4cb414SEric Anholt 472c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 473c0e09200SDave Airlie { 474c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4757c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 476c0e09200SDave Airlie int ret = 0; 477c0e09200SDave Airlie 478c0e09200SDave Airlie DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr, 479c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 480c0e09200SDave Airlie 481ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 4827c1c2871SDave Airlie if (master_priv->sarea_priv) 4837c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 484c0e09200SDave Airlie return 0; 485ed4cb414SEric Anholt } 486c0e09200SDave Airlie 4877c1c2871SDave Airlie if (master_priv->sarea_priv) 4887c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 489c0e09200SDave Airlie 490ed4cb414SEric Anholt i915_user_irq_get(dev); 491c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 492c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 493ed4cb414SEric Anholt i915_user_irq_put(dev); 494c0e09200SDave Airlie 495c0e09200SDave Airlie if (ret == -EBUSY) { 496c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 497c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 498c0e09200SDave Airlie } 499c0e09200SDave Airlie 500c0e09200SDave Airlie return ret; 501c0e09200SDave Airlie } 502c0e09200SDave Airlie 503c0e09200SDave Airlie /* Needs the lock as it touches the ring. 504c0e09200SDave Airlie */ 505c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 506c0e09200SDave Airlie struct drm_file *file_priv) 507c0e09200SDave Airlie { 508c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 509c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 510c0e09200SDave Airlie int result; 511c0e09200SDave Airlie 51207f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 513c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 514c0e09200SDave Airlie return -EINVAL; 515c0e09200SDave Airlie } 516299eb93cSEric Anholt 517299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 518299eb93cSEric Anholt 519546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 520c0e09200SDave Airlie result = i915_emit_irq(dev); 521546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 522c0e09200SDave Airlie 523c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 524c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 525c0e09200SDave Airlie return -EFAULT; 526c0e09200SDave Airlie } 527c0e09200SDave Airlie 528c0e09200SDave Airlie return 0; 529c0e09200SDave Airlie } 530c0e09200SDave Airlie 531c0e09200SDave Airlie /* Doesn't need the hardware lock. 532c0e09200SDave Airlie */ 533c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 534c0e09200SDave Airlie struct drm_file *file_priv) 535c0e09200SDave Airlie { 536c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 537c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 538c0e09200SDave Airlie 539c0e09200SDave Airlie if (!dev_priv) { 540c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 541c0e09200SDave Airlie return -EINVAL; 542c0e09200SDave Airlie } 543c0e09200SDave Airlie 544c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 545c0e09200SDave Airlie } 546c0e09200SDave Airlie 54742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 54842f52ef8SKeith Packard * we use as a pipe index 54942f52ef8SKeith Packard */ 55042f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 5510a3e67a4SJesse Barnes { 5520a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 553e9d21d7fSKeith Packard unsigned long irqflags; 55471e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 55571e0ffa5SJesse Barnes u32 pipeconf; 55671e0ffa5SJesse Barnes 55771e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 55871e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 55971e0ffa5SJesse Barnes return -EINVAL; 5600a3e67a4SJesse Barnes 561036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 562036a4a7dSZhenyu Wang return 0; 563036a4a7dSZhenyu Wang 564e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5650a3e67a4SJesse Barnes if (IS_I965G(dev)) 5667c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 5677c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 5680a3e67a4SJesse Barnes else 5697c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 5707c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 571e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 5720a3e67a4SJesse Barnes return 0; 5730a3e67a4SJesse Barnes } 5740a3e67a4SJesse Barnes 57542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 57642f52ef8SKeith Packard * we use as a pipe index 57742f52ef8SKeith Packard */ 57842f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 5790a3e67a4SJesse Barnes { 5800a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 581e9d21d7fSKeith Packard unsigned long irqflags; 5820a3e67a4SJesse Barnes 583036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 584036a4a7dSZhenyu Wang return; 585036a4a7dSZhenyu Wang 586e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5877c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 5887c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 5897c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 590e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 5910a3e67a4SJesse Barnes } 5920a3e67a4SJesse Barnes 59379e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 59479e53945SJesse Barnes { 59579e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 596e170b030SZhenyu Wang 597e170b030SZhenyu Wang if (!IS_IGDNG(dev)) 59879e53945SJesse Barnes opregion_enable_asle(dev); 59979e53945SJesse Barnes dev_priv->irq_enabled = 1; 60079e53945SJesse Barnes } 60179e53945SJesse Barnes 60279e53945SJesse Barnes 603c0e09200SDave Airlie /* Set the vblank monitor pipe 604c0e09200SDave Airlie */ 605c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 606c0e09200SDave Airlie struct drm_file *file_priv) 607c0e09200SDave Airlie { 608c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 609c0e09200SDave Airlie 610c0e09200SDave Airlie if (!dev_priv) { 611c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 612c0e09200SDave Airlie return -EINVAL; 613c0e09200SDave Airlie } 614c0e09200SDave Airlie 615c0e09200SDave Airlie return 0; 616c0e09200SDave Airlie } 617c0e09200SDave Airlie 618c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 619c0e09200SDave Airlie struct drm_file *file_priv) 620c0e09200SDave Airlie { 621c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 622c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 623c0e09200SDave Airlie 624c0e09200SDave Airlie if (!dev_priv) { 625c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 626c0e09200SDave Airlie return -EINVAL; 627c0e09200SDave Airlie } 628c0e09200SDave Airlie 6290a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 630c0e09200SDave Airlie 631c0e09200SDave Airlie return 0; 632c0e09200SDave Airlie } 633c0e09200SDave Airlie 634c0e09200SDave Airlie /** 635c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 636c0e09200SDave Airlie */ 637c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 638c0e09200SDave Airlie struct drm_file *file_priv) 639c0e09200SDave Airlie { 640bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 641bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 642bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 643bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 644bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 645bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 646bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 647bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 648bd95e0a4SEric Anholt * 649bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 650bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 651bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 652bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 6530a3e67a4SJesse Barnes */ 654c0e09200SDave Airlie return -EINVAL; 655c0e09200SDave Airlie } 656c0e09200SDave Airlie 657c0e09200SDave Airlie /* drm_dma.h hooks 658c0e09200SDave Airlie */ 659036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev) 660036a4a7dSZhenyu Wang { 661036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 662036a4a7dSZhenyu Wang 663036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 664036a4a7dSZhenyu Wang 665036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 666036a4a7dSZhenyu Wang 667036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 668036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 669036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 670036a4a7dSZhenyu Wang 671036a4a7dSZhenyu Wang /* and GT */ 672036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 673036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 674036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 675036a4a7dSZhenyu Wang } 676036a4a7dSZhenyu Wang 677036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev) 678036a4a7dSZhenyu Wang { 679036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 680036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 681036a4a7dSZhenyu Wang u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */; 682036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 683036a4a7dSZhenyu Wang 684036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 685036a4a7dSZhenyu Wang dev_priv->de_irq_enable_reg = display_mask; 686036a4a7dSZhenyu Wang 687036a4a7dSZhenyu Wang /* should always can generate irq */ 688036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 689036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 690036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 691036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 692036a4a7dSZhenyu Wang 693036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 694036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 695036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 696036a4a7dSZhenyu Wang 697036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 698036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 699036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 700036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 701036a4a7dSZhenyu Wang 702036a4a7dSZhenyu Wang return 0; 703036a4a7dSZhenyu Wang } 704036a4a7dSZhenyu Wang 705c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 706c0e09200SDave Airlie { 707c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 708c0e09200SDave Airlie 70979e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 71079e53945SJesse Barnes 711036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 712036a4a7dSZhenyu Wang 713036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 714036a4a7dSZhenyu Wang igdng_irq_preinstall(dev); 715036a4a7dSZhenyu Wang return; 716036a4a7dSZhenyu Wang } 717036a4a7dSZhenyu Wang 7185ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 7195ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 7205ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 7215ca58282SJesse Barnes } 7225ca58282SJesse Barnes 7230a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 7247c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 7257c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 7260a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 727ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 7287c463586SKeith Packard (void) I915_READ(IER); 729c0e09200SDave Airlie } 730c0e09200SDave Airlie 7310a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 732c0e09200SDave Airlie { 733c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7345ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 7350a3e67a4SJesse Barnes 736036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 737036a4a7dSZhenyu Wang 7380a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 739ed4cb414SEric Anholt 740036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 741036a4a7dSZhenyu Wang return igdng_irq_postinstall(dev); 742036a4a7dSZhenyu Wang 7437c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 7447c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 7458ee1c3dbSMatthew Garrett 7467c463586SKeith Packard dev_priv->pipestat[0] = 0; 7477c463586SKeith Packard dev_priv->pipestat[1] = 0; 7487c463586SKeith Packard 7495ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 7505ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 7515ca58282SJesse Barnes 7525ca58282SJesse Barnes /* Leave other bits alone */ 7535ca58282SJesse Barnes hotplug_en |= HOTPLUG_EN_MASK; 7545ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 7555ca58282SJesse Barnes 7565ca58282SJesse Barnes dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS | 7575ca58282SJesse Barnes TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS | 7585ca58282SJesse Barnes SDVOB_HOTPLUG_INT_STATUS; 7595ca58282SJesse Barnes if (IS_G4X(dev)) { 7605ca58282SJesse Barnes dev_priv->hotplug_supported_mask |= 7615ca58282SJesse Barnes HDMIB_HOTPLUG_INT_STATUS | 7625ca58282SJesse Barnes HDMIC_HOTPLUG_INT_STATUS | 7635ca58282SJesse Barnes HDMID_HOTPLUG_INT_STATUS; 7645ca58282SJesse Barnes } 7655ca58282SJesse Barnes /* Enable in IER... */ 7665ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 7675ca58282SJesse Barnes /* and unmask in IMR */ 7685ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 7695ca58282SJesse Barnes } 7705ca58282SJesse Barnes 7717c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 7727c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 7737c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 7747c463586SKeith Packard /* Clear pending interrupt status */ 7757c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 7767c463586SKeith Packard 7775ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 7787c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 779ed4cb414SEric Anholt (void) I915_READ(IER); 780ed4cb414SEric Anholt 7818ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 7820a3e67a4SJesse Barnes 7830a3e67a4SJesse Barnes return 0; 784c0e09200SDave Airlie } 785c0e09200SDave Airlie 786036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev) 787036a4a7dSZhenyu Wang { 788036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 789036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 790036a4a7dSZhenyu Wang 791036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 792036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 793036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 794036a4a7dSZhenyu Wang 795036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 796036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 797036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 798036a4a7dSZhenyu Wang } 799036a4a7dSZhenyu Wang 800c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 801c0e09200SDave Airlie { 802c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 803c0e09200SDave Airlie 804c0e09200SDave Airlie if (!dev_priv) 805c0e09200SDave Airlie return; 806c0e09200SDave Airlie 8070a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 8080a3e67a4SJesse Barnes 809036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 810036a4a7dSZhenyu Wang igdng_irq_uninstall(dev); 811036a4a7dSZhenyu Wang return; 812036a4a7dSZhenyu Wang } 813036a4a7dSZhenyu Wang 8145ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 8155ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 8165ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 8175ca58282SJesse Barnes } 8185ca58282SJesse Barnes 8190a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 8207c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 8217c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 8220a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 823ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 824c0e09200SDave Airlie 8257c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 8267c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 8277c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 828c0e09200SDave Airlie } 829