1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 30c0e09200SDave Airlie #include "drmP.h" 31c0e09200SDave Airlie #include "drm.h" 32c0e09200SDave Airlie #include "i915_drm.h" 33c0e09200SDave Airlie #include "i915_drv.h" 341c5d22f7SChris Wilson #include "i915_trace.h" 3579e53945SJesse Barnes #include "intel_drv.h" 36c0e09200SDave Airlie 37c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 38c0e09200SDave Airlie 397c463586SKeith Packard /** 407c463586SKeith Packard * Interrupts that are always left unmasked. 417c463586SKeith Packard * 427c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 437c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 447c463586SKeith Packard * PIPESTAT alone. 457c463586SKeith Packard */ 466b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 476b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 480a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 4963eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 506b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5263eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 53ed4cb414SEric Anholt 547c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 557c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 567c463586SKeith Packard 5779e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5879e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5979e53945SJesse Barnes 6079e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6179e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6279e53945SJesse Barnes 6379e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6479e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6579e53945SJesse Barnes 668ee1c3dbSMatthew Garrett void 67f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 68036a4a7dSZhenyu Wang { 69036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 70036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 71036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 72036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 73036a4a7dSZhenyu Wang } 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang 76036a4a7dSZhenyu Wang static inline void 77f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 78036a4a7dSZhenyu Wang { 79036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 80036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 81036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 82036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 83036a4a7dSZhenyu Wang } 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang 86036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 87036a4a7dSZhenyu Wang void 88f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 89036a4a7dSZhenyu Wang { 90036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 91036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 92036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 93036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 94036a4a7dSZhenyu Wang } 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang 97036a4a7dSZhenyu Wang static inline void 98f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 99036a4a7dSZhenyu Wang { 100036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 101036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 102036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 103036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 104036a4a7dSZhenyu Wang } 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang 107036a4a7dSZhenyu Wang void 108ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 109ed4cb414SEric Anholt { 110ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 111ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 112ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 113ed4cb414SEric Anholt (void) I915_READ(IMR); 114ed4cb414SEric Anholt } 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt 117ed4cb414SEric Anholt static inline void 118ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 119ed4cb414SEric Anholt { 120ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 121ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 122ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 123ed4cb414SEric Anholt (void) I915_READ(IMR); 124ed4cb414SEric Anholt } 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt 1277c463586SKeith Packard static inline u32 1287c463586SKeith Packard i915_pipestat(int pipe) 1297c463586SKeith Packard { 1307c463586SKeith Packard if (pipe == 0) 1317c463586SKeith Packard return PIPEASTAT; 1327c463586SKeith Packard if (pipe == 1) 1337c463586SKeith Packard return PIPEBSTAT; 1349c84ba4eSAndrew Morton BUG(); 1357c463586SKeith Packard } 1367c463586SKeith Packard 1377c463586SKeith Packard void 1387c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1397c463586SKeith Packard { 1407c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1417c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1427c463586SKeith Packard 1437c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1447c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1457c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1467c463586SKeith Packard (void) I915_READ(reg); 1477c463586SKeith Packard } 1487c463586SKeith Packard } 1497c463586SKeith Packard 1507c463586SKeith Packard void 1517c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1527c463586SKeith Packard { 1537c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1547c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1557c463586SKeith Packard 1567c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1577c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1587c463586SKeith Packard (void) I915_READ(reg); 1597c463586SKeith Packard } 1607c463586SKeith Packard } 1617c463586SKeith Packard 162c0e09200SDave Airlie /** 16301c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16401c66889SZhao Yakui */ 16501c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16601c66889SZhao Yakui { 16701c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16801c66889SZhao Yakui 169f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) 170f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 17101c66889SZhao Yakui else 17201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 17301c66889SZhao Yakui I915_LEGACY_BLC_EVENT_ENABLE); 17401c66889SZhao Yakui } 17501c66889SZhao Yakui 17601c66889SZhao Yakui /** 1770a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1780a3e67a4SJesse Barnes * @dev: DRM device 1790a3e67a4SJesse Barnes * @pipe: pipe to check 1800a3e67a4SJesse Barnes * 1810a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1820a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1830a3e67a4SJesse Barnes * before reading such registers if unsure. 1840a3e67a4SJesse Barnes */ 1850a3e67a4SJesse Barnes static int 1860a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1870a3e67a4SJesse Barnes { 1880a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1890a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1900a3e67a4SJesse Barnes 1910a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1920a3e67a4SJesse Barnes return 1; 1930a3e67a4SJesse Barnes 1940a3e67a4SJesse Barnes return 0; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2050a3e67a4SJesse Barnes u32 high1, high2, low, count; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2080a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2090a3e67a4SJesse Barnes 2100a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 21144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 21244d98a61SZhao Yakui "pipe %d\n", pipe); 2130a3e67a4SJesse Barnes return 0; 2140a3e67a4SJesse Barnes } 2150a3e67a4SJesse Barnes 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2220a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2230a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2240a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2250a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2260a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2270a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2280a3e67a4SJesse Barnes } while (high1 != high2); 2290a3e67a4SJesse Barnes 2300a3e67a4SJesse Barnes count = (high1 << 8) | low; 2310a3e67a4SJesse Barnes 2320a3e67a4SJesse Barnes return count; 2330a3e67a4SJesse Barnes } 2340a3e67a4SJesse Barnes 2359880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2369880b7a5SJesse Barnes { 2379880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2389880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2399880b7a5SJesse Barnes 2409880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 24144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 24244d98a61SZhao Yakui "pipe %d\n", pipe); 2439880b7a5SJesse Barnes return 0; 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2469880b7a5SJesse Barnes return I915_READ(reg); 2479880b7a5SJesse Barnes } 2489880b7a5SJesse Barnes 2495ca58282SJesse Barnes /* 2505ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2515ca58282SJesse Barnes */ 2525ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2535ca58282SJesse Barnes { 2545ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2555ca58282SJesse Barnes hotplug_work); 2565ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 257c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 258c31c4ba3SKeith Packard struct drm_connector *connector; 2595ca58282SJesse Barnes 260c31c4ba3SKeith Packard if (mode_config->num_connector) { 261c31c4ba3SKeith Packard list_for_each_entry(connector, &mode_config->connector_list, head) { 262c31c4ba3SKeith Packard struct intel_output *intel_output = to_intel_output(connector); 263c31c4ba3SKeith Packard 264c31c4ba3SKeith Packard if (intel_output->hot_plug) 265c31c4ba3SKeith Packard (*intel_output->hot_plug) (intel_output); 266c31c4ba3SKeith Packard } 267c31c4ba3SKeith Packard } 2685ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2695ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2705ca58282SJesse Barnes } 2715ca58282SJesse Barnes 272f2b115e6SAdam Jackson irqreturn_t ironlake_irq_handler(struct drm_device *dev) 273036a4a7dSZhenyu Wang { 274036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 275036a4a7dSZhenyu Wang int ret = IRQ_NONE; 2763ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 277036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 278036a4a7dSZhenyu Wang 2792d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 2802d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 2812d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 2822d109a84SZou, Nanhai (void)I915_READ(DEIER); 2832d109a84SZou, Nanhai 284036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 285036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 286c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 287036a4a7dSZhenyu Wang 288c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 289c7c85101SZou Nan hai goto done; 290036a4a7dSZhenyu Wang 291036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 292036a4a7dSZhenyu Wang 293036a4a7dSZhenyu Wang if (dev->primary->master) { 294036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 295036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 296036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 297036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 298036a4a7dSZhenyu Wang } 299036a4a7dSZhenyu Wang 300036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 3011c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 3021c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 3031c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 304036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 305c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 306c566ec49SZhenyu Wang mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 307036a4a7dSZhenyu Wang } 308036a4a7dSZhenyu Wang 30901c66889SZhao Yakui if (de_iir & DE_GSE) 31001c66889SZhao Yakui ironlake_opregion_gse_intr(dev); 31101c66889SZhao Yakui 312*c062df61SLi Peng if (de_iir & DE_PIPEA_VBLANK) 313*c062df61SLi Peng drm_handle_vblank(dev, 0); 314*c062df61SLi Peng 315*c062df61SLi Peng if (de_iir & DE_PIPEB_VBLANK) 316*c062df61SLi Peng drm_handle_vblank(dev, 1); 317*c062df61SLi Peng 318c650156aSZhenyu Wang /* check event from PCH */ 319c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 320c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 321c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 322c650156aSZhenyu Wang } 323c650156aSZhenyu Wang 324c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 325c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 326c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 327c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 328036a4a7dSZhenyu Wang 329c7c85101SZou Nan hai done: 3302d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3312d109a84SZou, Nanhai (void)I915_READ(DEIER); 3322d109a84SZou, Nanhai 333036a4a7dSZhenyu Wang return ret; 334036a4a7dSZhenyu Wang } 335036a4a7dSZhenyu Wang 3368a905236SJesse Barnes /** 3378a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3388a905236SJesse Barnes * @work: work struct 3398a905236SJesse Barnes * 3408a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3418a905236SJesse Barnes * was detected. 3428a905236SJesse Barnes */ 3438a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 3448a905236SJesse Barnes { 3458a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3468a905236SJesse Barnes error_work); 3478a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 348f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 349f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 350f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 3518a905236SJesse Barnes 35244d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 353f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 3548a905236SJesse Barnes 355ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 356f316a42cSBen Gamari if (IS_I965G(dev)) { 35744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 358f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 359f316a42cSBen Gamari if (!i965_reset(dev, GDRST_RENDER)) { 360ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 361f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 362f316a42cSBen Gamari } 363f316a42cSBen Gamari } else { 36444d98a61SZhao Yakui DRM_DEBUG_DRIVER("reboot required\n"); 365f316a42cSBen Gamari } 366f316a42cSBen Gamari } 3678a905236SJesse Barnes } 3688a905236SJesse Barnes 3698a905236SJesse Barnes /** 3708a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 3718a905236SJesse Barnes * @dev: drm device 3728a905236SJesse Barnes * 3738a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 3748a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 3758a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 3768a905236SJesse Barnes * to pick up. 3778a905236SJesse Barnes */ 37863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 37963eeaf38SJesse Barnes { 38063eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 38163eeaf38SJesse Barnes struct drm_i915_error_state *error; 38263eeaf38SJesse Barnes unsigned long flags; 38363eeaf38SJesse Barnes 38463eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 38563eeaf38SJesse Barnes if (dev_priv->first_error) 38663eeaf38SJesse Barnes goto out; 38763eeaf38SJesse Barnes 38863eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 38963eeaf38SJesse Barnes if (!error) { 39044d98a61SZhao Yakui DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n"); 39163eeaf38SJesse Barnes goto out; 39263eeaf38SJesse Barnes } 39363eeaf38SJesse Barnes 39463eeaf38SJesse Barnes error->eir = I915_READ(EIR); 39563eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 39663eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 39763eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 39863eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 39963eeaf38SJesse Barnes if (!IS_I965G(dev)) { 40063eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 40163eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 40263eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 40363eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 40463eeaf38SJesse Barnes } else { 40563eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 40663eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 40763eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 40863eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 40963eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 41063eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 41163eeaf38SJesse Barnes } 41263eeaf38SJesse Barnes 4138a905236SJesse Barnes do_gettimeofday(&error->time); 4148a905236SJesse Barnes 41563eeaf38SJesse Barnes dev_priv->first_error = error; 41663eeaf38SJesse Barnes 41763eeaf38SJesse Barnes out: 41863eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 41963eeaf38SJesse Barnes } 42063eeaf38SJesse Barnes 4218a905236SJesse Barnes /** 4228a905236SJesse Barnes * i915_handle_error - handle an error interrupt 4238a905236SJesse Barnes * @dev: drm device 4248a905236SJesse Barnes * 4258a905236SJesse Barnes * Do some basic checking of regsiter state at error interrupt time and 4268a905236SJesse Barnes * dump it to the syslog. Also call i915_capture_error_state() to make 4278a905236SJesse Barnes * sure we get a record and make it available in debugfs. Fire a uevent 4288a905236SJesse Barnes * so userspace knows something bad happened (should trigger collection 4298a905236SJesse Barnes * of a ring dump etc.). 4308a905236SJesse Barnes */ 431ba1234d1SBen Gamari static void i915_handle_error(struct drm_device *dev, bool wedged) 432c0e09200SDave Airlie { 4338a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 43463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 4358a905236SJesse Barnes u32 pipea_stats = I915_READ(PIPEASTAT); 4368a905236SJesse Barnes u32 pipeb_stats = I915_READ(PIPEBSTAT); 43763eeaf38SJesse Barnes 43863eeaf38SJesse Barnes i915_capture_error_state(dev); 43963eeaf38SJesse Barnes 44063eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 44163eeaf38SJesse Barnes eir); 4428a905236SJesse Barnes 4438a905236SJesse Barnes if (IS_G4X(dev)) { 4448a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 4458a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 4468a905236SJesse Barnes 4478a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 4488a905236SJesse Barnes I915_READ(IPEIR_I965)); 4498a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 4508a905236SJesse Barnes I915_READ(IPEHR_I965)); 4518a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 4528a905236SJesse Barnes I915_READ(INSTDONE_I965)); 4538a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 4548a905236SJesse Barnes I915_READ(INSTPS)); 4558a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 4568a905236SJesse Barnes I915_READ(INSTDONE1)); 4578a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 4588a905236SJesse Barnes I915_READ(ACTHD_I965)); 4598a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 4608a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 4618a905236SJesse Barnes } 4628a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 4638a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 4648a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 4658a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 4668a905236SJesse Barnes pgtbl_err); 4678a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 4688a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 4698a905236SJesse Barnes } 4708a905236SJesse Barnes } 4718a905236SJesse Barnes 4728a905236SJesse Barnes if (IS_I9XX(dev)) { 47363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 47463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 47563eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 47663eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 47763eeaf38SJesse Barnes pgtbl_err); 47863eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 47963eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 48063eeaf38SJesse Barnes } 4818a905236SJesse Barnes } 4828a905236SJesse Barnes 48363eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 48463eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 48563eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 48663eeaf38SJesse Barnes pipea_stats); 48763eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 48863eeaf38SJesse Barnes pipeb_stats); 48963eeaf38SJesse Barnes /* pipestat has already been acked */ 49063eeaf38SJesse Barnes } 49163eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 49263eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 49363eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 49463eeaf38SJesse Barnes I915_READ(INSTPM)); 49563eeaf38SJesse Barnes if (!IS_I965G(dev)) { 49663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 49763eeaf38SJesse Barnes 49863eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 49963eeaf38SJesse Barnes I915_READ(IPEIR)); 50063eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 50163eeaf38SJesse Barnes I915_READ(IPEHR)); 50263eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 50363eeaf38SJesse Barnes I915_READ(INSTDONE)); 50463eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 50563eeaf38SJesse Barnes I915_READ(ACTHD)); 50663eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 50763eeaf38SJesse Barnes (void)I915_READ(IPEIR); 50863eeaf38SJesse Barnes } else { 50963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 51063eeaf38SJesse Barnes 51163eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 51263eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 51363eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 51463eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 51563eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 51663eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 51763eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 51863eeaf38SJesse Barnes I915_READ(INSTPS)); 51963eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 52063eeaf38SJesse Barnes I915_READ(INSTDONE1)); 52163eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 52263eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 52363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 52463eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 52563eeaf38SJesse Barnes } 52663eeaf38SJesse Barnes } 52763eeaf38SJesse Barnes 52863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 52963eeaf38SJesse Barnes (void)I915_READ(EIR); 53063eeaf38SJesse Barnes eir = I915_READ(EIR); 53163eeaf38SJesse Barnes if (eir) { 53263eeaf38SJesse Barnes /* 53363eeaf38SJesse Barnes * some errors might have become stuck, 53463eeaf38SJesse Barnes * mask them. 53563eeaf38SJesse Barnes */ 53663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 53763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 53863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 53963eeaf38SJesse Barnes } 5408a905236SJesse Barnes 541ba1234d1SBen Gamari if (wedged) { 542ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 543ba1234d1SBen Gamari 54411ed50ecSBen Gamari /* 54511ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 54611ed50ecSBen Gamari */ 54711ed50ecSBen Gamari DRM_WAKEUP(&dev_priv->irq_queue); 54811ed50ecSBen Gamari } 54911ed50ecSBen Gamari 5509c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 5518a905236SJesse Barnes } 5528a905236SJesse Barnes 5538a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 5548a905236SJesse Barnes { 5558a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5568a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5578a905236SJesse Barnes struct drm_i915_master_private *master_priv; 5588a905236SJesse Barnes u32 iir, new_iir; 5598a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 5608a905236SJesse Barnes u32 vblank_status; 5618a905236SJesse Barnes u32 vblank_enable; 5628a905236SJesse Barnes int vblank = 0; 5638a905236SJesse Barnes unsigned long irqflags; 5648a905236SJesse Barnes int irq_received; 5658a905236SJesse Barnes int ret = IRQ_NONE; 5668a905236SJesse Barnes 5678a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 5688a905236SJesse Barnes 569f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) 570f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 5718a905236SJesse Barnes 5728a905236SJesse Barnes iir = I915_READ(IIR); 5738a905236SJesse Barnes 5748a905236SJesse Barnes if (IS_I965G(dev)) { 5758a905236SJesse Barnes vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 5768a905236SJesse Barnes vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 5778a905236SJesse Barnes } else { 5788a905236SJesse Barnes vblank_status = I915_VBLANK_INTERRUPT_STATUS; 5798a905236SJesse Barnes vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 5808a905236SJesse Barnes } 5818a905236SJesse Barnes 5828a905236SJesse Barnes for (;;) { 5838a905236SJesse Barnes irq_received = iir != 0; 5848a905236SJesse Barnes 5858a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 5868a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 5878a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 5888a905236SJesse Barnes * interrupts (for non-MSI). 5898a905236SJesse Barnes */ 5908a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5918a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 5928a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 5938a905236SJesse Barnes 5948a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 595ba1234d1SBen Gamari i915_handle_error(dev, false); 5968a905236SJesse Barnes 5978a905236SJesse Barnes /* 5988a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 5998a905236SJesse Barnes */ 6008a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 6018a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 60244d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 6038a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 6048a905236SJesse Barnes irq_received = 1; 6058a905236SJesse Barnes } 6068a905236SJesse Barnes 6078a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 6088a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 60944d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 6108a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 6118a905236SJesse Barnes irq_received = 1; 6128a905236SJesse Barnes } 6138a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 6148a905236SJesse Barnes 6158a905236SJesse Barnes if (!irq_received) 6168a905236SJesse Barnes break; 6178a905236SJesse Barnes 6188a905236SJesse Barnes ret = IRQ_HANDLED; 6198a905236SJesse Barnes 6208a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 6218a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 6228a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 6238a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 6248a905236SJesse Barnes 62544d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 6268a905236SJesse Barnes hotplug_status); 6278a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 6289c9fe1f8SEric Anholt queue_work(dev_priv->wq, 6299c9fe1f8SEric Anholt &dev_priv->hotplug_work); 6308a905236SJesse Barnes 6318a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 6328a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 63363eeaf38SJesse Barnes } 63463eeaf38SJesse Barnes 635673a394bSEric Anholt I915_WRITE(IIR, iir); 636cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 6377c463586SKeith Packard 6387c1c2871SDave Airlie if (dev->primary->master) { 6397c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 6407c1c2871SDave Airlie if (master_priv->sarea_priv) 6417c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 642c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 6437c1c2871SDave Airlie } 6440a3e67a4SJesse Barnes 645673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 6461c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 6471c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 6481c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 649673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 650f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 651f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 652673a394bSEric Anholt } 653673a394bSEric Anholt 6546b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 6556b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 6566b95a207SKristian Høgsberg 6576b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 6586b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 1); 6596b95a207SKristian Høgsberg 66005eff845SKeith Packard if (pipea_stats & vblank_status) { 6617c463586SKeith Packard vblank++; 6627c463586SKeith Packard drm_handle_vblank(dev, 0); 6636b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 6647c463586SKeith Packard } 6657c463586SKeith Packard 66605eff845SKeith Packard if (pipeb_stats & vblank_status) { 6677c463586SKeith Packard vblank++; 6687c463586SKeith Packard drm_handle_vblank(dev, 1); 6696b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 6707c463586SKeith Packard } 6717c463586SKeith Packard 6727c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 6737c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 674673a394bSEric Anholt opregion_asle_intr(dev); 6750a3e67a4SJesse Barnes 676cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 677cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 678cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 679cdfbc41fSEric Anholt * we would never get another interrupt. 680cdfbc41fSEric Anholt * 681cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 682cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 683cdfbc41fSEric Anholt * another one. 684cdfbc41fSEric Anholt * 685cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 686cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 687cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 688cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 689cdfbc41fSEric Anholt * stray interrupts. 690cdfbc41fSEric Anholt */ 691cdfbc41fSEric Anholt iir = new_iir; 69205eff845SKeith Packard } 693cdfbc41fSEric Anholt 69405eff845SKeith Packard return ret; 695c0e09200SDave Airlie } 696c0e09200SDave Airlie 697c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 698c0e09200SDave Airlie { 699c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 7007c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 701c0e09200SDave Airlie RING_LOCALS; 702c0e09200SDave Airlie 703c0e09200SDave Airlie i915_kernel_lost_context(dev); 704c0e09200SDave Airlie 70544d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 706c0e09200SDave Airlie 707c99b058fSKristian Høgsberg dev_priv->counter++; 708c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 709c99b058fSKristian Høgsberg dev_priv->counter = 1; 7107c1c2871SDave Airlie if (master_priv->sarea_priv) 7117c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 712c0e09200SDave Airlie 7130baf823aSKeith Packard BEGIN_LP_RING(4); 714585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 7150baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 716c0e09200SDave Airlie OUT_RING(dev_priv->counter); 717585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 718c0e09200SDave Airlie ADVANCE_LP_RING(); 719c0e09200SDave Airlie 720c0e09200SDave Airlie return dev_priv->counter; 721c0e09200SDave Airlie } 722c0e09200SDave Airlie 723673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 724ed4cb414SEric Anholt { 725ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 726e9d21d7fSKeith Packard unsigned long irqflags; 727ed4cb414SEric Anholt 728e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 729036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 730f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) 731f2b115e6SAdam Jackson ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 732036a4a7dSZhenyu Wang else 733ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 734036a4a7dSZhenyu Wang } 735e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 736ed4cb414SEric Anholt } 737ed4cb414SEric Anholt 7380a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 739ed4cb414SEric Anholt { 740ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 741e9d21d7fSKeith Packard unsigned long irqflags; 742ed4cb414SEric Anholt 743e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 744ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 745036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 746f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) 747f2b115e6SAdam Jackson ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 748036a4a7dSZhenyu Wang else 749ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 750036a4a7dSZhenyu Wang } 751e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 752ed4cb414SEric Anholt } 753ed4cb414SEric Anholt 7549d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 7559d34e5dbSChris Wilson { 7569d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7579d34e5dbSChris Wilson 7589d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 7599d34e5dbSChris Wilson i915_user_irq_get(dev); 7609d34e5dbSChris Wilson 7619d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 7629d34e5dbSChris Wilson } 7639d34e5dbSChris Wilson 764c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 765c0e09200SDave Airlie { 766c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7677c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 768c0e09200SDave Airlie int ret = 0; 769c0e09200SDave Airlie 77044d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 771c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 772c0e09200SDave Airlie 773ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 7747c1c2871SDave Airlie if (master_priv->sarea_priv) 7757c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 776c0e09200SDave Airlie return 0; 777ed4cb414SEric Anholt } 778c0e09200SDave Airlie 7797c1c2871SDave Airlie if (master_priv->sarea_priv) 7807c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 781c0e09200SDave Airlie 782ed4cb414SEric Anholt i915_user_irq_get(dev); 783c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 784c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 785ed4cb414SEric Anholt i915_user_irq_put(dev); 786c0e09200SDave Airlie 787c0e09200SDave Airlie if (ret == -EBUSY) { 788c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 789c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 790c0e09200SDave Airlie } 791c0e09200SDave Airlie 792c0e09200SDave Airlie return ret; 793c0e09200SDave Airlie } 794c0e09200SDave Airlie 795c0e09200SDave Airlie /* Needs the lock as it touches the ring. 796c0e09200SDave Airlie */ 797c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 798c0e09200SDave Airlie struct drm_file *file_priv) 799c0e09200SDave Airlie { 800c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 801c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 802c0e09200SDave Airlie int result; 803c0e09200SDave Airlie 80407f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 805c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 806c0e09200SDave Airlie return -EINVAL; 807c0e09200SDave Airlie } 808299eb93cSEric Anholt 809299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 810299eb93cSEric Anholt 811546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 812c0e09200SDave Airlie result = i915_emit_irq(dev); 813546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 814c0e09200SDave Airlie 815c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 816c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 817c0e09200SDave Airlie return -EFAULT; 818c0e09200SDave Airlie } 819c0e09200SDave Airlie 820c0e09200SDave Airlie return 0; 821c0e09200SDave Airlie } 822c0e09200SDave Airlie 823c0e09200SDave Airlie /* Doesn't need the hardware lock. 824c0e09200SDave Airlie */ 825c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 826c0e09200SDave Airlie struct drm_file *file_priv) 827c0e09200SDave Airlie { 828c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 829c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 830c0e09200SDave Airlie 831c0e09200SDave Airlie if (!dev_priv) { 832c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 833c0e09200SDave Airlie return -EINVAL; 834c0e09200SDave Airlie } 835c0e09200SDave Airlie 836c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 837c0e09200SDave Airlie } 838c0e09200SDave Airlie 83942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 84042f52ef8SKeith Packard * we use as a pipe index 84142f52ef8SKeith Packard */ 84242f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 8430a3e67a4SJesse Barnes { 8440a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 845e9d21d7fSKeith Packard unsigned long irqflags; 84671e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 84771e0ffa5SJesse Barnes u32 pipeconf; 84871e0ffa5SJesse Barnes 84971e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 85071e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 85171e0ffa5SJesse Barnes return -EINVAL; 8520a3e67a4SJesse Barnes 853e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 854*c062df61SLi Peng if (IS_IRONLAKE(dev)) 855*c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 856*c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 857*c062df61SLi Peng else if (IS_I965G(dev)) 8587c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 8597c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 8600a3e67a4SJesse Barnes else 8617c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 8627c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 863e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 8640a3e67a4SJesse Barnes return 0; 8650a3e67a4SJesse Barnes } 8660a3e67a4SJesse Barnes 86742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 86842f52ef8SKeith Packard * we use as a pipe index 86942f52ef8SKeith Packard */ 87042f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 8710a3e67a4SJesse Barnes { 8720a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 873e9d21d7fSKeith Packard unsigned long irqflags; 8740a3e67a4SJesse Barnes 875e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 876*c062df61SLi Peng if (IS_IRONLAKE(dev)) 877*c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 878*c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 879*c062df61SLi Peng else 8807c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 8817c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 8827c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 883e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 8840a3e67a4SJesse Barnes } 8850a3e67a4SJesse Barnes 88679e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 88779e53945SJesse Barnes { 88879e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 889e170b030SZhenyu Wang 890f2b115e6SAdam Jackson if (!IS_IRONLAKE(dev)) 89179e53945SJesse Barnes opregion_enable_asle(dev); 89279e53945SJesse Barnes dev_priv->irq_enabled = 1; 89379e53945SJesse Barnes } 89479e53945SJesse Barnes 89579e53945SJesse Barnes 896c0e09200SDave Airlie /* Set the vblank monitor pipe 897c0e09200SDave Airlie */ 898c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 899c0e09200SDave Airlie struct drm_file *file_priv) 900c0e09200SDave Airlie { 901c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 902c0e09200SDave Airlie 903c0e09200SDave Airlie if (!dev_priv) { 904c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 905c0e09200SDave Airlie return -EINVAL; 906c0e09200SDave Airlie } 907c0e09200SDave Airlie 908c0e09200SDave Airlie return 0; 909c0e09200SDave Airlie } 910c0e09200SDave Airlie 911c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 912c0e09200SDave Airlie struct drm_file *file_priv) 913c0e09200SDave Airlie { 914c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 915c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 916c0e09200SDave Airlie 917c0e09200SDave Airlie if (!dev_priv) { 918c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 919c0e09200SDave Airlie return -EINVAL; 920c0e09200SDave Airlie } 921c0e09200SDave Airlie 9220a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 923c0e09200SDave Airlie 924c0e09200SDave Airlie return 0; 925c0e09200SDave Airlie } 926c0e09200SDave Airlie 927c0e09200SDave Airlie /** 928c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 929c0e09200SDave Airlie */ 930c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 931c0e09200SDave Airlie struct drm_file *file_priv) 932c0e09200SDave Airlie { 933bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 934bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 935bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 936bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 937bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 938bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 939bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 940bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 941bd95e0a4SEric Anholt * 942bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 943bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 944bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 945bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 9460a3e67a4SJesse Barnes */ 947c0e09200SDave Airlie return -EINVAL; 948c0e09200SDave Airlie } 949c0e09200SDave Airlie 950f65d9421SBen Gamari struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) { 951f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 952f65d9421SBen Gamari return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list); 953f65d9421SBen Gamari } 954f65d9421SBen Gamari 955f65d9421SBen Gamari /** 956f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 957f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 958f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 959f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 960f65d9421SBen Gamari */ 961f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 962f65d9421SBen Gamari { 963f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 964f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 965f65d9421SBen Gamari uint32_t acthd; 966f65d9421SBen Gamari 967f65d9421SBen Gamari if (!IS_I965G(dev)) 968f65d9421SBen Gamari acthd = I915_READ(ACTHD); 969f65d9421SBen Gamari else 970f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 971f65d9421SBen Gamari 972f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 973f65d9421SBen Gamari if (list_empty(&dev_priv->mm.request_list) || 974f65d9421SBen Gamari i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) { 975f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 976f65d9421SBen Gamari return; 977f65d9421SBen Gamari } 978f65d9421SBen Gamari 979f65d9421SBen Gamari if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) { 980f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 981ba1234d1SBen Gamari i915_handle_error(dev, true); 982f65d9421SBen Gamari return; 983f65d9421SBen Gamari } 984f65d9421SBen Gamari 985f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 986f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 987f65d9421SBen Gamari 988f65d9421SBen Gamari if (acthd != dev_priv->last_acthd) 989f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 990f65d9421SBen Gamari else 991f65d9421SBen Gamari dev_priv->hangcheck_count++; 992f65d9421SBen Gamari 993f65d9421SBen Gamari dev_priv->last_acthd = acthd; 994f65d9421SBen Gamari } 995f65d9421SBen Gamari 996c0e09200SDave Airlie /* drm_dma.h hooks 997c0e09200SDave Airlie */ 998f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 999036a4a7dSZhenyu Wang { 1000036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1001036a4a7dSZhenyu Wang 1002036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1003036a4a7dSZhenyu Wang 1004036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1005036a4a7dSZhenyu Wang 1006036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1007036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1008036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1009036a4a7dSZhenyu Wang 1010036a4a7dSZhenyu Wang /* and GT */ 1011036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1012036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1013036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1014c650156aSZhenyu Wang 1015c650156aSZhenyu Wang /* south display irq */ 1016c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1017c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1018c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1019036a4a7dSZhenyu Wang } 1020036a4a7dSZhenyu Wang 1021f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1022036a4a7dSZhenyu Wang { 1023036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1024036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1025*c062df61SLi Peng u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1026*c062df61SLi Peng DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1027036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 1028c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1029c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1030036a4a7dSZhenyu Wang 1031036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1032036a4a7dSZhenyu Wang dev_priv->de_irq_enable_reg = display_mask; 1033036a4a7dSZhenyu Wang 1034036a4a7dSZhenyu Wang /* should always can generate irq */ 1035036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1036036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1037036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1038036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1039036a4a7dSZhenyu Wang 1040036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 1041036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 1042036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1043036a4a7dSZhenyu Wang 1044036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1045036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1046036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1047036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1048036a4a7dSZhenyu Wang 1049c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1050c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1051c650156aSZhenyu Wang 1052c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1053c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1054c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1055c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1056c650156aSZhenyu Wang 1057036a4a7dSZhenyu Wang return 0; 1058036a4a7dSZhenyu Wang } 1059036a4a7dSZhenyu Wang 1060c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1061c0e09200SDave Airlie { 1062c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1063c0e09200SDave Airlie 106479e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 106579e53945SJesse Barnes 1066036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 10678a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1068036a4a7dSZhenyu Wang 1069f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) { 1070f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1071036a4a7dSZhenyu Wang return; 1072036a4a7dSZhenyu Wang } 1073036a4a7dSZhenyu Wang 10745ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 10755ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 10765ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 10775ca58282SJesse Barnes } 10785ca58282SJesse Barnes 10790a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 10807c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 10817c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 10820a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1083ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 10847c463586SKeith Packard (void) I915_READ(IER); 1085c0e09200SDave Airlie } 1086c0e09200SDave Airlie 1087b01f2c3aSJesse Barnes /* 1088b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1089b01f2c3aSJesse Barnes * enabled correctly. 1090b01f2c3aSJesse Barnes */ 10910a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1092c0e09200SDave Airlie { 1093c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10945ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 109563eeaf38SJesse Barnes u32 error_mask; 10960a3e67a4SJesse Barnes 1097036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 1098036a4a7dSZhenyu Wang 10990a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1100ed4cb414SEric Anholt 1101f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) 1102f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1103036a4a7dSZhenyu Wang 11047c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 11057c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 11068ee1c3dbSMatthew Garrett 11077c463586SKeith Packard dev_priv->pipestat[0] = 0; 11087c463586SKeith Packard dev_priv->pipestat[1] = 0; 11097c463586SKeith Packard 11105ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 11115ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 11125ca58282SJesse Barnes 1113b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1114b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1115b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1116b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1117b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1118b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1119b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1120b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1121b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1122b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1123b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 1124b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) 1125b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 1126b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1127b01f2c3aSJesse Barnes 11285ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 11295ca58282SJesse Barnes 11305ca58282SJesse Barnes /* Enable in IER... */ 11315ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 11325ca58282SJesse Barnes /* and unmask in IMR */ 11335ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 11345ca58282SJesse Barnes } 11355ca58282SJesse Barnes 113663eeaf38SJesse Barnes /* 113763eeaf38SJesse Barnes * Enable some error detection, note the instruction error mask 113863eeaf38SJesse Barnes * bit is reserved, so we leave it masked. 113963eeaf38SJesse Barnes */ 114063eeaf38SJesse Barnes if (IS_G4X(dev)) { 114163eeaf38SJesse Barnes error_mask = ~(GM45_ERROR_PAGE_TABLE | 114263eeaf38SJesse Barnes GM45_ERROR_MEM_PRIV | 114363eeaf38SJesse Barnes GM45_ERROR_CP_PRIV | 114463eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 114563eeaf38SJesse Barnes } else { 114663eeaf38SJesse Barnes error_mask = ~(I915_ERROR_PAGE_TABLE | 114763eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 114863eeaf38SJesse Barnes } 114963eeaf38SJesse Barnes I915_WRITE(EMR, error_mask); 115063eeaf38SJesse Barnes 11517c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 11527c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 11537c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 11547c463586SKeith Packard /* Clear pending interrupt status */ 11557c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 11567c463586SKeith Packard 11575ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 11587c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 1159ed4cb414SEric Anholt (void) I915_READ(IER); 1160ed4cb414SEric Anholt 11618ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 11620a3e67a4SJesse Barnes 11630a3e67a4SJesse Barnes return 0; 1164c0e09200SDave Airlie } 1165c0e09200SDave Airlie 1166f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1167036a4a7dSZhenyu Wang { 1168036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1169036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1170036a4a7dSZhenyu Wang 1171036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1172036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1173036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1174036a4a7dSZhenyu Wang 1175036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1176036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1177036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1178036a4a7dSZhenyu Wang } 1179036a4a7dSZhenyu Wang 1180c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1181c0e09200SDave Airlie { 1182c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1183c0e09200SDave Airlie 1184c0e09200SDave Airlie if (!dev_priv) 1185c0e09200SDave Airlie return; 1186c0e09200SDave Airlie 11870a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 11880a3e67a4SJesse Barnes 1189f2b115e6SAdam Jackson if (IS_IRONLAKE(dev)) { 1190f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1191036a4a7dSZhenyu Wang return; 1192036a4a7dSZhenyu Wang } 1193036a4a7dSZhenyu Wang 11945ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 11955ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 11965ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 11975ca58282SJesse Barnes } 11985ca58282SJesse Barnes 11990a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 12007c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 12017c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 12020a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1203ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1204c0e09200SDave Airlie 12057c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 12067c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 12077c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1208c0e09200SDave Airlie } 1209