xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision be998e2e3945d97ffad3c800ef52fd487868b3e9)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40036a4a7dSZhenyu Wang /* For display hotplug interrupt */
41995b6762SChris Wilson static void
42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
43036a4a7dSZhenyu Wang {
441ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
451ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
461ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
473143a2bfSChris Wilson 		POSTING_READ(DEIMR);
48036a4a7dSZhenyu Wang 	}
49036a4a7dSZhenyu Wang }
50036a4a7dSZhenyu Wang 
51036a4a7dSZhenyu Wang static inline void
52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
53036a4a7dSZhenyu Wang {
541ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
551ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
561ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
573143a2bfSChris Wilson 		POSTING_READ(DEIMR);
58036a4a7dSZhenyu Wang 	}
59036a4a7dSZhenyu Wang }
60036a4a7dSZhenyu Wang 
617c463586SKeith Packard void
627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
637c463586SKeith Packard {
647c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
659db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
667c463586SKeith Packard 
677c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
687c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
697c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
703143a2bfSChris Wilson 		POSTING_READ(reg);
717c463586SKeith Packard 	}
727c463586SKeith Packard }
737c463586SKeith Packard 
747c463586SKeith Packard void
757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
767c463586SKeith Packard {
777c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
789db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
797c463586SKeith Packard 
807c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
817c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
823143a2bfSChris Wilson 		POSTING_READ(reg);
837c463586SKeith Packard 	}
847c463586SKeith Packard }
857c463586SKeith Packard 
86c0e09200SDave Airlie /**
8701c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
8801c66889SZhao Yakui  */
8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
9001c66889SZhao Yakui {
911ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
921ec14ad3SChris Wilson 	unsigned long irqflags;
931ec14ad3SChris Wilson 
947e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
957e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
967e231dbeSJesse Barnes 		return;
977e231dbeSJesse Barnes 
981ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9901c66889SZhao Yakui 
100c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
101f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
102edcb49caSZhao Yakui 	else {
10301c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
104d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
105a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
106edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
107d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
108edcb49caSZhao Yakui 	}
1091ec14ad3SChris Wilson 
1101ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11101c66889SZhao Yakui }
11201c66889SZhao Yakui 
11301c66889SZhao Yakui /**
1140a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1150a3e67a4SJesse Barnes  * @dev: DRM device
1160a3e67a4SJesse Barnes  * @pipe: pipe to check
1170a3e67a4SJesse Barnes  *
1180a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1190a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1200a3e67a4SJesse Barnes  * before reading such registers if unsure.
1210a3e67a4SJesse Barnes  */
1220a3e67a4SJesse Barnes static int
1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1240a3e67a4SJesse Barnes {
1250a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1265eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1270a3e67a4SJesse Barnes }
1280a3e67a4SJesse Barnes 
12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
13042f52ef8SKeith Packard  * we use as a pipe index
13142f52ef8SKeith Packard  */
132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1330a3e67a4SJesse Barnes {
1340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1350a3e67a4SJesse Barnes 	unsigned long high_frame;
1360a3e67a4SJesse Barnes 	unsigned long low_frame;
1375eddb70bSChris Wilson 	u32 high1, high2, low;
1380a3e67a4SJesse Barnes 
1390a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
14044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1419db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1420a3e67a4SJesse Barnes 		return 0;
1430a3e67a4SJesse Barnes 	}
1440a3e67a4SJesse Barnes 
1459db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1469db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1475eddb70bSChris Wilson 
1480a3e67a4SJesse Barnes 	/*
1490a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1500a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1510a3e67a4SJesse Barnes 	 * register.
1520a3e67a4SJesse Barnes 	 */
1530a3e67a4SJesse Barnes 	do {
1545eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1555eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1565eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1570a3e67a4SJesse Barnes 	} while (high1 != high2);
1580a3e67a4SJesse Barnes 
1595eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1615eddb70bSChris Wilson 	return (high1 << 8) | low;
1620a3e67a4SJesse Barnes }
1630a3e67a4SJesse Barnes 
164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1659880b7a5SJesse Barnes {
1669880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1679db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1689880b7a5SJesse Barnes 
1699880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
17044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1719db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1729880b7a5SJesse Barnes 		return 0;
1739880b7a5SJesse Barnes 	}
1749880b7a5SJesse Barnes 
1759880b7a5SJesse Barnes 	return I915_READ(reg);
1769880b7a5SJesse Barnes }
1779880b7a5SJesse Barnes 
178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1790af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
1800af7e4dfSMario Kleiner {
1810af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1820af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
1830af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
1840af7e4dfSMario Kleiner 	bool in_vbl = true;
1850af7e4dfSMario Kleiner 	int ret = 0;
1860af7e4dfSMario Kleiner 
1870af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
1880af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1899db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1900af7e4dfSMario Kleiner 		return 0;
1910af7e4dfSMario Kleiner 	}
1920af7e4dfSMario Kleiner 
1930af7e4dfSMario Kleiner 	/* Get vtotal. */
1940af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
1950af7e4dfSMario Kleiner 
1960af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
1970af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
1980af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
1990af7e4dfSMario Kleiner 		 */
2000af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2010af7e4dfSMario Kleiner 
2020af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2030af7e4dfSMario Kleiner 		 * horizontal scanout position.
2040af7e4dfSMario Kleiner 		 */
2050af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2060af7e4dfSMario Kleiner 		*hpos = 0;
2070af7e4dfSMario Kleiner 	} else {
2080af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2090af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2100af7e4dfSMario Kleiner 		 * scanout position.
2110af7e4dfSMario Kleiner 		 */
2120af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2130af7e4dfSMario Kleiner 
2140af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2150af7e4dfSMario Kleiner 		*vpos = position / htotal;
2160af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2170af7e4dfSMario Kleiner 	}
2180af7e4dfSMario Kleiner 
2190af7e4dfSMario Kleiner 	/* Query vblank area. */
2200af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2210af7e4dfSMario Kleiner 
2220af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2230af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2240af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2250af7e4dfSMario Kleiner 
2260af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2270af7e4dfSMario Kleiner 		in_vbl = false;
2280af7e4dfSMario Kleiner 
2290af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2300af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2310af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2320af7e4dfSMario Kleiner 
2330af7e4dfSMario Kleiner 	/* Readouts valid? */
2340af7e4dfSMario Kleiner 	if (vbl > 0)
2350af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2360af7e4dfSMario Kleiner 
2370af7e4dfSMario Kleiner 	/* In vblank? */
2380af7e4dfSMario Kleiner 	if (in_vbl)
2390af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2400af7e4dfSMario Kleiner 
2410af7e4dfSMario Kleiner 	return ret;
2420af7e4dfSMario Kleiner }
2430af7e4dfSMario Kleiner 
244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2450af7e4dfSMario Kleiner 			      int *max_error,
2460af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2470af7e4dfSMario Kleiner 			      unsigned flags)
2480af7e4dfSMario Kleiner {
2494041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2504041b853SChris Wilson 	struct drm_crtc *crtc;
2510af7e4dfSMario Kleiner 
2524041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2534041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2540af7e4dfSMario Kleiner 		return -EINVAL;
2550af7e4dfSMario Kleiner 	}
2560af7e4dfSMario Kleiner 
2570af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2584041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2594041b853SChris Wilson 	if (crtc == NULL) {
2604041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2614041b853SChris Wilson 		return -EINVAL;
2624041b853SChris Wilson 	}
2634041b853SChris Wilson 
2644041b853SChris Wilson 	if (!crtc->enabled) {
2654041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2664041b853SChris Wilson 		return -EBUSY;
2674041b853SChris Wilson 	}
2680af7e4dfSMario Kleiner 
2690af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2704041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2714041b853SChris Wilson 						     vblank_time, flags,
2724041b853SChris Wilson 						     crtc);
2730af7e4dfSMario Kleiner }
2740af7e4dfSMario Kleiner 
2755ca58282SJesse Barnes /*
2765ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2775ca58282SJesse Barnes  */
2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2795ca58282SJesse Barnes {
2805ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2815ca58282SJesse Barnes 						    hotplug_work);
2825ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
283c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2844ef69c7aSChris Wilson 	struct intel_encoder *encoder;
2855ca58282SJesse Barnes 
286a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
287e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
288e67189abSJesse Barnes 
2894ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2904ef69c7aSChris Wilson 		if (encoder->hot_plug)
2914ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
292c31c4ba3SKeith Packard 
29340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
29440ee3381SKeith Packard 
2955ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
296eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
2975ca58282SJesse Barnes }
2985ca58282SJesse Barnes 
299f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev)
300f97108d1SJesse Barnes {
301f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
302b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
303f97108d1SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
304f97108d1SJesse Barnes 
3057648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
306b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
307b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
308f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
309f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
310f97108d1SJesse Barnes 
311f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
312b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
313f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
314f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
315f97108d1SJesse Barnes 		if (new_delay < dev_priv->max_delay)
316f97108d1SJesse Barnes 			new_delay = dev_priv->max_delay;
317b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
318f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
319f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
320f97108d1SJesse Barnes 		if (new_delay > dev_priv->min_delay)
321f97108d1SJesse Barnes 			new_delay = dev_priv->min_delay;
322f97108d1SJesse Barnes 	}
323f97108d1SJesse Barnes 
3247648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
325f97108d1SJesse Barnes 		dev_priv->cur_delay = new_delay;
326f97108d1SJesse Barnes 
327f97108d1SJesse Barnes 	return;
328f97108d1SJesse Barnes }
329f97108d1SJesse Barnes 
330549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
331549f7365SChris Wilson 			struct intel_ring_buffer *ring)
332549f7365SChris Wilson {
333549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
334475553deSChris Wilson 	u32 seqno;
3359862e600SChris Wilson 
336475553deSChris Wilson 	if (ring->obj == NULL)
337475553deSChris Wilson 		return;
338475553deSChris Wilson 
339475553deSChris Wilson 	seqno = ring->get_seqno(ring);
340db53a302SChris Wilson 	trace_i915_gem_request_complete(ring, seqno);
3419862e600SChris Wilson 
3429862e600SChris Wilson 	ring->irq_seqno = seqno;
343549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3443e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
345549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
346549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
3473e0dc6b0SBen Widawsky 			  jiffies +
3483e0dc6b0SBen Widawsky 			  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
3493e0dc6b0SBen Widawsky 	}
350549f7365SChris Wilson }
351549f7365SChris Wilson 
3524912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3533b8d8d91SJesse Barnes {
3544912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3554912d041SBen Widawsky 						    rps_work);
3563b8d8d91SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
3574912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3583b8d8d91SJesse Barnes 
3594912d041SBen Widawsky 	spin_lock_irq(&dev_priv->rps_lock);
3604912d041SBen Widawsky 	pm_iir = dev_priv->pm_iir;
3614912d041SBen Widawsky 	dev_priv->pm_iir = 0;
3624912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
363a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
3644912d041SBen Widawsky 	spin_unlock_irq(&dev_priv->rps_lock);
3654912d041SBen Widawsky 
3663b8d8d91SJesse Barnes 	if (!pm_iir)
3673b8d8d91SJesse Barnes 		return;
3683b8d8d91SJesse Barnes 
3694912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3703b8d8d91SJesse Barnes 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
3713b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
3723b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
3733b8d8d91SJesse Barnes 		if (new_delay > dev_priv->max_delay)
3743b8d8d91SJesse Barnes 			new_delay = dev_priv->max_delay;
3753b8d8d91SJesse Barnes 	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
3764912d041SBen Widawsky 		gen6_gt_force_wake_get(dev_priv);
3773b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
3783b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
3793b8d8d91SJesse Barnes 		if (new_delay < dev_priv->min_delay) {
3803b8d8d91SJesse Barnes 			new_delay = dev_priv->min_delay;
3813b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3823b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
3833b8d8d91SJesse Barnes 				   ((new_delay << 16) & 0x3f0000));
3843b8d8d91SJesse Barnes 		} else {
3853b8d8d91SJesse Barnes 			/* Make sure we continue to get down interrupts
3863b8d8d91SJesse Barnes 			 * until we hit the minimum frequency */
3873b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3883b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
3893b8d8d91SJesse Barnes 		}
3904912d041SBen Widawsky 		gen6_gt_force_wake_put(dev_priv);
3913b8d8d91SJesse Barnes 	}
3923b8d8d91SJesse Barnes 
3934912d041SBen Widawsky 	gen6_set_rps(dev_priv->dev, new_delay);
3943b8d8d91SJesse Barnes 	dev_priv->cur_delay = new_delay;
3953b8d8d91SJesse Barnes 
3964912d041SBen Widawsky 	/*
3974912d041SBen Widawsky 	 * rps_lock not held here because clearing is non-destructive. There is
3984912d041SBen Widawsky 	 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
3994912d041SBen Widawsky 	 * by holding struct_mutex for the duration of the write.
4004912d041SBen Widawsky 	 */
4014912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
4023b8d8d91SJesse Barnes }
4033b8d8d91SJesse Barnes 
404e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
405e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
406e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
407e7b4c6b1SDaniel Vetter {
408e7b4c6b1SDaniel Vetter 
409e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
410e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
411e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
412e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
413e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
414e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
415e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
416e7b4c6b1SDaniel Vetter 
417e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
418e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
419e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
420e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
421e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
422e7b4c6b1SDaniel Vetter 	}
423e7b4c6b1SDaniel Vetter }
424e7b4c6b1SDaniel Vetter 
425fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
426fc6826d1SChris Wilson 				u32 pm_iir)
427fc6826d1SChris Wilson {
428fc6826d1SChris Wilson 	unsigned long flags;
429fc6826d1SChris Wilson 
430fc6826d1SChris Wilson 	/*
431fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
432fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
433fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
434fc6826d1SChris Wilson 	 * dev_priv->pm_iir. Although missing an interrupt of the same
435fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
436fc6826d1SChris Wilson 	 *
437fc6826d1SChris Wilson 	 * The mask bit in IMR is cleared by rps_work.
438fc6826d1SChris Wilson 	 */
439fc6826d1SChris Wilson 
440fc6826d1SChris Wilson 	spin_lock_irqsave(&dev_priv->rps_lock, flags);
441fc6826d1SChris Wilson 	WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
442fc6826d1SChris Wilson 	dev_priv->pm_iir |= pm_iir;
443fc6826d1SChris Wilson 	I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
444fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
445fc6826d1SChris Wilson 	spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
446fc6826d1SChris Wilson 
447fc6826d1SChris Wilson 	queue_work(dev_priv->wq, &dev_priv->rps_work);
448fc6826d1SChris Wilson }
449fc6826d1SChris Wilson 
4507e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
4517e231dbeSJesse Barnes {
4527e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
4537e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4547e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
4557e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
4567e231dbeSJesse Barnes 	unsigned long irqflags;
4577e231dbeSJesse Barnes 	int pipe;
4587e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
4597e231dbeSJesse Barnes 	u32 vblank_status;
4607e231dbeSJesse Barnes 	int vblank = 0;
4617e231dbeSJesse Barnes 	bool blc_event;
4627e231dbeSJesse Barnes 
4637e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
4647e231dbeSJesse Barnes 
4657e231dbeSJesse Barnes 	vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
4667e231dbeSJesse Barnes 		PIPE_VBLANK_INTERRUPT_STATUS;
4677e231dbeSJesse Barnes 
4687e231dbeSJesse Barnes 	while (true) {
4697e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
4707e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
4717e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
4727e231dbeSJesse Barnes 
4737e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
4747e231dbeSJesse Barnes 			goto out;
4757e231dbeSJesse Barnes 
4767e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
4777e231dbeSJesse Barnes 
478e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
4797e231dbeSJesse Barnes 
4807e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4817e231dbeSJesse Barnes 		for_each_pipe(pipe) {
4827e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
4837e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
4847e231dbeSJesse Barnes 
4857e231dbeSJesse Barnes 			/*
4867e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
4877e231dbeSJesse Barnes 			 */
4887e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
4897e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4907e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
4917e231dbeSJesse Barnes 							 pipe_name(pipe));
4927e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
4937e231dbeSJesse Barnes 			}
4947e231dbeSJesse Barnes 		}
4957e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4967e231dbeSJesse Barnes 
4977e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
4987e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4997e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5007e231dbeSJesse Barnes 
5017e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5027e231dbeSJesse Barnes 					 hotplug_status);
5037e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5047e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5057e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5067e231dbeSJesse Barnes 
5077e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5087e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5097e231dbeSJesse Barnes 		}
5107e231dbeSJesse Barnes 
5117e231dbeSJesse Barnes 
5127e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
5137e231dbeSJesse Barnes 			drm_handle_vblank(dev, 0);
5147e231dbeSJesse Barnes 			vblank++;
5157e231dbeSJesse Barnes 			intel_finish_page_flip(dev, 0);
5167e231dbeSJesse Barnes 		}
5177e231dbeSJesse Barnes 
5187e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
5197e231dbeSJesse Barnes 			drm_handle_vblank(dev, 1);
5207e231dbeSJesse Barnes 			vblank++;
5217e231dbeSJesse Barnes 			intel_finish_page_flip(dev, 0);
5227e231dbeSJesse Barnes 		}
5237e231dbeSJesse Barnes 
5247e231dbeSJesse Barnes 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
5257e231dbeSJesse Barnes 			blc_event = true;
5267e231dbeSJesse Barnes 
527fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
528fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
5297e231dbeSJesse Barnes 
5307e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5317e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5327e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5337e231dbeSJesse Barnes 	}
5347e231dbeSJesse Barnes 
5357e231dbeSJesse Barnes out:
5367e231dbeSJesse Barnes 	return ret;
5377e231dbeSJesse Barnes }
5387e231dbeSJesse Barnes 
539776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev)
540776ad806SJesse Barnes {
541776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
542776ad806SJesse Barnes 	u32 pch_iir;
5439db4a9c7SJesse Barnes 	int pipe;
544776ad806SJesse Barnes 
545776ad806SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
546776ad806SJesse Barnes 
547776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
548776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
549776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
550776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
551776ad806SJesse Barnes 
552776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
553776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
554776ad806SJesse Barnes 
555776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
556776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
557776ad806SJesse Barnes 
558776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
559776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
560776ad806SJesse Barnes 
561776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
562776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
563776ad806SJesse Barnes 
5649db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
5659db4a9c7SJesse Barnes 		for_each_pipe(pipe)
5669db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
5679db4a9c7SJesse Barnes 					 pipe_name(pipe),
5689db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
569776ad806SJesse Barnes 
570776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
571776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
572776ad806SJesse Barnes 
573776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
574776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
575776ad806SJesse Barnes 
576776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
577776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
578776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
579776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
580776ad806SJesse Barnes }
581776ad806SJesse Barnes 
582f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
583b1f14ad0SJesse Barnes {
584b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
585b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
586b1f14ad0SJesse Barnes 	int ret = IRQ_NONE;
587b1f14ad0SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
588b1f14ad0SJesse Barnes 	struct drm_i915_master_private *master_priv;
589b1f14ad0SJesse Barnes 
590b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
591b1f14ad0SJesse Barnes 
592b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
593b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
594b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
595b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
596b1f14ad0SJesse Barnes 
597b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
598b1f14ad0SJesse Barnes 	gt_iir = I915_READ(GTIIR);
599b1f14ad0SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
600b1f14ad0SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
601b1f14ad0SJesse Barnes 
602b1f14ad0SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
603b1f14ad0SJesse Barnes 		goto done;
604b1f14ad0SJesse Barnes 
605b1f14ad0SJesse Barnes 	ret = IRQ_HANDLED;
606b1f14ad0SJesse Barnes 
607b1f14ad0SJesse Barnes 	if (dev->primary->master) {
608b1f14ad0SJesse Barnes 		master_priv = dev->primary->master->driver_priv;
609b1f14ad0SJesse Barnes 		if (master_priv->sarea_priv)
610b1f14ad0SJesse Barnes 			master_priv->sarea_priv->last_dispatch =
611b1f14ad0SJesse Barnes 				READ_BREADCRUMB(dev_priv);
612b1f14ad0SJesse Barnes 	}
613b1f14ad0SJesse Barnes 
614e7b4c6b1SDaniel Vetter 	snb_gt_irq_handler(dev, dev_priv, gt_iir);
615b1f14ad0SJesse Barnes 
616b1f14ad0SJesse Barnes 	if (de_iir & DE_GSE_IVB)
617b1f14ad0SJesse Barnes 		intel_opregion_gse_intr(dev);
618b1f14ad0SJesse Barnes 
619b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
620b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 0);
621b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 0);
622b1f14ad0SJesse Barnes 	}
623b1f14ad0SJesse Barnes 
624b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
625b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 1);
626b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 1);
627b1f14ad0SJesse Barnes 	}
628b1f14ad0SJesse Barnes 
629b1f14ad0SJesse Barnes 	if (de_iir & DE_PIPEA_VBLANK_IVB)
630b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 0);
631b1f14ad0SJesse Barnes 
632f6b07f45SDan Carpenter 	if (de_iir & DE_PIPEB_VBLANK_IVB)
633b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 1);
634b1f14ad0SJesse Barnes 
635b1f14ad0SJesse Barnes 	/* check event from PCH */
636b1f14ad0SJesse Barnes 	if (de_iir & DE_PCH_EVENT_IVB) {
637b1f14ad0SJesse Barnes 		if (pch_iir & SDE_HOTPLUG_MASK_CPT)
638b1f14ad0SJesse Barnes 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
639b1f14ad0SJesse Barnes 		pch_irq_handler(dev);
640b1f14ad0SJesse Barnes 	}
641b1f14ad0SJesse Barnes 
642fc6826d1SChris Wilson 	if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
643fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
644b1f14ad0SJesse Barnes 
645b1f14ad0SJesse Barnes 	/* should clear PCH hotplug event before clear CPU irq */
646b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, pch_iir);
647b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, gt_iir);
648b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, de_iir);
649b1f14ad0SJesse Barnes 	I915_WRITE(GEN6_PMIIR, pm_iir);
650b1f14ad0SJesse Barnes 
651b1f14ad0SJesse Barnes done:
652b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
653b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
654b1f14ad0SJesse Barnes 
655b1f14ad0SJesse Barnes 	return ret;
656b1f14ad0SJesse Barnes }
657b1f14ad0SJesse Barnes 
658e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
659e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
660e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
661e7b4c6b1SDaniel Vetter {
662e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
663e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
664e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
665e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
666e7b4c6b1SDaniel Vetter }
667e7b4c6b1SDaniel Vetter 
668f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
669036a4a7dSZhenyu Wang {
6704697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
671036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
672036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
6733b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
6742d7b8366SYuanhan Liu 	u32 hotplug_mask;
675036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
676881f47b6SXiang, Haihao 
6774697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
6784697995bSJesse Barnes 
6792d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
6802d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
6812d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
6823143a2bfSChris Wilson 	POSTING_READ(DEIER);
6832d109a84SZou, Nanhai 
684036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
685036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
686c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
6873b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
688036a4a7dSZhenyu Wang 
6893b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
6903b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
691c7c85101SZou Nan hai 		goto done;
692036a4a7dSZhenyu Wang 
6932d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev))
6942d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
6952d7b8366SYuanhan Liu 	else
6962d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK;
6972d7b8366SYuanhan Liu 
698036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
699036a4a7dSZhenyu Wang 
700036a4a7dSZhenyu Wang 	if (dev->primary->master) {
701036a4a7dSZhenyu Wang 		master_priv = dev->primary->master->driver_priv;
702036a4a7dSZhenyu Wang 		if (master_priv->sarea_priv)
703036a4a7dSZhenyu Wang 			master_priv->sarea_priv->last_dispatch =
704036a4a7dSZhenyu Wang 				READ_BREADCRUMB(dev_priv);
705036a4a7dSZhenyu Wang 	}
706036a4a7dSZhenyu Wang 
707e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
708e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
709e7b4c6b1SDaniel Vetter 	else
710e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
711036a4a7dSZhenyu Wang 
71201c66889SZhao Yakui 	if (de_iir & DE_GSE)
7133b617967SChris Wilson 		intel_opregion_gse_intr(dev);
71401c66889SZhao Yakui 
715f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
716013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7172bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
718013d5aa2SJesse Barnes 	}
719013d5aa2SJesse Barnes 
720f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
721f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7222bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
723013d5aa2SJesse Barnes 	}
724c062df61SLi Peng 
725f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
726f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
727f072d2e7SZhenyu Wang 
728f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
729f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
730f072d2e7SZhenyu Wang 
731c650156aSZhenyu Wang 	/* check event from PCH */
732776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
733776ad806SJesse Barnes 		if (pch_iir & hotplug_mask)
734c650156aSZhenyu Wang 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
735776ad806SJesse Barnes 		pch_irq_handler(dev);
736776ad806SJesse Barnes 	}
737c650156aSZhenyu Wang 
738f97108d1SJesse Barnes 	if (de_iir & DE_PCU_EVENT) {
7397648fa99SJesse Barnes 		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
740f97108d1SJesse Barnes 		i915_handle_rps_change(dev);
741f97108d1SJesse Barnes 	}
742f97108d1SJesse Barnes 
743fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
744fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
7453b8d8d91SJesse Barnes 
746c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
747c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
748c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
749c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
7504912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
751036a4a7dSZhenyu Wang 
752c7c85101SZou Nan hai done:
7532d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
7543143a2bfSChris Wilson 	POSTING_READ(DEIER);
7552d109a84SZou, Nanhai 
756036a4a7dSZhenyu Wang 	return ret;
757036a4a7dSZhenyu Wang }
758036a4a7dSZhenyu Wang 
7598a905236SJesse Barnes /**
7608a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
7618a905236SJesse Barnes  * @work: work struct
7628a905236SJesse Barnes  *
7638a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
7648a905236SJesse Barnes  * was detected.
7658a905236SJesse Barnes  */
7668a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
7678a905236SJesse Barnes {
7688a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7698a905236SJesse Barnes 						    error_work);
7708a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
771f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
772f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
773f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
7748a905236SJesse Barnes 
775f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
7768a905236SJesse Barnes 
777ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
77844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
779f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
780f803aa55SChris Wilson 		if (!i915_reset(dev, GRDOM_RENDER)) {
781ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
782f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
783f316a42cSBen Gamari 		}
78430dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
785f316a42cSBen Gamari 	}
7868a905236SJesse Barnes }
7878a905236SJesse Barnes 
7883bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
7899df30794SChris Wilson static struct drm_i915_error_object *
790bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
79105394f39SChris Wilson 			 struct drm_i915_gem_object *src)
7929df30794SChris Wilson {
7939df30794SChris Wilson 	struct drm_i915_error_object *dst;
7949df30794SChris Wilson 	int page, page_count;
795e56660ddSChris Wilson 	u32 reloc_offset;
7969df30794SChris Wilson 
79705394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
7989df30794SChris Wilson 		return NULL;
7999df30794SChris Wilson 
80005394f39SChris Wilson 	page_count = src->base.size / PAGE_SIZE;
8019df30794SChris Wilson 
8029df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
8039df30794SChris Wilson 	if (dst == NULL)
8049df30794SChris Wilson 		return NULL;
8059df30794SChris Wilson 
80605394f39SChris Wilson 	reloc_offset = src->gtt_offset;
8079df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
808788885aeSAndrew Morton 		unsigned long flags;
809e56660ddSChris Wilson 		void *d;
810788885aeSAndrew Morton 
811e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
8129df30794SChris Wilson 		if (d == NULL)
8139df30794SChris Wilson 			goto unwind;
814e56660ddSChris Wilson 
815788885aeSAndrew Morton 		local_irq_save(flags);
81674898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
81774898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
818172975aaSChris Wilson 			void __iomem *s;
819172975aaSChris Wilson 
820172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
821172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
822172975aaSChris Wilson 			 * captures what the GPU read.
823172975aaSChris Wilson 			 */
824172975aaSChris Wilson 
825e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
8263e4d3af5SPeter Zijlstra 						     reloc_offset);
827e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
8283e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
829172975aaSChris Wilson 		} else {
830172975aaSChris Wilson 			void *s;
831172975aaSChris Wilson 
832172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
833172975aaSChris Wilson 
834172975aaSChris Wilson 			s = kmap_atomic(src->pages[page]);
835172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
836172975aaSChris Wilson 			kunmap_atomic(s);
837172975aaSChris Wilson 
838172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
839172975aaSChris Wilson 		}
840788885aeSAndrew Morton 		local_irq_restore(flags);
841e56660ddSChris Wilson 
8429df30794SChris Wilson 		dst->pages[page] = d;
843e56660ddSChris Wilson 
844e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
8459df30794SChris Wilson 	}
8469df30794SChris Wilson 	dst->page_count = page_count;
84705394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
8489df30794SChris Wilson 
8499df30794SChris Wilson 	return dst;
8509df30794SChris Wilson 
8519df30794SChris Wilson unwind:
8529df30794SChris Wilson 	while (page--)
8539df30794SChris Wilson 		kfree(dst->pages[page]);
8549df30794SChris Wilson 	kfree(dst);
8559df30794SChris Wilson 	return NULL;
8569df30794SChris Wilson }
8579df30794SChris Wilson 
8589df30794SChris Wilson static void
8599df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
8609df30794SChris Wilson {
8619df30794SChris Wilson 	int page;
8629df30794SChris Wilson 
8639df30794SChris Wilson 	if (obj == NULL)
8649df30794SChris Wilson 		return;
8659df30794SChris Wilson 
8669df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
8679df30794SChris Wilson 		kfree(obj->pages[page]);
8689df30794SChris Wilson 
8699df30794SChris Wilson 	kfree(obj);
8709df30794SChris Wilson }
8719df30794SChris Wilson 
8729df30794SChris Wilson static void
8739df30794SChris Wilson i915_error_state_free(struct drm_device *dev,
8749df30794SChris Wilson 		      struct drm_i915_error_state *error)
8759df30794SChris Wilson {
876e2f973d5SChris Wilson 	int i;
877e2f973d5SChris Wilson 
87852d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
87952d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
88052d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
88152d39a21SChris Wilson 		kfree(error->ring[i].requests);
88252d39a21SChris Wilson 	}
883e2f973d5SChris Wilson 
8849df30794SChris Wilson 	kfree(error->active_bo);
8856ef3d427SChris Wilson 	kfree(error->overlay);
8869df30794SChris Wilson 	kfree(error);
8879df30794SChris Wilson }
8881b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
8891b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
890c724e8a9SChris Wilson {
891c724e8a9SChris Wilson 	err->size = obj->base.size;
892c724e8a9SChris Wilson 	err->name = obj->base.name;
893c724e8a9SChris Wilson 	err->seqno = obj->last_rendering_seqno;
894c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
895c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
896c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
897c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
898c724e8a9SChris Wilson 	err->pinned = 0;
899c724e8a9SChris Wilson 	if (obj->pin_count > 0)
900c724e8a9SChris Wilson 		err->pinned = 1;
901c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
902c724e8a9SChris Wilson 		err->pinned = -1;
903c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
904c724e8a9SChris Wilson 	err->dirty = obj->dirty;
905c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
90696154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
90793dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
9081b50247aSChris Wilson }
909c724e8a9SChris Wilson 
9101b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
9111b50247aSChris Wilson 			     int count, struct list_head *head)
9121b50247aSChris Wilson {
9131b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
9141b50247aSChris Wilson 	int i = 0;
9151b50247aSChris Wilson 
9161b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
9171b50247aSChris Wilson 		capture_bo(err++, obj);
918c724e8a9SChris Wilson 		if (++i == count)
919c724e8a9SChris Wilson 			break;
9201b50247aSChris Wilson 	}
921c724e8a9SChris Wilson 
9221b50247aSChris Wilson 	return i;
9231b50247aSChris Wilson }
9241b50247aSChris Wilson 
9251b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
9261b50247aSChris Wilson 			     int count, struct list_head *head)
9271b50247aSChris Wilson {
9281b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
9291b50247aSChris Wilson 	int i = 0;
9301b50247aSChris Wilson 
9311b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
9321b50247aSChris Wilson 		if (obj->pin_count == 0)
9331b50247aSChris Wilson 			continue;
9341b50247aSChris Wilson 
9351b50247aSChris Wilson 		capture_bo(err++, obj);
9361b50247aSChris Wilson 		if (++i == count)
9371b50247aSChris Wilson 			break;
938c724e8a9SChris Wilson 	}
939c724e8a9SChris Wilson 
940c724e8a9SChris Wilson 	return i;
941c724e8a9SChris Wilson }
942c724e8a9SChris Wilson 
943748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
944748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
945748ebc60SChris Wilson {
946748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
947748ebc60SChris Wilson 	int i;
948748ebc60SChris Wilson 
949748ebc60SChris Wilson 	/* Fences */
950748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
951775d17b6SDaniel Vetter 	case 7:
952748ebc60SChris Wilson 	case 6:
953748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
954748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
955748ebc60SChris Wilson 		break;
956748ebc60SChris Wilson 	case 5:
957748ebc60SChris Wilson 	case 4:
958748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
959748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
960748ebc60SChris Wilson 		break;
961748ebc60SChris Wilson 	case 3:
962748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
963748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
964748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
965748ebc60SChris Wilson 	case 2:
966748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
967748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
968748ebc60SChris Wilson 		break;
969748ebc60SChris Wilson 
970748ebc60SChris Wilson 	}
971748ebc60SChris Wilson }
972748ebc60SChris Wilson 
973bcfb2e28SChris Wilson static struct drm_i915_error_object *
974bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
975bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
976bcfb2e28SChris Wilson {
977bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
978bcfb2e28SChris Wilson 	u32 seqno;
979bcfb2e28SChris Wilson 
980bcfb2e28SChris Wilson 	if (!ring->get_seqno)
981bcfb2e28SChris Wilson 		return NULL;
982bcfb2e28SChris Wilson 
983bcfb2e28SChris Wilson 	seqno = ring->get_seqno(ring);
984bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
985bcfb2e28SChris Wilson 		if (obj->ring != ring)
986bcfb2e28SChris Wilson 			continue;
987bcfb2e28SChris Wilson 
988c37d9a5dSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
989bcfb2e28SChris Wilson 			continue;
990bcfb2e28SChris Wilson 
991bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
992bcfb2e28SChris Wilson 			continue;
993bcfb2e28SChris Wilson 
994bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
995bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
996bcfb2e28SChris Wilson 		 */
997bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
998bcfb2e28SChris Wilson 	}
999bcfb2e28SChris Wilson 
1000bcfb2e28SChris Wilson 	return NULL;
1001bcfb2e28SChris Wilson }
1002bcfb2e28SChris Wilson 
1003d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1004d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1005d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1006d27b1e0eSDaniel Vetter {
1007d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1008d27b1e0eSDaniel Vetter 
100933f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
101033f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
10117e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
10127e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
10137e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
10147e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
101533f3f518SDaniel Vetter 	}
1016c1cd90edSDaniel Vetter 
1017d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
10189d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1019d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1020d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1021d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1022c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1023d27b1e0eSDaniel Vetter 		if (ring->id == RCS) {
1024d27b1e0eSDaniel Vetter 			error->instdone1 = I915_READ(INSTDONE1);
1025d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1026d27b1e0eSDaniel Vetter 		}
1027d27b1e0eSDaniel Vetter 	} else {
10289d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1029d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1030d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1031d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1032d27b1e0eSDaniel Vetter 	}
1033d27b1e0eSDaniel Vetter 
1034c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1035d27b1e0eSDaniel Vetter 	error->seqno[ring->id] = ring->get_seqno(ring);
1036d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1037c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1038c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
10397e3b8737SDaniel Vetter 
10407e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
10417e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1042d27b1e0eSDaniel Vetter }
1043d27b1e0eSDaniel Vetter 
104452d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
104552d39a21SChris Wilson 				  struct drm_i915_error_state *error)
104652d39a21SChris Wilson {
104752d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
104852d39a21SChris Wilson 	struct drm_i915_gem_request *request;
104952d39a21SChris Wilson 	int i, count;
105052d39a21SChris Wilson 
105152d39a21SChris Wilson 	for (i = 0; i < I915_NUM_RINGS; i++) {
105252d39a21SChris Wilson 		struct intel_ring_buffer *ring = &dev_priv->ring[i];
105352d39a21SChris Wilson 
105452d39a21SChris Wilson 		if (ring->obj == NULL)
105552d39a21SChris Wilson 			continue;
105652d39a21SChris Wilson 
105752d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
105852d39a21SChris Wilson 
105952d39a21SChris Wilson 		error->ring[i].batchbuffer =
106052d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
106152d39a21SChris Wilson 
106252d39a21SChris Wilson 		error->ring[i].ringbuffer =
106352d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
106452d39a21SChris Wilson 
106552d39a21SChris Wilson 		count = 0;
106652d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
106752d39a21SChris Wilson 			count++;
106852d39a21SChris Wilson 
106952d39a21SChris Wilson 		error->ring[i].num_requests = count;
107052d39a21SChris Wilson 		error->ring[i].requests =
107152d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
107252d39a21SChris Wilson 				GFP_ATOMIC);
107352d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
107452d39a21SChris Wilson 			error->ring[i].num_requests = 0;
107552d39a21SChris Wilson 			continue;
107652d39a21SChris Wilson 		}
107752d39a21SChris Wilson 
107852d39a21SChris Wilson 		count = 0;
107952d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
108052d39a21SChris Wilson 			struct drm_i915_error_request *erq;
108152d39a21SChris Wilson 
108252d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
108352d39a21SChris Wilson 			erq->seqno = request->seqno;
108452d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1085ee4f42b1SChris Wilson 			erq->tail = request->tail;
108652d39a21SChris Wilson 		}
108752d39a21SChris Wilson 	}
108852d39a21SChris Wilson }
108952d39a21SChris Wilson 
10908a905236SJesse Barnes /**
10918a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
10928a905236SJesse Barnes  * @dev: drm device
10938a905236SJesse Barnes  *
10948a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
10958a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
10968a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
10978a905236SJesse Barnes  * to pick up.
10988a905236SJesse Barnes  */
109963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
110063eeaf38SJesse Barnes {
110163eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
110205394f39SChris Wilson 	struct drm_i915_gem_object *obj;
110363eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
110463eeaf38SJesse Barnes 	unsigned long flags;
11059db4a9c7SJesse Barnes 	int i, pipe;
110663eeaf38SJesse Barnes 
110763eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11089df30794SChris Wilson 	error = dev_priv->first_error;
11099df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11109df30794SChris Wilson 	if (error)
11119df30794SChris Wilson 		return;
111263eeaf38SJesse Barnes 
11139db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
111433f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
111563eeaf38SJesse Barnes 	if (!error) {
11169df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
11179df30794SChris Wilson 		return;
111863eeaf38SJesse Barnes 	}
111963eeaf38SJesse Barnes 
1120b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1121b6f7833bSChris Wilson 		 dev->primary->index);
11222fa772f3SChris Wilson 
112363eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
112463eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1125*be998e2eSBen Widawsky 
1126*be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1127*be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1128*be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1129*be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1130*be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1131*be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1132*be998e2eSBen Widawsky 	else
1133*be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1134*be998e2eSBen Widawsky 
11359db4a9c7SJesse Barnes 	for_each_pipe(pipe)
11369db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1137d27b1e0eSDaniel Vetter 
113833f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1139f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
114033f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
114133f3f518SDaniel Vetter 	}
1142add354ddSChris Wilson 
1143748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
114452d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
11459df30794SChris Wilson 
1146c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
11479df30794SChris Wilson 	error->active_bo = NULL;
1148c724e8a9SChris Wilson 	error->pinned_bo = NULL;
11499df30794SChris Wilson 
1150bcfb2e28SChris Wilson 	i = 0;
1151bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1152bcfb2e28SChris Wilson 		i++;
1153bcfb2e28SChris Wilson 	error->active_bo_count = i;
11541b50247aSChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
11551b50247aSChris Wilson 		if (obj->pin_count)
1156bcfb2e28SChris Wilson 			i++;
1157bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1158c724e8a9SChris Wilson 
11598e934dbfSChris Wilson 	error->active_bo = NULL;
11608e934dbfSChris Wilson 	error->pinned_bo = NULL;
1161bcfb2e28SChris Wilson 	if (i) {
1162bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
11639df30794SChris Wilson 					   GFP_ATOMIC);
1164c724e8a9SChris Wilson 		if (error->active_bo)
1165c724e8a9SChris Wilson 			error->pinned_bo =
1166c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
11679df30794SChris Wilson 	}
1168c724e8a9SChris Wilson 
1169c724e8a9SChris Wilson 	if (error->active_bo)
1170c724e8a9SChris Wilson 		error->active_bo_count =
11711b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1172c724e8a9SChris Wilson 					  error->active_bo_count,
1173c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1174c724e8a9SChris Wilson 
1175c724e8a9SChris Wilson 	if (error->pinned_bo)
1176c724e8a9SChris Wilson 		error->pinned_bo_count =
11771b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1178c724e8a9SChris Wilson 					  error->pinned_bo_count,
11791b50247aSChris Wilson 					  &dev_priv->mm.gtt_list);
118063eeaf38SJesse Barnes 
11818a905236SJesse Barnes 	do_gettimeofday(&error->time);
11828a905236SJesse Barnes 
11836ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1184c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
11856ef3d427SChris Wilson 
11869df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
11879df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
118863eeaf38SJesse Barnes 		dev_priv->first_error = error;
11899df30794SChris Wilson 		error = NULL;
11909df30794SChris Wilson 	}
119163eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
11929df30794SChris Wilson 
11939df30794SChris Wilson 	if (error)
11949df30794SChris Wilson 		i915_error_state_free(dev, error);
11959df30794SChris Wilson }
11969df30794SChris Wilson 
11979df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
11989df30794SChris Wilson {
11999df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
12009df30794SChris Wilson 	struct drm_i915_error_state *error;
12016dc0e816SBen Widawsky 	unsigned long flags;
12029df30794SChris Wilson 
12036dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12049df30794SChris Wilson 	error = dev_priv->first_error;
12059df30794SChris Wilson 	dev_priv->first_error = NULL;
12066dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12079df30794SChris Wilson 
12089df30794SChris Wilson 	if (error)
12099df30794SChris Wilson 		i915_error_state_free(dev, error);
121063eeaf38SJesse Barnes }
12113bd3c932SChris Wilson #else
12123bd3c932SChris Wilson #define i915_capture_error_state(x)
12133bd3c932SChris Wilson #endif
121463eeaf38SJesse Barnes 
121535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1216c0e09200SDave Airlie {
12178a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
121863eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
12199db4a9c7SJesse Barnes 	int pipe;
122063eeaf38SJesse Barnes 
122135aed2e6SChris Wilson 	if (!eir)
122235aed2e6SChris Wilson 		return;
122363eeaf38SJesse Barnes 
1224a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
12258a905236SJesse Barnes 
12268a905236SJesse Barnes 	if (IS_G4X(dev)) {
12278a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
12288a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
12298a905236SJesse Barnes 
1230a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1231a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1232a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
12338a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
1234a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1235a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1236a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
12378a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12383143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
12398a905236SJesse Barnes 		}
12408a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
12418a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1242a70491ccSJoe Perches 			pr_err("page table error\n");
1243a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
12448a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12453143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
12468a905236SJesse Barnes 		}
12478a905236SJesse Barnes 	}
12488a905236SJesse Barnes 
1249a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
125063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
125163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1252a70491ccSJoe Perches 			pr_err("page table error\n");
1253a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
125463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
12553143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
125663eeaf38SJesse Barnes 		}
12578a905236SJesse Barnes 	}
12588a905236SJesse Barnes 
125963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1260a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
12619db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1262a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
12639db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
126463eeaf38SJesse Barnes 		/* pipestat has already been acked */
126563eeaf38SJesse Barnes 	}
126663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1267a70491ccSJoe Perches 		pr_err("instruction error\n");
1268a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1269a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
127063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
127163eeaf38SJesse Barnes 
1272a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1273a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1274a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1275a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
127663eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
12773143a2bfSChris Wilson 			POSTING_READ(IPEIR);
127863eeaf38SJesse Barnes 		} else {
127963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
128063eeaf38SJesse Barnes 
1281a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1282a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1283a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
128463eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
1285a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1286a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1287a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
128863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
12893143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
129063eeaf38SJesse Barnes 		}
129163eeaf38SJesse Barnes 	}
129263eeaf38SJesse Barnes 
129363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
12943143a2bfSChris Wilson 	POSTING_READ(EIR);
129563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
129663eeaf38SJesse Barnes 	if (eir) {
129763eeaf38SJesse Barnes 		/*
129863eeaf38SJesse Barnes 		 * some errors might have become stuck,
129963eeaf38SJesse Barnes 		 * mask them.
130063eeaf38SJesse Barnes 		 */
130163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
130263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
130363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
130463eeaf38SJesse Barnes 	}
130535aed2e6SChris Wilson }
130635aed2e6SChris Wilson 
130735aed2e6SChris Wilson /**
130835aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
130935aed2e6SChris Wilson  * @dev: drm device
131035aed2e6SChris Wilson  *
131135aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
131235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
131335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
131435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
131535aed2e6SChris Wilson  * of a ring dump etc.).
131635aed2e6SChris Wilson  */
1317527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
131835aed2e6SChris Wilson {
131935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
132035aed2e6SChris Wilson 
132135aed2e6SChris Wilson 	i915_capture_error_state(dev);
132235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
13238a905236SJesse Barnes 
1324ba1234d1SBen Gamari 	if (wedged) {
132530dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1326ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1327ba1234d1SBen Gamari 
132811ed50ecSBen Gamari 		/*
132911ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
133011ed50ecSBen Gamari 		 */
13311ec14ad3SChris Wilson 		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1332f787a5f5SChris Wilson 		if (HAS_BSD(dev))
13331ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1334549f7365SChris Wilson 		if (HAS_BLT(dev))
13351ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[BCS].irq_queue);
133611ed50ecSBen Gamari 	}
133711ed50ecSBen Gamari 
13389c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
13398a905236SJesse Barnes }
13408a905236SJesse Barnes 
13414e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
13424e5359cdSSimon Farnsworth {
13434e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
13444e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13454e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
13474e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
13484e5359cdSSimon Farnsworth 	unsigned long flags;
13494e5359cdSSimon Farnsworth 	bool stall_detected;
13504e5359cdSSimon Farnsworth 
13514e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
13524e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
13534e5359cdSSimon Farnsworth 		return;
13544e5359cdSSimon Farnsworth 
13554e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
13564e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
13574e5359cdSSimon Farnsworth 
13584e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
13594e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
13604e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
13614e5359cdSSimon Farnsworth 		return;
13624e5359cdSSimon Farnsworth 	}
13634e5359cdSSimon Farnsworth 
13644e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
136505394f39SChris Wilson 	obj = work->pending_flip_obj;
1366a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
13679db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1368446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1369446f2545SArmin Reese 					obj->gtt_offset;
13704e5359cdSSimon Farnsworth 	} else {
13719db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
137205394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
137301f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
13744e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
13754e5359cdSSimon Farnsworth 	}
13764e5359cdSSimon Farnsworth 
13774e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
13784e5359cdSSimon Farnsworth 
13794e5359cdSSimon Farnsworth 	if (stall_detected) {
13804e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
13814e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
13824e5359cdSSimon Farnsworth 	}
13834e5359cdSSimon Farnsworth }
13844e5359cdSSimon Farnsworth 
1385c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
1386c0e09200SDave Airlie {
1387c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
13887c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1389c0e09200SDave Airlie 
1390c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
1391c0e09200SDave Airlie 
139244d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
1393c0e09200SDave Airlie 
1394c99b058fSKristian Høgsberg 	dev_priv->counter++;
1395c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
1396c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
13977c1c2871SDave Airlie 	if (master_priv->sarea_priv)
13987c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1399c0e09200SDave Airlie 
1400e1f99ce6SChris Wilson 	if (BEGIN_LP_RING(4) == 0) {
1401585fb111SJesse Barnes 		OUT_RING(MI_STORE_DWORD_INDEX);
14020baf823aSKeith Packard 		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1403c0e09200SDave Airlie 		OUT_RING(dev_priv->counter);
1404585fb111SJesse Barnes 		OUT_RING(MI_USER_INTERRUPT);
1405c0e09200SDave Airlie 		ADVANCE_LP_RING();
1406e1f99ce6SChris Wilson 	}
1407c0e09200SDave Airlie 
1408c0e09200SDave Airlie 	return dev_priv->counter;
1409c0e09200SDave Airlie }
1410c0e09200SDave Airlie 
1411c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1412c0e09200SDave Airlie {
1413c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
14147c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1415c0e09200SDave Airlie 	int ret = 0;
14161ec14ad3SChris Wilson 	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1417c0e09200SDave Airlie 
141844d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1419c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
1420c0e09200SDave Airlie 
1421ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
14227c1c2871SDave Airlie 		if (master_priv->sarea_priv)
14237c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1424c0e09200SDave Airlie 		return 0;
1425ed4cb414SEric Anholt 	}
1426c0e09200SDave Airlie 
14277c1c2871SDave Airlie 	if (master_priv->sarea_priv)
14287c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1429c0e09200SDave Airlie 
1430b13c2b96SChris Wilson 	if (ring->irq_get(ring)) {
14311ec14ad3SChris Wilson 		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1432c0e09200SDave Airlie 			    READ_BREADCRUMB(dev_priv) >= irq_nr);
14331ec14ad3SChris Wilson 		ring->irq_put(ring);
14345a9a8d1aSChris Wilson 	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
14355a9a8d1aSChris Wilson 		ret = -EBUSY;
1436c0e09200SDave Airlie 
1437c0e09200SDave Airlie 	if (ret == -EBUSY) {
1438c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1439c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1440c0e09200SDave Airlie 	}
1441c0e09200SDave Airlie 
1442c0e09200SDave Airlie 	return ret;
1443c0e09200SDave Airlie }
1444c0e09200SDave Airlie 
1445c0e09200SDave Airlie /* Needs the lock as it touches the ring.
1446c0e09200SDave Airlie  */
1447c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
1448c0e09200SDave Airlie 			 struct drm_file *file_priv)
1449c0e09200SDave Airlie {
1450c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1451c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
1452c0e09200SDave Airlie 	int result;
1453c0e09200SDave Airlie 
1454cd9d4e9fSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET))
1455cd9d4e9fSDaniel Vetter 		return -ENODEV;
1456cd9d4e9fSDaniel Vetter 
14571ec14ad3SChris Wilson 	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1458c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1459c0e09200SDave Airlie 		return -EINVAL;
1460c0e09200SDave Airlie 	}
1461299eb93cSEric Anholt 
1462299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1463299eb93cSEric Anholt 
1464546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
1465c0e09200SDave Airlie 	result = i915_emit_irq(dev);
1466546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
1467c0e09200SDave Airlie 
1468c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1469c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
1470c0e09200SDave Airlie 		return -EFAULT;
1471c0e09200SDave Airlie 	}
1472c0e09200SDave Airlie 
1473c0e09200SDave Airlie 	return 0;
1474c0e09200SDave Airlie }
1475c0e09200SDave Airlie 
1476c0e09200SDave Airlie /* Doesn't need the hardware lock.
1477c0e09200SDave Airlie  */
1478c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
1479c0e09200SDave Airlie 			 struct drm_file *file_priv)
1480c0e09200SDave Airlie {
1481c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1482c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
1483c0e09200SDave Airlie 
1484cd9d4e9fSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET))
1485cd9d4e9fSDaniel Vetter 		return -ENODEV;
1486cd9d4e9fSDaniel Vetter 
1487c0e09200SDave Airlie 	if (!dev_priv) {
1488c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1489c0e09200SDave Airlie 		return -EINVAL;
1490c0e09200SDave Airlie 	}
1491c0e09200SDave Airlie 
1492c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
1493c0e09200SDave Airlie }
1494c0e09200SDave Airlie 
149542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
149642f52ef8SKeith Packard  * we use as a pipe index
149742f52ef8SKeith Packard  */
1498f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
14990a3e67a4SJesse Barnes {
15000a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1501e9d21d7fSKeith Packard 	unsigned long irqflags;
150271e0ffa5SJesse Barnes 
15035eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
150471e0ffa5SJesse Barnes 		return -EINVAL;
15050a3e67a4SJesse Barnes 
15061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1507f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
15087c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15097c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15100a3e67a4SJesse Barnes 	else
15117c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15127c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
15138692d00eSChris Wilson 
15148692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
15158692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15166b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
15171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15188692d00eSChris Wilson 
15190a3e67a4SJesse Barnes 	return 0;
15200a3e67a4SJesse Barnes }
15210a3e67a4SJesse Barnes 
1522f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1523f796cf8fSJesse Barnes {
1524f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1525f796cf8fSJesse Barnes 	unsigned long irqflags;
1526f796cf8fSJesse Barnes 
1527f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1528f796cf8fSJesse Barnes 		return -EINVAL;
1529f796cf8fSJesse Barnes 
1530f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1531f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1532f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1533f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1534f796cf8fSJesse Barnes 
1535f796cf8fSJesse Barnes 	return 0;
1536f796cf8fSJesse Barnes }
1537f796cf8fSJesse Barnes 
1538f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1539b1f14ad0SJesse Barnes {
1540b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1541b1f14ad0SJesse Barnes 	unsigned long irqflags;
1542b1f14ad0SJesse Barnes 
1543b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1544b1f14ad0SJesse Barnes 		return -EINVAL;
1545b1f14ad0SJesse Barnes 
1546b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1547b1f14ad0SJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1548b1f14ad0SJesse Barnes 				    DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1549b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1550b1f14ad0SJesse Barnes 
1551b1f14ad0SJesse Barnes 	return 0;
1552b1f14ad0SJesse Barnes }
1553b1f14ad0SJesse Barnes 
15547e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
15557e231dbeSJesse Barnes {
15567e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15577e231dbeSJesse Barnes 	unsigned long irqflags;
15587e231dbeSJesse Barnes 	u32 dpfl, imr;
15597e231dbeSJesse Barnes 
15607e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
15617e231dbeSJesse Barnes 		return -EINVAL;
15627e231dbeSJesse Barnes 
15637e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15647e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
15657e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
15667e231dbeSJesse Barnes 	if (pipe == 0) {
15677e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
15687e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
15697e231dbeSJesse Barnes 	} else {
15707e231dbeSJesse Barnes 		dpfl |= PIPEA_VBLANK_INT_EN;
15717e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
15727e231dbeSJesse Barnes 	}
15737e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
15747e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
15757e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15767e231dbeSJesse Barnes 
15777e231dbeSJesse Barnes 	return 0;
15787e231dbeSJesse Barnes }
15797e231dbeSJesse Barnes 
158042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
158142f52ef8SKeith Packard  * we use as a pipe index
158242f52ef8SKeith Packard  */
1583f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
15840a3e67a4SJesse Barnes {
15850a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1586e9d21d7fSKeith Packard 	unsigned long irqflags;
15870a3e67a4SJesse Barnes 
15881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15898692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15906b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
15918692d00eSChris Wilson 
15927c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
15937c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
15947c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
15951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15960a3e67a4SJesse Barnes }
15970a3e67a4SJesse Barnes 
1598f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1599f796cf8fSJesse Barnes {
1600f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1601f796cf8fSJesse Barnes 	unsigned long irqflags;
1602f796cf8fSJesse Barnes 
1603f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1604f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1605f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1606f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1607f796cf8fSJesse Barnes }
1608f796cf8fSJesse Barnes 
1609f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1610b1f14ad0SJesse Barnes {
1611b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1612b1f14ad0SJesse Barnes 	unsigned long irqflags;
1613b1f14ad0SJesse Barnes 
1614b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1615b1f14ad0SJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1616b1f14ad0SJesse Barnes 				     DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1617b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1618b1f14ad0SJesse Barnes }
1619b1f14ad0SJesse Barnes 
16207e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
16217e231dbeSJesse Barnes {
16227e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16237e231dbeSJesse Barnes 	unsigned long irqflags;
16247e231dbeSJesse Barnes 	u32 dpfl, imr;
16257e231dbeSJesse Barnes 
16267e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
16277e231dbeSJesse Barnes 	dpfl = I915_READ(VLV_DPFLIPSTAT);
16287e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
16297e231dbeSJesse Barnes 	if (pipe == 0) {
16307e231dbeSJesse Barnes 		dpfl &= ~PIPEA_VBLANK_INT_EN;
16317e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
16327e231dbeSJesse Barnes 	} else {
16337e231dbeSJesse Barnes 		dpfl &= ~PIPEB_VBLANK_INT_EN;
16347e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
16357e231dbeSJesse Barnes 	}
16367e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
16377e231dbeSJesse Barnes 	I915_WRITE(VLV_DPFLIPSTAT, dpfl);
16387e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16397e231dbeSJesse Barnes }
16407e231dbeSJesse Barnes 
16417e231dbeSJesse Barnes 
1642c0e09200SDave Airlie /* Set the vblank monitor pipe
1643c0e09200SDave Airlie  */
1644c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1645c0e09200SDave Airlie 			 struct drm_file *file_priv)
1646c0e09200SDave Airlie {
1647c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1648c0e09200SDave Airlie 
1649cd9d4e9fSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET))
1650cd9d4e9fSDaniel Vetter 		return -ENODEV;
1651cd9d4e9fSDaniel Vetter 
1652c0e09200SDave Airlie 	if (!dev_priv) {
1653c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1654c0e09200SDave Airlie 		return -EINVAL;
1655c0e09200SDave Airlie 	}
1656c0e09200SDave Airlie 
1657c0e09200SDave Airlie 	return 0;
1658c0e09200SDave Airlie }
1659c0e09200SDave Airlie 
1660c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1661c0e09200SDave Airlie 			 struct drm_file *file_priv)
1662c0e09200SDave Airlie {
1663c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1664c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
1665c0e09200SDave Airlie 
1666cd9d4e9fSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET))
1667cd9d4e9fSDaniel Vetter 		return -ENODEV;
1668cd9d4e9fSDaniel Vetter 
1669c0e09200SDave Airlie 	if (!dev_priv) {
1670c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1671c0e09200SDave Airlie 		return -EINVAL;
1672c0e09200SDave Airlie 	}
1673c0e09200SDave Airlie 
16740a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1675c0e09200SDave Airlie 
1676c0e09200SDave Airlie 	return 0;
1677c0e09200SDave Airlie }
1678c0e09200SDave Airlie 
1679c0e09200SDave Airlie /**
1680c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
1681c0e09200SDave Airlie  */
1682c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
1683c0e09200SDave Airlie 		     struct drm_file *file_priv)
1684c0e09200SDave Airlie {
1685bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
1686bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
1687bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
1688bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
1689bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
1690bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
1691bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
1692bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
1693bd95e0a4SEric Anholt 	 *
1694bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
1695bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
1696bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
1697bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
16980a3e67a4SJesse Barnes 	 */
1699c0e09200SDave Airlie 	return -EINVAL;
1700c0e09200SDave Airlie }
1701c0e09200SDave Airlie 
1702893eead0SChris Wilson static u32
1703893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1704852835f3SZou Nan hai {
1705893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1706893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1707893eead0SChris Wilson }
1708893eead0SChris Wilson 
1709893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1710893eead0SChris Wilson {
1711893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1712893eead0SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1713893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
1714b2223497SChris Wilson 		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1715893eead0SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1716893eead0SChris Wilson 				  ring->name,
1717b2223497SChris Wilson 				  ring->waiting_seqno,
1718893eead0SChris Wilson 				  ring->get_seqno(ring));
1719893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1720893eead0SChris Wilson 			*err = true;
1721893eead0SChris Wilson 		}
1722893eead0SChris Wilson 		return true;
1723893eead0SChris Wilson 	}
1724893eead0SChris Wilson 	return false;
1725f65d9421SBen Gamari }
1726f65d9421SBen Gamari 
17271ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
17281ec14ad3SChris Wilson {
17291ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
17301ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
17311ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
17321ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
17331ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
17341ec14ad3SChris Wilson 			  ring->name);
17351ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
17361ec14ad3SChris Wilson 		return true;
17371ec14ad3SChris Wilson 	}
17381ec14ad3SChris Wilson 	return false;
17391ec14ad3SChris Wilson }
17401ec14ad3SChris Wilson 
1741d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1742d1e61e7fSChris Wilson {
1743d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1744d1e61e7fSChris Wilson 
1745d1e61e7fSChris Wilson 	if (dev_priv->hangcheck_count++ > 1) {
1746d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1747d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1748d1e61e7fSChris Wilson 
1749d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1750d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1751d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1752d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1753d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1754d1e61e7fSChris Wilson 			 */
1755d1e61e7fSChris Wilson 			if (kick_ring(&dev_priv->ring[RCS]))
1756d1e61e7fSChris Wilson 				return false;
1757d1e61e7fSChris Wilson 
1758d1e61e7fSChris Wilson 			if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
1759d1e61e7fSChris Wilson 				return false;
1760d1e61e7fSChris Wilson 
1761d1e61e7fSChris Wilson 			if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
1762d1e61e7fSChris Wilson 				return false;
1763d1e61e7fSChris Wilson 		}
1764d1e61e7fSChris Wilson 
1765d1e61e7fSChris Wilson 		return true;
1766d1e61e7fSChris Wilson 	}
1767d1e61e7fSChris Wilson 
1768d1e61e7fSChris Wilson 	return false;
1769d1e61e7fSChris Wilson }
1770d1e61e7fSChris Wilson 
1771f65d9421SBen Gamari /**
1772f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1773f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1774f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1775f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1776f65d9421SBen Gamari  */
1777f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1778f65d9421SBen Gamari {
1779f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1780f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1781097354ebSDaniel Vetter 	uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
1782893eead0SChris Wilson 	bool err = false;
1783893eead0SChris Wilson 
17843e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
17853e0dc6b0SBen Widawsky 		return;
17863e0dc6b0SBen Widawsky 
1787893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
17881ec14ad3SChris Wilson 	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
17891ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
17901ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1791d1e61e7fSChris Wilson 		if (err) {
1792d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1793d1e61e7fSChris Wilson 				return;
1794d1e61e7fSChris Wilson 
1795893eead0SChris Wilson 			goto repeat;
1796d1e61e7fSChris Wilson 		}
1797d1e61e7fSChris Wilson 
1798d1e61e7fSChris Wilson 		dev_priv->hangcheck_count = 0;
1799893eead0SChris Wilson 		return;
1800893eead0SChris Wilson 	}
1801f65d9421SBen Gamari 
1802a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen < 4) {
1803cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE);
1804cbb465e7SChris Wilson 		instdone1 = 0;
1805cbb465e7SChris Wilson 	} else {
1806cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE_I965);
1807cbb465e7SChris Wilson 		instdone1 = I915_READ(INSTDONE1);
1808cbb465e7SChris Wilson 	}
1809097354ebSDaniel Vetter 	acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1810097354ebSDaniel Vetter 	acthd_bsd = HAS_BSD(dev) ?
1811097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1812097354ebSDaniel Vetter 	acthd_blt = HAS_BLT(dev) ?
1813097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
1814f65d9421SBen Gamari 
1815cbb465e7SChris Wilson 	if (dev_priv->last_acthd == acthd &&
1816097354ebSDaniel Vetter 	    dev_priv->last_acthd_bsd == acthd_bsd &&
1817097354ebSDaniel Vetter 	    dev_priv->last_acthd_blt == acthd_blt &&
1818cbb465e7SChris Wilson 	    dev_priv->last_instdone == instdone &&
1819cbb465e7SChris Wilson 	    dev_priv->last_instdone1 == instdone1) {
1820d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1821f65d9421SBen Gamari 			return;
1822cbb465e7SChris Wilson 	} else {
1823cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1824cbb465e7SChris Wilson 
1825cbb465e7SChris Wilson 		dev_priv->last_acthd = acthd;
1826097354ebSDaniel Vetter 		dev_priv->last_acthd_bsd = acthd_bsd;
1827097354ebSDaniel Vetter 		dev_priv->last_acthd_blt = acthd_blt;
1828cbb465e7SChris Wilson 		dev_priv->last_instdone = instdone;
1829cbb465e7SChris Wilson 		dev_priv->last_instdone1 = instdone1;
1830cbb465e7SChris Wilson 	}
1831f65d9421SBen Gamari 
1832893eead0SChris Wilson repeat:
1833f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1834b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1835b3b079dbSChris Wilson 		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1836f65d9421SBen Gamari }
1837f65d9421SBen Gamari 
1838c0e09200SDave Airlie /* drm_dma.h hooks
1839c0e09200SDave Airlie */
1840f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1841036a4a7dSZhenyu Wang {
1842036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1843036a4a7dSZhenyu Wang 
18444697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
18454697995bSJesse Barnes 
18464697995bSJesse Barnes 
1847036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1848bdfcdb63SDaniel Vetter 
1849036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1850036a4a7dSZhenyu Wang 
1851036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1852036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
18533143a2bfSChris Wilson 	POSTING_READ(DEIER);
1854036a4a7dSZhenyu Wang 
1855036a4a7dSZhenyu Wang 	/* and GT */
1856036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1857036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
18583143a2bfSChris Wilson 	POSTING_READ(GTIER);
1859c650156aSZhenyu Wang 
1860c650156aSZhenyu Wang 	/* south display irq */
1861c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1862c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
18633143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1864036a4a7dSZhenyu Wang }
1865036a4a7dSZhenyu Wang 
18667e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
18677e231dbeSJesse Barnes {
18687e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18697e231dbeSJesse Barnes 	int pipe;
18707e231dbeSJesse Barnes 
18717e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
18727e231dbeSJesse Barnes 
18737e231dbeSJesse Barnes 	/* VLV magic */
18747e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
18757e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
18767e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
18777e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
18787e231dbeSJesse Barnes 
18797e231dbeSJesse Barnes 	/* and GT */
18807e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18817e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18827e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
18837e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
18847e231dbeSJesse Barnes 	POSTING_READ(GTIER);
18857e231dbeSJesse Barnes 
18867e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
18877e231dbeSJesse Barnes 
18887e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
18897e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
18907e231dbeSJesse Barnes 	for_each_pipe(pipe)
18917e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
18927e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
18937e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
18947e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
18957e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
18967e231dbeSJesse Barnes }
18977e231dbeSJesse Barnes 
18987fe0b973SKeith Packard /*
18997fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
19007fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
19017fe0b973SKeith Packard  *
19027fe0b973SKeith Packard  * This register is the same on all known PCH chips.
19037fe0b973SKeith Packard  */
19047fe0b973SKeith Packard 
19057fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
19067fe0b973SKeith Packard {
19077fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19087fe0b973SKeith Packard 	u32	hotplug;
19097fe0b973SKeith Packard 
19107fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
19117fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
19127fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
19137fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
19147fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
19157fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
19167fe0b973SKeith Packard }
19177fe0b973SKeith Packard 
1918f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
1919036a4a7dSZhenyu Wang {
1920036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1921036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1922013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1923013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
19241ec14ad3SChris Wilson 	u32 render_irqs;
19252d7b8366SYuanhan Liu 	u32 hotplug_mask;
1926036a4a7dSZhenyu Wang 
19274697995bSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
19281ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
1929036a4a7dSZhenyu Wang 
1930036a4a7dSZhenyu Wang 	/* should always can generate irq */
1931036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
19321ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
19331ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
19343143a2bfSChris Wilson 	POSTING_READ(DEIER);
1935036a4a7dSZhenyu Wang 
19361ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
1937036a4a7dSZhenyu Wang 
1938036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
19391ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1940881f47b6SXiang, Haihao 
19411ec14ad3SChris Wilson 	if (IS_GEN6(dev))
19421ec14ad3SChris Wilson 		render_irqs =
19431ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
1944e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
1945e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
19461ec14ad3SChris Wilson 	else
19471ec14ad3SChris Wilson 		render_irqs =
194888f23b8fSChris Wilson 			GT_USER_INTERRUPT |
1949c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
19501ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
19511ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
19523143a2bfSChris Wilson 	POSTING_READ(GTIER);
1953036a4a7dSZhenyu Wang 
19542d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
19559035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
19569035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
19579035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
19589035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
19592d7b8366SYuanhan Liu 	} else {
19609035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
19619035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
19629035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
19639035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
19649035a97aSChris Wilson 				SDE_AUX_MASK);
19652d7b8366SYuanhan Liu 	}
19662d7b8366SYuanhan Liu 
19671ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
1968c650156aSZhenyu Wang 
1969c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
19701ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
19711ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
19723143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1973c650156aSZhenyu Wang 
19747fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19757fe0b973SKeith Packard 
1976f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1977f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1978f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1979f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1980f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1981f97108d1SJesse Barnes 	}
1982f97108d1SJesse Barnes 
1983036a4a7dSZhenyu Wang 	return 0;
1984036a4a7dSZhenyu Wang }
1985036a4a7dSZhenyu Wang 
1986f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
1987b1f14ad0SJesse Barnes {
1988b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1989b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
1990b1f14ad0SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1991b1f14ad0SJesse Barnes 		DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1992b1f14ad0SJesse Barnes 		DE_PLANEB_FLIP_DONE_IVB;
1993b1f14ad0SJesse Barnes 	u32 render_irqs;
1994b1f14ad0SJesse Barnes 	u32 hotplug_mask;
1995b1f14ad0SJesse Barnes 
1996b1f14ad0SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1997b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
1998b1f14ad0SJesse Barnes 
1999b1f14ad0SJesse Barnes 	/* should always can generate irq */
2000b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2001b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2002b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
2003b1f14ad0SJesse Barnes 		   DE_PIPEB_VBLANK_IVB);
2004b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2005b1f14ad0SJesse Barnes 
2006b1f14ad0SJesse Barnes 	dev_priv->gt_irq_mask = ~0;
2007b1f14ad0SJesse Barnes 
2008b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2009b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2010b1f14ad0SJesse Barnes 
2011e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2012e2a1e2f0SBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT;
2013b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2014b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2015b1f14ad0SJesse Barnes 
2016b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2017b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
2018b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
2019b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
2020b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
2021b1f14ad0SJesse Barnes 
2022b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2023b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2024b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
2025b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
2026b1f14ad0SJesse Barnes 
20277fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
20287fe0b973SKeith Packard 
2029b1f14ad0SJesse Barnes 	return 0;
2030b1f14ad0SJesse Barnes }
2031b1f14ad0SJesse Barnes 
20327e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
20337e231dbeSJesse Barnes {
20347e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20357e231dbeSJesse Barnes 	u32 render_irqs;
20367e231dbeSJesse Barnes 	u32 enable_mask;
20377e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
20387e231dbeSJesse Barnes 	u16 msid;
20397e231dbeSJesse Barnes 
20407e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
20417e231dbeSJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
20427e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
20437e231dbeSJesse Barnes 
20447e231dbeSJesse Barnes 	dev_priv->irq_mask = ~enable_mask;
20457e231dbeSJesse Barnes 
20467e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
20477e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
20487e231dbeSJesse Barnes 
20497e231dbeSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
20507e231dbeSJesse Barnes 
20517e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
20527e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
20537e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
20547e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
20557e231dbeSJesse Barnes 	msid |= (1<<14);
20567e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
20577e231dbeSJesse Barnes 
20587e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
20597e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
20607e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20617e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
20627e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
20637e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20647e231dbeSJesse Barnes 
20657e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20667e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20677e231dbeSJesse Barnes 
20687e231dbeSJesse Barnes 	render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
20697e231dbeSJesse Barnes 		GT_GEN6_BLT_CS_ERROR_INTERRUPT |
2070e2a1e2f0SBen Widawsky 		GT_GEN6_BLT_USER_INTERRUPT |
20717e231dbeSJesse Barnes 		GT_GEN6_BSD_USER_INTERRUPT |
20727e231dbeSJesse Barnes 		GT_GEN6_BSD_CS_ERROR_INTERRUPT |
20737e231dbeSJesse Barnes 		GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
20747e231dbeSJesse Barnes 		GT_PIPE_NOTIFY |
20757e231dbeSJesse Barnes 		GT_RENDER_CS_ERROR_INTERRUPT |
20767e231dbeSJesse Barnes 		GT_SYNC_STATUS |
20777e231dbeSJesse Barnes 		GT_USER_INTERRUPT;
20787e231dbeSJesse Barnes 
20797e231dbeSJesse Barnes 	dev_priv->gt_irq_mask = ~render_irqs;
20807e231dbeSJesse Barnes 
20817e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20827e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20837e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0);
20847e231dbeSJesse Barnes 	I915_WRITE(GTIER, render_irqs);
20857e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20867e231dbeSJesse Barnes 
20877e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
20887e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
20897e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
20907e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
20917e231dbeSJesse Barnes #endif
20927e231dbeSJesse Barnes 
20937e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20947e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */
20957e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
20967e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
20977e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
20987e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
20997e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
21007e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
21017e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
21027e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
21037e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
21047e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
21057e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
21067e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
21077e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
21087e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
21097e231dbeSJesse Barnes 	}
21107e231dbeSJesse Barnes #endif
21117e231dbeSJesse Barnes 
21127e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
21137e231dbeSJesse Barnes 
21147e231dbeSJesse Barnes 	return 0;
21157e231dbeSJesse Barnes }
21167e231dbeSJesse Barnes 
21177e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
21187e231dbeSJesse Barnes {
21197e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21207e231dbeSJesse Barnes 	int pipe;
21217e231dbeSJesse Barnes 
21227e231dbeSJesse Barnes 	if (!dev_priv)
21237e231dbeSJesse Barnes 		return;
21247e231dbeSJesse Barnes 
21257e231dbeSJesse Barnes 	dev_priv->vblank_pipe = 0;
21267e231dbeSJesse Barnes 
21277e231dbeSJesse Barnes 	for_each_pipe(pipe)
21287e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
21297e231dbeSJesse Barnes 
21307e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
21317e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
21327e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
21337e231dbeSJesse Barnes 	for_each_pipe(pipe)
21347e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
21357e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21367e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
21377e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
21387e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
21397e231dbeSJesse Barnes }
21407e231dbeSJesse Barnes 
2141f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2142036a4a7dSZhenyu Wang {
2143036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21444697995bSJesse Barnes 
21454697995bSJesse Barnes 	if (!dev_priv)
21464697995bSJesse Barnes 		return;
21474697995bSJesse Barnes 
21484697995bSJesse Barnes 	dev_priv->vblank_pipe = 0;
21494697995bSJesse Barnes 
2150036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2151036a4a7dSZhenyu Wang 
2152036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2153036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2154036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2155036a4a7dSZhenyu Wang 
2156036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2157036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2158036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2159192aac1fSKeith Packard 
2160192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2161192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2162192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2163036a4a7dSZhenyu Wang }
2164036a4a7dSZhenyu Wang 
2165c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2166c2798b19SChris Wilson {
2167c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2168c2798b19SChris Wilson 	int pipe;
2169c2798b19SChris Wilson 
2170c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2171c2798b19SChris Wilson 
2172c2798b19SChris Wilson 	for_each_pipe(pipe)
2173c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2174c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2175c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2176c2798b19SChris Wilson 	POSTING_READ16(IER);
2177c2798b19SChris Wilson }
2178c2798b19SChris Wilson 
2179c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2180c2798b19SChris Wilson {
2181c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2182c2798b19SChris Wilson 
2183c2798b19SChris Wilson 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2184c2798b19SChris Wilson 
2185c2798b19SChris Wilson 	dev_priv->pipestat[0] = 0;
2186c2798b19SChris Wilson 	dev_priv->pipestat[1] = 0;
2187c2798b19SChris Wilson 
2188c2798b19SChris Wilson 	I915_WRITE16(EMR,
2189c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2190c2798b19SChris Wilson 
2191c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2192c2798b19SChris Wilson 	dev_priv->irq_mask =
2193c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2194c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2195c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2196c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2197c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2198c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2199c2798b19SChris Wilson 
2200c2798b19SChris Wilson 	I915_WRITE16(IER,
2201c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2202c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2203c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2204c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2205c2798b19SChris Wilson 	POSTING_READ16(IER);
2206c2798b19SChris Wilson 
2207c2798b19SChris Wilson 	return 0;
2208c2798b19SChris Wilson }
2209c2798b19SChris Wilson 
2210c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2211c2798b19SChris Wilson {
2212c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2213c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214c2798b19SChris Wilson 	struct drm_i915_master_private *master_priv;
2215c2798b19SChris Wilson 	u16 iir, new_iir;
2216c2798b19SChris Wilson 	u32 pipe_stats[2];
2217c2798b19SChris Wilson 	unsigned long irqflags;
2218c2798b19SChris Wilson 	int irq_received;
2219c2798b19SChris Wilson 	int pipe;
2220c2798b19SChris Wilson 	u16 flip_mask =
2221c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2222c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2223c2798b19SChris Wilson 
2224c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2225c2798b19SChris Wilson 
2226c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2227c2798b19SChris Wilson 	if (iir == 0)
2228c2798b19SChris Wilson 		return IRQ_NONE;
2229c2798b19SChris Wilson 
2230c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2231c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2232c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2233c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2234c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2235c2798b19SChris Wilson 		 */
2236c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2237c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2238c2798b19SChris Wilson 			i915_handle_error(dev, false);
2239c2798b19SChris Wilson 
2240c2798b19SChris Wilson 		for_each_pipe(pipe) {
2241c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2242c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2243c2798b19SChris Wilson 
2244c2798b19SChris Wilson 			/*
2245c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2246c2798b19SChris Wilson 			 */
2247c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2248c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2249c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2250c2798b19SChris Wilson 							 pipe_name(pipe));
2251c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2252c2798b19SChris Wilson 				irq_received = 1;
2253c2798b19SChris Wilson 			}
2254c2798b19SChris Wilson 		}
2255c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2256c2798b19SChris Wilson 
2257c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2258c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2259c2798b19SChris Wilson 
2260c2798b19SChris Wilson 		if (dev->primary->master) {
2261c2798b19SChris Wilson 			master_priv = dev->primary->master->driver_priv;
2262c2798b19SChris Wilson 			if (master_priv->sarea_priv)
2263c2798b19SChris Wilson 				master_priv->sarea_priv->last_dispatch =
2264c2798b19SChris Wilson 					READ_BREADCRUMB(dev_priv);
2265c2798b19SChris Wilson 		}
2266c2798b19SChris Wilson 
2267c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2268c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2269c2798b19SChris Wilson 
2270c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2271c2798b19SChris Wilson 		    drm_handle_vblank(dev, 0)) {
2272c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2273c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 0);
2274c2798b19SChris Wilson 				intel_finish_page_flip(dev, 0);
2275c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2276c2798b19SChris Wilson 			}
2277c2798b19SChris Wilson 		}
2278c2798b19SChris Wilson 
2279c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2280c2798b19SChris Wilson 		    drm_handle_vblank(dev, 1)) {
2281c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2282c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 1);
2283c2798b19SChris Wilson 				intel_finish_page_flip(dev, 1);
2284c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2285c2798b19SChris Wilson 			}
2286c2798b19SChris Wilson 		}
2287c2798b19SChris Wilson 
2288c2798b19SChris Wilson 		iir = new_iir;
2289c2798b19SChris Wilson 	}
2290c2798b19SChris Wilson 
2291c2798b19SChris Wilson 	return IRQ_HANDLED;
2292c2798b19SChris Wilson }
2293c2798b19SChris Wilson 
2294c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2295c2798b19SChris Wilson {
2296c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2297c2798b19SChris Wilson 	int pipe;
2298c2798b19SChris Wilson 
2299c2798b19SChris Wilson 	dev_priv->vblank_pipe = 0;
2300c2798b19SChris Wilson 
2301c2798b19SChris Wilson 	for_each_pipe(pipe) {
2302c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2303c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2304c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2305c2798b19SChris Wilson 	}
2306c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2307c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2308c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2309c2798b19SChris Wilson }
2310c2798b19SChris Wilson 
2311a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2312a266c7d5SChris Wilson {
2313a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2314a266c7d5SChris Wilson 	int pipe;
2315a266c7d5SChris Wilson 
2316a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2317a266c7d5SChris Wilson 
2318a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2319a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2320a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2321a266c7d5SChris Wilson 	}
2322a266c7d5SChris Wilson 
232300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2324a266c7d5SChris Wilson 	for_each_pipe(pipe)
2325a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2326a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2327a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2328a266c7d5SChris Wilson 	POSTING_READ(IER);
2329a266c7d5SChris Wilson }
2330a266c7d5SChris Wilson 
2331a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2332a266c7d5SChris Wilson {
2333a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
233438bde180SChris Wilson 	u32 enable_mask;
2335a266c7d5SChris Wilson 
2336a266c7d5SChris Wilson 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2337a266c7d5SChris Wilson 
2338a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2339a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2340a266c7d5SChris Wilson 
234138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
234238bde180SChris Wilson 
234338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
234438bde180SChris Wilson 	dev_priv->irq_mask =
234538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
234638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
234738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
234838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
234938bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
235038bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
235138bde180SChris Wilson 
235238bde180SChris Wilson 	enable_mask =
235338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
235438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
235538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
235638bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
235738bde180SChris Wilson 		I915_USER_INTERRUPT;
235838bde180SChris Wilson 
2359a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2360a266c7d5SChris Wilson 		/* Enable in IER... */
2361a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2362a266c7d5SChris Wilson 		/* and unmask in IMR */
2363a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2364a266c7d5SChris Wilson 	}
2365a266c7d5SChris Wilson 
2366a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2367a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2368a266c7d5SChris Wilson 	POSTING_READ(IER);
2369a266c7d5SChris Wilson 
2370a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2371a266c7d5SChris Wilson 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2372a266c7d5SChris Wilson 
2373a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2374a266c7d5SChris Wilson 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2375a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2376a266c7d5SChris Wilson 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2377a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2378a266c7d5SChris Wilson 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2379a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2380a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2381a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2382a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2383a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2384a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2385a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2386a266c7d5SChris Wilson 		}
2387a266c7d5SChris Wilson 
2388a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2389a266c7d5SChris Wilson 
2390a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2391a266c7d5SChris Wilson 	}
2392a266c7d5SChris Wilson 
2393a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2394a266c7d5SChris Wilson 
2395a266c7d5SChris Wilson 	return 0;
2396a266c7d5SChris Wilson }
2397a266c7d5SChris Wilson 
2398a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2399a266c7d5SChris Wilson {
2400a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2401a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2402a266c7d5SChris Wilson 	struct drm_i915_master_private *master_priv;
24038291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2404a266c7d5SChris Wilson 	unsigned long irqflags;
240538bde180SChris Wilson 	u32 flip_mask =
240638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
240738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
240838bde180SChris Wilson 	u32 flip[2] = {
240938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
241038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
241138bde180SChris Wilson 	};
241238bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2413a266c7d5SChris Wilson 
2414a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2415a266c7d5SChris Wilson 
2416a266c7d5SChris Wilson 	iir = I915_READ(IIR);
241738bde180SChris Wilson 	do {
241838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
24198291ee90SChris Wilson 		bool blc_event = false;
2420a266c7d5SChris Wilson 
2421a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2422a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2423a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2424a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2425a266c7d5SChris Wilson 		 */
2426a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2427a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2428a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2429a266c7d5SChris Wilson 
2430a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2431a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2432a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2433a266c7d5SChris Wilson 
243438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2435a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2436a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2437a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2438a266c7d5SChris Wilson 							 pipe_name(pipe));
2439a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
244038bde180SChris Wilson 				irq_received = true;
2441a266c7d5SChris Wilson 			}
2442a266c7d5SChris Wilson 		}
2443a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2444a266c7d5SChris Wilson 
2445a266c7d5SChris Wilson 		if (!irq_received)
2446a266c7d5SChris Wilson 			break;
2447a266c7d5SChris Wilson 
2448a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2449a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2450a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2451a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2452a266c7d5SChris Wilson 
2453a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2454a266c7d5SChris Wilson 				  hotplug_status);
2455a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2456a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2457a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2458a266c7d5SChris Wilson 
2459a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
246038bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2461a266c7d5SChris Wilson 		}
2462a266c7d5SChris Wilson 
246338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2464a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2465a266c7d5SChris Wilson 
2466a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2467a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2468a266c7d5SChris Wilson 
2469a266c7d5SChris Wilson 		for_each_pipe(pipe) {
247038bde180SChris Wilson 			int plane = pipe;
247138bde180SChris Wilson 			if (IS_MOBILE(dev))
247238bde180SChris Wilson 				plane = !plane;
24738291ee90SChris Wilson 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2474a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
247538bde180SChris Wilson 				if (iir & flip[plane]) {
247638bde180SChris Wilson 					intel_prepare_page_flip(dev, plane);
2477a266c7d5SChris Wilson 					intel_finish_page_flip(dev, pipe);
247838bde180SChris Wilson 					flip_mask &= ~flip[plane];
247938bde180SChris Wilson 				}
2480a266c7d5SChris Wilson 			}
2481a266c7d5SChris Wilson 
2482a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2483a266c7d5SChris Wilson 				blc_event = true;
2484a266c7d5SChris Wilson 		}
2485a266c7d5SChris Wilson 
2486a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2487a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2488a266c7d5SChris Wilson 
2489a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2490a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2491a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2492a266c7d5SChris Wilson 		 * we would never get another interrupt.
2493a266c7d5SChris Wilson 		 *
2494a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2495a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2496a266c7d5SChris Wilson 		 * another one.
2497a266c7d5SChris Wilson 		 *
2498a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2499a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2500a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2501a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2502a266c7d5SChris Wilson 		 * stray interrupts.
2503a266c7d5SChris Wilson 		 */
250438bde180SChris Wilson 		ret = IRQ_HANDLED;
2505a266c7d5SChris Wilson 		iir = new_iir;
250638bde180SChris Wilson 	} while (iir & ~flip_mask);
2507a266c7d5SChris Wilson 
25088291ee90SChris Wilson 	if (dev->primary->master) {
25098291ee90SChris Wilson 		master_priv = dev->primary->master->driver_priv;
25108291ee90SChris Wilson 		if (master_priv->sarea_priv)
25118291ee90SChris Wilson 			master_priv->sarea_priv->last_dispatch =
25128291ee90SChris Wilson 				READ_BREADCRUMB(dev_priv);
25138291ee90SChris Wilson 	}
25148291ee90SChris Wilson 
2515a266c7d5SChris Wilson 	return ret;
2516a266c7d5SChris Wilson }
2517a266c7d5SChris Wilson 
2518a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2519a266c7d5SChris Wilson {
2520a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2521a266c7d5SChris Wilson 	int pipe;
2522a266c7d5SChris Wilson 
2523a266c7d5SChris Wilson 	dev_priv->vblank_pipe = 0;
2524a266c7d5SChris Wilson 
2525a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2526a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2527a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2528a266c7d5SChris Wilson 	}
2529a266c7d5SChris Wilson 
253000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
253155b39755SChris Wilson 	for_each_pipe(pipe) {
253255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2533a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
253455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
253555b39755SChris Wilson 	}
2536a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2537a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2538a266c7d5SChris Wilson 
2539a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2540a266c7d5SChris Wilson }
2541a266c7d5SChris Wilson 
2542a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2543a266c7d5SChris Wilson {
2544a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2545a266c7d5SChris Wilson 	int pipe;
2546a266c7d5SChris Wilson 
2547a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2548a266c7d5SChris Wilson 
2549a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2550a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2551a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2552a266c7d5SChris Wilson 	}
2553a266c7d5SChris Wilson 
2554a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2555a266c7d5SChris Wilson 	for_each_pipe(pipe)
2556a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2557a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2558a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2559a266c7d5SChris Wilson 	POSTING_READ(IER);
2560a266c7d5SChris Wilson }
2561a266c7d5SChris Wilson 
2562a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2563a266c7d5SChris Wilson {
2564a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2565bbba0a97SChris Wilson 	u32 enable_mask;
2566a266c7d5SChris Wilson 	u32 error_mask;
2567a266c7d5SChris Wilson 
2568a266c7d5SChris Wilson 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2569a266c7d5SChris Wilson 
2570a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2571bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2572bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2573bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2574bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2575bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2576bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2577bbba0a97SChris Wilson 
2578bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
2579bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2580bbba0a97SChris Wilson 
2581bbba0a97SChris Wilson 	if (IS_G4X(dev))
2582bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2583a266c7d5SChris Wilson 
2584a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2585a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2586a266c7d5SChris Wilson 
2587a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2588a266c7d5SChris Wilson 		/* Enable in IER... */
2589a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2590a266c7d5SChris Wilson 		/* and unmask in IMR */
2591a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2592a266c7d5SChris Wilson 	}
2593a266c7d5SChris Wilson 
2594a266c7d5SChris Wilson 	/*
2595a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2596a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2597a266c7d5SChris Wilson 	 */
2598a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2599a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2600a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2601a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2602a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2603a266c7d5SChris Wilson 	} else {
2604a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2605a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2606a266c7d5SChris Wilson 	}
2607a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2608a266c7d5SChris Wilson 
2609a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2610a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2611a266c7d5SChris Wilson 	POSTING_READ(IER);
2612a266c7d5SChris Wilson 
2613a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2614a266c7d5SChris Wilson 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2615a266c7d5SChris Wilson 
2616a266c7d5SChris Wilson 		/* Note HDMI and DP share bits */
2617a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2618a266c7d5SChris Wilson 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2619a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2620a266c7d5SChris Wilson 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2621a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2622a266c7d5SChris Wilson 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2623a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2624a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2625a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2626a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2627a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2628a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2629a266c7d5SChris Wilson 
2630a266c7d5SChris Wilson 			/* Programming the CRT detection parameters tends
2631a266c7d5SChris Wilson 			   to generate a spurious hotplug event about three
2632a266c7d5SChris Wilson 			   seconds later.  So just do it once.
2633a266c7d5SChris Wilson 			*/
2634a266c7d5SChris Wilson 			if (IS_G4X(dev))
2635a266c7d5SChris Wilson 				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2636a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2637a266c7d5SChris Wilson 		}
2638a266c7d5SChris Wilson 
2639a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2640a266c7d5SChris Wilson 
2641a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2642a266c7d5SChris Wilson 	}
2643a266c7d5SChris Wilson 
2644a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2645a266c7d5SChris Wilson 
2646a266c7d5SChris Wilson 	return 0;
2647a266c7d5SChris Wilson }
2648a266c7d5SChris Wilson 
2649a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2650a266c7d5SChris Wilson {
2651a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2652a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2653a266c7d5SChris Wilson 	struct drm_i915_master_private *master_priv;
2654a266c7d5SChris Wilson 	u32 iir, new_iir;
2655a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2656a266c7d5SChris Wilson 	unsigned long irqflags;
2657a266c7d5SChris Wilson 	int irq_received;
2658a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
2659a266c7d5SChris Wilson 
2660a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2661a266c7d5SChris Wilson 
2662a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2663a266c7d5SChris Wilson 
2664a266c7d5SChris Wilson 	for (;;) {
26652c8ba29fSChris Wilson 		bool blc_event = false;
26662c8ba29fSChris Wilson 
2667a266c7d5SChris Wilson 		irq_received = iir != 0;
2668a266c7d5SChris Wilson 
2669a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2670a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2671a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2672a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2673a266c7d5SChris Wilson 		 */
2674a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2675a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2676a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2677a266c7d5SChris Wilson 
2678a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2679a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2680a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2681a266c7d5SChris Wilson 
2682a266c7d5SChris Wilson 			/*
2683a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2684a266c7d5SChris Wilson 			 */
2685a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2686a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2687a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2688a266c7d5SChris Wilson 							 pipe_name(pipe));
2689a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2690a266c7d5SChris Wilson 				irq_received = 1;
2691a266c7d5SChris Wilson 			}
2692a266c7d5SChris Wilson 		}
2693a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2694a266c7d5SChris Wilson 
2695a266c7d5SChris Wilson 		if (!irq_received)
2696a266c7d5SChris Wilson 			break;
2697a266c7d5SChris Wilson 
2698a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2699a266c7d5SChris Wilson 
2700a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2701a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2702a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2703a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2704a266c7d5SChris Wilson 
2705a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2706a266c7d5SChris Wilson 				  hotplug_status);
2707a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2708a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2709a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2710a266c7d5SChris Wilson 
2711a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2712a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2713a266c7d5SChris Wilson 		}
2714a266c7d5SChris Wilson 
2715a266c7d5SChris Wilson 		I915_WRITE(IIR, iir);
2716a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2717a266c7d5SChris Wilson 
2718a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2719a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2720a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2721a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2722a266c7d5SChris Wilson 
27234f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
2724a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 0);
2725a266c7d5SChris Wilson 
27264f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
2727a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 1);
2728a266c7d5SChris Wilson 
2729a266c7d5SChris Wilson 		for_each_pipe(pipe) {
27302c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2731a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
2732a266c7d5SChris Wilson 				i915_pageflip_stall_check(dev, pipe);
2733a266c7d5SChris Wilson 				intel_finish_page_flip(dev, pipe);
2734a266c7d5SChris Wilson 			}
2735a266c7d5SChris Wilson 
2736a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2737a266c7d5SChris Wilson 				blc_event = true;
2738a266c7d5SChris Wilson 		}
2739a266c7d5SChris Wilson 
2740a266c7d5SChris Wilson 
2741a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2742a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2743a266c7d5SChris Wilson 
2744a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2745a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2746a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2747a266c7d5SChris Wilson 		 * we would never get another interrupt.
2748a266c7d5SChris Wilson 		 *
2749a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2750a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2751a266c7d5SChris Wilson 		 * another one.
2752a266c7d5SChris Wilson 		 *
2753a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2754a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2755a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2756a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2757a266c7d5SChris Wilson 		 * stray interrupts.
2758a266c7d5SChris Wilson 		 */
2759a266c7d5SChris Wilson 		iir = new_iir;
2760a266c7d5SChris Wilson 	}
2761a266c7d5SChris Wilson 
27622c8ba29fSChris Wilson 	if (dev->primary->master) {
27632c8ba29fSChris Wilson 		master_priv = dev->primary->master->driver_priv;
27642c8ba29fSChris Wilson 		if (master_priv->sarea_priv)
27652c8ba29fSChris Wilson 			master_priv->sarea_priv->last_dispatch =
27662c8ba29fSChris Wilson 				READ_BREADCRUMB(dev_priv);
27672c8ba29fSChris Wilson 	}
27682c8ba29fSChris Wilson 
2769a266c7d5SChris Wilson 	return ret;
2770a266c7d5SChris Wilson }
2771a266c7d5SChris Wilson 
2772a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2773a266c7d5SChris Wilson {
2774a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2775a266c7d5SChris Wilson 	int pipe;
2776a266c7d5SChris Wilson 
2777a266c7d5SChris Wilson 	if (!dev_priv)
2778a266c7d5SChris Wilson 		return;
2779a266c7d5SChris Wilson 
2780a266c7d5SChris Wilson 	dev_priv->vblank_pipe = 0;
2781a266c7d5SChris Wilson 
2782a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2783a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2784a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2785a266c7d5SChris Wilson 	}
2786a266c7d5SChris Wilson 
2787a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2788a266c7d5SChris Wilson 	for_each_pipe(pipe)
2789a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2790a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2791a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2792a266c7d5SChris Wilson 
2793a266c7d5SChris Wilson 	for_each_pipe(pipe)
2794a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2795a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2796a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2797a266c7d5SChris Wilson }
2798a266c7d5SChris Wilson 
2799f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2800f71d4af4SJesse Barnes {
28018b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28028b2e326dSChris Wilson 
28038b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
28048b2e326dSChris Wilson 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
28058b2e326dSChris Wilson 	INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
28068b2e326dSChris Wilson 
2807f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2808f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
28097e231dbeSJesse Barnes 	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
28107e231dbeSJesse Barnes 	    IS_VALLEYVIEW(dev)) {
2811f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2812f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2813f71d4af4SJesse Barnes 	}
2814f71d4af4SJesse Barnes 
2815c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2816f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2817c3613de9SKeith Packard 	else
2818c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2819f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2820f71d4af4SJesse Barnes 
28217e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
28227e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
28237e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
28247e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
28257e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
28267e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
28277e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
28287e231dbeSJesse Barnes 	} else if (IS_IVYBRIDGE(dev)) {
2829f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2830f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2831f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2832f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2833f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2834f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2835f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2836f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2837f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2838f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2839f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2840f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2841f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2842f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2843f71d4af4SJesse Barnes 	} else {
2844c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
2845c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
2846c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
2847c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
2848c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2849a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
28504f7d1e79SChris Wilson 			/* IIR "flip pending" means done if this bit is set */
28514f7d1e79SChris Wilson 			I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
28524f7d1e79SChris Wilson 
2853a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
2854a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
2855a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
2856a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
2857c2798b19SChris Wilson 		} else {
2858a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
2859a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
2860a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
2861a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
2862c2798b19SChris Wilson 		}
2863f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2864f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2865f71d4af4SJesse Barnes 	}
2866f71d4af4SJesse Barnes }
2867