1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 67036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 68995b6762SChris Wilson static void 69f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 70036a4a7dSZhenyu Wang { 711ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 721ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 731ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 743143a2bfSChris Wilson POSTING_READ(DEIMR); 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang } 77036a4a7dSZhenyu Wang 78036a4a7dSZhenyu Wang static inline void 79f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 80036a4a7dSZhenyu Wang { 811ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 821ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 831ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 843143a2bfSChris Wilson POSTING_READ(DEIMR); 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang } 87036a4a7dSZhenyu Wang 887c463586SKeith Packard static inline u32 897c463586SKeith Packard i915_pipestat(int pipe) 907c463586SKeith Packard { 917c463586SKeith Packard if (pipe == 0) 927c463586SKeith Packard return PIPEASTAT; 937c463586SKeith Packard if (pipe == 1) 947c463586SKeith Packard return PIPEBSTAT; 959c84ba4eSAndrew Morton BUG(); 967c463586SKeith Packard } 977c463586SKeith Packard 987c463586SKeith Packard void 997c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1007c463586SKeith Packard { 1017c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1027c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1037c463586SKeith Packard 1047c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1057c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1067c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1073143a2bfSChris Wilson POSTING_READ(reg); 1087c463586SKeith Packard } 1097c463586SKeith Packard } 1107c463586SKeith Packard 1117c463586SKeith Packard void 1127c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1137c463586SKeith Packard { 1147c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1157c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1167c463586SKeith Packard 1177c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1187c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1193143a2bfSChris Wilson POSTING_READ(reg); 1207c463586SKeith Packard } 1217c463586SKeith Packard } 1227c463586SKeith Packard 123c0e09200SDave Airlie /** 12401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 12501c66889SZhao Yakui */ 12601c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 12701c66889SZhao Yakui { 1281ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1291ec14ad3SChris Wilson unsigned long irqflags; 1301ec14ad3SChris Wilson 1311ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 13201c66889SZhao Yakui 133c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 134f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 135edcb49caSZhao Yakui else { 13601c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 137d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 138a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 139edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 140d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 141edcb49caSZhao Yakui } 1421ec14ad3SChris Wilson 1431ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14401c66889SZhao Yakui } 14501c66889SZhao Yakui 14601c66889SZhao Yakui /** 1470a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1480a3e67a4SJesse Barnes * @dev: DRM device 1490a3e67a4SJesse Barnes * @pipe: pipe to check 1500a3e67a4SJesse Barnes * 1510a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1520a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1530a3e67a4SJesse Barnes * before reading such registers if unsure. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes static int 1560a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1570a3e67a4SJesse Barnes { 1580a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1595eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1600a3e67a4SJesse Barnes } 1610a3e67a4SJesse Barnes 16242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 16342f52ef8SKeith Packard * we use as a pipe index 16442f52ef8SKeith Packard */ 16542f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1660a3e67a4SJesse Barnes { 1670a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1680a3e67a4SJesse Barnes unsigned long high_frame; 1690a3e67a4SJesse Barnes unsigned long low_frame; 1705eddb70bSChris Wilson u32 high1, high2, low; 1710a3e67a4SJesse Barnes 1720a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 17444d98a61SZhao Yakui "pipe %d\n", pipe); 1750a3e67a4SJesse Barnes return 0; 1760a3e67a4SJesse Barnes } 1770a3e67a4SJesse Barnes 1785eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1795eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1805eddb70bSChris Wilson 1810a3e67a4SJesse Barnes /* 1820a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1830a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1840a3e67a4SJesse Barnes * register. 1850a3e67a4SJesse Barnes */ 1860a3e67a4SJesse Barnes do { 1875eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1885eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1895eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1900a3e67a4SJesse Barnes } while (high1 != high2); 1910a3e67a4SJesse Barnes 1925eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1935eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1945eddb70bSChris Wilson return (high1 << 8) | low; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 1979880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1989880b7a5SJesse Barnes { 1999880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2009880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2019880b7a5SJesse Barnes 2029880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20444d98a61SZhao Yakui "pipe %d\n", pipe); 2059880b7a5SJesse Barnes return 0; 2069880b7a5SJesse Barnes } 2079880b7a5SJesse Barnes 2089880b7a5SJesse Barnes return I915_READ(reg); 2099880b7a5SJesse Barnes } 2109880b7a5SJesse Barnes 2110af7e4dfSMario Kleiner int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2120af7e4dfSMario Kleiner int *vpos, int *hpos) 2130af7e4dfSMario Kleiner { 2140af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2150af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2160af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2170af7e4dfSMario Kleiner bool in_vbl = true; 2180af7e4dfSMario Kleiner int ret = 0; 2190af7e4dfSMario Kleiner 2200af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2210af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2220af7e4dfSMario Kleiner "pipe %d\n", pipe); 2230af7e4dfSMario Kleiner return 0; 2240af7e4dfSMario Kleiner } 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Get vtotal. */ 2270af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2300af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2310af7e4dfSMario Kleiner * scanout position from Display scan line register. 2320af7e4dfSMario Kleiner */ 2330af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2340af7e4dfSMario Kleiner 2350af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2360af7e4dfSMario Kleiner * horizontal scanout position. 2370af7e4dfSMario Kleiner */ 2380af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2390af7e4dfSMario Kleiner *hpos = 0; 2400af7e4dfSMario Kleiner } else { 2410af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2420af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2430af7e4dfSMario Kleiner * scanout position. 2440af7e4dfSMario Kleiner */ 2450af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2460af7e4dfSMario Kleiner 2470af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2480af7e4dfSMario Kleiner *vpos = position / htotal; 2490af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2500af7e4dfSMario Kleiner } 2510af7e4dfSMario Kleiner 2520af7e4dfSMario Kleiner /* Query vblank area. */ 2530af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2540af7e4dfSMario Kleiner 2550af7e4dfSMario Kleiner /* Test position against vblank region. */ 2560af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2570af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2580af7e4dfSMario Kleiner 2590af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2600af7e4dfSMario Kleiner in_vbl = false; 2610af7e4dfSMario Kleiner 2620af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2630af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2640af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2650af7e4dfSMario Kleiner 2660af7e4dfSMario Kleiner /* Readouts valid? */ 2670af7e4dfSMario Kleiner if (vbl > 0) 2680af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2690af7e4dfSMario Kleiner 2700af7e4dfSMario Kleiner /* In vblank? */ 2710af7e4dfSMario Kleiner if (in_vbl) 2720af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2730af7e4dfSMario Kleiner 2740af7e4dfSMario Kleiner return ret; 2750af7e4dfSMario Kleiner } 2760af7e4dfSMario Kleiner 2770af7e4dfSMario Kleiner int i915_get_vblank_timestamp(struct drm_device *dev, int crtc, 2780af7e4dfSMario Kleiner int *max_error, 2790af7e4dfSMario Kleiner struct timeval *vblank_time, 2800af7e4dfSMario Kleiner unsigned flags) 2810af7e4dfSMario Kleiner { 2820af7e4dfSMario Kleiner struct drm_crtc *drmcrtc; 2830af7e4dfSMario Kleiner 2840af7e4dfSMario Kleiner if (crtc < 0 || crtc >= dev->num_crtcs) { 2850af7e4dfSMario Kleiner DRM_ERROR("Invalid crtc %d\n", crtc); 2860af7e4dfSMario Kleiner return -EINVAL; 2870af7e4dfSMario Kleiner } 2880af7e4dfSMario Kleiner 2890af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2900af7e4dfSMario Kleiner drmcrtc = intel_get_crtc_for_pipe(dev, crtc); 2910af7e4dfSMario Kleiner 2920af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2930af7e4dfSMario Kleiner return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error, 2940af7e4dfSMario Kleiner vblank_time, flags, drmcrtc); 2950af7e4dfSMario Kleiner } 2960af7e4dfSMario Kleiner 2975ca58282SJesse Barnes /* 2985ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2995ca58282SJesse Barnes */ 3005ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3015ca58282SJesse Barnes { 3025ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3035ca58282SJesse Barnes hotplug_work); 3045ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 305c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 3064ef69c7aSChris Wilson struct intel_encoder *encoder; 3075ca58282SJesse Barnes 3084ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 3094ef69c7aSChris Wilson if (encoder->hot_plug) 3104ef69c7aSChris Wilson encoder->hot_plug(encoder); 311c31c4ba3SKeith Packard 3125ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 313eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3145ca58282SJesse Barnes } 3155ca58282SJesse Barnes 316f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 317f97108d1SJesse Barnes { 318f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 319b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 320f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 321f97108d1SJesse Barnes 3227648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 323b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 324b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 325f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 326f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 327f97108d1SJesse Barnes 328f97108d1SJesse Barnes /* Handle RCS change request from hw */ 329b5b72e89SMatthew Garrett if (busy_up > max_avg) { 330f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 331f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 332f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 333f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 334b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 335f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 336f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 337f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 338f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 339f97108d1SJesse Barnes } 340f97108d1SJesse Barnes 3417648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 342f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 343f97108d1SJesse Barnes 344f97108d1SJesse Barnes return; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 347549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 348549f7365SChris Wilson struct intel_ring_buffer *ring) 349549f7365SChris Wilson { 350549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 35178501eacSChris Wilson u32 seqno = ring->get_seqno(ring); 3529862e600SChris Wilson 353549f7365SChris Wilson trace_i915_gem_request_complete(dev, seqno); 3549862e600SChris Wilson 3559862e600SChris Wilson ring->irq_seqno = seqno; 356549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3579862e600SChris Wilson 358549f7365SChris Wilson dev_priv->hangcheck_count = 0; 359549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 360549f7365SChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 361549f7365SChris Wilson } 362549f7365SChris Wilson 3633b8d8d91SJesse Barnes static void gen6_pm_irq_handler(struct drm_device *dev) 3643b8d8d91SJesse Barnes { 3653b8d8d91SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3663b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3673b8d8d91SJesse Barnes u32 pm_iir; 3683b8d8d91SJesse Barnes 3693b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 3703b8d8d91SJesse Barnes if (!pm_iir) 3713b8d8d91SJesse Barnes return; 3723b8d8d91SJesse Barnes 3733b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3743b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3753b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3763b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3773b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3783b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3793b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 3803b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 3813b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 3823b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 3833b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3843b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 3853b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 3863b8d8d91SJesse Barnes } else { 3873b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 3883b8d8d91SJesse Barnes * until we hit the minimum frequency */ 3893b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3903b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 3913b8d8d91SJesse Barnes } 3923b8d8d91SJesse Barnes 3933b8d8d91SJesse Barnes } 3943b8d8d91SJesse Barnes 3953b8d8d91SJesse Barnes gen6_set_rps(dev, new_delay); 3963b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 3973b8d8d91SJesse Barnes 3983b8d8d91SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 3993b8d8d91SJesse Barnes } 4003b8d8d91SJesse Barnes 401776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev) 402776ad806SJesse Barnes { 403776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 404776ad806SJesse Barnes u32 pch_iir; 405776ad806SJesse Barnes 406776ad806SJesse Barnes pch_iir = I915_READ(SDEIIR); 407776ad806SJesse Barnes 408776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 409776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 410776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 411776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 412776ad806SJesse Barnes 413776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 414776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 415776ad806SJesse Barnes 416776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 417776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 418776ad806SJesse Barnes 419776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 420776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 421776ad806SJesse Barnes 422776ad806SJesse Barnes if (pch_iir & SDE_POISON) 423776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 424776ad806SJesse Barnes 425776ad806SJesse Barnes if (pch_iir & SDE_FDI_MASK) { 426776ad806SJesse Barnes u32 fdia, fdib; 427776ad806SJesse Barnes 428776ad806SJesse Barnes fdia = I915_READ(FDI_RXA_IIR); 429776ad806SJesse Barnes fdib = I915_READ(FDI_RXB_IIR); 430776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib); 431776ad806SJesse Barnes } 432776ad806SJesse Barnes 433776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 434776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 435776ad806SJesse Barnes 436776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 437776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 438776ad806SJesse Barnes 439776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 440776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 441776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 442776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 443776ad806SJesse Barnes } 444776ad806SJesse Barnes 445995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 446036a4a7dSZhenyu Wang { 447036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 448036a4a7dSZhenyu Wang int ret = IRQ_NONE; 4493b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 4502d7b8366SYuanhan Liu u32 hotplug_mask; 451036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 452881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 453881f47b6SXiang, Haihao 454881f47b6SXiang, Haihao if (IS_GEN6(dev)) 455881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 456036a4a7dSZhenyu Wang 4572d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 4582d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 4592d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 4603143a2bfSChris Wilson POSTING_READ(DEIER); 4612d109a84SZou, Nanhai 462036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 463036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 464c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 4653b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 466036a4a7dSZhenyu Wang 4673b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 4683b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 469c7c85101SZou Nan hai goto done; 470036a4a7dSZhenyu Wang 4712d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 4722d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 4732d7b8366SYuanhan Liu else 4742d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 4752d7b8366SYuanhan Liu 476036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 477036a4a7dSZhenyu Wang 478036a4a7dSZhenyu Wang if (dev->primary->master) { 479036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 480036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 481036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 482036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 483036a4a7dSZhenyu Wang } 484036a4a7dSZhenyu Wang 485c6df541cSChris Wilson if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 4861ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 487881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 4881ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4891ec14ad3SChris Wilson if (gt_iir & GT_BLT_USER_INTERRUPT) 4901ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[BCS]); 491036a4a7dSZhenyu Wang 49201c66889SZhao Yakui if (de_iir & DE_GSE) 4933b617967SChris Wilson intel_opregion_gse_intr(dev); 49401c66889SZhao Yakui 495f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 496013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 4972bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 498013d5aa2SJesse Barnes } 499013d5aa2SJesse Barnes 500f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 501f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 5022bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 503013d5aa2SJesse Barnes } 504c062df61SLi Peng 505f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 506f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 507f072d2e7SZhenyu Wang 508f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 509f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 510f072d2e7SZhenyu Wang 511c650156aSZhenyu Wang /* check event from PCH */ 512776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 513776ad806SJesse Barnes if (pch_iir & hotplug_mask) 514c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 515776ad806SJesse Barnes pch_irq_handler(dev); 516776ad806SJesse Barnes } 517c650156aSZhenyu Wang 518f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 5197648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 520f97108d1SJesse Barnes i915_handle_rps_change(dev); 521f97108d1SJesse Barnes } 522f97108d1SJesse Barnes 5233b8d8d91SJesse Barnes if (IS_GEN6(dev)) 5243b8d8d91SJesse Barnes gen6_pm_irq_handler(dev); 5253b8d8d91SJesse Barnes 526c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 527c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 528c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 529c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 530036a4a7dSZhenyu Wang 531c7c85101SZou Nan hai done: 5322d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 5333143a2bfSChris Wilson POSTING_READ(DEIER); 5342d109a84SZou, Nanhai 535036a4a7dSZhenyu Wang return ret; 536036a4a7dSZhenyu Wang } 537036a4a7dSZhenyu Wang 5388a905236SJesse Barnes /** 5398a905236SJesse Barnes * i915_error_work_func - do process context error handling work 5408a905236SJesse Barnes * @work: work struct 5418a905236SJesse Barnes * 5428a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 5438a905236SJesse Barnes * was detected. 5448a905236SJesse Barnes */ 5458a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 5468a905236SJesse Barnes { 5478a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5488a905236SJesse Barnes error_work); 5498a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 550f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 551f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 552f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 5538a905236SJesse Barnes 554f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 5558a905236SJesse Barnes 556ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 55744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 558f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 559f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 560ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 561f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 562f316a42cSBen Gamari } 56330dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 564f316a42cSBen Gamari } 5658a905236SJesse Barnes } 5668a905236SJesse Barnes 5673bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 5689df30794SChris Wilson static struct drm_i915_error_object * 569*bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 57005394f39SChris Wilson struct drm_i915_gem_object *src) 5719df30794SChris Wilson { 5729df30794SChris Wilson struct drm_i915_error_object *dst; 5739df30794SChris Wilson int page, page_count; 574e56660ddSChris Wilson u32 reloc_offset; 5759df30794SChris Wilson 57605394f39SChris Wilson if (src == NULL || src->pages == NULL) 5779df30794SChris Wilson return NULL; 5789df30794SChris Wilson 57905394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 5809df30794SChris Wilson 5819df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 5829df30794SChris Wilson if (dst == NULL) 5839df30794SChris Wilson return NULL; 5849df30794SChris Wilson 58505394f39SChris Wilson reloc_offset = src->gtt_offset; 5869df30794SChris Wilson for (page = 0; page < page_count; page++) { 587788885aeSAndrew Morton unsigned long flags; 588e56660ddSChris Wilson void __iomem *s; 589e56660ddSChris Wilson void *d; 590788885aeSAndrew Morton 591e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 5929df30794SChris Wilson if (d == NULL) 5939df30794SChris Wilson goto unwind; 594e56660ddSChris Wilson 595788885aeSAndrew Morton local_irq_save(flags); 596e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 5973e4d3af5SPeter Zijlstra reloc_offset); 598e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 5993e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 600788885aeSAndrew Morton local_irq_restore(flags); 601e56660ddSChris Wilson 6029df30794SChris Wilson dst->pages[page] = d; 603e56660ddSChris Wilson 604e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 6059df30794SChris Wilson } 6069df30794SChris Wilson dst->page_count = page_count; 60705394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 6089df30794SChris Wilson 6099df30794SChris Wilson return dst; 6109df30794SChris Wilson 6119df30794SChris Wilson unwind: 6129df30794SChris Wilson while (page--) 6139df30794SChris Wilson kfree(dst->pages[page]); 6149df30794SChris Wilson kfree(dst); 6159df30794SChris Wilson return NULL; 6169df30794SChris Wilson } 6179df30794SChris Wilson 6189df30794SChris Wilson static void 6199df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 6209df30794SChris Wilson { 6219df30794SChris Wilson int page; 6229df30794SChris Wilson 6239df30794SChris Wilson if (obj == NULL) 6249df30794SChris Wilson return; 6259df30794SChris Wilson 6269df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 6279df30794SChris Wilson kfree(obj->pages[page]); 6289df30794SChris Wilson 6299df30794SChris Wilson kfree(obj); 6309df30794SChris Wilson } 6319df30794SChris Wilson 6329df30794SChris Wilson static void 6339df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 6349df30794SChris Wilson struct drm_i915_error_state *error) 6359df30794SChris Wilson { 6369df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 6379df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 6389df30794SChris Wilson i915_error_object_free(error->ringbuffer); 6399df30794SChris Wilson kfree(error->active_bo); 6406ef3d427SChris Wilson kfree(error->overlay); 6419df30794SChris Wilson kfree(error); 6429df30794SChris Wilson } 6439df30794SChris Wilson 644c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err, 645c724e8a9SChris Wilson int count, 646c724e8a9SChris Wilson struct list_head *head) 647c724e8a9SChris Wilson { 648c724e8a9SChris Wilson struct drm_i915_gem_object *obj; 649c724e8a9SChris Wilson int i = 0; 650c724e8a9SChris Wilson 651c724e8a9SChris Wilson list_for_each_entry(obj, head, mm_list) { 652c724e8a9SChris Wilson err->size = obj->base.size; 653c724e8a9SChris Wilson err->name = obj->base.name; 654c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 655c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 656c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 657c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 658c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 659c724e8a9SChris Wilson err->pinned = 0; 660c724e8a9SChris Wilson if (obj->pin_count > 0) 661c724e8a9SChris Wilson err->pinned = 1; 662c724e8a9SChris Wilson if (obj->user_pin_count > 0) 663c724e8a9SChris Wilson err->pinned = -1; 664c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 665c724e8a9SChris Wilson err->dirty = obj->dirty; 666c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 6673685092bSChris Wilson err->ring = obj->ring ? obj->ring->id : 0; 668c724e8a9SChris Wilson 669c724e8a9SChris Wilson if (++i == count) 670c724e8a9SChris Wilson break; 671c724e8a9SChris Wilson 672c724e8a9SChris Wilson err++; 673c724e8a9SChris Wilson } 674c724e8a9SChris Wilson 675c724e8a9SChris Wilson return i; 676c724e8a9SChris Wilson } 677c724e8a9SChris Wilson 678748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 679748ebc60SChris Wilson struct drm_i915_error_state *error) 680748ebc60SChris Wilson { 681748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 682748ebc60SChris Wilson int i; 683748ebc60SChris Wilson 684748ebc60SChris Wilson /* Fences */ 685748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 686748ebc60SChris Wilson case 6: 687748ebc60SChris Wilson for (i = 0; i < 16; i++) 688748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 689748ebc60SChris Wilson break; 690748ebc60SChris Wilson case 5: 691748ebc60SChris Wilson case 4: 692748ebc60SChris Wilson for (i = 0; i < 16; i++) 693748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 694748ebc60SChris Wilson break; 695748ebc60SChris Wilson case 3: 696748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 697748ebc60SChris Wilson for (i = 0; i < 8; i++) 698748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 699748ebc60SChris Wilson case 2: 700748ebc60SChris Wilson for (i = 0; i < 8; i++) 701748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 702748ebc60SChris Wilson break; 703748ebc60SChris Wilson 704748ebc60SChris Wilson } 705748ebc60SChris Wilson } 706748ebc60SChris Wilson 707*bcfb2e28SChris Wilson static struct drm_i915_error_object * 708*bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 709*bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 710*bcfb2e28SChris Wilson { 711*bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 712*bcfb2e28SChris Wilson u32 seqno; 713*bcfb2e28SChris Wilson 714*bcfb2e28SChris Wilson if (!ring->get_seqno) 715*bcfb2e28SChris Wilson return NULL; 716*bcfb2e28SChris Wilson 717*bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 718*bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 719*bcfb2e28SChris Wilson if (obj->ring != ring) 720*bcfb2e28SChris Wilson continue; 721*bcfb2e28SChris Wilson 722*bcfb2e28SChris Wilson if (!i915_seqno_passed(obj->last_rendering_seqno, seqno)) 723*bcfb2e28SChris Wilson continue; 724*bcfb2e28SChris Wilson 725*bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 726*bcfb2e28SChris Wilson continue; 727*bcfb2e28SChris Wilson 728*bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 729*bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 730*bcfb2e28SChris Wilson */ 731*bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 732*bcfb2e28SChris Wilson } 733*bcfb2e28SChris Wilson 734*bcfb2e28SChris Wilson return NULL; 735*bcfb2e28SChris Wilson } 736*bcfb2e28SChris Wilson 7378a905236SJesse Barnes /** 7388a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 7398a905236SJesse Barnes * @dev: drm device 7408a905236SJesse Barnes * 7418a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 7428a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 7438a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 7448a905236SJesse Barnes * to pick up. 7458a905236SJesse Barnes */ 74663eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 74763eeaf38SJesse Barnes { 74863eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 74905394f39SChris Wilson struct drm_i915_gem_object *obj; 75063eeaf38SJesse Barnes struct drm_i915_error_state *error; 75163eeaf38SJesse Barnes unsigned long flags; 752*bcfb2e28SChris Wilson int i; 75363eeaf38SJesse Barnes 75463eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 7559df30794SChris Wilson error = dev_priv->first_error; 7569df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7579df30794SChris Wilson if (error) 7589df30794SChris Wilson return; 75963eeaf38SJesse Barnes 76063eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 76163eeaf38SJesse Barnes if (!error) { 7629df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 7639df30794SChris Wilson return; 76463eeaf38SJesse Barnes } 76563eeaf38SJesse Barnes 7662fa772f3SChris Wilson DRM_DEBUG_DRIVER("generating error event\n"); 7672fa772f3SChris Wilson 7681ec14ad3SChris Wilson error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]); 76963eeaf38SJesse Barnes error->eir = I915_READ(EIR); 77063eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 77163eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 77263eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 77363eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 774f406839fSChris Wilson error->error = 0; 775f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 6) { 776f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 777add354ddSChris Wilson 7781d8f38f4SChris Wilson error->bcs_acthd = I915_READ(BCS_ACTHD); 7791d8f38f4SChris Wilson error->bcs_ipehr = I915_READ(BCS_IPEHR); 7801d8f38f4SChris Wilson error->bcs_ipeir = I915_READ(BCS_IPEIR); 7811d8f38f4SChris Wilson error->bcs_instdone = I915_READ(BCS_INSTDONE); 7821d8f38f4SChris Wilson error->bcs_seqno = 0; 7831ec14ad3SChris Wilson if (dev_priv->ring[BCS].get_seqno) 7841ec14ad3SChris Wilson error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]); 785add354ddSChris Wilson 786add354ddSChris Wilson error->vcs_acthd = I915_READ(VCS_ACTHD); 787add354ddSChris Wilson error->vcs_ipehr = I915_READ(VCS_IPEHR); 788add354ddSChris Wilson error->vcs_ipeir = I915_READ(VCS_IPEIR); 789add354ddSChris Wilson error->vcs_instdone = I915_READ(VCS_INSTDONE); 790add354ddSChris Wilson error->vcs_seqno = 0; 7911ec14ad3SChris Wilson if (dev_priv->ring[VCS].get_seqno) 7921ec14ad3SChris Wilson error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]); 793f406839fSChris Wilson } 794f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 79563eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 79663eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 79763eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 79863eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 79963eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 80063eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 8019df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 802f406839fSChris Wilson } else { 803f406839fSChris Wilson error->ipeir = I915_READ(IPEIR); 804f406839fSChris Wilson error->ipehr = I915_READ(IPEHR); 805f406839fSChris Wilson error->instdone = I915_READ(INSTDONE); 806f406839fSChris Wilson error->acthd = I915_READ(ACTHD); 807f406839fSChris Wilson error->bbaddr = 0; 8089df30794SChris Wilson } 809748ebc60SChris Wilson i915_gem_record_fences(dev, error); 8109df30794SChris Wilson 811*bcfb2e28SChris Wilson /* Record the active batchbuffers */ 812*bcfb2e28SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) 813*bcfb2e28SChris Wilson error->batchbuffer[i] = 814*bcfb2e28SChris Wilson i915_error_first_batchbuffer(dev_priv, 815*bcfb2e28SChris Wilson &dev_priv->ring[i]); 8169df30794SChris Wilson 8179df30794SChris Wilson /* Record the ringbuffer */ 818*bcfb2e28SChris Wilson error->ringbuffer = i915_error_object_create(dev_priv, 8191ec14ad3SChris Wilson dev_priv->ring[RCS].obj); 8209df30794SChris Wilson 821c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 8229df30794SChris Wilson error->active_bo = NULL; 823c724e8a9SChris Wilson error->pinned_bo = NULL; 8249df30794SChris Wilson 825*bcfb2e28SChris Wilson i = 0; 826*bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 827*bcfb2e28SChris Wilson i++; 828*bcfb2e28SChris Wilson error->active_bo_count = i; 82905394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list) 830*bcfb2e28SChris Wilson i++; 831*bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 832c724e8a9SChris Wilson 833*bcfb2e28SChris Wilson if (i) { 834*bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 8359df30794SChris Wilson GFP_ATOMIC); 836c724e8a9SChris Wilson if (error->active_bo) 837c724e8a9SChris Wilson error->pinned_bo = 838c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 8399df30794SChris Wilson } 840c724e8a9SChris Wilson 841c724e8a9SChris Wilson if (error->active_bo) 842c724e8a9SChris Wilson error->active_bo_count = 843c724e8a9SChris Wilson capture_bo_list(error->active_bo, 844c724e8a9SChris Wilson error->active_bo_count, 845c724e8a9SChris Wilson &dev_priv->mm.active_list); 846c724e8a9SChris Wilson 847c724e8a9SChris Wilson if (error->pinned_bo) 848c724e8a9SChris Wilson error->pinned_bo_count = 849c724e8a9SChris Wilson capture_bo_list(error->pinned_bo, 850c724e8a9SChris Wilson error->pinned_bo_count, 851c724e8a9SChris Wilson &dev_priv->mm.pinned_list); 85263eeaf38SJesse Barnes 8538a905236SJesse Barnes do_gettimeofday(&error->time); 8548a905236SJesse Barnes 8556ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 856c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 8576ef3d427SChris Wilson 8589df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 8599df30794SChris Wilson if (dev_priv->first_error == NULL) { 86063eeaf38SJesse Barnes dev_priv->first_error = error; 8619df30794SChris Wilson error = NULL; 8629df30794SChris Wilson } 86363eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 8649df30794SChris Wilson 8659df30794SChris Wilson if (error) 8669df30794SChris Wilson i915_error_state_free(dev, error); 8679df30794SChris Wilson } 8689df30794SChris Wilson 8699df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 8709df30794SChris Wilson { 8719df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 8729df30794SChris Wilson struct drm_i915_error_state *error; 8739df30794SChris Wilson 8749df30794SChris Wilson spin_lock(&dev_priv->error_lock); 8759df30794SChris Wilson error = dev_priv->first_error; 8769df30794SChris Wilson dev_priv->first_error = NULL; 8779df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 8789df30794SChris Wilson 8799df30794SChris Wilson if (error) 8809df30794SChris Wilson i915_error_state_free(dev, error); 88163eeaf38SJesse Barnes } 8823bd3c932SChris Wilson #else 8833bd3c932SChris Wilson #define i915_capture_error_state(x) 8843bd3c932SChris Wilson #endif 88563eeaf38SJesse Barnes 88635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 887c0e09200SDave Airlie { 8888a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 88963eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 89063eeaf38SJesse Barnes 89135aed2e6SChris Wilson if (!eir) 89235aed2e6SChris Wilson return; 89363eeaf38SJesse Barnes 89463eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 89563eeaf38SJesse Barnes eir); 8968a905236SJesse Barnes 8978a905236SJesse Barnes if (IS_G4X(dev)) { 8988a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 8998a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 9008a905236SJesse Barnes 9018a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 9028a905236SJesse Barnes I915_READ(IPEIR_I965)); 9038a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 9048a905236SJesse Barnes I915_READ(IPEHR_I965)); 9058a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 9068a905236SJesse Barnes I915_READ(INSTDONE_I965)); 9078a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 9088a905236SJesse Barnes I915_READ(INSTPS)); 9098a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 9108a905236SJesse Barnes I915_READ(INSTDONE1)); 9118a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 9128a905236SJesse Barnes I915_READ(ACTHD_I965)); 9138a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 9143143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 9158a905236SJesse Barnes } 9168a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 9178a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 9188a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 9198a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 9208a905236SJesse Barnes pgtbl_err); 9218a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 9223143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 9238a905236SJesse Barnes } 9248a905236SJesse Barnes } 9258a905236SJesse Barnes 926a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 92763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 92863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 92963eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 93063eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 93163eeaf38SJesse Barnes pgtbl_err); 93263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 9333143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 93463eeaf38SJesse Barnes } 9358a905236SJesse Barnes } 9368a905236SJesse Barnes 93763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 93835aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 93935aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 94035aed2e6SChris Wilson 94163eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 94263eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 94363eeaf38SJesse Barnes pipea_stats); 94463eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 94563eeaf38SJesse Barnes pipeb_stats); 94663eeaf38SJesse Barnes /* pipestat has already been acked */ 94763eeaf38SJesse Barnes } 94863eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 94963eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 95063eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 95163eeaf38SJesse Barnes I915_READ(INSTPM)); 952a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 95363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 95463eeaf38SJesse Barnes 95563eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 95663eeaf38SJesse Barnes I915_READ(IPEIR)); 95763eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 95863eeaf38SJesse Barnes I915_READ(IPEHR)); 95963eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 96063eeaf38SJesse Barnes I915_READ(INSTDONE)); 96163eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 96263eeaf38SJesse Barnes I915_READ(ACTHD)); 96363eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 9643143a2bfSChris Wilson POSTING_READ(IPEIR); 96563eeaf38SJesse Barnes } else { 96663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 96763eeaf38SJesse Barnes 96863eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 96963eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 97063eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 97163eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 97263eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 97363eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 97463eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 97563eeaf38SJesse Barnes I915_READ(INSTPS)); 97663eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 97763eeaf38SJesse Barnes I915_READ(INSTDONE1)); 97863eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 97963eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 98063eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 9813143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 98263eeaf38SJesse Barnes } 98363eeaf38SJesse Barnes } 98463eeaf38SJesse Barnes 98563eeaf38SJesse Barnes I915_WRITE(EIR, eir); 9863143a2bfSChris Wilson POSTING_READ(EIR); 98763eeaf38SJesse Barnes eir = I915_READ(EIR); 98863eeaf38SJesse Barnes if (eir) { 98963eeaf38SJesse Barnes /* 99063eeaf38SJesse Barnes * some errors might have become stuck, 99163eeaf38SJesse Barnes * mask them. 99263eeaf38SJesse Barnes */ 99363eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 99463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 99563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 99663eeaf38SJesse Barnes } 99735aed2e6SChris Wilson } 99835aed2e6SChris Wilson 99935aed2e6SChris Wilson /** 100035aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 100135aed2e6SChris Wilson * @dev: drm device 100235aed2e6SChris Wilson * 100335aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 100435aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 100535aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 100635aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 100735aed2e6SChris Wilson * of a ring dump etc.). 100835aed2e6SChris Wilson */ 1009527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 101035aed2e6SChris Wilson { 101135aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 101235aed2e6SChris Wilson 101335aed2e6SChris Wilson i915_capture_error_state(dev); 101435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 10158a905236SJesse Barnes 1016ba1234d1SBen Gamari if (wedged) { 101730dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1018ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1019ba1234d1SBen Gamari 102011ed50ecSBen Gamari /* 102111ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 102211ed50ecSBen Gamari */ 10231ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1024f787a5f5SChris Wilson if (HAS_BSD(dev)) 10251ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1026549f7365SChris Wilson if (HAS_BLT(dev)) 10271ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 102811ed50ecSBen Gamari } 102911ed50ecSBen Gamari 10309c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 10318a905236SJesse Barnes } 10328a905236SJesse Barnes 10334e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 10344e5359cdSSimon Farnsworth { 10354e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 10364e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 10374e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 103805394f39SChris Wilson struct drm_i915_gem_object *obj; 10394e5359cdSSimon Farnsworth struct intel_unpin_work *work; 10404e5359cdSSimon Farnsworth unsigned long flags; 10414e5359cdSSimon Farnsworth bool stall_detected; 10424e5359cdSSimon Farnsworth 10434e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 10444e5359cdSSimon Farnsworth if (intel_crtc == NULL) 10454e5359cdSSimon Farnsworth return; 10464e5359cdSSimon Farnsworth 10474e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 10484e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 10494e5359cdSSimon Farnsworth 10504e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 10514e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 10524e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 10534e5359cdSSimon Farnsworth return; 10544e5359cdSSimon Farnsworth } 10554e5359cdSSimon Farnsworth 10564e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 105705394f39SChris Wilson obj = work->pending_flip_obj; 1058a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 10594e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 106005394f39SChris Wilson stall_detected = I915_READ(dspsurf) == obj->gtt_offset; 10614e5359cdSSimon Farnsworth } else { 10624e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 106305394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 10644e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 10654e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 10664e5359cdSSimon Farnsworth } 10674e5359cdSSimon Farnsworth 10684e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 10694e5359cdSSimon Farnsworth 10704e5359cdSSimon Farnsworth if (stall_detected) { 10714e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 10724e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 10734e5359cdSSimon Farnsworth } 10744e5359cdSSimon Farnsworth } 10754e5359cdSSimon Farnsworth 10768a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 10778a905236SJesse Barnes { 10788a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 10798a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10808a905236SJesse Barnes struct drm_i915_master_private *master_priv; 10818a905236SJesse Barnes u32 iir, new_iir; 10828a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 10838a905236SJesse Barnes u32 vblank_status; 10848a905236SJesse Barnes int vblank = 0; 10858a905236SJesse Barnes unsigned long irqflags; 10868a905236SJesse Barnes int irq_received; 10878a905236SJesse Barnes int ret = IRQ_NONE; 10888a905236SJesse Barnes 10898a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 10908a905236SJesse Barnes 1091bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1092f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 10938a905236SJesse Barnes 10948a905236SJesse Barnes iir = I915_READ(IIR); 10958a905236SJesse Barnes 1096a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 1097d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 1098e25e6601SJesse Barnes else 1099d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 11008a905236SJesse Barnes 11018a905236SJesse Barnes for (;;) { 11028a905236SJesse Barnes irq_received = iir != 0; 11038a905236SJesse Barnes 11048a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 11058a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 11068a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 11078a905236SJesse Barnes * interrupts (for non-MSI). 11088a905236SJesse Barnes */ 11091ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 11108a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 11118a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 11128a905236SJesse Barnes 11138a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 1114ba1234d1SBen Gamari i915_handle_error(dev, false); 11158a905236SJesse Barnes 11168a905236SJesse Barnes /* 11178a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 11188a905236SJesse Barnes */ 11198a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 11208a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 112144d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 11228a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 11238a905236SJesse Barnes irq_received = 1; 11248a905236SJesse Barnes } 11258a905236SJesse Barnes 11268a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 11278a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 112844d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 11298a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 11308a905236SJesse Barnes irq_received = 1; 11318a905236SJesse Barnes } 11321ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11338a905236SJesse Barnes 11348a905236SJesse Barnes if (!irq_received) 11358a905236SJesse Barnes break; 11368a905236SJesse Barnes 11378a905236SJesse Barnes ret = IRQ_HANDLED; 11388a905236SJesse Barnes 11398a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 11408a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 11418a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 11428a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 11438a905236SJesse Barnes 114444d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 11458a905236SJesse Barnes hotplug_status); 11468a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 11479c9fe1f8SEric Anholt queue_work(dev_priv->wq, 11489c9fe1f8SEric Anholt &dev_priv->hotplug_work); 11498a905236SJesse Barnes 11508a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 11518a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 115263eeaf38SJesse Barnes } 115363eeaf38SJesse Barnes 1154673a394bSEric Anholt I915_WRITE(IIR, iir); 1155cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 11567c463586SKeith Packard 11577c1c2871SDave Airlie if (dev->primary->master) { 11587c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 11597c1c2871SDave Airlie if (master_priv->sarea_priv) 11607c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1161c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 11627c1c2871SDave Airlie } 11630a3e67a4SJesse Barnes 1164549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 11651ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 11661ec14ad3SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 11671ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 1168d1b851fcSZou Nan hai 11691afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 11706b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 11711afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11721afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 11731afe3e9dSJesse Barnes } 11746b95a207SKristian Høgsberg 11751afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 117670565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 11771afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11781afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 11791afe3e9dSJesse Barnes } 11806b95a207SKristian Høgsberg 118105eff845SKeith Packard if (pipea_stats & vblank_status) { 11827c463586SKeith Packard vblank++; 11837c463586SKeith Packard drm_handle_vblank(dev, 0); 11844e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11854e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 11866b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 11877c463586SKeith Packard } 11884e5359cdSSimon Farnsworth } 11897c463586SKeith Packard 119005eff845SKeith Packard if (pipeb_stats & vblank_status) { 11917c463586SKeith Packard vblank++; 11927c463586SKeith Packard drm_handle_vblank(dev, 1); 11934e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11944e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 11956b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 11967c463586SKeith Packard } 11974e5359cdSSimon Farnsworth } 11987c463586SKeith Packard 1199d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1200d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 12017c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 12023b617967SChris Wilson intel_opregion_asle_intr(dev); 12030a3e67a4SJesse Barnes 1204cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1205cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1206cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1207cdfbc41fSEric Anholt * we would never get another interrupt. 1208cdfbc41fSEric Anholt * 1209cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1210cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1211cdfbc41fSEric Anholt * another one. 1212cdfbc41fSEric Anholt * 1213cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1214cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1215cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1216cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1217cdfbc41fSEric Anholt * stray interrupts. 1218cdfbc41fSEric Anholt */ 1219cdfbc41fSEric Anholt iir = new_iir; 122005eff845SKeith Packard } 1221cdfbc41fSEric Anholt 122205eff845SKeith Packard return ret; 1223c0e09200SDave Airlie } 1224c0e09200SDave Airlie 1225c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1226c0e09200SDave Airlie { 1227c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 12287c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1229c0e09200SDave Airlie 1230c0e09200SDave Airlie i915_kernel_lost_context(dev); 1231c0e09200SDave Airlie 123244d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1233c0e09200SDave Airlie 1234c99b058fSKristian Høgsberg dev_priv->counter++; 1235c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1236c99b058fSKristian Høgsberg dev_priv->counter = 1; 12377c1c2871SDave Airlie if (master_priv->sarea_priv) 12387c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1239c0e09200SDave Airlie 1240e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1241585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 12420baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1243c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1244585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1245c0e09200SDave Airlie ADVANCE_LP_RING(); 1246e1f99ce6SChris Wilson } 1247c0e09200SDave Airlie 1248c0e09200SDave Airlie return dev_priv->counter; 1249c0e09200SDave Airlie } 1250c0e09200SDave Airlie 12519d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 12529d34e5dbSChris Wilson { 12539d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12541ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 12559d34e5dbSChris Wilson 1256b13c2b96SChris Wilson if (dev_priv->trace_irq_seqno == 0 && 1257b13c2b96SChris Wilson ring->irq_get(ring)) 12589d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 12599d34e5dbSChris Wilson } 12609d34e5dbSChris Wilson 1261c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1262c0e09200SDave Airlie { 1263c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12647c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1265c0e09200SDave Airlie int ret = 0; 12661ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 1267c0e09200SDave Airlie 126844d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1269c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1270c0e09200SDave Airlie 1271ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 12727c1c2871SDave Airlie if (master_priv->sarea_priv) 12737c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1274c0e09200SDave Airlie return 0; 1275ed4cb414SEric Anholt } 1276c0e09200SDave Airlie 12777c1c2871SDave Airlie if (master_priv->sarea_priv) 12787c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1279c0e09200SDave Airlie 1280b13c2b96SChris Wilson ret = -ENODEV; 1281b13c2b96SChris Wilson if (ring->irq_get(ring)) { 12821ec14ad3SChris Wilson DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ, 1283c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 12841ec14ad3SChris Wilson ring->irq_put(ring); 1285b13c2b96SChris Wilson } 1286c0e09200SDave Airlie 1287c0e09200SDave Airlie if (ret == -EBUSY) { 1288c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1289c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1290c0e09200SDave Airlie } 1291c0e09200SDave Airlie 1292c0e09200SDave Airlie return ret; 1293c0e09200SDave Airlie } 1294c0e09200SDave Airlie 1295c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1296c0e09200SDave Airlie */ 1297c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1298c0e09200SDave Airlie struct drm_file *file_priv) 1299c0e09200SDave Airlie { 1300c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1301c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1302c0e09200SDave Airlie int result; 1303c0e09200SDave Airlie 13041ec14ad3SChris Wilson if (!dev_priv || !LP_RING(dev_priv)->virtual_start) { 1305c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1306c0e09200SDave Airlie return -EINVAL; 1307c0e09200SDave Airlie } 1308299eb93cSEric Anholt 1309299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1310299eb93cSEric Anholt 1311546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1312c0e09200SDave Airlie result = i915_emit_irq(dev); 1313546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1314c0e09200SDave Airlie 1315c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1316c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1317c0e09200SDave Airlie return -EFAULT; 1318c0e09200SDave Airlie } 1319c0e09200SDave Airlie 1320c0e09200SDave Airlie return 0; 1321c0e09200SDave Airlie } 1322c0e09200SDave Airlie 1323c0e09200SDave Airlie /* Doesn't need the hardware lock. 1324c0e09200SDave Airlie */ 1325c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1326c0e09200SDave Airlie struct drm_file *file_priv) 1327c0e09200SDave Airlie { 1328c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1329c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1330c0e09200SDave Airlie 1331c0e09200SDave Airlie if (!dev_priv) { 1332c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1333c0e09200SDave Airlie return -EINVAL; 1334c0e09200SDave Airlie } 1335c0e09200SDave Airlie 1336c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1337c0e09200SDave Airlie } 1338c0e09200SDave Airlie 133942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 134042f52ef8SKeith Packard * we use as a pipe index 134142f52ef8SKeith Packard */ 134242f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 13430a3e67a4SJesse Barnes { 13440a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1345e9d21d7fSKeith Packard unsigned long irqflags; 134671e0ffa5SJesse Barnes 13475eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 134871e0ffa5SJesse Barnes return -EINVAL; 13490a3e67a4SJesse Barnes 13501ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1351bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1352c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1353c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1354a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 13557c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13567c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13570a3e67a4SJesse Barnes else 13587c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13597c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 13601ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13610a3e67a4SJesse Barnes return 0; 13620a3e67a4SJesse Barnes } 13630a3e67a4SJesse Barnes 136442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 136542f52ef8SKeith Packard * we use as a pipe index 136642f52ef8SKeith Packard */ 136742f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 13680a3e67a4SJesse Barnes { 13690a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1370e9d21d7fSKeith Packard unsigned long irqflags; 13710a3e67a4SJesse Barnes 13721ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1373bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1374c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1375c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1376c062df61SLi Peng else 13777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 13787c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 13797c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13810a3e67a4SJesse Barnes } 13820a3e67a4SJesse Barnes 138379e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 138479e53945SJesse Barnes { 138579e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1386e170b030SZhenyu Wang 1387bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 13883b617967SChris Wilson intel_opregion_enable_asle(dev); 138979e53945SJesse Barnes dev_priv->irq_enabled = 1; 139079e53945SJesse Barnes } 139179e53945SJesse Barnes 139279e53945SJesse Barnes 1393c0e09200SDave Airlie /* Set the vblank monitor pipe 1394c0e09200SDave Airlie */ 1395c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1396c0e09200SDave Airlie struct drm_file *file_priv) 1397c0e09200SDave Airlie { 1398c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1399c0e09200SDave Airlie 1400c0e09200SDave Airlie if (!dev_priv) { 1401c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1402c0e09200SDave Airlie return -EINVAL; 1403c0e09200SDave Airlie } 1404c0e09200SDave Airlie 1405c0e09200SDave Airlie return 0; 1406c0e09200SDave Airlie } 1407c0e09200SDave Airlie 1408c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1409c0e09200SDave Airlie struct drm_file *file_priv) 1410c0e09200SDave Airlie { 1411c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1412c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1413c0e09200SDave Airlie 1414c0e09200SDave Airlie if (!dev_priv) { 1415c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1416c0e09200SDave Airlie return -EINVAL; 1417c0e09200SDave Airlie } 1418c0e09200SDave Airlie 14190a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1420c0e09200SDave Airlie 1421c0e09200SDave Airlie return 0; 1422c0e09200SDave Airlie } 1423c0e09200SDave Airlie 1424c0e09200SDave Airlie /** 1425c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1426c0e09200SDave Airlie */ 1427c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1428c0e09200SDave Airlie struct drm_file *file_priv) 1429c0e09200SDave Airlie { 1430bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1431bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1432bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1433bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1434bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1435bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1436bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1437bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1438bd95e0a4SEric Anholt * 1439bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1440bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1441bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1442bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 14430a3e67a4SJesse Barnes */ 1444c0e09200SDave Airlie return -EINVAL; 1445c0e09200SDave Airlie } 1446c0e09200SDave Airlie 1447893eead0SChris Wilson static u32 1448893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1449852835f3SZou Nan hai { 1450893eead0SChris Wilson return list_entry(ring->request_list.prev, 1451893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1452893eead0SChris Wilson } 1453893eead0SChris Wilson 1454893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1455893eead0SChris Wilson { 1456893eead0SChris Wilson if (list_empty(&ring->request_list) || 1457893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1458893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1459b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1460893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1461893eead0SChris Wilson ring->name, 1462b2223497SChris Wilson ring->waiting_seqno, 1463893eead0SChris Wilson ring->get_seqno(ring)); 1464893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1465893eead0SChris Wilson *err = true; 1466893eead0SChris Wilson } 1467893eead0SChris Wilson return true; 1468893eead0SChris Wilson } 1469893eead0SChris Wilson return false; 1470f65d9421SBen Gamari } 1471f65d9421SBen Gamari 14721ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 14731ec14ad3SChris Wilson { 14741ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 14751ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 14761ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 14771ec14ad3SChris Wilson if (tmp & RING_WAIT) { 14781ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 14791ec14ad3SChris Wilson ring->name); 14801ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 14811ec14ad3SChris Wilson return true; 14821ec14ad3SChris Wilson } 14831ec14ad3SChris Wilson if (IS_GEN6(dev) && 14841ec14ad3SChris Wilson (tmp & RING_WAIT_SEMAPHORE)) { 14851ec14ad3SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 14861ec14ad3SChris Wilson ring->name); 14871ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 14881ec14ad3SChris Wilson return true; 14891ec14ad3SChris Wilson } 14901ec14ad3SChris Wilson return false; 14911ec14ad3SChris Wilson } 14921ec14ad3SChris Wilson 1493f65d9421SBen Gamari /** 1494f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1495f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1496f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1497f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1498f65d9421SBen Gamari */ 1499f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1500f65d9421SBen Gamari { 1501f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1502f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1503cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1504893eead0SChris Wilson bool err = false; 1505893eead0SChris Wilson 1506893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 15071ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 15081ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 15091ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1510893eead0SChris Wilson dev_priv->hangcheck_count = 0; 1511893eead0SChris Wilson if (err) 1512893eead0SChris Wilson goto repeat; 1513893eead0SChris Wilson return; 1514893eead0SChris Wilson } 1515f65d9421SBen Gamari 1516a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1517f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1518cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1519cbb465e7SChris Wilson instdone1 = 0; 1520cbb465e7SChris Wilson } else { 1521f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1522cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1523cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1524cbb465e7SChris Wilson } 1525f65d9421SBen Gamari 1526cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1527cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1528cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1529cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1530f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 15318c80b59bSChris Wilson 15328c80b59bSChris Wilson if (!IS_GEN2(dev)) { 15338c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 15348c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 15358c80b59bSChris Wilson * and break the hang. This should work on 15368c80b59bSChris Wilson * all but the second generation chipsets. 15378c80b59bSChris Wilson */ 15381ec14ad3SChris Wilson 15391ec14ad3SChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1540893eead0SChris Wilson goto repeat; 15411ec14ad3SChris Wilson 15421ec14ad3SChris Wilson if (HAS_BSD(dev) && 15431ec14ad3SChris Wilson kick_ring(&dev_priv->ring[VCS])) 15441ec14ad3SChris Wilson goto repeat; 15451ec14ad3SChris Wilson 15461ec14ad3SChris Wilson if (HAS_BLT(dev) && 15471ec14ad3SChris Wilson kick_ring(&dev_priv->ring[BCS])) 15481ec14ad3SChris Wilson goto repeat; 15498c80b59bSChris Wilson } 15508c80b59bSChris Wilson 1551ba1234d1SBen Gamari i915_handle_error(dev, true); 1552f65d9421SBen Gamari return; 1553f65d9421SBen Gamari } 1554cbb465e7SChris Wilson } else { 1555cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1556cbb465e7SChris Wilson 1557cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1558cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1559cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1560cbb465e7SChris Wilson } 1561f65d9421SBen Gamari 1562893eead0SChris Wilson repeat: 1563f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1564b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1565b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1566f65d9421SBen Gamari } 1567f65d9421SBen Gamari 1568c0e09200SDave Airlie /* drm_dma.h hooks 1569c0e09200SDave Airlie */ 1570f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1571036a4a7dSZhenyu Wang { 1572036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1573036a4a7dSZhenyu Wang 1574036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1575036a4a7dSZhenyu Wang 1576036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1577036a4a7dSZhenyu Wang 1578036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1579036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 15803143a2bfSChris Wilson POSTING_READ(DEIER); 1581036a4a7dSZhenyu Wang 1582036a4a7dSZhenyu Wang /* and GT */ 1583036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1584036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 15853143a2bfSChris Wilson POSTING_READ(GTIER); 1586c650156aSZhenyu Wang 1587c650156aSZhenyu Wang /* south display irq */ 1588c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1589c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 15903143a2bfSChris Wilson POSTING_READ(SDEIER); 1591036a4a7dSZhenyu Wang } 1592036a4a7dSZhenyu Wang 1593f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1594036a4a7dSZhenyu Wang { 1595036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1596036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1597013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1598013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 15991ec14ad3SChris Wilson u32 render_irqs; 16002d7b8366SYuanhan Liu u32 hotplug_mask; 1601036a4a7dSZhenyu Wang 16021ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1603036a4a7dSZhenyu Wang 1604036a4a7dSZhenyu Wang /* should always can generate irq */ 1605036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 16061ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 16071ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 16083143a2bfSChris Wilson POSTING_READ(DEIER); 1609036a4a7dSZhenyu Wang 16101ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1611036a4a7dSZhenyu Wang 1612036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 16131ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1614881f47b6SXiang, Haihao 16151ec14ad3SChris Wilson if (IS_GEN6(dev)) 16161ec14ad3SChris Wilson render_irqs = 16171ec14ad3SChris Wilson GT_USER_INTERRUPT | 16181ec14ad3SChris Wilson GT_GEN6_BSD_USER_INTERRUPT | 16191ec14ad3SChris Wilson GT_BLT_USER_INTERRUPT; 16201ec14ad3SChris Wilson else 16211ec14ad3SChris Wilson render_irqs = 162288f23b8fSChris Wilson GT_USER_INTERRUPT | 1623c6df541cSChris Wilson GT_PIPE_NOTIFY | 16241ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 16251ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 16263143a2bfSChris Wilson POSTING_READ(GTIER); 1627036a4a7dSZhenyu Wang 16282d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 16292d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT | 16302d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ; 16312d7b8366SYuanhan Liu } else { 16322d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 16332d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1634776ad806SJesse Barnes hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK; 1635776ad806SJesse Barnes I915_WRITE(FDI_RXA_IMR, 0); 1636776ad806SJesse Barnes I915_WRITE(FDI_RXB_IMR, 0); 16372d7b8366SYuanhan Liu } 16382d7b8366SYuanhan Liu 16391ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1640c650156aSZhenyu Wang 1641c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 16421ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 16431ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 16443143a2bfSChris Wilson POSTING_READ(SDEIER); 1645c650156aSZhenyu Wang 1646f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1647f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1648f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1649f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1650f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1651f97108d1SJesse Barnes } 1652f97108d1SJesse Barnes 1653036a4a7dSZhenyu Wang return 0; 1654036a4a7dSZhenyu Wang } 1655036a4a7dSZhenyu Wang 1656c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1657c0e09200SDave Airlie { 1658c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1659c0e09200SDave Airlie 166079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 166179e53945SJesse Barnes 1662036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 16638a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1664036a4a7dSZhenyu Wang 1665bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1666f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1667036a4a7dSZhenyu Wang return; 1668036a4a7dSZhenyu Wang } 1669036a4a7dSZhenyu Wang 16705ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16715ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16725ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16735ca58282SJesse Barnes } 16745ca58282SJesse Barnes 16750a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 16767c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16777c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16780a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1679ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 16803143a2bfSChris Wilson POSTING_READ(IER); 1681c0e09200SDave Airlie } 1682c0e09200SDave Airlie 1683b01f2c3aSJesse Barnes /* 1684b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1685b01f2c3aSJesse Barnes * enabled correctly. 1686b01f2c3aSJesse Barnes */ 16870a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1688c0e09200SDave Airlie { 1689c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16905ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 169163eeaf38SJesse Barnes u32 error_mask; 16920a3e67a4SJesse Barnes 16931ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 1694d1b851fcSZou Nan hai if (HAS_BSD(dev)) 16951ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 1696549f7365SChris Wilson if (HAS_BLT(dev)) 16971ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 1698d1b851fcSZou Nan hai 16990a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1700ed4cb414SEric Anholt 1701bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1702f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1703036a4a7dSZhenyu Wang 17047c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 17051ec14ad3SChris Wilson dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX; 17068ee1c3dbSMatthew Garrett 17077c463586SKeith Packard dev_priv->pipestat[0] = 0; 17087c463586SKeith Packard dev_priv->pipestat[1] = 0; 17097c463586SKeith Packard 17105ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1711c496fa1fSAdam Jackson /* Enable in IER... */ 1712c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1713c496fa1fSAdam Jackson /* and unmask in IMR */ 17141ec14ad3SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 1715c496fa1fSAdam Jackson } 1716c496fa1fSAdam Jackson 1717c496fa1fSAdam Jackson /* 1718c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1719c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1720c496fa1fSAdam Jackson */ 1721c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1722c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1723c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1724c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1725c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1726c496fa1fSAdam Jackson } else { 1727c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1728c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1729c496fa1fSAdam Jackson } 1730c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1731c496fa1fSAdam Jackson 17321ec14ad3SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 1733c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 17343143a2bfSChris Wilson POSTING_READ(IER); 1735c496fa1fSAdam Jackson 1736c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 17375ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 17385ca58282SJesse Barnes 1739b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1740b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1741b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1742b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1743b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1744b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1745b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1746b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1747b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1748b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1749b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 17502d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1751b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 17522d1c9752SAndy Lutomirski 17532d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 17542d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 17552d1c9752SAndy Lutomirski seconds later. So just do it once. 17562d1c9752SAndy Lutomirski */ 17572d1c9752SAndy Lutomirski if (IS_G4X(dev)) 17582d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 17592d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 17602d1c9752SAndy Lutomirski } 17612d1c9752SAndy Lutomirski 1762b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1763b01f2c3aSJesse Barnes 17645ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 17655ca58282SJesse Barnes } 17665ca58282SJesse Barnes 17673b617967SChris Wilson intel_opregion_enable_asle(dev); 17680a3e67a4SJesse Barnes 17690a3e67a4SJesse Barnes return 0; 1770c0e09200SDave Airlie } 1771c0e09200SDave Airlie 1772f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1773036a4a7dSZhenyu Wang { 1774036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1775036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1776036a4a7dSZhenyu Wang 1777036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1778036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1779036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1780036a4a7dSZhenyu Wang 1781036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1782036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1783036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1784036a4a7dSZhenyu Wang } 1785036a4a7dSZhenyu Wang 1786c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1787c0e09200SDave Airlie { 1788c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1789c0e09200SDave Airlie 1790c0e09200SDave Airlie if (!dev_priv) 1791c0e09200SDave Airlie return; 1792c0e09200SDave Airlie 17930a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 17940a3e67a4SJesse Barnes 1795bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1796f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1797036a4a7dSZhenyu Wang return; 1798036a4a7dSZhenyu Wang } 1799036a4a7dSZhenyu Wang 18005ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 18015ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 18025ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 18035ca58282SJesse Barnes } 18045ca58282SJesse Barnes 18050a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 18067c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 18077c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 18080a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1809ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1810c0e09200SDave Airlie 18117c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 18127c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 18137c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1814c0e09200SDave Airlie } 1815