xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision b8d24a06568368076ebd5a858a011699a97bfa42)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
827c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
18615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
18715a17aaeSDaniel Vetter 
1889df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189c67a470bSPaulo Zanoni 		return;
190c67a470bSPaulo Zanoni 
19143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19543eaea13SPaulo Zanoni }
19643eaea13SPaulo Zanoni 
197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19843eaea13SPaulo Zanoni {
19943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20043eaea13SPaulo Zanoni }
20143eaea13SPaulo Zanoni 
202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20343eaea13SPaulo Zanoni {
20443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20543eaea13SPaulo Zanoni }
20643eaea13SPaulo Zanoni 
207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208b900b949SImre Deak {
209b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210b900b949SImre Deak }
211b900b949SImre Deak 
212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213a72fbc3aSImre Deak {
214a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215a72fbc3aSImre Deak }
216a72fbc3aSImre Deak 
217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218b900b949SImre Deak {
219b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220b900b949SImre Deak }
221b900b949SImre Deak 
222edbfdb45SPaulo Zanoni /**
223edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
224edbfdb45SPaulo Zanoni   * @dev_priv: driver private
225edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
226edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
227edbfdb45SPaulo Zanoni   */
228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
230edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
231edbfdb45SPaulo Zanoni {
232605cd25bSPaulo Zanoni 	uint32_t new_val;
233edbfdb45SPaulo Zanoni 
23415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
23515a17aaeSDaniel Vetter 
236edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
237edbfdb45SPaulo Zanoni 
238605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
239f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
240f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
241f52ecbcfSPaulo Zanoni 
242605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
243605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
244a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
246edbfdb45SPaulo Zanoni 	}
247f52ecbcfSPaulo Zanoni }
248edbfdb45SPaulo Zanoni 
249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
250edbfdb45SPaulo Zanoni {
2519939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2529939fba2SImre Deak 		return;
2539939fba2SImre Deak 
254edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
255edbfdb45SPaulo Zanoni }
256edbfdb45SPaulo Zanoni 
2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2589939fba2SImre Deak 				  uint32_t mask)
2599939fba2SImre Deak {
2609939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2619939fba2SImre Deak }
2629939fba2SImre Deak 
263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264edbfdb45SPaulo Zanoni {
2659939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2669939fba2SImre Deak 		return;
2679939fba2SImre Deak 
2689939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
269edbfdb45SPaulo Zanoni }
270edbfdb45SPaulo Zanoni 
2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2723cc134e3SImre Deak {
2733cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2743cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2753cc134e3SImre Deak 
2763cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2773cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2783cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2793cc134e3SImre Deak 	POSTING_READ(reg);
2803cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2813cc134e3SImre Deak }
2823cc134e3SImre Deak 
283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
284b900b949SImre Deak {
285b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
286b900b949SImre Deak 
287b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
28878e68d36SImre Deak 
289b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2903cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
291d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29278e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
29378e68d36SImre Deak 				dev_priv->pm_rps_events);
294b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
29578e68d36SImre Deak 
296b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
297b900b949SImre Deak }
298b900b949SImre Deak 
29959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30059d02a1fSImre Deak {
30159d02a1fSImre Deak 	/*
302f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
30359d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
304f24eeb19SImre Deak 	 *
305f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
30659d02a1fSImre Deak 	 */
30759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
30859d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
30959d02a1fSImre Deak 
31059d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31159d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31259d02a1fSImre Deak 
31359d02a1fSImre Deak 	return mask;
31459d02a1fSImre Deak }
31559d02a1fSImre Deak 
316b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
317b900b949SImre Deak {
318b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
319b900b949SImre Deak 
320d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
321d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
322d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
323d4d70aa5SImre Deak 
324d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
325d4d70aa5SImre Deak 
3269939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3279939fba2SImre Deak 
32859d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3299939fba2SImre Deak 
3309939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
331b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332b900b949SImre Deak 				~dev_priv->pm_rps_events);
333b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3349939fba2SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3359939fba2SImre Deak 
3369939fba2SImre Deak 	dev_priv->rps.pm_iir = 0;
3379939fba2SImre Deak 
3389939fba2SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
339b900b949SImre Deak }
340b900b949SImre Deak 
3410961021aSBen Widawsky /**
342fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
343fee884edSDaniel Vetter  * @dev_priv: driver private
344fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
345fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
346fee884edSDaniel Vetter  */
34747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
349fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
350fee884edSDaniel Vetter {
351fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
352fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
353fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
354fee884edSDaniel Vetter 
35515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
35615a17aaeSDaniel Vetter 
357fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
358fee884edSDaniel Vetter 
3599df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
360c67a470bSPaulo Zanoni 		return;
361c67a470bSPaulo Zanoni 
362fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
363fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
364fee884edSDaniel Vetter }
3658664281bSPaulo Zanoni 
366b5ea642aSDaniel Vetter static void
367755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3697c463586SKeith Packard {
3709db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
371755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3727c463586SKeith Packard 
373b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
374d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
375b79480baSDaniel Vetter 
37604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
37704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
37804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
37904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
380755e9019SImre Deak 		return;
381755e9019SImre Deak 
382755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38346c06a30SVille Syrjälä 		return;
38446c06a30SVille Syrjälä 
38591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
38691d181ddSImre Deak 
3877c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
388755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
38946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3903143a2bfSChris Wilson 	POSTING_READ(reg);
3917c463586SKeith Packard }
3927c463586SKeith Packard 
393b5ea642aSDaniel Vetter static void
394755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3967c463586SKeith Packard {
3979db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
398755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3997c463586SKeith Packard 
400b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
401d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
402b79480baSDaniel Vetter 
40304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
40504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
40604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
40746c06a30SVille Syrjälä 		return;
40846c06a30SVille Syrjälä 
409755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
410755e9019SImre Deak 		return;
411755e9019SImre Deak 
41291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41391d181ddSImre Deak 
414755e9019SImre Deak 	pipestat &= ~enable_mask;
41546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4163143a2bfSChris Wilson 	POSTING_READ(reg);
4177c463586SKeith Packard }
4187c463586SKeith Packard 
41910c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42010c59c51SImre Deak {
42110c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42210c59c51SImre Deak 
42310c59c51SImre Deak 	/*
424724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
425724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
42610c59c51SImre Deak 	 */
42710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
42810c59c51SImre Deak 		return 0;
429724a6905SVille Syrjälä 	/*
430724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
432724a6905SVille Syrjälä 	 */
433724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434724a6905SVille Syrjälä 		return 0;
43510c59c51SImre Deak 
43610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
43710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
43810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
43910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44310c59c51SImre Deak 
44410c59c51SImre Deak 	return enable_mask;
44510c59c51SImre Deak }
44610c59c51SImre Deak 
447755e9019SImre Deak void
448755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449755e9019SImre Deak 		     u32 status_mask)
450755e9019SImre Deak {
451755e9019SImre Deak 	u32 enable_mask;
452755e9019SImre Deak 
45310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
45510c59c51SImre Deak 							   status_mask);
45610c59c51SImre Deak 	else
457755e9019SImre Deak 		enable_mask = status_mask << 16;
458755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459755e9019SImre Deak }
460755e9019SImre Deak 
461755e9019SImre Deak void
462755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463755e9019SImre Deak 		      u32 status_mask)
464755e9019SImre Deak {
465755e9019SImre Deak 	u32 enable_mask;
466755e9019SImre Deak 
46710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
46810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46910c59c51SImre Deak 							   status_mask);
47010c59c51SImre Deak 	else
471755e9019SImre Deak 		enable_mask = status_mask << 16;
472755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473755e9019SImre Deak }
474755e9019SImre Deak 
475c0e09200SDave Airlie /**
476f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47701c66889SZhao Yakui  */
478f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
47901c66889SZhao Yakui {
4802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4811ec14ad3SChris Wilson 
482f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483f49e38ddSJani Nikula 		return;
484f49e38ddSJani Nikula 
48513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
48601c66889SZhao Yakui 
487755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
488a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4893b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
490755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4911ec14ad3SChris Wilson 
49213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49301c66889SZhao Yakui }
49401c66889SZhao Yakui 
49501c66889SZhao Yakui /**
4960a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4970a3e67a4SJesse Barnes  * @dev: DRM device
4980a3e67a4SJesse Barnes  * @pipe: pipe to check
4990a3e67a4SJesse Barnes  *
5000a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5010a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5020a3e67a4SJesse Barnes  * before reading such registers if unsure.
5030a3e67a4SJesse Barnes  */
5040a3e67a4SJesse Barnes static int
5050a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5060a3e67a4SJesse Barnes {
5072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
508702e7a56SPaulo Zanoni 
509a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
511a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51371f8ba6bSPaulo Zanoni 
514a01025afSDaniel Vetter 		return intel_crtc->active;
515a01025afSDaniel Vetter 	} else {
516a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517a01025afSDaniel Vetter 	}
5180a3e67a4SJesse Barnes }
5190a3e67a4SJesse Barnes 
520f75f3746SVille Syrjälä /*
521f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
522f75f3746SVille Syrjälä  * around the vertical blanking period.
523f75f3746SVille Syrjälä  *
524f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
525f75f3746SVille Syrjälä  *  vblank_start >= 3
526f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
527f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
528f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
529f75f3746SVille Syrjälä  *
530f75f3746SVille Syrjälä  *           start of vblank:
531f75f3746SVille Syrjälä  *           latch double buffered registers
532f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
533f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
534f75f3746SVille Syrjälä  *           |
535f75f3746SVille Syrjälä  *           |          frame start:
536f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
537f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
538f75f3746SVille Syrjälä  *           |          |
539f75f3746SVille Syrjälä  *           |          |  start of vsync:
540f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
541f75f3746SVille Syrjälä  *           |          |  |
542f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
543f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
544f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
545f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
546f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549f75f3746SVille Syrjälä  *       |          |                                         |
550f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
551f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
552f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
553f75f3746SVille Syrjälä  *
554f75f3746SVille Syrjälä  * x  = horizontal active
555f75f3746SVille Syrjälä  * _  = horizontal blanking
556f75f3746SVille Syrjälä  * hs = horizontal sync
557f75f3746SVille Syrjälä  * va = vertical active
558f75f3746SVille Syrjälä  * vb = vertical blanking
559f75f3746SVille Syrjälä  * vs = vertical sync
560f75f3746SVille Syrjälä  * vbs = vblank_start (number)
561f75f3746SVille Syrjälä  *
562f75f3746SVille Syrjälä  * Summary:
563f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
564f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
565f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
566f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
567f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
568f75f3746SVille Syrjälä  */
569f75f3746SVille Syrjälä 
5704cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5714cdb83ecSVille Syrjälä {
5724cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5734cdb83ecSVille Syrjälä 	return 0;
5744cdb83ecSVille Syrjälä }
5754cdb83ecSVille Syrjälä 
57642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
57742f52ef8SKeith Packard  * we use as a pipe index
57842f52ef8SKeith Packard  */
579f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5800a3e67a4SJesse Barnes {
5812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5820a3e67a4SJesse Barnes 	unsigned long high_frame;
5830a3e67a4SJesse Barnes 	unsigned long low_frame;
5840b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
5850a3e67a4SJesse Barnes 
5860a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
58744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5889db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5890a3e67a4SJesse Barnes 		return 0;
5900a3e67a4SJesse Barnes 	}
5910a3e67a4SJesse Barnes 
592391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
594391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
5966e3c9717SAnder Conselvan de Oliveira 			&intel_crtc->config->base.adjusted_mode;
597391f75e2SVille Syrjälä 
5980b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5990b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
6000b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
6010b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6020b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
603391f75e2SVille Syrjälä 	} else {
604a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
605391f75e2SVille Syrjälä 
606391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
6070b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
608391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
6090b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
6100b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
6110b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
612391f75e2SVille Syrjälä 	}
613391f75e2SVille Syrjälä 
6140b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6150b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6160b2a8e09SVille Syrjälä 
6170b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6180b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6190b2a8e09SVille Syrjälä 
6209db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6219db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6225eddb70bSChris Wilson 
6230a3e67a4SJesse Barnes 	/*
6240a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6250a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6260a3e67a4SJesse Barnes 	 * register.
6270a3e67a4SJesse Barnes 	 */
6280a3e67a4SJesse Barnes 	do {
6295eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
630391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6315eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6320a3e67a4SJesse Barnes 	} while (high1 != high2);
6330a3e67a4SJesse Barnes 
6345eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
635391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6365eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
637391f75e2SVille Syrjälä 
638391f75e2SVille Syrjälä 	/*
639391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
640391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
641391f75e2SVille Syrjälä 	 * counter against vblank start.
642391f75e2SVille Syrjälä 	 */
643edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6440a3e67a4SJesse Barnes }
6450a3e67a4SJesse Barnes 
646f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6479880b7a5SJesse Barnes {
6482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6499db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6509880b7a5SJesse Barnes 
6519880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
65244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6539db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6549880b7a5SJesse Barnes 		return 0;
6559880b7a5SJesse Barnes 	}
6569880b7a5SJesse Barnes 
6579880b7a5SJesse Barnes 	return I915_READ(reg);
6589880b7a5SJesse Barnes }
6599880b7a5SJesse Barnes 
660ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
661ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
662ad3543edSMario Kleiner 
663a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664a225f079SVille Syrjälä {
665a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
666a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
6676e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
668a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
66980715b2fSVille Syrjälä 	int position, vtotal;
670a225f079SVille Syrjälä 
67180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
672a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673a225f079SVille Syrjälä 		vtotal /= 2;
674a225f079SVille Syrjälä 
675a225f079SVille Syrjälä 	if (IS_GEN2(dev))
676a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677a225f079SVille Syrjälä 	else
678a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679a225f079SVille Syrjälä 
680a225f079SVille Syrjälä 	/*
68180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
68280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
683a225f079SVille Syrjälä 	 */
68480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
685a225f079SVille Syrjälä }
686a225f079SVille Syrjälä 
687f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
688abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
689abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6900af7e4dfSMario Kleiner {
691c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
692c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6946e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
6953aa18df8SVille Syrjälä 	int position;
69678e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6970af7e4dfSMario Kleiner 	bool in_vbl = true;
6980af7e4dfSMario Kleiner 	int ret = 0;
699ad3543edSMario Kleiner 	unsigned long irqflags;
7000af7e4dfSMario Kleiner 
701c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7020af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7039db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7040af7e4dfSMario Kleiner 		return 0;
7050af7e4dfSMario Kleiner 	}
7060af7e4dfSMario Kleiner 
707c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
70878e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
709c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
710c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
711c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7120af7e4dfSMario Kleiner 
713d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
715d31faf65SVille Syrjälä 		vbl_end /= 2;
716d31faf65SVille Syrjälä 		vtotal /= 2;
717d31faf65SVille Syrjälä 	}
718d31faf65SVille Syrjälä 
719c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720c2baf4b7SVille Syrjälä 
721ad3543edSMario Kleiner 	/*
722ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
723ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
724ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
725ad3543edSMario Kleiner 	 */
726ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
727ad3543edSMario Kleiner 
728ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729ad3543edSMario Kleiner 
730ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
731ad3543edSMario Kleiner 	if (stime)
732ad3543edSMario Kleiner 		*stime = ktime_get();
733ad3543edSMario Kleiner 
7347c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7350af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7360af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7370af7e4dfSMario Kleiner 		 */
738a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7390af7e4dfSMario Kleiner 	} else {
7400af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7410af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7420af7e4dfSMario Kleiner 		 * scanout position.
7430af7e4dfSMario Kleiner 		 */
744ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7450af7e4dfSMario Kleiner 
7463aa18df8SVille Syrjälä 		/* convert to pixel counts */
7473aa18df8SVille Syrjälä 		vbl_start *= htotal;
7483aa18df8SVille Syrjälä 		vbl_end *= htotal;
7493aa18df8SVille Syrjälä 		vtotal *= htotal;
75078e8fc6bSVille Syrjälä 
75178e8fc6bSVille Syrjälä 		/*
7527e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7537e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7547e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7557e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7567e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7577e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7587e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7597e78f1cbSVille Syrjälä 		 */
7607e78f1cbSVille Syrjälä 		if (position >= vtotal)
7617e78f1cbSVille Syrjälä 			position = vtotal - 1;
7627e78f1cbSVille Syrjälä 
7637e78f1cbSVille Syrjälä 		/*
76478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
76578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
76678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
76778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
76878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
76978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
77078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
77178e8fc6bSVille Syrjälä 		 */
77278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7733aa18df8SVille Syrjälä 	}
7743aa18df8SVille Syrjälä 
775ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
776ad3543edSMario Kleiner 	if (etime)
777ad3543edSMario Kleiner 		*etime = ktime_get();
778ad3543edSMario Kleiner 
779ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780ad3543edSMario Kleiner 
781ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782ad3543edSMario Kleiner 
7833aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7843aa18df8SVille Syrjälä 
7853aa18df8SVille Syrjälä 	/*
7863aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7873aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7883aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7893aa18df8SVille Syrjälä 	 * up since vbl_end.
7903aa18df8SVille Syrjälä 	 */
7913aa18df8SVille Syrjälä 	if (position >= vbl_start)
7923aa18df8SVille Syrjälä 		position -= vbl_end;
7933aa18df8SVille Syrjälä 	else
7943aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7953aa18df8SVille Syrjälä 
7967c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7973aa18df8SVille Syrjälä 		*vpos = position;
7983aa18df8SVille Syrjälä 		*hpos = 0;
7993aa18df8SVille Syrjälä 	} else {
8000af7e4dfSMario Kleiner 		*vpos = position / htotal;
8010af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8020af7e4dfSMario Kleiner 	}
8030af7e4dfSMario Kleiner 
8040af7e4dfSMario Kleiner 	/* In vblank? */
8050af7e4dfSMario Kleiner 	if (in_vbl)
8063d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8070af7e4dfSMario Kleiner 
8080af7e4dfSMario Kleiner 	return ret;
8090af7e4dfSMario Kleiner }
8100af7e4dfSMario Kleiner 
811a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
812a225f079SVille Syrjälä {
813a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814a225f079SVille Syrjälä 	unsigned long irqflags;
815a225f079SVille Syrjälä 	int position;
816a225f079SVille Syrjälä 
817a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
819a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820a225f079SVille Syrjälä 
821a225f079SVille Syrjälä 	return position;
822a225f079SVille Syrjälä }
823a225f079SVille Syrjälä 
824f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8250af7e4dfSMario Kleiner 			      int *max_error,
8260af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8270af7e4dfSMario Kleiner 			      unsigned flags)
8280af7e4dfSMario Kleiner {
8294041b853SChris Wilson 	struct drm_crtc *crtc;
8300af7e4dfSMario Kleiner 
8317eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8324041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8330af7e4dfSMario Kleiner 		return -EINVAL;
8340af7e4dfSMario Kleiner 	}
8350af7e4dfSMario Kleiner 
8360af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8374041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8384041b853SChris Wilson 	if (crtc == NULL) {
8394041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8404041b853SChris Wilson 		return -EINVAL;
8414041b853SChris Wilson 	}
8424041b853SChris Wilson 
8434041b853SChris Wilson 	if (!crtc->enabled) {
8444041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8454041b853SChris Wilson 		return -EBUSY;
8464041b853SChris Wilson 	}
8470af7e4dfSMario Kleiner 
8480af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8494041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8504041b853SChris Wilson 						     vblank_time, flags,
8517da903efSVille Syrjälä 						     crtc,
8526e3c9717SAnder Conselvan de Oliveira 						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
8530af7e4dfSMario Kleiner }
8540af7e4dfSMario Kleiner 
85567c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
85667c347ffSJani Nikula 				struct drm_connector *connector)
857321a1b30SEgbert Eich {
858321a1b30SEgbert Eich 	enum drm_connector_status old_status;
859321a1b30SEgbert Eich 
860321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861321a1b30SEgbert Eich 	old_status = connector->status;
862321a1b30SEgbert Eich 
863321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
86467c347ffSJani Nikula 	if (old_status == connector->status)
86567c347ffSJani Nikula 		return false;
86667c347ffSJani Nikula 
86767c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
868321a1b30SEgbert Eich 		      connector->base.id,
869c23cc417SJani Nikula 		      connector->name,
87067c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
87167c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
87267c347ffSJani Nikula 
87367c347ffSJani Nikula 	return true;
874321a1b30SEgbert Eich }
875321a1b30SEgbert Eich 
87613cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
87713cf5504SDave Airlie {
87813cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
87913cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
88013cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
88113cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
882b2c5c181SDaniel Vetter 	int i;
88313cf5504SDave Airlie 	u32 old_bits = 0;
88413cf5504SDave Airlie 
8854cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
88613cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
88713cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
88813cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
88913cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8904cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
89113cf5504SDave Airlie 
89213cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
89313cf5504SDave Airlie 		bool valid = false;
89413cf5504SDave Airlie 		bool long_hpd = false;
89513cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
89613cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
89713cf5504SDave Airlie 			continue;
89813cf5504SDave Airlie 
89913cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
90013cf5504SDave Airlie 			valid = true;
90113cf5504SDave Airlie 			long_hpd = true;
90213cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
90313cf5504SDave Airlie 			valid = true;
90413cf5504SDave Airlie 
90513cf5504SDave Airlie 		if (valid) {
906b2c5c181SDaniel Vetter 			enum irqreturn ret;
907b2c5c181SDaniel Vetter 
90813cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
909b2c5c181SDaniel Vetter 			if (ret == IRQ_NONE) {
910b2c5c181SDaniel Vetter 				/* fall back to old school hpd */
91113cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
91213cf5504SDave Airlie 			}
91313cf5504SDave Airlie 		}
91413cf5504SDave Airlie 	}
91513cf5504SDave Airlie 
91613cf5504SDave Airlie 	if (old_bits) {
9174cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
91813cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
9194cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
92013cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
92113cf5504SDave Airlie 	}
92213cf5504SDave Airlie }
92313cf5504SDave Airlie 
9245ca58282SJesse Barnes /*
9255ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9265ca58282SJesse Barnes  */
927ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
928ac4c16c5SEgbert Eich 
9295ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9305ca58282SJesse Barnes {
9312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9322d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9335ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
934c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
935cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
936cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
937cd569aedSEgbert Eich 	struct drm_connector *connector;
938cd569aedSEgbert Eich 	bool hpd_disabled = false;
939321a1b30SEgbert Eich 	bool changed = false;
940142e2398SEgbert Eich 	u32 hpd_event_bits;
9415ca58282SJesse Barnes 
942a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
943e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
944e67189abSJesse Barnes 
9454cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
946142e2398SEgbert Eich 
947142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
948142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
949cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
950cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
95136cd7444SDave Airlie 		if (!intel_connector->encoder)
95236cd7444SDave Airlie 			continue;
953cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
954cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
955cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
956cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
957cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
958cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
959c23cc417SJani Nikula 				connector->name);
960cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
961cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
962cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
963cd569aedSEgbert Eich 			hpd_disabled = true;
964cd569aedSEgbert Eich 		}
965142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
966142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
967c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
968142e2398SEgbert Eich 		}
969cd569aedSEgbert Eich 	}
970cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
971cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
972cd569aedSEgbert Eich 	  * some connectors */
973ac4c16c5SEgbert Eich 	if (hpd_disabled) {
974cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9756323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9766323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
977ac4c16c5SEgbert Eich 	}
978cd569aedSEgbert Eich 
9794cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
980cd569aedSEgbert Eich 
981321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
982321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
98336cd7444SDave Airlie 		if (!intel_connector->encoder)
98436cd7444SDave Airlie 			continue;
985321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
986321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
988cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
989321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
990321a1b30SEgbert Eich 				changed = true;
991321a1b30SEgbert Eich 		}
992321a1b30SEgbert Eich 	}
99340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
99440ee3381SKeith Packard 
995321a1b30SEgbert Eich 	if (changed)
996321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9975ca58282SJesse Barnes }
9985ca58282SJesse Barnes 
999d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1000f97108d1SJesse Barnes {
10012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1002b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10039270388eSDaniel Vetter 	u8 new_delay;
10049270388eSDaniel Vetter 
1005d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1006f97108d1SJesse Barnes 
100773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100873edd18fSDaniel Vetter 
100920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10109270388eSDaniel Vetter 
10117648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1012b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1013b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1014f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1015f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1016f97108d1SJesse Barnes 
1017f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1018b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
102020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
102120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
102220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1023b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1028f97108d1SJesse Barnes 	}
1029f97108d1SJesse Barnes 
10307648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
103120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1032f97108d1SJesse Barnes 
1033d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10349270388eSDaniel Vetter 
1035f97108d1SJesse Barnes 	return;
1036f97108d1SJesse Barnes }
1037f97108d1SJesse Barnes 
1038549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1039a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1040549f7365SChris Wilson {
104193b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1042475553deSChris Wilson 		return;
1043475553deSChris Wilson 
1044bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
10459862e600SChris Wilson 
1046549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1047549f7365SChris Wilson }
1048549f7365SChris Wilson 
104931685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1050bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
105131685c25SDeepak S {
105231685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
105331685c25SDeepak S 	u32 render_count, media_count;
105431685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
105531685c25SDeepak S 	u32 residency = 0;
105631685c25SDeepak S 
105731685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
105831685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
105931685c25SDeepak S 
106031685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
106131685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
106231685c25SDeepak S 
1063bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
1064bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
1065bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
1066bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
106731685c25SDeepak S 
106831685c25SDeepak S 		return dev_priv->rps.cur_freq;
106931685c25SDeepak S 	}
107031685c25SDeepak S 
1071bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
1072bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
107331685c25SDeepak S 
1074bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
1075bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
107631685c25SDeepak S 
1077bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
1078bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
107931685c25SDeepak S 
108031685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
108131685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
108231685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
108331685c25SDeepak S 	elapsed_media /= cz_freq_khz;
108431685c25SDeepak S 
108531685c25SDeepak S 	/*
108631685c25SDeepak S 	 * Calculate overall C0 residency percentage
108731685c25SDeepak S 	 * only if elapsed time is non zero
108831685c25SDeepak S 	 */
108931685c25SDeepak S 	if (elapsed_time) {
109031685c25SDeepak S 		residency =
109131685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
109231685c25SDeepak S 				/ elapsed_time);
109331685c25SDeepak S 	}
109431685c25SDeepak S 
109531685c25SDeepak S 	return residency;
109631685c25SDeepak S }
109731685c25SDeepak S 
109831685c25SDeepak S /**
109931685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
110031685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
110131685c25SDeepak S  * @dev_priv: DRM device private
110231685c25SDeepak S  *
110331685c25SDeepak S  */
11044fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
110531685c25SDeepak S {
110631685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
11074fa79042SDamien Lespiau 	int new_delay, adj;
110831685c25SDeepak S 
110931685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
111031685c25SDeepak S 
111131685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
111231685c25SDeepak S 
111331685c25SDeepak S 
1114bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1115bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1116bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
111731685c25SDeepak S 		return dev_priv->rps.cur_freq;
111831685c25SDeepak S 	}
111931685c25SDeepak S 
112031685c25SDeepak S 
112131685c25SDeepak S 	/*
112231685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
112331685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
112431685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
112531685c25SDeepak S 	 */
112631685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
112731685c25SDeepak S 
112831685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
112931685c25SDeepak S 
113031685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1131bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
113231685c25SDeepak S 	} else {
113331685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1134bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
113531685c25SDeepak S 	}
113631685c25SDeepak S 
113731685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
113831685c25SDeepak S 
113931685c25SDeepak S 	adj = dev_priv->rps.last_adj;
114031685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
114131685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
114231685c25SDeepak S 		if (adj > 0)
114331685c25SDeepak S 			adj *= 2;
114431685c25SDeepak S 		else
114531685c25SDeepak S 			adj = 1;
114631685c25SDeepak S 
114731685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
114831685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
114931685c25SDeepak S 
115031685c25SDeepak S 		/*
115131685c25SDeepak S 		 * For better performance, jump directly
115231685c25SDeepak S 		 * to RPe if we're below it.
115331685c25SDeepak S 		 */
115431685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
115531685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
115631685c25SDeepak S 
115731685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
115831685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
115931685c25SDeepak S 		if (adj < 0)
116031685c25SDeepak S 			adj *= 2;
116131685c25SDeepak S 		else
116231685c25SDeepak S 			adj = -1;
116331685c25SDeepak S 		/*
116431685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
116531685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
116631685c25SDeepak S 		 */
116731685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
116831685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
116931685c25SDeepak S 	}
117031685c25SDeepak S 
117131685c25SDeepak S 	return new_delay;
117231685c25SDeepak S }
117331685c25SDeepak S 
11744912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11753b8d8d91SJesse Barnes {
11762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11772d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1178edbfdb45SPaulo Zanoni 	u32 pm_iir;
1179dd75fdc8SChris Wilson 	int new_delay, adj;
11803b8d8d91SJesse Barnes 
118159cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1182d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1183d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1184d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1185d4d70aa5SImre Deak 		return;
1186d4d70aa5SImre Deak 	}
1187c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1188c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1189a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1190480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
119159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11924912d041SBen Widawsky 
119360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1194a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
119560611c13SPaulo Zanoni 
1196a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11973b8d8d91SJesse Barnes 		return;
11983b8d8d91SJesse Barnes 
11994fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
12007b9e0ae6SChris Wilson 
1201dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
12027425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1203dd75fdc8SChris Wilson 		if (adj > 0)
1204dd75fdc8SChris Wilson 			adj *= 2;
120513a5660cSDeepak S 		else {
120613a5660cSDeepak S 			/* CHV needs even encode values */
120713a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
120813a5660cSDeepak S 		}
1209b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
12107425034aSVille Syrjälä 
12117425034aSVille Syrjälä 		/*
12127425034aSVille Syrjälä 		 * For better performance, jump directly
12137425034aSVille Syrjälä 		 * to RPe if we're below it.
12147425034aSVille Syrjälä 		 */
1215b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1216b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1217dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1218b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1219b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1220dd75fdc8SChris Wilson 		else
1221b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1222dd75fdc8SChris Wilson 		adj = 0;
122331685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
122431685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1225dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1226dd75fdc8SChris Wilson 		if (adj < 0)
1227dd75fdc8SChris Wilson 			adj *= 2;
122813a5660cSDeepak S 		else {
122913a5660cSDeepak S 			/* CHV needs even encode values */
123013a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
123113a5660cSDeepak S 		}
1232b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1233dd75fdc8SChris Wilson 	} else { /* unknown event */
1234b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1235dd75fdc8SChris Wilson 	}
12363b8d8d91SJesse Barnes 
123779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
123879249636SBen Widawsky 	 * interrupt
123979249636SBen Widawsky 	 */
12401272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1241b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1242b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
124327544369SDeepak S 
1244b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1245dd75fdc8SChris Wilson 
12460a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12470a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12480a073b84SJesse Barnes 	else
12494912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12503b8d8d91SJesse Barnes 
12514fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12523b8d8d91SJesse Barnes }
12533b8d8d91SJesse Barnes 
1254e3689190SBen Widawsky 
1255e3689190SBen Widawsky /**
1256e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1257e3689190SBen Widawsky  * occurred.
1258e3689190SBen Widawsky  * @work: workqueue struct
1259e3689190SBen Widawsky  *
1260e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1261e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1262e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1263e3689190SBen Widawsky  */
1264e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1265e3689190SBen Widawsky {
12662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12672d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1268e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
126935a85ac6SBen Widawsky 	char *parity_event[6];
1270e3689190SBen Widawsky 	uint32_t misccpctl;
127135a85ac6SBen Widawsky 	uint8_t slice = 0;
1272e3689190SBen Widawsky 
1273e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1274e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1275e3689190SBen Widawsky 	 * any time we access those registers.
1276e3689190SBen Widawsky 	 */
1277e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1278e3689190SBen Widawsky 
127935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
128035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
128135a85ac6SBen Widawsky 		goto out;
128235a85ac6SBen Widawsky 
1283e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1284e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1285e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1286e3689190SBen Widawsky 
128735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
128835a85ac6SBen Widawsky 		u32 reg;
128935a85ac6SBen Widawsky 
129035a85ac6SBen Widawsky 		slice--;
129135a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
129235a85ac6SBen Widawsky 			break;
129335a85ac6SBen Widawsky 
129435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
129535a85ac6SBen Widawsky 
129635a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
129735a85ac6SBen Widawsky 
129835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1299e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1300e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1301e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1302e3689190SBen Widawsky 
130335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
130435a85ac6SBen Widawsky 		POSTING_READ(reg);
1305e3689190SBen Widawsky 
1306cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1307e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1308e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1309e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
131035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
131135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1312e3689190SBen Widawsky 
13135bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1314e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1315e3689190SBen Widawsky 
131635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
131735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1318e3689190SBen Widawsky 
131935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1320e3689190SBen Widawsky 		kfree(parity_event[3]);
1321e3689190SBen Widawsky 		kfree(parity_event[2]);
1322e3689190SBen Widawsky 		kfree(parity_event[1]);
1323e3689190SBen Widawsky 	}
1324e3689190SBen Widawsky 
132535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
132635a85ac6SBen Widawsky 
132735a85ac6SBen Widawsky out:
132835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13294cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1330480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
13314cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
133235a85ac6SBen Widawsky 
133335a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
133435a85ac6SBen Widawsky }
133535a85ac6SBen Widawsky 
133635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1337e3689190SBen Widawsky {
13382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1339e3689190SBen Widawsky 
1340040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1341e3689190SBen Widawsky 		return;
1342e3689190SBen Widawsky 
1343d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1344480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1345d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1346e3689190SBen Widawsky 
134735a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
134835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
134935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
135035a85ac6SBen Widawsky 
135135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
135235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
135335a85ac6SBen Widawsky 
1354a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1355e3689190SBen Widawsky }
1356e3689190SBen Widawsky 
1357f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1358f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1359f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1360f1af8fc1SPaulo Zanoni {
1361f1af8fc1SPaulo Zanoni 	if (gt_iir &
1362f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1363f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1364f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1365f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1366f1af8fc1SPaulo Zanoni }
1367f1af8fc1SPaulo Zanoni 
1368e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1369e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1370e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1371e7b4c6b1SDaniel Vetter {
1372e7b4c6b1SDaniel Vetter 
1373cc609d5dSBen Widawsky 	if (gt_iir &
1374cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1375e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1376cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1377e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1378cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1379e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1380e7b4c6b1SDaniel Vetter 
1381cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1382cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1383aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1384aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1385e3689190SBen Widawsky 
138635a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
138735a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1388e7b4c6b1SDaniel Vetter }
1389e7b4c6b1SDaniel Vetter 
1390abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1391abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1392abd58f01SBen Widawsky 				       u32 master_ctl)
1393abd58f01SBen Widawsky {
1394e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1395abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1396abd58f01SBen Widawsky 	uint32_t tmp = 0;
1397abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1398abd58f01SBen Widawsky 
1399abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1400abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1401abd58f01SBen Widawsky 		if (tmp) {
140238cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1403abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1404e981e7b1SThomas Daniel 
1405abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1406e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1407abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1408e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1409e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
14103f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1411e981e7b1SThomas Daniel 
1412e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1413e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1414abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1415e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1416e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
14173f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1418abd58f01SBen Widawsky 		} else
1419abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1420abd58f01SBen Widawsky 	}
1421abd58f01SBen Widawsky 
142285f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1423abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1424abd58f01SBen Widawsky 		if (tmp) {
142538cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1426abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1427e981e7b1SThomas Daniel 
1428abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1429e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1430abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1431e981e7b1SThomas Daniel 				notify_ring(dev, ring);
143273d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14333f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1434e981e7b1SThomas Daniel 
143585f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1436e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
143785f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1438e981e7b1SThomas Daniel 				notify_ring(dev, ring);
143973d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14403f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1441abd58f01SBen Widawsky 		} else
1442abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1443abd58f01SBen Widawsky 	}
1444abd58f01SBen Widawsky 
14450961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14460961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14470961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14480961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14490961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
145038cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1451c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
14520961021aSBen Widawsky 		} else
14530961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14540961021aSBen Widawsky 	}
14550961021aSBen Widawsky 
1456abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1457abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1458abd58f01SBen Widawsky 		if (tmp) {
145938cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1460abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1461e981e7b1SThomas Daniel 
1462abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1463e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1464abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1465e981e7b1SThomas Daniel 				notify_ring(dev, ring);
146673d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
14673f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1468abd58f01SBen Widawsky 		} else
1469abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1470abd58f01SBen Widawsky 	}
1471abd58f01SBen Widawsky 
1472abd58f01SBen Widawsky 	return ret;
1473abd58f01SBen Widawsky }
1474abd58f01SBen Widawsky 
1475b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1476b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1477b543fb04SEgbert Eich 
147807c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
147913cf5504SDave Airlie {
148013cf5504SDave Airlie 	switch (port) {
148113cf5504SDave Airlie 	case PORT_A:
148213cf5504SDave Airlie 	case PORT_E:
148313cf5504SDave Airlie 	default:
148413cf5504SDave Airlie 		return -1;
148513cf5504SDave Airlie 	case PORT_B:
148613cf5504SDave Airlie 		return 0;
148713cf5504SDave Airlie 	case PORT_C:
148813cf5504SDave Airlie 		return 8;
148913cf5504SDave Airlie 	case PORT_D:
149013cf5504SDave Airlie 		return 16;
149113cf5504SDave Airlie 	}
149213cf5504SDave Airlie }
149313cf5504SDave Airlie 
149407c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
149513cf5504SDave Airlie {
149613cf5504SDave Airlie 	switch (port) {
149713cf5504SDave Airlie 	case PORT_A:
149813cf5504SDave Airlie 	case PORT_E:
149913cf5504SDave Airlie 	default:
150013cf5504SDave Airlie 		return -1;
150113cf5504SDave Airlie 	case PORT_B:
150213cf5504SDave Airlie 		return 17;
150313cf5504SDave Airlie 	case PORT_C:
150413cf5504SDave Airlie 		return 19;
150513cf5504SDave Airlie 	case PORT_D:
150613cf5504SDave Airlie 		return 21;
150713cf5504SDave Airlie 	}
150813cf5504SDave Airlie }
150913cf5504SDave Airlie 
151013cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
151113cf5504SDave Airlie {
151213cf5504SDave Airlie 	switch (pin) {
151313cf5504SDave Airlie 	case HPD_PORT_B:
151413cf5504SDave Airlie 		return PORT_B;
151513cf5504SDave Airlie 	case HPD_PORT_C:
151613cf5504SDave Airlie 		return PORT_C;
151713cf5504SDave Airlie 	case HPD_PORT_D:
151813cf5504SDave Airlie 		return PORT_D;
151913cf5504SDave Airlie 	default:
152013cf5504SDave Airlie 		return PORT_A; /* no hpd */
152113cf5504SDave Airlie 	}
152213cf5504SDave Airlie }
152313cf5504SDave Airlie 
152410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1525b543fb04SEgbert Eich 					 u32 hotplug_trigger,
152613cf5504SDave Airlie 					 u32 dig_hotplug_reg,
15277c7e10dbSVille Syrjälä 					 const u32 hpd[HPD_NUM_PINS])
1528b543fb04SEgbert Eich {
15292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1530b543fb04SEgbert Eich 	int i;
153113cf5504SDave Airlie 	enum port port;
153210a504deSDaniel Vetter 	bool storm_detected = false;
153313cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
153413cf5504SDave Airlie 	u32 dig_shift;
153513cf5504SDave Airlie 	u32 dig_port_mask = 0;
1536b543fb04SEgbert Eich 
153791d131d2SDaniel Vetter 	if (!hotplug_trigger)
153891d131d2SDaniel Vetter 		return;
153991d131d2SDaniel Vetter 
154013cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
154113cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1542cc9bd499SImre Deak 
1543b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1544b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
154513cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
154613cf5504SDave Airlie 			continue;
1547821450c6SEgbert Eich 
154813cf5504SDave Airlie 		port = get_port_from_pin(i);
154913cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
155013cf5504SDave Airlie 			bool long_hpd;
155113cf5504SDave Airlie 
155207c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
155307c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
155413cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
155507c338ceSJani Nikula 			} else {
155607c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
155707c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
155813cf5504SDave Airlie 			}
155913cf5504SDave Airlie 
156026fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
156126fbb774SVille Syrjälä 					 port_name(port),
156226fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
156313cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
156413cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
156513cf5504SDave Airlie 			if (long_hpd) {
156613cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
156713cf5504SDave Airlie 				dig_port_mask |= hpd[i];
156813cf5504SDave Airlie 			} else {
156913cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
157013cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
157113cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
157213cf5504SDave Airlie 			}
157313cf5504SDave Airlie 			queue_dig = true;
157413cf5504SDave Airlie 		}
157513cf5504SDave Airlie 	}
157613cf5504SDave Airlie 
157713cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
15783ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15793ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15803ff04a16SDaniel Vetter 			/*
15813ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15823ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15833ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15843ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15853ff04a16SDaniel Vetter 			 */
15863ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1587cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1588cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1589b8f102e8SEgbert Eich 
15903ff04a16SDaniel Vetter 			continue;
15913ff04a16SDaniel Vetter 		}
15923ff04a16SDaniel Vetter 
1593b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1594b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1595b543fb04SEgbert Eich 			continue;
1596b543fb04SEgbert Eich 
159713cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1598bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
159913cf5504SDave Airlie 			queue_hp = true;
160013cf5504SDave Airlie 		}
160113cf5504SDave Airlie 
1602b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1603b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1604b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1605b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1606b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1607b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1608b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1609b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1610142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1611b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
161210a504deSDaniel Vetter 			storm_detected = true;
1613b543fb04SEgbert Eich 		} else {
1614b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1615b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1616b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1617b543fb04SEgbert Eich 		}
1618b543fb04SEgbert Eich 	}
1619b543fb04SEgbert Eich 
162010a504deSDaniel Vetter 	if (storm_detected)
162110a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1622b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
16235876fa0dSDaniel Vetter 
1624645416f5SDaniel Vetter 	/*
1625645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1626645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1627645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1628645416f5SDaniel Vetter 	 * deadlock.
1629645416f5SDaniel Vetter 	 */
163013cf5504SDave Airlie 	if (queue_dig)
16310e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
163213cf5504SDave Airlie 	if (queue_hp)
1633645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1634b543fb04SEgbert Eich }
1635b543fb04SEgbert Eich 
1636515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1637515ac2bbSDaniel Vetter {
16382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
163928c70f16SDaniel Vetter 
164028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1641515ac2bbSDaniel Vetter }
1642515ac2bbSDaniel Vetter 
1643ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1644ce99c256SDaniel Vetter {
16452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16469ee32feaSDaniel Vetter 
16479ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1648ce99c256SDaniel Vetter }
1649ce99c256SDaniel Vetter 
16508bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1651277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1652eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1653eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16548bc5e955SDaniel Vetter 					 uint32_t crc4)
16558bf1e9f1SShuang He {
16568bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
16578bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16588bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1659ac2300d4SDamien Lespiau 	int head, tail;
1660b2c88f5bSDamien Lespiau 
1661d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1662d538bbdfSDamien Lespiau 
16630c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1664d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
166534273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
16660c912c79SDamien Lespiau 		return;
16670c912c79SDamien Lespiau 	}
16680c912c79SDamien Lespiau 
1669d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1670d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1671b2c88f5bSDamien Lespiau 
1672b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1673d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1674b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1675b2c88f5bSDamien Lespiau 		return;
1676b2c88f5bSDamien Lespiau 	}
1677b2c88f5bSDamien Lespiau 
1678b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16798bf1e9f1SShuang He 
16808bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1681eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1682eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1683eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1684eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1685eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1686b2c88f5bSDamien Lespiau 
1687b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1688d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1689d538bbdfSDamien Lespiau 
1690d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
169107144428SDamien Lespiau 
169207144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16938bf1e9f1SShuang He }
1694277de95eSDaniel Vetter #else
1695277de95eSDaniel Vetter static inline void
1696277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1697277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1698277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1699277de95eSDaniel Vetter 			     uint32_t crc4) {}
1700277de95eSDaniel Vetter #endif
1701eba94eb9SDaniel Vetter 
1702277de95eSDaniel Vetter 
1703277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17045a69b89fSDaniel Vetter {
17055a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17065a69b89fSDaniel Vetter 
1707277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17085a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
17095a69b89fSDaniel Vetter 				     0, 0, 0, 0);
17105a69b89fSDaniel Vetter }
17115a69b89fSDaniel Vetter 
1712277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1713eba94eb9SDaniel Vetter {
1714eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1715eba94eb9SDaniel Vetter 
1716277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1717eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1718eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1719eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1720eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
17218bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1722eba94eb9SDaniel Vetter }
17235b3a856bSDaniel Vetter 
1724277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17255b3a856bSDaniel Vetter {
17265b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17270b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17280b5c5ed0SDaniel Vetter 
17290b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
17300b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17310b5c5ed0SDaniel Vetter 	else
17320b5c5ed0SDaniel Vetter 		res1 = 0;
17330b5c5ed0SDaniel Vetter 
17340b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
17350b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17360b5c5ed0SDaniel Vetter 	else
17370b5c5ed0SDaniel Vetter 		res2 = 0;
17385b3a856bSDaniel Vetter 
1739277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17400b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17410b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17420b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17430b5c5ed0SDaniel Vetter 				     res1, res2);
17445b3a856bSDaniel Vetter }
17458bf1e9f1SShuang He 
17461403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17471403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17481403c0d4SPaulo Zanoni  * the work queue. */
17491403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1750baf02a1fSBen Widawsky {
17514a74de82SImre Deak 	/* TODO: RPS on GEN9+ is not supported yet. */
17524a74de82SImre Deak 	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
17534a74de82SImre Deak 		      "GEN9+: unexpected RPS IRQ\n"))
1754132f3f17SImre Deak 		return;
1755132f3f17SImre Deak 
1756a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
175759cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1758480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1759d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1760d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
17612adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
176241a05a3aSDaniel Vetter 		}
1763d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1764d4d70aa5SImre Deak 	}
1765baf02a1fSBen Widawsky 
1766c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1767c9a9a268SImre Deak 		return;
1768c9a9a268SImre Deak 
17691403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
177012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
177112638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
177212638c57SBen Widawsky 
1773aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1774aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
177512638c57SBen Widawsky 	}
17761403c0d4SPaulo Zanoni }
1777baf02a1fSBen Widawsky 
17788d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17798d7849dbSVille Syrjälä {
17808d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17818d7849dbSVille Syrjälä 		return false;
17828d7849dbSVille Syrjälä 
17838d7849dbSVille Syrjälä 	return true;
17848d7849dbSVille Syrjälä }
17858d7849dbSVille Syrjälä 
1786c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17877e231dbeSJesse Barnes {
1788c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
178991d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17907e231dbeSJesse Barnes 	int pipe;
17917e231dbeSJesse Barnes 
179258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1793055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
179491d181ddSImre Deak 		int reg;
1795bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
179691d181ddSImre Deak 
1797bbb5eebfSDaniel Vetter 		/*
1798bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1799bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1800bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1801bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1802bbb5eebfSDaniel Vetter 		 * handle.
1803bbb5eebfSDaniel Vetter 		 */
18040f239f4cSDaniel Vetter 
18050f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18060f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1807bbb5eebfSDaniel Vetter 
1808bbb5eebfSDaniel Vetter 		switch (pipe) {
1809bbb5eebfSDaniel Vetter 		case PIPE_A:
1810bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1811bbb5eebfSDaniel Vetter 			break;
1812bbb5eebfSDaniel Vetter 		case PIPE_B:
1813bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1814bbb5eebfSDaniel Vetter 			break;
18153278f67fSVille Syrjälä 		case PIPE_C:
18163278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18173278f67fSVille Syrjälä 			break;
1818bbb5eebfSDaniel Vetter 		}
1819bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1820bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1821bbb5eebfSDaniel Vetter 
1822bbb5eebfSDaniel Vetter 		if (!mask)
182391d181ddSImre Deak 			continue;
182491d181ddSImre Deak 
182591d181ddSImre Deak 		reg = PIPESTAT(pipe);
1826bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1827bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18287e231dbeSJesse Barnes 
18297e231dbeSJesse Barnes 		/*
18307e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18317e231dbeSJesse Barnes 		 */
183291d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
183391d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18347e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18357e231dbeSJesse Barnes 	}
183658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18377e231dbeSJesse Barnes 
1838055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1839d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1840d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1841d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
184231acc7f5SJesse Barnes 
1843579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
184431acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
184531acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
184631acc7f5SJesse Barnes 		}
18474356d586SDaniel Vetter 
18484356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1849277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18502d9d2b0bSVille Syrjälä 
18511f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18521f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
185331acc7f5SJesse Barnes 	}
185431acc7f5SJesse Barnes 
1855c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1856c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1857c1874ed7SImre Deak }
1858c1874ed7SImre Deak 
185916c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
186016c6c56bSVille Syrjälä {
186116c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
186216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
186316c6c56bSVille Syrjälä 
18643ff60f89SOscar Mateo 	if (hotplug_status) {
18653ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18663ff60f89SOscar Mateo 		/*
18673ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
18683ff60f89SOscar Mateo 		 * may miss hotplug events.
18693ff60f89SOscar Mateo 		 */
18703ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
18713ff60f89SOscar Mateo 
187216c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
187316c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
187416c6c56bSVille Syrjälä 
187513cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
187616c6c56bSVille Syrjälä 		} else {
187716c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
187816c6c56bSVille Syrjälä 
187913cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
188016c6c56bSVille Syrjälä 		}
188116c6c56bSVille Syrjälä 
188216c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
188316c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
188416c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
18853ff60f89SOscar Mateo 	}
188616c6c56bSVille Syrjälä }
188716c6c56bSVille Syrjälä 
1888c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1889c1874ed7SImre Deak {
189045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1892c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1893c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1894c1874ed7SImre Deak 
1895c1874ed7SImre Deak 	while (true) {
18963ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
18973ff60f89SOscar Mateo 
1898c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18993ff60f89SOscar Mateo 		if (gt_iir)
19003ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
19013ff60f89SOscar Mateo 
1902c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19033ff60f89SOscar Mateo 		if (pm_iir)
19043ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
19053ff60f89SOscar Mateo 
19063ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
19073ff60f89SOscar Mateo 		if (iir) {
19083ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
19093ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
19103ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
19113ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
19123ff60f89SOscar Mateo 		}
1913c1874ed7SImre Deak 
1914c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1915c1874ed7SImre Deak 			goto out;
1916c1874ed7SImre Deak 
1917c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1918c1874ed7SImre Deak 
19193ff60f89SOscar Mateo 		if (gt_iir)
1920c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
192160611c13SPaulo Zanoni 		if (pm_iir)
1922d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
19233ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19243ff60f89SOscar Mateo 		 * signalled in iir */
19253ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
19267e231dbeSJesse Barnes 	}
19277e231dbeSJesse Barnes 
19287e231dbeSJesse Barnes out:
19297e231dbeSJesse Barnes 	return ret;
19307e231dbeSJesse Barnes }
19317e231dbeSJesse Barnes 
193243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
193343f328d7SVille Syrjälä {
193445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
193543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
193643f328d7SVille Syrjälä 	u32 master_ctl, iir;
193743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
193843f328d7SVille Syrjälä 
19398e5fd599SVille Syrjälä 	for (;;) {
19408e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19413278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19423278f67fSVille Syrjälä 
19433278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19448e5fd599SVille Syrjälä 			break;
194543f328d7SVille Syrjälä 
194627b6c122SOscar Mateo 		ret = IRQ_HANDLED;
194727b6c122SOscar Mateo 
194843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
194943f328d7SVille Syrjälä 
195027b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
195127b6c122SOscar Mateo 
195227b6c122SOscar Mateo 		if (iir) {
195327b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
195427b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
195527b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
195627b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
195727b6c122SOscar Mateo 		}
195827b6c122SOscar Mateo 
19593278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
196043f328d7SVille Syrjälä 
196127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
196227b6c122SOscar Mateo 		 * signalled in iir */
19633278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
196443f328d7SVille Syrjälä 
196543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
196643f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19678e5fd599SVille Syrjälä 	}
19683278f67fSVille Syrjälä 
196943f328d7SVille Syrjälä 	return ret;
197043f328d7SVille Syrjälä }
197143f328d7SVille Syrjälä 
197223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1973776ad806SJesse Barnes {
19742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19759db4a9c7SJesse Barnes 	int pipe;
1976b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
197713cf5504SDave Airlie 	u32 dig_hotplug_reg;
1978776ad806SJesse Barnes 
197913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
198013cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
198113cf5504SDave Airlie 
198213cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
198391d131d2SDaniel Vetter 
1984cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1985cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1986776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1987cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1988cfc33bf7SVille Syrjälä 				 port_name(port));
1989cfc33bf7SVille Syrjälä 	}
1990776ad806SJesse Barnes 
1991ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1992ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1993ce99c256SDaniel Vetter 
1994776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1995515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1996776ad806SJesse Barnes 
1997776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1998776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1999776ad806SJesse Barnes 
2000776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2001776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2002776ad806SJesse Barnes 
2003776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2004776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2005776ad806SJesse Barnes 
20069db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2007055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20089db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20099db4a9c7SJesse Barnes 					 pipe_name(pipe),
20109db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2011776ad806SJesse Barnes 
2012776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2013776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2014776ad806SJesse Barnes 
2015776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2016776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2017776ad806SJesse Barnes 
2018776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
20191f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20208664281bSPaulo Zanoni 
20218664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20221f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20238664281bSPaulo Zanoni }
20248664281bSPaulo Zanoni 
20258664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
20268664281bSPaulo Zanoni {
20278664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20288664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20295a69b89fSDaniel Vetter 	enum pipe pipe;
20308664281bSPaulo Zanoni 
2031de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2032de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2033de032bf4SPaulo Zanoni 
2034055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20351f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20361f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20378664281bSPaulo Zanoni 
20385a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
20395a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2040277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
20415a69b89fSDaniel Vetter 			else
2042277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20435a69b89fSDaniel Vetter 		}
20445a69b89fSDaniel Vetter 	}
20458bf1e9f1SShuang He 
20468664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20478664281bSPaulo Zanoni }
20488664281bSPaulo Zanoni 
20498664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
20508664281bSPaulo Zanoni {
20518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20528664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20538664281bSPaulo Zanoni 
2054de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2055de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2056de032bf4SPaulo Zanoni 
20578664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20581f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20598664281bSPaulo Zanoni 
20608664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20611f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20628664281bSPaulo Zanoni 
20638664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20641f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20658664281bSPaulo Zanoni 
20668664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2067776ad806SJesse Barnes }
2068776ad806SJesse Barnes 
206923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
207023e81d69SAdam Jackson {
20712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
207223e81d69SAdam Jackson 	int pipe;
2073b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
207413cf5504SDave Airlie 	u32 dig_hotplug_reg;
207523e81d69SAdam Jackson 
207613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
207713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
207813cf5504SDave Airlie 
207913cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
208091d131d2SDaniel Vetter 
2081cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2082cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
208323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2084cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2085cfc33bf7SVille Syrjälä 				 port_name(port));
2086cfc33bf7SVille Syrjälä 	}
208723e81d69SAdam Jackson 
208823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2089ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
209023e81d69SAdam Jackson 
209123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2092515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
209323e81d69SAdam Jackson 
209423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
209523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
209623e81d69SAdam Jackson 
209723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
209823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
209923e81d69SAdam Jackson 
210023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2101055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
210223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
210323e81d69SAdam Jackson 					 pipe_name(pipe),
210423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21058664281bSPaulo Zanoni 
21068664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
21078664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
210823e81d69SAdam Jackson }
210923e81d69SAdam Jackson 
2110c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2111c008bc6eSPaulo Zanoni {
2112c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
211340da17c2SDaniel Vetter 	enum pipe pipe;
2114c008bc6eSPaulo Zanoni 
2115c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2116c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2117c008bc6eSPaulo Zanoni 
2118c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2119c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2120c008bc6eSPaulo Zanoni 
2121c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2122c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2123c008bc6eSPaulo Zanoni 
2124055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2125d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2126d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2127d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2128c008bc6eSPaulo Zanoni 
212940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21301f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2131c008bc6eSPaulo Zanoni 
213240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
213340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21345b3a856bSDaniel Vetter 
213540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
213640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
213740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
213840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2139c008bc6eSPaulo Zanoni 		}
2140c008bc6eSPaulo Zanoni 	}
2141c008bc6eSPaulo Zanoni 
2142c008bc6eSPaulo Zanoni 	/* check event from PCH */
2143c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2144c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2145c008bc6eSPaulo Zanoni 
2146c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2147c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2148c008bc6eSPaulo Zanoni 		else
2149c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2150c008bc6eSPaulo Zanoni 
2151c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2152c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2153c008bc6eSPaulo Zanoni 	}
2154c008bc6eSPaulo Zanoni 
2155c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2156c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2157c008bc6eSPaulo Zanoni }
2158c008bc6eSPaulo Zanoni 
21599719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21609719fb98SPaulo Zanoni {
21619719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
216207d27e20SDamien Lespiau 	enum pipe pipe;
21639719fb98SPaulo Zanoni 
21649719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21659719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21669719fb98SPaulo Zanoni 
21679719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21689719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21699719fb98SPaulo Zanoni 
21709719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21719719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21729719fb98SPaulo Zanoni 
2173055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2174d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2175d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2176d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
217740da17c2SDaniel Vetter 
217840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
217907d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
218007d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
218107d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21829719fb98SPaulo Zanoni 		}
21839719fb98SPaulo Zanoni 	}
21849719fb98SPaulo Zanoni 
21859719fb98SPaulo Zanoni 	/* check event from PCH */
21869719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21879719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21889719fb98SPaulo Zanoni 
21899719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21909719fb98SPaulo Zanoni 
21919719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21929719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21939719fb98SPaulo Zanoni 	}
21949719fb98SPaulo Zanoni }
21959719fb98SPaulo Zanoni 
219672c90f62SOscar Mateo /*
219772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
219872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
219972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
220072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
220172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
220272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
220372c90f62SOscar Mateo  */
2204f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2205b1f14ad0SJesse Barnes {
220645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2208f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22090e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2210b1f14ad0SJesse Barnes 
22118664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
22128664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2213907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
22148664281bSPaulo Zanoni 
2215b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2216b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2217b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
221823a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22190e43406bSChris Wilson 
222044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
222144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
222244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
222344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
222444498aeaSPaulo Zanoni 	 * due to its back queue). */
2225ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
222644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
222744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
222844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2229ab5c608bSBen Widawsky 	}
223044498aeaSPaulo Zanoni 
223172c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
223272c90f62SOscar Mateo 
22330e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22340e43406bSChris Wilson 	if (gt_iir) {
223572c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
223672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2237d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
22380e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2239d8fc8a47SPaulo Zanoni 		else
2240d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
22410e43406bSChris Wilson 	}
2242b1f14ad0SJesse Barnes 
2243b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22440e43406bSChris Wilson 	if (de_iir) {
224572c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
224672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2247f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
22489719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2249f1af8fc1SPaulo Zanoni 		else
2250f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
22510e43406bSChris Wilson 	}
22520e43406bSChris Wilson 
2253f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2254f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22550e43406bSChris Wilson 		if (pm_iir) {
2256b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22570e43406bSChris Wilson 			ret = IRQ_HANDLED;
225872c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22590e43406bSChris Wilson 		}
2260f1af8fc1SPaulo Zanoni 	}
2261b1f14ad0SJesse Barnes 
2262b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2263b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2264ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
226544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
226644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2267ab5c608bSBen Widawsky 	}
2268b1f14ad0SJesse Barnes 
2269b1f14ad0SJesse Barnes 	return ret;
2270b1f14ad0SJesse Barnes }
2271b1f14ad0SJesse Barnes 
2272abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2273abd58f01SBen Widawsky {
2274abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2275abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2276abd58f01SBen Widawsky 	u32 master_ctl;
2277abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2278abd58f01SBen Widawsky 	uint32_t tmp = 0;
2279c42664ccSDaniel Vetter 	enum pipe pipe;
228088e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
228188e04703SJesse Barnes 
228288e04703SJesse Barnes 	if (IS_GEN9(dev))
228388e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
228488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2285abd58f01SBen Widawsky 
2286abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2287abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2288abd58f01SBen Widawsky 	if (!master_ctl)
2289abd58f01SBen Widawsky 		return IRQ_NONE;
2290abd58f01SBen Widawsky 
2291abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2292abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2293abd58f01SBen Widawsky 
229438cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
229538cc46d7SOscar Mateo 
2296abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2297abd58f01SBen Widawsky 
2298abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2299abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2300abd58f01SBen Widawsky 		if (tmp) {
2301abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2302abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
230338cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
230438cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
230538cc46d7SOscar Mateo 			else
230638cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2307abd58f01SBen Widawsky 		}
230838cc46d7SOscar Mateo 		else
230938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2310abd58f01SBen Widawsky 	}
2311abd58f01SBen Widawsky 
23126d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
23136d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
23146d766f02SDaniel Vetter 		if (tmp) {
23156d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
23166d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
231788e04703SJesse Barnes 
231888e04703SJesse Barnes 			if (tmp & aux_mask)
231938cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
232038cc46d7SOscar Mateo 			else
232138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23226d766f02SDaniel Vetter 		}
232338cc46d7SOscar Mateo 		else
232438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23256d766f02SDaniel Vetter 	}
23266d766f02SDaniel Vetter 
2327055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2328770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2329abd58f01SBen Widawsky 
2330c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2331c42664ccSDaniel Vetter 			continue;
2332c42664ccSDaniel Vetter 
2333abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
233438cc46d7SOscar Mateo 		if (pipe_iir) {
233538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
233638cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2337770de83dSDamien Lespiau 
2338d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2339d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2340d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2341abd58f01SBen Widawsky 
2342770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2343770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2344770de83dSDamien Lespiau 			else
2345770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2346770de83dSDamien Lespiau 
2347770de83dSDamien Lespiau 			if (flip_done) {
2348abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2349abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2350abd58f01SBen Widawsky 			}
2351abd58f01SBen Widawsky 
23520fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23530fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23540fbe7870SDaniel Vetter 
23551f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23561f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23571f7247c0SDaniel Vetter 								    pipe);
235838d83c96SDaniel Vetter 
2359770de83dSDamien Lespiau 
2360770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2361770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2362770de83dSDamien Lespiau 			else
2363770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2364770de83dSDamien Lespiau 
2365770de83dSDamien Lespiau 			if (fault_errors)
236630100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
236730100f2bSDaniel Vetter 					  pipe_name(pipe),
236830100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2369c42664ccSDaniel Vetter 		} else
2370abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2371abd58f01SBen Widawsky 	}
2372abd58f01SBen Widawsky 
237392d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
237492d03a80SDaniel Vetter 		/*
237592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
237692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
237792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
237892d03a80SDaniel Vetter 		 */
237992d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
238092d03a80SDaniel Vetter 		if (pch_iir) {
238192d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
238292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
238338cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
238438cc46d7SOscar Mateo 		} else
238538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
238638cc46d7SOscar Mateo 
238792d03a80SDaniel Vetter 	}
238892d03a80SDaniel Vetter 
2389abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2390abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2391abd58f01SBen Widawsky 
2392abd58f01SBen Widawsky 	return ret;
2393abd58f01SBen Widawsky }
2394abd58f01SBen Widawsky 
239517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
239617e1df07SDaniel Vetter 			       bool reset_completed)
239717e1df07SDaniel Vetter {
2398a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
239917e1df07SDaniel Vetter 	int i;
240017e1df07SDaniel Vetter 
240117e1df07SDaniel Vetter 	/*
240217e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
240317e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
240417e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
240517e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
240617e1df07SDaniel Vetter 	 */
240717e1df07SDaniel Vetter 
240817e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
240917e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
241017e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
241117e1df07SDaniel Vetter 
241217e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
241317e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
241417e1df07SDaniel Vetter 
241517e1df07SDaniel Vetter 	/*
241617e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
241717e1df07SDaniel Vetter 	 * reset state is cleared.
241817e1df07SDaniel Vetter 	 */
241917e1df07SDaniel Vetter 	if (reset_completed)
242017e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
242117e1df07SDaniel Vetter }
242217e1df07SDaniel Vetter 
24238a905236SJesse Barnes /**
2424*b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
24258a905236SJesse Barnes  *
24268a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24278a905236SJesse Barnes  * was detected.
24288a905236SJesse Barnes  */
2429*b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
24308a905236SJesse Barnes {
2431*b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2432*b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2433cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2434cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2435cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
243617e1df07SDaniel Vetter 	int ret;
24378a905236SJesse Barnes 
24385bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24398a905236SJesse Barnes 
24407db0ba24SDaniel Vetter 	/*
24417db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24427db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24437db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24447db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24457db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24467db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24477db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24487db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24497db0ba24SDaniel Vetter 	 */
24507db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
245144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24525bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24537db0ba24SDaniel Vetter 				   reset_event);
24541f83fee0SDaniel Vetter 
245517e1df07SDaniel Vetter 		/*
2456f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2457f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2458f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2459f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2460f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2461f454c694SImre Deak 		 */
2462f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24637514747dSVille Syrjälä 
24647514747dSVille Syrjälä 		intel_prepare_reset(dev);
24657514747dSVille Syrjälä 
2466f454c694SImre Deak 		/*
246717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
246817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
246917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
247017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
247117e1df07SDaniel Vetter 		 */
2472f69061beSDaniel Vetter 		ret = i915_reset(dev);
2473f69061beSDaniel Vetter 
24747514747dSVille Syrjälä 		intel_finish_reset(dev);
247517e1df07SDaniel Vetter 
2476f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2477f454c694SImre Deak 
2478f69061beSDaniel Vetter 		if (ret == 0) {
2479f69061beSDaniel Vetter 			/*
2480f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2481f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2482f69061beSDaniel Vetter 			 * complete.
2483f69061beSDaniel Vetter 			 *
2484f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2485f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2486f69061beSDaniel Vetter 			 * updates before
2487f69061beSDaniel Vetter 			 * the counter increment.
2488f69061beSDaniel Vetter 			 */
24894e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2490f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2491f69061beSDaniel Vetter 
24925bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2493f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24941f83fee0SDaniel Vetter 		} else {
24952ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2496f316a42cSBen Gamari 		}
24971f83fee0SDaniel Vetter 
249817e1df07SDaniel Vetter 		/*
249917e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
250017e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
250117e1df07SDaniel Vetter 		 */
250217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2503f316a42cSBen Gamari 	}
25048a905236SJesse Barnes }
25058a905236SJesse Barnes 
250635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2507c0e09200SDave Airlie {
25088a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2509bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
251063eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2511050ee91fSBen Widawsky 	int pipe, i;
251263eeaf38SJesse Barnes 
251335aed2e6SChris Wilson 	if (!eir)
251435aed2e6SChris Wilson 		return;
251563eeaf38SJesse Barnes 
2516a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
25178a905236SJesse Barnes 
2518bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2519bd9854f9SBen Widawsky 
25208a905236SJesse Barnes 	if (IS_G4X(dev)) {
25218a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25228a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25238a905236SJesse Barnes 
2524a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2525a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2526050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2527050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2528a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2529a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25308a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25313143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25328a905236SJesse Barnes 		}
25338a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25348a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2535a70491ccSJoe Perches 			pr_err("page table error\n");
2536a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25378a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25383143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25398a905236SJesse Barnes 		}
25408a905236SJesse Barnes 	}
25418a905236SJesse Barnes 
2542a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
254363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
254463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2545a70491ccSJoe Perches 			pr_err("page table error\n");
2546a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
254763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25483143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
254963eeaf38SJesse Barnes 		}
25508a905236SJesse Barnes 	}
25518a905236SJesse Barnes 
255263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2553a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2554055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2555a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25569db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
255763eeaf38SJesse Barnes 		/* pipestat has already been acked */
255863eeaf38SJesse Barnes 	}
255963eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2560a70491ccSJoe Perches 		pr_err("instruction error\n");
2561a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2562050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2563050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2564a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
256563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
256663eeaf38SJesse Barnes 
2567a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2568a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2569a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
257063eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25713143a2bfSChris Wilson 			POSTING_READ(IPEIR);
257263eeaf38SJesse Barnes 		} else {
257363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
257463eeaf38SJesse Barnes 
2575a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2576a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2577a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2578a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
257963eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25803143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
258163eeaf38SJesse Barnes 		}
258263eeaf38SJesse Barnes 	}
258363eeaf38SJesse Barnes 
258463eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25853143a2bfSChris Wilson 	POSTING_READ(EIR);
258663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
258763eeaf38SJesse Barnes 	if (eir) {
258863eeaf38SJesse Barnes 		/*
258963eeaf38SJesse Barnes 		 * some errors might have become stuck,
259063eeaf38SJesse Barnes 		 * mask them.
259163eeaf38SJesse Barnes 		 */
259263eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
259363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
259463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
259563eeaf38SJesse Barnes 	}
259635aed2e6SChris Wilson }
259735aed2e6SChris Wilson 
259835aed2e6SChris Wilson /**
2599*b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
260035aed2e6SChris Wilson  * @dev: drm device
260135aed2e6SChris Wilson  *
2602*b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
260335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
260435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
260535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
260635aed2e6SChris Wilson  * of a ring dump etc.).
260735aed2e6SChris Wilson  */
260858174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
260958174462SMika Kuoppala 		       const char *fmt, ...)
261035aed2e6SChris Wilson {
261135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
261258174462SMika Kuoppala 	va_list args;
261358174462SMika Kuoppala 	char error_msg[80];
261435aed2e6SChris Wilson 
2615*b8d24a06SMika Kuoppala 	if (WARN_ON(mutex_is_locked(&dev_priv->dev->struct_mutex)))
2616*b8d24a06SMika Kuoppala 		return;
2617*b8d24a06SMika Kuoppala 
261858174462SMika Kuoppala 	va_start(args, fmt);
261958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
262058174462SMika Kuoppala 	va_end(args);
262158174462SMika Kuoppala 
262258174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
262335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
26248a905236SJesse Barnes 
2625ba1234d1SBen Gamari 	if (wedged) {
2626f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2627f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2628ba1234d1SBen Gamari 
262911ed50ecSBen Gamari 		/*
2630*b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2631*b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2632*b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
263317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
263417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
263517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
263617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
263717e1df07SDaniel Vetter 		 *
263817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
263917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
264017e1df07SDaniel Vetter 		 * counter atomic_t.
264111ed50ecSBen Gamari 		 */
264217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
264311ed50ecSBen Gamari 	}
264411ed50ecSBen Gamari 
2645*b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26468a905236SJesse Barnes }
26478a905236SJesse Barnes 
264842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
264942f52ef8SKeith Packard  * we use as a pipe index
265042f52ef8SKeith Packard  */
2651f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26520a3e67a4SJesse Barnes {
26532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2654e9d21d7fSKeith Packard 	unsigned long irqflags;
265571e0ffa5SJesse Barnes 
26565eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
265771e0ffa5SJesse Barnes 		return -EINVAL;
26580a3e67a4SJesse Barnes 
26591ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2660f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26617c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2662755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26630a3e67a4SJesse Barnes 	else
26647c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2665755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26661ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26678692d00eSChris Wilson 
26680a3e67a4SJesse Barnes 	return 0;
26690a3e67a4SJesse Barnes }
26700a3e67a4SJesse Barnes 
2671f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2672f796cf8fSJesse Barnes {
26732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2674f796cf8fSJesse Barnes 	unsigned long irqflags;
2675b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
267640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2677f796cf8fSJesse Barnes 
2678f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2679f796cf8fSJesse Barnes 		return -EINVAL;
2680f796cf8fSJesse Barnes 
2681f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2682b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2683b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2684b1f14ad0SJesse Barnes 
2685b1f14ad0SJesse Barnes 	return 0;
2686b1f14ad0SJesse Barnes }
2687b1f14ad0SJesse Barnes 
26887e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26897e231dbeSJesse Barnes {
26902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26917e231dbeSJesse Barnes 	unsigned long irqflags;
26927e231dbeSJesse Barnes 
26937e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26947e231dbeSJesse Barnes 		return -EINVAL;
26957e231dbeSJesse Barnes 
26967e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
269731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2698755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26997e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27007e231dbeSJesse Barnes 
27017e231dbeSJesse Barnes 	return 0;
27027e231dbeSJesse Barnes }
27037e231dbeSJesse Barnes 
2704abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2705abd58f01SBen Widawsky {
2706abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2707abd58f01SBen Widawsky 	unsigned long irqflags;
2708abd58f01SBen Widawsky 
2709abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2710abd58f01SBen Widawsky 		return -EINVAL;
2711abd58f01SBen Widawsky 
2712abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27137167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
27147167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2715abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2716abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2717abd58f01SBen Widawsky 	return 0;
2718abd58f01SBen Widawsky }
2719abd58f01SBen Widawsky 
272042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
272142f52ef8SKeith Packard  * we use as a pipe index
272242f52ef8SKeith Packard  */
2723f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
27240a3e67a4SJesse Barnes {
27252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2726e9d21d7fSKeith Packard 	unsigned long irqflags;
27270a3e67a4SJesse Barnes 
27281ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27297c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2730755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2731755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27321ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27330a3e67a4SJesse Barnes }
27340a3e67a4SJesse Barnes 
2735f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2736f796cf8fSJesse Barnes {
27372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2738f796cf8fSJesse Barnes 	unsigned long irqflags;
2739b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
274040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2741f796cf8fSJesse Barnes 
2742f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2743b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2744b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2745b1f14ad0SJesse Barnes }
2746b1f14ad0SJesse Barnes 
27477e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27487e231dbeSJesse Barnes {
27492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27507e231dbeSJesse Barnes 	unsigned long irqflags;
27517e231dbeSJesse Barnes 
27527e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
275331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2754755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27557e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27567e231dbeSJesse Barnes }
27577e231dbeSJesse Barnes 
2758abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2759abd58f01SBen Widawsky {
2760abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2761abd58f01SBen Widawsky 	unsigned long irqflags;
2762abd58f01SBen Widawsky 
2763abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2764abd58f01SBen Widawsky 		return;
2765abd58f01SBen Widawsky 
2766abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27677167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27687167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2769abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2770abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2771abd58f01SBen Widawsky }
2772abd58f01SBen Widawsky 
277344cdd6d2SJohn Harrison static struct drm_i915_gem_request *
277444cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2775852835f3SZou Nan hai {
2776893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
277744cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2778893eead0SChris Wilson }
2779893eead0SChris Wilson 
27809107e9d2SChris Wilson static bool
278144cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2782893eead0SChris Wilson {
27839107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27841b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2785f65d9421SBen Gamari }
2786f65d9421SBen Gamari 
2787a028c4b0SDaniel Vetter static bool
2788a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2789a028c4b0SDaniel Vetter {
2790a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2791a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2792a028c4b0SDaniel Vetter 	} else {
2793a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2794a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2795a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2796a028c4b0SDaniel Vetter 	}
2797a028c4b0SDaniel Vetter }
2798a028c4b0SDaniel Vetter 
2799a4872ba6SOscar Mateo static struct intel_engine_cs *
2800a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2801921d42eaSDaniel Vetter {
2802921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2803a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2804921d42eaSDaniel Vetter 	int i;
2805921d42eaSDaniel Vetter 
2806921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2807a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2808a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2809a6cdb93aSRodrigo Vivi 				continue;
2810a6cdb93aSRodrigo Vivi 
2811a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2812a6cdb93aSRodrigo Vivi 				return signaller;
2813a6cdb93aSRodrigo Vivi 		}
2814921d42eaSDaniel Vetter 	} else {
2815921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2816921d42eaSDaniel Vetter 
2817921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2818921d42eaSDaniel Vetter 			if(ring == signaller)
2819921d42eaSDaniel Vetter 				continue;
2820921d42eaSDaniel Vetter 
2821ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2822921d42eaSDaniel Vetter 				return signaller;
2823921d42eaSDaniel Vetter 		}
2824921d42eaSDaniel Vetter 	}
2825921d42eaSDaniel Vetter 
2826a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2827a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2828921d42eaSDaniel Vetter 
2829921d42eaSDaniel Vetter 	return NULL;
2830921d42eaSDaniel Vetter }
2831921d42eaSDaniel Vetter 
2832a4872ba6SOscar Mateo static struct intel_engine_cs *
2833a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2834a24a11e6SChris Wilson {
2835a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
283688fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2837a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2838a6cdb93aSRodrigo Vivi 	int i, backwards;
2839a24a11e6SChris Wilson 
2840a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2841a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28426274f212SChris Wilson 		return NULL;
2843a24a11e6SChris Wilson 
284488fe429dSDaniel Vetter 	/*
284588fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
284688fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2847a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2848a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
284988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
285088fe429dSDaniel Vetter 	 * ringbuffer itself.
2851a24a11e6SChris Wilson 	 */
285288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2853a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
285488fe429dSDaniel Vetter 
2855a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
285688fe429dSDaniel Vetter 		/*
285788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
285888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
285988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
286088fe429dSDaniel Vetter 		 */
2861ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
286288fe429dSDaniel Vetter 
286388fe429dSDaniel Vetter 		/* This here seems to blow up */
2864ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2865a24a11e6SChris Wilson 		if (cmd == ipehr)
2866a24a11e6SChris Wilson 			break;
2867a24a11e6SChris Wilson 
286888fe429dSDaniel Vetter 		head -= 4;
286988fe429dSDaniel Vetter 	}
2870a24a11e6SChris Wilson 
287188fe429dSDaniel Vetter 	if (!i)
287288fe429dSDaniel Vetter 		return NULL;
287388fe429dSDaniel Vetter 
2874ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2875a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2876a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2877a6cdb93aSRodrigo Vivi 		offset <<= 32;
2878a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2879a6cdb93aSRodrigo Vivi 	}
2880a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2881a24a11e6SChris Wilson }
2882a24a11e6SChris Wilson 
2883a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28846274f212SChris Wilson {
28856274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2886a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2887a0d036b0SChris Wilson 	u32 seqno;
28886274f212SChris Wilson 
28894be17381SChris Wilson 	ring->hangcheck.deadlock++;
28906274f212SChris Wilson 
28916274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28924be17381SChris Wilson 	if (signaller == NULL)
28934be17381SChris Wilson 		return -1;
28944be17381SChris Wilson 
28954be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28964be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28976274f212SChris Wilson 		return -1;
28986274f212SChris Wilson 
28994be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
29004be17381SChris Wilson 		return 1;
29014be17381SChris Wilson 
2902a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2903a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2904a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
29054be17381SChris Wilson 		return -1;
29064be17381SChris Wilson 
29074be17381SChris Wilson 	return 0;
29086274f212SChris Wilson }
29096274f212SChris Wilson 
29106274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29116274f212SChris Wilson {
2912a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
29136274f212SChris Wilson 	int i;
29146274f212SChris Wilson 
29156274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
29164be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
29176274f212SChris Wilson }
29186274f212SChris Wilson 
2919ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2920a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
29211ec14ad3SChris Wilson {
29221ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
29231ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29249107e9d2SChris Wilson 	u32 tmp;
29259107e9d2SChris Wilson 
2926f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2927f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2928f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2929f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2930f260fe7bSMika Kuoppala 		}
2931f260fe7bSMika Kuoppala 
2932f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2933f260fe7bSMika Kuoppala 	}
29346274f212SChris Wilson 
29359107e9d2SChris Wilson 	if (IS_GEN2(dev))
2936f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29379107e9d2SChris Wilson 
29389107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29399107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29409107e9d2SChris Wilson 	 * and break the hang. This should work on
29419107e9d2SChris Wilson 	 * all but the second generation chipsets.
29429107e9d2SChris Wilson 	 */
29439107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29441ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
294558174462SMika Kuoppala 		i915_handle_error(dev, false,
294658174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29471ec14ad3SChris Wilson 				  ring->name);
29481ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2949f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29501ec14ad3SChris Wilson 	}
2951a24a11e6SChris Wilson 
29526274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29536274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29546274f212SChris Wilson 		default:
2955f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29566274f212SChris Wilson 		case 1:
295758174462SMika Kuoppala 			i915_handle_error(dev, false,
295858174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2959a24a11e6SChris Wilson 					  ring->name);
2960a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2961f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29626274f212SChris Wilson 		case 0:
2963f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29646274f212SChris Wilson 		}
29659107e9d2SChris Wilson 	}
29669107e9d2SChris Wilson 
2967f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2968a24a11e6SChris Wilson }
2969d1e61e7fSChris Wilson 
2970737b1506SChris Wilson /*
2971f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
297205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
297305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
297405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
297505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
297605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2977f65d9421SBen Gamari  */
2978737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2979f65d9421SBen Gamari {
2980737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2981737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2982737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2983737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2984a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2985b4519513SChris Wilson 	int i;
298605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29879107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29889107e9d2SChris Wilson #define BUSY 1
29899107e9d2SChris Wilson #define KICK 5
29909107e9d2SChris Wilson #define HUNG 20
2991893eead0SChris Wilson 
2992d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29933e0dc6b0SBen Widawsky 		return;
29943e0dc6b0SBen Widawsky 
2995b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
299650877445SChris Wilson 		u64 acthd;
299750877445SChris Wilson 		u32 seqno;
29989107e9d2SChris Wilson 		bool busy = true;
2999b4519513SChris Wilson 
30006274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
30016274f212SChris Wilson 
300205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
300305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
300405407ff8SMika Kuoppala 
300505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
300644cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
3007da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
3008da661464SMika Kuoppala 
30099107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
30109107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
3011094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3012f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
30139107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
30149107e9d2SChris Wilson 								  ring->name);
3015f4adcd24SDaniel Vetter 						else
3016f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3017f4adcd24SDaniel Vetter 								 ring->name);
30189107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
3019094f9a54SChris Wilson 					}
3020094f9a54SChris Wilson 					/* Safeguard against driver failure */
3021094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
30229107e9d2SChris Wilson 				} else
30239107e9d2SChris Wilson 					busy = false;
302405407ff8SMika Kuoppala 			} else {
30256274f212SChris Wilson 				/* We always increment the hangcheck score
30266274f212SChris Wilson 				 * if the ring is busy and still processing
30276274f212SChris Wilson 				 * the same request, so that no single request
30286274f212SChris Wilson 				 * can run indefinitely (such as a chain of
30296274f212SChris Wilson 				 * batches). The only time we do not increment
30306274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30316274f212SChris Wilson 				 * ring is in a legitimate wait for another
30326274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30336274f212SChris Wilson 				 * victim and we want to be sure we catch the
30346274f212SChris Wilson 				 * right culprit. Then every time we do kick
30356274f212SChris Wilson 				 * the ring, add a small increment to the
30366274f212SChris Wilson 				 * score so that we can catch a batch that is
30376274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30386274f212SChris Wilson 				 * for stalling the machine.
30399107e9d2SChris Wilson 				 */
3040ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3041ad8beaeaSMika Kuoppala 								    acthd);
3042ad8beaeaSMika Kuoppala 
3043ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3044da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3045f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3046f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3047f260fe7bSMika Kuoppala 					break;
3048f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3049ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30506274f212SChris Wilson 					break;
3051f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3052ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30536274f212SChris Wilson 					break;
3054f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3055ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30566274f212SChris Wilson 					stuck[i] = true;
30576274f212SChris Wilson 					break;
30586274f212SChris Wilson 				}
305905407ff8SMika Kuoppala 			}
30609107e9d2SChris Wilson 		} else {
3061da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3062da661464SMika Kuoppala 
30639107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30649107e9d2SChris Wilson 			 * attempts across multiple batches.
30659107e9d2SChris Wilson 			 */
30669107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30679107e9d2SChris Wilson 				ring->hangcheck.score--;
3068f260fe7bSMika Kuoppala 
3069f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3070cbb465e7SChris Wilson 		}
3071f65d9421SBen Gamari 
307205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
307305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30749107e9d2SChris Wilson 		busy_count += busy;
307505407ff8SMika Kuoppala 	}
307605407ff8SMika Kuoppala 
307705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3078b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3079b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
308005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3081a43adf07SChris Wilson 				 ring->name);
3082a43adf07SChris Wilson 			rings_hung++;
308305407ff8SMika Kuoppala 		}
308405407ff8SMika Kuoppala 	}
308505407ff8SMika Kuoppala 
308605407ff8SMika Kuoppala 	if (rings_hung)
308758174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
308805407ff8SMika Kuoppala 
308905407ff8SMika Kuoppala 	if (busy_count)
309005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
309105407ff8SMika Kuoppala 		 * being added */
309210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
309310cd45b6SMika Kuoppala }
309410cd45b6SMika Kuoppala 
309510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
309610cd45b6SMika Kuoppala {
3097737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3098672e7b7cSChris Wilson 
3099d330a953SJani Nikula 	if (!i915.enable_hangcheck)
310010cd45b6SMika Kuoppala 		return;
310110cd45b6SMika Kuoppala 
3102737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3103737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3104737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3105737b1506SChris Wilson 	 */
3106737b1506SChris Wilson 
3107737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3108737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3109f65d9421SBen Gamari }
3110f65d9421SBen Gamari 
31111c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
311291738a95SPaulo Zanoni {
311391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
311491738a95SPaulo Zanoni 
311591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
311691738a95SPaulo Zanoni 		return;
311791738a95SPaulo Zanoni 
3118f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3119105b122eSPaulo Zanoni 
3120105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3121105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3122622364b6SPaulo Zanoni }
3123105b122eSPaulo Zanoni 
312491738a95SPaulo Zanoni /*
3125622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3126622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3127622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3128622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3129622364b6SPaulo Zanoni  *
3130622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
313191738a95SPaulo Zanoni  */
3132622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3133622364b6SPaulo Zanoni {
3134622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3135622364b6SPaulo Zanoni 
3136622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3137622364b6SPaulo Zanoni 		return;
3138622364b6SPaulo Zanoni 
3139622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
314091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
314191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
314291738a95SPaulo Zanoni }
314391738a95SPaulo Zanoni 
31447c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3145d18ea1b5SDaniel Vetter {
3146d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3147d18ea1b5SDaniel Vetter 
3148f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3149a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3150f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3151d18ea1b5SDaniel Vetter }
3152d18ea1b5SDaniel Vetter 
3153c0e09200SDave Airlie /* drm_dma.h hooks
3154c0e09200SDave Airlie */
3155be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3156036a4a7dSZhenyu Wang {
31572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3158036a4a7dSZhenyu Wang 
31590c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3160bdfcdb63SDaniel Vetter 
3161f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3162c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3163c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3164036a4a7dSZhenyu Wang 
31657c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3166c650156aSZhenyu Wang 
31671c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31687d99163dSBen Widawsky }
31697d99163dSBen Widawsky 
317070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
317170591a41SVille Syrjälä {
317270591a41SVille Syrjälä 	enum pipe pipe;
317370591a41SVille Syrjälä 
317470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
317570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
317670591a41SVille Syrjälä 
317770591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
317870591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
317970591a41SVille Syrjälä 
318070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
318170591a41SVille Syrjälä }
318270591a41SVille Syrjälä 
31837e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31847e231dbeSJesse Barnes {
31852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31867e231dbeSJesse Barnes 
31877e231dbeSJesse Barnes 	/* VLV magic */
31887e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31897e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31907e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31917e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31927e231dbeSJesse Barnes 
31937c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31947e231dbeSJesse Barnes 
31957c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31967e231dbeSJesse Barnes 
319770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31987e231dbeSJesse Barnes }
31997e231dbeSJesse Barnes 
3200d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3201d6e3cca3SDaniel Vetter {
3202d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3203d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3204d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3205d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3206d6e3cca3SDaniel Vetter }
3207d6e3cca3SDaniel Vetter 
3208823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3209abd58f01SBen Widawsky {
3210abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3211abd58f01SBen Widawsky 	int pipe;
3212abd58f01SBen Widawsky 
3213abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3214abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3215abd58f01SBen Widawsky 
3216d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3217abd58f01SBen Widawsky 
3218055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3219f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3220813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3221f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3222abd58f01SBen Widawsky 
3223f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3224f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3225f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3226abd58f01SBen Widawsky 
32271c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3228abd58f01SBen Widawsky }
3229abd58f01SBen Widawsky 
3230d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3231d49bdb0eSPaulo Zanoni {
32321180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3233d49bdb0eSPaulo Zanoni 
323413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3235d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
32361180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3237d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
32381180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
323913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3240d49bdb0eSPaulo Zanoni }
3241d49bdb0eSPaulo Zanoni 
324243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
324343f328d7SVille Syrjälä {
324443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
324543f328d7SVille Syrjälä 
324643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
324743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
324843f328d7SVille Syrjälä 
3249d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
325043f328d7SVille Syrjälä 
325143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
325243f328d7SVille Syrjälä 
325343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
325443f328d7SVille Syrjälä 
325570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
325643f328d7SVille Syrjälä }
325743f328d7SVille Syrjälä 
325882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
325982a28bcfSDaniel Vetter {
32602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
326182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3262fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
326382a28bcfSDaniel Vetter 
326482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3265fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3266b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3267cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3268fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
326982a28bcfSDaniel Vetter 	} else {
3270fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3271b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3272cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3273fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
327482a28bcfSDaniel Vetter 	}
327582a28bcfSDaniel Vetter 
3276fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
327782a28bcfSDaniel Vetter 
32787fe0b973SKeith Packard 	/*
32797fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32807fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32817fe0b973SKeith Packard 	 *
32827fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32837fe0b973SKeith Packard 	 */
32847fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32857fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32867fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32877fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32887fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32897fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32907fe0b973SKeith Packard }
32917fe0b973SKeith Packard 
3292d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3293d46da437SPaulo Zanoni {
32942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
329582a28bcfSDaniel Vetter 	u32 mask;
3296d46da437SPaulo Zanoni 
3297692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3298692a04cfSDaniel Vetter 		return;
3299692a04cfSDaniel Vetter 
3300105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
33015c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3302105b122eSPaulo Zanoni 	else
33035c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33048664281bSPaulo Zanoni 
3305337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3306d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3307d46da437SPaulo Zanoni }
3308d46da437SPaulo Zanoni 
33090a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33100a9a8c91SDaniel Vetter {
33110a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
33120a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33130a9a8c91SDaniel Vetter 
33140a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33150a9a8c91SDaniel Vetter 
33160a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3317040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33180a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
331935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
332035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33210a9a8c91SDaniel Vetter 	}
33220a9a8c91SDaniel Vetter 
33230a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33240a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33250a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33260a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33270a9a8c91SDaniel Vetter 	} else {
33280a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33290a9a8c91SDaniel Vetter 	}
33300a9a8c91SDaniel Vetter 
333135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33320a9a8c91SDaniel Vetter 
33330a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
333478e68d36SImre Deak 		/*
333578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
333678e68d36SImre Deak 		 * itself is enabled/disabled.
333778e68d36SImre Deak 		 */
33380a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33390a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33400a9a8c91SDaniel Vetter 
3341605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
334235079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33430a9a8c91SDaniel Vetter 	}
33440a9a8c91SDaniel Vetter }
33450a9a8c91SDaniel Vetter 
3346f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3347036a4a7dSZhenyu Wang {
33482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33498e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33508e76f8dcSPaulo Zanoni 
33518e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33528e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33538e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33548e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33555c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33568e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33575c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33588e76f8dcSPaulo Zanoni 	} else {
33598e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3360ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33615b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33625b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33635b3a856bSDaniel Vetter 				DE_POISON);
33645c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33655c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33668e76f8dcSPaulo Zanoni 	}
3367036a4a7dSZhenyu Wang 
33681ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3369036a4a7dSZhenyu Wang 
33700c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33710c841212SPaulo Zanoni 
3372622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3373622364b6SPaulo Zanoni 
337435079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3375036a4a7dSZhenyu Wang 
33760a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3377036a4a7dSZhenyu Wang 
3378d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33797fe0b973SKeith Packard 
3380f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33816005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33826005ce42SDaniel Vetter 		 *
33836005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33844bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33854bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3386d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3387f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3388d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3389f97108d1SJesse Barnes 	}
3390f97108d1SJesse Barnes 
3391036a4a7dSZhenyu Wang 	return 0;
3392036a4a7dSZhenyu Wang }
3393036a4a7dSZhenyu Wang 
3394f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3395f8b79e58SImre Deak {
3396f8b79e58SImre Deak 	u32 pipestat_mask;
3397f8b79e58SImre Deak 	u32 iir_mask;
3398120dda4fSVille Syrjälä 	enum pipe pipe;
3399f8b79e58SImre Deak 
3400f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3401f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3402f8b79e58SImre Deak 
3403120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3404120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3405f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3406f8b79e58SImre Deak 
3407f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3408f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3409f8b79e58SImre Deak 
3410120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3411120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3412120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3413f8b79e58SImre Deak 
3414f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3415f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3416f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3417120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3418120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3419f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3420f8b79e58SImre Deak 
3421f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3422f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3423f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
342476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
342576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3426f8b79e58SImre Deak }
3427f8b79e58SImre Deak 
3428f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3429f8b79e58SImre Deak {
3430f8b79e58SImre Deak 	u32 pipestat_mask;
3431f8b79e58SImre Deak 	u32 iir_mask;
3432120dda4fSVille Syrjälä 	enum pipe pipe;
3433f8b79e58SImre Deak 
3434f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3435f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34366c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3437120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3438120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3439f8b79e58SImre Deak 
3440f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3441f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
344276e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3443f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3444f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3445f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3446f8b79e58SImre Deak 
3447f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3448f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3449f8b79e58SImre Deak 
3450120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3451120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3452120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3453f8b79e58SImre Deak 
3454f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3455f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3456120dda4fSVille Syrjälä 
3457120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3458120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3459f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3460f8b79e58SImre Deak }
3461f8b79e58SImre Deak 
3462f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3463f8b79e58SImre Deak {
3464f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3465f8b79e58SImre Deak 
3466f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3467f8b79e58SImre Deak 		return;
3468f8b79e58SImre Deak 
3469f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3470f8b79e58SImre Deak 
3471950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3472f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3473f8b79e58SImre Deak }
3474f8b79e58SImre Deak 
3475f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3476f8b79e58SImre Deak {
3477f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3478f8b79e58SImre Deak 
3479f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3480f8b79e58SImre Deak 		return;
3481f8b79e58SImre Deak 
3482f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3483f8b79e58SImre Deak 
3484950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3485f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3486f8b79e58SImre Deak }
3487f8b79e58SImre Deak 
34880e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34897e231dbeSJesse Barnes {
3490f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34917e231dbeSJesse Barnes 
349220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
349320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
349420afbda2SDaniel Vetter 
34957e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
349676e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
349776e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
349876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
349976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
35007e231dbeSJesse Barnes 
3501b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3502b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3503d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3504f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3505f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3506d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
35070e6c9a9eSVille Syrjälä }
35080e6c9a9eSVille Syrjälä 
35090e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35100e6c9a9eSVille Syrjälä {
35110e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35120e6c9a9eSVille Syrjälä 
35130e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
35147e231dbeSJesse Barnes 
35150a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35167e231dbeSJesse Barnes 
35177e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
35187e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
35197e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35207e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35217e231dbeSJesse Barnes #endif
35227e231dbeSJesse Barnes 
35237e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
352420afbda2SDaniel Vetter 
352520afbda2SDaniel Vetter 	return 0;
352620afbda2SDaniel Vetter }
352720afbda2SDaniel Vetter 
3528abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3529abd58f01SBen Widawsky {
3530abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3531abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3532abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
353373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3534abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
353573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
353673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3537abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
353873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
353973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
354073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3541abd58f01SBen Widawsky 		0,
354273d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
354373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3544abd58f01SBen Widawsky 		};
3545abd58f01SBen Widawsky 
35460961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35479a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35489a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
354978e68d36SImre Deak 	/*
355078e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
355178e68d36SImre Deak 	 * is enabled/disabled.
355278e68d36SImre Deak 	 */
355378e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
35549a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3555abd58f01SBen Widawsky }
3556abd58f01SBen Widawsky 
3557abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3558abd58f01SBen Widawsky {
3559770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3560770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3561abd58f01SBen Widawsky 	int pipe;
356288e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3563770de83dSDamien Lespiau 
356488e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3565770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3566770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
356788e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
356888e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
356988e04703SJesse Barnes 	} else
3570770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3571770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3572770de83dSDamien Lespiau 
3573770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3574770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3575770de83dSDamien Lespiau 
357613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
357713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
357813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3579abd58f01SBen Widawsky 
3580055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3581f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3582813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3583813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3584813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
358535079899SPaulo Zanoni 					  de_pipe_enables);
3586abd58f01SBen Widawsky 
358788e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3588abd58f01SBen Widawsky }
3589abd58f01SBen Widawsky 
3590abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3591abd58f01SBen Widawsky {
3592abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3593abd58f01SBen Widawsky 
3594622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3595622364b6SPaulo Zanoni 
3596abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3597abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3598abd58f01SBen Widawsky 
3599abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3600abd58f01SBen Widawsky 
3601abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3602abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3603abd58f01SBen Widawsky 
3604abd58f01SBen Widawsky 	return 0;
3605abd58f01SBen Widawsky }
3606abd58f01SBen Widawsky 
360743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
360843f328d7SVille Syrjälä {
360943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
361043f328d7SVille Syrjälä 
3611c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
361243f328d7SVille Syrjälä 
361343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
361443f328d7SVille Syrjälä 
361543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
361643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
361743f328d7SVille Syrjälä 
361843f328d7SVille Syrjälä 	return 0;
361943f328d7SVille Syrjälä }
362043f328d7SVille Syrjälä 
3621abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3622abd58f01SBen Widawsky {
3623abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3624abd58f01SBen Widawsky 
3625abd58f01SBen Widawsky 	if (!dev_priv)
3626abd58f01SBen Widawsky 		return;
3627abd58f01SBen Widawsky 
3628823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3629abd58f01SBen Widawsky }
3630abd58f01SBen Widawsky 
36318ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36328ea0be4fSVille Syrjälä {
36338ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36348ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36358ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36368ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36378ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36388ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36398ea0be4fSVille Syrjälä 
36408ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36418ea0be4fSVille Syrjälä 
3642c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
36438ea0be4fSVille Syrjälä }
36448ea0be4fSVille Syrjälä 
36457e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36467e231dbeSJesse Barnes {
36472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36487e231dbeSJesse Barnes 
36497e231dbeSJesse Barnes 	if (!dev_priv)
36507e231dbeSJesse Barnes 		return;
36517e231dbeSJesse Barnes 
3652843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3653843d0e7dSImre Deak 
3654893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3655893fce8eSVille Syrjälä 
36567e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3657f8b79e58SImre Deak 
36588ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36597e231dbeSJesse Barnes }
36607e231dbeSJesse Barnes 
366143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
366243f328d7SVille Syrjälä {
366343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
366443f328d7SVille Syrjälä 
366543f328d7SVille Syrjälä 	if (!dev_priv)
366643f328d7SVille Syrjälä 		return;
366743f328d7SVille Syrjälä 
366843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
366943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
367043f328d7SVille Syrjälä 
3671a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
367243f328d7SVille Syrjälä 
3673a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
367443f328d7SVille Syrjälä 
3675c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
367643f328d7SVille Syrjälä }
367743f328d7SVille Syrjälä 
3678f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3679036a4a7dSZhenyu Wang {
36802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36814697995bSJesse Barnes 
36824697995bSJesse Barnes 	if (!dev_priv)
36834697995bSJesse Barnes 		return;
36844697995bSJesse Barnes 
3685be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3686036a4a7dSZhenyu Wang }
3687036a4a7dSZhenyu Wang 
3688c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3689c2798b19SChris Wilson {
36902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3691c2798b19SChris Wilson 	int pipe;
3692c2798b19SChris Wilson 
3693055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3694c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3695c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3696c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3697c2798b19SChris Wilson 	POSTING_READ16(IER);
3698c2798b19SChris Wilson }
3699c2798b19SChris Wilson 
3700c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3701c2798b19SChris Wilson {
37022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3703c2798b19SChris Wilson 
3704c2798b19SChris Wilson 	I915_WRITE16(EMR,
3705c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3706c2798b19SChris Wilson 
3707c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3708c2798b19SChris Wilson 	dev_priv->irq_mask =
3709c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3710c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3711c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3712c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3713c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3714c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3715c2798b19SChris Wilson 
3716c2798b19SChris Wilson 	I915_WRITE16(IER,
3717c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3718c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3719c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3720c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3721c2798b19SChris Wilson 	POSTING_READ16(IER);
3722c2798b19SChris Wilson 
3723379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3724379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3725d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3726755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3727755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3728d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3729379ef82dSDaniel Vetter 
3730c2798b19SChris Wilson 	return 0;
3731c2798b19SChris Wilson }
3732c2798b19SChris Wilson 
373390a72f87SVille Syrjälä /*
373490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
373590a72f87SVille Syrjälä  */
373690a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37371f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
373890a72f87SVille Syrjälä {
37392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37401f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
374190a72f87SVille Syrjälä 
37428d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
374390a72f87SVille Syrjälä 		return false;
374490a72f87SVille Syrjälä 
374590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3746d6bbafa1SChris Wilson 		goto check_page_flip;
374790a72f87SVille Syrjälä 
374890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
374990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
375090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
375190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
375290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
375390a72f87SVille Syrjälä 	 */
375490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3755d6bbafa1SChris Wilson 		goto check_page_flip;
375690a72f87SVille Syrjälä 
37577d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
375890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
375990a72f87SVille Syrjälä 	return true;
3760d6bbafa1SChris Wilson 
3761d6bbafa1SChris Wilson check_page_flip:
3762d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3763d6bbafa1SChris Wilson 	return false;
376490a72f87SVille Syrjälä }
376590a72f87SVille Syrjälä 
3766ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3767c2798b19SChris Wilson {
376845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3770c2798b19SChris Wilson 	u16 iir, new_iir;
3771c2798b19SChris Wilson 	u32 pipe_stats[2];
3772c2798b19SChris Wilson 	int pipe;
3773c2798b19SChris Wilson 	u16 flip_mask =
3774c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3775c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3776c2798b19SChris Wilson 
3777c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3778c2798b19SChris Wilson 	if (iir == 0)
3779c2798b19SChris Wilson 		return IRQ_NONE;
3780c2798b19SChris Wilson 
3781c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3782c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3783c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3784c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3785c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3786c2798b19SChris Wilson 		 */
3787222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3788c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3789aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3790c2798b19SChris Wilson 
3791055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3792c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3793c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3794c2798b19SChris Wilson 
3795c2798b19SChris Wilson 			/*
3796c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3797c2798b19SChris Wilson 			 */
37982d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3799c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3800c2798b19SChris Wilson 		}
3801222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3802c2798b19SChris Wilson 
3803c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3804c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3805c2798b19SChris Wilson 
3806c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3807c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3808c2798b19SChris Wilson 
3809055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38101f1c2e24SVille Syrjälä 			int plane = pipe;
38113a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38121f1c2e24SVille Syrjälä 				plane = !plane;
38131f1c2e24SVille Syrjälä 
38144356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38151f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38161f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3817c2798b19SChris Wilson 
38184356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3819277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38202d9d2b0bSVille Syrjälä 
38211f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38221f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38231f7247c0SDaniel Vetter 								    pipe);
38244356d586SDaniel Vetter 		}
3825c2798b19SChris Wilson 
3826c2798b19SChris Wilson 		iir = new_iir;
3827c2798b19SChris Wilson 	}
3828c2798b19SChris Wilson 
3829c2798b19SChris Wilson 	return IRQ_HANDLED;
3830c2798b19SChris Wilson }
3831c2798b19SChris Wilson 
3832c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3833c2798b19SChris Wilson {
38342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3835c2798b19SChris Wilson 	int pipe;
3836c2798b19SChris Wilson 
3837055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3838c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3839c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3840c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3841c2798b19SChris Wilson 	}
3842c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3843c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3844c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3845c2798b19SChris Wilson }
3846c2798b19SChris Wilson 
3847a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3848a266c7d5SChris Wilson {
38492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3850a266c7d5SChris Wilson 	int pipe;
3851a266c7d5SChris Wilson 
3852a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3853a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3854a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3855a266c7d5SChris Wilson 	}
3856a266c7d5SChris Wilson 
385700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3858055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3859a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3860a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3861a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3862a266c7d5SChris Wilson 	POSTING_READ(IER);
3863a266c7d5SChris Wilson }
3864a266c7d5SChris Wilson 
3865a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3866a266c7d5SChris Wilson {
38672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
386838bde180SChris Wilson 	u32 enable_mask;
3869a266c7d5SChris Wilson 
387038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
387138bde180SChris Wilson 
387238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
387338bde180SChris Wilson 	dev_priv->irq_mask =
387438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
387538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
387638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
387738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
387838bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
387938bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
388038bde180SChris Wilson 
388138bde180SChris Wilson 	enable_mask =
388238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
388338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388538bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
388638bde180SChris Wilson 		I915_USER_INTERRUPT;
388738bde180SChris Wilson 
3888a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
388920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
389020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
389120afbda2SDaniel Vetter 
3892a266c7d5SChris Wilson 		/* Enable in IER... */
3893a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3894a266c7d5SChris Wilson 		/* and unmask in IMR */
3895a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3896a266c7d5SChris Wilson 	}
3897a266c7d5SChris Wilson 
3898a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3899a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3900a266c7d5SChris Wilson 	POSTING_READ(IER);
3901a266c7d5SChris Wilson 
3902f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
390320afbda2SDaniel Vetter 
3904379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3905379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3906d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3907755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3908755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3910379ef82dSDaniel Vetter 
391120afbda2SDaniel Vetter 	return 0;
391220afbda2SDaniel Vetter }
391320afbda2SDaniel Vetter 
391490a72f87SVille Syrjälä /*
391590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
391690a72f87SVille Syrjälä  */
391790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
391890a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
391990a72f87SVille Syrjälä {
39202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
392190a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
392290a72f87SVille Syrjälä 
39238d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
392490a72f87SVille Syrjälä 		return false;
392590a72f87SVille Syrjälä 
392690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3927d6bbafa1SChris Wilson 		goto check_page_flip;
392890a72f87SVille Syrjälä 
392990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
393090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
393190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
393290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
393390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
393490a72f87SVille Syrjälä 	 */
393590a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3936d6bbafa1SChris Wilson 		goto check_page_flip;
393790a72f87SVille Syrjälä 
39387d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
393990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
394090a72f87SVille Syrjälä 	return true;
3941d6bbafa1SChris Wilson 
3942d6bbafa1SChris Wilson check_page_flip:
3943d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3944d6bbafa1SChris Wilson 	return false;
394590a72f87SVille Syrjälä }
394690a72f87SVille Syrjälä 
3947ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3948a266c7d5SChris Wilson {
394945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39518291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
395238bde180SChris Wilson 	u32 flip_mask =
395338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
395438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
395538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 	iir = I915_READ(IIR);
395838bde180SChris Wilson 	do {
395938bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39608291ee90SChris Wilson 		bool blc_event = false;
3961a266c7d5SChris Wilson 
3962a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3963a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3964a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3965a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3966a266c7d5SChris Wilson 		 */
3967222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3968a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3969aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3970a266c7d5SChris Wilson 
3971055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3972a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3973a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3974a266c7d5SChris Wilson 
397538bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3976a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3977a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
397838bde180SChris Wilson 				irq_received = true;
3979a266c7d5SChris Wilson 			}
3980a266c7d5SChris Wilson 		}
3981222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3982a266c7d5SChris Wilson 
3983a266c7d5SChris Wilson 		if (!irq_received)
3984a266c7d5SChris Wilson 			break;
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
398716c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
398816c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
398916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3990a266c7d5SChris Wilson 
399138bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3992a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3993a266c7d5SChris Wilson 
3994a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3995a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3996a266c7d5SChris Wilson 
3997055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
399838bde180SChris Wilson 			int plane = pipe;
39993a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
400038bde180SChris Wilson 				plane = !plane;
40015e2032d4SVille Syrjälä 
400290a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
400390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
400490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4005a266c7d5SChris Wilson 
4006a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4007a266c7d5SChris Wilson 				blc_event = true;
40084356d586SDaniel Vetter 
40094356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4010277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40112d9d2b0bSVille Syrjälä 
40121f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40131f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40141f7247c0SDaniel Vetter 								    pipe);
4015a266c7d5SChris Wilson 		}
4016a266c7d5SChris Wilson 
4017a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4018a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4019a266c7d5SChris Wilson 
4020a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4021a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4022a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4023a266c7d5SChris Wilson 		 * we would never get another interrupt.
4024a266c7d5SChris Wilson 		 *
4025a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4026a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4027a266c7d5SChris Wilson 		 * another one.
4028a266c7d5SChris Wilson 		 *
4029a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4030a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4031a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4032a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4033a266c7d5SChris Wilson 		 * stray interrupts.
4034a266c7d5SChris Wilson 		 */
403538bde180SChris Wilson 		ret = IRQ_HANDLED;
4036a266c7d5SChris Wilson 		iir = new_iir;
403738bde180SChris Wilson 	} while (iir & ~flip_mask);
4038a266c7d5SChris Wilson 
4039a266c7d5SChris Wilson 	return ret;
4040a266c7d5SChris Wilson }
4041a266c7d5SChris Wilson 
4042a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4043a266c7d5SChris Wilson {
40442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4045a266c7d5SChris Wilson 	int pipe;
4046a266c7d5SChris Wilson 
4047a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4048a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4049a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4050a266c7d5SChris Wilson 	}
4051a266c7d5SChris Wilson 
405200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4053055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
405455b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4055a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
405655b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
405755b39755SChris Wilson 	}
4058a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4059a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4060a266c7d5SChris Wilson 
4061a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4062a266c7d5SChris Wilson }
4063a266c7d5SChris Wilson 
4064a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4065a266c7d5SChris Wilson {
40662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4067a266c7d5SChris Wilson 	int pipe;
4068a266c7d5SChris Wilson 
4069a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4070a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4071a266c7d5SChris Wilson 
4072a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4073055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4074a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4075a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4076a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4077a266c7d5SChris Wilson 	POSTING_READ(IER);
4078a266c7d5SChris Wilson }
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4081a266c7d5SChris Wilson {
40822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4083bbba0a97SChris Wilson 	u32 enable_mask;
4084a266c7d5SChris Wilson 	u32 error_mask;
4085a266c7d5SChris Wilson 
4086a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4087bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4088adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4089bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4090bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4091bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4092bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4093bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4094bbba0a97SChris Wilson 
4095bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
409621ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409721ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4098bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4099bbba0a97SChris Wilson 
4100bbba0a97SChris Wilson 	if (IS_G4X(dev))
4101bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4102a266c7d5SChris Wilson 
4103b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4104b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4105d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4106755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4107755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4108755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4109d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4110a266c7d5SChris Wilson 
4111a266c7d5SChris Wilson 	/*
4112a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4113a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4114a266c7d5SChris Wilson 	 */
4115a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4116a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4117a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4118a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4119a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4120a266c7d5SChris Wilson 	} else {
4121a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4122a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4123a266c7d5SChris Wilson 	}
4124a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4127a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4128a266c7d5SChris Wilson 	POSTING_READ(IER);
4129a266c7d5SChris Wilson 
413020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
413120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
413220afbda2SDaniel Vetter 
4133f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
413420afbda2SDaniel Vetter 
413520afbda2SDaniel Vetter 	return 0;
413620afbda2SDaniel Vetter }
413720afbda2SDaniel Vetter 
4138bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
413920afbda2SDaniel Vetter {
41402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4141cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
414220afbda2SDaniel Vetter 	u32 hotplug_en;
414320afbda2SDaniel Vetter 
4144b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4145b5ea2d56SDaniel Vetter 
4146bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4147bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4148adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4149e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4150b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
4151cd569aedSEgbert Eich 		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4152cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4153a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4154a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4155a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4156a266c7d5SChris Wilson 	*/
4157a266c7d5SChris Wilson 	if (IS_G4X(dev))
4158a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
415985fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4160a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4161a266c7d5SChris Wilson 
4162a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4163a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4164a266c7d5SChris Wilson }
4165a266c7d5SChris Wilson 
4166ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4167a266c7d5SChris Wilson {
416845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4170a266c7d5SChris Wilson 	u32 iir, new_iir;
4171a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4172a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
417321ad8330SVille Syrjälä 	u32 flip_mask =
417421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
417521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4176a266c7d5SChris Wilson 
4177a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4178a266c7d5SChris Wilson 
4179a266c7d5SChris Wilson 	for (;;) {
4180501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41812c8ba29fSChris Wilson 		bool blc_event = false;
41822c8ba29fSChris Wilson 
4183a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4184a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4185a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4186a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4187a266c7d5SChris Wilson 		 */
4188222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4189a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4190aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4191a266c7d5SChris Wilson 
4192055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4193a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4194a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4195a266c7d5SChris Wilson 
4196a266c7d5SChris Wilson 			/*
4197a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4198a266c7d5SChris Wilson 			 */
4199a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4200a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4201501e01d7SVille Syrjälä 				irq_received = true;
4202a266c7d5SChris Wilson 			}
4203a266c7d5SChris Wilson 		}
4204222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4205a266c7d5SChris Wilson 
4206a266c7d5SChris Wilson 		if (!irq_received)
4207a266c7d5SChris Wilson 			break;
4208a266c7d5SChris Wilson 
4209a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4210a266c7d5SChris Wilson 
4211a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
421216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
421316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4214a266c7d5SChris Wilson 
421521ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4216a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4217a266c7d5SChris Wilson 
4218a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4219a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4220a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4221a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4222a266c7d5SChris Wilson 
4223055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42242c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
422590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
422690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4227a266c7d5SChris Wilson 
4228a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4229a266c7d5SChris Wilson 				blc_event = true;
42304356d586SDaniel Vetter 
42314356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4232277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4233a266c7d5SChris Wilson 
42341f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42351f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42362d9d2b0bSVille Syrjälä 		}
4237a266c7d5SChris Wilson 
4238a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4239a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4240a266c7d5SChris Wilson 
4241515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4242515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4243515ac2bbSDaniel Vetter 
4244a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4245a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4246a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4247a266c7d5SChris Wilson 		 * we would never get another interrupt.
4248a266c7d5SChris Wilson 		 *
4249a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4250a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4251a266c7d5SChris Wilson 		 * another one.
4252a266c7d5SChris Wilson 		 *
4253a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4254a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4255a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4256a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4257a266c7d5SChris Wilson 		 * stray interrupts.
4258a266c7d5SChris Wilson 		 */
4259a266c7d5SChris Wilson 		iir = new_iir;
4260a266c7d5SChris Wilson 	}
4261a266c7d5SChris Wilson 
4262a266c7d5SChris Wilson 	return ret;
4263a266c7d5SChris Wilson }
4264a266c7d5SChris Wilson 
4265a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4266a266c7d5SChris Wilson {
42672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4268a266c7d5SChris Wilson 	int pipe;
4269a266c7d5SChris Wilson 
4270a266c7d5SChris Wilson 	if (!dev_priv)
4271a266c7d5SChris Wilson 		return;
4272a266c7d5SChris Wilson 
4273a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4274a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4275a266c7d5SChris Wilson 
4276a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4277055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4278a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4279a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4280a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4281a266c7d5SChris Wilson 
4282055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4283a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4284a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4285a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4286a266c7d5SChris Wilson }
4287a266c7d5SChris Wilson 
42884cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4289ac4c16c5SEgbert Eich {
42906323751dSImre Deak 	struct drm_i915_private *dev_priv =
42916323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42926323751dSImre Deak 			     hotplug_reenable_work.work);
4293ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4294ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4295ac4c16c5SEgbert Eich 	int i;
4296ac4c16c5SEgbert Eich 
42976323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42986323751dSImre Deak 
42994cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4300ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4301ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4302ac4c16c5SEgbert Eich 
4303ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4304ac4c16c5SEgbert Eich 			continue;
4305ac4c16c5SEgbert Eich 
4306ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4307ac4c16c5SEgbert Eich 
4308ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4309ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4310ac4c16c5SEgbert Eich 
4311ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4312ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4313ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4314c23cc417SJani Nikula 							 connector->name);
4315ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4316ac4c16c5SEgbert Eich 				if (!connector->polled)
4317ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4318ac4c16c5SEgbert Eich 			}
4319ac4c16c5SEgbert Eich 		}
4320ac4c16c5SEgbert Eich 	}
4321ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4322ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
43234cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43246323751dSImre Deak 
43256323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4326ac4c16c5SEgbert Eich }
4327ac4c16c5SEgbert Eich 
4328fca52a55SDaniel Vetter /**
4329fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4330fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4331fca52a55SDaniel Vetter  *
4332fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4333fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4334fca52a55SDaniel Vetter  */
4335b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4336f71d4af4SJesse Barnes {
4337b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43388b2e326dSChris Wilson 
43398b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
434013cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4341c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4342a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43438b2e326dSChris Wilson 
4344a6706b45SDeepak S 	/* Let's track the enabled rps events */
4345b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43466c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
434731685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
434831685c25SDeepak S 	else
4349a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4350a6706b45SDeepak S 
4351737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4352737b1506SChris Wilson 			  i915_hangcheck_elapsed);
43536323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
43544cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
435561bac78eSDaniel Vetter 
435697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43579ee32feaSDaniel Vetter 
4358b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43594cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43604cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4361b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4362f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4363f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4364391f75e2SVille Syrjälä 	} else {
4365391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4366391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4367f71d4af4SJesse Barnes 	}
4368f71d4af4SJesse Barnes 
436921da2700SVille Syrjälä 	/*
437021da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
437121da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
437221da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
437321da2700SVille Syrjälä 	 */
4374b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
437521da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
437621da2700SVille Syrjälä 
4377c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4378f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4379f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4380c2baf4b7SVille Syrjälä 	}
4381f71d4af4SJesse Barnes 
4382b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
438343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
438443f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
438543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
438643f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
438743f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
438843f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
438943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4390b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43917e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43927e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43937e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43947e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43957e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43967e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4397fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4398b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4399abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4400723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4401abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4402abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4403abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4404abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4405abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4406f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4407f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4408723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4409f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4410f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4411f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4412f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
441382a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4414f71d4af4SJesse Barnes 	} else {
4415b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4416c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4417c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4418c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4419c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4420b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4421a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4422a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4423a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4424a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4425c2798b19SChris Wilson 		} else {
4426a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4427a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4428a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4429a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4430c2798b19SChris Wilson 		}
4431778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4432778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4433f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4434f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4435f71d4af4SJesse Barnes 	}
4436f71d4af4SJesse Barnes }
443720afbda2SDaniel Vetter 
4438fca52a55SDaniel Vetter /**
4439fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4440fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4441fca52a55SDaniel Vetter  *
4442fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4443fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4444fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4445fca52a55SDaniel Vetter  * obeyed.
4446fca52a55SDaniel Vetter  *
4447fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4448fca52a55SDaniel Vetter  * in the driver load and resume code.
4449fca52a55SDaniel Vetter  */
4450b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
445120afbda2SDaniel Vetter {
4452b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4453821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4454821450c6SEgbert Eich 	struct drm_connector *connector;
4455821450c6SEgbert Eich 	int i;
445620afbda2SDaniel Vetter 
4457821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4458821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4459821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4460821450c6SEgbert Eich 	}
4461821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4462821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4463821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44640e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44650e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44660e32b39cSDave Airlie 		if (intel_connector->mst_port)
4467821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4468821450c6SEgbert Eich 	}
4469b5ea2d56SDaniel Vetter 
4470b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4471b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4472d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
447320afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
447420afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4475d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
447620afbda2SDaniel Vetter }
4477c67a470bSPaulo Zanoni 
4478fca52a55SDaniel Vetter /**
4479fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4480fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4481fca52a55SDaniel Vetter  *
4482fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4483fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4484fca52a55SDaniel Vetter  *
4485fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4486fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4487fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4488fca52a55SDaniel Vetter  */
44892aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44902aeb7d3aSDaniel Vetter {
44912aeb7d3aSDaniel Vetter 	/*
44922aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44932aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44942aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44952aeb7d3aSDaniel Vetter 	 */
44962aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44972aeb7d3aSDaniel Vetter 
44982aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44992aeb7d3aSDaniel Vetter }
45002aeb7d3aSDaniel Vetter 
4501fca52a55SDaniel Vetter /**
4502fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4503fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4504fca52a55SDaniel Vetter  *
4505fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4506fca52a55SDaniel Vetter  * resources acquired in the init functions.
4507fca52a55SDaniel Vetter  */
45082aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45092aeb7d3aSDaniel Vetter {
45102aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
45112aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
45122aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45132aeb7d3aSDaniel Vetter }
45142aeb7d3aSDaniel Vetter 
4515fca52a55SDaniel Vetter /**
4516fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4517fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4518fca52a55SDaniel Vetter  *
4519fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4520fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4521fca52a55SDaniel Vetter  */
4522b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4523c67a470bSPaulo Zanoni {
4524b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45252aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4526c67a470bSPaulo Zanoni }
4527c67a470bSPaulo Zanoni 
4528fca52a55SDaniel Vetter /**
4529fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4530fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4531fca52a55SDaniel Vetter  *
4532fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4533fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4534fca52a55SDaniel Vetter  */
4535b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4536c67a470bSPaulo Zanoni {
45372aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4538b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4539b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4540c67a470bSPaulo Zanoni }
4541