1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 45c0e09200SDave Airlie #include "i915_drv.h" 46440e2b3dSJani Nikula #include "i915_irq.h" 471c5d22f7SChris Wilson #include "i915_trace.h" 4879e53945SJesse Barnes #include "intel_drv.h" 49d13616dbSJani Nikula #include "intel_pm.h" 50c0e09200SDave Airlie 51fca52a55SDaniel Vetter /** 52fca52a55SDaniel Vetter * DOC: interrupt handling 53fca52a55SDaniel Vetter * 54fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 55fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 56fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 57fca52a55SDaniel Vetter */ 58fca52a55SDaniel Vetter 59e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 60e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 61e4ce95aaSVille Syrjälä }; 62e4ce95aaSVille Syrjälä 6323bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6423bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 6523bb4cb5SVille Syrjälä }; 6623bb4cb5SVille Syrjälä 673a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 683a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 693a3b3c7dSVille Syrjälä }; 703a3b3c7dSVille Syrjälä 717c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 72e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 73e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 74e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 75e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 76e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 77e5868a31SEgbert Eich }; 78e5868a31SEgbert Eich 797c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8173c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 84e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 8726951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8874c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8926951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9026951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9126951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9226951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9326951cafSXiong Zhang }; 9426951cafSXiong Zhang 957c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 96e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 97e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 98e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 99e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 100e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 101e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 102e5868a31SEgbert Eich }; 103e5868a31SEgbert Eich 1047c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 105e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 106e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 107e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 108e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 110e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 1134bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 114e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 116e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 117e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 118e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 120e5868a31SEgbert Eich }; 121e5868a31SEgbert Eich 122e0a20ad7SShashank Sharma /* BXT hpd list */ 123e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1247f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 125e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 126e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 127e0a20ad7SShashank Sharma }; 128e0a20ad7SShashank Sharma 129b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 130b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 131b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 132b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 133b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 134121e758eSDhinakaran Pandiyan }; 135121e758eSDhinakaran Pandiyan 13631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13731604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13831604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13931604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 14031604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 14131604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 14231604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 14331604222SAnusha Srivatsa }; 14431604222SAnusha Srivatsa 145c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = { 146c6f7acb8SMatt Roper [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 147c6f7acb8SMatt Roper [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 148c6f7acb8SMatt Roper [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP 149c6f7acb8SMatt Roper }; 150c6f7acb8SMatt Roper 15165f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 15268eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 15368eb49b1SPaulo Zanoni { 15465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 15565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 15668eb49b1SPaulo Zanoni 15765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 15868eb49b1SPaulo Zanoni 1595c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 16065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16468eb49b1SPaulo Zanoni } 1655c502442SPaulo Zanoni 16665f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 16768eb49b1SPaulo Zanoni { 16865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 16965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 170a9d356a6SPaulo Zanoni 17165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 17268eb49b1SPaulo Zanoni 17368eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 17465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17868eb49b1SPaulo Zanoni } 17968eb49b1SPaulo Zanoni 180b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \ 18168eb49b1SPaulo Zanoni ({ \ 18268eb49b1SPaulo Zanoni unsigned int which_ = which; \ 183b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \ 18468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 18568eb49b1SPaulo Zanoni }) 18668eb49b1SPaulo Zanoni 187b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \ 188b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER) 18968eb49b1SPaulo Zanoni 190b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \ 191b16b2a2fSPaulo Zanoni gen2_irq_reset(uncore) 192e9e9848aSVille Syrjälä 193337ba017SPaulo Zanoni /* 194337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 195337ba017SPaulo Zanoni */ 19665f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 197b51a2842SVille Syrjälä { 19865f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 199b51a2842SVille Syrjälä 200b51a2842SVille Syrjälä if (val == 0) 201b51a2842SVille Syrjälä return; 202b51a2842SVille Syrjälä 203b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 204f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 20565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 20765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 209b51a2842SVille Syrjälä } 210337ba017SPaulo Zanoni 21165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 212e9e9848aSVille Syrjälä { 21365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 214e9e9848aSVille Syrjälä 215e9e9848aSVille Syrjälä if (val == 0) 216e9e9848aSVille Syrjälä return; 217e9e9848aSVille Syrjälä 218e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2199d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 22065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 22265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 224e9e9848aSVille Syrjälä } 225e9e9848aSVille Syrjälä 22665f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 22768eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 22868eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 22968eb49b1SPaulo Zanoni i915_reg_t iir) 23068eb49b1SPaulo Zanoni { 23165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 23235079899SPaulo Zanoni 23365f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 23465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 23565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23668eb49b1SPaulo Zanoni } 23735079899SPaulo Zanoni 23865f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2392918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 24068eb49b1SPaulo Zanoni { 24165f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 24268eb49b1SPaulo Zanoni 24365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 24465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 24668eb49b1SPaulo Zanoni } 24768eb49b1SPaulo Zanoni 248b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \ 24968eb49b1SPaulo Zanoni ({ \ 25068eb49b1SPaulo Zanoni unsigned int which_ = which; \ 251b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25268eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 25368eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 25468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 25568eb49b1SPaulo Zanoni }) 25668eb49b1SPaulo Zanoni 257b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \ 258b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25968eb49b1SPaulo Zanoni type##IMR, imr_val, \ 26068eb49b1SPaulo Zanoni type##IER, ier_val, \ 26168eb49b1SPaulo Zanoni type##IIR) 26268eb49b1SPaulo Zanoni 263b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \ 264b16b2a2fSPaulo Zanoni gen2_irq_init((uncore), imr_val, ier_val) 265e9e9848aSVille Syrjälä 266c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 26726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 268c9a9a268SImre Deak 2690706f17cSEgbert Eich /* For display hotplug interrupt */ 2700706f17cSEgbert Eich static inline void 2710706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 272a9c287c9SJani Nikula u32 mask, 273a9c287c9SJani Nikula u32 bits) 2740706f17cSEgbert Eich { 275a9c287c9SJani Nikula u32 val; 2760706f17cSEgbert Eich 27767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2780706f17cSEgbert Eich WARN_ON(bits & ~mask); 2790706f17cSEgbert Eich 2800706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2810706f17cSEgbert Eich val &= ~mask; 2820706f17cSEgbert Eich val |= bits; 2830706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2840706f17cSEgbert Eich } 2850706f17cSEgbert Eich 2860706f17cSEgbert Eich /** 2870706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2880706f17cSEgbert Eich * @dev_priv: driver private 2890706f17cSEgbert Eich * @mask: bits to update 2900706f17cSEgbert Eich * @bits: bits to enable 2910706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2920706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2930706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2940706f17cSEgbert Eich * function is usually not called from a context where the lock is 2950706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2960706f17cSEgbert Eich * version is also available. 2970706f17cSEgbert Eich */ 2980706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 299a9c287c9SJani Nikula u32 mask, 300a9c287c9SJani Nikula u32 bits) 3010706f17cSEgbert Eich { 3020706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3040706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3050706f17cSEgbert Eich } 3060706f17cSEgbert Eich 30796606f3bSOscar Mateo static u32 30896606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 30996606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 31096606f3bSOscar Mateo 31160a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 31296606f3bSOscar Mateo const unsigned int bank, 31396606f3bSOscar Mateo const unsigned int bit) 31496606f3bSOscar Mateo { 31525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 31696606f3bSOscar Mateo u32 dw; 31796606f3bSOscar Mateo 31896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 31996606f3bSOscar Mateo 32096606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 32196606f3bSOscar Mateo if (dw & BIT(bit)) { 32296606f3bSOscar Mateo /* 32396606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 32496606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 32596606f3bSOscar Mateo */ 32696606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 32796606f3bSOscar Mateo 32896606f3bSOscar Mateo /* 32996606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 33096606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 33196606f3bSOscar Mateo * our bit, otherwise we are locking the register for 33296606f3bSOscar Mateo * everybody. 33396606f3bSOscar Mateo */ 33496606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 33596606f3bSOscar Mateo 33696606f3bSOscar Mateo return true; 33796606f3bSOscar Mateo } 33896606f3bSOscar Mateo 33996606f3bSOscar Mateo return false; 34096606f3bSOscar Mateo } 34196606f3bSOscar Mateo 342d9dc34f1SVille Syrjälä /** 343d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 344d9dc34f1SVille Syrjälä * @dev_priv: driver private 345d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 346d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 347d9dc34f1SVille Syrjälä */ 348fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 349a9c287c9SJani Nikula u32 interrupt_mask, 350a9c287c9SJani Nikula u32 enabled_irq_mask) 351036a4a7dSZhenyu Wang { 352a9c287c9SJani Nikula u32 new_val; 353d9dc34f1SVille Syrjälä 35467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3554bc9d430SDaniel Vetter 356d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 357d9dc34f1SVille Syrjälä 3589df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 359c67a470bSPaulo Zanoni return; 360c67a470bSPaulo Zanoni 361d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 362d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 363d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 364d9dc34f1SVille Syrjälä 365d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 366d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3671ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3683143a2bfSChris Wilson POSTING_READ(DEIMR); 369036a4a7dSZhenyu Wang } 370036a4a7dSZhenyu Wang } 371036a4a7dSZhenyu Wang 37243eaea13SPaulo Zanoni /** 37343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 37443eaea13SPaulo Zanoni * @dev_priv: driver private 37543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 37643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 37743eaea13SPaulo Zanoni */ 37843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 379a9c287c9SJani Nikula u32 interrupt_mask, 380a9c287c9SJani Nikula u32 enabled_irq_mask) 38143eaea13SPaulo Zanoni { 38267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 38343eaea13SPaulo Zanoni 38415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 38515a17aaeSDaniel Vetter 3869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 387c67a470bSPaulo Zanoni return; 388c67a470bSPaulo Zanoni 38943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 39043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 39143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 39243eaea13SPaulo Zanoni } 39343eaea13SPaulo Zanoni 394a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39543eaea13SPaulo Zanoni { 39643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 397e33a4be8STvrtko Ursulin intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR); 39843eaea13SPaulo Zanoni } 39943eaea13SPaulo Zanoni 400a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 40143eaea13SPaulo Zanoni { 40243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 40343eaea13SPaulo Zanoni } 40443eaea13SPaulo Zanoni 405f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 406b900b949SImre Deak { 407d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 408d02b98b8SOscar Mateo 409bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 410b900b949SImre Deak } 411b900b949SImre Deak 412917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 413a72fbc3aSImre Deak { 414917dc6b5SMika Kuoppala i915_reg_t reg; 415917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 416917dc6b5SMika Kuoppala 417917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 418917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 419917dc6b5SMika Kuoppala /* pm is in upper half */ 420917dc6b5SMika Kuoppala mask = mask << 16; 421917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 422917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 423917dc6b5SMika Kuoppala } else { 424917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 425a72fbc3aSImre Deak } 426a72fbc3aSImre Deak 427917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 428917dc6b5SMika Kuoppala POSTING_READ(reg); 429917dc6b5SMika Kuoppala } 430917dc6b5SMika Kuoppala 431917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 432b900b949SImre Deak { 433917dc6b5SMika Kuoppala i915_reg_t reg; 434917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 435917dc6b5SMika Kuoppala 436917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 437917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 438917dc6b5SMika Kuoppala /* pm is in upper half */ 439917dc6b5SMika Kuoppala mask = mask << 16; 440917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 441917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 442917dc6b5SMika Kuoppala } else { 443917dc6b5SMika Kuoppala reg = GEN6_PMIER; 444917dc6b5SMika Kuoppala } 445917dc6b5SMika Kuoppala 446917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 447b900b949SImre Deak } 448b900b949SImre Deak 449edbfdb45SPaulo Zanoni /** 450edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 451edbfdb45SPaulo Zanoni * @dev_priv: driver private 452edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 453edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 454edbfdb45SPaulo Zanoni */ 455edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 456a9c287c9SJani Nikula u32 interrupt_mask, 457a9c287c9SJani Nikula u32 enabled_irq_mask) 458edbfdb45SPaulo Zanoni { 459a9c287c9SJani Nikula u32 new_val; 460edbfdb45SPaulo Zanoni 46115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 46215a17aaeSDaniel Vetter 46367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 464edbfdb45SPaulo Zanoni 465f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 466f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 467f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 468f52ecbcfSPaulo Zanoni 469f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 470f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 471917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 472edbfdb45SPaulo Zanoni } 473f52ecbcfSPaulo Zanoni } 474edbfdb45SPaulo Zanoni 475f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 476edbfdb45SPaulo Zanoni { 4779939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4789939fba2SImre Deak return; 4799939fba2SImre Deak 480edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 481edbfdb45SPaulo Zanoni } 482edbfdb45SPaulo Zanoni 483f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4849939fba2SImre Deak { 4859939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4869939fba2SImre Deak } 4879939fba2SImre Deak 488f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 489edbfdb45SPaulo Zanoni { 4909939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4919939fba2SImre Deak return; 4929939fba2SImre Deak 493f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 494f4e9af4fSAkash Goel } 495f4e9af4fSAkash Goel 4963814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 497f4e9af4fSAkash Goel { 498f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 499f4e9af4fSAkash Goel 50067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 501f4e9af4fSAkash Goel 502f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 503f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 504f4e9af4fSAkash Goel POSTING_READ(reg); 505f4e9af4fSAkash Goel } 506f4e9af4fSAkash Goel 5073814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 508f4e9af4fSAkash Goel { 50967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 510f4e9af4fSAkash Goel 511f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 512917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 513f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 514f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 515f4e9af4fSAkash Goel } 516f4e9af4fSAkash Goel 5173814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 518f4e9af4fSAkash Goel { 51967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 520f4e9af4fSAkash Goel 521f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 522f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 523917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 524f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 525edbfdb45SPaulo Zanoni } 526edbfdb45SPaulo Zanoni 527d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 528d02b98b8SOscar Mateo { 529d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 530d02b98b8SOscar Mateo 53196606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 53296606f3bSOscar Mateo ; 533d02b98b8SOscar Mateo 534d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 535d02b98b8SOscar Mateo 536d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 537d02b98b8SOscar Mateo } 538d02b98b8SOscar Mateo 539dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5403cc134e3SImre Deak { 5413cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5424668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 543562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5443cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5453cc134e3SImre Deak } 5463cc134e3SImre Deak 54791d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 548b900b949SImre Deak { 549562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 550562d9baeSSagar Arun Kamble 551562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 552f2a91d1aSChris Wilson return; 553f2a91d1aSChris Wilson 554b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 555562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 55696606f3bSOscar Mateo 557d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 55896606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 559d02b98b8SOscar Mateo else 560c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 56196606f3bSOscar Mateo 562562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 563b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 56478e68d36SImre Deak 565b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 566b900b949SImre Deak } 567b900b949SImre Deak 56891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 569b900b949SImre Deak { 570562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 571562d9baeSSagar Arun Kamble 572562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 573f2a91d1aSChris Wilson return; 574f2a91d1aSChris Wilson 575d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 576562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5779939fba2SImre Deak 578b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5799939fba2SImre Deak 5804668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 58158072ccbSImre Deak 58258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 58391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 584c33d247dSChris Wilson 585c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5863814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 587c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 588c33d247dSChris Wilson * state of the worker can be discarded. 589c33d247dSChris Wilson */ 590562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 591d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 592d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 593d02b98b8SOscar Mateo else 594c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 595b900b949SImre Deak } 596b900b949SImre Deak 59726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 59826705e20SSagar Arun Kamble { 59987b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6001be333d3SSagar Arun Kamble 60126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 60226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 60326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 60426705e20SSagar Arun Kamble } 60526705e20SSagar Arun Kamble 60626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 60726705e20SSagar Arun Kamble { 60887b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6091be333d3SSagar Arun Kamble 61026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6111e83e7a6SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 61226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 61326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 6141e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = true; 61526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61626705e20SSagar Arun Kamble } 61726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61826705e20SSagar Arun Kamble } 61926705e20SSagar Arun Kamble 62026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 62126705e20SSagar Arun Kamble { 62287b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6231be333d3SSagar Arun Kamble 62426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6251e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = false; 62626705e20SSagar Arun Kamble 62726705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 62826705e20SSagar Arun Kamble 62926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 63026705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 63126705e20SSagar Arun Kamble 63226705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 63326705e20SSagar Arun Kamble } 63426705e20SSagar Arun Kamble 63554c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915) 63654c52a84SOscar Mateo { 63754c52a84SOscar Mateo spin_lock_irq(&i915->irq_lock); 63854c52a84SOscar Mateo gen11_reset_one_iir(i915, 0, GEN11_GUC); 63954c52a84SOscar Mateo spin_unlock_irq(&i915->irq_lock); 64054c52a84SOscar Mateo } 64154c52a84SOscar Mateo 64254c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv) 64354c52a84SOscar Mateo { 64454c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 64554c52a84SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 64654c52a84SOscar Mateo u32 events = REG_FIELD_PREP(ENGINE1_MASK, 64754c52a84SOscar Mateo GEN11_GUC_INTR_GUC2HOST); 64854c52a84SOscar Mateo 64954c52a84SOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC)); 65054c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events); 65154c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events); 65254c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = true; 65354c52a84SOscar Mateo } 65454c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 65554c52a84SOscar Mateo } 65654c52a84SOscar Mateo 65754c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv) 65854c52a84SOscar Mateo { 65954c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 66054c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = false; 66154c52a84SOscar Mateo 66254c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 66354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 66454c52a84SOscar Mateo 66554c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 66654c52a84SOscar Mateo synchronize_irq(dev_priv->drm.irq); 66754c52a84SOscar Mateo 66854c52a84SOscar Mateo gen11_reset_guc_interrupts(dev_priv); 66954c52a84SOscar Mateo } 67054c52a84SOscar Mateo 6710961021aSBen Widawsky /** 6723a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6733a3b3c7dSVille Syrjälä * @dev_priv: driver private 6743a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6753a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6763a3b3c7dSVille Syrjälä */ 6773a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 678a9c287c9SJani Nikula u32 interrupt_mask, 679a9c287c9SJani Nikula u32 enabled_irq_mask) 6803a3b3c7dSVille Syrjälä { 681a9c287c9SJani Nikula u32 new_val; 682a9c287c9SJani Nikula u32 old_val; 6833a3b3c7dSVille Syrjälä 68467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6853a3b3c7dSVille Syrjälä 6863a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6873a3b3c7dSVille Syrjälä 6883a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6893a3b3c7dSVille Syrjälä return; 6903a3b3c7dSVille Syrjälä 6913a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6923a3b3c7dSVille Syrjälä 6933a3b3c7dSVille Syrjälä new_val = old_val; 6943a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6953a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6963a3b3c7dSVille Syrjälä 6973a3b3c7dSVille Syrjälä if (new_val != old_val) { 6983a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6993a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 7003a3b3c7dSVille Syrjälä } 7013a3b3c7dSVille Syrjälä } 7023a3b3c7dSVille Syrjälä 7033a3b3c7dSVille Syrjälä /** 704013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 705013d3752SVille Syrjälä * @dev_priv: driver private 706013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 707013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 708013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 709013d3752SVille Syrjälä */ 710013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 711013d3752SVille Syrjälä enum pipe pipe, 712a9c287c9SJani Nikula u32 interrupt_mask, 713a9c287c9SJani Nikula u32 enabled_irq_mask) 714013d3752SVille Syrjälä { 715a9c287c9SJani Nikula u32 new_val; 716013d3752SVille Syrjälä 71767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 718013d3752SVille Syrjälä 719013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 720013d3752SVille Syrjälä 721013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 722013d3752SVille Syrjälä return; 723013d3752SVille Syrjälä 724013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 725013d3752SVille Syrjälä new_val &= ~interrupt_mask; 726013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 727013d3752SVille Syrjälä 728013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 729013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 730013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 731013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 732013d3752SVille Syrjälä } 733013d3752SVille Syrjälä } 734013d3752SVille Syrjälä 735013d3752SVille Syrjälä /** 736fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 737fee884edSDaniel Vetter * @dev_priv: driver private 738fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 739fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 740fee884edSDaniel Vetter */ 74147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 742a9c287c9SJani Nikula u32 interrupt_mask, 743a9c287c9SJani Nikula u32 enabled_irq_mask) 744fee884edSDaniel Vetter { 745a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 746fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 747fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 748fee884edSDaniel Vetter 74915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 75015a17aaeSDaniel Vetter 75167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 752fee884edSDaniel Vetter 7539df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 754c67a470bSPaulo Zanoni return; 755c67a470bSPaulo Zanoni 756fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 757fee884edSDaniel Vetter POSTING_READ(SDEIMR); 758fee884edSDaniel Vetter } 7598664281bSPaulo Zanoni 7606b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7616b12ca56SVille Syrjälä enum pipe pipe) 7627c463586SKeith Packard { 7636b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 76410c59c51SImre Deak u32 enable_mask = status_mask << 16; 76510c59c51SImre Deak 7666b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7676b12ca56SVille Syrjälä 7686b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7696b12ca56SVille Syrjälä goto out; 7706b12ca56SVille Syrjälä 77110c59c51SImre Deak /* 772724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 773724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 77410c59c51SImre Deak */ 77510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 77610c59c51SImre Deak return 0; 777724a6905SVille Syrjälä /* 778724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 779724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 780724a6905SVille Syrjälä */ 781724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 782724a6905SVille Syrjälä return 0; 78310c59c51SImre Deak 78410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 78510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 78610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 78710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 78810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 78910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 79010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 79110c59c51SImre Deak 7926b12ca56SVille Syrjälä out: 7936b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7946b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7956b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7966b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7976b12ca56SVille Syrjälä 79810c59c51SImre Deak return enable_mask; 79910c59c51SImre Deak } 80010c59c51SImre Deak 8016b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 8026b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 803755e9019SImre Deak { 8046b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 805755e9019SImre Deak u32 enable_mask; 806755e9019SImre Deak 8076b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8086b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8096b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8106b12ca56SVille Syrjälä 8116b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8126b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8136b12ca56SVille Syrjälä 8146b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 8156b12ca56SVille Syrjälä return; 8166b12ca56SVille Syrjälä 8176b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 8186b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8196b12ca56SVille Syrjälä 8206b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8216b12ca56SVille Syrjälä POSTING_READ(reg); 822755e9019SImre Deak } 823755e9019SImre Deak 8246b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 8256b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 826755e9019SImre Deak { 8276b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 828755e9019SImre Deak u32 enable_mask; 829755e9019SImre Deak 8306b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8316b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8326b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8336b12ca56SVille Syrjälä 8346b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8356b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8366b12ca56SVille Syrjälä 8376b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 8386b12ca56SVille Syrjälä return; 8396b12ca56SVille Syrjälä 8406b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 8416b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8426b12ca56SVille Syrjälä 8436b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8446b12ca56SVille Syrjälä POSTING_READ(reg); 845755e9019SImre Deak } 846755e9019SImre Deak 847f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 848f3e30485SVille Syrjälä { 849f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 850f3e30485SVille Syrjälä return false; 851f3e30485SVille Syrjälä 852f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 853f3e30485SVille Syrjälä } 854f3e30485SVille Syrjälä 855c0e09200SDave Airlie /** 856f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 85714bb2c11STvrtko Ursulin * @dev_priv: i915 device private 85801c66889SZhao Yakui */ 85991d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 86001c66889SZhao Yakui { 861f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 862f49e38ddSJani Nikula return; 863f49e38ddSJani Nikula 86413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 86501c66889SZhao Yakui 866755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 86791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8683b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 869755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8701ec14ad3SChris Wilson 87113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87201c66889SZhao Yakui } 87301c66889SZhao Yakui 874f75f3746SVille Syrjälä /* 875f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 876f75f3746SVille Syrjälä * around the vertical blanking period. 877f75f3746SVille Syrjälä * 878f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 879f75f3746SVille Syrjälä * vblank_start >= 3 880f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 881f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 882f75f3746SVille Syrjälä * vtotal = vblank_start + 3 883f75f3746SVille Syrjälä * 884f75f3746SVille Syrjälä * start of vblank: 885f75f3746SVille Syrjälä * latch double buffered registers 886f75f3746SVille Syrjälä * increment frame counter (ctg+) 887f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 888f75f3746SVille Syrjälä * | 889f75f3746SVille Syrjälä * | frame start: 890f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 891f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 892f75f3746SVille Syrjälä * | | 893f75f3746SVille Syrjälä * | | start of vsync: 894f75f3746SVille Syrjälä * | | generate vsync interrupt 895f75f3746SVille Syrjälä * | | | 896f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 897f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 898f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 899f75f3746SVille Syrjälä * | | <----vs-----> | 900f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 901f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 902f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 903f75f3746SVille Syrjälä * | | | 904f75f3746SVille Syrjälä * last visible pixel first visible pixel 905f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 906f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 907f75f3746SVille Syrjälä * 908f75f3746SVille Syrjälä * x = horizontal active 909f75f3746SVille Syrjälä * _ = horizontal blanking 910f75f3746SVille Syrjälä * hs = horizontal sync 911f75f3746SVille Syrjälä * va = vertical active 912f75f3746SVille Syrjälä * vb = vertical blanking 913f75f3746SVille Syrjälä * vs = vertical sync 914f75f3746SVille Syrjälä * vbs = vblank_start (number) 915f75f3746SVille Syrjälä * 916f75f3746SVille Syrjälä * Summary: 917f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 918f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 919f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 920f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 921f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 922f75f3746SVille Syrjälä */ 923f75f3746SVille Syrjälä 92442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 92542f52ef8SKeith Packard * we use as a pipe index 92642f52ef8SKeith Packard */ 92708fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 9280a3e67a4SJesse Barnes { 92908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 93008fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 93132db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 93208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 933f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 9340b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 935694e409dSVille Syrjälä unsigned long irqflags; 936391f75e2SVille Syrjälä 93732db0b65SVille Syrjälä /* 93832db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 93932db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 94032db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 94132db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 94232db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 94332db0b65SVille Syrjälä * is still in a working state. However the core vblank code 94432db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 94532db0b65SVille Syrjälä * when we've told it that we don't have a working frame 94632db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 94732db0b65SVille Syrjälä */ 94832db0b65SVille Syrjälä if (!vblank->max_vblank_count) 94932db0b65SVille Syrjälä return 0; 95032db0b65SVille Syrjälä 9510b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9520b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9530b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9540b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9550b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 956391f75e2SVille Syrjälä 9570b2a8e09SVille Syrjälä /* Convert to pixel count */ 9580b2a8e09SVille Syrjälä vbl_start *= htotal; 9590b2a8e09SVille Syrjälä 9600b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9610b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9620b2a8e09SVille Syrjälä 9639db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9649db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9655eddb70bSChris Wilson 966694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 967694e409dSVille Syrjälä 9680a3e67a4SJesse Barnes /* 9690a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9700a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9710a3e67a4SJesse Barnes * register. 9720a3e67a4SJesse Barnes */ 9730a3e67a4SJesse Barnes do { 974694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 975694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 976694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9770a3e67a4SJesse Barnes } while (high1 != high2); 9780a3e67a4SJesse Barnes 979694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 980694e409dSVille Syrjälä 9815eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 982391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9835eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 984391f75e2SVille Syrjälä 985391f75e2SVille Syrjälä /* 986391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 987391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 988391f75e2SVille Syrjälä * counter against vblank start. 989391f75e2SVille Syrjälä */ 990edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9910a3e67a4SJesse Barnes } 9920a3e67a4SJesse Barnes 99308fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 9949880b7a5SJesse Barnes { 99508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 99608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 9979880b7a5SJesse Barnes 998649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9999880b7a5SJesse Barnes } 10009880b7a5SJesse Barnes 1001aec0246fSUma Shankar /* 1002aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 1003aec0246fSUma Shankar * scanline register will not work to get the scanline, 1004aec0246fSUma Shankar * since the timings are driven from the PORT or issues 1005aec0246fSUma Shankar * with scanline register updates. 1006aec0246fSUma Shankar * This function will use Framestamp and current 1007aec0246fSUma Shankar * timestamp registers to calculate the scanline. 1008aec0246fSUma Shankar */ 1009aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 1010aec0246fSUma Shankar { 1011aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1012aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 1013aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 1014aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 1015aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 1016aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 1017aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 1018aec0246fSUma Shankar u32 clock = mode->crtc_clock; 1019aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 1020aec0246fSUma Shankar 1021aec0246fSUma Shankar /* 1022aec0246fSUma Shankar * To avoid the race condition where we might cross into the 1023aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 1024aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 1025aec0246fSUma Shankar * during the same frame. 1026aec0246fSUma Shankar */ 1027aec0246fSUma Shankar do { 1028aec0246fSUma Shankar /* 1029aec0246fSUma Shankar * This field provides read back of the display 1030aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 1031aec0246fSUma Shankar * is sampled at every start of vertical blank. 1032aec0246fSUma Shankar */ 1033aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1034aec0246fSUma Shankar 1035aec0246fSUma Shankar /* 1036aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 1037aec0246fSUma Shankar * time stamp value. 1038aec0246fSUma Shankar */ 1039aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 1040aec0246fSUma Shankar 1041aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1042aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 1043aec0246fSUma Shankar 1044aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 1045aec0246fSUma Shankar clock), 1000 * htotal); 1046aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 1047aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 1048aec0246fSUma Shankar 1049aec0246fSUma Shankar return scanline; 1050aec0246fSUma Shankar } 1051aec0246fSUma Shankar 105275aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1053a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1054a225f079SVille Syrjälä { 1055a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1056fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10575caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10585caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1059a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 106080715b2fSVille Syrjälä int position, vtotal; 1061a225f079SVille Syrjälä 106272259536SVille Syrjälä if (!crtc->active) 106372259536SVille Syrjälä return -1; 106472259536SVille Syrjälä 10655caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10665caa0feaSDaniel Vetter mode = &vblank->hwmode; 10675caa0feaSDaniel Vetter 1068aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1069aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1070aec0246fSUma Shankar 107180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1072a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1073a225f079SVille Syrjälä vtotal /= 2; 1074a225f079SVille Syrjälä 1075cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 107675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1077a225f079SVille Syrjälä else 107875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1079a225f079SVille Syrjälä 1080a225f079SVille Syrjälä /* 108141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 108241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 108341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 108441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 108541b578fbSJesse Barnes * 108641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 108741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 108841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 108941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 109041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 109141b578fbSJesse Barnes */ 109291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 109341b578fbSJesse Barnes int i, temp; 109441b578fbSJesse Barnes 109541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 109641b578fbSJesse Barnes udelay(1); 1097707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 109841b578fbSJesse Barnes if (temp != position) { 109941b578fbSJesse Barnes position = temp; 110041b578fbSJesse Barnes break; 110141b578fbSJesse Barnes } 110241b578fbSJesse Barnes } 110341b578fbSJesse Barnes } 110441b578fbSJesse Barnes 110541b578fbSJesse Barnes /* 110680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 110780715b2fSVille Syrjälä * scanline_offset adjustment. 1108a225f079SVille Syrjälä */ 110980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1110a225f079SVille Syrjälä } 1111a225f079SVille Syrjälä 11121bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 11131bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 11143bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 11153bb403bfSVille Syrjälä const struct drm_display_mode *mode) 11160af7e4dfSMario Kleiner { 1117fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 111898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 111998187836SVille Syrjälä pipe); 11203aa18df8SVille Syrjälä int position; 112178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1122ad3543edSMario Kleiner unsigned long irqflags; 11238a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 11248a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 11258a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 11260af7e4dfSMario Kleiner 1127fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 11280af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 11299db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 11301bf6ad62SDaniel Vetter return false; 11310af7e4dfSMario Kleiner } 11320af7e4dfSMario Kleiner 1133c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 113478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1135c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1136c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1137c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 11380af7e4dfSMario Kleiner 1139d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1140d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1141d31faf65SVille Syrjälä vbl_end /= 2; 1142d31faf65SVille Syrjälä vtotal /= 2; 1143d31faf65SVille Syrjälä } 1144d31faf65SVille Syrjälä 1145ad3543edSMario Kleiner /* 1146ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1147ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1148ad3543edSMario Kleiner * following code must not block on uncore.lock. 1149ad3543edSMario Kleiner */ 1150ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1151ad3543edSMario Kleiner 1152ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1153ad3543edSMario Kleiner 1154ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1155ad3543edSMario Kleiner if (stime) 1156ad3543edSMario Kleiner *stime = ktime_get(); 1157ad3543edSMario Kleiner 11588a920e24SVille Syrjälä if (use_scanline_counter) { 11590af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11600af7e4dfSMario Kleiner * scanout position from Display scan line register. 11610af7e4dfSMario Kleiner */ 1162a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11630af7e4dfSMario Kleiner } else { 11640af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11650af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11660af7e4dfSMario Kleiner * scanout position. 11670af7e4dfSMario Kleiner */ 116875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11690af7e4dfSMario Kleiner 11703aa18df8SVille Syrjälä /* convert to pixel counts */ 11713aa18df8SVille Syrjälä vbl_start *= htotal; 11723aa18df8SVille Syrjälä vbl_end *= htotal; 11733aa18df8SVille Syrjälä vtotal *= htotal; 117478e8fc6bSVille Syrjälä 117578e8fc6bSVille Syrjälä /* 11767e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11777e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11787e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11797e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11807e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11817e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11827e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11837e78f1cbSVille Syrjälä */ 11847e78f1cbSVille Syrjälä if (position >= vtotal) 11857e78f1cbSVille Syrjälä position = vtotal - 1; 11867e78f1cbSVille Syrjälä 11877e78f1cbSVille Syrjälä /* 118878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 118978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 119078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 119178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 119278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 119378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 119478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 119578e8fc6bSVille Syrjälä */ 119678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11973aa18df8SVille Syrjälä } 11983aa18df8SVille Syrjälä 1199ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1200ad3543edSMario Kleiner if (etime) 1201ad3543edSMario Kleiner *etime = ktime_get(); 1202ad3543edSMario Kleiner 1203ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1204ad3543edSMario Kleiner 1205ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1206ad3543edSMario Kleiner 12073aa18df8SVille Syrjälä /* 12083aa18df8SVille Syrjälä * While in vblank, position will be negative 12093aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 12103aa18df8SVille Syrjälä * vblank, position will be positive counting 12113aa18df8SVille Syrjälä * up since vbl_end. 12123aa18df8SVille Syrjälä */ 12133aa18df8SVille Syrjälä if (position >= vbl_start) 12143aa18df8SVille Syrjälä position -= vbl_end; 12153aa18df8SVille Syrjälä else 12163aa18df8SVille Syrjälä position += vtotal - vbl_end; 12173aa18df8SVille Syrjälä 12188a920e24SVille Syrjälä if (use_scanline_counter) { 12193aa18df8SVille Syrjälä *vpos = position; 12203aa18df8SVille Syrjälä *hpos = 0; 12213aa18df8SVille Syrjälä } else { 12220af7e4dfSMario Kleiner *vpos = position / htotal; 12230af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 12240af7e4dfSMario Kleiner } 12250af7e4dfSMario Kleiner 12261bf6ad62SDaniel Vetter return true; 12270af7e4dfSMario Kleiner } 12280af7e4dfSMario Kleiner 1229a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1230a225f079SVille Syrjälä { 1231fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1232a225f079SVille Syrjälä unsigned long irqflags; 1233a225f079SVille Syrjälä int position; 1234a225f079SVille Syrjälä 1235a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1236a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1237a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1238a225f079SVille Syrjälä 1239a225f079SVille Syrjälä return position; 1240a225f079SVille Syrjälä } 1241a225f079SVille Syrjälä 124291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1243f97108d1SJesse Barnes { 12444f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &dev_priv->uncore; 1245b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12469270388eSDaniel Vetter u8 new_delay; 12479270388eSDaniel Vetter 1248d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1249f97108d1SJesse Barnes 12504f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 12514f5fd91fSTvrtko Ursulin MEMINTRSTS, 12524f5fd91fSTvrtko Ursulin intel_uncore_read(uncore, MEMINTRSTS)); 125373edd18fSDaniel Vetter 125420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12559270388eSDaniel Vetter 12564f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG); 12574f5fd91fSTvrtko Ursulin busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG); 12584f5fd91fSTvrtko Ursulin busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG); 12594f5fd91fSTvrtko Ursulin max_avg = intel_uncore_read(uncore, RCBMAXAVG); 12604f5fd91fSTvrtko Ursulin min_avg = intel_uncore_read(uncore, RCBMINAVG); 1261f97108d1SJesse Barnes 1262f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1263b5b72e89SMatthew Garrett if (busy_up > max_avg) { 126420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 126520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 126620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 126720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1268b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 126920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 127020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 127120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 127220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1273f97108d1SJesse Barnes } 1274f97108d1SJesse Barnes 127591d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 127620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1277f97108d1SJesse Barnes 1278d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12799270388eSDaniel Vetter 1280f97108d1SJesse Barnes return; 1281f97108d1SJesse Barnes } 1282f97108d1SJesse Barnes 128343cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 128443cf3bf0SChris Wilson struct intel_rps_ei *ei) 128531685c25SDeepak S { 1286679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 128743cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 128843cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 128931685c25SDeepak S } 129031685c25SDeepak S 129143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 129243cf3bf0SChris Wilson { 1293562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 129443cf3bf0SChris Wilson } 129543cf3bf0SChris Wilson 129643cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 129743cf3bf0SChris Wilson { 1298562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1299562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 130043cf3bf0SChris Wilson struct intel_rps_ei now; 130143cf3bf0SChris Wilson u32 events = 0; 130243cf3bf0SChris Wilson 1303e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 130443cf3bf0SChris Wilson return 0; 130543cf3bf0SChris Wilson 130643cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 130731685c25SDeepak S 1308679cb6c1SMika Kuoppala if (prev->ktime) { 1309e0e8c7cbSChris Wilson u64 time, c0; 1310569884e3SChris Wilson u32 render, media; 1311e0e8c7cbSChris Wilson 1312679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 13138f68d591SChris Wilson 1314e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1315e0e8c7cbSChris Wilson 1316e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1317e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1318e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1319e0e8c7cbSChris Wilson * into our activity counter. 1320e0e8c7cbSChris Wilson */ 1321569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1322569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1323569884e3SChris Wilson c0 = max(render, media); 13246b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1325e0e8c7cbSChris Wilson 132660548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1327e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 132860548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1329e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 133031685c25SDeepak S } 133131685c25SDeepak S 1332562d9baeSSagar Arun Kamble rps->ei = now; 133343cf3bf0SChris Wilson return events; 133431685c25SDeepak S } 133531685c25SDeepak S 13364912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13373b8d8d91SJesse Barnes { 13382d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1339562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1340562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 13417c0a16adSChris Wilson bool client_boost = false; 13428d3afd7dSChris Wilson int new_delay, adj, min, max; 13437c0a16adSChris Wilson u32 pm_iir = 0; 13443b8d8d91SJesse Barnes 134559cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1346562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1347562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1348562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1349d4d70aa5SImre Deak } 135059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 13514912d041SBen Widawsky 135260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1353a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13548d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13557c0a16adSChris Wilson goto out; 13563b8d8d91SJesse Barnes 1357ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 13587b9e0ae6SChris Wilson 135943cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 136043cf3bf0SChris Wilson 1361562d9baeSSagar Arun Kamble adj = rps->last_adj; 1362562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1363562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1364562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13657b92c1bdSChris Wilson if (client_boost) 1366562d9baeSSagar Arun Kamble max = rps->max_freq; 1367562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1368562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13698d3afd7dSChris Wilson adj = 0; 13708d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1371dd75fdc8SChris Wilson if (adj > 0) 1372dd75fdc8SChris Wilson adj *= 2; 1373edcf284bSChris Wilson else /* CHV needs even encode values */ 1374edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13757e79a683SSagar Arun Kamble 1376562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13777e79a683SSagar Arun Kamble adj = 0; 13787b92c1bdSChris Wilson } else if (client_boost) { 1379f5a4c67dSChris Wilson adj = 0; 1380dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1381562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1382562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1383562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1384562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1385dd75fdc8SChris Wilson adj = 0; 1386dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1387dd75fdc8SChris Wilson if (adj < 0) 1388dd75fdc8SChris Wilson adj *= 2; 1389edcf284bSChris Wilson else /* CHV needs even encode values */ 1390edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13917e79a683SSagar Arun Kamble 1392562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13937e79a683SSagar Arun Kamble adj = 0; 1394dd75fdc8SChris Wilson } else { /* unknown event */ 1395edcf284bSChris Wilson adj = 0; 1396dd75fdc8SChris Wilson } 13973b8d8d91SJesse Barnes 1398562d9baeSSagar Arun Kamble rps->last_adj = adj; 1399edcf284bSChris Wilson 14002a8862d2SChris Wilson /* 14012a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 14022a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 14032a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 14042a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 14052a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 14062a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 14072a8862d2SChris Wilson */ 14082a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 14092a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 14102a8862d2SChris Wilson rps->last_adj = 0; 14112a8862d2SChris Wilson 141279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 141379249636SBen Widawsky * interrupt 141479249636SBen Widawsky */ 1415edcf284bSChris Wilson new_delay += adj; 14168d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 141727544369SDeepak S 14189fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 14199fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1420562d9baeSSagar Arun Kamble rps->last_adj = 0; 14219fcee2f7SChris Wilson } 14223b8d8d91SJesse Barnes 1423ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 14247c0a16adSChris Wilson 14257c0a16adSChris Wilson out: 14267c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 14277c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1428562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 14297c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 14307c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 14313b8d8d91SJesse Barnes } 14323b8d8d91SJesse Barnes 1433e3689190SBen Widawsky 1434e3689190SBen Widawsky /** 1435e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1436e3689190SBen Widawsky * occurred. 1437e3689190SBen Widawsky * @work: workqueue struct 1438e3689190SBen Widawsky * 1439e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1440e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1441e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1442e3689190SBen Widawsky */ 1443e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1444e3689190SBen Widawsky { 14452d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1446cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1447e3689190SBen Widawsky u32 error_status, row, bank, subbank; 144835a85ac6SBen Widawsky char *parity_event[6]; 1449a9c287c9SJani Nikula u32 misccpctl; 1450a9c287c9SJani Nikula u8 slice = 0; 1451e3689190SBen Widawsky 1452e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1453e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1454e3689190SBen Widawsky * any time we access those registers. 1455e3689190SBen Widawsky */ 145691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1457e3689190SBen Widawsky 145835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 145935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 146035a85ac6SBen Widawsky goto out; 146135a85ac6SBen Widawsky 1462e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1463e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1464e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1465e3689190SBen Widawsky 146635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1467f0f59a00SVille Syrjälä i915_reg_t reg; 146835a85ac6SBen Widawsky 146935a85ac6SBen Widawsky slice--; 14702d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 147135a85ac6SBen Widawsky break; 147235a85ac6SBen Widawsky 147335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 147435a85ac6SBen Widawsky 14756fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 147635a85ac6SBen Widawsky 147735a85ac6SBen Widawsky error_status = I915_READ(reg); 1478e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1479e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1480e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1481e3689190SBen Widawsky 148235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 148335a85ac6SBen Widawsky POSTING_READ(reg); 1484e3689190SBen Widawsky 1485cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1486e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1487e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1488e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 148935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 149035a85ac6SBen Widawsky parity_event[5] = NULL; 1491e3689190SBen Widawsky 149291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1493e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1494e3689190SBen Widawsky 149535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 149635a85ac6SBen Widawsky slice, row, bank, subbank); 1497e3689190SBen Widawsky 149835a85ac6SBen Widawsky kfree(parity_event[4]); 1499e3689190SBen Widawsky kfree(parity_event[3]); 1500e3689190SBen Widawsky kfree(parity_event[2]); 1501e3689190SBen Widawsky kfree(parity_event[1]); 1502e3689190SBen Widawsky } 1503e3689190SBen Widawsky 150435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 150535a85ac6SBen Widawsky 150635a85ac6SBen Widawsky out: 150735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 15084cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 15092d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 15104cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 151135a85ac6SBen Widawsky 151291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 151335a85ac6SBen Widawsky } 151435a85ac6SBen Widawsky 1515261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1516261e40b8SVille Syrjälä u32 iir) 1517e3689190SBen Widawsky { 1518261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1519e3689190SBen Widawsky return; 1520e3689190SBen Widawsky 1521d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1522261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1523d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1524e3689190SBen Widawsky 1525261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 152635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 152735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 152835a85ac6SBen Widawsky 152935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 153035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 153135a85ac6SBen Widawsky 1532a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1533e3689190SBen Widawsky } 1534e3689190SBen Widawsky 1535261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1536f1af8fc1SPaulo Zanoni u32 gt_iir) 1537f1af8fc1SPaulo Zanoni { 1538f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15398a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1540f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 15418a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1542f1af8fc1SPaulo Zanoni } 1543f1af8fc1SPaulo Zanoni 1544261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1545e7b4c6b1SDaniel Vetter u32 gt_iir) 1546e7b4c6b1SDaniel Vetter { 1547f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15488a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1549cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 15508a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1551cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15528a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1553e7b4c6b1SDaniel Vetter 1554cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1555cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1556aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1557aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1558e3689190SBen Widawsky 1559261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1560261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1561e7b4c6b1SDaniel Vetter } 1562e7b4c6b1SDaniel Vetter 15635d3d69d5SChris Wilson static void 156451f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1565fbcc1a0cSNick Hoath { 156631de7350SChris Wilson bool tasklet = false; 1567f747026cSChris Wilson 1568fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15698ea397faSChris Wilson tasklet = true; 157031de7350SChris Wilson 157151f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 157252c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15734c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 157431de7350SChris Wilson } 157531de7350SChris Wilson 157631de7350SChris Wilson if (tasklet) 1577fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1578fbcc1a0cSNick Hoath } 1579fbcc1a0cSNick Hoath 15802e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 158155ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1582abd58f01SBen Widawsky { 158325286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15842e4a5b25SChris Wilson 1585f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1586f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15878a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1588f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1589f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1590f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1591f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1592f0fd96f5SChris Wilson 1593abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15942e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15952e4a5b25SChris Wilson if (likely(gt_iir[0])) 15962e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1597abd58f01SBen Widawsky } 1598abd58f01SBen Widawsky 15998a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16002e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 16012e4a5b25SChris Wilson if (likely(gt_iir[1])) 16022e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 160374cdb337SChris Wilson } 160474cdb337SChris Wilson 160526705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16062e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1607f4de7794SChris Wilson if (likely(gt_iir[2])) 1608f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 16090961021aSBen Widawsky } 16102e4a5b25SChris Wilson 16112e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16122e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 16132e4a5b25SChris Wilson if (likely(gt_iir[3])) 16142e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 161555ef72f2SChris Wilson } 1616abd58f01SBen Widawsky } 1617abd58f01SBen Widawsky 16182e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1619f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1620e30e251aSVille Syrjälä { 1621f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 16228a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 162351f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 16248a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 162551f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1626e30e251aSVille Syrjälä } 1627e30e251aSVille Syrjälä 16288a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16298a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 16308a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 16318a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 163251f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1633e30e251aSVille Syrjälä } 1634e30e251aSVille Syrjälä 1635f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16368a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 163751f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1638f0fd96f5SChris Wilson } 1639e30e251aSVille Syrjälä 1640f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16412e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 16422e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1643e30e251aSVille Syrjälä } 1644f0fd96f5SChris Wilson } 1645e30e251aSVille Syrjälä 1646af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1647121e758eSDhinakaran Pandiyan { 1648af92058fSVille Syrjälä switch (pin) { 1649af92058fSVille Syrjälä case HPD_PORT_C: 1650121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1651af92058fSVille Syrjälä case HPD_PORT_D: 1652121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1653af92058fSVille Syrjälä case HPD_PORT_E: 1654121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1655af92058fSVille Syrjälä case HPD_PORT_F: 1656121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1657121e758eSDhinakaran Pandiyan default: 1658121e758eSDhinakaran Pandiyan return false; 1659121e758eSDhinakaran Pandiyan } 1660121e758eSDhinakaran Pandiyan } 1661121e758eSDhinakaran Pandiyan 1662af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166363c88d22SImre Deak { 1664af92058fSVille Syrjälä switch (pin) { 1665af92058fSVille Syrjälä case HPD_PORT_A: 1666195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1667af92058fSVille Syrjälä case HPD_PORT_B: 166863c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1669af92058fSVille Syrjälä case HPD_PORT_C: 167063c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 167163c88d22SImre Deak default: 167263c88d22SImre Deak return false; 167363c88d22SImre Deak } 167463c88d22SImre Deak } 167563c88d22SImre Deak 1676af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 167731604222SAnusha Srivatsa { 1678af92058fSVille Syrjälä switch (pin) { 1679af92058fSVille Syrjälä case HPD_PORT_A: 168031604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1681af92058fSVille Syrjälä case HPD_PORT_B: 168231604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 168331604222SAnusha Srivatsa default: 168431604222SAnusha Srivatsa return false; 168531604222SAnusha Srivatsa } 168631604222SAnusha Srivatsa } 168731604222SAnusha Srivatsa 1688af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168931604222SAnusha Srivatsa { 1690af92058fSVille Syrjälä switch (pin) { 1691af92058fSVille Syrjälä case HPD_PORT_C: 169231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1693af92058fSVille Syrjälä case HPD_PORT_D: 169431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1695af92058fSVille Syrjälä case HPD_PORT_E: 169631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1697af92058fSVille Syrjälä case HPD_PORT_F: 169831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 169931604222SAnusha Srivatsa default: 170031604222SAnusha Srivatsa return false; 170131604222SAnusha Srivatsa } 170231604222SAnusha Srivatsa } 170331604222SAnusha Srivatsa 1704af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 17056dbf30ceSVille Syrjälä { 1706af92058fSVille Syrjälä switch (pin) { 1707af92058fSVille Syrjälä case HPD_PORT_E: 17086dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 17096dbf30ceSVille Syrjälä default: 17106dbf30ceSVille Syrjälä return false; 17116dbf30ceSVille Syrjälä } 17126dbf30ceSVille Syrjälä } 17136dbf30ceSVille Syrjälä 1714af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 171574c0b395SVille Syrjälä { 1716af92058fSVille Syrjälä switch (pin) { 1717af92058fSVille Syrjälä case HPD_PORT_A: 171874c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1719af92058fSVille Syrjälä case HPD_PORT_B: 172074c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1721af92058fSVille Syrjälä case HPD_PORT_C: 172274c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1723af92058fSVille Syrjälä case HPD_PORT_D: 172474c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 172574c0b395SVille Syrjälä default: 172674c0b395SVille Syrjälä return false; 172774c0b395SVille Syrjälä } 172874c0b395SVille Syrjälä } 172974c0b395SVille Syrjälä 1730af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1731e4ce95aaSVille Syrjälä { 1732af92058fSVille Syrjälä switch (pin) { 1733af92058fSVille Syrjälä case HPD_PORT_A: 1734e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1735e4ce95aaSVille Syrjälä default: 1736e4ce95aaSVille Syrjälä return false; 1737e4ce95aaSVille Syrjälä } 1738e4ce95aaSVille Syrjälä } 1739e4ce95aaSVille Syrjälä 1740af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 174113cf5504SDave Airlie { 1742af92058fSVille Syrjälä switch (pin) { 1743af92058fSVille Syrjälä case HPD_PORT_B: 1744676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1745af92058fSVille Syrjälä case HPD_PORT_C: 1746676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1747af92058fSVille Syrjälä case HPD_PORT_D: 1748676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1749676574dfSJani Nikula default: 1750676574dfSJani Nikula return false; 175113cf5504SDave Airlie } 175213cf5504SDave Airlie } 175313cf5504SDave Airlie 1754af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 175513cf5504SDave Airlie { 1756af92058fSVille Syrjälä switch (pin) { 1757af92058fSVille Syrjälä case HPD_PORT_B: 1758676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1759af92058fSVille Syrjälä case HPD_PORT_C: 1760676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1761af92058fSVille Syrjälä case HPD_PORT_D: 1762676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1763676574dfSJani Nikula default: 1764676574dfSJani Nikula return false; 176513cf5504SDave Airlie } 176613cf5504SDave Airlie } 176713cf5504SDave Airlie 176842db67d6SVille Syrjälä /* 176942db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 177042db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 177142db67d6SVille Syrjälä * hotplug detection results from several registers. 177242db67d6SVille Syrjälä * 177342db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 177442db67d6SVille Syrjälä */ 1775cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1776cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17778c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1778fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1779af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1780676574dfSJani Nikula { 1781e9be2850SVille Syrjälä enum hpd_pin pin; 1782676574dfSJani Nikula 1783e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1784e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17858c841e57SJani Nikula continue; 17868c841e57SJani Nikula 1787e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1788676574dfSJani Nikula 1789af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1790e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1791676574dfSJani Nikula } 1792676574dfSJani Nikula 1793f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1794f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1795676574dfSJani Nikula 1796676574dfSJani Nikula } 1797676574dfSJani Nikula 179891d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1799515ac2bbSDaniel Vetter { 180028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1801515ac2bbSDaniel Vetter } 1802515ac2bbSDaniel Vetter 180391d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1804ce99c256SDaniel Vetter { 18059ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1806ce99c256SDaniel Vetter } 1807ce99c256SDaniel Vetter 18088bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 180991d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 181091d14251STvrtko Ursulin enum pipe pipe, 1811a9c287c9SJani Nikula u32 crc0, u32 crc1, 1812a9c287c9SJani Nikula u32 crc2, u32 crc3, 1813a9c287c9SJani Nikula u32 crc4) 18148bf1e9f1SShuang He { 18158bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18168c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 18175cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 18185cee6c45SVille Syrjälä 18195cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1820b2c88f5bSDamien Lespiau 1821d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 18228c6b709dSTomeu Vizoso /* 18238c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18248c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18258c6b709dSTomeu Vizoso * out the buggy result. 18268c6b709dSTomeu Vizoso * 1827163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18288c6b709dSTomeu Vizoso * don't trust that one either. 18298c6b709dSTomeu Vizoso */ 1830033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1831163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18328c6b709dSTomeu Vizoso pipe_crc->skipped++; 18338c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18348c6b709dSTomeu Vizoso return; 18358c6b709dSTomeu Vizoso } 18368c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18376cc42152SMaarten Lankhorst 1838246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1839ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1840246ee524STomeu Vizoso crcs); 18418c6b709dSTomeu Vizoso } 1842277de95eSDaniel Vetter #else 1843277de95eSDaniel Vetter static inline void 184491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184591d14251STvrtko Ursulin enum pipe pipe, 1846a9c287c9SJani Nikula u32 crc0, u32 crc1, 1847a9c287c9SJani Nikula u32 crc2, u32 crc3, 1848a9c287c9SJani Nikula u32 crc4) {} 1849277de95eSDaniel Vetter #endif 1850eba94eb9SDaniel Vetter 1851277de95eSDaniel Vetter 185291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185391d14251STvrtko Ursulin enum pipe pipe) 18545a69b89fSDaniel Vetter { 185591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18565a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18575a69b89fSDaniel Vetter 0, 0, 0, 0); 18585a69b89fSDaniel Vetter } 18595a69b89fSDaniel Vetter 186091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 186191d14251STvrtko Ursulin enum pipe pipe) 1862eba94eb9SDaniel Vetter { 186391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1864eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1865eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1866eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1867eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18688bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1869eba94eb9SDaniel Vetter } 18705b3a856bSDaniel Vetter 187191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 187291d14251STvrtko Ursulin enum pipe pipe) 18735b3a856bSDaniel Vetter { 1874a9c287c9SJani Nikula u32 res1, res2; 18750b5c5ed0SDaniel Vetter 187691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18770b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18780b5c5ed0SDaniel Vetter else 18790b5c5ed0SDaniel Vetter res1 = 0; 18800b5c5ed0SDaniel Vetter 188191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18820b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18830b5c5ed0SDaniel Vetter else 18840b5c5ed0SDaniel Vetter res2 = 0; 18855b3a856bSDaniel Vetter 188691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18870b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18880b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18890b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18900b5c5ed0SDaniel Vetter res1, res2); 18915b3a856bSDaniel Vetter } 18928bf1e9f1SShuang He 18931403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18941403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18951403c0d4SPaulo Zanoni * the work queue. */ 1896a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1897a087bafeSMika Kuoppala { 1898a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1899a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1900a087bafeSMika Kuoppala 1901a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1902a087bafeSMika Kuoppala 1903a087bafeSMika Kuoppala if (unlikely(!events)) 1904a087bafeSMika Kuoppala return; 1905a087bafeSMika Kuoppala 1906a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1907a087bafeSMika Kuoppala 1908a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1909a087bafeSMika Kuoppala return; 1910a087bafeSMika Kuoppala 1911a087bafeSMika Kuoppala rps->pm_iir |= events; 1912a087bafeSMika Kuoppala schedule_work(&rps->work); 1913a087bafeSMika Kuoppala } 1914a087bafeSMika Kuoppala 19151403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1916baf02a1fSBen Widawsky { 1917562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1918562d9baeSSagar Arun Kamble 1919a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 192059cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1921f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1922562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1923562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1924562d9baeSSagar Arun Kamble schedule_work(&rps->work); 192541a05a3aSDaniel Vetter } 1926d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1927d4d70aa5SImre Deak } 1928baf02a1fSBen Widawsky 1929bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1930c9a9a268SImre Deak return; 1931c9a9a268SImre Deak 193212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 19338a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 193412638c57SBen Widawsky 1935aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1936aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 193712638c57SBen Widawsky } 1938baf02a1fSBen Widawsky 193926705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 194026705e20SSagar Arun Kamble { 194193bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 194293bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 194326705e20SSagar Arun Kamble } 194426705e20SSagar Arun Kamble 194554c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir) 194654c52a84SOscar Mateo { 194754c52a84SOscar Mateo if (iir & GEN11_GUC_INTR_GUC2HOST) 194854c52a84SOscar Mateo intel_guc_to_host_event_handler(&i915->guc); 194954c52a84SOscar Mateo } 195054c52a84SOscar Mateo 195144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 195244d9241eSVille Syrjälä { 195344d9241eSVille Syrjälä enum pipe pipe; 195444d9241eSVille Syrjälä 195544d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 195644d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 195744d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 195844d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 195944d9241eSVille Syrjälä 196044d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 196144d9241eSVille Syrjälä } 196244d9241eSVille Syrjälä } 196344d9241eSVille Syrjälä 1964eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 196591d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19667e231dbeSJesse Barnes { 19677e231dbeSJesse Barnes int pipe; 19687e231dbeSJesse Barnes 196958ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19701ca993d2SVille Syrjälä 19711ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19721ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19731ca993d2SVille Syrjälä return; 19741ca993d2SVille Syrjälä } 19751ca993d2SVille Syrjälä 1976055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1977f0f59a00SVille Syrjälä i915_reg_t reg; 19786b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 197991d181ddSImre Deak 1980bbb5eebfSDaniel Vetter /* 1981bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1982bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1983bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1984bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1985bbb5eebfSDaniel Vetter * handle. 1986bbb5eebfSDaniel Vetter */ 19870f239f4cSDaniel Vetter 19880f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19896b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1990bbb5eebfSDaniel Vetter 1991bbb5eebfSDaniel Vetter switch (pipe) { 1992bbb5eebfSDaniel Vetter case PIPE_A: 1993bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1994bbb5eebfSDaniel Vetter break; 1995bbb5eebfSDaniel Vetter case PIPE_B: 1996bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1997bbb5eebfSDaniel Vetter break; 19983278f67fSVille Syrjälä case PIPE_C: 19993278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 20003278f67fSVille Syrjälä break; 2001bbb5eebfSDaniel Vetter } 2002bbb5eebfSDaniel Vetter if (iir & iir_bit) 20036b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 2004bbb5eebfSDaniel Vetter 20056b12ca56SVille Syrjälä if (!status_mask) 200691d181ddSImre Deak continue; 200791d181ddSImre Deak 200891d181ddSImre Deak reg = PIPESTAT(pipe); 20096b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 20106b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 20117e231dbeSJesse Barnes 20127e231dbeSJesse Barnes /* 20137e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 2014132c27c9SVille Syrjälä * 2015132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 2016132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 2017132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 2018132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 2019132c27c9SVille Syrjälä * an interrupt is still pending. 20207e231dbeSJesse Barnes */ 2021132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 2022132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 2023132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 2024132c27c9SVille Syrjälä } 20257e231dbeSJesse Barnes } 202658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20272ecb8ca4SVille Syrjälä } 20282ecb8ca4SVille Syrjälä 2029eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2030eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 2031eb64343cSVille Syrjälä { 2032eb64343cSVille Syrjälä enum pipe pipe; 2033eb64343cSVille Syrjälä 2034eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2035eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2036eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2037eb64343cSVille Syrjälä 2038eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2039eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2040eb64343cSVille Syrjälä 2041eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2042eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2043eb64343cSVille Syrjälä } 2044eb64343cSVille Syrjälä } 2045eb64343cSVille Syrjälä 2046eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2047eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2048eb64343cSVille Syrjälä { 2049eb64343cSVille Syrjälä bool blc_event = false; 2050eb64343cSVille Syrjälä enum pipe pipe; 2051eb64343cSVille Syrjälä 2052eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2053eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2054eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2055eb64343cSVille Syrjälä 2056eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2057eb64343cSVille Syrjälä blc_event = true; 2058eb64343cSVille Syrjälä 2059eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2060eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2061eb64343cSVille Syrjälä 2062eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2063eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2064eb64343cSVille Syrjälä } 2065eb64343cSVille Syrjälä 2066eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2067eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2068eb64343cSVille Syrjälä } 2069eb64343cSVille Syrjälä 2070eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2071eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2072eb64343cSVille Syrjälä { 2073eb64343cSVille Syrjälä bool blc_event = false; 2074eb64343cSVille Syrjälä enum pipe pipe; 2075eb64343cSVille Syrjälä 2076eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2077eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2078eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2079eb64343cSVille Syrjälä 2080eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2081eb64343cSVille Syrjälä blc_event = true; 2082eb64343cSVille Syrjälä 2083eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2084eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2085eb64343cSVille Syrjälä 2086eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2087eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2088eb64343cSVille Syrjälä } 2089eb64343cSVille Syrjälä 2090eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2091eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2092eb64343cSVille Syrjälä 2093eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2094eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2095eb64343cSVille Syrjälä } 2096eb64343cSVille Syrjälä 209791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20982ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20992ecb8ca4SVille Syrjälä { 21002ecb8ca4SVille Syrjälä enum pipe pipe; 21017e231dbeSJesse Barnes 2102055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2103fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2104fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 21054356d586SDaniel Vetter 21064356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 210791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21082d9d2b0bSVille Syrjälä 21091f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 21101f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 211131acc7f5SJesse Barnes } 211231acc7f5SJesse Barnes 2113c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 211491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2115c1874ed7SImre Deak } 2116c1874ed7SImre Deak 21171ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 211816c6c56bSVille Syrjälä { 21190ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 21200ba7c51aSVille Syrjälä int i; 212116c6c56bSVille Syrjälä 21220ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 21230ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 21240ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 21250ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 21260ba7c51aSVille Syrjälä else 21270ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 21280ba7c51aSVille Syrjälä 21290ba7c51aSVille Syrjälä /* 21300ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 21310ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 21320ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 21330ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 21340ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 21350ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 21360ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 21370ba7c51aSVille Syrjälä */ 21380ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 21390ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 21400ba7c51aSVille Syrjälä 21410ba7c51aSVille Syrjälä if (tmp == 0) 21420ba7c51aSVille Syrjälä return hotplug_status; 21430ba7c51aSVille Syrjälä 21440ba7c51aSVille Syrjälä hotplug_status |= tmp; 21453ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21460ba7c51aSVille Syrjälä } 21470ba7c51aSVille Syrjälä 21480ba7c51aSVille Syrjälä WARN_ONCE(1, 21490ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21500ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21511ae3c34cSVille Syrjälä 21521ae3c34cSVille Syrjälä return hotplug_status; 21531ae3c34cSVille Syrjälä } 21541ae3c34cSVille Syrjälä 215591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21561ae3c34cSVille Syrjälä u32 hotplug_status) 21571ae3c34cSVille Syrjälä { 21581ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21593ff60f89SOscar Mateo 216091d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 216191d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 216216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 216316c6c56bSVille Syrjälä 216458f2cf24SVille Syrjälä if (hotplug_trigger) { 2165cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2166cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2167cf53902fSRodrigo Vivi hpd_status_g4x, 2168fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 216958f2cf24SVille Syrjälä 217091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 217158f2cf24SVille Syrjälä } 2172369712e8SJani Nikula 2173369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 217491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 217516c6c56bSVille Syrjälä } else { 217616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 217716c6c56bSVille Syrjälä 217858f2cf24SVille Syrjälä if (hotplug_trigger) { 2179cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2180cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2181cf53902fSRodrigo Vivi hpd_status_i915, 2182fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 218391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 218416c6c56bSVille Syrjälä } 21853ff60f89SOscar Mateo } 218658f2cf24SVille Syrjälä } 218716c6c56bSVille Syrjälä 2188c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2189c1874ed7SImre Deak { 2190*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2191c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2192c1874ed7SImre Deak 21932dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21942dd2a883SImre Deak return IRQ_NONE; 21952dd2a883SImre Deak 21961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21979102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21981f814dacSImre Deak 21991e1cace9SVille Syrjälä do { 22006e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 22012ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22021ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2203a5e485a9SVille Syrjälä u32 ier = 0; 22043ff60f89SOscar Mateo 2205c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2206c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 22073ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2208c1874ed7SImre Deak 2209c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 22101e1cace9SVille Syrjälä break; 2211c1874ed7SImre Deak 2212c1874ed7SImre Deak ret = IRQ_HANDLED; 2213c1874ed7SImre Deak 2214a5e485a9SVille Syrjälä /* 2215a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2216a5e485a9SVille Syrjälä * 2217a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2218a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2219a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2220a5e485a9SVille Syrjälä * 2221a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2222a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2223a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2224a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2225a5e485a9SVille Syrjälä * bits this time around. 2226a5e485a9SVille Syrjälä */ 22274a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2228a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2229a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 22304a0a0202SVille Syrjälä 22314a0a0202SVille Syrjälä if (gt_iir) 22324a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 22334a0a0202SVille Syrjälä if (pm_iir) 22344a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 22354a0a0202SVille Syrjälä 22367ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 22371ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 22387ce4d1f2SVille Syrjälä 22393ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 22403ff60f89SOscar Mateo * signalled in iir */ 2241eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 22427ce4d1f2SVille Syrjälä 2243eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2244eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2245eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2246eef57324SJerome Anand 22477ce4d1f2SVille Syrjälä /* 22487ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22497ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22507ce4d1f2SVille Syrjälä */ 22517ce4d1f2SVille Syrjälä if (iir) 22527ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22534a0a0202SVille Syrjälä 2254a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22554a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22561ae3c34cSVille Syrjälä 225752894874SVille Syrjälä if (gt_iir) 2258261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 225952894874SVille Syrjälä if (pm_iir) 226052894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 226152894874SVille Syrjälä 22621ae3c34cSVille Syrjälä if (hotplug_status) 226391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22642ecb8ca4SVille Syrjälä 226591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22661e1cace9SVille Syrjälä } while (0); 22677e231dbeSJesse Barnes 22689102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22691f814dacSImre Deak 22707e231dbeSJesse Barnes return ret; 22717e231dbeSJesse Barnes } 22727e231dbeSJesse Barnes 227343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 227443f328d7SVille Syrjälä { 2275*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 227643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 227743f328d7SVille Syrjälä 22782dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22792dd2a883SImre Deak return IRQ_NONE; 22802dd2a883SImre Deak 22811f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22829102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22831f814dacSImre Deak 2284579de73bSChris Wilson do { 22856e814800SVille Syrjälä u32 master_ctl, iir; 22862ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22871ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2288f0fd96f5SChris Wilson u32 gt_iir[4]; 2289a5e485a9SVille Syrjälä u32 ier = 0; 2290a5e485a9SVille Syrjälä 22918e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22923278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22933278f67fSVille Syrjälä 22943278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22958e5fd599SVille Syrjälä break; 229643f328d7SVille Syrjälä 229727b6c122SOscar Mateo ret = IRQ_HANDLED; 229827b6c122SOscar Mateo 2299a5e485a9SVille Syrjälä /* 2300a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2301a5e485a9SVille Syrjälä * 2302a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2303a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2304a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2305a5e485a9SVille Syrjälä * 2306a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2307a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2308a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2309a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2310a5e485a9SVille Syrjälä * bits this time around. 2311a5e485a9SVille Syrjälä */ 231243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2313a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2314a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 231543f328d7SVille Syrjälä 2316e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 231727b6c122SOscar Mateo 231827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 23191ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 232043f328d7SVille Syrjälä 232127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 232227b6c122SOscar Mateo * signalled in iir */ 2323eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 232443f328d7SVille Syrjälä 2325eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2326eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2327eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2328eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2329eef57324SJerome Anand 23307ce4d1f2SVille Syrjälä /* 23317ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 23327ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 23337ce4d1f2SVille Syrjälä */ 23347ce4d1f2SVille Syrjälä if (iir) 23357ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 23367ce4d1f2SVille Syrjälä 2337a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2338e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23391ae3c34cSVille Syrjälä 2340f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2341e30e251aSVille Syrjälä 23421ae3c34cSVille Syrjälä if (hotplug_status) 234391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 23442ecb8ca4SVille Syrjälä 234591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2346579de73bSChris Wilson } while (0); 23473278f67fSVille Syrjälä 23489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 23491f814dacSImre Deak 235043f328d7SVille Syrjälä return ret; 235143f328d7SVille Syrjälä } 235243f328d7SVille Syrjälä 235391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 235491d14251STvrtko Ursulin u32 hotplug_trigger, 235540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2356776ad806SJesse Barnes { 235742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2358776ad806SJesse Barnes 23596a39d7c9SJani Nikula /* 23606a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23616a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23626a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23636a39d7c9SJani Nikula * errors. 23646a39d7c9SJani Nikula */ 236513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23666a39d7c9SJani Nikula if (!hotplug_trigger) { 23676a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23686a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23696a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23706a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23716a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23726a39d7c9SJani Nikula } 23736a39d7c9SJani Nikula 237413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23756a39d7c9SJani Nikula if (!hotplug_trigger) 23766a39d7c9SJani Nikula return; 237713cf5504SDave Airlie 2378cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 237940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2380fd63e2a9SImre Deak pch_port_hotplug_long_detect); 238140e56410SVille Syrjälä 238291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2383aaf5ec2eSSonika Jindal } 238491d131d2SDaniel Vetter 238591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 238640e56410SVille Syrjälä { 238740e56410SVille Syrjälä int pipe; 238840e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 238940e56410SVille Syrjälä 239091d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 239140e56410SVille Syrjälä 2392cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2393cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2394776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2395cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2396cfc33bf7SVille Syrjälä port_name(port)); 2397cfc33bf7SVille Syrjälä } 2398776ad806SJesse Barnes 2399ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 240091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2401ce99c256SDaniel Vetter 2402776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 240391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2404776ad806SJesse Barnes 2405776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2406776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2407776ad806SJesse Barnes 2408776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2409776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2410776ad806SJesse Barnes 2411776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2412776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2413776ad806SJesse Barnes 24149db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2415055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 24169db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 24179db4a9c7SJesse Barnes pipe_name(pipe), 24189db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2419776ad806SJesse Barnes 2420776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2421776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2422776ad806SJesse Barnes 2423776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2424776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2425776ad806SJesse Barnes 2426776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2427a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 24288664281bSPaulo Zanoni 24298664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2430a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 24318664281bSPaulo Zanoni } 24328664281bSPaulo Zanoni 243391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 24348664281bSPaulo Zanoni { 24358664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 24365a69b89fSDaniel Vetter enum pipe pipe; 24378664281bSPaulo Zanoni 2438de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2439de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2440de032bf4SPaulo Zanoni 2441055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 24421f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 24431f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 24448664281bSPaulo Zanoni 24455a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 244691d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 244791d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24485a69b89fSDaniel Vetter else 244991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24505a69b89fSDaniel Vetter } 24515a69b89fSDaniel Vetter } 24528bf1e9f1SShuang He 24538664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24548664281bSPaulo Zanoni } 24558664281bSPaulo Zanoni 245691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24578664281bSPaulo Zanoni { 24588664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 245945c1cd87SMika Kahola enum pipe pipe; 24608664281bSPaulo Zanoni 2461de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2462de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2463de032bf4SPaulo Zanoni 246445c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 246545c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 246645c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24678664281bSPaulo Zanoni 24688664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2469776ad806SJesse Barnes } 2470776ad806SJesse Barnes 247191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 247223e81d69SAdam Jackson { 247323e81d69SAdam Jackson int pipe; 24746dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2475aaf5ec2eSSonika Jindal 247691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 247791d131d2SDaniel Vetter 2478cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2479cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 248023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2481cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2482cfc33bf7SVille Syrjälä port_name(port)); 2483cfc33bf7SVille Syrjälä } 248423e81d69SAdam Jackson 248523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 248691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 248723e81d69SAdam Jackson 248823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 248991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 249023e81d69SAdam Jackson 249123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 249223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 249323e81d69SAdam Jackson 249423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 249523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 249623e81d69SAdam Jackson 249723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2498055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 249923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 250023e81d69SAdam Jackson pipe_name(pipe), 250123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 25028664281bSPaulo Zanoni 25038664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 250491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 250523e81d69SAdam Jackson } 250623e81d69SAdam Jackson 2507c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir, 2508c6f7acb8SMatt Roper const u32 *pins) 250931604222SAnusha Srivatsa { 251031604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 251131604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 251231604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 251331604222SAnusha Srivatsa 251431604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 251531604222SAnusha Srivatsa u32 dig_hotplug_reg; 251631604222SAnusha Srivatsa 251731604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 251831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 251931604222SAnusha Srivatsa 252031604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 252131604222SAnusha Srivatsa ddi_hotplug_trigger, 2522c6f7acb8SMatt Roper dig_hotplug_reg, pins, 252331604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 252431604222SAnusha Srivatsa } 252531604222SAnusha Srivatsa 252631604222SAnusha Srivatsa if (tc_hotplug_trigger) { 252731604222SAnusha Srivatsa u32 dig_hotplug_reg; 252831604222SAnusha Srivatsa 252931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 253031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 253131604222SAnusha Srivatsa 253231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 253331604222SAnusha Srivatsa tc_hotplug_trigger, 2534c6f7acb8SMatt Roper dig_hotplug_reg, pins, 253531604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 253631604222SAnusha Srivatsa } 253731604222SAnusha Srivatsa 253831604222SAnusha Srivatsa if (pin_mask) 253931604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 254031604222SAnusha Srivatsa 254131604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 254231604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 254331604222SAnusha Srivatsa } 254431604222SAnusha Srivatsa 254591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25466dbf30ceSVille Syrjälä { 25476dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25486dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25496dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25506dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25516dbf30ceSVille Syrjälä 25526dbf30ceSVille Syrjälä if (hotplug_trigger) { 25536dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25546dbf30ceSVille Syrjälä 25556dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25566dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25576dbf30ceSVille Syrjälä 2558cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2559cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 256074c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25616dbf30ceSVille Syrjälä } 25626dbf30ceSVille Syrjälä 25636dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25646dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25656dbf30ceSVille Syrjälä 25666dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25676dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25686dbf30ceSVille Syrjälä 2569cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2570cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25716dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25726dbf30ceSVille Syrjälä } 25736dbf30ceSVille Syrjälä 25746dbf30ceSVille Syrjälä if (pin_mask) 257591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25766dbf30ceSVille Syrjälä 25776dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 257891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25796dbf30ceSVille Syrjälä } 25806dbf30ceSVille Syrjälä 258191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 258291d14251STvrtko Ursulin u32 hotplug_trigger, 258340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2584c008bc6eSPaulo Zanoni { 2585e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2586e4ce95aaSVille Syrjälä 2587e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2588e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2589e4ce95aaSVille Syrjälä 2590cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 259140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2592e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 259340e56410SVille Syrjälä 259491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2595e4ce95aaSVille Syrjälä } 2596c008bc6eSPaulo Zanoni 259791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 259891d14251STvrtko Ursulin u32 de_iir) 259940e56410SVille Syrjälä { 260040e56410SVille Syrjälä enum pipe pipe; 260140e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 260240e56410SVille Syrjälä 260340e56410SVille Syrjälä if (hotplug_trigger) 260491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 260540e56410SVille Syrjälä 2606c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 260791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2608c008bc6eSPaulo Zanoni 2609c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 261091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2611c008bc6eSPaulo Zanoni 2612c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2613c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2614c008bc6eSPaulo Zanoni 2615055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2616fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2617fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2618c008bc6eSPaulo Zanoni 261940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 26201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2621c008bc6eSPaulo Zanoni 262240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 262391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2624c008bc6eSPaulo Zanoni } 2625c008bc6eSPaulo Zanoni 2626c008bc6eSPaulo Zanoni /* check event from PCH */ 2627c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2628c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2629c008bc6eSPaulo Zanoni 263091d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 263191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2632c008bc6eSPaulo Zanoni else 263391d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2634c008bc6eSPaulo Zanoni 2635c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2636c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2637c008bc6eSPaulo Zanoni } 2638c008bc6eSPaulo Zanoni 2639cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 264091d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2641c008bc6eSPaulo Zanoni } 2642c008bc6eSPaulo Zanoni 264391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 264491d14251STvrtko Ursulin u32 de_iir) 26459719fb98SPaulo Zanoni { 264607d27e20SDamien Lespiau enum pipe pipe; 264723bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 264823bb4cb5SVille Syrjälä 264940e56410SVille Syrjälä if (hotplug_trigger) 265091d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26519719fb98SPaulo Zanoni 26529719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 265391d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26549719fb98SPaulo Zanoni 265554fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 265654fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 265754fd3149SDhinakaran Pandiyan 265854fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 265954fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 266054fd3149SDhinakaran Pandiyan } 2661fc340442SDaniel Vetter 26629719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 266391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26649719fb98SPaulo Zanoni 26659719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 266691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26679719fb98SPaulo Zanoni 2668055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2669fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2670fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26719719fb98SPaulo Zanoni } 26729719fb98SPaulo Zanoni 26739719fb98SPaulo Zanoni /* check event from PCH */ 267491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26759719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26769719fb98SPaulo Zanoni 267791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26789719fb98SPaulo Zanoni 26799719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26809719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26819719fb98SPaulo Zanoni } 26829719fb98SPaulo Zanoni } 26839719fb98SPaulo Zanoni 268472c90f62SOscar Mateo /* 268572c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 268672c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 268772c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 268872c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 268972c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 269072c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 269172c90f62SOscar Mateo */ 2692f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2693b1f14ad0SJesse Barnes { 2694*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2695f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26960e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2697b1f14ad0SJesse Barnes 26982dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26992dd2a883SImre Deak return IRQ_NONE; 27002dd2a883SImre Deak 27011f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27029102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27031f814dacSImre Deak 2704b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2705b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2706b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 27070e43406bSChris Wilson 270844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 270944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 271044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 271144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 271244498aeaSPaulo Zanoni * due to its back queue). */ 271391d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 271444498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 271544498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2716ab5c608bSBen Widawsky } 271744498aeaSPaulo Zanoni 271872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 271972c90f62SOscar Mateo 27200e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 27210e43406bSChris Wilson if (gt_iir) { 272272c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 272372c90f62SOscar Mateo ret = IRQ_HANDLED; 272491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2725261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2726d8fc8a47SPaulo Zanoni else 2727261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 27280e43406bSChris Wilson } 2729b1f14ad0SJesse Barnes 2730b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 27310e43406bSChris Wilson if (de_iir) { 273272c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 273372c90f62SOscar Mateo ret = IRQ_HANDLED; 273491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 273591d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2736f1af8fc1SPaulo Zanoni else 273791d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 27380e43406bSChris Wilson } 27390e43406bSChris Wilson 274091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2741f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 27420e43406bSChris Wilson if (pm_iir) { 2743b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 27440e43406bSChris Wilson ret = IRQ_HANDLED; 274572c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27460e43406bSChris Wilson } 2747f1af8fc1SPaulo Zanoni } 2748b1f14ad0SJesse Barnes 2749b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 275074093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 275144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2752b1f14ad0SJesse Barnes 27531f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27549102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27551f814dacSImre Deak 2756b1f14ad0SJesse Barnes return ret; 2757b1f14ad0SJesse Barnes } 2758b1f14ad0SJesse Barnes 275991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 276091d14251STvrtko Ursulin u32 hotplug_trigger, 276140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2762d04a492dSShashank Sharma { 2763cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2764d04a492dSShashank Sharma 2765a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2766a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2767d04a492dSShashank Sharma 2768cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 276940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2770cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 277140e56410SVille Syrjälä 277291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2773d04a492dSShashank Sharma } 2774d04a492dSShashank Sharma 2775121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2776121e758eSDhinakaran Pandiyan { 2777121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2778b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2779b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2780121e758eSDhinakaran Pandiyan 2781121e758eSDhinakaran Pandiyan if (trigger_tc) { 2782b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2783b796b971SDhinakaran Pandiyan 2784121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2785121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2786121e758eSDhinakaran Pandiyan 2787121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2788b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2789121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2790121e758eSDhinakaran Pandiyan } 2791b796b971SDhinakaran Pandiyan 2792b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2793b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2794b796b971SDhinakaran Pandiyan 2795b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2796b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2797b796b971SDhinakaran Pandiyan 2798b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2799b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2800b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2801b796b971SDhinakaran Pandiyan } 2802b796b971SDhinakaran Pandiyan 2803b796b971SDhinakaran Pandiyan if (pin_mask) 2804b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2805b796b971SDhinakaran Pandiyan else 2806b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2807121e758eSDhinakaran Pandiyan } 2808121e758eSDhinakaran Pandiyan 28099d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 28109d17210fSLucas De Marchi { 28119d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 28129d17210fSLucas De Marchi 28139d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 28149d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 28159d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 28169d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 28179d17210fSLucas De Marchi 28189d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 28199d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 28209d17210fSLucas De Marchi 28219d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 28229d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 28239d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 28249d17210fSLucas De Marchi 28259d17210fSLucas De Marchi return mask; 28269d17210fSLucas De Marchi } 28279d17210fSLucas De Marchi 2828f11a0f46STvrtko Ursulin static irqreturn_t 2829f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2830abd58f01SBen Widawsky { 2831abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2832f11a0f46STvrtko Ursulin u32 iir; 2833c42664ccSDaniel Vetter enum pipe pipe; 283488e04703SJesse Barnes 2835abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2836e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2837e32192e1STvrtko Ursulin if (iir) { 2838e04f7eceSVille Syrjälä bool found = false; 2839e04f7eceSVille Syrjälä 2840e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2841abd58f01SBen Widawsky ret = IRQ_HANDLED; 2842e04f7eceSVille Syrjälä 2843e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 284491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2845e04f7eceSVille Syrjälä found = true; 2846e04f7eceSVille Syrjälä } 2847e04f7eceSVille Syrjälä 2848e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 284954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 285054fd3149SDhinakaran Pandiyan 285154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 285254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2853e04f7eceSVille Syrjälä found = true; 2854e04f7eceSVille Syrjälä } 2855e04f7eceSVille Syrjälä 2856e04f7eceSVille Syrjälä if (!found) 285738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2858abd58f01SBen Widawsky } 285938cc46d7SOscar Mateo else 286038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2861abd58f01SBen Widawsky } 2862abd58f01SBen Widawsky 2863121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2864121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2865121e758eSDhinakaran Pandiyan if (iir) { 2866121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2867121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2868121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2869121e758eSDhinakaran Pandiyan } else { 2870121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2871121e758eSDhinakaran Pandiyan } 2872121e758eSDhinakaran Pandiyan } 2873121e758eSDhinakaran Pandiyan 28746d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2875e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2876e32192e1STvrtko Ursulin if (iir) { 2877e32192e1STvrtko Ursulin u32 tmp_mask; 2878d04a492dSShashank Sharma bool found = false; 2879cebd87a0SVille Syrjälä 2880e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28816d766f02SDaniel Vetter ret = IRQ_HANDLED; 288288e04703SJesse Barnes 28839d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 288491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2885d04a492dSShashank Sharma found = true; 2886d04a492dSShashank Sharma } 2887d04a492dSShashank Sharma 2888cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2889e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2890e32192e1STvrtko Ursulin if (tmp_mask) { 289191d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 289291d14251STvrtko Ursulin hpd_bxt); 2893d04a492dSShashank Sharma found = true; 2894d04a492dSShashank Sharma } 2895e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2896e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2897e32192e1STvrtko Ursulin if (tmp_mask) { 289891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 289991d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2900e32192e1STvrtko Ursulin found = true; 2901e32192e1STvrtko Ursulin } 2902e32192e1STvrtko Ursulin } 2903d04a492dSShashank Sharma 2904cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 290591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 29069e63743eSShashank Sharma found = true; 29079e63743eSShashank Sharma } 29089e63743eSShashank Sharma 2909d04a492dSShashank Sharma if (!found) 291038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 29116d766f02SDaniel Vetter } 291238cc46d7SOscar Mateo else 291338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 29146d766f02SDaniel Vetter } 29156d766f02SDaniel Vetter 2916055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2917fd3a4024SDaniel Vetter u32 fault_errors; 2918abd58f01SBen Widawsky 2919c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2920c42664ccSDaniel Vetter continue; 2921c42664ccSDaniel Vetter 2922e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2923e32192e1STvrtko Ursulin if (!iir) { 2924e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2925e32192e1STvrtko Ursulin continue; 2926e32192e1STvrtko Ursulin } 2927770de83dSDamien Lespiau 2928e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2929e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2930e32192e1STvrtko Ursulin 2931fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2932fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2933abd58f01SBen Widawsky 2934e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 293591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 29360fbe7870SDaniel Vetter 2937e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2938e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 293938d83c96SDaniel Vetter 2940e32192e1STvrtko Ursulin fault_errors = iir; 2941bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2942e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2943770de83dSDamien Lespiau else 2944e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2945770de83dSDamien Lespiau 2946770de83dSDamien Lespiau if (fault_errors) 29471353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 294830100f2bSDaniel Vetter pipe_name(pipe), 2949e32192e1STvrtko Ursulin fault_errors); 2950abd58f01SBen Widawsky } 2951abd58f01SBen Widawsky 295291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2953266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 295492d03a80SDaniel Vetter /* 295592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 295692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 295792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 295892d03a80SDaniel Vetter */ 2959e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2960e32192e1STvrtko Ursulin if (iir) { 2961e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 296292d03a80SDaniel Vetter ret = IRQ_HANDLED; 29636dbf30ceSVille Syrjälä 2964c6f7acb8SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC) 2965c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_mcc); 2966c6f7acb8SMatt Roper else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2967c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_icp); 2968c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 296991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29706dbf30ceSVille Syrjälä else 297191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29722dfb0b81SJani Nikula } else { 29732dfb0b81SJani Nikula /* 29742dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29752dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29762dfb0b81SJani Nikula */ 29772dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29782dfb0b81SJani Nikula } 297992d03a80SDaniel Vetter } 298092d03a80SDaniel Vetter 2981f11a0f46STvrtko Ursulin return ret; 2982f11a0f46STvrtko Ursulin } 2983f11a0f46STvrtko Ursulin 29844376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29854376b9c9SMika Kuoppala { 29864376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29874376b9c9SMika Kuoppala 29884376b9c9SMika Kuoppala /* 29894376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29904376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29914376b9c9SMika Kuoppala * New indications can and will light up during processing, 29924376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29934376b9c9SMika Kuoppala */ 29944376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29954376b9c9SMika Kuoppala } 29964376b9c9SMika Kuoppala 29974376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29984376b9c9SMika Kuoppala { 29994376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 30004376b9c9SMika Kuoppala } 30014376b9c9SMika Kuoppala 3002f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 3003f11a0f46STvrtko Ursulin { 3004*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 300525286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 3006f11a0f46STvrtko Ursulin u32 master_ctl; 3007f0fd96f5SChris Wilson u32 gt_iir[4]; 3008f11a0f46STvrtko Ursulin 3009f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 3010f11a0f46STvrtko Ursulin return IRQ_NONE; 3011f11a0f46STvrtko Ursulin 30124376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 30134376b9c9SMika Kuoppala if (!master_ctl) { 30144376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3015f11a0f46STvrtko Ursulin return IRQ_NONE; 30164376b9c9SMika Kuoppala } 3017f11a0f46STvrtko Ursulin 3018f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 301955ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 3020f0fd96f5SChris Wilson 3021f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 3022f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 30239102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 302455ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 30259102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 3026f0fd96f5SChris Wilson } 3027f11a0f46STvrtko Ursulin 30284376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3029abd58f01SBen Widawsky 3030f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 30311f814dacSImre Deak 303255ef72f2SChris Wilson return IRQ_HANDLED; 3033abd58f01SBen Widawsky } 3034abd58f01SBen Widawsky 303551951ae7SMika Kuoppala static u32 3036f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 303751951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 303851951ae7SMika Kuoppala { 303925286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 304051951ae7SMika Kuoppala u32 timeout_ts; 304151951ae7SMika Kuoppala u32 ident; 304251951ae7SMika Kuoppala 304396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 304496606f3bSOscar Mateo 304551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 304651951ae7SMika Kuoppala 304751951ae7SMika Kuoppala /* 304851951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 304951951ae7SMika Kuoppala * so we do ~100us as an educated guess. 305051951ae7SMika Kuoppala */ 305151951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 305251951ae7SMika Kuoppala do { 305351951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 305451951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 305551951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 305651951ae7SMika Kuoppala 305751951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 305851951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 305951951ae7SMika Kuoppala bank, bit, ident); 306051951ae7SMika Kuoppala return 0; 306151951ae7SMika Kuoppala } 306251951ae7SMika Kuoppala 306351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 306451951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 306551951ae7SMika Kuoppala 3066f744dbc2SMika Kuoppala return ident; 3067f744dbc2SMika Kuoppala } 3068f744dbc2SMika Kuoppala 3069f744dbc2SMika Kuoppala static void 3070f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3071f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3072f744dbc2SMika Kuoppala { 307354c52a84SOscar Mateo if (instance == OTHER_GUC_INSTANCE) 307454c52a84SOscar Mateo return gen11_guc_irq_handler(i915, iir); 307554c52a84SOscar Mateo 3076d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3077a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3078d02b98b8SOscar Mateo 3079f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3080f744dbc2SMika Kuoppala instance, iir); 3081f744dbc2SMika Kuoppala } 3082f744dbc2SMika Kuoppala 3083f744dbc2SMika Kuoppala static void 3084f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3085f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3086f744dbc2SMika Kuoppala { 3087f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3088f744dbc2SMika Kuoppala 3089f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3090f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3091f744dbc2SMika Kuoppala else 3092f744dbc2SMika Kuoppala engine = NULL; 3093f744dbc2SMika Kuoppala 3094f744dbc2SMika Kuoppala if (likely(engine)) 3095f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3096f744dbc2SMika Kuoppala 3097f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3098f744dbc2SMika Kuoppala class, instance); 3099f744dbc2SMika Kuoppala } 3100f744dbc2SMika Kuoppala 3101f744dbc2SMika Kuoppala static void 3102f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3103f744dbc2SMika Kuoppala const u32 identity) 3104f744dbc2SMika Kuoppala { 3105f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3106f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3107f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3108f744dbc2SMika Kuoppala 3109f744dbc2SMika Kuoppala if (unlikely(!intr)) 3110f744dbc2SMika Kuoppala return; 3111f744dbc2SMika Kuoppala 3112f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3113f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3114f744dbc2SMika Kuoppala 3115f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3116f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3117f744dbc2SMika Kuoppala 3118f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3119f744dbc2SMika Kuoppala class, instance, intr); 312051951ae7SMika Kuoppala } 312151951ae7SMika Kuoppala 312251951ae7SMika Kuoppala static void 312396606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 312496606f3bSOscar Mateo const unsigned int bank) 312551951ae7SMika Kuoppala { 312625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 312751951ae7SMika Kuoppala unsigned long intr_dw; 312851951ae7SMika Kuoppala unsigned int bit; 312951951ae7SMika Kuoppala 313096606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 313151951ae7SMika Kuoppala 313251951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 313351951ae7SMika Kuoppala 313451951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 31358455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 313651951ae7SMika Kuoppala 3137f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 313851951ae7SMika Kuoppala } 313951951ae7SMika Kuoppala 314051951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 314151951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 314251951ae7SMika Kuoppala } 314396606f3bSOscar Mateo 314496606f3bSOscar Mateo static void 314596606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 314696606f3bSOscar Mateo const u32 master_ctl) 314796606f3bSOscar Mateo { 314896606f3bSOscar Mateo unsigned int bank; 314996606f3bSOscar Mateo 315096606f3bSOscar Mateo spin_lock(&i915->irq_lock); 315196606f3bSOscar Mateo 315296606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 315396606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 315496606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 315596606f3bSOscar Mateo } 315696606f3bSOscar Mateo 315796606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 315851951ae7SMika Kuoppala } 315951951ae7SMika Kuoppala 31607a909383SChris Wilson static u32 31617a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3162df0d28c1SDhinakaran Pandiyan { 316325286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31647a909383SChris Wilson u32 iir; 3165df0d28c1SDhinakaran Pandiyan 3166df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31677a909383SChris Wilson return 0; 3168df0d28c1SDhinakaran Pandiyan 31697a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31707a909383SChris Wilson if (likely(iir)) 31717a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31727a909383SChris Wilson 31737a909383SChris Wilson return iir; 3174df0d28c1SDhinakaran Pandiyan } 3175df0d28c1SDhinakaran Pandiyan 3176df0d28c1SDhinakaran Pandiyan static void 31777a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3178df0d28c1SDhinakaran Pandiyan { 3179df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3180df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3181df0d28c1SDhinakaran Pandiyan } 3182df0d28c1SDhinakaran Pandiyan 318381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 318481067b71SMika Kuoppala { 318581067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 318681067b71SMika Kuoppala 318781067b71SMika Kuoppala /* 318881067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 318981067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 319081067b71SMika Kuoppala * New indications can and will light up during processing, 319181067b71SMika Kuoppala * and will generate new interrupt after enabling master. 319281067b71SMika Kuoppala */ 319381067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 319481067b71SMika Kuoppala } 319581067b71SMika Kuoppala 319681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 319781067b71SMika Kuoppala { 319881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 319981067b71SMika Kuoppala } 320081067b71SMika Kuoppala 320151951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 320251951ae7SMika Kuoppala { 3203*b318b824SVille Syrjälä struct drm_i915_private * const i915 = arg; 320425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 320551951ae7SMika Kuoppala u32 master_ctl; 3206df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 320751951ae7SMika Kuoppala 320851951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 320951951ae7SMika Kuoppala return IRQ_NONE; 321051951ae7SMika Kuoppala 321181067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 321281067b71SMika Kuoppala if (!master_ctl) { 321381067b71SMika Kuoppala gen11_master_intr_enable(regs); 321451951ae7SMika Kuoppala return IRQ_NONE; 321581067b71SMika Kuoppala } 321651951ae7SMika Kuoppala 321751951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 321851951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 321951951ae7SMika Kuoppala 322051951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 322151951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 322251951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 322351951ae7SMika Kuoppala 32249102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&i915->runtime_pm); 322551951ae7SMika Kuoppala /* 322651951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 322751951ae7SMika Kuoppala * for the display related bits. 322851951ae7SMika Kuoppala */ 322951951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 32309102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&i915->runtime_pm); 323151951ae7SMika Kuoppala } 323251951ae7SMika Kuoppala 32337a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3234df0d28c1SDhinakaran Pandiyan 323581067b71SMika Kuoppala gen11_master_intr_enable(regs); 323651951ae7SMika Kuoppala 32377a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3238df0d28c1SDhinakaran Pandiyan 323951951ae7SMika Kuoppala return IRQ_HANDLED; 324051951ae7SMika Kuoppala } 324151951ae7SMika Kuoppala 324242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 324342f52ef8SKeith Packard * we use as a pipe index 324442f52ef8SKeith Packard */ 324508fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 32460a3e67a4SJesse Barnes { 324708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 324808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3249e9d21d7fSKeith Packard unsigned long irqflags; 325071e0ffa5SJesse Barnes 32511ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 325286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 325386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 325486e83e35SChris Wilson 325586e83e35SChris Wilson return 0; 325686e83e35SChris Wilson } 325786e83e35SChris Wilson 325808fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc) 3259d938da6bSVille Syrjälä { 326008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3261d938da6bSVille Syrjälä 3262d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3263d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3264d938da6bSVille Syrjälä 326508fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 3266d938da6bSVille Syrjälä } 3267d938da6bSVille Syrjälä 326808fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 326986e83e35SChris Wilson { 327008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 327108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 327286e83e35SChris Wilson unsigned long irqflags; 327386e83e35SChris Wilson 327486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32757c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3276755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32771ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32788692d00eSChris Wilson 32790a3e67a4SJesse Barnes return 0; 32800a3e67a4SJesse Barnes } 32810a3e67a4SJesse Barnes 328208fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 3283f796cf8fSJesse Barnes { 328408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 328508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3286f796cf8fSJesse Barnes unsigned long irqflags; 3287a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 328886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3289f796cf8fSJesse Barnes 3290f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3291fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3292b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3293b1f14ad0SJesse Barnes 32942e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32952e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32962e8bf223SDhinakaran Pandiyan */ 32972e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 329808fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 32992e8bf223SDhinakaran Pandiyan 3300b1f14ad0SJesse Barnes return 0; 3301b1f14ad0SJesse Barnes } 3302b1f14ad0SJesse Barnes 330308fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 3304abd58f01SBen Widawsky { 330508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 330608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3307abd58f01SBen Widawsky unsigned long irqflags; 3308abd58f01SBen Widawsky 3309abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3310013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3311abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3312013d3752SVille Syrjälä 33132e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 33142e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 33152e8bf223SDhinakaran Pandiyan */ 33162e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 331708fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 33182e8bf223SDhinakaran Pandiyan 3319abd58f01SBen Widawsky return 0; 3320abd58f01SBen Widawsky } 3321abd58f01SBen Widawsky 332242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 332342f52ef8SKeith Packard * we use as a pipe index 332442f52ef8SKeith Packard */ 332508fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 332686e83e35SChris Wilson { 332708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 332808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 332986e83e35SChris Wilson unsigned long irqflags; 333086e83e35SChris Wilson 333186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 333286e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 333386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 333486e83e35SChris Wilson } 333586e83e35SChris Wilson 333608fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc) 3337d938da6bSVille Syrjälä { 333808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3339d938da6bSVille Syrjälä 334008fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 3341d938da6bSVille Syrjälä 3342d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3343d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3344d938da6bSVille Syrjälä } 3345d938da6bSVille Syrjälä 334608fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 33470a3e67a4SJesse Barnes { 334808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 334908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3350e9d21d7fSKeith Packard unsigned long irqflags; 33510a3e67a4SJesse Barnes 33521ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33537c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3354755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33551ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33560a3e67a4SJesse Barnes } 33570a3e67a4SJesse Barnes 335808fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 3359f796cf8fSJesse Barnes { 336008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 336108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3362f796cf8fSJesse Barnes unsigned long irqflags; 3363a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 336486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3365f796cf8fSJesse Barnes 3366f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3367fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3368b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3369b1f14ad0SJesse Barnes } 3370b1f14ad0SJesse Barnes 337108fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 3372abd58f01SBen Widawsky { 337308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 337408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3375abd58f01SBen Widawsky unsigned long irqflags; 3376abd58f01SBen Widawsky 3377abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3378013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3379abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3380abd58f01SBen Widawsky } 3381abd58f01SBen Widawsky 338208fa8fd0SVille Syrjälä void i945gm_vblank_work_func(struct work_struct *work) 3383d938da6bSVille Syrjälä { 3384d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3385d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3386d938da6bSVille Syrjälä 3387d938da6bSVille Syrjälä /* 3388d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3389d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3390d938da6bSVille Syrjälä * are enabled. 3391d938da6bSVille Syrjälä */ 3392d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3393d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3394d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3395d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3396d938da6bSVille Syrjälä } 3397d938da6bSVille Syrjälä 3398d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3399d938da6bSVille Syrjälä { 3400d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3401d938da6bSVille Syrjälä int i; 3402d938da6bSVille Syrjälä 3403d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3404d938da6bSVille Syrjälä if (!drv) 3405d938da6bSVille Syrjälä return 0; 3406d938da6bSVille Syrjälä 3407d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3408d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3409d938da6bSVille Syrjälä 3410d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3411d938da6bSVille Syrjälä return state->exit_latency ? 3412d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3413d938da6bSVille Syrjälä } 3414d938da6bSVille Syrjälä 3415d938da6bSVille Syrjälä return 0; 3416d938da6bSVille Syrjälä } 3417d938da6bSVille Syrjälä 3418d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3419d938da6bSVille Syrjälä { 3420d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3421d938da6bSVille Syrjälä i945gm_vblank_work_func); 3422d938da6bSVille Syrjälä 3423d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3424d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3425d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3426d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3427d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3428d938da6bSVille Syrjälä } 3429d938da6bSVille Syrjälä 3430d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3431d938da6bSVille Syrjälä { 3432d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3433d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3434d938da6bSVille Syrjälä } 3435d938da6bSVille Syrjälä 3436b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 343791738a95SPaulo Zanoni { 3438b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3439b16b2a2fSPaulo Zanoni 34406e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 344191738a95SPaulo Zanoni return; 344291738a95SPaulo Zanoni 3443b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3444105b122eSPaulo Zanoni 34456e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3446105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3447622364b6SPaulo Zanoni } 3448105b122eSPaulo Zanoni 344991738a95SPaulo Zanoni /* 3450622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3451622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3452622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3453622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3454622364b6SPaulo Zanoni * 3455622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 345691738a95SPaulo Zanoni */ 3457*b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 3458622364b6SPaulo Zanoni { 34596e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3460622364b6SPaulo Zanoni return; 3461622364b6SPaulo Zanoni 3462622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 346391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 346491738a95SPaulo Zanoni POSTING_READ(SDEIER); 346591738a95SPaulo Zanoni } 346691738a95SPaulo Zanoni 3467b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3468d18ea1b5SDaniel Vetter { 3469b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3470b16b2a2fSPaulo Zanoni 3471b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GT); 3472b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 3473b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN6_PM); 3474d18ea1b5SDaniel Vetter } 3475d18ea1b5SDaniel Vetter 347670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 347770591a41SVille Syrjälä { 3478b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3479b16b2a2fSPaulo Zanoni 348071b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 348171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 348271b8b41dSVille Syrjälä else 348371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 348471b8b41dSVille Syrjälä 3485ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 348670591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 348770591a41SVille Syrjälä 348844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 348970591a41SVille Syrjälä 3490b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 34918bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 349270591a41SVille Syrjälä } 349370591a41SVille Syrjälä 34948bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34958bb61306SVille Syrjälä { 3496b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3497b16b2a2fSPaulo Zanoni 34988bb61306SVille Syrjälä u32 pipestat_mask; 34999ab981f2SVille Syrjälä u32 enable_mask; 35008bb61306SVille Syrjälä enum pipe pipe; 35018bb61306SVille Syrjälä 3502842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 35038bb61306SVille Syrjälä 35048bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35058bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35068bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35078bb61306SVille Syrjälä 35089ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35098bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3510ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3511ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3512ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3513ebf5f921SVille Syrjälä 35148bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3515ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3516ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35176b7eafc1SVille Syrjälä 35188bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35196b7eafc1SVille Syrjälä 35209ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35218bb61306SVille Syrjälä 3522b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 35238bb61306SVille Syrjälä } 35248bb61306SVille Syrjälä 35258bb61306SVille Syrjälä /* drm_dma.h hooks 35268bb61306SVille Syrjälä */ 3527*b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv) 35288bb61306SVille Syrjälä { 3529b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35308bb61306SVille Syrjälä 3531b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3532cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 35338bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35348bb61306SVille Syrjälä 3535fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3536fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3537fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3538fc340442SDaniel Vetter } 3539fc340442SDaniel Vetter 3540b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35418bb61306SVille Syrjälä 3542b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35438bb61306SVille Syrjälä } 35448bb61306SVille Syrjälä 3545*b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 35467e231dbeSJesse Barnes { 354734c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 354834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 354934c7b8a7SVille Syrjälä 3550b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35517e231dbeSJesse Barnes 3552ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35539918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 355470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3555ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35567e231dbeSJesse Barnes } 35577e231dbeSJesse Barnes 3558d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3559d6e3cca3SDaniel Vetter { 3560b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3561b16b2a2fSPaulo Zanoni 3562b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 0); 3563b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 1); 3564b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 2); 3565b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 3); 3566d6e3cca3SDaniel Vetter } 3567d6e3cca3SDaniel Vetter 3568*b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3569abd58f01SBen Widawsky { 3570b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3571abd58f01SBen Widawsky int pipe; 3572abd58f01SBen Widawsky 357325286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3574abd58f01SBen Widawsky 3575d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3576abd58f01SBen Widawsky 3577e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3578e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3579e04f7eceSVille Syrjälä 3580055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3581f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3582813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3583b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3584abd58f01SBen Widawsky 3585b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3586b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3587b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3588abd58f01SBen Widawsky 35896e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3590b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3591abd58f01SBen Widawsky } 3592abd58f01SBen Widawsky 359351951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 359451951ae7SMika Kuoppala { 359551951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 359651951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 359751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 359851951ae7SMika Kuoppala 359951951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 360051951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 360151951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 360251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 360351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 360451951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3605d02b98b8SOscar Mateo 3606d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3607d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 360854c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 360954c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 361051951ae7SMika Kuoppala } 361151951ae7SMika Kuoppala 3612*b318b824SVille Syrjälä static void gen11_irq_reset(struct drm_i915_private *dev_priv) 361351951ae7SMika Kuoppala { 3614b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 361551951ae7SMika Kuoppala int pipe; 361651951ae7SMika Kuoppala 361725286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 361851951ae7SMika Kuoppala 361951951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 362051951ae7SMika Kuoppala 362151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 362251951ae7SMika Kuoppala 362362819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 362462819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 362562819dfdSJosé Roberto de Souza 362651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 362751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 362851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3629b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 363051951ae7SMika Kuoppala 3631b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3632b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3633b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3634b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3635b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 363631604222SAnusha Srivatsa 363729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3638b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 363951951ae7SMika Kuoppala } 364051951ae7SMika Kuoppala 36414c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3642001bd2cbSImre Deak u8 pipe_mask) 3643d49bdb0eSPaulo Zanoni { 3644b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3645b16b2a2fSPaulo Zanoni 3646a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36476831f3e3SVille Syrjälä enum pipe pipe; 3648d49bdb0eSPaulo Zanoni 364913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36509dfe2e3aSImre Deak 36519dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36529dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36539dfe2e3aSImre Deak return; 36549dfe2e3aSImre Deak } 36559dfe2e3aSImre Deak 36566831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3657b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 36586831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36596831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36609dfe2e3aSImre Deak 366113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3662d49bdb0eSPaulo Zanoni } 3663d49bdb0eSPaulo Zanoni 3664aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3665001bd2cbSImre Deak u8 pipe_mask) 3666aae8ba84SVille Syrjälä { 3667b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36686831f3e3SVille Syrjälä enum pipe pipe; 36696831f3e3SVille Syrjälä 3670aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36719dfe2e3aSImre Deak 36729dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36739dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36749dfe2e3aSImre Deak return; 36759dfe2e3aSImre Deak } 36769dfe2e3aSImre Deak 36776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3678b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 36799dfe2e3aSImre Deak 3680aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3681aae8ba84SVille Syrjälä 3682aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 368391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3684aae8ba84SVille Syrjälä } 3685aae8ba84SVille Syrjälä 3686*b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 368743f328d7SVille Syrjälä { 3688b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 368943f328d7SVille Syrjälä 369043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 369143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 369243f328d7SVille Syrjälä 3693d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 369443f328d7SVille Syrjälä 3695b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 369643f328d7SVille Syrjälä 3697ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36989918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 369970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3700ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 370143f328d7SVille Syrjälä } 370243f328d7SVille Syrjälä 370391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 370487a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 370587a02106SVille Syrjälä { 370687a02106SVille Syrjälä struct intel_encoder *encoder; 370787a02106SVille Syrjälä u32 enabled_irqs = 0; 370887a02106SVille Syrjälä 370991c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 371087a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 371187a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 371287a02106SVille Syrjälä 371387a02106SVille Syrjälä return enabled_irqs; 371487a02106SVille Syrjälä } 371587a02106SVille Syrjälä 37161a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37171a56b1a2SImre Deak { 37181a56b1a2SImre Deak u32 hotplug; 37191a56b1a2SImre Deak 37201a56b1a2SImre Deak /* 37211a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37221a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37231a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37241a56b1a2SImre Deak */ 37251a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37261a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37271a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37281a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37291a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37301a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37311a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37321a56b1a2SImre Deak /* 37331a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37341a56b1a2SImre Deak * HPD must be enabled in both north and south. 37351a56b1a2SImre Deak */ 37361a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37371a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37381a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37391a56b1a2SImre Deak } 37401a56b1a2SImre Deak 374191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 374282a28bcfSDaniel Vetter { 37431a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 374482a28bcfSDaniel Vetter 374591d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3746fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 374791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 374882a28bcfSDaniel Vetter } else { 3749fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 375091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 375182a28bcfSDaniel Vetter } 375282a28bcfSDaniel Vetter 3753fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 375482a28bcfSDaniel Vetter 37551a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37566dbf30ceSVille Syrjälä } 375726951cafSXiong Zhang 375831604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 375931604222SAnusha Srivatsa { 376031604222SAnusha Srivatsa u32 hotplug; 376131604222SAnusha Srivatsa 376231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 376331604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 376431604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 376531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 376631604222SAnusha Srivatsa 376731604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 376831604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 376931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 377031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 377131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 377231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 377331604222SAnusha Srivatsa } 377431604222SAnusha Srivatsa 377531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 377631604222SAnusha Srivatsa { 377731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 377831604222SAnusha Srivatsa 377931604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 378031604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 378131604222SAnusha Srivatsa 378231604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 378331604222SAnusha Srivatsa 378431604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 378531604222SAnusha Srivatsa } 378631604222SAnusha Srivatsa 3787121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3788121e758eSDhinakaran Pandiyan { 3789121e758eSDhinakaran Pandiyan u32 hotplug; 3790121e758eSDhinakaran Pandiyan 3791121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3792121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3793121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3794121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3795121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3796121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3797b796b971SDhinakaran Pandiyan 3798b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3799b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3800b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3801b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3802b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3803b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3804121e758eSDhinakaran Pandiyan } 3805121e758eSDhinakaran Pandiyan 3806121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3807121e758eSDhinakaran Pandiyan { 3808121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3809121e758eSDhinakaran Pandiyan u32 val; 3810121e758eSDhinakaran Pandiyan 3811b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3812b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3813121e758eSDhinakaran Pandiyan 3814121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3815121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3816121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3817121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3818121e758eSDhinakaran Pandiyan 3819121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 382031604222SAnusha Srivatsa 382129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 382231604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3823121e758eSDhinakaran Pandiyan } 3824121e758eSDhinakaran Pandiyan 38252a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38262a57d9ccSImre Deak { 38273b92e263SRodrigo Vivi u32 val, hotplug; 38283b92e263SRodrigo Vivi 38293b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38303b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38313b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38323b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38333b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38343b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38353b92e263SRodrigo Vivi } 38362a57d9ccSImre Deak 38372a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38382a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38392a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38402a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38412a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38422a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38432a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38442a57d9ccSImre Deak 38452a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38462a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38472a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38482a57d9ccSImre Deak } 38492a57d9ccSImre Deak 385091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38516dbf30ceSVille Syrjälä { 38522a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38536dbf30ceSVille Syrjälä 38546dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 385591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38566dbf30ceSVille Syrjälä 38576dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38586dbf30ceSVille Syrjälä 38592a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 386026951cafSXiong Zhang } 38617fe0b973SKeith Packard 38621a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38631a56b1a2SImre Deak { 38641a56b1a2SImre Deak u32 hotplug; 38651a56b1a2SImre Deak 38661a56b1a2SImre Deak /* 38671a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 38681a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 38691a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 38701a56b1a2SImre Deak */ 38711a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 38721a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 38731a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 38741a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 38751a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 38761a56b1a2SImre Deak } 38771a56b1a2SImre Deak 387891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3879e4ce95aaSVille Syrjälä { 38801a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3881e4ce95aaSVille Syrjälä 388291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38833a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 388491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38853a3b3c7dSVille Syrjälä 38863a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 388791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 388823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 388991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38903a3b3c7dSVille Syrjälä 38913a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 389223bb4cb5SVille Syrjälä } else { 3893e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 389491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3895e4ce95aaSVille Syrjälä 3896e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38973a3b3c7dSVille Syrjälä } 3898e4ce95aaSVille Syrjälä 38991a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3900e4ce95aaSVille Syrjälä 390191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3902e4ce95aaSVille Syrjälä } 3903e4ce95aaSVille Syrjälä 39042a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39052a57d9ccSImre Deak u32 enabled_irqs) 3906e0a20ad7SShashank Sharma { 39072a57d9ccSImre Deak u32 hotplug; 3908e0a20ad7SShashank Sharma 3909a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39102a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39112a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39122a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3913d252bf68SShubhangi Shrivastava 3914d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3915d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3916d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3917d252bf68SShubhangi Shrivastava 3918d252bf68SShubhangi Shrivastava /* 3919d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3920d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3921d252bf68SShubhangi Shrivastava */ 3922d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3923d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3924d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3925d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3926d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3927d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3928d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3929d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3930d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3931d252bf68SShubhangi Shrivastava 3932a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3933e0a20ad7SShashank Sharma } 3934e0a20ad7SShashank Sharma 39352a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39362a57d9ccSImre Deak { 39372a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39382a57d9ccSImre Deak } 39392a57d9ccSImre Deak 39402a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39412a57d9ccSImre Deak { 39422a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39432a57d9ccSImre Deak 39442a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39452a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39462a57d9ccSImre Deak 39472a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39482a57d9ccSImre Deak 39492a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39502a57d9ccSImre Deak } 39512a57d9ccSImre Deak 3952*b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3953d46da437SPaulo Zanoni { 395482a28bcfSDaniel Vetter u32 mask; 3955d46da437SPaulo Zanoni 39566e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3957692a04cfSDaniel Vetter return; 3958692a04cfSDaniel Vetter 39596e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39605c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39614ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39625c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39634ebc6509SDhinakaran Pandiyan else 39644ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 39658664281bSPaulo Zanoni 396665f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3967d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 39682a57d9ccSImre Deak 39692a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 39702a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 39711a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 39722a57d9ccSImre Deak else 39732a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3974d46da437SPaulo Zanoni } 3975d46da437SPaulo Zanoni 3976*b318b824SVille Syrjälä static void gen5_gt_irq_postinstall(struct drm_i915_private *dev_priv) 39770a9a8c91SDaniel Vetter { 3978b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 39790a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39800a9a8c91SDaniel Vetter 39810a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39820a9a8c91SDaniel Vetter 39830a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39843c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39850a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3986772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3987772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39880a9a8c91SDaniel Vetter } 39890a9a8c91SDaniel Vetter 39900a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3991cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3992f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39930a9a8c91SDaniel Vetter } else { 39940a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39950a9a8c91SDaniel Vetter } 39960a9a8c91SDaniel Vetter 3997b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs); 39980a9a8c91SDaniel Vetter 3999b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 400078e68d36SImre Deak /* 400178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 400278e68d36SImre Deak * itself is enabled/disabled. 400378e68d36SImre Deak */ 40048a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 40050a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4006f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4007f4e9af4fSAkash Goel } 40080a9a8c91SDaniel Vetter 4009f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 4010b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs); 40110a9a8c91SDaniel Vetter } 40120a9a8c91SDaniel Vetter } 40130a9a8c91SDaniel Vetter 4014*b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv) 4015036a4a7dSZhenyu Wang { 4016b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 40178e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40188e76f8dcSPaulo Zanoni 4019b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40208e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4021842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40228e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 402323bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 402423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40258e76f8dcSPaulo Zanoni } else { 40268e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4027842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4028842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4029e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4030e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4031e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40328e76f8dcSPaulo Zanoni } 4033036a4a7dSZhenyu Wang 4034fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4035b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 40361aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4037fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4038fc340442SDaniel Vetter } 4039fc340442SDaniel Vetter 40401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4041036a4a7dSZhenyu Wang 4042*b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 4043622364b6SPaulo Zanoni 4044b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 4045b16b2a2fSPaulo Zanoni display_mask | extra_mask); 4046036a4a7dSZhenyu Wang 4047*b318b824SVille Syrjälä gen5_gt_irq_postinstall(dev_priv); 4048036a4a7dSZhenyu Wang 40491a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40501a56b1a2SImre Deak 4051*b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 40527fe0b973SKeith Packard 405350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40546005ce42SDaniel Vetter /* Enable PCU event interrupts 40556005ce42SDaniel Vetter * 40566005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40574bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40584bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4059d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4060fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4061d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4062f97108d1SJesse Barnes } 4063036a4a7dSZhenyu Wang } 4064036a4a7dSZhenyu Wang 4065f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4066f8b79e58SImre Deak { 406767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4068f8b79e58SImre Deak 4069f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4070f8b79e58SImre Deak return; 4071f8b79e58SImre Deak 4072f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4073f8b79e58SImre Deak 4074d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4075d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4076ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4077f8b79e58SImre Deak } 4078d6c69803SVille Syrjälä } 4079f8b79e58SImre Deak 4080f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4081f8b79e58SImre Deak { 408267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4083f8b79e58SImre Deak 4084f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4085f8b79e58SImre Deak return; 4086f8b79e58SImre Deak 4087f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4088f8b79e58SImre Deak 4089950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4090ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4091f8b79e58SImre Deak } 4092f8b79e58SImre Deak 40930e6c9a9eSVille Syrjälä 4094*b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 40950e6c9a9eSVille Syrjälä { 4096*b318b824SVille Syrjälä gen5_gt_irq_postinstall(dev_priv); 40977e231dbeSJesse Barnes 4098ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40999918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4100ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4101ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4102ad22d106SVille Syrjälä 41037e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 410434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 410520afbda2SDaniel Vetter } 410620afbda2SDaniel Vetter 4107abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4108abd58f01SBen Widawsky { 4109b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4110b16b2a2fSPaulo Zanoni 4111abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4112a9c287c9SJani Nikula u32 gt_interrupts[] = { 41138a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 411573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 41168a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 41178a68d464SChris Wilson 41188a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 41198a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4120abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 41218a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 41228a68d464SChris Wilson 4123abd58f01SBen Widawsky 0, 41248a68d464SChris Wilson 41258a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 41268a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4127abd58f01SBen Widawsky }; 4128abd58f01SBen Widawsky 4129f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4130f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 4131b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 4132b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 413378e68d36SImre Deak /* 413478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 413526705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 413678e68d36SImre Deak */ 4137b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 4138b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4139abd58f01SBen Widawsky } 4140abd58f01SBen Widawsky 4141abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4142abd58f01SBen Widawsky { 4143b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4144b16b2a2fSPaulo Zanoni 4145a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4146a9c287c9SJani Nikula u32 de_pipe_enables; 41473a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41483a3b3c7dSVille Syrjälä u32 de_port_enables; 4149df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41503a3b3c7dSVille Syrjälä enum pipe pipe; 4151770de83dSDamien Lespiau 4152df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4153df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4154df0d28c1SDhinakaran Pandiyan 4155bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4156842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41573a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 415888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4159cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41603a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41613a3b3c7dSVille Syrjälä } else { 4162842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41633a3b3c7dSVille Syrjälä } 4164770de83dSDamien Lespiau 4165bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4166bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4167bb187e93SJames Ausmus 41689bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4169a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4170a324fcacSRodrigo Vivi 4171770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4172770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4173770de83dSDamien Lespiau 41743a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4175cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4176a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4177a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41783a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41793a3b3c7dSVille Syrjälä 4180b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 418154fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4182e04f7eceSVille Syrjälä 41830a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41840a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4185abd58f01SBen Widawsky 4186f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4187813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4188b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 4189813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 419035079899SPaulo Zanoni de_pipe_enables); 41910a195c02SMika Kahola } 4192abd58f01SBen Widawsky 4193b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 4194b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 41952a57d9ccSImre Deak 4196121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4197121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4198b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4199b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4200121e758eSDhinakaran Pandiyan 4201b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 4202b16b2a2fSPaulo Zanoni de_hpd_enables); 4203121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4204121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42052a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4206121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42071a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4208abd58f01SBen Widawsky } 4209121e758eSDhinakaran Pandiyan } 4210abd58f01SBen Widawsky 4211*b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 4212abd58f01SBen Widawsky { 42136e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4214*b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 4215622364b6SPaulo Zanoni 4216abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4217abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4218abd58f01SBen Widawsky 42196e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4220*b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 4221abd58f01SBen Widawsky 422225286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4223abd58f01SBen Widawsky } 4224abd58f01SBen Widawsky 422551951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 422651951ae7SMika Kuoppala { 422751951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 422851951ae7SMika Kuoppala 422951951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 423051951ae7SMika Kuoppala 423151951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 423251951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 423351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 423451951ae7SMika Kuoppala 423551951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 423651951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 423751951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 423851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 423951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 424051951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 424151951ae7SMika Kuoppala 4242d02b98b8SOscar Mateo /* 4243d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4244d02b98b8SOscar Mateo * is enabled/disabled. 4245d02b98b8SOscar Mateo */ 4246d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4247d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4248d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4249d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 425054c52a84SOscar Mateo 425154c52a84SOscar Mateo /* Same thing for GuC interrupts */ 425254c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 425354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 425451951ae7SMika Kuoppala } 425551951ae7SMika Kuoppala 4256*b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 425731604222SAnusha Srivatsa { 425831604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 425931604222SAnusha Srivatsa 426031604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 426131604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 426231604222SAnusha Srivatsa POSTING_READ(SDEIER); 426331604222SAnusha Srivatsa 426465f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 426531604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 426631604222SAnusha Srivatsa 426731604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 426831604222SAnusha Srivatsa } 426931604222SAnusha Srivatsa 4270*b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 427151951ae7SMika Kuoppala { 4272b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4273df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 427451951ae7SMika Kuoppala 427529b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 4276*b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 427731604222SAnusha Srivatsa 427851951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 427951951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 428051951ae7SMika Kuoppala 4281b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4282df0d28c1SDhinakaran Pandiyan 428351951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 428451951ae7SMika Kuoppala 428525286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4286c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 428751951ae7SMika Kuoppala } 428851951ae7SMika Kuoppala 4289*b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 429043f328d7SVille Syrjälä { 429143f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 429243f328d7SVille Syrjälä 4293ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 42949918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4295ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4296ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4297ad22d106SVille Syrjälä 4298e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 429943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 430043f328d7SVille Syrjälä } 430143f328d7SVille Syrjälä 4302*b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 4303c2798b19SChris Wilson { 4304b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4305c2798b19SChris Wilson 430644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 430744d9241eSVille Syrjälä 4308b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 4309c2798b19SChris Wilson } 4310c2798b19SChris Wilson 4311*b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 4312c2798b19SChris Wilson { 4313b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4314e9e9848aSVille Syrjälä u16 enable_mask; 4315c2798b19SChris Wilson 43164f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 43174f5fd91fSTvrtko Ursulin EMR, 43184f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 4319045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4320c2798b19SChris Wilson 4321c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4322c2798b19SChris Wilson dev_priv->irq_mask = 4323c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 432416659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 432516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4326c2798b19SChris Wilson 4327e9e9848aSVille Syrjälä enable_mask = 4328c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4329c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 433016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4331e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4332e9e9848aSVille Syrjälä 4333b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 4334c2798b19SChris Wilson 4335379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4336379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4337d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4338755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4339755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4340d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4341c2798b19SChris Wilson } 4342c2798b19SChris Wilson 43434f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 434478c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 434578c357ddSVille Syrjälä { 43464f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 434778c357ddSVille Syrjälä u16 emr; 434878c357ddSVille Syrjälä 43494f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 435078c357ddSVille Syrjälä 435178c357ddSVille Syrjälä if (*eir) 43524f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 435378c357ddSVille Syrjälä 43544f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 435578c357ddSVille Syrjälä if (*eir_stuck == 0) 435678c357ddSVille Syrjälä return; 435778c357ddSVille Syrjälä 435878c357ddSVille Syrjälä /* 435978c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 436078c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 436178c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 436278c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 436378c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 436478c357ddSVille Syrjälä * cleared except by handling the underlying error 436578c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 436678c357ddSVille Syrjälä * remains set. 436778c357ddSVille Syrjälä */ 43684f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 43694f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 43704f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 437178c357ddSVille Syrjälä } 437278c357ddSVille Syrjälä 437378c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 437478c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 437578c357ddSVille Syrjälä { 437678c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 437778c357ddSVille Syrjälä 437878c357ddSVille Syrjälä if (eir_stuck) 437978c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 438078c357ddSVille Syrjälä } 438178c357ddSVille Syrjälä 438278c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 438378c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 438478c357ddSVille Syrjälä { 438578c357ddSVille Syrjälä u32 emr; 438678c357ddSVille Syrjälä 438778c357ddSVille Syrjälä *eir = I915_READ(EIR); 438878c357ddSVille Syrjälä 438978c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 439078c357ddSVille Syrjälä 439178c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 439278c357ddSVille Syrjälä if (*eir_stuck == 0) 439378c357ddSVille Syrjälä return; 439478c357ddSVille Syrjälä 439578c357ddSVille Syrjälä /* 439678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 439778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 439878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 439978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 440078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 440178c357ddSVille Syrjälä * cleared except by handling the underlying error 440278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 440378c357ddSVille Syrjälä * remains set. 440478c357ddSVille Syrjälä */ 440578c357ddSVille Syrjälä emr = I915_READ(EMR); 440678c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 440778c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 440878c357ddSVille Syrjälä } 440978c357ddSVille Syrjälä 441078c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 441178c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 441278c357ddSVille Syrjälä { 441378c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 441478c357ddSVille Syrjälä 441578c357ddSVille Syrjälä if (eir_stuck) 441678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 441778c357ddSVille Syrjälä } 441878c357ddSVille Syrjälä 4419ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4420c2798b19SChris Wilson { 4421*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4422af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4423c2798b19SChris Wilson 44242dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44252dd2a883SImre Deak return IRQ_NONE; 44262dd2a883SImre Deak 44271f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44289102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44291f814dacSImre Deak 4430af722d28SVille Syrjälä do { 4431af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 443278c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4433af722d28SVille Syrjälä u16 iir; 4434af722d28SVille Syrjälä 44354f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4436c2798b19SChris Wilson if (iir == 0) 4437af722d28SVille Syrjälä break; 4438c2798b19SChris Wilson 4439af722d28SVille Syrjälä ret = IRQ_HANDLED; 4440c2798b19SChris Wilson 4441eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4442eb64343cSVille Syrjälä * signalled in iir */ 4443eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4444c2798b19SChris Wilson 444578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 444678c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 444778c357ddSVille Syrjälä 44484f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4449c2798b19SChris Wilson 4450c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44518a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4452c2798b19SChris Wilson 445378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 445478c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4455af722d28SVille Syrjälä 4456eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4457af722d28SVille Syrjälä } while (0); 4458c2798b19SChris Wilson 44599102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44601f814dacSImre Deak 44611f814dacSImre Deak return ret; 4462c2798b19SChris Wilson } 4463c2798b19SChris Wilson 4464*b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 4465a266c7d5SChris Wilson { 4466b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4467a266c7d5SChris Wilson 446856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44690706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4470a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4471a266c7d5SChris Wilson } 4472a266c7d5SChris Wilson 447344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 447444d9241eSVille Syrjälä 4475b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4476a266c7d5SChris Wilson } 4477a266c7d5SChris Wilson 4478*b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4479a266c7d5SChris Wilson { 4480b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 448138bde180SChris Wilson u32 enable_mask; 4482a266c7d5SChris Wilson 4483045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4484045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 448538bde180SChris Wilson 448638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 448738bde180SChris Wilson dev_priv->irq_mask = 448838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 448938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 449016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 449116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 449238bde180SChris Wilson 449338bde180SChris Wilson enable_mask = 449438bde180SChris Wilson I915_ASLE_INTERRUPT | 449538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 449638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 449716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 449838bde180SChris Wilson I915_USER_INTERRUPT; 449938bde180SChris Wilson 450056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4501a266c7d5SChris Wilson /* Enable in IER... */ 4502a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4503a266c7d5SChris Wilson /* and unmask in IMR */ 4504a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4505a266c7d5SChris Wilson } 4506a266c7d5SChris Wilson 4507b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4508a266c7d5SChris Wilson 4509379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4510379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4511d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4512755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4513755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4514d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4515379ef82dSDaniel Vetter 4516c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 451720afbda2SDaniel Vetter } 451820afbda2SDaniel Vetter 4519ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4520a266c7d5SChris Wilson { 4521*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4522af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4523a266c7d5SChris Wilson 45242dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45252dd2a883SImre Deak return IRQ_NONE; 45262dd2a883SImre Deak 45271f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45289102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45291f814dacSImre Deak 453038bde180SChris Wilson do { 4531eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 453278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4533af722d28SVille Syrjälä u32 hotplug_status = 0; 4534af722d28SVille Syrjälä u32 iir; 4535a266c7d5SChris Wilson 45369d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4537af722d28SVille Syrjälä if (iir == 0) 4538af722d28SVille Syrjälä break; 4539af722d28SVille Syrjälä 4540af722d28SVille Syrjälä ret = IRQ_HANDLED; 4541af722d28SVille Syrjälä 4542af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4543af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4544af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4545a266c7d5SChris Wilson 4546eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4547eb64343cSVille Syrjälä * signalled in iir */ 4548eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4549a266c7d5SChris Wilson 455078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 455178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 455278c357ddSVille Syrjälä 45539d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4554a266c7d5SChris Wilson 4555a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45568a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4557a266c7d5SChris Wilson 455878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 455978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4560a266c7d5SChris Wilson 4561af722d28SVille Syrjälä if (hotplug_status) 4562af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4563af722d28SVille Syrjälä 4564af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4565af722d28SVille Syrjälä } while (0); 4566a266c7d5SChris Wilson 45679102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45681f814dacSImre Deak 4569a266c7d5SChris Wilson return ret; 4570a266c7d5SChris Wilson } 4571a266c7d5SChris Wilson 4572*b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4573a266c7d5SChris Wilson { 4574b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4575a266c7d5SChris Wilson 45760706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4577a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4578a266c7d5SChris Wilson 457944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 458044d9241eSVille Syrjälä 4581b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4582a266c7d5SChris Wilson } 4583a266c7d5SChris Wilson 4584*b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4585a266c7d5SChris Wilson { 4586b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4587bbba0a97SChris Wilson u32 enable_mask; 4588a266c7d5SChris Wilson u32 error_mask; 4589a266c7d5SChris Wilson 4590045cebd2SVille Syrjälä /* 4591045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4592045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4593045cebd2SVille Syrjälä */ 4594045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4595045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4596045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4597045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4598045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4599045cebd2SVille Syrjälä } else { 4600045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4601045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4602045cebd2SVille Syrjälä } 4603045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4604045cebd2SVille Syrjälä 4605a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4606c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4607c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4608adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4609bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4610bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 461178c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4612bbba0a97SChris Wilson 4613c30bb1fdSVille Syrjälä enable_mask = 4614c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4615c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4616c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4617c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 461878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4619c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4620bbba0a97SChris Wilson 462191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4622bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4623a266c7d5SChris Wilson 4624b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4625c30bb1fdSVille Syrjälä 4626b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4627b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4628d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4629755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4630755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4631755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4632d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4633a266c7d5SChris Wilson 463491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 463520afbda2SDaniel Vetter } 463620afbda2SDaniel Vetter 463791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 463820afbda2SDaniel Vetter { 463920afbda2SDaniel Vetter u32 hotplug_en; 464020afbda2SDaniel Vetter 464167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4642b5ea2d56SDaniel Vetter 4643adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4644e5868a31SEgbert Eich /* enable bits are the same for all generations */ 464591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4646a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4647a266c7d5SChris Wilson to generate a spurious hotplug event about three 4648a266c7d5SChris Wilson seconds later. So just do it once. 4649a266c7d5SChris Wilson */ 465091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4651a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4652a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4653a266c7d5SChris Wilson 4654a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46550706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4656f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4657f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4658f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46590706f17cSEgbert Eich hotplug_en); 4660a266c7d5SChris Wilson } 4661a266c7d5SChris Wilson 4662ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4663a266c7d5SChris Wilson { 4664*b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4665af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4666a266c7d5SChris Wilson 46672dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46682dd2a883SImre Deak return IRQ_NONE; 46692dd2a883SImre Deak 46701f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46719102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 46721f814dacSImre Deak 4673af722d28SVille Syrjälä do { 4674eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 467578c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4676af722d28SVille Syrjälä u32 hotplug_status = 0; 4677af722d28SVille Syrjälä u32 iir; 46782c8ba29fSChris Wilson 46799d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4680af722d28SVille Syrjälä if (iir == 0) 4681af722d28SVille Syrjälä break; 4682af722d28SVille Syrjälä 4683af722d28SVille Syrjälä ret = IRQ_HANDLED; 4684af722d28SVille Syrjälä 4685af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4686af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4687a266c7d5SChris Wilson 4688eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4689eb64343cSVille Syrjälä * signalled in iir */ 4690eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4691a266c7d5SChris Wilson 469278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 469378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 469478c357ddSVille Syrjälä 46959d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4696a266c7d5SChris Wilson 4697a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46988a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4699af722d28SVille Syrjälä 4700a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47018a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4702a266c7d5SChris Wilson 470378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 470478c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4705515ac2bbSDaniel Vetter 4706af722d28SVille Syrjälä if (hotplug_status) 4707af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4708af722d28SVille Syrjälä 4709af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4710af722d28SVille Syrjälä } while (0); 4711a266c7d5SChris Wilson 47129102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47131f814dacSImre Deak 4714a266c7d5SChris Wilson return ret; 4715a266c7d5SChris Wilson } 4716a266c7d5SChris Wilson 4717fca52a55SDaniel Vetter /** 4718fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4719fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4720fca52a55SDaniel Vetter * 4721fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4722fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4723fca52a55SDaniel Vetter */ 4724b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4725f71d4af4SJesse Barnes { 472691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4727562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4728cefcff8fSJoonas Lahtinen int i; 47298b2e326dSChris Wilson 4730d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4731d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4732d938da6bSVille Syrjälä 473377913b39SJani Nikula intel_hpd_init_work(dev_priv); 473477913b39SJani Nikula 4735562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4736cefcff8fSJoonas Lahtinen 4737a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4738cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4739cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47408b2e326dSChris Wilson 474154c52a84SOscar Mateo if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11) 474226705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 474326705e20SSagar Arun Kamble 4744a6706b45SDeepak S /* Let's track the enabled rps events */ 4745666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47466c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4747e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 474831685c25SDeepak S else 47494668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 47504668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 47514668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4752a6706b45SDeepak S 4753917dc6b5SMika Kuoppala /* We share the register with other engine */ 4754917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4755917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4756917dc6b5SMika Kuoppala 4757562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47581800ad25SSagar Arun Kamble 47591800ad25SSagar Arun Kamble /* 4760acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47611800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47621800ad25SSagar Arun Kamble * 47631800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 47641800ad25SSagar Arun Kamble */ 4765bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4766562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47671800ad25SSagar Arun Kamble 4768bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4769562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47701800ad25SSagar Arun Kamble 477121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 477221da2700SVille Syrjälä 4773262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4774262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4775262fd485SChris Wilson * special care to avoid writing any of the display block registers 4776262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4777262fd485SChris Wilson * in this case to the runtime pm. 4778262fd485SChris Wilson */ 4779262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4780262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4781262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4782262fd485SChris Wilson 4783317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 47849a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 47859a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 47869a64c650SLyude Paul * sideband messaging with MST. 47879a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 47889a64c650SLyude Paul * short pulses, as seen on some G4x systems. 47899a64c650SLyude Paul */ 47909a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4791317eaa95SLyude 47921bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4793f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4794f71d4af4SJesse Barnes 4795*b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4796*b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 479743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4798*b318b824SVille Syrjälä } else { 4799*b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4800121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4801*b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4802e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4803c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 48046dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48056dbf30ceSVille Syrjälä else 48063a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4807f71d4af4SJesse Barnes } 4808f71d4af4SJesse Barnes } 480920afbda2SDaniel Vetter 4810fca52a55SDaniel Vetter /** 4811cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4812cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4813cefcff8fSJoonas Lahtinen * 4814cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4815cefcff8fSJoonas Lahtinen */ 4816cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4817cefcff8fSJoonas Lahtinen { 4818cefcff8fSJoonas Lahtinen int i; 4819cefcff8fSJoonas Lahtinen 4820d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4821d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4822d938da6bSVille Syrjälä 4823cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4824cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4825cefcff8fSJoonas Lahtinen } 4826cefcff8fSJoonas Lahtinen 4827*b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4828*b318b824SVille Syrjälä { 4829*b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4830*b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4831*b318b824SVille Syrjälä return cherryview_irq_handler; 4832*b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4833*b318b824SVille Syrjälä return valleyview_irq_handler; 4834*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4835*b318b824SVille Syrjälä return i965_irq_handler; 4836*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4837*b318b824SVille Syrjälä return i915_irq_handler; 4838*b318b824SVille Syrjälä else 4839*b318b824SVille Syrjälä return i8xx_irq_handler; 4840*b318b824SVille Syrjälä } else { 4841*b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4842*b318b824SVille Syrjälä return gen11_irq_handler; 4843*b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4844*b318b824SVille Syrjälä return gen8_irq_handler; 4845*b318b824SVille Syrjälä else 4846*b318b824SVille Syrjälä return ironlake_irq_handler; 4847*b318b824SVille Syrjälä } 4848*b318b824SVille Syrjälä } 4849*b318b824SVille Syrjälä 4850*b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4851*b318b824SVille Syrjälä { 4852*b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4853*b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4854*b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4855*b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4856*b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4857*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4858*b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4859*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4860*b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4861*b318b824SVille Syrjälä else 4862*b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4863*b318b824SVille Syrjälä } else { 4864*b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4865*b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4866*b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4867*b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4868*b318b824SVille Syrjälä else 4869*b318b824SVille Syrjälä ironlake_irq_reset(dev_priv); 4870*b318b824SVille Syrjälä } 4871*b318b824SVille Syrjälä } 4872*b318b824SVille Syrjälä 4873*b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4874*b318b824SVille Syrjälä { 4875*b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4876*b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4877*b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4878*b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4879*b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4880*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4881*b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4882*b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4883*b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4884*b318b824SVille Syrjälä else 4885*b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4886*b318b824SVille Syrjälä } else { 4887*b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4888*b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4889*b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4890*b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4891*b318b824SVille Syrjälä else 4892*b318b824SVille Syrjälä ironlake_irq_postinstall(dev_priv); 4893*b318b824SVille Syrjälä } 4894*b318b824SVille Syrjälä } 4895*b318b824SVille Syrjälä 4896cefcff8fSJoonas Lahtinen /** 4897fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4898fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4899fca52a55SDaniel Vetter * 4900fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4901fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4902fca52a55SDaniel Vetter * 4903fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4904fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4905fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4906fca52a55SDaniel Vetter */ 49072aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49082aeb7d3aSDaniel Vetter { 4909*b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4910*b318b824SVille Syrjälä int ret; 4911*b318b824SVille Syrjälä 49122aeb7d3aSDaniel Vetter /* 49132aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49142aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49152aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49162aeb7d3aSDaniel Vetter */ 4917ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49182aeb7d3aSDaniel Vetter 4919*b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4920*b318b824SVille Syrjälä 4921*b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4922*b318b824SVille Syrjälä 4923*b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4924*b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4925*b318b824SVille Syrjälä if (ret < 0) { 4926*b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4927*b318b824SVille Syrjälä return ret; 4928*b318b824SVille Syrjälä } 4929*b318b824SVille Syrjälä 4930*b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4931*b318b824SVille Syrjälä 4932*b318b824SVille Syrjälä return ret; 49332aeb7d3aSDaniel Vetter } 49342aeb7d3aSDaniel Vetter 4935fca52a55SDaniel Vetter /** 4936fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4937fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4938fca52a55SDaniel Vetter * 4939fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4940fca52a55SDaniel Vetter * resources acquired in the init functions. 4941fca52a55SDaniel Vetter */ 49422aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49432aeb7d3aSDaniel Vetter { 4944*b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4945*b318b824SVille Syrjälä 4946*b318b824SVille Syrjälä /* 4947*b318b824SVille Syrjälä * FIXME we can get called twice during driver load 4948*b318b824SVille Syrjälä * error handling due to intel_modeset_cleanup() 4949*b318b824SVille Syrjälä * calling us out of sequence. Would be nice if 4950*b318b824SVille Syrjälä * it didn't do that... 4951*b318b824SVille Syrjälä */ 4952*b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4953*b318b824SVille Syrjälä return; 4954*b318b824SVille Syrjälä 4955*b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4956*b318b824SVille Syrjälä 4957*b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4958*b318b824SVille Syrjälä 4959*b318b824SVille Syrjälä free_irq(irq, dev_priv); 4960*b318b824SVille Syrjälä 49612aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4962ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49632aeb7d3aSDaniel Vetter } 49642aeb7d3aSDaniel Vetter 4965fca52a55SDaniel Vetter /** 4966fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4967fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4968fca52a55SDaniel Vetter * 4969fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4970fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4971fca52a55SDaniel Vetter */ 4972b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4973c67a470bSPaulo Zanoni { 4974*b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4975ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 497691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4977c67a470bSPaulo Zanoni } 4978c67a470bSPaulo Zanoni 4979fca52a55SDaniel Vetter /** 4980fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4981fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4982fca52a55SDaniel Vetter * 4983fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4984fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4985fca52a55SDaniel Vetter */ 4986b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4987c67a470bSPaulo Zanoni { 4988ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4989*b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4990*b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4991c67a470bSPaulo Zanoni } 4992