1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 174c9a9a268SImre Deak 1750706f17cSEgbert Eich /* For display hotplug interrupt */ 1760706f17cSEgbert Eich static inline void 1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1780706f17cSEgbert Eich uint32_t mask, 1790706f17cSEgbert Eich uint32_t bits) 1800706f17cSEgbert Eich { 1810706f17cSEgbert Eich uint32_t val; 1820706f17cSEgbert Eich 1830706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1840706f17cSEgbert Eich WARN_ON(bits & ~mask); 1850706f17cSEgbert Eich 1860706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1870706f17cSEgbert Eich val &= ~mask; 1880706f17cSEgbert Eich val |= bits; 1890706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1900706f17cSEgbert Eich } 1910706f17cSEgbert Eich 1920706f17cSEgbert Eich /** 1930706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1940706f17cSEgbert Eich * @dev_priv: driver private 1950706f17cSEgbert Eich * @mask: bits to update 1960706f17cSEgbert Eich * @bits: bits to enable 1970706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1980706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1990706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2000706f17cSEgbert Eich * function is usually not called from a context where the lock is 2010706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2020706f17cSEgbert Eich * version is also available. 2030706f17cSEgbert Eich */ 2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2050706f17cSEgbert Eich uint32_t mask, 2060706f17cSEgbert Eich uint32_t bits) 2070706f17cSEgbert Eich { 2080706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2100706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2110706f17cSEgbert Eich } 2120706f17cSEgbert Eich 213d9dc34f1SVille Syrjälä /** 214d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 215d9dc34f1SVille Syrjälä * @dev_priv: driver private 216d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 217d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 218d9dc34f1SVille Syrjälä */ 219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 220d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 221d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 222036a4a7dSZhenyu Wang { 223d9dc34f1SVille Syrjälä uint32_t new_val; 224d9dc34f1SVille Syrjälä 2254bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2264bc9d430SDaniel Vetter 227d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 228d9dc34f1SVille Syrjälä 2299df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 230c67a470bSPaulo Zanoni return; 231c67a470bSPaulo Zanoni 232d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 233d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 234d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 235d9dc34f1SVille Syrjälä 236d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 237d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2381ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2393143a2bfSChris Wilson POSTING_READ(DEIMR); 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang } 242036a4a7dSZhenyu Wang 24343eaea13SPaulo Zanoni /** 24443eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24543eaea13SPaulo Zanoni * @dev_priv: driver private 24643eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24743eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24843eaea13SPaulo Zanoni */ 24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 25043eaea13SPaulo Zanoni uint32_t interrupt_mask, 25143eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25243eaea13SPaulo Zanoni { 25343eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25443eaea13SPaulo Zanoni 25515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25615a17aaeSDaniel Vetter 2579df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 258c67a470bSPaulo Zanoni return; 259c67a470bSPaulo Zanoni 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26831bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26943eaea13SPaulo Zanoni } 27043eaea13SPaulo Zanoni 271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27243eaea13SPaulo Zanoni { 27343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27443eaea13SPaulo Zanoni } 27543eaea13SPaulo Zanoni 276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 277b900b949SImre Deak { 278b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 279b900b949SImre Deak } 280b900b949SImre Deak 281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 282a72fbc3aSImre Deak { 283a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 284a72fbc3aSImre Deak } 285a72fbc3aSImre Deak 286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 287b900b949SImre Deak { 288b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 289b900b949SImre Deak } 290b900b949SImre Deak 291edbfdb45SPaulo Zanoni /** 292edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 293edbfdb45SPaulo Zanoni * @dev_priv: driver private 294edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 295edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 296edbfdb45SPaulo Zanoni */ 297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 298edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 299edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 300edbfdb45SPaulo Zanoni { 301605cd25bSPaulo Zanoni uint32_t new_val; 302edbfdb45SPaulo Zanoni 30315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30415a17aaeSDaniel Vetter 305edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 306edbfdb45SPaulo Zanoni 307f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 308f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 309f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 310f52ecbcfSPaulo Zanoni 311f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 312f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 313f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 314a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 315edbfdb45SPaulo Zanoni } 316f52ecbcfSPaulo Zanoni } 317edbfdb45SPaulo Zanoni 318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 319edbfdb45SPaulo Zanoni { 3209939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3219939fba2SImre Deak return; 3229939fba2SImre Deak 323edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 324edbfdb45SPaulo Zanoni } 325edbfdb45SPaulo Zanoni 326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 336f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 337f4e9af4fSAkash Goel } 338f4e9af4fSAkash Goel 339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 340f4e9af4fSAkash Goel { 341f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 342f4e9af4fSAkash Goel 343f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 344f4e9af4fSAkash Goel 345f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 346f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 347f4e9af4fSAkash Goel POSTING_READ(reg); 348f4e9af4fSAkash Goel } 349f4e9af4fSAkash Goel 350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 351f4e9af4fSAkash Goel { 352f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 353f4e9af4fSAkash Goel 354f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 355f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 356f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 357f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 358f4e9af4fSAkash Goel } 359f4e9af4fSAkash Goel 360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 361f4e9af4fSAkash Goel { 362f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 363f4e9af4fSAkash Goel 364f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 365f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 366f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 367f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 368edbfdb45SPaulo Zanoni } 369edbfdb45SPaulo Zanoni 370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3713cc134e3SImre Deak { 3723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 374096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3753cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3763cc134e3SImre Deak } 3773cc134e3SImre Deak 37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 379b900b949SImre Deak { 380f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 381f2a91d1aSChris Wilson return; 382f2a91d1aSChris Wilson 383b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 384c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 385c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 386d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 387b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 38878e68d36SImre Deak 389b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 390b900b949SImre Deak } 391b900b949SImre Deak 39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 39359d02a1fSImre Deak { 3941800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 39559d02a1fSImre Deak } 39659d02a1fSImre Deak 39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 398b900b949SImre Deak { 399f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 400f2a91d1aSChris Wilson return; 401f2a91d1aSChris Wilson 402d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 403d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4049939fba2SImre Deak 405b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4069939fba2SImre Deak 407f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 40858072ccbSImre Deak 40958072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 41091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 411c33d247dSChris Wilson 412c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 413c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 414c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 415c33d247dSChris Wilson * state of the worker can be discarded. 416c33d247dSChris Wilson */ 417c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 418c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 419b900b949SImre Deak } 420b900b949SImre Deak 42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 42226705e20SSagar Arun Kamble { 42326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 42426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 42526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 42626705e20SSagar Arun Kamble } 42726705e20SSagar Arun Kamble 42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 42926705e20SSagar Arun Kamble { 43026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 43126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 43226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 43326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 43426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 43526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 43626705e20SSagar Arun Kamble } 43726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 43826705e20SSagar Arun Kamble } 43926705e20SSagar Arun Kamble 44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 44126705e20SSagar Arun Kamble { 44226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 44326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 44426705e20SSagar Arun Kamble 44526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 44626705e20SSagar Arun Kamble 44726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 44826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 44926705e20SSagar Arun Kamble 45026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 45126705e20SSagar Arun Kamble } 45226705e20SSagar Arun Kamble 4530961021aSBen Widawsky /** 4543a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4553a3b3c7dSVille Syrjälä * @dev_priv: driver private 4563a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4573a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4583a3b3c7dSVille Syrjälä */ 4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4603a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4613a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4623a3b3c7dSVille Syrjälä { 4633a3b3c7dSVille Syrjälä uint32_t new_val; 4643a3b3c7dSVille Syrjälä uint32_t old_val; 4653a3b3c7dSVille Syrjälä 4663a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4673a3b3c7dSVille Syrjälä 4683a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4693a3b3c7dSVille Syrjälä 4703a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4713a3b3c7dSVille Syrjälä return; 4723a3b3c7dSVille Syrjälä 4733a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4743a3b3c7dSVille Syrjälä 4753a3b3c7dSVille Syrjälä new_val = old_val; 4763a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4773a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4783a3b3c7dSVille Syrjälä 4793a3b3c7dSVille Syrjälä if (new_val != old_val) { 4803a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4813a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4823a3b3c7dSVille Syrjälä } 4833a3b3c7dSVille Syrjälä } 4843a3b3c7dSVille Syrjälä 4853a3b3c7dSVille Syrjälä /** 486013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 487013d3752SVille Syrjälä * @dev_priv: driver private 488013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 489013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 490013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 491013d3752SVille Syrjälä */ 492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 493013d3752SVille Syrjälä enum pipe pipe, 494013d3752SVille Syrjälä uint32_t interrupt_mask, 495013d3752SVille Syrjälä uint32_t enabled_irq_mask) 496013d3752SVille Syrjälä { 497013d3752SVille Syrjälä uint32_t new_val; 498013d3752SVille Syrjälä 499013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 500013d3752SVille Syrjälä 501013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 502013d3752SVille Syrjälä 503013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 504013d3752SVille Syrjälä return; 505013d3752SVille Syrjälä 506013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 507013d3752SVille Syrjälä new_val &= ~interrupt_mask; 508013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 509013d3752SVille Syrjälä 510013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 511013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 512013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 513013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 514013d3752SVille Syrjälä } 515013d3752SVille Syrjälä } 516013d3752SVille Syrjälä 517013d3752SVille Syrjälä /** 518fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 519fee884edSDaniel Vetter * @dev_priv: driver private 520fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 521fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 522fee884edSDaniel Vetter */ 52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 524fee884edSDaniel Vetter uint32_t interrupt_mask, 525fee884edSDaniel Vetter uint32_t enabled_irq_mask) 526fee884edSDaniel Vetter { 527fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 528fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 529fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 530fee884edSDaniel Vetter 53115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 53215a17aaeSDaniel Vetter 533fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 534fee884edSDaniel Vetter 5359df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 536c67a470bSPaulo Zanoni return; 537c67a470bSPaulo Zanoni 538fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 539fee884edSDaniel Vetter POSTING_READ(SDEIMR); 540fee884edSDaniel Vetter } 5418664281bSPaulo Zanoni 542b5ea642aSDaniel Vetter static void 543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 544755e9019SImre Deak u32 enable_mask, u32 status_mask) 5457c463586SKeith Packard { 546f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 547755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5487c463586SKeith Packard 549b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 550d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 551b79480baSDaniel Vetter 55204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 55304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 55404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 55504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 556755e9019SImre Deak return; 557755e9019SImre Deak 558755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 55946c06a30SVille Syrjälä return; 56046c06a30SVille Syrjälä 56191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 56291d181ddSImre Deak 5637c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 564755e9019SImre Deak pipestat |= enable_mask | status_mask; 56546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5663143a2bfSChris Wilson POSTING_READ(reg); 5677c463586SKeith Packard } 5687c463586SKeith Packard 569b5ea642aSDaniel Vetter static void 570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 571755e9019SImre Deak u32 enable_mask, u32 status_mask) 5727c463586SKeith Packard { 573f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 574755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5757c463586SKeith Packard 576b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 577d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 578b79480baSDaniel Vetter 57904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 58346c06a30SVille Syrjälä return; 58446c06a30SVille Syrjälä 585755e9019SImre Deak if ((pipestat & enable_mask) == 0) 586755e9019SImre Deak return; 587755e9019SImre Deak 58891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 58991d181ddSImre Deak 590755e9019SImre Deak pipestat &= ~enable_mask; 59146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5923143a2bfSChris Wilson POSTING_READ(reg); 5937c463586SKeith Packard } 5947c463586SKeith Packard 59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 59610c59c51SImre Deak { 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 59910c59c51SImre Deak /* 600724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 601724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60210c59c51SImre Deak */ 60310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60410c59c51SImre Deak return 0; 605724a6905SVille Syrjälä /* 606724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 607724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 608724a6905SVille Syrjälä */ 609724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 610724a6905SVille Syrjälä return 0; 61110c59c51SImre Deak 61210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61910c59c51SImre Deak 62010c59c51SImre Deak return enable_mask; 62110c59c51SImre Deak } 62210c59c51SImre Deak 623755e9019SImre Deak void 624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 625755e9019SImre Deak u32 status_mask) 626755e9019SImre Deak { 627755e9019SImre Deak u32 enable_mask; 628755e9019SImre Deak 629666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 63091c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 63110c59c51SImre Deak status_mask); 63210c59c51SImre Deak else 633755e9019SImre Deak enable_mask = status_mask << 16; 634755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 635755e9019SImre Deak } 636755e9019SImre Deak 637755e9019SImre Deak void 638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 639755e9019SImre Deak u32 status_mask) 640755e9019SImre Deak { 641755e9019SImre Deak u32 enable_mask; 642755e9019SImre Deak 643666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 64491c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 64510c59c51SImre Deak status_mask); 64610c59c51SImre Deak else 647755e9019SImre Deak enable_mask = status_mask << 16; 648755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 649755e9019SImre Deak } 650755e9019SImre Deak 651c0e09200SDave Airlie /** 652f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 65401c66889SZhao Yakui */ 65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 65601c66889SZhao Yakui { 65791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 658f49e38ddSJani Nikula return; 659f49e38ddSJani Nikula 66013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66101c66889SZhao Yakui 662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 665755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6661ec14ad3SChris Wilson 66713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 66801c66889SZhao Yakui } 66901c66889SZhao Yakui 670f75f3746SVille Syrjälä /* 671f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 672f75f3746SVille Syrjälä * around the vertical blanking period. 673f75f3746SVille Syrjälä * 674f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 675f75f3746SVille Syrjälä * vblank_start >= 3 676f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 677f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 678f75f3746SVille Syrjälä * vtotal = vblank_start + 3 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * start of vblank: 681f75f3746SVille Syrjälä * latch double buffered registers 682f75f3746SVille Syrjälä * increment frame counter (ctg+) 683f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 684f75f3746SVille Syrjälä * | 685f75f3746SVille Syrjälä * | frame start: 686f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 687f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 688f75f3746SVille Syrjälä * | | 689f75f3746SVille Syrjälä * | | start of vsync: 690f75f3746SVille Syrjälä * | | generate vsync interrupt 691f75f3746SVille Syrjälä * | | | 692f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 693f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 694f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 695f75f3746SVille Syrjälä * | | <----vs-----> | 696f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 697f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 698f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 699f75f3746SVille Syrjälä * | | | 700f75f3746SVille Syrjälä * last visible pixel first visible pixel 701f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 702f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 703f75f3746SVille Syrjälä * 704f75f3746SVille Syrjälä * x = horizontal active 705f75f3746SVille Syrjälä * _ = horizontal blanking 706f75f3746SVille Syrjälä * hs = horizontal sync 707f75f3746SVille Syrjälä * va = vertical active 708f75f3746SVille Syrjälä * vb = vertical blanking 709f75f3746SVille Syrjälä * vs = vertical sync 710f75f3746SVille Syrjälä * vbs = vblank_start (number) 711f75f3746SVille Syrjälä * 712f75f3746SVille Syrjälä * Summary: 713f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 714f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 715f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 716f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 717f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 718f75f3746SVille Syrjälä */ 719f75f3746SVille Syrjälä 72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72142f52ef8SKeith Packard * we use as a pipe index 72242f52ef8SKeith Packard */ 72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7240a3e67a4SJesse Barnes { 725fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 726f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 72898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 72998187836SVille Syrjälä pipe); 730fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 731391f75e2SVille Syrjälä 7320b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7330b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7340b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7350b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7360b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 737391f75e2SVille Syrjälä 7380b2a8e09SVille Syrjälä /* Convert to pixel count */ 7390b2a8e09SVille Syrjälä vbl_start *= htotal; 7400b2a8e09SVille Syrjälä 7410b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7420b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7430b2a8e09SVille Syrjälä 7449db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7459db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7465eddb70bSChris Wilson 7470a3e67a4SJesse Barnes /* 7480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7500a3e67a4SJesse Barnes * register. 7510a3e67a4SJesse Barnes */ 7520a3e67a4SJesse Barnes do { 7535eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 754391f75e2SVille Syrjälä low = I915_READ(low_frame); 7555eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7560a3e67a4SJesse Barnes } while (high1 != high2); 7570a3e67a4SJesse Barnes 7585eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 759391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 761391f75e2SVille Syrjälä 762391f75e2SVille Syrjälä /* 763391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 764391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 765391f75e2SVille Syrjälä * counter against vblank start. 766391f75e2SVille Syrjälä */ 767edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7680a3e67a4SJesse Barnes } 7690a3e67a4SJesse Barnes 770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7719880b7a5SJesse Barnes { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7739880b7a5SJesse Barnes 774649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7759880b7a5SJesse Barnes } 7769880b7a5SJesse Barnes 77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 782fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 783a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78480715b2fSVille Syrjälä int position, vtotal; 785a225f079SVille Syrjälä 78680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 787a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 788a225f079SVille Syrjälä vtotal /= 2; 789a225f079SVille Syrjälä 79091d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 79175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 792a225f079SVille Syrjälä else 79375aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 794a225f079SVille Syrjälä 795a225f079SVille Syrjälä /* 79641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 79741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 80041b578fbSJesse Barnes * 80141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 80241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80641b578fbSJesse Barnes */ 80791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80841b578fbSJesse Barnes int i, temp; 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 81141b578fbSJesse Barnes udelay(1); 81241b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 81341b578fbSJesse Barnes DSL_LINEMASK_GEN3; 81441b578fbSJesse Barnes if (temp != position) { 81541b578fbSJesse Barnes position = temp; 81641b578fbSJesse Barnes break; 81741b578fbSJesse Barnes } 81841b578fbSJesse Barnes } 81941b578fbSJesse Barnes } 82041b578fbSJesse Barnes 82141b578fbSJesse Barnes /* 82280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 82380715b2fSVille Syrjälä * scanline_offset adjustment. 824a225f079SVille Syrjälä */ 82580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 826a225f079SVille Syrjälä } 827a225f079SVille Syrjälä 82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 829abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 8303bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8313bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8320af7e4dfSMario Kleiner { 833fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 83498187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 83598187836SVille Syrjälä pipe); 8363aa18df8SVille Syrjälä int position; 83778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8380af7e4dfSMario Kleiner bool in_vbl = true; 8390af7e4dfSMario Kleiner int ret = 0; 840ad3543edSMario Kleiner unsigned long irqflags; 8410af7e4dfSMario Kleiner 842fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8430af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8450af7e4dfSMario Kleiner return 0; 8460af7e4dfSMario Kleiner } 8470af7e4dfSMario Kleiner 848c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 850c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 851c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 852c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8530af7e4dfSMario Kleiner 854d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 855d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 856d31faf65SVille Syrjälä vbl_end /= 2; 857d31faf65SVille Syrjälä vtotal /= 2; 858d31faf65SVille Syrjälä } 859d31faf65SVille Syrjälä 860c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 861c2baf4b7SVille Syrjälä 862ad3543edSMario Kleiner /* 863ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 864ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 865ad3543edSMario Kleiner * following code must not block on uncore.lock. 866ad3543edSMario Kleiner */ 867ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 868ad3543edSMario Kleiner 869ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 870ad3543edSMario Kleiner 871ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 872ad3543edSMario Kleiner if (stime) 873ad3543edSMario Kleiner *stime = ktime_get(); 874ad3543edSMario Kleiner 87591d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8760af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8770af7e4dfSMario Kleiner * scanout position from Display scan line register. 8780af7e4dfSMario Kleiner */ 879a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8800af7e4dfSMario Kleiner } else { 8810af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8820af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8830af7e4dfSMario Kleiner * scanout position. 8840af7e4dfSMario Kleiner */ 88575aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8860af7e4dfSMario Kleiner 8873aa18df8SVille Syrjälä /* convert to pixel counts */ 8883aa18df8SVille Syrjälä vbl_start *= htotal; 8893aa18df8SVille Syrjälä vbl_end *= htotal; 8903aa18df8SVille Syrjälä vtotal *= htotal; 89178e8fc6bSVille Syrjälä 89278e8fc6bSVille Syrjälä /* 8937e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8947e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8957e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8967e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8977e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8987e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8997e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9007e78f1cbSVille Syrjälä */ 9017e78f1cbSVille Syrjälä if (position >= vtotal) 9027e78f1cbSVille Syrjälä position = vtotal - 1; 9037e78f1cbSVille Syrjälä 9047e78f1cbSVille Syrjälä /* 90578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 91078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 91178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91278e8fc6bSVille Syrjälä */ 91378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9143aa18df8SVille Syrjälä } 9153aa18df8SVille Syrjälä 916ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 917ad3543edSMario Kleiner if (etime) 918ad3543edSMario Kleiner *etime = ktime_get(); 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 921ad3543edSMario Kleiner 922ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 923ad3543edSMario Kleiner 9243aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 9253aa18df8SVille Syrjälä 9263aa18df8SVille Syrjälä /* 9273aa18df8SVille Syrjälä * While in vblank, position will be negative 9283aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9293aa18df8SVille Syrjälä * vblank, position will be positive counting 9303aa18df8SVille Syrjälä * up since vbl_end. 9313aa18df8SVille Syrjälä */ 9323aa18df8SVille Syrjälä if (position >= vbl_start) 9333aa18df8SVille Syrjälä position -= vbl_end; 9343aa18df8SVille Syrjälä else 9353aa18df8SVille Syrjälä position += vtotal - vbl_end; 9363aa18df8SVille Syrjälä 93791d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9383aa18df8SVille Syrjälä *vpos = position; 9393aa18df8SVille Syrjälä *hpos = 0; 9403aa18df8SVille Syrjälä } else { 9410af7e4dfSMario Kleiner *vpos = position / htotal; 9420af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9430af7e4dfSMario Kleiner } 9440af7e4dfSMario Kleiner 9450af7e4dfSMario Kleiner /* In vblank? */ 9460af7e4dfSMario Kleiner if (in_vbl) 9473d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9480af7e4dfSMario Kleiner 9490af7e4dfSMario Kleiner return ret; 9500af7e4dfSMario Kleiner } 9510af7e4dfSMario Kleiner 952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 953a225f079SVille Syrjälä { 954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 955a225f079SVille Syrjälä unsigned long irqflags; 956a225f079SVille Syrjälä int position; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 960a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 961a225f079SVille Syrjälä 962a225f079SVille Syrjälä return position; 963a225f079SVille Syrjälä } 964a225f079SVille Syrjälä 96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9660af7e4dfSMario Kleiner int *max_error, 9670af7e4dfSMario Kleiner struct timeval *vblank_time, 9680af7e4dfSMario Kleiner unsigned flags) 9690af7e4dfSMario Kleiner { 970b91eb5ccSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 971e2af48c6SVille Syrjälä struct intel_crtc *crtc; 9720af7e4dfSMario Kleiner 973b91eb5ccSVille Syrjälä if (pipe >= INTEL_INFO(dev_priv)->num_pipes) { 97488e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9750af7e4dfSMario Kleiner return -EINVAL; 9760af7e4dfSMario Kleiner } 9770af7e4dfSMario Kleiner 9780af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 979b91eb5ccSVille Syrjälä crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 9804041b853SChris Wilson if (crtc == NULL) { 98188e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9824041b853SChris Wilson return -EINVAL; 9834041b853SChris Wilson } 9844041b853SChris Wilson 985e2af48c6SVille Syrjälä if (!crtc->base.hwmode.crtc_clock) { 98688e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9874041b853SChris Wilson return -EBUSY; 9884041b853SChris Wilson } 9890af7e4dfSMario Kleiner 9900af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9914041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9924041b853SChris Wilson vblank_time, flags, 993e2af48c6SVille Syrjälä &crtc->base.hwmode); 9940af7e4dfSMario Kleiner } 9950af7e4dfSMario Kleiner 99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 997f97108d1SJesse Barnes { 998b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9999270388eSDaniel Vetter u8 new_delay; 10009270388eSDaniel Vetter 1001d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1002f97108d1SJesse Barnes 100373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100473edd18fSDaniel Vetter 100520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10069270388eSDaniel Vetter 10077648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1008b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1009b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1010f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1011f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1012f97108d1SJesse Barnes 1013f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1014b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1019b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 102020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 102120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 102220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 102320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1024f97108d1SJesse Barnes } 1025f97108d1SJesse Barnes 102691d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 102720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1028f97108d1SJesse Barnes 1029d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10309270388eSDaniel Vetter 1031f97108d1SJesse Barnes return; 1032f97108d1SJesse Barnes } 1033f97108d1SJesse Barnes 10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1035549f7365SChris Wilson { 1036aca34b6eSChris Wilson smp_store_mb(engine->breadcrumbs.irq_posted, true); 103783348ba8SChris Wilson if (intel_engine_wakeup(engine)) 10380bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 1039549f7365SChris Wilson } 1040549f7365SChris Wilson 104143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 104243cf3bf0SChris Wilson struct intel_rps_ei *ei) 104331685c25SDeepak S { 104443cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 104643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 104731685c25SDeepak S } 104831685c25SDeepak S 104943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 105043cf3bf0SChris Wilson const struct intel_rps_ei *old, 105143cf3bf0SChris Wilson const struct intel_rps_ei *now, 105243cf3bf0SChris Wilson int threshold) 105331685c25SDeepak S { 105443cf3bf0SChris Wilson u64 time, c0; 10557bad74d5SVille Syrjälä unsigned int mul = 100; 105631685c25SDeepak S 105743cf3bf0SChris Wilson if (old->cz_clock == 0) 105843cf3bf0SChris Wilson return false; 105931685c25SDeepak S 10607bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10617bad74d5SVille Syrjälä mul <<= 8; 10627bad74d5SVille Syrjälä 106343cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10647bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 106531685c25SDeepak S 106643cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 106743cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 106843cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 106943cf3bf0SChris Wilson */ 107043cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 107143cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10727bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 107331685c25SDeepak S 107443cf3bf0SChris Wilson return c0 >= time; 107531685c25SDeepak S } 107631685c25SDeepak S 107743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 107843cf3bf0SChris Wilson { 107943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 108043cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 108143cf3bf0SChris Wilson } 108243cf3bf0SChris Wilson 108343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 108443cf3bf0SChris Wilson { 108543cf3bf0SChris Wilson struct intel_rps_ei now; 108643cf3bf0SChris Wilson u32 events = 0; 108743cf3bf0SChris Wilson 10886f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 108943cf3bf0SChris Wilson return 0; 109043cf3bf0SChris Wilson 109143cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 109243cf3bf0SChris Wilson if (now.cz_clock == 0) 109343cf3bf0SChris Wilson return 0; 109431685c25SDeepak S 109543cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 109643cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 109743cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10988fb55197SChris Wilson dev_priv->rps.down_threshold)) 109943cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 110043cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 110131685c25SDeepak S } 110231685c25SDeepak S 110343cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 110443cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 110543cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 11068fb55197SChris Wilson dev_priv->rps.up_threshold)) 110743cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 110843cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 110943cf3bf0SChris Wilson } 111043cf3bf0SChris Wilson 111143cf3bf0SChris Wilson return events; 111231685c25SDeepak S } 111331685c25SDeepak S 1114f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1115f5a4c67dSChris Wilson { 1116e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 11173b3f1650SAkash Goel enum intel_engine_id id; 1118f5a4c67dSChris Wilson 11193b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 1120688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1121f5a4c67dSChris Wilson return true; 1122f5a4c67dSChris Wilson 1123f5a4c67dSChris Wilson return false; 1124f5a4c67dSChris Wilson } 1125f5a4c67dSChris Wilson 11264912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11273b8d8d91SJesse Barnes { 11282d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11292d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11308d3afd7dSChris Wilson bool client_boost; 11318d3afd7dSChris Wilson int new_delay, adj, min, max; 1132edbfdb45SPaulo Zanoni u32 pm_iir; 11333b8d8d91SJesse Barnes 113459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1135d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1136d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1137d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1138d4d70aa5SImre Deak return; 1139d4d70aa5SImre Deak } 11401f814dacSImre Deak 1141c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1142c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1143a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1144f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 11458d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11468d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 114759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11484912d041SBen Widawsky 114960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1150a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 115160611c13SPaulo Zanoni 11528d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1153c33d247dSChris Wilson return; 11543b8d8d91SJesse Barnes 11554fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11567b9e0ae6SChris Wilson 115743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 115843cf3bf0SChris Wilson 1159dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1160edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11618d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11628d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 116329ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 116429ecd78dSChris Wilson max = dev_priv->rps.max_freq; 116529ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 116629ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11678d3afd7dSChris Wilson adj = 0; 11688d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1169dd75fdc8SChris Wilson if (adj > 0) 1170dd75fdc8SChris Wilson adj *= 2; 1171edcf284bSChris Wilson else /* CHV needs even encode values */ 1172edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11737425034aSVille Syrjälä /* 11747425034aSVille Syrjälä * For better performance, jump directly 11757425034aSVille Syrjälä * to RPe if we're below it. 11767425034aSVille Syrjälä */ 1177edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1178b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1179edcf284bSChris Wilson adj = 0; 1180edcf284bSChris Wilson } 118129ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1182f5a4c67dSChris Wilson adj = 0; 1183dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1184b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1185b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1186dd75fdc8SChris Wilson else 1187b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1188dd75fdc8SChris Wilson adj = 0; 1189dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1190dd75fdc8SChris Wilson if (adj < 0) 1191dd75fdc8SChris Wilson adj *= 2; 1192edcf284bSChris Wilson else /* CHV needs even encode values */ 1193edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1194dd75fdc8SChris Wilson } else { /* unknown event */ 1195edcf284bSChris Wilson adj = 0; 1196dd75fdc8SChris Wilson } 11973b8d8d91SJesse Barnes 1198edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1199edcf284bSChris Wilson 120079249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 120179249636SBen Widawsky * interrupt 120279249636SBen Widawsky */ 1203edcf284bSChris Wilson new_delay += adj; 12048d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 120527544369SDeepak S 1206dc97997aSChris Wilson intel_set_rps(dev_priv, new_delay); 12073b8d8d91SJesse Barnes 12084fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12093b8d8d91SJesse Barnes } 12103b8d8d91SJesse Barnes 1211e3689190SBen Widawsky 1212e3689190SBen Widawsky /** 1213e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1214e3689190SBen Widawsky * occurred. 1215e3689190SBen Widawsky * @work: workqueue struct 1216e3689190SBen Widawsky * 1217e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1218e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1219e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1220e3689190SBen Widawsky */ 1221e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1222e3689190SBen Widawsky { 12232d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12242d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1225e3689190SBen Widawsky u32 error_status, row, bank, subbank; 122635a85ac6SBen Widawsky char *parity_event[6]; 1227e3689190SBen Widawsky uint32_t misccpctl; 122835a85ac6SBen Widawsky uint8_t slice = 0; 1229e3689190SBen Widawsky 1230e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1231e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1232e3689190SBen Widawsky * any time we access those registers. 1233e3689190SBen Widawsky */ 123491c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1235e3689190SBen Widawsky 123635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 123735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 123835a85ac6SBen Widawsky goto out; 123935a85ac6SBen Widawsky 1240e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1241e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1242e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1243e3689190SBen Widawsky 124435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1245f0f59a00SVille Syrjälä i915_reg_t reg; 124635a85ac6SBen Widawsky 124735a85ac6SBen Widawsky slice--; 12482d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 124935a85ac6SBen Widawsky break; 125035a85ac6SBen Widawsky 125135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125235a85ac6SBen Widawsky 12536fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 125435a85ac6SBen Widawsky 125535a85ac6SBen Widawsky error_status = I915_READ(reg); 1256e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1257e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1258e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1259e3689190SBen Widawsky 126035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126135a85ac6SBen Widawsky POSTING_READ(reg); 1262e3689190SBen Widawsky 1263cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1264e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1265e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1266e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 126735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 126835a85ac6SBen Widawsky parity_event[5] = NULL; 1269e3689190SBen Widawsky 127091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1271e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1272e3689190SBen Widawsky 127335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127435a85ac6SBen Widawsky slice, row, bank, subbank); 1275e3689190SBen Widawsky 127635a85ac6SBen Widawsky kfree(parity_event[4]); 1277e3689190SBen Widawsky kfree(parity_event[3]); 1278e3689190SBen Widawsky kfree(parity_event[2]); 1279e3689190SBen Widawsky kfree(parity_event[1]); 1280e3689190SBen Widawsky } 1281e3689190SBen Widawsky 128235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128335a85ac6SBen Widawsky 128435a85ac6SBen Widawsky out: 128535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12864cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12872d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12884cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 128935a85ac6SBen Widawsky 129091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 129135a85ac6SBen Widawsky } 129235a85ac6SBen Widawsky 1293261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1294261e40b8SVille Syrjälä u32 iir) 1295e3689190SBen Widawsky { 1296261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1297e3689190SBen Widawsky return; 1298e3689190SBen Widawsky 1299d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1300261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1301d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1302e3689190SBen Widawsky 1303261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 130435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 130635a85ac6SBen Widawsky 130735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 130835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 130935a85ac6SBen Widawsky 1310a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1311e3689190SBen Widawsky } 1312e3689190SBen Widawsky 1313261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1314f1af8fc1SPaulo Zanoni u32 gt_iir) 1315f1af8fc1SPaulo Zanoni { 1316f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13173b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1318f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13193b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1320f1af8fc1SPaulo Zanoni } 1321f1af8fc1SPaulo Zanoni 1322261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1323e7b4c6b1SDaniel Vetter u32 gt_iir) 1324e7b4c6b1SDaniel Vetter { 1325f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13263b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1327cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13283b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1329cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13303b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1331e7b4c6b1SDaniel Vetter 1332cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1333cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1334aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1335aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1336e3689190SBen Widawsky 1337261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1338261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1339e7b4c6b1SDaniel Vetter } 1340e7b4c6b1SDaniel Vetter 1341fbcc1a0cSNick Hoath static __always_inline void 13420bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1343fbcc1a0cSNick Hoath { 1344fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13450bc40be8STvrtko Ursulin notify_ring(engine); 1346fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 134727af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1348fbcc1a0cSNick Hoath } 1349fbcc1a0cSNick Hoath 1350e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1351e30e251aSVille Syrjälä u32 master_ctl, 1352e30e251aSVille Syrjälä u32 gt_iir[4]) 1353abd58f01SBen Widawsky { 1354abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1355abd58f01SBen Widawsky 1356abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1357e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1358e30e251aSVille Syrjälä if (gt_iir[0]) { 1359e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1360abd58f01SBen Widawsky ret = IRQ_HANDLED; 1361abd58f01SBen Widawsky } else 1362abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1363abd58f01SBen Widawsky } 1364abd58f01SBen Widawsky 136585f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1366e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1367e30e251aSVille Syrjälä if (gt_iir[1]) { 1368e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1369abd58f01SBen Widawsky ret = IRQ_HANDLED; 1370abd58f01SBen Widawsky } else 1371abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1372abd58f01SBen Widawsky } 1373abd58f01SBen Widawsky 137474cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1375e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1376e30e251aSVille Syrjälä if (gt_iir[3]) { 1377e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 137874cdb337SChris Wilson ret = IRQ_HANDLED; 137974cdb337SChris Wilson } else 138074cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 138174cdb337SChris Wilson } 138274cdb337SChris Wilson 138326705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1384e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 138526705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 138626705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1387cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 138826705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 138926705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 139038cc46d7SOscar Mateo ret = IRQ_HANDLED; 13910961021aSBen Widawsky } else 13920961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13930961021aSBen Widawsky } 13940961021aSBen Widawsky 1395abd58f01SBen Widawsky return ret; 1396abd58f01SBen Widawsky } 1397abd58f01SBen Widawsky 1398e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1399e30e251aSVille Syrjälä u32 gt_iir[4]) 1400e30e251aSVille Syrjälä { 1401e30e251aSVille Syrjälä if (gt_iir[0]) { 14023b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1403e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14043b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1405e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1406e30e251aSVille Syrjälä } 1407e30e251aSVille Syrjälä 1408e30e251aSVille Syrjälä if (gt_iir[1]) { 14093b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1410e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14113b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1412e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1413e30e251aSVille Syrjälä } 1414e30e251aSVille Syrjälä 1415e30e251aSVille Syrjälä if (gt_iir[3]) 14163b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1417e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1418e30e251aSVille Syrjälä 1419e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1420e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 142126705e20SSagar Arun Kamble 142226705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 142326705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1424e30e251aSVille Syrjälä } 1425e30e251aSVille Syrjälä 142663c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 142763c88d22SImre Deak { 142863c88d22SImre Deak switch (port) { 142963c88d22SImre Deak case PORT_A: 1430195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 143163c88d22SImre Deak case PORT_B: 143263c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 143363c88d22SImre Deak case PORT_C: 143463c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 143563c88d22SImre Deak default: 143663c88d22SImre Deak return false; 143763c88d22SImre Deak } 143863c88d22SImre Deak } 143963c88d22SImre Deak 14406dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14416dbf30ceSVille Syrjälä { 14426dbf30ceSVille Syrjälä switch (port) { 14436dbf30ceSVille Syrjälä case PORT_E: 14446dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14456dbf30ceSVille Syrjälä default: 14466dbf30ceSVille Syrjälä return false; 14476dbf30ceSVille Syrjälä } 14486dbf30ceSVille Syrjälä } 14496dbf30ceSVille Syrjälä 145074c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 145174c0b395SVille Syrjälä { 145274c0b395SVille Syrjälä switch (port) { 145374c0b395SVille Syrjälä case PORT_A: 145474c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 145574c0b395SVille Syrjälä case PORT_B: 145674c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 145774c0b395SVille Syrjälä case PORT_C: 145874c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 145974c0b395SVille Syrjälä case PORT_D: 146074c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 146174c0b395SVille Syrjälä default: 146274c0b395SVille Syrjälä return false; 146374c0b395SVille Syrjälä } 146474c0b395SVille Syrjälä } 146574c0b395SVille Syrjälä 1466e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1467e4ce95aaSVille Syrjälä { 1468e4ce95aaSVille Syrjälä switch (port) { 1469e4ce95aaSVille Syrjälä case PORT_A: 1470e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1471e4ce95aaSVille Syrjälä default: 1472e4ce95aaSVille Syrjälä return false; 1473e4ce95aaSVille Syrjälä } 1474e4ce95aaSVille Syrjälä } 1475e4ce95aaSVille Syrjälä 1476676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 147713cf5504SDave Airlie { 147813cf5504SDave Airlie switch (port) { 147913cf5504SDave Airlie case PORT_B: 1480676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 148113cf5504SDave Airlie case PORT_C: 1482676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 148313cf5504SDave Airlie case PORT_D: 1484676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1485676574dfSJani Nikula default: 1486676574dfSJani Nikula return false; 148713cf5504SDave Airlie } 148813cf5504SDave Airlie } 148913cf5504SDave Airlie 1490676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 149113cf5504SDave Airlie { 149213cf5504SDave Airlie switch (port) { 149313cf5504SDave Airlie case PORT_B: 1494676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 149513cf5504SDave Airlie case PORT_C: 1496676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 149713cf5504SDave Airlie case PORT_D: 1498676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1499676574dfSJani Nikula default: 1500676574dfSJani Nikula return false; 150113cf5504SDave Airlie } 150213cf5504SDave Airlie } 150313cf5504SDave Airlie 150442db67d6SVille Syrjälä /* 150542db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 150642db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 150742db67d6SVille Syrjälä * hotplug detection results from several registers. 150842db67d6SVille Syrjälä * 150942db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 151042db67d6SVille Syrjälä */ 1511fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15128c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1513fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1514fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1515676574dfSJani Nikula { 15168c841e57SJani Nikula enum port port; 1517676574dfSJani Nikula int i; 1518676574dfSJani Nikula 1519676574dfSJani Nikula for_each_hpd_pin(i) { 15208c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15218c841e57SJani Nikula continue; 15228c841e57SJani Nikula 1523676574dfSJani Nikula *pin_mask |= BIT(i); 1524676574dfSJani Nikula 1525cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1526cc24fcdcSImre Deak continue; 1527cc24fcdcSImre Deak 1528fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1529676574dfSJani Nikula *long_mask |= BIT(i); 1530676574dfSJani Nikula } 1531676574dfSJani Nikula 1532676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1533676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1534676574dfSJani Nikula 1535676574dfSJani Nikula } 1536676574dfSJani Nikula 153791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1538515ac2bbSDaniel Vetter { 153928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1540515ac2bbSDaniel Vetter } 1541515ac2bbSDaniel Vetter 154291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1543ce99c256SDaniel Vetter { 15449ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1545ce99c256SDaniel Vetter } 1546ce99c256SDaniel Vetter 15478bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 154891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 154991d14251STvrtko Ursulin enum pipe pipe, 1550eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1551eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15528bc5e955SDaniel Vetter uint32_t crc4) 15538bf1e9f1SShuang He { 15548bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15558bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1556ac2300d4SDamien Lespiau int head, tail; 1557b2c88f5bSDamien Lespiau 1558d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1559d538bbdfSDamien Lespiau 15600c912c79SDamien Lespiau if (!pipe_crc->entries) { 1561d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 156234273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15630c912c79SDamien Lespiau return; 15640c912c79SDamien Lespiau } 15650c912c79SDamien Lespiau 1566d538bbdfSDamien Lespiau head = pipe_crc->head; 1567d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1568b2c88f5bSDamien Lespiau 1569b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1570d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1571b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1572b2c88f5bSDamien Lespiau return; 1573b2c88f5bSDamien Lespiau } 1574b2c88f5bSDamien Lespiau 1575b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15768bf1e9f1SShuang He 157791c8a326SChris Wilson entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm, 157891d14251STvrtko Ursulin pipe); 1579eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1580eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1581eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1582eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1583eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1584b2c88f5bSDamien Lespiau 1585b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1586d538bbdfSDamien Lespiau pipe_crc->head = head; 1587d538bbdfSDamien Lespiau 1588d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 158907144428SDamien Lespiau 159007144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15918bf1e9f1SShuang He } 1592277de95eSDaniel Vetter #else 1593277de95eSDaniel Vetter static inline void 159491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 159591d14251STvrtko Ursulin enum pipe pipe, 1596277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1597277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1598277de95eSDaniel Vetter uint32_t crc4) {} 1599277de95eSDaniel Vetter #endif 1600eba94eb9SDaniel Vetter 1601277de95eSDaniel Vetter 160291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 160391d14251STvrtko Ursulin enum pipe pipe) 16045a69b89fSDaniel Vetter { 160591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16065a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16075a69b89fSDaniel Vetter 0, 0, 0, 0); 16085a69b89fSDaniel Vetter } 16095a69b89fSDaniel Vetter 161091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 161191d14251STvrtko Ursulin enum pipe pipe) 1612eba94eb9SDaniel Vetter { 161391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1614eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1615eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1616eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1617eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16188bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1619eba94eb9SDaniel Vetter } 16205b3a856bSDaniel Vetter 162191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 162291d14251STvrtko Ursulin enum pipe pipe) 16235b3a856bSDaniel Vetter { 16240b5c5ed0SDaniel Vetter uint32_t res1, res2; 16250b5c5ed0SDaniel Vetter 162691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16270b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16280b5c5ed0SDaniel Vetter else 16290b5c5ed0SDaniel Vetter res1 = 0; 16300b5c5ed0SDaniel Vetter 163191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16320b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16330b5c5ed0SDaniel Vetter else 16340b5c5ed0SDaniel Vetter res2 = 0; 16355b3a856bSDaniel Vetter 163691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16370b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16380b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16390b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16400b5c5ed0SDaniel Vetter res1, res2); 16415b3a856bSDaniel Vetter } 16428bf1e9f1SShuang He 16431403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16441403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16451403c0d4SPaulo Zanoni * the work queue. */ 16461403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1647baf02a1fSBen Widawsky { 1648a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 164959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1650f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1651d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1652d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1653c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 165441a05a3aSDaniel Vetter } 1655d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1656d4d70aa5SImre Deak } 1657baf02a1fSBen Widawsky 1658c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1659c9a9a268SImre Deak return; 1660c9a9a268SImre Deak 16612d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 166212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16633b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 166412638c57SBen Widawsky 1665aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1666aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 166712638c57SBen Widawsky } 16681403c0d4SPaulo Zanoni } 1669baf02a1fSBen Widawsky 167026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 167126705e20SSagar Arun Kamble { 167226705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 16734100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 16744100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 16754100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 16764100b2abSSagar Arun Kamble * to back flush interrupts. 16774100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 16784100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 16794100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 16804100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 16814100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 16824100b2abSSagar Arun Kamble */ 16834100b2abSSagar Arun Kamble u32 msg, flush; 16844100b2abSSagar Arun Kamble 16854100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 16864100b2abSSagar Arun Kamble flush = msg & (GUC2HOST_MSG_CRASH_DUMP_POSTED | 16874100b2abSSagar Arun Kamble GUC2HOST_MSG_FLUSH_LOG_BUFFER); 16884100b2abSSagar Arun Kamble if (flush) { 16894100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 16904100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 16914100b2abSSagar Arun Kamble 16924100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 16934100b2abSSagar Arun Kamble queue_work(dev_priv->guc.log.flush_wq, 16944100b2abSSagar Arun Kamble &dev_priv->guc.log.flush_work); 16955aa1ee4bSAkash Goel 16965aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 16974100b2abSSagar Arun Kamble } else { 16984100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 16994100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17004100b2abSSagar Arun Kamble */ 17014100b2abSSagar Arun Kamble } 170226705e20SSagar Arun Kamble } 170326705e20SSagar Arun Kamble } 170426705e20SSagar Arun Kamble 17055a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 170691d14251STvrtko Ursulin enum pipe pipe) 17078d7849dbSVille Syrjälä { 17085a21b665SDaniel Vetter bool ret; 17095a21b665SDaniel Vetter 171091c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 17115a21b665SDaniel Vetter if (ret) 171251cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 17135a21b665SDaniel Vetter 17145a21b665SDaniel Vetter return ret; 17158d7849dbSVille Syrjälä } 17168d7849dbSVille Syrjälä 171791d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 171891d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17197e231dbeSJesse Barnes { 17207e231dbeSJesse Barnes int pipe; 17217e231dbeSJesse Barnes 172258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17231ca993d2SVille Syrjälä 17241ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17251ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17261ca993d2SVille Syrjälä return; 17271ca993d2SVille Syrjälä } 17281ca993d2SVille Syrjälä 1729055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1730f0f59a00SVille Syrjälä i915_reg_t reg; 1731bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 173291d181ddSImre Deak 1733bbb5eebfSDaniel Vetter /* 1734bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1735bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1736bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1737bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1738bbb5eebfSDaniel Vetter * handle. 1739bbb5eebfSDaniel Vetter */ 17400f239f4cSDaniel Vetter 17410f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17420f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1743bbb5eebfSDaniel Vetter 1744bbb5eebfSDaniel Vetter switch (pipe) { 1745bbb5eebfSDaniel Vetter case PIPE_A: 1746bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1747bbb5eebfSDaniel Vetter break; 1748bbb5eebfSDaniel Vetter case PIPE_B: 1749bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1750bbb5eebfSDaniel Vetter break; 17513278f67fSVille Syrjälä case PIPE_C: 17523278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17533278f67fSVille Syrjälä break; 1754bbb5eebfSDaniel Vetter } 1755bbb5eebfSDaniel Vetter if (iir & iir_bit) 1756bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1757bbb5eebfSDaniel Vetter 1758bbb5eebfSDaniel Vetter if (!mask) 175991d181ddSImre Deak continue; 176091d181ddSImre Deak 176191d181ddSImre Deak reg = PIPESTAT(pipe); 1762bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1763bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17647e231dbeSJesse Barnes 17657e231dbeSJesse Barnes /* 17667e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17677e231dbeSJesse Barnes */ 176891d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 176991d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17707e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17717e231dbeSJesse Barnes } 177258ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17732ecb8ca4SVille Syrjälä } 17742ecb8ca4SVille Syrjälä 177591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 17762ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 17772ecb8ca4SVille Syrjälä { 17782ecb8ca4SVille Syrjälä enum pipe pipe; 17797e231dbeSJesse Barnes 1780055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17815a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 17825a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 17835a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 178431acc7f5SJesse Barnes 17855251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 178651cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 17874356d586SDaniel Vetter 17884356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 178991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 17902d9d2b0bSVille Syrjälä 17911f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17921f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 179331acc7f5SJesse Barnes } 179431acc7f5SJesse Barnes 1795c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 179691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1797c1874ed7SImre Deak } 1798c1874ed7SImre Deak 17991ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 180016c6c56bSVille Syrjälä { 180116c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 180216c6c56bSVille Syrjälä 18031ae3c34cSVille Syrjälä if (hotplug_status) 18043ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18051ae3c34cSVille Syrjälä 18061ae3c34cSVille Syrjälä return hotplug_status; 18071ae3c34cSVille Syrjälä } 18081ae3c34cSVille Syrjälä 180991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18101ae3c34cSVille Syrjälä u32 hotplug_status) 18111ae3c34cSVille Syrjälä { 18121ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18133ff60f89SOscar Mateo 181491d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 181591d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 181616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 181716c6c56bSVille Syrjälä 181858f2cf24SVille Syrjälä if (hotplug_trigger) { 1819fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1820fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1821fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 182258f2cf24SVille Syrjälä 182391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 182458f2cf24SVille Syrjälä } 1825369712e8SJani Nikula 1826369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 182791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 182816c6c56bSVille Syrjälä } else { 182916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 183016c6c56bSVille Syrjälä 183158f2cf24SVille Syrjälä if (hotplug_trigger) { 1832fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 18334e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1834fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 183591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 183616c6c56bSVille Syrjälä } 18373ff60f89SOscar Mateo } 183858f2cf24SVille Syrjälä } 183916c6c56bSVille Syrjälä 1840c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1841c1874ed7SImre Deak { 184245a83f84SDaniel Vetter struct drm_device *dev = arg; 1843fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1844c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1845c1874ed7SImre Deak 18462dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18472dd2a883SImre Deak return IRQ_NONE; 18482dd2a883SImre Deak 18491f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18501f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18511f814dacSImre Deak 18521e1cace9SVille Syrjälä do { 18536e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 18542ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18551ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1856a5e485a9SVille Syrjälä u32 ier = 0; 18573ff60f89SOscar Mateo 1858c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1859c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18603ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1861c1874ed7SImre Deak 1862c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 18631e1cace9SVille Syrjälä break; 1864c1874ed7SImre Deak 1865c1874ed7SImre Deak ret = IRQ_HANDLED; 1866c1874ed7SImre Deak 1867a5e485a9SVille Syrjälä /* 1868a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1869a5e485a9SVille Syrjälä * 1870a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1871a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1872a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1873a5e485a9SVille Syrjälä * 1874a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1875a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1876a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1877a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1878a5e485a9SVille Syrjälä * bits this time around. 1879a5e485a9SVille Syrjälä */ 18804a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1881a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1882a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 18834a0a0202SVille Syrjälä 18844a0a0202SVille Syrjälä if (gt_iir) 18854a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 18864a0a0202SVille Syrjälä if (pm_iir) 18874a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 18884a0a0202SVille Syrjälä 18897ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 18901ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 18917ce4d1f2SVille Syrjälä 18923ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18933ff60f89SOscar Mateo * signalled in iir */ 189491d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 18957ce4d1f2SVille Syrjälä 18967ce4d1f2SVille Syrjälä /* 18977ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18987ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18997ce4d1f2SVille Syrjälä */ 19007ce4d1f2SVille Syrjälä if (iir) 19017ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19024a0a0202SVille Syrjälä 1903a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19044a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19054a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 19061ae3c34cSVille Syrjälä 190752894874SVille Syrjälä if (gt_iir) 1908261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 190952894874SVille Syrjälä if (pm_iir) 191052894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 191152894874SVille Syrjälä 19121ae3c34cSVille Syrjälä if (hotplug_status) 191391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19142ecb8ca4SVille Syrjälä 191591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 19161e1cace9SVille Syrjälä } while (0); 19177e231dbeSJesse Barnes 19181f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19191f814dacSImre Deak 19207e231dbeSJesse Barnes return ret; 19217e231dbeSJesse Barnes } 19227e231dbeSJesse Barnes 192343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 192443f328d7SVille Syrjälä { 192545a83f84SDaniel Vetter struct drm_device *dev = arg; 1926fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 192743f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 192843f328d7SVille Syrjälä 19292dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19302dd2a883SImre Deak return IRQ_NONE; 19312dd2a883SImre Deak 19321f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19331f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19341f814dacSImre Deak 1935579de73bSChris Wilson do { 19366e814800SVille Syrjälä u32 master_ctl, iir; 1937e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 19382ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19391ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1940a5e485a9SVille Syrjälä u32 ier = 0; 1941a5e485a9SVille Syrjälä 19428e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19433278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19443278f67fSVille Syrjälä 19453278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19468e5fd599SVille Syrjälä break; 194743f328d7SVille Syrjälä 194827b6c122SOscar Mateo ret = IRQ_HANDLED; 194927b6c122SOscar Mateo 1950a5e485a9SVille Syrjälä /* 1951a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1952a5e485a9SVille Syrjälä * 1953a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1954a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1955a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1956a5e485a9SVille Syrjälä * 1957a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1958a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1959a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1960a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1961a5e485a9SVille Syrjälä * bits this time around. 1962a5e485a9SVille Syrjälä */ 196343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1964a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1965a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 196643f328d7SVille Syrjälä 1967e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 196827b6c122SOscar Mateo 196927b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 19701ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 197143f328d7SVille Syrjälä 197227b6c122SOscar Mateo /* Call regardless, as some status bits might not be 197327b6c122SOscar Mateo * signalled in iir */ 197491d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 197543f328d7SVille Syrjälä 19767ce4d1f2SVille Syrjälä /* 19777ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19787ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19797ce4d1f2SVille Syrjälä */ 19807ce4d1f2SVille Syrjälä if (iir) 19817ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19827ce4d1f2SVille Syrjälä 1983a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1984e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 198543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19861ae3c34cSVille Syrjälä 1987e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 1988e30e251aSVille Syrjälä 19891ae3c34cSVille Syrjälä if (hotplug_status) 199091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19912ecb8ca4SVille Syrjälä 199291d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1993579de73bSChris Wilson } while (0); 19943278f67fSVille Syrjälä 19951f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19961f814dacSImre Deak 199743f328d7SVille Syrjälä return ret; 199843f328d7SVille Syrjälä } 199943f328d7SVille Syrjälä 200091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 200191d14251STvrtko Ursulin u32 hotplug_trigger, 200240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2003776ad806SJesse Barnes { 200442db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2005776ad806SJesse Barnes 20066a39d7c9SJani Nikula /* 20076a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 20086a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 20096a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 20106a39d7c9SJani Nikula * errors. 20116a39d7c9SJani Nikula */ 201213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20136a39d7c9SJani Nikula if (!hotplug_trigger) { 20146a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 20156a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 20166a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 20176a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 20186a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 20196a39d7c9SJani Nikula } 20206a39d7c9SJani Nikula 202113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20226a39d7c9SJani Nikula if (!hotplug_trigger) 20236a39d7c9SJani Nikula return; 202413cf5504SDave Airlie 2025fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 202640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2027fd63e2a9SImre Deak pch_port_hotplug_long_detect); 202840e56410SVille Syrjälä 202991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2030aaf5ec2eSSonika Jindal } 203191d131d2SDaniel Vetter 203291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 203340e56410SVille Syrjälä { 203440e56410SVille Syrjälä int pipe; 203540e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 203640e56410SVille Syrjälä 203791d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 203840e56410SVille Syrjälä 2039cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2040cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2041776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2042cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2043cfc33bf7SVille Syrjälä port_name(port)); 2044cfc33bf7SVille Syrjälä } 2045776ad806SJesse Barnes 2046ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 204791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2048ce99c256SDaniel Vetter 2049776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 205091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2051776ad806SJesse Barnes 2052776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2053776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2054776ad806SJesse Barnes 2055776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2056776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2057776ad806SJesse Barnes 2058776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2059776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2060776ad806SJesse Barnes 20619db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2062055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 20639db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 20649db4a9c7SJesse Barnes pipe_name(pipe), 20659db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2066776ad806SJesse Barnes 2067776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2068776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2069776ad806SJesse Barnes 2070776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2071776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2072776ad806SJesse Barnes 2073776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20741f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20758664281bSPaulo Zanoni 20768664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20771f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20788664281bSPaulo Zanoni } 20798664281bSPaulo Zanoni 208091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 20818664281bSPaulo Zanoni { 20828664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20835a69b89fSDaniel Vetter enum pipe pipe; 20848664281bSPaulo Zanoni 2085de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2086de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2087de032bf4SPaulo Zanoni 2088055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20891f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20901f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20918664281bSPaulo Zanoni 20925a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 209391d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 209491d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 20955a69b89fSDaniel Vetter else 209691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 20975a69b89fSDaniel Vetter } 20985a69b89fSDaniel Vetter } 20998bf1e9f1SShuang He 21008664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 21018664281bSPaulo Zanoni } 21028664281bSPaulo Zanoni 210391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21048664281bSPaulo Zanoni { 21058664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 21068664281bSPaulo Zanoni 2107de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2108de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2109de032bf4SPaulo Zanoni 21108664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 21111f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21128664281bSPaulo Zanoni 21138664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 21141f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21158664281bSPaulo Zanoni 21168664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 21171f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 21188664281bSPaulo Zanoni 21198664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2120776ad806SJesse Barnes } 2121776ad806SJesse Barnes 212291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 212323e81d69SAdam Jackson { 212423e81d69SAdam Jackson int pipe; 21256dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2126aaf5ec2eSSonika Jindal 212791d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 212891d131d2SDaniel Vetter 2129cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2130cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 213123e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2132cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2133cfc33bf7SVille Syrjälä port_name(port)); 2134cfc33bf7SVille Syrjälä } 213523e81d69SAdam Jackson 213623e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 213791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 213823e81d69SAdam Jackson 213923e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 214091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 214123e81d69SAdam Jackson 214223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 214323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 214423e81d69SAdam Jackson 214523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 214623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 214723e81d69SAdam Jackson 214823e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2149055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 215023e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 215123e81d69SAdam Jackson pipe_name(pipe), 215223e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 21538664281bSPaulo Zanoni 21548664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 215591d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 215623e81d69SAdam Jackson } 215723e81d69SAdam Jackson 215891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 21596dbf30ceSVille Syrjälä { 21606dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 21616dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 21626dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 21636dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21646dbf30ceSVille Syrjälä 21656dbf30ceSVille Syrjälä if (hotplug_trigger) { 21666dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21676dbf30ceSVille Syrjälä 21686dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21696dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21706dbf30ceSVille Syrjälä 21716dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 21726dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 217374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 21746dbf30ceSVille Syrjälä } 21756dbf30ceSVille Syrjälä 21766dbf30ceSVille Syrjälä if (hotplug2_trigger) { 21776dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21786dbf30ceSVille Syrjälä 21796dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 21806dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 21816dbf30ceSVille Syrjälä 21826dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 21836dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 21846dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 21856dbf30ceSVille Syrjälä } 21866dbf30ceSVille Syrjälä 21876dbf30ceSVille Syrjälä if (pin_mask) 218891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 21896dbf30ceSVille Syrjälä 21906dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 219191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 21926dbf30ceSVille Syrjälä } 21936dbf30ceSVille Syrjälä 219491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 219591d14251STvrtko Ursulin u32 hotplug_trigger, 219640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2197c008bc6eSPaulo Zanoni { 2198e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2199e4ce95aaSVille Syrjälä 2200e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2201e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2202e4ce95aaSVille Syrjälä 2203e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 220440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2205e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 220640e56410SVille Syrjälä 220791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2208e4ce95aaSVille Syrjälä } 2209c008bc6eSPaulo Zanoni 221091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 221191d14251STvrtko Ursulin u32 de_iir) 221240e56410SVille Syrjälä { 221340e56410SVille Syrjälä enum pipe pipe; 221440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 221540e56410SVille Syrjälä 221640e56410SVille Syrjälä if (hotplug_trigger) 221791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 221840e56410SVille Syrjälä 2219c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 222091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2221c008bc6eSPaulo Zanoni 2222c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 222391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2224c008bc6eSPaulo Zanoni 2225c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2226c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2227c008bc6eSPaulo Zanoni 2228055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22295a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 22305a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22315a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2232c008bc6eSPaulo Zanoni 223340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 22341f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2235c008bc6eSPaulo Zanoni 223640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 223791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 22385b3a856bSDaniel Vetter 223940da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22405251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 224151cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2242c008bc6eSPaulo Zanoni } 2243c008bc6eSPaulo Zanoni 2244c008bc6eSPaulo Zanoni /* check event from PCH */ 2245c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2246c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2247c008bc6eSPaulo Zanoni 224891d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 224991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2250c008bc6eSPaulo Zanoni else 225191d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2252c008bc6eSPaulo Zanoni 2253c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2254c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2255c008bc6eSPaulo Zanoni } 2256c008bc6eSPaulo Zanoni 225791d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 225891d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2259c008bc6eSPaulo Zanoni } 2260c008bc6eSPaulo Zanoni 226191d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 226291d14251STvrtko Ursulin u32 de_iir) 22639719fb98SPaulo Zanoni { 226407d27e20SDamien Lespiau enum pipe pipe; 226523bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 226623bb4cb5SVille Syrjälä 226740e56410SVille Syrjälä if (hotplug_trigger) 226891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 22699719fb98SPaulo Zanoni 22709719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 227191d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 22729719fb98SPaulo Zanoni 22739719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 227491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 22759719fb98SPaulo Zanoni 22769719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 227791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 22789719fb98SPaulo Zanoni 2279055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22805a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 22815a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22825a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 228340da17c2SDaniel Vetter 228440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22855251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 228651cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 22879719fb98SPaulo Zanoni } 22889719fb98SPaulo Zanoni 22899719fb98SPaulo Zanoni /* check event from PCH */ 229091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 22919719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 22929719fb98SPaulo Zanoni 229391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 22949719fb98SPaulo Zanoni 22959719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22969719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22979719fb98SPaulo Zanoni } 22989719fb98SPaulo Zanoni } 22999719fb98SPaulo Zanoni 230072c90f62SOscar Mateo /* 230172c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 230272c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 230372c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 230472c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 230572c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 230672c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 230772c90f62SOscar Mateo */ 2308f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2309b1f14ad0SJesse Barnes { 231045a83f84SDaniel Vetter struct drm_device *dev = arg; 2311fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2312f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 23130e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2314b1f14ad0SJesse Barnes 23152dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 23162dd2a883SImre Deak return IRQ_NONE; 23172dd2a883SImre Deak 23181f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23191f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 23201f814dacSImre Deak 2321b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2322b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2323b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 232423a78516SPaulo Zanoni POSTING_READ(DEIER); 23250e43406bSChris Wilson 232644498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 232744498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 232844498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 232944498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 233044498aeaSPaulo Zanoni * due to its back queue). */ 233191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 233244498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 233344498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 233444498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2335ab5c608bSBen Widawsky } 233644498aeaSPaulo Zanoni 233772c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 233872c90f62SOscar Mateo 23390e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 23400e43406bSChris Wilson if (gt_iir) { 234172c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 234272c90f62SOscar Mateo ret = IRQ_HANDLED; 234391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2344261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2345d8fc8a47SPaulo Zanoni else 2346261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 23470e43406bSChris Wilson } 2348b1f14ad0SJesse Barnes 2349b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 23500e43406bSChris Wilson if (de_iir) { 235172c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 235272c90f62SOscar Mateo ret = IRQ_HANDLED; 235391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 235491d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2355f1af8fc1SPaulo Zanoni else 235691d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 23570e43406bSChris Wilson } 23580e43406bSChris Wilson 235991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2360f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 23610e43406bSChris Wilson if (pm_iir) { 2362b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 23630e43406bSChris Wilson ret = IRQ_HANDLED; 236472c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23650e43406bSChris Wilson } 2366f1af8fc1SPaulo Zanoni } 2367b1f14ad0SJesse Barnes 2368b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2369b1f14ad0SJesse Barnes POSTING_READ(DEIER); 237091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 237144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 237244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2373ab5c608bSBen Widawsky } 2374b1f14ad0SJesse Barnes 23751f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23761f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23771f814dacSImre Deak 2378b1f14ad0SJesse Barnes return ret; 2379b1f14ad0SJesse Barnes } 2380b1f14ad0SJesse Barnes 238191d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 238291d14251STvrtko Ursulin u32 hotplug_trigger, 238340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2384d04a492dSShashank Sharma { 2385cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2386d04a492dSShashank Sharma 2387a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2388a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2389d04a492dSShashank Sharma 2390cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 239140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2392cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 239340e56410SVille Syrjälä 239491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2395d04a492dSShashank Sharma } 2396d04a492dSShashank Sharma 2397f11a0f46STvrtko Ursulin static irqreturn_t 2398f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2399abd58f01SBen Widawsky { 2400abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2401f11a0f46STvrtko Ursulin u32 iir; 2402c42664ccSDaniel Vetter enum pipe pipe; 240388e04703SJesse Barnes 2404abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2405e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2406e32192e1STvrtko Ursulin if (iir) { 2407e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2408abd58f01SBen Widawsky ret = IRQ_HANDLED; 2409e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 241091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 241138cc46d7SOscar Mateo else 241238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2413abd58f01SBen Widawsky } 241438cc46d7SOscar Mateo else 241538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2416abd58f01SBen Widawsky } 2417abd58f01SBen Widawsky 24186d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2419e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2420e32192e1STvrtko Ursulin if (iir) { 2421e32192e1STvrtko Ursulin u32 tmp_mask; 2422d04a492dSShashank Sharma bool found = false; 2423cebd87a0SVille Syrjälä 2424e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 24256d766f02SDaniel Vetter ret = IRQ_HANDLED; 242688e04703SJesse Barnes 2427e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2428e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2429e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2430e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2431e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2432e32192e1STvrtko Ursulin 2433e32192e1STvrtko Ursulin if (iir & tmp_mask) { 243491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2435d04a492dSShashank Sharma found = true; 2436d04a492dSShashank Sharma } 2437d04a492dSShashank Sharma 2438e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2439e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2440e32192e1STvrtko Ursulin if (tmp_mask) { 244191d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 244291d14251STvrtko Ursulin hpd_bxt); 2443d04a492dSShashank Sharma found = true; 2444d04a492dSShashank Sharma } 2445e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2446e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2447e32192e1STvrtko Ursulin if (tmp_mask) { 244891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 244991d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2450e32192e1STvrtko Ursulin found = true; 2451e32192e1STvrtko Ursulin } 2452e32192e1STvrtko Ursulin } 2453d04a492dSShashank Sharma 245491d14251STvrtko Ursulin if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 245591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24569e63743eSShashank Sharma found = true; 24579e63743eSShashank Sharma } 24589e63743eSShashank Sharma 2459d04a492dSShashank Sharma if (!found) 246038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 24616d766f02SDaniel Vetter } 246238cc46d7SOscar Mateo else 246338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 24646d766f02SDaniel Vetter } 24656d766f02SDaniel Vetter 2466055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2467e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2468abd58f01SBen Widawsky 2469c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2470c42664ccSDaniel Vetter continue; 2471c42664ccSDaniel Vetter 2472e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2473e32192e1STvrtko Ursulin if (!iir) { 2474e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2475e32192e1STvrtko Ursulin continue; 2476e32192e1STvrtko Ursulin } 2477770de83dSDamien Lespiau 2478e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2479e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2480e32192e1STvrtko Ursulin 24815a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 24825a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 24835a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2484abd58f01SBen Widawsky 2485e32192e1STvrtko Ursulin flip_done = iir; 2486b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2487e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2488770de83dSDamien Lespiau else 2489e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2490770de83dSDamien Lespiau 24915251f04eSMaarten Lankhorst if (flip_done) 249251cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2493abd58f01SBen Widawsky 2494e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 249591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24960fbe7870SDaniel Vetter 2497e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2498e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 249938d83c96SDaniel Vetter 2500e32192e1STvrtko Ursulin fault_errors = iir; 2501b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2502e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2503770de83dSDamien Lespiau else 2504e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2505770de83dSDamien Lespiau 2506770de83dSDamien Lespiau if (fault_errors) 25071353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 250830100f2bSDaniel Vetter pipe_name(pipe), 2509e32192e1STvrtko Ursulin fault_errors); 2510abd58f01SBen Widawsky } 2511abd58f01SBen Widawsky 251291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2513266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 251492d03a80SDaniel Vetter /* 251592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 251692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 251792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 251892d03a80SDaniel Vetter */ 2519e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2520e32192e1STvrtko Ursulin if (iir) { 2521e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 252292d03a80SDaniel Vetter ret = IRQ_HANDLED; 25236dbf30ceSVille Syrjälä 252422dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 252591d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25266dbf30ceSVille Syrjälä else 252791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25282dfb0b81SJani Nikula } else { 25292dfb0b81SJani Nikula /* 25302dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25312dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25322dfb0b81SJani Nikula */ 25332dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 25342dfb0b81SJani Nikula } 253592d03a80SDaniel Vetter } 253692d03a80SDaniel Vetter 2537f11a0f46STvrtko Ursulin return ret; 2538f11a0f46STvrtko Ursulin } 2539f11a0f46STvrtko Ursulin 2540f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2541f11a0f46STvrtko Ursulin { 2542f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2543fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2544f11a0f46STvrtko Ursulin u32 master_ctl; 2545e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2546f11a0f46STvrtko Ursulin irqreturn_t ret; 2547f11a0f46STvrtko Ursulin 2548f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2549f11a0f46STvrtko Ursulin return IRQ_NONE; 2550f11a0f46STvrtko Ursulin 2551f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2552f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2553f11a0f46STvrtko Ursulin if (!master_ctl) 2554f11a0f46STvrtko Ursulin return IRQ_NONE; 2555f11a0f46STvrtko Ursulin 2556f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2557f11a0f46STvrtko Ursulin 2558f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2559f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2560f11a0f46STvrtko Ursulin 2561f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2562e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2563e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2564f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2565f11a0f46STvrtko Ursulin 2566cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2567cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2568abd58f01SBen Widawsky 25691f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25701f814dacSImre Deak 2571abd58f01SBen Widawsky return ret; 2572abd58f01SBen Widawsky } 2573abd58f01SBen Widawsky 25741f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 257517e1df07SDaniel Vetter { 257617e1df07SDaniel Vetter /* 257717e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 257817e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 257917e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 258017e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 258117e1df07SDaniel Vetter */ 258217e1df07SDaniel Vetter 258317e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 25841f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 258517e1df07SDaniel Vetter 258617e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 258717e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 258817e1df07SDaniel Vetter } 258917e1df07SDaniel Vetter 25908a905236SJesse Barnes /** 2591b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 259214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 25938a905236SJesse Barnes * 25948a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25958a905236SJesse Barnes * was detected. 25968a905236SJesse Barnes */ 2597c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 25988a905236SJesse Barnes { 259991c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2600cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2601cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2602cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 26038a905236SJesse Barnes 2604c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 26058a905236SJesse Barnes 260644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2607c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 26081f83fee0SDaniel Vetter 260917e1df07SDaniel Vetter /* 2610f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2611f454c694SImre Deak * reference held, for example because there is a pending GPU 2612f454c694SImre Deak * request that won't finish until the reset is done. This 2613f454c694SImre Deak * isn't the case at least when we get here by doing a 2614f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2615f454c694SImre Deak */ 2616f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2617c033666aSChris Wilson intel_prepare_reset(dev_priv); 26187514747dSVille Syrjälä 2619780f262aSChris Wilson do { 2620f454c694SImre Deak /* 262117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 262217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 262317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 262417e1df07SDaniel Vetter * deadlocks with the reset work. 262517e1df07SDaniel Vetter */ 2626780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2627780f262aSChris Wilson i915_reset(dev_priv); 2628221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2629780f262aSChris Wilson } 2630780f262aSChris Wilson 2631780f262aSChris Wilson /* We need to wait for anyone holding the lock to wakeup */ 2632780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 2633780f262aSChris Wilson I915_RESET_IN_PROGRESS, 2634780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 2635780f262aSChris Wilson HZ)); 2636f69061beSDaniel Vetter 2637c033666aSChris Wilson intel_finish_reset(dev_priv); 2638f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2639f454c694SImre Deak 2640780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2641c033666aSChris Wilson kobject_uevent_env(kobj, 2642f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 26431f83fee0SDaniel Vetter 264417e1df07SDaniel Vetter /* 264517e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 26468af29b0cSChris Wilson * waiters see the updated value of the dev_priv->gpu_error. 264717e1df07SDaniel Vetter */ 26481f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2649f316a42cSBen Gamari } 26508a905236SJesse Barnes 2651d636951eSBen Widawsky static inline void 2652d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv, 2653d636951eSBen Widawsky struct intel_instdone *instdone) 2654d636951eSBen Widawsky { 2655f9e61372SBen Widawsky int slice; 2656f9e61372SBen Widawsky int subslice; 2657f9e61372SBen Widawsky 2658d636951eSBen Widawsky pr_err(" INSTDONE: 0x%08x\n", instdone->instdone); 2659d636951eSBen Widawsky 2660d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 3) 2661d636951eSBen Widawsky return; 2662d636951eSBen Widawsky 2663d636951eSBen Widawsky pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common); 2664d636951eSBen Widawsky 2665d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 6) 2666d636951eSBen Widawsky return; 2667d636951eSBen Widawsky 2668f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2669f9e61372SBen Widawsky pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n", 2670f9e61372SBen Widawsky slice, subslice, instdone->sampler[slice][subslice]); 2671f9e61372SBen Widawsky 2672f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2673f9e61372SBen Widawsky pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n", 2674f9e61372SBen Widawsky slice, subslice, instdone->row[slice][subslice]); 2675d636951eSBen Widawsky } 2676d636951eSBen Widawsky 2677eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2678c0e09200SDave Airlie { 2679eaa14c24SChris Wilson u32 eir; 268063eeaf38SJesse Barnes 2681eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2682eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 268363eeaf38SJesse Barnes 2684eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2685eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2686eaa14c24SChris Wilson else 2687eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 26888a905236SJesse Barnes 2689eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 269063eeaf38SJesse Barnes eir = I915_READ(EIR); 269163eeaf38SJesse Barnes if (eir) { 269263eeaf38SJesse Barnes /* 269363eeaf38SJesse Barnes * some errors might have become stuck, 269463eeaf38SJesse Barnes * mask them. 269563eeaf38SJesse Barnes */ 2696eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 269763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 269863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 269963eeaf38SJesse Barnes } 270035aed2e6SChris Wilson } 270135aed2e6SChris Wilson 270235aed2e6SChris Wilson /** 2703b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 270414bb2c11STvrtko Ursulin * @dev_priv: i915 device private 270514b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2706aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 270735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 270835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 270935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 271035aed2e6SChris Wilson * of a ring dump etc.). 271114bb2c11STvrtko Ursulin * @fmt: Error message format string 271235aed2e6SChris Wilson */ 2713c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2714c033666aSChris Wilson u32 engine_mask, 271558174462SMika Kuoppala const char *fmt, ...) 271635aed2e6SChris Wilson { 271758174462SMika Kuoppala va_list args; 271858174462SMika Kuoppala char error_msg[80]; 271935aed2e6SChris Wilson 272058174462SMika Kuoppala va_start(args, fmt); 272158174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 272258174462SMika Kuoppala va_end(args); 272358174462SMika Kuoppala 2724c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2725eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 27268a905236SJesse Barnes 27278af29b0cSChris Wilson if (!engine_mask) 27288af29b0cSChris Wilson return; 27298af29b0cSChris Wilson 27308af29b0cSChris Wilson if (test_and_set_bit(I915_RESET_IN_PROGRESS, 27318af29b0cSChris Wilson &dev_priv->gpu_error.flags)) 27328af29b0cSChris Wilson return; 2733ba1234d1SBen Gamari 273411ed50ecSBen Gamari /* 2735b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2736b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2737b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 273817e1df07SDaniel Vetter * processes will see a reset in progress and back off, 273917e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 274017e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 274117e1df07SDaniel Vetter * that the reset work needs to acquire. 274217e1df07SDaniel Vetter * 27438af29b0cSChris Wilson * Note: The wake_up also provides a memory barrier to ensure that the 27448af29b0cSChris Wilson * waiters see the updated value of the reset flags. 274511ed50ecSBen Gamari */ 27461f15b76fSChris Wilson i915_error_wake_up(dev_priv); 274711ed50ecSBen Gamari 2748c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 27498a905236SJesse Barnes } 27508a905236SJesse Barnes 275142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 275242f52ef8SKeith Packard * we use as a pipe index 275342f52ef8SKeith Packard */ 275486e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 27550a3e67a4SJesse Barnes { 2756fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2757e9d21d7fSKeith Packard unsigned long irqflags; 275871e0ffa5SJesse Barnes 27591ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 276086e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 276186e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 276286e83e35SChris Wilson 276386e83e35SChris Wilson return 0; 276486e83e35SChris Wilson } 276586e83e35SChris Wilson 276686e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 276786e83e35SChris Wilson { 276886e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 276986e83e35SChris Wilson unsigned long irqflags; 277086e83e35SChris Wilson 277186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27727c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2773755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27741ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27758692d00eSChris Wilson 27760a3e67a4SJesse Barnes return 0; 27770a3e67a4SJesse Barnes } 27780a3e67a4SJesse Barnes 277988e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2780f796cf8fSJesse Barnes { 2781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2782f796cf8fSJesse Barnes unsigned long irqflags; 278355b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 278486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2785f796cf8fSJesse Barnes 2786f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2787fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2788b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2789b1f14ad0SJesse Barnes 2790b1f14ad0SJesse Barnes return 0; 2791b1f14ad0SJesse Barnes } 2792b1f14ad0SJesse Barnes 279388e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2794abd58f01SBen Widawsky { 2795fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2796abd58f01SBen Widawsky unsigned long irqflags; 2797abd58f01SBen Widawsky 2798abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2799013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2800abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2801013d3752SVille Syrjälä 2802abd58f01SBen Widawsky return 0; 2803abd58f01SBen Widawsky } 2804abd58f01SBen Widawsky 280542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280642f52ef8SKeith Packard * we use as a pipe index 280742f52ef8SKeith Packard */ 280886e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 280986e83e35SChris Wilson { 281086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 281186e83e35SChris Wilson unsigned long irqflags; 281286e83e35SChris Wilson 281386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 281486e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 281586e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 281686e83e35SChris Wilson } 281786e83e35SChris Wilson 281886e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 28190a3e67a4SJesse Barnes { 2820fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2821e9d21d7fSKeith Packard unsigned long irqflags; 28220a3e67a4SJesse Barnes 28231ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28247c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2825755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28261ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28270a3e67a4SJesse Barnes } 28280a3e67a4SJesse Barnes 282988e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2830f796cf8fSJesse Barnes { 2831fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2832f796cf8fSJesse Barnes unsigned long irqflags; 283355b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 283486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2835f796cf8fSJesse Barnes 2836f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2837fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2838b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2839b1f14ad0SJesse Barnes } 2840b1f14ad0SJesse Barnes 284188e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2842abd58f01SBen Widawsky { 2843fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2844abd58f01SBen Widawsky unsigned long irqflags; 2845abd58f01SBen Widawsky 2846abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2847013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2848abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2849abd58f01SBen Widawsky } 2850abd58f01SBen Widawsky 2851*b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 285291738a95SPaulo Zanoni { 28536e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 285491738a95SPaulo Zanoni return; 285591738a95SPaulo Zanoni 2856f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2857105b122eSPaulo Zanoni 28586e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2859105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2860622364b6SPaulo Zanoni } 2861105b122eSPaulo Zanoni 286291738a95SPaulo Zanoni /* 2863622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2864622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2865622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2866622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2867622364b6SPaulo Zanoni * 2868622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 286991738a95SPaulo Zanoni */ 2870622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2871622364b6SPaulo Zanoni { 2872fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2873622364b6SPaulo Zanoni 28746e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2875622364b6SPaulo Zanoni return; 2876622364b6SPaulo Zanoni 2877622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 287891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 287991738a95SPaulo Zanoni POSTING_READ(SDEIER); 288091738a95SPaulo Zanoni } 288191738a95SPaulo Zanoni 2882*b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 2883d18ea1b5SDaniel Vetter { 2884f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2885*b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2886f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2887d18ea1b5SDaniel Vetter } 2888d18ea1b5SDaniel Vetter 288970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 289070591a41SVille Syrjälä { 289170591a41SVille Syrjälä enum pipe pipe; 289270591a41SVille Syrjälä 289371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 289471b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 289571b8b41dSVille Syrjälä else 289671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 289771b8b41dSVille Syrjälä 2898ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 289970591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 290070591a41SVille Syrjälä 2901ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 2902ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 2903ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 2904ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 2905ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 2906ad22d106SVille Syrjälä } 290770591a41SVille Syrjälä 290870591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 2909ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 291070591a41SVille Syrjälä } 291170591a41SVille Syrjälä 29128bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29138bb61306SVille Syrjälä { 29148bb61306SVille Syrjälä u32 pipestat_mask; 29159ab981f2SVille Syrjälä u32 enable_mask; 29168bb61306SVille Syrjälä enum pipe pipe; 29178bb61306SVille Syrjälä 29188bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 29198bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 29208bb61306SVille Syrjälä 29218bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29228bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29238bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29248bb61306SVille Syrjälä 29259ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29268bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 29278bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 29288bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 29299ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 29306b7eafc1SVille Syrjälä 29316b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 29326b7eafc1SVille Syrjälä 29339ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29348bb61306SVille Syrjälä 29359ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 29368bb61306SVille Syrjälä } 29378bb61306SVille Syrjälä 29388bb61306SVille Syrjälä /* drm_dma.h hooks 29398bb61306SVille Syrjälä */ 29408bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 29418bb61306SVille Syrjälä { 2942fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29438bb61306SVille Syrjälä 29448bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 29458bb61306SVille Syrjälä 29468bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 29475db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 29488bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 29498bb61306SVille Syrjälä 2950*b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29518bb61306SVille Syrjälä 2952*b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29538bb61306SVille Syrjälä } 29548bb61306SVille Syrjälä 29557e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 29567e231dbeSJesse Barnes { 2957fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29587e231dbeSJesse Barnes 295934c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 296034c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 296134c7b8a7SVille Syrjälä 2962*b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29637e231dbeSJesse Barnes 2964ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29659918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 296670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2967ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 29687e231dbeSJesse Barnes } 29697e231dbeSJesse Barnes 2970d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 2971d6e3cca3SDaniel Vetter { 2972d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 2973d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 2974d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 2975d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 2976d6e3cca3SDaniel Vetter } 2977d6e3cca3SDaniel Vetter 2978823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 2979abd58f01SBen Widawsky { 2980fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2981abd58f01SBen Widawsky int pipe; 2982abd58f01SBen Widawsky 2983abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2984abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2985abd58f01SBen Widawsky 2986d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 2987abd58f01SBen Widawsky 2988055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2989f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2990813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2991f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 2992abd58f01SBen Widawsky 2993f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 2994f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 2995f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 2996abd58f01SBen Widawsky 29976e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2998*b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2999abd58f01SBen Widawsky } 3000abd58f01SBen Widawsky 30014c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 30024c6c03beSDamien Lespiau unsigned int pipe_mask) 3003d49bdb0eSPaulo Zanoni { 30041180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30056831f3e3SVille Syrjälä enum pipe pipe; 3006d49bdb0eSPaulo Zanoni 300713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30086831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30096831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 30106831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30116831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 301213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3013d49bdb0eSPaulo Zanoni } 3014d49bdb0eSPaulo Zanoni 3015aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3016aae8ba84SVille Syrjälä unsigned int pipe_mask) 3017aae8ba84SVille Syrjälä { 30186831f3e3SVille Syrjälä enum pipe pipe; 30196831f3e3SVille Syrjälä 3020aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30216831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30226831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3023aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3024aae8ba84SVille Syrjälä 3025aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 302691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3027aae8ba84SVille Syrjälä } 3028aae8ba84SVille Syrjälä 302943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 303043f328d7SVille Syrjälä { 3031fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 303243f328d7SVille Syrjälä 303343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 303443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 303543f328d7SVille Syrjälä 3036d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 303743f328d7SVille Syrjälä 303843f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 303943f328d7SVille Syrjälä 3040ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30419918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 304270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3043ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 304443f328d7SVille Syrjälä } 304543f328d7SVille Syrjälä 304691d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 304787a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 304887a02106SVille Syrjälä { 304987a02106SVille Syrjälä struct intel_encoder *encoder; 305087a02106SVille Syrjälä u32 enabled_irqs = 0; 305187a02106SVille Syrjälä 305291c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 305387a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 305487a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 305587a02106SVille Syrjälä 305687a02106SVille Syrjälä return enabled_irqs; 305787a02106SVille Syrjälä } 305887a02106SVille Syrjälä 305991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 306082a28bcfSDaniel Vetter { 306187a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 306282a28bcfSDaniel Vetter 306391d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3064fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 306591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 306682a28bcfSDaniel Vetter } else { 3067fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 306891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 306982a28bcfSDaniel Vetter } 307082a28bcfSDaniel Vetter 3071fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 307282a28bcfSDaniel Vetter 30737fe0b973SKeith Packard /* 30747fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 30756dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 30766dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 30777fe0b973SKeith Packard */ 30787fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 30797fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 30807fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30817fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30827fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30830b2eb33eSVille Syrjälä /* 30840b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 30850b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 30860b2eb33eSVille Syrjälä */ 308791d14251STvrtko Ursulin if (HAS_PCH_LPT_LP(dev_priv)) 30880b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 30897fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30906dbf30ceSVille Syrjälä } 309126951cafSXiong Zhang 309291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 30936dbf30ceSVille Syrjälä { 30946dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 30956dbf30ceSVille Syrjälä 30966dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 309791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 30986dbf30ceSVille Syrjälä 30996dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31006dbf30ceSVille Syrjälä 31016dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 31026dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31036dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 310474c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 31056dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31066dbf30ceSVille Syrjälä 310726951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 310826951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 310926951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 311026951cafSXiong Zhang } 31117fe0b973SKeith Packard 311291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3113e4ce95aaSVille Syrjälä { 3114e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3115e4ce95aaSVille Syrjälä 311691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31173a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 311891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31193a3b3c7dSVille Syrjälä 31203a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 312191d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 312223bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 312391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31243a3b3c7dSVille Syrjälä 31253a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 312623bb4cb5SVille Syrjälä } else { 3127e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 312891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3129e4ce95aaSVille Syrjälä 3130e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31313a3b3c7dSVille Syrjälä } 3132e4ce95aaSVille Syrjälä 3133e4ce95aaSVille Syrjälä /* 3134e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3135e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 313623bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3137e4ce95aaSVille Syrjälä */ 3138e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3139e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3140e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3141e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3142e4ce95aaSVille Syrjälä 314391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3144e4ce95aaSVille Syrjälä } 3145e4ce95aaSVille Syrjälä 314691d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3147e0a20ad7SShashank Sharma { 3148a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3149e0a20ad7SShashank Sharma 315091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 3151a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3152e0a20ad7SShashank Sharma 3153a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3154e0a20ad7SShashank Sharma 3155a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3156a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3157a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3158d252bf68SShubhangi Shrivastava 3159d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3160d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3161d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3162d252bf68SShubhangi Shrivastava 3163d252bf68SShubhangi Shrivastava /* 3164d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3165d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3166d252bf68SShubhangi Shrivastava */ 3167d252bf68SShubhangi Shrivastava 3168d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3169d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3170d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3171d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3172d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3173d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3174d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3175d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3176d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3177d252bf68SShubhangi Shrivastava 3178a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3179e0a20ad7SShashank Sharma } 3180e0a20ad7SShashank Sharma 3181d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3182d46da437SPaulo Zanoni { 3183fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 318482a28bcfSDaniel Vetter u32 mask; 3185d46da437SPaulo Zanoni 31866e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3187692a04cfSDaniel Vetter return; 3188692a04cfSDaniel Vetter 31896e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 31905c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3191105b122eSPaulo Zanoni else 31925c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 31938664281bSPaulo Zanoni 3194b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3195d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3196d46da437SPaulo Zanoni } 3197d46da437SPaulo Zanoni 31980a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 31990a9a8c91SDaniel Vetter { 3200fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32010a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32020a9a8c91SDaniel Vetter 32030a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32040a9a8c91SDaniel Vetter 32050a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 32063c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 32070a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3208772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3209772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 32100a9a8c91SDaniel Vetter } 32110a9a8c91SDaniel Vetter 32120a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32135db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3214f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 32150a9a8c91SDaniel Vetter } else { 32160a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 32170a9a8c91SDaniel Vetter } 32180a9a8c91SDaniel Vetter 321935079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 32200a9a8c91SDaniel Vetter 3221*b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 322278e68d36SImre Deak /* 322378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 322478e68d36SImre Deak * itself is enabled/disabled. 322578e68d36SImre Deak */ 3226f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 32270a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3228f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3229f4e9af4fSAkash Goel } 32300a9a8c91SDaniel Vetter 3231f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 3232f4e9af4fSAkash Goel GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 32330a9a8c91SDaniel Vetter } 32340a9a8c91SDaniel Vetter } 32350a9a8c91SDaniel Vetter 3236f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3237036a4a7dSZhenyu Wang { 3238fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32398e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32408e76f8dcSPaulo Zanoni 3241*b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32428e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 32438e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 32448e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 32455c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 32468e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 324723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 324823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32498e76f8dcSPaulo Zanoni } else { 32508e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3251ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 32525b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 32535b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 32545b3a856bSDaniel Vetter DE_POISON); 3255e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3256e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3257e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32588e76f8dcSPaulo Zanoni } 3259036a4a7dSZhenyu Wang 32601ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3261036a4a7dSZhenyu Wang 32620c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 32630c841212SPaulo Zanoni 3264622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3265622364b6SPaulo Zanoni 326635079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3267036a4a7dSZhenyu Wang 32680a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3269036a4a7dSZhenyu Wang 3270d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 32717fe0b973SKeith Packard 327250a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 32736005ce42SDaniel Vetter /* Enable PCU event interrupts 32746005ce42SDaniel Vetter * 32756005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32764bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32774bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3278d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3279fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3280d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3281f97108d1SJesse Barnes } 3282f97108d1SJesse Barnes 3283036a4a7dSZhenyu Wang return 0; 3284036a4a7dSZhenyu Wang } 3285036a4a7dSZhenyu Wang 3286f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3287f8b79e58SImre Deak { 3288f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3289f8b79e58SImre Deak 3290f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3291f8b79e58SImre Deak return; 3292f8b79e58SImre Deak 3293f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3294f8b79e58SImre Deak 3295d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3296d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3297ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3298f8b79e58SImre Deak } 3299d6c69803SVille Syrjälä } 3300f8b79e58SImre Deak 3301f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3302f8b79e58SImre Deak { 3303f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3304f8b79e58SImre Deak 3305f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3306f8b79e58SImre Deak return; 3307f8b79e58SImre Deak 3308f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3309f8b79e58SImre Deak 3310950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3311ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3312f8b79e58SImre Deak } 3313f8b79e58SImre Deak 33140e6c9a9eSVille Syrjälä 33150e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 33160e6c9a9eSVille Syrjälä { 3317fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33180e6c9a9eSVille Syrjälä 33190a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 33207e231dbeSJesse Barnes 3321ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3323ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3324ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3325ad22d106SVille Syrjälä 33267e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 332734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 332820afbda2SDaniel Vetter 332920afbda2SDaniel Vetter return 0; 333020afbda2SDaniel Vetter } 333120afbda2SDaniel Vetter 3332abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3333abd58f01SBen Widawsky { 3334abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3335abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3336abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 333773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 333873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 333973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3340abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 334173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 334273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 334373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3344abd58f01SBen Widawsky 0, 334573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 334673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3347abd58f01SBen Widawsky }; 3348abd58f01SBen Widawsky 334998735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 335098735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 335198735739STvrtko Ursulin 3352f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3353f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 33549a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 33559a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 335678e68d36SImre Deak /* 335778e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 335826705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 335978e68d36SImre Deak */ 3360f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 33619a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3362abd58f01SBen Widawsky } 3363abd58f01SBen Widawsky 3364abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3365abd58f01SBen Widawsky { 3366770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3367770de83dSDamien Lespiau uint32_t de_pipe_enables; 33683a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33693a3b3c7dSVille Syrjälä u32 de_port_enables; 337011825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 33713a3b3c7dSVille Syrjälä enum pipe pipe; 3372770de83dSDamien Lespiau 3373b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3374770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3375770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33763a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 337788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 33789e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 33793a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33803a3b3c7dSVille Syrjälä } else { 3381770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3382770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33833a3b3c7dSVille Syrjälä } 3384770de83dSDamien Lespiau 3385770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3386770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3387770de83dSDamien Lespiau 33883a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3389a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3390a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3391a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33923a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33933a3b3c7dSVille Syrjälä 339413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 339513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 339613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3397abd58f01SBen Widawsky 3398055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3399f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3400813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3401813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3402813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 340335079899SPaulo Zanoni de_pipe_enables); 3404abd58f01SBen Widawsky 34053a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 340611825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3407abd58f01SBen Widawsky } 3408abd58f01SBen Widawsky 3409abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3410abd58f01SBen Widawsky { 3411fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3412abd58f01SBen Widawsky 34136e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3414622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3415622364b6SPaulo Zanoni 3416abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3417abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3418abd58f01SBen Widawsky 34196e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3420abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3421abd58f01SBen Widawsky 3422e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3423abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3424abd58f01SBen Widawsky 3425abd58f01SBen Widawsky return 0; 3426abd58f01SBen Widawsky } 3427abd58f01SBen Widawsky 342843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 342943f328d7SVille Syrjälä { 3430fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 343143f328d7SVille Syrjälä 343243f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 343343f328d7SVille Syrjälä 3434ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34359918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3436ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3437ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3438ad22d106SVille Syrjälä 3439e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 344043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 344143f328d7SVille Syrjälä 344243f328d7SVille Syrjälä return 0; 344343f328d7SVille Syrjälä } 344443f328d7SVille Syrjälä 3445abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3446abd58f01SBen Widawsky { 3447fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3448abd58f01SBen Widawsky 3449abd58f01SBen Widawsky if (!dev_priv) 3450abd58f01SBen Widawsky return; 3451abd58f01SBen Widawsky 3452823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3453abd58f01SBen Widawsky } 3454abd58f01SBen Widawsky 34557e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 34567e231dbeSJesse Barnes { 3457fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34587e231dbeSJesse Barnes 34597e231dbeSJesse Barnes if (!dev_priv) 34607e231dbeSJesse Barnes return; 34617e231dbeSJesse Barnes 3462843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 346334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3464843d0e7dSImre Deak 3465*b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 3466893fce8eSVille Syrjälä 34677e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3468f8b79e58SImre Deak 3469ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34709918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3471ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3472ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34737e231dbeSJesse Barnes } 34747e231dbeSJesse Barnes 347543f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 347643f328d7SVille Syrjälä { 3477fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 347843f328d7SVille Syrjälä 347943f328d7SVille Syrjälä if (!dev_priv) 348043f328d7SVille Syrjälä return; 348143f328d7SVille Syrjälä 348243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 348343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 348443f328d7SVille Syrjälä 3485a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 348643f328d7SVille Syrjälä 3487a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 348843f328d7SVille Syrjälä 3489ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34909918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3491ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3492ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 349343f328d7SVille Syrjälä } 349443f328d7SVille Syrjälä 3495f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3496036a4a7dSZhenyu Wang { 3497fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34984697995bSJesse Barnes 34994697995bSJesse Barnes if (!dev_priv) 35004697995bSJesse Barnes return; 35014697995bSJesse Barnes 3502be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3503036a4a7dSZhenyu Wang } 3504036a4a7dSZhenyu Wang 3505c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3506c2798b19SChris Wilson { 3507fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3508c2798b19SChris Wilson int pipe; 3509c2798b19SChris Wilson 3510055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3511c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3512c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3513c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3514c2798b19SChris Wilson POSTING_READ16(IER); 3515c2798b19SChris Wilson } 3516c2798b19SChris Wilson 3517c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3518c2798b19SChris Wilson { 3519fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3520c2798b19SChris Wilson 3521c2798b19SChris Wilson I915_WRITE16(EMR, 3522c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3523c2798b19SChris Wilson 3524c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3525c2798b19SChris Wilson dev_priv->irq_mask = 3526c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3527c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3528c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 352937ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3530c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3531c2798b19SChris Wilson 3532c2798b19SChris Wilson I915_WRITE16(IER, 3533c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3534c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3535c2798b19SChris Wilson I915_USER_INTERRUPT); 3536c2798b19SChris Wilson POSTING_READ16(IER); 3537c2798b19SChris Wilson 3538379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3539379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3540d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3541755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3542755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3543d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3544379ef82dSDaniel Vetter 3545c2798b19SChris Wilson return 0; 3546c2798b19SChris Wilson } 3547c2798b19SChris Wilson 35485a21b665SDaniel Vetter /* 35495a21b665SDaniel Vetter * Returns true when a page flip has completed. 35505a21b665SDaniel Vetter */ 35515a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 35525a21b665SDaniel Vetter int plane, int pipe, u32 iir) 35535a21b665SDaniel Vetter { 35545a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 35555a21b665SDaniel Vetter 35565a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 35575a21b665SDaniel Vetter return false; 35585a21b665SDaniel Vetter 35595a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 35605a21b665SDaniel Vetter goto check_page_flip; 35615a21b665SDaniel Vetter 35625a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 35635a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 35645a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 35655a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 35665a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 35675a21b665SDaniel Vetter */ 35685a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 35695a21b665SDaniel Vetter goto check_page_flip; 35705a21b665SDaniel Vetter 35715a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 35725a21b665SDaniel Vetter return true; 35735a21b665SDaniel Vetter 35745a21b665SDaniel Vetter check_page_flip: 35755a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 35765a21b665SDaniel Vetter return false; 35775a21b665SDaniel Vetter } 35785a21b665SDaniel Vetter 3579ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3580c2798b19SChris Wilson { 358145a83f84SDaniel Vetter struct drm_device *dev = arg; 3582fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3583c2798b19SChris Wilson u16 iir, new_iir; 3584c2798b19SChris Wilson u32 pipe_stats[2]; 3585c2798b19SChris Wilson int pipe; 3586c2798b19SChris Wilson u16 flip_mask = 3587c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3588c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 35891f814dacSImre Deak irqreturn_t ret; 3590c2798b19SChris Wilson 35912dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 35922dd2a883SImre Deak return IRQ_NONE; 35932dd2a883SImre Deak 35941f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 35951f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 35961f814dacSImre Deak 35971f814dacSImre Deak ret = IRQ_NONE; 3598c2798b19SChris Wilson iir = I915_READ16(IIR); 3599c2798b19SChris Wilson if (iir == 0) 36001f814dacSImre Deak goto out; 3601c2798b19SChris Wilson 3602c2798b19SChris Wilson while (iir & ~flip_mask) { 3603c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3604c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3605c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3606c2798b19SChris Wilson * interrupts (for non-MSI). 3607c2798b19SChris Wilson */ 3608222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3609c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3610aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3611c2798b19SChris Wilson 3612055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3613f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3614c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3615c2798b19SChris Wilson 3616c2798b19SChris Wilson /* 3617c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3618c2798b19SChris Wilson */ 36192d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3620c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3621c2798b19SChris Wilson } 3622222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3623c2798b19SChris Wilson 3624c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3625c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3626c2798b19SChris Wilson 3627c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 36283b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3629c2798b19SChris Wilson 3630055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 36315a21b665SDaniel Vetter int plane = pipe; 36325a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 36335a21b665SDaniel Vetter plane = !plane; 36345a21b665SDaniel Vetter 36355a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 36365a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 36375a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3638c2798b19SChris Wilson 36394356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 364091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 36412d9d2b0bSVille Syrjälä 36421f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 36431f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 36441f7247c0SDaniel Vetter pipe); 36454356d586SDaniel Vetter } 3646c2798b19SChris Wilson 3647c2798b19SChris Wilson iir = new_iir; 3648c2798b19SChris Wilson } 36491f814dacSImre Deak ret = IRQ_HANDLED; 3650c2798b19SChris Wilson 36511f814dacSImre Deak out: 36521f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 36531f814dacSImre Deak 36541f814dacSImre Deak return ret; 3655c2798b19SChris Wilson } 3656c2798b19SChris Wilson 3657c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3658c2798b19SChris Wilson { 3659fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3660c2798b19SChris Wilson int pipe; 3661c2798b19SChris Wilson 3662055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3663c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3664c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3665c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3666c2798b19SChris Wilson } 3667c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3668c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3669c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3670c2798b19SChris Wilson } 3671c2798b19SChris Wilson 3672a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3673a266c7d5SChris Wilson { 3674fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3675a266c7d5SChris Wilson int pipe; 3676a266c7d5SChris Wilson 367756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36780706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3679a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3680a266c7d5SChris Wilson } 3681a266c7d5SChris Wilson 368200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3683055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3684a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3685a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3686a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3687a266c7d5SChris Wilson POSTING_READ(IER); 3688a266c7d5SChris Wilson } 3689a266c7d5SChris Wilson 3690a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3691a266c7d5SChris Wilson { 3692fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 369338bde180SChris Wilson u32 enable_mask; 3694a266c7d5SChris Wilson 369538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 369638bde180SChris Wilson 369738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 369838bde180SChris Wilson dev_priv->irq_mask = 369938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 370038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 370138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 370238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 370337ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 370438bde180SChris Wilson 370538bde180SChris Wilson enable_mask = 370638bde180SChris Wilson I915_ASLE_INTERRUPT | 370738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 370838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 370938bde180SChris Wilson I915_USER_INTERRUPT; 371038bde180SChris Wilson 371156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37120706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 371320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 371420afbda2SDaniel Vetter 3715a266c7d5SChris Wilson /* Enable in IER... */ 3716a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3717a266c7d5SChris Wilson /* and unmask in IMR */ 3718a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3719a266c7d5SChris Wilson } 3720a266c7d5SChris Wilson 3721a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3722a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3723a266c7d5SChris Wilson POSTING_READ(IER); 3724a266c7d5SChris Wilson 372591d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 372620afbda2SDaniel Vetter 3727379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3728379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3729d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3730755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3731755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3732d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3733379ef82dSDaniel Vetter 373420afbda2SDaniel Vetter return 0; 373520afbda2SDaniel Vetter } 373620afbda2SDaniel Vetter 37375a21b665SDaniel Vetter /* 37385a21b665SDaniel Vetter * Returns true when a page flip has completed. 37395a21b665SDaniel Vetter */ 37405a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 37415a21b665SDaniel Vetter int plane, int pipe, u32 iir) 37425a21b665SDaniel Vetter { 37435a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 37445a21b665SDaniel Vetter 37455a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 37465a21b665SDaniel Vetter return false; 37475a21b665SDaniel Vetter 37485a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 37495a21b665SDaniel Vetter goto check_page_flip; 37505a21b665SDaniel Vetter 37515a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 37525a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 37535a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 37545a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 37555a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 37565a21b665SDaniel Vetter */ 37575a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 37585a21b665SDaniel Vetter goto check_page_flip; 37595a21b665SDaniel Vetter 37605a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 37615a21b665SDaniel Vetter return true; 37625a21b665SDaniel Vetter 37635a21b665SDaniel Vetter check_page_flip: 37645a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 37655a21b665SDaniel Vetter return false; 37665a21b665SDaniel Vetter } 37675a21b665SDaniel Vetter 3768ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3769a266c7d5SChris Wilson { 377045a83f84SDaniel Vetter struct drm_device *dev = arg; 3771fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37728291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 377338bde180SChris Wilson u32 flip_mask = 377438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 377538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 377638bde180SChris Wilson int pipe, ret = IRQ_NONE; 3777a266c7d5SChris Wilson 37782dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37792dd2a883SImre Deak return IRQ_NONE; 37802dd2a883SImre Deak 37811f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37821f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 37831f814dacSImre Deak 3784a266c7d5SChris Wilson iir = I915_READ(IIR); 378538bde180SChris Wilson do { 378638bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 37878291ee90SChris Wilson bool blc_event = false; 3788a266c7d5SChris Wilson 3789a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3790a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3791a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3792a266c7d5SChris Wilson * interrupts (for non-MSI). 3793a266c7d5SChris Wilson */ 3794222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3795a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3796aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3797a266c7d5SChris Wilson 3798055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3799f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3800a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3801a266c7d5SChris Wilson 380238bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3803a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3804a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 380538bde180SChris Wilson irq_received = true; 3806a266c7d5SChris Wilson } 3807a266c7d5SChris Wilson } 3808222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3809a266c7d5SChris Wilson 3810a266c7d5SChris Wilson if (!irq_received) 3811a266c7d5SChris Wilson break; 3812a266c7d5SChris Wilson 3813a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 381491d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 38151ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 38161ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 38171ae3c34cSVille Syrjälä if (hotplug_status) 381891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 38191ae3c34cSVille Syrjälä } 3820a266c7d5SChris Wilson 382138bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3822a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3823a266c7d5SChris Wilson 3824a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 38253b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3826a266c7d5SChris Wilson 3827055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 38285a21b665SDaniel Vetter int plane = pipe; 38295a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 38305a21b665SDaniel Vetter plane = !plane; 38315a21b665SDaniel Vetter 38325a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 38335a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 38345a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3835a266c7d5SChris Wilson 3836a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3837a266c7d5SChris Wilson blc_event = true; 38384356d586SDaniel Vetter 38394356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 384091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 38412d9d2b0bSVille Syrjälä 38421f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38431f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38441f7247c0SDaniel Vetter pipe); 3845a266c7d5SChris Wilson } 3846a266c7d5SChris Wilson 3847a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 384891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 3849a266c7d5SChris Wilson 3850a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3851a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3852a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3853a266c7d5SChris Wilson * we would never get another interrupt. 3854a266c7d5SChris Wilson * 3855a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3856a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3857a266c7d5SChris Wilson * another one. 3858a266c7d5SChris Wilson * 3859a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3860a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3861a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3862a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3863a266c7d5SChris Wilson * stray interrupts. 3864a266c7d5SChris Wilson */ 386538bde180SChris Wilson ret = IRQ_HANDLED; 3866a266c7d5SChris Wilson iir = new_iir; 386738bde180SChris Wilson } while (iir & ~flip_mask); 3868a266c7d5SChris Wilson 38691f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 38701f814dacSImre Deak 3871a266c7d5SChris Wilson return ret; 3872a266c7d5SChris Wilson } 3873a266c7d5SChris Wilson 3874a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3875a266c7d5SChris Wilson { 3876fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3877a266c7d5SChris Wilson int pipe; 3878a266c7d5SChris Wilson 387956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 38800706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3881a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3882a266c7d5SChris Wilson } 3883a266c7d5SChris Wilson 388400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3885055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 388655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3887a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 388855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 388955b39755SChris Wilson } 3890a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3891a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3892a266c7d5SChris Wilson 3893a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3894a266c7d5SChris Wilson } 3895a266c7d5SChris Wilson 3896a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3897a266c7d5SChris Wilson { 3898fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3899a266c7d5SChris Wilson int pipe; 3900a266c7d5SChris Wilson 39010706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3902a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3903a266c7d5SChris Wilson 3904a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3905055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3906a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3907a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3908a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3909a266c7d5SChris Wilson POSTING_READ(IER); 3910a266c7d5SChris Wilson } 3911a266c7d5SChris Wilson 3912a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3913a266c7d5SChris Wilson { 3914fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3915bbba0a97SChris Wilson u32 enable_mask; 3916a266c7d5SChris Wilson u32 error_mask; 3917a266c7d5SChris Wilson 3918a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3919bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3920adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3921bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3922bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3923bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3924bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3925bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3926bbba0a97SChris Wilson 3927bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 392821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 392921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3930bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3931bbba0a97SChris Wilson 393291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3933bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3934a266c7d5SChris Wilson 3935b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3936b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3937d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3938755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3939755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3940755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3941d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3942a266c7d5SChris Wilson 3943a266c7d5SChris Wilson /* 3944a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3945a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3946a266c7d5SChris Wilson */ 394791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 3948a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3949a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3950a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3951a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3952a266c7d5SChris Wilson } else { 3953a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3954a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3955a266c7d5SChris Wilson } 3956a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3957a266c7d5SChris Wilson 3958a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3959a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3960a266c7d5SChris Wilson POSTING_READ(IER); 3961a266c7d5SChris Wilson 39620706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 396320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 396420afbda2SDaniel Vetter 396591d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 396620afbda2SDaniel Vetter 396720afbda2SDaniel Vetter return 0; 396820afbda2SDaniel Vetter } 396920afbda2SDaniel Vetter 397091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 397120afbda2SDaniel Vetter { 397220afbda2SDaniel Vetter u32 hotplug_en; 397320afbda2SDaniel Vetter 3974b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3975b5ea2d56SDaniel Vetter 3976adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3977e5868a31SEgbert Eich /* enable bits are the same for all generations */ 397891d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3979a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3980a266c7d5SChris Wilson to generate a spurious hotplug event about three 3981a266c7d5SChris Wilson seconds later. So just do it once. 3982a266c7d5SChris Wilson */ 398391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3984a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3985a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3986a266c7d5SChris Wilson 3987a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 39880706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3989f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3990f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3991f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 39920706f17cSEgbert Eich hotplug_en); 3993a266c7d5SChris Wilson } 3994a266c7d5SChris Wilson 3995ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3996a266c7d5SChris Wilson { 399745a83f84SDaniel Vetter struct drm_device *dev = arg; 3998fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3999a266c7d5SChris Wilson u32 iir, new_iir; 4000a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4001a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 400221ad8330SVille Syrjälä u32 flip_mask = 400321ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 400421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4005a266c7d5SChris Wilson 40062dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40072dd2a883SImre Deak return IRQ_NONE; 40082dd2a883SImre Deak 40091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40101f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40111f814dacSImre Deak 4012a266c7d5SChris Wilson iir = I915_READ(IIR); 4013a266c7d5SChris Wilson 4014a266c7d5SChris Wilson for (;;) { 4015501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 40162c8ba29fSChris Wilson bool blc_event = false; 40172c8ba29fSChris Wilson 4018a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4019a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4020a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4021a266c7d5SChris Wilson * interrupts (for non-MSI). 4022a266c7d5SChris Wilson */ 4023222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4024a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4025aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4026a266c7d5SChris Wilson 4027055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4028f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4029a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4030a266c7d5SChris Wilson 4031a266c7d5SChris Wilson /* 4032a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4033a266c7d5SChris Wilson */ 4034a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4035a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4036501e01d7SVille Syrjälä irq_received = true; 4037a266c7d5SChris Wilson } 4038a266c7d5SChris Wilson } 4039222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4040a266c7d5SChris Wilson 4041a266c7d5SChris Wilson if (!irq_received) 4042a266c7d5SChris Wilson break; 4043a266c7d5SChris Wilson 4044a266c7d5SChris Wilson ret = IRQ_HANDLED; 4045a266c7d5SChris Wilson 4046a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 40471ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 40481ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 40491ae3c34cSVille Syrjälä if (hotplug_status) 405091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 40511ae3c34cSVille Syrjälä } 4052a266c7d5SChris Wilson 405321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4054a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4055a266c7d5SChris Wilson 4056a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 40573b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4058a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 40593b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4060a266c7d5SChris Wilson 4061055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40625a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 40635a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 40645a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4065a266c7d5SChris Wilson 4066a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4067a266c7d5SChris Wilson blc_event = true; 40684356d586SDaniel Vetter 40694356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 407091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4071a266c7d5SChris Wilson 40721f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40731f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 40742d9d2b0bSVille Syrjälä } 4075a266c7d5SChris Wilson 4076a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 407791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4078a266c7d5SChris Wilson 4079515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 408091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4081515ac2bbSDaniel Vetter 4082a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4083a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4084a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4085a266c7d5SChris Wilson * we would never get another interrupt. 4086a266c7d5SChris Wilson * 4087a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4088a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4089a266c7d5SChris Wilson * another one. 4090a266c7d5SChris Wilson * 4091a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4092a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4093a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4094a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4095a266c7d5SChris Wilson * stray interrupts. 4096a266c7d5SChris Wilson */ 4097a266c7d5SChris Wilson iir = new_iir; 4098a266c7d5SChris Wilson } 4099a266c7d5SChris Wilson 41001f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 41011f814dacSImre Deak 4102a266c7d5SChris Wilson return ret; 4103a266c7d5SChris Wilson } 4104a266c7d5SChris Wilson 4105a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4106a266c7d5SChris Wilson { 4107fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4108a266c7d5SChris Wilson int pipe; 4109a266c7d5SChris Wilson 4110a266c7d5SChris Wilson if (!dev_priv) 4111a266c7d5SChris Wilson return; 4112a266c7d5SChris Wilson 41130706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4114a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4115a266c7d5SChris Wilson 4116a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4117055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4118a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4119a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4120a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4121a266c7d5SChris Wilson 4122055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4123a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4124a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4125a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4126a266c7d5SChris Wilson } 4127a266c7d5SChris Wilson 4128fca52a55SDaniel Vetter /** 4129fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4130fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4131fca52a55SDaniel Vetter * 4132fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4133fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4134fca52a55SDaniel Vetter */ 4135b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4136f71d4af4SJesse Barnes { 413791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 41388b2e326dSChris Wilson 413977913b39SJani Nikula intel_hpd_init_work(dev_priv); 414077913b39SJani Nikula 4141c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4142a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 41438b2e326dSChris Wilson 41444805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 414526705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 414626705e20SSagar Arun Kamble 4147a6706b45SDeepak S /* Let's track the enabled rps events */ 4148666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 41496c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 41506f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 415131685c25SDeepak S else 4152a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4153a6706b45SDeepak S 41541800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 41551800ad25SSagar Arun Kamble 41561800ad25SSagar Arun Kamble /* 41571800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 41581800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 41591800ad25SSagar Arun Kamble * 41601800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 41611800ad25SSagar Arun Kamble */ 41621800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 41631800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 41641800ad25SSagar Arun Kamble 41651800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 4166b20e3cfeSDave Gordon dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC; 41671800ad25SSagar Arun Kamble 4168b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 41694194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 41704cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 41714194c088SRodrigo Vivi dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 4172b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4173f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4174fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4175391f75e2SVille Syrjälä } else { 4176391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4177391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4178f71d4af4SJesse Barnes } 4179f71d4af4SJesse Barnes 418021da2700SVille Syrjälä /* 418121da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 418221da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 418321da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 418421da2700SVille Syrjälä */ 4185b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 418621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 418721da2700SVille Syrjälä 4188f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4189f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4190f71d4af4SJesse Barnes 4191b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 419243f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 419343f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 419443f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 419543f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 419686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 419786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 419843f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4199b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 42007e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 42017e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 42027e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 42037e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 420486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 420586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4206fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4207b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4208abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4209723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4210abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4211abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4212abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4213abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4214e2d214aeSTvrtko Ursulin if (IS_BROXTON(dev_priv)) 4215e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 42166e266956STvrtko Ursulin else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 42176dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 42186dbf30ceSVille Syrjälä else 42193a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 42206e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4221f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4222723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4223f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4224f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4225f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4226f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4227e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4228f71d4af4SJesse Barnes } else { 42297e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4230c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4231c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4232c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4233c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 423486e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 423586e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 42367e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4237a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4238a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4239a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4240a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 424186e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 424286e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4243c2798b19SChris Wilson } else { 4244a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4245a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4246a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4247a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 424886e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 424986e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4250c2798b19SChris Wilson } 4251778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4252778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4253f71d4af4SJesse Barnes } 4254f71d4af4SJesse Barnes } 425520afbda2SDaniel Vetter 4256fca52a55SDaniel Vetter /** 4257fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4258fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4259fca52a55SDaniel Vetter * 4260fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4261fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4262fca52a55SDaniel Vetter * 4263fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4264fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4265fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4266fca52a55SDaniel Vetter */ 42672aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 42682aeb7d3aSDaniel Vetter { 42692aeb7d3aSDaniel Vetter /* 42702aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 42712aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 42722aeb7d3aSDaniel Vetter * special cases in our ordering checks. 42732aeb7d3aSDaniel Vetter */ 42742aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 42752aeb7d3aSDaniel Vetter 427691c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 42772aeb7d3aSDaniel Vetter } 42782aeb7d3aSDaniel Vetter 4279fca52a55SDaniel Vetter /** 4280fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4281fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4282fca52a55SDaniel Vetter * 4283fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4284fca52a55SDaniel Vetter * resources acquired in the init functions. 4285fca52a55SDaniel Vetter */ 42862aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 42872aeb7d3aSDaniel Vetter { 428891c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 42892aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 42902aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 42912aeb7d3aSDaniel Vetter } 42922aeb7d3aSDaniel Vetter 4293fca52a55SDaniel Vetter /** 4294fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4295fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4296fca52a55SDaniel Vetter * 4297fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4298fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4299fca52a55SDaniel Vetter */ 4300b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4301c67a470bSPaulo Zanoni { 430291c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 43032aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 430491c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4305c67a470bSPaulo Zanoni } 4306c67a470bSPaulo Zanoni 4307fca52a55SDaniel Vetter /** 4308fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4309fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4310fca52a55SDaniel Vetter * 4311fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4312fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4313fca52a55SDaniel Vetter */ 4314b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4315c67a470bSPaulo Zanoni { 43162aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 431791c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 431891c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4319c67a470bSPaulo Zanoni } 4320