1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula 373c0deb14SJani Nikula #include "display/icl_dsi_regs.h" 387785ae0bSVille Syrjälä #include "display/intel_de.h" 39fd2b94a5SJani Nikula #include "display/intel_display_trace.h" 401d455f8dSJani Nikula #include "display/intel_display_types.h" 41df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 42df0566a6SJani Nikula #include "display/intel_hotplug.h" 43df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 44df0566a6SJani Nikula #include "display/intel_psr.h" 45df0566a6SJani Nikula 46b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 472239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 48cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 49d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 500d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 513e7abf81SAndi Shyti #include "gt/intel_rps.h" 522239e6dfSDaniele Ceraolo Spurio 5324524e3fSJani Nikula #include "i915_driver.h" 54c0e09200SDave Airlie #include "i915_drv.h" 55440e2b3dSJani Nikula #include "i915_irq.h" 56d13616dbSJani Nikula #include "intel_pm.h" 57c0e09200SDave Airlie 58fca52a55SDaniel Vetter /** 59fca52a55SDaniel Vetter * DOC: interrupt handling 60fca52a55SDaniel Vetter * 61fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 62fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 63fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 64fca52a55SDaniel Vetter */ 65fca52a55SDaniel Vetter 669c6508b9SThomas Gleixner /* 679c6508b9SThomas Gleixner * Interrupt statistic for PMU. Increments the counter only if the 6878f48aa6SBo Liu * interrupt originated from the GPU so interrupts from a device which 699c6508b9SThomas Gleixner * shares the interrupt line are not accounted. 709c6508b9SThomas Gleixner */ 719c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915, 729c6508b9SThomas Gleixner irqreturn_t res) 739c6508b9SThomas Gleixner { 749c6508b9SThomas Gleixner if (unlikely(res != IRQ_HANDLED)) 759c6508b9SThomas Gleixner return; 769c6508b9SThomas Gleixner 779c6508b9SThomas Gleixner /* 789c6508b9SThomas Gleixner * A clever compiler translates that into INC. A not so clever one 799c6508b9SThomas Gleixner * should at least prevent store tearing. 809c6508b9SThomas Gleixner */ 819c6508b9SThomas Gleixner WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1); 829c6508b9SThomas Gleixner } 839c6508b9SThomas Gleixner 8448ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 852ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 862ea63927SVille Syrjälä enum hpd_pin pin); 8748ef15d3SJosé Roberto de Souza 88e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 89e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 90e4ce95aaSVille Syrjälä }; 91e4ce95aaSVille Syrjälä 9223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 9323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 9423bb4cb5SVille Syrjälä }; 9523bb4cb5SVille Syrjälä 963a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 97e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 983a3b3c7dSVille Syrjälä }; 993a3b3c7dSVille Syrjälä 1007c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 101e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 102e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 103e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 104e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 1057203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 106e5868a31SEgbert Eich }; 107e5868a31SEgbert Eich 1087c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 109e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 11073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 111e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 112e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 1137203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 114e5868a31SEgbert Eich }; 115e5868a31SEgbert Eich 11626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 11774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 11826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 11926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 12026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1217203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 12226951cafSXiong Zhang }; 12326951cafSXiong Zhang 1247c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 125e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 126e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 127e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 128e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 129e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1307203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 131e5868a31SEgbert Eich }; 132e5868a31SEgbert Eich 1337c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 134e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 135e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 136e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 137e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 138e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1397203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 140e5868a31SEgbert Eich }; 141e5868a31SEgbert Eich 1424bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 143e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 144e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 145e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 146e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 147e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1487203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 149e5868a31SEgbert Eich }; 150e5868a31SEgbert Eich 151e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 152e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 153e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 154e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 155e0a20ad7SShashank Sharma }; 156e0a20ad7SShashank Sharma 157b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1585b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1595b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1605b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1615b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1625b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1635b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 16448ef15d3SJosé Roberto de Souza }; 16548ef15d3SJosé Roberto de Souza 16631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1675f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1685f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1695f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 17097011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 17197011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 17297011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 17397011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 17497011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 17597011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 17652dfdba0SLucas De Marchi }; 17752dfdba0SLucas De Marchi 178229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1795f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1805f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1815f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1825f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 1832f8a6699SMatt Roper [HPD_PORT_TC1] = SDE_TC_HOTPLUG_DG2(HPD_PORT_TC1), 184229f31e2SLucas De Marchi }; 185229f31e2SLucas De Marchi 1860398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1870398993bSVille Syrjälä { 1885a4dd6f0SJani Nikula struct intel_hotplug *hpd = &dev_priv->display.hotplug; 1890398993bSVille Syrjälä 1900398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1910398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1920398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1930398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1940398993bSVille Syrjälä else 1950398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1960398993bSVille Syrjälä return; 1970398993bSVille Syrjälä } 1980398993bSVille Syrjälä 199373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) 2000398993bSVille Syrjälä hpd->hpd = hpd_gen11; 20170bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 2020398993bSVille Syrjälä hpd->hpd = hpd_bxt; 203373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 8) 2040398993bSVille Syrjälä hpd->hpd = hpd_bdw; 205373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 7) 2060398993bSVille Syrjälä hpd->hpd = hpd_ivb; 2070398993bSVille Syrjälä else 2080398993bSVille Syrjälä hpd->hpd = hpd_ilk; 2090398993bSVille Syrjälä 210229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 211229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 2120398993bSVille Syrjälä return; 2130398993bSVille Syrjälä 2143176fb66SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1) 215229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 216fa58c9e4SAnusha Srivatsa else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2170398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 2180398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 2190398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 2200398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2210398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2220398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2230398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2240398993bSVille Syrjälä else 2250398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2260398993bSVille Syrjälä } 2270398993bSVille Syrjälä 228aca9310aSAnshuman Gupta static void 229aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 230aca9310aSAnshuman Gupta { 2317794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe); 232aca9310aSAnshuman Gupta 233aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 234aca9310aSAnshuman Gupta } 235aca9310aSAnshuman Gupta 236cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 23768eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 23868eb49b1SPaulo Zanoni { 23965f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 24065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 24168eb49b1SPaulo Zanoni 24265f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 24368eb49b1SPaulo Zanoni 2445c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 24565f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24765f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24968eb49b1SPaulo Zanoni } 2505c502442SPaulo Zanoni 251*ad7632ffSJani Nikula static void gen2_irq_reset(struct intel_uncore *uncore) 25268eb49b1SPaulo Zanoni { 25365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 25465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 255a9d356a6SPaulo Zanoni 25665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 25768eb49b1SPaulo Zanoni 25868eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 25965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26368eb49b1SPaulo Zanoni } 26468eb49b1SPaulo Zanoni 265337ba017SPaulo Zanoni /* 266337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 267337ba017SPaulo Zanoni */ 26865f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 269b51a2842SVille Syrjälä { 27065f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 271b51a2842SVille Syrjälä 272b51a2842SVille Syrjälä if (val == 0) 273b51a2842SVille Syrjälä return; 274b51a2842SVille Syrjälä 275a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 276a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 277f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 27865f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 28065f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 28165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 282b51a2842SVille Syrjälä } 283337ba017SPaulo Zanoni 28465f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 285e9e9848aSVille Syrjälä { 28665f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 287e9e9848aSVille Syrjälä 288e9e9848aSVille Syrjälä if (val == 0) 289e9e9848aSVille Syrjälä return; 290e9e9848aSVille Syrjälä 291a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 292a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2939d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 29465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 29665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 298e9e9848aSVille Syrjälä } 299e9e9848aSVille Syrjälä 300cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 30168eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 30268eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 30368eb49b1SPaulo Zanoni i915_reg_t iir) 30468eb49b1SPaulo Zanoni { 30565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 30635079899SPaulo Zanoni 30765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 30865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 30965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 31068eb49b1SPaulo Zanoni } 31135079899SPaulo Zanoni 312*ad7632ffSJani Nikula static void gen2_irq_init(struct intel_uncore *uncore, 3132918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 31468eb49b1SPaulo Zanoni { 31565f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 31668eb49b1SPaulo Zanoni 31765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 31865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 31965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 32068eb49b1SPaulo Zanoni } 32168eb49b1SPaulo Zanoni 3220706f17cSEgbert Eich /* For display hotplug interrupt */ 3230706f17cSEgbert Eich static inline void 3240706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 325a9c287c9SJani Nikula u32 mask, 326a9c287c9SJani Nikula u32 bits) 3270706f17cSEgbert Eich { 32867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 32948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3300706f17cSEgbert Eich 3318cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_EN, mask, bits); 3320706f17cSEgbert Eich } 3330706f17cSEgbert Eich 3340706f17cSEgbert Eich /** 3350706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3360706f17cSEgbert Eich * @dev_priv: driver private 3370706f17cSEgbert Eich * @mask: bits to update 3380706f17cSEgbert Eich * @bits: bits to enable 3390706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3400706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3410706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3420706f17cSEgbert Eich * function is usually not called from a context where the lock is 3430706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3440706f17cSEgbert Eich * version is also available. 3450706f17cSEgbert Eich */ 3460706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 347a9c287c9SJani Nikula u32 mask, 348a9c287c9SJani Nikula u32 bits) 3490706f17cSEgbert Eich { 3500706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3510706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3520706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3530706f17cSEgbert Eich } 3540706f17cSEgbert Eich 355d9dc34f1SVille Syrjälä /** 356d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 357d9dc34f1SVille Syrjälä * @dev_priv: driver private 358d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 359d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 360d9dc34f1SVille Syrjälä */ 3619e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv, 3629e6dcf33SJani Nikula u32 interrupt_mask, u32 enabled_irq_mask) 363036a4a7dSZhenyu Wang { 364a9c287c9SJani Nikula u32 new_val; 365d9dc34f1SVille Syrjälä 36667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 36748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 368d9dc34f1SVille Syrjälä 369d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 370d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 371d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 372d9dc34f1SVille Syrjälä 373e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 374e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 375d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3762939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 3772939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 378036a4a7dSZhenyu Wang } 379036a4a7dSZhenyu Wang } 380036a4a7dSZhenyu Wang 3819e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits) 3829e6dcf33SJani Nikula { 3839e6dcf33SJani Nikula ilk_update_display_irq(i915, bits, bits); 3849e6dcf33SJani Nikula } 3859e6dcf33SJani Nikula 3869e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits) 3879e6dcf33SJani Nikula { 3889e6dcf33SJani Nikula ilk_update_display_irq(i915, bits, 0); 3899e6dcf33SJani Nikula } 3909e6dcf33SJani Nikula 3910961021aSBen Widawsky /** 3923a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3933a3b3c7dSVille Syrjälä * @dev_priv: driver private 3943a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3953a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3963a3b3c7dSVille Syrjälä */ 3973a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 398a9c287c9SJani Nikula u32 interrupt_mask, 399a9c287c9SJani Nikula u32 enabled_irq_mask) 4003a3b3c7dSVille Syrjälä { 401a9c287c9SJani Nikula u32 new_val; 402a9c287c9SJani Nikula u32 old_val; 4033a3b3c7dSVille Syrjälä 40467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4053a3b3c7dSVille Syrjälä 40648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 4073a3b3c7dSVille Syrjälä 40848a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 4093a3b3c7dSVille Syrjälä return; 4103a3b3c7dSVille Syrjälä 4112939eb06SJani Nikula old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4123a3b3c7dSVille Syrjälä 4133a3b3c7dSVille Syrjälä new_val = old_val; 4143a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4153a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4163a3b3c7dSVille Syrjälä 4173a3b3c7dSVille Syrjälä if (new_val != old_val) { 4182939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 4192939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4203a3b3c7dSVille Syrjälä } 4213a3b3c7dSVille Syrjälä } 4223a3b3c7dSVille Syrjälä 4233a3b3c7dSVille Syrjälä /** 424013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 425013d3752SVille Syrjälä * @dev_priv: driver private 426013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 427013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 428013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 429013d3752SVille Syrjälä */ 4309e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 4319e6dcf33SJani Nikula enum pipe pipe, u32 interrupt_mask, 432a9c287c9SJani Nikula u32 enabled_irq_mask) 433013d3752SVille Syrjälä { 434a9c287c9SJani Nikula u32 new_val; 435013d3752SVille Syrjälä 43667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 437013d3752SVille Syrjälä 43848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 439013d3752SVille Syrjälä 44048a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 441013d3752SVille Syrjälä return; 442013d3752SVille Syrjälä 443013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 444013d3752SVille Syrjälä new_val &= ~interrupt_mask; 445013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 446013d3752SVille Syrjälä 447013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 448013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 4492939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 4502939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 451013d3752SVille Syrjälä } 452013d3752SVille Syrjälä } 453013d3752SVille Syrjälä 4549e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915, 4559e6dcf33SJani Nikula enum pipe pipe, u32 bits) 4569e6dcf33SJani Nikula { 4579e6dcf33SJani Nikula bdw_update_pipe_irq(i915, pipe, bits, bits); 4589e6dcf33SJani Nikula } 4599e6dcf33SJani Nikula 4609e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915, 4619e6dcf33SJani Nikula enum pipe pipe, u32 bits) 4629e6dcf33SJani Nikula { 4639e6dcf33SJani Nikula bdw_update_pipe_irq(i915, pipe, bits, 0); 4649e6dcf33SJani Nikula } 4659e6dcf33SJani Nikula 466013d3752SVille Syrjälä /** 467fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 468fee884edSDaniel Vetter * @dev_priv: driver private 469fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 470fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 471fee884edSDaniel Vetter */ 4729e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 473a9c287c9SJani Nikula u32 interrupt_mask, 474a9c287c9SJani Nikula u32 enabled_irq_mask) 475fee884edSDaniel Vetter { 4762939eb06SJani Nikula u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 477fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 478fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 479fee884edSDaniel Vetter 48048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 48115a17aaeSDaniel Vetter 48267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 483fee884edSDaniel Vetter 48448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 485c67a470bSPaulo Zanoni return; 486c67a470bSPaulo Zanoni 4872939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 4882939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 489fee884edSDaniel Vetter } 4908664281bSPaulo Zanoni 4919e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits) 4929e6dcf33SJani Nikula { 4939e6dcf33SJani Nikula ibx_display_interrupt_update(i915, bits, bits); 4949e6dcf33SJani Nikula } 4959e6dcf33SJani Nikula 4969e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits) 4979e6dcf33SJani Nikula { 4989e6dcf33SJani Nikula ibx_display_interrupt_update(i915, bits, 0); 4999e6dcf33SJani Nikula } 5009e6dcf33SJani Nikula 5016b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 5026b12ca56SVille Syrjälä enum pipe pipe) 5037c463586SKeith Packard { 5046b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 50510c59c51SImre Deak u32 enable_mask = status_mask << 16; 50610c59c51SImre Deak 5076b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 5086b12ca56SVille Syrjälä 509373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 5) 5106b12ca56SVille Syrjälä goto out; 5116b12ca56SVille Syrjälä 51210c59c51SImre Deak /* 513724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 514724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 51510c59c51SImre Deak */ 51648a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 51748a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 51810c59c51SImre Deak return 0; 519724a6905SVille Syrjälä /* 520724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 521724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 522724a6905SVille Syrjälä */ 52348a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 52448a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 525724a6905SVille Syrjälä return 0; 52610c59c51SImre Deak 52710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 52810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 52910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 53010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 53110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 53210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 53310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 53410c59c51SImre Deak 5356b12ca56SVille Syrjälä out: 53648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 53748a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 5386b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 5396b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 5406b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 5416b12ca56SVille Syrjälä 54210c59c51SImre Deak return enable_mask; 54310c59c51SImre Deak } 54410c59c51SImre Deak 5456b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5466b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 547755e9019SImre Deak { 5486b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 549755e9019SImre Deak u32 enable_mask; 550755e9019SImre Deak 55148a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5526b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5536b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5546b12ca56SVille Syrjälä 5556b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 55648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5576b12ca56SVille Syrjälä 5586b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5596b12ca56SVille Syrjälä return; 5606b12ca56SVille Syrjälä 5616b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5626b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5636b12ca56SVille Syrjälä 5642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5652939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 566755e9019SImre Deak } 567755e9019SImre Deak 5686b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5696b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 570755e9019SImre Deak { 5716b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 572755e9019SImre Deak u32 enable_mask; 573755e9019SImre Deak 57448a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5756b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5766b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5776b12ca56SVille Syrjälä 5786b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 57948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5806b12ca56SVille Syrjälä 5816b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5826b12ca56SVille Syrjälä return; 5836b12ca56SVille Syrjälä 5846b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5856b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5866b12ca56SVille Syrjälä 5872939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5882939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 589755e9019SImre Deak } 590755e9019SImre Deak 591f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 592f3e30485SVille Syrjälä { 5937249dfcbSJani Nikula if (!dev_priv->display.opregion.asle) 594f3e30485SVille Syrjälä return false; 595f3e30485SVille Syrjälä 596f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 597f3e30485SVille Syrjälä } 598f3e30485SVille Syrjälä 599c0e09200SDave Airlie /** 600f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 60114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 60201c66889SZhao Yakui */ 60391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 60401c66889SZhao Yakui { 605f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 606f49e38ddSJani Nikula return; 607f49e38ddSJani Nikula 60813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 60901c66889SZhao Yakui 610755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 611373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 4) 6123b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 613755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6141ec14ad3SChris Wilson 61513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 61601c66889SZhao Yakui } 61701c66889SZhao Yakui 618f75f3746SVille Syrjälä /* 619f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 620f75f3746SVille Syrjälä * around the vertical blanking period. 621f75f3746SVille Syrjälä * 622f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 623f75f3746SVille Syrjälä * vblank_start >= 3 624f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 625f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 626f75f3746SVille Syrjälä * vtotal = vblank_start + 3 627f75f3746SVille Syrjälä * 628f75f3746SVille Syrjälä * start of vblank: 629f75f3746SVille Syrjälä * latch double buffered registers 630f75f3746SVille Syrjälä * increment frame counter (ctg+) 631f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 632f75f3746SVille Syrjälä * | 633f75f3746SVille Syrjälä * | frame start: 634f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 635f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 636f75f3746SVille Syrjälä * | | 637f75f3746SVille Syrjälä * | | start of vsync: 638f75f3746SVille Syrjälä * | | generate vsync interrupt 639f75f3746SVille Syrjälä * | | | 640f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 641f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 642f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 643f75f3746SVille Syrjälä * | | <----vs-----> | 644f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 645f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 646f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 647f75f3746SVille Syrjälä * | | | 648f75f3746SVille Syrjälä * last visible pixel first visible pixel 649f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 650f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 651f75f3746SVille Syrjälä * 652f75f3746SVille Syrjälä * x = horizontal active 653f75f3746SVille Syrjälä * _ = horizontal blanking 654f75f3746SVille Syrjälä * hs = horizontal sync 655f75f3746SVille Syrjälä * va = vertical active 656f75f3746SVille Syrjälä * vb = vertical blanking 657f75f3746SVille Syrjälä * vs = vertical sync 658f75f3746SVille Syrjälä * vbs = vblank_start (number) 659f75f3746SVille Syrjälä * 660f75f3746SVille Syrjälä * Summary: 661f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 662f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 663f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 664f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 665f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 666f75f3746SVille Syrjälä */ 667f75f3746SVille Syrjälä 66842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 66942f52ef8SKeith Packard * we use as a pipe index 67042f52ef8SKeith Packard */ 67108fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6720a3e67a4SJesse Barnes { 67308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 67408fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 67532db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 67608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 677f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6780b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 679694e409dSVille Syrjälä unsigned long irqflags; 680391f75e2SVille Syrjälä 68132db0b65SVille Syrjälä /* 68232db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 68332db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 68432db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 68532db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 68632db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 68732db0b65SVille Syrjälä * is still in a working state. However the core vblank code 68832db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 68932db0b65SVille Syrjälä * when we've told it that we don't have a working frame 69032db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 69132db0b65SVille Syrjälä */ 69232db0b65SVille Syrjälä if (!vblank->max_vblank_count) 69332db0b65SVille Syrjälä return 0; 69432db0b65SVille Syrjälä 6950b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6960b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6970b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6980b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6990b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 700391f75e2SVille Syrjälä 7010b2a8e09SVille Syrjälä /* Convert to pixel count */ 7020b2a8e09SVille Syrjälä vbl_start *= htotal; 7030b2a8e09SVille Syrjälä 7040b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7050b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7060b2a8e09SVille Syrjälä 7079db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7089db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7095eddb70bSChris Wilson 710694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 711694e409dSVille Syrjälä 7120a3e67a4SJesse Barnes /* 7130a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7140a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7150a3e67a4SJesse Barnes * register. 7160a3e67a4SJesse Barnes */ 7170a3e67a4SJesse Barnes do { 7188cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 7198cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 7208cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 7210a3e67a4SJesse Barnes } while (high1 != high2); 7220a3e67a4SJesse Barnes 723694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 724694e409dSVille Syrjälä 7255eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 726391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7275eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 728391f75e2SVille Syrjälä 729391f75e2SVille Syrjälä /* 730391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 731391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 732391f75e2SVille Syrjälä * counter against vblank start. 733391f75e2SVille Syrjälä */ 734edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7350a3e67a4SJesse Barnes } 7360a3e67a4SJesse Barnes 73708fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 7389880b7a5SJesse Barnes { 73908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 74033267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 74108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 7429880b7a5SJesse Barnes 74333267703SVandita Kulkarni if (!vblank->max_vblank_count) 74433267703SVandita Kulkarni return 0; 74533267703SVandita Kulkarni 7462939eb06SJani Nikula return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 7479880b7a5SJesse Barnes } 7489880b7a5SJesse Barnes 74906d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc) 750aec0246fSUma Shankar { 751aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 752aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 753aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 754aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 755aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 756aec0246fSUma Shankar u32 clock = mode->crtc_clock; 75706d6fda5SVille Syrjälä u32 scan_prev_time, scan_curr_time, scan_post_time; 758aec0246fSUma Shankar 759aec0246fSUma Shankar /* 760aec0246fSUma Shankar * To avoid the race condition where we might cross into the 761aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 762aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 763aec0246fSUma Shankar * during the same frame. 764aec0246fSUma Shankar */ 765aec0246fSUma Shankar do { 766aec0246fSUma Shankar /* 767aec0246fSUma Shankar * This field provides read back of the display 768aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 769aec0246fSUma Shankar * is sampled at every start of vertical blank. 770aec0246fSUma Shankar */ 7718cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7728cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 773aec0246fSUma Shankar 774aec0246fSUma Shankar /* 775aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 776aec0246fSUma Shankar * time stamp value. 777aec0246fSUma Shankar */ 7788cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 779aec0246fSUma Shankar 7808cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7818cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 782aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 783aec0246fSUma Shankar 78406d6fda5SVille Syrjälä return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 785aec0246fSUma Shankar clock), 1000 * htotal); 78606d6fda5SVille Syrjälä } 78706d6fda5SVille Syrjälä 78806d6fda5SVille Syrjälä /* 78906d6fda5SVille Syrjälä * On certain encoders on certain platforms, pipe 79006d6fda5SVille Syrjälä * scanline register will not work to get the scanline, 79106d6fda5SVille Syrjälä * since the timings are driven from the PORT or issues 79206d6fda5SVille Syrjälä * with scanline register updates. 79306d6fda5SVille Syrjälä * This function will use Framestamp and current 79406d6fda5SVille Syrjälä * timestamp registers to calculate the scanline. 79506d6fda5SVille Syrjälä */ 79606d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 79706d6fda5SVille Syrjälä { 79806d6fda5SVille Syrjälä struct drm_vblank_crtc *vblank = 79906d6fda5SVille Syrjälä &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 80006d6fda5SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 80106d6fda5SVille Syrjälä u32 vblank_start = mode->crtc_vblank_start; 80206d6fda5SVille Syrjälä u32 vtotal = mode->crtc_vtotal; 80306d6fda5SVille Syrjälä u32 scanline; 80406d6fda5SVille Syrjälä 80506d6fda5SVille Syrjälä scanline = intel_crtc_scanlines_since_frame_timestamp(crtc); 806aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 807aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 808aec0246fSUma Shankar 809aec0246fSUma Shankar return scanline; 810aec0246fSUma Shankar } 811aec0246fSUma Shankar 8128cbda6b2SJani Nikula /* 8138cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 8148cbda6b2SJani Nikula * forcewake etc. 8158cbda6b2SJani Nikula */ 816a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 817a225f079SVille Syrjälä { 818a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 819fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8205caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8215caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 822a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 82380715b2fSVille Syrjälä int position, vtotal; 824a225f079SVille Syrjälä 82572259536SVille Syrjälä if (!crtc->active) 8262c6afc36SVille Syrjälä return 0; 82772259536SVille Syrjälä 8285caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8295caa0feaSDaniel Vetter mode = &vblank->hwmode; 8305caa0feaSDaniel Vetter 831af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 832aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 833aec0246fSUma Shankar 83480715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 835a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 836a225f079SVille Syrjälä vtotal /= 2; 837a225f079SVille Syrjälä 83896e4c3c0SVille Syrjälä position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK; 839a225f079SVille Syrjälä 840a225f079SVille Syrjälä /* 84141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 84241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 84341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 84441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 84541b578fbSJesse Barnes * 84641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 84741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 84841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 84941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 85041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 85141b578fbSJesse Barnes */ 85291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 85341b578fbSJesse Barnes int i, temp; 85441b578fbSJesse Barnes 85541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 85641b578fbSJesse Barnes udelay(1); 85796e4c3c0SVille Syrjälä temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK; 85841b578fbSJesse Barnes if (temp != position) { 85941b578fbSJesse Barnes position = temp; 86041b578fbSJesse Barnes break; 86141b578fbSJesse Barnes } 86241b578fbSJesse Barnes } 86341b578fbSJesse Barnes } 86441b578fbSJesse Barnes 86541b578fbSJesse Barnes /* 86680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 86780715b2fSVille Syrjälä * scanline_offset adjustment. 868a225f079SVille Syrjälä */ 86980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 870a225f079SVille Syrjälä } 871a225f079SVille Syrjälä 8724bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8734bbffbf3SThomas Zimmermann bool in_vblank_irq, 8744bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8753bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8763bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8770af7e4dfSMario Kleiner { 8784bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 879fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8804bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 881e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8823aa18df8SVille Syrjälä int position; 88378e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 884ad3543edSMario Kleiner unsigned long irqflags; 885373abf1aSMatt Roper bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 || 88693e7e61eSLucas De Marchi IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 || 887af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8880af7e4dfSMario Kleiner 88948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 89000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 89100376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8929db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8931bf6ad62SDaniel Vetter return false; 8940af7e4dfSMario Kleiner } 8950af7e4dfSMario Kleiner 896c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 89778e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 898c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 899c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 900c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9010af7e4dfSMario Kleiner 902d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 903d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 904d31faf65SVille Syrjälä vbl_end /= 2; 905d31faf65SVille Syrjälä vtotal /= 2; 906d31faf65SVille Syrjälä } 907d31faf65SVille Syrjälä 908ad3543edSMario Kleiner /* 909ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 910ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 911ad3543edSMario Kleiner * following code must not block on uncore.lock. 912ad3543edSMario Kleiner */ 913ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 914ad3543edSMario Kleiner 915ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 916ad3543edSMario Kleiner 917ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 918ad3543edSMario Kleiner if (stime) 919ad3543edSMario Kleiner *stime = ktime_get(); 920ad3543edSMario Kleiner 9217a2ec4a0SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_VRR) { 9227a2ec4a0SVille Syrjälä int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc); 9237a2ec4a0SVille Syrjälä 9247a2ec4a0SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9257a2ec4a0SVille Syrjälä 9267a2ec4a0SVille Syrjälä /* 9277a2ec4a0SVille Syrjälä * Already exiting vblank? If so, shift our position 9287a2ec4a0SVille Syrjälä * so it looks like we're already apporaching the full 9297a2ec4a0SVille Syrjälä * vblank end. This should make the generated timestamp 9307a2ec4a0SVille Syrjälä * more or less match when the active portion will start. 9317a2ec4a0SVille Syrjälä */ 9327a2ec4a0SVille Syrjälä if (position >= vbl_start && scanlines < position) 9337a2ec4a0SVille Syrjälä position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1); 9347a2ec4a0SVille Syrjälä } else if (use_scanline_counter) { 9350af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9360af7e4dfSMario Kleiner * scanout position from Display scan line register. 9370af7e4dfSMario Kleiner */ 938e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9390af7e4dfSMario Kleiner } else { 9400af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9410af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9420af7e4dfSMario Kleiner * scanout position. 9430af7e4dfSMario Kleiner */ 9448cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9450af7e4dfSMario Kleiner 9463aa18df8SVille Syrjälä /* convert to pixel counts */ 9473aa18df8SVille Syrjälä vbl_start *= htotal; 9483aa18df8SVille Syrjälä vbl_end *= htotal; 9493aa18df8SVille Syrjälä vtotal *= htotal; 95078e8fc6bSVille Syrjälä 95178e8fc6bSVille Syrjälä /* 9527e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9537e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9547e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9557e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9567e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9577e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9587e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9597e78f1cbSVille Syrjälä */ 9607e78f1cbSVille Syrjälä if (position >= vtotal) 9617e78f1cbSVille Syrjälä position = vtotal - 1; 9627e78f1cbSVille Syrjälä 9637e78f1cbSVille Syrjälä /* 96478e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 96578e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 96678e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 96778e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 96878e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 96978e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 97078e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 97178e8fc6bSVille Syrjälä */ 97278e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9733aa18df8SVille Syrjälä } 9743aa18df8SVille Syrjälä 975ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 976ad3543edSMario Kleiner if (etime) 977ad3543edSMario Kleiner *etime = ktime_get(); 978ad3543edSMario Kleiner 979ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 980ad3543edSMario Kleiner 981ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 982ad3543edSMario Kleiner 9833aa18df8SVille Syrjälä /* 9843aa18df8SVille Syrjälä * While in vblank, position will be negative 9853aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9863aa18df8SVille Syrjälä * vblank, position will be positive counting 9873aa18df8SVille Syrjälä * up since vbl_end. 9883aa18df8SVille Syrjälä */ 9893aa18df8SVille Syrjälä if (position >= vbl_start) 9903aa18df8SVille Syrjälä position -= vbl_end; 9913aa18df8SVille Syrjälä else 9923aa18df8SVille Syrjälä position += vtotal - vbl_end; 9933aa18df8SVille Syrjälä 9948a920e24SVille Syrjälä if (use_scanline_counter) { 9953aa18df8SVille Syrjälä *vpos = position; 9963aa18df8SVille Syrjälä *hpos = 0; 9973aa18df8SVille Syrjälä } else { 9980af7e4dfSMario Kleiner *vpos = position / htotal; 9990af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10000af7e4dfSMario Kleiner } 10010af7e4dfSMario Kleiner 10021bf6ad62SDaniel Vetter return true; 10030af7e4dfSMario Kleiner } 10040af7e4dfSMario Kleiner 10054bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 10064bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 10074bbffbf3SThomas Zimmermann { 10084bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 10094bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 101048e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 10114bbffbf3SThomas Zimmermann } 10124bbffbf3SThomas Zimmermann 1013a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1014a225f079SVille Syrjälä { 1015fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1016a225f079SVille Syrjälä unsigned long irqflags; 1017a225f079SVille Syrjälä int position; 1018a225f079SVille Syrjälä 1019a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1020a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1021a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1022a225f079SVille Syrjälä 1023a225f079SVille Syrjälä return position; 1024a225f079SVille Syrjälä } 1025a225f079SVille Syrjälä 1026e3689190SBen Widawsky /** 102774bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 1028e3689190SBen Widawsky * occurred. 1029e3689190SBen Widawsky * @work: workqueue struct 1030e3689190SBen Widawsky * 1031e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1032e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1033e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1034e3689190SBen Widawsky */ 103574bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 1036e3689190SBen Widawsky { 10372d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1038cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 10392cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 1040e3689190SBen Widawsky u32 error_status, row, bank, subbank; 104135a85ac6SBen Widawsky char *parity_event[6]; 1042a9c287c9SJani Nikula u32 misccpctl; 1043a9c287c9SJani Nikula u8 slice = 0; 1044e3689190SBen Widawsky 1045e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1046e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1047e3689190SBen Widawsky * any time we access those registers. 1048e3689190SBen Widawsky */ 104991c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1050e3689190SBen Widawsky 105135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 105248a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 105335a85ac6SBen Widawsky goto out; 105435a85ac6SBen Widawsky 1055f7435467SAndrzej Hajda misccpctl = intel_uncore_rmw(&dev_priv->uncore, GEN7_MISCCPCTL, 1056f7435467SAndrzej Hajda GEN7_DOP_CLOCK_GATE_ENABLE, 0); 10572939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1058e3689190SBen Widawsky 105935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1060f0f59a00SVille Syrjälä i915_reg_t reg; 106135a85ac6SBen Widawsky 106235a85ac6SBen Widawsky slice--; 106348a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 106448a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 106535a85ac6SBen Widawsky break; 106635a85ac6SBen Widawsky 106735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 106835a85ac6SBen Widawsky 10696fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 107035a85ac6SBen Widawsky 10712939eb06SJani Nikula error_status = intel_uncore_read(&dev_priv->uncore, reg); 1072e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1073e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1074e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1075e3689190SBen Widawsky 10762939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 10772939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 1078e3689190SBen Widawsky 1079cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1080e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1081e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1082e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 108335a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 108435a85ac6SBen Widawsky parity_event[5] = NULL; 1085e3689190SBen Widawsky 108691c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1087e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1088e3689190SBen Widawsky 108935a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 109035a85ac6SBen Widawsky slice, row, bank, subbank); 1091e3689190SBen Widawsky 109235a85ac6SBen Widawsky kfree(parity_event[4]); 1093e3689190SBen Widawsky kfree(parity_event[3]); 1094e3689190SBen Widawsky kfree(parity_event[2]); 1095e3689190SBen Widawsky kfree(parity_event[1]); 1096e3689190SBen Widawsky } 1097e3689190SBen Widawsky 10982939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 109935a85ac6SBen Widawsky 110035a85ac6SBen Widawsky out: 110148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1102cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1103cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1104cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 110535a85ac6SBen Widawsky 110691c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 110735a85ac6SBen Widawsky } 110835a85ac6SBen Widawsky 1109af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1110121e758eSDhinakaran Pandiyan { 1111af92058fSVille Syrjälä switch (pin) { 1112da51e4baSVille Syrjälä case HPD_PORT_TC1: 1113da51e4baSVille Syrjälä case HPD_PORT_TC2: 1114da51e4baSVille Syrjälä case HPD_PORT_TC3: 1115da51e4baSVille Syrjälä case HPD_PORT_TC4: 1116da51e4baSVille Syrjälä case HPD_PORT_TC5: 1117da51e4baSVille Syrjälä case HPD_PORT_TC6: 11184294fa5fSVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 111948ef15d3SJosé Roberto de Souza default: 112048ef15d3SJosé Roberto de Souza return false; 112148ef15d3SJosé Roberto de Souza } 112248ef15d3SJosé Roberto de Souza } 112348ef15d3SJosé Roberto de Souza 1124af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112563c88d22SImre Deak { 1126af92058fSVille Syrjälä switch (pin) { 1127af92058fSVille Syrjälä case HPD_PORT_A: 1128195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1129af92058fSVille Syrjälä case HPD_PORT_B: 113063c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1131af92058fSVille Syrjälä case HPD_PORT_C: 113263c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 113363c88d22SImre Deak default: 113463c88d22SImre Deak return false; 113563c88d22SImre Deak } 113663c88d22SImre Deak } 113763c88d22SImre Deak 1138af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113931604222SAnusha Srivatsa { 1140af92058fSVille Syrjälä switch (pin) { 1141af92058fSVille Syrjälä case HPD_PORT_A: 1142af92058fSVille Syrjälä case HPD_PORT_B: 11438ef7e340SMatt Roper case HPD_PORT_C: 1144229f31e2SLucas De Marchi case HPD_PORT_D: 11454294fa5fSVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 114631604222SAnusha Srivatsa default: 114731604222SAnusha Srivatsa return false; 114831604222SAnusha Srivatsa } 114931604222SAnusha Srivatsa } 115031604222SAnusha Srivatsa 1151af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115231604222SAnusha Srivatsa { 1153af92058fSVille Syrjälä switch (pin) { 1154da51e4baSVille Syrjälä case HPD_PORT_TC1: 1155da51e4baSVille Syrjälä case HPD_PORT_TC2: 1156da51e4baSVille Syrjälä case HPD_PORT_TC3: 1157da51e4baSVille Syrjälä case HPD_PORT_TC4: 1158da51e4baSVille Syrjälä case HPD_PORT_TC5: 1159da51e4baSVille Syrjälä case HPD_PORT_TC6: 11604294fa5fSVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(pin); 116152dfdba0SLucas De Marchi default: 116252dfdba0SLucas De Marchi return false; 116352dfdba0SLucas De Marchi } 116452dfdba0SLucas De Marchi } 116552dfdba0SLucas De Marchi 1166af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11676dbf30ceSVille Syrjälä { 1168af92058fSVille Syrjälä switch (pin) { 1169af92058fSVille Syrjälä case HPD_PORT_E: 11706dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11716dbf30ceSVille Syrjälä default: 11726dbf30ceSVille Syrjälä return false; 11736dbf30ceSVille Syrjälä } 11746dbf30ceSVille Syrjälä } 11756dbf30ceSVille Syrjälä 1176af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 117774c0b395SVille Syrjälä { 1178af92058fSVille Syrjälä switch (pin) { 1179af92058fSVille Syrjälä case HPD_PORT_A: 118074c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1181af92058fSVille Syrjälä case HPD_PORT_B: 118274c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1183af92058fSVille Syrjälä case HPD_PORT_C: 118474c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1185af92058fSVille Syrjälä case HPD_PORT_D: 118674c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 118774c0b395SVille Syrjälä default: 118874c0b395SVille Syrjälä return false; 118974c0b395SVille Syrjälä } 119074c0b395SVille Syrjälä } 119174c0b395SVille Syrjälä 1192af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1193e4ce95aaSVille Syrjälä { 1194af92058fSVille Syrjälä switch (pin) { 1195af92058fSVille Syrjälä case HPD_PORT_A: 1196e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1197e4ce95aaSVille Syrjälä default: 1198e4ce95aaSVille Syrjälä return false; 1199e4ce95aaSVille Syrjälä } 1200e4ce95aaSVille Syrjälä } 1201e4ce95aaSVille Syrjälä 1202af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 120313cf5504SDave Airlie { 1204af92058fSVille Syrjälä switch (pin) { 1205af92058fSVille Syrjälä case HPD_PORT_B: 1206676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1207af92058fSVille Syrjälä case HPD_PORT_C: 1208676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1209af92058fSVille Syrjälä case HPD_PORT_D: 1210676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1211676574dfSJani Nikula default: 1212676574dfSJani Nikula return false; 121313cf5504SDave Airlie } 121413cf5504SDave Airlie } 121513cf5504SDave Airlie 1216af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 121713cf5504SDave Airlie { 1218af92058fSVille Syrjälä switch (pin) { 1219af92058fSVille Syrjälä case HPD_PORT_B: 1220676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1221af92058fSVille Syrjälä case HPD_PORT_C: 1222676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1223af92058fSVille Syrjälä case HPD_PORT_D: 1224676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1225676574dfSJani Nikula default: 1226676574dfSJani Nikula return false; 122713cf5504SDave Airlie } 122813cf5504SDave Airlie } 122913cf5504SDave Airlie 123042db67d6SVille Syrjälä /* 123142db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 123242db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 123342db67d6SVille Syrjälä * hotplug detection results from several registers. 123442db67d6SVille Syrjälä * 123542db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 123642db67d6SVille Syrjälä */ 1237cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1238cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 12398c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1240fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1241af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1242676574dfSJani Nikula { 1243e9be2850SVille Syrjälä enum hpd_pin pin; 1244676574dfSJani Nikula 124552dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 124652dfdba0SLucas De Marchi 1247e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1248e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 12498c841e57SJani Nikula continue; 12508c841e57SJani Nikula 1251e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1252676574dfSJani Nikula 1253af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1254e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1255676574dfSJani Nikula } 1256676574dfSJani Nikula 125700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 125800376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1259f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1260676574dfSJani Nikula 1261676574dfSJani Nikula } 1262676574dfSJani Nikula 1263a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1264a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1265a0e066b8SVille Syrjälä { 1266a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1267a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1268a0e066b8SVille Syrjälä 1269a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 12705a4dd6f0SJani Nikula if (dev_priv->display.hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1271a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1272a0e066b8SVille Syrjälä 1273a0e066b8SVille Syrjälä return enabled_irqs; 1274a0e066b8SVille Syrjälä } 1275a0e066b8SVille Syrjälä 1276a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1277a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1278a0e066b8SVille Syrjälä { 1279a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1280a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1281a0e066b8SVille Syrjälä 1282a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1283a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1284a0e066b8SVille Syrjälä 1285a0e066b8SVille Syrjälä return hotplug_irqs; 1286a0e066b8SVille Syrjälä } 1287a0e066b8SVille Syrjälä 12882ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12892ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12902ea63927SVille Syrjälä { 12912ea63927SVille Syrjälä struct intel_encoder *encoder; 12922ea63927SVille Syrjälä u32 hotplug = 0; 12932ea63927SVille Syrjälä 12942ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 12952ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 12962ea63927SVille Syrjälä 12972ea63927SVille Syrjälä return hotplug; 12982ea63927SVille Syrjälä } 12992ea63927SVille Syrjälä 130091d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1301515ac2bbSDaniel Vetter { 1302203eb5a9SJani Nikula wake_up_all(&dev_priv->display.gmbus.wait_queue); 1303515ac2bbSDaniel Vetter } 1304515ac2bbSDaniel Vetter 130591d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1306ce99c256SDaniel Vetter { 1307203eb5a9SJani Nikula wake_up_all(&dev_priv->display.gmbus.wait_queue); 1308ce99c256SDaniel Vetter } 1309ce99c256SDaniel Vetter 13108bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 131191d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131291d14251STvrtko Ursulin enum pipe pipe, 1313a9c287c9SJani Nikula u32 crc0, u32 crc1, 1314a9c287c9SJani Nikula u32 crc2, u32 crc3, 1315a9c287c9SJani Nikula u32 crc4) 13168bf1e9f1SShuang He { 13177794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe); 131800535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 13195cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 13205cee6c45SVille Syrjälä 13215cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1322b2c88f5bSDamien Lespiau 1323d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 13248c6b709dSTomeu Vizoso /* 13258c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 13268c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 13278c6b709dSTomeu Vizoso * out the buggy result. 13288c6b709dSTomeu Vizoso * 1329163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 13308c6b709dSTomeu Vizoso * don't trust that one either. 13318c6b709dSTomeu Vizoso */ 1332033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1333373abf1aSMatt Roper (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 13348c6b709dSTomeu Vizoso pipe_crc->skipped++; 13358c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13368c6b709dSTomeu Vizoso return; 13378c6b709dSTomeu Vizoso } 13388c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13396cc42152SMaarten Lankhorst 1340246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1341ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1342246ee524STomeu Vizoso crcs); 13438c6b709dSTomeu Vizoso } 1344277de95eSDaniel Vetter #else 1345277de95eSDaniel Vetter static inline void 134691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 134791d14251STvrtko Ursulin enum pipe pipe, 1348a9c287c9SJani Nikula u32 crc0, u32 crc1, 1349a9c287c9SJani Nikula u32 crc2, u32 crc3, 1350a9c287c9SJani Nikula u32 crc4) {} 1351277de95eSDaniel Vetter #endif 1352eba94eb9SDaniel Vetter 13531288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 13541288f9b0SKarthik B S enum pipe pipe) 13551288f9b0SKarthik B S { 13567794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(i915, pipe); 13571288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 13581288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 13591288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 13601288f9b0SKarthik B S unsigned long irqflags; 13611288f9b0SKarthik B S 13621288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 13631288f9b0SKarthik B S 13641288f9b0SKarthik B S crtc_state->event = NULL; 13651288f9b0SKarthik B S 13661288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13671288f9b0SKarthik B S 13681288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13691288f9b0SKarthik B S } 1370277de95eSDaniel Vetter 137191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 137291d14251STvrtko Ursulin enum pipe pipe) 13735a69b89fSDaniel Vetter { 137491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13752939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13765a69b89fSDaniel Vetter 0, 0, 0, 0); 13775a69b89fSDaniel Vetter } 13785a69b89fSDaniel Vetter 137991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 138091d14251STvrtko Ursulin enum pipe pipe) 1381eba94eb9SDaniel Vetter { 138291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13832939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13842939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 13852939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 13862939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 13872939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1388eba94eb9SDaniel Vetter } 13895b3a856bSDaniel Vetter 139091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 139191d14251STvrtko Ursulin enum pipe pipe) 13925b3a856bSDaniel Vetter { 1393a9c287c9SJani Nikula u32 res1, res2; 13940b5c5ed0SDaniel Vetter 1395373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 3) 13962939eb06SJani Nikula res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 13970b5c5ed0SDaniel Vetter else 13980b5c5ed0SDaniel Vetter res1 = 0; 13990b5c5ed0SDaniel Vetter 1400373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv)) 14012939eb06SJani Nikula res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 14020b5c5ed0SDaniel Vetter else 14030b5c5ed0SDaniel Vetter res2 = 0; 14045b3a856bSDaniel Vetter 140591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 14062939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 14072939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 14082939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 14090b5c5ed0SDaniel Vetter res1, res2); 14105b3a856bSDaniel Vetter } 14118bf1e9f1SShuang He 141244d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 141344d9241eSVille Syrjälä { 141444d9241eSVille Syrjälä enum pipe pipe; 141544d9241eSVille Syrjälä 141644d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 14172939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 141844d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 141944d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 142044d9241eSVille Syrjälä 142144d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 142244d9241eSVille Syrjälä } 142344d9241eSVille Syrjälä } 142444d9241eSVille Syrjälä 1425eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 142691d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 14277e231dbeSJesse Barnes { 1428d048a268SVille Syrjälä enum pipe pipe; 14297e231dbeSJesse Barnes 143058ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 14311ca993d2SVille Syrjälä 14321ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 14331ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 14341ca993d2SVille Syrjälä return; 14351ca993d2SVille Syrjälä } 14361ca993d2SVille Syrjälä 1437055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1438f0f59a00SVille Syrjälä i915_reg_t reg; 14396b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 144091d181ddSImre Deak 1441bbb5eebfSDaniel Vetter /* 1442bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1443bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1444bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1445bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1446bbb5eebfSDaniel Vetter * handle. 1447bbb5eebfSDaniel Vetter */ 14480f239f4cSDaniel Vetter 14490f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14506b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1451bbb5eebfSDaniel Vetter 1452bbb5eebfSDaniel Vetter switch (pipe) { 1453d048a268SVille Syrjälä default: 1454bbb5eebfSDaniel Vetter case PIPE_A: 1455bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1456bbb5eebfSDaniel Vetter break; 1457bbb5eebfSDaniel Vetter case PIPE_B: 1458bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1459bbb5eebfSDaniel Vetter break; 14603278f67fSVille Syrjälä case PIPE_C: 14613278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14623278f67fSVille Syrjälä break; 1463bbb5eebfSDaniel Vetter } 1464bbb5eebfSDaniel Vetter if (iir & iir_bit) 14656b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1466bbb5eebfSDaniel Vetter 14676b12ca56SVille Syrjälä if (!status_mask) 146891d181ddSImre Deak continue; 146991d181ddSImre Deak 147091d181ddSImre Deak reg = PIPESTAT(pipe); 14712939eb06SJani Nikula pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 14726b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14737e231dbeSJesse Barnes 14747e231dbeSJesse Barnes /* 14757e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1476132c27c9SVille Syrjälä * 1477132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1478132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1479132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1480132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1481132c27c9SVille Syrjälä * an interrupt is still pending. 14827e231dbeSJesse Barnes */ 1483132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 14842939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 14852939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1486132c27c9SVille Syrjälä } 14877e231dbeSJesse Barnes } 148858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14892ecb8ca4SVille Syrjälä } 14902ecb8ca4SVille Syrjälä 1491eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1492eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1493eb64343cSVille Syrjälä { 1494eb64343cSVille Syrjälä enum pipe pipe; 1495eb64343cSVille Syrjälä 1496eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1497eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1498aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1499eb64343cSVille Syrjälä 1500eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1501eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1502eb64343cSVille Syrjälä 1503eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1504eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1505eb64343cSVille Syrjälä } 1506eb64343cSVille Syrjälä } 1507eb64343cSVille Syrjälä 1508eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1509eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1510eb64343cSVille Syrjälä { 1511eb64343cSVille Syrjälä bool blc_event = false; 1512eb64343cSVille Syrjälä enum pipe pipe; 1513eb64343cSVille Syrjälä 1514eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1515eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1516aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1517eb64343cSVille Syrjälä 1518eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1519eb64343cSVille Syrjälä blc_event = true; 1520eb64343cSVille Syrjälä 1521eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1522eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1523eb64343cSVille Syrjälä 1524eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1525eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1526eb64343cSVille Syrjälä } 1527eb64343cSVille Syrjälä 1528eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1529eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1530eb64343cSVille Syrjälä } 1531eb64343cSVille Syrjälä 1532eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1533eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1534eb64343cSVille Syrjälä { 1535eb64343cSVille Syrjälä bool blc_event = false; 1536eb64343cSVille Syrjälä enum pipe pipe; 1537eb64343cSVille Syrjälä 1538eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1539eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1540aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1541eb64343cSVille Syrjälä 1542eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1543eb64343cSVille Syrjälä blc_event = true; 1544eb64343cSVille Syrjälä 1545eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1546eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1547eb64343cSVille Syrjälä 1548eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1549eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1550eb64343cSVille Syrjälä } 1551eb64343cSVille Syrjälä 1552eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1553eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1554eb64343cSVille Syrjälä 1555eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1556eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1557eb64343cSVille Syrjälä } 1558eb64343cSVille Syrjälä 155991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 15602ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 15612ecb8ca4SVille Syrjälä { 15622ecb8ca4SVille Syrjälä enum pipe pipe; 15637e231dbeSJesse Barnes 1564055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1565fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1566aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15674356d586SDaniel Vetter 15686ede6b06SVille Syrjälä if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 15696ede6b06SVille Syrjälä flip_done_handler(dev_priv, pipe); 15706ede6b06SVille Syrjälä 15714356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 157291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15732d9d2b0bSVille Syrjälä 15741f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15751f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 157631acc7f5SJesse Barnes } 157731acc7f5SJesse Barnes 1578c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 157991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1580c1874ed7SImre Deak } 1581c1874ed7SImre Deak 15821ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 158316c6c56bSVille Syrjälä { 15840ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15850ba7c51aSVille Syrjälä int i; 158616c6c56bSVille Syrjälä 15870ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15880ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15890ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15900ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15910ba7c51aSVille Syrjälä else 15920ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15930ba7c51aSVille Syrjälä 15940ba7c51aSVille Syrjälä /* 15950ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15960ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15970ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15980ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15990ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 16000ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 16010ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 16020ba7c51aSVille Syrjälä */ 16030ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 16042939eb06SJani Nikula u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 16050ba7c51aSVille Syrjälä 16060ba7c51aSVille Syrjälä if (tmp == 0) 16070ba7c51aSVille Syrjälä return hotplug_status; 16080ba7c51aSVille Syrjälä 16090ba7c51aSVille Syrjälä hotplug_status |= tmp; 16102939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 16110ba7c51aSVille Syrjälä } 16120ba7c51aSVille Syrjälä 161348a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 16140ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 16152939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 16161ae3c34cSVille Syrjälä 16171ae3c34cSVille Syrjälä return hotplug_status; 16181ae3c34cSVille Syrjälä } 16191ae3c34cSVille Syrjälä 162091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 16211ae3c34cSVille Syrjälä u32 hotplug_status) 16221ae3c34cSVille Syrjälä { 16231ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 16240398993bSVille Syrjälä u32 hotplug_trigger; 16253ff60f89SOscar Mateo 16260398993bSVille Syrjälä if (IS_G4X(dev_priv) || 16270398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 16280398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 16290398993bSVille Syrjälä else 16300398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 163116c6c56bSVille Syrjälä 163258f2cf24SVille Syrjälä if (hotplug_trigger) { 1633cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1634cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 16355a4dd6f0SJani Nikula dev_priv->display.hotplug.hpd, 1636fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 163758f2cf24SVille Syrjälä 163891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 163958f2cf24SVille Syrjälä } 1640369712e8SJani Nikula 16410398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 16420398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 16430398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 164491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 164558f2cf24SVille Syrjälä } 164616c6c56bSVille Syrjälä 1647c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1648c1874ed7SImre Deak { 1649b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1650c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1651c1874ed7SImre Deak 16522dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16532dd2a883SImre Deak return IRQ_NONE; 16542dd2a883SImre Deak 16551f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16569102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16571f814dacSImre Deak 16581e1cace9SVille Syrjälä do { 16596e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 16602ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16611ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1662a5e485a9SVille Syrjälä u32 ier = 0; 16633ff60f89SOscar Mateo 16642939eb06SJani Nikula gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 16652939eb06SJani Nikula pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 16662939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1667c1874ed7SImre Deak 1668c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16691e1cace9SVille Syrjälä break; 1670c1874ed7SImre Deak 1671c1874ed7SImre Deak ret = IRQ_HANDLED; 1672c1874ed7SImre Deak 1673a5e485a9SVille Syrjälä /* 1674a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1675a5e485a9SVille Syrjälä * 1676a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1677a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1678a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1679a5e485a9SVille Syrjälä * 1680a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1681a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1682a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1683a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1684a5e485a9SVille Syrjälä * bits this time around. 1685a5e485a9SVille Syrjälä */ 16862939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 16878cee664dSAndrzej Hajda ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0); 16884a0a0202SVille Syrjälä 16894a0a0202SVille Syrjälä if (gt_iir) 16902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 16914a0a0202SVille Syrjälä if (pm_iir) 16922939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 16934a0a0202SVille Syrjälä 16947ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16951ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16967ce4d1f2SVille Syrjälä 16973ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16983ff60f89SOscar Mateo * signalled in iir */ 1699eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 17007ce4d1f2SVille Syrjälä 1701eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1702eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1703eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1704eef57324SJerome Anand 17057ce4d1f2SVille Syrjälä /* 17067ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17077ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17087ce4d1f2SVille Syrjälä */ 17097ce4d1f2SVille Syrjälä if (iir) 17102939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17114a0a0202SVille Syrjälä 17122939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17132939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 17141ae3c34cSVille Syrjälä 171552894874SVille Syrjälä if (gt_iir) 17162cbc876dSMichał Winiarski gen6_gt_irq_handler(to_gt(dev_priv), gt_iir); 171752894874SVille Syrjälä if (pm_iir) 17182cbc876dSMichał Winiarski gen6_rps_irq_handler(&to_gt(dev_priv)->rps, pm_iir); 171952894874SVille Syrjälä 17201ae3c34cSVille Syrjälä if (hotplug_status) 172191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17222ecb8ca4SVille Syrjälä 172391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 17241e1cace9SVille Syrjälä } while (0); 17257e231dbeSJesse Barnes 17269c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 17279c6508b9SThomas Gleixner 17289102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17291f814dacSImre Deak 17307e231dbeSJesse Barnes return ret; 17317e231dbeSJesse Barnes } 17327e231dbeSJesse Barnes 173343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 173443f328d7SVille Syrjälä { 1735b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 173643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 173743f328d7SVille Syrjälä 17382dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17392dd2a883SImre Deak return IRQ_NONE; 17402dd2a883SImre Deak 17411f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17429102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17431f814dacSImre Deak 1744579de73bSChris Wilson do { 17456e814800SVille Syrjälä u32 master_ctl, iir; 17462ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17471ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1748a5e485a9SVille Syrjälä u32 ier = 0; 1749a5e485a9SVille Syrjälä 17502939eb06SJani Nikula master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 17512939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 17523278f67fSVille Syrjälä 17533278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 17548e5fd599SVille Syrjälä break; 175543f328d7SVille Syrjälä 175627b6c122SOscar Mateo ret = IRQ_HANDLED; 175727b6c122SOscar Mateo 1758a5e485a9SVille Syrjälä /* 1759a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1760a5e485a9SVille Syrjälä * 1761a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1762a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1763a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1764a5e485a9SVille Syrjälä * 1765a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1766a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1767a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1768a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1769a5e485a9SVille Syrjälä * bits this time around. 1770a5e485a9SVille Syrjälä */ 17712939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 17728cee664dSAndrzej Hajda ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0); 177343f328d7SVille Syrjälä 17742cbc876dSMichał Winiarski gen8_gt_irq_handler(to_gt(dev_priv), master_ctl); 177527b6c122SOscar Mateo 177627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17771ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 177843f328d7SVille Syrjälä 177927b6c122SOscar Mateo /* Call regardless, as some status bits might not be 178027b6c122SOscar Mateo * signalled in iir */ 1781eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 178243f328d7SVille Syrjälä 1783eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1784eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1785eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1786eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1787eef57324SJerome Anand 17887ce4d1f2SVille Syrjälä /* 17897ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17907ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17917ce4d1f2SVille Syrjälä */ 17927ce4d1f2SVille Syrjälä if (iir) 17932939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17947ce4d1f2SVille Syrjälä 17952939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17962939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17971ae3c34cSVille Syrjälä 17981ae3c34cSVille Syrjälä if (hotplug_status) 179991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18002ecb8ca4SVille Syrjälä 180191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1802579de73bSChris Wilson } while (0); 18033278f67fSVille Syrjälä 18049c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 18059c6508b9SThomas Gleixner 18069102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 18071f814dacSImre Deak 180843f328d7SVille Syrjälä return ret; 180943f328d7SVille Syrjälä } 181043f328d7SVille Syrjälä 181191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18120398993bSVille Syrjälä u32 hotplug_trigger) 1813776ad806SJesse Barnes { 181442db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1815776ad806SJesse Barnes 18166a39d7c9SJani Nikula /* 18176a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 18186a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 18196a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 18206a39d7c9SJani Nikula * errors. 18216a39d7c9SJani Nikula */ 18222939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 18236a39d7c9SJani Nikula if (!hotplug_trigger) { 18246a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 18256a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 18266a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 18276a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 18286a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 18296a39d7c9SJani Nikula } 18306a39d7c9SJani Nikula 18312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 18326a39d7c9SJani Nikula if (!hotplug_trigger) 18336a39d7c9SJani Nikula return; 183413cf5504SDave Airlie 18350398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18360398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 18375a4dd6f0SJani Nikula dev_priv->display.hotplug.pch_hpd, 1838fd63e2a9SImre Deak pch_port_hotplug_long_detect); 183940e56410SVille Syrjälä 184091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1841aaf5ec2eSSonika Jindal } 184291d131d2SDaniel Vetter 184391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 184440e56410SVille Syrjälä { 1845d048a268SVille Syrjälä enum pipe pipe; 184640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 184740e56410SVille Syrjälä 18480398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 184940e56410SVille Syrjälä 1850cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1851cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1852776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 185300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1854cfc33bf7SVille Syrjälä port_name(port)); 1855cfc33bf7SVille Syrjälä } 1856776ad806SJesse Barnes 1857ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 185891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1859ce99c256SDaniel Vetter 1860776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 186191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1862776ad806SJesse Barnes 1863776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 186400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1865776ad806SJesse Barnes 1866776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 186700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1868776ad806SJesse Barnes 1869776ad806SJesse Barnes if (pch_iir & SDE_POISON) 187000376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1871776ad806SJesse Barnes 1872b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1873055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 187400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18759db4a9c7SJesse Barnes pipe_name(pipe), 18762939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1877b8b65ccdSAnshuman Gupta } 1878776ad806SJesse Barnes 1879776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 188000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1881776ad806SJesse Barnes 1882776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 188300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 188400376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1885776ad806SJesse Barnes 1886776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1887a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18888664281bSPaulo Zanoni 18898664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1890a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18918664281bSPaulo Zanoni } 18928664281bSPaulo Zanoni 189391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18948664281bSPaulo Zanoni { 18952939eb06SJani Nikula u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 18965a69b89fSDaniel Vetter enum pipe pipe; 18978664281bSPaulo Zanoni 1898de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 189900376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1900de032bf4SPaulo Zanoni 1901055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19021f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19031f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19048664281bSPaulo Zanoni 19055a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 190691d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 190791d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 19085a69b89fSDaniel Vetter else 190991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 19105a69b89fSDaniel Vetter } 19115a69b89fSDaniel Vetter } 19128bf1e9f1SShuang He 19132939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 19148664281bSPaulo Zanoni } 19158664281bSPaulo Zanoni 191691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 19178664281bSPaulo Zanoni { 19182939eb06SJani Nikula u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 191945c1cd87SMika Kahola enum pipe pipe; 19208664281bSPaulo Zanoni 1921de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 192200376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1923de032bf4SPaulo Zanoni 192445c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 192545c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 192645c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 19278664281bSPaulo Zanoni 19282939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1929776ad806SJesse Barnes } 1930776ad806SJesse Barnes 193191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 193223e81d69SAdam Jackson { 1933d048a268SVille Syrjälä enum pipe pipe; 19346dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1935aaf5ec2eSSonika Jindal 19360398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 193791d131d2SDaniel Vetter 1938cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1939cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 194023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 194100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1942cfc33bf7SVille Syrjälä port_name(port)); 1943cfc33bf7SVille Syrjälä } 194423e81d69SAdam Jackson 194523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 194691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 194723e81d69SAdam Jackson 194823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 194991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 195023e81d69SAdam Jackson 195123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 195200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 195323e81d69SAdam Jackson 195423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 195500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 195623e81d69SAdam Jackson 1957b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1958055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 195900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 196023e81d69SAdam Jackson pipe_name(pipe), 19612939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1962b8b65ccdSAnshuman Gupta } 19638664281bSPaulo Zanoni 19648664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 196591d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 196623e81d69SAdam Jackson } 196723e81d69SAdam Jackson 196858676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 196931604222SAnusha Srivatsa { 1970e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1971e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 197231604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 197331604222SAnusha Srivatsa 197431604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 197531604222SAnusha Srivatsa u32 dig_hotplug_reg; 197631604222SAnusha Srivatsa 19778cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI, 0, 0); 197831604222SAnusha Srivatsa 197931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19800398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19815a4dd6f0SJani Nikula dev_priv->display.hotplug.pch_hpd, 198231604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 198331604222SAnusha Srivatsa } 198431604222SAnusha Srivatsa 198531604222SAnusha Srivatsa if (tc_hotplug_trigger) { 198631604222SAnusha Srivatsa u32 dig_hotplug_reg; 198731604222SAnusha Srivatsa 19888cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC, 0, 0); 198931604222SAnusha Srivatsa 199031604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19910398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19925a4dd6f0SJani Nikula dev_priv->display.hotplug.pch_hpd, 1993da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 199452dfdba0SLucas De Marchi } 199552dfdba0SLucas De Marchi 199652dfdba0SLucas De Marchi if (pin_mask) 199752dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 199852dfdba0SLucas De Marchi 199952dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 200052dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 200152dfdba0SLucas De Marchi } 200252dfdba0SLucas De Marchi 200391d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 20046dbf30ceSVille Syrjälä { 20056dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20066dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20076dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20086dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20096dbf30ceSVille Syrjälä 20106dbf30ceSVille Syrjälä if (hotplug_trigger) { 20116dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20126dbf30ceSVille Syrjälä 20138cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0); 20146dbf30ceSVille Syrjälä 2015cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20160398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20175a4dd6f0SJani Nikula dev_priv->display.hotplug.pch_hpd, 201874c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20196dbf30ceSVille Syrjälä } 20206dbf30ceSVille Syrjälä 20216dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20226dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20236dbf30ceSVille Syrjälä 20248cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, 0, 0); 20256dbf30ceSVille Syrjälä 2026cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20270398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 20285a4dd6f0SJani Nikula dev_priv->display.hotplug.pch_hpd, 20296dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20306dbf30ceSVille Syrjälä } 20316dbf30ceSVille Syrjälä 20326dbf30ceSVille Syrjälä if (pin_mask) 203391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 20346dbf30ceSVille Syrjälä 20356dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 203691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 20376dbf30ceSVille Syrjälä } 20386dbf30ceSVille Syrjälä 203991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 20400398993bSVille Syrjälä u32 hotplug_trigger) 2041c008bc6eSPaulo Zanoni { 2042e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2043e4ce95aaSVille Syrjälä 20448cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, 0, 0); 2045e4ce95aaSVille Syrjälä 20460398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20470398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20485a4dd6f0SJani Nikula dev_priv->display.hotplug.hpd, 2049e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 205040e56410SVille Syrjälä 205191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2052e4ce95aaSVille Syrjälä } 2053c008bc6eSPaulo Zanoni 205491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 205591d14251STvrtko Ursulin u32 de_iir) 205640e56410SVille Syrjälä { 205740e56410SVille Syrjälä enum pipe pipe; 205840e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 205940e56410SVille Syrjälä 206040e56410SVille Syrjälä if (hotplug_trigger) 20610398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 206240e56410SVille Syrjälä 2063c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 206491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2065c008bc6eSPaulo Zanoni 2066c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 206791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2068c008bc6eSPaulo Zanoni 2069c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 207000376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2071c008bc6eSPaulo Zanoni 2072055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2073fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2074aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2075c008bc6eSPaulo Zanoni 20764bb18054SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 20774bb18054SVille Syrjälä flip_done_handler(dev_priv, pipe); 20784bb18054SVille Syrjälä 207940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20801f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2081c008bc6eSPaulo Zanoni 208240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 208391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2084c008bc6eSPaulo Zanoni } 2085c008bc6eSPaulo Zanoni 2086c008bc6eSPaulo Zanoni /* check event from PCH */ 2087c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 20882939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2089c008bc6eSPaulo Zanoni 209091d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 209191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2092c008bc6eSPaulo Zanoni else 209391d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2094c008bc6eSPaulo Zanoni 2095c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 20962939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2097c008bc6eSPaulo Zanoni } 2098c008bc6eSPaulo Zanoni 209993e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT) 21002cbc876dSMichał Winiarski gen5_rps_irq_handler(&to_gt(dev_priv)->rps); 2101c008bc6eSPaulo Zanoni } 2102c008bc6eSPaulo Zanoni 210391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 210491d14251STvrtko Ursulin u32 de_iir) 21059719fb98SPaulo Zanoni { 210607d27e20SDamien Lespiau enum pipe pipe; 210723bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 210823bb4cb5SVille Syrjälä 210940e56410SVille Syrjälä if (hotplug_trigger) 21100398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 21119719fb98SPaulo Zanoni 21129719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 211391d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 21149719fb98SPaulo Zanoni 21159719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 211691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21179719fb98SPaulo Zanoni 21189719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 211991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21209719fb98SPaulo Zanoni 2121055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 212233ef04faSVille Syrjälä if (de_iir & DE_PIPE_VBLANK_IVB(pipe)) 2123aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 21242a636e24SVille Syrjälä 21252a636e24SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 21262a636e24SVille Syrjälä flip_done_handler(dev_priv, pipe); 21279719fb98SPaulo Zanoni } 21289719fb98SPaulo Zanoni 21299719fb98SPaulo Zanoni /* check event from PCH */ 213091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 21312939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 21329719fb98SPaulo Zanoni 213391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 21349719fb98SPaulo Zanoni 21359719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 21379719fb98SPaulo Zanoni } 21389719fb98SPaulo Zanoni } 21399719fb98SPaulo Zanoni 214072c90f62SOscar Mateo /* 214172c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 214272c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 214372c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 214472c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 214572c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 214672c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 214772c90f62SOscar Mateo */ 21489eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2149b1f14ad0SJesse Barnes { 2150c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2151c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2152f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21530e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2154b1f14ad0SJesse Barnes 2155c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21562dd2a883SImre Deak return IRQ_NONE; 21572dd2a883SImre Deak 21581f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2159c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21601f814dacSImre Deak 2161b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2162c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2163c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21640e43406bSChris Wilson 216544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 216644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 216744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 216844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 216944498aeaSPaulo Zanoni * due to its back queue). */ 2170c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2171c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2172c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2173ab5c608bSBen Widawsky } 217444498aeaSPaulo Zanoni 217572c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 217672c90f62SOscar Mateo 2177c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21780e43406bSChris Wilson if (gt_iir) { 2179c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2180651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) 21812cbc876dSMichał Winiarski gen6_gt_irq_handler(to_gt(i915), gt_iir); 2182d8fc8a47SPaulo Zanoni else 21832cbc876dSMichał Winiarski gen5_gt_irq_handler(to_gt(i915), gt_iir); 2184c48a798aSChris Wilson ret = IRQ_HANDLED; 21850e43406bSChris Wilson } 2186b1f14ad0SJesse Barnes 2187c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21880e43406bSChris Wilson if (de_iir) { 2189c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2190373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 7) 2191c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2192f1af8fc1SPaulo Zanoni else 2193c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21940e43406bSChris Wilson ret = IRQ_HANDLED; 2195c48a798aSChris Wilson } 2196c48a798aSChris Wilson 2197651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) { 2198c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2199c48a798aSChris Wilson if (pm_iir) { 2200c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 22012cbc876dSMichał Winiarski gen6_rps_irq_handler(&to_gt(i915)->rps, pm_iir); 2202c48a798aSChris Wilson ret = IRQ_HANDLED; 22030e43406bSChris Wilson } 2204f1af8fc1SPaulo Zanoni } 2205b1f14ad0SJesse Barnes 2206c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2207c48a798aSChris Wilson if (sde_ier) 2208c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2209b1f14ad0SJesse Barnes 22109c6508b9SThomas Gleixner pmu_irq_stats(i915, ret); 22119c6508b9SThomas Gleixner 22121f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2213c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 22141f814dacSImre Deak 2215b1f14ad0SJesse Barnes return ret; 2216b1f14ad0SJesse Barnes } 2217b1f14ad0SJesse Barnes 221891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 22190398993bSVille Syrjälä u32 hotplug_trigger) 2220d04a492dSShashank Sharma { 2221cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2222d04a492dSShashank Sharma 22238cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0); 2224d04a492dSShashank Sharma 22250398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22260398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 22275a4dd6f0SJani Nikula dev_priv->display.hotplug.hpd, 2228cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 222940e56410SVille Syrjälä 223091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2231d04a492dSShashank Sharma } 2232d04a492dSShashank Sharma 2233121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2234121e758eSDhinakaran Pandiyan { 2235121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2236b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2237b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2238121e758eSDhinakaran Pandiyan 2239121e758eSDhinakaran Pandiyan if (trigger_tc) { 2240b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2241b796b971SDhinakaran Pandiyan 22428cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, 0, 0); 2243121e758eSDhinakaran Pandiyan 22440398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22450398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22465a4dd6f0SJani Nikula dev_priv->display.hotplug.hpd, 2247da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2248121e758eSDhinakaran Pandiyan } 2249b796b971SDhinakaran Pandiyan 2250b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2251b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2252b796b971SDhinakaran Pandiyan 22538cee664dSAndrzej Hajda dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, 0, 0); 2254b796b971SDhinakaran Pandiyan 22550398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22560398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22575a4dd6f0SJani Nikula dev_priv->display.hotplug.hpd, 2258da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2259b796b971SDhinakaran Pandiyan } 2260b796b971SDhinakaran Pandiyan 2261b796b971SDhinakaran Pandiyan if (pin_mask) 2262b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2263b796b971SDhinakaran Pandiyan else 226400376ccfSWambui Karuga drm_err(&dev_priv->drm, 226500376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2266121e758eSDhinakaran Pandiyan } 2267121e758eSDhinakaran Pandiyan 22689d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22699d17210fSLucas De Marchi { 227055523360SLucas De Marchi u32 mask; 22719d17210fSLucas De Marchi 227220fe778fSMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 227320fe778fSMatt Roper return TGL_DE_PORT_AUX_DDIA | 227420fe778fSMatt Roper TGL_DE_PORT_AUX_DDIB | 227520fe778fSMatt Roper TGL_DE_PORT_AUX_DDIC | 227620fe778fSMatt Roper XELPD_DE_PORT_AUX_DDID | 227720fe778fSMatt Roper XELPD_DE_PORT_AUX_DDIE | 227820fe778fSMatt Roper TGL_DE_PORT_AUX_USBC1 | 227920fe778fSMatt Roper TGL_DE_PORT_AUX_USBC2 | 228020fe778fSMatt Roper TGL_DE_PORT_AUX_USBC3 | 228120fe778fSMatt Roper TGL_DE_PORT_AUX_USBC4; 228220fe778fSMatt Roper else if (DISPLAY_VER(dev_priv) >= 12) 228355523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 228455523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2285e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2286e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2287e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2288e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2289e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2290e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2291e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2292e5df52dcSMatt Roper 229355523360SLucas De Marchi 229455523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 2295373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 9) 22969d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22979d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22989d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22999d17210fSLucas De Marchi 2300938a8a9aSLucas De Marchi if (DISPLAY_VER(dev_priv) == 11) { 2301938a8a9aSLucas De Marchi mask |= ICL_AUX_CHANNEL_F; 230255523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 2303938a8a9aSLucas De Marchi } 23049d17210fSLucas De Marchi 23059d17210fSLucas De Marchi return mask; 23069d17210fSLucas De Marchi } 23079d17210fSLucas De Marchi 23085270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 23095270130dSVille Syrjälä { 23101649a4ccSMatt Roper if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv)) 231199e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 2312373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 2313d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2314373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 9) 23155270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 23165270130dSVille Syrjälä else 23175270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 23185270130dSVille Syrjälä } 23195270130dSVille Syrjälä 232046c63d24SJosé Roberto de Souza static void 232146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2322abd58f01SBen Widawsky { 2323e04f7eceSVille Syrjälä bool found = false; 2324e04f7eceSVille Syrjälä 2325e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 232691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2327e04f7eceSVille Syrjälä found = true; 2328e04f7eceSVille Syrjälä } 2329e04f7eceSVille Syrjälä 2330e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 2331b64d6c51SGwan-gyeong Mun struct intel_encoder *encoder; 23328241cfbeSJosé Roberto de Souza u32 psr_iir; 23338241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 23348241cfbeSJosé Roberto de Souza 2335a22af61dSJosé Roberto de Souza for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2336b64d6c51SGwan-gyeong Mun struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2337b64d6c51SGwan-gyeong Mun 2338373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) 2339b64d6c51SGwan-gyeong Mun iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder); 23408241cfbeSJosé Roberto de Souza else 23418241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 23428241cfbeSJosé Roberto de Souza 23438cee664dSAndrzej Hajda psr_iir = intel_uncore_rmw(&dev_priv->uncore, iir_reg, 0, 0); 23448241cfbeSJosé Roberto de Souza 23458241cfbeSJosé Roberto de Souza if (psr_iir) 23468241cfbeSJosé Roberto de Souza found = true; 234754fd3149SDhinakaran Pandiyan 2348b64d6c51SGwan-gyeong Mun intel_psr_irq_handler(intel_dp, psr_iir); 2349b64d6c51SGwan-gyeong Mun 2350b64d6c51SGwan-gyeong Mun /* prior GEN12 only have one EDP PSR */ 2351373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 12) 2352b64d6c51SGwan-gyeong Mun break; 2353b64d6c51SGwan-gyeong Mun } 2354e04f7eceSVille Syrjälä } 2355e04f7eceSVille Syrjälä 2356e04f7eceSVille Syrjälä if (!found) 235700376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2358abd58f01SBen Widawsky } 235946c63d24SJosé Roberto de Souza 236000acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 236100acb329SVandita Kulkarni u32 te_trigger) 236200acb329SVandita Kulkarni { 236300acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 236400acb329SVandita Kulkarni enum transcoder dsi_trans; 236500acb329SVandita Kulkarni enum port port; 236600acb329SVandita Kulkarni u32 val, tmp; 236700acb329SVandita Kulkarni 236800acb329SVandita Kulkarni /* 236900acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 237000acb329SVandita Kulkarni * this is to check if dual link is enabled 237100acb329SVandita Kulkarni */ 23722939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 237300acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 237400acb329SVandita Kulkarni 237500acb329SVandita Kulkarni /* 237600acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 237700acb329SVandita Kulkarni * transcoder registers 237800acb329SVandita Kulkarni */ 237900acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 238000acb329SVandita Kulkarni PORT_A : PORT_B; 238100acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 238200acb329SVandita Kulkarni 238300acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 23842939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 238500acb329SVandita Kulkarni val = val & OP_MODE_MASK; 238600acb329SVandita Kulkarni 238700acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 238800acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 238900acb329SVandita Kulkarni return; 239000acb329SVandita Kulkarni } 239100acb329SVandita Kulkarni 239200acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 23932939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 239400acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 239500acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 239600acb329SVandita Kulkarni pipe = PIPE_A; 239700acb329SVandita Kulkarni break; 239800acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 239900acb329SVandita Kulkarni pipe = PIPE_B; 240000acb329SVandita Kulkarni break; 240100acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 240200acb329SVandita Kulkarni pipe = PIPE_C; 240300acb329SVandita Kulkarni break; 240400acb329SVandita Kulkarni default: 240500acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 240600acb329SVandita Kulkarni return; 240700acb329SVandita Kulkarni } 240800acb329SVandita Kulkarni 240900acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 241000acb329SVandita Kulkarni 241100acb329SVandita Kulkarni /* clear TE in dsi IIR */ 241200acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 24138cee664dSAndrzej Hajda tmp = intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0); 241400acb329SVandita Kulkarni } 241500acb329SVandita Kulkarni 2416cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915) 2417cda195f1SVille Syrjälä { 2418373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 9) 2419cda195f1SVille Syrjälä return GEN9_PIPE_PLANE1_FLIP_DONE; 2420cda195f1SVille Syrjälä else 2421cda195f1SVille Syrjälä return GEN8_PIPE_PRIMARY_FLIP_DONE; 2422cda195f1SVille Syrjälä } 2423cda195f1SVille Syrjälä 24248bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv) 24258bcc0840SMatt Roper { 24268bcc0840SMatt Roper u32 mask = GEN8_PIPE_FIFO_UNDERRUN; 24278bcc0840SMatt Roper 24288bcc0840SMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 24298bcc0840SMatt Roper mask |= XELPD_PIPE_SOFT_UNDERRUN | 24308bcc0840SMatt Roper XELPD_PIPE_HARD_UNDERRUN; 24318bcc0840SMatt Roper 24328bcc0840SMatt Roper return mask; 24338bcc0840SMatt Roper } 24348bcc0840SMatt Roper 243546c63d24SJosé Roberto de Souza static irqreturn_t 243646c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 243746c63d24SJosé Roberto de Souza { 243846c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 243946c63d24SJosé Roberto de Souza u32 iir; 244046c63d24SJosé Roberto de Souza enum pipe pipe; 244146c63d24SJosé Roberto de Souza 2442a844cfbeSJosé Roberto de Souza drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv)); 2443a844cfbeSJosé Roberto de Souza 244446c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 24452939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 244646c63d24SJosé Roberto de Souza if (iir) { 24472939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 244846c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 244946c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 245046c63d24SJosé Roberto de Souza } else { 245100376ccfSWambui Karuga drm_err(&dev_priv->drm, 245200376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2453abd58f01SBen Widawsky } 245446c63d24SJosé Roberto de Souza } 2455abd58f01SBen Widawsky 2456373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 24572939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2458121e758eSDhinakaran Pandiyan if (iir) { 24592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2460121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2461121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2462121e758eSDhinakaran Pandiyan } else { 246300376ccfSWambui Karuga drm_err(&dev_priv->drm, 246400376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2465121e758eSDhinakaran Pandiyan } 2466121e758eSDhinakaran Pandiyan } 2467121e758eSDhinakaran Pandiyan 24686d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 24692939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2470e32192e1STvrtko Ursulin if (iir) { 2471d04a492dSShashank Sharma bool found = false; 2472cebd87a0SVille Syrjälä 24732939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 24746d766f02SDaniel Vetter ret = IRQ_HANDLED; 247588e04703SJesse Barnes 24769d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 247791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2478d04a492dSShashank Sharma found = true; 2479d04a492dSShashank Sharma } 2480d04a492dSShashank Sharma 248170bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 24829a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 24839a55a620SVille Syrjälä 24849a55a620SVille Syrjälä if (hotplug_trigger) { 24859a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2486d04a492dSShashank Sharma found = true; 2487d04a492dSShashank Sharma } 2488e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 24899a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 24909a55a620SVille Syrjälä 24919a55a620SVille Syrjälä if (hotplug_trigger) { 24929a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2493e32192e1STvrtko Ursulin found = true; 2494e32192e1STvrtko Ursulin } 2495e32192e1STvrtko Ursulin } 2496d04a492dSShashank Sharma 249770bfb307SMatt Roper if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 249870bfb307SMatt Roper (iir & BXT_DE_PORT_GMBUS)) { 249991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25009e63743eSShashank Sharma found = true; 25019e63743eSShashank Sharma } 25029e63743eSShashank Sharma 2503373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 25049a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 25059a55a620SVille Syrjälä 25069a55a620SVille Syrjälä if (te_trigger) { 25079a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 250800acb329SVandita Kulkarni found = true; 250900acb329SVandita Kulkarni } 251000acb329SVandita Kulkarni } 251100acb329SVandita Kulkarni 2512d04a492dSShashank Sharma if (!found) 251300376ccfSWambui Karuga drm_err(&dev_priv->drm, 251400376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 25156d766f02SDaniel Vetter } 251638cc46d7SOscar Mateo else 251700376ccfSWambui Karuga drm_err(&dev_priv->drm, 251800376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 25196d766f02SDaniel Vetter } 25206d766f02SDaniel Vetter 2521055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2522fd3a4024SDaniel Vetter u32 fault_errors; 2523abd58f01SBen Widawsky 2524c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2525c42664ccSDaniel Vetter continue; 2526c42664ccSDaniel Vetter 25272939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2528e32192e1STvrtko Ursulin if (!iir) { 252900376ccfSWambui Karuga drm_err(&dev_priv->drm, 253000376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2531e32192e1STvrtko Ursulin continue; 2532e32192e1STvrtko Ursulin } 2533770de83dSDamien Lespiau 2534e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 25352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2536e32192e1STvrtko Ursulin 2537fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2538aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2539abd58f01SBen Widawsky 2540cda195f1SVille Syrjälä if (iir & gen8_de_pipe_flip_done_mask(dev_priv)) 25411288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 25421288f9b0SKarthik B S 2543e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 254491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25450fbe7870SDaniel Vetter 25468bcc0840SMatt Roper if (iir & gen8_de_pipe_underrun_mask(dev_priv)) 2547e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 254838d83c96SDaniel Vetter 25495270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2550770de83dSDamien Lespiau if (fault_errors) 255100376ccfSWambui Karuga drm_err(&dev_priv->drm, 255200376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 255330100f2bSDaniel Vetter pipe_name(pipe), 2554e32192e1STvrtko Ursulin fault_errors); 2555abd58f01SBen Widawsky } 2556abd58f01SBen Widawsky 255791d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2558266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 255992d03a80SDaniel Vetter /* 256092d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 256192d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 256292d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 256392d03a80SDaniel Vetter */ 25642939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2565e32192e1STvrtko Ursulin if (iir) { 25662939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 256792d03a80SDaniel Vetter ret = IRQ_HANDLED; 25686dbf30ceSVille Syrjälä 256958676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 257058676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2571c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 257291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25736dbf30ceSVille Syrjälä else 257491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25752dfb0b81SJani Nikula } else { 25762dfb0b81SJani Nikula /* 25772dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25782dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25792dfb0b81SJani Nikula */ 258000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 258100376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 25822dfb0b81SJani Nikula } 258392d03a80SDaniel Vetter } 258492d03a80SDaniel Vetter 2585f11a0f46STvrtko Ursulin return ret; 2586f11a0f46STvrtko Ursulin } 2587f11a0f46STvrtko Ursulin 25884376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 25894376b9c9SMika Kuoppala { 25904376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 25914376b9c9SMika Kuoppala 25924376b9c9SMika Kuoppala /* 25934376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 25944376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 25954376b9c9SMika Kuoppala * New indications can and will light up during processing, 25964376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 25974376b9c9SMika Kuoppala */ 25984376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 25994376b9c9SMika Kuoppala } 26004376b9c9SMika Kuoppala 26014376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 26024376b9c9SMika Kuoppala { 26034376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 26044376b9c9SMika Kuoppala } 26054376b9c9SMika Kuoppala 2606f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2607f11a0f46STvrtko Ursulin { 2608b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 260925286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2610f11a0f46STvrtko Ursulin u32 master_ctl; 2611f11a0f46STvrtko Ursulin 2612f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2613f11a0f46STvrtko Ursulin return IRQ_NONE; 2614f11a0f46STvrtko Ursulin 26154376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 26164376b9c9SMika Kuoppala if (!master_ctl) { 26174376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2618f11a0f46STvrtko Ursulin return IRQ_NONE; 26194376b9c9SMika Kuoppala } 2620f11a0f46STvrtko Ursulin 26216cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26222cbc876dSMichał Winiarski gen8_gt_irq_handler(to_gt(dev_priv), master_ctl); 2623f0fd96f5SChris Wilson 2624f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2625f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 26269102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 262755ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 26289102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2629f0fd96f5SChris Wilson } 2630f11a0f46STvrtko Ursulin 26314376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2632abd58f01SBen Widawsky 26339c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 26349c6508b9SThomas Gleixner 263555ef72f2SChris Wilson return IRQ_HANDLED; 2636abd58f01SBen Widawsky } 2637abd58f01SBen Widawsky 263851951ae7SMika Kuoppala static u32 2639ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_ack(struct drm_i915_private *i915, const u32 master_ctl) 2640df0d28c1SDhinakaran Pandiyan { 2641ddcf980fSAnusha Srivatsa void __iomem * const regs = i915->uncore.regs; 26427a909383SChris Wilson u32 iir; 2643df0d28c1SDhinakaran Pandiyan 2644df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 26457a909383SChris Wilson return 0; 2646df0d28c1SDhinakaran Pandiyan 26477a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 26487a909383SChris Wilson if (likely(iir)) 26497a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 26507a909383SChris Wilson 26517a909383SChris Wilson return iir; 2652df0d28c1SDhinakaran Pandiyan } 2653df0d28c1SDhinakaran Pandiyan 2654df0d28c1SDhinakaran Pandiyan static void 2655ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(struct drm_i915_private *i915, const u32 iir) 2656df0d28c1SDhinakaran Pandiyan { 2657df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 2658ddcf980fSAnusha Srivatsa intel_opregion_asle_intr(i915); 2659df0d28c1SDhinakaran Pandiyan } 2660df0d28c1SDhinakaran Pandiyan 266181067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 266281067b71SMika Kuoppala { 266381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 266481067b71SMika Kuoppala 266581067b71SMika Kuoppala /* 266681067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 266781067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 266881067b71SMika Kuoppala * New indications can and will light up during processing, 266981067b71SMika Kuoppala * and will generate new interrupt after enabling master. 267081067b71SMika Kuoppala */ 267181067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 267281067b71SMika Kuoppala } 267381067b71SMika Kuoppala 267481067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 267581067b71SMika Kuoppala { 267681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 267781067b71SMika Kuoppala } 267881067b71SMika Kuoppala 2679a3265d85SMatt Roper static void 2680a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2681a3265d85SMatt Roper { 2682a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2683a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2684a3265d85SMatt Roper 2685a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2686a3265d85SMatt Roper /* 2687a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2688a3265d85SMatt Roper * for the display related bits. 2689a3265d85SMatt Roper */ 2690a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2691a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2692a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2693a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2694a3265d85SMatt Roper 2695a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2696a3265d85SMatt Roper } 2697a3265d85SMatt Roper 269822e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg) 269951951ae7SMika Kuoppala { 270022e26af7SPaulo Zanoni struct drm_i915_private *i915 = arg; 270125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 27022cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 270351951ae7SMika Kuoppala u32 master_ctl; 2704df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 270551951ae7SMika Kuoppala 270651951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 270751951ae7SMika Kuoppala return IRQ_NONE; 270851951ae7SMika Kuoppala 270922e26af7SPaulo Zanoni master_ctl = gen11_master_intr_disable(regs); 271081067b71SMika Kuoppala if (!master_ctl) { 271122e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 271251951ae7SMika Kuoppala return IRQ_NONE; 271381067b71SMika Kuoppala } 271451951ae7SMika Kuoppala 27156cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 27169b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 271751951ae7SMika Kuoppala 271851951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2719a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2720a3265d85SMatt Roper gen11_display_irq_handler(i915); 272151951ae7SMika Kuoppala 2722ddcf980fSAnusha Srivatsa gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 2723df0d28c1SDhinakaran Pandiyan 272422e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 272551951ae7SMika Kuoppala 2726ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(i915, gu_misc_iir); 2727df0d28c1SDhinakaran Pandiyan 27289c6508b9SThomas Gleixner pmu_irq_stats(i915, IRQ_HANDLED); 27299c6508b9SThomas Gleixner 273051951ae7SMika Kuoppala return IRQ_HANDLED; 273151951ae7SMika Kuoppala } 273251951ae7SMika Kuoppala 273322e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs) 273497b492f5SLucas De Marchi { 273597b492f5SLucas De Marchi u32 val; 273697b492f5SLucas De Marchi 273797b492f5SLucas De Marchi /* First disable interrupts */ 273822e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0); 273997b492f5SLucas De Marchi 274097b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 274122e26af7SPaulo Zanoni val = raw_reg_read(regs, DG1_MSTR_TILE_INTR); 274297b492f5SLucas De Marchi if (unlikely(!val)) 274397b492f5SLucas De Marchi return 0; 274497b492f5SLucas De Marchi 274522e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, val); 274697b492f5SLucas De Marchi 274797b492f5SLucas De Marchi return val; 274897b492f5SLucas De Marchi } 274997b492f5SLucas De Marchi 275097b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 275197b492f5SLucas De Marchi { 275222e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ); 275397b492f5SLucas De Marchi } 275497b492f5SLucas De Marchi 275597b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 275697b492f5SLucas De Marchi { 275722e26af7SPaulo Zanoni struct drm_i915_private * const i915 = arg; 27582cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 2759fd4d7904SPaulo Zanoni void __iomem * const regs = gt->uncore->regs; 276022e26af7SPaulo Zanoni u32 master_tile_ctl, master_ctl; 276122e26af7SPaulo Zanoni u32 gu_misc_iir; 276222e26af7SPaulo Zanoni 276322e26af7SPaulo Zanoni if (!intel_irqs_enabled(i915)) 276422e26af7SPaulo Zanoni return IRQ_NONE; 276522e26af7SPaulo Zanoni 276622e26af7SPaulo Zanoni master_tile_ctl = dg1_master_intr_disable(regs); 276722e26af7SPaulo Zanoni if (!master_tile_ctl) { 276822e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 276922e26af7SPaulo Zanoni return IRQ_NONE; 277022e26af7SPaulo Zanoni } 277122e26af7SPaulo Zanoni 277222e26af7SPaulo Zanoni /* FIXME: we only support tile 0 for now. */ 277322e26af7SPaulo Zanoni if (master_tile_ctl & DG1_MSTR_TILE(0)) { 277422e26af7SPaulo Zanoni master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 277522e26af7SPaulo Zanoni raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl); 277622e26af7SPaulo Zanoni } else { 277722e26af7SPaulo Zanoni DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl); 277822e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 277922e26af7SPaulo Zanoni return IRQ_NONE; 278022e26af7SPaulo Zanoni } 278122e26af7SPaulo Zanoni 278222e26af7SPaulo Zanoni gen11_gt_irq_handler(gt, master_ctl); 278322e26af7SPaulo Zanoni 278422e26af7SPaulo Zanoni if (master_ctl & GEN11_DISPLAY_IRQ) 278522e26af7SPaulo Zanoni gen11_display_irq_handler(i915); 278622e26af7SPaulo Zanoni 2787ddcf980fSAnusha Srivatsa gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 278822e26af7SPaulo Zanoni 278922e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 279022e26af7SPaulo Zanoni 2791ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(i915, gu_misc_iir); 279222e26af7SPaulo Zanoni 279322e26af7SPaulo Zanoni pmu_irq_stats(i915, IRQ_HANDLED); 279422e26af7SPaulo Zanoni 279522e26af7SPaulo Zanoni return IRQ_HANDLED; 279697b492f5SLucas De Marchi } 279797b492f5SLucas De Marchi 279842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 279942f52ef8SKeith Packard * we use as a pipe index 280042f52ef8SKeith Packard */ 280108fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 28020a3e67a4SJesse Barnes { 280308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 280408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2805e9d21d7fSKeith Packard unsigned long irqflags; 280671e0ffa5SJesse Barnes 28071ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 280886e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 280986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 281086e83e35SChris Wilson 281186e83e35SChris Wilson return 0; 281286e83e35SChris Wilson } 281386e83e35SChris Wilson 28147d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2815d938da6bSVille Syrjälä { 281608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2817d938da6bSVille Syrjälä 28187d423af9SVille Syrjälä /* 28197d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 28207d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 28217d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 28227d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 28237d423af9SVille Syrjälä */ 28247d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 28252939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2826d938da6bSVille Syrjälä 282708fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2828d938da6bSVille Syrjälä } 2829d938da6bSVille Syrjälä 283008fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 283186e83e35SChris Wilson { 283208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 283308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 283486e83e35SChris Wilson unsigned long irqflags; 283586e83e35SChris Wilson 283686e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28377c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2838755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28391ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28408692d00eSChris Wilson 28410a3e67a4SJesse Barnes return 0; 28420a3e67a4SJesse Barnes } 28430a3e67a4SJesse Barnes 284408fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2845f796cf8fSJesse Barnes { 284608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 284708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2848f796cf8fSJesse Barnes unsigned long irqflags; 2849373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 285086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2851f796cf8fSJesse Barnes 2852f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2853fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2854b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2855b1f14ad0SJesse Barnes 28562e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 28572e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 28582e8bf223SDhinakaran Pandiyan */ 28592e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 286008fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28612e8bf223SDhinakaran Pandiyan 2862b1f14ad0SJesse Barnes return 0; 2863b1f14ad0SJesse Barnes } 2864b1f14ad0SJesse Barnes 28659c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 28669c9e97c4SVandita Kulkarni bool enable) 28679c9e97c4SVandita Kulkarni { 28689c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 28699c9e97c4SVandita Kulkarni enum port port; 28709c9e97c4SVandita Kulkarni 28719c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 28729c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 28739c9e97c4SVandita Kulkarni return false; 28749c9e97c4SVandita Kulkarni 28759c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 28769c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 28779c9e97c4SVandita Kulkarni port = PORT_B; 28789c9e97c4SVandita Kulkarni else 28799c9e97c4SVandita Kulkarni port = PORT_A; 28809c9e97c4SVandita Kulkarni 28818cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_MASK_REG(port), DSI_TE_EVENT, 28828cee664dSAndrzej Hajda enable ? 0 : DSI_TE_EVENT); 28839c9e97c4SVandita Kulkarni 28848cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0); 28859c9e97c4SVandita Kulkarni 28869c9e97c4SVandita Kulkarni return true; 28879c9e97c4SVandita Kulkarni } 28889c9e97c4SVandita Kulkarni 2889f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc) 2890abd58f01SBen Widawsky { 2891f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2892f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2893f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2894abd58f01SBen Widawsky unsigned long irqflags; 2895abd58f01SBen Widawsky 2896f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, true)) 28979c9e97c4SVandita Kulkarni return 0; 28989c9e97c4SVandita Kulkarni 2899abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2900013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2901abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2902013d3752SVille Syrjälä 29032e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 29042e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 29052e8bf223SDhinakaran Pandiyan */ 29062e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 2907f15f01a7SVille Syrjälä drm_crtc_vblank_restore(&crtc->base); 29082e8bf223SDhinakaran Pandiyan 2909abd58f01SBen Widawsky return 0; 2910abd58f01SBen Widawsky } 2911abd58f01SBen Widawsky 291242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 291342f52ef8SKeith Packard * we use as a pipe index 291442f52ef8SKeith Packard */ 291508fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 291686e83e35SChris Wilson { 291708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 291808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 291986e83e35SChris Wilson unsigned long irqflags; 292086e83e35SChris Wilson 292186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 292286e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 292386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 292486e83e35SChris Wilson } 292586e83e35SChris Wilson 29267d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2927d938da6bSVille Syrjälä { 292808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2929d938da6bSVille Syrjälä 293008fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2931d938da6bSVille Syrjälä 29327d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 29332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2934d938da6bSVille Syrjälä } 2935d938da6bSVille Syrjälä 293608fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 29370a3e67a4SJesse Barnes { 293808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 293908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2940e9d21d7fSKeith Packard unsigned long irqflags; 29410a3e67a4SJesse Barnes 29421ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29437c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2944755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29451ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29460a3e67a4SJesse Barnes } 29470a3e67a4SJesse Barnes 294808fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2949f796cf8fSJesse Barnes { 295008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 295108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2952f796cf8fSJesse Barnes unsigned long irqflags; 2953373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 295486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2955f796cf8fSJesse Barnes 2956f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2957fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2958b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2959b1f14ad0SJesse Barnes } 2960b1f14ad0SJesse Barnes 2961f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc) 2962abd58f01SBen Widawsky { 2963f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2964f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2965f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2966abd58f01SBen Widawsky unsigned long irqflags; 2967abd58f01SBen Widawsky 2968f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, false)) 29699c9e97c4SVandita Kulkarni return; 29709c9e97c4SVandita Kulkarni 2971abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2972013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2973abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2974abd58f01SBen Widawsky } 2975abd58f01SBen Widawsky 2976b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 297791738a95SPaulo Zanoni { 2978b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2979b16b2a2fSPaulo Zanoni 29806e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 298191738a95SPaulo Zanoni return; 298291738a95SPaulo Zanoni 2983b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2984105b122eSPaulo Zanoni 29856e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 29862939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 2987622364b6SPaulo Zanoni } 2988105b122eSPaulo Zanoni 298970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 299070591a41SVille Syrjälä { 2991b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2992b16b2a2fSPaulo Zanoni 299371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2994f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 299571b8b41dSVille Syrjälä else 29967d938bc0SVille Syrjälä intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_VLV); 299771b8b41dSVille Syrjälä 2998ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 29998cee664dSAndrzej Hajda intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0); 300070591a41SVille Syrjälä 300144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 300270591a41SVille Syrjälä 3003b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 30048bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 300570591a41SVille Syrjälä } 300670591a41SVille Syrjälä 30078bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 30088bb61306SVille Syrjälä { 3009b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3010b16b2a2fSPaulo Zanoni 30118bb61306SVille Syrjälä u32 pipestat_mask; 30129ab981f2SVille Syrjälä u32 enable_mask; 30138bb61306SVille Syrjälä enum pipe pipe; 30148bb61306SVille Syrjälä 3015842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 30168bb61306SVille Syrjälä 30178bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 30188bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 30198bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 30208bb61306SVille Syrjälä 30219ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 30228bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3023ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3024ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3025ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3026ebf5f921SVille Syrjälä 30278bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3028ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3029ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 30306b7eafc1SVille Syrjälä 303148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 30326b7eafc1SVille Syrjälä 30339ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30348bb61306SVille Syrjälä 3035b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 30368bb61306SVille Syrjälä } 30378bb61306SVille Syrjälä 30388bb61306SVille Syrjälä /* drm_dma.h hooks 30398bb61306SVille Syrjälä */ 30409eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 30418bb61306SVille Syrjälä { 3042b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 30438bb61306SVille Syrjälä 3044b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3045e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3046e44adb5dSChris Wilson 3047651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) == 7) 3048f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 30498bb61306SVille Syrjälä 3050fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3051f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3052f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3053fc340442SDaniel Vetter } 3054fc340442SDaniel Vetter 30552cbc876dSMichał Winiarski gen5_gt_irq_reset(to_gt(dev_priv)); 30568bb61306SVille Syrjälä 3057b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30588bb61306SVille Syrjälä } 30598bb61306SVille Syrjälä 3060b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 30617e231dbeSJesse Barnes { 30622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 30632939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 306434c7b8a7SVille Syrjälä 30652cbc876dSMichał Winiarski gen5_gt_irq_reset(to_gt(dev_priv)); 30667e231dbeSJesse Barnes 3067ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30689918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 306970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3070ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30717e231dbeSJesse Barnes } 30727e231dbeSJesse Barnes 3073a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv) 3074abd58f01SBen Widawsky { 3075b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3076d048a268SVille Syrjälä enum pipe pipe; 3077abd58f01SBen Widawsky 3078a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3079a844cfbeSJosé Roberto de Souza return; 3080abd58f01SBen Widawsky 3081f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3082f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3083e04f7eceSVille Syrjälä 3084055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3085f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3086813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3087b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3088abd58f01SBen Widawsky 3089b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3090b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3091a844cfbeSJosé Roberto de Souza } 3092a844cfbeSJosé Roberto de Souza 3093a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3094a844cfbeSJosé Roberto de Souza { 3095a844cfbeSJosé Roberto de Souza struct intel_uncore *uncore = &dev_priv->uncore; 3096a844cfbeSJosé Roberto de Souza 3097e58c2cacSAndrzej Hajda gen8_master_intr_disable(uncore->regs); 3098a844cfbeSJosé Roberto de Souza 30992cbc876dSMichał Winiarski gen8_gt_irq_reset(to_gt(dev_priv)); 3100a844cfbeSJosé Roberto de Souza gen8_display_irq_reset(dev_priv); 3101b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3102abd58f01SBen Widawsky 31036e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3104b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 310559b7cb44STejas Upadhyay 3106abd58f01SBen Widawsky } 3107abd58f01SBen Widawsky 3108a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 310951951ae7SMika Kuoppala { 3110b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3111d048a268SVille Syrjälä enum pipe pipe; 3112562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3113562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 311451951ae7SMika Kuoppala 3115a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3116a844cfbeSJosé Roberto de Souza return; 3117a844cfbeSJosé Roberto de Souza 3118f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 311951951ae7SMika Kuoppala 3120373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 31218241cfbeSJosé Roberto de Souza enum transcoder trans; 31228241cfbeSJosé Roberto de Souza 3123562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 31248241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 31258241cfbeSJosé Roberto de Souza 31268241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 31278241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 31288241cfbeSJosé Roberto de Souza continue; 31298241cfbeSJosé Roberto de Souza 31308241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 31318241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 31328241cfbeSJosé Roberto de Souza } 31338241cfbeSJosé Roberto de Souza } else { 3134f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3135f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 31368241cfbeSJosé Roberto de Souza } 313762819dfdSJosé Roberto de Souza 313851951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 313951951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 314051951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3141b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 314251951ae7SMika Kuoppala 3143b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3144b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3145b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 314631604222SAnusha Srivatsa 314729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3148b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 314951951ae7SMika Kuoppala } 315051951ae7SMika Kuoppala 3151a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3152a3265d85SMatt Roper { 31532cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3154fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 3155a3265d85SMatt Roper 3156a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3157a3265d85SMatt Roper 3158fd4d7904SPaulo Zanoni gen11_gt_irq_reset(gt); 3159a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3160a3265d85SMatt Roper 3161a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3162a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3163a3265d85SMatt Roper } 3164a3265d85SMatt Roper 316522e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv) 316622e26af7SPaulo Zanoni { 31672cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3168fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 316922e26af7SPaulo Zanoni 317022e26af7SPaulo Zanoni dg1_master_intr_disable(dev_priv->uncore.regs); 317122e26af7SPaulo Zanoni 3172fd4d7904SPaulo Zanoni gen11_gt_irq_reset(gt); 317322e26af7SPaulo Zanoni gen11_display_irq_reset(dev_priv); 317422e26af7SPaulo Zanoni 317522e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 317622e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 317722e26af7SPaulo Zanoni } 317822e26af7SPaulo Zanoni 31794c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3180001bd2cbSImre Deak u8 pipe_mask) 3181d49bdb0eSPaulo Zanoni { 3182b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31838bcc0840SMatt Roper u32 extra_ier = GEN8_PIPE_VBLANK | 31848bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3185cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 31866831f3e3SVille Syrjälä enum pipe pipe; 3187d49bdb0eSPaulo Zanoni 318813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 31899dfe2e3aSImre Deak 31909dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31919dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31929dfe2e3aSImre Deak return; 31939dfe2e3aSImre Deak } 31949dfe2e3aSImre Deak 31956831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3196b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 31976831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31986831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31999dfe2e3aSImre Deak 320013321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3201d49bdb0eSPaulo Zanoni } 3202d49bdb0eSPaulo Zanoni 3203aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3204001bd2cbSImre Deak u8 pipe_mask) 3205aae8ba84SVille Syrjälä { 3206b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32076831f3e3SVille Syrjälä enum pipe pipe; 32086831f3e3SVille Syrjälä 3209aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32109dfe2e3aSImre Deak 32119dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32129dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32139dfe2e3aSImre Deak return; 32149dfe2e3aSImre Deak } 32159dfe2e3aSImre Deak 32166831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3217b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 32189dfe2e3aSImre Deak 3219aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3220aae8ba84SVille Syrjälä 3221aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3222315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3223aae8ba84SVille Syrjälä } 3224aae8ba84SVille Syrjälä 3225b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 322643f328d7SVille Syrjälä { 3227b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 322843f328d7SVille Syrjälä 3229e58c2cacSAndrzej Hajda intel_uncore_write(uncore, GEN8_MASTER_IRQ, 0); 32302939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 323143f328d7SVille Syrjälä 32322cbc876dSMichał Winiarski gen8_gt_irq_reset(to_gt(dev_priv)); 323343f328d7SVille Syrjälä 3234b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 323543f328d7SVille Syrjälä 3236ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32379918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 323870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3239ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 324043f328d7SVille Syrjälä } 324143f328d7SVille Syrjälä 32422ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 32432ea63927SVille Syrjälä enum hpd_pin pin) 32442ea63927SVille Syrjälä { 32452ea63927SVille Syrjälä switch (pin) { 32462ea63927SVille Syrjälä case HPD_PORT_A: 32472ea63927SVille Syrjälä /* 32482ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 32492ea63927SVille Syrjälä * HPD must be enabled in both north and south. 32502ea63927SVille Syrjälä */ 32512ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 32522ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 32532ea63927SVille Syrjälä case HPD_PORT_B: 32542ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 32552ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 32562ea63927SVille Syrjälä case HPD_PORT_C: 32572ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 32582ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 32592ea63927SVille Syrjälä case HPD_PORT_D: 32602ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 32612ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 32622ea63927SVille Syrjälä default: 32632ea63927SVille Syrjälä return 0; 32642ea63927SVille Syrjälä } 32652ea63927SVille Syrjälä } 32662ea63927SVille Syrjälä 32671a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 32681a56b1a2SImre Deak { 32691a56b1a2SImre Deak /* 32701a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 32711a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 32721a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 32731a56b1a2SImre Deak */ 32748cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 32758cee664dSAndrzej Hajda PORTA_HOTPLUG_ENABLE | 32762ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 32772ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 32782ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 32792ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 32801a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 32818cee664dSAndrzej Hajda PORTD_PULSE_DURATION_MASK, 32828cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables)); 32831a56b1a2SImre Deak } 32841a56b1a2SImre Deak 328591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 328682a28bcfSDaniel Vetter { 32871a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 328882a28bcfSDaniel Vetter 32895a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 32905a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 329182a28bcfSDaniel Vetter 3292fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 329382a28bcfSDaniel Vetter 32941a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32956dbf30ceSVille Syrjälä } 329626951cafSXiong Zhang 32972ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 32982ea63927SVille Syrjälä enum hpd_pin pin) 32992ea63927SVille Syrjälä { 33002ea63927SVille Syrjälä switch (pin) { 33012ea63927SVille Syrjälä case HPD_PORT_A: 33022ea63927SVille Syrjälä case HPD_PORT_B: 33032ea63927SVille Syrjälä case HPD_PORT_C: 33042ea63927SVille Syrjälä case HPD_PORT_D: 33052ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 33062ea63927SVille Syrjälä default: 33072ea63927SVille Syrjälä return 0; 33082ea63927SVille Syrjälä } 33092ea63927SVille Syrjälä } 33102ea63927SVille Syrjälä 33112ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 33122ea63927SVille Syrjälä enum hpd_pin pin) 33132ea63927SVille Syrjälä { 33142ea63927SVille Syrjälä switch (pin) { 33152ea63927SVille Syrjälä case HPD_PORT_TC1: 33162ea63927SVille Syrjälä case HPD_PORT_TC2: 33172ea63927SVille Syrjälä case HPD_PORT_TC3: 33182ea63927SVille Syrjälä case HPD_PORT_TC4: 33192ea63927SVille Syrjälä case HPD_PORT_TC5: 33202ea63927SVille Syrjälä case HPD_PORT_TC6: 33212ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 33222ea63927SVille Syrjälä default: 33232ea63927SVille Syrjälä return 0; 33242ea63927SVille Syrjälä } 33252ea63927SVille Syrjälä } 33262ea63927SVille Syrjälä 33272ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 332831604222SAnusha Srivatsa { 33298cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI, 33308cee664dSAndrzej Hajda SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 33312ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 33322ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 33338cee664dSAndrzej Hajda SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D), 33348cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables)); 333531604222SAnusha Srivatsa } 3336815f4ef2SVille Syrjälä 33372ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3338815f4ef2SVille Syrjälä { 33398cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC, 33408cee664dSAndrzej Hajda ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 33412ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 33422ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 33432ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 33442ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 33458cee664dSAndrzej Hajda ICP_TC_HPD_ENABLE(HPD_PORT_TC6), 33468cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables)); 33478ef7e340SMatt Roper } 334831604222SAnusha Srivatsa 33492ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 335031604222SAnusha Srivatsa { 335131604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 335231604222SAnusha Srivatsa 33535a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 33545a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 335531604222SAnusha Srivatsa 3356f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 33572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3358f49108d0SMatt Roper 335931604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 336031604222SAnusha Srivatsa 33612ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 33622ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 336352dfdba0SLucas De Marchi } 336452dfdba0SLucas De Marchi 33652ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 33662ea63927SVille Syrjälä enum hpd_pin pin) 33678ef7e340SMatt Roper { 33682ea63927SVille Syrjälä switch (pin) { 33692ea63927SVille Syrjälä case HPD_PORT_TC1: 33702ea63927SVille Syrjälä case HPD_PORT_TC2: 33712ea63927SVille Syrjälä case HPD_PORT_TC3: 33722ea63927SVille Syrjälä case HPD_PORT_TC4: 33732ea63927SVille Syrjälä case HPD_PORT_TC5: 33742ea63927SVille Syrjälä case HPD_PORT_TC6: 33752ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 33762ea63927SVille Syrjälä default: 33772ea63927SVille Syrjälä return 0; 337831604222SAnusha Srivatsa } 3379943682e3SMatt Roper } 3380943682e3SMatt Roper 338171690148SGustavo Sousa static void dg1_hpd_invert(struct drm_i915_private *i915) 3382229f31e2SLucas De Marchi { 338371690148SGustavo Sousa u32 val = (INVERT_DDIA_HPD | 3384b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3385b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3386b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 338771690148SGustavo Sousa intel_uncore_rmw(&i915->uncore, SOUTH_CHICKEN1, 0, val); 338871690148SGustavo Sousa } 3389b18c1eb9SClinton A Taylor 339071690148SGustavo Sousa static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 339171690148SGustavo Sousa { 339271690148SGustavo Sousa dg1_hpd_invert(dev_priv); 33932ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3394229f31e2SLucas De Marchi } 3395229f31e2SLucas De Marchi 339652c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3397121e758eSDhinakaran Pandiyan { 33988cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, 33998cee664dSAndrzej Hajda GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34005b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34015b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34025b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34035b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34048cee664dSAndrzej Hajda GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6), 34058cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables)); 340652c7f5f1SVille Syrjälä } 340752c7f5f1SVille Syrjälä 340852c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 340952c7f5f1SVille Syrjälä { 34108cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, 34118cee664dSAndrzej Hajda GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34125b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34135b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34145b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34155b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34168cee664dSAndrzej Hajda GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6), 34178cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables)); 3418121e758eSDhinakaran Pandiyan } 3419121e758eSDhinakaran Pandiyan 3420121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3421121e758eSDhinakaran Pandiyan { 3422121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3423121e758eSDhinakaran Pandiyan 34245a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd); 34255a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd); 3426121e758eSDhinakaran Pandiyan 34278cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, GEN11_DE_HPD_IMR, hotplug_irqs, 34288cee664dSAndrzej Hajda ~enabled_irqs & hotplug_irqs); 34292939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3430121e758eSDhinakaran Pandiyan 343152c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 343252c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 343331604222SAnusha Srivatsa 34342ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 34352ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 34362ea63927SVille Syrjälä } 34372ea63927SVille Syrjälä 34382ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 34392ea63927SVille Syrjälä enum hpd_pin pin) 34402ea63927SVille Syrjälä { 34412ea63927SVille Syrjälä switch (pin) { 34422ea63927SVille Syrjälä case HPD_PORT_A: 34432ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 34442ea63927SVille Syrjälä case HPD_PORT_B: 34452ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 34462ea63927SVille Syrjälä case HPD_PORT_C: 34472ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 34482ea63927SVille Syrjälä case HPD_PORT_D: 34492ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 34502ea63927SVille Syrjälä default: 34512ea63927SVille Syrjälä return 0; 34522ea63927SVille Syrjälä } 34532ea63927SVille Syrjälä } 34542ea63927SVille Syrjälä 34552ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 34562ea63927SVille Syrjälä enum hpd_pin pin) 34572ea63927SVille Syrjälä { 34582ea63927SVille Syrjälä switch (pin) { 34592ea63927SVille Syrjälä case HPD_PORT_E: 34602ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 34612ea63927SVille Syrjälä default: 34622ea63927SVille Syrjälä return 0; 34632ea63927SVille Syrjälä } 3464121e758eSDhinakaran Pandiyan } 3465121e758eSDhinakaran Pandiyan 34662a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 34672a57d9ccSImre Deak { 34683b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 34693b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 34708cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, SOUTH_CHICKEN1, CHASSIS_CLK_REQ_DURATION_MASK, 34718cee664dSAndrzej Hajda CHASSIS_CLK_REQ_DURATION(0xf)); 34723b92e263SRodrigo Vivi } 34732a57d9ccSImre Deak 34742a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 34758cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 34768cee664dSAndrzej Hajda PORTA_HOTPLUG_ENABLE | 34772a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 34782a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 34798cee664dSAndrzej Hajda PORTD_HOTPLUG_ENABLE, 34808cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables)); 34812a57d9ccSImre Deak 34828cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, PORTE_HOTPLUG_ENABLE, 34838cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables)); 34842a57d9ccSImre Deak } 34852a57d9ccSImre Deak 348691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34876dbf30ceSVille Syrjälä { 34882a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34896dbf30ceSVille Syrjälä 3490f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 34912939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3492f49108d0SMatt Roper 34935a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 34945a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd); 34956dbf30ceSVille Syrjälä 34966dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34976dbf30ceSVille Syrjälä 34982a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 349926951cafSXiong Zhang } 35007fe0b973SKeith Packard 35012ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 35022ea63927SVille Syrjälä enum hpd_pin pin) 35032ea63927SVille Syrjälä { 35042ea63927SVille Syrjälä switch (pin) { 35052ea63927SVille Syrjälä case HPD_PORT_A: 35062ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 35072ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 35082ea63927SVille Syrjälä default: 35092ea63927SVille Syrjälä return 0; 35102ea63927SVille Syrjälä } 35112ea63927SVille Syrjälä } 35122ea63927SVille Syrjälä 35131a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35141a56b1a2SImre Deak { 35151a56b1a2SImre Deak /* 35161a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35171a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35181a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35191a56b1a2SImre Deak */ 35208cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, 35218cee664dSAndrzej Hajda DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_MASK, 35228cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables)); 35231a56b1a2SImre Deak } 35241a56b1a2SImre Deak 352591d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3526e4ce95aaSVille Syrjälä { 35271a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3528e4ce95aaSVille Syrjälä 35295a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd); 35305a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd); 35313a3b3c7dSVille Syrjälä 3532373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 8) 35333a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35346d3144ebSVille Syrjälä else 35353a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3536e4ce95aaSVille Syrjälä 35371a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3538e4ce95aaSVille Syrjälä 353991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3540e4ce95aaSVille Syrjälä } 3541e4ce95aaSVille Syrjälä 35422ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 35432ea63927SVille Syrjälä enum hpd_pin pin) 35442ea63927SVille Syrjälä { 35452ea63927SVille Syrjälä u32 hotplug; 35462ea63927SVille Syrjälä 35472ea63927SVille Syrjälä switch (pin) { 35482ea63927SVille Syrjälä case HPD_PORT_A: 35492ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 35502ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 35512ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 35522ea63927SVille Syrjälä return hotplug; 35532ea63927SVille Syrjälä case HPD_PORT_B: 35542ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 35552ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 35562ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 35572ea63927SVille Syrjälä return hotplug; 35582ea63927SVille Syrjälä case HPD_PORT_C: 35592ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 35602ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 35612ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 35622ea63927SVille Syrjälä return hotplug; 35632ea63927SVille Syrjälä default: 35642ea63927SVille Syrjälä return 0; 35652ea63927SVille Syrjälä } 35662ea63927SVille Syrjälä } 35672ea63927SVille Syrjälä 35682ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3569e0a20ad7SShashank Sharma { 35708cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 35718cee664dSAndrzej Hajda PORTA_HOTPLUG_ENABLE | 35722a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35732ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 35748cee664dSAndrzej Hajda BXT_DDI_HPD_INVERT_MASK, 35758cee664dSAndrzej Hajda intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables)); 3576e0a20ad7SShashank Sharma } 3577e0a20ad7SShashank Sharma 35782a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35792a57d9ccSImre Deak { 35802a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35812a57d9ccSImre Deak 35825a4dd6f0SJani Nikula enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd); 35835a4dd6f0SJani Nikula hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd); 35842a57d9ccSImre Deak 35852a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35862a57d9ccSImre Deak 35872ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 35882a57d9ccSImre Deak } 35892a57d9ccSImre Deak 3590a0a6d8cbSVille Syrjälä /* 3591a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3592a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3593a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3594a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3595a0a6d8cbSVille Syrjälä * 3596a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3597a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3598a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3599a0a6d8cbSVille Syrjälä * interrupts could still race. 3600a0a6d8cbSVille Syrjälä */ 3601b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3602d46da437SPaulo Zanoni { 3603a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 360482a28bcfSDaniel Vetter u32 mask; 3605d46da437SPaulo Zanoni 36066e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3607692a04cfSDaniel Vetter return; 3608692a04cfSDaniel Vetter 36096e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36105c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36114ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36125c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36134ebc6509SDhinakaran Pandiyan else 36144ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36158664281bSPaulo Zanoni 3616a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3617d46da437SPaulo Zanoni } 3618d46da437SPaulo Zanoni 36199eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3620036a4a7dSZhenyu Wang { 3621b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36228e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36238e76f8dcSPaulo Zanoni 3624651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) >= 7) { 36258e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3626842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 36278e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 362823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 36292a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_C) | 36302a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_B) | 36312a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_A) | 363223bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36338e76f8dcSPaulo Zanoni } else { 36348e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3635842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3636842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3637c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3638e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 36394bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_A) | 36404bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_B) | 3641e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36428e76f8dcSPaulo Zanoni } 3643036a4a7dSZhenyu Wang 3644fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3645b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3646fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3647fc340442SDaniel Vetter } 3648fc340442SDaniel Vetter 3649c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3650c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3651c6073d4cSVille Syrjälä 36521ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3653036a4a7dSZhenyu Wang 3654a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3655622364b6SPaulo Zanoni 36562cbc876dSMichał Winiarski gen5_gt_irq_postinstall(to_gt(dev_priv)); 3657a9922912SVille Syrjälä 3658b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3659b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3660036a4a7dSZhenyu Wang } 3661036a4a7dSZhenyu Wang 3662f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3663f8b79e58SImre Deak { 366467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3665f8b79e58SImre Deak 3666f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3667f8b79e58SImre Deak return; 3668f8b79e58SImre Deak 3669f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3670f8b79e58SImre Deak 3671d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3672d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3673ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3674f8b79e58SImre Deak } 3675d6c69803SVille Syrjälä } 3676f8b79e58SImre Deak 3677f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3678f8b79e58SImre Deak { 367967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3680f8b79e58SImre Deak 3681f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3682f8b79e58SImre Deak return; 3683f8b79e58SImre Deak 3684f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3685f8b79e58SImre Deak 3686950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3687ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3688f8b79e58SImre Deak } 3689f8b79e58SImre Deak 36900e6c9a9eSVille Syrjälä 3691b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 36920e6c9a9eSVille Syrjälä { 36932cbc876dSMichał Winiarski gen5_gt_irq_postinstall(to_gt(dev_priv)); 36947e231dbeSJesse Barnes 3695ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36969918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3697ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3698ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3699ad22d106SVille Syrjälä 37002939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 37012939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 370220afbda2SDaniel Vetter } 370320afbda2SDaniel Vetter 3704abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3705abd58f01SBen Widawsky { 3706b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3707b16b2a2fSPaulo Zanoni 3708869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3709869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3710a9c287c9SJani Nikula u32 de_pipe_enables; 3711054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 37123a3b3c7dSVille Syrjälä u32 de_port_enables; 3713df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3714562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3715562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 37163a3b3c7dSVille Syrjälä enum pipe pipe; 3717770de83dSDamien Lespiau 3718a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3719a844cfbeSJosé Roberto de Souza return; 3720a844cfbeSJosé Roberto de Souza 3721373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) <= 10) 3722df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3723df0d28c1SDhinakaran Pandiyan 372470bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 37253a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3726a324fcacSRodrigo Vivi 3727373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 37289c9e97c4SVandita Kulkarni enum port port; 37299c9e97c4SVandita Kulkarni 37309c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 37319c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 37329c9e97c4SVandita Kulkarni } 37339c9e97c4SVandita Kulkarni 3734cda195f1SVille Syrjälä de_pipe_enables = de_pipe_masked | 37358bcc0840SMatt Roper GEN8_PIPE_VBLANK | 37368bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3737cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 37381288f9b0SKarthik B S 37393a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 374070bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 3741a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3742a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3743e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 37443a3b3c7dSVille Syrjälä 3745373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 37468241cfbeSJosé Roberto de Souza enum transcoder trans; 37478241cfbeSJosé Roberto de Souza 3748562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 37498241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 37508241cfbeSJosé Roberto de Souza 37518241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 37528241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 37538241cfbeSJosé Roberto de Souza continue; 37548241cfbeSJosé Roberto de Souza 37558241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 37568241cfbeSJosé Roberto de Souza } 37578241cfbeSJosé Roberto de Souza } else { 3758b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 37598241cfbeSJosé Roberto de Souza } 3760e04f7eceSVille Syrjälä 37610a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 37620a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3763abd58f01SBen Widawsky 3764f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3765813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3766b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3767813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 376835079899SPaulo Zanoni de_pipe_enables); 37690a195c02SMika Kahola } 3770abd58f01SBen Widawsky 3771b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3772b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 37732a57d9ccSImre Deak 3774373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 3775121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3776b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3777b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3778121e758eSDhinakaran Pandiyan 3779b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3780b16b2a2fSPaulo Zanoni de_hpd_enables); 3781abd58f01SBen Widawsky } 3782121e758eSDhinakaran Pandiyan } 3783abd58f01SBen Widawsky 378459b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 378559b7cb44STejas Upadhyay { 378659b7cb44STejas Upadhyay struct intel_uncore *uncore = &dev_priv->uncore; 378759b7cb44STejas Upadhyay u32 mask = SDE_GMBUS_ICP; 378859b7cb44STejas Upadhyay 378959b7cb44STejas Upadhyay GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 379059b7cb44STejas Upadhyay } 379159b7cb44STejas Upadhyay 3792b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3793abd58f01SBen Widawsky { 379459b7cb44STejas Upadhyay if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 379559b7cb44STejas Upadhyay icp_irq_postinstall(dev_priv); 379659b7cb44STejas Upadhyay else if (HAS_PCH_SPLIT(dev_priv)) 3797a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3798622364b6SPaulo Zanoni 37992cbc876dSMichał Winiarski gen8_gt_irq_postinstall(to_gt(dev_priv)); 3800abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3801abd58f01SBen Widawsky 380225286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3803abd58f01SBen Widawsky } 3804abd58f01SBen Widawsky 3805a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv) 3806a844cfbeSJosé Roberto de Souza { 3807a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3808a844cfbeSJosé Roberto de Souza return; 3809a844cfbeSJosé Roberto de Souza 3810a844cfbeSJosé Roberto de Souza gen8_de_irq_postinstall(dev_priv); 3811a844cfbeSJosé Roberto de Souza 3812a844cfbeSJosé Roberto de Souza intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 3813a844cfbeSJosé Roberto de Souza GEN11_DISPLAY_IRQ_ENABLE); 3814a844cfbeSJosé Roberto de Souza } 381531604222SAnusha Srivatsa 3816b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 381751951ae7SMika Kuoppala { 38182cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3819fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 3820df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 382151951ae7SMika Kuoppala 382229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3823b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 382431604222SAnusha Srivatsa 3825fd4d7904SPaulo Zanoni gen11_gt_irq_postinstall(gt); 3826a844cfbeSJosé Roberto de Souza gen11_de_irq_postinstall(dev_priv); 382751951ae7SMika Kuoppala 3828b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3829df0d28c1SDhinakaran Pandiyan 38309b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 38312939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 383251951ae7SMika Kuoppala } 383322e26af7SPaulo Zanoni 383422e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv) 383522e26af7SPaulo Zanoni { 38362cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3837fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 383822e26af7SPaulo Zanoni u32 gu_misc_masked = GEN11_GU_MISC_GSE; 383922e26af7SPaulo Zanoni 3840fd4d7904SPaulo Zanoni gen11_gt_irq_postinstall(gt); 384122e26af7SPaulo Zanoni 384222e26af7SPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 384322e26af7SPaulo Zanoni 384422e26af7SPaulo Zanoni if (HAS_DISPLAY(dev_priv)) { 384522e26af7SPaulo Zanoni icp_irq_postinstall(dev_priv); 384622e26af7SPaulo Zanoni gen8_de_irq_postinstall(dev_priv); 384722e26af7SPaulo Zanoni intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 384822e26af7SPaulo Zanoni GEN11_DISPLAY_IRQ_ENABLE); 384922e26af7SPaulo Zanoni } 385022e26af7SPaulo Zanoni 3851fd4d7904SPaulo Zanoni dg1_master_intr_enable(uncore->regs); 3852fd4d7904SPaulo Zanoni intel_uncore_posting_read(uncore, DG1_MSTR_TILE_INTR); 385397b492f5SLucas De Marchi } 385451951ae7SMika Kuoppala 3855b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 385643f328d7SVille Syrjälä { 38572cbc876dSMichał Winiarski gen8_gt_irq_postinstall(to_gt(dev_priv)); 385843f328d7SVille Syrjälä 3859ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38609918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3861ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3862ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3863ad22d106SVille Syrjälä 38642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 38652939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 386643f328d7SVille Syrjälä } 386743f328d7SVille Syrjälä 3868b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3869c2798b19SChris Wilson { 3870b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3871c2798b19SChris Wilson 387244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 387344d9241eSVille Syrjälä 3874*ad7632ffSJani Nikula gen2_irq_reset(uncore); 3875e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3876c2798b19SChris Wilson } 3877c2798b19SChris Wilson 3878b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3879c2798b19SChris Wilson { 3880b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3881e9e9848aSVille Syrjälä u16 enable_mask; 3882c2798b19SChris Wilson 38834f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 38844f5fd91fSTvrtko Ursulin EMR, 38854f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3886045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3887c2798b19SChris Wilson 3888c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3889c2798b19SChris Wilson dev_priv->irq_mask = 3890c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 389116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 389216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3893c2798b19SChris Wilson 3894e9e9848aSVille Syrjälä enable_mask = 3895c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3896c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 389716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3898e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3899e9e9848aSVille Syrjälä 3900*ad7632ffSJani Nikula gen2_irq_init(uncore, dev_priv->irq_mask, enable_mask); 3901c2798b19SChris Wilson 3902379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3903379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3904d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3905755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3906755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3907d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3908c2798b19SChris Wilson } 3909c2798b19SChris Wilson 39104f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 391178c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 391278c357ddSVille Syrjälä { 39134f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 391478c357ddSVille Syrjälä u16 emr; 391578c357ddSVille Syrjälä 39164f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 391778c357ddSVille Syrjälä 391878c357ddSVille Syrjälä if (*eir) 39194f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 392078c357ddSVille Syrjälä 39214f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 392278c357ddSVille Syrjälä if (*eir_stuck == 0) 392378c357ddSVille Syrjälä return; 392478c357ddSVille Syrjälä 392578c357ddSVille Syrjälä /* 392678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 392778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 392878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 392978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 393078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 393178c357ddSVille Syrjälä * cleared except by handling the underlying error 393278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 393378c357ddSVille Syrjälä * remains set. 393478c357ddSVille Syrjälä */ 39354f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 39364f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 39374f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 393878c357ddSVille Syrjälä } 393978c357ddSVille Syrjälä 394078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 394178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 394278c357ddSVille Syrjälä { 394378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 394478c357ddSVille Syrjälä 394578c357ddSVille Syrjälä if (eir_stuck) 394600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 394700376ccfSWambui Karuga eir_stuck); 394878c357ddSVille Syrjälä } 394978c357ddSVille Syrjälä 395078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 395178c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 395278c357ddSVille Syrjälä { 395378c357ddSVille Syrjälä u32 emr; 395478c357ddSVille Syrjälä 39558cee664dSAndrzej Hajda *eir = intel_uncore_rmw(&dev_priv->uncore, EIR, 0, 0); 395678c357ddSVille Syrjälä 39572939eb06SJani Nikula *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 395878c357ddSVille Syrjälä if (*eir_stuck == 0) 395978c357ddSVille Syrjälä return; 396078c357ddSVille Syrjälä 396178c357ddSVille Syrjälä /* 396278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 396378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 396478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 396578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 396678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 396778c357ddSVille Syrjälä * cleared except by handling the underlying error 396878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 396978c357ddSVille Syrjälä * remains set. 397078c357ddSVille Syrjälä */ 39718cee664dSAndrzej Hajda emr = intel_uncore_rmw(&dev_priv->uncore, EMR, ~0, 0xffffffff); 39722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 397378c357ddSVille Syrjälä } 397478c357ddSVille Syrjälä 397578c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 397678c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 397778c357ddSVille Syrjälä { 397878c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 397978c357ddSVille Syrjälä 398078c357ddSVille Syrjälä if (eir_stuck) 398100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 398200376ccfSWambui Karuga eir_stuck); 398378c357ddSVille Syrjälä } 398478c357ddSVille Syrjälä 3985ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3986c2798b19SChris Wilson { 3987b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3988af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3989c2798b19SChris Wilson 39902dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39912dd2a883SImre Deak return IRQ_NONE; 39922dd2a883SImre Deak 39931f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39949102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39951f814dacSImre Deak 3996af722d28SVille Syrjälä do { 3997af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 399878c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3999af722d28SVille Syrjälä u16 iir; 4000af722d28SVille Syrjälä 40014f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4002c2798b19SChris Wilson if (iir == 0) 4003af722d28SVille Syrjälä break; 4004c2798b19SChris Wilson 4005af722d28SVille Syrjälä ret = IRQ_HANDLED; 4006c2798b19SChris Wilson 4007eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4008eb64343cSVille Syrjälä * signalled in iir */ 4009eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4010c2798b19SChris Wilson 401178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 401278c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 401378c357ddSVille Syrjälä 40144f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4015c2798b19SChris Wilson 4016c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40172cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir); 4018c2798b19SChris Wilson 401978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 402078c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4021af722d28SVille Syrjälä 4022eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4023af722d28SVille Syrjälä } while (0); 4024c2798b19SChris Wilson 40259c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 40269c6508b9SThomas Gleixner 40279102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40281f814dacSImre Deak 40291f814dacSImre Deak return ret; 4030c2798b19SChris Wilson } 4031c2798b19SChris Wilson 4032b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 4033a266c7d5SChris Wilson { 4034b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4035a266c7d5SChris Wilson 403656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40370706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 40388cee664dSAndrzej Hajda intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_STAT, 0, 0); 4039a266c7d5SChris Wilson } 4040a266c7d5SChris Wilson 404144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 404244d9241eSVille Syrjälä 4043b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4044e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4045a266c7d5SChris Wilson } 4046a266c7d5SChris Wilson 4047b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4048a266c7d5SChris Wilson { 4049b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 405038bde180SChris Wilson u32 enable_mask; 4051a266c7d5SChris Wilson 4052e58c2cacSAndrzej Hajda intel_uncore_write(uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 4053045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 405438bde180SChris Wilson 405538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 405638bde180SChris Wilson dev_priv->irq_mask = 405738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 405838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 405916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 406016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 406138bde180SChris Wilson 406238bde180SChris Wilson enable_mask = 406338bde180SChris Wilson I915_ASLE_INTERRUPT | 406438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 406538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 406616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 406738bde180SChris Wilson I915_USER_INTERRUPT; 406838bde180SChris Wilson 406956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4070a266c7d5SChris Wilson /* Enable in IER... */ 4071a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4072a266c7d5SChris Wilson /* and unmask in IMR */ 4073a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4074a266c7d5SChris Wilson } 4075a266c7d5SChris Wilson 4076b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4077a266c7d5SChris Wilson 4078379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4079379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4080d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4081755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4082755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4083d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4084379ef82dSDaniel Vetter 4085c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 408620afbda2SDaniel Vetter } 408720afbda2SDaniel Vetter 4088ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4089a266c7d5SChris Wilson { 4090b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4091af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4092a266c7d5SChris Wilson 40932dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40942dd2a883SImre Deak return IRQ_NONE; 40952dd2a883SImre Deak 40961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40979102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40981f814dacSImre Deak 409938bde180SChris Wilson do { 4100eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 410178c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4102af722d28SVille Syrjälä u32 hotplug_status = 0; 4103af722d28SVille Syrjälä u32 iir; 4104a266c7d5SChris Wilson 41052939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4106af722d28SVille Syrjälä if (iir == 0) 4107af722d28SVille Syrjälä break; 4108af722d28SVille Syrjälä 4109af722d28SVille Syrjälä ret = IRQ_HANDLED; 4110af722d28SVille Syrjälä 4111af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4112af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4113af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4114a266c7d5SChris Wilson 4115eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4116eb64343cSVille Syrjälä * signalled in iir */ 4117eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4118a266c7d5SChris Wilson 411978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 412078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 412178c357ddSVille Syrjälä 41222939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4123a266c7d5SChris Wilson 4124a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41252cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir); 4126a266c7d5SChris Wilson 412778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 412878c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4129a266c7d5SChris Wilson 4130af722d28SVille Syrjälä if (hotplug_status) 4131af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4132af722d28SVille Syrjälä 4133af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4134af722d28SVille Syrjälä } while (0); 4135a266c7d5SChris Wilson 41369c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 41379c6508b9SThomas Gleixner 41389102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41391f814dacSImre Deak 4140a266c7d5SChris Wilson return ret; 4141a266c7d5SChris Wilson } 4142a266c7d5SChris Wilson 4143b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4144a266c7d5SChris Wilson { 4145b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4146a266c7d5SChris Wilson 41470706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 41488cee664dSAndrzej Hajda intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0); 4149a266c7d5SChris Wilson 415044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 415144d9241eSVille Syrjälä 4152b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4153e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4154a266c7d5SChris Wilson } 4155a266c7d5SChris Wilson 4156b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4157a266c7d5SChris Wilson { 4158b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4159bbba0a97SChris Wilson u32 enable_mask; 4160a266c7d5SChris Wilson u32 error_mask; 4161a266c7d5SChris Wilson 4162045cebd2SVille Syrjälä /* 4163045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4164045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4165045cebd2SVille Syrjälä */ 4166045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4167045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4168045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4169045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4170045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4171045cebd2SVille Syrjälä } else { 4172045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4173045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4174045cebd2SVille Syrjälä } 4175e58c2cacSAndrzej Hajda intel_uncore_write(uncore, EMR, error_mask); 4176045cebd2SVille Syrjälä 4177a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4178c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4179c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4180adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4181bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4182bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 418378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4184bbba0a97SChris Wilson 4185c30bb1fdSVille Syrjälä enable_mask = 4186c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4187c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4188c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4189c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 419078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4191c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4192bbba0a97SChris Wilson 419391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4194bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4195a266c7d5SChris Wilson 4196b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4197c30bb1fdSVille Syrjälä 4198b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4199b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4200d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4201755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4202755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4203755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4204d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4205a266c7d5SChris Wilson 420691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 420720afbda2SDaniel Vetter } 420820afbda2SDaniel Vetter 420991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 421020afbda2SDaniel Vetter { 421120afbda2SDaniel Vetter u32 hotplug_en; 421220afbda2SDaniel Vetter 421367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4214b5ea2d56SDaniel Vetter 4215adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4216e5868a31SEgbert Eich /* enable bits are the same for all generations */ 421791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4218a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4219a266c7d5SChris Wilson to generate a spurious hotplug event about three 4220a266c7d5SChris Wilson seconds later. So just do it once. 4221a266c7d5SChris Wilson */ 422291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4223a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4224a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4225a266c7d5SChris Wilson 4226a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42270706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4228f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4229f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4230f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42310706f17cSEgbert Eich hotplug_en); 4232a266c7d5SChris Wilson } 4233a266c7d5SChris Wilson 4234ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4235a266c7d5SChris Wilson { 4236b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4237af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4238a266c7d5SChris Wilson 42392dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42402dd2a883SImre Deak return IRQ_NONE; 42412dd2a883SImre Deak 42421f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42439102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42441f814dacSImre Deak 4245af722d28SVille Syrjälä do { 4246eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 424778c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4248af722d28SVille Syrjälä u32 hotplug_status = 0; 4249af722d28SVille Syrjälä u32 iir; 42502c8ba29fSChris Wilson 42512939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4252af722d28SVille Syrjälä if (iir == 0) 4253af722d28SVille Syrjälä break; 4254af722d28SVille Syrjälä 4255af722d28SVille Syrjälä ret = IRQ_HANDLED; 4256af722d28SVille Syrjälä 4257af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4258af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4259a266c7d5SChris Wilson 4260eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4261eb64343cSVille Syrjälä * signalled in iir */ 4262eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4263a266c7d5SChris Wilson 426478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 426578c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 426678c357ddSVille Syrjälä 42672939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4268a266c7d5SChris Wilson 4269a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42702cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], 42710669a6e1SChris Wilson iir); 4272af722d28SVille Syrjälä 4273a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 42742cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[VCS0], 42750669a6e1SChris Wilson iir >> 25); 4276a266c7d5SChris Wilson 427778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 427878c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4279515ac2bbSDaniel Vetter 4280af722d28SVille Syrjälä if (hotplug_status) 4281af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4282af722d28SVille Syrjälä 4283af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4284af722d28SVille Syrjälä } while (0); 4285a266c7d5SChris Wilson 42869c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 42879c6508b9SThomas Gleixner 42889102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42891f814dacSImre Deak 4290a266c7d5SChris Wilson return ret; 4291a266c7d5SChris Wilson } 4292a266c7d5SChris Wilson 42937e97596cSJani Nikula struct intel_hotplug_funcs { 42947e97596cSJani Nikula void (*hpd_irq_setup)(struct drm_i915_private *i915); 42957e97596cSJani Nikula }; 42967e97596cSJani Nikula 4297cd030c7cSDave Airlie #define HPD_FUNCS(platform) \ 4298cd030c7cSDave Airlie static const struct intel_hotplug_funcs platform##_hpd_funcs = { \ 4299cd030c7cSDave Airlie .hpd_irq_setup = platform##_hpd_irq_setup, \ 4300cd030c7cSDave Airlie } 4301cd030c7cSDave Airlie 4302cd030c7cSDave Airlie HPD_FUNCS(i915); 4303cd030c7cSDave Airlie HPD_FUNCS(dg1); 4304cd030c7cSDave Airlie HPD_FUNCS(gen11); 4305cd030c7cSDave Airlie HPD_FUNCS(bxt); 4306cd030c7cSDave Airlie HPD_FUNCS(icp); 4307cd030c7cSDave Airlie HPD_FUNCS(spt); 4308cd030c7cSDave Airlie HPD_FUNCS(ilk); 4309cd030c7cSDave Airlie #undef HPD_FUNCS 4310cd030c7cSDave Airlie 43117e97596cSJani Nikula void intel_hpd_irq_setup(struct drm_i915_private *i915) 43127e97596cSJani Nikula { 43135a04eb5bSJani Nikula if (i915->display_irqs_enabled && i915->display.funcs.hotplug) 43145a04eb5bSJani Nikula i915->display.funcs.hotplug->hpd_irq_setup(i915); 43157e97596cSJani Nikula } 43167e97596cSJani Nikula 4317fca52a55SDaniel Vetter /** 4318fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4319fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4320fca52a55SDaniel Vetter * 4321fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4322fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4323fca52a55SDaniel Vetter */ 4324b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4325f71d4af4SJesse Barnes { 4326cefcff8fSJoonas Lahtinen int i; 43278b2e326dSChris Wilson 432874bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4329cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4330cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 43318b2e326dSChris Wilson 4332633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4333651e7d48SLucas De Marchi if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11) 43342cbc876dSMichał Winiarski to_gt(dev_priv)->pm_guc_events = GUC_INTR_GUC2HOST << 16; 433526705e20SSagar Arun Kamble 43369a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 43379a450b68SLucas De Marchi return; 43389a450b68SLucas De Marchi 433996bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 434096bd87b7SLucas De Marchi 4341dd890d42SJani Nikula intel_hpd_init_early(dev_priv); 434296bd87b7SLucas De Marchi 43433703060dSAndrzej Hajda dev_priv->drm.vblank_disable_immediate = true; 434421da2700SVille Syrjälä 4345262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4346262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4347262fd485SChris Wilson * special care to avoid writing any of the display block registers 4348262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4349262fd485SChris Wilson * in this case to the runtime pm. 4350262fd485SChris Wilson */ 4351262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4352262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4353262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4354262fd485SChris Wilson 43552ccf2e03SChris Wilson if (HAS_GMCH(dev_priv)) { 43562ccf2e03SChris Wilson if (I915_HAS_HOTPLUG(dev_priv)) 43575a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &i915_hpd_funcs; 43582ccf2e03SChris Wilson } else { 43592f8a6699SMatt Roper if (HAS_PCH_DG2(dev_priv)) 43605a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &icp_hpd_funcs; 43612f8a6699SMatt Roper else if (HAS_PCH_DG1(dev_priv)) 43625a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &dg1_hpd_funcs; 4363373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 43645a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &gen11_hpd_funcs; 436570bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 43665a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &bxt_hpd_funcs; 4367cec3295bSLyude Paul else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 43685a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &icp_hpd_funcs; 4369c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 43705a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &spt_hpd_funcs; 43716dbf30ceSVille Syrjälä else 43725a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &ilk_hpd_funcs; 4373f71d4af4SJesse Barnes } 43742ccf2e03SChris Wilson } 437520afbda2SDaniel Vetter 4376fca52a55SDaniel Vetter /** 4377cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4378cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4379cefcff8fSJoonas Lahtinen * 4380cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4381cefcff8fSJoonas Lahtinen */ 4382cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4383cefcff8fSJoonas Lahtinen { 4384cefcff8fSJoonas Lahtinen int i; 4385cefcff8fSJoonas Lahtinen 4386cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4387cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4388cefcff8fSJoonas Lahtinen } 4389cefcff8fSJoonas Lahtinen 4390b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4391b318b824SVille Syrjälä { 4392b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4393b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4394b318b824SVille Syrjälä return cherryview_irq_handler; 4395b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4396b318b824SVille Syrjälä return valleyview_irq_handler; 4397651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4398b318b824SVille Syrjälä return i965_irq_handler; 4399651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4400b318b824SVille Syrjälä return i915_irq_handler; 4401b318b824SVille Syrjälä else 4402b318b824SVille Syrjälä return i8xx_irq_handler; 4403b318b824SVille Syrjälä } else { 440422e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 440597b492f5SLucas De Marchi return dg1_irq_handler; 440622e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4407b318b824SVille Syrjälä return gen11_irq_handler; 4408651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4409b318b824SVille Syrjälä return gen8_irq_handler; 4410b318b824SVille Syrjälä else 44119eae5e27SLucas De Marchi return ilk_irq_handler; 4412b318b824SVille Syrjälä } 4413b318b824SVille Syrjälä } 4414b318b824SVille Syrjälä 4415b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4416b318b824SVille Syrjälä { 4417b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4418b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4419b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4420b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4421b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4422651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4423b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4424651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4425b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4426b318b824SVille Syrjälä else 4427b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4428b318b824SVille Syrjälä } else { 442922e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 443022e26af7SPaulo Zanoni dg1_irq_reset(dev_priv); 443122e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4432b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4433651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4434b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4435b318b824SVille Syrjälä else 44369eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4437b318b824SVille Syrjälä } 4438b318b824SVille Syrjälä } 4439b318b824SVille Syrjälä 4440b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4441b318b824SVille Syrjälä { 4442b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4443b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4444b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4445b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4446b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4447651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4448b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4449651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4450b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4451b318b824SVille Syrjälä else 4452b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4453b318b824SVille Syrjälä } else { 445422e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 445522e26af7SPaulo Zanoni dg1_irq_postinstall(dev_priv); 445622e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4457b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4458651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4459b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4460b318b824SVille Syrjälä else 44619eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4462b318b824SVille Syrjälä } 4463b318b824SVille Syrjälä } 4464b318b824SVille Syrjälä 4465cefcff8fSJoonas Lahtinen /** 4466fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4467fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4468fca52a55SDaniel Vetter * 4469fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4470fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4471fca52a55SDaniel Vetter * 4472fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4473fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4474fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4475fca52a55SDaniel Vetter */ 44762aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44772aeb7d3aSDaniel Vetter { 44788ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4479b318b824SVille Syrjälä int ret; 4480b318b824SVille Syrjälä 44812aeb7d3aSDaniel Vetter /* 44822aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44832aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44842aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44852aeb7d3aSDaniel Vetter */ 4486ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 44872aeb7d3aSDaniel Vetter 4488ac1723c1SThomas Zimmermann dev_priv->irq_enabled = true; 4489b318b824SVille Syrjälä 4490b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4491b318b824SVille Syrjälä 4492b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4493b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4494b318b824SVille Syrjälä if (ret < 0) { 4495ac1723c1SThomas Zimmermann dev_priv->irq_enabled = false; 4496b318b824SVille Syrjälä return ret; 4497b318b824SVille Syrjälä } 4498b318b824SVille Syrjälä 4499b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4500b318b824SVille Syrjälä 4501b318b824SVille Syrjälä return ret; 45022aeb7d3aSDaniel Vetter } 45032aeb7d3aSDaniel Vetter 4504fca52a55SDaniel Vetter /** 4505fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4506fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4507fca52a55SDaniel Vetter * 4508fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4509fca52a55SDaniel Vetter * resources acquired in the init functions. 4510fca52a55SDaniel Vetter */ 45112aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45122aeb7d3aSDaniel Vetter { 45138ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4514b318b824SVille Syrjälä 4515b318b824SVille Syrjälä /* 4516789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4517789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4518789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4519789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4520b318b824SVille Syrjälä */ 4521ac1723c1SThomas Zimmermann if (!dev_priv->irq_enabled) 4522b318b824SVille Syrjälä return; 4523b318b824SVille Syrjälä 4524ac1723c1SThomas Zimmermann dev_priv->irq_enabled = false; 4525b318b824SVille Syrjälä 4526b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4527b318b824SVille Syrjälä 4528b318b824SVille Syrjälä free_irq(irq, dev_priv); 4529b318b824SVille Syrjälä 45302aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4531ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 45322aeb7d3aSDaniel Vetter } 45332aeb7d3aSDaniel Vetter 4534fca52a55SDaniel Vetter /** 4535fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4536fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4537fca52a55SDaniel Vetter * 4538fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4539fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4540fca52a55SDaniel Vetter */ 4541b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4542c67a470bSPaulo Zanoni { 4543b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4544ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4545315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4546c67a470bSPaulo Zanoni } 4547c67a470bSPaulo Zanoni 4548fca52a55SDaniel Vetter /** 4549fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4550fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4551fca52a55SDaniel Vetter * 4552fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4553fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4554fca52a55SDaniel Vetter */ 4555b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4556c67a470bSPaulo Zanoni { 4557ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4558b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4559b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4560c67a470bSPaulo Zanoni } 4561d64575eeSJani Nikula 4562d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4563d64575eeSJani Nikula { 4564d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4565d64575eeSJani Nikula } 4566d64575eeSJani Nikula 4567d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4568d64575eeSJani Nikula { 45698ff5446aSThomas Zimmermann synchronize_irq(to_pci_dev(i915->drm.dev)->irq); 4570d64575eeSJani Nikula } 4571320ad343SThomas Zimmermann 4572320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915) 4573320ad343SThomas Zimmermann { 4574320ad343SThomas Zimmermann synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq); 4575320ad343SThomas Zimmermann } 4576