xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision ad3543ede630fa38b3b606f24b9b9c3e16d8af13)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84995b6762SChris Wilson static void
85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
874bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
884bc9d430SDaniel Vetter 
89c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
90c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
91c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
92c67a470bSPaulo Zanoni 		return;
93c67a470bSPaulo Zanoni 	}
94c67a470bSPaulo Zanoni 
951ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
961ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
971ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
983143a2bfSChris Wilson 		POSTING_READ(DEIMR);
99036a4a7dSZhenyu Wang 	}
100036a4a7dSZhenyu Wang }
101036a4a7dSZhenyu Wang 
1020ff9800aSPaulo Zanoni static void
103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
104036a4a7dSZhenyu Wang {
1054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1064bc9d430SDaniel Vetter 
107c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
108c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
109c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
110c67a470bSPaulo Zanoni 		return;
111c67a470bSPaulo Zanoni 	}
112c67a470bSPaulo Zanoni 
1131ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1141ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1151ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1163143a2bfSChris Wilson 		POSTING_READ(DEIMR);
117036a4a7dSZhenyu Wang 	}
118036a4a7dSZhenyu Wang }
119036a4a7dSZhenyu Wang 
12043eaea13SPaulo Zanoni /**
12143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12243eaea13SPaulo Zanoni  * @dev_priv: driver private
12343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12543eaea13SPaulo Zanoni  */
12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12943eaea13SPaulo Zanoni {
13043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13143eaea13SPaulo Zanoni 
132c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
133c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136c67a470bSPaulo Zanoni 						interrupt_mask);
137c67a470bSPaulo Zanoni 		return;
138c67a470bSPaulo Zanoni 	}
139c67a470bSPaulo Zanoni 
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14443eaea13SPaulo Zanoni }
14543eaea13SPaulo Zanoni 
14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14743eaea13SPaulo Zanoni {
14843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14943eaea13SPaulo Zanoni }
15043eaea13SPaulo Zanoni 
15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15243eaea13SPaulo Zanoni {
15343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15443eaea13SPaulo Zanoni }
15543eaea13SPaulo Zanoni 
156edbfdb45SPaulo Zanoni /**
157edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
158edbfdb45SPaulo Zanoni   * @dev_priv: driver private
159edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
160edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
161edbfdb45SPaulo Zanoni   */
162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
164edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
165edbfdb45SPaulo Zanoni {
166605cd25bSPaulo Zanoni 	uint32_t new_val;
167edbfdb45SPaulo Zanoni 
168edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
169edbfdb45SPaulo Zanoni 
170c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
171c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174c67a470bSPaulo Zanoni 						     interrupt_mask);
175c67a470bSPaulo Zanoni 		return;
176c67a470bSPaulo Zanoni 	}
177c67a470bSPaulo Zanoni 
178605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
179f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
180f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
181f52ecbcfSPaulo Zanoni 
182605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
183605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
184605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
186edbfdb45SPaulo Zanoni 	}
187f52ecbcfSPaulo Zanoni }
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190edbfdb45SPaulo Zanoni {
191edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
192edbfdb45SPaulo Zanoni }
193edbfdb45SPaulo Zanoni 
194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195edbfdb45SPaulo Zanoni {
196edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
197edbfdb45SPaulo Zanoni }
198edbfdb45SPaulo Zanoni 
1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2008664281bSPaulo Zanoni {
2018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2028664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2038664281bSPaulo Zanoni 	enum pipe pipe;
2048664281bSPaulo Zanoni 
2054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2064bc9d430SDaniel Vetter 
2078664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2088664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098664281bSPaulo Zanoni 
2108664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2118664281bSPaulo Zanoni 			return false;
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	return true;
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2188664281bSPaulo Zanoni {
2198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2208664281bSPaulo Zanoni 	enum pipe pipe;
2218664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2228664281bSPaulo Zanoni 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
2258664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2268664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2278664281bSPaulo Zanoni 
2288664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2298664281bSPaulo Zanoni 			return false;
2308664281bSPaulo Zanoni 	}
2318664281bSPaulo Zanoni 
2328664281bSPaulo Zanoni 	return true;
2338664281bSPaulo Zanoni }
2348664281bSPaulo Zanoni 
2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2368664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2378664281bSPaulo Zanoni {
2388664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2398664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2408664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2418664281bSPaulo Zanoni 
2428664281bSPaulo Zanoni 	if (enable)
2438664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2448664281bSPaulo Zanoni 	else
2458664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2468664281bSPaulo Zanoni }
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2497336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2508664281bSPaulo Zanoni {
2518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2528664281bSPaulo Zanoni 	if (enable) {
2537336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2547336df65SDaniel Vetter 
2558664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2568664281bSPaulo Zanoni 			return;
2578664281bSPaulo Zanoni 
2588664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2598664281bSPaulo Zanoni 	} else {
2607336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2617336df65SDaniel Vetter 
2627336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2638664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2647336df65SDaniel Vetter 
2657336df65SDaniel Vetter 		if (!was_enabled &&
2667336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2677336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2687336df65SDaniel Vetter 				      pipe_name(pipe));
2697336df65SDaniel Vetter 		}
2708664281bSPaulo Zanoni 	}
2718664281bSPaulo Zanoni }
2728664281bSPaulo Zanoni 
273fee884edSDaniel Vetter /**
274fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
275fee884edSDaniel Vetter  * @dev_priv: driver private
276fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
277fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
278fee884edSDaniel Vetter  */
279fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
280fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
281fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
282fee884edSDaniel Vetter {
283fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
284fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
285fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
286fee884edSDaniel Vetter 
287fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
288fee884edSDaniel Vetter 
289c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
290c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
291c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
292c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
293c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
294c67a470bSPaulo Zanoni 						 interrupt_mask);
295c67a470bSPaulo Zanoni 		return;
296c67a470bSPaulo Zanoni 	}
297c67a470bSPaulo Zanoni 
298fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
299fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
300fee884edSDaniel Vetter }
301fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
302fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
303fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
304fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
305fee884edSDaniel Vetter 
306de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
307de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3088664281bSPaulo Zanoni 					    bool enable)
3098664281bSPaulo Zanoni {
3108664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
311de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
312de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3138664281bSPaulo Zanoni 
3148664281bSPaulo Zanoni 	if (enable)
315fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3168664281bSPaulo Zanoni 	else
317fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3188664281bSPaulo Zanoni }
3198664281bSPaulo Zanoni 
3208664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3218664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3228664281bSPaulo Zanoni 					    bool enable)
3238664281bSPaulo Zanoni {
3248664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3258664281bSPaulo Zanoni 
3268664281bSPaulo Zanoni 	if (enable) {
3271dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3281dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3291dd246fbSDaniel Vetter 
3308664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3318664281bSPaulo Zanoni 			return;
3328664281bSPaulo Zanoni 
333fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3348664281bSPaulo Zanoni 	} else {
3351dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3361dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3371dd246fbSDaniel Vetter 
3381dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
339fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3401dd246fbSDaniel Vetter 
3411dd246fbSDaniel Vetter 		if (!was_enabled &&
3421dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3431dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3441dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3451dd246fbSDaniel Vetter 		}
3468664281bSPaulo Zanoni 	}
3478664281bSPaulo Zanoni }
3488664281bSPaulo Zanoni 
3498664281bSPaulo Zanoni /**
3508664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3518664281bSPaulo Zanoni  * @dev: drm device
3528664281bSPaulo Zanoni  * @pipe: pipe
3538664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3548664281bSPaulo Zanoni  *
3558664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3568664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3578664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3588664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3598664281bSPaulo Zanoni  * bit for all the pipes.
3608664281bSPaulo Zanoni  *
3618664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3628664281bSPaulo Zanoni  */
3638664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3648664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3658664281bSPaulo Zanoni {
3668664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3678664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3688664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698664281bSPaulo Zanoni 	unsigned long flags;
3708664281bSPaulo Zanoni 	bool ret;
3718664281bSPaulo Zanoni 
3728664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3738664281bSPaulo Zanoni 
3748664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3758664281bSPaulo Zanoni 
3768664281bSPaulo Zanoni 	if (enable == ret)
3778664281bSPaulo Zanoni 		goto done;
3788664281bSPaulo Zanoni 
3798664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3808664281bSPaulo Zanoni 
3818664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3828664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3838664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3847336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
3858664281bSPaulo Zanoni 
3868664281bSPaulo Zanoni done:
3878664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3888664281bSPaulo Zanoni 	return ret;
3898664281bSPaulo Zanoni }
3908664281bSPaulo Zanoni 
3918664281bSPaulo Zanoni /**
3928664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
3938664281bSPaulo Zanoni  * @dev: drm device
3948664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
3958664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3968664281bSPaulo Zanoni  *
3978664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
3988664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
3998664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4008664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4018664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4028664281bSPaulo Zanoni  *
4038664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4048664281bSPaulo Zanoni  */
4058664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4068664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4078664281bSPaulo Zanoni 					   bool enable)
4088664281bSPaulo Zanoni {
4098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
410de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
411de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4128664281bSPaulo Zanoni 	unsigned long flags;
4138664281bSPaulo Zanoni 	bool ret;
4148664281bSPaulo Zanoni 
415de28075dSDaniel Vetter 	/*
416de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
417de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
418de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
419de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
420de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
421de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
422de28075dSDaniel Vetter 	 */
4238664281bSPaulo Zanoni 
4248664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4258664281bSPaulo Zanoni 
4268664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4278664281bSPaulo Zanoni 
4288664281bSPaulo Zanoni 	if (enable == ret)
4298664281bSPaulo Zanoni 		goto done;
4308664281bSPaulo Zanoni 
4318664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4328664281bSPaulo Zanoni 
4338664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
434de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4358664281bSPaulo Zanoni 	else
4368664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4378664281bSPaulo Zanoni 
4388664281bSPaulo Zanoni done:
4398664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4408664281bSPaulo Zanoni 	return ret;
4418664281bSPaulo Zanoni }
4428664281bSPaulo Zanoni 
4438664281bSPaulo Zanoni 
4447c463586SKeith Packard void
4457c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4467c463586SKeith Packard {
4479db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
44846c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4497c463586SKeith Packard 
450b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
451b79480baSDaniel Vetter 
45246c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
45346c06a30SVille Syrjälä 		return;
45446c06a30SVille Syrjälä 
4557c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
45646c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
45746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4583143a2bfSChris Wilson 	POSTING_READ(reg);
4597c463586SKeith Packard }
4607c463586SKeith Packard 
4617c463586SKeith Packard void
4627c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4637c463586SKeith Packard {
4649db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
46546c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4667c463586SKeith Packard 
467b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
468b79480baSDaniel Vetter 
46946c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
47046c06a30SVille Syrjälä 		return;
47146c06a30SVille Syrjälä 
47246c06a30SVille Syrjälä 	pipestat &= ~mask;
47346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4743143a2bfSChris Wilson 	POSTING_READ(reg);
4757c463586SKeith Packard }
4767c463586SKeith Packard 
477c0e09200SDave Airlie /**
478f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47901c66889SZhao Yakui  */
480f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48101c66889SZhao Yakui {
4821ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4831ec14ad3SChris Wilson 	unsigned long irqflags;
4841ec14ad3SChris Wilson 
485f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
486f49e38ddSJani Nikula 		return;
487f49e38ddSJani Nikula 
4881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
48901c66889SZhao Yakui 
490f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
491a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
492f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
4931ec14ad3SChris Wilson 
4941ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
49501c66889SZhao Yakui }
49601c66889SZhao Yakui 
49701c66889SZhao Yakui /**
4980a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4990a3e67a4SJesse Barnes  * @dev: DRM device
5000a3e67a4SJesse Barnes  * @pipe: pipe to check
5010a3e67a4SJesse Barnes  *
5020a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5030a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5040a3e67a4SJesse Barnes  * before reading such registers if unsure.
5050a3e67a4SJesse Barnes  */
5060a3e67a4SJesse Barnes static int
5070a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5080a3e67a4SJesse Barnes {
5090a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
510702e7a56SPaulo Zanoni 
511a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
512a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
513a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
514a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51571f8ba6bSPaulo Zanoni 
516a01025afSDaniel Vetter 		return intel_crtc->active;
517a01025afSDaniel Vetter 	} else {
518a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
519a01025afSDaniel Vetter 	}
5200a3e67a4SJesse Barnes }
5210a3e67a4SJesse Barnes 
5224cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5234cdb83ecSVille Syrjälä {
5244cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5254cdb83ecSVille Syrjälä 	return 0;
5264cdb83ecSVille Syrjälä }
5274cdb83ecSVille Syrjälä 
52842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
52942f52ef8SKeith Packard  * we use as a pipe index
53042f52ef8SKeith Packard  */
531f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5320a3e67a4SJesse Barnes {
5330a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5340a3e67a4SJesse Barnes 	unsigned long high_frame;
5350a3e67a4SJesse Barnes 	unsigned long low_frame;
536391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
5370a3e67a4SJesse Barnes 
5380a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
53944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5409db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5410a3e67a4SJesse Barnes 		return 0;
5420a3e67a4SJesse Barnes 	}
5430a3e67a4SJesse Barnes 
544391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
545391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
546391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
547391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
548391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
549391f75e2SVille Syrjälä 
550391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
551391f75e2SVille Syrjälä 	} else {
552391f75e2SVille Syrjälä 		enum transcoder cpu_transcoder =
553391f75e2SVille Syrjälä 			intel_pipe_to_cpu_transcoder(dev_priv, pipe);
554391f75e2SVille Syrjälä 		u32 htotal;
555391f75e2SVille Syrjälä 
556391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
557391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
558391f75e2SVille Syrjälä 
559391f75e2SVille Syrjälä 		vbl_start *= htotal;
560391f75e2SVille Syrjälä 	}
561391f75e2SVille Syrjälä 
5629db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5639db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5645eddb70bSChris Wilson 
5650a3e67a4SJesse Barnes 	/*
5660a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5670a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5680a3e67a4SJesse Barnes 	 * register.
5690a3e67a4SJesse Barnes 	 */
5700a3e67a4SJesse Barnes 	do {
5715eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
572391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5735eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5740a3e67a4SJesse Barnes 	} while (high1 != high2);
5750a3e67a4SJesse Barnes 
5765eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
577391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5785eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
579391f75e2SVille Syrjälä 
580391f75e2SVille Syrjälä 	/*
581391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
582391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
583391f75e2SVille Syrjälä 	 * counter against vblank start.
584391f75e2SVille Syrjälä 	 */
585391f75e2SVille Syrjälä 	return ((high1 << 8) | low) + (pixel >= vbl_start);
5860a3e67a4SJesse Barnes }
5870a3e67a4SJesse Barnes 
588f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5899880b7a5SJesse Barnes {
5909880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5919db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5929880b7a5SJesse Barnes 
5939880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
59444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5959db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5969880b7a5SJesse Barnes 		return 0;
5979880b7a5SJesse Barnes 	}
5989880b7a5SJesse Barnes 
5999880b7a5SJesse Barnes 	return I915_READ(reg);
6009880b7a5SJesse Barnes }
6019880b7a5SJesse Barnes 
602*ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
603*ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
604*ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
605*ad3543edSMario Kleiner 
606*ad3543edSMario Kleiner static bool intel_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
60754ddcbd2SVille Syrjälä {
60854ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
60954ddcbd2SVille Syrjälä 	uint32_t status;
610*ad3543edSMario Kleiner 	int reg;
61154ddcbd2SVille Syrjälä 
61254ddcbd2SVille Syrjälä 	if (IS_VALLEYVIEW(dev)) {
61354ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
61454ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
61554ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
61654ddcbd2SVille Syrjälä 
617*ad3543edSMario Kleiner 		reg = VLV_ISR;
6187c06b08aSVille Syrjälä 	} else if (IS_GEN2(dev)) {
6197c06b08aSVille Syrjälä 		status = pipe == PIPE_A ?
6207c06b08aSVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
6217c06b08aSVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
6227c06b08aSVille Syrjälä 
623*ad3543edSMario Kleiner 		reg = ISR;
6247c06b08aSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen < 5) {
62554ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
62654ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
62754ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
62854ddcbd2SVille Syrjälä 
629*ad3543edSMario Kleiner 		reg = ISR;
63054ddcbd2SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen < 7) {
63154ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
63254ddcbd2SVille Syrjälä 			DE_PIPEA_VBLANK :
63354ddcbd2SVille Syrjälä 			DE_PIPEB_VBLANK;
63454ddcbd2SVille Syrjälä 
635*ad3543edSMario Kleiner 		reg = DEISR;
63654ddcbd2SVille Syrjälä 	} else {
63754ddcbd2SVille Syrjälä 		switch (pipe) {
63854ddcbd2SVille Syrjälä 		default:
63954ddcbd2SVille Syrjälä 		case PIPE_A:
64054ddcbd2SVille Syrjälä 			status = DE_PIPEA_VBLANK_IVB;
64154ddcbd2SVille Syrjälä 			break;
64254ddcbd2SVille Syrjälä 		case PIPE_B:
64354ddcbd2SVille Syrjälä 			status = DE_PIPEB_VBLANK_IVB;
64454ddcbd2SVille Syrjälä 			break;
64554ddcbd2SVille Syrjälä 		case PIPE_C:
64654ddcbd2SVille Syrjälä 			status = DE_PIPEC_VBLANK_IVB;
64754ddcbd2SVille Syrjälä 			break;
64854ddcbd2SVille Syrjälä 		}
64954ddcbd2SVille Syrjälä 
650*ad3543edSMario Kleiner 		reg = DEISR;
65154ddcbd2SVille Syrjälä 	}
652*ad3543edSMario Kleiner 
653*ad3543edSMario Kleiner 	if (IS_GEN2(dev))
654*ad3543edSMario Kleiner 		return __raw_i915_read16(dev_priv, reg) & status;
655*ad3543edSMario Kleiner 	else
656*ad3543edSMario Kleiner 		return __raw_i915_read32(dev_priv, reg) & status;
65754ddcbd2SVille Syrjälä }
65854ddcbd2SVille Syrjälä 
659f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
660*ad3543edSMario Kleiner 			     int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
6610af7e4dfSMario Kleiner {
662c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
663c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
664c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
665c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6663aa18df8SVille Syrjälä 	int position;
6670af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
6680af7e4dfSMario Kleiner 	bool in_vbl = true;
6690af7e4dfSMario Kleiner 	int ret = 0;
670*ad3543edSMario Kleiner 	unsigned long irqflags;
6710af7e4dfSMario Kleiner 
672c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6730af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6749db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6750af7e4dfSMario Kleiner 		return 0;
6760af7e4dfSMario Kleiner 	}
6770af7e4dfSMario Kleiner 
678c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
679c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
680c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
681c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6820af7e4dfSMario Kleiner 
683c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
684c2baf4b7SVille Syrjälä 
685*ad3543edSMario Kleiner 	/*
686*ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
687*ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
688*ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
689*ad3543edSMario Kleiner 	 */
690*ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
691*ad3543edSMario Kleiner 
692*ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
693*ad3543edSMario Kleiner 
694*ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
695*ad3543edSMario Kleiner 	if (stime)
696*ad3543edSMario Kleiner 		*stime = ktime_get();
697*ad3543edSMario Kleiner 
6987c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6990af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7000af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7010af7e4dfSMario Kleiner 		 */
7027c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
703*ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7047c06b08aSVille Syrjälä 		else
705*ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
7060af7e4dfSMario Kleiner 
70754ddcbd2SVille Syrjälä 		/*
70854ddcbd2SVille Syrjälä 		 * The scanline counter increments at the leading edge
70954ddcbd2SVille Syrjälä 		 * of hsync, ie. it completely misses the active portion
71054ddcbd2SVille Syrjälä 		 * of the line. Fix up the counter at both edges of vblank
71154ddcbd2SVille Syrjälä 		 * to get a more accurate picture whether we're in vblank
71254ddcbd2SVille Syrjälä 		 * or not.
7130af7e4dfSMario Kleiner 		 */
714*ad3543edSMario Kleiner 		in_vbl = intel_pipe_in_vblank_locked(dev, pipe);
71554ddcbd2SVille Syrjälä 		if ((in_vbl && position == vbl_start - 1) ||
71654ddcbd2SVille Syrjälä 		    (!in_vbl && position == vbl_end - 1))
71754ddcbd2SVille Syrjälä 			position = (position + 1) % vtotal;
7180af7e4dfSMario Kleiner 	} else {
7190af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7200af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7210af7e4dfSMario Kleiner 		 * scanout position.
7220af7e4dfSMario Kleiner 		 */
723*ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7240af7e4dfSMario Kleiner 
7253aa18df8SVille Syrjälä 		/* convert to pixel counts */
7263aa18df8SVille Syrjälä 		vbl_start *= htotal;
7273aa18df8SVille Syrjälä 		vbl_end *= htotal;
7283aa18df8SVille Syrjälä 		vtotal *= htotal;
7293aa18df8SVille Syrjälä 	}
7303aa18df8SVille Syrjälä 
731*ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
732*ad3543edSMario Kleiner 	if (etime)
733*ad3543edSMario Kleiner 		*etime = ktime_get();
734*ad3543edSMario Kleiner 
735*ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736*ad3543edSMario Kleiner 
737*ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738*ad3543edSMario Kleiner 
7393aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7403aa18df8SVille Syrjälä 
7413aa18df8SVille Syrjälä 	/*
7423aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7433aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7443aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7453aa18df8SVille Syrjälä 	 * up since vbl_end.
7463aa18df8SVille Syrjälä 	 */
7473aa18df8SVille Syrjälä 	if (position >= vbl_start)
7483aa18df8SVille Syrjälä 		position -= vbl_end;
7493aa18df8SVille Syrjälä 	else
7503aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7513aa18df8SVille Syrjälä 
7527c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7533aa18df8SVille Syrjälä 		*vpos = position;
7543aa18df8SVille Syrjälä 		*hpos = 0;
7553aa18df8SVille Syrjälä 	} else {
7560af7e4dfSMario Kleiner 		*vpos = position / htotal;
7570af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7580af7e4dfSMario Kleiner 	}
7590af7e4dfSMario Kleiner 
7600af7e4dfSMario Kleiner 	/* In vblank? */
7610af7e4dfSMario Kleiner 	if (in_vbl)
7620af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
7630af7e4dfSMario Kleiner 
7640af7e4dfSMario Kleiner 	return ret;
7650af7e4dfSMario Kleiner }
7660af7e4dfSMario Kleiner 
767f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7680af7e4dfSMario Kleiner 			      int *max_error,
7690af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7700af7e4dfSMario Kleiner 			      unsigned flags)
7710af7e4dfSMario Kleiner {
7724041b853SChris Wilson 	struct drm_crtc *crtc;
7730af7e4dfSMario Kleiner 
7747eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7754041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7760af7e4dfSMario Kleiner 		return -EINVAL;
7770af7e4dfSMario Kleiner 	}
7780af7e4dfSMario Kleiner 
7790af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7804041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7814041b853SChris Wilson 	if (crtc == NULL) {
7824041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7834041b853SChris Wilson 		return -EINVAL;
7844041b853SChris Wilson 	}
7854041b853SChris Wilson 
7864041b853SChris Wilson 	if (!crtc->enabled) {
7874041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
7884041b853SChris Wilson 		return -EBUSY;
7894041b853SChris Wilson 	}
7900af7e4dfSMario Kleiner 
7910af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
7924041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
7934041b853SChris Wilson 						     vblank_time, flags,
7944041b853SChris Wilson 						     crtc);
7950af7e4dfSMario Kleiner }
7960af7e4dfSMario Kleiner 
79767c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
79867c347ffSJani Nikula 				struct drm_connector *connector)
799321a1b30SEgbert Eich {
800321a1b30SEgbert Eich 	enum drm_connector_status old_status;
801321a1b30SEgbert Eich 
802321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
803321a1b30SEgbert Eich 	old_status = connector->status;
804321a1b30SEgbert Eich 
805321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
80667c347ffSJani Nikula 	if (old_status == connector->status)
80767c347ffSJani Nikula 		return false;
80867c347ffSJani Nikula 
80967c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
810321a1b30SEgbert Eich 		      connector->base.id,
811321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
81267c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
81367c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
81467c347ffSJani Nikula 
81567c347ffSJani Nikula 	return true;
816321a1b30SEgbert Eich }
817321a1b30SEgbert Eich 
8185ca58282SJesse Barnes /*
8195ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8205ca58282SJesse Barnes  */
821ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
822ac4c16c5SEgbert Eich 
8235ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8245ca58282SJesse Barnes {
8255ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8265ca58282SJesse Barnes 						    hotplug_work);
8275ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
828c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
829cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
830cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
831cd569aedSEgbert Eich 	struct drm_connector *connector;
832cd569aedSEgbert Eich 	unsigned long irqflags;
833cd569aedSEgbert Eich 	bool hpd_disabled = false;
834321a1b30SEgbert Eich 	bool changed = false;
835142e2398SEgbert Eich 	u32 hpd_event_bits;
8365ca58282SJesse Barnes 
83752d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
83852d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
83952d7ecedSDaniel Vetter 		return;
84052d7ecedSDaniel Vetter 
841a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
842e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
843e67189abSJesse Barnes 
844cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
845142e2398SEgbert Eich 
846142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
847142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
848cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
849cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
850cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
851cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
852cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
853cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
854cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
855cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
856cd569aedSEgbert Eich 				drm_get_connector_name(connector));
857cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
858cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
859cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
860cd569aedSEgbert Eich 			hpd_disabled = true;
861cd569aedSEgbert Eich 		}
862142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
863142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
864142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
865142e2398SEgbert Eich 		}
866cd569aedSEgbert Eich 	}
867cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
868cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
869cd569aedSEgbert Eich 	  * some connectors */
870ac4c16c5SEgbert Eich 	if (hpd_disabled) {
871cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
872ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
873ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
874ac4c16c5SEgbert Eich 	}
875cd569aedSEgbert Eich 
876cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
877cd569aedSEgbert Eich 
878321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
879321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
880321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
881321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
882cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
883cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
884321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
885321a1b30SEgbert Eich 				changed = true;
886321a1b30SEgbert Eich 		}
887321a1b30SEgbert Eich 	}
88840ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
88940ee3381SKeith Packard 
890321a1b30SEgbert Eich 	if (changed)
891321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
8925ca58282SJesse Barnes }
8935ca58282SJesse Barnes 
894d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
895f97108d1SJesse Barnes {
896f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
897b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8989270388eSDaniel Vetter 	u8 new_delay;
8999270388eSDaniel Vetter 
900d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
901f97108d1SJesse Barnes 
90273edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
90373edd18fSDaniel Vetter 
90420e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9059270388eSDaniel Vetter 
9067648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
907b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
908b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
909f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
910f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
911f97108d1SJesse Barnes 
912f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
913b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
91420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
91520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
91620e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
91720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
918b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
91920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
92020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
92120e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
92220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
923f97108d1SJesse Barnes 	}
924f97108d1SJesse Barnes 
9257648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
92620e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
927f97108d1SJesse Barnes 
928d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9299270388eSDaniel Vetter 
930f97108d1SJesse Barnes 	return;
931f97108d1SJesse Barnes }
932f97108d1SJesse Barnes 
933549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
934549f7365SChris Wilson 			struct intel_ring_buffer *ring)
935549f7365SChris Wilson {
936475553deSChris Wilson 	if (ring->obj == NULL)
937475553deSChris Wilson 		return;
938475553deSChris Wilson 
939814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
9409862e600SChris Wilson 
941549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
94210cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
943549f7365SChris Wilson }
944549f7365SChris Wilson 
9454912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9463b8d8d91SJesse Barnes {
9474912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
948c6a828d3SDaniel Vetter 						    rps.work);
949edbfdb45SPaulo Zanoni 	u32 pm_iir;
950dd75fdc8SChris Wilson 	int new_delay, adj;
9513b8d8d91SJesse Barnes 
95259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
953c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
954c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
9554848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
956edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
95759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9584912d041SBen Widawsky 
95960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
96060611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
96160611c13SPaulo Zanoni 
9624848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
9633b8d8d91SJesse Barnes 		return;
9643b8d8d91SJesse Barnes 
9654fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9667b9e0ae6SChris Wilson 
967dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
9687425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
969dd75fdc8SChris Wilson 		if (adj > 0)
970dd75fdc8SChris Wilson 			adj *= 2;
971dd75fdc8SChris Wilson 		else
972dd75fdc8SChris Wilson 			adj = 1;
973dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
9747425034aSVille Syrjälä 
9757425034aSVille Syrjälä 		/*
9767425034aSVille Syrjälä 		 * For better performance, jump directly
9777425034aSVille Syrjälä 		 * to RPe if we're below it.
9787425034aSVille Syrjälä 		 */
979dd75fdc8SChris Wilson 		if (new_delay < dev_priv->rps.rpe_delay)
9807425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
981dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
982dd75fdc8SChris Wilson 		if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
983dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.rpe_delay;
984dd75fdc8SChris Wilson 		else
985dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.min_delay;
986dd75fdc8SChris Wilson 		adj = 0;
987dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
988dd75fdc8SChris Wilson 		if (adj < 0)
989dd75fdc8SChris Wilson 			adj *= 2;
990dd75fdc8SChris Wilson 		else
991dd75fdc8SChris Wilson 			adj = -1;
992dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
993dd75fdc8SChris Wilson 	} else { /* unknown event */
994dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay;
995dd75fdc8SChris Wilson 	}
9963b8d8d91SJesse Barnes 
99779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
99879249636SBen Widawsky 	 * interrupt
99979249636SBen Widawsky 	 */
1000dd75fdc8SChris Wilson 	if (new_delay < (int)dev_priv->rps.min_delay)
1001dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.min_delay;
1002dd75fdc8SChris Wilson 	if (new_delay > (int)dev_priv->rps.max_delay)
1003dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.max_delay;
1004dd75fdc8SChris Wilson 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1005dd75fdc8SChris Wilson 
10060a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
10070a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
10080a073b84SJesse Barnes 	else
10094912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
10103b8d8d91SJesse Barnes 
10114fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10123b8d8d91SJesse Barnes }
10133b8d8d91SJesse Barnes 
1014e3689190SBen Widawsky 
1015e3689190SBen Widawsky /**
1016e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1017e3689190SBen Widawsky  * occurred.
1018e3689190SBen Widawsky  * @work: workqueue struct
1019e3689190SBen Widawsky  *
1020e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1021e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1022e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1023e3689190SBen Widawsky  */
1024e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1025e3689190SBen Widawsky {
1026e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
1027a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
1028e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
102935a85ac6SBen Widawsky 	char *parity_event[6];
1030e3689190SBen Widawsky 	uint32_t misccpctl;
1031e3689190SBen Widawsky 	unsigned long flags;
103235a85ac6SBen Widawsky 	uint8_t slice = 0;
1033e3689190SBen Widawsky 
1034e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1035e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1036e3689190SBen Widawsky 	 * any time we access those registers.
1037e3689190SBen Widawsky 	 */
1038e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1039e3689190SBen Widawsky 
104035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
104135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
104235a85ac6SBen Widawsky 		goto out;
104335a85ac6SBen Widawsky 
1044e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1045e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1046e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1047e3689190SBen Widawsky 
104835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
104935a85ac6SBen Widawsky 		u32 reg;
105035a85ac6SBen Widawsky 
105135a85ac6SBen Widawsky 		slice--;
105235a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
105335a85ac6SBen Widawsky 			break;
105435a85ac6SBen Widawsky 
105535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
105635a85ac6SBen Widawsky 
105735a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
105835a85ac6SBen Widawsky 
105935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1060e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1061e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1062e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1063e3689190SBen Widawsky 
106435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
106535a85ac6SBen Widawsky 		POSTING_READ(reg);
1066e3689190SBen Widawsky 
1067cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1068e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1069e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1070e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
107135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
107235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1073e3689190SBen Widawsky 
10745bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1075e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1076e3689190SBen Widawsky 
107735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
107835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1079e3689190SBen Widawsky 
108035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1081e3689190SBen Widawsky 		kfree(parity_event[3]);
1082e3689190SBen Widawsky 		kfree(parity_event[2]);
1083e3689190SBen Widawsky 		kfree(parity_event[1]);
1084e3689190SBen Widawsky 	}
1085e3689190SBen Widawsky 
108635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
108735a85ac6SBen Widawsky 
108835a85ac6SBen Widawsky out:
108935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
109035a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
109135a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
109235a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
109335a85ac6SBen Widawsky 
109435a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
109535a85ac6SBen Widawsky }
109635a85ac6SBen Widawsky 
109735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1098e3689190SBen Widawsky {
1099e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1100e3689190SBen Widawsky 
1101040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1102e3689190SBen Widawsky 		return;
1103e3689190SBen Widawsky 
1104d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
110535a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1106d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1107e3689190SBen Widawsky 
110835a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
110935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
111035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
111135a85ac6SBen Widawsky 
111235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
111335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
111435a85ac6SBen Widawsky 
1115a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1116e3689190SBen Widawsky }
1117e3689190SBen Widawsky 
1118f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1119f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1120f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1121f1af8fc1SPaulo Zanoni {
1122f1af8fc1SPaulo Zanoni 	if (gt_iir &
1123f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1124f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1125f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1126f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1127f1af8fc1SPaulo Zanoni }
1128f1af8fc1SPaulo Zanoni 
1129e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1130e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1131e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1132e7b4c6b1SDaniel Vetter {
1133e7b4c6b1SDaniel Vetter 
1134cc609d5dSBen Widawsky 	if (gt_iir &
1135cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1136e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1137cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1138e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1139cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1140e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1141e7b4c6b1SDaniel Vetter 
1142cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1143cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1144cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1145e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1146e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1147e7b4c6b1SDaniel Vetter 	}
1148e3689190SBen Widawsky 
114935a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
115035a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1151e7b4c6b1SDaniel Vetter }
1152e7b4c6b1SDaniel Vetter 
1153b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1154b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1155b543fb04SEgbert Eich 
115610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1157b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1158b543fb04SEgbert Eich 					 const u32 *hpd)
1159b543fb04SEgbert Eich {
1160b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1161b543fb04SEgbert Eich 	int i;
116210a504deSDaniel Vetter 	bool storm_detected = false;
1163b543fb04SEgbert Eich 
116491d131d2SDaniel Vetter 	if (!hotplug_trigger)
116591d131d2SDaniel Vetter 		return;
116691d131d2SDaniel Vetter 
1167b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1168b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1169821450c6SEgbert Eich 
1170b8f102e8SEgbert Eich 		WARN(((hpd[i] & hotplug_trigger) &&
1171b8f102e8SEgbert Eich 		      dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1172b8f102e8SEgbert Eich 		     "Received HPD interrupt although disabled\n");
1173b8f102e8SEgbert Eich 
1174b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1175b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1176b543fb04SEgbert Eich 			continue;
1177b543fb04SEgbert Eich 
1178bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1179b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1180b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1181b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1182b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1183b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1184b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1185b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1186b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1187142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1188b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
118910a504deSDaniel Vetter 			storm_detected = true;
1190b543fb04SEgbert Eich 		} else {
1191b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1192b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1193b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1194b543fb04SEgbert Eich 		}
1195b543fb04SEgbert Eich 	}
1196b543fb04SEgbert Eich 
119710a504deSDaniel Vetter 	if (storm_detected)
119810a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1199b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
12005876fa0dSDaniel Vetter 
1201645416f5SDaniel Vetter 	/*
1202645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1203645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1204645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1205645416f5SDaniel Vetter 	 * deadlock.
1206645416f5SDaniel Vetter 	 */
1207645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1208b543fb04SEgbert Eich }
1209b543fb04SEgbert Eich 
1210515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1211515ac2bbSDaniel Vetter {
121228c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
121328c70f16SDaniel Vetter 
121428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1215515ac2bbSDaniel Vetter }
1216515ac2bbSDaniel Vetter 
1217ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1218ce99c256SDaniel Vetter {
12199ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
12209ee32feaSDaniel Vetter 
12219ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1222ce99c256SDaniel Vetter }
1223ce99c256SDaniel Vetter 
12248bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1225eba94eb9SDaniel Vetter static void display_pipe_crc_update(struct drm_device *dev, enum pipe pipe,
1226eba94eb9SDaniel Vetter 				    uint32_t crc0, uint32_t crc1,
1227eba94eb9SDaniel Vetter 				    uint32_t crc2, uint32_t crc3,
12288bc5e955SDaniel Vetter 				    uint32_t crc4)
12298bf1e9f1SShuang He {
12308bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
12318bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
12328bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1233ac2300d4SDamien Lespiau 	int head, tail;
1234b2c88f5bSDamien Lespiau 
12350c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
12360c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
12370c912c79SDamien Lespiau 		return;
12380c912c79SDamien Lespiau 	}
12390c912c79SDamien Lespiau 
1240b2c88f5bSDamien Lespiau 	head = atomic_read(&pipe_crc->head);
1241b2c88f5bSDamien Lespiau 	tail = atomic_read(&pipe_crc->tail);
1242b2c88f5bSDamien Lespiau 
1243b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1244b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1245b2c88f5bSDamien Lespiau 		return;
1246b2c88f5bSDamien Lespiau 	}
1247b2c88f5bSDamien Lespiau 
1248b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
12498bf1e9f1SShuang He 
12508bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1251eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1252eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1253eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1254eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1255eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1256b2c88f5bSDamien Lespiau 
1257b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1258b2c88f5bSDamien Lespiau 	atomic_set(&pipe_crc->head, head);
125907144428SDamien Lespiau 
126007144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
12618bf1e9f1SShuang He }
1262eba94eb9SDaniel Vetter 
12635a69b89fSDaniel Vetter static void hsw_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
12645a69b89fSDaniel Vetter {
12655a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
12665a69b89fSDaniel Vetter 
12675a69b89fSDaniel Vetter 	display_pipe_crc_update(dev, pipe,
12685a69b89fSDaniel Vetter 				I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
12695a69b89fSDaniel Vetter 				0, 0, 0, 0);
12705a69b89fSDaniel Vetter }
12715a69b89fSDaniel Vetter 
1272eba94eb9SDaniel Vetter static void ivb_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1273eba94eb9SDaniel Vetter {
1274eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1275eba94eb9SDaniel Vetter 
1276eba94eb9SDaniel Vetter 	display_pipe_crc_update(dev, pipe,
1277eba94eb9SDaniel Vetter 				I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1278eba94eb9SDaniel Vetter 				I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1279eba94eb9SDaniel Vetter 				I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1280eba94eb9SDaniel Vetter 				I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
12818bc5e955SDaniel Vetter 				I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1282eba94eb9SDaniel Vetter }
12835b3a856bSDaniel Vetter 
12845b3a856bSDaniel Vetter static void ilk_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
12855b3a856bSDaniel Vetter {
12865b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
12875b3a856bSDaniel Vetter 
12885b3a856bSDaniel Vetter 	display_pipe_crc_update(dev, pipe,
12895b3a856bSDaniel Vetter 				I915_READ(PIPE_CRC_RES_RED_ILK(pipe)),
12905b3a856bSDaniel Vetter 				I915_READ(PIPE_CRC_RES_GREEN_ILK(pipe)),
12915b3a856bSDaniel Vetter 				I915_READ(PIPE_CRC_RES_BLUE_ILK(pipe)),
12925b3a856bSDaniel Vetter 				I915_READ(PIPE_CRC_RES_RES1_ILK(pipe)),
12938bc5e955SDaniel Vetter 				I915_READ(PIPE_CRC_RES_RES2_ILK(pipe)));
12945b3a856bSDaniel Vetter }
12958bf1e9f1SShuang He #else
12965a69b89fSDaniel Vetter static inline void hsw_pipe_crc_update(struct drm_device *dev, int pipe) {}
1297f8c168faSDaniel Vetter static inline void ivb_pipe_crc_update(struct drm_device *dev, int pipe) {}
12985b3a856bSDaniel Vetter static inline void ilk_pipe_crc_update(struct drm_device *dev, int pipe) {}
12998bf1e9f1SShuang He #endif
13008bf1e9f1SShuang He 
13011403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
13021403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
13031403c0d4SPaulo Zanoni  * the work queue. */
13041403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1305baf02a1fSBen Widawsky {
130641a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
130759cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
13084848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
13094d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
131059cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
13112adbee62SDaniel Vetter 
13122adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
131341a05a3aSDaniel Vetter 	}
1314baf02a1fSBen Widawsky 
13151403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
131612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
131712638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
131812638c57SBen Widawsky 
131912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
132012638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
132112638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
132212638c57SBen Widawsky 		}
132312638c57SBen Widawsky 	}
13241403c0d4SPaulo Zanoni }
1325baf02a1fSBen Widawsky 
1326ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
13277e231dbeSJesse Barnes {
13287e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
13297e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
13307e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
13317e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
13327e231dbeSJesse Barnes 	unsigned long irqflags;
13337e231dbeSJesse Barnes 	int pipe;
13347e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
13357e231dbeSJesse Barnes 
13367e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
13377e231dbeSJesse Barnes 
13387e231dbeSJesse Barnes 	while (true) {
13397e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
13407e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
13417e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
13427e231dbeSJesse Barnes 
13437e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
13447e231dbeSJesse Barnes 			goto out;
13457e231dbeSJesse Barnes 
13467e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
13477e231dbeSJesse Barnes 
1348e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
13497e231dbeSJesse Barnes 
13507e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
13517e231dbeSJesse Barnes 		for_each_pipe(pipe) {
13527e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
13537e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
13547e231dbeSJesse Barnes 
13557e231dbeSJesse Barnes 			/*
13567e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
13577e231dbeSJesse Barnes 			 */
13587e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
13597e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
13607e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
13617e231dbeSJesse Barnes 							 pipe_name(pipe));
13627e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
13637e231dbeSJesse Barnes 			}
13647e231dbeSJesse Barnes 		}
13657e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
13667e231dbeSJesse Barnes 
136731acc7f5SJesse Barnes 		for_each_pipe(pipe) {
136831acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
136931acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
137031acc7f5SJesse Barnes 
137131acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
137231acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
137331acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
137431acc7f5SJesse Barnes 			}
137531acc7f5SJesse Barnes 		}
137631acc7f5SJesse Barnes 
13777e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
13787e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
13797e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1380b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
13817e231dbeSJesse Barnes 
13827e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
13837e231dbeSJesse Barnes 					 hotplug_status);
138491d131d2SDaniel Vetter 
138510a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
138691d131d2SDaniel Vetter 
13877e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
13887e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
13897e231dbeSJesse Barnes 		}
13907e231dbeSJesse Barnes 
1391515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1392515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
13937e231dbeSJesse Barnes 
139460611c13SPaulo Zanoni 		if (pm_iir)
1395d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
13967e231dbeSJesse Barnes 
13977e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
13987e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
13997e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
14007e231dbeSJesse Barnes 	}
14017e231dbeSJesse Barnes 
14027e231dbeSJesse Barnes out:
14037e231dbeSJesse Barnes 	return ret;
14047e231dbeSJesse Barnes }
14057e231dbeSJesse Barnes 
140623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1407776ad806SJesse Barnes {
1408776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
14099db4a9c7SJesse Barnes 	int pipe;
1410b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1411776ad806SJesse Barnes 
141210a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
141391d131d2SDaniel Vetter 
1414cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1415cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1416776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1417cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1418cfc33bf7SVille Syrjälä 				 port_name(port));
1419cfc33bf7SVille Syrjälä 	}
1420776ad806SJesse Barnes 
1421ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1422ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1423ce99c256SDaniel Vetter 
1424776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1425515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1426776ad806SJesse Barnes 
1427776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1428776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1429776ad806SJesse Barnes 
1430776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1431776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1432776ad806SJesse Barnes 
1433776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1434776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1435776ad806SJesse Barnes 
14369db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
14379db4a9c7SJesse Barnes 		for_each_pipe(pipe)
14389db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
14399db4a9c7SJesse Barnes 					 pipe_name(pipe),
14409db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1441776ad806SJesse Barnes 
1442776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1443776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1444776ad806SJesse Barnes 
1445776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1446776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1447776ad806SJesse Barnes 
1448776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
14498664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
14508664281bSPaulo Zanoni 							  false))
14518664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
14528664281bSPaulo Zanoni 
14538664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
14548664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
14558664281bSPaulo Zanoni 							  false))
14568664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
14578664281bSPaulo Zanoni }
14588664281bSPaulo Zanoni 
14598664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
14608664281bSPaulo Zanoni {
14618664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
14628664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
14635a69b89fSDaniel Vetter 	enum pipe pipe;
14648664281bSPaulo Zanoni 
1465de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1466de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1467de032bf4SPaulo Zanoni 
14685a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
14695a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
14705a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
14715a69b89fSDaniel Vetter 								  false))
14725a69b89fSDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
14735a69b89fSDaniel Vetter 						 pipe_name(pipe));
14745a69b89fSDaniel Vetter 		}
14758664281bSPaulo Zanoni 
14765a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
14775a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
14785a69b89fSDaniel Vetter 				ivb_pipe_crc_update(dev, pipe);
14795a69b89fSDaniel Vetter 			else
14805a69b89fSDaniel Vetter 				hsw_pipe_crc_update(dev, pipe);
14815a69b89fSDaniel Vetter 		}
14825a69b89fSDaniel Vetter 	}
14838664281bSPaulo Zanoni 
14848664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
14858664281bSPaulo Zanoni }
14868664281bSPaulo Zanoni 
14878664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
14888664281bSPaulo Zanoni {
14898664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
14908664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
14918664281bSPaulo Zanoni 
1492de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1493de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1494de032bf4SPaulo Zanoni 
14958664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
14968664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
14978664281bSPaulo Zanoni 							  false))
14988664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
14998664281bSPaulo Zanoni 
15008664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
15018664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
15028664281bSPaulo Zanoni 							  false))
15038664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
15048664281bSPaulo Zanoni 
15058664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
15068664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
15078664281bSPaulo Zanoni 							  false))
15088664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
15098664281bSPaulo Zanoni 
15108664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1511776ad806SJesse Barnes }
1512776ad806SJesse Barnes 
151323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
151423e81d69SAdam Jackson {
151523e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
151623e81d69SAdam Jackson 	int pipe;
1517b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
151823e81d69SAdam Jackson 
151910a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
152091d131d2SDaniel Vetter 
1521cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1522cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
152323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1524cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1525cfc33bf7SVille Syrjälä 				 port_name(port));
1526cfc33bf7SVille Syrjälä 	}
152723e81d69SAdam Jackson 
152823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1529ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
153023e81d69SAdam Jackson 
153123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1532515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
153323e81d69SAdam Jackson 
153423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
153523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
153623e81d69SAdam Jackson 
153723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
153823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
153923e81d69SAdam Jackson 
154023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
154123e81d69SAdam Jackson 		for_each_pipe(pipe)
154223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
154323e81d69SAdam Jackson 					 pipe_name(pipe),
154423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
15458664281bSPaulo Zanoni 
15468664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
15478664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
154823e81d69SAdam Jackson }
154923e81d69SAdam Jackson 
1550c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1551c008bc6eSPaulo Zanoni {
1552c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1553c008bc6eSPaulo Zanoni 
1554c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1555c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1556c008bc6eSPaulo Zanoni 
1557c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1558c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1559c008bc6eSPaulo Zanoni 
1560c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_VBLANK)
1561c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 0);
1562c008bc6eSPaulo Zanoni 
1563c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_VBLANK)
1564c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 1);
1565c008bc6eSPaulo Zanoni 
1566c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1567c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1568c008bc6eSPaulo Zanoni 
1569c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1570c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1571c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1572c008bc6eSPaulo Zanoni 
1573c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1574c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1575c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1576c008bc6eSPaulo Zanoni 
15775b3a856bSDaniel Vetter 	if (de_iir & DE_PIPEA_CRC_DONE)
15785b3a856bSDaniel Vetter 		ilk_pipe_crc_update(dev, PIPE_A);
15795b3a856bSDaniel Vetter 
15805b3a856bSDaniel Vetter 	if (de_iir & DE_PIPEB_CRC_DONE)
15815b3a856bSDaniel Vetter 		ilk_pipe_crc_update(dev, PIPE_B);
15825b3a856bSDaniel Vetter 
1583c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1584c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 0);
1585c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 0);
1586c008bc6eSPaulo Zanoni 	}
1587c008bc6eSPaulo Zanoni 
1588c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1589c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 1);
1590c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 1);
1591c008bc6eSPaulo Zanoni 	}
1592c008bc6eSPaulo Zanoni 
1593c008bc6eSPaulo Zanoni 	/* check event from PCH */
1594c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1595c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1596c008bc6eSPaulo Zanoni 
1597c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1598c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1599c008bc6eSPaulo Zanoni 		else
1600c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1601c008bc6eSPaulo Zanoni 
1602c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1603c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1604c008bc6eSPaulo Zanoni 	}
1605c008bc6eSPaulo Zanoni 
1606c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1607c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1608c008bc6eSPaulo Zanoni }
1609c008bc6eSPaulo Zanoni 
16109719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
16119719fb98SPaulo Zanoni {
16129719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
16139719fb98SPaulo Zanoni 	int i;
16149719fb98SPaulo Zanoni 
16159719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
16169719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
16179719fb98SPaulo Zanoni 
16189719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
16199719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
16209719fb98SPaulo Zanoni 
16219719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
16229719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
16239719fb98SPaulo Zanoni 
16249719fb98SPaulo Zanoni 	for (i = 0; i < 3; i++) {
16259719fb98SPaulo Zanoni 		if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
16269719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
16279719fb98SPaulo Zanoni 		if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
16289719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
16299719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
16309719fb98SPaulo Zanoni 		}
16319719fb98SPaulo Zanoni 	}
16329719fb98SPaulo Zanoni 
16339719fb98SPaulo Zanoni 	/* check event from PCH */
16349719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
16359719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
16369719fb98SPaulo Zanoni 
16379719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
16389719fb98SPaulo Zanoni 
16399719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
16409719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
16419719fb98SPaulo Zanoni 	}
16429719fb98SPaulo Zanoni }
16439719fb98SPaulo Zanoni 
1644f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1645b1f14ad0SJesse Barnes {
1646b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1647b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1648f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
16490e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1650b1f14ad0SJesse Barnes 
1651b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1652b1f14ad0SJesse Barnes 
16538664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
16548664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1655907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
16568664281bSPaulo Zanoni 
1657b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1658b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1659b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
166023a78516SPaulo Zanoni 	POSTING_READ(DEIER);
16610e43406bSChris Wilson 
166244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
166344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
166444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
166544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
166644498aeaSPaulo Zanoni 	 * due to its back queue). */
1667ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
166844498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
166944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
167044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1671ab5c608bSBen Widawsky 	}
167244498aeaSPaulo Zanoni 
16730e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
16740e43406bSChris Wilson 	if (gt_iir) {
1675d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
16760e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1677d8fc8a47SPaulo Zanoni 		else
1678d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
16790e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
16800e43406bSChris Wilson 		ret = IRQ_HANDLED;
16810e43406bSChris Wilson 	}
1682b1f14ad0SJesse Barnes 
1683b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
16840e43406bSChris Wilson 	if (de_iir) {
1685f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
16869719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1687f1af8fc1SPaulo Zanoni 		else
1688f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
16890e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
16900e43406bSChris Wilson 		ret = IRQ_HANDLED;
16910e43406bSChris Wilson 	}
16920e43406bSChris Wilson 
1693f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1694f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
16950e43406bSChris Wilson 		if (pm_iir) {
1696d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1697b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
16980e43406bSChris Wilson 			ret = IRQ_HANDLED;
16990e43406bSChris Wilson 		}
1700f1af8fc1SPaulo Zanoni 	}
1701b1f14ad0SJesse Barnes 
1702b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1703b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1704ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
170544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
170644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1707ab5c608bSBen Widawsky 	}
1708b1f14ad0SJesse Barnes 
1709b1f14ad0SJesse Barnes 	return ret;
1710b1f14ad0SJesse Barnes }
1711b1f14ad0SJesse Barnes 
171217e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
171317e1df07SDaniel Vetter 			       bool reset_completed)
171417e1df07SDaniel Vetter {
171517e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
171617e1df07SDaniel Vetter 	int i;
171717e1df07SDaniel Vetter 
171817e1df07SDaniel Vetter 	/*
171917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
172017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
172117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
172217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
172317e1df07SDaniel Vetter 	 */
172417e1df07SDaniel Vetter 
172517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
172617e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
172717e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
172817e1df07SDaniel Vetter 
172917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
173017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
173117e1df07SDaniel Vetter 
173217e1df07SDaniel Vetter 	/*
173317e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
173417e1df07SDaniel Vetter 	 * reset state is cleared.
173517e1df07SDaniel Vetter 	 */
173617e1df07SDaniel Vetter 	if (reset_completed)
173717e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
173817e1df07SDaniel Vetter }
173917e1df07SDaniel Vetter 
17408a905236SJesse Barnes /**
17418a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
17428a905236SJesse Barnes  * @work: work struct
17438a905236SJesse Barnes  *
17448a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
17458a905236SJesse Barnes  * was detected.
17468a905236SJesse Barnes  */
17478a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
17488a905236SJesse Barnes {
17491f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
17501f83fee0SDaniel Vetter 						    work);
17511f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
17521f83fee0SDaniel Vetter 						    gpu_error);
17538a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1754cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1755cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1756cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
175717e1df07SDaniel Vetter 	int ret;
17588a905236SJesse Barnes 
17595bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
17608a905236SJesse Barnes 
17617db0ba24SDaniel Vetter 	/*
17627db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
17637db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
17647db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
17657db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
17667db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
17677db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
17687db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
17697db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
17707db0ba24SDaniel Vetter 	 */
17717db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
177244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
17735bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
17747db0ba24SDaniel Vetter 				   reset_event);
17751f83fee0SDaniel Vetter 
177617e1df07SDaniel Vetter 		/*
177717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
177817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
177917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
178017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
178117e1df07SDaniel Vetter 		 */
1782f69061beSDaniel Vetter 		ret = i915_reset(dev);
1783f69061beSDaniel Vetter 
178417e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
178517e1df07SDaniel Vetter 
1786f69061beSDaniel Vetter 		if (ret == 0) {
1787f69061beSDaniel Vetter 			/*
1788f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1789f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1790f69061beSDaniel Vetter 			 * complete.
1791f69061beSDaniel Vetter 			 *
1792f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1793f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1794f69061beSDaniel Vetter 			 * updates before
1795f69061beSDaniel Vetter 			 * the counter increment.
1796f69061beSDaniel Vetter 			 */
1797f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1798f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1799f69061beSDaniel Vetter 
18005bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
1801f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
18021f83fee0SDaniel Vetter 		} else {
18031f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1804f316a42cSBen Gamari 		}
18051f83fee0SDaniel Vetter 
180617e1df07SDaniel Vetter 		/*
180717e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
180817e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
180917e1df07SDaniel Vetter 		 */
181017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
1811f316a42cSBen Gamari 	}
18128a905236SJesse Barnes }
18138a905236SJesse Barnes 
181435aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1815c0e09200SDave Airlie {
18168a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1817bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
181863eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1819050ee91fSBen Widawsky 	int pipe, i;
182063eeaf38SJesse Barnes 
182135aed2e6SChris Wilson 	if (!eir)
182235aed2e6SChris Wilson 		return;
182363eeaf38SJesse Barnes 
1824a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
18258a905236SJesse Barnes 
1826bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1827bd9854f9SBen Widawsky 
18288a905236SJesse Barnes 	if (IS_G4X(dev)) {
18298a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
18308a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
18318a905236SJesse Barnes 
1832a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1833a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1834050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1835050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1836a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1837a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
18388a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
18393143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
18408a905236SJesse Barnes 		}
18418a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
18428a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1843a70491ccSJoe Perches 			pr_err("page table error\n");
1844a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
18458a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
18463143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
18478a905236SJesse Barnes 		}
18488a905236SJesse Barnes 	}
18498a905236SJesse Barnes 
1850a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
185163eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
185263eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1853a70491ccSJoe Perches 			pr_err("page table error\n");
1854a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
185563eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
18563143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
185763eeaf38SJesse Barnes 		}
18588a905236SJesse Barnes 	}
18598a905236SJesse Barnes 
186063eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1861a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
18629db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1863a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
18649db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
186563eeaf38SJesse Barnes 		/* pipestat has already been acked */
186663eeaf38SJesse Barnes 	}
186763eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1868a70491ccSJoe Perches 		pr_err("instruction error\n");
1869a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1870050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1871050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1872a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
187363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
187463eeaf38SJesse Barnes 
1875a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1876a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1877a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
187863eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
18793143a2bfSChris Wilson 			POSTING_READ(IPEIR);
188063eeaf38SJesse Barnes 		} else {
188163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
188263eeaf38SJesse Barnes 
1883a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1884a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1885a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1886a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
188763eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
18883143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
188963eeaf38SJesse Barnes 		}
189063eeaf38SJesse Barnes 	}
189163eeaf38SJesse Barnes 
189263eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
18933143a2bfSChris Wilson 	POSTING_READ(EIR);
189463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
189563eeaf38SJesse Barnes 	if (eir) {
189663eeaf38SJesse Barnes 		/*
189763eeaf38SJesse Barnes 		 * some errors might have become stuck,
189863eeaf38SJesse Barnes 		 * mask them.
189963eeaf38SJesse Barnes 		 */
190063eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
190163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
190263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
190363eeaf38SJesse Barnes 	}
190435aed2e6SChris Wilson }
190535aed2e6SChris Wilson 
190635aed2e6SChris Wilson /**
190735aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
190835aed2e6SChris Wilson  * @dev: drm device
190935aed2e6SChris Wilson  *
191035aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
191135aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
191235aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
191335aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
191435aed2e6SChris Wilson  * of a ring dump etc.).
191535aed2e6SChris Wilson  */
1916527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
191735aed2e6SChris Wilson {
191835aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
191935aed2e6SChris Wilson 
192035aed2e6SChris Wilson 	i915_capture_error_state(dev);
192135aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
19228a905236SJesse Barnes 
1923ba1234d1SBen Gamari 	if (wedged) {
1924f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1925f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1926ba1234d1SBen Gamari 
192711ed50ecSBen Gamari 		/*
192817e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
192917e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
193017e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
193117e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
193217e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
193317e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
193417e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
193517e1df07SDaniel Vetter 		 *
193617e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
193717e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
193817e1df07SDaniel Vetter 		 * counter atomic_t.
193911ed50ecSBen Gamari 		 */
194017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
194111ed50ecSBen Gamari 	}
194211ed50ecSBen Gamari 
1943122f46baSDaniel Vetter 	/*
1944122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
1945122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
1946122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1947122f46baSDaniel Vetter 	 * code will deadlock.
1948122f46baSDaniel Vetter 	 */
1949122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
19508a905236SJesse Barnes }
19518a905236SJesse Barnes 
195221ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
19534e5359cdSSimon Farnsworth {
19544e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
19554e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
19564e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
195705394f39SChris Wilson 	struct drm_i915_gem_object *obj;
19584e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
19594e5359cdSSimon Farnsworth 	unsigned long flags;
19604e5359cdSSimon Farnsworth 	bool stall_detected;
19614e5359cdSSimon Farnsworth 
19624e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
19634e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
19644e5359cdSSimon Farnsworth 		return;
19654e5359cdSSimon Farnsworth 
19664e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
19674e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
19684e5359cdSSimon Farnsworth 
1969e7d841caSChris Wilson 	if (work == NULL ||
1970e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1971e7d841caSChris Wilson 	    !work->enable_stall_check) {
19724e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
19734e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
19744e5359cdSSimon Farnsworth 		return;
19754e5359cdSSimon Farnsworth 	}
19764e5359cdSSimon Farnsworth 
19774e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
197805394f39SChris Wilson 	obj = work->pending_flip_obj;
1979a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
19809db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1981446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1982f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
19834e5359cdSSimon Farnsworth 	} else {
19849db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
1985f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
198601f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
19874e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
19884e5359cdSSimon Farnsworth 	}
19894e5359cdSSimon Farnsworth 
19904e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
19914e5359cdSSimon Farnsworth 
19924e5359cdSSimon Farnsworth 	if (stall_detected) {
19934e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
19944e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
19954e5359cdSSimon Farnsworth 	}
19964e5359cdSSimon Farnsworth }
19974e5359cdSSimon Farnsworth 
199842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
199942f52ef8SKeith Packard  * we use as a pipe index
200042f52ef8SKeith Packard  */
2001f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
20020a3e67a4SJesse Barnes {
20030a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2004e9d21d7fSKeith Packard 	unsigned long irqflags;
200571e0ffa5SJesse Barnes 
20065eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
200771e0ffa5SJesse Barnes 		return -EINVAL;
20080a3e67a4SJesse Barnes 
20091ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2010f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
20117c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
20127c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
20130a3e67a4SJesse Barnes 	else
20147c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
20157c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
20168692d00eSChris Wilson 
20178692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
20188692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
20196b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
20201ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20218692d00eSChris Wilson 
20220a3e67a4SJesse Barnes 	return 0;
20230a3e67a4SJesse Barnes }
20240a3e67a4SJesse Barnes 
2025f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2026f796cf8fSJesse Barnes {
2027f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2028f796cf8fSJesse Barnes 	unsigned long irqflags;
2029b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2030b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
2031f796cf8fSJesse Barnes 
2032f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2033f796cf8fSJesse Barnes 		return -EINVAL;
2034f796cf8fSJesse Barnes 
2035f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2036b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2037b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2038b1f14ad0SJesse Barnes 
2039b1f14ad0SJesse Barnes 	return 0;
2040b1f14ad0SJesse Barnes }
2041b1f14ad0SJesse Barnes 
20427e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
20437e231dbeSJesse Barnes {
20447e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20457e231dbeSJesse Barnes 	unsigned long irqflags;
204631acc7f5SJesse Barnes 	u32 imr;
20477e231dbeSJesse Barnes 
20487e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
20497e231dbeSJesse Barnes 		return -EINVAL;
20507e231dbeSJesse Barnes 
20517e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20527e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
205331acc7f5SJesse Barnes 	if (pipe == 0)
20547e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
205531acc7f5SJesse Barnes 	else
20567e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
20577e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
205831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
205931acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
20607e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20617e231dbeSJesse Barnes 
20627e231dbeSJesse Barnes 	return 0;
20637e231dbeSJesse Barnes }
20647e231dbeSJesse Barnes 
206542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
206642f52ef8SKeith Packard  * we use as a pipe index
206742f52ef8SKeith Packard  */
2068f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
20690a3e67a4SJesse Barnes {
20700a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2071e9d21d7fSKeith Packard 	unsigned long irqflags;
20720a3e67a4SJesse Barnes 
20731ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20748692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
20756b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
20768692d00eSChris Wilson 
20777c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
20787c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
20797c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
20801ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20810a3e67a4SJesse Barnes }
20820a3e67a4SJesse Barnes 
2083f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2084f796cf8fSJesse Barnes {
2085f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2086f796cf8fSJesse Barnes 	unsigned long irqflags;
2087b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2088b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
2089f796cf8fSJesse Barnes 
2090f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2091b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2092b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2093b1f14ad0SJesse Barnes }
2094b1f14ad0SJesse Barnes 
20957e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
20967e231dbeSJesse Barnes {
20977e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20987e231dbeSJesse Barnes 	unsigned long irqflags;
209931acc7f5SJesse Barnes 	u32 imr;
21007e231dbeSJesse Barnes 
21017e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
210231acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
210331acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
21047e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
210531acc7f5SJesse Barnes 	if (pipe == 0)
21067e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
210731acc7f5SJesse Barnes 	else
21087e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21097e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
21107e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
21117e231dbeSJesse Barnes }
21127e231dbeSJesse Barnes 
2113893eead0SChris Wilson static u32
2114893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2115852835f3SZou Nan hai {
2116893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2117893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2118893eead0SChris Wilson }
2119893eead0SChris Wilson 
21209107e9d2SChris Wilson static bool
21219107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2122893eead0SChris Wilson {
21239107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
21249107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2125f65d9421SBen Gamari }
2126f65d9421SBen Gamari 
21276274f212SChris Wilson static struct intel_ring_buffer *
21286274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2129a24a11e6SChris Wilson {
2130a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
21316274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2132a24a11e6SChris Wilson 
2133a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2134a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2135a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
21366274f212SChris Wilson 		return NULL;
2137a24a11e6SChris Wilson 
2138a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2139a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2140a24a11e6SChris Wilson 	 */
21416274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2142a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2143a24a11e6SChris Wilson 	do {
2144a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2145a24a11e6SChris Wilson 		if (cmd == ipehr)
2146a24a11e6SChris Wilson 			break;
2147a24a11e6SChris Wilson 
2148a24a11e6SChris Wilson 		acthd -= 4;
2149a24a11e6SChris Wilson 		if (acthd < acthd_min)
21506274f212SChris Wilson 			return NULL;
2151a24a11e6SChris Wilson 	} while (1);
2152a24a11e6SChris Wilson 
21536274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
21546274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2155a24a11e6SChris Wilson }
2156a24a11e6SChris Wilson 
21576274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
21586274f212SChris Wilson {
21596274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
21606274f212SChris Wilson 	struct intel_ring_buffer *signaller;
21616274f212SChris Wilson 	u32 seqno, ctl;
21626274f212SChris Wilson 
21636274f212SChris Wilson 	ring->hangcheck.deadlock = true;
21646274f212SChris Wilson 
21656274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
21666274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
21676274f212SChris Wilson 		return -1;
21686274f212SChris Wilson 
21696274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
21706274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
21716274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
21726274f212SChris Wilson 		return -1;
21736274f212SChris Wilson 
21746274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
21756274f212SChris Wilson }
21766274f212SChris Wilson 
21776274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
21786274f212SChris Wilson {
21796274f212SChris Wilson 	struct intel_ring_buffer *ring;
21806274f212SChris Wilson 	int i;
21816274f212SChris Wilson 
21826274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
21836274f212SChris Wilson 		ring->hangcheck.deadlock = false;
21846274f212SChris Wilson }
21856274f212SChris Wilson 
2186ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2187ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
21881ec14ad3SChris Wilson {
21891ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
21901ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
21919107e9d2SChris Wilson 	u32 tmp;
21929107e9d2SChris Wilson 
21936274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2194f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
21956274f212SChris Wilson 
21969107e9d2SChris Wilson 	if (IS_GEN2(dev))
2197f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
21989107e9d2SChris Wilson 
21999107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
22009107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
22019107e9d2SChris Wilson 	 * and break the hang. This should work on
22029107e9d2SChris Wilson 	 * all but the second generation chipsets.
22039107e9d2SChris Wilson 	 */
22049107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
22051ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
22061ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
22071ec14ad3SChris Wilson 			  ring->name);
220809e14bf3SChris Wilson 		i915_handle_error(dev, false);
22091ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2210f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
22111ec14ad3SChris Wilson 	}
2212a24a11e6SChris Wilson 
22136274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
22146274f212SChris Wilson 		switch (semaphore_passed(ring)) {
22156274f212SChris Wilson 		default:
2216f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
22176274f212SChris Wilson 		case 1:
2218a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2219a24a11e6SChris Wilson 				  ring->name);
222009e14bf3SChris Wilson 			i915_handle_error(dev, false);
2221a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2222f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
22236274f212SChris Wilson 		case 0:
2224f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
22256274f212SChris Wilson 		}
22269107e9d2SChris Wilson 	}
22279107e9d2SChris Wilson 
2228f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2229a24a11e6SChris Wilson }
2230d1e61e7fSChris Wilson 
2231f65d9421SBen Gamari /**
2232f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
223305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
223405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
223505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
223605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
223705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2238f65d9421SBen Gamari  */
2239a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2240f65d9421SBen Gamari {
2241f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2242f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2243b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2244b4519513SChris Wilson 	int i;
224505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
22469107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
22479107e9d2SChris Wilson #define BUSY 1
22489107e9d2SChris Wilson #define KICK 5
22499107e9d2SChris Wilson #define HUNG 20
22509107e9d2SChris Wilson #define FIRE 30
2251893eead0SChris Wilson 
22523e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
22533e0dc6b0SBen Widawsky 		return;
22543e0dc6b0SBen Widawsky 
2255b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
225605407ff8SMika Kuoppala 		u32 seqno, acthd;
22579107e9d2SChris Wilson 		bool busy = true;
2258b4519513SChris Wilson 
22596274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
22606274f212SChris Wilson 
226105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
226205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
226305407ff8SMika Kuoppala 
226405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
22659107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2266da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2267da661464SMika Kuoppala 
22689107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
22699107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2270094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
22719107e9d2SChris Wilson 						DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
22729107e9d2SChris Wilson 							  ring->name);
22739107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2274094f9a54SChris Wilson 					}
2275094f9a54SChris Wilson 					/* Safeguard against driver failure */
2276094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
22779107e9d2SChris Wilson 				} else
22789107e9d2SChris Wilson 					busy = false;
227905407ff8SMika Kuoppala 			} else {
22806274f212SChris Wilson 				/* We always increment the hangcheck score
22816274f212SChris Wilson 				 * if the ring is busy and still processing
22826274f212SChris Wilson 				 * the same request, so that no single request
22836274f212SChris Wilson 				 * can run indefinitely (such as a chain of
22846274f212SChris Wilson 				 * batches). The only time we do not increment
22856274f212SChris Wilson 				 * the hangcheck score on this ring, if this
22866274f212SChris Wilson 				 * ring is in a legitimate wait for another
22876274f212SChris Wilson 				 * ring. In that case the waiting ring is a
22886274f212SChris Wilson 				 * victim and we want to be sure we catch the
22896274f212SChris Wilson 				 * right culprit. Then every time we do kick
22906274f212SChris Wilson 				 * the ring, add a small increment to the
22916274f212SChris Wilson 				 * score so that we can catch a batch that is
22926274f212SChris Wilson 				 * being repeatedly kicked and so responsible
22936274f212SChris Wilson 				 * for stalling the machine.
22949107e9d2SChris Wilson 				 */
2295ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2296ad8beaeaSMika Kuoppala 								    acthd);
2297ad8beaeaSMika Kuoppala 
2298ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2299da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2300f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
23016274f212SChris Wilson 					break;
2302f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2303ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
23046274f212SChris Wilson 					break;
2305f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2306ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
23076274f212SChris Wilson 					break;
2308f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2309ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
23106274f212SChris Wilson 					stuck[i] = true;
23116274f212SChris Wilson 					break;
23126274f212SChris Wilson 				}
231305407ff8SMika Kuoppala 			}
23149107e9d2SChris Wilson 		} else {
2315da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2316da661464SMika Kuoppala 
23179107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
23189107e9d2SChris Wilson 			 * attempts across multiple batches.
23199107e9d2SChris Wilson 			 */
23209107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
23219107e9d2SChris Wilson 				ring->hangcheck.score--;
2322cbb465e7SChris Wilson 		}
2323f65d9421SBen Gamari 
232405407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
232505407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
23269107e9d2SChris Wilson 		busy_count += busy;
232705407ff8SMika Kuoppala 	}
232805407ff8SMika Kuoppala 
232905407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
23309107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2331b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
233205407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2333a43adf07SChris Wilson 				 ring->name);
2334a43adf07SChris Wilson 			rings_hung++;
233505407ff8SMika Kuoppala 		}
233605407ff8SMika Kuoppala 	}
233705407ff8SMika Kuoppala 
233805407ff8SMika Kuoppala 	if (rings_hung)
233905407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
234005407ff8SMika Kuoppala 
234105407ff8SMika Kuoppala 	if (busy_count)
234205407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
234305407ff8SMika Kuoppala 		 * being added */
234410cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
234510cd45b6SMika Kuoppala }
234610cd45b6SMika Kuoppala 
234710cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
234810cd45b6SMika Kuoppala {
234910cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
235010cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
235110cd45b6SMika Kuoppala 		return;
235210cd45b6SMika Kuoppala 
235399584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
235410cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2355f65d9421SBen Gamari }
2356f65d9421SBen Gamari 
235791738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
235891738a95SPaulo Zanoni {
235991738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
236091738a95SPaulo Zanoni 
236191738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
236291738a95SPaulo Zanoni 		return;
236391738a95SPaulo Zanoni 
236491738a95SPaulo Zanoni 	/* south display irq */
236591738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
236691738a95SPaulo Zanoni 	/*
236791738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
236891738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
236991738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
237091738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
237191738a95SPaulo Zanoni 	 */
237291738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
237391738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
237491738a95SPaulo Zanoni }
237591738a95SPaulo Zanoni 
2376d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2377d18ea1b5SDaniel Vetter {
2378d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2379d18ea1b5SDaniel Vetter 
2380d18ea1b5SDaniel Vetter 	/* and GT */
2381d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2382d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2383d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2384d18ea1b5SDaniel Vetter 
2385d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2386d18ea1b5SDaniel Vetter 		/* and PM */
2387d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2388d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2389d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2390d18ea1b5SDaniel Vetter 	}
2391d18ea1b5SDaniel Vetter }
2392d18ea1b5SDaniel Vetter 
2393c0e09200SDave Airlie /* drm_dma.h hooks
2394c0e09200SDave Airlie */
2395f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2396036a4a7dSZhenyu Wang {
2397036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2398036a4a7dSZhenyu Wang 
23994697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
24004697995bSJesse Barnes 
2401036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2402bdfcdb63SDaniel Vetter 
2403036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2404036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
24053143a2bfSChris Wilson 	POSTING_READ(DEIER);
2406036a4a7dSZhenyu Wang 
2407d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2408c650156aSZhenyu Wang 
240991738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
24107d99163dSBen Widawsky }
24117d99163dSBen Widawsky 
24127e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
24137e231dbeSJesse Barnes {
24147e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24157e231dbeSJesse Barnes 	int pipe;
24167e231dbeSJesse Barnes 
24177e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
24187e231dbeSJesse Barnes 
24197e231dbeSJesse Barnes 	/* VLV magic */
24207e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
24217e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
24227e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
24237e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
24247e231dbeSJesse Barnes 
24257e231dbeSJesse Barnes 	/* and GT */
24267e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
24277e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2428d18ea1b5SDaniel Vetter 
2429d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
24307e231dbeSJesse Barnes 
24317e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
24327e231dbeSJesse Barnes 
24337e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
24347e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
24357e231dbeSJesse Barnes 	for_each_pipe(pipe)
24367e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
24377e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24387e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
24397e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
24407e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
24417e231dbeSJesse Barnes }
24427e231dbeSJesse Barnes 
244382a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
244482a28bcfSDaniel Vetter {
244582a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
244682a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
244782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2448fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
244982a28bcfSDaniel Vetter 
245082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2451fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
245282a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2453cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2454fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
245582a28bcfSDaniel Vetter 	} else {
2456fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
245782a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2458cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2459fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
246082a28bcfSDaniel Vetter 	}
246182a28bcfSDaniel Vetter 
2462fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
246382a28bcfSDaniel Vetter 
24647fe0b973SKeith Packard 	/*
24657fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
24667fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
24677fe0b973SKeith Packard 	 *
24687fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
24697fe0b973SKeith Packard 	 */
24707fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
24717fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
24727fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
24737fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
24747fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
24757fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
24767fe0b973SKeith Packard }
24777fe0b973SKeith Packard 
2478d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2479d46da437SPaulo Zanoni {
2480d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
248182a28bcfSDaniel Vetter 	u32 mask;
2482d46da437SPaulo Zanoni 
2483692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2484692a04cfSDaniel Vetter 		return;
2485692a04cfSDaniel Vetter 
24868664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
24878664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2488de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
24898664281bSPaulo Zanoni 	} else {
24908664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
24918664281bSPaulo Zanoni 
24928664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
24938664281bSPaulo Zanoni 	}
2494ab5c608bSBen Widawsky 
2495d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2496d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2497d46da437SPaulo Zanoni }
2498d46da437SPaulo Zanoni 
24990a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
25000a9a8c91SDaniel Vetter {
25010a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
25020a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
25030a9a8c91SDaniel Vetter 
25040a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
25050a9a8c91SDaniel Vetter 
25060a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2507040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
25080a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
250935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
251035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
25110a9a8c91SDaniel Vetter 	}
25120a9a8c91SDaniel Vetter 
25130a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
25140a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
25150a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
25160a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
25170a9a8c91SDaniel Vetter 	} else {
25180a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
25190a9a8c91SDaniel Vetter 	}
25200a9a8c91SDaniel Vetter 
25210a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
25220a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
25230a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
25240a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
25250a9a8c91SDaniel Vetter 
25260a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
25270a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
25280a9a8c91SDaniel Vetter 
25290a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
25300a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
25310a9a8c91SDaniel Vetter 
2532605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
25330a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2534605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
25350a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
25360a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
25370a9a8c91SDaniel Vetter 	}
25380a9a8c91SDaniel Vetter }
25390a9a8c91SDaniel Vetter 
2540f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2541036a4a7dSZhenyu Wang {
25424bc9d430SDaniel Vetter 	unsigned long irqflags;
2543036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25448e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
25458e76f8dcSPaulo Zanoni 
25468e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
25478e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
25488e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
25498e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
25508e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
25518e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
25528e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
25538e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
25548e76f8dcSPaulo Zanoni 
25558e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
25568e76f8dcSPaulo Zanoni 	} else {
25578e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2558ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
25595b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
25605b3a856bSDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
25615b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
25625b3a856bSDaniel Vetter 				DE_POISON);
25638e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
25648e76f8dcSPaulo Zanoni 	}
2565036a4a7dSZhenyu Wang 
25661ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2567036a4a7dSZhenyu Wang 
2568036a4a7dSZhenyu Wang 	/* should always can generate irq */
2569036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
25701ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
25718e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
25723143a2bfSChris Wilson 	POSTING_READ(DEIER);
2573036a4a7dSZhenyu Wang 
25740a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2575036a4a7dSZhenyu Wang 
2576d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
25777fe0b973SKeith Packard 
2578f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
25796005ce42SDaniel Vetter 		/* Enable PCU event interrupts
25806005ce42SDaniel Vetter 		 *
25816005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
25824bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
25834bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
25844bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2585f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
25864bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2587f97108d1SJesse Barnes 	}
2588f97108d1SJesse Barnes 
2589036a4a7dSZhenyu Wang 	return 0;
2590036a4a7dSZhenyu Wang }
2591036a4a7dSZhenyu Wang 
25927e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
25937e231dbeSJesse Barnes {
25947e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25957e231dbeSJesse Barnes 	u32 enable_mask;
259631acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2597b79480baSDaniel Vetter 	unsigned long irqflags;
25987e231dbeSJesse Barnes 
25997e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
260031acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
260131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
260231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
26037e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
26047e231dbeSJesse Barnes 
260531acc7f5SJesse Barnes 	/*
260631acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
260731acc7f5SJesse Barnes 	 * toggle them based on usage.
260831acc7f5SJesse Barnes 	 */
260931acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
261031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
261131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
26127e231dbeSJesse Barnes 
261320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
261420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
261520afbda2SDaniel Vetter 
26167e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
26177e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
26187e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26197e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
26207e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
26217e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
26227e231dbeSJesse Barnes 
2623b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2624b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2625b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
262631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2627515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
262831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2629b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
263031acc7f5SJesse Barnes 
26317e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26327e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26337e231dbeSJesse Barnes 
26340a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
26357e231dbeSJesse Barnes 
26367e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
26377e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
26387e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
26397e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
26407e231dbeSJesse Barnes #endif
26417e231dbeSJesse Barnes 
26427e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
264320afbda2SDaniel Vetter 
264420afbda2SDaniel Vetter 	return 0;
264520afbda2SDaniel Vetter }
264620afbda2SDaniel Vetter 
26477e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
26487e231dbeSJesse Barnes {
26497e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26507e231dbeSJesse Barnes 	int pipe;
26517e231dbeSJesse Barnes 
26527e231dbeSJesse Barnes 	if (!dev_priv)
26537e231dbeSJesse Barnes 		return;
26547e231dbeSJesse Barnes 
2655ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2656ac4c16c5SEgbert Eich 
26577e231dbeSJesse Barnes 	for_each_pipe(pipe)
26587e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
26597e231dbeSJesse Barnes 
26607e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
26617e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
26627e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
26637e231dbeSJesse Barnes 	for_each_pipe(pipe)
26647e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
26657e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26667e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
26677e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
26687e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
26697e231dbeSJesse Barnes }
26707e231dbeSJesse Barnes 
2671f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2672036a4a7dSZhenyu Wang {
2673036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26744697995bSJesse Barnes 
26754697995bSJesse Barnes 	if (!dev_priv)
26764697995bSJesse Barnes 		return;
26774697995bSJesse Barnes 
2678ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2679ac4c16c5SEgbert Eich 
2680036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2681036a4a7dSZhenyu Wang 
2682036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2683036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2684036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
26858664281bSPaulo Zanoni 	if (IS_GEN7(dev))
26868664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2687036a4a7dSZhenyu Wang 
2688036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2689036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2690036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2691192aac1fSKeith Packard 
2692ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2693ab5c608bSBen Widawsky 		return;
2694ab5c608bSBen Widawsky 
2695192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2696192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2697192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
26988664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
26998664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2700036a4a7dSZhenyu Wang }
2701036a4a7dSZhenyu Wang 
2702c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2703c2798b19SChris Wilson {
2704c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2705c2798b19SChris Wilson 	int pipe;
2706c2798b19SChris Wilson 
2707c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2708c2798b19SChris Wilson 
2709c2798b19SChris Wilson 	for_each_pipe(pipe)
2710c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2711c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2712c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2713c2798b19SChris Wilson 	POSTING_READ16(IER);
2714c2798b19SChris Wilson }
2715c2798b19SChris Wilson 
2716c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2717c2798b19SChris Wilson {
2718c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2719c2798b19SChris Wilson 
2720c2798b19SChris Wilson 	I915_WRITE16(EMR,
2721c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2722c2798b19SChris Wilson 
2723c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2724c2798b19SChris Wilson 	dev_priv->irq_mask =
2725c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2726c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2727c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2728c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2729c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2730c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2731c2798b19SChris Wilson 
2732c2798b19SChris Wilson 	I915_WRITE16(IER,
2733c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2734c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2735c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2736c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2737c2798b19SChris Wilson 	POSTING_READ16(IER);
2738c2798b19SChris Wilson 
2739c2798b19SChris Wilson 	return 0;
2740c2798b19SChris Wilson }
2741c2798b19SChris Wilson 
274290a72f87SVille Syrjälä /*
274390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
274490a72f87SVille Syrjälä  */
274590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
274690a72f87SVille Syrjälä 			       int pipe, u16 iir)
274790a72f87SVille Syrjälä {
274890a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
274990a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
275090a72f87SVille Syrjälä 
275190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
275290a72f87SVille Syrjälä 		return false;
275390a72f87SVille Syrjälä 
275490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
275590a72f87SVille Syrjälä 		return false;
275690a72f87SVille Syrjälä 
275790a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
275890a72f87SVille Syrjälä 
275990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
276090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
276190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
276290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
276390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
276490a72f87SVille Syrjälä 	 */
276590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
276690a72f87SVille Syrjälä 		return false;
276790a72f87SVille Syrjälä 
276890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
276990a72f87SVille Syrjälä 
277090a72f87SVille Syrjälä 	return true;
277190a72f87SVille Syrjälä }
277290a72f87SVille Syrjälä 
2773ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2774c2798b19SChris Wilson {
2775c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2776c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2777c2798b19SChris Wilson 	u16 iir, new_iir;
2778c2798b19SChris Wilson 	u32 pipe_stats[2];
2779c2798b19SChris Wilson 	unsigned long irqflags;
2780c2798b19SChris Wilson 	int pipe;
2781c2798b19SChris Wilson 	u16 flip_mask =
2782c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2783c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2784c2798b19SChris Wilson 
2785c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2786c2798b19SChris Wilson 
2787c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2788c2798b19SChris Wilson 	if (iir == 0)
2789c2798b19SChris Wilson 		return IRQ_NONE;
2790c2798b19SChris Wilson 
2791c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2792c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2793c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2794c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2795c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2796c2798b19SChris Wilson 		 */
2797c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2798c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2799c2798b19SChris Wilson 			i915_handle_error(dev, false);
2800c2798b19SChris Wilson 
2801c2798b19SChris Wilson 		for_each_pipe(pipe) {
2802c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2803c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2804c2798b19SChris Wilson 
2805c2798b19SChris Wilson 			/*
2806c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2807c2798b19SChris Wilson 			 */
2808c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2809c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2810c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2811c2798b19SChris Wilson 							 pipe_name(pipe));
2812c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2813c2798b19SChris Wilson 			}
2814c2798b19SChris Wilson 		}
2815c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2816c2798b19SChris Wilson 
2817c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2818c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2819c2798b19SChris Wilson 
2820d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2821c2798b19SChris Wilson 
2822c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2823c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2824c2798b19SChris Wilson 
2825c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
282690a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
282790a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2828c2798b19SChris Wilson 
2829c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
283090a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
283190a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2832c2798b19SChris Wilson 
2833c2798b19SChris Wilson 		iir = new_iir;
2834c2798b19SChris Wilson 	}
2835c2798b19SChris Wilson 
2836c2798b19SChris Wilson 	return IRQ_HANDLED;
2837c2798b19SChris Wilson }
2838c2798b19SChris Wilson 
2839c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2840c2798b19SChris Wilson {
2841c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2842c2798b19SChris Wilson 	int pipe;
2843c2798b19SChris Wilson 
2844c2798b19SChris Wilson 	for_each_pipe(pipe) {
2845c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2846c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2847c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2848c2798b19SChris Wilson 	}
2849c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2850c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2851c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2852c2798b19SChris Wilson }
2853c2798b19SChris Wilson 
2854a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2855a266c7d5SChris Wilson {
2856a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2857a266c7d5SChris Wilson 	int pipe;
2858a266c7d5SChris Wilson 
2859a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2860a266c7d5SChris Wilson 
2861a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2862a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2863a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2864a266c7d5SChris Wilson 	}
2865a266c7d5SChris Wilson 
286600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2867a266c7d5SChris Wilson 	for_each_pipe(pipe)
2868a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2869a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2870a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2871a266c7d5SChris Wilson 	POSTING_READ(IER);
2872a266c7d5SChris Wilson }
2873a266c7d5SChris Wilson 
2874a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2875a266c7d5SChris Wilson {
2876a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
287738bde180SChris Wilson 	u32 enable_mask;
2878a266c7d5SChris Wilson 
287938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
288038bde180SChris Wilson 
288138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
288238bde180SChris Wilson 	dev_priv->irq_mask =
288338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
288438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
288538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
288638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
288738bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
288838bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
288938bde180SChris Wilson 
289038bde180SChris Wilson 	enable_mask =
289138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
289238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
289338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
289438bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
289538bde180SChris Wilson 		I915_USER_INTERRUPT;
289638bde180SChris Wilson 
2897a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
289820afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
289920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
290020afbda2SDaniel Vetter 
2901a266c7d5SChris Wilson 		/* Enable in IER... */
2902a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2903a266c7d5SChris Wilson 		/* and unmask in IMR */
2904a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2905a266c7d5SChris Wilson 	}
2906a266c7d5SChris Wilson 
2907a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2908a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2909a266c7d5SChris Wilson 	POSTING_READ(IER);
2910a266c7d5SChris Wilson 
2911f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
291220afbda2SDaniel Vetter 
291320afbda2SDaniel Vetter 	return 0;
291420afbda2SDaniel Vetter }
291520afbda2SDaniel Vetter 
291690a72f87SVille Syrjälä /*
291790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
291890a72f87SVille Syrjälä  */
291990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
292090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
292190a72f87SVille Syrjälä {
292290a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
292390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
292490a72f87SVille Syrjälä 
292590a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
292690a72f87SVille Syrjälä 		return false;
292790a72f87SVille Syrjälä 
292890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
292990a72f87SVille Syrjälä 		return false;
293090a72f87SVille Syrjälä 
293190a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
293290a72f87SVille Syrjälä 
293390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
293490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
293590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
293690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
293790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
293890a72f87SVille Syrjälä 	 */
293990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
294090a72f87SVille Syrjälä 		return false;
294190a72f87SVille Syrjälä 
294290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
294390a72f87SVille Syrjälä 
294490a72f87SVille Syrjälä 	return true;
294590a72f87SVille Syrjälä }
294690a72f87SVille Syrjälä 
2947ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2948a266c7d5SChris Wilson {
2949a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2950a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29518291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2952a266c7d5SChris Wilson 	unsigned long irqflags;
295338bde180SChris Wilson 	u32 flip_mask =
295438bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
295538bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
295638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2957a266c7d5SChris Wilson 
2958a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2959a266c7d5SChris Wilson 
2960a266c7d5SChris Wilson 	iir = I915_READ(IIR);
296138bde180SChris Wilson 	do {
296238bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
29638291ee90SChris Wilson 		bool blc_event = false;
2964a266c7d5SChris Wilson 
2965a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2966a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2967a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2968a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2969a266c7d5SChris Wilson 		 */
2970a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2971a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2972a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2973a266c7d5SChris Wilson 
2974a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2975a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2976a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2977a266c7d5SChris Wilson 
297838bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2979a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2980a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2981a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2982a266c7d5SChris Wilson 							 pipe_name(pipe));
2983a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
298438bde180SChris Wilson 				irq_received = true;
2985a266c7d5SChris Wilson 			}
2986a266c7d5SChris Wilson 		}
2987a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2988a266c7d5SChris Wilson 
2989a266c7d5SChris Wilson 		if (!irq_received)
2990a266c7d5SChris Wilson 			break;
2991a266c7d5SChris Wilson 
2992a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2993a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2994a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2995a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2996b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2997a266c7d5SChris Wilson 
2998a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2999a266c7d5SChris Wilson 				  hotplug_status);
300091d131d2SDaniel Vetter 
300110a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
300291d131d2SDaniel Vetter 
3003a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
300438bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3005a266c7d5SChris Wilson 		}
3006a266c7d5SChris Wilson 
300738bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3008a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3009a266c7d5SChris Wilson 
3010a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3011a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3012a266c7d5SChris Wilson 
3013a266c7d5SChris Wilson 		for_each_pipe(pipe) {
301438bde180SChris Wilson 			int plane = pipe;
301538bde180SChris Wilson 			if (IS_MOBILE(dev))
301638bde180SChris Wilson 				plane = !plane;
30175e2032d4SVille Syrjälä 
301890a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
301990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
302090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3021a266c7d5SChris Wilson 
3022a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3023a266c7d5SChris Wilson 				blc_event = true;
3024a266c7d5SChris Wilson 		}
3025a266c7d5SChris Wilson 
3026a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3027a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3028a266c7d5SChris Wilson 
3029a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3030a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3031a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3032a266c7d5SChris Wilson 		 * we would never get another interrupt.
3033a266c7d5SChris Wilson 		 *
3034a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3035a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3036a266c7d5SChris Wilson 		 * another one.
3037a266c7d5SChris Wilson 		 *
3038a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3039a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3040a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3041a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3042a266c7d5SChris Wilson 		 * stray interrupts.
3043a266c7d5SChris Wilson 		 */
304438bde180SChris Wilson 		ret = IRQ_HANDLED;
3045a266c7d5SChris Wilson 		iir = new_iir;
304638bde180SChris Wilson 	} while (iir & ~flip_mask);
3047a266c7d5SChris Wilson 
3048d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
30498291ee90SChris Wilson 
3050a266c7d5SChris Wilson 	return ret;
3051a266c7d5SChris Wilson }
3052a266c7d5SChris Wilson 
3053a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3054a266c7d5SChris Wilson {
3055a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3056a266c7d5SChris Wilson 	int pipe;
3057a266c7d5SChris Wilson 
3058ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3059ac4c16c5SEgbert Eich 
3060a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3061a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3062a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3063a266c7d5SChris Wilson 	}
3064a266c7d5SChris Wilson 
306500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
306655b39755SChris Wilson 	for_each_pipe(pipe) {
306755b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3068a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
306955b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
307055b39755SChris Wilson 	}
3071a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3072a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3073a266c7d5SChris Wilson 
3074a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3075a266c7d5SChris Wilson }
3076a266c7d5SChris Wilson 
3077a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3078a266c7d5SChris Wilson {
3079a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3080a266c7d5SChris Wilson 	int pipe;
3081a266c7d5SChris Wilson 
3082a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3083a266c7d5SChris Wilson 
3084a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3085a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3086a266c7d5SChris Wilson 
3087a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3088a266c7d5SChris Wilson 	for_each_pipe(pipe)
3089a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3090a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3091a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3092a266c7d5SChris Wilson 	POSTING_READ(IER);
3093a266c7d5SChris Wilson }
3094a266c7d5SChris Wilson 
3095a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3096a266c7d5SChris Wilson {
3097a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3098bbba0a97SChris Wilson 	u32 enable_mask;
3099a266c7d5SChris Wilson 	u32 error_mask;
3100b79480baSDaniel Vetter 	unsigned long irqflags;
3101a266c7d5SChris Wilson 
3102a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3103bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3104adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3105bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3106bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3107bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3108bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3109bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3110bbba0a97SChris Wilson 
3111bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
311221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
311321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3114bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3115bbba0a97SChris Wilson 
3116bbba0a97SChris Wilson 	if (IS_G4X(dev))
3117bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3118a266c7d5SChris Wilson 
3119b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3120b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3121b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3122515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3123b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3124a266c7d5SChris Wilson 
3125a266c7d5SChris Wilson 	/*
3126a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3127a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3128a266c7d5SChris Wilson 	 */
3129a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3130a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3131a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3132a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3133a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3134a266c7d5SChris Wilson 	} else {
3135a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3136a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3137a266c7d5SChris Wilson 	}
3138a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3139a266c7d5SChris Wilson 
3140a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3141a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3142a266c7d5SChris Wilson 	POSTING_READ(IER);
3143a266c7d5SChris Wilson 
314420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
314520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
314620afbda2SDaniel Vetter 
3147f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
314820afbda2SDaniel Vetter 
314920afbda2SDaniel Vetter 	return 0;
315020afbda2SDaniel Vetter }
315120afbda2SDaniel Vetter 
3152bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
315320afbda2SDaniel Vetter {
315420afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3155e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3156cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
315720afbda2SDaniel Vetter 	u32 hotplug_en;
315820afbda2SDaniel Vetter 
3159b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3160b5ea2d56SDaniel Vetter 
3161bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3162bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3163bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3164adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3165e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3166cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3167cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3168cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3169a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3170a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3171a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3172a266c7d5SChris Wilson 		*/
3173a266c7d5SChris Wilson 		if (IS_G4X(dev))
3174a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
317585fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3176a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3177a266c7d5SChris Wilson 
3178a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3179a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3180a266c7d5SChris Wilson 	}
3181bac56d5bSEgbert Eich }
3182a266c7d5SChris Wilson 
3183ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3184a266c7d5SChris Wilson {
3185a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3186a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3187a266c7d5SChris Wilson 	u32 iir, new_iir;
3188a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3189a266c7d5SChris Wilson 	unsigned long irqflags;
3190a266c7d5SChris Wilson 	int irq_received;
3191a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
319221ad8330SVille Syrjälä 	u32 flip_mask =
319321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
319421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3195a266c7d5SChris Wilson 
3196a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3197a266c7d5SChris Wilson 
3198a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3199a266c7d5SChris Wilson 
3200a266c7d5SChris Wilson 	for (;;) {
32012c8ba29fSChris Wilson 		bool blc_event = false;
32022c8ba29fSChris Wilson 
320321ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3204a266c7d5SChris Wilson 
3205a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3206a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3207a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3208a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3209a266c7d5SChris Wilson 		 */
3210a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3211a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3212a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3213a266c7d5SChris Wilson 
3214a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3215a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3216a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3217a266c7d5SChris Wilson 
3218a266c7d5SChris Wilson 			/*
3219a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3220a266c7d5SChris Wilson 			 */
3221a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3222a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3223a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3224a266c7d5SChris Wilson 							 pipe_name(pipe));
3225a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3226a266c7d5SChris Wilson 				irq_received = 1;
3227a266c7d5SChris Wilson 			}
3228a266c7d5SChris Wilson 		}
3229a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3230a266c7d5SChris Wilson 
3231a266c7d5SChris Wilson 		if (!irq_received)
3232a266c7d5SChris Wilson 			break;
3233a266c7d5SChris Wilson 
3234a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3235a266c7d5SChris Wilson 
3236a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3237adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3238a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3239b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3240b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
32414f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3242a266c7d5SChris Wilson 
3243a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3244a266c7d5SChris Wilson 				  hotplug_status);
324591d131d2SDaniel Vetter 
324610a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
324710a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
324891d131d2SDaniel Vetter 
3249a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3250a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3251a266c7d5SChris Wilson 		}
3252a266c7d5SChris Wilson 
325321ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3254a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3255a266c7d5SChris Wilson 
3256a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3257a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3258a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3259a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3260a266c7d5SChris Wilson 
3261a266c7d5SChris Wilson 		for_each_pipe(pipe) {
32622c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
326390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
326490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3265a266c7d5SChris Wilson 
3266a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3267a266c7d5SChris Wilson 				blc_event = true;
3268a266c7d5SChris Wilson 		}
3269a266c7d5SChris Wilson 
3270a266c7d5SChris Wilson 
3271a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3272a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3273a266c7d5SChris Wilson 
3274515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3275515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3276515ac2bbSDaniel Vetter 
3277a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3278a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3279a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3280a266c7d5SChris Wilson 		 * we would never get another interrupt.
3281a266c7d5SChris Wilson 		 *
3282a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3283a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3284a266c7d5SChris Wilson 		 * another one.
3285a266c7d5SChris Wilson 		 *
3286a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3287a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3288a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3289a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3290a266c7d5SChris Wilson 		 * stray interrupts.
3291a266c7d5SChris Wilson 		 */
3292a266c7d5SChris Wilson 		iir = new_iir;
3293a266c7d5SChris Wilson 	}
3294a266c7d5SChris Wilson 
3295d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
32962c8ba29fSChris Wilson 
3297a266c7d5SChris Wilson 	return ret;
3298a266c7d5SChris Wilson }
3299a266c7d5SChris Wilson 
3300a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3301a266c7d5SChris Wilson {
3302a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3303a266c7d5SChris Wilson 	int pipe;
3304a266c7d5SChris Wilson 
3305a266c7d5SChris Wilson 	if (!dev_priv)
3306a266c7d5SChris Wilson 		return;
3307a266c7d5SChris Wilson 
3308ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3309ac4c16c5SEgbert Eich 
3310a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3311a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3312a266c7d5SChris Wilson 
3313a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3314a266c7d5SChris Wilson 	for_each_pipe(pipe)
3315a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3316a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3317a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3318a266c7d5SChris Wilson 
3319a266c7d5SChris Wilson 	for_each_pipe(pipe)
3320a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3321a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3322a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3323a266c7d5SChris Wilson }
3324a266c7d5SChris Wilson 
3325ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3326ac4c16c5SEgbert Eich {
3327ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3328ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3329ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3330ac4c16c5SEgbert Eich 	unsigned long irqflags;
3331ac4c16c5SEgbert Eich 	int i;
3332ac4c16c5SEgbert Eich 
3333ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3334ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3335ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3336ac4c16c5SEgbert Eich 
3337ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3338ac4c16c5SEgbert Eich 			continue;
3339ac4c16c5SEgbert Eich 
3340ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3341ac4c16c5SEgbert Eich 
3342ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3343ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3344ac4c16c5SEgbert Eich 
3345ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3346ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3347ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3348ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3349ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3350ac4c16c5SEgbert Eich 				if (!connector->polled)
3351ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3352ac4c16c5SEgbert Eich 			}
3353ac4c16c5SEgbert Eich 		}
3354ac4c16c5SEgbert Eich 	}
3355ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3356ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3357ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3358ac4c16c5SEgbert Eich }
3359ac4c16c5SEgbert Eich 
3360f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3361f71d4af4SJesse Barnes {
33628b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
33638b2e326dSChris Wilson 
33648b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
336599584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3366c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3367a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
33688b2e326dSChris Wilson 
336999584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
337099584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
337161bac78eSDaniel Vetter 		    (unsigned long) dev);
3372ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3373ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
337461bac78eSDaniel Vetter 
337597a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
33769ee32feaSDaniel Vetter 
33774cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
33784cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
33794cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
33804cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3381f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3382f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3383391f75e2SVille Syrjälä 	} else {
3384391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3385391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3386f71d4af4SJesse Barnes 	}
3387f71d4af4SJesse Barnes 
3388c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3389f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3390f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3391c2baf4b7SVille Syrjälä 	}
3392f71d4af4SJesse Barnes 
33937e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
33947e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
33957e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
33967e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
33977e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
33987e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
33997e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3400fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3401f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3402f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3403f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3404f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3405f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3406f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3407f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
340882a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3409f71d4af4SJesse Barnes 	} else {
3410c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3411c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3412c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3413c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3414c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3415a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3416a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3417a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3418a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3419a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
342020afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3421c2798b19SChris Wilson 		} else {
3422a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3423a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3424a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3425a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3426bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3427c2798b19SChris Wilson 		}
3428f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3429f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3430f71d4af4SJesse Barnes 	}
3431f71d4af4SJesse Barnes }
343220afbda2SDaniel Vetter 
343320afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
343420afbda2SDaniel Vetter {
343520afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3436821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3437821450c6SEgbert Eich 	struct drm_connector *connector;
3438b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3439821450c6SEgbert Eich 	int i;
344020afbda2SDaniel Vetter 
3441821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3442821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3443821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3444821450c6SEgbert Eich 	}
3445821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3446821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3447821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3448821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3449821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3450821450c6SEgbert Eich 	}
3451b5ea2d56SDaniel Vetter 
3452b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3453b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3454b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
345520afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
345620afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3457b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
345820afbda2SDaniel Vetter }
3459c67a470bSPaulo Zanoni 
3460c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3461c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3462c67a470bSPaulo Zanoni {
3463c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3464c67a470bSPaulo Zanoni 	unsigned long irqflags;
3465c67a470bSPaulo Zanoni 
3466c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3467c67a470bSPaulo Zanoni 
3468c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3469c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3470c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3471c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3472c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3473c67a470bSPaulo Zanoni 
3474c67a470bSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3475c67a470bSPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3476c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3477c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3478c67a470bSPaulo Zanoni 
3479c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3480c67a470bSPaulo Zanoni 
3481c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3482c67a470bSPaulo Zanoni }
3483c67a470bSPaulo Zanoni 
3484c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
3485c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
3486c67a470bSPaulo Zanoni {
3487c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3488c67a470bSPaulo Zanoni 	unsigned long irqflags;
3489c67a470bSPaulo Zanoni 	uint32_t val, expected;
3490c67a470bSPaulo Zanoni 
3491c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3492c67a470bSPaulo Zanoni 
3493c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
3494c67a470bSPaulo Zanoni 	expected = ~DE_PCH_EVENT_IVB;
3495c67a470bSPaulo Zanoni 	WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3496c67a470bSPaulo Zanoni 
3497c67a470bSPaulo Zanoni 	val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3498c67a470bSPaulo Zanoni 	expected = ~SDE_HOTPLUG_MASK_CPT;
3499c67a470bSPaulo Zanoni 	WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3500c67a470bSPaulo Zanoni 	     val, expected);
3501c67a470bSPaulo Zanoni 
3502c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
3503c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3504c67a470bSPaulo Zanoni 	WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3505c67a470bSPaulo Zanoni 
3506c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
3507c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3508c67a470bSPaulo Zanoni 	WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3509c67a470bSPaulo Zanoni 	     expected);
3510c67a470bSPaulo Zanoni 
3511c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
3512c67a470bSPaulo Zanoni 
3513c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3514c67a470bSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv,
3515c67a470bSPaulo Zanoni 				     ~dev_priv->pc8.regsave.sdeimr &
3516c67a470bSPaulo Zanoni 				     ~SDE_HOTPLUG_MASK_CPT);
3517c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3518c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3519c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3520c67a470bSPaulo Zanoni 
3521c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3522c67a470bSPaulo Zanoni }
3523