1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 733143a2bfSChris Wilson POSTING_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 833143a2bfSChris Wilson POSTING_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88995b6762SChris Wilson static void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 943143a2bfSChris Wilson POSTING_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1043143a2bfSChris Wilson POSTING_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 1143143a2bfSChris Wilson POSTING_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 1243143a2bfSChris Wilson POSTING_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1473143a2bfSChris Wilson POSTING_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1593143a2bfSChris Wilson POSTING_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 174d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 175a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1945eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2055eddb70bSChris Wilson u32 high1, high2, low; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2135eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2145eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2155eddb70bSChris Wilson 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2295eddb70bSChris Wilson return (high1 << 8) | low; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2554ef69c7aSChris Wilson struct intel_encoder *encoder; 2565ca58282SJesse Barnes 2574ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2584ef69c7aSChris Wilson if (encoder->hot_plug) 2594ef69c7aSChris Wilson encoder->hot_plug(encoder); 260c31c4ba3SKeith Packard 2615ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 262eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2635ca58282SJesse Barnes } 2645ca58282SJesse Barnes 265f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 266f97108d1SJesse Barnes { 267f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 268b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 269f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 270f97108d1SJesse Barnes 2717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 272b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 273b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 274f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 275f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 276f97108d1SJesse Barnes 277f97108d1SJesse Barnes /* Handle RCS change request from hw */ 278b5b72e89SMatthew Garrett if (busy_up > max_avg) { 279f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 280f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 281f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 282f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 283b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 284f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 285f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 286f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 287f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 288f97108d1SJesse Barnes } 289f97108d1SJesse Barnes 2907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 291f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 292f97108d1SJesse Barnes 293f97108d1SJesse Barnes return; 294f97108d1SJesse Barnes } 295f97108d1SJesse Barnes 296549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 297549f7365SChris Wilson struct intel_ring_buffer *ring) 298549f7365SChris Wilson { 299549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 30078501eacSChris Wilson u32 seqno = ring->get_seqno(ring); 301b2223497SChris Wilson ring->irq_seqno = seqno; 302549f7365SChris Wilson trace_i915_gem_request_complete(dev, seqno); 303549f7365SChris Wilson wake_up_all(&ring->irq_queue); 304549f7365SChris Wilson dev_priv->hangcheck_count = 0; 305549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 306549f7365SChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 307549f7365SChris Wilson } 308549f7365SChris Wilson 309995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 310036a4a7dSZhenyu Wang { 311036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 312036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3133ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 3142d7b8366SYuanhan Liu u32 hotplug_mask; 315036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 316881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 317881f47b6SXiang, Haihao 318881f47b6SXiang, Haihao if (IS_GEN6(dev)) 319881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 320036a4a7dSZhenyu Wang 3212d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3222d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3232d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3243143a2bfSChris Wilson POSTING_READ(DEIER); 3252d109a84SZou, Nanhai 326036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 327036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 328c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 329036a4a7dSZhenyu Wang 330c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 331c7c85101SZou Nan hai goto done; 332036a4a7dSZhenyu Wang 3332d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 3342d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 3352d7b8366SYuanhan Liu else 3362d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 3372d7b8366SYuanhan Liu 338036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 339036a4a7dSZhenyu Wang 340036a4a7dSZhenyu Wang if (dev->primary->master) { 341036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 342036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 343036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 344036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 345036a4a7dSZhenyu Wang } 346036a4a7dSZhenyu Wang 347549f7365SChris Wilson if (gt_iir & GT_PIPE_NOTIFY) 348549f7365SChris Wilson notify_ring(dev, &dev_priv->render_ring); 349881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 350549f7365SChris Wilson notify_ring(dev, &dev_priv->bsd_ring); 351549f7365SChris Wilson if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT) 352549f7365SChris Wilson notify_ring(dev, &dev_priv->blt_ring); 353036a4a7dSZhenyu Wang 35401c66889SZhao Yakui if (de_iir & DE_GSE) 3553b617967SChris Wilson intel_opregion_gse_intr(dev); 35601c66889SZhao Yakui 357f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 358013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 3592bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 360013d5aa2SJesse Barnes } 361013d5aa2SJesse Barnes 362f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 363f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 3642bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 365013d5aa2SJesse Barnes } 366c062df61SLi Peng 367f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 368f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 369f072d2e7SZhenyu Wang 370f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 371f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 372f072d2e7SZhenyu Wang 373c650156aSZhenyu Wang /* check event from PCH */ 3742d7b8366SYuanhan Liu if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask)) 375c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 376c650156aSZhenyu Wang 377f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 3787648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 379f97108d1SJesse Barnes i915_handle_rps_change(dev); 380f97108d1SJesse Barnes } 381f97108d1SJesse Barnes 382c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 383c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 384c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 385c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 386036a4a7dSZhenyu Wang 387c7c85101SZou Nan hai done: 3882d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3893143a2bfSChris Wilson POSTING_READ(DEIER); 3902d109a84SZou, Nanhai 391036a4a7dSZhenyu Wang return ret; 392036a4a7dSZhenyu Wang } 393036a4a7dSZhenyu Wang 3948a905236SJesse Barnes /** 3958a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3968a905236SJesse Barnes * @work: work struct 3978a905236SJesse Barnes * 3988a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3998a905236SJesse Barnes * was detected. 4008a905236SJesse Barnes */ 4018a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 4028a905236SJesse Barnes { 4038a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 4048a905236SJesse Barnes error_work); 4058a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 406f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 407f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 408f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 4098a905236SJesse Barnes 410f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4118a905236SJesse Barnes 412ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 41344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 414f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 415f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 416ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 417f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 418f316a42cSBen Gamari } 41930dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 420f316a42cSBen Gamari } 4218a905236SJesse Barnes } 4228a905236SJesse Barnes 4233bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 4249df30794SChris Wilson static struct drm_i915_error_object * 4259df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 42605394f39SChris Wilson struct drm_i915_gem_object *src) 4279df30794SChris Wilson { 428e56660ddSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4299df30794SChris Wilson struct drm_i915_error_object *dst; 4309df30794SChris Wilson int page, page_count; 431e56660ddSChris Wilson u32 reloc_offset; 4329df30794SChris Wilson 43305394f39SChris Wilson if (src == NULL || src->pages == NULL) 4349df30794SChris Wilson return NULL; 4359df30794SChris Wilson 43605394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 4379df30794SChris Wilson 4389df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4399df30794SChris Wilson if (dst == NULL) 4409df30794SChris Wilson return NULL; 4419df30794SChris Wilson 44205394f39SChris Wilson reloc_offset = src->gtt_offset; 4439df30794SChris Wilson for (page = 0; page < page_count; page++) { 444788885aeSAndrew Morton unsigned long flags; 445e56660ddSChris Wilson void __iomem *s; 446e56660ddSChris Wilson void *d; 447788885aeSAndrew Morton 448e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4499df30794SChris Wilson if (d == NULL) 4509df30794SChris Wilson goto unwind; 451e56660ddSChris Wilson 452788885aeSAndrew Morton local_irq_save(flags); 453e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 4543e4d3af5SPeter Zijlstra reloc_offset); 455e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 4563e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 457788885aeSAndrew Morton local_irq_restore(flags); 458e56660ddSChris Wilson 4599df30794SChris Wilson dst->pages[page] = d; 460e56660ddSChris Wilson 461e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 4629df30794SChris Wilson } 4639df30794SChris Wilson dst->page_count = page_count; 46405394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 4659df30794SChris Wilson 4669df30794SChris Wilson return dst; 4679df30794SChris Wilson 4689df30794SChris Wilson unwind: 4699df30794SChris Wilson while (page--) 4709df30794SChris Wilson kfree(dst->pages[page]); 4719df30794SChris Wilson kfree(dst); 4729df30794SChris Wilson return NULL; 4739df30794SChris Wilson } 4749df30794SChris Wilson 4759df30794SChris Wilson static void 4769df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4779df30794SChris Wilson { 4789df30794SChris Wilson int page; 4799df30794SChris Wilson 4809df30794SChris Wilson if (obj == NULL) 4819df30794SChris Wilson return; 4829df30794SChris Wilson 4839df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4849df30794SChris Wilson kfree(obj->pages[page]); 4859df30794SChris Wilson 4869df30794SChris Wilson kfree(obj); 4879df30794SChris Wilson } 4889df30794SChris Wilson 4899df30794SChris Wilson static void 4909df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4919df30794SChris Wilson struct drm_i915_error_state *error) 4929df30794SChris Wilson { 4939df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4949df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 4959df30794SChris Wilson i915_error_object_free(error->ringbuffer); 4969df30794SChris Wilson kfree(error->active_bo); 4976ef3d427SChris Wilson kfree(error->overlay); 4989df30794SChris Wilson kfree(error); 4999df30794SChris Wilson } 5009df30794SChris Wilson 5019df30794SChris Wilson static u32 5029df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 5039df30794SChris Wilson { 5049df30794SChris Wilson u32 cmd; 5059df30794SChris Wilson 5069df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5079df30794SChris Wilson cmd = MI_BATCH_BUFFER; 508a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 5099df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5109df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5119df30794SChris Wilson else 5129df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5139df30794SChris Wilson 5149df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5159df30794SChris Wilson } 5169df30794SChris Wilson 5179df30794SChris Wilson static u32 5188168bd48SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev, 5198168bd48SChris Wilson struct intel_ring_buffer *ring) 5209df30794SChris Wilson { 5219df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5229df30794SChris Wilson u32 head, bbaddr; 5238168bd48SChris Wilson u32 *val; 5249df30794SChris Wilson 5259df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5269df30794SChris Wilson * to find the most recently dispatched batch buffer. 5279df30794SChris Wilson */ 5288168bd48SChris Wilson head = I915_READ_HEAD(ring) & HEAD_ADDR; 5299df30794SChris Wilson 530*ab5793adSChris Wilson val = (u32 *)(ring->virtual_start + head); 5318168bd48SChris Wilson while (--val >= (u32 *)ring->virtual_start) { 5328168bd48SChris Wilson bbaddr = i915_get_bbaddr(dev, val); 5339df30794SChris Wilson if (bbaddr) 534*ab5793adSChris Wilson return bbaddr; 5359df30794SChris Wilson } 5369df30794SChris Wilson 5378168bd48SChris Wilson val = (u32 *)(ring->virtual_start + ring->size); 5388168bd48SChris Wilson while (--val >= (u32 *)ring->virtual_start) { 5398168bd48SChris Wilson bbaddr = i915_get_bbaddr(dev, val); 5409df30794SChris Wilson if (bbaddr) 541*ab5793adSChris Wilson return bbaddr; 5429df30794SChris Wilson } 5439df30794SChris Wilson 544*ab5793adSChris Wilson return 0; 5459df30794SChris Wilson } 5469df30794SChris Wilson 547c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err, 548c724e8a9SChris Wilson int count, 549c724e8a9SChris Wilson struct list_head *head) 550c724e8a9SChris Wilson { 551c724e8a9SChris Wilson struct drm_i915_gem_object *obj; 552c724e8a9SChris Wilson int i = 0; 553c724e8a9SChris Wilson 554c724e8a9SChris Wilson list_for_each_entry(obj, head, mm_list) { 555c724e8a9SChris Wilson err->size = obj->base.size; 556c724e8a9SChris Wilson err->name = obj->base.name; 557c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 558c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 559c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 560c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 561c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 562c724e8a9SChris Wilson err->pinned = 0; 563c724e8a9SChris Wilson if (obj->pin_count > 0) 564c724e8a9SChris Wilson err->pinned = 1; 565c724e8a9SChris Wilson if (obj->user_pin_count > 0) 566c724e8a9SChris Wilson err->pinned = -1; 567c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 568c724e8a9SChris Wilson err->dirty = obj->dirty; 569c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 5703685092bSChris Wilson err->ring = obj->ring ? obj->ring->id : 0; 571c724e8a9SChris Wilson 572c724e8a9SChris Wilson if (++i == count) 573c724e8a9SChris Wilson break; 574c724e8a9SChris Wilson 575c724e8a9SChris Wilson err++; 576c724e8a9SChris Wilson } 577c724e8a9SChris Wilson 578c724e8a9SChris Wilson return i; 579c724e8a9SChris Wilson } 580c724e8a9SChris Wilson 581748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 582748ebc60SChris Wilson struct drm_i915_error_state *error) 583748ebc60SChris Wilson { 584748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 585748ebc60SChris Wilson int i; 586748ebc60SChris Wilson 587748ebc60SChris Wilson /* Fences */ 588748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 589748ebc60SChris Wilson case 6: 590748ebc60SChris Wilson for (i = 0; i < 16; i++) 591748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 592748ebc60SChris Wilson break; 593748ebc60SChris Wilson case 5: 594748ebc60SChris Wilson case 4: 595748ebc60SChris Wilson for (i = 0; i < 16; i++) 596748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 597748ebc60SChris Wilson break; 598748ebc60SChris Wilson case 3: 599748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 600748ebc60SChris Wilson for (i = 0; i < 8; i++) 601748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 602748ebc60SChris Wilson case 2: 603748ebc60SChris Wilson for (i = 0; i < 8; i++) 604748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 605748ebc60SChris Wilson break; 606748ebc60SChris Wilson 607748ebc60SChris Wilson } 608748ebc60SChris Wilson } 609748ebc60SChris Wilson 6108a905236SJesse Barnes /** 6118a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 6128a905236SJesse Barnes * @dev: drm device 6138a905236SJesse Barnes * 6148a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 6158a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 6168a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 6178a905236SJesse Barnes * to pick up. 6188a905236SJesse Barnes */ 61963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 62063eeaf38SJesse Barnes { 62163eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 62205394f39SChris Wilson struct drm_i915_gem_object *obj; 62363eeaf38SJesse Barnes struct drm_i915_error_state *error; 62405394f39SChris Wilson struct drm_i915_gem_object *batchbuffer[2]; 62563eeaf38SJesse Barnes unsigned long flags; 6269df30794SChris Wilson u32 bbaddr; 6279df30794SChris Wilson int count; 62863eeaf38SJesse Barnes 62963eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 6309df30794SChris Wilson error = dev_priv->first_error; 6319df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 6329df30794SChris Wilson if (error) 6339df30794SChris Wilson return; 63463eeaf38SJesse Barnes 63563eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 63663eeaf38SJesse Barnes if (!error) { 6379df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 6389df30794SChris Wilson return; 63963eeaf38SJesse Barnes } 64063eeaf38SJesse Barnes 6412fa772f3SChris Wilson DRM_DEBUG_DRIVER("generating error event\n"); 6422fa772f3SChris Wilson 643f787a5f5SChris Wilson error->seqno = 64478501eacSChris Wilson dev_priv->render_ring.get_seqno(&dev_priv->render_ring); 64563eeaf38SJesse Barnes error->eir = I915_READ(EIR); 64663eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 64763eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 64863eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 64963eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 650f406839fSChris Wilson error->error = 0; 651f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 6) { 652f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 653add354ddSChris Wilson 6541d8f38f4SChris Wilson error->bcs_acthd = I915_READ(BCS_ACTHD); 6551d8f38f4SChris Wilson error->bcs_ipehr = I915_READ(BCS_IPEHR); 6561d8f38f4SChris Wilson error->bcs_ipeir = I915_READ(BCS_IPEIR); 6571d8f38f4SChris Wilson error->bcs_instdone = I915_READ(BCS_INSTDONE); 6581d8f38f4SChris Wilson error->bcs_seqno = 0; 6591d8f38f4SChris Wilson if (dev_priv->blt_ring.get_seqno) 6601d8f38f4SChris Wilson error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring); 661add354ddSChris Wilson 662add354ddSChris Wilson error->vcs_acthd = I915_READ(VCS_ACTHD); 663add354ddSChris Wilson error->vcs_ipehr = I915_READ(VCS_IPEHR); 664add354ddSChris Wilson error->vcs_ipeir = I915_READ(VCS_IPEIR); 665add354ddSChris Wilson error->vcs_instdone = I915_READ(VCS_INSTDONE); 666add354ddSChris Wilson error->vcs_seqno = 0; 667add354ddSChris Wilson if (dev_priv->bsd_ring.get_seqno) 668add354ddSChris Wilson error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring); 669f406839fSChris Wilson } 670f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 67163eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 67263eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 67363eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 67463eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 67563eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 67663eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 6779df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 678f406839fSChris Wilson } else { 679f406839fSChris Wilson error->ipeir = I915_READ(IPEIR); 680f406839fSChris Wilson error->ipehr = I915_READ(IPEHR); 681f406839fSChris Wilson error->instdone = I915_READ(INSTDONE); 682f406839fSChris Wilson error->acthd = I915_READ(ACTHD); 683f406839fSChris Wilson error->bbaddr = 0; 6849df30794SChris Wilson } 685748ebc60SChris Wilson i915_gem_record_fences(dev, error); 6869df30794SChris Wilson 6878168bd48SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring); 6889df30794SChris Wilson 6899df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6909df30794SChris Wilson batchbuffer[0] = NULL; 6919df30794SChris Wilson batchbuffer[1] = NULL; 6929df30794SChris Wilson count = 0; 69305394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 6949df30794SChris Wilson if (batchbuffer[0] == NULL && 69505394f39SChris Wilson bbaddr >= obj->gtt_offset && 69605394f39SChris Wilson bbaddr < obj->gtt_offset + obj->base.size) 6979df30794SChris Wilson batchbuffer[0] = obj; 6989df30794SChris Wilson 6999df30794SChris Wilson if (batchbuffer[1] == NULL && 70005394f39SChris Wilson error->acthd >= obj->gtt_offset && 70105394f39SChris Wilson error->acthd < obj->gtt_offset + obj->base.size) 7029df30794SChris Wilson batchbuffer[1] = obj; 7039df30794SChris Wilson 7049df30794SChris Wilson count++; 7059df30794SChris Wilson } 706e56660ddSChris Wilson /* Scan the other lists for completeness for those bizarre errors. */ 707e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 70805394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) { 709e56660ddSChris Wilson if (batchbuffer[0] == NULL && 71005394f39SChris Wilson bbaddr >= obj->gtt_offset && 71105394f39SChris Wilson bbaddr < obj->gtt_offset + obj->base.size) 712e56660ddSChris Wilson batchbuffer[0] = obj; 713e56660ddSChris Wilson 714e56660ddSChris Wilson if (batchbuffer[1] == NULL && 71505394f39SChris Wilson error->acthd >= obj->gtt_offset && 71605394f39SChris Wilson error->acthd < obj->gtt_offset + obj->base.size) 717e56660ddSChris Wilson batchbuffer[1] = obj; 718e56660ddSChris Wilson 719e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 720e56660ddSChris Wilson break; 721e56660ddSChris Wilson } 722e56660ddSChris Wilson } 723e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 72405394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) { 725e56660ddSChris Wilson if (batchbuffer[0] == NULL && 72605394f39SChris Wilson bbaddr >= obj->gtt_offset && 72705394f39SChris Wilson bbaddr < obj->gtt_offset + obj->base.size) 728e56660ddSChris Wilson batchbuffer[0] = obj; 729e56660ddSChris Wilson 730e56660ddSChris Wilson if (batchbuffer[1] == NULL && 73105394f39SChris Wilson error->acthd >= obj->gtt_offset && 73205394f39SChris Wilson error->acthd < obj->gtt_offset + obj->base.size) 733e56660ddSChris Wilson batchbuffer[1] = obj; 734e56660ddSChris Wilson 735e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 736e56660ddSChris Wilson break; 737e56660ddSChris Wilson } 738e56660ddSChris Wilson } 7399df30794SChris Wilson 7409df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 741139d363bSAndrea Gelmini * method to avoid being overwritten by userspace. 7429df30794SChris Wilson */ 7439df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 744e56660ddSChris Wilson if (batchbuffer[1] != batchbuffer[0]) 7459df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 746e56660ddSChris Wilson else 747e56660ddSChris Wilson error->batchbuffer[1] = NULL; 7489df30794SChris Wilson 7499df30794SChris Wilson /* Record the ringbuffer */ 7508187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 75105394f39SChris Wilson dev_priv->render_ring.obj); 7529df30794SChris Wilson 753c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 7549df30794SChris Wilson error->active_bo = NULL; 755c724e8a9SChris Wilson error->pinned_bo = NULL; 7569df30794SChris Wilson 757c724e8a9SChris Wilson error->active_bo_count = count; 75805394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list) 759c724e8a9SChris Wilson count++; 760c724e8a9SChris Wilson error->pinned_bo_count = count - error->active_bo_count; 761c724e8a9SChris Wilson 762c724e8a9SChris Wilson if (count) { 7639df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 7649df30794SChris Wilson GFP_ATOMIC); 765c724e8a9SChris Wilson if (error->active_bo) 766c724e8a9SChris Wilson error->pinned_bo = 767c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 7689df30794SChris Wilson } 769c724e8a9SChris Wilson 770c724e8a9SChris Wilson if (error->active_bo) 771c724e8a9SChris Wilson error->active_bo_count = 772c724e8a9SChris Wilson capture_bo_list(error->active_bo, 773c724e8a9SChris Wilson error->active_bo_count, 774c724e8a9SChris Wilson &dev_priv->mm.active_list); 775c724e8a9SChris Wilson 776c724e8a9SChris Wilson if (error->pinned_bo) 777c724e8a9SChris Wilson error->pinned_bo_count = 778c724e8a9SChris Wilson capture_bo_list(error->pinned_bo, 779c724e8a9SChris Wilson error->pinned_bo_count, 780c724e8a9SChris Wilson &dev_priv->mm.pinned_list); 78163eeaf38SJesse Barnes 7828a905236SJesse Barnes do_gettimeofday(&error->time); 7838a905236SJesse Barnes 7846ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 785c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 7866ef3d427SChris Wilson 7879df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 7889df30794SChris Wilson if (dev_priv->first_error == NULL) { 78963eeaf38SJesse Barnes dev_priv->first_error = error; 7909df30794SChris Wilson error = NULL; 7919df30794SChris Wilson } 79263eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7939df30794SChris Wilson 7949df30794SChris Wilson if (error) 7959df30794SChris Wilson i915_error_state_free(dev, error); 7969df30794SChris Wilson } 7979df30794SChris Wilson 7989df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7999df30794SChris Wilson { 8009df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 8019df30794SChris Wilson struct drm_i915_error_state *error; 8029df30794SChris Wilson 8039df30794SChris Wilson spin_lock(&dev_priv->error_lock); 8049df30794SChris Wilson error = dev_priv->first_error; 8059df30794SChris Wilson dev_priv->first_error = NULL; 8069df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 8079df30794SChris Wilson 8089df30794SChris Wilson if (error) 8099df30794SChris Wilson i915_error_state_free(dev, error); 81063eeaf38SJesse Barnes } 8113bd3c932SChris Wilson #else 8123bd3c932SChris Wilson #define i915_capture_error_state(x) 8133bd3c932SChris Wilson #endif 81463eeaf38SJesse Barnes 81535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 816c0e09200SDave Airlie { 8178a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 81863eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 81963eeaf38SJesse Barnes 82035aed2e6SChris Wilson if (!eir) 82135aed2e6SChris Wilson return; 82263eeaf38SJesse Barnes 82363eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 82463eeaf38SJesse Barnes eir); 8258a905236SJesse Barnes 8268a905236SJesse Barnes if (IS_G4X(dev)) { 8278a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 8288a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 8298a905236SJesse Barnes 8308a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 8318a905236SJesse Barnes I915_READ(IPEIR_I965)); 8328a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 8338a905236SJesse Barnes I915_READ(IPEHR_I965)); 8348a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 8358a905236SJesse Barnes I915_READ(INSTDONE_I965)); 8368a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 8378a905236SJesse Barnes I915_READ(INSTPS)); 8388a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 8398a905236SJesse Barnes I915_READ(INSTDONE1)); 8408a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 8418a905236SJesse Barnes I915_READ(ACTHD_I965)); 8428a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 8433143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 8448a905236SJesse Barnes } 8458a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 8468a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 8478a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 8488a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 8498a905236SJesse Barnes pgtbl_err); 8508a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 8513143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 8528a905236SJesse Barnes } 8538a905236SJesse Barnes } 8548a905236SJesse Barnes 855a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 85663eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 85763eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 85863eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 85963eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 86063eeaf38SJesse Barnes pgtbl_err); 86163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 8623143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 86363eeaf38SJesse Barnes } 8648a905236SJesse Barnes } 8658a905236SJesse Barnes 86663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 86735aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 86835aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 86935aed2e6SChris Wilson 87063eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 87163eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 87263eeaf38SJesse Barnes pipea_stats); 87363eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 87463eeaf38SJesse Barnes pipeb_stats); 87563eeaf38SJesse Barnes /* pipestat has already been acked */ 87663eeaf38SJesse Barnes } 87763eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 87863eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 87963eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 88063eeaf38SJesse Barnes I915_READ(INSTPM)); 881a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 88263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 88363eeaf38SJesse Barnes 88463eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 88563eeaf38SJesse Barnes I915_READ(IPEIR)); 88663eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 88763eeaf38SJesse Barnes I915_READ(IPEHR)); 88863eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 88963eeaf38SJesse Barnes I915_READ(INSTDONE)); 89063eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 89163eeaf38SJesse Barnes I915_READ(ACTHD)); 89263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 8933143a2bfSChris Wilson POSTING_READ(IPEIR); 89463eeaf38SJesse Barnes } else { 89563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 89663eeaf38SJesse Barnes 89763eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 89863eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 89963eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 90063eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 90163eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 90263eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 90363eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 90463eeaf38SJesse Barnes I915_READ(INSTPS)); 90563eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 90663eeaf38SJesse Barnes I915_READ(INSTDONE1)); 90763eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 90863eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 90963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 9103143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 91163eeaf38SJesse Barnes } 91263eeaf38SJesse Barnes } 91363eeaf38SJesse Barnes 91463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 9153143a2bfSChris Wilson POSTING_READ(EIR); 91663eeaf38SJesse Barnes eir = I915_READ(EIR); 91763eeaf38SJesse Barnes if (eir) { 91863eeaf38SJesse Barnes /* 91963eeaf38SJesse Barnes * some errors might have become stuck, 92063eeaf38SJesse Barnes * mask them. 92163eeaf38SJesse Barnes */ 92263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 92363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 92463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 92563eeaf38SJesse Barnes } 92635aed2e6SChris Wilson } 92735aed2e6SChris Wilson 92835aed2e6SChris Wilson /** 92935aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 93035aed2e6SChris Wilson * @dev: drm device 93135aed2e6SChris Wilson * 93235aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 93335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 93435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 93535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 93635aed2e6SChris Wilson * of a ring dump etc.). 93735aed2e6SChris Wilson */ 938527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 93935aed2e6SChris Wilson { 94035aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 94135aed2e6SChris Wilson 94235aed2e6SChris Wilson i915_capture_error_state(dev); 94335aed2e6SChris Wilson i915_report_and_clear_eir(dev); 9448a905236SJesse Barnes 945ba1234d1SBen Gamari if (wedged) { 94630dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 947ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 948ba1234d1SBen Gamari 94911ed50ecSBen Gamari /* 95011ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 95111ed50ecSBen Gamari */ 952f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 953f787a5f5SChris Wilson if (HAS_BSD(dev)) 954f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 955549f7365SChris Wilson if (HAS_BLT(dev)) 956549f7365SChris Wilson wake_up_all(&dev_priv->blt_ring.irq_queue); 95711ed50ecSBen Gamari } 95811ed50ecSBen Gamari 9599c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 9608a905236SJesse Barnes } 9618a905236SJesse Barnes 9624e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 9634e5359cdSSimon Farnsworth { 9644e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 9654e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 9664e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 96705394f39SChris Wilson struct drm_i915_gem_object *obj; 9684e5359cdSSimon Farnsworth struct intel_unpin_work *work; 9694e5359cdSSimon Farnsworth unsigned long flags; 9704e5359cdSSimon Farnsworth bool stall_detected; 9714e5359cdSSimon Farnsworth 9724e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 9734e5359cdSSimon Farnsworth if (intel_crtc == NULL) 9744e5359cdSSimon Farnsworth return; 9754e5359cdSSimon Farnsworth 9764e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 9774e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 9784e5359cdSSimon Farnsworth 9794e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 9804e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 9814e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9824e5359cdSSimon Farnsworth return; 9834e5359cdSSimon Farnsworth } 9844e5359cdSSimon Farnsworth 9854e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 98605394f39SChris Wilson obj = work->pending_flip_obj; 987a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 9884e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 98905394f39SChris Wilson stall_detected = I915_READ(dspsurf) == obj->gtt_offset; 9904e5359cdSSimon Farnsworth } else { 9914e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 99205394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 9934e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 9944e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 9954e5359cdSSimon Farnsworth } 9964e5359cdSSimon Farnsworth 9974e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9984e5359cdSSimon Farnsworth 9994e5359cdSSimon Farnsworth if (stall_detected) { 10004e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 10014e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 10024e5359cdSSimon Farnsworth } 10034e5359cdSSimon Farnsworth } 10044e5359cdSSimon Farnsworth 10058a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 10068a905236SJesse Barnes { 10078a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 10088a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10098a905236SJesse Barnes struct drm_i915_master_private *master_priv; 10108a905236SJesse Barnes u32 iir, new_iir; 10118a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 10128a905236SJesse Barnes u32 vblank_status; 10138a905236SJesse Barnes int vblank = 0; 10148a905236SJesse Barnes unsigned long irqflags; 10158a905236SJesse Barnes int irq_received; 10168a905236SJesse Barnes int ret = IRQ_NONE; 10178a905236SJesse Barnes 10188a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 10198a905236SJesse Barnes 1020bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1021f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 10228a905236SJesse Barnes 10238a905236SJesse Barnes iir = I915_READ(IIR); 10248a905236SJesse Barnes 1025a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 1026d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 1027e25e6601SJesse Barnes else 1028d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 10298a905236SJesse Barnes 10308a905236SJesse Barnes for (;;) { 10318a905236SJesse Barnes irq_received = iir != 0; 10328a905236SJesse Barnes 10338a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 10348a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 10358a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 10368a905236SJesse Barnes * interrupts (for non-MSI). 10378a905236SJesse Barnes */ 10388a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 10398a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 10408a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 10418a905236SJesse Barnes 10428a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 1043ba1234d1SBen Gamari i915_handle_error(dev, false); 10448a905236SJesse Barnes 10458a905236SJesse Barnes /* 10468a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 10478a905236SJesse Barnes */ 10488a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 10498a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 105044d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 10518a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 10528a905236SJesse Barnes irq_received = 1; 10538a905236SJesse Barnes } 10548a905236SJesse Barnes 10558a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 10568a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 105744d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 10588a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 10598a905236SJesse Barnes irq_received = 1; 10608a905236SJesse Barnes } 10618a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 10628a905236SJesse Barnes 10638a905236SJesse Barnes if (!irq_received) 10648a905236SJesse Barnes break; 10658a905236SJesse Barnes 10668a905236SJesse Barnes ret = IRQ_HANDLED; 10678a905236SJesse Barnes 10688a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10698a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 10708a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 10718a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 10728a905236SJesse Barnes 107344d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10748a905236SJesse Barnes hotplug_status); 10758a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 10769c9fe1f8SEric Anholt queue_work(dev_priv->wq, 10779c9fe1f8SEric Anholt &dev_priv->hotplug_work); 10788a905236SJesse Barnes 10798a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10808a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 108163eeaf38SJesse Barnes } 108263eeaf38SJesse Barnes 1083673a394bSEric Anholt I915_WRITE(IIR, iir); 1084cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 10857c463586SKeith Packard 10867c1c2871SDave Airlie if (dev->primary->master) { 10877c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 10887c1c2871SDave Airlie if (master_priv->sarea_priv) 10897c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1090c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 10917c1c2871SDave Airlie } 10920a3e67a4SJesse Barnes 1093549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 1094549f7365SChris Wilson notify_ring(dev, &dev_priv->render_ring); 1095d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 1096549f7365SChris Wilson notify_ring(dev, &dev_priv->bsd_ring); 1097d1b851fcSZou Nan hai 10981afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 10996b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 11001afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11011afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 11021afe3e9dSJesse Barnes } 11036b95a207SKristian Høgsberg 11041afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 110570565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 11061afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11071afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 11081afe3e9dSJesse Barnes } 11096b95a207SKristian Høgsberg 111005eff845SKeith Packard if (pipea_stats & vblank_status) { 11117c463586SKeith Packard vblank++; 11127c463586SKeith Packard drm_handle_vblank(dev, 0); 11134e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11144e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 11156b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 11167c463586SKeith Packard } 11174e5359cdSSimon Farnsworth } 11187c463586SKeith Packard 111905eff845SKeith Packard if (pipeb_stats & vblank_status) { 11207c463586SKeith Packard vblank++; 11217c463586SKeith Packard drm_handle_vblank(dev, 1); 11224e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11234e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 11246b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 11257c463586SKeith Packard } 11264e5359cdSSimon Farnsworth } 11277c463586SKeith Packard 1128d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1129d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 11307c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 11313b617967SChris Wilson intel_opregion_asle_intr(dev); 11320a3e67a4SJesse Barnes 1133cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1134cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1135cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1136cdfbc41fSEric Anholt * we would never get another interrupt. 1137cdfbc41fSEric Anholt * 1138cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1139cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1140cdfbc41fSEric Anholt * another one. 1141cdfbc41fSEric Anholt * 1142cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1143cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1144cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1145cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1146cdfbc41fSEric Anholt * stray interrupts. 1147cdfbc41fSEric Anholt */ 1148cdfbc41fSEric Anholt iir = new_iir; 114905eff845SKeith Packard } 1150cdfbc41fSEric Anholt 115105eff845SKeith Packard return ret; 1152c0e09200SDave Airlie } 1153c0e09200SDave Airlie 1154c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1155c0e09200SDave Airlie { 1156c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 11577c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1158c0e09200SDave Airlie 1159c0e09200SDave Airlie i915_kernel_lost_context(dev); 1160c0e09200SDave Airlie 116144d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1162c0e09200SDave Airlie 1163c99b058fSKristian Høgsberg dev_priv->counter++; 1164c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1165c99b058fSKristian Høgsberg dev_priv->counter = 1; 11667c1c2871SDave Airlie if (master_priv->sarea_priv) 11677c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1168c0e09200SDave Airlie 1169e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1170585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 11710baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1172c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1173585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1174c0e09200SDave Airlie ADVANCE_LP_RING(); 1175e1f99ce6SChris Wilson } 1176c0e09200SDave Airlie 1177c0e09200SDave Airlie return dev_priv->counter; 1178c0e09200SDave Airlie } 1179c0e09200SDave Airlie 11809d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 11819d34e5dbSChris Wilson { 11829d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11838187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 11849d34e5dbSChris Wilson 11859d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 118678501eacSChris Wilson render_ring->user_irq_get(render_ring); 11879d34e5dbSChris Wilson 11889d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 11899d34e5dbSChris Wilson } 11909d34e5dbSChris Wilson 1191c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1192c0e09200SDave Airlie { 1193c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11947c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1195c0e09200SDave Airlie int ret = 0; 11968187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1197c0e09200SDave Airlie 119844d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1199c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1200c0e09200SDave Airlie 1201ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 12027c1c2871SDave Airlie if (master_priv->sarea_priv) 12037c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1204c0e09200SDave Airlie return 0; 1205ed4cb414SEric Anholt } 1206c0e09200SDave Airlie 12077c1c2871SDave Airlie if (master_priv->sarea_priv) 12087c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1209c0e09200SDave Airlie 121078501eacSChris Wilson render_ring->user_irq_get(render_ring); 1211852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1212c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 121378501eacSChris Wilson render_ring->user_irq_put(render_ring); 1214c0e09200SDave Airlie 1215c0e09200SDave Airlie if (ret == -EBUSY) { 1216c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1217c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1218c0e09200SDave Airlie } 1219c0e09200SDave Airlie 1220c0e09200SDave Airlie return ret; 1221c0e09200SDave Airlie } 1222c0e09200SDave Airlie 1223c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1224c0e09200SDave Airlie */ 1225c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1226c0e09200SDave Airlie struct drm_file *file_priv) 1227c0e09200SDave Airlie { 1228c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1229c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1230c0e09200SDave Airlie int result; 1231c0e09200SDave Airlie 1232d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1233c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1234c0e09200SDave Airlie return -EINVAL; 1235c0e09200SDave Airlie } 1236299eb93cSEric Anholt 1237299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1238299eb93cSEric Anholt 1239546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1240c0e09200SDave Airlie result = i915_emit_irq(dev); 1241546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1242c0e09200SDave Airlie 1243c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1244c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1245c0e09200SDave Airlie return -EFAULT; 1246c0e09200SDave Airlie } 1247c0e09200SDave Airlie 1248c0e09200SDave Airlie return 0; 1249c0e09200SDave Airlie } 1250c0e09200SDave Airlie 1251c0e09200SDave Airlie /* Doesn't need the hardware lock. 1252c0e09200SDave Airlie */ 1253c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1254c0e09200SDave Airlie struct drm_file *file_priv) 1255c0e09200SDave Airlie { 1256c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1257c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1258c0e09200SDave Airlie 1259c0e09200SDave Airlie if (!dev_priv) { 1260c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1261c0e09200SDave Airlie return -EINVAL; 1262c0e09200SDave Airlie } 1263c0e09200SDave Airlie 1264c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1265c0e09200SDave Airlie } 1266c0e09200SDave Airlie 126742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 126842f52ef8SKeith Packard * we use as a pipe index 126942f52ef8SKeith Packard */ 127042f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 12710a3e67a4SJesse Barnes { 12720a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1273e9d21d7fSKeith Packard unsigned long irqflags; 127471e0ffa5SJesse Barnes 12755eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 127671e0ffa5SJesse Barnes return -EINVAL; 12770a3e67a4SJesse Barnes 1278e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1279bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1280c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1281c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1282a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 12837c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12847c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 12850a3e67a4SJesse Barnes else 12867c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12877c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1288e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12890a3e67a4SJesse Barnes return 0; 12900a3e67a4SJesse Barnes } 12910a3e67a4SJesse Barnes 129242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 129342f52ef8SKeith Packard * we use as a pipe index 129442f52ef8SKeith Packard */ 129542f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 12960a3e67a4SJesse Barnes { 12970a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1298e9d21d7fSKeith Packard unsigned long irqflags; 12990a3e67a4SJesse Barnes 1300e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1301bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1302c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1303c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1304c062df61SLi Peng else 13057c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 13067c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 13077c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1308e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 13090a3e67a4SJesse Barnes } 13100a3e67a4SJesse Barnes 131179e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 131279e53945SJesse Barnes { 131379e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1314e170b030SZhenyu Wang 1315bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 13163b617967SChris Wilson intel_opregion_enable_asle(dev); 131779e53945SJesse Barnes dev_priv->irq_enabled = 1; 131879e53945SJesse Barnes } 131979e53945SJesse Barnes 132079e53945SJesse Barnes 1321c0e09200SDave Airlie /* Set the vblank monitor pipe 1322c0e09200SDave Airlie */ 1323c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1324c0e09200SDave Airlie struct drm_file *file_priv) 1325c0e09200SDave Airlie { 1326c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1327c0e09200SDave Airlie 1328c0e09200SDave Airlie if (!dev_priv) { 1329c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1330c0e09200SDave Airlie return -EINVAL; 1331c0e09200SDave Airlie } 1332c0e09200SDave Airlie 1333c0e09200SDave Airlie return 0; 1334c0e09200SDave Airlie } 1335c0e09200SDave Airlie 1336c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1337c0e09200SDave Airlie struct drm_file *file_priv) 1338c0e09200SDave Airlie { 1339c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1340c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1341c0e09200SDave Airlie 1342c0e09200SDave Airlie if (!dev_priv) { 1343c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1344c0e09200SDave Airlie return -EINVAL; 1345c0e09200SDave Airlie } 1346c0e09200SDave Airlie 13470a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1348c0e09200SDave Airlie 1349c0e09200SDave Airlie return 0; 1350c0e09200SDave Airlie } 1351c0e09200SDave Airlie 1352c0e09200SDave Airlie /** 1353c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1354c0e09200SDave Airlie */ 1355c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1356c0e09200SDave Airlie struct drm_file *file_priv) 1357c0e09200SDave Airlie { 1358bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1359bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1360bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1361bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1362bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1363bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1364bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1365bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1366bd95e0a4SEric Anholt * 1367bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1368bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1369bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1370bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 13710a3e67a4SJesse Barnes */ 1372c0e09200SDave Airlie return -EINVAL; 1373c0e09200SDave Airlie } 1374c0e09200SDave Airlie 1375893eead0SChris Wilson static u32 1376893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1377852835f3SZou Nan hai { 1378893eead0SChris Wilson return list_entry(ring->request_list.prev, 1379893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1380893eead0SChris Wilson } 1381893eead0SChris Wilson 1382893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1383893eead0SChris Wilson { 1384893eead0SChris Wilson if (list_empty(&ring->request_list) || 1385893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1386893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1387b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1388893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1389893eead0SChris Wilson ring->name, 1390b2223497SChris Wilson ring->waiting_seqno, 1391893eead0SChris Wilson ring->get_seqno(ring)); 1392893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1393893eead0SChris Wilson *err = true; 1394893eead0SChris Wilson } 1395893eead0SChris Wilson return true; 1396893eead0SChris Wilson } 1397893eead0SChris Wilson return false; 1398f65d9421SBen Gamari } 1399f65d9421SBen Gamari 1400f65d9421SBen Gamari /** 1401f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1402f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1403f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1404f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1405f65d9421SBen Gamari */ 1406f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1407f65d9421SBen Gamari { 1408f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1409f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1410cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1411893eead0SChris Wilson bool err = false; 1412893eead0SChris Wilson 1413893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1414893eead0SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) && 1415893eead0SChris Wilson i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) && 1416893eead0SChris Wilson i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) { 1417893eead0SChris Wilson dev_priv->hangcheck_count = 0; 1418893eead0SChris Wilson if (err) 1419893eead0SChris Wilson goto repeat; 1420893eead0SChris Wilson return; 1421893eead0SChris Wilson } 1422f65d9421SBen Gamari 1423a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1424f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1425cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1426cbb465e7SChris Wilson instdone1 = 0; 1427cbb465e7SChris Wilson } else { 1428f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1429cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1430cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1431cbb465e7SChris Wilson } 1432f65d9421SBen Gamari 1433cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1434cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1435cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1436cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1437f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 14388c80b59bSChris Wilson 14398c80b59bSChris Wilson if (!IS_GEN2(dev)) { 14408c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 14418c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 14428c80b59bSChris Wilson * and break the hang. This should work on 14438c80b59bSChris Wilson * all but the second generation chipsets. 14448c80b59bSChris Wilson */ 14458168bd48SChris Wilson struct intel_ring_buffer *ring = &dev_priv->render_ring; 14468168bd48SChris Wilson u32 tmp = I915_READ_CTL(ring); 14478c80b59bSChris Wilson if (tmp & RING_WAIT) { 14488168bd48SChris Wilson I915_WRITE_CTL(ring, tmp); 1449893eead0SChris Wilson goto repeat; 14508c80b59bSChris Wilson } 14518c80b59bSChris Wilson } 14528c80b59bSChris Wilson 1453ba1234d1SBen Gamari i915_handle_error(dev, true); 1454f65d9421SBen Gamari return; 1455f65d9421SBen Gamari } 1456cbb465e7SChris Wilson } else { 1457cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1458cbb465e7SChris Wilson 1459cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1460cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1461cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1462cbb465e7SChris Wilson } 1463f65d9421SBen Gamari 1464893eead0SChris Wilson repeat: 1465f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1466b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1467b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1468f65d9421SBen Gamari } 1469f65d9421SBen Gamari 1470c0e09200SDave Airlie /* drm_dma.h hooks 1471c0e09200SDave Airlie */ 1472f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1473036a4a7dSZhenyu Wang { 1474036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1475036a4a7dSZhenyu Wang 1476036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1477036a4a7dSZhenyu Wang 1478036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1479036a4a7dSZhenyu Wang 1480036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1481036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 14823143a2bfSChris Wilson POSTING_READ(DEIER); 1483036a4a7dSZhenyu Wang 1484036a4a7dSZhenyu Wang /* and GT */ 1485036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1486036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 14873143a2bfSChris Wilson POSTING_READ(GTIER); 1488c650156aSZhenyu Wang 1489c650156aSZhenyu Wang /* south display irq */ 1490c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1491c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 14923143a2bfSChris Wilson POSTING_READ(SDEIER); 1493036a4a7dSZhenyu Wang } 1494036a4a7dSZhenyu Wang 1495f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1496036a4a7dSZhenyu Wang { 1497036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1498036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1499013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1500013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1501d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 15022d7b8366SYuanhan Liu u32 hotplug_mask; 1503036a4a7dSZhenyu Wang 1504036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1505643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1506036a4a7dSZhenyu Wang 1507036a4a7dSZhenyu Wang /* should always can generate irq */ 1508036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1509036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1510036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 15113143a2bfSChris Wilson POSTING_READ(DEIER); 1512036a4a7dSZhenyu Wang 1513549f7365SChris Wilson if (IS_GEN6(dev)) { 1514549f7365SChris Wilson render_mask = 1515549f7365SChris Wilson GT_PIPE_NOTIFY | 1516549f7365SChris Wilson GT_GEN6_BSD_USER_INTERRUPT | 1517549f7365SChris Wilson GT_BLT_USER_INTERRUPT; 1518549f7365SChris Wilson } 15193fdef020SZhenyu Wang 1520852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1521036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1522036a4a7dSZhenyu Wang 1523036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1524036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1525881f47b6SXiang, Haihao if (IS_GEN6(dev)) { 15263fdef020SZhenyu Wang I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT); 1527881f47b6SXiang, Haihao I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT); 1528549f7365SChris Wilson I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT); 1529881f47b6SXiang, Haihao } 1530881f47b6SXiang, Haihao 1531036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 15323143a2bfSChris Wilson POSTING_READ(GTIER); 1533036a4a7dSZhenyu Wang 15342d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 15352d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT | 15362d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ; 15372d7b8366SYuanhan Liu } else { 15382d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 15392d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 15402d7b8366SYuanhan Liu } 15412d7b8366SYuanhan Liu 1542c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1543c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1544c650156aSZhenyu Wang 1545c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1546c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1547c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 15483143a2bfSChris Wilson POSTING_READ(SDEIER); 1549c650156aSZhenyu Wang 1550f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1551f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1552f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1553f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1554f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1555f97108d1SJesse Barnes } 1556f97108d1SJesse Barnes 1557036a4a7dSZhenyu Wang return 0; 1558036a4a7dSZhenyu Wang } 1559036a4a7dSZhenyu Wang 1560c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1561c0e09200SDave Airlie { 1562c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1563c0e09200SDave Airlie 156479e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 156579e53945SJesse Barnes 1566036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 15678a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1568036a4a7dSZhenyu Wang 1569bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1570f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1571036a4a7dSZhenyu Wang return; 1572036a4a7dSZhenyu Wang } 1573036a4a7dSZhenyu Wang 15745ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 15755ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 15765ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 15775ca58282SJesse Barnes } 15785ca58282SJesse Barnes 15790a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 15807c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 15817c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 15820a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1583ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 15843143a2bfSChris Wilson POSTING_READ(IER); 1585c0e09200SDave Airlie } 1586c0e09200SDave Airlie 1587b01f2c3aSJesse Barnes /* 1588b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1589b01f2c3aSJesse Barnes * enabled correctly. 1590b01f2c3aSJesse Barnes */ 15910a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1592c0e09200SDave Airlie { 1593c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15945ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 159563eeaf38SJesse Barnes u32 error_mask; 15960a3e67a4SJesse Barnes 1597852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1598d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1599d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1600549f7365SChris Wilson if (HAS_BLT(dev)) 1601549f7365SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue); 1602d1b851fcSZou Nan hai 16030a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1604ed4cb414SEric Anholt 1605bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1606f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1607036a4a7dSZhenyu Wang 16087c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 16097c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 16108ee1c3dbSMatthew Garrett 16117c463586SKeith Packard dev_priv->pipestat[0] = 0; 16127c463586SKeith Packard dev_priv->pipestat[1] = 0; 16137c463586SKeith Packard 16145ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1615c496fa1fSAdam Jackson /* Enable in IER... */ 1616c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1617c496fa1fSAdam Jackson /* and unmask in IMR */ 1618c496fa1fSAdam Jackson dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT; 1619c496fa1fSAdam Jackson } 1620c496fa1fSAdam Jackson 1621c496fa1fSAdam Jackson /* 1622c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1623c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1624c496fa1fSAdam Jackson */ 1625c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1626c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1627c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1628c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1629c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1630c496fa1fSAdam Jackson } else { 1631c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1632c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1633c496fa1fSAdam Jackson } 1634c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1635c496fa1fSAdam Jackson 1636c496fa1fSAdam Jackson I915_WRITE(IMR, dev_priv->irq_mask_reg); 1637c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 16383143a2bfSChris Wilson POSTING_READ(IER); 1639c496fa1fSAdam Jackson 1640c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 16415ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 16425ca58282SJesse Barnes 1643b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1644b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1645b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1646b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1647b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1648b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1649b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1650b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1651b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1652b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1653b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 16542d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1655b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 16562d1c9752SAndy Lutomirski 16572d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 16582d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 16592d1c9752SAndy Lutomirski seconds later. So just do it once. 16602d1c9752SAndy Lutomirski */ 16612d1c9752SAndy Lutomirski if (IS_G4X(dev)) 16622d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 16632d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 16642d1c9752SAndy Lutomirski } 16652d1c9752SAndy Lutomirski 1666b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1667b01f2c3aSJesse Barnes 16685ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 16695ca58282SJesse Barnes } 16705ca58282SJesse Barnes 16713b617967SChris Wilson intel_opregion_enable_asle(dev); 16720a3e67a4SJesse Barnes 16730a3e67a4SJesse Barnes return 0; 1674c0e09200SDave Airlie } 1675c0e09200SDave Airlie 1676f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1677036a4a7dSZhenyu Wang { 1678036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1680036a4a7dSZhenyu Wang 1681036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1682036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1683036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1684036a4a7dSZhenyu Wang 1685036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1686036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1687036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1688036a4a7dSZhenyu Wang } 1689036a4a7dSZhenyu Wang 1690c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1691c0e09200SDave Airlie { 1692c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1693c0e09200SDave Airlie 1694c0e09200SDave Airlie if (!dev_priv) 1695c0e09200SDave Airlie return; 1696c0e09200SDave Airlie 16970a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 16980a3e67a4SJesse Barnes 1699bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1700f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1701036a4a7dSZhenyu Wang return; 1702036a4a7dSZhenyu Wang } 1703036a4a7dSZhenyu Wang 17045ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 17055ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 17065ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 17075ca58282SJesse Barnes } 17085ca58282SJesse Barnes 17090a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 17107c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 17117c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 17120a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1713ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1714c0e09200SDave Airlie 17157c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 17167c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 17177c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1718c0e09200SDave Airlie } 1719