1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91e0a20ad7SShashank Sharma /* BXT hpd list */ 92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 93e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 94e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 95e0a20ad7SShashank Sharma }; 96e0a20ad7SShashank Sharma 975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 995c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1005c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1015c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1025c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1035c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1045c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1055c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1065c502442SPaulo Zanoni } while (0) 1075c502442SPaulo Zanoni 108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 109a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1105c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 111a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1125c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1135c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1145c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1155c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 116a9d356a6SPaulo Zanoni } while (0) 117a9d356a6SPaulo Zanoni 118337ba017SPaulo Zanoni /* 119337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 120337ba017SPaulo Zanoni */ 121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 122337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 123337ba017SPaulo Zanoni if (val) { \ 124337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 125337ba017SPaulo Zanoni (reg), val); \ 126337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 127337ba017SPaulo Zanoni POSTING_READ(reg); \ 128337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 129337ba017SPaulo Zanoni POSTING_READ(reg); \ 130337ba017SPaulo Zanoni } \ 131337ba017SPaulo Zanoni } while (0) 132337ba017SPaulo Zanoni 13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 134337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 13535079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1367d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1377d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13835079899SPaulo Zanoni } while (0) 13935079899SPaulo Zanoni 14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 141337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 14235079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1437d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1447d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 14535079899SPaulo Zanoni } while (0) 14635079899SPaulo Zanoni 147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 148c9a9a268SImre Deak 149036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 15047339cd9SDaniel Vetter void 1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 152036a4a7dSZhenyu Wang { 1534bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1544bc9d430SDaniel Vetter 1559df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 156c67a470bSPaulo Zanoni return; 157c67a470bSPaulo Zanoni 1581ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1591ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1601ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1613143a2bfSChris Wilson POSTING_READ(DEIMR); 162036a4a7dSZhenyu Wang } 163036a4a7dSZhenyu Wang } 164036a4a7dSZhenyu Wang 16547339cd9SDaniel Vetter void 1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 167036a4a7dSZhenyu Wang { 1684bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1694bc9d430SDaniel Vetter 17006ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 171c67a470bSPaulo Zanoni return; 172c67a470bSPaulo Zanoni 1731ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1741ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1751ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1763143a2bfSChris Wilson POSTING_READ(DEIMR); 177036a4a7dSZhenyu Wang } 178036a4a7dSZhenyu Wang } 179036a4a7dSZhenyu Wang 18043eaea13SPaulo Zanoni /** 18143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 18243eaea13SPaulo Zanoni * @dev_priv: driver private 18343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 18443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 18543eaea13SPaulo Zanoni */ 18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18743eaea13SPaulo Zanoni uint32_t interrupt_mask, 18843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18943eaea13SPaulo Zanoni { 19043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 19143eaea13SPaulo Zanoni 19215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 19315a17aaeSDaniel Vetter 1949df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 195c67a470bSPaulo Zanoni return; 196c67a470bSPaulo Zanoni 19743eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19843eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19943eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 20043eaea13SPaulo Zanoni POSTING_READ(GTIMR); 20143eaea13SPaulo Zanoni } 20243eaea13SPaulo Zanoni 203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20443eaea13SPaulo Zanoni { 20543eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 20643eaea13SPaulo Zanoni } 20743eaea13SPaulo Zanoni 208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20943eaea13SPaulo Zanoni { 21043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 21143eaea13SPaulo Zanoni } 21243eaea13SPaulo Zanoni 213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 214b900b949SImre Deak { 215b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 216b900b949SImre Deak } 217b900b949SImre Deak 218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 219a72fbc3aSImre Deak { 220a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 221a72fbc3aSImre Deak } 222a72fbc3aSImre Deak 223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 224b900b949SImre Deak { 225b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 226b900b949SImre Deak } 227b900b949SImre Deak 228edbfdb45SPaulo Zanoni /** 229edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 230edbfdb45SPaulo Zanoni * @dev_priv: driver private 231edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 232edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 233edbfdb45SPaulo Zanoni */ 234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 235edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 236edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 237edbfdb45SPaulo Zanoni { 238605cd25bSPaulo Zanoni uint32_t new_val; 239edbfdb45SPaulo Zanoni 24015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 24115a17aaeSDaniel Vetter 242edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 243edbfdb45SPaulo Zanoni 244605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 245f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 246f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 247f52ecbcfSPaulo Zanoni 248605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 249605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 250a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 251a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 252edbfdb45SPaulo Zanoni } 253f52ecbcfSPaulo Zanoni } 254edbfdb45SPaulo Zanoni 255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 256edbfdb45SPaulo Zanoni { 2579939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2589939fba2SImre Deak return; 2599939fba2SImre Deak 260edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 261edbfdb45SPaulo Zanoni } 262edbfdb45SPaulo Zanoni 2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2649939fba2SImre Deak uint32_t mask) 2659939fba2SImre Deak { 2669939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2679939fba2SImre Deak } 2689939fba2SImre Deak 269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 270edbfdb45SPaulo Zanoni { 2719939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2729939fba2SImre Deak return; 2739939fba2SImre Deak 2749939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 275edbfdb45SPaulo Zanoni } 276edbfdb45SPaulo Zanoni 2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2783cc134e3SImre Deak { 2793cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2803cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2813cc134e3SImre Deak 2823cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2833cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2843cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2853cc134e3SImre Deak POSTING_READ(reg); 286096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 2873cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2883cc134e3SImre Deak } 2893cc134e3SImre Deak 290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 291b900b949SImre Deak { 292b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 293b900b949SImre Deak 294b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 29578e68d36SImre Deak 296b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2973cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 298d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 29978e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 30078e68d36SImre Deak dev_priv->pm_rps_events); 301b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 30278e68d36SImre Deak 303b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 304b900b949SImre Deak } 305b900b949SImre Deak 30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 30759d02a1fSImre Deak { 30859d02a1fSImre Deak /* 309f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 31059d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 311f24eeb19SImre Deak * 312f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 31359d02a1fSImre Deak */ 31459d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 31559d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 31659d02a1fSImre Deak 31759d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 31859d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 31959d02a1fSImre Deak 32059d02a1fSImre Deak return mask; 32159d02a1fSImre Deak } 32259d02a1fSImre Deak 323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 324b900b949SImre Deak { 325b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 326b900b949SImre Deak 327d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 328d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 329d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 330d4d70aa5SImre Deak 331d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 332d4d70aa5SImre Deak 3339939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3349939fba2SImre Deak 33559d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3369939fba2SImre Deak 3379939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 338b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 339b900b949SImre Deak ~dev_priv->pm_rps_events); 34058072ccbSImre Deak 34158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34258072ccbSImre Deak 34358072ccbSImre Deak synchronize_irq(dev->irq); 344b900b949SImre Deak } 345b900b949SImre Deak 3460961021aSBen Widawsky /** 347fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 348fee884edSDaniel Vetter * @dev_priv: driver private 349fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 350fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 351fee884edSDaniel Vetter */ 35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 353fee884edSDaniel Vetter uint32_t interrupt_mask, 354fee884edSDaniel Vetter uint32_t enabled_irq_mask) 355fee884edSDaniel Vetter { 356fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 357fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 358fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 359fee884edSDaniel Vetter 36015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 36115a17aaeSDaniel Vetter 362fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 363fee884edSDaniel Vetter 3649df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 365c67a470bSPaulo Zanoni return; 366c67a470bSPaulo Zanoni 367fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 368fee884edSDaniel Vetter POSTING_READ(SDEIMR); 369fee884edSDaniel Vetter } 3708664281bSPaulo Zanoni 371b5ea642aSDaniel Vetter static void 372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 373755e9019SImre Deak u32 enable_mask, u32 status_mask) 3747c463586SKeith Packard { 3759db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 376755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3777c463586SKeith Packard 378b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 379d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 380b79480baSDaniel Vetter 38104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 38404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 385755e9019SImre Deak return; 386755e9019SImre Deak 387755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 38846c06a30SVille Syrjälä return; 38946c06a30SVille Syrjälä 39091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 39191d181ddSImre Deak 3927c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 393755e9019SImre Deak pipestat |= enable_mask | status_mask; 39446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3953143a2bfSChris Wilson POSTING_READ(reg); 3967c463586SKeith Packard } 3977c463586SKeith Packard 398b5ea642aSDaniel Vetter static void 399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 400755e9019SImre Deak u32 enable_mask, u32 status_mask) 4017c463586SKeith Packard { 4029db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 403755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4047c463586SKeith Packard 405b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 406d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 407b79480baSDaniel Vetter 40804feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 40904feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 41004feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 41104feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 41246c06a30SVille Syrjälä return; 41346c06a30SVille Syrjälä 414755e9019SImre Deak if ((pipestat & enable_mask) == 0) 415755e9019SImre Deak return; 416755e9019SImre Deak 41791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 41891d181ddSImre Deak 419755e9019SImre Deak pipestat &= ~enable_mask; 42046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4213143a2bfSChris Wilson POSTING_READ(reg); 4227c463586SKeith Packard } 4237c463586SKeith Packard 42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 42510c59c51SImre Deak { 42610c59c51SImre Deak u32 enable_mask = status_mask << 16; 42710c59c51SImre Deak 42810c59c51SImre Deak /* 429724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 430724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43110c59c51SImre Deak */ 43210c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 43310c59c51SImre Deak return 0; 434724a6905SVille Syrjälä /* 435724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 436724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 437724a6905SVille Syrjälä */ 438724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 439724a6905SVille Syrjälä return 0; 44010c59c51SImre Deak 44110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44810c59c51SImre Deak 44910c59c51SImre Deak return enable_mask; 45010c59c51SImre Deak } 45110c59c51SImre Deak 452755e9019SImre Deak void 453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 454755e9019SImre Deak u32 status_mask) 455755e9019SImre Deak { 456755e9019SImre Deak u32 enable_mask; 457755e9019SImre Deak 45810c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 45910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46010c59c51SImre Deak status_mask); 46110c59c51SImre Deak else 462755e9019SImre Deak enable_mask = status_mask << 16; 463755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 464755e9019SImre Deak } 465755e9019SImre Deak 466755e9019SImre Deak void 467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 468755e9019SImre Deak u32 status_mask) 469755e9019SImre Deak { 470755e9019SImre Deak u32 enable_mask; 471755e9019SImre Deak 47210c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 47310c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 47410c59c51SImre Deak status_mask); 47510c59c51SImre Deak else 476755e9019SImre Deak enable_mask = status_mask << 16; 477755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 478755e9019SImre Deak } 479755e9019SImre Deak 480c0e09200SDave Airlie /** 481f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 48201c66889SZhao Yakui */ 483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48401c66889SZhao Yakui { 4852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4861ec14ad3SChris Wilson 487f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 488f49e38ddSJani Nikula return; 489f49e38ddSJani Nikula 49013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 49101c66889SZhao Yakui 492755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 493a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4943b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 495755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4961ec14ad3SChris Wilson 49713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 49801c66889SZhao Yakui } 49901c66889SZhao Yakui 500f75f3746SVille Syrjälä /* 501f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 502f75f3746SVille Syrjälä * around the vertical blanking period. 503f75f3746SVille Syrjälä * 504f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 505f75f3746SVille Syrjälä * vblank_start >= 3 506f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 507f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 508f75f3746SVille Syrjälä * vtotal = vblank_start + 3 509f75f3746SVille Syrjälä * 510f75f3746SVille Syrjälä * start of vblank: 511f75f3746SVille Syrjälä * latch double buffered registers 512f75f3746SVille Syrjälä * increment frame counter (ctg+) 513f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 514f75f3746SVille Syrjälä * | 515f75f3746SVille Syrjälä * | frame start: 516f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 517f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 518f75f3746SVille Syrjälä * | | 519f75f3746SVille Syrjälä * | | start of vsync: 520f75f3746SVille Syrjälä * | | generate vsync interrupt 521f75f3746SVille Syrjälä * | | | 522f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 523f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 524f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 525f75f3746SVille Syrjälä * | | <----vs-----> | 526f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 527f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 528f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 529f75f3746SVille Syrjälä * | | | 530f75f3746SVille Syrjälä * last visible pixel first visible pixel 531f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 532f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 533f75f3746SVille Syrjälä * 534f75f3746SVille Syrjälä * x = horizontal active 535f75f3746SVille Syrjälä * _ = horizontal blanking 536f75f3746SVille Syrjälä * hs = horizontal sync 537f75f3746SVille Syrjälä * va = vertical active 538f75f3746SVille Syrjälä * vb = vertical blanking 539f75f3746SVille Syrjälä * vs = vertical sync 540f75f3746SVille Syrjälä * vbs = vblank_start (number) 541f75f3746SVille Syrjälä * 542f75f3746SVille Syrjälä * Summary: 543f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 544f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 545f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 546f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 547f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 548f75f3746SVille Syrjälä */ 549f75f3746SVille Syrjälä 5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5514cdb83ecSVille Syrjälä { 5524cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5534cdb83ecSVille Syrjälä return 0; 5544cdb83ecSVille Syrjälä } 5554cdb83ecSVille Syrjälä 55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 55742f52ef8SKeith Packard * we use as a pipe index 55842f52ef8SKeith Packard */ 559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5600a3e67a4SJesse Barnes { 5612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5620a3e67a4SJesse Barnes unsigned long high_frame; 5630a3e67a4SJesse Barnes unsigned long low_frame; 5640b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 565391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 566391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 567fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 568391f75e2SVille Syrjälä 5690b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5700b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5710b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5720b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5730b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 574391f75e2SVille Syrjälä 5750b2a8e09SVille Syrjälä /* Convert to pixel count */ 5760b2a8e09SVille Syrjälä vbl_start *= htotal; 5770b2a8e09SVille Syrjälä 5780b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5790b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5800b2a8e09SVille Syrjälä 5819db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5829db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5835eddb70bSChris Wilson 5840a3e67a4SJesse Barnes /* 5850a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5860a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5870a3e67a4SJesse Barnes * register. 5880a3e67a4SJesse Barnes */ 5890a3e67a4SJesse Barnes do { 5905eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 591391f75e2SVille Syrjälä low = I915_READ(low_frame); 5925eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5930a3e67a4SJesse Barnes } while (high1 != high2); 5940a3e67a4SJesse Barnes 5955eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 596391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5975eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 598391f75e2SVille Syrjälä 599391f75e2SVille Syrjälä /* 600391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 601391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 602391f75e2SVille Syrjälä * counter against vblank start. 603391f75e2SVille Syrjälä */ 604edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6050a3e67a4SJesse Barnes } 6060a3e67a4SJesse Barnes 607f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6089880b7a5SJesse Barnes { 6092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6109db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6119880b7a5SJesse Barnes 6129880b7a5SJesse Barnes return I915_READ(reg); 6139880b7a5SJesse Barnes } 6149880b7a5SJesse Barnes 615ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 616ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 617ad3543edSMario Kleiner 618a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 619a225f079SVille Syrjälä { 620a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 621a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 622fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 623a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 62480715b2fSVille Syrjälä int position, vtotal; 625a225f079SVille Syrjälä 62680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 627a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 628a225f079SVille Syrjälä vtotal /= 2; 629a225f079SVille Syrjälä 630a225f079SVille Syrjälä if (IS_GEN2(dev)) 631a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 632a225f079SVille Syrjälä else 633a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 634a225f079SVille Syrjälä 635a225f079SVille Syrjälä /* 63680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 63780715b2fSVille Syrjälä * scanline_offset adjustment. 638a225f079SVille Syrjälä */ 63980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 640a225f079SVille Syrjälä } 641a225f079SVille Syrjälä 642f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 643abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 644abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6450af7e4dfSMario Kleiner { 646c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 647c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 648c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 649fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 6503aa18df8SVille Syrjälä int position; 65178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6520af7e4dfSMario Kleiner bool in_vbl = true; 6530af7e4dfSMario Kleiner int ret = 0; 654ad3543edSMario Kleiner unsigned long irqflags; 6550af7e4dfSMario Kleiner 656fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 6570af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6590af7e4dfSMario Kleiner return 0; 6600af7e4dfSMario Kleiner } 6610af7e4dfSMario Kleiner 662c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 66378e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 664c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 665c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 666c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6670af7e4dfSMario Kleiner 668d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 669d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 670d31faf65SVille Syrjälä vbl_end /= 2; 671d31faf65SVille Syrjälä vtotal /= 2; 672d31faf65SVille Syrjälä } 673d31faf65SVille Syrjälä 674c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 675c2baf4b7SVille Syrjälä 676ad3543edSMario Kleiner /* 677ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 678ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 679ad3543edSMario Kleiner * following code must not block on uncore.lock. 680ad3543edSMario Kleiner */ 681ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 682ad3543edSMario Kleiner 683ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 684ad3543edSMario Kleiner 685ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 686ad3543edSMario Kleiner if (stime) 687ad3543edSMario Kleiner *stime = ktime_get(); 688ad3543edSMario Kleiner 6897c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6900af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6910af7e4dfSMario Kleiner * scanout position from Display scan line register. 6920af7e4dfSMario Kleiner */ 693a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 6940af7e4dfSMario Kleiner } else { 6950af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6960af7e4dfSMario Kleiner * We can split this into vertical and horizontal 6970af7e4dfSMario Kleiner * scanout position. 6980af7e4dfSMario Kleiner */ 699ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7000af7e4dfSMario Kleiner 7013aa18df8SVille Syrjälä /* convert to pixel counts */ 7023aa18df8SVille Syrjälä vbl_start *= htotal; 7033aa18df8SVille Syrjälä vbl_end *= htotal; 7043aa18df8SVille Syrjälä vtotal *= htotal; 70578e8fc6bSVille Syrjälä 70678e8fc6bSVille Syrjälä /* 7077e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7087e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7097e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7107e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7117e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7127e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7137e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7147e78f1cbSVille Syrjälä */ 7157e78f1cbSVille Syrjälä if (position >= vtotal) 7167e78f1cbSVille Syrjälä position = vtotal - 1; 7177e78f1cbSVille Syrjälä 7187e78f1cbSVille Syrjälä /* 71978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 72078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 72178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 72278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 72378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 72478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 72578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 72678e8fc6bSVille Syrjälä */ 72778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7283aa18df8SVille Syrjälä } 7293aa18df8SVille Syrjälä 730ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 731ad3543edSMario Kleiner if (etime) 732ad3543edSMario Kleiner *etime = ktime_get(); 733ad3543edSMario Kleiner 734ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 735ad3543edSMario Kleiner 736ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 737ad3543edSMario Kleiner 7383aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7393aa18df8SVille Syrjälä 7403aa18df8SVille Syrjälä /* 7413aa18df8SVille Syrjälä * While in vblank, position will be negative 7423aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7433aa18df8SVille Syrjälä * vblank, position will be positive counting 7443aa18df8SVille Syrjälä * up since vbl_end. 7453aa18df8SVille Syrjälä */ 7463aa18df8SVille Syrjälä if (position >= vbl_start) 7473aa18df8SVille Syrjälä position -= vbl_end; 7483aa18df8SVille Syrjälä else 7493aa18df8SVille Syrjälä position += vtotal - vbl_end; 7503aa18df8SVille Syrjälä 7517c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7523aa18df8SVille Syrjälä *vpos = position; 7533aa18df8SVille Syrjälä *hpos = 0; 7543aa18df8SVille Syrjälä } else { 7550af7e4dfSMario Kleiner *vpos = position / htotal; 7560af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7570af7e4dfSMario Kleiner } 7580af7e4dfSMario Kleiner 7590af7e4dfSMario Kleiner /* In vblank? */ 7600af7e4dfSMario Kleiner if (in_vbl) 7613d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7620af7e4dfSMario Kleiner 7630af7e4dfSMario Kleiner return ret; 7640af7e4dfSMario Kleiner } 7650af7e4dfSMario Kleiner 766a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 767a225f079SVille Syrjälä { 768a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 769a225f079SVille Syrjälä unsigned long irqflags; 770a225f079SVille Syrjälä int position; 771a225f079SVille Syrjälä 772a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 773a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 774a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 775a225f079SVille Syrjälä 776a225f079SVille Syrjälä return position; 777a225f079SVille Syrjälä } 778a225f079SVille Syrjälä 779f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7800af7e4dfSMario Kleiner int *max_error, 7810af7e4dfSMario Kleiner struct timeval *vblank_time, 7820af7e4dfSMario Kleiner unsigned flags) 7830af7e4dfSMario Kleiner { 7844041b853SChris Wilson struct drm_crtc *crtc; 7850af7e4dfSMario Kleiner 7867eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7874041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7880af7e4dfSMario Kleiner return -EINVAL; 7890af7e4dfSMario Kleiner } 7900af7e4dfSMario Kleiner 7910af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7924041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7934041b853SChris Wilson if (crtc == NULL) { 7944041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7954041b853SChris Wilson return -EINVAL; 7964041b853SChris Wilson } 7974041b853SChris Wilson 798fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 7994041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8004041b853SChris Wilson return -EBUSY; 8014041b853SChris Wilson } 8020af7e4dfSMario Kleiner 8030af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8044041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8054041b853SChris Wilson vblank_time, flags, 8067da903efSVille Syrjälä crtc, 807fc467a22SMaarten Lankhorst &crtc->hwmode); 8080af7e4dfSMario Kleiner } 8090af7e4dfSMario Kleiner 810d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 811f97108d1SJesse Barnes { 8122d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 813b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 8149270388eSDaniel Vetter u8 new_delay; 8159270388eSDaniel Vetter 816d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 817f97108d1SJesse Barnes 81873edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 81973edd18fSDaniel Vetter 82020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 8219270388eSDaniel Vetter 8227648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 823b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 824b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 825f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 826f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 827f97108d1SJesse Barnes 828f97108d1SJesse Barnes /* Handle RCS change request from hw */ 829b5b72e89SMatthew Garrett if (busy_up > max_avg) { 83020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 83120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 83220e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 83320e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 834b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 83520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 83620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 83720e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 83820e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 839f97108d1SJesse Barnes } 840f97108d1SJesse Barnes 8417648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 84220e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 843f97108d1SJesse Barnes 844d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 8459270388eSDaniel Vetter 846f97108d1SJesse Barnes return; 847f97108d1SJesse Barnes } 848f97108d1SJesse Barnes 84974cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring) 850549f7365SChris Wilson { 85193b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 852475553deSChris Wilson return; 853475553deSChris Wilson 854bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 8559862e600SChris Wilson 856549f7365SChris Wilson wake_up_all(&ring->irq_queue); 857549f7365SChris Wilson } 858549f7365SChris Wilson 85943cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 86043cf3bf0SChris Wilson struct intel_rps_ei *ei) 86131685c25SDeepak S { 86243cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 86343cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 86443cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 86531685c25SDeepak S } 86631685c25SDeepak S 86743cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 86843cf3bf0SChris Wilson const struct intel_rps_ei *old, 86943cf3bf0SChris Wilson const struct intel_rps_ei *now, 87043cf3bf0SChris Wilson int threshold) 87131685c25SDeepak S { 87243cf3bf0SChris Wilson u64 time, c0; 87331685c25SDeepak S 87443cf3bf0SChris Wilson if (old->cz_clock == 0) 87543cf3bf0SChris Wilson return false; 87631685c25SDeepak S 87743cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 87843cf3bf0SChris Wilson time *= threshold * dev_priv->mem_freq; 87931685c25SDeepak S 88043cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 88143cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 88243cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 88343cf3bf0SChris Wilson */ 88443cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 88543cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 88643cf3bf0SChris Wilson c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000; 88731685c25SDeepak S 88843cf3bf0SChris Wilson return c0 >= time; 88931685c25SDeepak S } 89031685c25SDeepak S 89143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 89243cf3bf0SChris Wilson { 89343cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 89443cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 89543cf3bf0SChris Wilson } 89643cf3bf0SChris Wilson 89743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 89843cf3bf0SChris Wilson { 89943cf3bf0SChris Wilson struct intel_rps_ei now; 90043cf3bf0SChris Wilson u32 events = 0; 90143cf3bf0SChris Wilson 9026f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 90343cf3bf0SChris Wilson return 0; 90443cf3bf0SChris Wilson 90543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 90643cf3bf0SChris Wilson if (now.cz_clock == 0) 90743cf3bf0SChris Wilson return 0; 90831685c25SDeepak S 90943cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 91043cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 91143cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 9128fb55197SChris Wilson dev_priv->rps.down_threshold)) 91343cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 91443cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 91531685c25SDeepak S } 91631685c25SDeepak S 91743cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 91843cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 91943cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 9208fb55197SChris Wilson dev_priv->rps.up_threshold)) 92143cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 92243cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 92343cf3bf0SChris Wilson } 92443cf3bf0SChris Wilson 92543cf3bf0SChris Wilson return events; 92631685c25SDeepak S } 92731685c25SDeepak S 928f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 929f5a4c67dSChris Wilson { 930f5a4c67dSChris Wilson struct intel_engine_cs *ring; 931f5a4c67dSChris Wilson int i; 932f5a4c67dSChris Wilson 933f5a4c67dSChris Wilson for_each_ring(ring, dev_priv, i) 934f5a4c67dSChris Wilson if (ring->irq_refcount) 935f5a4c67dSChris Wilson return true; 936f5a4c67dSChris Wilson 937f5a4c67dSChris Wilson return false; 938f5a4c67dSChris Wilson } 939f5a4c67dSChris Wilson 9404912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9413b8d8d91SJesse Barnes { 9422d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9432d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 9448d3afd7dSChris Wilson bool client_boost; 9458d3afd7dSChris Wilson int new_delay, adj, min, max; 946edbfdb45SPaulo Zanoni u32 pm_iir; 9473b8d8d91SJesse Barnes 94859cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 949d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 950d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 951d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 952d4d70aa5SImre Deak return; 953d4d70aa5SImre Deak } 954c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 955c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 956a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 957480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 9588d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 9598d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 96059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 9614912d041SBen Widawsky 96260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 963a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 96460611c13SPaulo Zanoni 9658d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 9663b8d8d91SJesse Barnes return; 9673b8d8d91SJesse Barnes 9684fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 9697b9e0ae6SChris Wilson 97043cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 97143cf3bf0SChris Wilson 972dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 973edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 9748d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 9758d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 9768d3afd7dSChris Wilson 9778d3afd7dSChris Wilson if (client_boost) { 9788d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 9798d3afd7dSChris Wilson adj = 0; 9808d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 981dd75fdc8SChris Wilson if (adj > 0) 982dd75fdc8SChris Wilson adj *= 2; 983edcf284bSChris Wilson else /* CHV needs even encode values */ 984edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 9857425034aSVille Syrjälä /* 9867425034aSVille Syrjälä * For better performance, jump directly 9877425034aSVille Syrjälä * to RPe if we're below it. 9887425034aSVille Syrjälä */ 989edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 990b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 991edcf284bSChris Wilson adj = 0; 992edcf284bSChris Wilson } 993f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 994f5a4c67dSChris Wilson adj = 0; 995dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 996b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 997b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 998dd75fdc8SChris Wilson else 999b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1000dd75fdc8SChris Wilson adj = 0; 1001dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1002dd75fdc8SChris Wilson if (adj < 0) 1003dd75fdc8SChris Wilson adj *= 2; 1004edcf284bSChris Wilson else /* CHV needs even encode values */ 1005edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1006dd75fdc8SChris Wilson } else { /* unknown event */ 1007edcf284bSChris Wilson adj = 0; 1008dd75fdc8SChris Wilson } 10093b8d8d91SJesse Barnes 1010edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1011edcf284bSChris Wilson 101279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 101379249636SBen Widawsky * interrupt 101479249636SBen Widawsky */ 1015edcf284bSChris Wilson new_delay += adj; 10168d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 101727544369SDeepak S 1018ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 10193b8d8d91SJesse Barnes 10204fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 10213b8d8d91SJesse Barnes } 10223b8d8d91SJesse Barnes 1023e3689190SBen Widawsky 1024e3689190SBen Widawsky /** 1025e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1026e3689190SBen Widawsky * occurred. 1027e3689190SBen Widawsky * @work: workqueue struct 1028e3689190SBen Widawsky * 1029e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1030e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1031e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1032e3689190SBen Widawsky */ 1033e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1034e3689190SBen Widawsky { 10352d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10362d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1037e3689190SBen Widawsky u32 error_status, row, bank, subbank; 103835a85ac6SBen Widawsky char *parity_event[6]; 1039e3689190SBen Widawsky uint32_t misccpctl; 104035a85ac6SBen Widawsky uint8_t slice = 0; 1041e3689190SBen Widawsky 1042e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1043e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1044e3689190SBen Widawsky * any time we access those registers. 1045e3689190SBen Widawsky */ 1046e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1047e3689190SBen Widawsky 104835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 104935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 105035a85ac6SBen Widawsky goto out; 105135a85ac6SBen Widawsky 1052e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1053e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1054e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1055e3689190SBen Widawsky 105635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 105735a85ac6SBen Widawsky u32 reg; 105835a85ac6SBen Widawsky 105935a85ac6SBen Widawsky slice--; 106035a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 106135a85ac6SBen Widawsky break; 106235a85ac6SBen Widawsky 106335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 106435a85ac6SBen Widawsky 106535a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 106635a85ac6SBen Widawsky 106735a85ac6SBen Widawsky error_status = I915_READ(reg); 1068e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1069e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1070e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1071e3689190SBen Widawsky 107235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 107335a85ac6SBen Widawsky POSTING_READ(reg); 1074e3689190SBen Widawsky 1075cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1076e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1077e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1078e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 107935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 108035a85ac6SBen Widawsky parity_event[5] = NULL; 1081e3689190SBen Widawsky 10825bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1083e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1084e3689190SBen Widawsky 108535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 108635a85ac6SBen Widawsky slice, row, bank, subbank); 1087e3689190SBen Widawsky 108835a85ac6SBen Widawsky kfree(parity_event[4]); 1089e3689190SBen Widawsky kfree(parity_event[3]); 1090e3689190SBen Widawsky kfree(parity_event[2]); 1091e3689190SBen Widawsky kfree(parity_event[1]); 1092e3689190SBen Widawsky } 1093e3689190SBen Widawsky 109435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 109535a85ac6SBen Widawsky 109635a85ac6SBen Widawsky out: 109735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 10984cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1099480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 11004cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 110135a85ac6SBen Widawsky 110235a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 110335a85ac6SBen Widawsky } 110435a85ac6SBen Widawsky 110535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1106e3689190SBen Widawsky { 11072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1108e3689190SBen Widawsky 1109040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1110e3689190SBen Widawsky return; 1111e3689190SBen Widawsky 1112d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1113480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1114d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1115e3689190SBen Widawsky 111635a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 111735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 111835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 111935a85ac6SBen Widawsky 112035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 112135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 112235a85ac6SBen Widawsky 1123a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1124e3689190SBen Widawsky } 1125e3689190SBen Widawsky 1126f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1127f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1128f1af8fc1SPaulo Zanoni u32 gt_iir) 1129f1af8fc1SPaulo Zanoni { 1130f1af8fc1SPaulo Zanoni if (gt_iir & 1131f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 113274cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1133f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 113474cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1135f1af8fc1SPaulo Zanoni } 1136f1af8fc1SPaulo Zanoni 1137e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1138e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1139e7b4c6b1SDaniel Vetter u32 gt_iir) 1140e7b4c6b1SDaniel Vetter { 1141e7b4c6b1SDaniel Vetter 1142cc609d5dSBen Widawsky if (gt_iir & 1143cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 114474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1145cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 114674cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1147cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 114874cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1149e7b4c6b1SDaniel Vetter 1150cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1151cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1152aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1153aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1154e3689190SBen Widawsky 115535a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 115635a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1157e7b4c6b1SDaniel Vetter } 1158e7b4c6b1SDaniel Vetter 115974cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1160abd58f01SBen Widawsky u32 master_ctl) 1161abd58f01SBen Widawsky { 1162abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1163abd58f01SBen Widawsky 1164abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 116574cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(0)); 1166abd58f01SBen Widawsky if (tmp) { 1167cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(0), tmp); 1168abd58f01SBen Widawsky ret = IRQ_HANDLED; 1169e981e7b1SThomas Daniel 117074cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 117174cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[RCS]); 117274cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 117374cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1174e981e7b1SThomas Daniel 117574cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 117674cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[BCS]); 117774cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 117874cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1179abd58f01SBen Widawsky } else 1180abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1181abd58f01SBen Widawsky } 1182abd58f01SBen Widawsky 118385f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 118474cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(1)); 1185abd58f01SBen Widawsky if (tmp) { 1186cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(1), tmp); 1187abd58f01SBen Widawsky ret = IRQ_HANDLED; 1188e981e7b1SThomas Daniel 118974cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 119074cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS]); 119174cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 119274cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1193e981e7b1SThomas Daniel 119474cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 119574cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS2]); 119674cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 119774cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS2]); 1198abd58f01SBen Widawsky } else 1199abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1200abd58f01SBen Widawsky } 1201abd58f01SBen Widawsky 120274cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 120374cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(3)); 120474cdb337SChris Wilson if (tmp) { 120574cdb337SChris Wilson I915_WRITE_FW(GEN8_GT_IIR(3), tmp); 120674cdb337SChris Wilson ret = IRQ_HANDLED; 120774cdb337SChris Wilson 120874cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 120974cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VECS]); 121074cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 121174cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 121274cdb337SChris Wilson } else 121374cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 121474cdb337SChris Wilson } 121574cdb337SChris Wilson 12160961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 121774cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(2)); 12180961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 1219cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 12200961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 122138cc46d7SOscar Mateo ret = IRQ_HANDLED; 1222c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 12230961021aSBen Widawsky } else 12240961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 12250961021aSBen Widawsky } 12260961021aSBen Widawsky 1227abd58f01SBen Widawsky return ret; 1228abd58f01SBen Widawsky } 1229abd58f01SBen Widawsky 1230676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 123113cf5504SDave Airlie { 123213cf5504SDave Airlie switch (port) { 123313cf5504SDave Airlie case PORT_B: 1234676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 123513cf5504SDave Airlie case PORT_C: 1236676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 123713cf5504SDave Airlie case PORT_D: 1238676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1239676574dfSJani Nikula default: 1240676574dfSJani Nikula return false; 124113cf5504SDave Airlie } 124213cf5504SDave Airlie } 124313cf5504SDave Airlie 1244676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 124513cf5504SDave Airlie { 124613cf5504SDave Airlie switch (port) { 124713cf5504SDave Airlie case PORT_B: 1248676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 124913cf5504SDave Airlie case PORT_C: 1250676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 125113cf5504SDave Airlie case PORT_D: 1252676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1253676574dfSJani Nikula default: 1254676574dfSJani Nikula return false; 125513cf5504SDave Airlie } 125613cf5504SDave Airlie } 125713cf5504SDave Airlie 1258676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */ 1259676574dfSJani Nikula static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 12608c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 12618c841e57SJani Nikula const u32 hpd[HPD_NUM_PINS]) 1262676574dfSJani Nikula { 12638c841e57SJani Nikula enum port port; 1264676574dfSJani Nikula int i; 1265676574dfSJani Nikula 1266676574dfSJani Nikula *pin_mask = 0; 1267676574dfSJani Nikula *long_mask = 0; 1268676574dfSJani Nikula 1269676574dfSJani Nikula for_each_hpd_pin(i) { 12708c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 12718c841e57SJani Nikula continue; 12728c841e57SJani Nikula 1273676574dfSJani Nikula *pin_mask |= BIT(i); 1274676574dfSJani Nikula 12758c841e57SJani Nikula port = intel_hpd_pin_to_port(i); 12768c841e57SJani Nikula if (pch_port_hotplug_long_detect(port, dig_hotplug_reg)) 1277676574dfSJani Nikula *long_mask |= BIT(i); 1278676574dfSJani Nikula } 1279676574dfSJani Nikula 1280676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1281676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1282676574dfSJani Nikula 1283676574dfSJani Nikula } 1284676574dfSJani Nikula 1285676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */ 1286676574dfSJani Nikula static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 1287676574dfSJani Nikula u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS]) 1288676574dfSJani Nikula { 12898c841e57SJani Nikula enum port port; 1290676574dfSJani Nikula int i; 1291676574dfSJani Nikula 1292676574dfSJani Nikula *pin_mask = 0; 1293676574dfSJani Nikula *long_mask = 0; 1294676574dfSJani Nikula 1295676574dfSJani Nikula if (!hotplug_trigger) 1296676574dfSJani Nikula return; 1297676574dfSJani Nikula 1298676574dfSJani Nikula for_each_hpd_pin(i) { 12998c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 13008c841e57SJani Nikula continue; 13018c841e57SJani Nikula 1302676574dfSJani Nikula *pin_mask |= BIT(i); 1303676574dfSJani Nikula 13048c841e57SJani Nikula port = intel_hpd_pin_to_port(i); 13058c841e57SJani Nikula if (i9xx_port_hotplug_long_detect(port, hotplug_trigger)) 1306676574dfSJani Nikula *long_mask |= BIT(i); 1307676574dfSJani Nikula } 1308676574dfSJani Nikula 1309676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n", 1310676574dfSJani Nikula hotplug_trigger, *pin_mask); 1311676574dfSJani Nikula } 1312676574dfSJani Nikula 1313515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1314515ac2bbSDaniel Vetter { 13152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 131628c70f16SDaniel Vetter 131728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1318515ac2bbSDaniel Vetter } 1319515ac2bbSDaniel Vetter 1320ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1321ce99c256SDaniel Vetter { 13222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 13239ee32feaSDaniel Vetter 13249ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1325ce99c256SDaniel Vetter } 1326ce99c256SDaniel Vetter 13278bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1328277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1329eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1330eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13318bc5e955SDaniel Vetter uint32_t crc4) 13328bf1e9f1SShuang He { 13338bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13348bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13358bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1336ac2300d4SDamien Lespiau int head, tail; 1337b2c88f5bSDamien Lespiau 1338d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1339d538bbdfSDamien Lespiau 13400c912c79SDamien Lespiau if (!pipe_crc->entries) { 1341d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 134234273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 13430c912c79SDamien Lespiau return; 13440c912c79SDamien Lespiau } 13450c912c79SDamien Lespiau 1346d538bbdfSDamien Lespiau head = pipe_crc->head; 1347d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1348b2c88f5bSDamien Lespiau 1349b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1350d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1351b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1352b2c88f5bSDamien Lespiau return; 1353b2c88f5bSDamien Lespiau } 1354b2c88f5bSDamien Lespiau 1355b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 13568bf1e9f1SShuang He 13578bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1358eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1359eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1360eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1361eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1362eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1363b2c88f5bSDamien Lespiau 1364b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1365d538bbdfSDamien Lespiau pipe_crc->head = head; 1366d538bbdfSDamien Lespiau 1367d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 136807144428SDamien Lespiau 136907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 13708bf1e9f1SShuang He } 1371277de95eSDaniel Vetter #else 1372277de95eSDaniel Vetter static inline void 1373277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1374277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1375277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1376277de95eSDaniel Vetter uint32_t crc4) {} 1377277de95eSDaniel Vetter #endif 1378eba94eb9SDaniel Vetter 1379277de95eSDaniel Vetter 1380277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13815a69b89fSDaniel Vetter { 13825a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13835a69b89fSDaniel Vetter 1384277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13855a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13865a69b89fSDaniel Vetter 0, 0, 0, 0); 13875a69b89fSDaniel Vetter } 13885a69b89fSDaniel Vetter 1389277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1390eba94eb9SDaniel Vetter { 1391eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1392eba94eb9SDaniel Vetter 1393277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1394eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1395eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1396eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1397eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13988bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1399eba94eb9SDaniel Vetter } 14005b3a856bSDaniel Vetter 1401277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14025b3a856bSDaniel Vetter { 14035b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14040b5c5ed0SDaniel Vetter uint32_t res1, res2; 14050b5c5ed0SDaniel Vetter 14060b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 14070b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 14080b5c5ed0SDaniel Vetter else 14090b5c5ed0SDaniel Vetter res1 = 0; 14100b5c5ed0SDaniel Vetter 14110b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 14120b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 14130b5c5ed0SDaniel Vetter else 14140b5c5ed0SDaniel Vetter res2 = 0; 14155b3a856bSDaniel Vetter 1416277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14170b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 14180b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 14190b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 14200b5c5ed0SDaniel Vetter res1, res2); 14215b3a856bSDaniel Vetter } 14228bf1e9f1SShuang He 14231403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 14241403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 14251403c0d4SPaulo Zanoni * the work queue. */ 14261403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1427baf02a1fSBen Widawsky { 1428a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 142959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1430480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1431d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1432d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 14332adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 143441a05a3aSDaniel Vetter } 1435d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1436d4d70aa5SImre Deak } 1437baf02a1fSBen Widawsky 1438c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1439c9a9a268SImre Deak return; 1440c9a9a268SImre Deak 14411403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 144212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 144374cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 144412638c57SBen Widawsky 1445aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1446aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 144712638c57SBen Widawsky } 14481403c0d4SPaulo Zanoni } 1449baf02a1fSBen Widawsky 14508d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 14518d7849dbSVille Syrjälä { 14528d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 14538d7849dbSVille Syrjälä return false; 14548d7849dbSVille Syrjälä 14558d7849dbSVille Syrjälä return true; 14568d7849dbSVille Syrjälä } 14578d7849dbSVille Syrjälä 1458c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 14597e231dbeSJesse Barnes { 1460c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 146191d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 14627e231dbeSJesse Barnes int pipe; 14637e231dbeSJesse Barnes 146458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1465055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 146691d181ddSImre Deak int reg; 1467bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 146891d181ddSImre Deak 1469bbb5eebfSDaniel Vetter /* 1470bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1471bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1472bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1473bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1474bbb5eebfSDaniel Vetter * handle. 1475bbb5eebfSDaniel Vetter */ 14760f239f4cSDaniel Vetter 14770f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14780f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1479bbb5eebfSDaniel Vetter 1480bbb5eebfSDaniel Vetter switch (pipe) { 1481bbb5eebfSDaniel Vetter case PIPE_A: 1482bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1483bbb5eebfSDaniel Vetter break; 1484bbb5eebfSDaniel Vetter case PIPE_B: 1485bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1486bbb5eebfSDaniel Vetter break; 14873278f67fSVille Syrjälä case PIPE_C: 14883278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14893278f67fSVille Syrjälä break; 1490bbb5eebfSDaniel Vetter } 1491bbb5eebfSDaniel Vetter if (iir & iir_bit) 1492bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1493bbb5eebfSDaniel Vetter 1494bbb5eebfSDaniel Vetter if (!mask) 149591d181ddSImre Deak continue; 149691d181ddSImre Deak 149791d181ddSImre Deak reg = PIPESTAT(pipe); 1498bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1499bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 15007e231dbeSJesse Barnes 15017e231dbeSJesse Barnes /* 15027e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 15037e231dbeSJesse Barnes */ 150491d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 150591d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 15067e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 15077e231dbeSJesse Barnes } 150858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 15097e231dbeSJesse Barnes 1510055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1511d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1512d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1513d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 151431acc7f5SJesse Barnes 1515579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 151631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 151731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 151831acc7f5SJesse Barnes } 15194356d586SDaniel Vetter 15204356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1521277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 15222d9d2b0bSVille Syrjälä 15231f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15241f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 152531acc7f5SJesse Barnes } 152631acc7f5SJesse Barnes 1527c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1528c1874ed7SImre Deak gmbus_irq_handler(dev); 1529c1874ed7SImre Deak } 1530c1874ed7SImre Deak 153116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 153216c6c56bSVille Syrjälä { 153316c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 153416c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1535676574dfSJani Nikula u32 pin_mask, long_mask; 153616c6c56bSVille Syrjälä 15370d2e4297SJani Nikula if (!hotplug_status) 15380d2e4297SJani Nikula return; 15390d2e4297SJani Nikula 15403ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15413ff60f89SOscar Mateo /* 15423ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 15433ff60f89SOscar Mateo * may miss hotplug events. 15443ff60f89SOscar Mateo */ 15453ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 15463ff60f89SOscar Mateo 15474bca26d0SVille Syrjälä if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { 154816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 154916c6c56bSVille Syrjälä 1550676574dfSJani Nikula i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x); 1551676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1552369712e8SJani Nikula 1553369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1554369712e8SJani Nikula dp_aux_irq_handler(dev); 155516c6c56bSVille Syrjälä } else { 155616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 155716c6c56bSVille Syrjälä 1558676574dfSJani Nikula i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915); 1559676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 156016c6c56bSVille Syrjälä } 15613ff60f89SOscar Mateo } 156216c6c56bSVille Syrjälä 1563c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1564c1874ed7SImre Deak { 156545a83f84SDaniel Vetter struct drm_device *dev = arg; 15662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1567c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1568c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1569c1874ed7SImre Deak 15702dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15712dd2a883SImre Deak return IRQ_NONE; 15722dd2a883SImre Deak 1573c1874ed7SImre Deak while (true) { 15743ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 15753ff60f89SOscar Mateo 1576c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 15773ff60f89SOscar Mateo if (gt_iir) 15783ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 15793ff60f89SOscar Mateo 1580c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15813ff60f89SOscar Mateo if (pm_iir) 15823ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 15833ff60f89SOscar Mateo 15843ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 15853ff60f89SOscar Mateo if (iir) { 15863ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 15873ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 15883ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 15893ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 15903ff60f89SOscar Mateo } 1591c1874ed7SImre Deak 1592c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1593c1874ed7SImre Deak goto out; 1594c1874ed7SImre Deak 1595c1874ed7SImre Deak ret = IRQ_HANDLED; 1596c1874ed7SImre Deak 15973ff60f89SOscar Mateo if (gt_iir) 1598c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 159960611c13SPaulo Zanoni if (pm_iir) 1600d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 16013ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16023ff60f89SOscar Mateo * signalled in iir */ 16033ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 16047e231dbeSJesse Barnes } 16057e231dbeSJesse Barnes 16067e231dbeSJesse Barnes out: 16077e231dbeSJesse Barnes return ret; 16087e231dbeSJesse Barnes } 16097e231dbeSJesse Barnes 161043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 161143f328d7SVille Syrjälä { 161245a83f84SDaniel Vetter struct drm_device *dev = arg; 161343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 161443f328d7SVille Syrjälä u32 master_ctl, iir; 161543f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 161643f328d7SVille Syrjälä 16172dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16182dd2a883SImre Deak return IRQ_NONE; 16192dd2a883SImre Deak 16208e5fd599SVille Syrjälä for (;;) { 16218e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16223278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16233278f67fSVille Syrjälä 16243278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16258e5fd599SVille Syrjälä break; 162643f328d7SVille Syrjälä 162727b6c122SOscar Mateo ret = IRQ_HANDLED; 162827b6c122SOscar Mateo 162943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 163043f328d7SVille Syrjälä 163127b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 163227b6c122SOscar Mateo 163327b6c122SOscar Mateo if (iir) { 163427b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 163527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 163627b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 163727b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 163827b6c122SOscar Mateo } 163927b6c122SOscar Mateo 164074cdb337SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl); 164143f328d7SVille Syrjälä 164227b6c122SOscar Mateo /* Call regardless, as some status bits might not be 164327b6c122SOscar Mateo * signalled in iir */ 16443278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 164543f328d7SVille Syrjälä 164643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 164743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 16488e5fd599SVille Syrjälä } 16493278f67fSVille Syrjälä 165043f328d7SVille Syrjälä return ret; 165143f328d7SVille Syrjälä } 165243f328d7SVille Syrjälä 165323e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1654776ad806SJesse Barnes { 16552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16569db4a9c7SJesse Barnes int pipe; 1657b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1658*aaf5ec2eSSonika Jindal 1659*aaf5ec2eSSonika Jindal if (hotplug_trigger) { 1660*aaf5ec2eSSonika Jindal u32 dig_hotplug_reg, pin_mask, long_mask; 1661776ad806SJesse Barnes 166213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 166313cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 166413cf5504SDave Airlie 1665*aaf5ec2eSSonika Jindal pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1666*aaf5ec2eSSonika Jindal dig_hotplug_reg, hpd_ibx); 1667676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1668*aaf5ec2eSSonika Jindal } 166991d131d2SDaniel Vetter 1670cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1671cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1672776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1673cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1674cfc33bf7SVille Syrjälä port_name(port)); 1675cfc33bf7SVille Syrjälä } 1676776ad806SJesse Barnes 1677ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1678ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1679ce99c256SDaniel Vetter 1680776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1681515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1682776ad806SJesse Barnes 1683776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1684776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1685776ad806SJesse Barnes 1686776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1687776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1688776ad806SJesse Barnes 1689776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1690776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1691776ad806SJesse Barnes 16929db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1693055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 16949db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 16959db4a9c7SJesse Barnes pipe_name(pipe), 16969db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1697776ad806SJesse Barnes 1698776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1699776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1700776ad806SJesse Barnes 1701776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1702776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1703776ad806SJesse Barnes 1704776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 17051f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 17068664281bSPaulo Zanoni 17078664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 17081f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 17098664281bSPaulo Zanoni } 17108664281bSPaulo Zanoni 17118664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 17128664281bSPaulo Zanoni { 17138664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17148664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17155a69b89fSDaniel Vetter enum pipe pipe; 17168664281bSPaulo Zanoni 1717de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1718de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1719de032bf4SPaulo Zanoni 1720055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17211f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17238664281bSPaulo Zanoni 17245a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 17255a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1726277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 17275a69b89fSDaniel Vetter else 1728277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 17295a69b89fSDaniel Vetter } 17305a69b89fSDaniel Vetter } 17318bf1e9f1SShuang He 17328664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17338664281bSPaulo Zanoni } 17348664281bSPaulo Zanoni 17358664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 17368664281bSPaulo Zanoni { 17378664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17388664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 17398664281bSPaulo Zanoni 1740de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1741de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1742de032bf4SPaulo Zanoni 17438664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 17441f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 17458664281bSPaulo Zanoni 17468664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 17471f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 17488664281bSPaulo Zanoni 17498664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 17501f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 17518664281bSPaulo Zanoni 17528664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1753776ad806SJesse Barnes } 1754776ad806SJesse Barnes 175523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 175623e81d69SAdam Jackson { 17572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 175823e81d69SAdam Jackson int pipe; 1759b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1760*aaf5ec2eSSonika Jindal 1761*aaf5ec2eSSonika Jindal if (hotplug_trigger) { 1762*aaf5ec2eSSonika Jindal u32 dig_hotplug_reg, pin_mask, long_mask; 176323e81d69SAdam Jackson 176413cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 176513cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 1766*aaf5ec2eSSonika Jindal pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1767*aaf5ec2eSSonika Jindal dig_hotplug_reg, hpd_cpt); 1768676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1769*aaf5ec2eSSonika Jindal } 177091d131d2SDaniel Vetter 1771cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1772cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 177323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1774cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1775cfc33bf7SVille Syrjälä port_name(port)); 1776cfc33bf7SVille Syrjälä } 177723e81d69SAdam Jackson 177823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1779ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 178023e81d69SAdam Jackson 178123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1782515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 178323e81d69SAdam Jackson 178423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 178523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 178623e81d69SAdam Jackson 178723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 178823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 178923e81d69SAdam Jackson 179023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 1791055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 179223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 179323e81d69SAdam Jackson pipe_name(pipe), 179423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 17958664281bSPaulo Zanoni 17968664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 17978664281bSPaulo Zanoni cpt_serr_int_handler(dev); 179823e81d69SAdam Jackson } 179923e81d69SAdam Jackson 1800c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1801c008bc6eSPaulo Zanoni { 1802c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 180340da17c2SDaniel Vetter enum pipe pipe; 1804c008bc6eSPaulo Zanoni 1805c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1806c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1807c008bc6eSPaulo Zanoni 1808c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1809c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1810c008bc6eSPaulo Zanoni 1811c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1812c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1813c008bc6eSPaulo Zanoni 1814055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1815d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 1816d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1817d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 1818c008bc6eSPaulo Zanoni 181940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 18201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1821c008bc6eSPaulo Zanoni 182240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 182340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18245b3a856bSDaniel Vetter 182540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 182640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 182740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 182840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1829c008bc6eSPaulo Zanoni } 1830c008bc6eSPaulo Zanoni } 1831c008bc6eSPaulo Zanoni 1832c008bc6eSPaulo Zanoni /* check event from PCH */ 1833c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1834c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1835c008bc6eSPaulo Zanoni 1836c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1837c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1838c008bc6eSPaulo Zanoni else 1839c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1840c008bc6eSPaulo Zanoni 1841c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1842c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1843c008bc6eSPaulo Zanoni } 1844c008bc6eSPaulo Zanoni 1845c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1846c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1847c008bc6eSPaulo Zanoni } 1848c008bc6eSPaulo Zanoni 18499719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 18509719fb98SPaulo Zanoni { 18519719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 185207d27e20SDamien Lespiau enum pipe pipe; 18539719fb98SPaulo Zanoni 18549719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 18559719fb98SPaulo Zanoni ivb_err_int_handler(dev); 18569719fb98SPaulo Zanoni 18579719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 18589719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 18599719fb98SPaulo Zanoni 18609719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 18619719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 18629719fb98SPaulo Zanoni 1863055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1864d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 1865d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1866d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 186740da17c2SDaniel Vetter 186840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 186907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 187007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 187107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 18729719fb98SPaulo Zanoni } 18739719fb98SPaulo Zanoni } 18749719fb98SPaulo Zanoni 18759719fb98SPaulo Zanoni /* check event from PCH */ 18769719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 18779719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 18789719fb98SPaulo Zanoni 18799719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 18809719fb98SPaulo Zanoni 18819719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 18829719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 18839719fb98SPaulo Zanoni } 18849719fb98SPaulo Zanoni } 18859719fb98SPaulo Zanoni 188672c90f62SOscar Mateo /* 188772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 188872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 188972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 189072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 189172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 189272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 189372c90f62SOscar Mateo */ 1894f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1895b1f14ad0SJesse Barnes { 189645a83f84SDaniel Vetter struct drm_device *dev = arg; 18972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1898f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 18990e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1900b1f14ad0SJesse Barnes 19012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19022dd2a883SImre Deak return IRQ_NONE; 19032dd2a883SImre Deak 19048664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 19058664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1906907b28c5SChris Wilson intel_uncore_check_errors(dev); 19078664281bSPaulo Zanoni 1908b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1909b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1910b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 191123a78516SPaulo Zanoni POSTING_READ(DEIER); 19120e43406bSChris Wilson 191344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 191444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 191544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 191644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 191744498aeaSPaulo Zanoni * due to its back queue). */ 1918ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 191944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 192044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 192144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1922ab5c608bSBen Widawsky } 192344498aeaSPaulo Zanoni 192472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 192572c90f62SOscar Mateo 19260e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 19270e43406bSChris Wilson if (gt_iir) { 192872c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 192972c90f62SOscar Mateo ret = IRQ_HANDLED; 1930d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 19310e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1932d8fc8a47SPaulo Zanoni else 1933d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 19340e43406bSChris Wilson } 1935b1f14ad0SJesse Barnes 1936b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 19370e43406bSChris Wilson if (de_iir) { 193872c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 193972c90f62SOscar Mateo ret = IRQ_HANDLED; 1940f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 19419719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1942f1af8fc1SPaulo Zanoni else 1943f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 19440e43406bSChris Wilson } 19450e43406bSChris Wilson 1946f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1947f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 19480e43406bSChris Wilson if (pm_iir) { 1949b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 19500e43406bSChris Wilson ret = IRQ_HANDLED; 195172c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 19520e43406bSChris Wilson } 1953f1af8fc1SPaulo Zanoni } 1954b1f14ad0SJesse Barnes 1955b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1956b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1957ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 195844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 195944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1960ab5c608bSBen Widawsky } 1961b1f14ad0SJesse Barnes 1962b1f14ad0SJesse Barnes return ret; 1963b1f14ad0SJesse Barnes } 1964b1f14ad0SJesse Barnes 1965d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status) 1966d04a492dSShashank Sharma { 1967d04a492dSShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 1968676574dfSJani Nikula u32 hp_control, hp_trigger; 1969676574dfSJani Nikula u32 pin_mask, long_mask; 1970d04a492dSShashank Sharma 1971d04a492dSShashank Sharma /* Get the status */ 1972d04a492dSShashank Sharma hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK; 1973d04a492dSShashank Sharma hp_control = I915_READ(BXT_HOTPLUG_CTL); 1974d04a492dSShashank Sharma 1975d04a492dSShashank Sharma /* Hotplug not enabled ? */ 1976d04a492dSShashank Sharma if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) { 1977d04a492dSShashank Sharma DRM_ERROR("Interrupt when HPD disabled\n"); 1978d04a492dSShashank Sharma return; 1979d04a492dSShashank Sharma } 1980d04a492dSShashank Sharma 1981d04a492dSShashank Sharma /* Clear sticky bits in hpd status */ 1982d04a492dSShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hp_control); 1983475c2e3bSJani Nikula 1984475c2e3bSJani Nikula pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt); 1985475c2e3bSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1986d04a492dSShashank Sharma } 1987d04a492dSShashank Sharma 1988abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1989abd58f01SBen Widawsky { 1990abd58f01SBen Widawsky struct drm_device *dev = arg; 1991abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1992abd58f01SBen Widawsky u32 master_ctl; 1993abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1994abd58f01SBen Widawsky uint32_t tmp = 0; 1995c42664ccSDaniel Vetter enum pipe pipe; 199688e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 199788e04703SJesse Barnes 19982dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19992dd2a883SImre Deak return IRQ_NONE; 20002dd2a883SImre Deak 200188e04703SJesse Barnes if (IS_GEN9(dev)) 200288e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 200388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2004abd58f01SBen Widawsky 2005cb0d205eSChris Wilson master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2006abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2007abd58f01SBen Widawsky if (!master_ctl) 2008abd58f01SBen Widawsky return IRQ_NONE; 2009abd58f01SBen Widawsky 2010cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2011abd58f01SBen Widawsky 201238cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 201338cc46d7SOscar Mateo 201474cdb337SChris Wilson ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2015abd58f01SBen Widawsky 2016abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2017abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2018abd58f01SBen Widawsky if (tmp) { 2019abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2020abd58f01SBen Widawsky ret = IRQ_HANDLED; 202138cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 202238cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 202338cc46d7SOscar Mateo else 202438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2025abd58f01SBen Widawsky } 202638cc46d7SOscar Mateo else 202738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2028abd58f01SBen Widawsky } 2029abd58f01SBen Widawsky 20306d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 20316d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 20326d766f02SDaniel Vetter if (tmp) { 2033d04a492dSShashank Sharma bool found = false; 2034d04a492dSShashank Sharma 20356d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 20366d766f02SDaniel Vetter ret = IRQ_HANDLED; 203788e04703SJesse Barnes 2038d04a492dSShashank Sharma if (tmp & aux_mask) { 203938cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2040d04a492dSShashank Sharma found = true; 2041d04a492dSShashank Sharma } 2042d04a492dSShashank Sharma 2043d04a492dSShashank Sharma if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) { 2044d04a492dSShashank Sharma bxt_hpd_handler(dev, tmp); 2045d04a492dSShashank Sharma found = true; 2046d04a492dSShashank Sharma } 2047d04a492dSShashank Sharma 20489e63743eSShashank Sharma if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) { 20499e63743eSShashank Sharma gmbus_irq_handler(dev); 20509e63743eSShashank Sharma found = true; 20519e63743eSShashank Sharma } 20529e63743eSShashank Sharma 2053d04a492dSShashank Sharma if (!found) 205438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 20556d766f02SDaniel Vetter } 205638cc46d7SOscar Mateo else 205738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 20586d766f02SDaniel Vetter } 20596d766f02SDaniel Vetter 2060055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2061770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2062abd58f01SBen Widawsky 2063c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2064c42664ccSDaniel Vetter continue; 2065c42664ccSDaniel Vetter 2066abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 206738cc46d7SOscar Mateo if (pipe_iir) { 206838cc46d7SOscar Mateo ret = IRQ_HANDLED; 206938cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2070770de83dSDamien Lespiau 2071d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2072d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2073d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2074abd58f01SBen Widawsky 2075770de83dSDamien Lespiau if (IS_GEN9(dev)) 2076770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2077770de83dSDamien Lespiau else 2078770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2079770de83dSDamien Lespiau 2080770de83dSDamien Lespiau if (flip_done) { 2081abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2082abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2083abd58f01SBen Widawsky } 2084abd58f01SBen Widawsky 20850fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 20860fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20870fbe7870SDaniel Vetter 20881f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 20891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 20901f7247c0SDaniel Vetter pipe); 209138d83c96SDaniel Vetter 2092770de83dSDamien Lespiau 2093770de83dSDamien Lespiau if (IS_GEN9(dev)) 2094770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2095770de83dSDamien Lespiau else 2096770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2097770de83dSDamien Lespiau 2098770de83dSDamien Lespiau if (fault_errors) 209930100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 210030100f2bSDaniel Vetter pipe_name(pipe), 210130100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2102c42664ccSDaniel Vetter } else 2103abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2104abd58f01SBen Widawsky } 2105abd58f01SBen Widawsky 2106266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2107266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 210892d03a80SDaniel Vetter /* 210992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 211092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 211192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 211292d03a80SDaniel Vetter */ 211392d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 211492d03a80SDaniel Vetter if (pch_iir) { 211592d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 211692d03a80SDaniel Vetter ret = IRQ_HANDLED; 211738cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 211838cc46d7SOscar Mateo } else 211938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 212038cc46d7SOscar Mateo 212192d03a80SDaniel Vetter } 212292d03a80SDaniel Vetter 2123cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2124cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2125abd58f01SBen Widawsky 2126abd58f01SBen Widawsky return ret; 2127abd58f01SBen Widawsky } 2128abd58f01SBen Widawsky 212917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 213017e1df07SDaniel Vetter bool reset_completed) 213117e1df07SDaniel Vetter { 2132a4872ba6SOscar Mateo struct intel_engine_cs *ring; 213317e1df07SDaniel Vetter int i; 213417e1df07SDaniel Vetter 213517e1df07SDaniel Vetter /* 213617e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 213717e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 213817e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 213917e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 214017e1df07SDaniel Vetter */ 214117e1df07SDaniel Vetter 214217e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 214317e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 214417e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 214517e1df07SDaniel Vetter 214617e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 214717e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 214817e1df07SDaniel Vetter 214917e1df07SDaniel Vetter /* 215017e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 215117e1df07SDaniel Vetter * reset state is cleared. 215217e1df07SDaniel Vetter */ 215317e1df07SDaniel Vetter if (reset_completed) 215417e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 215517e1df07SDaniel Vetter } 215617e1df07SDaniel Vetter 21578a905236SJesse Barnes /** 2158b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 21598a905236SJesse Barnes * 21608a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 21618a905236SJesse Barnes * was detected. 21628a905236SJesse Barnes */ 2163b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 21648a905236SJesse Barnes { 2165b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2166b8d24a06SMika Kuoppala struct i915_gpu_error *error = &dev_priv->gpu_error; 2167cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2168cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2169cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 217017e1df07SDaniel Vetter int ret; 21718a905236SJesse Barnes 21725bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 21738a905236SJesse Barnes 21747db0ba24SDaniel Vetter /* 21757db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 21767db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 21777db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 21787db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 21797db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 21807db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 21817db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 21827db0ba24SDaniel Vetter * work we don't need to worry about any other races. 21837db0ba24SDaniel Vetter */ 21847db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 218544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 21865bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 21877db0ba24SDaniel Vetter reset_event); 21881f83fee0SDaniel Vetter 218917e1df07SDaniel Vetter /* 2190f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2191f454c694SImre Deak * reference held, for example because there is a pending GPU 2192f454c694SImre Deak * request that won't finish until the reset is done. This 2193f454c694SImre Deak * isn't the case at least when we get here by doing a 2194f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2195f454c694SImre Deak */ 2196f454c694SImre Deak intel_runtime_pm_get(dev_priv); 21977514747dSVille Syrjälä 21987514747dSVille Syrjälä intel_prepare_reset(dev); 21997514747dSVille Syrjälä 2200f454c694SImre Deak /* 220117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 220217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 220317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 220417e1df07SDaniel Vetter * deadlocks with the reset work. 220517e1df07SDaniel Vetter */ 2206f69061beSDaniel Vetter ret = i915_reset(dev); 2207f69061beSDaniel Vetter 22087514747dSVille Syrjälä intel_finish_reset(dev); 220917e1df07SDaniel Vetter 2210f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2211f454c694SImre Deak 2212f69061beSDaniel Vetter if (ret == 0) { 2213f69061beSDaniel Vetter /* 2214f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2215f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2216f69061beSDaniel Vetter * complete. 2217f69061beSDaniel Vetter * 2218f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2219f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2220f69061beSDaniel Vetter * updates before 2221f69061beSDaniel Vetter * the counter increment. 2222f69061beSDaniel Vetter */ 22234e857c58SPeter Zijlstra smp_mb__before_atomic(); 2224f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2225f69061beSDaniel Vetter 22265bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2227f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 22281f83fee0SDaniel Vetter } else { 22292ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2230f316a42cSBen Gamari } 22311f83fee0SDaniel Vetter 223217e1df07SDaniel Vetter /* 223317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 223417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 223517e1df07SDaniel Vetter */ 223617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2237f316a42cSBen Gamari } 22388a905236SJesse Barnes } 22398a905236SJesse Barnes 224035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2241c0e09200SDave Airlie { 22428a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2243bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 224463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2245050ee91fSBen Widawsky int pipe, i; 224663eeaf38SJesse Barnes 224735aed2e6SChris Wilson if (!eir) 224835aed2e6SChris Wilson return; 224963eeaf38SJesse Barnes 2250a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 22518a905236SJesse Barnes 2252bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2253bd9854f9SBen Widawsky 22548a905236SJesse Barnes if (IS_G4X(dev)) { 22558a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 22568a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 22578a905236SJesse Barnes 2258a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2259a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2260050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2261050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2262a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2263a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 22648a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22653143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 22668a905236SJesse Barnes } 22678a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 22688a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2269a70491ccSJoe Perches pr_err("page table error\n"); 2270a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 22718a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22723143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 22738a905236SJesse Barnes } 22748a905236SJesse Barnes } 22758a905236SJesse Barnes 2276a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 227763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 227863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2279a70491ccSJoe Perches pr_err("page table error\n"); 2280a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 228163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22823143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 228363eeaf38SJesse Barnes } 22848a905236SJesse Barnes } 22858a905236SJesse Barnes 228663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2287a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2288055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2289a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 22909db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 229163eeaf38SJesse Barnes /* pipestat has already been acked */ 229263eeaf38SJesse Barnes } 229363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2294a70491ccSJoe Perches pr_err("instruction error\n"); 2295a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2296050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2297050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2298a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 229963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 230063eeaf38SJesse Barnes 2301a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2302a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2303a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 230463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 23053143a2bfSChris Wilson POSTING_READ(IPEIR); 230663eeaf38SJesse Barnes } else { 230763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 230863eeaf38SJesse Barnes 2309a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2310a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2311a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2312a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 231363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 23143143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 231563eeaf38SJesse Barnes } 231663eeaf38SJesse Barnes } 231763eeaf38SJesse Barnes 231863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 23193143a2bfSChris Wilson POSTING_READ(EIR); 232063eeaf38SJesse Barnes eir = I915_READ(EIR); 232163eeaf38SJesse Barnes if (eir) { 232263eeaf38SJesse Barnes /* 232363eeaf38SJesse Barnes * some errors might have become stuck, 232463eeaf38SJesse Barnes * mask them. 232563eeaf38SJesse Barnes */ 232663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 232763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 232863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 232963eeaf38SJesse Barnes } 233035aed2e6SChris Wilson } 233135aed2e6SChris Wilson 233235aed2e6SChris Wilson /** 2333b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 233435aed2e6SChris Wilson * @dev: drm device 233535aed2e6SChris Wilson * 2336b8d24a06SMika Kuoppala * Do some basic checking of regsiter state at error time and 233735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 233835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 233935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 234035aed2e6SChris Wilson * of a ring dump etc.). 234135aed2e6SChris Wilson */ 234258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 234358174462SMika Kuoppala const char *fmt, ...) 234435aed2e6SChris Wilson { 234535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 234658174462SMika Kuoppala va_list args; 234758174462SMika Kuoppala char error_msg[80]; 234835aed2e6SChris Wilson 234958174462SMika Kuoppala va_start(args, fmt); 235058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 235158174462SMika Kuoppala va_end(args); 235258174462SMika Kuoppala 235358174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 235435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 23558a905236SJesse Barnes 2356ba1234d1SBen Gamari if (wedged) { 2357f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2358f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2359ba1234d1SBen Gamari 236011ed50ecSBen Gamari /* 2361b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2362b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2363b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 236417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 236517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 236617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 236717e1df07SDaniel Vetter * that the reset work needs to acquire. 236817e1df07SDaniel Vetter * 236917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 237017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 237117e1df07SDaniel Vetter * counter atomic_t. 237211ed50ecSBen Gamari */ 237317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 237411ed50ecSBen Gamari } 237511ed50ecSBen Gamari 2376b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 23778a905236SJesse Barnes } 23788a905236SJesse Barnes 237942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 238042f52ef8SKeith Packard * we use as a pipe index 238142f52ef8SKeith Packard */ 2382f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 23830a3e67a4SJesse Barnes { 23842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2385e9d21d7fSKeith Packard unsigned long irqflags; 238671e0ffa5SJesse Barnes 23871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2388f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 23897c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2390755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23910a3e67a4SJesse Barnes else 23927c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2393755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 23941ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23958692d00eSChris Wilson 23960a3e67a4SJesse Barnes return 0; 23970a3e67a4SJesse Barnes } 23980a3e67a4SJesse Barnes 2399f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2400f796cf8fSJesse Barnes { 24012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2402f796cf8fSJesse Barnes unsigned long irqflags; 2403b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 240440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2405f796cf8fSJesse Barnes 2406f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2407b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2408b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2409b1f14ad0SJesse Barnes 2410b1f14ad0SJesse Barnes return 0; 2411b1f14ad0SJesse Barnes } 2412b1f14ad0SJesse Barnes 24137e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 24147e231dbeSJesse Barnes { 24152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24167e231dbeSJesse Barnes unsigned long irqflags; 24177e231dbeSJesse Barnes 24187e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 241931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2420755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24217e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24227e231dbeSJesse Barnes 24237e231dbeSJesse Barnes return 0; 24247e231dbeSJesse Barnes } 24257e231dbeSJesse Barnes 2426abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2427abd58f01SBen Widawsky { 2428abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2429abd58f01SBen Widawsky unsigned long irqflags; 2430abd58f01SBen Widawsky 2431abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24327167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 24337167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2434abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2435abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2436abd58f01SBen Widawsky return 0; 2437abd58f01SBen Widawsky } 2438abd58f01SBen Widawsky 243942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 244042f52ef8SKeith Packard * we use as a pipe index 244142f52ef8SKeith Packard */ 2442f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 24430a3e67a4SJesse Barnes { 24442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2445e9d21d7fSKeith Packard unsigned long irqflags; 24460a3e67a4SJesse Barnes 24471ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24487c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2449755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2450755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24511ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24520a3e67a4SJesse Barnes } 24530a3e67a4SJesse Barnes 2454f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2455f796cf8fSJesse Barnes { 24562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2457f796cf8fSJesse Barnes unsigned long irqflags; 2458b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 245940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2460f796cf8fSJesse Barnes 2461f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2462b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2463b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2464b1f14ad0SJesse Barnes } 2465b1f14ad0SJesse Barnes 24667e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 24677e231dbeSJesse Barnes { 24682d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24697e231dbeSJesse Barnes unsigned long irqflags; 24707e231dbeSJesse Barnes 24717e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 247231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2473755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24747e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24757e231dbeSJesse Barnes } 24767e231dbeSJesse Barnes 2477abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2478abd58f01SBen Widawsky { 2479abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2480abd58f01SBen Widawsky unsigned long irqflags; 2481abd58f01SBen Widawsky 2482abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24837167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 24847167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2485abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2486abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2487abd58f01SBen Widawsky } 2488abd58f01SBen Widawsky 248944cdd6d2SJohn Harrison static struct drm_i915_gem_request * 249044cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring) 2491852835f3SZou Nan hai { 2492893eead0SChris Wilson return list_entry(ring->request_list.prev, 249344cdd6d2SJohn Harrison struct drm_i915_gem_request, list); 2494893eead0SChris Wilson } 2495893eead0SChris Wilson 24969107e9d2SChris Wilson static bool 249744cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring) 2498893eead0SChris Wilson { 24999107e9d2SChris Wilson return (list_empty(&ring->request_list) || 25001b5a433aSJohn Harrison i915_gem_request_completed(ring_last_request(ring), false)); 2501f65d9421SBen Gamari } 2502f65d9421SBen Gamari 2503a028c4b0SDaniel Vetter static bool 2504a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2505a028c4b0SDaniel Vetter { 2506a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2507a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2508a028c4b0SDaniel Vetter } else { 2509a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2510a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2511a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2512a028c4b0SDaniel Vetter } 2513a028c4b0SDaniel Vetter } 2514a028c4b0SDaniel Vetter 2515a4872ba6SOscar Mateo static struct intel_engine_cs * 2516a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2517921d42eaSDaniel Vetter { 2518921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2519a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2520921d42eaSDaniel Vetter int i; 2521921d42eaSDaniel Vetter 2522921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2523a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2524a6cdb93aSRodrigo Vivi if (ring == signaller) 2525a6cdb93aSRodrigo Vivi continue; 2526a6cdb93aSRodrigo Vivi 2527a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2528a6cdb93aSRodrigo Vivi return signaller; 2529a6cdb93aSRodrigo Vivi } 2530921d42eaSDaniel Vetter } else { 2531921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2532921d42eaSDaniel Vetter 2533921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2534921d42eaSDaniel Vetter if(ring == signaller) 2535921d42eaSDaniel Vetter continue; 2536921d42eaSDaniel Vetter 2537ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2538921d42eaSDaniel Vetter return signaller; 2539921d42eaSDaniel Vetter } 2540921d42eaSDaniel Vetter } 2541921d42eaSDaniel Vetter 2542a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2543a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2544921d42eaSDaniel Vetter 2545921d42eaSDaniel Vetter return NULL; 2546921d42eaSDaniel Vetter } 2547921d42eaSDaniel Vetter 2548a4872ba6SOscar Mateo static struct intel_engine_cs * 2549a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2550a24a11e6SChris Wilson { 2551a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 255288fe429dSDaniel Vetter u32 cmd, ipehr, head; 2553a6cdb93aSRodrigo Vivi u64 offset = 0; 2554a6cdb93aSRodrigo Vivi int i, backwards; 2555a24a11e6SChris Wilson 2556a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2557a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 25586274f212SChris Wilson return NULL; 2559a24a11e6SChris Wilson 256088fe429dSDaniel Vetter /* 256188fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 256288fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2563a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2564a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 256588fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 256688fe429dSDaniel Vetter * ringbuffer itself. 2567a24a11e6SChris Wilson */ 256888fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2569a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 257088fe429dSDaniel Vetter 2571a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 257288fe429dSDaniel Vetter /* 257388fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 257488fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 257588fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 257688fe429dSDaniel Vetter */ 2577ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 257888fe429dSDaniel Vetter 257988fe429dSDaniel Vetter /* This here seems to blow up */ 2580ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2581a24a11e6SChris Wilson if (cmd == ipehr) 2582a24a11e6SChris Wilson break; 2583a24a11e6SChris Wilson 258488fe429dSDaniel Vetter head -= 4; 258588fe429dSDaniel Vetter } 2586a24a11e6SChris Wilson 258788fe429dSDaniel Vetter if (!i) 258888fe429dSDaniel Vetter return NULL; 258988fe429dSDaniel Vetter 2590ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2591a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2592a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2593a6cdb93aSRodrigo Vivi offset <<= 32; 2594a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2595a6cdb93aSRodrigo Vivi } 2596a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2597a24a11e6SChris Wilson } 2598a24a11e6SChris Wilson 2599a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 26006274f212SChris Wilson { 26016274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2602a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2603a0d036b0SChris Wilson u32 seqno; 26046274f212SChris Wilson 26054be17381SChris Wilson ring->hangcheck.deadlock++; 26066274f212SChris Wilson 26076274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 26084be17381SChris Wilson if (signaller == NULL) 26094be17381SChris Wilson return -1; 26104be17381SChris Wilson 26114be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 26124be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 26136274f212SChris Wilson return -1; 26146274f212SChris Wilson 26154be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 26164be17381SChris Wilson return 1; 26174be17381SChris Wilson 2618a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2619a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2620a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 26214be17381SChris Wilson return -1; 26224be17381SChris Wilson 26234be17381SChris Wilson return 0; 26246274f212SChris Wilson } 26256274f212SChris Wilson 26266274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 26276274f212SChris Wilson { 2628a4872ba6SOscar Mateo struct intel_engine_cs *ring; 26296274f212SChris Wilson int i; 26306274f212SChris Wilson 26316274f212SChris Wilson for_each_ring(ring, dev_priv, i) 26324be17381SChris Wilson ring->hangcheck.deadlock = 0; 26336274f212SChris Wilson } 26346274f212SChris Wilson 2635ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2636a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 26371ec14ad3SChris Wilson { 26381ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 26391ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26409107e9d2SChris Wilson u32 tmp; 26419107e9d2SChris Wilson 2642f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2643f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2644f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2645f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2646f260fe7bSMika Kuoppala } 2647f260fe7bSMika Kuoppala 2648f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2649f260fe7bSMika Kuoppala } 26506274f212SChris Wilson 26519107e9d2SChris Wilson if (IS_GEN2(dev)) 2652f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26539107e9d2SChris Wilson 26549107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 26559107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 26569107e9d2SChris Wilson * and break the hang. This should work on 26579107e9d2SChris Wilson * all but the second generation chipsets. 26589107e9d2SChris Wilson */ 26599107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 26601ec14ad3SChris Wilson if (tmp & RING_WAIT) { 266158174462SMika Kuoppala i915_handle_error(dev, false, 266258174462SMika Kuoppala "Kicking stuck wait on %s", 26631ec14ad3SChris Wilson ring->name); 26641ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2665f2f4d82fSJani Nikula return HANGCHECK_KICK; 26661ec14ad3SChris Wilson } 2667a24a11e6SChris Wilson 26686274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 26696274f212SChris Wilson switch (semaphore_passed(ring)) { 26706274f212SChris Wilson default: 2671f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26726274f212SChris Wilson case 1: 267358174462SMika Kuoppala i915_handle_error(dev, false, 267458174462SMika Kuoppala "Kicking stuck semaphore on %s", 2675a24a11e6SChris Wilson ring->name); 2676a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2677f2f4d82fSJani Nikula return HANGCHECK_KICK; 26786274f212SChris Wilson case 0: 2679f2f4d82fSJani Nikula return HANGCHECK_WAIT; 26806274f212SChris Wilson } 26819107e9d2SChris Wilson } 26829107e9d2SChris Wilson 2683f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2684a24a11e6SChris Wilson } 2685d1e61e7fSChris Wilson 2686737b1506SChris Wilson /* 2687f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 268805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 268905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 269005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 269105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 269205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2693f65d9421SBen Gamari */ 2694737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 2695f65d9421SBen Gamari { 2696737b1506SChris Wilson struct drm_i915_private *dev_priv = 2697737b1506SChris Wilson container_of(work, typeof(*dev_priv), 2698737b1506SChris Wilson gpu_error.hangcheck_work.work); 2699737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 2700a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2701b4519513SChris Wilson int i; 270205407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 27039107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 27049107e9d2SChris Wilson #define BUSY 1 27059107e9d2SChris Wilson #define KICK 5 27069107e9d2SChris Wilson #define HUNG 20 2707893eead0SChris Wilson 2708d330a953SJani Nikula if (!i915.enable_hangcheck) 27093e0dc6b0SBen Widawsky return; 27103e0dc6b0SBen Widawsky 2711b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 271250877445SChris Wilson u64 acthd; 271350877445SChris Wilson u32 seqno; 27149107e9d2SChris Wilson bool busy = true; 2715b4519513SChris Wilson 27166274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 27176274f212SChris Wilson 271805407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 271905407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 272005407ff8SMika Kuoppala 272105407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 272244cdd6d2SJohn Harrison if (ring_idle(ring)) { 2723da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2724da661464SMika Kuoppala 27259107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 27269107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2727094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2728f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 27299107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 27309107e9d2SChris Wilson ring->name); 2731f4adcd24SDaniel Vetter else 2732f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2733f4adcd24SDaniel Vetter ring->name); 27349107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2735094f9a54SChris Wilson } 2736094f9a54SChris Wilson /* Safeguard against driver failure */ 2737094f9a54SChris Wilson ring->hangcheck.score += BUSY; 27389107e9d2SChris Wilson } else 27399107e9d2SChris Wilson busy = false; 274005407ff8SMika Kuoppala } else { 27416274f212SChris Wilson /* We always increment the hangcheck score 27426274f212SChris Wilson * if the ring is busy and still processing 27436274f212SChris Wilson * the same request, so that no single request 27446274f212SChris Wilson * can run indefinitely (such as a chain of 27456274f212SChris Wilson * batches). The only time we do not increment 27466274f212SChris Wilson * the hangcheck score on this ring, if this 27476274f212SChris Wilson * ring is in a legitimate wait for another 27486274f212SChris Wilson * ring. In that case the waiting ring is a 27496274f212SChris Wilson * victim and we want to be sure we catch the 27506274f212SChris Wilson * right culprit. Then every time we do kick 27516274f212SChris Wilson * the ring, add a small increment to the 27526274f212SChris Wilson * score so that we can catch a batch that is 27536274f212SChris Wilson * being repeatedly kicked and so responsible 27546274f212SChris Wilson * for stalling the machine. 27559107e9d2SChris Wilson */ 2756ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2757ad8beaeaSMika Kuoppala acthd); 2758ad8beaeaSMika Kuoppala 2759ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2760da661464SMika Kuoppala case HANGCHECK_IDLE: 2761f2f4d82fSJani Nikula case HANGCHECK_WAIT: 2762f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2763f260fe7bSMika Kuoppala break; 2764f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 2765ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 27666274f212SChris Wilson break; 2767f2f4d82fSJani Nikula case HANGCHECK_KICK: 2768ea04cb31SJani Nikula ring->hangcheck.score += KICK; 27696274f212SChris Wilson break; 2770f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2771ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 27726274f212SChris Wilson stuck[i] = true; 27736274f212SChris Wilson break; 27746274f212SChris Wilson } 277505407ff8SMika Kuoppala } 27769107e9d2SChris Wilson } else { 2777da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2778da661464SMika Kuoppala 27799107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 27809107e9d2SChris Wilson * attempts across multiple batches. 27819107e9d2SChris Wilson */ 27829107e9d2SChris Wilson if (ring->hangcheck.score > 0) 27839107e9d2SChris Wilson ring->hangcheck.score--; 2784f260fe7bSMika Kuoppala 2785f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 2786cbb465e7SChris Wilson } 2787f65d9421SBen Gamari 278805407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 278905407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 27909107e9d2SChris Wilson busy_count += busy; 279105407ff8SMika Kuoppala } 279205407ff8SMika Kuoppala 279305407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2794b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2795b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 279605407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2797a43adf07SChris Wilson ring->name); 2798a43adf07SChris Wilson rings_hung++; 279905407ff8SMika Kuoppala } 280005407ff8SMika Kuoppala } 280105407ff8SMika Kuoppala 280205407ff8SMika Kuoppala if (rings_hung) 280358174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 280405407ff8SMika Kuoppala 280505407ff8SMika Kuoppala if (busy_count) 280605407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 280705407ff8SMika Kuoppala * being added */ 280810cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 280910cd45b6SMika Kuoppala } 281010cd45b6SMika Kuoppala 281110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 281210cd45b6SMika Kuoppala { 2813737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 2814672e7b7cSChris Wilson 2815d330a953SJani Nikula if (!i915.enable_hangcheck) 281610cd45b6SMika Kuoppala return; 281710cd45b6SMika Kuoppala 2818737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 2819737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 2820737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 2821737b1506SChris Wilson */ 2822737b1506SChris Wilson 2823737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 2824737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 2825f65d9421SBen Gamari } 2826f65d9421SBen Gamari 28271c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 282891738a95SPaulo Zanoni { 282991738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 283091738a95SPaulo Zanoni 283191738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 283291738a95SPaulo Zanoni return; 283391738a95SPaulo Zanoni 2834f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2835105b122eSPaulo Zanoni 2836105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 2837105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2838622364b6SPaulo Zanoni } 2839105b122eSPaulo Zanoni 284091738a95SPaulo Zanoni /* 2841622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2842622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2843622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2844622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2845622364b6SPaulo Zanoni * 2846622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 284791738a95SPaulo Zanoni */ 2848622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2849622364b6SPaulo Zanoni { 2850622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2851622364b6SPaulo Zanoni 2852622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 2853622364b6SPaulo Zanoni return; 2854622364b6SPaulo Zanoni 2855622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 285691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 285791738a95SPaulo Zanoni POSTING_READ(SDEIER); 285891738a95SPaulo Zanoni } 285991738a95SPaulo Zanoni 28607c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 2861d18ea1b5SDaniel Vetter { 2862d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2863d18ea1b5SDaniel Vetter 2864f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2865a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 2866f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2867d18ea1b5SDaniel Vetter } 2868d18ea1b5SDaniel Vetter 2869c0e09200SDave Airlie /* drm_dma.h hooks 2870c0e09200SDave Airlie */ 2871be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 2872036a4a7dSZhenyu Wang { 28732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2874036a4a7dSZhenyu Wang 28750c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 2876bdfcdb63SDaniel Vetter 2877f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 2878c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 2879c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 2880036a4a7dSZhenyu Wang 28817c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 2882c650156aSZhenyu Wang 28831c69eb42SPaulo Zanoni ibx_irq_reset(dev); 28847d99163dSBen Widawsky } 28857d99163dSBen Widawsky 288670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 288770591a41SVille Syrjälä { 288870591a41SVille Syrjälä enum pipe pipe; 288970591a41SVille Syrjälä 289070591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 289170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 289270591a41SVille Syrjälä 289370591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 289470591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 289570591a41SVille Syrjälä 289670591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 289770591a41SVille Syrjälä } 289870591a41SVille Syrjälä 28997e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 29007e231dbeSJesse Barnes { 29012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 29027e231dbeSJesse Barnes 29037e231dbeSJesse Barnes /* VLV magic */ 29047e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 29057e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 29067e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 29077e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 29087e231dbeSJesse Barnes 29097c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 29107e231dbeSJesse Barnes 29117c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29127e231dbeSJesse Barnes 291370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 29147e231dbeSJesse Barnes } 29157e231dbeSJesse Barnes 2916d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 2917d6e3cca3SDaniel Vetter { 2918d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 2919d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 2920d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 2921d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 2922d6e3cca3SDaniel Vetter } 2923d6e3cca3SDaniel Vetter 2924823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 2925abd58f01SBen Widawsky { 2926abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2927abd58f01SBen Widawsky int pipe; 2928abd58f01SBen Widawsky 2929abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2930abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2931abd58f01SBen Widawsky 2932d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 2933abd58f01SBen Widawsky 2934055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2935f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2936813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2937f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 2938abd58f01SBen Widawsky 2939f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 2940f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 2941f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 2942abd58f01SBen Widawsky 2943266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 29441c69eb42SPaulo Zanoni ibx_irq_reset(dev); 2945abd58f01SBen Widawsky } 2946abd58f01SBen Widawsky 29474c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 29484c6c03beSDamien Lespiau unsigned int pipe_mask) 2949d49bdb0eSPaulo Zanoni { 29501180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 2951d49bdb0eSPaulo Zanoni 295213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 2953d14c0343SDamien Lespiau if (pipe_mask & 1 << PIPE_A) 2954d14c0343SDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A, 2955d14c0343SDamien Lespiau dev_priv->de_irq_mask[PIPE_A], 2956d14c0343SDamien Lespiau ~dev_priv->de_irq_mask[PIPE_A] | extra_ier); 29574c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_B) 29584c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, 29594c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_B], 29601180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 29614c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_C) 29624c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, 29634c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_C], 29641180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 296513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2966d49bdb0eSPaulo Zanoni } 2967d49bdb0eSPaulo Zanoni 296843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 296943f328d7SVille Syrjälä { 297043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 297143f328d7SVille Syrjälä 297243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 297343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 297443f328d7SVille Syrjälä 2975d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 297643f328d7SVille Syrjälä 297743f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 297843f328d7SVille Syrjälä 297943f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 298043f328d7SVille Syrjälä 298170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 298243f328d7SVille Syrjälä } 298343f328d7SVille Syrjälä 298482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 298582a28bcfSDaniel Vetter { 29862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 298782a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2988fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 298982a28bcfSDaniel Vetter 299082a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2991fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 2992b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 29935fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 2994fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 299582a28bcfSDaniel Vetter } else { 2996fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 2997b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 29985fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 2999fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 300082a28bcfSDaniel Vetter } 300182a28bcfSDaniel Vetter 3002fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 300382a28bcfSDaniel Vetter 30047fe0b973SKeith Packard /* 30057fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 30067fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 30077fe0b973SKeith Packard * 30087fe0b973SKeith Packard * This register is the same on all known PCH chips. 30097fe0b973SKeith Packard */ 30107fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 30117fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 30127fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30137fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30147fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30157fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30167fe0b973SKeith Packard } 30177fe0b973SKeith Packard 3018e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3019e0a20ad7SShashank Sharma { 3020e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3021e0a20ad7SShashank Sharma struct intel_encoder *intel_encoder; 3022e0a20ad7SShashank Sharma u32 hotplug_port = 0; 3023e0a20ad7SShashank Sharma u32 hotplug_ctrl; 3024e0a20ad7SShashank Sharma 3025e0a20ad7SShashank Sharma /* Now, enable HPD */ 3026e0a20ad7SShashank Sharma for_each_intel_encoder(dev, intel_encoder) { 30275fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state 3028e0a20ad7SShashank Sharma == HPD_ENABLED) 3029e0a20ad7SShashank Sharma hotplug_port |= hpd_bxt[intel_encoder->hpd_pin]; 3030e0a20ad7SShashank Sharma } 3031e0a20ad7SShashank Sharma 3032e0a20ad7SShashank Sharma /* Mask all HPD control bits */ 3033e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK; 3034e0a20ad7SShashank Sharma 3035e0a20ad7SShashank Sharma /* Enable requested port in hotplug control */ 3036e0a20ad7SShashank Sharma /* TODO: implement (short) HPD support on port A */ 3037e0a20ad7SShashank Sharma WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA); 3038e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIB) 3039e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIB_HPD_ENABLE; 3040e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIC) 3041e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIC_HPD_ENABLE; 3042e0a20ad7SShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl); 3043e0a20ad7SShashank Sharma 3044e0a20ad7SShashank Sharma /* Unmask DDI hotplug in IMR */ 3045e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port; 3046e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl); 3047e0a20ad7SShashank Sharma 3048e0a20ad7SShashank Sharma /* Enable DDI hotplug in IER */ 3049e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port; 3050e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl); 3051e0a20ad7SShashank Sharma POSTING_READ(GEN8_DE_PORT_IER); 3052e0a20ad7SShashank Sharma } 3053e0a20ad7SShashank Sharma 3054d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3055d46da437SPaulo Zanoni { 30562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 305782a28bcfSDaniel Vetter u32 mask; 3058d46da437SPaulo Zanoni 3059692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3060692a04cfSDaniel Vetter return; 3061692a04cfSDaniel Vetter 3062105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 30635c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3064105b122eSPaulo Zanoni else 30655c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 30668664281bSPaulo Zanoni 3067337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3068d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3069d46da437SPaulo Zanoni } 3070d46da437SPaulo Zanoni 30710a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 30720a9a8c91SDaniel Vetter { 30730a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 30740a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 30750a9a8c91SDaniel Vetter 30760a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 30770a9a8c91SDaniel Vetter 30780a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3079040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 30800a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 308135a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 308235a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 30830a9a8c91SDaniel Vetter } 30840a9a8c91SDaniel Vetter 30850a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 30860a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 30870a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 30880a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 30890a9a8c91SDaniel Vetter } else { 30900a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 30910a9a8c91SDaniel Vetter } 30920a9a8c91SDaniel Vetter 309335079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 30940a9a8c91SDaniel Vetter 30950a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 309678e68d36SImre Deak /* 309778e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 309878e68d36SImre Deak * itself is enabled/disabled. 309978e68d36SImre Deak */ 31000a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 31010a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 31020a9a8c91SDaniel Vetter 3103605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 310435079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 31050a9a8c91SDaniel Vetter } 31060a9a8c91SDaniel Vetter } 31070a9a8c91SDaniel Vetter 3108f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3109036a4a7dSZhenyu Wang { 31102d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31118e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 31128e76f8dcSPaulo Zanoni 31138e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 31148e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 31158e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 31168e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 31175c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 31188e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 31195c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 31208e76f8dcSPaulo Zanoni } else { 31218e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3122ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 31235b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 31245b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 31255b3a856bSDaniel Vetter DE_POISON); 31265c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 31275c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 31288e76f8dcSPaulo Zanoni } 3129036a4a7dSZhenyu Wang 31301ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3131036a4a7dSZhenyu Wang 31320c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 31330c841212SPaulo Zanoni 3134622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3135622364b6SPaulo Zanoni 313635079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3137036a4a7dSZhenyu Wang 31380a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3139036a4a7dSZhenyu Wang 3140d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 31417fe0b973SKeith Packard 3142f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 31436005ce42SDaniel Vetter /* Enable PCU event interrupts 31446005ce42SDaniel Vetter * 31456005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 31464bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 31474bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3148d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3149f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3150d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3151f97108d1SJesse Barnes } 3152f97108d1SJesse Barnes 3153036a4a7dSZhenyu Wang return 0; 3154036a4a7dSZhenyu Wang } 3155036a4a7dSZhenyu Wang 3156f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3157f8b79e58SImre Deak { 3158f8b79e58SImre Deak u32 pipestat_mask; 3159f8b79e58SImre Deak u32 iir_mask; 3160120dda4fSVille Syrjälä enum pipe pipe; 3161f8b79e58SImre Deak 3162f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3163f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3164f8b79e58SImre Deak 3165120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3166120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3167f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3168f8b79e58SImre Deak 3169f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3170f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3171f8b79e58SImre Deak 3172120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3173120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3174120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3175f8b79e58SImre Deak 3176f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3177f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3178f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3179120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3180120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3181f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3182f8b79e58SImre Deak 3183f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3184f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3185f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 318676e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 318776e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3188f8b79e58SImre Deak } 3189f8b79e58SImre Deak 3190f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3191f8b79e58SImre Deak { 3192f8b79e58SImre Deak u32 pipestat_mask; 3193f8b79e58SImre Deak u32 iir_mask; 3194120dda4fSVille Syrjälä enum pipe pipe; 3195f8b79e58SImre Deak 3196f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3197f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 31986c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3199120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3200120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3201f8b79e58SImre Deak 3202f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3203f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 320476e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3205f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3206f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3207f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3208f8b79e58SImre Deak 3209f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3210f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3211f8b79e58SImre Deak 3212120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3213120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3214120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3215f8b79e58SImre Deak 3216f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3217f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3218120dda4fSVille Syrjälä 3219120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3220120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3221f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3222f8b79e58SImre Deak } 3223f8b79e58SImre Deak 3224f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3225f8b79e58SImre Deak { 3226f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3227f8b79e58SImre Deak 3228f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3229f8b79e58SImre Deak return; 3230f8b79e58SImre Deak 3231f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3232f8b79e58SImre Deak 3233950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3234f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3235f8b79e58SImre Deak } 3236f8b79e58SImre Deak 3237f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3238f8b79e58SImre Deak { 3239f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3240f8b79e58SImre Deak 3241f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3242f8b79e58SImre Deak return; 3243f8b79e58SImre Deak 3244f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3245f8b79e58SImre Deak 3246950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3247f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3248f8b79e58SImre Deak } 3249f8b79e58SImre Deak 32500e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32517e231dbeSJesse Barnes { 3252f8b79e58SImre Deak dev_priv->irq_mask = ~0; 32537e231dbeSJesse Barnes 325420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 325520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 325620afbda2SDaniel Vetter 32577e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 325876e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 325976e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 326076e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 326176e41860SVille Syrjälä POSTING_READ(VLV_IMR); 32627e231dbeSJesse Barnes 3263b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3264b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3265d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3266f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3267f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3268d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 32690e6c9a9eSVille Syrjälä } 32700e6c9a9eSVille Syrjälä 32710e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 32720e6c9a9eSVille Syrjälä { 32730e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 32740e6c9a9eSVille Syrjälä 32750e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 32767e231dbeSJesse Barnes 32770a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 32787e231dbeSJesse Barnes 32797e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 32807e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 32817e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 32827e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 32837e231dbeSJesse Barnes #endif 32847e231dbeSJesse Barnes 32857e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 328620afbda2SDaniel Vetter 328720afbda2SDaniel Vetter return 0; 328820afbda2SDaniel Vetter } 328920afbda2SDaniel Vetter 3290abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3291abd58f01SBen Widawsky { 3292abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3293abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3294abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 329573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3296abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 329773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 329873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3299abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 330073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 330173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 330273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3303abd58f01SBen Widawsky 0, 330473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 330573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3306abd58f01SBen Widawsky }; 3307abd58f01SBen Widawsky 33080961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 33099a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 33109a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 331178e68d36SImre Deak /* 331278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 331378e68d36SImre Deak * is enabled/disabled. 331478e68d36SImre Deak */ 331578e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 33169a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3317abd58f01SBen Widawsky } 3318abd58f01SBen Widawsky 3319abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3320abd58f01SBen Widawsky { 3321770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3322770de83dSDamien Lespiau uint32_t de_pipe_enables; 3323abd58f01SBen Widawsky int pipe; 33249e63743eSShashank Sharma u32 de_port_en = GEN8_AUX_CHANNEL_A; 3325770de83dSDamien Lespiau 332688e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3327770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3328770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33299e63743eSShashank Sharma de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 333088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 33319e63743eSShashank Sharma 33329e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 33339e63743eSShashank Sharma de_port_en |= BXT_DE_PORT_GMBUS; 333488e04703SJesse Barnes } else 3335770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3336770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3337770de83dSDamien Lespiau 3338770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3339770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3340770de83dSDamien Lespiau 334113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 334213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 334313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3344abd58f01SBen Widawsky 3345055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3346f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3347813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3348813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3349813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 335035079899SPaulo Zanoni de_pipe_enables); 3351abd58f01SBen Widawsky 33529e63743eSShashank Sharma GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en); 3353abd58f01SBen Widawsky } 3354abd58f01SBen Widawsky 3355abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3356abd58f01SBen Widawsky { 3357abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3358abd58f01SBen Widawsky 3359266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3360622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3361622364b6SPaulo Zanoni 3362abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3363abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3364abd58f01SBen Widawsky 3365266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3366abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3367abd58f01SBen Widawsky 3368abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3369abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3370abd58f01SBen Widawsky 3371abd58f01SBen Widawsky return 0; 3372abd58f01SBen Widawsky } 3373abd58f01SBen Widawsky 337443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 337543f328d7SVille Syrjälä { 337643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 337743f328d7SVille Syrjälä 3378c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 337943f328d7SVille Syrjälä 338043f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 338143f328d7SVille Syrjälä 338243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 338343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 338443f328d7SVille Syrjälä 338543f328d7SVille Syrjälä return 0; 338643f328d7SVille Syrjälä } 338743f328d7SVille Syrjälä 3388abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3389abd58f01SBen Widawsky { 3390abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3391abd58f01SBen Widawsky 3392abd58f01SBen Widawsky if (!dev_priv) 3393abd58f01SBen Widawsky return; 3394abd58f01SBen Widawsky 3395823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3396abd58f01SBen Widawsky } 3397abd58f01SBen Widawsky 33988ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 33998ea0be4fSVille Syrjälä { 34008ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 34018ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 34028ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34038ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 34048ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 34058ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34068ea0be4fSVille Syrjälä 34078ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 34088ea0be4fSVille Syrjälä 3409c352d1baSImre Deak dev_priv->irq_mask = ~0; 34108ea0be4fSVille Syrjälä } 34118ea0be4fSVille Syrjälä 34127e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 34137e231dbeSJesse Barnes { 34142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34157e231dbeSJesse Barnes 34167e231dbeSJesse Barnes if (!dev_priv) 34177e231dbeSJesse Barnes return; 34187e231dbeSJesse Barnes 3419843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3420843d0e7dSImre Deak 3421893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3422893fce8eSVille Syrjälä 34237e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3424f8b79e58SImre Deak 34258ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 34267e231dbeSJesse Barnes } 34277e231dbeSJesse Barnes 342843f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 342943f328d7SVille Syrjälä { 343043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 343143f328d7SVille Syrjälä 343243f328d7SVille Syrjälä if (!dev_priv) 343343f328d7SVille Syrjälä return; 343443f328d7SVille Syrjälä 343543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 343643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 343743f328d7SVille Syrjälä 3438a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 343943f328d7SVille Syrjälä 3440a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 344143f328d7SVille Syrjälä 3442c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 344343f328d7SVille Syrjälä } 344443f328d7SVille Syrjälä 3445f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3446036a4a7dSZhenyu Wang { 34472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34484697995bSJesse Barnes 34494697995bSJesse Barnes if (!dev_priv) 34504697995bSJesse Barnes return; 34514697995bSJesse Barnes 3452be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3453036a4a7dSZhenyu Wang } 3454036a4a7dSZhenyu Wang 3455c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3456c2798b19SChris Wilson { 34572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3458c2798b19SChris Wilson int pipe; 3459c2798b19SChris Wilson 3460055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3461c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3462c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3463c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3464c2798b19SChris Wilson POSTING_READ16(IER); 3465c2798b19SChris Wilson } 3466c2798b19SChris Wilson 3467c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3468c2798b19SChris Wilson { 34692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3470c2798b19SChris Wilson 3471c2798b19SChris Wilson I915_WRITE16(EMR, 3472c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3473c2798b19SChris Wilson 3474c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3475c2798b19SChris Wilson dev_priv->irq_mask = 3476c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3477c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3478c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 347937ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3480c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3481c2798b19SChris Wilson 3482c2798b19SChris Wilson I915_WRITE16(IER, 3483c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3484c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3485c2798b19SChris Wilson I915_USER_INTERRUPT); 3486c2798b19SChris Wilson POSTING_READ16(IER); 3487c2798b19SChris Wilson 3488379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3489379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3490d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3491755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3492755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3493d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3494379ef82dSDaniel Vetter 3495c2798b19SChris Wilson return 0; 3496c2798b19SChris Wilson } 3497c2798b19SChris Wilson 349890a72f87SVille Syrjälä /* 349990a72f87SVille Syrjälä * Returns true when a page flip has completed. 350090a72f87SVille Syrjälä */ 350190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 35021f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 350390a72f87SVille Syrjälä { 35042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 35051f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 350690a72f87SVille Syrjälä 35078d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 350890a72f87SVille Syrjälä return false; 350990a72f87SVille Syrjälä 351090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3511d6bbafa1SChris Wilson goto check_page_flip; 351290a72f87SVille Syrjälä 351390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 351490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 351590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 351690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 351790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 351890a72f87SVille Syrjälä */ 351990a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3520d6bbafa1SChris Wilson goto check_page_flip; 352190a72f87SVille Syrjälä 35227d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 352390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 352490a72f87SVille Syrjälä return true; 3525d6bbafa1SChris Wilson 3526d6bbafa1SChris Wilson check_page_flip: 3527d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3528d6bbafa1SChris Wilson return false; 352990a72f87SVille Syrjälä } 353090a72f87SVille Syrjälä 3531ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3532c2798b19SChris Wilson { 353345a83f84SDaniel Vetter struct drm_device *dev = arg; 35342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3535c2798b19SChris Wilson u16 iir, new_iir; 3536c2798b19SChris Wilson u32 pipe_stats[2]; 3537c2798b19SChris Wilson int pipe; 3538c2798b19SChris Wilson u16 flip_mask = 3539c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3540c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3541c2798b19SChris Wilson 35422dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 35432dd2a883SImre Deak return IRQ_NONE; 35442dd2a883SImre Deak 3545c2798b19SChris Wilson iir = I915_READ16(IIR); 3546c2798b19SChris Wilson if (iir == 0) 3547c2798b19SChris Wilson return IRQ_NONE; 3548c2798b19SChris Wilson 3549c2798b19SChris Wilson while (iir & ~flip_mask) { 3550c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3551c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3552c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3553c2798b19SChris Wilson * interrupts (for non-MSI). 3554c2798b19SChris Wilson */ 3555222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3556c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3557aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3558c2798b19SChris Wilson 3559055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3560c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3561c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3562c2798b19SChris Wilson 3563c2798b19SChris Wilson /* 3564c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3565c2798b19SChris Wilson */ 35662d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3567c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3568c2798b19SChris Wilson } 3569222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3570c2798b19SChris Wilson 3571c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3572c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3573c2798b19SChris Wilson 3574c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 357574cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3576c2798b19SChris Wilson 3577055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 35781f1c2e24SVille Syrjälä int plane = pipe; 35793a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 35801f1c2e24SVille Syrjälä plane = !plane; 35811f1c2e24SVille Syrjälä 35824356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 35831f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 35841f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3585c2798b19SChris Wilson 35864356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3587277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 35882d9d2b0bSVille Syrjälä 35891f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 35901f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 35911f7247c0SDaniel Vetter pipe); 35924356d586SDaniel Vetter } 3593c2798b19SChris Wilson 3594c2798b19SChris Wilson iir = new_iir; 3595c2798b19SChris Wilson } 3596c2798b19SChris Wilson 3597c2798b19SChris Wilson return IRQ_HANDLED; 3598c2798b19SChris Wilson } 3599c2798b19SChris Wilson 3600c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3601c2798b19SChris Wilson { 36022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3603c2798b19SChris Wilson int pipe; 3604c2798b19SChris Wilson 3605055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3606c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3607c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3608c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3609c2798b19SChris Wilson } 3610c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3611c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3612c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3613c2798b19SChris Wilson } 3614c2798b19SChris Wilson 3615a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3616a266c7d5SChris Wilson { 36172d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3618a266c7d5SChris Wilson int pipe; 3619a266c7d5SChris Wilson 3620a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3621a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3622a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3623a266c7d5SChris Wilson } 3624a266c7d5SChris Wilson 362500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3626055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3627a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3628a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3629a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3630a266c7d5SChris Wilson POSTING_READ(IER); 3631a266c7d5SChris Wilson } 3632a266c7d5SChris Wilson 3633a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3634a266c7d5SChris Wilson { 36352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 363638bde180SChris Wilson u32 enable_mask; 3637a266c7d5SChris Wilson 363838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 363938bde180SChris Wilson 364038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 364138bde180SChris Wilson dev_priv->irq_mask = 364238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 364338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 364438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 364538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 364637ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 364738bde180SChris Wilson 364838bde180SChris Wilson enable_mask = 364938bde180SChris Wilson I915_ASLE_INTERRUPT | 365038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 365138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 365238bde180SChris Wilson I915_USER_INTERRUPT; 365338bde180SChris Wilson 3654a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 365520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 365620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 365720afbda2SDaniel Vetter 3658a266c7d5SChris Wilson /* Enable in IER... */ 3659a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3660a266c7d5SChris Wilson /* and unmask in IMR */ 3661a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3662a266c7d5SChris Wilson } 3663a266c7d5SChris Wilson 3664a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3665a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3666a266c7d5SChris Wilson POSTING_READ(IER); 3667a266c7d5SChris Wilson 3668f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 366920afbda2SDaniel Vetter 3670379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3671379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3672d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3673755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3674755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3675d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3676379ef82dSDaniel Vetter 367720afbda2SDaniel Vetter return 0; 367820afbda2SDaniel Vetter } 367920afbda2SDaniel Vetter 368090a72f87SVille Syrjälä /* 368190a72f87SVille Syrjälä * Returns true when a page flip has completed. 368290a72f87SVille Syrjälä */ 368390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 368490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 368590a72f87SVille Syrjälä { 36862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 368790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 368890a72f87SVille Syrjälä 36898d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 369090a72f87SVille Syrjälä return false; 369190a72f87SVille Syrjälä 369290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3693d6bbafa1SChris Wilson goto check_page_flip; 369490a72f87SVille Syrjälä 369590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 369690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 369790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 369890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 369990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 370090a72f87SVille Syrjälä */ 370190a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3702d6bbafa1SChris Wilson goto check_page_flip; 370390a72f87SVille Syrjälä 37047d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 370590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 370690a72f87SVille Syrjälä return true; 3707d6bbafa1SChris Wilson 3708d6bbafa1SChris Wilson check_page_flip: 3709d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3710d6bbafa1SChris Wilson return false; 371190a72f87SVille Syrjälä } 371290a72f87SVille Syrjälä 3713ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3714a266c7d5SChris Wilson { 371545a83f84SDaniel Vetter struct drm_device *dev = arg; 37162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37178291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 371838bde180SChris Wilson u32 flip_mask = 371938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 372038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 372138bde180SChris Wilson int pipe, ret = IRQ_NONE; 3722a266c7d5SChris Wilson 37232dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37242dd2a883SImre Deak return IRQ_NONE; 37252dd2a883SImre Deak 3726a266c7d5SChris Wilson iir = I915_READ(IIR); 372738bde180SChris Wilson do { 372838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 37298291ee90SChris Wilson bool blc_event = false; 3730a266c7d5SChris Wilson 3731a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3732a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3733a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3734a266c7d5SChris Wilson * interrupts (for non-MSI). 3735a266c7d5SChris Wilson */ 3736222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3737a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3738aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3739a266c7d5SChris Wilson 3740055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3741a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3742a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3743a266c7d5SChris Wilson 374438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3745a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3746a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 374738bde180SChris Wilson irq_received = true; 3748a266c7d5SChris Wilson } 3749a266c7d5SChris Wilson } 3750222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3751a266c7d5SChris Wilson 3752a266c7d5SChris Wilson if (!irq_received) 3753a266c7d5SChris Wilson break; 3754a266c7d5SChris Wilson 3755a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 375616c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 375716c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 375816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3759a266c7d5SChris Wilson 376038bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3761a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3762a266c7d5SChris Wilson 3763a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 376474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3765a266c7d5SChris Wilson 3766055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 376738bde180SChris Wilson int plane = pipe; 37683a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 376938bde180SChris Wilson plane = !plane; 37705e2032d4SVille Syrjälä 377190a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 377290a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 377390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3774a266c7d5SChris Wilson 3775a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3776a266c7d5SChris Wilson blc_event = true; 37774356d586SDaniel Vetter 37784356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3779277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37802d9d2b0bSVille Syrjälä 37811f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37821f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37831f7247c0SDaniel Vetter pipe); 3784a266c7d5SChris Wilson } 3785a266c7d5SChris Wilson 3786a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3787a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3788a266c7d5SChris Wilson 3789a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3790a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3791a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3792a266c7d5SChris Wilson * we would never get another interrupt. 3793a266c7d5SChris Wilson * 3794a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3795a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3796a266c7d5SChris Wilson * another one. 3797a266c7d5SChris Wilson * 3798a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3799a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3800a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3801a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3802a266c7d5SChris Wilson * stray interrupts. 3803a266c7d5SChris Wilson */ 380438bde180SChris Wilson ret = IRQ_HANDLED; 3805a266c7d5SChris Wilson iir = new_iir; 380638bde180SChris Wilson } while (iir & ~flip_mask); 3807a266c7d5SChris Wilson 3808a266c7d5SChris Wilson return ret; 3809a266c7d5SChris Wilson } 3810a266c7d5SChris Wilson 3811a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3812a266c7d5SChris Wilson { 38132d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3814a266c7d5SChris Wilson int pipe; 3815a266c7d5SChris Wilson 3816a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3817a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3818a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3819a266c7d5SChris Wilson } 3820a266c7d5SChris Wilson 382100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3822055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 382355b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3824a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 382555b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 382655b39755SChris Wilson } 3827a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3828a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3829a266c7d5SChris Wilson 3830a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3831a266c7d5SChris Wilson } 3832a266c7d5SChris Wilson 3833a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3834a266c7d5SChris Wilson { 38352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3836a266c7d5SChris Wilson int pipe; 3837a266c7d5SChris Wilson 3838a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3839a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3840a266c7d5SChris Wilson 3841a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3842055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3843a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3844a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3845a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3846a266c7d5SChris Wilson POSTING_READ(IER); 3847a266c7d5SChris Wilson } 3848a266c7d5SChris Wilson 3849a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3850a266c7d5SChris Wilson { 38512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3852bbba0a97SChris Wilson u32 enable_mask; 3853a266c7d5SChris Wilson u32 error_mask; 3854a266c7d5SChris Wilson 3855a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3856bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3857adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3858bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3859bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3860bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3861bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3862bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3863bbba0a97SChris Wilson 3864bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 386521ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 386621ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3867bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3868bbba0a97SChris Wilson 3869bbba0a97SChris Wilson if (IS_G4X(dev)) 3870bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3871a266c7d5SChris Wilson 3872b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3873b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3874d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3875755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3876755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3877755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3878d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3879a266c7d5SChris Wilson 3880a266c7d5SChris Wilson /* 3881a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3882a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3883a266c7d5SChris Wilson */ 3884a266c7d5SChris Wilson if (IS_G4X(dev)) { 3885a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3886a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3887a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3888a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3889a266c7d5SChris Wilson } else { 3890a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3891a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3892a266c7d5SChris Wilson } 3893a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3894a266c7d5SChris Wilson 3895a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3896a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3897a266c7d5SChris Wilson POSTING_READ(IER); 3898a266c7d5SChris Wilson 389920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 390020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 390120afbda2SDaniel Vetter 3902f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 390320afbda2SDaniel Vetter 390420afbda2SDaniel Vetter return 0; 390520afbda2SDaniel Vetter } 390620afbda2SDaniel Vetter 3907bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 390820afbda2SDaniel Vetter { 39092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3910cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 391120afbda2SDaniel Vetter u32 hotplug_en; 391220afbda2SDaniel Vetter 3913b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3914b5ea2d56SDaniel Vetter 3915bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3916bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3917adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3918e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3919b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 39205fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 3921cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3922a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3923a266c7d5SChris Wilson to generate a spurious hotplug event about three 3924a266c7d5SChris Wilson seconds later. So just do it once. 3925a266c7d5SChris Wilson */ 3926a266c7d5SChris Wilson if (IS_G4X(dev)) 3927a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 392885fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3929a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3930a266c7d5SChris Wilson 3931a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3932a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3933a266c7d5SChris Wilson } 3934a266c7d5SChris Wilson 3935ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3936a266c7d5SChris Wilson { 393745a83f84SDaniel Vetter struct drm_device *dev = arg; 39382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3939a266c7d5SChris Wilson u32 iir, new_iir; 3940a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3941a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 394221ad8330SVille Syrjälä u32 flip_mask = 394321ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 394421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3945a266c7d5SChris Wilson 39462dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39472dd2a883SImre Deak return IRQ_NONE; 39482dd2a883SImre Deak 3949a266c7d5SChris Wilson iir = I915_READ(IIR); 3950a266c7d5SChris Wilson 3951a266c7d5SChris Wilson for (;;) { 3952501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 39532c8ba29fSChris Wilson bool blc_event = false; 39542c8ba29fSChris Wilson 3955a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3956a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3957a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3958a266c7d5SChris Wilson * interrupts (for non-MSI). 3959a266c7d5SChris Wilson */ 3960222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3961a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3962aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3963a266c7d5SChris Wilson 3964055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3965a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3966a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3967a266c7d5SChris Wilson 3968a266c7d5SChris Wilson /* 3969a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3970a266c7d5SChris Wilson */ 3971a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3972a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3973501e01d7SVille Syrjälä irq_received = true; 3974a266c7d5SChris Wilson } 3975a266c7d5SChris Wilson } 3976222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3977a266c7d5SChris Wilson 3978a266c7d5SChris Wilson if (!irq_received) 3979a266c7d5SChris Wilson break; 3980a266c7d5SChris Wilson 3981a266c7d5SChris Wilson ret = IRQ_HANDLED; 3982a266c7d5SChris Wilson 3983a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 398416c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 398516c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3986a266c7d5SChris Wilson 398721ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3988a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3989a266c7d5SChris Wilson 3990a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 399174cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3992a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 399374cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 3994a266c7d5SChris Wilson 3995055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39962c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 399790a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 399890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3999a266c7d5SChris Wilson 4000a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4001a266c7d5SChris Wilson blc_event = true; 40024356d586SDaniel Vetter 40034356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4004277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4005a266c7d5SChris Wilson 40061f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40071f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 40082d9d2b0bSVille Syrjälä } 4009a266c7d5SChris Wilson 4010a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4011a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4012a266c7d5SChris Wilson 4013515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4014515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4015515ac2bbSDaniel Vetter 4016a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4017a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4018a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4019a266c7d5SChris Wilson * we would never get another interrupt. 4020a266c7d5SChris Wilson * 4021a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4022a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4023a266c7d5SChris Wilson * another one. 4024a266c7d5SChris Wilson * 4025a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4026a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4027a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4028a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4029a266c7d5SChris Wilson * stray interrupts. 4030a266c7d5SChris Wilson */ 4031a266c7d5SChris Wilson iir = new_iir; 4032a266c7d5SChris Wilson } 4033a266c7d5SChris Wilson 4034a266c7d5SChris Wilson return ret; 4035a266c7d5SChris Wilson } 4036a266c7d5SChris Wilson 4037a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4038a266c7d5SChris Wilson { 40392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4040a266c7d5SChris Wilson int pipe; 4041a266c7d5SChris Wilson 4042a266c7d5SChris Wilson if (!dev_priv) 4043a266c7d5SChris Wilson return; 4044a266c7d5SChris Wilson 4045a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4046a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4047a266c7d5SChris Wilson 4048a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4049055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4050a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4051a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4052a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4053a266c7d5SChris Wilson 4054055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4055a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4056a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4057a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4058a266c7d5SChris Wilson } 4059a266c7d5SChris Wilson 4060fca52a55SDaniel Vetter /** 4061fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4062fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4063fca52a55SDaniel Vetter * 4064fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4065fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4066fca52a55SDaniel Vetter */ 4067b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4068f71d4af4SJesse Barnes { 4069b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 40708b2e326dSChris Wilson 407177913b39SJani Nikula intel_hpd_init_work(dev_priv); 407277913b39SJani Nikula 4073c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4074a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 40758b2e326dSChris Wilson 4076a6706b45SDeepak S /* Let's track the enabled rps events */ 4077b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 40786c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 40796f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 408031685c25SDeepak S else 4081a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4082a6706b45SDeepak S 4083737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4084737b1506SChris Wilson i915_hangcheck_elapsed); 408561bac78eSDaniel Vetter 408697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 40879ee32feaSDaniel Vetter 4088b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 40894cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 40904cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4091b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4092f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4093f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4094391f75e2SVille Syrjälä } else { 4095391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4096391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4097f71d4af4SJesse Barnes } 4098f71d4af4SJesse Barnes 409921da2700SVille Syrjälä /* 410021da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 410121da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 410221da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 410321da2700SVille Syrjälä */ 4104b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 410521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 410621da2700SVille Syrjälä 4107f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4108f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4109f71d4af4SJesse Barnes 4110b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 411143f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 411243f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 411343f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 411443f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 411543f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 411643f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 411743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4118b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 41197e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 41207e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 41217e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 41227e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 41237e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 41247e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4125fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4126b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4127abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4128723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4129abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4130abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4131abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4132abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4133e0a20ad7SShashank Sharma if (HAS_PCH_SPLIT(dev)) 4134abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4135e0a20ad7SShashank Sharma else 4136e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4137f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4138f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4139723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4140f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4141f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4142f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4143f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 414482a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4145f71d4af4SJesse Barnes } else { 4146b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4147c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4148c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4149c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4150c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4151b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4152a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4153a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4154a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4155a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4156c2798b19SChris Wilson } else { 4157a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4158a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4159a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4160a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4161c2798b19SChris Wilson } 4162778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4163778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4164f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4165f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4166f71d4af4SJesse Barnes } 4167f71d4af4SJesse Barnes } 416820afbda2SDaniel Vetter 4169fca52a55SDaniel Vetter /** 4170fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4171fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4172fca52a55SDaniel Vetter * 4173fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4174fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4175fca52a55SDaniel Vetter * 4176fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4177fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4178fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4179fca52a55SDaniel Vetter */ 41802aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41812aeb7d3aSDaniel Vetter { 41822aeb7d3aSDaniel Vetter /* 41832aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41842aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41852aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41862aeb7d3aSDaniel Vetter */ 41872aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 41882aeb7d3aSDaniel Vetter 41892aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 41902aeb7d3aSDaniel Vetter } 41912aeb7d3aSDaniel Vetter 4192fca52a55SDaniel Vetter /** 4193fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4194fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4195fca52a55SDaniel Vetter * 4196fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4197fca52a55SDaniel Vetter * resources acquired in the init functions. 4198fca52a55SDaniel Vetter */ 41992aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 42002aeb7d3aSDaniel Vetter { 42012aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 42022aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 42032aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 42042aeb7d3aSDaniel Vetter } 42052aeb7d3aSDaniel Vetter 4206fca52a55SDaniel Vetter /** 4207fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4208fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4209fca52a55SDaniel Vetter * 4210fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4211fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4212fca52a55SDaniel Vetter */ 4213b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4214c67a470bSPaulo Zanoni { 4215b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 42162aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 42172dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4218c67a470bSPaulo Zanoni } 4219c67a470bSPaulo Zanoni 4220fca52a55SDaniel Vetter /** 4221fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4222fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4223fca52a55SDaniel Vetter * 4224fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4225fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4226fca52a55SDaniel Vetter */ 4227b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4228c67a470bSPaulo Zanoni { 42292aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4230b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4231b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4232c67a470bSPaulo Zanoni } 4233