xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision a9f236d1fcfb418d4a5717b23804c7fab58dacc8)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
37760285e7SDavid Howells #include <drm/i915_drm.h>
3855367a27SJani Nikula 
391d455f8dSJani Nikula #include "display/intel_display_types.h"
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6448ef15d3SJosé Roberto de Souza 
65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
66e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
67e4ce95aaSVille Syrjälä };
68e4ce95aaSVille Syrjälä 
6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
7023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
7123bb4cb5SVille Syrjälä };
7223bb4cb5SVille Syrjälä 
733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
743a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
753a3b3c7dSVille Syrjälä };
763a3b3c7dSVille Syrjälä 
777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
78e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
81e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
82e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
83e5868a31SEgbert Eich };
84e5868a31SEgbert Eich 
857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
86e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9826951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9926951cafSXiong Zhang };
10026951cafSXiong Zhang 
1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
107e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
113e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
114e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
115e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
116e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
117e5868a31SEgbert Eich };
118e5868a31SEgbert Eich 
1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
121e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
122e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
123e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
124e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
125e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
126e5868a31SEgbert Eich };
127e5868a31SEgbert Eich 
128e0a20ad7SShashank Sharma /* BXT hpd list */
129e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1307f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
131e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
132e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
133e0a20ad7SShashank Sharma };
134e0a20ad7SShashank Sharma 
135b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
136b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
137b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
138b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
139b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
140121e758eSDhinakaran Pandiyan };
141121e758eSDhinakaran Pandiyan 
14248ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = {
14348ef15d3SJosé Roberto de Souza 	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
14448ef15d3SJosé Roberto de Souza 	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
14548ef15d3SJosé Roberto de Souza 	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
14648ef15d3SJosé Roberto de Souza 	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
14748ef15d3SJosé Roberto de Souza 	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
14848ef15d3SJosé Roberto de Souza 	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG
14948ef15d3SJosé Roberto de Souza };
15048ef15d3SJosé Roberto de Souza 
15131604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
152b32821c0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
153b32821c0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
154b32821c0SLucas De Marchi 	[HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
155b32821c0SLucas De Marchi 	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
156b32821c0SLucas De Marchi 	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
157b32821c0SLucas De Marchi 	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
15831604222SAnusha Srivatsa };
15931604222SAnusha Srivatsa 
16052dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = {
161b32821c0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
162b32821c0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
163b32821c0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
164b32821c0SLucas De Marchi 	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
165b32821c0SLucas De Marchi 	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
166b32821c0SLucas De Marchi 	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
167b32821c0SLucas De Marchi 	[HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
168b32821c0SLucas De Marchi 	[HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
169b32821c0SLucas De Marchi 	[HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
17052dfdba0SLucas De Marchi };
17152dfdba0SLucas De Marchi 
172cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
17368eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
17468eb49b1SPaulo Zanoni {
17565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
17665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
17768eb49b1SPaulo Zanoni 
17865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
17968eb49b1SPaulo Zanoni 
1805c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
18165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18265f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18465f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18568eb49b1SPaulo Zanoni }
1865c502442SPaulo Zanoni 
187cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
18868eb49b1SPaulo Zanoni {
18965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
19065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
191a9d356a6SPaulo Zanoni 
19265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
19368eb49b1SPaulo Zanoni 
19468eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
19565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
19665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
19765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
19865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
19968eb49b1SPaulo Zanoni }
20068eb49b1SPaulo Zanoni 
201337ba017SPaulo Zanoni /*
202337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
203337ba017SPaulo Zanoni  */
20465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
205b51a2842SVille Syrjälä {
20665f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
207b51a2842SVille Syrjälä 
208b51a2842SVille Syrjälä 	if (val == 0)
209b51a2842SVille Syrjälä 		return;
210b51a2842SVille Syrjälä 
211*a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
212*a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
213f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
21465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
21565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
21665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
21765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
218b51a2842SVille Syrjälä }
219337ba017SPaulo Zanoni 
22065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
221e9e9848aSVille Syrjälä {
22265f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
223e9e9848aSVille Syrjälä 
224e9e9848aSVille Syrjälä 	if (val == 0)
225e9e9848aSVille Syrjälä 		return;
226e9e9848aSVille Syrjälä 
227*a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
228*a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2299d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
23065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
23165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
23265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
23365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
234e9e9848aSVille Syrjälä }
235e9e9848aSVille Syrjälä 
236cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
23768eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
23868eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
23968eb49b1SPaulo Zanoni 		   i915_reg_t iir)
24068eb49b1SPaulo Zanoni {
24165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
24235079899SPaulo Zanoni 
24365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
24465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
24565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
24668eb49b1SPaulo Zanoni }
24735079899SPaulo Zanoni 
248cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
2492918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
25068eb49b1SPaulo Zanoni {
25165f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
25268eb49b1SPaulo Zanoni 
25365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
25465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
25565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
25668eb49b1SPaulo Zanoni }
25768eb49b1SPaulo Zanoni 
2580706f17cSEgbert Eich /* For display hotplug interrupt */
2590706f17cSEgbert Eich static inline void
2600706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
261a9c287c9SJani Nikula 				     u32 mask,
262a9c287c9SJani Nikula 				     u32 bits)
2630706f17cSEgbert Eich {
264a9c287c9SJani Nikula 	u32 val;
2650706f17cSEgbert Eich 
26667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
26748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
2680706f17cSEgbert Eich 
2690706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2700706f17cSEgbert Eich 	val &= ~mask;
2710706f17cSEgbert Eich 	val |= bits;
2720706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2730706f17cSEgbert Eich }
2740706f17cSEgbert Eich 
2750706f17cSEgbert Eich /**
2760706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2770706f17cSEgbert Eich  * @dev_priv: driver private
2780706f17cSEgbert Eich  * @mask: bits to update
2790706f17cSEgbert Eich  * @bits: bits to enable
2800706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2810706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2820706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2830706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2840706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2850706f17cSEgbert Eich  * version is also available.
2860706f17cSEgbert Eich  */
2870706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
288a9c287c9SJani Nikula 				   u32 mask,
289a9c287c9SJani Nikula 				   u32 bits)
2900706f17cSEgbert Eich {
2910706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2920706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2930706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2940706f17cSEgbert Eich }
2950706f17cSEgbert Eich 
296d9dc34f1SVille Syrjälä /**
297d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
298d9dc34f1SVille Syrjälä  * @dev_priv: driver private
299d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
300d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
301d9dc34f1SVille Syrjälä  */
302fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
303a9c287c9SJani Nikula 			    u32 interrupt_mask,
304a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
305036a4a7dSZhenyu Wang {
306a9c287c9SJani Nikula 	u32 new_val;
307d9dc34f1SVille Syrjälä 
30867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3094bc9d430SDaniel Vetter 
31048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
311d9dc34f1SVille Syrjälä 
31248a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
313c67a470bSPaulo Zanoni 		return;
314c67a470bSPaulo Zanoni 
315d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
316d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
317d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
318d9dc34f1SVille Syrjälä 
319d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
320d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3211ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3223143a2bfSChris Wilson 		POSTING_READ(DEIMR);
323036a4a7dSZhenyu Wang 	}
324036a4a7dSZhenyu Wang }
325036a4a7dSZhenyu Wang 
3260961021aSBen Widawsky /**
3273a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3283a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3293a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3303a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3313a3b3c7dSVille Syrjälä  */
3323a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
333a9c287c9SJani Nikula 				u32 interrupt_mask,
334a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3353a3b3c7dSVille Syrjälä {
336a9c287c9SJani Nikula 	u32 new_val;
337a9c287c9SJani Nikula 	u32 old_val;
3383a3b3c7dSVille Syrjälä 
33967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3403a3b3c7dSVille Syrjälä 
34148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3423a3b3c7dSVille Syrjälä 
34348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
3443a3b3c7dSVille Syrjälä 		return;
3453a3b3c7dSVille Syrjälä 
3463a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
3473a3b3c7dSVille Syrjälä 
3483a3b3c7dSVille Syrjälä 	new_val = old_val;
3493a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
3503a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
3513a3b3c7dSVille Syrjälä 
3523a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
3533a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
3543a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
3553a3b3c7dSVille Syrjälä 	}
3563a3b3c7dSVille Syrjälä }
3573a3b3c7dSVille Syrjälä 
3583a3b3c7dSVille Syrjälä /**
359013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
360013d3752SVille Syrjälä  * @dev_priv: driver private
361013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
362013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
363013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
364013d3752SVille Syrjälä  */
365013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
366013d3752SVille Syrjälä 			 enum pipe pipe,
367a9c287c9SJani Nikula 			 u32 interrupt_mask,
368a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
369013d3752SVille Syrjälä {
370a9c287c9SJani Nikula 	u32 new_val;
371013d3752SVille Syrjälä 
37267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
373013d3752SVille Syrjälä 
37448a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
375013d3752SVille Syrjälä 
37648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
377013d3752SVille Syrjälä 		return;
378013d3752SVille Syrjälä 
379013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
380013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
381013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
382013d3752SVille Syrjälä 
383013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
384013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
385013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
386013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
387013d3752SVille Syrjälä 	}
388013d3752SVille Syrjälä }
389013d3752SVille Syrjälä 
390013d3752SVille Syrjälä /**
391fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
392fee884edSDaniel Vetter  * @dev_priv: driver private
393fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
394fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
395fee884edSDaniel Vetter  */
39647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
397a9c287c9SJani Nikula 				  u32 interrupt_mask,
398a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
399fee884edSDaniel Vetter {
400a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
401fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
402fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
403fee884edSDaniel Vetter 
40448a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
40515a17aaeSDaniel Vetter 
40667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
407fee884edSDaniel Vetter 
40848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
409c67a470bSPaulo Zanoni 		return;
410c67a470bSPaulo Zanoni 
411fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
412fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
413fee884edSDaniel Vetter }
4148664281bSPaulo Zanoni 
4156b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4166b12ca56SVille Syrjälä 			      enum pipe pipe)
4177c463586SKeith Packard {
4186b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
41910c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42010c59c51SImre Deak 
4216b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4226b12ca56SVille Syrjälä 
4236b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
4246b12ca56SVille Syrjälä 		goto out;
4256b12ca56SVille Syrjälä 
42610c59c51SImre Deak 	/*
427724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
428724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
42910c59c51SImre Deak 	 */
43048a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
43148a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
43210c59c51SImre Deak 		return 0;
433724a6905SVille Syrjälä 	/*
434724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
435724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
436724a6905SVille Syrjälä 	 */
43748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
43848a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
439724a6905SVille Syrjälä 		return 0;
44010c59c51SImre Deak 
44110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
44310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
44410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44810c59c51SImre Deak 
4496b12ca56SVille Syrjälä out:
45048a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
45148a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
4526b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
4536b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
4546b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
4556b12ca56SVille Syrjälä 
45610c59c51SImre Deak 	return enable_mask;
45710c59c51SImre Deak }
45810c59c51SImre Deak 
4596b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
4606b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
461755e9019SImre Deak {
4626b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
463755e9019SImre Deak 	u32 enable_mask;
464755e9019SImre Deak 
46548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
4666b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
4676b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
4686b12ca56SVille Syrjälä 
4696b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
47048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
4716b12ca56SVille Syrjälä 
4726b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
4736b12ca56SVille Syrjälä 		return;
4746b12ca56SVille Syrjälä 
4756b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
4766b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
4776b12ca56SVille Syrjälä 
4786b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
4796b12ca56SVille Syrjälä 	POSTING_READ(reg);
480755e9019SImre Deak }
481755e9019SImre Deak 
4826b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
4836b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
484755e9019SImre Deak {
4856b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
486755e9019SImre Deak 	u32 enable_mask;
487755e9019SImre Deak 
48848a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
4896b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
4906b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
4916b12ca56SVille Syrjälä 
4926b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
49348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
4946b12ca56SVille Syrjälä 
4956b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
4966b12ca56SVille Syrjälä 		return;
4976b12ca56SVille Syrjälä 
4986b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
4996b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5006b12ca56SVille Syrjälä 
5016b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5026b12ca56SVille Syrjälä 	POSTING_READ(reg);
503755e9019SImre Deak }
504755e9019SImre Deak 
505f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
506f3e30485SVille Syrjälä {
507f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
508f3e30485SVille Syrjälä 		return false;
509f3e30485SVille Syrjälä 
510f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
511f3e30485SVille Syrjälä }
512f3e30485SVille Syrjälä 
513c0e09200SDave Airlie /**
514f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
51514bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
51601c66889SZhao Yakui  */
51791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
51801c66889SZhao Yakui {
519f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
520f49e38ddSJani Nikula 		return;
521f49e38ddSJani Nikula 
52213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
52301c66889SZhao Yakui 
524755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
52591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
5263b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
527755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5281ec14ad3SChris Wilson 
52913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
53001c66889SZhao Yakui }
53101c66889SZhao Yakui 
532f75f3746SVille Syrjälä /*
533f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
534f75f3746SVille Syrjälä  * around the vertical blanking period.
535f75f3746SVille Syrjälä  *
536f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
537f75f3746SVille Syrjälä  *  vblank_start >= 3
538f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
539f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
540f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  *           start of vblank:
543f75f3746SVille Syrjälä  *           latch double buffered registers
544f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
545f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
546f75f3746SVille Syrjälä  *           |
547f75f3746SVille Syrjälä  *           |          frame start:
548f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
549f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
550f75f3746SVille Syrjälä  *           |          |
551f75f3746SVille Syrjälä  *           |          |  start of vsync:
552f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
553f75f3746SVille Syrjälä  *           |          |  |
554f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
555f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
556f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
557f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
558f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
559f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
560f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
561f75f3746SVille Syrjälä  *       |          |                                         |
562f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
563f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
564f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
565f75f3746SVille Syrjälä  *
566f75f3746SVille Syrjälä  * x  = horizontal active
567f75f3746SVille Syrjälä  * _  = horizontal blanking
568f75f3746SVille Syrjälä  * hs = horizontal sync
569f75f3746SVille Syrjälä  * va = vertical active
570f75f3746SVille Syrjälä  * vb = vertical blanking
571f75f3746SVille Syrjälä  * vs = vertical sync
572f75f3746SVille Syrjälä  * vbs = vblank_start (number)
573f75f3746SVille Syrjälä  *
574f75f3746SVille Syrjälä  * Summary:
575f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
576f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
577f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
578f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
579f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
580f75f3746SVille Syrjälä  */
581f75f3746SVille Syrjälä 
58242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
58342f52ef8SKeith Packard  * we use as a pipe index
58442f52ef8SKeith Packard  */
58508fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
5860a3e67a4SJesse Barnes {
58708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
58808fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
58932db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
59008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
591f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
5920b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
593694e409dSVille Syrjälä 	unsigned long irqflags;
594391f75e2SVille Syrjälä 
59532db0b65SVille Syrjälä 	/*
59632db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
59732db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
59832db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
59932db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
60032db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
60132db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
60232db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
60332db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
60432db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
60532db0b65SVille Syrjälä 	 */
60632db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
60732db0b65SVille Syrjälä 		return 0;
60832db0b65SVille Syrjälä 
6090b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6100b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6110b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6120b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6130b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
614391f75e2SVille Syrjälä 
6150b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6160b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6170b2a8e09SVille Syrjälä 
6180b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6190b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6200b2a8e09SVille Syrjälä 
6219db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6229db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6235eddb70bSChris Wilson 
624694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
625694e409dSVille Syrjälä 
6260a3e67a4SJesse Barnes 	/*
6270a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6280a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6290a3e67a4SJesse Barnes 	 * register.
6300a3e67a4SJesse Barnes 	 */
6310a3e67a4SJesse Barnes 	do {
632694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
633694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
634694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
6350a3e67a4SJesse Barnes 	} while (high1 != high2);
6360a3e67a4SJesse Barnes 
637694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
638694e409dSVille Syrjälä 
6395eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
640391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6415eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
642391f75e2SVille Syrjälä 
643391f75e2SVille Syrjälä 	/*
644391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
645391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
646391f75e2SVille Syrjälä 	 * counter against vblank start.
647391f75e2SVille Syrjälä 	 */
648edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6490a3e67a4SJesse Barnes }
6500a3e67a4SJesse Barnes 
65108fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
6529880b7a5SJesse Barnes {
65308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
65408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
6559880b7a5SJesse Barnes 
656649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
6579880b7a5SJesse Barnes }
6589880b7a5SJesse Barnes 
659aec0246fSUma Shankar /*
660aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
661aec0246fSUma Shankar  * scanline register will not work to get the scanline,
662aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
663aec0246fSUma Shankar  * with scanline register updates.
664aec0246fSUma Shankar  * This function will use Framestamp and current
665aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
666aec0246fSUma Shankar  */
667aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
668aec0246fSUma Shankar {
669aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
670aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
671aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
672aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
673aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
674aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
675aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
676aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
677aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
678aec0246fSUma Shankar 
679aec0246fSUma Shankar 	/*
680aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
681aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
682aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
683aec0246fSUma Shankar 	 * during the same frame.
684aec0246fSUma Shankar 	 */
685aec0246fSUma Shankar 	do {
686aec0246fSUma Shankar 		/*
687aec0246fSUma Shankar 		 * This field provides read back of the display
688aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
689aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
690aec0246fSUma Shankar 		 */
691aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
692aec0246fSUma Shankar 
693aec0246fSUma Shankar 		/*
694aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
695aec0246fSUma Shankar 		 * time stamp value.
696aec0246fSUma Shankar 		 */
697aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
698aec0246fSUma Shankar 
699aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
700aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
701aec0246fSUma Shankar 
702aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
703aec0246fSUma Shankar 					clock), 1000 * htotal);
704aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
705aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
706aec0246fSUma Shankar 
707aec0246fSUma Shankar 	return scanline;
708aec0246fSUma Shankar }
709aec0246fSUma Shankar 
71075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
711a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
712a225f079SVille Syrjälä {
713a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
714fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7155caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7165caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
717a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
71880715b2fSVille Syrjälä 	int position, vtotal;
719a225f079SVille Syrjälä 
72072259536SVille Syrjälä 	if (!crtc->active)
72172259536SVille Syrjälä 		return -1;
72272259536SVille Syrjälä 
7235caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7245caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7255caa0feaSDaniel Vetter 
726aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
727aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
728aec0246fSUma Shankar 
72980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
730a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
731a225f079SVille Syrjälä 		vtotal /= 2;
732a225f079SVille Syrjälä 
733cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
73475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
735a225f079SVille Syrjälä 	else
73675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
737a225f079SVille Syrjälä 
738a225f079SVille Syrjälä 	/*
73941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
74041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
74141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
74241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
74341b578fbSJesse Barnes 	 *
74441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
74541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
74641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
74741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
74841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
74941b578fbSJesse Barnes 	 */
75091d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
75141b578fbSJesse Barnes 		int i, temp;
75241b578fbSJesse Barnes 
75341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
75441b578fbSJesse Barnes 			udelay(1);
755707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
75641b578fbSJesse Barnes 			if (temp != position) {
75741b578fbSJesse Barnes 				position = temp;
75841b578fbSJesse Barnes 				break;
75941b578fbSJesse Barnes 			}
76041b578fbSJesse Barnes 		}
76141b578fbSJesse Barnes 	}
76241b578fbSJesse Barnes 
76341b578fbSJesse Barnes 	/*
76480715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
76580715b2fSVille Syrjälä 	 * scanline_offset adjustment.
766a225f079SVille Syrjälä 	 */
76780715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
768a225f079SVille Syrjälä }
769a225f079SVille Syrjälä 
770e8edae54SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index,
7711bf6ad62SDaniel Vetter 			      bool in_vblank_irq, int *vpos, int *hpos,
7723bb403bfSVille Syrjälä 			      ktime_t *stime, ktime_t *etime,
7733bb403bfSVille Syrjälä 			      const struct drm_display_mode *mode)
7740af7e4dfSMario Kleiner {
775fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
776e8edae54SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index));
777e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
7783aa18df8SVille Syrjälä 	int position;
77978e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
780ad3543edSMario Kleiner 	unsigned long irqflags;
7818a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
7828a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
7838a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
7840af7e4dfSMario Kleiner 
78548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
7860af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7879db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7881bf6ad62SDaniel Vetter 		return false;
7890af7e4dfSMario Kleiner 	}
7900af7e4dfSMario Kleiner 
791c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
79278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
793c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
794c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
795c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7960af7e4dfSMario Kleiner 
797d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
798d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
799d31faf65SVille Syrjälä 		vbl_end /= 2;
800d31faf65SVille Syrjälä 		vtotal /= 2;
801d31faf65SVille Syrjälä 	}
802d31faf65SVille Syrjälä 
803ad3543edSMario Kleiner 	/*
804ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
805ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
806ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
807ad3543edSMario Kleiner 	 */
808ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
809ad3543edSMario Kleiner 
810ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
811ad3543edSMario Kleiner 
812ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
813ad3543edSMario Kleiner 	if (stime)
814ad3543edSMario Kleiner 		*stime = ktime_get();
815ad3543edSMario Kleiner 
8168a920e24SVille Syrjälä 	if (use_scanline_counter) {
8170af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8180af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8190af7e4dfSMario Kleiner 		 */
820e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8210af7e4dfSMario Kleiner 	} else {
8220af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8230af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8240af7e4dfSMario Kleiner 		 * scanout position.
8250af7e4dfSMario Kleiner 		 */
82675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8270af7e4dfSMario Kleiner 
8283aa18df8SVille Syrjälä 		/* convert to pixel counts */
8293aa18df8SVille Syrjälä 		vbl_start *= htotal;
8303aa18df8SVille Syrjälä 		vbl_end *= htotal;
8313aa18df8SVille Syrjälä 		vtotal *= htotal;
83278e8fc6bSVille Syrjälä 
83378e8fc6bSVille Syrjälä 		/*
8347e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8357e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8367e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8377e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8387e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8397e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8407e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8417e78f1cbSVille Syrjälä 		 */
8427e78f1cbSVille Syrjälä 		if (position >= vtotal)
8437e78f1cbSVille Syrjälä 			position = vtotal - 1;
8447e78f1cbSVille Syrjälä 
8457e78f1cbSVille Syrjälä 		/*
84678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
84778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
84878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
84978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
85078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
85178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
85278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
85378e8fc6bSVille Syrjälä 		 */
85478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8553aa18df8SVille Syrjälä 	}
8563aa18df8SVille Syrjälä 
857ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
858ad3543edSMario Kleiner 	if (etime)
859ad3543edSMario Kleiner 		*etime = ktime_get();
860ad3543edSMario Kleiner 
861ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
862ad3543edSMario Kleiner 
863ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
864ad3543edSMario Kleiner 
8653aa18df8SVille Syrjälä 	/*
8663aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8673aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8683aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8693aa18df8SVille Syrjälä 	 * up since vbl_end.
8703aa18df8SVille Syrjälä 	 */
8713aa18df8SVille Syrjälä 	if (position >= vbl_start)
8723aa18df8SVille Syrjälä 		position -= vbl_end;
8733aa18df8SVille Syrjälä 	else
8743aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8753aa18df8SVille Syrjälä 
8768a920e24SVille Syrjälä 	if (use_scanline_counter) {
8773aa18df8SVille Syrjälä 		*vpos = position;
8783aa18df8SVille Syrjälä 		*hpos = 0;
8793aa18df8SVille Syrjälä 	} else {
8800af7e4dfSMario Kleiner 		*vpos = position / htotal;
8810af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8820af7e4dfSMario Kleiner 	}
8830af7e4dfSMario Kleiner 
8841bf6ad62SDaniel Vetter 	return true;
8850af7e4dfSMario Kleiner }
8860af7e4dfSMario Kleiner 
887a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
888a225f079SVille Syrjälä {
889fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
890a225f079SVille Syrjälä 	unsigned long irqflags;
891a225f079SVille Syrjälä 	int position;
892a225f079SVille Syrjälä 
893a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
894a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
895a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
896a225f079SVille Syrjälä 
897a225f079SVille Syrjälä 	return position;
898a225f079SVille Syrjälä }
899a225f079SVille Syrjälä 
900e3689190SBen Widawsky /**
90174bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
902e3689190SBen Widawsky  * occurred.
903e3689190SBen Widawsky  * @work: workqueue struct
904e3689190SBen Widawsky  *
905e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
906e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
907e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
908e3689190SBen Widawsky  */
90974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
910e3689190SBen Widawsky {
9112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
912cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
913cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
914e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
91535a85ac6SBen Widawsky 	char *parity_event[6];
916a9c287c9SJani Nikula 	u32 misccpctl;
917a9c287c9SJani Nikula 	u8 slice = 0;
918e3689190SBen Widawsky 
919e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
920e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
921e3689190SBen Widawsky 	 * any time we access those registers.
922e3689190SBen Widawsky 	 */
92391c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
924e3689190SBen Widawsky 
92535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
92648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
92735a85ac6SBen Widawsky 		goto out;
92835a85ac6SBen Widawsky 
929e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
930e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
931e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
932e3689190SBen Widawsky 
93335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
934f0f59a00SVille Syrjälä 		i915_reg_t reg;
93535a85ac6SBen Widawsky 
93635a85ac6SBen Widawsky 		slice--;
93748a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
93848a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
93935a85ac6SBen Widawsky 			break;
94035a85ac6SBen Widawsky 
94135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
94235a85ac6SBen Widawsky 
9436fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
94435a85ac6SBen Widawsky 
94535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
946e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
947e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
948e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
949e3689190SBen Widawsky 
95035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
95135a85ac6SBen Widawsky 		POSTING_READ(reg);
952e3689190SBen Widawsky 
953cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
954e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
955e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
956e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
95735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
95835a85ac6SBen Widawsky 		parity_event[5] = NULL;
959e3689190SBen Widawsky 
96091c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
961e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
962e3689190SBen Widawsky 
96335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
96435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
965e3689190SBen Widawsky 
96635a85ac6SBen Widawsky 		kfree(parity_event[4]);
967e3689190SBen Widawsky 		kfree(parity_event[3]);
968e3689190SBen Widawsky 		kfree(parity_event[2]);
969e3689190SBen Widawsky 		kfree(parity_event[1]);
970e3689190SBen Widawsky 	}
971e3689190SBen Widawsky 
97235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
97335a85ac6SBen Widawsky 
97435a85ac6SBen Widawsky out:
97548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
976cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
977cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
978cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
97935a85ac6SBen Widawsky 
98091c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
98135a85ac6SBen Widawsky }
98235a85ac6SBen Widawsky 
983af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
984121e758eSDhinakaran Pandiyan {
985af92058fSVille Syrjälä 	switch (pin) {
986af92058fSVille Syrjälä 	case HPD_PORT_C:
987121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
988af92058fSVille Syrjälä 	case HPD_PORT_D:
989121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
990af92058fSVille Syrjälä 	case HPD_PORT_E:
991121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
992af92058fSVille Syrjälä 	case HPD_PORT_F:
993121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
994121e758eSDhinakaran Pandiyan 	default:
995121e758eSDhinakaran Pandiyan 		return false;
996121e758eSDhinakaran Pandiyan 	}
997121e758eSDhinakaran Pandiyan }
998121e758eSDhinakaran Pandiyan 
99948ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
100048ef15d3SJosé Roberto de Souza {
100148ef15d3SJosé Roberto de Souza 	switch (pin) {
100248ef15d3SJosé Roberto de Souza 	case HPD_PORT_D:
100348ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
100448ef15d3SJosé Roberto de Souza 	case HPD_PORT_E:
100548ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
100648ef15d3SJosé Roberto de Souza 	case HPD_PORT_F:
100748ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
100848ef15d3SJosé Roberto de Souza 	case HPD_PORT_G:
100948ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
101048ef15d3SJosé Roberto de Souza 	case HPD_PORT_H:
101148ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
101248ef15d3SJosé Roberto de Souza 	case HPD_PORT_I:
101348ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
101448ef15d3SJosé Roberto de Souza 	default:
101548ef15d3SJosé Roberto de Souza 		return false;
101648ef15d3SJosé Roberto de Souza 	}
101748ef15d3SJosé Roberto de Souza }
101848ef15d3SJosé Roberto de Souza 
1019af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
102063c88d22SImre Deak {
1021af92058fSVille Syrjälä 	switch (pin) {
1022af92058fSVille Syrjälä 	case HPD_PORT_A:
1023195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1024af92058fSVille Syrjälä 	case HPD_PORT_B:
102563c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1026af92058fSVille Syrjälä 	case HPD_PORT_C:
102763c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
102863c88d22SImre Deak 	default:
102963c88d22SImre Deak 		return false;
103063c88d22SImre Deak 	}
103163c88d22SImre Deak }
103263c88d22SImre Deak 
1033af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
103431604222SAnusha Srivatsa {
1035af92058fSVille Syrjälä 	switch (pin) {
1036af92058fSVille Syrjälä 	case HPD_PORT_A:
1037ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1038af92058fSVille Syrjälä 	case HPD_PORT_B:
1039ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
10408ef7e340SMatt Roper 	case HPD_PORT_C:
1041ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
104231604222SAnusha Srivatsa 	default:
104331604222SAnusha Srivatsa 		return false;
104431604222SAnusha Srivatsa 	}
104531604222SAnusha Srivatsa }
104631604222SAnusha Srivatsa 
1047af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
104831604222SAnusha Srivatsa {
1049af92058fSVille Syrjälä 	switch (pin) {
1050af92058fSVille Syrjälä 	case HPD_PORT_C:
105131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1052af92058fSVille Syrjälä 	case HPD_PORT_D:
105331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1054af92058fSVille Syrjälä 	case HPD_PORT_E:
105531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1056af92058fSVille Syrjälä 	case HPD_PORT_F:
105731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
105831604222SAnusha Srivatsa 	default:
105931604222SAnusha Srivatsa 		return false;
106031604222SAnusha Srivatsa 	}
106131604222SAnusha Srivatsa }
106231604222SAnusha Srivatsa 
106352dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
106452dfdba0SLucas De Marchi {
106552dfdba0SLucas De Marchi 	switch (pin) {
106652dfdba0SLucas De Marchi 	case HPD_PORT_D:
106752dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
106852dfdba0SLucas De Marchi 	case HPD_PORT_E:
106952dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
107052dfdba0SLucas De Marchi 	case HPD_PORT_F:
107152dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
107252dfdba0SLucas De Marchi 	case HPD_PORT_G:
107352dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
107452dfdba0SLucas De Marchi 	case HPD_PORT_H:
107552dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
107652dfdba0SLucas De Marchi 	case HPD_PORT_I:
107752dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
107852dfdba0SLucas De Marchi 	default:
107952dfdba0SLucas De Marchi 		return false;
108052dfdba0SLucas De Marchi 	}
108152dfdba0SLucas De Marchi }
108252dfdba0SLucas De Marchi 
1083af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
10846dbf30ceSVille Syrjälä {
1085af92058fSVille Syrjälä 	switch (pin) {
1086af92058fSVille Syrjälä 	case HPD_PORT_E:
10876dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
10886dbf30ceSVille Syrjälä 	default:
10896dbf30ceSVille Syrjälä 		return false;
10906dbf30ceSVille Syrjälä 	}
10916dbf30ceSVille Syrjälä }
10926dbf30ceSVille Syrjälä 
1093af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
109474c0b395SVille Syrjälä {
1095af92058fSVille Syrjälä 	switch (pin) {
1096af92058fSVille Syrjälä 	case HPD_PORT_A:
109774c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1098af92058fSVille Syrjälä 	case HPD_PORT_B:
109974c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1100af92058fSVille Syrjälä 	case HPD_PORT_C:
110174c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1102af92058fSVille Syrjälä 	case HPD_PORT_D:
110374c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
110474c0b395SVille Syrjälä 	default:
110574c0b395SVille Syrjälä 		return false;
110674c0b395SVille Syrjälä 	}
110774c0b395SVille Syrjälä }
110874c0b395SVille Syrjälä 
1109af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1110e4ce95aaSVille Syrjälä {
1111af92058fSVille Syrjälä 	switch (pin) {
1112af92058fSVille Syrjälä 	case HPD_PORT_A:
1113e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1114e4ce95aaSVille Syrjälä 	default:
1115e4ce95aaSVille Syrjälä 		return false;
1116e4ce95aaSVille Syrjälä 	}
1117e4ce95aaSVille Syrjälä }
1118e4ce95aaSVille Syrjälä 
1119af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112013cf5504SDave Airlie {
1121af92058fSVille Syrjälä 	switch (pin) {
1122af92058fSVille Syrjälä 	case HPD_PORT_B:
1123676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1124af92058fSVille Syrjälä 	case HPD_PORT_C:
1125676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1126af92058fSVille Syrjälä 	case HPD_PORT_D:
1127676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1128676574dfSJani Nikula 	default:
1129676574dfSJani Nikula 		return false;
113013cf5504SDave Airlie 	}
113113cf5504SDave Airlie }
113213cf5504SDave Airlie 
1133af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
113413cf5504SDave Airlie {
1135af92058fSVille Syrjälä 	switch (pin) {
1136af92058fSVille Syrjälä 	case HPD_PORT_B:
1137676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1138af92058fSVille Syrjälä 	case HPD_PORT_C:
1139676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1140af92058fSVille Syrjälä 	case HPD_PORT_D:
1141676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1142676574dfSJani Nikula 	default:
1143676574dfSJani Nikula 		return false;
114413cf5504SDave Airlie 	}
114513cf5504SDave Airlie }
114613cf5504SDave Airlie 
114742db67d6SVille Syrjälä /*
114842db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
114942db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
115042db67d6SVille Syrjälä  * hotplug detection results from several registers.
115142db67d6SVille Syrjälä  *
115242db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
115342db67d6SVille Syrjälä  */
1154cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1155cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
11568c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1157fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1158af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1159676574dfSJani Nikula {
1160e9be2850SVille Syrjälä 	enum hpd_pin pin;
1161676574dfSJani Nikula 
116252dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
116352dfdba0SLucas De Marchi 
1164e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1165e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
11668c841e57SJani Nikula 			continue;
11678c841e57SJani Nikula 
1168e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1169676574dfSJani Nikula 
1170af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1171e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1172676574dfSJani Nikula 	}
1173676574dfSJani Nikula 
1174f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1175f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1176676574dfSJani Nikula 
1177676574dfSJani Nikula }
1178676574dfSJani Nikula 
117991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1180515ac2bbSDaniel Vetter {
118128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1182515ac2bbSDaniel Vetter }
1183515ac2bbSDaniel Vetter 
118491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1185ce99c256SDaniel Vetter {
11869ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1187ce99c256SDaniel Vetter }
1188ce99c256SDaniel Vetter 
11898bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
119091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
119191d14251STvrtko Ursulin 					 enum pipe pipe,
1192a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1193a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1194a9c287c9SJani Nikula 					 u32 crc4)
11958bf1e9f1SShuang He {
11968bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
11978c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
11985cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
11995cee6c45SVille Syrjälä 
12005cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1201b2c88f5bSDamien Lespiau 
1202d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12038c6b709dSTomeu Vizoso 	/*
12048c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
12058c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
12068c6b709dSTomeu Vizoso 	 * out the buggy result.
12078c6b709dSTomeu Vizoso 	 *
1208163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
12098c6b709dSTomeu Vizoso 	 * don't trust that one either.
12108c6b709dSTomeu Vizoso 	 */
1211033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1212163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
12138c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
12148c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
12158c6b709dSTomeu Vizoso 		return;
12168c6b709dSTomeu Vizoso 	}
12178c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
12186cc42152SMaarten Lankhorst 
1219246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1220ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1221246ee524STomeu Vizoso 				crcs);
12228c6b709dSTomeu Vizoso }
1223277de95eSDaniel Vetter #else
1224277de95eSDaniel Vetter static inline void
122591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
122691d14251STvrtko Ursulin 			     enum pipe pipe,
1227a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1228a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1229a9c287c9SJani Nikula 			     u32 crc4) {}
1230277de95eSDaniel Vetter #endif
1231eba94eb9SDaniel Vetter 
1232277de95eSDaniel Vetter 
123391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
123491d14251STvrtko Ursulin 				     enum pipe pipe)
12355a69b89fSDaniel Vetter {
123691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
12375a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
12385a69b89fSDaniel Vetter 				     0, 0, 0, 0);
12395a69b89fSDaniel Vetter }
12405a69b89fSDaniel Vetter 
124191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
124291d14251STvrtko Ursulin 				     enum pipe pipe)
1243eba94eb9SDaniel Vetter {
124491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1245eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1246eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1247eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1248eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
12498bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1250eba94eb9SDaniel Vetter }
12515b3a856bSDaniel Vetter 
125291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
125391d14251STvrtko Ursulin 				      enum pipe pipe)
12545b3a856bSDaniel Vetter {
1255a9c287c9SJani Nikula 	u32 res1, res2;
12560b5c5ed0SDaniel Vetter 
125791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
12580b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
12590b5c5ed0SDaniel Vetter 	else
12600b5c5ed0SDaniel Vetter 		res1 = 0;
12610b5c5ed0SDaniel Vetter 
126291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
12630b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
12640b5c5ed0SDaniel Vetter 	else
12650b5c5ed0SDaniel Vetter 		res2 = 0;
12665b3a856bSDaniel Vetter 
126791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
12680b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
12690b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
12700b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
12710b5c5ed0SDaniel Vetter 				     res1, res2);
12725b3a856bSDaniel Vetter }
12738bf1e9f1SShuang He 
127444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
127544d9241eSVille Syrjälä {
127644d9241eSVille Syrjälä 	enum pipe pipe;
127744d9241eSVille Syrjälä 
127844d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
127944d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
128044d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
128144d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
128244d9241eSVille Syrjälä 
128344d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
128444d9241eSVille Syrjälä 	}
128544d9241eSVille Syrjälä }
128644d9241eSVille Syrjälä 
1287eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
128891d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
12897e231dbeSJesse Barnes {
1290d048a268SVille Syrjälä 	enum pipe pipe;
12917e231dbeSJesse Barnes 
129258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
12931ca993d2SVille Syrjälä 
12941ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
12951ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
12961ca993d2SVille Syrjälä 		return;
12971ca993d2SVille Syrjälä 	}
12981ca993d2SVille Syrjälä 
1299055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1300f0f59a00SVille Syrjälä 		i915_reg_t reg;
13016b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
130291d181ddSImre Deak 
1303bbb5eebfSDaniel Vetter 		/*
1304bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1305bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1306bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1307bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1308bbb5eebfSDaniel Vetter 		 * handle.
1309bbb5eebfSDaniel Vetter 		 */
13100f239f4cSDaniel Vetter 
13110f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
13126b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1313bbb5eebfSDaniel Vetter 
1314bbb5eebfSDaniel Vetter 		switch (pipe) {
1315d048a268SVille Syrjälä 		default:
1316bbb5eebfSDaniel Vetter 		case PIPE_A:
1317bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1318bbb5eebfSDaniel Vetter 			break;
1319bbb5eebfSDaniel Vetter 		case PIPE_B:
1320bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1321bbb5eebfSDaniel Vetter 			break;
13223278f67fSVille Syrjälä 		case PIPE_C:
13233278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
13243278f67fSVille Syrjälä 			break;
1325bbb5eebfSDaniel Vetter 		}
1326bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
13276b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1328bbb5eebfSDaniel Vetter 
13296b12ca56SVille Syrjälä 		if (!status_mask)
133091d181ddSImre Deak 			continue;
133191d181ddSImre Deak 
133291d181ddSImre Deak 		reg = PIPESTAT(pipe);
13336b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
13346b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
13357e231dbeSJesse Barnes 
13367e231dbeSJesse Barnes 		/*
13377e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1338132c27c9SVille Syrjälä 		 *
1339132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1340132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1341132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1342132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1343132c27c9SVille Syrjälä 		 * an interrupt is still pending.
13447e231dbeSJesse Barnes 		 */
1345132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1346132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1347132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1348132c27c9SVille Syrjälä 		}
13497e231dbeSJesse Barnes 	}
135058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
13512ecb8ca4SVille Syrjälä }
13522ecb8ca4SVille Syrjälä 
1353eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1354eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1355eb64343cSVille Syrjälä {
1356eb64343cSVille Syrjälä 	enum pipe pipe;
1357eb64343cSVille Syrjälä 
1358eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1359eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1360eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1361eb64343cSVille Syrjälä 
1362eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1363eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1364eb64343cSVille Syrjälä 
1365eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1366eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1367eb64343cSVille Syrjälä 	}
1368eb64343cSVille Syrjälä }
1369eb64343cSVille Syrjälä 
1370eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1371eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1372eb64343cSVille Syrjälä {
1373eb64343cSVille Syrjälä 	bool blc_event = false;
1374eb64343cSVille Syrjälä 	enum pipe pipe;
1375eb64343cSVille Syrjälä 
1376eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1377eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1378eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1379eb64343cSVille Syrjälä 
1380eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1381eb64343cSVille Syrjälä 			blc_event = true;
1382eb64343cSVille Syrjälä 
1383eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1384eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1385eb64343cSVille Syrjälä 
1386eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1387eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1388eb64343cSVille Syrjälä 	}
1389eb64343cSVille Syrjälä 
1390eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1391eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1392eb64343cSVille Syrjälä }
1393eb64343cSVille Syrjälä 
1394eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1395eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1396eb64343cSVille Syrjälä {
1397eb64343cSVille Syrjälä 	bool blc_event = false;
1398eb64343cSVille Syrjälä 	enum pipe pipe;
1399eb64343cSVille Syrjälä 
1400eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1401eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1402eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1403eb64343cSVille Syrjälä 
1404eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1405eb64343cSVille Syrjälä 			blc_event = true;
1406eb64343cSVille Syrjälä 
1407eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1408eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1409eb64343cSVille Syrjälä 
1410eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1411eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1412eb64343cSVille Syrjälä 	}
1413eb64343cSVille Syrjälä 
1414eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1415eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1416eb64343cSVille Syrjälä 
1417eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1418eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1419eb64343cSVille Syrjälä }
1420eb64343cSVille Syrjälä 
142191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
14222ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
14232ecb8ca4SVille Syrjälä {
14242ecb8ca4SVille Syrjälä 	enum pipe pipe;
14257e231dbeSJesse Barnes 
1426055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1427fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1428fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
14294356d586SDaniel Vetter 
14304356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
143191d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
14322d9d2b0bSVille Syrjälä 
14331f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14341f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
143531acc7f5SJesse Barnes 	}
143631acc7f5SJesse Barnes 
1437c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
143891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1439c1874ed7SImre Deak }
1440c1874ed7SImre Deak 
14411ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
144216c6c56bSVille Syrjälä {
14430ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
14440ba7c51aSVille Syrjälä 	int i;
144516c6c56bSVille Syrjälä 
14460ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
14470ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14480ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
14490ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
14500ba7c51aSVille Syrjälä 	else
14510ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
14520ba7c51aSVille Syrjälä 
14530ba7c51aSVille Syrjälä 	/*
14540ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
14550ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
14560ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
14570ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
14580ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
14590ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
14600ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
14610ba7c51aSVille Syrjälä 	 */
14620ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
14630ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
14640ba7c51aSVille Syrjälä 
14650ba7c51aSVille Syrjälä 		if (tmp == 0)
14660ba7c51aSVille Syrjälä 			return hotplug_status;
14670ba7c51aSVille Syrjälä 
14680ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
14693ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
14700ba7c51aSVille Syrjälä 	}
14710ba7c51aSVille Syrjälä 
147248a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
14730ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
14740ba7c51aSVille Syrjälä 		      I915_READ(PORT_HOTPLUG_STAT));
14751ae3c34cSVille Syrjälä 
14761ae3c34cSVille Syrjälä 	return hotplug_status;
14771ae3c34cSVille Syrjälä }
14781ae3c34cSVille Syrjälä 
147991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
14801ae3c34cSVille Syrjälä 				 u32 hotplug_status)
14811ae3c34cSVille Syrjälä {
14821ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
14833ff60f89SOscar Mateo 
148491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
148591d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
148616c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
148716c6c56bSVille Syrjälä 
148858f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1489cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1490cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
1491cf53902fSRodrigo Vivi 					   hpd_status_g4x,
1492fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
149358f2cf24SVille Syrjälä 
149491d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
149558f2cf24SVille Syrjälä 		}
1496369712e8SJani Nikula 
1497369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
149891d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
149916c6c56bSVille Syrjälä 	} else {
150016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
150116c6c56bSVille Syrjälä 
150258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1503cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1504cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
1505cf53902fSRodrigo Vivi 					   hpd_status_i915,
1506fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
150791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
150816c6c56bSVille Syrjälä 		}
15093ff60f89SOscar Mateo 	}
151058f2cf24SVille Syrjälä }
151116c6c56bSVille Syrjälä 
1512c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1513c1874ed7SImre Deak {
1514b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1515c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1516c1874ed7SImre Deak 
15172dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15182dd2a883SImre Deak 		return IRQ_NONE;
15192dd2a883SImre Deak 
15201f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
15219102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
15221f814dacSImre Deak 
15231e1cace9SVille Syrjälä 	do {
15246e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
15252ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
15261ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1527a5e485a9SVille Syrjälä 		u32 ier = 0;
15283ff60f89SOscar Mateo 
1529c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1530c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15313ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1532c1874ed7SImre Deak 
1533c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
15341e1cace9SVille Syrjälä 			break;
1535c1874ed7SImre Deak 
1536c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1537c1874ed7SImre Deak 
1538a5e485a9SVille Syrjälä 		/*
1539a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1540a5e485a9SVille Syrjälä 		 *
1541a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1542a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1543a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1544a5e485a9SVille Syrjälä 		 *
1545a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1546a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1547a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1548a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1549a5e485a9SVille Syrjälä 		 * bits this time around.
1550a5e485a9SVille Syrjälä 		 */
15514a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1552a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1553a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
15544a0a0202SVille Syrjälä 
15554a0a0202SVille Syrjälä 		if (gt_iir)
15564a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
15574a0a0202SVille Syrjälä 		if (pm_iir)
15584a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
15594a0a0202SVille Syrjälä 
15607ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
15611ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
15627ce4d1f2SVille Syrjälä 
15633ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15643ff60f89SOscar Mateo 		 * signalled in iir */
1565eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
15667ce4d1f2SVille Syrjälä 
1567eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1568eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1569eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1570eef57324SJerome Anand 
15717ce4d1f2SVille Syrjälä 		/*
15727ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
15737ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
15747ce4d1f2SVille Syrjälä 		 */
15757ce4d1f2SVille Syrjälä 		if (iir)
15767ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
15774a0a0202SVille Syrjälä 
1578a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
15794a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
15801ae3c34cSVille Syrjälä 
158152894874SVille Syrjälä 		if (gt_iir)
1582cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
158352894874SVille Syrjälä 		if (pm_iir)
15843e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
158552894874SVille Syrjälä 
15861ae3c34cSVille Syrjälä 		if (hotplug_status)
158791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
15882ecb8ca4SVille Syrjälä 
158991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
15901e1cace9SVille Syrjälä 	} while (0);
15917e231dbeSJesse Barnes 
15929102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
15931f814dacSImre Deak 
15947e231dbeSJesse Barnes 	return ret;
15957e231dbeSJesse Barnes }
15967e231dbeSJesse Barnes 
159743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
159843f328d7SVille Syrjälä {
1599b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
160043f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
160143f328d7SVille Syrjälä 
16022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16032dd2a883SImre Deak 		return IRQ_NONE;
16042dd2a883SImre Deak 
16051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16069102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16071f814dacSImre Deak 
1608579de73bSChris Wilson 	do {
16096e814800SVille Syrjälä 		u32 master_ctl, iir;
16102ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16111ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1612f0fd96f5SChris Wilson 		u32 gt_iir[4];
1613a5e485a9SVille Syrjälä 		u32 ier = 0;
1614a5e485a9SVille Syrjälä 
16158e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16163278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16173278f67fSVille Syrjälä 
16183278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16198e5fd599SVille Syrjälä 			break;
162043f328d7SVille Syrjälä 
162127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
162227b6c122SOscar Mateo 
1623a5e485a9SVille Syrjälä 		/*
1624a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1625a5e485a9SVille Syrjälä 		 *
1626a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1627a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1628a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1629a5e485a9SVille Syrjälä 		 *
1630a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1631a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1632a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1633a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1634a5e485a9SVille Syrjälä 		 * bits this time around.
1635a5e485a9SVille Syrjälä 		 */
163643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1637a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1638a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
163943f328d7SVille Syrjälä 
1640cf1c97dcSAndi Shyti 		gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
164127b6c122SOscar Mateo 
164227b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16431ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
164443f328d7SVille Syrjälä 
164527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
164627b6c122SOscar Mateo 		 * signalled in iir */
1647eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
164843f328d7SVille Syrjälä 
1649eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1650eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1651eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1652eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1653eef57324SJerome Anand 
16547ce4d1f2SVille Syrjälä 		/*
16557ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16567ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16577ce4d1f2SVille Syrjälä 		 */
16587ce4d1f2SVille Syrjälä 		if (iir)
16597ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16607ce4d1f2SVille Syrjälä 
1661a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1662e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
16631ae3c34cSVille Syrjälä 
1664cf1c97dcSAndi Shyti 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
1665e30e251aSVille Syrjälä 
16661ae3c34cSVille Syrjälä 		if (hotplug_status)
166791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16682ecb8ca4SVille Syrjälä 
166991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1670579de73bSChris Wilson 	} while (0);
16713278f67fSVille Syrjälä 
16729102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16731f814dacSImre Deak 
167443f328d7SVille Syrjälä 	return ret;
167543f328d7SVille Syrjälä }
167643f328d7SVille Syrjälä 
167791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
167891d14251STvrtko Ursulin 				u32 hotplug_trigger,
167940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1680776ad806SJesse Barnes {
168142db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1682776ad806SJesse Barnes 
16836a39d7c9SJani Nikula 	/*
16846a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
16856a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
16866a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
16876a39d7c9SJani Nikula 	 * errors.
16886a39d7c9SJani Nikula 	 */
168913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
16906a39d7c9SJani Nikula 	if (!hotplug_trigger) {
16916a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
16926a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
16936a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
16946a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
16956a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
16966a39d7c9SJani Nikula 	}
16976a39d7c9SJani Nikula 
169813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
16996a39d7c9SJani Nikula 	if (!hotplug_trigger)
17006a39d7c9SJani Nikula 		return;
170113cf5504SDave Airlie 
1702cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
170340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1704fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
170540e56410SVille Syrjälä 
170691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1707aaf5ec2eSSonika Jindal }
170891d131d2SDaniel Vetter 
170991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
171040e56410SVille Syrjälä {
1711d048a268SVille Syrjälä 	enum pipe pipe;
171240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
171340e56410SVille Syrjälä 
171491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
171540e56410SVille Syrjälä 
1716cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1717cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1718776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1719cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1720cfc33bf7SVille Syrjälä 				 port_name(port));
1721cfc33bf7SVille Syrjälä 	}
1722776ad806SJesse Barnes 
1723ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
172491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1725ce99c256SDaniel Vetter 
1726776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
172791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1728776ad806SJesse Barnes 
1729776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1730776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1731776ad806SJesse Barnes 
1732776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1733776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1734776ad806SJesse Barnes 
1735776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1736776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1737776ad806SJesse Barnes 
17389db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1739055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
17409db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17419db4a9c7SJesse Barnes 					 pipe_name(pipe),
17429db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1743776ad806SJesse Barnes 
1744776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1745776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1746776ad806SJesse Barnes 
1747776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1748776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1749776ad806SJesse Barnes 
1750776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1751a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
17528664281bSPaulo Zanoni 
17538664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1754a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
17558664281bSPaulo Zanoni }
17568664281bSPaulo Zanoni 
175791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
17588664281bSPaulo Zanoni {
17598664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17605a69b89fSDaniel Vetter 	enum pipe pipe;
17618664281bSPaulo Zanoni 
1762de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1763de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1764de032bf4SPaulo Zanoni 
1765055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17661f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17671f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17688664281bSPaulo Zanoni 
17695a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
177091d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
177191d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
17725a69b89fSDaniel Vetter 			else
177391d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
17745a69b89fSDaniel Vetter 		}
17755a69b89fSDaniel Vetter 	}
17768bf1e9f1SShuang He 
17778664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17788664281bSPaulo Zanoni }
17798664281bSPaulo Zanoni 
178091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
17818664281bSPaulo Zanoni {
17828664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
178345c1cd87SMika Kahola 	enum pipe pipe;
17848664281bSPaulo Zanoni 
1785de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1786de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1787de032bf4SPaulo Zanoni 
178845c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
178945c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
179045c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
17918664281bSPaulo Zanoni 
17928664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1793776ad806SJesse Barnes }
1794776ad806SJesse Barnes 
179591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
179623e81d69SAdam Jackson {
1797d048a268SVille Syrjälä 	enum pipe pipe;
17986dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1799aaf5ec2eSSonika Jindal 
180091d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
180191d131d2SDaniel Vetter 
1802cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1803cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
180423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1805cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1806cfc33bf7SVille Syrjälä 				 port_name(port));
1807cfc33bf7SVille Syrjälä 	}
180823e81d69SAdam Jackson 
180923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
181091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
181123e81d69SAdam Jackson 
181223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
181391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
181423e81d69SAdam Jackson 
181523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
181623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
181723e81d69SAdam Jackson 
181823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
181923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
182023e81d69SAdam Jackson 
182123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1822055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
182323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
182423e81d69SAdam Jackson 					 pipe_name(pipe),
182523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18268664281bSPaulo Zanoni 
18278664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
182891d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
182923e81d69SAdam Jackson }
183023e81d69SAdam Jackson 
183158676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
183231604222SAnusha Srivatsa {
183358676af6SLucas De Marchi 	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
183431604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
183558676af6SLucas De Marchi 	bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val);
183658676af6SLucas De Marchi 	const u32 *pins;
183731604222SAnusha Srivatsa 
183858676af6SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv)) {
183958676af6SLucas De Marchi 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
184058676af6SLucas De Marchi 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
184158676af6SLucas De Marchi 		tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect;
184258676af6SLucas De Marchi 		pins = hpd_tgp;
1843943682e3SMatt Roper 	} else if (HAS_PCH_JSP(dev_priv)) {
1844943682e3SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1845943682e3SMatt Roper 		tc_hotplug_trigger = 0;
1846943682e3SMatt Roper 		pins = hpd_tgp;
184758676af6SLucas De Marchi 	} else if (HAS_PCH_MCC(dev_priv)) {
184853448aedSVivek Kasireddy 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
184953448aedSVivek Kasireddy 		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1850fcb9bba4SMatt Roper 		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1851d09ad3e7SMatt Roper 		pins = hpd_icp;
18528ef7e340SMatt Roper 	} else {
185348a1b8d4SPankaj Bharadiya 		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
185448a1b8d4SPankaj Bharadiya 			 "Unrecognized PCH type 0x%x\n",
185548a1b8d4SPankaj Bharadiya 			 INTEL_PCH_TYPE(dev_priv));
1856943682e3SMatt Roper 
18578ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
18588ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
185958676af6SLucas De Marchi 		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
186058676af6SLucas De Marchi 		pins = hpd_icp;
18618ef7e340SMatt Roper 	}
18628ef7e340SMatt Roper 
186331604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
186431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
186531604222SAnusha Srivatsa 
186631604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
186731604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
186831604222SAnusha Srivatsa 
186931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
187031604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
1871c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
187231604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
187331604222SAnusha Srivatsa 	}
187431604222SAnusha Srivatsa 
187531604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
187631604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
187731604222SAnusha Srivatsa 
187831604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
187931604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
188031604222SAnusha Srivatsa 
188131604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
188231604222SAnusha Srivatsa 				   tc_hotplug_trigger,
1883c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
188458676af6SLucas De Marchi 				   tc_port_hotplug_long_detect);
188552dfdba0SLucas De Marchi 	}
188652dfdba0SLucas De Marchi 
188752dfdba0SLucas De Marchi 	if (pin_mask)
188852dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
188952dfdba0SLucas De Marchi 
189052dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
189152dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
189252dfdba0SLucas De Marchi }
189352dfdba0SLucas De Marchi 
189491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
18956dbf30ceSVille Syrjälä {
18966dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
18976dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
18986dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
18996dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19006dbf30ceSVille Syrjälä 
19016dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19026dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19036dbf30ceSVille Syrjälä 
19046dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19056dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19066dbf30ceSVille Syrjälä 
1907cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1908cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
190974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19106dbf30ceSVille Syrjälä 	}
19116dbf30ceSVille Syrjälä 
19126dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19136dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19146dbf30ceSVille Syrjälä 
19156dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19166dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19176dbf30ceSVille Syrjälä 
1918cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1919cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
19206dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19216dbf30ceSVille Syrjälä 	}
19226dbf30ceSVille Syrjälä 
19236dbf30ceSVille Syrjälä 	if (pin_mask)
192491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
19256dbf30ceSVille Syrjälä 
19266dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
192791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
19286dbf30ceSVille Syrjälä }
19296dbf30ceSVille Syrjälä 
193091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
193191d14251STvrtko Ursulin 				u32 hotplug_trigger,
193240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1933c008bc6eSPaulo Zanoni {
1934e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1935e4ce95aaSVille Syrjälä 
1936e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1937e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1938e4ce95aaSVille Syrjälä 
1939cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
194040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1941e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
194240e56410SVille Syrjälä 
194391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1944e4ce95aaSVille Syrjälä }
1945c008bc6eSPaulo Zanoni 
194691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
194791d14251STvrtko Ursulin 				    u32 de_iir)
194840e56410SVille Syrjälä {
194940e56410SVille Syrjälä 	enum pipe pipe;
195040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
195140e56410SVille Syrjälä 
195240e56410SVille Syrjälä 	if (hotplug_trigger)
195391d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
195440e56410SVille Syrjälä 
1955c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
195691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1957c008bc6eSPaulo Zanoni 
1958c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
195991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
1960c008bc6eSPaulo Zanoni 
1961c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1962c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1963c008bc6eSPaulo Zanoni 
1964055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1965fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
1966fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
1967c008bc6eSPaulo Zanoni 
196840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19691f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1970c008bc6eSPaulo Zanoni 
197140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
197291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1973c008bc6eSPaulo Zanoni 	}
1974c008bc6eSPaulo Zanoni 
1975c008bc6eSPaulo Zanoni 	/* check event from PCH */
1976c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1977c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1978c008bc6eSPaulo Zanoni 
197991d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
198091d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
1981c008bc6eSPaulo Zanoni 		else
198291d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
1983c008bc6eSPaulo Zanoni 
1984c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1985c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1986c008bc6eSPaulo Zanoni 	}
1987c008bc6eSPaulo Zanoni 
1988cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
19893e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
1990c008bc6eSPaulo Zanoni }
1991c008bc6eSPaulo Zanoni 
199291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
199391d14251STvrtko Ursulin 				    u32 de_iir)
19949719fb98SPaulo Zanoni {
199507d27e20SDamien Lespiau 	enum pipe pipe;
199623bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
199723bb4cb5SVille Syrjälä 
199840e56410SVille Syrjälä 	if (hotplug_trigger)
199991d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
20009719fb98SPaulo Zanoni 
20019719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
200291d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20039719fb98SPaulo Zanoni 
200454fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
200554fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
200654fd3149SDhinakaran Pandiyan 
200754fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
200854fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
200954fd3149SDhinakaran Pandiyan 	}
2010fc340442SDaniel Vetter 
20119719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
201291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
20139719fb98SPaulo Zanoni 
20149719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
201591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
20169719fb98SPaulo Zanoni 
2017055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2018fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2019fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20209719fb98SPaulo Zanoni 	}
20219719fb98SPaulo Zanoni 
20229719fb98SPaulo Zanoni 	/* check event from PCH */
202391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
20249719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20259719fb98SPaulo Zanoni 
202691d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
20279719fb98SPaulo Zanoni 
20289719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20299719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20309719fb98SPaulo Zanoni 	}
20319719fb98SPaulo Zanoni }
20329719fb98SPaulo Zanoni 
203372c90f62SOscar Mateo /*
203472c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
203572c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
203672c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
203772c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
203872c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
203972c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
204072c90f62SOscar Mateo  */
20419eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2042b1f14ad0SJesse Barnes {
2043b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2044f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20450e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2046b1f14ad0SJesse Barnes 
20472dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20482dd2a883SImre Deak 		return IRQ_NONE;
20492dd2a883SImre Deak 
20501f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
20519102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
20521f814dacSImre Deak 
2053b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2054b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2055b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
20560e43406bSChris Wilson 
205744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
205844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
205944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
206044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
206144498aeaSPaulo Zanoni 	 * due to its back queue). */
206291d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
206344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
206444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2065ab5c608bSBen Widawsky 	}
206644498aeaSPaulo Zanoni 
206772c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
206872c90f62SOscar Mateo 
20690e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
20700e43406bSChris Wilson 	if (gt_iir) {
207172c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
207272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
207391d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2074cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2075d8fc8a47SPaulo Zanoni 		else
2076cf1c97dcSAndi Shyti 			gen5_gt_irq_handler(&dev_priv->gt, gt_iir);
20770e43406bSChris Wilson 	}
2078b1f14ad0SJesse Barnes 
2079b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
20800e43406bSChris Wilson 	if (de_iir) {
208172c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
208272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
208391d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
208491d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2085f1af8fc1SPaulo Zanoni 		else
208691d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
20870e43406bSChris Wilson 	}
20880e43406bSChris Wilson 
208991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2090f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
20910e43406bSChris Wilson 		if (pm_iir) {
2092b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
20930e43406bSChris Wilson 			ret = IRQ_HANDLED;
20943e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
20950e43406bSChris Wilson 		}
2096f1af8fc1SPaulo Zanoni 	}
2097b1f14ad0SJesse Barnes 
2098b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
209974093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
210044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2101b1f14ad0SJesse Barnes 
21021f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21039102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
21041f814dacSImre Deak 
2105b1f14ad0SJesse Barnes 	return ret;
2106b1f14ad0SJesse Barnes }
2107b1f14ad0SJesse Barnes 
210891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
210991d14251STvrtko Ursulin 				u32 hotplug_trigger,
211040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2111d04a492dSShashank Sharma {
2112cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2113d04a492dSShashank Sharma 
2114a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2115a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2116d04a492dSShashank Sharma 
2117cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
211840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2119cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
212040e56410SVille Syrjälä 
212191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2122d04a492dSShashank Sharma }
2123d04a492dSShashank Sharma 
2124121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2125121e758eSDhinakaran Pandiyan {
2126121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2127b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2128b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
212948ef15d3SJosé Roberto de Souza 	long_pulse_detect_func long_pulse_detect;
213048ef15d3SJosé Roberto de Souza 	const u32 *hpd;
213148ef15d3SJosé Roberto de Souza 
213248ef15d3SJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
213348ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen12_port_hotplug_long_detect;
213448ef15d3SJosé Roberto de Souza 		hpd = hpd_gen12;
213548ef15d3SJosé Roberto de Souza 	} else {
213648ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen11_port_hotplug_long_detect;
213748ef15d3SJosé Roberto de Souza 		hpd = hpd_gen11;
213848ef15d3SJosé Roberto de Souza 	}
2139121e758eSDhinakaran Pandiyan 
2140121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2141b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2142b796b971SDhinakaran Pandiyan 
2143121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2144121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2145121e758eSDhinakaran Pandiyan 
2146121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
214748ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2148121e758eSDhinakaran Pandiyan 	}
2149b796b971SDhinakaran Pandiyan 
2150b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2151b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2152b796b971SDhinakaran Pandiyan 
2153b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2154b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2155b796b971SDhinakaran Pandiyan 
2156b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
215748ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2158b796b971SDhinakaran Pandiyan 	}
2159b796b971SDhinakaran Pandiyan 
2160b796b971SDhinakaran Pandiyan 	if (pin_mask)
2161b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2162b796b971SDhinakaran Pandiyan 	else
2163b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2164121e758eSDhinakaran Pandiyan }
2165121e758eSDhinakaran Pandiyan 
21669d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
21679d17210fSLucas De Marchi {
216855523360SLucas De Marchi 	u32 mask;
21699d17210fSLucas De Marchi 
217055523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
217155523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
217255523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2173e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2174e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2175e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2176e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2177e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2178e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2179e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2180e5df52dcSMatt Roper 
218155523360SLucas De Marchi 
218255523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
21839d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
21849d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
21859d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
21869d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
21879d17210fSLucas De Marchi 
218855523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
21899d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
21909d17210fSLucas De Marchi 
219155523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
219255523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
21939d17210fSLucas De Marchi 
21949d17210fSLucas De Marchi 	return mask;
21959d17210fSLucas De Marchi }
21969d17210fSLucas De Marchi 
21975270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
21985270130dSVille Syrjälä {
2199d506a65dSMatt Roper 	if (INTEL_GEN(dev_priv) >= 11)
2200d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2201d506a65dSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 9)
22025270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
22035270130dSVille Syrjälä 	else
22045270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
22055270130dSVille Syrjälä }
22065270130dSVille Syrjälä 
220746c63d24SJosé Roberto de Souza static void
220846c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2209abd58f01SBen Widawsky {
2210e04f7eceSVille Syrjälä 	bool found = false;
2211e04f7eceSVille Syrjälä 
2212e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
221391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2214e04f7eceSVille Syrjälä 		found = true;
2215e04f7eceSVille Syrjälä 	}
2216e04f7eceSVille Syrjälä 
2217e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
22188241cfbeSJosé Roberto de Souza 		u32 psr_iir;
22198241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
22208241cfbeSJosé Roberto de Souza 
22218241cfbeSJosé Roberto de Souza 		if (INTEL_GEN(dev_priv) >= 12)
22228241cfbeSJosé Roberto de Souza 			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
22238241cfbeSJosé Roberto de Souza 		else
22248241cfbeSJosé Roberto de Souza 			iir_reg = EDP_PSR_IIR;
22258241cfbeSJosé Roberto de Souza 
22268241cfbeSJosé Roberto de Souza 		psr_iir = I915_READ(iir_reg);
22278241cfbeSJosé Roberto de Souza 		I915_WRITE(iir_reg, psr_iir);
22288241cfbeSJosé Roberto de Souza 
22298241cfbeSJosé Roberto de Souza 		if (psr_iir)
22308241cfbeSJosé Roberto de Souza 			found = true;
223154fd3149SDhinakaran Pandiyan 
223254fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
2233e04f7eceSVille Syrjälä 	}
2234e04f7eceSVille Syrjälä 
2235e04f7eceSVille Syrjälä 	if (!found)
223638cc46d7SOscar Mateo 		DRM_ERROR("Unexpected DE Misc interrupt\n");
2237abd58f01SBen Widawsky }
223846c63d24SJosé Roberto de Souza 
223946c63d24SJosé Roberto de Souza static irqreturn_t
224046c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
224146c63d24SJosé Roberto de Souza {
224246c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
224346c63d24SJosé Roberto de Souza 	u32 iir;
224446c63d24SJosé Roberto de Souza 	enum pipe pipe;
224546c63d24SJosé Roberto de Souza 
224646c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
224746c63d24SJosé Roberto de Souza 		iir = I915_READ(GEN8_DE_MISC_IIR);
224846c63d24SJosé Roberto de Souza 		if (iir) {
224946c63d24SJosé Roberto de Souza 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
225046c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
225146c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
225246c63d24SJosé Roberto de Souza 		} else {
225338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2254abd58f01SBen Widawsky 		}
225546c63d24SJosé Roberto de Souza 	}
2256abd58f01SBen Widawsky 
2257121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2258121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2259121e758eSDhinakaran Pandiyan 		if (iir) {
2260121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2261121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2262121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2263121e758eSDhinakaran Pandiyan 		} else {
2264121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2265121e758eSDhinakaran Pandiyan 		}
2266121e758eSDhinakaran Pandiyan 	}
2267121e758eSDhinakaran Pandiyan 
22686d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2269e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2270e32192e1STvrtko Ursulin 		if (iir) {
2271e32192e1STvrtko Ursulin 			u32 tmp_mask;
2272d04a492dSShashank Sharma 			bool found = false;
2273cebd87a0SVille Syrjälä 
2274e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
22756d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
227688e04703SJesse Barnes 
22779d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
227891d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2279d04a492dSShashank Sharma 				found = true;
2280d04a492dSShashank Sharma 			}
2281d04a492dSShashank Sharma 
2282cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2283e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2284e32192e1STvrtko Ursulin 				if (tmp_mask) {
228591d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
228691d14251STvrtko Ursulin 							    hpd_bxt);
2287d04a492dSShashank Sharma 					found = true;
2288d04a492dSShashank Sharma 				}
2289e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2290e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2291e32192e1STvrtko Ursulin 				if (tmp_mask) {
229291d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
229391d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2294e32192e1STvrtko Ursulin 					found = true;
2295e32192e1STvrtko Ursulin 				}
2296e32192e1STvrtko Ursulin 			}
2297d04a492dSShashank Sharma 
2298cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
229991d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23009e63743eSShashank Sharma 				found = true;
23019e63743eSShashank Sharma 			}
23029e63743eSShashank Sharma 
2303d04a492dSShashank Sharma 			if (!found)
230438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23056d766f02SDaniel Vetter 		}
230638cc46d7SOscar Mateo 		else
230738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23086d766f02SDaniel Vetter 	}
23096d766f02SDaniel Vetter 
2310055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2311fd3a4024SDaniel Vetter 		u32 fault_errors;
2312abd58f01SBen Widawsky 
2313c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2314c42664ccSDaniel Vetter 			continue;
2315c42664ccSDaniel Vetter 
2316e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2317e32192e1STvrtko Ursulin 		if (!iir) {
2318e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2319e32192e1STvrtko Ursulin 			continue;
2320e32192e1STvrtko Ursulin 		}
2321770de83dSDamien Lespiau 
2322e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2323e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2324e32192e1STvrtko Ursulin 
2325fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2326fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2327abd58f01SBen Widawsky 
2328e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
232991d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
23300fbe7870SDaniel Vetter 
2331e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2332e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
233338d83c96SDaniel Vetter 
23345270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2335770de83dSDamien Lespiau 		if (fault_errors)
23361353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
233730100f2bSDaniel Vetter 				  pipe_name(pipe),
2338e32192e1STvrtko Ursulin 				  fault_errors);
2339abd58f01SBen Widawsky 	}
2340abd58f01SBen Widawsky 
234191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2342266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
234392d03a80SDaniel Vetter 		/*
234492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
234592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
234692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
234792d03a80SDaniel Vetter 		 */
2348e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2349e32192e1STvrtko Ursulin 		if (iir) {
2350e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
235192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
23526dbf30ceSVille Syrjälä 
235358676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
235458676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2355c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
235691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
23576dbf30ceSVille Syrjälä 			else
235891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
23592dfb0b81SJani Nikula 		} else {
23602dfb0b81SJani Nikula 			/*
23612dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
23622dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
23632dfb0b81SJani Nikula 			 */
23642dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
23652dfb0b81SJani Nikula 		}
236692d03a80SDaniel Vetter 	}
236792d03a80SDaniel Vetter 
2368f11a0f46STvrtko Ursulin 	return ret;
2369f11a0f46STvrtko Ursulin }
2370f11a0f46STvrtko Ursulin 
23714376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
23724376b9c9SMika Kuoppala {
23734376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
23744376b9c9SMika Kuoppala 
23754376b9c9SMika Kuoppala 	/*
23764376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
23774376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
23784376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
23794376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
23804376b9c9SMika Kuoppala 	 */
23814376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
23824376b9c9SMika Kuoppala }
23834376b9c9SMika Kuoppala 
23844376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
23854376b9c9SMika Kuoppala {
23864376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
23874376b9c9SMika Kuoppala }
23884376b9c9SMika Kuoppala 
2389f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2390f11a0f46STvrtko Ursulin {
2391b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
239225286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2393f11a0f46STvrtko Ursulin 	u32 master_ctl;
2394f0fd96f5SChris Wilson 	u32 gt_iir[4];
2395f11a0f46STvrtko Ursulin 
2396f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2397f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2398f11a0f46STvrtko Ursulin 
23994376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
24004376b9c9SMika Kuoppala 	if (!master_ctl) {
24014376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2402f11a0f46STvrtko Ursulin 		return IRQ_NONE;
24034376b9c9SMika Kuoppala 	}
2404f11a0f46STvrtko Ursulin 
2405f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2406cf1c97dcSAndi Shyti 	gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
2407f0fd96f5SChris Wilson 
2408f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2409f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
24109102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
241155ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
24129102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2413f0fd96f5SChris Wilson 	}
2414f11a0f46STvrtko Ursulin 
24154376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2416abd58f01SBen Widawsky 
2417cf1c97dcSAndi Shyti 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
24181f814dacSImre Deak 
241955ef72f2SChris Wilson 	return IRQ_HANDLED;
2420abd58f01SBen Widawsky }
2421abd58f01SBen Widawsky 
242251951ae7SMika Kuoppala static u32
24239b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2424df0d28c1SDhinakaran Pandiyan {
24259b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
24267a909383SChris Wilson 	u32 iir;
2427df0d28c1SDhinakaran Pandiyan 
2428df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
24297a909383SChris Wilson 		return 0;
2430df0d28c1SDhinakaran Pandiyan 
24317a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
24327a909383SChris Wilson 	if (likely(iir))
24337a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
24347a909383SChris Wilson 
24357a909383SChris Wilson 	return iir;
2436df0d28c1SDhinakaran Pandiyan }
2437df0d28c1SDhinakaran Pandiyan 
2438df0d28c1SDhinakaran Pandiyan static void
24399b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2440df0d28c1SDhinakaran Pandiyan {
2441df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
24429b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2443df0d28c1SDhinakaran Pandiyan }
2444df0d28c1SDhinakaran Pandiyan 
244581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
244681067b71SMika Kuoppala {
244781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
244881067b71SMika Kuoppala 
244981067b71SMika Kuoppala 	/*
245081067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
245181067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
245281067b71SMika Kuoppala 	 * New indications can and will light up during processing,
245381067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
245481067b71SMika Kuoppala 	 */
245581067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
245681067b71SMika Kuoppala }
245781067b71SMika Kuoppala 
245881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
245981067b71SMika Kuoppala {
246081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
246181067b71SMika Kuoppala }
246281067b71SMika Kuoppala 
2463a3265d85SMatt Roper static void
2464a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2465a3265d85SMatt Roper {
2466a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2467a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2468a3265d85SMatt Roper 
2469a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2470a3265d85SMatt Roper 	/*
2471a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2472a3265d85SMatt Roper 	 * for the display related bits.
2473a3265d85SMatt Roper 	 */
2474a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2475a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2476a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2477a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2478a3265d85SMatt Roper 
2479a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2480a3265d85SMatt Roper }
2481a3265d85SMatt Roper 
24827be8782aSLucas De Marchi static __always_inline irqreturn_t
24837be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
24847be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
24857be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
248651951ae7SMika Kuoppala {
248725286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
24889b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
248951951ae7SMika Kuoppala 	u32 master_ctl;
2490df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
249151951ae7SMika Kuoppala 
249251951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
249351951ae7SMika Kuoppala 		return IRQ_NONE;
249451951ae7SMika Kuoppala 
24957be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
249681067b71SMika Kuoppala 	if (!master_ctl) {
24977be8782aSLucas De Marchi 		intr_enable(regs);
249851951ae7SMika Kuoppala 		return IRQ_NONE;
249981067b71SMika Kuoppala 	}
250051951ae7SMika Kuoppala 
250151951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
25029b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
250351951ae7SMika Kuoppala 
250451951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2505a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2506a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
250751951ae7SMika Kuoppala 
25089b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2509df0d28c1SDhinakaran Pandiyan 
25107be8782aSLucas De Marchi 	intr_enable(regs);
251151951ae7SMika Kuoppala 
25129b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2513df0d28c1SDhinakaran Pandiyan 
251451951ae7SMika Kuoppala 	return IRQ_HANDLED;
251551951ae7SMika Kuoppala }
251651951ae7SMika Kuoppala 
25177be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
25187be8782aSLucas De Marchi {
25197be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
25207be8782aSLucas De Marchi 				   gen11_master_intr_disable,
25217be8782aSLucas De Marchi 				   gen11_master_intr_enable);
25227be8782aSLucas De Marchi }
25237be8782aSLucas De Marchi 
252442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
252542f52ef8SKeith Packard  * we use as a pipe index
252642f52ef8SKeith Packard  */
252708fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
25280a3e67a4SJesse Barnes {
252908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
253008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2531e9d21d7fSKeith Packard 	unsigned long irqflags;
253271e0ffa5SJesse Barnes 
25331ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
253486e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
253586e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
253686e83e35SChris Wilson 
253786e83e35SChris Wilson 	return 0;
253886e83e35SChris Wilson }
253986e83e35SChris Wilson 
25407d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2541d938da6bSVille Syrjälä {
254208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2543d938da6bSVille Syrjälä 
25447d423af9SVille Syrjälä 	/*
25457d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
25467d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
25477d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
25487d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
25497d423af9SVille Syrjälä 	 */
25507d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
25517d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2552d938da6bSVille Syrjälä 
255308fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2554d938da6bSVille Syrjälä }
2555d938da6bSVille Syrjälä 
255608fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
255786e83e35SChris Wilson {
255808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
255908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
256086e83e35SChris Wilson 	unsigned long irqflags;
256186e83e35SChris Wilson 
256286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25637c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2564755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25651ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25668692d00eSChris Wilson 
25670a3e67a4SJesse Barnes 	return 0;
25680a3e67a4SJesse Barnes }
25690a3e67a4SJesse Barnes 
257008fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2571f796cf8fSJesse Barnes {
257208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
257308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2574f796cf8fSJesse Barnes 	unsigned long irqflags;
2575a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
257686e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2577f796cf8fSJesse Barnes 
2578f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2579fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2580b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2581b1f14ad0SJesse Barnes 
25822e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
25832e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
25842e8bf223SDhinakaran Pandiyan 	 */
25852e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
258608fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
25872e8bf223SDhinakaran Pandiyan 
2588b1f14ad0SJesse Barnes 	return 0;
2589b1f14ad0SJesse Barnes }
2590b1f14ad0SJesse Barnes 
259108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2592abd58f01SBen Widawsky {
259308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
259408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2595abd58f01SBen Widawsky 	unsigned long irqflags;
2596abd58f01SBen Widawsky 
2597abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2598013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2599abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2600013d3752SVille Syrjälä 
26012e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
26022e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
26032e8bf223SDhinakaran Pandiyan 	 */
26042e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
260508fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
26062e8bf223SDhinakaran Pandiyan 
2607abd58f01SBen Widawsky 	return 0;
2608abd58f01SBen Widawsky }
2609abd58f01SBen Widawsky 
261042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
261142f52ef8SKeith Packard  * we use as a pipe index
261242f52ef8SKeith Packard  */
261308fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
261486e83e35SChris Wilson {
261508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
261608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
261786e83e35SChris Wilson 	unsigned long irqflags;
261886e83e35SChris Wilson 
261986e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
262086e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
262186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
262286e83e35SChris Wilson }
262386e83e35SChris Wilson 
26247d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2625d938da6bSVille Syrjälä {
262608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2627d938da6bSVille Syrjälä 
262808fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2629d938da6bSVille Syrjälä 
26307d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
26317d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2632d938da6bSVille Syrjälä }
2633d938da6bSVille Syrjälä 
263408fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
26350a3e67a4SJesse Barnes {
263608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
263708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2638e9d21d7fSKeith Packard 	unsigned long irqflags;
26390a3e67a4SJesse Barnes 
26401ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26417c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2642755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26431ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26440a3e67a4SJesse Barnes }
26450a3e67a4SJesse Barnes 
264608fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2647f796cf8fSJesse Barnes {
264808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
264908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2650f796cf8fSJesse Barnes 	unsigned long irqflags;
2651a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
265286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2653f796cf8fSJesse Barnes 
2654f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2655fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2656b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2657b1f14ad0SJesse Barnes }
2658b1f14ad0SJesse Barnes 
265908fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2660abd58f01SBen Widawsky {
266108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
266208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2663abd58f01SBen Widawsky 	unsigned long irqflags;
2664abd58f01SBen Widawsky 
2665abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2666013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2667abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2668abd58f01SBen Widawsky }
2669abd58f01SBen Widawsky 
2670b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
267191738a95SPaulo Zanoni {
2672b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2673b16b2a2fSPaulo Zanoni 
26746e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
267591738a95SPaulo Zanoni 		return;
267691738a95SPaulo Zanoni 
2677b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2678105b122eSPaulo Zanoni 
26796e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2680105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2681622364b6SPaulo Zanoni }
2682105b122eSPaulo Zanoni 
268391738a95SPaulo Zanoni /*
2684622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2685622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2686622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2687622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2688622364b6SPaulo Zanoni  *
2689622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
269091738a95SPaulo Zanoni  */
2691b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2692622364b6SPaulo Zanoni {
26936e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2694622364b6SPaulo Zanoni 		return;
2695622364b6SPaulo Zanoni 
269648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
269791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
269891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
269991738a95SPaulo Zanoni }
270091738a95SPaulo Zanoni 
270170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
270270591a41SVille Syrjälä {
2703b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2704b16b2a2fSPaulo Zanoni 
270571b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2706f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
270771b8b41dSVille Syrjälä 	else
2708f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
270971b8b41dSVille Syrjälä 
2710ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2711f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
271270591a41SVille Syrjälä 
271344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
271470591a41SVille Syrjälä 
2715b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
27168bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
271770591a41SVille Syrjälä }
271870591a41SVille Syrjälä 
27198bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
27208bb61306SVille Syrjälä {
2721b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2722b16b2a2fSPaulo Zanoni 
27238bb61306SVille Syrjälä 	u32 pipestat_mask;
27249ab981f2SVille Syrjälä 	u32 enable_mask;
27258bb61306SVille Syrjälä 	enum pipe pipe;
27268bb61306SVille Syrjälä 
2727842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
27288bb61306SVille Syrjälä 
27298bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
27308bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
27318bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
27328bb61306SVille Syrjälä 
27339ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
27348bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2735ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2736ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2737ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2738ebf5f921SVille Syrjälä 
27398bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2740ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2741ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
27426b7eafc1SVille Syrjälä 
274348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
27446b7eafc1SVille Syrjälä 
27459ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
27468bb61306SVille Syrjälä 
2747b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
27488bb61306SVille Syrjälä }
27498bb61306SVille Syrjälä 
27508bb61306SVille Syrjälä /* drm_dma.h hooks
27518bb61306SVille Syrjälä */
27529eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
27538bb61306SVille Syrjälä {
2754b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
27558bb61306SVille Syrjälä 
2756b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
2757cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
2758f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
27598bb61306SVille Syrjälä 
2760fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
2761f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2762f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2763fc340442SDaniel Vetter 	}
2764fc340442SDaniel Vetter 
2765cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
27668bb61306SVille Syrjälä 
2767b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
27688bb61306SVille Syrjälä }
27698bb61306SVille Syrjälä 
2770b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
27717e231dbeSJesse Barnes {
277234c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
277334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
277434c7b8a7SVille Syrjälä 
2775cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
27767e231dbeSJesse Barnes 
2777ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
27789918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
277970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2780ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
27817e231dbeSJesse Barnes }
27827e231dbeSJesse Barnes 
2783b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2784abd58f01SBen Widawsky {
2785b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2786d048a268SVille Syrjälä 	enum pipe pipe;
2787abd58f01SBen Widawsky 
278825286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
2789abd58f01SBen Widawsky 
2790cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
2791abd58f01SBen Widawsky 
2792f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2793f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2794e04f7eceSVille Syrjälä 
2795055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2796f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2797813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2798b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2799abd58f01SBen Widawsky 
2800b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2801b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2802b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2803abd58f01SBen Widawsky 
28046e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
2805b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
2806abd58f01SBen Widawsky }
2807abd58f01SBen Widawsky 
2808a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
280951951ae7SMika Kuoppala {
2810b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2811d048a268SVille Syrjälä 	enum pipe pipe;
281251951ae7SMika Kuoppala 
2813f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
281451951ae7SMika Kuoppala 
28158241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
28168241cfbeSJosé Roberto de Souza 		enum transcoder trans;
28178241cfbeSJosé Roberto de Souza 
28188241cfbeSJosé Roberto de Souza 		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
28198241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
28208241cfbeSJosé Roberto de Souza 
28218241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
28228241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
28238241cfbeSJosé Roberto de Souza 				continue;
28248241cfbeSJosé Roberto de Souza 
28258241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
28268241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
28278241cfbeSJosé Roberto de Souza 		}
28288241cfbeSJosé Roberto de Souza 	} else {
2829f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2830f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
28318241cfbeSJosé Roberto de Souza 	}
283262819dfdSJosé Roberto de Souza 
283351951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
283451951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
283551951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
2836b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
283751951ae7SMika Kuoppala 
2838b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2839b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2840b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
284131604222SAnusha Srivatsa 
284229b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2843b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
284451951ae7SMika Kuoppala }
284551951ae7SMika Kuoppala 
2846a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
2847a3265d85SMatt Roper {
2848a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
2849a3265d85SMatt Roper 
2850a3265d85SMatt Roper 	gen11_master_intr_disable(dev_priv->uncore.regs);
2851a3265d85SMatt Roper 
2852a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
2853a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
2854a3265d85SMatt Roper 
2855a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
2856a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2857a3265d85SMatt Roper }
2858a3265d85SMatt Roper 
28594c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2860001bd2cbSImre Deak 				     u8 pipe_mask)
2861d49bdb0eSPaulo Zanoni {
2862b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2863b16b2a2fSPaulo Zanoni 
2864a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
28656831f3e3SVille Syrjälä 	enum pipe pipe;
2866d49bdb0eSPaulo Zanoni 
286713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
28689dfe2e3aSImre Deak 
28699dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
28709dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
28719dfe2e3aSImre Deak 		return;
28729dfe2e3aSImre Deak 	}
28739dfe2e3aSImre Deak 
28746831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2875b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
28766831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
28776831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
28789dfe2e3aSImre Deak 
287913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
2880d49bdb0eSPaulo Zanoni }
2881d49bdb0eSPaulo Zanoni 
2882aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2883001bd2cbSImre Deak 				     u8 pipe_mask)
2884aae8ba84SVille Syrjälä {
2885b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
28866831f3e3SVille Syrjälä 	enum pipe pipe;
28876831f3e3SVille Syrjälä 
2888aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
28899dfe2e3aSImre Deak 
28909dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
28919dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
28929dfe2e3aSImre Deak 		return;
28939dfe2e3aSImre Deak 	}
28949dfe2e3aSImre Deak 
28956831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2896b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
28979dfe2e3aSImre Deak 
2898aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
2899aae8ba84SVille Syrjälä 
2900aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
2901315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
2902aae8ba84SVille Syrjälä }
2903aae8ba84SVille Syrjälä 
2904b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
290543f328d7SVille Syrjälä {
2906b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
290743f328d7SVille Syrjälä 
290843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
290943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
291043f328d7SVille Syrjälä 
2911cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
291243f328d7SVille Syrjälä 
2913b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
291443f328d7SVille Syrjälä 
2915ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29169918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
291770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2918ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
291943f328d7SVille Syrjälä }
292043f328d7SVille Syrjälä 
292191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
292287a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
292387a02106SVille Syrjälä {
292487a02106SVille Syrjälä 	struct intel_encoder *encoder;
292587a02106SVille Syrjälä 	u32 enabled_irqs = 0;
292687a02106SVille Syrjälä 
292791c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
292887a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
292987a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
293087a02106SVille Syrjälä 
293187a02106SVille Syrjälä 	return enabled_irqs;
293287a02106SVille Syrjälä }
293387a02106SVille Syrjälä 
29341a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
29351a56b1a2SImre Deak {
29361a56b1a2SImre Deak 	u32 hotplug;
29371a56b1a2SImre Deak 
29381a56b1a2SImre Deak 	/*
29391a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29401a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
29411a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
29421a56b1a2SImre Deak 	 */
29431a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29441a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
29451a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
29461a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
29471a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29481a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29491a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29501a56b1a2SImre Deak 	/*
29511a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
29521a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
29531a56b1a2SImre Deak 	 */
29541a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
29551a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
29561a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29571a56b1a2SImre Deak }
29581a56b1a2SImre Deak 
295991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
296082a28bcfSDaniel Vetter {
29611a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
296282a28bcfSDaniel Vetter 
296391d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
2964fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
296591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
296682a28bcfSDaniel Vetter 	} else {
2967fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
296891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
296982a28bcfSDaniel Vetter 	}
297082a28bcfSDaniel Vetter 
2971fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
297282a28bcfSDaniel Vetter 
29731a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
29746dbf30ceSVille Syrjälä }
297526951cafSXiong Zhang 
297652dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
297752dfdba0SLucas De Marchi 				    u32 ddi_hotplug_enable_mask,
297852dfdba0SLucas De Marchi 				    u32 tc_hotplug_enable_mask)
297931604222SAnusha Srivatsa {
298031604222SAnusha Srivatsa 	u32 hotplug;
298131604222SAnusha Srivatsa 
298231604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
298352dfdba0SLucas De Marchi 	hotplug |= ddi_hotplug_enable_mask;
298431604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
298531604222SAnusha Srivatsa 
29868ef7e340SMatt Roper 	if (tc_hotplug_enable_mask) {
298731604222SAnusha Srivatsa 		hotplug = I915_READ(SHOTPLUG_CTL_TC);
298852dfdba0SLucas De Marchi 		hotplug |= tc_hotplug_enable_mask;
298931604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
299031604222SAnusha Srivatsa 	}
29918ef7e340SMatt Roper }
299231604222SAnusha Srivatsa 
299340e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
299440e98130SLucas De Marchi 			      u32 sde_ddi_mask, u32 sde_tc_mask,
299540e98130SLucas De Marchi 			      u32 ddi_enable_mask, u32 tc_enable_mask,
299640e98130SLucas De Marchi 			      const u32 *pins)
299731604222SAnusha Srivatsa {
299831604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
299931604222SAnusha Srivatsa 
300040e98130SLucas De Marchi 	hotplug_irqs = sde_ddi_mask | sde_tc_mask;
300140e98130SLucas De Marchi 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins);
300231604222SAnusha Srivatsa 
3003f49108d0SMatt Roper 	I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3004f49108d0SMatt Roper 
300531604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
300631604222SAnusha Srivatsa 
300740e98130SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask);
300852dfdba0SLucas De Marchi }
300952dfdba0SLucas De Marchi 
301040e98130SLucas De Marchi /*
301140e98130SLucas De Marchi  * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
301240e98130SLucas De Marchi  * equivalent of SDE.
301340e98130SLucas De Marchi  */
30148ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
30158ef7e340SMatt Roper {
301640e98130SLucas De Marchi 	icp_hpd_irq_setup(dev_priv,
301753448aedSVivek Kasireddy 			  SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1),
301853448aedSVivek Kasireddy 			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1),
3019d09ad3e7SMatt Roper 			  hpd_icp);
302031604222SAnusha Srivatsa }
302131604222SAnusha Srivatsa 
3022943682e3SMatt Roper /*
3023943682e3SMatt Roper  * JSP behaves exactly the same as MCC above except that port C is mapped to
3024943682e3SMatt Roper  * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
3025943682e3SMatt Roper  * masks & tables rather than ICP's masks & tables.
3026943682e3SMatt Roper  */
3027943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3028943682e3SMatt Roper {
3029943682e3SMatt Roper 	icp_hpd_irq_setup(dev_priv,
3030943682e3SMatt Roper 			  SDE_DDI_MASK_TGP, 0,
3031943682e3SMatt Roper 			  TGP_DDI_HPD_ENABLE_MASK, 0,
3032943682e3SMatt Roper 			  hpd_tgp);
3033943682e3SMatt Roper }
3034943682e3SMatt Roper 
3035121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3036121e758eSDhinakaran Pandiyan {
3037121e758eSDhinakaran Pandiyan 	u32 hotplug;
3038121e758eSDhinakaran Pandiyan 
3039121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3040121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3041121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3042121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3043121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3044121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3045b796b971SDhinakaran Pandiyan 
3046b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3047b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3048b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3049b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3050b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3051b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3052121e758eSDhinakaran Pandiyan }
3053121e758eSDhinakaran Pandiyan 
3054121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3055121e758eSDhinakaran Pandiyan {
3056121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
305748ef15d3SJosé Roberto de Souza 	const u32 *hpd;
3058121e758eSDhinakaran Pandiyan 	u32 val;
3059121e758eSDhinakaran Pandiyan 
306048ef15d3SJosé Roberto de Souza 	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
306148ef15d3SJosé Roberto de Souza 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
3062b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3063121e758eSDhinakaran Pandiyan 
3064121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3065121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3066121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3067121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3068121e758eSDhinakaran Pandiyan 
3069121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
307031604222SAnusha Srivatsa 
307152dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
307240e98130SLucas De Marchi 		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP,
307340e98130SLucas De Marchi 				  TGP_DDI_HPD_ENABLE_MASK,
307440e98130SLucas De Marchi 				  TGP_TC_HPD_ENABLE_MASK, hpd_tgp);
307552dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
307640e98130SLucas De Marchi 		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP,
307740e98130SLucas De Marchi 				  ICP_DDI_HPD_ENABLE_MASK,
307840e98130SLucas De Marchi 				  ICP_TC_HPD_ENABLE_MASK, hpd_icp);
3079121e758eSDhinakaran Pandiyan }
3080121e758eSDhinakaran Pandiyan 
30812a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
30822a57d9ccSImre Deak {
30833b92e263SRodrigo Vivi 	u32 val, hotplug;
30843b92e263SRodrigo Vivi 
30853b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
30863b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
30873b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
30883b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
30893b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
30903b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
30913b92e263SRodrigo Vivi 	}
30922a57d9ccSImre Deak 
30932a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
30942a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
30952a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
30962a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
30972a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
30982a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
30992a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31002a57d9ccSImre Deak 
31012a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
31022a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
31032a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
31042a57d9ccSImre Deak }
31052a57d9ccSImre Deak 
310691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31076dbf30ceSVille Syrjälä {
31082a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
31096dbf30ceSVille Syrjälä 
3110f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3111f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3112f49108d0SMatt Roper 
31136dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
311491d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31156dbf30ceSVille Syrjälä 
31166dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31176dbf30ceSVille Syrjälä 
31182a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
311926951cafSXiong Zhang }
31207fe0b973SKeith Packard 
31211a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
31221a56b1a2SImre Deak {
31231a56b1a2SImre Deak 	u32 hotplug;
31241a56b1a2SImre Deak 
31251a56b1a2SImre Deak 	/*
31261a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
31271a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
31281a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
31291a56b1a2SImre Deak 	 */
31301a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
31311a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
31321a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
31331a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
31341a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
31351a56b1a2SImre Deak }
31361a56b1a2SImre Deak 
313791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3138e4ce95aaSVille Syrjälä {
31391a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3140e4ce95aaSVille Syrjälä 
314191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
31423a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
314391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
31443a3b3c7dSVille Syrjälä 
31453a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
314691d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
314723bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
314891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
31493a3b3c7dSVille Syrjälä 
31503a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
315123bb4cb5SVille Syrjälä 	} else {
3152e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
315391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3154e4ce95aaSVille Syrjälä 
3155e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
31563a3b3c7dSVille Syrjälä 	}
3157e4ce95aaSVille Syrjälä 
31581a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3159e4ce95aaSVille Syrjälä 
316091d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3161e4ce95aaSVille Syrjälä }
3162e4ce95aaSVille Syrjälä 
31632a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
31642a57d9ccSImre Deak 				      u32 enabled_irqs)
3165e0a20ad7SShashank Sharma {
31662a57d9ccSImre Deak 	u32 hotplug;
3167e0a20ad7SShashank Sharma 
3168a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31692a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31702a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
31712a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3172d252bf68SShubhangi Shrivastava 
3173d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3174d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3175d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3176d252bf68SShubhangi Shrivastava 
3177d252bf68SShubhangi Shrivastava 	/*
3178d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3179d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3180d252bf68SShubhangi Shrivastava 	 */
3181d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3182d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3183d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3184d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3185d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3186d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3187d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3188d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3189d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3190d252bf68SShubhangi Shrivastava 
3191a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3192e0a20ad7SShashank Sharma }
3193e0a20ad7SShashank Sharma 
31942a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31952a57d9ccSImre Deak {
31962a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
31972a57d9ccSImre Deak }
31982a57d9ccSImre Deak 
31992a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32002a57d9ccSImre Deak {
32012a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32022a57d9ccSImre Deak 
32032a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
32042a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
32052a57d9ccSImre Deak 
32062a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32072a57d9ccSImre Deak 
32082a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
32092a57d9ccSImre Deak }
32102a57d9ccSImre Deak 
3211b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3212d46da437SPaulo Zanoni {
321382a28bcfSDaniel Vetter 	u32 mask;
3214d46da437SPaulo Zanoni 
32156e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3216692a04cfSDaniel Vetter 		return;
3217692a04cfSDaniel Vetter 
32186e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
32195c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
32204ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
32215c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32224ebc6509SDhinakaran Pandiyan 	else
32234ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
32248664281bSPaulo Zanoni 
322565f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3226d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
32272a57d9ccSImre Deak 
32282a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
32292a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
32301a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
32312a57d9ccSImre Deak 	else
32322a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3233d46da437SPaulo Zanoni }
3234d46da437SPaulo Zanoni 
32359eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3236036a4a7dSZhenyu Wang {
3237b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32388e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32398e76f8dcSPaulo Zanoni 
3240b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
32418e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3242842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
32438e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
324423bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
324523bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
32468e76f8dcSPaulo Zanoni 	} else {
32478e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3248842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3249842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3250e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3251e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3252e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
32538e76f8dcSPaulo Zanoni 	}
3254036a4a7dSZhenyu Wang 
3255fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3256b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3257fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3258fc340442SDaniel Vetter 	}
3259fc340442SDaniel Vetter 
32601ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3261036a4a7dSZhenyu Wang 
3262b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
3263622364b6SPaulo Zanoni 
3264b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3265b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3266036a4a7dSZhenyu Wang 
3267cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
3268036a4a7dSZhenyu Wang 
32691a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
32701a56b1a2SImre Deak 
3271b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
32727fe0b973SKeith Packard 
327350a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
32746005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32756005ce42SDaniel Vetter 		 *
32766005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32774bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32784bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3279d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3280fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3281d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3282f97108d1SJesse Barnes 	}
3283036a4a7dSZhenyu Wang }
3284036a4a7dSZhenyu Wang 
3285f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3286f8b79e58SImre Deak {
328767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3288f8b79e58SImre Deak 
3289f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3290f8b79e58SImre Deak 		return;
3291f8b79e58SImre Deak 
3292f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3293f8b79e58SImre Deak 
3294d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3295d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3296ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3297f8b79e58SImre Deak 	}
3298d6c69803SVille Syrjälä }
3299f8b79e58SImre Deak 
3300f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3301f8b79e58SImre Deak {
330267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3303f8b79e58SImre Deak 
3304f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3305f8b79e58SImre Deak 		return;
3306f8b79e58SImre Deak 
3307f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3308f8b79e58SImre Deak 
3309950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3310ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3311f8b79e58SImre Deak }
3312f8b79e58SImre Deak 
33130e6c9a9eSVille Syrjälä 
3314b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
33150e6c9a9eSVille Syrjälä {
3316cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
33177e231dbeSJesse Barnes 
3318ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33199918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3320ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3321ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3322ad22d106SVille Syrjälä 
33237e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
332434c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
332520afbda2SDaniel Vetter }
332620afbda2SDaniel Vetter 
3327abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3328abd58f01SBen Widawsky {
3329b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3330b16b2a2fSPaulo Zanoni 
3331a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3332a9c287c9SJani Nikula 	u32 de_pipe_enables;
33333a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
33343a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3335df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
33363a3b3c7dSVille Syrjälä 	enum pipe pipe;
3337770de83dSDamien Lespiau 
3338df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3339df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3340df0d28c1SDhinakaran Pandiyan 
3341bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3342842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
33433a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
334488e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3345cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
33463a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
33473a3b3c7dSVille Syrjälä 	} else {
3348842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
33493a3b3c7dSVille Syrjälä 	}
3350770de83dSDamien Lespiau 
3351bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
3352bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
3353bb187e93SJames Ausmus 
33549bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
3355a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
3356a324fcacSRodrigo Vivi 
3357770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3358770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3359770de83dSDamien Lespiau 
33603a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3361cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3362a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3363a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
33643a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
33653a3b3c7dSVille Syrjälä 
33668241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
33678241cfbeSJosé Roberto de Souza 		enum transcoder trans;
33688241cfbeSJosé Roberto de Souza 
33698241cfbeSJosé Roberto de Souza 		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
33708241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
33718241cfbeSJosé Roberto de Souza 
33728241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
33738241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
33748241cfbeSJosé Roberto de Souza 				continue;
33758241cfbeSJosé Roberto de Souza 
33768241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
33778241cfbeSJosé Roberto de Souza 		}
33788241cfbeSJosé Roberto de Souza 	} else {
3379b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
33808241cfbeSJosé Roberto de Souza 	}
3381e04f7eceSVille Syrjälä 
33820a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
33830a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3384abd58f01SBen Widawsky 
3385f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3386813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3387b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3388813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
338935079899SPaulo Zanoni 					  de_pipe_enables);
33900a195c02SMika Kahola 	}
3391abd58f01SBen Widawsky 
3392b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3393b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
33942a57d9ccSImre Deak 
3395121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
3396121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3397b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3398b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3399121e758eSDhinakaran Pandiyan 
3400b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3401b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3402121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
3403121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
34042a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
3405121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
34061a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3407abd58f01SBen Widawsky 	}
3408121e758eSDhinakaran Pandiyan }
3409abd58f01SBen Widawsky 
3410b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3411abd58f01SBen Widawsky {
34126e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3413b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
3414622364b6SPaulo Zanoni 
3415cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3416abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3417abd58f01SBen Widawsky 
34186e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3419b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3420abd58f01SBen Widawsky 
342125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3422abd58f01SBen Widawsky }
3423abd58f01SBen Widawsky 
3424b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
342531604222SAnusha Srivatsa {
342631604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
342731604222SAnusha Srivatsa 
342848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
342931604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
343031604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
343131604222SAnusha Srivatsa 
343265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
343331604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
343431604222SAnusha Srivatsa 
343552dfdba0SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv))
343652dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
343752dfdba0SLucas De Marchi 					TGP_TC_HPD_ENABLE_MASK);
3438e83c4673SVivek Kasireddy 	else if (HAS_PCH_JSP(dev_priv))
34398ef7e340SMatt Roper 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3440e83c4673SVivek Kasireddy 	else if (HAS_PCH_MCC(dev_priv))
3441e83c4673SVivek Kasireddy 		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
3442e83c4673SVivek Kasireddy 					ICP_TC_HPD_ENABLE(PORT_TC1));
344352dfdba0SLucas De Marchi 	else
344452dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
344552dfdba0SLucas De Marchi 					ICP_TC_HPD_ENABLE_MASK);
344631604222SAnusha Srivatsa }
344731604222SAnusha Srivatsa 
3448b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
344951951ae7SMika Kuoppala {
3450b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3451df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
345251951ae7SMika Kuoppala 
345329b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3454b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
345531604222SAnusha Srivatsa 
34569b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
345751951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
345851951ae7SMika Kuoppala 
3459b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3460df0d28c1SDhinakaran Pandiyan 
346151951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
346251951ae7SMika Kuoppala 
34639b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
3464c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
346551951ae7SMika Kuoppala }
346651951ae7SMika Kuoppala 
3467b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
346843f328d7SVille Syrjälä {
3469cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
347043f328d7SVille Syrjälä 
3471ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34729918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3473ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3474ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3475ad22d106SVille Syrjälä 
3476e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
347743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
347843f328d7SVille Syrjälä }
347943f328d7SVille Syrjälä 
3480b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3481c2798b19SChris Wilson {
3482b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3483c2798b19SChris Wilson 
348444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
348544d9241eSVille Syrjälä 
3486b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3487c2798b19SChris Wilson }
3488c2798b19SChris Wilson 
3489b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3490c2798b19SChris Wilson {
3491b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3492e9e9848aSVille Syrjälä 	u16 enable_mask;
3493c2798b19SChris Wilson 
34944f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
34954f5fd91fSTvrtko Ursulin 			     EMR,
34964f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3497045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3498c2798b19SChris Wilson 
3499c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3500c2798b19SChris Wilson 	dev_priv->irq_mask =
3501c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
350216659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
350316659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3504c2798b19SChris Wilson 
3505e9e9848aSVille Syrjälä 	enable_mask =
3506c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3507c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
350816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3509e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3510e9e9848aSVille Syrjälä 
3511b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3512c2798b19SChris Wilson 
3513379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3514379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3515d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3516755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3517755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3518d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3519c2798b19SChris Wilson }
3520c2798b19SChris Wilson 
35214f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
352278c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
352378c357ddSVille Syrjälä {
35244f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
352578c357ddSVille Syrjälä 	u16 emr;
352678c357ddSVille Syrjälä 
35274f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
352878c357ddSVille Syrjälä 
352978c357ddSVille Syrjälä 	if (*eir)
35304f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
353178c357ddSVille Syrjälä 
35324f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
353378c357ddSVille Syrjälä 	if (*eir_stuck == 0)
353478c357ddSVille Syrjälä 		return;
353578c357ddSVille Syrjälä 
353678c357ddSVille Syrjälä 	/*
353778c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
353878c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
353978c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
354078c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
354178c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
354278c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
354378c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
354478c357ddSVille Syrjälä 	 * remains set.
354578c357ddSVille Syrjälä 	 */
35464f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
35474f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
35484f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
354978c357ddSVille Syrjälä }
355078c357ddSVille Syrjälä 
355178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
355278c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
355378c357ddSVille Syrjälä {
355478c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
355578c357ddSVille Syrjälä 
355678c357ddSVille Syrjälä 	if (eir_stuck)
355778c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
355878c357ddSVille Syrjälä }
355978c357ddSVille Syrjälä 
356078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
356178c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
356278c357ddSVille Syrjälä {
356378c357ddSVille Syrjälä 	u32 emr;
356478c357ddSVille Syrjälä 
356578c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
356678c357ddSVille Syrjälä 
356778c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
356878c357ddSVille Syrjälä 
356978c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
357078c357ddSVille Syrjälä 	if (*eir_stuck == 0)
357178c357ddSVille Syrjälä 		return;
357278c357ddSVille Syrjälä 
357378c357ddSVille Syrjälä 	/*
357478c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
357578c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
357678c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
357778c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
357878c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
357978c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
358078c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
358178c357ddSVille Syrjälä 	 * remains set.
358278c357ddSVille Syrjälä 	 */
358378c357ddSVille Syrjälä 	emr = I915_READ(EMR);
358478c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
358578c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
358678c357ddSVille Syrjälä }
358778c357ddSVille Syrjälä 
358878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
358978c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
359078c357ddSVille Syrjälä {
359178c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
359278c357ddSVille Syrjälä 
359378c357ddSVille Syrjälä 	if (eir_stuck)
359478c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
359578c357ddSVille Syrjälä }
359678c357ddSVille Syrjälä 
3597ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3598c2798b19SChris Wilson {
3599b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3600af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3601c2798b19SChris Wilson 
36022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36032dd2a883SImre Deak 		return IRQ_NONE;
36042dd2a883SImre Deak 
36051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
36069102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
36071f814dacSImre Deak 
3608af722d28SVille Syrjälä 	do {
3609af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
361078c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3611af722d28SVille Syrjälä 		u16 iir;
3612af722d28SVille Syrjälä 
36134f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3614c2798b19SChris Wilson 		if (iir == 0)
3615af722d28SVille Syrjälä 			break;
3616c2798b19SChris Wilson 
3617af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3618c2798b19SChris Wilson 
3619eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3620eb64343cSVille Syrjälä 		 * signalled in iir */
3621eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3622c2798b19SChris Wilson 
362378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
362478c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
362578c357ddSVille Syrjälä 
36264f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3627c2798b19SChris Wilson 
3628c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
362954400257SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3630c2798b19SChris Wilson 
363178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
363278c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3633af722d28SVille Syrjälä 
3634eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3635af722d28SVille Syrjälä 	} while (0);
3636c2798b19SChris Wilson 
36379102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
36381f814dacSImre Deak 
36391f814dacSImre Deak 	return ret;
3640c2798b19SChris Wilson }
3641c2798b19SChris Wilson 
3642b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
3643a266c7d5SChris Wilson {
3644b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3645a266c7d5SChris Wilson 
364656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
36470706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3648a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3649a266c7d5SChris Wilson 	}
3650a266c7d5SChris Wilson 
365144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
365244d9241eSVille Syrjälä 
3653b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3654a266c7d5SChris Wilson }
3655a266c7d5SChris Wilson 
3656b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3657a266c7d5SChris Wilson {
3658b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
365938bde180SChris Wilson 	u32 enable_mask;
3660a266c7d5SChris Wilson 
3661045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3662045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
366338bde180SChris Wilson 
366438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
366538bde180SChris Wilson 	dev_priv->irq_mask =
366638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
366738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
366816659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
366916659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
367038bde180SChris Wilson 
367138bde180SChris Wilson 	enable_mask =
367238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
367338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
367438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
367516659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
367638bde180SChris Wilson 		I915_USER_INTERRUPT;
367738bde180SChris Wilson 
367856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3679a266c7d5SChris Wilson 		/* Enable in IER... */
3680a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3681a266c7d5SChris Wilson 		/* and unmask in IMR */
3682a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3683a266c7d5SChris Wilson 	}
3684a266c7d5SChris Wilson 
3685b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3686a266c7d5SChris Wilson 
3687379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3688379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3689d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3690755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3691755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3692d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3693379ef82dSDaniel Vetter 
3694c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
369520afbda2SDaniel Vetter }
369620afbda2SDaniel Vetter 
3697ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3698a266c7d5SChris Wilson {
3699b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3700af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3701a266c7d5SChris Wilson 
37022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37032dd2a883SImre Deak 		return IRQ_NONE;
37042dd2a883SImre Deak 
37051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37069102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
37071f814dacSImre Deak 
370838bde180SChris Wilson 	do {
3709eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
371078c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
3711af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3712af722d28SVille Syrjälä 		u32 iir;
3713a266c7d5SChris Wilson 
37149d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
3715af722d28SVille Syrjälä 		if (iir == 0)
3716af722d28SVille Syrjälä 			break;
3717af722d28SVille Syrjälä 
3718af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3719af722d28SVille Syrjälä 
3720af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3721af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3722af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3723a266c7d5SChris Wilson 
3724eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3725eb64343cSVille Syrjälä 		 * signalled in iir */
3726eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3727a266c7d5SChris Wilson 
372878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
372978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
373078c357ddSVille Syrjälä 
37319d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
3732a266c7d5SChris Wilson 
3733a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
373454400257SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3735a266c7d5SChris Wilson 
373678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
373778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3738a266c7d5SChris Wilson 
3739af722d28SVille Syrjälä 		if (hotplug_status)
3740af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3741af722d28SVille Syrjälä 
3742af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3743af722d28SVille Syrjälä 	} while (0);
3744a266c7d5SChris Wilson 
37459102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
37461f814dacSImre Deak 
3747a266c7d5SChris Wilson 	return ret;
3748a266c7d5SChris Wilson }
3749a266c7d5SChris Wilson 
3750b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
3751a266c7d5SChris Wilson {
3752b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3753a266c7d5SChris Wilson 
37540706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3755a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3756a266c7d5SChris Wilson 
375744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
375844d9241eSVille Syrjälä 
3759b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3760a266c7d5SChris Wilson }
3761a266c7d5SChris Wilson 
3762b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3763a266c7d5SChris Wilson {
3764b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3765bbba0a97SChris Wilson 	u32 enable_mask;
3766a266c7d5SChris Wilson 	u32 error_mask;
3767a266c7d5SChris Wilson 
3768045cebd2SVille Syrjälä 	/*
3769045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3770045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3771045cebd2SVille Syrjälä 	 */
3772045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3773045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3774045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3775045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3776045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3777045cebd2SVille Syrjälä 	} else {
3778045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3779045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3780045cebd2SVille Syrjälä 	}
3781045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3782045cebd2SVille Syrjälä 
3783a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3784c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
3785c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
3786adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
3787bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3788bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378978c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3790bbba0a97SChris Wilson 
3791c30bb1fdSVille Syrjälä 	enable_mask =
3792c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
3793c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
3794c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3795c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
379678c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3797c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
3798bbba0a97SChris Wilson 
379991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3800bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3801a266c7d5SChris Wilson 
3802b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3803c30bb1fdSVille Syrjälä 
3804b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3805b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3806d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3807755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3808755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3809755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3811a266c7d5SChris Wilson 
381291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
381320afbda2SDaniel Vetter }
381420afbda2SDaniel Vetter 
381591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
381620afbda2SDaniel Vetter {
381720afbda2SDaniel Vetter 	u32 hotplug_en;
381820afbda2SDaniel Vetter 
381967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3820b5ea2d56SDaniel Vetter 
3821adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3822e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
382391d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3824a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3825a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3826a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3827a266c7d5SChris Wilson 	*/
382891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3829a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3830a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3831a266c7d5SChris Wilson 
3832a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
38330706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
3834f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
3835f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3836f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
38370706f17cSEgbert Eich 					     hotplug_en);
3838a266c7d5SChris Wilson }
3839a266c7d5SChris Wilson 
3840ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3841a266c7d5SChris Wilson {
3842b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3843af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3844a266c7d5SChris Wilson 
38452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38462dd2a883SImre Deak 		return IRQ_NONE;
38472dd2a883SImre Deak 
38481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38499102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38501f814dacSImre Deak 
3851af722d28SVille Syrjälä 	do {
3852eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
385378c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
3854af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3855af722d28SVille Syrjälä 		u32 iir;
38562c8ba29fSChris Wilson 
38579d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
3858af722d28SVille Syrjälä 		if (iir == 0)
3859af722d28SVille Syrjälä 			break;
3860af722d28SVille Syrjälä 
3861af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3862af722d28SVille Syrjälä 
3863af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
3864af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3865a266c7d5SChris Wilson 
3866eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3867eb64343cSVille Syrjälä 		 * signalled in iir */
3868eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3869a266c7d5SChris Wilson 
387078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
387178c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
387278c357ddSVille Syrjälä 
38739d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
3874a266c7d5SChris Wilson 
3875a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
387654400257SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3877af722d28SVille Syrjälä 
3878a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
387954400257SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]);
3880a266c7d5SChris Wilson 
388178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
388278c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3883515ac2bbSDaniel Vetter 
3884af722d28SVille Syrjälä 		if (hotplug_status)
3885af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3886af722d28SVille Syrjälä 
3887af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3888af722d28SVille Syrjälä 	} while (0);
3889a266c7d5SChris Wilson 
38909102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38911f814dacSImre Deak 
3892a266c7d5SChris Wilson 	return ret;
3893a266c7d5SChris Wilson }
3894a266c7d5SChris Wilson 
3895fca52a55SDaniel Vetter /**
3896fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
3897fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
3898fca52a55SDaniel Vetter  *
3899fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
3900fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
3901fca52a55SDaniel Vetter  */
3902b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
3903f71d4af4SJesse Barnes {
390491c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
3905cefcff8fSJoonas Lahtinen 	int i;
39068b2e326dSChris Wilson 
390777913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
390877913b39SJani Nikula 
390974bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
3910cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
3911cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
39128b2e326dSChris Wilson 
3913633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
3914702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
39152239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
391626705e20SSagar Arun Kamble 
391721da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
391821da2700SVille Syrjälä 
3919262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
3920262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
3921262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
3922262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
3923262fd485SChris Wilson 	 * in this case to the runtime pm.
3924262fd485SChris Wilson 	 */
3925262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
3926262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3927262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
3928262fd485SChris Wilson 
3929317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
39309a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
39319a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
39329a64c650SLyude Paul 	 * sideband messaging with MST.
39339a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
39349a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
39359a64c650SLyude Paul 	 */
39369a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
3937317eaa95SLyude 
3938b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
3939b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
394043f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3941b318b824SVille Syrjälä 	} else {
3942943682e3SMatt Roper 		if (HAS_PCH_JSP(dev_priv))
3943943682e3SMatt Roper 			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
3944943682e3SMatt Roper 		else if (HAS_PCH_MCC(dev_priv))
39458ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
39468ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
3947121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
3948b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
3949e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
3950c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
39516dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
39526dbf30ceSVille Syrjälä 		else
39533a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
3954f71d4af4SJesse Barnes 	}
3955f71d4af4SJesse Barnes }
395620afbda2SDaniel Vetter 
3957fca52a55SDaniel Vetter /**
3958cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
3959cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
3960cefcff8fSJoonas Lahtinen  *
3961cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
3962cefcff8fSJoonas Lahtinen  */
3963cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
3964cefcff8fSJoonas Lahtinen {
3965cefcff8fSJoonas Lahtinen 	int i;
3966cefcff8fSJoonas Lahtinen 
3967cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
3968cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
3969cefcff8fSJoonas Lahtinen }
3970cefcff8fSJoonas Lahtinen 
3971b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
3972b318b824SVille Syrjälä {
3973b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
3974b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
3975b318b824SVille Syrjälä 			return cherryview_irq_handler;
3976b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
3977b318b824SVille Syrjälä 			return valleyview_irq_handler;
3978b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
3979b318b824SVille Syrjälä 			return i965_irq_handler;
3980b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
3981b318b824SVille Syrjälä 			return i915_irq_handler;
3982b318b824SVille Syrjälä 		else
3983b318b824SVille Syrjälä 			return i8xx_irq_handler;
3984b318b824SVille Syrjälä 	} else {
3985b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
3986b318b824SVille Syrjälä 			return gen11_irq_handler;
3987b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
3988b318b824SVille Syrjälä 			return gen8_irq_handler;
3989b318b824SVille Syrjälä 		else
39909eae5e27SLucas De Marchi 			return ilk_irq_handler;
3991b318b824SVille Syrjälä 	}
3992b318b824SVille Syrjälä }
3993b318b824SVille Syrjälä 
3994b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
3995b318b824SVille Syrjälä {
3996b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
3997b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
3998b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
3999b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4000b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4001b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4002b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4003b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4004b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4005b318b824SVille Syrjälä 		else
4006b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4007b318b824SVille Syrjälä 	} else {
4008b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4009b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4010b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4011b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4012b318b824SVille Syrjälä 		else
40139eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4014b318b824SVille Syrjälä 	}
4015b318b824SVille Syrjälä }
4016b318b824SVille Syrjälä 
4017b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4018b318b824SVille Syrjälä {
4019b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4020b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4021b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4022b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4023b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4024b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4025b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4026b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4027b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4028b318b824SVille Syrjälä 		else
4029b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4030b318b824SVille Syrjälä 	} else {
4031b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4032b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4033b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4034b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4035b318b824SVille Syrjälä 		else
40369eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4037b318b824SVille Syrjälä 	}
4038b318b824SVille Syrjälä }
4039b318b824SVille Syrjälä 
4040cefcff8fSJoonas Lahtinen /**
4041fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4042fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4043fca52a55SDaniel Vetter  *
4044fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4045fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4046fca52a55SDaniel Vetter  *
4047fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4048fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4049fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4050fca52a55SDaniel Vetter  */
40512aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
40522aeb7d3aSDaniel Vetter {
4053b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4054b318b824SVille Syrjälä 	int ret;
4055b318b824SVille Syrjälä 
40562aeb7d3aSDaniel Vetter 	/*
40572aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
40582aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
40592aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
40602aeb7d3aSDaniel Vetter 	 */
4061ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
40622aeb7d3aSDaniel Vetter 
4063b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4064b318b824SVille Syrjälä 
4065b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4066b318b824SVille Syrjälä 
4067b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4068b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4069b318b824SVille Syrjälä 	if (ret < 0) {
4070b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4071b318b824SVille Syrjälä 		return ret;
4072b318b824SVille Syrjälä 	}
4073b318b824SVille Syrjälä 
4074b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4075b318b824SVille Syrjälä 
4076b318b824SVille Syrjälä 	return ret;
40772aeb7d3aSDaniel Vetter }
40782aeb7d3aSDaniel Vetter 
4079fca52a55SDaniel Vetter /**
4080fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4081fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4082fca52a55SDaniel Vetter  *
4083fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4084fca52a55SDaniel Vetter  * resources acquired in the init functions.
4085fca52a55SDaniel Vetter  */
40862aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
40872aeb7d3aSDaniel Vetter {
4088b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4089b318b824SVille Syrjälä 
4090b318b824SVille Syrjälä 	/*
4091789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4092789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4093789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4094789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4095b318b824SVille Syrjälä 	 */
4096b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4097b318b824SVille Syrjälä 		return;
4098b318b824SVille Syrjälä 
4099b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4100b318b824SVille Syrjälä 
4101b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4102b318b824SVille Syrjälä 
4103b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4104b318b824SVille Syrjälä 
41052aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4106ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
41072aeb7d3aSDaniel Vetter }
41082aeb7d3aSDaniel Vetter 
4109fca52a55SDaniel Vetter /**
4110fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4111fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4112fca52a55SDaniel Vetter  *
4113fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4114fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4115fca52a55SDaniel Vetter  */
4116b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4117c67a470bSPaulo Zanoni {
4118b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4119ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4120315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4121c67a470bSPaulo Zanoni }
4122c67a470bSPaulo Zanoni 
4123fca52a55SDaniel Vetter /**
4124fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4125fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4126fca52a55SDaniel Vetter  *
4127fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4128fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4129fca52a55SDaniel Vetter  */
4130b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4131c67a470bSPaulo Zanoni {
4132ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4133b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4134b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4135c67a470bSPaulo Zanoni }
4136d64575eeSJani Nikula 
4137d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4138d64575eeSJani Nikula {
4139d64575eeSJani Nikula 	/*
4140d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4141d64575eeSJani Nikula 	 * this is the only thing we need to check.
4142d64575eeSJani Nikula 	 */
4143d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4144d64575eeSJani Nikula }
4145d64575eeSJani Nikula 
4146d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4147d64575eeSJani Nikula {
4148d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
4149d64575eeSJani Nikula }
4150