xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision a9d356a6b8480950d3e4bf49c89c003d87692a18)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83*a9d356a6SPaulo Zanoni #define GEN5_IRQ_INIT(type) do { \
84*a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
85*a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
86*a9d356a6SPaulo Zanoni 	POSTING_READ(type##IER); \
87*a9d356a6SPaulo Zanoni } while (0)
88*a9d356a6SPaulo Zanoni 
89036a4a7dSZhenyu Wang /* For display hotplug interrupt */
90995b6762SChris Wilson static void
912d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
92036a4a7dSZhenyu Wang {
934bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
944bc9d430SDaniel Vetter 
955d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
96c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
975d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr &= ~mask;
98c67a470bSPaulo Zanoni 		return;
99c67a470bSPaulo Zanoni 	}
100c67a470bSPaulo Zanoni 
1011ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1021ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1031ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1043143a2bfSChris Wilson 		POSTING_READ(DEIMR);
105036a4a7dSZhenyu Wang 	}
106036a4a7dSZhenyu Wang }
107036a4a7dSZhenyu Wang 
1080ff9800aSPaulo Zanoni static void
1092d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
110036a4a7dSZhenyu Wang {
1114bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1124bc9d430SDaniel Vetter 
1135d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
114c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1155d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr |= mask;
116c67a470bSPaulo Zanoni 		return;
117c67a470bSPaulo Zanoni 	}
118c67a470bSPaulo Zanoni 
1191ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1201ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1211ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1223143a2bfSChris Wilson 		POSTING_READ(DEIMR);
123036a4a7dSZhenyu Wang 	}
124036a4a7dSZhenyu Wang }
125036a4a7dSZhenyu Wang 
12643eaea13SPaulo Zanoni /**
12743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12843eaea13SPaulo Zanoni  * @dev_priv: driver private
12943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
13043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
13143eaea13SPaulo Zanoni  */
13243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
13343eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
13443eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
13543eaea13SPaulo Zanoni {
13643eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13743eaea13SPaulo Zanoni 
1385d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
139c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1405d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
1415d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
142c67a470bSPaulo Zanoni 						interrupt_mask);
143c67a470bSPaulo Zanoni 		return;
144c67a470bSPaulo Zanoni 	}
145c67a470bSPaulo Zanoni 
14643eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14843eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14943eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
15043eaea13SPaulo Zanoni }
15143eaea13SPaulo Zanoni 
15243eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15343eaea13SPaulo Zanoni {
15443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
15543eaea13SPaulo Zanoni }
15643eaea13SPaulo Zanoni 
15743eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15843eaea13SPaulo Zanoni {
15943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
16043eaea13SPaulo Zanoni }
16143eaea13SPaulo Zanoni 
162edbfdb45SPaulo Zanoni /**
163edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
164edbfdb45SPaulo Zanoni   * @dev_priv: driver private
165edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
166edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
167edbfdb45SPaulo Zanoni   */
168edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
169edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
170edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
171edbfdb45SPaulo Zanoni {
172605cd25bSPaulo Zanoni 	uint32_t new_val;
173edbfdb45SPaulo Zanoni 
174edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
175edbfdb45SPaulo Zanoni 
1765d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
177c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1785d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
1795d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
180c67a470bSPaulo Zanoni 						     interrupt_mask);
181c67a470bSPaulo Zanoni 		return;
182c67a470bSPaulo Zanoni 	}
183c67a470bSPaulo Zanoni 
184605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
185f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
186f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
187f52ecbcfSPaulo Zanoni 
188605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
189605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
190605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
191edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
192edbfdb45SPaulo Zanoni 	}
193f52ecbcfSPaulo Zanoni }
194edbfdb45SPaulo Zanoni 
195edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
196edbfdb45SPaulo Zanoni {
197edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
198edbfdb45SPaulo Zanoni }
199edbfdb45SPaulo Zanoni 
200edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
201edbfdb45SPaulo Zanoni {
202edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
203edbfdb45SPaulo Zanoni }
204edbfdb45SPaulo Zanoni 
2058664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2068664281bSPaulo Zanoni {
2078664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2088664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2098664281bSPaulo Zanoni 	enum pipe pipe;
2108664281bSPaulo Zanoni 
2114bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2124bc9d430SDaniel Vetter 
2138664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2148664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2158664281bSPaulo Zanoni 
2168664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2178664281bSPaulo Zanoni 			return false;
2188664281bSPaulo Zanoni 	}
2198664281bSPaulo Zanoni 
2208664281bSPaulo Zanoni 	return true;
2218664281bSPaulo Zanoni }
2228664281bSPaulo Zanoni 
2238664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2248664281bSPaulo Zanoni {
2258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2268664281bSPaulo Zanoni 	enum pipe pipe;
2278664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2288664281bSPaulo Zanoni 
229fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
230fee884edSDaniel Vetter 
2318664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2328664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2338664281bSPaulo Zanoni 
2348664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2358664281bSPaulo Zanoni 			return false;
2368664281bSPaulo Zanoni 	}
2378664281bSPaulo Zanoni 
2388664281bSPaulo Zanoni 	return true;
2398664281bSPaulo Zanoni }
2408664281bSPaulo Zanoni 
2412d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2422d9d2b0bSVille Syrjälä {
2432d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2442d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2452d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2462d9d2b0bSVille Syrjälä 
2472d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2482d9d2b0bSVille Syrjälä 
2492d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2502d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2512d9d2b0bSVille Syrjälä }
2522d9d2b0bSVille Syrjälä 
2538664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2548664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2558664281bSPaulo Zanoni {
2568664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2578664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2588664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2598664281bSPaulo Zanoni 
2608664281bSPaulo Zanoni 	if (enable)
2618664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2628664281bSPaulo Zanoni 	else
2638664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2648664281bSPaulo Zanoni }
2658664281bSPaulo Zanoni 
2668664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2677336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2688664281bSPaulo Zanoni {
2698664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2708664281bSPaulo Zanoni 	if (enable) {
2717336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2727336df65SDaniel Vetter 
2738664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2748664281bSPaulo Zanoni 			return;
2758664281bSPaulo Zanoni 
2768664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2778664281bSPaulo Zanoni 	} else {
2787336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2797336df65SDaniel Vetter 
2807336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2818664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2827336df65SDaniel Vetter 
2837336df65SDaniel Vetter 		if (!was_enabled &&
2847336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2857336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2867336df65SDaniel Vetter 				      pipe_name(pipe));
2877336df65SDaniel Vetter 		}
2888664281bSPaulo Zanoni 	}
2898664281bSPaulo Zanoni }
2908664281bSPaulo Zanoni 
29138d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
29238d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
29338d83c96SDaniel Vetter {
29438d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
29538d83c96SDaniel Vetter 
29638d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
29738d83c96SDaniel Vetter 
29838d83c96SDaniel Vetter 	if (enable)
29938d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
30038d83c96SDaniel Vetter 	else
30138d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
30238d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
30338d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
30438d83c96SDaniel Vetter }
30538d83c96SDaniel Vetter 
306fee884edSDaniel Vetter /**
307fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
308fee884edSDaniel Vetter  * @dev_priv: driver private
309fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
310fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
311fee884edSDaniel Vetter  */
312fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
313fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
314fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
315fee884edSDaniel Vetter {
316fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
317fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
318fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
319fee884edSDaniel Vetter 
320fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
321fee884edSDaniel Vetter 
3225d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled &&
323c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
324c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
3255d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
3265d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
327c67a470bSPaulo Zanoni 						 interrupt_mask);
328c67a470bSPaulo Zanoni 		return;
329c67a470bSPaulo Zanoni 	}
330c67a470bSPaulo Zanoni 
331fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
332fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
333fee884edSDaniel Vetter }
334fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
335fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
336fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
337fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
338fee884edSDaniel Vetter 
339de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
340de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3418664281bSPaulo Zanoni 					    bool enable)
3428664281bSPaulo Zanoni {
3438664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
344de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
345de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3468664281bSPaulo Zanoni 
3478664281bSPaulo Zanoni 	if (enable)
348fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3498664281bSPaulo Zanoni 	else
350fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3518664281bSPaulo Zanoni }
3528664281bSPaulo Zanoni 
3538664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3548664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3558664281bSPaulo Zanoni 					    bool enable)
3568664281bSPaulo Zanoni {
3578664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3588664281bSPaulo Zanoni 
3598664281bSPaulo Zanoni 	if (enable) {
3601dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3611dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3621dd246fbSDaniel Vetter 
3638664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3648664281bSPaulo Zanoni 			return;
3658664281bSPaulo Zanoni 
366fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3678664281bSPaulo Zanoni 	} else {
3681dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3691dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3701dd246fbSDaniel Vetter 
3711dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
372fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3731dd246fbSDaniel Vetter 
3741dd246fbSDaniel Vetter 		if (!was_enabled &&
3751dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3761dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3771dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3781dd246fbSDaniel Vetter 		}
3798664281bSPaulo Zanoni 	}
3808664281bSPaulo Zanoni }
3818664281bSPaulo Zanoni 
3828664281bSPaulo Zanoni /**
3838664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3848664281bSPaulo Zanoni  * @dev: drm device
3858664281bSPaulo Zanoni  * @pipe: pipe
3868664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3878664281bSPaulo Zanoni  *
3888664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3898664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3908664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3918664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3928664281bSPaulo Zanoni  * bit for all the pipes.
3938664281bSPaulo Zanoni  *
3948664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3958664281bSPaulo Zanoni  */
396f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3978664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
3988664281bSPaulo Zanoni {
3998664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4008664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4018664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4028664281bSPaulo Zanoni 	bool ret;
4038664281bSPaulo Zanoni 
40477961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
40577961eb9SImre Deak 
4068664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4078664281bSPaulo Zanoni 
4088664281bSPaulo Zanoni 	if (enable == ret)
4098664281bSPaulo Zanoni 		goto done;
4108664281bSPaulo Zanoni 
4118664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4128664281bSPaulo Zanoni 
4132d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4142d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4152d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4168664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4178664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4187336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
41938d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
42038d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4218664281bSPaulo Zanoni 
4228664281bSPaulo Zanoni done:
423f88d42f1SImre Deak 	return ret;
424f88d42f1SImre Deak }
425f88d42f1SImre Deak 
426f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
427f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
428f88d42f1SImre Deak {
429f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
430f88d42f1SImre Deak 	unsigned long flags;
431f88d42f1SImre Deak 	bool ret;
432f88d42f1SImre Deak 
433f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
434f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4358664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
436f88d42f1SImre Deak 
4378664281bSPaulo Zanoni 	return ret;
4388664281bSPaulo Zanoni }
4398664281bSPaulo Zanoni 
44091d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
44191d181ddSImre Deak 						  enum pipe pipe)
44291d181ddSImre Deak {
44391d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
44491d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
44591d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
44691d181ddSImre Deak 
44791d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
44891d181ddSImre Deak }
44991d181ddSImre Deak 
4508664281bSPaulo Zanoni /**
4518664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4528664281bSPaulo Zanoni  * @dev: drm device
4538664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4548664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4558664281bSPaulo Zanoni  *
4568664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4578664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4588664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4598664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4608664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4618664281bSPaulo Zanoni  *
4628664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4638664281bSPaulo Zanoni  */
4648664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4658664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4668664281bSPaulo Zanoni 					   bool enable)
4678664281bSPaulo Zanoni {
4688664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
469de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
470de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4718664281bSPaulo Zanoni 	unsigned long flags;
4728664281bSPaulo Zanoni 	bool ret;
4738664281bSPaulo Zanoni 
474de28075dSDaniel Vetter 	/*
475de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
476de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
477de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
478de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
479de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
480de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
481de28075dSDaniel Vetter 	 */
4828664281bSPaulo Zanoni 
4838664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4848664281bSPaulo Zanoni 
4858664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4868664281bSPaulo Zanoni 
4878664281bSPaulo Zanoni 	if (enable == ret)
4888664281bSPaulo Zanoni 		goto done;
4898664281bSPaulo Zanoni 
4908664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4918664281bSPaulo Zanoni 
4928664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
493de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4948664281bSPaulo Zanoni 	else
4958664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4968664281bSPaulo Zanoni 
4978664281bSPaulo Zanoni done:
4988664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4998664281bSPaulo Zanoni 	return ret;
5008664281bSPaulo Zanoni }
5018664281bSPaulo Zanoni 
5028664281bSPaulo Zanoni 
503b5ea642aSDaniel Vetter static void
504755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
505755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5067c463586SKeith Packard {
5079db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
508755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5097c463586SKeith Packard 
510b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
511b79480baSDaniel Vetter 
512755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
513755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
514755e9019SImre Deak 		return;
515755e9019SImre Deak 
516755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
51746c06a30SVille Syrjälä 		return;
51846c06a30SVille Syrjälä 
51991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
52091d181ddSImre Deak 
5217c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
522755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
52346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5243143a2bfSChris Wilson 	POSTING_READ(reg);
5257c463586SKeith Packard }
5267c463586SKeith Packard 
527b5ea642aSDaniel Vetter static void
528755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
529755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5307c463586SKeith Packard {
5319db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
532755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5337c463586SKeith Packard 
534b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
535b79480baSDaniel Vetter 
536755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
537755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
53846c06a30SVille Syrjälä 		return;
53946c06a30SVille Syrjälä 
540755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
541755e9019SImre Deak 		return;
542755e9019SImre Deak 
54391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
54491d181ddSImre Deak 
545755e9019SImre Deak 	pipestat &= ~enable_mask;
54646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5473143a2bfSChris Wilson 	POSTING_READ(reg);
5487c463586SKeith Packard }
5497c463586SKeith Packard 
55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
55110c59c51SImre Deak {
55210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
55310c59c51SImre Deak 
55410c59c51SImre Deak 	/*
55510c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
55610c59c51SImre Deak 	 * same bit MBZ.
55710c59c51SImre Deak 	 */
55810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55910c59c51SImre Deak 		return 0;
56010c59c51SImre Deak 
56110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
56210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
56310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
56410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
56510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
56610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
56710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
56810c59c51SImre Deak 
56910c59c51SImre Deak 	return enable_mask;
57010c59c51SImre Deak }
57110c59c51SImre Deak 
572755e9019SImre Deak void
573755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
574755e9019SImre Deak 		     u32 status_mask)
575755e9019SImre Deak {
576755e9019SImre Deak 	u32 enable_mask;
577755e9019SImre Deak 
57810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
57910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58010c59c51SImre Deak 							   status_mask);
58110c59c51SImre Deak 	else
582755e9019SImre Deak 		enable_mask = status_mask << 16;
583755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
584755e9019SImre Deak }
585755e9019SImre Deak 
586755e9019SImre Deak void
587755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
588755e9019SImre Deak 		      u32 status_mask)
589755e9019SImre Deak {
590755e9019SImre Deak 	u32 enable_mask;
591755e9019SImre Deak 
59210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
59310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
59410c59c51SImre Deak 							   status_mask);
59510c59c51SImre Deak 	else
596755e9019SImre Deak 		enable_mask = status_mask << 16;
597755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
598755e9019SImre Deak }
599755e9019SImre Deak 
600c0e09200SDave Airlie /**
601f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
60201c66889SZhao Yakui  */
603f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
60401c66889SZhao Yakui {
6052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6061ec14ad3SChris Wilson 	unsigned long irqflags;
6071ec14ad3SChris Wilson 
608f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
609f49e38ddSJani Nikula 		return;
610f49e38ddSJani Nikula 
6111ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
61201c66889SZhao Yakui 
613755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
614a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6153b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
616755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6171ec14ad3SChris Wilson 
6181ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
61901c66889SZhao Yakui }
62001c66889SZhao Yakui 
62101c66889SZhao Yakui /**
6220a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6230a3e67a4SJesse Barnes  * @dev: DRM device
6240a3e67a4SJesse Barnes  * @pipe: pipe to check
6250a3e67a4SJesse Barnes  *
6260a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6270a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
6280a3e67a4SJesse Barnes  * before reading such registers if unsure.
6290a3e67a4SJesse Barnes  */
6300a3e67a4SJesse Barnes static int
6310a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6320a3e67a4SJesse Barnes {
6332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
634702e7a56SPaulo Zanoni 
635a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
636a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
637a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
638a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
63971f8ba6bSPaulo Zanoni 
640a01025afSDaniel Vetter 		return intel_crtc->active;
641a01025afSDaniel Vetter 	} else {
642a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
643a01025afSDaniel Vetter 	}
6440a3e67a4SJesse Barnes }
6450a3e67a4SJesse Barnes 
6464cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6474cdb83ecSVille Syrjälä {
6484cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6494cdb83ecSVille Syrjälä 	return 0;
6504cdb83ecSVille Syrjälä }
6514cdb83ecSVille Syrjälä 
65242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
65342f52ef8SKeith Packard  * we use as a pipe index
65442f52ef8SKeith Packard  */
655f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6560a3e67a4SJesse Barnes {
6572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6580a3e67a4SJesse Barnes 	unsigned long high_frame;
6590a3e67a4SJesse Barnes 	unsigned long low_frame;
660391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6610a3e67a4SJesse Barnes 
6620a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
66344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6649db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6650a3e67a4SJesse Barnes 		return 0;
6660a3e67a4SJesse Barnes 	}
6670a3e67a4SJesse Barnes 
668391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
669391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
670391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
671391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
672391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
673391f75e2SVille Syrjälä 
674391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
675391f75e2SVille Syrjälä 	} else {
676a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
677391f75e2SVille Syrjälä 		u32 htotal;
678391f75e2SVille Syrjälä 
679391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
680391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
681391f75e2SVille Syrjälä 
682391f75e2SVille Syrjälä 		vbl_start *= htotal;
683391f75e2SVille Syrjälä 	}
684391f75e2SVille Syrjälä 
6859db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6869db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6875eddb70bSChris Wilson 
6880a3e67a4SJesse Barnes 	/*
6890a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6900a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6910a3e67a4SJesse Barnes 	 * register.
6920a3e67a4SJesse Barnes 	 */
6930a3e67a4SJesse Barnes 	do {
6945eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
695391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6965eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6970a3e67a4SJesse Barnes 	} while (high1 != high2);
6980a3e67a4SJesse Barnes 
6995eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
700391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7015eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
702391f75e2SVille Syrjälä 
703391f75e2SVille Syrjälä 	/*
704391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
705391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
706391f75e2SVille Syrjälä 	 * counter against vblank start.
707391f75e2SVille Syrjälä 	 */
708edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7090a3e67a4SJesse Barnes }
7100a3e67a4SJesse Barnes 
711f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7129880b7a5SJesse Barnes {
7132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7149db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7159880b7a5SJesse Barnes 
7169880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
71744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7189db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7199880b7a5SJesse Barnes 		return 0;
7209880b7a5SJesse Barnes 	}
7219880b7a5SJesse Barnes 
7229880b7a5SJesse Barnes 	return I915_READ(reg);
7239880b7a5SJesse Barnes }
7249880b7a5SJesse Barnes 
725ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
726ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
727ad3543edSMario Kleiner 
728095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
72954ddcbd2SVille Syrjälä {
73054ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
73154ddcbd2SVille Syrjälä 	uint32_t status;
73224302624SVille Syrjälä 	int reg;
73354ddcbd2SVille Syrjälä 
73424302624SVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
73524302624SVille Syrjälä 		status = GEN8_PIPE_VBLANK;
73624302624SVille Syrjälä 		reg = GEN8_DE_PIPE_ISR(pipe);
73724302624SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
73824302624SVille Syrjälä 		status = DE_PIPE_VBLANK_IVB(pipe);
73924302624SVille Syrjälä 		reg = DEISR;
74054ddcbd2SVille Syrjälä 	} else {
74124302624SVille Syrjälä 		status = DE_PIPE_VBLANK(pipe);
74224302624SVille Syrjälä 		reg = DEISR;
74354ddcbd2SVille Syrjälä 	}
744ad3543edSMario Kleiner 
74524302624SVille Syrjälä 	return __raw_i915_read32(dev_priv, reg) & status;
74654ddcbd2SVille Syrjälä }
74754ddcbd2SVille Syrjälä 
748f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
749abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
750abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7510af7e4dfSMario Kleiner {
752c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
753c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
754c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
755c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7563aa18df8SVille Syrjälä 	int position;
7570af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
7580af7e4dfSMario Kleiner 	bool in_vbl = true;
7590af7e4dfSMario Kleiner 	int ret = 0;
760ad3543edSMario Kleiner 	unsigned long irqflags;
7610af7e4dfSMario Kleiner 
762c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7630af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7649db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7650af7e4dfSMario Kleiner 		return 0;
7660af7e4dfSMario Kleiner 	}
7670af7e4dfSMario Kleiner 
768c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
769c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
770c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
771c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7720af7e4dfSMario Kleiner 
773d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
774d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
775d31faf65SVille Syrjälä 		vbl_end /= 2;
776d31faf65SVille Syrjälä 		vtotal /= 2;
777d31faf65SVille Syrjälä 	}
778d31faf65SVille Syrjälä 
779c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
780c2baf4b7SVille Syrjälä 
781ad3543edSMario Kleiner 	/*
782ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
783ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
784ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
785ad3543edSMario Kleiner 	 */
786ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
787ad3543edSMario Kleiner 
788ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
789ad3543edSMario Kleiner 
790ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
791ad3543edSMario Kleiner 	if (stime)
792ad3543edSMario Kleiner 		*stime = ktime_get();
793ad3543edSMario Kleiner 
7947c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7950af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7960af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7970af7e4dfSMario Kleiner 		 */
7987c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
799ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
8007c06b08aSVille Syrjälä 		else
801ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
80254ddcbd2SVille Syrjälä 
803fcb81823SVille Syrjälä 		if (HAS_DDI(dev)) {
804fcb81823SVille Syrjälä 			/*
805fcb81823SVille Syrjälä 			 * On HSW HDMI outputs there seems to be a 2 line
806fcb81823SVille Syrjälä 			 * difference, whereas eDP has the normal 1 line
807fcb81823SVille Syrjälä 			 * difference that earlier platforms have. External
808fcb81823SVille Syrjälä 			 * DP is unknown. For now just check for the 2 line
809fcb81823SVille Syrjälä 			 * difference case on all output types on HSW+.
810fcb81823SVille Syrjälä 			 *
811fcb81823SVille Syrjälä 			 * This might misinterpret the scanline counter being
812fcb81823SVille Syrjälä 			 * one line too far along on eDP, but that's less
813fcb81823SVille Syrjälä 			 * dangerous than the alternative since that would lead
814fcb81823SVille Syrjälä 			 * the vblank timestamp code astray when it sees a
815fcb81823SVille Syrjälä 			 * scanline count before vblank_start during a vblank
816fcb81823SVille Syrjälä 			 * interrupt.
817fcb81823SVille Syrjälä 			 */
818fcb81823SVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
819fcb81823SVille Syrjälä 			if ((in_vbl && (position == vbl_start - 2 ||
820fcb81823SVille Syrjälä 					position == vbl_start - 1)) ||
821fcb81823SVille Syrjälä 			    (!in_vbl && (position == vbl_end - 2 ||
822fcb81823SVille Syrjälä 					 position == vbl_end - 1)))
823fcb81823SVille Syrjälä 				position = (position + 2) % vtotal;
824fcb81823SVille Syrjälä 		} else if (HAS_PCH_SPLIT(dev)) {
82554ddcbd2SVille Syrjälä 			/*
82654ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
82754ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
82854ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
82954ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
83054ddcbd2SVille Syrjälä 			 * or not.
83154ddcbd2SVille Syrjälä 			 */
832095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
83354ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
83454ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
83554ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
8360af7e4dfSMario Kleiner 		} else {
837095163baSVille Syrjälä 			/*
838095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
839095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
840095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
841095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
842095163baSVille Syrjälä 			 * in vblank.
843095163baSVille Syrjälä 			 *
844095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
845095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
846095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
847095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
848095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
849095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
850095163baSVille Syrjälä 			 * full frame/field.
851095163baSVille Syrjälä 			 */
852095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
853095163baSVille Syrjälä 			    position == vbl_start - 1) {
854095163baSVille Syrjälä 				position = (position + 1) % vtotal;
855095163baSVille Syrjälä 
856095163baSVille Syrjälä 				/* Signal this correction as "applied". */
857095163baSVille Syrjälä 				ret |= 0x8;
858095163baSVille Syrjälä 			}
859095163baSVille Syrjälä 		}
860095163baSVille Syrjälä 	} else {
8610af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8620af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8630af7e4dfSMario Kleiner 		 * scanout position.
8640af7e4dfSMario Kleiner 		 */
865ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8660af7e4dfSMario Kleiner 
8673aa18df8SVille Syrjälä 		/* convert to pixel counts */
8683aa18df8SVille Syrjälä 		vbl_start *= htotal;
8693aa18df8SVille Syrjälä 		vbl_end *= htotal;
8703aa18df8SVille Syrjälä 		vtotal *= htotal;
8713aa18df8SVille Syrjälä 	}
8723aa18df8SVille Syrjälä 
873ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
874ad3543edSMario Kleiner 	if (etime)
875ad3543edSMario Kleiner 		*etime = ktime_get();
876ad3543edSMario Kleiner 
877ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
878ad3543edSMario Kleiner 
879ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
880ad3543edSMario Kleiner 
8813aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8823aa18df8SVille Syrjälä 
8833aa18df8SVille Syrjälä 	/*
8843aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8853aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8863aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8873aa18df8SVille Syrjälä 	 * up since vbl_end.
8883aa18df8SVille Syrjälä 	 */
8893aa18df8SVille Syrjälä 	if (position >= vbl_start)
8903aa18df8SVille Syrjälä 		position -= vbl_end;
8913aa18df8SVille Syrjälä 	else
8923aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8933aa18df8SVille Syrjälä 
8947c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8953aa18df8SVille Syrjälä 		*vpos = position;
8963aa18df8SVille Syrjälä 		*hpos = 0;
8973aa18df8SVille Syrjälä 	} else {
8980af7e4dfSMario Kleiner 		*vpos = position / htotal;
8990af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9000af7e4dfSMario Kleiner 	}
9010af7e4dfSMario Kleiner 
9020af7e4dfSMario Kleiner 	/* In vblank? */
9030af7e4dfSMario Kleiner 	if (in_vbl)
9040af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9050af7e4dfSMario Kleiner 
9060af7e4dfSMario Kleiner 	return ret;
9070af7e4dfSMario Kleiner }
9080af7e4dfSMario Kleiner 
909f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9100af7e4dfSMario Kleiner 			      int *max_error,
9110af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9120af7e4dfSMario Kleiner 			      unsigned flags)
9130af7e4dfSMario Kleiner {
9144041b853SChris Wilson 	struct drm_crtc *crtc;
9150af7e4dfSMario Kleiner 
9167eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9174041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9180af7e4dfSMario Kleiner 		return -EINVAL;
9190af7e4dfSMario Kleiner 	}
9200af7e4dfSMario Kleiner 
9210af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9224041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9234041b853SChris Wilson 	if (crtc == NULL) {
9244041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9254041b853SChris Wilson 		return -EINVAL;
9264041b853SChris Wilson 	}
9274041b853SChris Wilson 
9284041b853SChris Wilson 	if (!crtc->enabled) {
9294041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9304041b853SChris Wilson 		return -EBUSY;
9314041b853SChris Wilson 	}
9320af7e4dfSMario Kleiner 
9330af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9344041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9354041b853SChris Wilson 						     vblank_time, flags,
9367da903efSVille Syrjälä 						     crtc,
9377da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9380af7e4dfSMario Kleiner }
9390af7e4dfSMario Kleiner 
94067c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
94167c347ffSJani Nikula 				struct drm_connector *connector)
942321a1b30SEgbert Eich {
943321a1b30SEgbert Eich 	enum drm_connector_status old_status;
944321a1b30SEgbert Eich 
945321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
946321a1b30SEgbert Eich 	old_status = connector->status;
947321a1b30SEgbert Eich 
948321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
94967c347ffSJani Nikula 	if (old_status == connector->status)
95067c347ffSJani Nikula 		return false;
95167c347ffSJani Nikula 
95267c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
953321a1b30SEgbert Eich 		      connector->base.id,
954321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
95567c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
95667c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
95767c347ffSJani Nikula 
95867c347ffSJani Nikula 	return true;
959321a1b30SEgbert Eich }
960321a1b30SEgbert Eich 
9615ca58282SJesse Barnes /*
9625ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9635ca58282SJesse Barnes  */
964ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
965ac4c16c5SEgbert Eich 
9665ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9675ca58282SJesse Barnes {
9682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9692d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9705ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
971c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
972cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
973cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
974cd569aedSEgbert Eich 	struct drm_connector *connector;
975cd569aedSEgbert Eich 	unsigned long irqflags;
976cd569aedSEgbert Eich 	bool hpd_disabled = false;
977321a1b30SEgbert Eich 	bool changed = false;
978142e2398SEgbert Eich 	u32 hpd_event_bits;
9795ca58282SJesse Barnes 
98052d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
98152d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
98252d7ecedSDaniel Vetter 		return;
98352d7ecedSDaniel Vetter 
984a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
985e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
986e67189abSJesse Barnes 
987cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
988142e2398SEgbert Eich 
989142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
990142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
991cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
992cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
993cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
994cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
995cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
996cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
997cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
998cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
999cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1000cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1001cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1002cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1003cd569aedSEgbert Eich 			hpd_disabled = true;
1004cd569aedSEgbert Eich 		}
1005142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1006142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1007142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1008142e2398SEgbert Eich 		}
1009cd569aedSEgbert Eich 	}
1010cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1011cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1012cd569aedSEgbert Eich 	  * some connectors */
1013ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1014cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1015ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1016ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1017ac4c16c5SEgbert Eich 	}
1018cd569aedSEgbert Eich 
1019cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1020cd569aedSEgbert Eich 
1021321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1022321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1023321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1024321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1025cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1026cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1027321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1028321a1b30SEgbert Eich 				changed = true;
1029321a1b30SEgbert Eich 		}
1030321a1b30SEgbert Eich 	}
103140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
103240ee3381SKeith Packard 
1033321a1b30SEgbert Eich 	if (changed)
1034321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10355ca58282SJesse Barnes }
10365ca58282SJesse Barnes 
10373ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10383ca1ccedSVille Syrjälä {
10393ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10403ca1ccedSVille Syrjälä }
10413ca1ccedSVille Syrjälä 
1042d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1043f97108d1SJesse Barnes {
10442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1045b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10469270388eSDaniel Vetter 	u8 new_delay;
10479270388eSDaniel Vetter 
1048d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1049f97108d1SJesse Barnes 
105073edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
105173edd18fSDaniel Vetter 
105220e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10539270388eSDaniel Vetter 
10547648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1055b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1056b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1057f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1058f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1059f97108d1SJesse Barnes 
1060f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1061b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
106220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
106320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
106420e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
106520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1066b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
106720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
106820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
106920e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
107020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1071f97108d1SJesse Barnes 	}
1072f97108d1SJesse Barnes 
10737648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
107420e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1075f97108d1SJesse Barnes 
1076d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10779270388eSDaniel Vetter 
1078f97108d1SJesse Barnes 	return;
1079f97108d1SJesse Barnes }
1080f97108d1SJesse Barnes 
1081549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1082549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1083549f7365SChris Wilson {
1084475553deSChris Wilson 	if (ring->obj == NULL)
1085475553deSChris Wilson 		return;
1086475553deSChris Wilson 
1087814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
10889862e600SChris Wilson 
1089549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
109010cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1091549f7365SChris Wilson }
1092549f7365SChris Wilson 
10934912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10943b8d8d91SJesse Barnes {
10952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10962d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1097edbfdb45SPaulo Zanoni 	u32 pm_iir;
1098dd75fdc8SChris Wilson 	int new_delay, adj;
10993b8d8d91SJesse Barnes 
110059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1101c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1102c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11034848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1104a6706b45SDeepak S 	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
110559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11064912d041SBen Widawsky 
110760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1108a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
110960611c13SPaulo Zanoni 
1110a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11113b8d8d91SJesse Barnes 		return;
11123b8d8d91SJesse Barnes 
11134fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11147b9e0ae6SChris Wilson 
1115dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11167425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1117dd75fdc8SChris Wilson 		if (adj > 0)
1118dd75fdc8SChris Wilson 			adj *= 2;
1119dd75fdc8SChris Wilson 		else
1120dd75fdc8SChris Wilson 			adj = 1;
1121b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11227425034aSVille Syrjälä 
11237425034aSVille Syrjälä 		/*
11247425034aSVille Syrjälä 		 * For better performance, jump directly
11257425034aSVille Syrjälä 		 * to RPe if we're below it.
11267425034aSVille Syrjälä 		 */
1127b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1128b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1129dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1130b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1131b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1132dd75fdc8SChris Wilson 		else
1133b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1134dd75fdc8SChris Wilson 		adj = 0;
1135dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1136dd75fdc8SChris Wilson 		if (adj < 0)
1137dd75fdc8SChris Wilson 			adj *= 2;
1138dd75fdc8SChris Wilson 		else
1139dd75fdc8SChris Wilson 			adj = -1;
1140b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1141dd75fdc8SChris Wilson 	} else { /* unknown event */
1142b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1143dd75fdc8SChris Wilson 	}
11443b8d8d91SJesse Barnes 
114579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
114679249636SBen Widawsky 	 * interrupt
114779249636SBen Widawsky 	 */
11481272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1149b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1150b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
115127544369SDeepak S 
1152b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1153dd75fdc8SChris Wilson 
11540a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11550a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11560a073b84SJesse Barnes 	else
11574912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11583b8d8d91SJesse Barnes 
11594fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11603b8d8d91SJesse Barnes }
11613b8d8d91SJesse Barnes 
1162e3689190SBen Widawsky 
1163e3689190SBen Widawsky /**
1164e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1165e3689190SBen Widawsky  * occurred.
1166e3689190SBen Widawsky  * @work: workqueue struct
1167e3689190SBen Widawsky  *
1168e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1169e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1170e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1171e3689190SBen Widawsky  */
1172e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1173e3689190SBen Widawsky {
11742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11752d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1176e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117735a85ac6SBen Widawsky 	char *parity_event[6];
1178e3689190SBen Widawsky 	uint32_t misccpctl;
1179e3689190SBen Widawsky 	unsigned long flags;
118035a85ac6SBen Widawsky 	uint8_t slice = 0;
1181e3689190SBen Widawsky 
1182e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1183e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1184e3689190SBen Widawsky 	 * any time we access those registers.
1185e3689190SBen Widawsky 	 */
1186e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1187e3689190SBen Widawsky 
118835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
119035a85ac6SBen Widawsky 		goto out;
119135a85ac6SBen Widawsky 
1192e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1193e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1194e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1195e3689190SBen Widawsky 
119635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
119735a85ac6SBen Widawsky 		u32 reg;
119835a85ac6SBen Widawsky 
119935a85ac6SBen Widawsky 		slice--;
120035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
120135a85ac6SBen Widawsky 			break;
120235a85ac6SBen Widawsky 
120335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
120435a85ac6SBen Widawsky 
120535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
120635a85ac6SBen Widawsky 
120735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1208e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1209e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1210e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1211e3689190SBen Widawsky 
121235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
121335a85ac6SBen Widawsky 		POSTING_READ(reg);
1214e3689190SBen Widawsky 
1215cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1216e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1217e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1218e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
122035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1221e3689190SBen Widawsky 
12225bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1223e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1224e3689190SBen Widawsky 
122535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
122635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1227e3689190SBen Widawsky 
122835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1229e3689190SBen Widawsky 		kfree(parity_event[3]);
1230e3689190SBen Widawsky 		kfree(parity_event[2]);
1231e3689190SBen Widawsky 		kfree(parity_event[1]);
1232e3689190SBen Widawsky 	}
1233e3689190SBen Widawsky 
123435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
123535a85ac6SBen Widawsky 
123635a85ac6SBen Widawsky out:
123735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
123835a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
123935a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
124035a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
124135a85ac6SBen Widawsky 
124235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
124335a85ac6SBen Widawsky }
124435a85ac6SBen Widawsky 
124535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1246e3689190SBen Widawsky {
12472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1248e3689190SBen Widawsky 
1249040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1250e3689190SBen Widawsky 		return;
1251e3689190SBen Widawsky 
1252d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
125335a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1254d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1255e3689190SBen Widawsky 
125635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
125735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125935a85ac6SBen Widawsky 
126035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
126135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
126235a85ac6SBen Widawsky 
1263a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1264e3689190SBen Widawsky }
1265e3689190SBen Widawsky 
1266f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1267f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1268f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1269f1af8fc1SPaulo Zanoni {
1270f1af8fc1SPaulo Zanoni 	if (gt_iir &
1271f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1272f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1273f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1274f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1275f1af8fc1SPaulo Zanoni }
1276f1af8fc1SPaulo Zanoni 
1277e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1278e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1279e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1280e7b4c6b1SDaniel Vetter {
1281e7b4c6b1SDaniel Vetter 
1282cc609d5dSBen Widawsky 	if (gt_iir &
1283cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1284e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1285cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1286e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1287cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1288e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1289e7b4c6b1SDaniel Vetter 
1290cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1291cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1292cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
129358174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
129458174462SMika Kuoppala 				  gt_iir);
1295e7b4c6b1SDaniel Vetter 	}
1296e3689190SBen Widawsky 
129735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
129835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1299e7b4c6b1SDaniel Vetter }
1300e7b4c6b1SDaniel Vetter 
1301abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1302abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1303abd58f01SBen Widawsky 				       u32 master_ctl)
1304abd58f01SBen Widawsky {
1305abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1306abd58f01SBen Widawsky 	uint32_t tmp = 0;
1307abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1308abd58f01SBen Widawsky 
1309abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1310abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1311abd58f01SBen Widawsky 		if (tmp) {
1312abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1313abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1314abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1315abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1316abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1317abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1318abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1319abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1320abd58f01SBen Widawsky 		} else
1321abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1322abd58f01SBen Widawsky 	}
1323abd58f01SBen Widawsky 
1324abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1325abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1326abd58f01SBen Widawsky 		if (tmp) {
1327abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1328abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1329abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1330abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1331abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1332abd58f01SBen Widawsky 		} else
1333abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1334abd58f01SBen Widawsky 	}
1335abd58f01SBen Widawsky 
1336abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1337abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1338abd58f01SBen Widawsky 		if (tmp) {
1339abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1340abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1341abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1342abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1343abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1344abd58f01SBen Widawsky 		} else
1345abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1346abd58f01SBen Widawsky 	}
1347abd58f01SBen Widawsky 
1348abd58f01SBen Widawsky 	return ret;
1349abd58f01SBen Widawsky }
1350abd58f01SBen Widawsky 
1351b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1352b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1353b543fb04SEgbert Eich 
135410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1355b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1356b543fb04SEgbert Eich 					 const u32 *hpd)
1357b543fb04SEgbert Eich {
13582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1359b543fb04SEgbert Eich 	int i;
136010a504deSDaniel Vetter 	bool storm_detected = false;
1361b543fb04SEgbert Eich 
136291d131d2SDaniel Vetter 	if (!hotplug_trigger)
136391d131d2SDaniel Vetter 		return;
136491d131d2SDaniel Vetter 
1365cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1366cc9bd499SImre Deak 			  hotplug_trigger);
1367cc9bd499SImre Deak 
1368b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1369b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1370821450c6SEgbert Eich 
13713432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
13728b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1373cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1374cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1375b8f102e8SEgbert Eich 
1376b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1377b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1378b543fb04SEgbert Eich 			continue;
1379b543fb04SEgbert Eich 
1380bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1381b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1382b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1383b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1384b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1385b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1386b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1387b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1388b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1389142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1390b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
139110a504deSDaniel Vetter 			storm_detected = true;
1392b543fb04SEgbert Eich 		} else {
1393b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1394b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1395b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1396b543fb04SEgbert Eich 		}
1397b543fb04SEgbert Eich 	}
1398b543fb04SEgbert Eich 
139910a504deSDaniel Vetter 	if (storm_detected)
140010a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1401b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
14025876fa0dSDaniel Vetter 
1403645416f5SDaniel Vetter 	/*
1404645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1405645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1406645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1407645416f5SDaniel Vetter 	 * deadlock.
1408645416f5SDaniel Vetter 	 */
1409645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1410b543fb04SEgbert Eich }
1411b543fb04SEgbert Eich 
1412515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1413515ac2bbSDaniel Vetter {
14142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
141528c70f16SDaniel Vetter 
141628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1417515ac2bbSDaniel Vetter }
1418515ac2bbSDaniel Vetter 
1419ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1420ce99c256SDaniel Vetter {
14212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14229ee32feaSDaniel Vetter 
14239ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1424ce99c256SDaniel Vetter }
1425ce99c256SDaniel Vetter 
14268bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1427277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1428eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1429eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14308bc5e955SDaniel Vetter 					 uint32_t crc4)
14318bf1e9f1SShuang He {
14328bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14338bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14348bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1435ac2300d4SDamien Lespiau 	int head, tail;
1436b2c88f5bSDamien Lespiau 
1437d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1438d538bbdfSDamien Lespiau 
14390c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1440d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14410c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14420c912c79SDamien Lespiau 		return;
14430c912c79SDamien Lespiau 	}
14440c912c79SDamien Lespiau 
1445d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1446d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1447b2c88f5bSDamien Lespiau 
1448b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1449d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1450b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1451b2c88f5bSDamien Lespiau 		return;
1452b2c88f5bSDamien Lespiau 	}
1453b2c88f5bSDamien Lespiau 
1454b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14558bf1e9f1SShuang He 
14568bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1457eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1458eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1459eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1460eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1461eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1462b2c88f5bSDamien Lespiau 
1463b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1464d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1465d538bbdfSDamien Lespiau 
1466d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
146707144428SDamien Lespiau 
146807144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14698bf1e9f1SShuang He }
1470277de95eSDaniel Vetter #else
1471277de95eSDaniel Vetter static inline void
1472277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1473277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1474277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1475277de95eSDaniel Vetter 			     uint32_t crc4) {}
1476277de95eSDaniel Vetter #endif
1477eba94eb9SDaniel Vetter 
1478277de95eSDaniel Vetter 
1479277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14805a69b89fSDaniel Vetter {
14815a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14825a69b89fSDaniel Vetter 
1483277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14845a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14855a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14865a69b89fSDaniel Vetter }
14875a69b89fSDaniel Vetter 
1488277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1489eba94eb9SDaniel Vetter {
1490eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1491eba94eb9SDaniel Vetter 
1492277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1493eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1494eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1495eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1496eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14978bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1498eba94eb9SDaniel Vetter }
14995b3a856bSDaniel Vetter 
1500277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15015b3a856bSDaniel Vetter {
15025b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15030b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15040b5c5ed0SDaniel Vetter 
15050b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15060b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15070b5c5ed0SDaniel Vetter 	else
15080b5c5ed0SDaniel Vetter 		res1 = 0;
15090b5c5ed0SDaniel Vetter 
15100b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15110b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15120b5c5ed0SDaniel Vetter 	else
15130b5c5ed0SDaniel Vetter 		res2 = 0;
15145b3a856bSDaniel Vetter 
1515277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15160b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15170b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15180b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15190b5c5ed0SDaniel Vetter 				     res1, res2);
15205b3a856bSDaniel Vetter }
15218bf1e9f1SShuang He 
15221403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15231403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15241403c0d4SPaulo Zanoni  * the work queue. */
15251403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1526baf02a1fSBen Widawsky {
1527a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
152859cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1529a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1530a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
153159cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15322adbee62SDaniel Vetter 
15332adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
153441a05a3aSDaniel Vetter 	}
1535baf02a1fSBen Widawsky 
15361403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
153712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
153812638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
153912638c57SBen Widawsky 
154012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
154158174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
154258174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
154358174462SMika Kuoppala 					  pm_iir);
154412638c57SBen Widawsky 		}
154512638c57SBen Widawsky 	}
15461403c0d4SPaulo Zanoni }
1547baf02a1fSBen Widawsky 
1548c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15497e231dbeSJesse Barnes {
1550c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
155191d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15527e231dbeSJesse Barnes 	int pipe;
15537e231dbeSJesse Barnes 
155458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15557e231dbeSJesse Barnes 	for_each_pipe(pipe) {
155691d181ddSImre Deak 		int reg;
1557bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
155891d181ddSImre Deak 
1559bbb5eebfSDaniel Vetter 		/*
1560bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1561bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1562bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1563bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1564bbb5eebfSDaniel Vetter 		 * handle.
1565bbb5eebfSDaniel Vetter 		 */
1566bbb5eebfSDaniel Vetter 		mask = 0;
1567bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1568bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1569bbb5eebfSDaniel Vetter 
1570bbb5eebfSDaniel Vetter 		switch (pipe) {
1571bbb5eebfSDaniel Vetter 		case PIPE_A:
1572bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1573bbb5eebfSDaniel Vetter 			break;
1574bbb5eebfSDaniel Vetter 		case PIPE_B:
1575bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1576bbb5eebfSDaniel Vetter 			break;
1577bbb5eebfSDaniel Vetter 		}
1578bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1579bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1580bbb5eebfSDaniel Vetter 
1581bbb5eebfSDaniel Vetter 		if (!mask)
158291d181ddSImre Deak 			continue;
158391d181ddSImre Deak 
158491d181ddSImre Deak 		reg = PIPESTAT(pipe);
1585bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1586bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15877e231dbeSJesse Barnes 
15887e231dbeSJesse Barnes 		/*
15897e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15907e231dbeSJesse Barnes 		 */
159191d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
159291d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15937e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15947e231dbeSJesse Barnes 	}
159558ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15967e231dbeSJesse Barnes 
159731acc7f5SJesse Barnes 	for_each_pipe(pipe) {
15987b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
159931acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
160031acc7f5SJesse Barnes 
1601579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
160231acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
160331acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
160431acc7f5SJesse Barnes 		}
16054356d586SDaniel Vetter 
16064356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1607277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16082d9d2b0bSVille Syrjälä 
16092d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
16102d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1611fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
161231acc7f5SJesse Barnes 	}
161331acc7f5SJesse Barnes 
1614c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1615c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1616c1874ed7SImre Deak }
1617c1874ed7SImre Deak 
161816c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
161916c6c56bSVille Syrjälä {
162016c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
162116c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
162216c6c56bSVille Syrjälä 
162316c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
162416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
162516c6c56bSVille Syrjälä 
162616c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
162716c6c56bSVille Syrjälä 	} else {
162816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
162916c6c56bSVille Syrjälä 
163016c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
163116c6c56bSVille Syrjälä 	}
163216c6c56bSVille Syrjälä 
163316c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
163416c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
163516c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
163616c6c56bSVille Syrjälä 
163716c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
163816c6c56bSVille Syrjälä 	/*
163916c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
164016c6c56bSVille Syrjälä 	 * may miss hotplug events.
164116c6c56bSVille Syrjälä 	 */
164216c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
164316c6c56bSVille Syrjälä }
164416c6c56bSVille Syrjälä 
1645c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1646c1874ed7SImre Deak {
1647c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
16482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1649c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1650c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1651c1874ed7SImre Deak 
1652c1874ed7SImre Deak 	while (true) {
1653c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1654c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1655c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1656c1874ed7SImre Deak 
1657c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1658c1874ed7SImre Deak 			goto out;
1659c1874ed7SImre Deak 
1660c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1661c1874ed7SImre Deak 
1662c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1663c1874ed7SImre Deak 
1664c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1665c1874ed7SImre Deak 
16667e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
166716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
166816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
16697e231dbeSJesse Barnes 
167060611c13SPaulo Zanoni 		if (pm_iir)
1671d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16727e231dbeSJesse Barnes 
16737e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
16747e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
16757e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
16767e231dbeSJesse Barnes 	}
16777e231dbeSJesse Barnes 
16787e231dbeSJesse Barnes out:
16797e231dbeSJesse Barnes 	return ret;
16807e231dbeSJesse Barnes }
16817e231dbeSJesse Barnes 
168223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1683776ad806SJesse Barnes {
16842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16859db4a9c7SJesse Barnes 	int pipe;
1686b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1687776ad806SJesse Barnes 
168810a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
168991d131d2SDaniel Vetter 
1690cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1691cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1692776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1693cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1694cfc33bf7SVille Syrjälä 				 port_name(port));
1695cfc33bf7SVille Syrjälä 	}
1696776ad806SJesse Barnes 
1697ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1698ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1699ce99c256SDaniel Vetter 
1700776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1701515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1702776ad806SJesse Barnes 
1703776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1704776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1705776ad806SJesse Barnes 
1706776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1707776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1708776ad806SJesse Barnes 
1709776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1710776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1711776ad806SJesse Barnes 
17129db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
17139db4a9c7SJesse Barnes 		for_each_pipe(pipe)
17149db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17159db4a9c7SJesse Barnes 					 pipe_name(pipe),
17169db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1717776ad806SJesse Barnes 
1718776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1719776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1720776ad806SJesse Barnes 
1721776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1722776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1723776ad806SJesse Barnes 
1724776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17258664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17268664281bSPaulo Zanoni 							  false))
1727fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17288664281bSPaulo Zanoni 
17298664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17308664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17318664281bSPaulo Zanoni 							  false))
1732fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17338664281bSPaulo Zanoni }
17348664281bSPaulo Zanoni 
17358664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17368664281bSPaulo Zanoni {
17378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17388664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17395a69b89fSDaniel Vetter 	enum pipe pipe;
17408664281bSPaulo Zanoni 
1741de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1742de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1743de032bf4SPaulo Zanoni 
17445a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
17455a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
17465a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
17475a69b89fSDaniel Vetter 								  false))
1748fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
17495a69b89fSDaniel Vetter 					  pipe_name(pipe));
17505a69b89fSDaniel Vetter 		}
17518664281bSPaulo Zanoni 
17525a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17535a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1754277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17555a69b89fSDaniel Vetter 			else
1756277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17575a69b89fSDaniel Vetter 		}
17585a69b89fSDaniel Vetter 	}
17598bf1e9f1SShuang He 
17608664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17618664281bSPaulo Zanoni }
17628664281bSPaulo Zanoni 
17638664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17648664281bSPaulo Zanoni {
17658664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17668664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17678664281bSPaulo Zanoni 
1768de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1769de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1770de032bf4SPaulo Zanoni 
17718664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17728664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17738664281bSPaulo Zanoni 							  false))
1774fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17758664281bSPaulo Zanoni 
17768664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17778664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17788664281bSPaulo Zanoni 							  false))
1779fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17808664281bSPaulo Zanoni 
17818664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17828664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
17838664281bSPaulo Zanoni 							  false))
1784fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
17858664281bSPaulo Zanoni 
17868664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1787776ad806SJesse Barnes }
1788776ad806SJesse Barnes 
178923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
179023e81d69SAdam Jackson {
17912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
179223e81d69SAdam Jackson 	int pipe;
1793b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
179423e81d69SAdam Jackson 
179510a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
179691d131d2SDaniel Vetter 
1797cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1798cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
179923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1800cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1801cfc33bf7SVille Syrjälä 				 port_name(port));
1802cfc33bf7SVille Syrjälä 	}
180323e81d69SAdam Jackson 
180423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1805ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
180623e81d69SAdam Jackson 
180723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1808515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
180923e81d69SAdam Jackson 
181023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
181123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
181223e81d69SAdam Jackson 
181323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
181423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
181523e81d69SAdam Jackson 
181623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
181723e81d69SAdam Jackson 		for_each_pipe(pipe)
181823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
181923e81d69SAdam Jackson 					 pipe_name(pipe),
182023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18218664281bSPaulo Zanoni 
18228664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18238664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
182423e81d69SAdam Jackson }
182523e81d69SAdam Jackson 
1826c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1827c008bc6eSPaulo Zanoni {
1828c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
182940da17c2SDaniel Vetter 	enum pipe pipe;
1830c008bc6eSPaulo Zanoni 
1831c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1832c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1833c008bc6eSPaulo Zanoni 
1834c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1835c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1836c008bc6eSPaulo Zanoni 
1837c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1838c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1839c008bc6eSPaulo Zanoni 
184040da17c2SDaniel Vetter 	for_each_pipe(pipe) {
184140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
184240da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1843c008bc6eSPaulo Zanoni 
184440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
184540da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1846fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
184740da17c2SDaniel Vetter 					  pipe_name(pipe));
1848c008bc6eSPaulo Zanoni 
184940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
185040da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18515b3a856bSDaniel Vetter 
185240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
185340da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
185440da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
185540da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1856c008bc6eSPaulo Zanoni 		}
1857c008bc6eSPaulo Zanoni 	}
1858c008bc6eSPaulo Zanoni 
1859c008bc6eSPaulo Zanoni 	/* check event from PCH */
1860c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1861c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1862c008bc6eSPaulo Zanoni 
1863c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1864c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1865c008bc6eSPaulo Zanoni 		else
1866c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1867c008bc6eSPaulo Zanoni 
1868c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1869c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1870c008bc6eSPaulo Zanoni 	}
1871c008bc6eSPaulo Zanoni 
1872c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1873c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1874c008bc6eSPaulo Zanoni }
1875c008bc6eSPaulo Zanoni 
18769719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18779719fb98SPaulo Zanoni {
18789719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
187907d27e20SDamien Lespiau 	enum pipe pipe;
18809719fb98SPaulo Zanoni 
18819719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18829719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18839719fb98SPaulo Zanoni 
18849719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18859719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18869719fb98SPaulo Zanoni 
18879719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18889719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18899719fb98SPaulo Zanoni 
189007d27e20SDamien Lespiau 	for_each_pipe(pipe) {
189107d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
189207d27e20SDamien Lespiau 			drm_handle_vblank(dev, pipe);
189340da17c2SDaniel Vetter 
189440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
189507d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
189607d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
189707d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18989719fb98SPaulo Zanoni 		}
18999719fb98SPaulo Zanoni 	}
19009719fb98SPaulo Zanoni 
19019719fb98SPaulo Zanoni 	/* check event from PCH */
19029719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19039719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19049719fb98SPaulo Zanoni 
19059719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19069719fb98SPaulo Zanoni 
19079719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19089719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19099719fb98SPaulo Zanoni 	}
19109719fb98SPaulo Zanoni }
19119719fb98SPaulo Zanoni 
1912f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1913b1f14ad0SJesse Barnes {
1914b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
19152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1916f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19170e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1918b1f14ad0SJesse Barnes 
19198664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19208664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1921907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19228664281bSPaulo Zanoni 
1923b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1924b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1925b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
192623a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19270e43406bSChris Wilson 
192844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
192944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
193044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
193144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
193244498aeaSPaulo Zanoni 	 * due to its back queue). */
1933ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
193444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
193544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
193644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1937ab5c608bSBen Widawsky 	}
193844498aeaSPaulo Zanoni 
19390e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19400e43406bSChris Wilson 	if (gt_iir) {
1941d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19420e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1943d8fc8a47SPaulo Zanoni 		else
1944d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19450e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
19460e43406bSChris Wilson 		ret = IRQ_HANDLED;
19470e43406bSChris Wilson 	}
1948b1f14ad0SJesse Barnes 
1949b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19500e43406bSChris Wilson 	if (de_iir) {
1951f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19529719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1953f1af8fc1SPaulo Zanoni 		else
1954f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19550e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19560e43406bSChris Wilson 		ret = IRQ_HANDLED;
19570e43406bSChris Wilson 	}
19580e43406bSChris Wilson 
1959f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1960f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19610e43406bSChris Wilson 		if (pm_iir) {
1962d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1963b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19640e43406bSChris Wilson 			ret = IRQ_HANDLED;
19650e43406bSChris Wilson 		}
1966f1af8fc1SPaulo Zanoni 	}
1967b1f14ad0SJesse Barnes 
1968b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1969b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1970ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
197144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
197244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1973ab5c608bSBen Widawsky 	}
1974b1f14ad0SJesse Barnes 
1975b1f14ad0SJesse Barnes 	return ret;
1976b1f14ad0SJesse Barnes }
1977b1f14ad0SJesse Barnes 
1978abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1979abd58f01SBen Widawsky {
1980abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1981abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1982abd58f01SBen Widawsky 	u32 master_ctl;
1983abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1984abd58f01SBen Widawsky 	uint32_t tmp = 0;
1985c42664ccSDaniel Vetter 	enum pipe pipe;
1986abd58f01SBen Widawsky 
1987abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1988abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1989abd58f01SBen Widawsky 	if (!master_ctl)
1990abd58f01SBen Widawsky 		return IRQ_NONE;
1991abd58f01SBen Widawsky 
1992abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1993abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1994abd58f01SBen Widawsky 
1995abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1996abd58f01SBen Widawsky 
1997abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1998abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1999abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2000abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2001abd58f01SBen Widawsky 		else if (tmp)
2002abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2003abd58f01SBen Widawsky 		else
2004abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2005abd58f01SBen Widawsky 
2006abd58f01SBen Widawsky 		if (tmp) {
2007abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2008abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2009abd58f01SBen Widawsky 		}
2010abd58f01SBen Widawsky 	}
2011abd58f01SBen Widawsky 
20126d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20136d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20146d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
20156d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
20166d766f02SDaniel Vetter 		else if (tmp)
20176d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
20186d766f02SDaniel Vetter 		else
20196d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20206d766f02SDaniel Vetter 
20216d766f02SDaniel Vetter 		if (tmp) {
20226d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20236d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
20246d766f02SDaniel Vetter 		}
20256d766f02SDaniel Vetter 	}
20266d766f02SDaniel Vetter 
2027abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2028abd58f01SBen Widawsky 		uint32_t pipe_iir;
2029abd58f01SBen Widawsky 
2030c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2031c42664ccSDaniel Vetter 			continue;
2032c42664ccSDaniel Vetter 
2033abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2034abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
2035abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
2036abd58f01SBen Widawsky 
2037abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2038abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2039abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2040abd58f01SBen Widawsky 		}
2041abd58f01SBen Widawsky 
20420fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20430fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
20440fbe7870SDaniel Vetter 
204538d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
204638d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
204738d83c96SDaniel Vetter 								  false))
2048fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
204938d83c96SDaniel Vetter 					  pipe_name(pipe));
205038d83c96SDaniel Vetter 		}
205138d83c96SDaniel Vetter 
205230100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
205330100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
205430100f2bSDaniel Vetter 				  pipe_name(pipe),
205530100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
205630100f2bSDaniel Vetter 		}
2057abd58f01SBen Widawsky 
2058abd58f01SBen Widawsky 		if (pipe_iir) {
2059abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2060abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2061c42664ccSDaniel Vetter 		} else
2062abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2063abd58f01SBen Widawsky 	}
2064abd58f01SBen Widawsky 
206592d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
206692d03a80SDaniel Vetter 		/*
206792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
206892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
206992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
207092d03a80SDaniel Vetter 		 */
207192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
207292d03a80SDaniel Vetter 
207392d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
207492d03a80SDaniel Vetter 
207592d03a80SDaniel Vetter 		if (pch_iir) {
207692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
207792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
207892d03a80SDaniel Vetter 		}
207992d03a80SDaniel Vetter 	}
208092d03a80SDaniel Vetter 
2081abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2082abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2083abd58f01SBen Widawsky 
2084abd58f01SBen Widawsky 	return ret;
2085abd58f01SBen Widawsky }
2086abd58f01SBen Widawsky 
208717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
208817e1df07SDaniel Vetter 			       bool reset_completed)
208917e1df07SDaniel Vetter {
209017e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
209117e1df07SDaniel Vetter 	int i;
209217e1df07SDaniel Vetter 
209317e1df07SDaniel Vetter 	/*
209417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
209517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
209617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
209717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
209817e1df07SDaniel Vetter 	 */
209917e1df07SDaniel Vetter 
210017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
210117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
210217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
210317e1df07SDaniel Vetter 
210417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
210517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
210617e1df07SDaniel Vetter 
210717e1df07SDaniel Vetter 	/*
210817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
210917e1df07SDaniel Vetter 	 * reset state is cleared.
211017e1df07SDaniel Vetter 	 */
211117e1df07SDaniel Vetter 	if (reset_completed)
211217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
211317e1df07SDaniel Vetter }
211417e1df07SDaniel Vetter 
21158a905236SJesse Barnes /**
21168a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
21178a905236SJesse Barnes  * @work: work struct
21188a905236SJesse Barnes  *
21198a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21208a905236SJesse Barnes  * was detected.
21218a905236SJesse Barnes  */
21228a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
21238a905236SJesse Barnes {
21241f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
21251f83fee0SDaniel Vetter 						    work);
21262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
21272d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
21288a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2129cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2130cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2131cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
213217e1df07SDaniel Vetter 	int ret;
21338a905236SJesse Barnes 
21345bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21358a905236SJesse Barnes 
21367db0ba24SDaniel Vetter 	/*
21377db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21387db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21397db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21407db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21417db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21427db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21437db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21447db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21457db0ba24SDaniel Vetter 	 */
21467db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
214744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21485bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21497db0ba24SDaniel Vetter 				   reset_event);
21501f83fee0SDaniel Vetter 
215117e1df07SDaniel Vetter 		/*
215217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
215317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
215417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
215517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
215617e1df07SDaniel Vetter 		 */
2157f69061beSDaniel Vetter 		ret = i915_reset(dev);
2158f69061beSDaniel Vetter 
215917e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
216017e1df07SDaniel Vetter 
2161f69061beSDaniel Vetter 		if (ret == 0) {
2162f69061beSDaniel Vetter 			/*
2163f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2164f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2165f69061beSDaniel Vetter 			 * complete.
2166f69061beSDaniel Vetter 			 *
2167f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2168f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2169f69061beSDaniel Vetter 			 * updates before
2170f69061beSDaniel Vetter 			 * the counter increment.
2171f69061beSDaniel Vetter 			 */
2172f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2173f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2174f69061beSDaniel Vetter 
21755bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2176f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
21771f83fee0SDaniel Vetter 		} else {
21782ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2179f316a42cSBen Gamari 		}
21801f83fee0SDaniel Vetter 
218117e1df07SDaniel Vetter 		/*
218217e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
218317e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
218417e1df07SDaniel Vetter 		 */
218517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2186f316a42cSBen Gamari 	}
21878a905236SJesse Barnes }
21888a905236SJesse Barnes 
218935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2190c0e09200SDave Airlie {
21918a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2192bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
219363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2194050ee91fSBen Widawsky 	int pipe, i;
219563eeaf38SJesse Barnes 
219635aed2e6SChris Wilson 	if (!eir)
219735aed2e6SChris Wilson 		return;
219863eeaf38SJesse Barnes 
2199a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22008a905236SJesse Barnes 
2201bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2202bd9854f9SBen Widawsky 
22038a905236SJesse Barnes 	if (IS_G4X(dev)) {
22048a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22058a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22068a905236SJesse Barnes 
2207a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2208a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2209050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2210050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2211a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2212a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22138a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22143143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22158a905236SJesse Barnes 		}
22168a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22178a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2218a70491ccSJoe Perches 			pr_err("page table error\n");
2219a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22208a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22213143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22228a905236SJesse Barnes 		}
22238a905236SJesse Barnes 	}
22248a905236SJesse Barnes 
2225a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
222663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
222763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2228a70491ccSJoe Perches 			pr_err("page table error\n");
2229a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
223063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22313143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
223263eeaf38SJesse Barnes 		}
22338a905236SJesse Barnes 	}
22348a905236SJesse Barnes 
223563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2236a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
22379db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2238a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22399db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
224063eeaf38SJesse Barnes 		/* pipestat has already been acked */
224163eeaf38SJesse Barnes 	}
224263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2243a70491ccSJoe Perches 		pr_err("instruction error\n");
2244a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2245050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2246050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2247a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
224863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
224963eeaf38SJesse Barnes 
2250a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2251a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2252a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
225363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22543143a2bfSChris Wilson 			POSTING_READ(IPEIR);
225563eeaf38SJesse Barnes 		} else {
225663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
225763eeaf38SJesse Barnes 
2258a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2259a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2260a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2261a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
226263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22633143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
226463eeaf38SJesse Barnes 		}
226563eeaf38SJesse Barnes 	}
226663eeaf38SJesse Barnes 
226763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22683143a2bfSChris Wilson 	POSTING_READ(EIR);
226963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
227063eeaf38SJesse Barnes 	if (eir) {
227163eeaf38SJesse Barnes 		/*
227263eeaf38SJesse Barnes 		 * some errors might have become stuck,
227363eeaf38SJesse Barnes 		 * mask them.
227463eeaf38SJesse Barnes 		 */
227563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
227663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
227763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
227863eeaf38SJesse Barnes 	}
227935aed2e6SChris Wilson }
228035aed2e6SChris Wilson 
228135aed2e6SChris Wilson /**
228235aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
228335aed2e6SChris Wilson  * @dev: drm device
228435aed2e6SChris Wilson  *
228535aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
228635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
228735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
228835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
228935aed2e6SChris Wilson  * of a ring dump etc.).
229035aed2e6SChris Wilson  */
229158174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
229258174462SMika Kuoppala 		       const char *fmt, ...)
229335aed2e6SChris Wilson {
229435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
229558174462SMika Kuoppala 	va_list args;
229658174462SMika Kuoppala 	char error_msg[80];
229735aed2e6SChris Wilson 
229858174462SMika Kuoppala 	va_start(args, fmt);
229958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
230058174462SMika Kuoppala 	va_end(args);
230158174462SMika Kuoppala 
230258174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
230335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23048a905236SJesse Barnes 
2305ba1234d1SBen Gamari 	if (wedged) {
2306f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2307f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2308ba1234d1SBen Gamari 
230911ed50ecSBen Gamari 		/*
231017e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
231117e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
231217e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
231317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
231417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
231517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
231617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
231717e1df07SDaniel Vetter 		 *
231817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
231917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
232017e1df07SDaniel Vetter 		 * counter atomic_t.
232111ed50ecSBen Gamari 		 */
232217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
232311ed50ecSBen Gamari 	}
232411ed50ecSBen Gamari 
2325122f46baSDaniel Vetter 	/*
2326122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2327122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2328122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2329122f46baSDaniel Vetter 	 * code will deadlock.
2330122f46baSDaniel Vetter 	 */
2331122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
23328a905236SJesse Barnes }
23338a905236SJesse Barnes 
233421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
23354e5359cdSSimon Farnsworth {
23362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23374e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
23384e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
233905394f39SChris Wilson 	struct drm_i915_gem_object *obj;
23404e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
23414e5359cdSSimon Farnsworth 	unsigned long flags;
23424e5359cdSSimon Farnsworth 	bool stall_detected;
23434e5359cdSSimon Farnsworth 
23444e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
23454e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
23464e5359cdSSimon Farnsworth 		return;
23474e5359cdSSimon Farnsworth 
23484e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
23494e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
23504e5359cdSSimon Farnsworth 
2351e7d841caSChris Wilson 	if (work == NULL ||
2352e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2353e7d841caSChris Wilson 	    !work->enable_stall_check) {
23544e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
23554e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
23564e5359cdSSimon Farnsworth 		return;
23574e5359cdSSimon Farnsworth 	}
23584e5359cdSSimon Farnsworth 
23594e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
236005394f39SChris Wilson 	obj = work->pending_flip_obj;
2361a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23629db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2363446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2364f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23654e5359cdSSimon Farnsworth 	} else {
23669db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2367f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
236801f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
23694e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
23704e5359cdSSimon Farnsworth 	}
23714e5359cdSSimon Farnsworth 
23724e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
23734e5359cdSSimon Farnsworth 
23744e5359cdSSimon Farnsworth 	if (stall_detected) {
23754e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
23764e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
23774e5359cdSSimon Farnsworth 	}
23784e5359cdSSimon Farnsworth }
23794e5359cdSSimon Farnsworth 
238042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
238142f52ef8SKeith Packard  * we use as a pipe index
238242f52ef8SKeith Packard  */
2383f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23840a3e67a4SJesse Barnes {
23852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2386e9d21d7fSKeith Packard 	unsigned long irqflags;
238771e0ffa5SJesse Barnes 
23885eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
238971e0ffa5SJesse Barnes 		return -EINVAL;
23900a3e67a4SJesse Barnes 
23911ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2392f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23937c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2394755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23950a3e67a4SJesse Barnes 	else
23967c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2397755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23988692d00eSChris Wilson 
23998692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
24003d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24016b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
24021ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24038692d00eSChris Wilson 
24040a3e67a4SJesse Barnes 	return 0;
24050a3e67a4SJesse Barnes }
24060a3e67a4SJesse Barnes 
2407f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2408f796cf8fSJesse Barnes {
24092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2410f796cf8fSJesse Barnes 	unsigned long irqflags;
2411b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
241240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2413f796cf8fSJesse Barnes 
2414f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2415f796cf8fSJesse Barnes 		return -EINVAL;
2416f796cf8fSJesse Barnes 
2417f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2418b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2419b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2420b1f14ad0SJesse Barnes 
2421b1f14ad0SJesse Barnes 	return 0;
2422b1f14ad0SJesse Barnes }
2423b1f14ad0SJesse Barnes 
24247e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24257e231dbeSJesse Barnes {
24262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24277e231dbeSJesse Barnes 	unsigned long irqflags;
24287e231dbeSJesse Barnes 
24297e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
24307e231dbeSJesse Barnes 		return -EINVAL;
24317e231dbeSJesse Barnes 
24327e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
243331acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2434755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24357e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24367e231dbeSJesse Barnes 
24377e231dbeSJesse Barnes 	return 0;
24387e231dbeSJesse Barnes }
24397e231dbeSJesse Barnes 
2440abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2441abd58f01SBen Widawsky {
2442abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2443abd58f01SBen Widawsky 	unsigned long irqflags;
2444abd58f01SBen Widawsky 
2445abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2446abd58f01SBen Widawsky 		return -EINVAL;
2447abd58f01SBen Widawsky 
2448abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24497167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24507167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2451abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2452abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2453abd58f01SBen Widawsky 	return 0;
2454abd58f01SBen Widawsky }
2455abd58f01SBen Widawsky 
245642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
245742f52ef8SKeith Packard  * we use as a pipe index
245842f52ef8SKeith Packard  */
2459f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24600a3e67a4SJesse Barnes {
24612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2462e9d21d7fSKeith Packard 	unsigned long irqflags;
24630a3e67a4SJesse Barnes 
24641ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24653d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24666b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24678692d00eSChris Wilson 
24687c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2469755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2470755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24711ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24720a3e67a4SJesse Barnes }
24730a3e67a4SJesse Barnes 
2474f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2475f796cf8fSJesse Barnes {
24762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2477f796cf8fSJesse Barnes 	unsigned long irqflags;
2478b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
247940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2480f796cf8fSJesse Barnes 
2481f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2482b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2483b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2484b1f14ad0SJesse Barnes }
2485b1f14ad0SJesse Barnes 
24867e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24877e231dbeSJesse Barnes {
24882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24897e231dbeSJesse Barnes 	unsigned long irqflags;
24907e231dbeSJesse Barnes 
24917e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
249231acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2493755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24947e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24957e231dbeSJesse Barnes }
24967e231dbeSJesse Barnes 
2497abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2498abd58f01SBen Widawsky {
2499abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2500abd58f01SBen Widawsky 	unsigned long irqflags;
2501abd58f01SBen Widawsky 
2502abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2503abd58f01SBen Widawsky 		return;
2504abd58f01SBen Widawsky 
2505abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25067167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25077167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2508abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2509abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2510abd58f01SBen Widawsky }
2511abd58f01SBen Widawsky 
2512893eead0SChris Wilson static u32
2513893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2514852835f3SZou Nan hai {
2515893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2516893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2517893eead0SChris Wilson }
2518893eead0SChris Wilson 
25199107e9d2SChris Wilson static bool
25209107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2521893eead0SChris Wilson {
25229107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
25239107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2524f65d9421SBen Gamari }
2525f65d9421SBen Gamari 
2526a028c4b0SDaniel Vetter static bool
2527a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2528a028c4b0SDaniel Vetter {
2529a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2530a028c4b0SDaniel Vetter 		/*
2531a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2532a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2533a028c4b0SDaniel Vetter 		 * we merge that code.
2534a028c4b0SDaniel Vetter 		 */
2535a028c4b0SDaniel Vetter 		return false;
2536a028c4b0SDaniel Vetter 	} else {
2537a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2538a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2539a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2540a028c4b0SDaniel Vetter 	}
2541a028c4b0SDaniel Vetter }
2542a028c4b0SDaniel Vetter 
25436274f212SChris Wilson static struct intel_ring_buffer *
2544921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2545921d42eaSDaniel Vetter {
2546921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2547921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2548921d42eaSDaniel Vetter 	int i;
2549921d42eaSDaniel Vetter 
2550921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2551921d42eaSDaniel Vetter 		/*
2552921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2553921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2554921d42eaSDaniel Vetter 		 * we merge that code.
2555921d42eaSDaniel Vetter 		 */
2556921d42eaSDaniel Vetter 		return NULL;
2557921d42eaSDaniel Vetter 	} else {
2558921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2559921d42eaSDaniel Vetter 
2560921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2561921d42eaSDaniel Vetter 			if(ring == signaller)
2562921d42eaSDaniel Vetter 				continue;
2563921d42eaSDaniel Vetter 
2564921d42eaSDaniel Vetter 			if (sync_bits ==
2565921d42eaSDaniel Vetter 			    signaller->semaphore_register[ring->id])
2566921d42eaSDaniel Vetter 				return signaller;
2567921d42eaSDaniel Vetter 		}
2568921d42eaSDaniel Vetter 	}
2569921d42eaSDaniel Vetter 
2570921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2571921d42eaSDaniel Vetter 		  ring->id, ipehr);
2572921d42eaSDaniel Vetter 
2573921d42eaSDaniel Vetter 	return NULL;
2574921d42eaSDaniel Vetter }
2575921d42eaSDaniel Vetter 
2576921d42eaSDaniel Vetter static struct intel_ring_buffer *
25776274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2578a24a11e6SChris Wilson {
2579a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
258088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
258188fe429dSDaniel Vetter 	int i;
2582a24a11e6SChris Wilson 
2583a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2584a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25856274f212SChris Wilson 		return NULL;
2586a24a11e6SChris Wilson 
258788fe429dSDaniel Vetter 	/*
258888fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
258988fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
259088fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
259188fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
259288fe429dSDaniel Vetter 	 * ringbuffer itself.
2593a24a11e6SChris Wilson 	 */
259488fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
259588fe429dSDaniel Vetter 
259688fe429dSDaniel Vetter 	for (i = 4; i; --i) {
259788fe429dSDaniel Vetter 		/*
259888fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
259988fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
260088fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
260188fe429dSDaniel Vetter 		 */
260288fe429dSDaniel Vetter 		head &= ring->size - 1;
260388fe429dSDaniel Vetter 
260488fe429dSDaniel Vetter 		/* This here seems to blow up */
260588fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2606a24a11e6SChris Wilson 		if (cmd == ipehr)
2607a24a11e6SChris Wilson 			break;
2608a24a11e6SChris Wilson 
260988fe429dSDaniel Vetter 		head -= 4;
261088fe429dSDaniel Vetter 	}
2611a24a11e6SChris Wilson 
261288fe429dSDaniel Vetter 	if (!i)
261388fe429dSDaniel Vetter 		return NULL;
261488fe429dSDaniel Vetter 
261588fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2616921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2617a24a11e6SChris Wilson }
2618a24a11e6SChris Wilson 
26196274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
26206274f212SChris Wilson {
26216274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
26226274f212SChris Wilson 	struct intel_ring_buffer *signaller;
26236274f212SChris Wilson 	u32 seqno, ctl;
26246274f212SChris Wilson 
26256274f212SChris Wilson 	ring->hangcheck.deadlock = true;
26266274f212SChris Wilson 
26276274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26286274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
26296274f212SChris Wilson 		return -1;
26306274f212SChris Wilson 
26316274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
26326274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
26336274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
26346274f212SChris Wilson 		return -1;
26356274f212SChris Wilson 
26366274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
26376274f212SChris Wilson }
26386274f212SChris Wilson 
26396274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26406274f212SChris Wilson {
26416274f212SChris Wilson 	struct intel_ring_buffer *ring;
26426274f212SChris Wilson 	int i;
26436274f212SChris Wilson 
26446274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26456274f212SChris Wilson 		ring->hangcheck.deadlock = false;
26466274f212SChris Wilson }
26476274f212SChris Wilson 
2648ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
264950877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
26501ec14ad3SChris Wilson {
26511ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26521ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26539107e9d2SChris Wilson 	u32 tmp;
26549107e9d2SChris Wilson 
26556274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2656f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
26576274f212SChris Wilson 
26589107e9d2SChris Wilson 	if (IS_GEN2(dev))
2659f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26609107e9d2SChris Wilson 
26619107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26629107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26639107e9d2SChris Wilson 	 * and break the hang. This should work on
26649107e9d2SChris Wilson 	 * all but the second generation chipsets.
26659107e9d2SChris Wilson 	 */
26669107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26671ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
266858174462SMika Kuoppala 		i915_handle_error(dev, false,
266958174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26701ec14ad3SChris Wilson 				  ring->name);
26711ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2672f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26731ec14ad3SChris Wilson 	}
2674a24a11e6SChris Wilson 
26756274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26766274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26776274f212SChris Wilson 		default:
2678f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26796274f212SChris Wilson 		case 1:
268058174462SMika Kuoppala 			i915_handle_error(dev, false,
268158174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2682a24a11e6SChris Wilson 					  ring->name);
2683a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2684f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26856274f212SChris Wilson 		case 0:
2686f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
26876274f212SChris Wilson 		}
26889107e9d2SChris Wilson 	}
26899107e9d2SChris Wilson 
2690f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2691a24a11e6SChris Wilson }
2692d1e61e7fSChris Wilson 
2693f65d9421SBen Gamari /**
2694f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
269505407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
269605407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
269705407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
269805407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
269905407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2700f65d9421SBen Gamari  */
2701a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2702f65d9421SBen Gamari {
2703f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
27042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2705b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2706b4519513SChris Wilson 	int i;
270705407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27089107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27099107e9d2SChris Wilson #define BUSY 1
27109107e9d2SChris Wilson #define KICK 5
27119107e9d2SChris Wilson #define HUNG 20
2712893eead0SChris Wilson 
2713d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27143e0dc6b0SBen Widawsky 		return;
27153e0dc6b0SBen Widawsky 
2716b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
271750877445SChris Wilson 		u64 acthd;
271850877445SChris Wilson 		u32 seqno;
27199107e9d2SChris Wilson 		bool busy = true;
2720b4519513SChris Wilson 
27216274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27226274f212SChris Wilson 
272305407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
272405407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
272505407ff8SMika Kuoppala 
272605407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
27279107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2728da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2729da661464SMika Kuoppala 
27309107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27319107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2732094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2733f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27349107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27359107e9d2SChris Wilson 								  ring->name);
2736f4adcd24SDaniel Vetter 						else
2737f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2738f4adcd24SDaniel Vetter 								 ring->name);
27399107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2740094f9a54SChris Wilson 					}
2741094f9a54SChris Wilson 					/* Safeguard against driver failure */
2742094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27439107e9d2SChris Wilson 				} else
27449107e9d2SChris Wilson 					busy = false;
274505407ff8SMika Kuoppala 			} else {
27466274f212SChris Wilson 				/* We always increment the hangcheck score
27476274f212SChris Wilson 				 * if the ring is busy and still processing
27486274f212SChris Wilson 				 * the same request, so that no single request
27496274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27506274f212SChris Wilson 				 * batches). The only time we do not increment
27516274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27526274f212SChris Wilson 				 * ring is in a legitimate wait for another
27536274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27546274f212SChris Wilson 				 * victim and we want to be sure we catch the
27556274f212SChris Wilson 				 * right culprit. Then every time we do kick
27566274f212SChris Wilson 				 * the ring, add a small increment to the
27576274f212SChris Wilson 				 * score so that we can catch a batch that is
27586274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27596274f212SChris Wilson 				 * for stalling the machine.
27609107e9d2SChris Wilson 				 */
2761ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2762ad8beaeaSMika Kuoppala 								    acthd);
2763ad8beaeaSMika Kuoppala 
2764ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2765da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2766f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
27676274f212SChris Wilson 					break;
2768f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2769ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27706274f212SChris Wilson 					break;
2771f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2772ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27736274f212SChris Wilson 					break;
2774f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2775ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27766274f212SChris Wilson 					stuck[i] = true;
27776274f212SChris Wilson 					break;
27786274f212SChris Wilson 				}
277905407ff8SMika Kuoppala 			}
27809107e9d2SChris Wilson 		} else {
2781da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2782da661464SMika Kuoppala 
27839107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27849107e9d2SChris Wilson 			 * attempts across multiple batches.
27859107e9d2SChris Wilson 			 */
27869107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
27879107e9d2SChris Wilson 				ring->hangcheck.score--;
2788cbb465e7SChris Wilson 		}
2789f65d9421SBen Gamari 
279005407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
279105407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
27929107e9d2SChris Wilson 		busy_count += busy;
279305407ff8SMika Kuoppala 	}
279405407ff8SMika Kuoppala 
279505407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2796b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2797b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
279805407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2799a43adf07SChris Wilson 				 ring->name);
2800a43adf07SChris Wilson 			rings_hung++;
280105407ff8SMika Kuoppala 		}
280205407ff8SMika Kuoppala 	}
280305407ff8SMika Kuoppala 
280405407ff8SMika Kuoppala 	if (rings_hung)
280558174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
280605407ff8SMika Kuoppala 
280705407ff8SMika Kuoppala 	if (busy_count)
280805407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
280905407ff8SMika Kuoppala 		 * being added */
281010cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
281110cd45b6SMika Kuoppala }
281210cd45b6SMika Kuoppala 
281310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
281410cd45b6SMika Kuoppala {
281510cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2816d330a953SJani Nikula 	if (!i915.enable_hangcheck)
281710cd45b6SMika Kuoppala 		return;
281810cd45b6SMika Kuoppala 
281999584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
282010cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2821f65d9421SBen Gamari }
2822f65d9421SBen Gamari 
282391738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
282491738a95SPaulo Zanoni {
282591738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
282691738a95SPaulo Zanoni 
282791738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
282891738a95SPaulo Zanoni 		return;
282991738a95SPaulo Zanoni 
283091738a95SPaulo Zanoni 	/* south display irq */
283191738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
283291738a95SPaulo Zanoni 	/*
283391738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
283491738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
283591738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
283691738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
283791738a95SPaulo Zanoni 	 */
283891738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
283991738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
284091738a95SPaulo Zanoni }
284191738a95SPaulo Zanoni 
2842d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2843d18ea1b5SDaniel Vetter {
2844d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2845d18ea1b5SDaniel Vetter 
2846*a9d356a6SPaulo Zanoni 	GEN5_IRQ_INIT(GT);
2847*a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2848*a9d356a6SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM);
2849d18ea1b5SDaniel Vetter }
2850d18ea1b5SDaniel Vetter 
2851c0e09200SDave Airlie /* drm_dma.h hooks
2852c0e09200SDave Airlie */
2853f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2854036a4a7dSZhenyu Wang {
28552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2856036a4a7dSZhenyu Wang 
2857036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2858bdfcdb63SDaniel Vetter 
2859*a9d356a6SPaulo Zanoni 	GEN5_IRQ_INIT(DE);
2860036a4a7dSZhenyu Wang 
2861d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2862c650156aSZhenyu Wang 
286391738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
28647d99163dSBen Widawsky }
28657d99163dSBen Widawsky 
28667e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28677e231dbeSJesse Barnes {
28682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28697e231dbeSJesse Barnes 	int pipe;
28707e231dbeSJesse Barnes 
28717e231dbeSJesse Barnes 	/* VLV magic */
28727e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28737e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28747e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28757e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28767e231dbeSJesse Barnes 
28777e231dbeSJesse Barnes 	/* and GT */
28787e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
28797e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2880d18ea1b5SDaniel Vetter 
2881d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
28827e231dbeSJesse Barnes 
28837e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
28847e231dbeSJesse Barnes 
28857e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
28867e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
28877e231dbeSJesse Barnes 	for_each_pipe(pipe)
28887e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28907e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
28917e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
28927e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28937e231dbeSJesse Barnes }
28947e231dbeSJesse Barnes 
2895abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2896abd58f01SBen Widawsky {
2897abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2898abd58f01SBen Widawsky 	int pipe;
2899abd58f01SBen Widawsky 
2900abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2901abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2902abd58f01SBen Widawsky 
2903abd58f01SBen Widawsky 	/* IIR can theoretically queue up two events. Be paranoid */
2904abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \
2905abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2906abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR(which)); \
2907abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2908abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2909abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR(which)); \
2910abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2911abd58f01SBen Widawsky 	} while (0)
2912abd58f01SBen Widawsky 
2913abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \
2914abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2915abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR); \
2916abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2917abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2918abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR); \
2919abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2920abd58f01SBen Widawsky 	} while (0)
2921abd58f01SBen Widawsky 
2922abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2923abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2924abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2925abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2926abd58f01SBen Widawsky 
2927abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2928abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2929abd58f01SBen Widawsky 	}
2930abd58f01SBen Widawsky 
2931abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_PORT);
2932abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_MISC);
2933abd58f01SBen Widawsky 	GEN8_IRQ_INIT(PCU);
2934abd58f01SBen Widawsky #undef GEN8_IRQ_INIT
2935abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX
2936abd58f01SBen Widawsky 
2937abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
293809f2344dSJesse Barnes 
293909f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2940abd58f01SBen Widawsky }
2941abd58f01SBen Widawsky 
294282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
294382a28bcfSDaniel Vetter {
29442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
294582a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
294682a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2947fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
294882a28bcfSDaniel Vetter 
294982a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2950fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
295182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2952cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2953fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
295482a28bcfSDaniel Vetter 	} else {
2955fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
295682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2957cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2958fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
295982a28bcfSDaniel Vetter 	}
296082a28bcfSDaniel Vetter 
2961fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
296282a28bcfSDaniel Vetter 
29637fe0b973SKeith Packard 	/*
29647fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29657fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29667fe0b973SKeith Packard 	 *
29677fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29687fe0b973SKeith Packard 	 */
29697fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29707fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29717fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29727fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29737fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29747fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29757fe0b973SKeith Packard }
29767fe0b973SKeith Packard 
2977d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2978d46da437SPaulo Zanoni {
29792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
298082a28bcfSDaniel Vetter 	u32 mask;
2981d46da437SPaulo Zanoni 
2982692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2983692a04cfSDaniel Vetter 		return;
2984692a04cfSDaniel Vetter 
29858664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
29865c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
29878664281bSPaulo Zanoni 	} else {
29885c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
29898664281bSPaulo Zanoni 
29908664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
29918664281bSPaulo Zanoni 	}
2992ab5c608bSBen Widawsky 
2993d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2994d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2995d46da437SPaulo Zanoni }
2996d46da437SPaulo Zanoni 
29970a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
29980a9a8c91SDaniel Vetter {
29990a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
30000a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
30010a9a8c91SDaniel Vetter 
30020a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
30030a9a8c91SDaniel Vetter 
30040a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3005040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
30060a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
300735a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
300835a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30090a9a8c91SDaniel Vetter 	}
30100a9a8c91SDaniel Vetter 
30110a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30120a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30130a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30140a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30150a9a8c91SDaniel Vetter 	} else {
30160a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30170a9a8c91SDaniel Vetter 	}
30180a9a8c91SDaniel Vetter 
30190a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30200a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
30210a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
30220a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
30230a9a8c91SDaniel Vetter 
30240a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3025a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
30260a9a8c91SDaniel Vetter 
30270a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30280a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30290a9a8c91SDaniel Vetter 
3030605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
30310a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
3032605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
30330a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
30340a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
30350a9a8c91SDaniel Vetter 	}
30360a9a8c91SDaniel Vetter }
30370a9a8c91SDaniel Vetter 
3038f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3039036a4a7dSZhenyu Wang {
30404bc9d430SDaniel Vetter 	unsigned long irqflags;
30412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30428e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30438e76f8dcSPaulo Zanoni 
30448e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30458e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30468e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30478e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30485c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30498e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30505c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30518e76f8dcSPaulo Zanoni 
30528e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
30538e76f8dcSPaulo Zanoni 	} else {
30548e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3055ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30565b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30575b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30585b3a856bSDaniel Vetter 				DE_POISON);
30595c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
30605c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
30618e76f8dcSPaulo Zanoni 	}
3062036a4a7dSZhenyu Wang 
30631ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3064036a4a7dSZhenyu Wang 
3065036a4a7dSZhenyu Wang 	/* should always can generate irq */
3066036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
30671ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
30688e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
30693143a2bfSChris Wilson 	POSTING_READ(DEIER);
3070036a4a7dSZhenyu Wang 
30710a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3072036a4a7dSZhenyu Wang 
3073d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
30747fe0b973SKeith Packard 
3075f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
30766005ce42SDaniel Vetter 		/* Enable PCU event interrupts
30776005ce42SDaniel Vetter 		 *
30786005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
30794bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
30804bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
30814bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3082f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
30834bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3084f97108d1SJesse Barnes 	}
3085f97108d1SJesse Barnes 
3086036a4a7dSZhenyu Wang 	return 0;
3087036a4a7dSZhenyu Wang }
3088036a4a7dSZhenyu Wang 
3089f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3090f8b79e58SImre Deak {
3091f8b79e58SImre Deak 	u32 pipestat_mask;
3092f8b79e58SImre Deak 	u32 iir_mask;
3093f8b79e58SImre Deak 
3094f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3095f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3096f8b79e58SImre Deak 
3097f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3098f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3099f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3100f8b79e58SImre Deak 
3101f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3102f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3103f8b79e58SImre Deak 
3104f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3105f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3106f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3107f8b79e58SImre Deak 
3108f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3109f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3110f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3111f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3112f8b79e58SImre Deak 
3113f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3114f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3115f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3116f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3117f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3118f8b79e58SImre Deak }
3119f8b79e58SImre Deak 
3120f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3121f8b79e58SImre Deak {
3122f8b79e58SImre Deak 	u32 pipestat_mask;
3123f8b79e58SImre Deak 	u32 iir_mask;
3124f8b79e58SImre Deak 
3125f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3126f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31276c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3128f8b79e58SImre Deak 
3129f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3130f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3131f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3132f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3133f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3134f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3135f8b79e58SImre Deak 
3136f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3137f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3138f8b79e58SImre Deak 
3139f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3140f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3141f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3142f8b79e58SImre Deak 
3143f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3144f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3145f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3146f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3147f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3148f8b79e58SImre Deak }
3149f8b79e58SImre Deak 
3150f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3151f8b79e58SImre Deak {
3152f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3153f8b79e58SImre Deak 
3154f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3155f8b79e58SImre Deak 		return;
3156f8b79e58SImre Deak 
3157f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3158f8b79e58SImre Deak 
3159f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3160f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3161f8b79e58SImre Deak }
3162f8b79e58SImre Deak 
3163f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3164f8b79e58SImre Deak {
3165f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3166f8b79e58SImre Deak 
3167f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3168f8b79e58SImre Deak 		return;
3169f8b79e58SImre Deak 
3170f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3171f8b79e58SImre Deak 
3172f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3173f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3174f8b79e58SImre Deak }
3175f8b79e58SImre Deak 
31767e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
31777e231dbeSJesse Barnes {
31782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3179b79480baSDaniel Vetter 	unsigned long irqflags;
31807e231dbeSJesse Barnes 
3181f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
31827e231dbeSJesse Barnes 
318320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
318420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
318520afbda2SDaniel Vetter 
31867e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3187f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
31887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31897e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31907e231dbeSJesse Barnes 
3191b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3192b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3193b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3194f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3195f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3196b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
319731acc7f5SJesse Barnes 
31987e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31997e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
32007e231dbeSJesse Barnes 
32010a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
32027e231dbeSJesse Barnes 
32037e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
32047e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
32057e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
32067e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
32077e231dbeSJesse Barnes #endif
32087e231dbeSJesse Barnes 
32097e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
321020afbda2SDaniel Vetter 
321120afbda2SDaniel Vetter 	return 0;
321220afbda2SDaniel Vetter }
321320afbda2SDaniel Vetter 
3214abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3215abd58f01SBen Widawsky {
3216abd58f01SBen Widawsky 	int i;
3217abd58f01SBen Widawsky 
3218abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3219abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3220abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3221abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3222abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3223abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3224abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3225abd58f01SBen Widawsky 		0,
3226abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3227abd58f01SBen Widawsky 		};
3228abd58f01SBen Widawsky 
3229abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3230abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
3231abd58f01SBen Widawsky 		if (tmp)
3232abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3233abd58f01SBen Widawsky 				  i, tmp);
3234abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3235abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3236abd58f01SBen Widawsky 	}
3237abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
3238abd58f01SBen Widawsky }
3239abd58f01SBen Widawsky 
3240abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3241abd58f01SBen Widawsky {
3242abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
324313b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
32440fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
324530100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
32465c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
32475c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3248abd58f01SBen Widawsky 	int pipe;
324913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
325013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
325113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3252abd58f01SBen Widawsky 
3253abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3254abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3255abd58f01SBen Widawsky 		if (tmp)
3256abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3257abd58f01SBen Widawsky 				  pipe, tmp);
3258abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3259abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3260abd58f01SBen Widawsky 	}
3261abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
3262abd58f01SBen Widawsky 
32636d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
32646d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3265abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
3266abd58f01SBen Widawsky }
3267abd58f01SBen Widawsky 
3268abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3269abd58f01SBen Widawsky {
3270abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3271abd58f01SBen Widawsky 
3272abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3273abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3274abd58f01SBen Widawsky 
3275abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3276abd58f01SBen Widawsky 
3277abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3278abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3279abd58f01SBen Widawsky 
3280abd58f01SBen Widawsky 	return 0;
3281abd58f01SBen Widawsky }
3282abd58f01SBen Widawsky 
3283abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3284abd58f01SBen Widawsky {
3285abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3286abd58f01SBen Widawsky 	int pipe;
3287abd58f01SBen Widawsky 
3288abd58f01SBen Widawsky 	if (!dev_priv)
3289abd58f01SBen Widawsky 		return;
3290abd58f01SBen Widawsky 
3291abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3292abd58f01SBen Widawsky 
3293abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
3294abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3295abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
3296abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3297abd58f01SBen Widawsky 	} while (0)
3298abd58f01SBen Widawsky 
3299abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
3300abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3301abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
3302abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3303abd58f01SBen Widawsky 	} while (0)
3304abd58f01SBen Widawsky 
3305abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
3306abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
3307abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
3308abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
3309abd58f01SBen Widawsky 
3310abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3311abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3312abd58f01SBen Widawsky 	}
3313abd58f01SBen Widawsky 
3314abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
3315abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
3316abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
3317abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
3318abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
3319abd58f01SBen Widawsky 
3320abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
3321abd58f01SBen Widawsky }
3322abd58f01SBen Widawsky 
33237e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
33247e231dbeSJesse Barnes {
33252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3326f8b79e58SImre Deak 	unsigned long irqflags;
33277e231dbeSJesse Barnes 	int pipe;
33287e231dbeSJesse Barnes 
33297e231dbeSJesse Barnes 	if (!dev_priv)
33307e231dbeSJesse Barnes 		return;
33317e231dbeSJesse Barnes 
33323ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3333ac4c16c5SEgbert Eich 
33347e231dbeSJesse Barnes 	for_each_pipe(pipe)
33357e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
33367e231dbeSJesse Barnes 
33377e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
33387e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
33397e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3340f8b79e58SImre Deak 
3341f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3342f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3343f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3344f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3345f8b79e58SImre Deak 
3346f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3347f8b79e58SImre Deak 
33487e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33497e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
33507e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
33517e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33527e231dbeSJesse Barnes }
33537e231dbeSJesse Barnes 
3354f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3355036a4a7dSZhenyu Wang {
33562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33574697995bSJesse Barnes 
33584697995bSJesse Barnes 	if (!dev_priv)
33594697995bSJesse Barnes 		return;
33604697995bSJesse Barnes 
33613ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3362ac4c16c5SEgbert Eich 
3363036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3364036a4a7dSZhenyu Wang 
3365036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
3366036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
3367036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
33688664281bSPaulo Zanoni 	if (IS_GEN7(dev))
33698664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3370036a4a7dSZhenyu Wang 
3371036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
3372036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
3373036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3374192aac1fSKeith Packard 
3375ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3376ab5c608bSBen Widawsky 		return;
3377ab5c608bSBen Widawsky 
3378192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
3379192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
3380192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
33818664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
33828664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3383036a4a7dSZhenyu Wang }
3384036a4a7dSZhenyu Wang 
3385c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3386c2798b19SChris Wilson {
33872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3388c2798b19SChris Wilson 	int pipe;
3389c2798b19SChris Wilson 
3390c2798b19SChris Wilson 	for_each_pipe(pipe)
3391c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3392c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3393c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3394c2798b19SChris Wilson 	POSTING_READ16(IER);
3395c2798b19SChris Wilson }
3396c2798b19SChris Wilson 
3397c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3398c2798b19SChris Wilson {
33992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3400379ef82dSDaniel Vetter 	unsigned long irqflags;
3401c2798b19SChris Wilson 
3402c2798b19SChris Wilson 	I915_WRITE16(EMR,
3403c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3404c2798b19SChris Wilson 
3405c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3406c2798b19SChris Wilson 	dev_priv->irq_mask =
3407c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3408c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3409c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3410c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3411c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3412c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3413c2798b19SChris Wilson 
3414c2798b19SChris Wilson 	I915_WRITE16(IER,
3415c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3416c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3417c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3418c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3419c2798b19SChris Wilson 	POSTING_READ16(IER);
3420c2798b19SChris Wilson 
3421379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3422379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3423379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3424755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3425755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3426379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3427379ef82dSDaniel Vetter 
3428c2798b19SChris Wilson 	return 0;
3429c2798b19SChris Wilson }
3430c2798b19SChris Wilson 
343190a72f87SVille Syrjälä /*
343290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
343390a72f87SVille Syrjälä  */
343490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34351f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
343690a72f87SVille Syrjälä {
34372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34381f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
343990a72f87SVille Syrjälä 
344090a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
344190a72f87SVille Syrjälä 		return false;
344290a72f87SVille Syrjälä 
344390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
344490a72f87SVille Syrjälä 		return false;
344590a72f87SVille Syrjälä 
34461f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
344790a72f87SVille Syrjälä 
344890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
344990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
345090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
345190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
345290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
345390a72f87SVille Syrjälä 	 */
345490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
345590a72f87SVille Syrjälä 		return false;
345690a72f87SVille Syrjälä 
345790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
345890a72f87SVille Syrjälä 
345990a72f87SVille Syrjälä 	return true;
346090a72f87SVille Syrjälä }
346190a72f87SVille Syrjälä 
3462ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3463c2798b19SChris Wilson {
3464c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
34652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3466c2798b19SChris Wilson 	u16 iir, new_iir;
3467c2798b19SChris Wilson 	u32 pipe_stats[2];
3468c2798b19SChris Wilson 	unsigned long irqflags;
3469c2798b19SChris Wilson 	int pipe;
3470c2798b19SChris Wilson 	u16 flip_mask =
3471c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3472c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3473c2798b19SChris Wilson 
3474c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3475c2798b19SChris Wilson 	if (iir == 0)
3476c2798b19SChris Wilson 		return IRQ_NONE;
3477c2798b19SChris Wilson 
3478c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3479c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3480c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3481c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3482c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3483c2798b19SChris Wilson 		 */
3484c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3485c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
348658174462SMika Kuoppala 			i915_handle_error(dev, false,
348758174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
348858174462SMika Kuoppala 					  iir);
3489c2798b19SChris Wilson 
3490c2798b19SChris Wilson 		for_each_pipe(pipe) {
3491c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3492c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3493c2798b19SChris Wilson 
3494c2798b19SChris Wilson 			/*
3495c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3496c2798b19SChris Wilson 			 */
34972d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3498c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3499c2798b19SChris Wilson 		}
3500c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3501c2798b19SChris Wilson 
3502c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3503c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3504c2798b19SChris Wilson 
3505d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3506c2798b19SChris Wilson 
3507c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3508c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3509c2798b19SChris Wilson 
35104356d586SDaniel Vetter 		for_each_pipe(pipe) {
35111f1c2e24SVille Syrjälä 			int plane = pipe;
35123a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
35131f1c2e24SVille Syrjälä 				plane = !plane;
35141f1c2e24SVille Syrjälä 
35154356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
35161f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
35171f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3518c2798b19SChris Wilson 
35194356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3520277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35212d9d2b0bSVille Syrjälä 
35222d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
35232d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3524fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
35254356d586SDaniel Vetter 		}
3526c2798b19SChris Wilson 
3527c2798b19SChris Wilson 		iir = new_iir;
3528c2798b19SChris Wilson 	}
3529c2798b19SChris Wilson 
3530c2798b19SChris Wilson 	return IRQ_HANDLED;
3531c2798b19SChris Wilson }
3532c2798b19SChris Wilson 
3533c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3534c2798b19SChris Wilson {
35352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3536c2798b19SChris Wilson 	int pipe;
3537c2798b19SChris Wilson 
3538c2798b19SChris Wilson 	for_each_pipe(pipe) {
3539c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3540c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3541c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3542c2798b19SChris Wilson 	}
3543c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3544c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3545c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3546c2798b19SChris Wilson }
3547c2798b19SChris Wilson 
3548a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3549a266c7d5SChris Wilson {
35502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3551a266c7d5SChris Wilson 	int pipe;
3552a266c7d5SChris Wilson 
3553a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3554a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3555a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3556a266c7d5SChris Wilson 	}
3557a266c7d5SChris Wilson 
355800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3559a266c7d5SChris Wilson 	for_each_pipe(pipe)
3560a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3561a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3562a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3563a266c7d5SChris Wilson 	POSTING_READ(IER);
3564a266c7d5SChris Wilson }
3565a266c7d5SChris Wilson 
3566a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3567a266c7d5SChris Wilson {
35682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
356938bde180SChris Wilson 	u32 enable_mask;
3570379ef82dSDaniel Vetter 	unsigned long irqflags;
3571a266c7d5SChris Wilson 
357238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
357338bde180SChris Wilson 
357438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
357538bde180SChris Wilson 	dev_priv->irq_mask =
357638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
357738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
357838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
357938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
358038bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
358138bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
358238bde180SChris Wilson 
358338bde180SChris Wilson 	enable_mask =
358438bde180SChris Wilson 		I915_ASLE_INTERRUPT |
358538bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
358638bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
358738bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
358838bde180SChris Wilson 		I915_USER_INTERRUPT;
358938bde180SChris Wilson 
3590a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
359120afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
359220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
359320afbda2SDaniel Vetter 
3594a266c7d5SChris Wilson 		/* Enable in IER... */
3595a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3596a266c7d5SChris Wilson 		/* and unmask in IMR */
3597a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3598a266c7d5SChris Wilson 	}
3599a266c7d5SChris Wilson 
3600a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3601a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3602a266c7d5SChris Wilson 	POSTING_READ(IER);
3603a266c7d5SChris Wilson 
3604f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
360520afbda2SDaniel Vetter 
3606379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3607379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3608379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3609755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3610755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3611379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3612379ef82dSDaniel Vetter 
361320afbda2SDaniel Vetter 	return 0;
361420afbda2SDaniel Vetter }
361520afbda2SDaniel Vetter 
361690a72f87SVille Syrjälä /*
361790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
361890a72f87SVille Syrjälä  */
361990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
362090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
362190a72f87SVille Syrjälä {
36222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
362390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
362490a72f87SVille Syrjälä 
362590a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
362690a72f87SVille Syrjälä 		return false;
362790a72f87SVille Syrjälä 
362890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
362990a72f87SVille Syrjälä 		return false;
363090a72f87SVille Syrjälä 
363190a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
363290a72f87SVille Syrjälä 
363390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
363490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
363590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
363690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
363790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
363890a72f87SVille Syrjälä 	 */
363990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
364090a72f87SVille Syrjälä 		return false;
364190a72f87SVille Syrjälä 
364290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
364390a72f87SVille Syrjälä 
364490a72f87SVille Syrjälä 	return true;
364590a72f87SVille Syrjälä }
364690a72f87SVille Syrjälä 
3647ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3648a266c7d5SChris Wilson {
3649a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
36502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36518291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3652a266c7d5SChris Wilson 	unsigned long irqflags;
365338bde180SChris Wilson 	u32 flip_mask =
365438bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
365538bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
365638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3657a266c7d5SChris Wilson 
3658a266c7d5SChris Wilson 	iir = I915_READ(IIR);
365938bde180SChris Wilson 	do {
366038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
36618291ee90SChris Wilson 		bool blc_event = false;
3662a266c7d5SChris Wilson 
3663a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3664a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3665a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3666a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3667a266c7d5SChris Wilson 		 */
3668a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3669a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
367058174462SMika Kuoppala 			i915_handle_error(dev, false,
367158174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
367258174462SMika Kuoppala 					  iir);
3673a266c7d5SChris Wilson 
3674a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3675a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3676a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3677a266c7d5SChris Wilson 
367838bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3679a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3680a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
368138bde180SChris Wilson 				irq_received = true;
3682a266c7d5SChris Wilson 			}
3683a266c7d5SChris Wilson 		}
3684a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3685a266c7d5SChris Wilson 
3686a266c7d5SChris Wilson 		if (!irq_received)
3687a266c7d5SChris Wilson 			break;
3688a266c7d5SChris Wilson 
3689a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
369016c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
369116c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
369216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3693a266c7d5SChris Wilson 
369438bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3695a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3696a266c7d5SChris Wilson 
3697a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3698a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3699a266c7d5SChris Wilson 
3700a266c7d5SChris Wilson 		for_each_pipe(pipe) {
370138bde180SChris Wilson 			int plane = pipe;
37023a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
370338bde180SChris Wilson 				plane = !plane;
37045e2032d4SVille Syrjälä 
370590a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
370690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
370790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3708a266c7d5SChris Wilson 
3709a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3710a266c7d5SChris Wilson 				blc_event = true;
37114356d586SDaniel Vetter 
37124356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3713277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37142d9d2b0bSVille Syrjälä 
37152d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37162d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3717fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3718a266c7d5SChris Wilson 		}
3719a266c7d5SChris Wilson 
3720a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3721a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3722a266c7d5SChris Wilson 
3723a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3724a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3725a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3726a266c7d5SChris Wilson 		 * we would never get another interrupt.
3727a266c7d5SChris Wilson 		 *
3728a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3729a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3730a266c7d5SChris Wilson 		 * another one.
3731a266c7d5SChris Wilson 		 *
3732a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3733a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3734a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3735a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3736a266c7d5SChris Wilson 		 * stray interrupts.
3737a266c7d5SChris Wilson 		 */
373838bde180SChris Wilson 		ret = IRQ_HANDLED;
3739a266c7d5SChris Wilson 		iir = new_iir;
374038bde180SChris Wilson 	} while (iir & ~flip_mask);
3741a266c7d5SChris Wilson 
3742d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
37438291ee90SChris Wilson 
3744a266c7d5SChris Wilson 	return ret;
3745a266c7d5SChris Wilson }
3746a266c7d5SChris Wilson 
3747a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3748a266c7d5SChris Wilson {
37492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3750a266c7d5SChris Wilson 	int pipe;
3751a266c7d5SChris Wilson 
37523ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3753ac4c16c5SEgbert Eich 
3754a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3755a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3756a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3757a266c7d5SChris Wilson 	}
3758a266c7d5SChris Wilson 
375900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
376055b39755SChris Wilson 	for_each_pipe(pipe) {
376155b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3762a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
376355b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
376455b39755SChris Wilson 	}
3765a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3766a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3767a266c7d5SChris Wilson 
3768a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3769a266c7d5SChris Wilson }
3770a266c7d5SChris Wilson 
3771a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3772a266c7d5SChris Wilson {
37732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3774a266c7d5SChris Wilson 	int pipe;
3775a266c7d5SChris Wilson 
3776a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3777a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3778a266c7d5SChris Wilson 
3779a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3780a266c7d5SChris Wilson 	for_each_pipe(pipe)
3781a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3782a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3783a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3784a266c7d5SChris Wilson 	POSTING_READ(IER);
3785a266c7d5SChris Wilson }
3786a266c7d5SChris Wilson 
3787a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3788a266c7d5SChris Wilson {
37892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3790bbba0a97SChris Wilson 	u32 enable_mask;
3791a266c7d5SChris Wilson 	u32 error_mask;
3792b79480baSDaniel Vetter 	unsigned long irqflags;
3793a266c7d5SChris Wilson 
3794a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3795bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3796adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3797bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3798bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3799bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3800bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3801bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3802bbba0a97SChris Wilson 
3803bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
380421ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
380521ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3806bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3807bbba0a97SChris Wilson 
3808bbba0a97SChris Wilson 	if (IS_G4X(dev))
3809bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3810a266c7d5SChris Wilson 
3811b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3812b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3813b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3814755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3815755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3816755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3817b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3818a266c7d5SChris Wilson 
3819a266c7d5SChris Wilson 	/*
3820a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3821a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3822a266c7d5SChris Wilson 	 */
3823a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3824a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3825a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3826a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3827a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3828a266c7d5SChris Wilson 	} else {
3829a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3830a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3831a266c7d5SChris Wilson 	}
3832a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3833a266c7d5SChris Wilson 
3834a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3835a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3836a266c7d5SChris Wilson 	POSTING_READ(IER);
3837a266c7d5SChris Wilson 
383820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
383920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
384020afbda2SDaniel Vetter 
3841f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
384220afbda2SDaniel Vetter 
384320afbda2SDaniel Vetter 	return 0;
384420afbda2SDaniel Vetter }
384520afbda2SDaniel Vetter 
3846bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
384720afbda2SDaniel Vetter {
38482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3849e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3850cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
385120afbda2SDaniel Vetter 	u32 hotplug_en;
385220afbda2SDaniel Vetter 
3853b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3854b5ea2d56SDaniel Vetter 
3855bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3856bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3857bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3858adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3859e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3860cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3861cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3862cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3863a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3864a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3865a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3866a266c7d5SChris Wilson 		*/
3867a266c7d5SChris Wilson 		if (IS_G4X(dev))
3868a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
386985fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3870a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3871a266c7d5SChris Wilson 
3872a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3873a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3874a266c7d5SChris Wilson 	}
3875bac56d5bSEgbert Eich }
3876a266c7d5SChris Wilson 
3877ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3878a266c7d5SChris Wilson {
3879a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
38802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3881a266c7d5SChris Wilson 	u32 iir, new_iir;
3882a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3883a266c7d5SChris Wilson 	unsigned long irqflags;
3884a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
388521ad8330SVille Syrjälä 	u32 flip_mask =
388621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
388721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3888a266c7d5SChris Wilson 
3889a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3890a266c7d5SChris Wilson 
3891a266c7d5SChris Wilson 	for (;;) {
3892501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
38932c8ba29fSChris Wilson 		bool blc_event = false;
38942c8ba29fSChris Wilson 
3895a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3896a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3897a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3898a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3899a266c7d5SChris Wilson 		 */
3900a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3901a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
390258174462SMika Kuoppala 			i915_handle_error(dev, false,
390358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
390458174462SMika Kuoppala 					  iir);
3905a266c7d5SChris Wilson 
3906a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3907a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3908a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3909a266c7d5SChris Wilson 
3910a266c7d5SChris Wilson 			/*
3911a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3912a266c7d5SChris Wilson 			 */
3913a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3914a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3915501e01d7SVille Syrjälä 				irq_received = true;
3916a266c7d5SChris Wilson 			}
3917a266c7d5SChris Wilson 		}
3918a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3919a266c7d5SChris Wilson 
3920a266c7d5SChris Wilson 		if (!irq_received)
3921a266c7d5SChris Wilson 			break;
3922a266c7d5SChris Wilson 
3923a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
392616c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
392716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3928a266c7d5SChris Wilson 
392921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3930a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3931a266c7d5SChris Wilson 
3932a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3933a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3934a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3935a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3936a266c7d5SChris Wilson 
3937a266c7d5SChris Wilson 		for_each_pipe(pipe) {
39382c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
393990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
394090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3941a266c7d5SChris Wilson 
3942a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3943a266c7d5SChris Wilson 				blc_event = true;
39444356d586SDaniel Vetter 
39454356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3946277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3947a266c7d5SChris Wilson 
39482d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39492d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3950fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
39512d9d2b0bSVille Syrjälä 		}
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3954a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3955a266c7d5SChris Wilson 
3956515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3957515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3958515ac2bbSDaniel Vetter 
3959a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3960a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3961a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3962a266c7d5SChris Wilson 		 * we would never get another interrupt.
3963a266c7d5SChris Wilson 		 *
3964a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3965a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3966a266c7d5SChris Wilson 		 * another one.
3967a266c7d5SChris Wilson 		 *
3968a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3969a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3970a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3971a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3972a266c7d5SChris Wilson 		 * stray interrupts.
3973a266c7d5SChris Wilson 		 */
3974a266c7d5SChris Wilson 		iir = new_iir;
3975a266c7d5SChris Wilson 	}
3976a266c7d5SChris Wilson 
3977d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39782c8ba29fSChris Wilson 
3979a266c7d5SChris Wilson 	return ret;
3980a266c7d5SChris Wilson }
3981a266c7d5SChris Wilson 
3982a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3983a266c7d5SChris Wilson {
39842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3985a266c7d5SChris Wilson 	int pipe;
3986a266c7d5SChris Wilson 
3987a266c7d5SChris Wilson 	if (!dev_priv)
3988a266c7d5SChris Wilson 		return;
3989a266c7d5SChris Wilson 
39903ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3991ac4c16c5SEgbert Eich 
3992a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3993a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3994a266c7d5SChris Wilson 
3995a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3996a266c7d5SChris Wilson 	for_each_pipe(pipe)
3997a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3998a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3999a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4000a266c7d5SChris Wilson 
4001a266c7d5SChris Wilson 	for_each_pipe(pipe)
4002a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4003a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4004a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4005a266c7d5SChris Wilson }
4006a266c7d5SChris Wilson 
40073ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4008ac4c16c5SEgbert Eich {
40092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4010ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4011ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4012ac4c16c5SEgbert Eich 	unsigned long irqflags;
4013ac4c16c5SEgbert Eich 	int i;
4014ac4c16c5SEgbert Eich 
4015ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4016ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4017ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4018ac4c16c5SEgbert Eich 
4019ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4020ac4c16c5SEgbert Eich 			continue;
4021ac4c16c5SEgbert Eich 
4022ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4023ac4c16c5SEgbert Eich 
4024ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4025ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4026ac4c16c5SEgbert Eich 
4027ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4028ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4029ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4030ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4031ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4032ac4c16c5SEgbert Eich 				if (!connector->polled)
4033ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4034ac4c16c5SEgbert Eich 			}
4035ac4c16c5SEgbert Eich 		}
4036ac4c16c5SEgbert Eich 	}
4037ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4038ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4039ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4040ac4c16c5SEgbert Eich }
4041ac4c16c5SEgbert Eich 
4042f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4043f71d4af4SJesse Barnes {
40448b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
40458b2e326dSChris Wilson 
40468b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
404799584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4048c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4049a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40508b2e326dSChris Wilson 
4051a6706b45SDeepak S 	/* Let's track the enabled rps events */
4052a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4053a6706b45SDeepak S 
405499584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
405599584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
405661bac78eSDaniel Vetter 		    (unsigned long) dev);
40573ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4058ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
405961bac78eSDaniel Vetter 
406097a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40619ee32feaSDaniel Vetter 
40624cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
40634cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40644cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
40654cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4066f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4067f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4068391f75e2SVille Syrjälä 	} else {
4069391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4070391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4071f71d4af4SJesse Barnes 	}
4072f71d4af4SJesse Barnes 
4073c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4074f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4075f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4076c2baf4b7SVille Syrjälä 	}
4077f71d4af4SJesse Barnes 
40787e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
40797e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40807e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40817e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40827e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40837e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40847e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4085fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4086abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4087abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4088abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4089abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4090abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4091abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4092abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4093abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4094f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4095f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4096f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4097f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4098f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4099f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4100f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
410182a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4102f71d4af4SJesse Barnes 	} else {
4103c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4104c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4105c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4106c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4107c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4108a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4109a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4110a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4111a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4112a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
411320afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4114c2798b19SChris Wilson 		} else {
4115a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4116a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4117a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4118a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4119bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4120c2798b19SChris Wilson 		}
4121f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4122f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4123f71d4af4SJesse Barnes 	}
4124f71d4af4SJesse Barnes }
412520afbda2SDaniel Vetter 
412620afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
412720afbda2SDaniel Vetter {
412820afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4129821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4130821450c6SEgbert Eich 	struct drm_connector *connector;
4131b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4132821450c6SEgbert Eich 	int i;
413320afbda2SDaniel Vetter 
4134821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4135821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4136821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4137821450c6SEgbert Eich 	}
4138821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4139821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4140821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4141821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4142821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4143821450c6SEgbert Eich 	}
4144b5ea2d56SDaniel Vetter 
4145b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4146b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4147b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
414820afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
414920afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4150b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
415120afbda2SDaniel Vetter }
4152c67a470bSPaulo Zanoni 
41535d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
41545d584b2eSPaulo Zanoni void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4155c67a470bSPaulo Zanoni {
4156c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4157c67a470bSPaulo Zanoni 	unsigned long irqflags;
4158c67a470bSPaulo Zanoni 
4159c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4160c67a470bSPaulo Zanoni 
41615d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
41625d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
41635d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
41645d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
41655d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4166c67a470bSPaulo Zanoni 
41671f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
41681f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4169c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
4170c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
4171c67a470bSPaulo Zanoni 
41725d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4173c67a470bSPaulo Zanoni 
4174c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4175c67a470bSPaulo Zanoni }
4176c67a470bSPaulo Zanoni 
41775d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
41785d584b2eSPaulo Zanoni void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4179c67a470bSPaulo Zanoni {
4180c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4181c67a470bSPaulo Zanoni 	unsigned long irqflags;
41821f2d4531SPaulo Zanoni 	uint32_t val;
4183c67a470bSPaulo Zanoni 
4184c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4185c67a470bSPaulo Zanoni 
4186c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
41871f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4188c67a470bSPaulo Zanoni 
41891f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
41901f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4191c67a470bSPaulo Zanoni 
4192c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
41931f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4194c67a470bSPaulo Zanoni 
4195c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
41961f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4197c67a470bSPaulo Zanoni 
41985d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4199c67a470bSPaulo Zanoni 
42005d584b2eSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
42015d584b2eSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
42025d584b2eSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
42035d584b2eSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
42045d584b2eSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4205c67a470bSPaulo Zanoni 
4206c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4207c67a470bSPaulo Zanoni }
4208