xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision a52bb15bfad09115cff2433e76b164be94c42af5)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
144337ba017SPaulo Zanoni 	if (val) { \
145337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146337ba017SPaulo Zanoni 		     (reg), val); \
147337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
148337ba017SPaulo Zanoni 		POSTING_READ(reg); \
149337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
150337ba017SPaulo Zanoni 		POSTING_READ(reg); \
151337ba017SPaulo Zanoni 	} \
152337ba017SPaulo Zanoni } while (0)
153337ba017SPaulo Zanoni 
15435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
155337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
15635079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1577d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1587d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
15935079899SPaulo Zanoni } while (0)
16035079899SPaulo Zanoni 
16135079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
162337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
16335079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1647d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1657d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
16635079899SPaulo Zanoni } while (0)
16735079899SPaulo Zanoni 
168c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169c9a9a268SImre Deak 
170d9dc34f1SVille Syrjälä /**
171d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
172d9dc34f1SVille Syrjälä  * @dev_priv: driver private
173d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
174d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
175d9dc34f1SVille Syrjälä  */
176d9dc34f1SVille Syrjälä static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
177d9dc34f1SVille Syrjälä 				   uint32_t interrupt_mask,
178d9dc34f1SVille Syrjälä 				   uint32_t enabled_irq_mask)
179036a4a7dSZhenyu Wang {
180d9dc34f1SVille Syrjälä 	uint32_t new_val;
181d9dc34f1SVille Syrjälä 
1824bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1834bc9d430SDaniel Vetter 
184d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
185d9dc34f1SVille Syrjälä 
1869df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187c67a470bSPaulo Zanoni 		return;
188c67a470bSPaulo Zanoni 
189d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
190d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
191d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
192d9dc34f1SVille Syrjälä 
193d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
194d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
1951ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1963143a2bfSChris Wilson 		POSTING_READ(DEIMR);
197036a4a7dSZhenyu Wang 	}
198036a4a7dSZhenyu Wang }
199036a4a7dSZhenyu Wang 
20047339cd9SDaniel Vetter void
201d9dc34f1SVille Syrjälä ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
202d9dc34f1SVille Syrjälä {
203d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, mask);
204d9dc34f1SVille Syrjälä }
205d9dc34f1SVille Syrjälä 
206d9dc34f1SVille Syrjälä void
2072d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
208036a4a7dSZhenyu Wang {
209d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, 0);
210036a4a7dSZhenyu Wang }
211036a4a7dSZhenyu Wang 
21243eaea13SPaulo Zanoni /**
21343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
21443eaea13SPaulo Zanoni  * @dev_priv: driver private
21543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
21643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
21743eaea13SPaulo Zanoni  */
21843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
21943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
22043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
22143eaea13SPaulo Zanoni {
22243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
22343eaea13SPaulo Zanoni 
22415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
22515a17aaeSDaniel Vetter 
2269df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
227c67a470bSPaulo Zanoni 		return;
228c67a470bSPaulo Zanoni 
22943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
23043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
23143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
23243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
23343eaea13SPaulo Zanoni }
23443eaea13SPaulo Zanoni 
235480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
23643eaea13SPaulo Zanoni {
23743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
23843eaea13SPaulo Zanoni }
23943eaea13SPaulo Zanoni 
240480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
24143eaea13SPaulo Zanoni {
24243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
24343eaea13SPaulo Zanoni }
24443eaea13SPaulo Zanoni 
245b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
246b900b949SImre Deak {
247b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
248b900b949SImre Deak }
249b900b949SImre Deak 
250a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
251a72fbc3aSImre Deak {
252a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
253a72fbc3aSImre Deak }
254a72fbc3aSImre Deak 
255b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
256b900b949SImre Deak {
257b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
258b900b949SImre Deak }
259b900b949SImre Deak 
260edbfdb45SPaulo Zanoni /**
261edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
262edbfdb45SPaulo Zanoni   * @dev_priv: driver private
263edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
264edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
265edbfdb45SPaulo Zanoni   */
266edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
267edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
268edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
269edbfdb45SPaulo Zanoni {
270605cd25bSPaulo Zanoni 	uint32_t new_val;
271edbfdb45SPaulo Zanoni 
27215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
27315a17aaeSDaniel Vetter 
274edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
275edbfdb45SPaulo Zanoni 
276605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
277f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
278f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
279f52ecbcfSPaulo Zanoni 
280605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
281605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
282a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
283a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
284edbfdb45SPaulo Zanoni 	}
285f52ecbcfSPaulo Zanoni }
286edbfdb45SPaulo Zanoni 
287480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
288edbfdb45SPaulo Zanoni {
2899939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2909939fba2SImre Deak 		return;
2919939fba2SImre Deak 
292edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
293edbfdb45SPaulo Zanoni }
294edbfdb45SPaulo Zanoni 
2959939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2969939fba2SImre Deak 				  uint32_t mask)
2979939fba2SImre Deak {
2989939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2999939fba2SImre Deak }
3009939fba2SImre Deak 
301480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
302edbfdb45SPaulo Zanoni {
3039939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3049939fba2SImre Deak 		return;
3059939fba2SImre Deak 
3069939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
307edbfdb45SPaulo Zanoni }
308edbfdb45SPaulo Zanoni 
3093cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3103cc134e3SImre Deak {
3113cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
3123cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
3133cc134e3SImre Deak 
3143cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3153cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3163cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3173cc134e3SImre Deak 	POSTING_READ(reg);
318096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3193cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3203cc134e3SImre Deak }
3213cc134e3SImre Deak 
322b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
323b900b949SImre Deak {
324b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
325b900b949SImre Deak 
326b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
32778e68d36SImre Deak 
328b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3293cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
330d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
33178e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
33278e68d36SImre Deak 				dev_priv->pm_rps_events);
333b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
33478e68d36SImre Deak 
335b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
336b900b949SImre Deak }
337b900b949SImre Deak 
33859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
33959d02a1fSImre Deak {
34059d02a1fSImre Deak 	/*
341f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
34259d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
343f24eeb19SImre Deak 	 *
344f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
34559d02a1fSImre Deak 	 */
34659d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
34759d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
34859d02a1fSImre Deak 
34959d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
35059d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
35159d02a1fSImre Deak 
35259d02a1fSImre Deak 	return mask;
35359d02a1fSImre Deak }
35459d02a1fSImre Deak 
355b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
356b900b949SImre Deak {
357b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
358b900b949SImre Deak 
359d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
360d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
361d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
362d4d70aa5SImre Deak 
363d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
364d4d70aa5SImre Deak 
3659939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3669939fba2SImre Deak 
36759d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3689939fba2SImre Deak 
3699939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
370b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
371b900b949SImre Deak 				~dev_priv->pm_rps_events);
37258072ccbSImre Deak 
37358072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
37458072ccbSImre Deak 
37558072ccbSImre Deak 	synchronize_irq(dev->irq);
376b900b949SImre Deak }
377b900b949SImre Deak 
3780961021aSBen Widawsky /**
3793a3b3c7dSVille Syrjälä   * bdw_update_port_irq - update DE port interrupt
3803a3b3c7dSVille Syrjälä   * @dev_priv: driver private
3813a3b3c7dSVille Syrjälä   * @interrupt_mask: mask of interrupt bits to update
3823a3b3c7dSVille Syrjälä   * @enabled_irq_mask: mask of interrupt bits to enable
3833a3b3c7dSVille Syrjälä   */
3843a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
3853a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
3863a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
3873a3b3c7dSVille Syrjälä {
3883a3b3c7dSVille Syrjälä 	uint32_t new_val;
3893a3b3c7dSVille Syrjälä 	uint32_t old_val;
3903a3b3c7dSVille Syrjälä 
3913a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3923a3b3c7dSVille Syrjälä 
3933a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
3943a3b3c7dSVille Syrjälä 
3953a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3963a3b3c7dSVille Syrjälä 		return;
3973a3b3c7dSVille Syrjälä 
3983a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
3993a3b3c7dSVille Syrjälä 
4003a3b3c7dSVille Syrjälä 	new_val = old_val;
4013a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4023a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4033a3b3c7dSVille Syrjälä 
4043a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4053a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4063a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4073a3b3c7dSVille Syrjälä 	}
4083a3b3c7dSVille Syrjälä }
4093a3b3c7dSVille Syrjälä 
4103a3b3c7dSVille Syrjälä /**
411fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
412fee884edSDaniel Vetter  * @dev_priv: driver private
413fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
414fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
415fee884edSDaniel Vetter  */
41647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
417fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
418fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
419fee884edSDaniel Vetter {
420fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
421fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
422fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
423fee884edSDaniel Vetter 
42415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
42515a17aaeSDaniel Vetter 
426fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
427fee884edSDaniel Vetter 
4289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
429c67a470bSPaulo Zanoni 		return;
430c67a470bSPaulo Zanoni 
431fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
432fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
433fee884edSDaniel Vetter }
4348664281bSPaulo Zanoni 
435b5ea642aSDaniel Vetter static void
436755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
437755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4387c463586SKeith Packard {
4399db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
440755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4417c463586SKeith Packard 
442b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
443d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
444b79480baSDaniel Vetter 
44504feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
44604feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
44704feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
44804feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
449755e9019SImre Deak 		return;
450755e9019SImre Deak 
451755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
45246c06a30SVille Syrjälä 		return;
45346c06a30SVille Syrjälä 
45491d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
45591d181ddSImre Deak 
4567c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
457755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
45846c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4593143a2bfSChris Wilson 	POSTING_READ(reg);
4607c463586SKeith Packard }
4617c463586SKeith Packard 
462b5ea642aSDaniel Vetter static void
463755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
464755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4657c463586SKeith Packard {
4669db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
467755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4687c463586SKeith Packard 
469b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
470d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
471b79480baSDaniel Vetter 
47204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
47304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
47404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
47504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
47646c06a30SVille Syrjälä 		return;
47746c06a30SVille Syrjälä 
478755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
479755e9019SImre Deak 		return;
480755e9019SImre Deak 
48191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
48291d181ddSImre Deak 
483755e9019SImre Deak 	pipestat &= ~enable_mask;
48446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4853143a2bfSChris Wilson 	POSTING_READ(reg);
4867c463586SKeith Packard }
4877c463586SKeith Packard 
48810c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
48910c59c51SImre Deak {
49010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
49110c59c51SImre Deak 
49210c59c51SImre Deak 	/*
493724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
494724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
49510c59c51SImre Deak 	 */
49610c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
49710c59c51SImre Deak 		return 0;
498724a6905SVille Syrjälä 	/*
499724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
500724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
501724a6905SVille Syrjälä 	 */
502724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
503724a6905SVille Syrjälä 		return 0;
50410c59c51SImre Deak 
50510c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
50610c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
50710c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
50810c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
50910c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
51010c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
51110c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
51210c59c51SImre Deak 
51310c59c51SImre Deak 	return enable_mask;
51410c59c51SImre Deak }
51510c59c51SImre Deak 
516755e9019SImre Deak void
517755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
518755e9019SImre Deak 		     u32 status_mask)
519755e9019SImre Deak {
520755e9019SImre Deak 	u32 enable_mask;
521755e9019SImre Deak 
52210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
52310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
52410c59c51SImre Deak 							   status_mask);
52510c59c51SImre Deak 	else
526755e9019SImre Deak 		enable_mask = status_mask << 16;
527755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
528755e9019SImre Deak }
529755e9019SImre Deak 
530755e9019SImre Deak void
531755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
532755e9019SImre Deak 		      u32 status_mask)
533755e9019SImre Deak {
534755e9019SImre Deak 	u32 enable_mask;
535755e9019SImre Deak 
53610c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
53710c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
53810c59c51SImre Deak 							   status_mask);
53910c59c51SImre Deak 	else
540755e9019SImre Deak 		enable_mask = status_mask << 16;
541755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
542755e9019SImre Deak }
543755e9019SImre Deak 
544c0e09200SDave Airlie /**
545f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
54601c66889SZhao Yakui  */
547f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
54801c66889SZhao Yakui {
5492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5501ec14ad3SChris Wilson 
551f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
552f49e38ddSJani Nikula 		return;
553f49e38ddSJani Nikula 
55413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
55501c66889SZhao Yakui 
556755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
557a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5583b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
559755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5601ec14ad3SChris Wilson 
56113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
56201c66889SZhao Yakui }
56301c66889SZhao Yakui 
564f75f3746SVille Syrjälä /*
565f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
566f75f3746SVille Syrjälä  * around the vertical blanking period.
567f75f3746SVille Syrjälä  *
568f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
569f75f3746SVille Syrjälä  *  vblank_start >= 3
570f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
571f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
572f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
573f75f3746SVille Syrjälä  *
574f75f3746SVille Syrjälä  *           start of vblank:
575f75f3746SVille Syrjälä  *           latch double buffered registers
576f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
577f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
578f75f3746SVille Syrjälä  *           |
579f75f3746SVille Syrjälä  *           |          frame start:
580f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
581f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
582f75f3746SVille Syrjälä  *           |          |
583f75f3746SVille Syrjälä  *           |          |  start of vsync:
584f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
585f75f3746SVille Syrjälä  *           |          |  |
586f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
587f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
588f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
589f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
590f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
591f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
592f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
593f75f3746SVille Syrjälä  *       |          |                                         |
594f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
595f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
596f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
597f75f3746SVille Syrjälä  *
598f75f3746SVille Syrjälä  * x  = horizontal active
599f75f3746SVille Syrjälä  * _  = horizontal blanking
600f75f3746SVille Syrjälä  * hs = horizontal sync
601f75f3746SVille Syrjälä  * va = vertical active
602f75f3746SVille Syrjälä  * vb = vertical blanking
603f75f3746SVille Syrjälä  * vs = vertical sync
604f75f3746SVille Syrjälä  * vbs = vblank_start (number)
605f75f3746SVille Syrjälä  *
606f75f3746SVille Syrjälä  * Summary:
607f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
608f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
609f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
610f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
611f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
612f75f3746SVille Syrjälä  */
613f75f3746SVille Syrjälä 
6144cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6154cdb83ecSVille Syrjälä {
6164cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6174cdb83ecSVille Syrjälä 	return 0;
6184cdb83ecSVille Syrjälä }
6194cdb83ecSVille Syrjälä 
62042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
62142f52ef8SKeith Packard  * we use as a pipe index
62242f52ef8SKeith Packard  */
623f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6240a3e67a4SJesse Barnes {
6252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6260a3e67a4SJesse Barnes 	unsigned long high_frame;
6270a3e67a4SJesse Barnes 	unsigned long low_frame;
6280b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
629391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
630391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
631fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
632391f75e2SVille Syrjälä 
6330b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6340b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6350b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6360b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6370b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
638391f75e2SVille Syrjälä 
6390b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6400b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6410b2a8e09SVille Syrjälä 
6420b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6430b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6440b2a8e09SVille Syrjälä 
6459db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6469db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6475eddb70bSChris Wilson 
6480a3e67a4SJesse Barnes 	/*
6490a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6500a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6510a3e67a4SJesse Barnes 	 * register.
6520a3e67a4SJesse Barnes 	 */
6530a3e67a4SJesse Barnes 	do {
6545eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
655391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6565eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6570a3e67a4SJesse Barnes 	} while (high1 != high2);
6580a3e67a4SJesse Barnes 
6595eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
660391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6615eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
662391f75e2SVille Syrjälä 
663391f75e2SVille Syrjälä 	/*
664391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
665391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
666391f75e2SVille Syrjälä 	 * counter against vblank start.
667391f75e2SVille Syrjälä 	 */
668edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6690a3e67a4SJesse Barnes }
6700a3e67a4SJesse Barnes 
671f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6729880b7a5SJesse Barnes {
6732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6749db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6759880b7a5SJesse Barnes 
6769880b7a5SJesse Barnes 	return I915_READ(reg);
6779880b7a5SJesse Barnes }
6789880b7a5SJesse Barnes 
679ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
680ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
681ad3543edSMario Kleiner 
682a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
683a225f079SVille Syrjälä {
684a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
685a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
686fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
687a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
68880715b2fSVille Syrjälä 	int position, vtotal;
689a225f079SVille Syrjälä 
69080715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
691a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
692a225f079SVille Syrjälä 		vtotal /= 2;
693a225f079SVille Syrjälä 
694a225f079SVille Syrjälä 	if (IS_GEN2(dev))
695a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
696a225f079SVille Syrjälä 	else
697a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
698a225f079SVille Syrjälä 
699a225f079SVille Syrjälä 	/*
70080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
70180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
702a225f079SVille Syrjälä 	 */
70380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
704a225f079SVille Syrjälä }
705a225f079SVille Syrjälä 
706f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
707abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
708abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7090af7e4dfSMario Kleiner {
710c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
711c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
712c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
713fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
7143aa18df8SVille Syrjälä 	int position;
71578e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7160af7e4dfSMario Kleiner 	bool in_vbl = true;
7170af7e4dfSMario Kleiner 	int ret = 0;
718ad3543edSMario Kleiner 	unsigned long irqflags;
7190af7e4dfSMario Kleiner 
720fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7210af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7229db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7230af7e4dfSMario Kleiner 		return 0;
7240af7e4dfSMario Kleiner 	}
7250af7e4dfSMario Kleiner 
726c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
72778e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
728c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
729c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
730c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7310af7e4dfSMario Kleiner 
732d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
733d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
734d31faf65SVille Syrjälä 		vbl_end /= 2;
735d31faf65SVille Syrjälä 		vtotal /= 2;
736d31faf65SVille Syrjälä 	}
737d31faf65SVille Syrjälä 
738c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
739c2baf4b7SVille Syrjälä 
740ad3543edSMario Kleiner 	/*
741ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
742ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
743ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
744ad3543edSMario Kleiner 	 */
745ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
746ad3543edSMario Kleiner 
747ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
748ad3543edSMario Kleiner 
749ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
750ad3543edSMario Kleiner 	if (stime)
751ad3543edSMario Kleiner 		*stime = ktime_get();
752ad3543edSMario Kleiner 
7537c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7540af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7550af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7560af7e4dfSMario Kleiner 		 */
757a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7580af7e4dfSMario Kleiner 	} else {
7590af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7600af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7610af7e4dfSMario Kleiner 		 * scanout position.
7620af7e4dfSMario Kleiner 		 */
763ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7640af7e4dfSMario Kleiner 
7653aa18df8SVille Syrjälä 		/* convert to pixel counts */
7663aa18df8SVille Syrjälä 		vbl_start *= htotal;
7673aa18df8SVille Syrjälä 		vbl_end *= htotal;
7683aa18df8SVille Syrjälä 		vtotal *= htotal;
76978e8fc6bSVille Syrjälä 
77078e8fc6bSVille Syrjälä 		/*
7717e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7727e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7737e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7747e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7757e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7767e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7777e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7787e78f1cbSVille Syrjälä 		 */
7797e78f1cbSVille Syrjälä 		if (position >= vtotal)
7807e78f1cbSVille Syrjälä 			position = vtotal - 1;
7817e78f1cbSVille Syrjälä 
7827e78f1cbSVille Syrjälä 		/*
78378e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
78478e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
78578e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
78678e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
78778e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
78878e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
78978e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
79078e8fc6bSVille Syrjälä 		 */
79178e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7923aa18df8SVille Syrjälä 	}
7933aa18df8SVille Syrjälä 
794ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
795ad3543edSMario Kleiner 	if (etime)
796ad3543edSMario Kleiner 		*etime = ktime_get();
797ad3543edSMario Kleiner 
798ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
799ad3543edSMario Kleiner 
800ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
801ad3543edSMario Kleiner 
8023aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8033aa18df8SVille Syrjälä 
8043aa18df8SVille Syrjälä 	/*
8053aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8063aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8073aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8083aa18df8SVille Syrjälä 	 * up since vbl_end.
8093aa18df8SVille Syrjälä 	 */
8103aa18df8SVille Syrjälä 	if (position >= vbl_start)
8113aa18df8SVille Syrjälä 		position -= vbl_end;
8123aa18df8SVille Syrjälä 	else
8133aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8143aa18df8SVille Syrjälä 
8157c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8163aa18df8SVille Syrjälä 		*vpos = position;
8173aa18df8SVille Syrjälä 		*hpos = 0;
8183aa18df8SVille Syrjälä 	} else {
8190af7e4dfSMario Kleiner 		*vpos = position / htotal;
8200af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8210af7e4dfSMario Kleiner 	}
8220af7e4dfSMario Kleiner 
8230af7e4dfSMario Kleiner 	/* In vblank? */
8240af7e4dfSMario Kleiner 	if (in_vbl)
8253d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8260af7e4dfSMario Kleiner 
8270af7e4dfSMario Kleiner 	return ret;
8280af7e4dfSMario Kleiner }
8290af7e4dfSMario Kleiner 
830a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
831a225f079SVille Syrjälä {
832a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
833a225f079SVille Syrjälä 	unsigned long irqflags;
834a225f079SVille Syrjälä 	int position;
835a225f079SVille Syrjälä 
836a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
837a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
838a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
839a225f079SVille Syrjälä 
840a225f079SVille Syrjälä 	return position;
841a225f079SVille Syrjälä }
842a225f079SVille Syrjälä 
843f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8440af7e4dfSMario Kleiner 			      int *max_error,
8450af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8460af7e4dfSMario Kleiner 			      unsigned flags)
8470af7e4dfSMario Kleiner {
8484041b853SChris Wilson 	struct drm_crtc *crtc;
8490af7e4dfSMario Kleiner 
8507eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8514041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8520af7e4dfSMario Kleiner 		return -EINVAL;
8530af7e4dfSMario Kleiner 	}
8540af7e4dfSMario Kleiner 
8550af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8564041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8574041b853SChris Wilson 	if (crtc == NULL) {
8584041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8594041b853SChris Wilson 		return -EINVAL;
8604041b853SChris Wilson 	}
8614041b853SChris Wilson 
862fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
8634041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8644041b853SChris Wilson 		return -EBUSY;
8654041b853SChris Wilson 	}
8660af7e4dfSMario Kleiner 
8670af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8684041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8694041b853SChris Wilson 						     vblank_time, flags,
8707da903efSVille Syrjälä 						     crtc,
871fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8720af7e4dfSMario Kleiner }
8730af7e4dfSMario Kleiner 
874d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
875f97108d1SJesse Barnes {
8762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
877b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8789270388eSDaniel Vetter 	u8 new_delay;
8799270388eSDaniel Vetter 
880d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
881f97108d1SJesse Barnes 
88273edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
88373edd18fSDaniel Vetter 
88420e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8859270388eSDaniel Vetter 
8867648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
887b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
888b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
889f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
890f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
891f97108d1SJesse Barnes 
892f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
893b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
89420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
89520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
89620e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
89720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
898b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
89920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
90020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
90120e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
90220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
903f97108d1SJesse Barnes 	}
904f97108d1SJesse Barnes 
9057648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
90620e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
907f97108d1SJesse Barnes 
908d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9099270388eSDaniel Vetter 
910f97108d1SJesse Barnes 	return;
911f97108d1SJesse Barnes }
912f97108d1SJesse Barnes 
91374cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
914549f7365SChris Wilson {
91593b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
916475553deSChris Wilson 		return;
917475553deSChris Wilson 
918bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
9199862e600SChris Wilson 
920549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
921549f7365SChris Wilson }
922549f7365SChris Wilson 
92343cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
92443cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
92531685c25SDeepak S {
92643cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
92743cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
92843cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
92931685c25SDeepak S }
93031685c25SDeepak S 
93143cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
93243cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
93343cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
93443cf3bf0SChris Wilson 			 int threshold)
93531685c25SDeepak S {
93643cf3bf0SChris Wilson 	u64 time, c0;
93731685c25SDeepak S 
93843cf3bf0SChris Wilson 	if (old->cz_clock == 0)
93943cf3bf0SChris Wilson 		return false;
94031685c25SDeepak S 
94143cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
94243cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
94331685c25SDeepak S 
94443cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
94543cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
94643cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
94743cf3bf0SChris Wilson 	 */
94843cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
94943cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
95043cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
95131685c25SDeepak S 
95243cf3bf0SChris Wilson 	return c0 >= time;
95331685c25SDeepak S }
95431685c25SDeepak S 
95543cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
95643cf3bf0SChris Wilson {
95743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
95843cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
95943cf3bf0SChris Wilson }
96043cf3bf0SChris Wilson 
96143cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
96243cf3bf0SChris Wilson {
96343cf3bf0SChris Wilson 	struct intel_rps_ei now;
96443cf3bf0SChris Wilson 	u32 events = 0;
96543cf3bf0SChris Wilson 
9666f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
96743cf3bf0SChris Wilson 		return 0;
96843cf3bf0SChris Wilson 
96943cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
97043cf3bf0SChris Wilson 	if (now.cz_clock == 0)
97143cf3bf0SChris Wilson 		return 0;
97231685c25SDeepak S 
97343cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
97443cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
97543cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9768fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
97743cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
97843cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
97931685c25SDeepak S 	}
98031685c25SDeepak S 
98143cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
98243cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
98343cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9848fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
98543cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
98643cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
98743cf3bf0SChris Wilson 	}
98843cf3bf0SChris Wilson 
98943cf3bf0SChris Wilson 	return events;
99031685c25SDeepak S }
99131685c25SDeepak S 
992f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
993f5a4c67dSChris Wilson {
994f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
995f5a4c67dSChris Wilson 	int i;
996f5a4c67dSChris Wilson 
997f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
998f5a4c67dSChris Wilson 		if (ring->irq_refcount)
999f5a4c67dSChris Wilson 			return true;
1000f5a4c67dSChris Wilson 
1001f5a4c67dSChris Wilson 	return false;
1002f5a4c67dSChris Wilson }
1003f5a4c67dSChris Wilson 
10044912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10053b8d8d91SJesse Barnes {
10062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10072d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10088d3afd7dSChris Wilson 	bool client_boost;
10098d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1010edbfdb45SPaulo Zanoni 	u32 pm_iir;
10113b8d8d91SJesse Barnes 
101259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1013d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1014d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1015d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1016d4d70aa5SImre Deak 		return;
1017d4d70aa5SImre Deak 	}
1018c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1019c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1020a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1021480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
10228d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
10238d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
102459cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10254912d041SBen Widawsky 
102660611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1027a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
102860611c13SPaulo Zanoni 
10298d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
10303b8d8d91SJesse Barnes 		return;
10313b8d8d91SJesse Barnes 
10324fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10337b9e0ae6SChris Wilson 
103443cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
103543cf3bf0SChris Wilson 
1036dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1037edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
10388d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
10398d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
10408d3afd7dSChris Wilson 
10418d3afd7dSChris Wilson 	if (client_boost) {
10428d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
10438d3afd7dSChris Wilson 		adj = 0;
10448d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1045dd75fdc8SChris Wilson 		if (adj > 0)
1046dd75fdc8SChris Wilson 			adj *= 2;
1047edcf284bSChris Wilson 		else /* CHV needs even encode values */
1048edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
10497425034aSVille Syrjälä 		/*
10507425034aSVille Syrjälä 		 * For better performance, jump directly
10517425034aSVille Syrjälä 		 * to RPe if we're below it.
10527425034aSVille Syrjälä 		 */
1053edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1054b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1055edcf284bSChris Wilson 			adj = 0;
1056edcf284bSChris Wilson 		}
1057f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1058f5a4c67dSChris Wilson 		adj = 0;
1059dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1060b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1061b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1062dd75fdc8SChris Wilson 		else
1063b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1064dd75fdc8SChris Wilson 		adj = 0;
1065dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1066dd75fdc8SChris Wilson 		if (adj < 0)
1067dd75fdc8SChris Wilson 			adj *= 2;
1068edcf284bSChris Wilson 		else /* CHV needs even encode values */
1069edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1070dd75fdc8SChris Wilson 	} else { /* unknown event */
1071edcf284bSChris Wilson 		adj = 0;
1072dd75fdc8SChris Wilson 	}
10733b8d8d91SJesse Barnes 
1074edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1075edcf284bSChris Wilson 
107679249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
107779249636SBen Widawsky 	 * interrupt
107879249636SBen Widawsky 	 */
1079edcf284bSChris Wilson 	new_delay += adj;
10808d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
108127544369SDeepak S 
1082ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10833b8d8d91SJesse Barnes 
10844fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10853b8d8d91SJesse Barnes }
10863b8d8d91SJesse Barnes 
1087e3689190SBen Widawsky 
1088e3689190SBen Widawsky /**
1089e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1090e3689190SBen Widawsky  * occurred.
1091e3689190SBen Widawsky  * @work: workqueue struct
1092e3689190SBen Widawsky  *
1093e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1094e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1095e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1096e3689190SBen Widawsky  */
1097e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1098e3689190SBen Widawsky {
10992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11002d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1101e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
110235a85ac6SBen Widawsky 	char *parity_event[6];
1103e3689190SBen Widawsky 	uint32_t misccpctl;
110435a85ac6SBen Widawsky 	uint8_t slice = 0;
1105e3689190SBen Widawsky 
1106e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1107e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1108e3689190SBen Widawsky 	 * any time we access those registers.
1109e3689190SBen Widawsky 	 */
1110e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1111e3689190SBen Widawsky 
111235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
111335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
111435a85ac6SBen Widawsky 		goto out;
111535a85ac6SBen Widawsky 
1116e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1117e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1118e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1119e3689190SBen Widawsky 
112035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
112135a85ac6SBen Widawsky 		u32 reg;
112235a85ac6SBen Widawsky 
112335a85ac6SBen Widawsky 		slice--;
112435a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
112535a85ac6SBen Widawsky 			break;
112635a85ac6SBen Widawsky 
112735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
112835a85ac6SBen Widawsky 
112935a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
113035a85ac6SBen Widawsky 
113135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1132e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1133e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1134e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1135e3689190SBen Widawsky 
113635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
113735a85ac6SBen Widawsky 		POSTING_READ(reg);
1138e3689190SBen Widawsky 
1139cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1140e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1141e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1142e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
114335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
114435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1145e3689190SBen Widawsky 
11465bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1147e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1148e3689190SBen Widawsky 
114935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
115035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1151e3689190SBen Widawsky 
115235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1153e3689190SBen Widawsky 		kfree(parity_event[3]);
1154e3689190SBen Widawsky 		kfree(parity_event[2]);
1155e3689190SBen Widawsky 		kfree(parity_event[1]);
1156e3689190SBen Widawsky 	}
1157e3689190SBen Widawsky 
115835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
115935a85ac6SBen Widawsky 
116035a85ac6SBen Widawsky out:
116135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
11624cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1163480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11644cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
116535a85ac6SBen Widawsky 
116635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
116735a85ac6SBen Widawsky }
116835a85ac6SBen Widawsky 
116935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1170e3689190SBen Widawsky {
11712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1172e3689190SBen Widawsky 
1173040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1174e3689190SBen Widawsky 		return;
1175e3689190SBen Widawsky 
1176d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1177480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1178d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1179e3689190SBen Widawsky 
118035a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
118135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
118235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
118335a85ac6SBen Widawsky 
118435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
118535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
118635a85ac6SBen Widawsky 
1187a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1188e3689190SBen Widawsky }
1189e3689190SBen Widawsky 
1190f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1191f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1192f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1193f1af8fc1SPaulo Zanoni {
1194f1af8fc1SPaulo Zanoni 	if (gt_iir &
1195f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
119674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1197f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
119874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1199f1af8fc1SPaulo Zanoni }
1200f1af8fc1SPaulo Zanoni 
1201e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1202e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1203e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1204e7b4c6b1SDaniel Vetter {
1205e7b4c6b1SDaniel Vetter 
1206cc609d5dSBen Widawsky 	if (gt_iir &
1207cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
120874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1209cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
121074cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1211cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
121274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1213e7b4c6b1SDaniel Vetter 
1214cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1215cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1216aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1217aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1218e3689190SBen Widawsky 
121935a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
122035a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1221e7b4c6b1SDaniel Vetter }
1222e7b4c6b1SDaniel Vetter 
122374cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1224abd58f01SBen Widawsky 				       u32 master_ctl)
1225abd58f01SBen Widawsky {
1226abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1227abd58f01SBen Widawsky 
1228abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
122974cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1230abd58f01SBen Widawsky 		if (tmp) {
1231cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1232abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1233e981e7b1SThomas Daniel 
123474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
123574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
123674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
123774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1238e981e7b1SThomas Daniel 
123974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
124074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
124174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
124274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1243abd58f01SBen Widawsky 		} else
1244abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1245abd58f01SBen Widawsky 	}
1246abd58f01SBen Widawsky 
124785f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
124874cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1249abd58f01SBen Widawsky 		if (tmp) {
1250cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1251abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1252e981e7b1SThomas Daniel 
125374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
125474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
125574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
125674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1257e981e7b1SThomas Daniel 
125874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
125974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
126074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
126174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1262abd58f01SBen Widawsky 		} else
1263abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1264abd58f01SBen Widawsky 	}
1265abd58f01SBen Widawsky 
126674cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
126774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
126874cdb337SChris Wilson 		if (tmp) {
126974cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
127074cdb337SChris Wilson 			ret = IRQ_HANDLED;
127174cdb337SChris Wilson 
127274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
127374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
127474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
127574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
127674cdb337SChris Wilson 		} else
127774cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
127874cdb337SChris Wilson 	}
127974cdb337SChris Wilson 
12800961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
128174cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12820961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1283cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12840961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
128538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1286c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12870961021aSBen Widawsky 		} else
12880961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12890961021aSBen Widawsky 	}
12900961021aSBen Widawsky 
1291abd58f01SBen Widawsky 	return ret;
1292abd58f01SBen Widawsky }
1293abd58f01SBen Widawsky 
129463c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
129563c88d22SImre Deak {
129663c88d22SImre Deak 	switch (port) {
129763c88d22SImre Deak 	case PORT_A:
1298195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
129963c88d22SImre Deak 	case PORT_B:
130063c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
130163c88d22SImre Deak 	case PORT_C:
130263c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
130363c88d22SImre Deak 	default:
130463c88d22SImre Deak 		return false;
130563c88d22SImre Deak 	}
130663c88d22SImre Deak }
130763c88d22SImre Deak 
13086dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
13096dbf30ceSVille Syrjälä {
13106dbf30ceSVille Syrjälä 	switch (port) {
13116dbf30ceSVille Syrjälä 	case PORT_E:
13126dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
13136dbf30ceSVille Syrjälä 	default:
13146dbf30ceSVille Syrjälä 		return false;
13156dbf30ceSVille Syrjälä 	}
13166dbf30ceSVille Syrjälä }
13176dbf30ceSVille Syrjälä 
131874c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
131974c0b395SVille Syrjälä {
132074c0b395SVille Syrjälä 	switch (port) {
132174c0b395SVille Syrjälä 	case PORT_A:
132274c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
132374c0b395SVille Syrjälä 	case PORT_B:
132474c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
132574c0b395SVille Syrjälä 	case PORT_C:
132674c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
132774c0b395SVille Syrjälä 	case PORT_D:
132874c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
132974c0b395SVille Syrjälä 	default:
133074c0b395SVille Syrjälä 		return false;
133174c0b395SVille Syrjälä 	}
133274c0b395SVille Syrjälä }
133374c0b395SVille Syrjälä 
1334e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1335e4ce95aaSVille Syrjälä {
1336e4ce95aaSVille Syrjälä 	switch (port) {
1337e4ce95aaSVille Syrjälä 	case PORT_A:
1338e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1339e4ce95aaSVille Syrjälä 	default:
1340e4ce95aaSVille Syrjälä 		return false;
1341e4ce95aaSVille Syrjälä 	}
1342e4ce95aaSVille Syrjälä }
1343e4ce95aaSVille Syrjälä 
1344676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
134513cf5504SDave Airlie {
134613cf5504SDave Airlie 	switch (port) {
134713cf5504SDave Airlie 	case PORT_B:
1348676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
134913cf5504SDave Airlie 	case PORT_C:
1350676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
135113cf5504SDave Airlie 	case PORT_D:
1352676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1353676574dfSJani Nikula 	default:
1354676574dfSJani Nikula 		return false;
135513cf5504SDave Airlie 	}
135613cf5504SDave Airlie }
135713cf5504SDave Airlie 
1358676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
135913cf5504SDave Airlie {
136013cf5504SDave Airlie 	switch (port) {
136113cf5504SDave Airlie 	case PORT_B:
1362676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
136313cf5504SDave Airlie 	case PORT_C:
1364676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
136513cf5504SDave Airlie 	case PORT_D:
1366676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1367676574dfSJani Nikula 	default:
1368676574dfSJani Nikula 		return false;
136913cf5504SDave Airlie 	}
137013cf5504SDave Airlie }
137113cf5504SDave Airlie 
137242db67d6SVille Syrjälä /*
137342db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
137442db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
137542db67d6SVille Syrjälä  * hotplug detection results from several registers.
137642db67d6SVille Syrjälä  *
137742db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
137842db67d6SVille Syrjälä  */
1379fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
13808c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1381fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1382fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1383676574dfSJani Nikula {
13848c841e57SJani Nikula 	enum port port;
1385676574dfSJani Nikula 	int i;
1386676574dfSJani Nikula 
1387676574dfSJani Nikula 	for_each_hpd_pin(i) {
13888c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
13898c841e57SJani Nikula 			continue;
13908c841e57SJani Nikula 
1391676574dfSJani Nikula 		*pin_mask |= BIT(i);
1392676574dfSJani Nikula 
1393cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1394cc24fcdcSImre Deak 			continue;
1395cc24fcdcSImre Deak 
1396fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1397676574dfSJani Nikula 			*long_mask |= BIT(i);
1398676574dfSJani Nikula 	}
1399676574dfSJani Nikula 
1400676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1401676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1402676574dfSJani Nikula 
1403676574dfSJani Nikula }
1404676574dfSJani Nikula 
1405515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1406515ac2bbSDaniel Vetter {
14072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
140828c70f16SDaniel Vetter 
140928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1410515ac2bbSDaniel Vetter }
1411515ac2bbSDaniel Vetter 
1412ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1413ce99c256SDaniel Vetter {
14142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14159ee32feaSDaniel Vetter 
14169ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1417ce99c256SDaniel Vetter }
1418ce99c256SDaniel Vetter 
14198bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1420277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1421eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1422eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14238bc5e955SDaniel Vetter 					 uint32_t crc4)
14248bf1e9f1SShuang He {
14258bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14268bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14278bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1428ac2300d4SDamien Lespiau 	int head, tail;
1429b2c88f5bSDamien Lespiau 
1430d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1431d538bbdfSDamien Lespiau 
14320c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1433d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
143434273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
14350c912c79SDamien Lespiau 		return;
14360c912c79SDamien Lespiau 	}
14370c912c79SDamien Lespiau 
1438d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1439d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1440b2c88f5bSDamien Lespiau 
1441b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1442d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1443b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1444b2c88f5bSDamien Lespiau 		return;
1445b2c88f5bSDamien Lespiau 	}
1446b2c88f5bSDamien Lespiau 
1447b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14488bf1e9f1SShuang He 
14498bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1450eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1451eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1452eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1453eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1454eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1455b2c88f5bSDamien Lespiau 
1456b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1457d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1458d538bbdfSDamien Lespiau 
1459d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
146007144428SDamien Lespiau 
146107144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14628bf1e9f1SShuang He }
1463277de95eSDaniel Vetter #else
1464277de95eSDaniel Vetter static inline void
1465277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1466277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1467277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1468277de95eSDaniel Vetter 			     uint32_t crc4) {}
1469277de95eSDaniel Vetter #endif
1470eba94eb9SDaniel Vetter 
1471277de95eSDaniel Vetter 
1472277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14735a69b89fSDaniel Vetter {
14745a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14755a69b89fSDaniel Vetter 
1476277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14775a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14785a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14795a69b89fSDaniel Vetter }
14805a69b89fSDaniel Vetter 
1481277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1482eba94eb9SDaniel Vetter {
1483eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1484eba94eb9SDaniel Vetter 
1485277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1486eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1487eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1488eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1489eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14908bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1491eba94eb9SDaniel Vetter }
14925b3a856bSDaniel Vetter 
1493277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14945b3a856bSDaniel Vetter {
14955b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14960b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14970b5c5ed0SDaniel Vetter 
14980b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14990b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15000b5c5ed0SDaniel Vetter 	else
15010b5c5ed0SDaniel Vetter 		res1 = 0;
15020b5c5ed0SDaniel Vetter 
15030b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15040b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15050b5c5ed0SDaniel Vetter 	else
15060b5c5ed0SDaniel Vetter 		res2 = 0;
15075b3a856bSDaniel Vetter 
1508277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15090b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15100b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15110b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15120b5c5ed0SDaniel Vetter 				     res1, res2);
15135b3a856bSDaniel Vetter }
15148bf1e9f1SShuang He 
15151403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15161403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15171403c0d4SPaulo Zanoni  * the work queue. */
15181403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1519baf02a1fSBen Widawsky {
1520a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
152159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1522480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1523d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1524d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
15252adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
152641a05a3aSDaniel Vetter 		}
1527d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1528d4d70aa5SImre Deak 	}
1529baf02a1fSBen Widawsky 
1530c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1531c9a9a268SImre Deak 		return;
1532c9a9a268SImre Deak 
15331403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
153412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
153574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
153612638c57SBen Widawsky 
1537aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1538aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
153912638c57SBen Widawsky 	}
15401403c0d4SPaulo Zanoni }
1541baf02a1fSBen Widawsky 
15428d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
15438d7849dbSVille Syrjälä {
15448d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
15458d7849dbSVille Syrjälä 		return false;
15468d7849dbSVille Syrjälä 
15478d7849dbSVille Syrjälä 	return true;
15488d7849dbSVille Syrjälä }
15498d7849dbSVille Syrjälä 
1550c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15517e231dbeSJesse Barnes {
1552c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
155391d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15547e231dbeSJesse Barnes 	int pipe;
15557e231dbeSJesse Barnes 
155658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1557055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
155891d181ddSImre Deak 		int reg;
1559bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
156091d181ddSImre Deak 
1561bbb5eebfSDaniel Vetter 		/*
1562bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1563bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1564bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1565bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1566bbb5eebfSDaniel Vetter 		 * handle.
1567bbb5eebfSDaniel Vetter 		 */
15680f239f4cSDaniel Vetter 
15690f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
15700f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1571bbb5eebfSDaniel Vetter 
1572bbb5eebfSDaniel Vetter 		switch (pipe) {
1573bbb5eebfSDaniel Vetter 		case PIPE_A:
1574bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1575bbb5eebfSDaniel Vetter 			break;
1576bbb5eebfSDaniel Vetter 		case PIPE_B:
1577bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1578bbb5eebfSDaniel Vetter 			break;
15793278f67fSVille Syrjälä 		case PIPE_C:
15803278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
15813278f67fSVille Syrjälä 			break;
1582bbb5eebfSDaniel Vetter 		}
1583bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1584bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1585bbb5eebfSDaniel Vetter 
1586bbb5eebfSDaniel Vetter 		if (!mask)
158791d181ddSImre Deak 			continue;
158891d181ddSImre Deak 
158991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1590bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1591bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15927e231dbeSJesse Barnes 
15937e231dbeSJesse Barnes 		/*
15947e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15957e231dbeSJesse Barnes 		 */
159691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
159791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15987e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15997e231dbeSJesse Barnes 	}
160058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16017e231dbeSJesse Barnes 
1602055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1603d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1604d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1605d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
160631acc7f5SJesse Barnes 
1607579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
160831acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
160931acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
161031acc7f5SJesse Barnes 		}
16114356d586SDaniel Vetter 
16124356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1613277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16142d9d2b0bSVille Syrjälä 
16151f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
16161f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
161731acc7f5SJesse Barnes 	}
161831acc7f5SJesse Barnes 
1619c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1620c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1621c1874ed7SImre Deak }
1622c1874ed7SImre Deak 
162316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
162416c6c56bSVille Syrjälä {
162516c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
162616c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
162742db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
162816c6c56bSVille Syrjälä 
16290d2e4297SJani Nikula 	if (!hotplug_status)
16300d2e4297SJani Nikula 		return;
16310d2e4297SJani Nikula 
16323ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
16333ff60f89SOscar Mateo 	/*
16343ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
16353ff60f89SOscar Mateo 	 * may miss hotplug events.
16363ff60f89SOscar Mateo 	 */
16373ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
16383ff60f89SOscar Mateo 
16394bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
164016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
164116c6c56bSVille Syrjälä 
1642fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1643fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1644fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1645676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1646369712e8SJani Nikula 
1647369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1648369712e8SJani Nikula 			dp_aux_irq_handler(dev);
164916c6c56bSVille Syrjälä 	} else {
165016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
165116c6c56bSVille Syrjälä 
1652fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1653fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1654fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1655676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
165616c6c56bSVille Syrjälä 	}
16573ff60f89SOscar Mateo }
165816c6c56bSVille Syrjälä 
1659c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1660c1874ed7SImre Deak {
166145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
16622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1663c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1664c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1665c1874ed7SImre Deak 
16662dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16672dd2a883SImre Deak 		return IRQ_NONE;
16682dd2a883SImre Deak 
1669c1874ed7SImre Deak 	while (true) {
16703ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
16713ff60f89SOscar Mateo 
1672c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
16733ff60f89SOscar Mateo 		if (gt_iir)
16743ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
16753ff60f89SOscar Mateo 
1676c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
16773ff60f89SOscar Mateo 		if (pm_iir)
16783ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
16793ff60f89SOscar Mateo 
16803ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
16813ff60f89SOscar Mateo 		if (iir) {
16823ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
16833ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
16843ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
16853ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
16863ff60f89SOscar Mateo 		}
1687c1874ed7SImre Deak 
1688c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1689c1874ed7SImre Deak 			goto out;
1690c1874ed7SImre Deak 
1691c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1692c1874ed7SImre Deak 
16933ff60f89SOscar Mateo 		if (gt_iir)
1694c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
169560611c13SPaulo Zanoni 		if (pm_iir)
1696d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16973ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16983ff60f89SOscar Mateo 		 * signalled in iir */
16993ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
17007e231dbeSJesse Barnes 	}
17017e231dbeSJesse Barnes 
17027e231dbeSJesse Barnes out:
17037e231dbeSJesse Barnes 	return ret;
17047e231dbeSJesse Barnes }
17057e231dbeSJesse Barnes 
170643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
170743f328d7SVille Syrjälä {
170845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
170943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
171043f328d7SVille Syrjälä 	u32 master_ctl, iir;
171143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
171243f328d7SVille Syrjälä 
17132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17142dd2a883SImre Deak 		return IRQ_NONE;
17152dd2a883SImre Deak 
17168e5fd599SVille Syrjälä 	for (;;) {
17178e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17183278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
17193278f67fSVille Syrjälä 
17203278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17218e5fd599SVille Syrjälä 			break;
172243f328d7SVille Syrjälä 
172327b6c122SOscar Mateo 		ret = IRQ_HANDLED;
172427b6c122SOscar Mateo 
172543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
172643f328d7SVille Syrjälä 
172727b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
172827b6c122SOscar Mateo 
172927b6c122SOscar Mateo 		if (iir) {
173027b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
173127b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
173227b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
173327b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
173427b6c122SOscar Mateo 		}
173527b6c122SOscar Mateo 
173674cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
173743f328d7SVille Syrjälä 
173827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
173927b6c122SOscar Mateo 		 * signalled in iir */
17403278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
174143f328d7SVille Syrjälä 
174243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
174343f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
17448e5fd599SVille Syrjälä 	}
17453278f67fSVille Syrjälä 
174643f328d7SVille Syrjälä 	return ret;
174743f328d7SVille Syrjälä }
174843f328d7SVille Syrjälä 
174940e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
175040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1751776ad806SJesse Barnes {
175240e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
175342db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1754776ad806SJesse Barnes 
175513cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
175613cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
175713cf5504SDave Airlie 
1758fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
175940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1760fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
176140e56410SVille Syrjälä 
1762676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1763aaf5ec2eSSonika Jindal }
176491d131d2SDaniel Vetter 
176540e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
176640e56410SVille Syrjälä {
176740e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
176840e56410SVille Syrjälä 	int pipe;
176940e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
177040e56410SVille Syrjälä 
177140e56410SVille Syrjälä 	if (hotplug_trigger)
177240e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
177340e56410SVille Syrjälä 
1774cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1775cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1776776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1777cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1778cfc33bf7SVille Syrjälä 				 port_name(port));
1779cfc33bf7SVille Syrjälä 	}
1780776ad806SJesse Barnes 
1781ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1782ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1783ce99c256SDaniel Vetter 
1784776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1785515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1786776ad806SJesse Barnes 
1787776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1788776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1789776ad806SJesse Barnes 
1790776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1791776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1792776ad806SJesse Barnes 
1793776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1794776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1795776ad806SJesse Barnes 
17969db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1797055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
17989db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17999db4a9c7SJesse Barnes 					 pipe_name(pipe),
18009db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1801776ad806SJesse Barnes 
1802776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1803776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1804776ad806SJesse Barnes 
1805776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1806776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1807776ad806SJesse Barnes 
1808776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18091f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18108664281bSPaulo Zanoni 
18118664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18121f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
18138664281bSPaulo Zanoni }
18148664281bSPaulo Zanoni 
18158664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18168664281bSPaulo Zanoni {
18178664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18188664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18195a69b89fSDaniel Vetter 	enum pipe pipe;
18208664281bSPaulo Zanoni 
1821de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1822de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1823de032bf4SPaulo Zanoni 
1824055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18251f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
18261f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
18278664281bSPaulo Zanoni 
18285a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
18295a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1830277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
18315a69b89fSDaniel Vetter 			else
1832277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
18335a69b89fSDaniel Vetter 		}
18345a69b89fSDaniel Vetter 	}
18358bf1e9f1SShuang He 
18368664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18378664281bSPaulo Zanoni }
18388664281bSPaulo Zanoni 
18398664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
18408664281bSPaulo Zanoni {
18418664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18428664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
18438664281bSPaulo Zanoni 
1844de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1845de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1846de032bf4SPaulo Zanoni 
18478664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
18481f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18498664281bSPaulo Zanoni 
18508664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
18511f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
18528664281bSPaulo Zanoni 
18538664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
18541f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
18558664281bSPaulo Zanoni 
18568664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1857776ad806SJesse Barnes }
1858776ad806SJesse Barnes 
185923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
186023e81d69SAdam Jackson {
18612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
186223e81d69SAdam Jackson 	int pipe;
18636dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1864aaf5ec2eSSonika Jindal 
186540e56410SVille Syrjälä 	if (hotplug_trigger)
186640e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
186791d131d2SDaniel Vetter 
1868cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1869cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
187023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1871cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1872cfc33bf7SVille Syrjälä 				 port_name(port));
1873cfc33bf7SVille Syrjälä 	}
187423e81d69SAdam Jackson 
187523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1876ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
187723e81d69SAdam Jackson 
187823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1879515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
188023e81d69SAdam Jackson 
188123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
188223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
188323e81d69SAdam Jackson 
188423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
188523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
188623e81d69SAdam Jackson 
188723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1888055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
188923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
189023e81d69SAdam Jackson 					 pipe_name(pipe),
189123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18928664281bSPaulo Zanoni 
18938664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18948664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
189523e81d69SAdam Jackson }
189623e81d69SAdam Jackson 
18976dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
18986dbf30ceSVille Syrjälä {
18996dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
19006dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19016dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19026dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19036dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19046dbf30ceSVille Syrjälä 
19056dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19066dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19076dbf30ceSVille Syrjälä 
19086dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19096dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19106dbf30ceSVille Syrjälä 
19116dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19126dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
191374c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19146dbf30ceSVille Syrjälä 	}
19156dbf30ceSVille Syrjälä 
19166dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19176dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19186dbf30ceSVille Syrjälä 
19196dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19206dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19216dbf30ceSVille Syrjälä 
19226dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
19236dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
19246dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19256dbf30ceSVille Syrjälä 	}
19266dbf30ceSVille Syrjälä 
19276dbf30ceSVille Syrjälä 	if (pin_mask)
19286dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
19296dbf30ceSVille Syrjälä 
19306dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
19316dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
19326dbf30ceSVille Syrjälä }
19336dbf30ceSVille Syrjälä 
193440e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
193540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1936c008bc6eSPaulo Zanoni {
193740e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
1938e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1939e4ce95aaSVille Syrjälä 
1940e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1941e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1942e4ce95aaSVille Syrjälä 
1943e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
194440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1945e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
194640e56410SVille Syrjälä 
1947e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1948e4ce95aaSVille Syrjälä }
1949c008bc6eSPaulo Zanoni 
195040e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
195140e56410SVille Syrjälä {
195240e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
195340e56410SVille Syrjälä 	enum pipe pipe;
195440e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
195540e56410SVille Syrjälä 
195640e56410SVille Syrjälä 	if (hotplug_trigger)
195740e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
195840e56410SVille Syrjälä 
1959c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1960c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1961c008bc6eSPaulo Zanoni 
1962c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1963c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1964c008bc6eSPaulo Zanoni 
1965c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1966c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1967c008bc6eSPaulo Zanoni 
1968055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1969d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1970d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1971d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1972c008bc6eSPaulo Zanoni 
197340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19741f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1975c008bc6eSPaulo Zanoni 
197640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
197740da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
19785b3a856bSDaniel Vetter 
197940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
198040da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
198140da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
198240da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1983c008bc6eSPaulo Zanoni 		}
1984c008bc6eSPaulo Zanoni 	}
1985c008bc6eSPaulo Zanoni 
1986c008bc6eSPaulo Zanoni 	/* check event from PCH */
1987c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1988c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1989c008bc6eSPaulo Zanoni 
1990c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1991c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1992c008bc6eSPaulo Zanoni 		else
1993c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1994c008bc6eSPaulo Zanoni 
1995c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1996c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1997c008bc6eSPaulo Zanoni 	}
1998c008bc6eSPaulo Zanoni 
1999c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2000c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2001c008bc6eSPaulo Zanoni }
2002c008bc6eSPaulo Zanoni 
20039719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20049719fb98SPaulo Zanoni {
20059719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
200607d27e20SDamien Lespiau 	enum pipe pipe;
200723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
200823bb4cb5SVille Syrjälä 
200940e56410SVille Syrjälä 	if (hotplug_trigger)
201040e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
20119719fb98SPaulo Zanoni 
20129719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20139719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20149719fb98SPaulo Zanoni 
20159719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20169719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20179719fb98SPaulo Zanoni 
20189719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20199719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20209719fb98SPaulo Zanoni 
2021055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2022d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2023d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2024d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
202540da17c2SDaniel Vetter 
202640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
202707d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
202807d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
202907d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20309719fb98SPaulo Zanoni 		}
20319719fb98SPaulo Zanoni 	}
20329719fb98SPaulo Zanoni 
20339719fb98SPaulo Zanoni 	/* check event from PCH */
20349719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20359719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20369719fb98SPaulo Zanoni 
20379719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20389719fb98SPaulo Zanoni 
20399719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20409719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20419719fb98SPaulo Zanoni 	}
20429719fb98SPaulo Zanoni }
20439719fb98SPaulo Zanoni 
204472c90f62SOscar Mateo /*
204572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
204672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
204772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
204872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
204972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
205072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
205172c90f62SOscar Mateo  */
2052f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2053b1f14ad0SJesse Barnes {
205445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2056f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20570e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2058b1f14ad0SJesse Barnes 
20592dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20602dd2a883SImre Deak 		return IRQ_NONE;
20612dd2a883SImre Deak 
20628664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20638664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2064907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20658664281bSPaulo Zanoni 
2066b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2067b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2068b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
206923a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20700e43406bSChris Wilson 
207144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
207244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
207344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
207444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
207544498aeaSPaulo Zanoni 	 * due to its back queue). */
2076ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
207744498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
207844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
207944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2080ab5c608bSBen Widawsky 	}
208144498aeaSPaulo Zanoni 
208272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
208372c90f62SOscar Mateo 
20840e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
20850e43406bSChris Wilson 	if (gt_iir) {
208672c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
208772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2088d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
20890e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2090d8fc8a47SPaulo Zanoni 		else
2091d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
20920e43406bSChris Wilson 	}
2093b1f14ad0SJesse Barnes 
2094b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
20950e43406bSChris Wilson 	if (de_iir) {
209672c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
209772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2098f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
20999719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2100f1af8fc1SPaulo Zanoni 		else
2101f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21020e43406bSChris Wilson 	}
21030e43406bSChris Wilson 
2104f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2105f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21060e43406bSChris Wilson 		if (pm_iir) {
2107b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21080e43406bSChris Wilson 			ret = IRQ_HANDLED;
210972c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21100e43406bSChris Wilson 		}
2111f1af8fc1SPaulo Zanoni 	}
2112b1f14ad0SJesse Barnes 
2113b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2114b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2115ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
211644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
211744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2118ab5c608bSBen Widawsky 	}
2119b1f14ad0SJesse Barnes 
2120b1f14ad0SJesse Barnes 	return ret;
2121b1f14ad0SJesse Barnes }
2122b1f14ad0SJesse Barnes 
212340e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
212440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2125d04a492dSShashank Sharma {
2126cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2127cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2128d04a492dSShashank Sharma 
2129*a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2130*a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2131d04a492dSShashank Sharma 
2132cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
213340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2134cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
213540e56410SVille Syrjälä 
2136475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2137d04a492dSShashank Sharma }
2138d04a492dSShashank Sharma 
2139abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2140abd58f01SBen Widawsky {
2141abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2142abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2143abd58f01SBen Widawsky 	u32 master_ctl;
2144abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2145abd58f01SBen Widawsky 	uint32_t tmp = 0;
2146c42664ccSDaniel Vetter 	enum pipe pipe;
214788e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
214888e04703SJesse Barnes 
21492dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21502dd2a883SImre Deak 		return IRQ_NONE;
21512dd2a883SImre Deak 
215288e04703SJesse Barnes 	if (IS_GEN9(dev))
215388e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
215488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2155abd58f01SBen Widawsky 
2156cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2157abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2158abd58f01SBen Widawsky 	if (!master_ctl)
2159abd58f01SBen Widawsky 		return IRQ_NONE;
2160abd58f01SBen Widawsky 
2161cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2162abd58f01SBen Widawsky 
216338cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
216438cc46d7SOscar Mateo 
216574cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2166abd58f01SBen Widawsky 
2167abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2168abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2169abd58f01SBen Widawsky 		if (tmp) {
2170abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2171abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
217238cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
217338cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
217438cc46d7SOscar Mateo 			else
217538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2176abd58f01SBen Widawsky 		}
217738cc46d7SOscar Mateo 		else
217838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2179abd58f01SBen Widawsky 	}
2180abd58f01SBen Widawsky 
21816d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21826d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21836d766f02SDaniel Vetter 		if (tmp) {
2184d04a492dSShashank Sharma 			bool found = false;
2185cebd87a0SVille Syrjälä 			u32 hotplug_trigger = 0;
2186cebd87a0SVille Syrjälä 
2187cebd87a0SVille Syrjälä 			if (IS_BROXTON(dev_priv))
2188cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2189cebd87a0SVille Syrjälä 			else if (IS_BROADWELL(dev_priv))
2190cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2191d04a492dSShashank Sharma 
21926d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21936d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
219488e04703SJesse Barnes 
2195d04a492dSShashank Sharma 			if (tmp & aux_mask) {
219638cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2197d04a492dSShashank Sharma 				found = true;
2198d04a492dSShashank Sharma 			}
2199d04a492dSShashank Sharma 
220040e56410SVille Syrjälä 			if (hotplug_trigger) {
220140e56410SVille Syrjälä 				if (IS_BROXTON(dev))
220240e56410SVille Syrjälä 					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
220340e56410SVille Syrjälä 				else
220440e56410SVille Syrjälä 					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2205d04a492dSShashank Sharma 				found = true;
2206d04a492dSShashank Sharma 			}
2207d04a492dSShashank Sharma 
22089e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
22099e63743eSShashank Sharma 				gmbus_irq_handler(dev);
22109e63743eSShashank Sharma 				found = true;
22119e63743eSShashank Sharma 			}
22129e63743eSShashank Sharma 
2213d04a492dSShashank Sharma 			if (!found)
221438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22156d766f02SDaniel Vetter 		}
221638cc46d7SOscar Mateo 		else
221738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22186d766f02SDaniel Vetter 	}
22196d766f02SDaniel Vetter 
2220055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2221770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2222abd58f01SBen Widawsky 
2223c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2224c42664ccSDaniel Vetter 			continue;
2225c42664ccSDaniel Vetter 
2226abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
222738cc46d7SOscar Mateo 		if (pipe_iir) {
222838cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
222938cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2230770de83dSDamien Lespiau 
2231d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2232d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2233d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2234abd58f01SBen Widawsky 
2235770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2236770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2237770de83dSDamien Lespiau 			else
2238770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2239770de83dSDamien Lespiau 
2240770de83dSDamien Lespiau 			if (flip_done) {
2241abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2242abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2243abd58f01SBen Widawsky 			}
2244abd58f01SBen Widawsky 
22450fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22460fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22470fbe7870SDaniel Vetter 
22481f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
22491f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
22501f7247c0SDaniel Vetter 								    pipe);
225138d83c96SDaniel Vetter 
2252770de83dSDamien Lespiau 
2253770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2254770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2255770de83dSDamien Lespiau 			else
2256770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2257770de83dSDamien Lespiau 
2258770de83dSDamien Lespiau 			if (fault_errors)
225930100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
226030100f2bSDaniel Vetter 					  pipe_name(pipe),
226130100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2262c42664ccSDaniel Vetter 		} else
2263abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2264abd58f01SBen Widawsky 	}
2265abd58f01SBen Widawsky 
2266266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2267266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
226892d03a80SDaniel Vetter 		/*
226992d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
227092d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
227192d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
227292d03a80SDaniel Vetter 		 */
227392d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
227492d03a80SDaniel Vetter 		if (pch_iir) {
227592d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
227692d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
22776dbf30ceSVille Syrjälä 
22786dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
22796dbf30ceSVille Syrjälä 				spt_irq_handler(dev, pch_iir);
22806dbf30ceSVille Syrjälä 			else
228138cc46d7SOscar Mateo 				cpt_irq_handler(dev, pch_iir);
228238cc46d7SOscar Mateo 		} else
228338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
228438cc46d7SOscar Mateo 
228592d03a80SDaniel Vetter 	}
228692d03a80SDaniel Vetter 
2287cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2288cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2289abd58f01SBen Widawsky 
2290abd58f01SBen Widawsky 	return ret;
2291abd58f01SBen Widawsky }
2292abd58f01SBen Widawsky 
229317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
229417e1df07SDaniel Vetter 			       bool reset_completed)
229517e1df07SDaniel Vetter {
2296a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
229717e1df07SDaniel Vetter 	int i;
229817e1df07SDaniel Vetter 
229917e1df07SDaniel Vetter 	/*
230017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
230117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
230217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
230317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
230417e1df07SDaniel Vetter 	 */
230517e1df07SDaniel Vetter 
230617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
230717e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
230817e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
230917e1df07SDaniel Vetter 
231017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
231117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
231217e1df07SDaniel Vetter 
231317e1df07SDaniel Vetter 	/*
231417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
231517e1df07SDaniel Vetter 	 * reset state is cleared.
231617e1df07SDaniel Vetter 	 */
231717e1df07SDaniel Vetter 	if (reset_completed)
231817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
231917e1df07SDaniel Vetter }
232017e1df07SDaniel Vetter 
23218a905236SJesse Barnes /**
2322b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
23238a905236SJesse Barnes  *
23248a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23258a905236SJesse Barnes  * was detected.
23268a905236SJesse Barnes  */
2327b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
23288a905236SJesse Barnes {
2329b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2330b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2331cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2332cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2333cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
233417e1df07SDaniel Vetter 	int ret;
23358a905236SJesse Barnes 
23365bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23378a905236SJesse Barnes 
23387db0ba24SDaniel Vetter 	/*
23397db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23407db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23417db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23427db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23437db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23447db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23457db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23467db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23477db0ba24SDaniel Vetter 	 */
23487db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
234944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23505bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23517db0ba24SDaniel Vetter 				   reset_event);
23521f83fee0SDaniel Vetter 
235317e1df07SDaniel Vetter 		/*
2354f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2355f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2356f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2357f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2358f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2359f454c694SImre Deak 		 */
2360f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
23617514747dSVille Syrjälä 
23627514747dSVille Syrjälä 		intel_prepare_reset(dev);
23637514747dSVille Syrjälä 
2364f454c694SImre Deak 		/*
236517e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
236617e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
236717e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
236817e1df07SDaniel Vetter 		 * deadlocks with the reset work.
236917e1df07SDaniel Vetter 		 */
2370f69061beSDaniel Vetter 		ret = i915_reset(dev);
2371f69061beSDaniel Vetter 
23727514747dSVille Syrjälä 		intel_finish_reset(dev);
237317e1df07SDaniel Vetter 
2374f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2375f454c694SImre Deak 
2376f69061beSDaniel Vetter 		if (ret == 0) {
2377f69061beSDaniel Vetter 			/*
2378f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2379f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2380f69061beSDaniel Vetter 			 * complete.
2381f69061beSDaniel Vetter 			 *
2382f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2383f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2384f69061beSDaniel Vetter 			 * updates before
2385f69061beSDaniel Vetter 			 * the counter increment.
2386f69061beSDaniel Vetter 			 */
23874e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2388f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2389f69061beSDaniel Vetter 
23905bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2391f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23921f83fee0SDaniel Vetter 		} else {
23932ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2394f316a42cSBen Gamari 		}
23951f83fee0SDaniel Vetter 
239617e1df07SDaniel Vetter 		/*
239717e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
239817e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
239917e1df07SDaniel Vetter 		 */
240017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2401f316a42cSBen Gamari 	}
24028a905236SJesse Barnes }
24038a905236SJesse Barnes 
240435aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2405c0e09200SDave Airlie {
24068a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2407bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
240863eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2409050ee91fSBen Widawsky 	int pipe, i;
241063eeaf38SJesse Barnes 
241135aed2e6SChris Wilson 	if (!eir)
241235aed2e6SChris Wilson 		return;
241363eeaf38SJesse Barnes 
2414a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24158a905236SJesse Barnes 
2416bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2417bd9854f9SBen Widawsky 
24188a905236SJesse Barnes 	if (IS_G4X(dev)) {
24198a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24208a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24218a905236SJesse Barnes 
2422a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2423a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2424050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2425050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2426a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2427a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24288a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24293143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24308a905236SJesse Barnes 		}
24318a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24328a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2433a70491ccSJoe Perches 			pr_err("page table error\n");
2434a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24358a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24363143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24378a905236SJesse Barnes 		}
24388a905236SJesse Barnes 	}
24398a905236SJesse Barnes 
2440a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
244163eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
244263eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2443a70491ccSJoe Perches 			pr_err("page table error\n");
2444a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
244563eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24463143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
244763eeaf38SJesse Barnes 		}
24488a905236SJesse Barnes 	}
24498a905236SJesse Barnes 
245063eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2451a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2452055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2453a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24549db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
245563eeaf38SJesse Barnes 		/* pipestat has already been acked */
245663eeaf38SJesse Barnes 	}
245763eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2458a70491ccSJoe Perches 		pr_err("instruction error\n");
2459a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2460050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2461050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2462a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
246363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
246463eeaf38SJesse Barnes 
2465a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2466a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2467a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
246863eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24693143a2bfSChris Wilson 			POSTING_READ(IPEIR);
247063eeaf38SJesse Barnes 		} else {
247163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
247263eeaf38SJesse Barnes 
2473a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2474a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2475a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2476a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
247763eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24783143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
247963eeaf38SJesse Barnes 		}
248063eeaf38SJesse Barnes 	}
248163eeaf38SJesse Barnes 
248263eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24833143a2bfSChris Wilson 	POSTING_READ(EIR);
248463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
248563eeaf38SJesse Barnes 	if (eir) {
248663eeaf38SJesse Barnes 		/*
248763eeaf38SJesse Barnes 		 * some errors might have become stuck,
248863eeaf38SJesse Barnes 		 * mask them.
248963eeaf38SJesse Barnes 		 */
249063eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
249163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
249263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
249363eeaf38SJesse Barnes 	}
249435aed2e6SChris Wilson }
249535aed2e6SChris Wilson 
249635aed2e6SChris Wilson /**
2497b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
249835aed2e6SChris Wilson  * @dev: drm device
249935aed2e6SChris Wilson  *
2500b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
250135aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
250235aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
250335aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
250435aed2e6SChris Wilson  * of a ring dump etc.).
250535aed2e6SChris Wilson  */
250658174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
250758174462SMika Kuoppala 		       const char *fmt, ...)
250835aed2e6SChris Wilson {
250935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
251058174462SMika Kuoppala 	va_list args;
251158174462SMika Kuoppala 	char error_msg[80];
251235aed2e6SChris Wilson 
251358174462SMika Kuoppala 	va_start(args, fmt);
251458174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
251558174462SMika Kuoppala 	va_end(args);
251658174462SMika Kuoppala 
251758174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
251835aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25198a905236SJesse Barnes 
2520ba1234d1SBen Gamari 	if (wedged) {
2521f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2522f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2523ba1234d1SBen Gamari 
252411ed50ecSBen Gamari 		/*
2525b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2526b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2527b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
252817e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
252917e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
253017e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
253117e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
253217e1df07SDaniel Vetter 		 *
253317e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
253417e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
253517e1df07SDaniel Vetter 		 * counter atomic_t.
253611ed50ecSBen Gamari 		 */
253717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
253811ed50ecSBen Gamari 	}
253911ed50ecSBen Gamari 
2540b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
25418a905236SJesse Barnes }
25428a905236SJesse Barnes 
254342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
254442f52ef8SKeith Packard  * we use as a pipe index
254542f52ef8SKeith Packard  */
2546f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25470a3e67a4SJesse Barnes {
25482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2549e9d21d7fSKeith Packard 	unsigned long irqflags;
255071e0ffa5SJesse Barnes 
25511ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2552f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25537c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2554755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25550a3e67a4SJesse Barnes 	else
25567c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2557755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25581ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25598692d00eSChris Wilson 
25600a3e67a4SJesse Barnes 	return 0;
25610a3e67a4SJesse Barnes }
25620a3e67a4SJesse Barnes 
2563f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2564f796cf8fSJesse Barnes {
25652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2566f796cf8fSJesse Barnes 	unsigned long irqflags;
2567b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
256840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2569f796cf8fSJesse Barnes 
2570f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2572b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2573b1f14ad0SJesse Barnes 
2574b1f14ad0SJesse Barnes 	return 0;
2575b1f14ad0SJesse Barnes }
2576b1f14ad0SJesse Barnes 
25777e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25787e231dbeSJesse Barnes {
25792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25807e231dbeSJesse Barnes 	unsigned long irqflags;
25817e231dbeSJesse Barnes 
25827e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
258331acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2584755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25857e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25867e231dbeSJesse Barnes 
25877e231dbeSJesse Barnes 	return 0;
25887e231dbeSJesse Barnes }
25897e231dbeSJesse Barnes 
2590abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2591abd58f01SBen Widawsky {
2592abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2593abd58f01SBen Widawsky 	unsigned long irqflags;
2594abd58f01SBen Widawsky 
2595abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25967167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
25977167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2598abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2599abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2600abd58f01SBen Widawsky 	return 0;
2601abd58f01SBen Widawsky }
2602abd58f01SBen Widawsky 
260342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
260442f52ef8SKeith Packard  * we use as a pipe index
260542f52ef8SKeith Packard  */
2606f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26070a3e67a4SJesse Barnes {
26082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2609e9d21d7fSKeith Packard 	unsigned long irqflags;
26100a3e67a4SJesse Barnes 
26111ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26127c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2613755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2614755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26151ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26160a3e67a4SJesse Barnes }
26170a3e67a4SJesse Barnes 
2618f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2619f796cf8fSJesse Barnes {
26202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2621f796cf8fSJesse Barnes 	unsigned long irqflags;
2622b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
262340da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2624f796cf8fSJesse Barnes 
2625f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2626b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2627b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2628b1f14ad0SJesse Barnes }
2629b1f14ad0SJesse Barnes 
26307e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26317e231dbeSJesse Barnes {
26322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26337e231dbeSJesse Barnes 	unsigned long irqflags;
26347e231dbeSJesse Barnes 
26357e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
263631acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2637755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26387e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26397e231dbeSJesse Barnes }
26407e231dbeSJesse Barnes 
2641abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2642abd58f01SBen Widawsky {
2643abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2644abd58f01SBen Widawsky 	unsigned long irqflags;
2645abd58f01SBen Widawsky 
2646abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26477167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26487167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2649abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2650abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2651abd58f01SBen Widawsky }
2652abd58f01SBen Widawsky 
26539107e9d2SChris Wilson static bool
265494f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2655893eead0SChris Wilson {
26569107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
265794f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2658f65d9421SBen Gamari }
2659f65d9421SBen Gamari 
2660a028c4b0SDaniel Vetter static bool
2661a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2662a028c4b0SDaniel Vetter {
2663a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2664a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2665a028c4b0SDaniel Vetter 	} else {
2666a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2667a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2668a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2669a028c4b0SDaniel Vetter 	}
2670a028c4b0SDaniel Vetter }
2671a028c4b0SDaniel Vetter 
2672a4872ba6SOscar Mateo static struct intel_engine_cs *
2673a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2674921d42eaSDaniel Vetter {
2675921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2676a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2677921d42eaSDaniel Vetter 	int i;
2678921d42eaSDaniel Vetter 
2679921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2680a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2681a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2682a6cdb93aSRodrigo Vivi 				continue;
2683a6cdb93aSRodrigo Vivi 
2684a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2685a6cdb93aSRodrigo Vivi 				return signaller;
2686a6cdb93aSRodrigo Vivi 		}
2687921d42eaSDaniel Vetter 	} else {
2688921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2689921d42eaSDaniel Vetter 
2690921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2691921d42eaSDaniel Vetter 			if(ring == signaller)
2692921d42eaSDaniel Vetter 				continue;
2693921d42eaSDaniel Vetter 
2694ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2695921d42eaSDaniel Vetter 				return signaller;
2696921d42eaSDaniel Vetter 		}
2697921d42eaSDaniel Vetter 	}
2698921d42eaSDaniel Vetter 
2699a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2700a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2701921d42eaSDaniel Vetter 
2702921d42eaSDaniel Vetter 	return NULL;
2703921d42eaSDaniel Vetter }
2704921d42eaSDaniel Vetter 
2705a4872ba6SOscar Mateo static struct intel_engine_cs *
2706a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2707a24a11e6SChris Wilson {
2708a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
270988fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2710a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2711a6cdb93aSRodrigo Vivi 	int i, backwards;
2712a24a11e6SChris Wilson 
2713a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2714a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27156274f212SChris Wilson 		return NULL;
2716a24a11e6SChris Wilson 
271788fe429dSDaniel Vetter 	/*
271888fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
271988fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2720a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2721a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
272288fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
272388fe429dSDaniel Vetter 	 * ringbuffer itself.
2724a24a11e6SChris Wilson 	 */
272588fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2726a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
272788fe429dSDaniel Vetter 
2728a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
272988fe429dSDaniel Vetter 		/*
273088fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
273188fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
273288fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
273388fe429dSDaniel Vetter 		 */
2734ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
273588fe429dSDaniel Vetter 
273688fe429dSDaniel Vetter 		/* This here seems to blow up */
2737ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2738a24a11e6SChris Wilson 		if (cmd == ipehr)
2739a24a11e6SChris Wilson 			break;
2740a24a11e6SChris Wilson 
274188fe429dSDaniel Vetter 		head -= 4;
274288fe429dSDaniel Vetter 	}
2743a24a11e6SChris Wilson 
274488fe429dSDaniel Vetter 	if (!i)
274588fe429dSDaniel Vetter 		return NULL;
274688fe429dSDaniel Vetter 
2747ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2748a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2749a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2750a6cdb93aSRodrigo Vivi 		offset <<= 32;
2751a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2752a6cdb93aSRodrigo Vivi 	}
2753a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2754a24a11e6SChris Wilson }
2755a24a11e6SChris Wilson 
2756a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
27576274f212SChris Wilson {
27586274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2759a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2760a0d036b0SChris Wilson 	u32 seqno;
27616274f212SChris Wilson 
27624be17381SChris Wilson 	ring->hangcheck.deadlock++;
27636274f212SChris Wilson 
27646274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27654be17381SChris Wilson 	if (signaller == NULL)
27664be17381SChris Wilson 		return -1;
27674be17381SChris Wilson 
27684be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
27694be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
27706274f212SChris Wilson 		return -1;
27716274f212SChris Wilson 
27724be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
27734be17381SChris Wilson 		return 1;
27744be17381SChris Wilson 
2775a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2776a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2777a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
27784be17381SChris Wilson 		return -1;
27794be17381SChris Wilson 
27804be17381SChris Wilson 	return 0;
27816274f212SChris Wilson }
27826274f212SChris Wilson 
27836274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27846274f212SChris Wilson {
2785a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
27866274f212SChris Wilson 	int i;
27876274f212SChris Wilson 
27886274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27894be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
27906274f212SChris Wilson }
27916274f212SChris Wilson 
2792ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2793a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
27941ec14ad3SChris Wilson {
27951ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
27961ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
27979107e9d2SChris Wilson 	u32 tmp;
27989107e9d2SChris Wilson 
2799f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2800f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2801f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2802f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2803f260fe7bSMika Kuoppala 		}
2804f260fe7bSMika Kuoppala 
2805f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2806f260fe7bSMika Kuoppala 	}
28076274f212SChris Wilson 
28089107e9d2SChris Wilson 	if (IS_GEN2(dev))
2809f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28109107e9d2SChris Wilson 
28119107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28129107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28139107e9d2SChris Wilson 	 * and break the hang. This should work on
28149107e9d2SChris Wilson 	 * all but the second generation chipsets.
28159107e9d2SChris Wilson 	 */
28169107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28171ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
281858174462SMika Kuoppala 		i915_handle_error(dev, false,
281958174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28201ec14ad3SChris Wilson 				  ring->name);
28211ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2822f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28231ec14ad3SChris Wilson 	}
2824a24a11e6SChris Wilson 
28256274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28266274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28276274f212SChris Wilson 		default:
2828f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28296274f212SChris Wilson 		case 1:
283058174462SMika Kuoppala 			i915_handle_error(dev, false,
283158174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2832a24a11e6SChris Wilson 					  ring->name);
2833a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2834f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28356274f212SChris Wilson 		case 0:
2836f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28376274f212SChris Wilson 		}
28389107e9d2SChris Wilson 	}
28399107e9d2SChris Wilson 
2840f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2841a24a11e6SChris Wilson }
2842d1e61e7fSChris Wilson 
2843737b1506SChris Wilson /*
2844f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
284505407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
284605407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
284705407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
284805407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
284905407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2850f65d9421SBen Gamari  */
2851737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2852f65d9421SBen Gamari {
2853737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2854737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2855737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2856737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2857a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2858b4519513SChris Wilson 	int i;
285905407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28609107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28619107e9d2SChris Wilson #define BUSY 1
28629107e9d2SChris Wilson #define KICK 5
28639107e9d2SChris Wilson #define HUNG 20
2864893eead0SChris Wilson 
2865d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28663e0dc6b0SBen Widawsky 		return;
28673e0dc6b0SBen Widawsky 
2868b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
286950877445SChris Wilson 		u64 acthd;
287050877445SChris Wilson 		u32 seqno;
28719107e9d2SChris Wilson 		bool busy = true;
2872b4519513SChris Wilson 
28736274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28746274f212SChris Wilson 
287505407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
287605407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
287705407ff8SMika Kuoppala 
287805407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
287994f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2880da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2881da661464SMika Kuoppala 
28829107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28839107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2884094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2885f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28869107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28879107e9d2SChris Wilson 								  ring->name);
2888f4adcd24SDaniel Vetter 						else
2889f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2890f4adcd24SDaniel Vetter 								 ring->name);
28919107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2892094f9a54SChris Wilson 					}
2893094f9a54SChris Wilson 					/* Safeguard against driver failure */
2894094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
28959107e9d2SChris Wilson 				} else
28969107e9d2SChris Wilson 					busy = false;
289705407ff8SMika Kuoppala 			} else {
28986274f212SChris Wilson 				/* We always increment the hangcheck score
28996274f212SChris Wilson 				 * if the ring is busy and still processing
29006274f212SChris Wilson 				 * the same request, so that no single request
29016274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29026274f212SChris Wilson 				 * batches). The only time we do not increment
29036274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29046274f212SChris Wilson 				 * ring is in a legitimate wait for another
29056274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29066274f212SChris Wilson 				 * victim and we want to be sure we catch the
29076274f212SChris Wilson 				 * right culprit. Then every time we do kick
29086274f212SChris Wilson 				 * the ring, add a small increment to the
29096274f212SChris Wilson 				 * score so that we can catch a batch that is
29106274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29116274f212SChris Wilson 				 * for stalling the machine.
29129107e9d2SChris Wilson 				 */
2913ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2914ad8beaeaSMika Kuoppala 								    acthd);
2915ad8beaeaSMika Kuoppala 
2916ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2917da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2918f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2919f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2920f260fe7bSMika Kuoppala 					break;
2921f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2922ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29236274f212SChris Wilson 					break;
2924f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2925ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29266274f212SChris Wilson 					break;
2927f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2928ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29296274f212SChris Wilson 					stuck[i] = true;
29306274f212SChris Wilson 					break;
29316274f212SChris Wilson 				}
293205407ff8SMika Kuoppala 			}
29339107e9d2SChris Wilson 		} else {
2934da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2935da661464SMika Kuoppala 
29369107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29379107e9d2SChris Wilson 			 * attempts across multiple batches.
29389107e9d2SChris Wilson 			 */
29399107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29409107e9d2SChris Wilson 				ring->hangcheck.score--;
2941f260fe7bSMika Kuoppala 
2942f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2943cbb465e7SChris Wilson 		}
2944f65d9421SBen Gamari 
294505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
294605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29479107e9d2SChris Wilson 		busy_count += busy;
294805407ff8SMika Kuoppala 	}
294905407ff8SMika Kuoppala 
295005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2951b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2952b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
295305407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2954a43adf07SChris Wilson 				 ring->name);
2955a43adf07SChris Wilson 			rings_hung++;
295605407ff8SMika Kuoppala 		}
295705407ff8SMika Kuoppala 	}
295805407ff8SMika Kuoppala 
295905407ff8SMika Kuoppala 	if (rings_hung)
296058174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
296105407ff8SMika Kuoppala 
296205407ff8SMika Kuoppala 	if (busy_count)
296305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
296405407ff8SMika Kuoppala 		 * being added */
296510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
296610cd45b6SMika Kuoppala }
296710cd45b6SMika Kuoppala 
296810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
296910cd45b6SMika Kuoppala {
2970737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2971672e7b7cSChris Wilson 
2972d330a953SJani Nikula 	if (!i915.enable_hangcheck)
297310cd45b6SMika Kuoppala 		return;
297410cd45b6SMika Kuoppala 
2975737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2976737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2977737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2978737b1506SChris Wilson 	 */
2979737b1506SChris Wilson 
2980737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2981737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2982f65d9421SBen Gamari }
2983f65d9421SBen Gamari 
29841c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
298591738a95SPaulo Zanoni {
298691738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
298791738a95SPaulo Zanoni 
298891738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
298991738a95SPaulo Zanoni 		return;
299091738a95SPaulo Zanoni 
2991f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2992105b122eSPaulo Zanoni 
2993105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2994105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2995622364b6SPaulo Zanoni }
2996105b122eSPaulo Zanoni 
299791738a95SPaulo Zanoni /*
2998622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2999622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3000622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3001622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3002622364b6SPaulo Zanoni  *
3003622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
300491738a95SPaulo Zanoni  */
3005622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3006622364b6SPaulo Zanoni {
3007622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3008622364b6SPaulo Zanoni 
3009622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3010622364b6SPaulo Zanoni 		return;
3011622364b6SPaulo Zanoni 
3012622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
301391738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
301491738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
301591738a95SPaulo Zanoni }
301691738a95SPaulo Zanoni 
30177c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3018d18ea1b5SDaniel Vetter {
3019d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3020d18ea1b5SDaniel Vetter 
3021f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3022a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3023f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3024d18ea1b5SDaniel Vetter }
3025d18ea1b5SDaniel Vetter 
3026c0e09200SDave Airlie /* drm_dma.h hooks
3027c0e09200SDave Airlie */
3028be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3029036a4a7dSZhenyu Wang {
30302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3031036a4a7dSZhenyu Wang 
30320c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3033bdfcdb63SDaniel Vetter 
3034f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3035c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3036c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3037036a4a7dSZhenyu Wang 
30387c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3039c650156aSZhenyu Wang 
30401c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30417d99163dSBen Widawsky }
30427d99163dSBen Widawsky 
304370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
304470591a41SVille Syrjälä {
304570591a41SVille Syrjälä 	enum pipe pipe;
304670591a41SVille Syrjälä 
304770591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
304870591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
304970591a41SVille Syrjälä 
305070591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
305170591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
305270591a41SVille Syrjälä 
305370591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
305470591a41SVille Syrjälä }
305570591a41SVille Syrjälä 
30567e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30577e231dbeSJesse Barnes {
30582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30597e231dbeSJesse Barnes 
30607e231dbeSJesse Barnes 	/* VLV magic */
30617e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30627e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30637e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30647e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30657e231dbeSJesse Barnes 
30667c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30677e231dbeSJesse Barnes 
30687c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30697e231dbeSJesse Barnes 
307070591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
30717e231dbeSJesse Barnes }
30727e231dbeSJesse Barnes 
3073d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3074d6e3cca3SDaniel Vetter {
3075d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3076d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3077d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3078d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3079d6e3cca3SDaniel Vetter }
3080d6e3cca3SDaniel Vetter 
3081823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3082abd58f01SBen Widawsky {
3083abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3084abd58f01SBen Widawsky 	int pipe;
3085abd58f01SBen Widawsky 
3086abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3087abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3088abd58f01SBen Widawsky 
3089d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3090abd58f01SBen Widawsky 
3091055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3092f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3093813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3094f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3095abd58f01SBen Widawsky 
3096f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3097f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3098f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3099abd58f01SBen Widawsky 
3100266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
31011c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3102abd58f01SBen Widawsky }
3103abd58f01SBen Widawsky 
31044c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
31054c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3106d49bdb0eSPaulo Zanoni {
31071180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3108d49bdb0eSPaulo Zanoni 
310913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3110d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3111d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3112d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3113d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
31144c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
31154c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
31164c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
31171180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
31184c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
31194c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
31204c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
31211180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
312213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3123d49bdb0eSPaulo Zanoni }
3124d49bdb0eSPaulo Zanoni 
312543f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
312643f328d7SVille Syrjälä {
312743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
312843f328d7SVille Syrjälä 
312943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
313043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
313143f328d7SVille Syrjälä 
3132d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
313343f328d7SVille Syrjälä 
313443f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
313543f328d7SVille Syrjälä 
313643f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
313743f328d7SVille Syrjälä 
313870591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
313943f328d7SVille Syrjälä }
314043f328d7SVille Syrjälä 
314187a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
314287a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
314387a02106SVille Syrjälä {
314487a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
314587a02106SVille Syrjälä 	struct intel_encoder *encoder;
314687a02106SVille Syrjälä 	u32 enabled_irqs = 0;
314787a02106SVille Syrjälä 
314887a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
314987a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
315087a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
315187a02106SVille Syrjälä 
315287a02106SVille Syrjälä 	return enabled_irqs;
315387a02106SVille Syrjälä }
315487a02106SVille Syrjälä 
315582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
315682a28bcfSDaniel Vetter {
31572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
315887a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
315982a28bcfSDaniel Vetter 
316082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3161fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
316287a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
316382a28bcfSDaniel Vetter 	} else {
3164fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
316587a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
316682a28bcfSDaniel Vetter 	}
316782a28bcfSDaniel Vetter 
3168fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316982a28bcfSDaniel Vetter 
31707fe0b973SKeith Packard 	/*
31717fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31726dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
31736dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
31747fe0b973SKeith Packard 	 */
31757fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31767fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31777fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31787fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31797fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31800b2eb33eSVille Syrjälä 	/*
31810b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
31820b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
31830b2eb33eSVille Syrjälä 	 */
31840b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
31850b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
31867fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31876dbf30ceSVille Syrjälä }
318826951cafSXiong Zhang 
31896dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
31906dbf30ceSVille Syrjälä {
31916dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
31926dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
31936dbf30ceSVille Syrjälä 
31946dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
31956dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
31966dbf30ceSVille Syrjälä 
31976dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31986dbf30ceSVille Syrjälä 
31996dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
32006dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32016dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
320274c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
32036dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32046dbf30ceSVille Syrjälä 
320526951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
320626951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
320726951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
320826951cafSXiong Zhang }
32097fe0b973SKeith Packard 
3210e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3211e4ce95aaSVille Syrjälä {
3212e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3213e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3214e4ce95aaSVille Syrjälä 
32153a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
32163a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
32173a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
32183a3b3c7dSVille Syrjälä 
32193a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32203a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
322123bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
322223bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
32233a3b3c7dSVille Syrjälä 
32243a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
322523bb4cb5SVille Syrjälä 	} else {
3226e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3227e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3228e4ce95aaSVille Syrjälä 
3229e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32303a3b3c7dSVille Syrjälä 	}
3231e4ce95aaSVille Syrjälä 
3232e4ce95aaSVille Syrjälä 	/*
3233e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3234e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
323523bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3236e4ce95aaSVille Syrjälä 	 */
3237e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3238e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3239e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3240e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3241e4ce95aaSVille Syrjälä 
3242e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3243e4ce95aaSVille Syrjälä }
3244e4ce95aaSVille Syrjälä 
3245e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3246e0a20ad7SShashank Sharma {
3247e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3248*a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3249e0a20ad7SShashank Sharma 
3250*a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3251*a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3252e0a20ad7SShashank Sharma 
3253*a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3254e0a20ad7SShashank Sharma 
3255*a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3256*a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3257*a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3258*a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3259e0a20ad7SShashank Sharma }
3260e0a20ad7SShashank Sharma 
3261d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3262d46da437SPaulo Zanoni {
32632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
326482a28bcfSDaniel Vetter 	u32 mask;
3265d46da437SPaulo Zanoni 
3266692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3267692a04cfSDaniel Vetter 		return;
3268692a04cfSDaniel Vetter 
3269105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32705c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3271105b122eSPaulo Zanoni 	else
32725c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32738664281bSPaulo Zanoni 
3274337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3275d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3276d46da437SPaulo Zanoni }
3277d46da437SPaulo Zanoni 
32780a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32790a9a8c91SDaniel Vetter {
32800a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32810a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32820a9a8c91SDaniel Vetter 
32830a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32840a9a8c91SDaniel Vetter 
32850a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3286040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32870a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
328835a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
328935a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32900a9a8c91SDaniel Vetter 	}
32910a9a8c91SDaniel Vetter 
32920a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32930a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32940a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32950a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32960a9a8c91SDaniel Vetter 	} else {
32970a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32980a9a8c91SDaniel Vetter 	}
32990a9a8c91SDaniel Vetter 
330035079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33010a9a8c91SDaniel Vetter 
33020a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
330378e68d36SImre Deak 		/*
330478e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
330578e68d36SImre Deak 		 * itself is enabled/disabled.
330678e68d36SImre Deak 		 */
33070a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33080a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33090a9a8c91SDaniel Vetter 
3310605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
331135079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33120a9a8c91SDaniel Vetter 	}
33130a9a8c91SDaniel Vetter }
33140a9a8c91SDaniel Vetter 
3315f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3316036a4a7dSZhenyu Wang {
33172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33188e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33198e76f8dcSPaulo Zanoni 
33208e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33218e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33228e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33238e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33245c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33258e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
332623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
332723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33288e76f8dcSPaulo Zanoni 	} else {
33298e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3330ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33315b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33325b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33335b3a856bSDaniel Vetter 				DE_POISON);
3334e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3335e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3336e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33378e76f8dcSPaulo Zanoni 	}
3338036a4a7dSZhenyu Wang 
33391ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3340036a4a7dSZhenyu Wang 
33410c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33420c841212SPaulo Zanoni 
3343622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3344622364b6SPaulo Zanoni 
334535079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3346036a4a7dSZhenyu Wang 
33470a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3348036a4a7dSZhenyu Wang 
3349d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33507fe0b973SKeith Packard 
3351f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33526005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33536005ce42SDaniel Vetter 		 *
33546005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33554bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33564bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3357d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3358f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3359d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3360f97108d1SJesse Barnes 	}
3361f97108d1SJesse Barnes 
3362036a4a7dSZhenyu Wang 	return 0;
3363036a4a7dSZhenyu Wang }
3364036a4a7dSZhenyu Wang 
3365f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3366f8b79e58SImre Deak {
3367f8b79e58SImre Deak 	u32 pipestat_mask;
3368f8b79e58SImre Deak 	u32 iir_mask;
3369120dda4fSVille Syrjälä 	enum pipe pipe;
3370f8b79e58SImre Deak 
3371f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3372f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3373f8b79e58SImre Deak 
3374120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3375120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3376f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3377f8b79e58SImre Deak 
3378f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3379f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3380f8b79e58SImre Deak 
3381120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3382120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3383120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3384f8b79e58SImre Deak 
3385f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3386f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3387f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3388120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3389120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3390f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3391f8b79e58SImre Deak 
3392f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3393f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3394f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
339576e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
339676e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3397f8b79e58SImre Deak }
3398f8b79e58SImre Deak 
3399f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3400f8b79e58SImre Deak {
3401f8b79e58SImre Deak 	u32 pipestat_mask;
3402f8b79e58SImre Deak 	u32 iir_mask;
3403120dda4fSVille Syrjälä 	enum pipe pipe;
3404f8b79e58SImre Deak 
3405f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3406f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34076c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3408120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3409120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3410f8b79e58SImre Deak 
3411f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3412f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
341376e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3414f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3415f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3416f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3417f8b79e58SImre Deak 
3418f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3419f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3420f8b79e58SImre Deak 
3421120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3422120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3423120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3424f8b79e58SImre Deak 
3425f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3426f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3427120dda4fSVille Syrjälä 
3428120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3429120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3430f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3431f8b79e58SImre Deak }
3432f8b79e58SImre Deak 
3433f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3434f8b79e58SImre Deak {
3435f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3436f8b79e58SImre Deak 
3437f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3438f8b79e58SImre Deak 		return;
3439f8b79e58SImre Deak 
3440f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3441f8b79e58SImre Deak 
3442950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3443f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3444f8b79e58SImre Deak }
3445f8b79e58SImre Deak 
3446f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3447f8b79e58SImre Deak {
3448f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3449f8b79e58SImre Deak 
3450f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3451f8b79e58SImre Deak 		return;
3452f8b79e58SImre Deak 
3453f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3454f8b79e58SImre Deak 
3455950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3456f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3457f8b79e58SImre Deak }
3458f8b79e58SImre Deak 
34590e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34607e231dbeSJesse Barnes {
3461f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34627e231dbeSJesse Barnes 
346320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
346420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
346520afbda2SDaniel Vetter 
34667e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
346776e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
346876e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
346976e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
347076e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34717e231dbeSJesse Barnes 
3472b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3473b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3474d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3475f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3476f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3477d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34780e6c9a9eSVille Syrjälä }
34790e6c9a9eSVille Syrjälä 
34800e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34810e6c9a9eSVille Syrjälä {
34820e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34830e6c9a9eSVille Syrjälä 
34840e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34857e231dbeSJesse Barnes 
34860a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34877e231dbeSJesse Barnes 
34887e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34897e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34907e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34917e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34927e231dbeSJesse Barnes #endif
34937e231dbeSJesse Barnes 
34947e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
349520afbda2SDaniel Vetter 
349620afbda2SDaniel Vetter 	return 0;
349720afbda2SDaniel Vetter }
349820afbda2SDaniel Vetter 
3499abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3500abd58f01SBen Widawsky {
3501abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3502abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3503abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
350473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3505abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
350673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
350773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3508abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
350973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
351073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
351173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3512abd58f01SBen Widawsky 		0,
351373d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
351473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3515abd58f01SBen Widawsky 		};
3516abd58f01SBen Widawsky 
35170961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35189a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35199a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
352078e68d36SImre Deak 	/*
352178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
352278e68d36SImre Deak 	 * is enabled/disabled.
352378e68d36SImre Deak 	 */
352478e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
35259a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3526abd58f01SBen Widawsky }
3527abd58f01SBen Widawsky 
3528abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3529abd58f01SBen Widawsky {
3530770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3531770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
35323a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
35333a3b3c7dSVille Syrjälä 	u32 de_port_enables;
35343a3b3c7dSVille Syrjälä 	enum pipe pipe;
3535770de83dSDamien Lespiau 
353688e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3537770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3538770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
35393a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
354088e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
35419e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
35423a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
35433a3b3c7dSVille Syrjälä 	} else {
3544770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3545770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
35463a3b3c7dSVille Syrjälä 	}
3547770de83dSDamien Lespiau 
3548770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3549770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3550770de83dSDamien Lespiau 
35513a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3552*a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3553*a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3554*a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35553a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35563a3b3c7dSVille Syrjälä 
355713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
355813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
355913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3560abd58f01SBen Widawsky 
3561055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3562f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3563813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3564813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3565813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
356635079899SPaulo Zanoni 					  de_pipe_enables);
3567abd58f01SBen Widawsky 
35683a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3569abd58f01SBen Widawsky }
3570abd58f01SBen Widawsky 
3571abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3572abd58f01SBen Widawsky {
3573abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3574abd58f01SBen Widawsky 
3575266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3576622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3577622364b6SPaulo Zanoni 
3578abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3579abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3580abd58f01SBen Widawsky 
3581266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3582abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3583abd58f01SBen Widawsky 
3584abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3585abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3586abd58f01SBen Widawsky 
3587abd58f01SBen Widawsky 	return 0;
3588abd58f01SBen Widawsky }
3589abd58f01SBen Widawsky 
359043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
359143f328d7SVille Syrjälä {
359243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
359343f328d7SVille Syrjälä 
3594c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
359543f328d7SVille Syrjälä 
359643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
359743f328d7SVille Syrjälä 
359843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
359943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
360043f328d7SVille Syrjälä 
360143f328d7SVille Syrjälä 	return 0;
360243f328d7SVille Syrjälä }
360343f328d7SVille Syrjälä 
3604abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3605abd58f01SBen Widawsky {
3606abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3607abd58f01SBen Widawsky 
3608abd58f01SBen Widawsky 	if (!dev_priv)
3609abd58f01SBen Widawsky 		return;
3610abd58f01SBen Widawsky 
3611823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3612abd58f01SBen Widawsky }
3613abd58f01SBen Widawsky 
36148ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36158ea0be4fSVille Syrjälä {
36168ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36178ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36188ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36198ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36208ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36218ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36228ea0be4fSVille Syrjälä 
36238ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36248ea0be4fSVille Syrjälä 
3625c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
36268ea0be4fSVille Syrjälä }
36278ea0be4fSVille Syrjälä 
36287e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36297e231dbeSJesse Barnes {
36302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36317e231dbeSJesse Barnes 
36327e231dbeSJesse Barnes 	if (!dev_priv)
36337e231dbeSJesse Barnes 		return;
36347e231dbeSJesse Barnes 
3635843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3636843d0e7dSImre Deak 
3637893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3638893fce8eSVille Syrjälä 
36397e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3640f8b79e58SImre Deak 
36418ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36427e231dbeSJesse Barnes }
36437e231dbeSJesse Barnes 
364443f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
364543f328d7SVille Syrjälä {
364643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
364743f328d7SVille Syrjälä 
364843f328d7SVille Syrjälä 	if (!dev_priv)
364943f328d7SVille Syrjälä 		return;
365043f328d7SVille Syrjälä 
365143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
365243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
365343f328d7SVille Syrjälä 
3654a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
365543f328d7SVille Syrjälä 
3656a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
365743f328d7SVille Syrjälä 
3658c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
365943f328d7SVille Syrjälä }
366043f328d7SVille Syrjälä 
3661f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3662036a4a7dSZhenyu Wang {
36632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36644697995bSJesse Barnes 
36654697995bSJesse Barnes 	if (!dev_priv)
36664697995bSJesse Barnes 		return;
36674697995bSJesse Barnes 
3668be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3669036a4a7dSZhenyu Wang }
3670036a4a7dSZhenyu Wang 
3671c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3672c2798b19SChris Wilson {
36732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3674c2798b19SChris Wilson 	int pipe;
3675c2798b19SChris Wilson 
3676055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3677c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3678c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3679c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3680c2798b19SChris Wilson 	POSTING_READ16(IER);
3681c2798b19SChris Wilson }
3682c2798b19SChris Wilson 
3683c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3684c2798b19SChris Wilson {
36852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3686c2798b19SChris Wilson 
3687c2798b19SChris Wilson 	I915_WRITE16(EMR,
3688c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3689c2798b19SChris Wilson 
3690c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3691c2798b19SChris Wilson 	dev_priv->irq_mask =
3692c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3693c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3694c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
369537ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3696c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3697c2798b19SChris Wilson 
3698c2798b19SChris Wilson 	I915_WRITE16(IER,
3699c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3700c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3701c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3702c2798b19SChris Wilson 	POSTING_READ16(IER);
3703c2798b19SChris Wilson 
3704379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3705379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3706d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3707755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3708755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3709d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3710379ef82dSDaniel Vetter 
3711c2798b19SChris Wilson 	return 0;
3712c2798b19SChris Wilson }
3713c2798b19SChris Wilson 
371490a72f87SVille Syrjälä /*
371590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
371690a72f87SVille Syrjälä  */
371790a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37181f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
371990a72f87SVille Syrjälä {
37202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37211f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
372290a72f87SVille Syrjälä 
37238d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
372490a72f87SVille Syrjälä 		return false;
372590a72f87SVille Syrjälä 
372690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3727d6bbafa1SChris Wilson 		goto check_page_flip;
372890a72f87SVille Syrjälä 
372990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
373090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
373190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
373290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
373390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
373490a72f87SVille Syrjälä 	 */
373590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3736d6bbafa1SChris Wilson 		goto check_page_flip;
373790a72f87SVille Syrjälä 
37387d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
373990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
374090a72f87SVille Syrjälä 	return true;
3741d6bbafa1SChris Wilson 
3742d6bbafa1SChris Wilson check_page_flip:
3743d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3744d6bbafa1SChris Wilson 	return false;
374590a72f87SVille Syrjälä }
374690a72f87SVille Syrjälä 
3747ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3748c2798b19SChris Wilson {
374945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3751c2798b19SChris Wilson 	u16 iir, new_iir;
3752c2798b19SChris Wilson 	u32 pipe_stats[2];
3753c2798b19SChris Wilson 	int pipe;
3754c2798b19SChris Wilson 	u16 flip_mask =
3755c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3756c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3757c2798b19SChris Wilson 
37582dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37592dd2a883SImre Deak 		return IRQ_NONE;
37602dd2a883SImre Deak 
3761c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3762c2798b19SChris Wilson 	if (iir == 0)
3763c2798b19SChris Wilson 		return IRQ_NONE;
3764c2798b19SChris Wilson 
3765c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3766c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3767c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3768c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3769c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3770c2798b19SChris Wilson 		 */
3771222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3772c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3773aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3774c2798b19SChris Wilson 
3775055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3776c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3777c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3778c2798b19SChris Wilson 
3779c2798b19SChris Wilson 			/*
3780c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3781c2798b19SChris Wilson 			 */
37822d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3783c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3784c2798b19SChris Wilson 		}
3785222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3786c2798b19SChris Wilson 
3787c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3788c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3789c2798b19SChris Wilson 
3790c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
379174cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3792c2798b19SChris Wilson 
3793055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37941f1c2e24SVille Syrjälä 			int plane = pipe;
37953a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37961f1c2e24SVille Syrjälä 				plane = !plane;
37971f1c2e24SVille Syrjälä 
37984356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37991f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38001f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3801c2798b19SChris Wilson 
38024356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3803277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38042d9d2b0bSVille Syrjälä 
38051f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38061f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38071f7247c0SDaniel Vetter 								    pipe);
38084356d586SDaniel Vetter 		}
3809c2798b19SChris Wilson 
3810c2798b19SChris Wilson 		iir = new_iir;
3811c2798b19SChris Wilson 	}
3812c2798b19SChris Wilson 
3813c2798b19SChris Wilson 	return IRQ_HANDLED;
3814c2798b19SChris Wilson }
3815c2798b19SChris Wilson 
3816c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3817c2798b19SChris Wilson {
38182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3819c2798b19SChris Wilson 	int pipe;
3820c2798b19SChris Wilson 
3821055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3822c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3823c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3824c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3825c2798b19SChris Wilson 	}
3826c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3827c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3828c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3829c2798b19SChris Wilson }
3830c2798b19SChris Wilson 
3831a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3832a266c7d5SChris Wilson {
38332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3834a266c7d5SChris Wilson 	int pipe;
3835a266c7d5SChris Wilson 
3836a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3837a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3838a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3839a266c7d5SChris Wilson 	}
3840a266c7d5SChris Wilson 
384100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3842055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3843a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3844a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3845a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3846a266c7d5SChris Wilson 	POSTING_READ(IER);
3847a266c7d5SChris Wilson }
3848a266c7d5SChris Wilson 
3849a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3850a266c7d5SChris Wilson {
38512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
385238bde180SChris Wilson 	u32 enable_mask;
3853a266c7d5SChris Wilson 
385438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
385538bde180SChris Wilson 
385638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
385738bde180SChris Wilson 	dev_priv->irq_mask =
385838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
385938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
386237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
386338bde180SChris Wilson 
386438bde180SChris Wilson 	enable_mask =
386538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
386638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386838bde180SChris Wilson 		I915_USER_INTERRUPT;
386938bde180SChris Wilson 
3870a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
387120afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
387220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
387320afbda2SDaniel Vetter 
3874a266c7d5SChris Wilson 		/* Enable in IER... */
3875a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3876a266c7d5SChris Wilson 		/* and unmask in IMR */
3877a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3878a266c7d5SChris Wilson 	}
3879a266c7d5SChris Wilson 
3880a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3881a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3882a266c7d5SChris Wilson 	POSTING_READ(IER);
3883a266c7d5SChris Wilson 
3884f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
388520afbda2SDaniel Vetter 
3886379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3887379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3888d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3889755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3890755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3891d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3892379ef82dSDaniel Vetter 
389320afbda2SDaniel Vetter 	return 0;
389420afbda2SDaniel Vetter }
389520afbda2SDaniel Vetter 
389690a72f87SVille Syrjälä /*
389790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
389890a72f87SVille Syrjälä  */
389990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
390090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
390190a72f87SVille Syrjälä {
39022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
390390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
390490a72f87SVille Syrjälä 
39058d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
390690a72f87SVille Syrjälä 		return false;
390790a72f87SVille Syrjälä 
390890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3909d6bbafa1SChris Wilson 		goto check_page_flip;
391090a72f87SVille Syrjälä 
391190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
391290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
391390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
391490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
391590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
391690a72f87SVille Syrjälä 	 */
391790a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3918d6bbafa1SChris Wilson 		goto check_page_flip;
391990a72f87SVille Syrjälä 
39207d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
392190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
392290a72f87SVille Syrjälä 	return true;
3923d6bbafa1SChris Wilson 
3924d6bbafa1SChris Wilson check_page_flip:
3925d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3926d6bbafa1SChris Wilson 	return false;
392790a72f87SVille Syrjälä }
392890a72f87SVille Syrjälä 
3929ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3930a266c7d5SChris Wilson {
393145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39338291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
393438bde180SChris Wilson 	u32 flip_mask =
393538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
393638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
393738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3938a266c7d5SChris Wilson 
39392dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39402dd2a883SImre Deak 		return IRQ_NONE;
39412dd2a883SImre Deak 
3942a266c7d5SChris Wilson 	iir = I915_READ(IIR);
394338bde180SChris Wilson 	do {
394438bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39458291ee90SChris Wilson 		bool blc_event = false;
3946a266c7d5SChris Wilson 
3947a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3948a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3949a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3950a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3951a266c7d5SChris Wilson 		 */
3952222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3953a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3954aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3955a266c7d5SChris Wilson 
3956055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3957a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3958a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3959a266c7d5SChris Wilson 
396038bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3961a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3962a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
396338bde180SChris Wilson 				irq_received = true;
3964a266c7d5SChris Wilson 			}
3965a266c7d5SChris Wilson 		}
3966222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3967a266c7d5SChris Wilson 
3968a266c7d5SChris Wilson 		if (!irq_received)
3969a266c7d5SChris Wilson 			break;
3970a266c7d5SChris Wilson 
3971a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
397216c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
397316c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
397416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3975a266c7d5SChris Wilson 
397638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3977a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3978a266c7d5SChris Wilson 
3979a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
398074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3981a266c7d5SChris Wilson 
3982055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
398338bde180SChris Wilson 			int plane = pipe;
39843a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
398538bde180SChris Wilson 				plane = !plane;
39865e2032d4SVille Syrjälä 
398790a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
398890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
398990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3992a266c7d5SChris Wilson 				blc_event = true;
39934356d586SDaniel Vetter 
39944356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3995277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39962d9d2b0bSVille Syrjälä 
39971f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39981f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39991f7247c0SDaniel Vetter 								    pipe);
4000a266c7d5SChris Wilson 		}
4001a266c7d5SChris Wilson 
4002a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4003a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4004a266c7d5SChris Wilson 
4005a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4006a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4007a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4008a266c7d5SChris Wilson 		 * we would never get another interrupt.
4009a266c7d5SChris Wilson 		 *
4010a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4011a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4012a266c7d5SChris Wilson 		 * another one.
4013a266c7d5SChris Wilson 		 *
4014a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4015a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4016a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4017a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4018a266c7d5SChris Wilson 		 * stray interrupts.
4019a266c7d5SChris Wilson 		 */
402038bde180SChris Wilson 		ret = IRQ_HANDLED;
4021a266c7d5SChris Wilson 		iir = new_iir;
402238bde180SChris Wilson 	} while (iir & ~flip_mask);
4023a266c7d5SChris Wilson 
4024a266c7d5SChris Wilson 	return ret;
4025a266c7d5SChris Wilson }
4026a266c7d5SChris Wilson 
4027a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4028a266c7d5SChris Wilson {
40292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4030a266c7d5SChris Wilson 	int pipe;
4031a266c7d5SChris Wilson 
4032a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4033a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4034a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4035a266c7d5SChris Wilson 	}
4036a266c7d5SChris Wilson 
403700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4038055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
403955b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4040a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
404155b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
404255b39755SChris Wilson 	}
4043a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4044a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4045a266c7d5SChris Wilson 
4046a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4047a266c7d5SChris Wilson }
4048a266c7d5SChris Wilson 
4049a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4050a266c7d5SChris Wilson {
40512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4052a266c7d5SChris Wilson 	int pipe;
4053a266c7d5SChris Wilson 
4054a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4055a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4056a266c7d5SChris Wilson 
4057a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4058055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4059a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4060a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4061a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4062a266c7d5SChris Wilson 	POSTING_READ(IER);
4063a266c7d5SChris Wilson }
4064a266c7d5SChris Wilson 
4065a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4066a266c7d5SChris Wilson {
40672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4068bbba0a97SChris Wilson 	u32 enable_mask;
4069a266c7d5SChris Wilson 	u32 error_mask;
4070a266c7d5SChris Wilson 
4071a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4072bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4073adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4074bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4075bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4076bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4077bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4078bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4079bbba0a97SChris Wilson 
4080bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
408121ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
408221ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4083bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4084bbba0a97SChris Wilson 
4085bbba0a97SChris Wilson 	if (IS_G4X(dev))
4086bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4087a266c7d5SChris Wilson 
4088b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4089b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4090d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4091755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4092755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4093755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4094d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4095a266c7d5SChris Wilson 
4096a266c7d5SChris Wilson 	/*
4097a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4098a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4099a266c7d5SChris Wilson 	 */
4100a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4101a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4102a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4103a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4104a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4105a266c7d5SChris Wilson 	} else {
4106a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4107a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4108a266c7d5SChris Wilson 	}
4109a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4110a266c7d5SChris Wilson 
4111a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4112a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4113a266c7d5SChris Wilson 	POSTING_READ(IER);
4114a266c7d5SChris Wilson 
411520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
411620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
411720afbda2SDaniel Vetter 
4118f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
411920afbda2SDaniel Vetter 
412020afbda2SDaniel Vetter 	return 0;
412120afbda2SDaniel Vetter }
412220afbda2SDaniel Vetter 
4123bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
412420afbda2SDaniel Vetter {
41252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
412620afbda2SDaniel Vetter 	u32 hotplug_en;
412720afbda2SDaniel Vetter 
4128b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4129b5ea2d56SDaniel Vetter 
4130bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4131bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4132adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4133e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
413487a02106SVille Syrjälä 	hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4135a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4136a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4137a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4138a266c7d5SChris Wilson 	*/
4139a266c7d5SChris Wilson 	if (IS_G4X(dev))
4140a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
414185fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4142a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4143a266c7d5SChris Wilson 
4144a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4145a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4146a266c7d5SChris Wilson }
4147a266c7d5SChris Wilson 
4148ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4149a266c7d5SChris Wilson {
415045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4152a266c7d5SChris Wilson 	u32 iir, new_iir;
4153a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4154a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
415521ad8330SVille Syrjälä 	u32 flip_mask =
415621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
415721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4158a266c7d5SChris Wilson 
41592dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41602dd2a883SImre Deak 		return IRQ_NONE;
41612dd2a883SImre Deak 
4162a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4163a266c7d5SChris Wilson 
4164a266c7d5SChris Wilson 	for (;;) {
4165501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41662c8ba29fSChris Wilson 		bool blc_event = false;
41672c8ba29fSChris Wilson 
4168a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4169a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4170a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4171a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4172a266c7d5SChris Wilson 		 */
4173222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4174a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4175aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4176a266c7d5SChris Wilson 
4177055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4178a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4179a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4180a266c7d5SChris Wilson 
4181a266c7d5SChris Wilson 			/*
4182a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4183a266c7d5SChris Wilson 			 */
4184a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4185a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4186501e01d7SVille Syrjälä 				irq_received = true;
4187a266c7d5SChris Wilson 			}
4188a266c7d5SChris Wilson 		}
4189222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4190a266c7d5SChris Wilson 
4191a266c7d5SChris Wilson 		if (!irq_received)
4192a266c7d5SChris Wilson 			break;
4193a266c7d5SChris Wilson 
4194a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4195a266c7d5SChris Wilson 
4196a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
419716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
419816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4199a266c7d5SChris Wilson 
420021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4201a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4202a266c7d5SChris Wilson 
4203a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
420474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4205a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
420674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4207a266c7d5SChris Wilson 
4208055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42092c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
421090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
421190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4212a266c7d5SChris Wilson 
4213a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4214a266c7d5SChris Wilson 				blc_event = true;
42154356d586SDaniel Vetter 
42164356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4217277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4218a266c7d5SChris Wilson 
42191f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42201f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42212d9d2b0bSVille Syrjälä 		}
4222a266c7d5SChris Wilson 
4223a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4224a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4225a266c7d5SChris Wilson 
4226515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4227515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4228515ac2bbSDaniel Vetter 
4229a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4230a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4231a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4232a266c7d5SChris Wilson 		 * we would never get another interrupt.
4233a266c7d5SChris Wilson 		 *
4234a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4235a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4236a266c7d5SChris Wilson 		 * another one.
4237a266c7d5SChris Wilson 		 *
4238a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4239a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4240a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4241a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4242a266c7d5SChris Wilson 		 * stray interrupts.
4243a266c7d5SChris Wilson 		 */
4244a266c7d5SChris Wilson 		iir = new_iir;
4245a266c7d5SChris Wilson 	}
4246a266c7d5SChris Wilson 
4247a266c7d5SChris Wilson 	return ret;
4248a266c7d5SChris Wilson }
4249a266c7d5SChris Wilson 
4250a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4251a266c7d5SChris Wilson {
42522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4253a266c7d5SChris Wilson 	int pipe;
4254a266c7d5SChris Wilson 
4255a266c7d5SChris Wilson 	if (!dev_priv)
4256a266c7d5SChris Wilson 		return;
4257a266c7d5SChris Wilson 
4258a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4259a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4260a266c7d5SChris Wilson 
4261a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4262055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4263a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4264a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4265a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4266a266c7d5SChris Wilson 
4267055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4268a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4269a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4270a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4271a266c7d5SChris Wilson }
4272a266c7d5SChris Wilson 
4273fca52a55SDaniel Vetter /**
4274fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4275fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4276fca52a55SDaniel Vetter  *
4277fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4278fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4279fca52a55SDaniel Vetter  */
4280b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4281f71d4af4SJesse Barnes {
4282b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
42838b2e326dSChris Wilson 
428477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
428577913b39SJani Nikula 
4286c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4287a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42888b2e326dSChris Wilson 
4289a6706b45SDeepak S 	/* Let's track the enabled rps events */
4290b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
42916c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
42926f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
429331685c25SDeepak S 	else
4294a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4295a6706b45SDeepak S 
4296737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4297737b1506SChris Wilson 			  i915_hangcheck_elapsed);
429861bac78eSDaniel Vetter 
429997a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43009ee32feaSDaniel Vetter 
4301b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43024cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43034cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4304b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4305f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4306f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4307391f75e2SVille Syrjälä 	} else {
4308391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4309391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4310f71d4af4SJesse Barnes 	}
4311f71d4af4SJesse Barnes 
431221da2700SVille Syrjälä 	/*
431321da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
431421da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
431521da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
431621da2700SVille Syrjälä 	 */
4317b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
431821da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
431921da2700SVille Syrjälä 
4320f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4321f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4322f71d4af4SJesse Barnes 
4323b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
432443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
432543f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
432643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
432743f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
432843f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
432943f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
433043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4331b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43327e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43337e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43347e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43357e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43367e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43377e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4338fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4339b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4340abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4341723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4342abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4343abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4344abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4345abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
43466dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4347e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43486dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
43496dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43506dbf30ceSVille Syrjälä 		else
43513a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4352f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4353f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4354723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4355f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4356f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4357f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4358f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4359e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4360f71d4af4SJesse Barnes 	} else {
4361b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4362c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4363c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4364c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4365c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4366b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4367a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4368a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4369a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4370a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4371c2798b19SChris Wilson 		} else {
4372a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4373a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4374a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4375a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4376c2798b19SChris Wilson 		}
4377778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4378778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4379f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4380f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4381f71d4af4SJesse Barnes 	}
4382f71d4af4SJesse Barnes }
438320afbda2SDaniel Vetter 
4384fca52a55SDaniel Vetter /**
4385fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4386fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4387fca52a55SDaniel Vetter  *
4388fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4389fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4390fca52a55SDaniel Vetter  *
4391fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4392fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4393fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4394fca52a55SDaniel Vetter  */
43952aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43962aeb7d3aSDaniel Vetter {
43972aeb7d3aSDaniel Vetter 	/*
43982aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
43992aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44002aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44012aeb7d3aSDaniel Vetter 	 */
44022aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44032aeb7d3aSDaniel Vetter 
44042aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44052aeb7d3aSDaniel Vetter }
44062aeb7d3aSDaniel Vetter 
4407fca52a55SDaniel Vetter /**
4408fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4409fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4410fca52a55SDaniel Vetter  *
4411fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4412fca52a55SDaniel Vetter  * resources acquired in the init functions.
4413fca52a55SDaniel Vetter  */
44142aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44152aeb7d3aSDaniel Vetter {
44162aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44172aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44182aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44192aeb7d3aSDaniel Vetter }
44202aeb7d3aSDaniel Vetter 
4421fca52a55SDaniel Vetter /**
4422fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4423fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4424fca52a55SDaniel Vetter  *
4425fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4426fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4427fca52a55SDaniel Vetter  */
4428b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4429c67a470bSPaulo Zanoni {
4430b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
44312aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44322dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4433c67a470bSPaulo Zanoni }
4434c67a470bSPaulo Zanoni 
4435fca52a55SDaniel Vetter /**
4436fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4437fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4438fca52a55SDaniel Vetter  *
4439fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4440fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4441fca52a55SDaniel Vetter  */
4442b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4443c67a470bSPaulo Zanoni {
44442aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4445b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4446b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4447c67a470bSPaulo Zanoni }
4448