1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 89c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 91c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 107c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 109c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 132c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 135c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 170c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 173c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2368664281bSPaulo Zanoni enum pipe pipe, bool enable) 2378664281bSPaulo Zanoni { 2388664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2398664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2408664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni if (enable) 2438664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2448664281bSPaulo Zanoni else 2458664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2497336df65SDaniel Vetter enum pipe pipe, bool enable) 2508664281bSPaulo Zanoni { 2518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2528664281bSPaulo Zanoni if (enable) { 2537336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2547336df65SDaniel Vetter 2558664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2568664281bSPaulo Zanoni return; 2578664281bSPaulo Zanoni 2588664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2598664281bSPaulo Zanoni } else { 2607336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2617336df65SDaniel Vetter 2627336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2638664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2647336df65SDaniel Vetter 2657336df65SDaniel Vetter if (!was_enabled && 2667336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2677336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2687336df65SDaniel Vetter pipe_name(pipe)); 2697336df65SDaniel Vetter } 2708664281bSPaulo Zanoni } 2718664281bSPaulo Zanoni } 2728664281bSPaulo Zanoni 27338d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 27438d83c96SDaniel Vetter enum pipe pipe, bool enable) 27538d83c96SDaniel Vetter { 27638d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 27738d83c96SDaniel Vetter 27838d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 27938d83c96SDaniel Vetter 28038d83c96SDaniel Vetter if (enable) 28138d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 28238d83c96SDaniel Vetter else 28338d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 28438d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 28538d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 28638d83c96SDaniel Vetter } 28738d83c96SDaniel Vetter 288fee884edSDaniel Vetter /** 289fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 290fee884edSDaniel Vetter * @dev_priv: driver private 291fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 292fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 293fee884edSDaniel Vetter */ 294fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 295fee884edSDaniel Vetter uint32_t interrupt_mask, 296fee884edSDaniel Vetter uint32_t enabled_irq_mask) 297fee884edSDaniel Vetter { 298fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 299fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 300fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 301fee884edSDaniel Vetter 302fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 303fee884edSDaniel Vetter 304c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 305c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 306c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 307c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 308c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 309c67a470bSPaulo Zanoni interrupt_mask); 310c67a470bSPaulo Zanoni return; 311c67a470bSPaulo Zanoni } 312c67a470bSPaulo Zanoni 313fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 314fee884edSDaniel Vetter POSTING_READ(SDEIMR); 315fee884edSDaniel Vetter } 316fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 317fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 318fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 319fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 320fee884edSDaniel Vetter 321de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 322de28075dSDaniel Vetter enum transcoder pch_transcoder, 3238664281bSPaulo Zanoni bool enable) 3248664281bSPaulo Zanoni { 3258664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 326de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 327de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3288664281bSPaulo Zanoni 3298664281bSPaulo Zanoni if (enable) 330fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3318664281bSPaulo Zanoni else 332fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3338664281bSPaulo Zanoni } 3348664281bSPaulo Zanoni 3358664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3368664281bSPaulo Zanoni enum transcoder pch_transcoder, 3378664281bSPaulo Zanoni bool enable) 3388664281bSPaulo Zanoni { 3398664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni if (enable) { 3421dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3431dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3441dd246fbSDaniel Vetter 3458664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3468664281bSPaulo Zanoni return; 3478664281bSPaulo Zanoni 348fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3498664281bSPaulo Zanoni } else { 3501dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3511dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3521dd246fbSDaniel Vetter 3531dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 354fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3551dd246fbSDaniel Vetter 3561dd246fbSDaniel Vetter if (!was_enabled && 3571dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3581dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3591dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3601dd246fbSDaniel Vetter } 3618664281bSPaulo Zanoni } 3628664281bSPaulo Zanoni } 3638664281bSPaulo Zanoni 3648664281bSPaulo Zanoni /** 3658664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3668664281bSPaulo Zanoni * @dev: drm device 3678664281bSPaulo Zanoni * @pipe: pipe 3688664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3698664281bSPaulo Zanoni * 3708664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3718664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3728664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3738664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3748664281bSPaulo Zanoni * bit for all the pipes. 3758664281bSPaulo Zanoni * 3768664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3778664281bSPaulo Zanoni */ 3788664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3798664281bSPaulo Zanoni enum pipe pipe, bool enable) 3808664281bSPaulo Zanoni { 3818664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3828664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3838664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3848664281bSPaulo Zanoni unsigned long flags; 3858664281bSPaulo Zanoni bool ret; 3868664281bSPaulo Zanoni 3878664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3888664281bSPaulo Zanoni 3898664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3908664281bSPaulo Zanoni 3918664281bSPaulo Zanoni if (enable == ret) 3928664281bSPaulo Zanoni goto done; 3938664281bSPaulo Zanoni 3948664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3958664281bSPaulo Zanoni 3968664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3978664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3988664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3997336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 40038d83c96SDaniel Vetter else if (IS_GEN8(dev)) 40138d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4028664281bSPaulo Zanoni 4038664281bSPaulo Zanoni done: 4048664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4058664281bSPaulo Zanoni return ret; 4068664281bSPaulo Zanoni } 4078664281bSPaulo Zanoni 4088664281bSPaulo Zanoni /** 4098664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4108664281bSPaulo Zanoni * @dev: drm device 4118664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4128664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4138664281bSPaulo Zanoni * 4148664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4158664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4168664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4178664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4188664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4198664281bSPaulo Zanoni * 4208664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4218664281bSPaulo Zanoni */ 4228664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4238664281bSPaulo Zanoni enum transcoder pch_transcoder, 4248664281bSPaulo Zanoni bool enable) 4258664281bSPaulo Zanoni { 4268664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 427de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 428de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4298664281bSPaulo Zanoni unsigned long flags; 4308664281bSPaulo Zanoni bool ret; 4318664281bSPaulo Zanoni 432de28075dSDaniel Vetter /* 433de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 434de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 435de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 436de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 437de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 438de28075dSDaniel Vetter * crtc on LPT won't cause issues. 439de28075dSDaniel Vetter */ 4408664281bSPaulo Zanoni 4418664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4428664281bSPaulo Zanoni 4438664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4448664281bSPaulo Zanoni 4458664281bSPaulo Zanoni if (enable == ret) 4468664281bSPaulo Zanoni goto done; 4478664281bSPaulo Zanoni 4488664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4498664281bSPaulo Zanoni 4508664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 451de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4528664281bSPaulo Zanoni else 4538664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4548664281bSPaulo Zanoni 4558664281bSPaulo Zanoni done: 4568664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4578664281bSPaulo Zanoni return ret; 4588664281bSPaulo Zanoni } 4598664281bSPaulo Zanoni 4608664281bSPaulo Zanoni 4617c463586SKeith Packard void 4623b6c42e8SDaniel Vetter i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4637c463586SKeith Packard { 4649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 46546c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4667c463586SKeith Packard 467b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 468b79480baSDaniel Vetter 46946c06a30SVille Syrjälä if ((pipestat & mask) == mask) 47046c06a30SVille Syrjälä return; 47146c06a30SVille Syrjälä 4727c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 47346c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 47446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4753143a2bfSChris Wilson POSTING_READ(reg); 4767c463586SKeith Packard } 4777c463586SKeith Packard 4787c463586SKeith Packard void 4793b6c42e8SDaniel Vetter i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4807c463586SKeith Packard { 4819db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 48246c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4837c463586SKeith Packard 484b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 485b79480baSDaniel Vetter 48646c06a30SVille Syrjälä if ((pipestat & mask) == 0) 48746c06a30SVille Syrjälä return; 48846c06a30SVille Syrjälä 48946c06a30SVille Syrjälä pipestat &= ~mask; 49046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4913143a2bfSChris Wilson POSTING_READ(reg); 4927c463586SKeith Packard } 4937c463586SKeith Packard 494c0e09200SDave Airlie /** 495f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 49601c66889SZhao Yakui */ 497f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 49801c66889SZhao Yakui { 4991ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 5001ec14ad3SChris Wilson unsigned long irqflags; 5011ec14ad3SChris Wilson 502f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 503f49e38ddSJani Nikula return; 504f49e38ddSJani Nikula 5051ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 50601c66889SZhao Yakui 5073b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE); 508a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 5093b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 5103b6c42e8SDaniel Vetter PIPE_LEGACY_BLC_EVENT_ENABLE); 5111ec14ad3SChris Wilson 5121ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 51301c66889SZhao Yakui } 51401c66889SZhao Yakui 51501c66889SZhao Yakui /** 5160a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 5170a3e67a4SJesse Barnes * @dev: DRM device 5180a3e67a4SJesse Barnes * @pipe: pipe to check 5190a3e67a4SJesse Barnes * 5200a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5210a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5220a3e67a4SJesse Barnes * before reading such registers if unsure. 5230a3e67a4SJesse Barnes */ 5240a3e67a4SJesse Barnes static int 5250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5260a3e67a4SJesse Barnes { 5270a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 528702e7a56SPaulo Zanoni 529a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 530a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 531a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 532a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 53371f8ba6bSPaulo Zanoni 534a01025afSDaniel Vetter return intel_crtc->active; 535a01025afSDaniel Vetter } else { 536a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 537a01025afSDaniel Vetter } 5380a3e67a4SJesse Barnes } 5390a3e67a4SJesse Barnes 5404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5414cdb83ecSVille Syrjälä { 5424cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5434cdb83ecSVille Syrjälä return 0; 5444cdb83ecSVille Syrjälä } 5454cdb83ecSVille Syrjälä 54642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 54742f52ef8SKeith Packard * we use as a pipe index 54842f52ef8SKeith Packard */ 549f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5500a3e67a4SJesse Barnes { 5510a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5520a3e67a4SJesse Barnes unsigned long high_frame; 5530a3e67a4SJesse Barnes unsigned long low_frame; 554391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 5550a3e67a4SJesse Barnes 5560a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 55744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5590a3e67a4SJesse Barnes return 0; 5600a3e67a4SJesse Barnes } 5610a3e67a4SJesse Barnes 562391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 563391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 564391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 565391f75e2SVille Syrjälä const struct drm_display_mode *mode = 566391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 567391f75e2SVille Syrjälä 568391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 569391f75e2SVille Syrjälä } else { 570*a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 571391f75e2SVille Syrjälä u32 htotal; 572391f75e2SVille Syrjälä 573391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 574391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 575391f75e2SVille Syrjälä 576391f75e2SVille Syrjälä vbl_start *= htotal; 577391f75e2SVille Syrjälä } 578391f75e2SVille Syrjälä 5799db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5809db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5815eddb70bSChris Wilson 5820a3e67a4SJesse Barnes /* 5830a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5840a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5850a3e67a4SJesse Barnes * register. 5860a3e67a4SJesse Barnes */ 5870a3e67a4SJesse Barnes do { 5885eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 589391f75e2SVille Syrjälä low = I915_READ(low_frame); 5905eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5910a3e67a4SJesse Barnes } while (high1 != high2); 5920a3e67a4SJesse Barnes 5935eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 594391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5955eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 596391f75e2SVille Syrjälä 597391f75e2SVille Syrjälä /* 598391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 599391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 600391f75e2SVille Syrjälä * counter against vblank start. 601391f75e2SVille Syrjälä */ 602edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6030a3e67a4SJesse Barnes } 6040a3e67a4SJesse Barnes 605f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6069880b7a5SJesse Barnes { 6079880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6089db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6099880b7a5SJesse Barnes 6109880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 61144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6129db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6139880b7a5SJesse Barnes return 0; 6149880b7a5SJesse Barnes } 6159880b7a5SJesse Barnes 6169880b7a5SJesse Barnes return I915_READ(reg); 6179880b7a5SJesse Barnes } 6189880b7a5SJesse Barnes 619ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 620ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 621ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__)) 622ad3543edSMario Kleiner 623095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe) 62454ddcbd2SVille Syrjälä { 62554ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 62654ddcbd2SVille Syrjälä uint32_t status; 62754ddcbd2SVille Syrjälä 628095163baSVille Syrjälä if (INTEL_INFO(dev)->gen < 7) { 62954ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 63054ddcbd2SVille Syrjälä DE_PIPEA_VBLANK : 63154ddcbd2SVille Syrjälä DE_PIPEB_VBLANK; 63254ddcbd2SVille Syrjälä } else { 63354ddcbd2SVille Syrjälä switch (pipe) { 63454ddcbd2SVille Syrjälä default: 63554ddcbd2SVille Syrjälä case PIPE_A: 63654ddcbd2SVille Syrjälä status = DE_PIPEA_VBLANK_IVB; 63754ddcbd2SVille Syrjälä break; 63854ddcbd2SVille Syrjälä case PIPE_B: 63954ddcbd2SVille Syrjälä status = DE_PIPEB_VBLANK_IVB; 64054ddcbd2SVille Syrjälä break; 64154ddcbd2SVille Syrjälä case PIPE_C: 64254ddcbd2SVille Syrjälä status = DE_PIPEC_VBLANK_IVB; 64354ddcbd2SVille Syrjälä break; 64454ddcbd2SVille Syrjälä } 64554ddcbd2SVille Syrjälä } 646ad3543edSMario Kleiner 647095163baSVille Syrjälä return __raw_i915_read32(dev_priv, DEISR) & status; 64854ddcbd2SVille Syrjälä } 64954ddcbd2SVille Syrjälä 650f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 651abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 652abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6530af7e4dfSMario Kleiner { 654c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 655c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 656c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 657c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6583aa18df8SVille Syrjälä int position; 6590af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 6600af7e4dfSMario Kleiner bool in_vbl = true; 6610af7e4dfSMario Kleiner int ret = 0; 662ad3543edSMario Kleiner unsigned long irqflags; 6630af7e4dfSMario Kleiner 664c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6650af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6669db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6670af7e4dfSMario Kleiner return 0; 6680af7e4dfSMario Kleiner } 6690af7e4dfSMario Kleiner 670c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 671c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 672c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 673c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6740af7e4dfSMario Kleiner 675d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 676d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 677d31faf65SVille Syrjälä vbl_end /= 2; 678d31faf65SVille Syrjälä vtotal /= 2; 679d31faf65SVille Syrjälä } 680d31faf65SVille Syrjälä 681c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 682c2baf4b7SVille Syrjälä 683ad3543edSMario Kleiner /* 684ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 685ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 686ad3543edSMario Kleiner * following code must not block on uncore.lock. 687ad3543edSMario Kleiner */ 688ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 689ad3543edSMario Kleiner 690ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 691ad3543edSMario Kleiner 692ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 693ad3543edSMario Kleiner if (stime) 694ad3543edSMario Kleiner *stime = ktime_get(); 695ad3543edSMario Kleiner 6967c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6980af7e4dfSMario Kleiner * scanout position from Display scan line register. 6990af7e4dfSMario Kleiner */ 7007c06b08aSVille Syrjälä if (IS_GEN2(dev)) 701ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 7027c06b08aSVille Syrjälä else 703ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 70454ddcbd2SVille Syrjälä 705095163baSVille Syrjälä if (HAS_PCH_SPLIT(dev)) { 70654ddcbd2SVille Syrjälä /* 70754ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 70854ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 70954ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 71054ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 71154ddcbd2SVille Syrjälä * or not. 71254ddcbd2SVille Syrjälä */ 713095163baSVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 71454ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 71554ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 71654ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 7170af7e4dfSMario Kleiner } else { 718095163baSVille Syrjälä /* 719095163baSVille Syrjälä * ISR vblank status bits don't work the way we'd want 720095163baSVille Syrjälä * them to work on non-PCH platforms (for 721095163baSVille Syrjälä * ilk_pipe_in_vblank_locked()), and there doesn't 722095163baSVille Syrjälä * appear any other way to determine if we're currently 723095163baSVille Syrjälä * in vblank. 724095163baSVille Syrjälä * 725095163baSVille Syrjälä * Instead let's assume that we're already in vblank if 726095163baSVille Syrjälä * we got called from the vblank interrupt and the 727095163baSVille Syrjälä * scanline counter value indicates that we're on the 728095163baSVille Syrjälä * line just prior to vblank start. This should result 729095163baSVille Syrjälä * in the correct answer, unless the vblank interrupt 730095163baSVille Syrjälä * delivery really got delayed for almost exactly one 731095163baSVille Syrjälä * full frame/field. 732095163baSVille Syrjälä */ 733095163baSVille Syrjälä if (flags & DRM_CALLED_FROM_VBLIRQ && 734095163baSVille Syrjälä position == vbl_start - 1) { 735095163baSVille Syrjälä position = (position + 1) % vtotal; 736095163baSVille Syrjälä 737095163baSVille Syrjälä /* Signal this correction as "applied". */ 738095163baSVille Syrjälä ret |= 0x8; 739095163baSVille Syrjälä } 740095163baSVille Syrjälä } 741095163baSVille Syrjälä } else { 7420af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7430af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7440af7e4dfSMario Kleiner * scanout position. 7450af7e4dfSMario Kleiner */ 746ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7470af7e4dfSMario Kleiner 7483aa18df8SVille Syrjälä /* convert to pixel counts */ 7493aa18df8SVille Syrjälä vbl_start *= htotal; 7503aa18df8SVille Syrjälä vbl_end *= htotal; 7513aa18df8SVille Syrjälä vtotal *= htotal; 7523aa18df8SVille Syrjälä } 7533aa18df8SVille Syrjälä 754ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 755ad3543edSMario Kleiner if (etime) 756ad3543edSMario Kleiner *etime = ktime_get(); 757ad3543edSMario Kleiner 758ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 759ad3543edSMario Kleiner 760ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 761ad3543edSMario Kleiner 7623aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7633aa18df8SVille Syrjälä 7643aa18df8SVille Syrjälä /* 7653aa18df8SVille Syrjälä * While in vblank, position will be negative 7663aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7673aa18df8SVille Syrjälä * vblank, position will be positive counting 7683aa18df8SVille Syrjälä * up since vbl_end. 7693aa18df8SVille Syrjälä */ 7703aa18df8SVille Syrjälä if (position >= vbl_start) 7713aa18df8SVille Syrjälä position -= vbl_end; 7723aa18df8SVille Syrjälä else 7733aa18df8SVille Syrjälä position += vtotal - vbl_end; 7743aa18df8SVille Syrjälä 7757c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7763aa18df8SVille Syrjälä *vpos = position; 7773aa18df8SVille Syrjälä *hpos = 0; 7783aa18df8SVille Syrjälä } else { 7790af7e4dfSMario Kleiner *vpos = position / htotal; 7800af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7810af7e4dfSMario Kleiner } 7820af7e4dfSMario Kleiner 7830af7e4dfSMario Kleiner /* In vblank? */ 7840af7e4dfSMario Kleiner if (in_vbl) 7850af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 7860af7e4dfSMario Kleiner 7870af7e4dfSMario Kleiner return ret; 7880af7e4dfSMario Kleiner } 7890af7e4dfSMario Kleiner 790f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7910af7e4dfSMario Kleiner int *max_error, 7920af7e4dfSMario Kleiner struct timeval *vblank_time, 7930af7e4dfSMario Kleiner unsigned flags) 7940af7e4dfSMario Kleiner { 7954041b853SChris Wilson struct drm_crtc *crtc; 7960af7e4dfSMario Kleiner 7977eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7984041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7990af7e4dfSMario Kleiner return -EINVAL; 8000af7e4dfSMario Kleiner } 8010af7e4dfSMario Kleiner 8020af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8034041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8044041b853SChris Wilson if (crtc == NULL) { 8054041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8064041b853SChris Wilson return -EINVAL; 8074041b853SChris Wilson } 8084041b853SChris Wilson 8094041b853SChris Wilson if (!crtc->enabled) { 8104041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8114041b853SChris Wilson return -EBUSY; 8124041b853SChris Wilson } 8130af7e4dfSMario Kleiner 8140af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8154041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8164041b853SChris Wilson vblank_time, flags, 8177da903efSVille Syrjälä crtc, 8187da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8190af7e4dfSMario Kleiner } 8200af7e4dfSMario Kleiner 82167c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 82267c347ffSJani Nikula struct drm_connector *connector) 823321a1b30SEgbert Eich { 824321a1b30SEgbert Eich enum drm_connector_status old_status; 825321a1b30SEgbert Eich 826321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 827321a1b30SEgbert Eich old_status = connector->status; 828321a1b30SEgbert Eich 829321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 83067c347ffSJani Nikula if (old_status == connector->status) 83167c347ffSJani Nikula return false; 83267c347ffSJani Nikula 83367c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 834321a1b30SEgbert Eich connector->base.id, 835321a1b30SEgbert Eich drm_get_connector_name(connector), 83667c347ffSJani Nikula drm_get_connector_status_name(old_status), 83767c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 83867c347ffSJani Nikula 83967c347ffSJani Nikula return true; 840321a1b30SEgbert Eich } 841321a1b30SEgbert Eich 8425ca58282SJesse Barnes /* 8435ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8445ca58282SJesse Barnes */ 845ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 846ac4c16c5SEgbert Eich 8475ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8485ca58282SJesse Barnes { 8495ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8505ca58282SJesse Barnes hotplug_work); 8515ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 852c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 853cd569aedSEgbert Eich struct intel_connector *intel_connector; 854cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 855cd569aedSEgbert Eich struct drm_connector *connector; 856cd569aedSEgbert Eich unsigned long irqflags; 857cd569aedSEgbert Eich bool hpd_disabled = false; 858321a1b30SEgbert Eich bool changed = false; 859142e2398SEgbert Eich u32 hpd_event_bits; 8605ca58282SJesse Barnes 86152d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 86252d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 86352d7ecedSDaniel Vetter return; 86452d7ecedSDaniel Vetter 865a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 866e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 867e67189abSJesse Barnes 868cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 869142e2398SEgbert Eich 870142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 871142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 872cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 873cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 874cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 875cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 876cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 877cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 878cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 879cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 880cd569aedSEgbert Eich drm_get_connector_name(connector)); 881cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 882cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 883cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 884cd569aedSEgbert Eich hpd_disabled = true; 885cd569aedSEgbert Eich } 886142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 887142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 888142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 889142e2398SEgbert Eich } 890cd569aedSEgbert Eich } 891cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 892cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 893cd569aedSEgbert Eich * some connectors */ 894ac4c16c5SEgbert Eich if (hpd_disabled) { 895cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 896ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 897ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 898ac4c16c5SEgbert Eich } 899cd569aedSEgbert Eich 900cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 901cd569aedSEgbert Eich 902321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 903321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 904321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 905321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 906cd569aedSEgbert Eich if (intel_encoder->hot_plug) 907cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 908321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 909321a1b30SEgbert Eich changed = true; 910321a1b30SEgbert Eich } 911321a1b30SEgbert Eich } 91240ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 91340ee3381SKeith Packard 914321a1b30SEgbert Eich if (changed) 915321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9165ca58282SJesse Barnes } 9175ca58282SJesse Barnes 918d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 919f97108d1SJesse Barnes { 920f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 921b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9229270388eSDaniel Vetter u8 new_delay; 9239270388eSDaniel Vetter 924d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 925f97108d1SJesse Barnes 92673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 92773edd18fSDaniel Vetter 92820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9299270388eSDaniel Vetter 9307648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 931b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 932b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 933f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 934f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 935f97108d1SJesse Barnes 936f97108d1SJesse Barnes /* Handle RCS change request from hw */ 937b5b72e89SMatthew Garrett if (busy_up > max_avg) { 93820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 93920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 94020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 94120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 942b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 94320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 94420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 94520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 94620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 947f97108d1SJesse Barnes } 948f97108d1SJesse Barnes 9497648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 95020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 951f97108d1SJesse Barnes 952d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9539270388eSDaniel Vetter 954f97108d1SJesse Barnes return; 955f97108d1SJesse Barnes } 956f97108d1SJesse Barnes 957549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 958549f7365SChris Wilson struct intel_ring_buffer *ring) 959549f7365SChris Wilson { 960475553deSChris Wilson if (ring->obj == NULL) 961475553deSChris Wilson return; 962475553deSChris Wilson 963814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 9649862e600SChris Wilson 965549f7365SChris Wilson wake_up_all(&ring->irq_queue); 96610cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 967549f7365SChris Wilson } 968549f7365SChris Wilson 9694912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9703b8d8d91SJesse Barnes { 9714912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 972c6a828d3SDaniel Vetter rps.work); 973edbfdb45SPaulo Zanoni u32 pm_iir; 974dd75fdc8SChris Wilson int new_delay, adj; 9753b8d8d91SJesse Barnes 97659cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 977c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 978c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 9794848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 980edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 98159cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 9824912d041SBen Widawsky 98360611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 98460611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 98560611c13SPaulo Zanoni 9864848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 9873b8d8d91SJesse Barnes return; 9883b8d8d91SJesse Barnes 9894fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 9907b9e0ae6SChris Wilson 991dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 9927425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 993dd75fdc8SChris Wilson if (adj > 0) 994dd75fdc8SChris Wilson adj *= 2; 995dd75fdc8SChris Wilson else 996dd75fdc8SChris Wilson adj = 1; 997dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 9987425034aSVille Syrjälä 9997425034aSVille Syrjälä /* 10007425034aSVille Syrjälä * For better performance, jump directly 10017425034aSVille Syrjälä * to RPe if we're below it. 10027425034aSVille Syrjälä */ 1003dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 10047425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 1005dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1006dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 1007dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 1008dd75fdc8SChris Wilson else 1009dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 1010dd75fdc8SChris Wilson adj = 0; 1011dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1012dd75fdc8SChris Wilson if (adj < 0) 1013dd75fdc8SChris Wilson adj *= 2; 1014dd75fdc8SChris Wilson else 1015dd75fdc8SChris Wilson adj = -1; 1016dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 1017dd75fdc8SChris Wilson } else { /* unknown event */ 1018dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 1019dd75fdc8SChris Wilson } 10203b8d8d91SJesse Barnes 102179249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 102279249636SBen Widawsky * interrupt 102379249636SBen Widawsky */ 10241272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 10251272e7b8SVille Syrjälä dev_priv->rps.min_delay, dev_priv->rps.max_delay); 1026dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 1027dd75fdc8SChris Wilson 10280a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 10290a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 10300a073b84SJesse Barnes else 10314912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 10323b8d8d91SJesse Barnes 10334fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 10343b8d8d91SJesse Barnes } 10353b8d8d91SJesse Barnes 1036e3689190SBen Widawsky 1037e3689190SBen Widawsky /** 1038e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1039e3689190SBen Widawsky * occurred. 1040e3689190SBen Widawsky * @work: workqueue struct 1041e3689190SBen Widawsky * 1042e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1043e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1044e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1045e3689190SBen Widawsky */ 1046e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1047e3689190SBen Widawsky { 1048e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 1049a4da4fa4SDaniel Vetter l3_parity.error_work); 1050e3689190SBen Widawsky u32 error_status, row, bank, subbank; 105135a85ac6SBen Widawsky char *parity_event[6]; 1052e3689190SBen Widawsky uint32_t misccpctl; 1053e3689190SBen Widawsky unsigned long flags; 105435a85ac6SBen Widawsky uint8_t slice = 0; 1055e3689190SBen Widawsky 1056e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1057e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1058e3689190SBen Widawsky * any time we access those registers. 1059e3689190SBen Widawsky */ 1060e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1061e3689190SBen Widawsky 106235a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 106335a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 106435a85ac6SBen Widawsky goto out; 106535a85ac6SBen Widawsky 1066e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1067e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1068e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1069e3689190SBen Widawsky 107035a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 107135a85ac6SBen Widawsky u32 reg; 107235a85ac6SBen Widawsky 107335a85ac6SBen Widawsky slice--; 107435a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 107535a85ac6SBen Widawsky break; 107635a85ac6SBen Widawsky 107735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 107835a85ac6SBen Widawsky 107935a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 108035a85ac6SBen Widawsky 108135a85ac6SBen Widawsky error_status = I915_READ(reg); 1082e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1083e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1084e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1085e3689190SBen Widawsky 108635a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 108735a85ac6SBen Widawsky POSTING_READ(reg); 1088e3689190SBen Widawsky 1089cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1090e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1091e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1092e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 109335a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 109435a85ac6SBen Widawsky parity_event[5] = NULL; 1095e3689190SBen Widawsky 10965bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1097e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1098e3689190SBen Widawsky 109935a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 110035a85ac6SBen Widawsky slice, row, bank, subbank); 1101e3689190SBen Widawsky 110235a85ac6SBen Widawsky kfree(parity_event[4]); 1103e3689190SBen Widawsky kfree(parity_event[3]); 1104e3689190SBen Widawsky kfree(parity_event[2]); 1105e3689190SBen Widawsky kfree(parity_event[1]); 1106e3689190SBen Widawsky } 1107e3689190SBen Widawsky 110835a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 110935a85ac6SBen Widawsky 111035a85ac6SBen Widawsky out: 111135a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 111235a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 111335a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 111435a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 111535a85ac6SBen Widawsky 111635a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 111735a85ac6SBen Widawsky } 111835a85ac6SBen Widawsky 111935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1120e3689190SBen Widawsky { 1121e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1122e3689190SBen Widawsky 1123040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1124e3689190SBen Widawsky return; 1125e3689190SBen Widawsky 1126d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 112735a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1128d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1129e3689190SBen Widawsky 113035a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 113135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 113235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 113335a85ac6SBen Widawsky 113435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 113535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 113635a85ac6SBen Widawsky 1137a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1138e3689190SBen Widawsky } 1139e3689190SBen Widawsky 1140f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1141f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1142f1af8fc1SPaulo Zanoni u32 gt_iir) 1143f1af8fc1SPaulo Zanoni { 1144f1af8fc1SPaulo Zanoni if (gt_iir & 1145f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1146f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1147f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1148f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1149f1af8fc1SPaulo Zanoni } 1150f1af8fc1SPaulo Zanoni 1151e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1152e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1153e7b4c6b1SDaniel Vetter u32 gt_iir) 1154e7b4c6b1SDaniel Vetter { 1155e7b4c6b1SDaniel Vetter 1156cc609d5dSBen Widawsky if (gt_iir & 1157cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1158e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1159cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1160e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1161cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1162e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1163e7b4c6b1SDaniel Vetter 1164cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1165cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1166cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1167e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1168e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1169e7b4c6b1SDaniel Vetter } 1170e3689190SBen Widawsky 117135a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 117235a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1173e7b4c6b1SDaniel Vetter } 1174e7b4c6b1SDaniel Vetter 1175abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1176abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1177abd58f01SBen Widawsky u32 master_ctl) 1178abd58f01SBen Widawsky { 1179abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1180abd58f01SBen Widawsky uint32_t tmp = 0; 1181abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1182abd58f01SBen Widawsky 1183abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1184abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1185abd58f01SBen Widawsky if (tmp) { 1186abd58f01SBen Widawsky ret = IRQ_HANDLED; 1187abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1188abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1189abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1190abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1191abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1192abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1193abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1194abd58f01SBen Widawsky } else 1195abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1196abd58f01SBen Widawsky } 1197abd58f01SBen Widawsky 1198abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VCS1_IRQ) { 1199abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1200abd58f01SBen Widawsky if (tmp) { 1201abd58f01SBen Widawsky ret = IRQ_HANDLED; 1202abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1203abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1204abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 1205abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1206abd58f01SBen Widawsky } else 1207abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1208abd58f01SBen Widawsky } 1209abd58f01SBen Widawsky 1210abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1211abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1212abd58f01SBen Widawsky if (tmp) { 1213abd58f01SBen Widawsky ret = IRQ_HANDLED; 1214abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1215abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1216abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1217abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1218abd58f01SBen Widawsky } else 1219abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1220abd58f01SBen Widawsky } 1221abd58f01SBen Widawsky 1222abd58f01SBen Widawsky return ret; 1223abd58f01SBen Widawsky } 1224abd58f01SBen Widawsky 1225b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1226b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1227b543fb04SEgbert Eich 122810a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1229b543fb04SEgbert Eich u32 hotplug_trigger, 1230b543fb04SEgbert Eich const u32 *hpd) 1231b543fb04SEgbert Eich { 1232b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1233b543fb04SEgbert Eich int i; 123410a504deSDaniel Vetter bool storm_detected = false; 1235b543fb04SEgbert Eich 123691d131d2SDaniel Vetter if (!hotplug_trigger) 123791d131d2SDaniel Vetter return; 123891d131d2SDaniel Vetter 1239b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1240b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1241821450c6SEgbert Eich 12423432087eSChris Wilson WARN_ONCE(hpd[i] & hotplug_trigger && 12438b5565b8SChris Wilson dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED, 1244cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1245cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1246b8f102e8SEgbert Eich 1247b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1248b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1249b543fb04SEgbert Eich continue; 1250b543fb04SEgbert Eich 1251bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1252b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1253b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1254b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1255b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1256b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1257b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1258b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1259b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1260142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1261b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 126210a504deSDaniel Vetter storm_detected = true; 1263b543fb04SEgbert Eich } else { 1264b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1265b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1266b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1267b543fb04SEgbert Eich } 1268b543fb04SEgbert Eich } 1269b543fb04SEgbert Eich 127010a504deSDaniel Vetter if (storm_detected) 127110a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1272b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12735876fa0dSDaniel Vetter 1274645416f5SDaniel Vetter /* 1275645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1276645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1277645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1278645416f5SDaniel Vetter * deadlock. 1279645416f5SDaniel Vetter */ 1280645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1281b543fb04SEgbert Eich } 1282b543fb04SEgbert Eich 1283515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1284515ac2bbSDaniel Vetter { 128528c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 128628c70f16SDaniel Vetter 128728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1288515ac2bbSDaniel Vetter } 1289515ac2bbSDaniel Vetter 1290ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1291ce99c256SDaniel Vetter { 12929ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 12939ee32feaSDaniel Vetter 12949ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1295ce99c256SDaniel Vetter } 1296ce99c256SDaniel Vetter 12978bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1298277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1299eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1300eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13018bc5e955SDaniel Vetter uint32_t crc4) 13028bf1e9f1SShuang He { 13038bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13048bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13058bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1306ac2300d4SDamien Lespiau int head, tail; 1307b2c88f5bSDamien Lespiau 1308d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1309d538bbdfSDamien Lespiau 13100c912c79SDamien Lespiau if (!pipe_crc->entries) { 1311d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 13120c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 13130c912c79SDamien Lespiau return; 13140c912c79SDamien Lespiau } 13150c912c79SDamien Lespiau 1316d538bbdfSDamien Lespiau head = pipe_crc->head; 1317d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1318b2c88f5bSDamien Lespiau 1319b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1320d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1321b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1322b2c88f5bSDamien Lespiau return; 1323b2c88f5bSDamien Lespiau } 1324b2c88f5bSDamien Lespiau 1325b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 13268bf1e9f1SShuang He 13278bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1328eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1329eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1330eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1331eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1332eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1333b2c88f5bSDamien Lespiau 1334b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1335d538bbdfSDamien Lespiau pipe_crc->head = head; 1336d538bbdfSDamien Lespiau 1337d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 133807144428SDamien Lespiau 133907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 13408bf1e9f1SShuang He } 1341277de95eSDaniel Vetter #else 1342277de95eSDaniel Vetter static inline void 1343277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1344277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1345277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1346277de95eSDaniel Vetter uint32_t crc4) {} 1347277de95eSDaniel Vetter #endif 1348eba94eb9SDaniel Vetter 1349277de95eSDaniel Vetter 1350277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13515a69b89fSDaniel Vetter { 13525a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13535a69b89fSDaniel Vetter 1354277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13555a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13565a69b89fSDaniel Vetter 0, 0, 0, 0); 13575a69b89fSDaniel Vetter } 13585a69b89fSDaniel Vetter 1359277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1360eba94eb9SDaniel Vetter { 1361eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1362eba94eb9SDaniel Vetter 1363277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1364eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1365eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1366eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1367eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13688bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1369eba94eb9SDaniel Vetter } 13705b3a856bSDaniel Vetter 1371277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13725b3a856bSDaniel Vetter { 13735b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13740b5c5ed0SDaniel Vetter uint32_t res1, res2; 13750b5c5ed0SDaniel Vetter 13760b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 13770b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13780b5c5ed0SDaniel Vetter else 13790b5c5ed0SDaniel Vetter res1 = 0; 13800b5c5ed0SDaniel Vetter 13810b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 13820b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13830b5c5ed0SDaniel Vetter else 13840b5c5ed0SDaniel Vetter res2 = 0; 13855b3a856bSDaniel Vetter 1386277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13870b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13880b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13890b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13900b5c5ed0SDaniel Vetter res1, res2); 13915b3a856bSDaniel Vetter } 13928bf1e9f1SShuang He 13931403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 13941403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 13951403c0d4SPaulo Zanoni * the work queue. */ 13961403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1397baf02a1fSBen Widawsky { 139841a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 139959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 14004848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 14014d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 140259cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14032adbee62SDaniel Vetter 14042adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 140541a05a3aSDaniel Vetter } 1406baf02a1fSBen Widawsky 14071403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 140812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 140912638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 141012638c57SBen Widawsky 141112638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 141212638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 141312638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 141412638c57SBen Widawsky } 141512638c57SBen Widawsky } 14161403c0d4SPaulo Zanoni } 1417baf02a1fSBen Widawsky 1418ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 14197e231dbeSJesse Barnes { 14207e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 14217e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14227e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 14237e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 14247e231dbeSJesse Barnes unsigned long irqflags; 14257e231dbeSJesse Barnes int pipe; 14267e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 14277e231dbeSJesse Barnes 14287e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 14297e231dbeSJesse Barnes 14307e231dbeSJesse Barnes while (true) { 14317e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 14327e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 14337e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 14347e231dbeSJesse Barnes 14357e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 14367e231dbeSJesse Barnes goto out; 14377e231dbeSJesse Barnes 14387e231dbeSJesse Barnes ret = IRQ_HANDLED; 14397e231dbeSJesse Barnes 1440e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 14417e231dbeSJesse Barnes 14427e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14437e231dbeSJesse Barnes for_each_pipe(pipe) { 14447e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 14457e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 14467e231dbeSJesse Barnes 14477e231dbeSJesse Barnes /* 14487e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 14497e231dbeSJesse Barnes */ 14507e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 14517e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14527e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 14537e231dbeSJesse Barnes pipe_name(pipe)); 14547e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 14557e231dbeSJesse Barnes } 14567e231dbeSJesse Barnes } 14577e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14587e231dbeSJesse Barnes 145931acc7f5SJesse Barnes for_each_pipe(pipe) { 14607b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 146131acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 146231acc7f5SJesse Barnes 146331acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 146431acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 146531acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 146631acc7f5SJesse Barnes } 14674356d586SDaniel Vetter 14684356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1469277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 147031acc7f5SJesse Barnes } 147131acc7f5SJesse Barnes 14727e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 14737e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 14747e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1475b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 14767e231dbeSJesse Barnes 14777e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 14787e231dbeSJesse Barnes hotplug_status); 147991d131d2SDaniel Vetter 148010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 148191d131d2SDaniel Vetter 14824aeebd74SDaniel Vetter if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 14834aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 14844aeebd74SDaniel Vetter 14857e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14867e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 14877e231dbeSJesse Barnes } 14887e231dbeSJesse Barnes 1489515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1490515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 14917e231dbeSJesse Barnes 149260611c13SPaulo Zanoni if (pm_iir) 1493d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 14947e231dbeSJesse Barnes 14957e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 14967e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 14977e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 14987e231dbeSJesse Barnes } 14997e231dbeSJesse Barnes 15007e231dbeSJesse Barnes out: 15017e231dbeSJesse Barnes return ret; 15027e231dbeSJesse Barnes } 15037e231dbeSJesse Barnes 150423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1505776ad806SJesse Barnes { 1506776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15079db4a9c7SJesse Barnes int pipe; 1508b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1509776ad806SJesse Barnes 151010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 151191d131d2SDaniel Vetter 1512cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1513cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1514776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1515cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1516cfc33bf7SVille Syrjälä port_name(port)); 1517cfc33bf7SVille Syrjälä } 1518776ad806SJesse Barnes 1519ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1520ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1521ce99c256SDaniel Vetter 1522776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1523515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1524776ad806SJesse Barnes 1525776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1526776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1527776ad806SJesse Barnes 1528776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1529776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1530776ad806SJesse Barnes 1531776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1532776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1533776ad806SJesse Barnes 15349db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 15359db4a9c7SJesse Barnes for_each_pipe(pipe) 15369db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 15379db4a9c7SJesse Barnes pipe_name(pipe), 15389db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1539776ad806SJesse Barnes 1540776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1541776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1542776ad806SJesse Barnes 1543776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1544776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1545776ad806SJesse Barnes 1546776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 15478664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 15488664281bSPaulo Zanoni false)) 15498664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 15508664281bSPaulo Zanoni 15518664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 15528664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 15538664281bSPaulo Zanoni false)) 15548664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 15558664281bSPaulo Zanoni } 15568664281bSPaulo Zanoni 15578664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 15588664281bSPaulo Zanoni { 15598664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 15608664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 15615a69b89fSDaniel Vetter enum pipe pipe; 15628664281bSPaulo Zanoni 1563de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1564de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1565de032bf4SPaulo Zanoni 15665a69b89fSDaniel Vetter for_each_pipe(pipe) { 15675a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 15685a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 15695a69b89fSDaniel Vetter false)) 15705a69b89fSDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 15715a69b89fSDaniel Vetter pipe_name(pipe)); 15725a69b89fSDaniel Vetter } 15738664281bSPaulo Zanoni 15745a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 15755a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1576277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 15775a69b89fSDaniel Vetter else 1578277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 15795a69b89fSDaniel Vetter } 15805a69b89fSDaniel Vetter } 15818bf1e9f1SShuang He 15828664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 15838664281bSPaulo Zanoni } 15848664281bSPaulo Zanoni 15858664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 15868664281bSPaulo Zanoni { 15878664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 15888664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 15898664281bSPaulo Zanoni 1590de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1591de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1592de032bf4SPaulo Zanoni 15938664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 15948664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 15958664281bSPaulo Zanoni false)) 15968664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 15978664281bSPaulo Zanoni 15988664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 15998664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 16008664281bSPaulo Zanoni false)) 16018664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 16028664281bSPaulo Zanoni 16038664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 16048664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 16058664281bSPaulo Zanoni false)) 16068664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 16078664281bSPaulo Zanoni 16088664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1609776ad806SJesse Barnes } 1610776ad806SJesse Barnes 161123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 161223e81d69SAdam Jackson { 161323e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 161423e81d69SAdam Jackson int pipe; 1615b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 161623e81d69SAdam Jackson 161710a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 161891d131d2SDaniel Vetter 1619cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1620cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 162123e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1622cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1623cfc33bf7SVille Syrjälä port_name(port)); 1624cfc33bf7SVille Syrjälä } 162523e81d69SAdam Jackson 162623e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1627ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 162823e81d69SAdam Jackson 162923e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1630515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 163123e81d69SAdam Jackson 163223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 163323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 163423e81d69SAdam Jackson 163523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 163623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 163723e81d69SAdam Jackson 163823e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 163923e81d69SAdam Jackson for_each_pipe(pipe) 164023e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 164123e81d69SAdam Jackson pipe_name(pipe), 164223e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 16438664281bSPaulo Zanoni 16448664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 16458664281bSPaulo Zanoni cpt_serr_int_handler(dev); 164623e81d69SAdam Jackson } 164723e81d69SAdam Jackson 1648c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1649c008bc6eSPaulo Zanoni { 1650c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 165140da17c2SDaniel Vetter enum pipe pipe; 1652c008bc6eSPaulo Zanoni 1653c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1654c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1655c008bc6eSPaulo Zanoni 1656c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1657c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1658c008bc6eSPaulo Zanoni 1659c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1660c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1661c008bc6eSPaulo Zanoni 166240da17c2SDaniel Vetter for_each_pipe(pipe) { 166340da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 166440da17c2SDaniel Vetter drm_handle_vblank(dev, pipe); 1665c008bc6eSPaulo Zanoni 166640da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 166740da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 166840da17c2SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 166940da17c2SDaniel Vetter pipe_name(pipe)); 1670c008bc6eSPaulo Zanoni 167140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 167240da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16735b3a856bSDaniel Vetter 167440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 167540da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 167640da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 167740da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1678c008bc6eSPaulo Zanoni } 1679c008bc6eSPaulo Zanoni } 1680c008bc6eSPaulo Zanoni 1681c008bc6eSPaulo Zanoni /* check event from PCH */ 1682c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1683c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1684c008bc6eSPaulo Zanoni 1685c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1686c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1687c008bc6eSPaulo Zanoni else 1688c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1689c008bc6eSPaulo Zanoni 1690c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1691c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1692c008bc6eSPaulo Zanoni } 1693c008bc6eSPaulo Zanoni 1694c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1695c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1696c008bc6eSPaulo Zanoni } 1697c008bc6eSPaulo Zanoni 16989719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 16999719fb98SPaulo Zanoni { 17009719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17013b6c42e8SDaniel Vetter enum pipe i; 17029719fb98SPaulo Zanoni 17039719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 17049719fb98SPaulo Zanoni ivb_err_int_handler(dev); 17059719fb98SPaulo Zanoni 17069719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 17079719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 17089719fb98SPaulo Zanoni 17099719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 17109719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 17119719fb98SPaulo Zanoni 17123b6c42e8SDaniel Vetter for_each_pipe(i) { 171340da17c2SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(i))) 17149719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 171540da17c2SDaniel Vetter 171640da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 171740da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) { 17189719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 17199719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 17209719fb98SPaulo Zanoni } 17219719fb98SPaulo Zanoni } 17229719fb98SPaulo Zanoni 17239719fb98SPaulo Zanoni /* check event from PCH */ 17249719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 17259719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 17269719fb98SPaulo Zanoni 17279719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 17289719fb98SPaulo Zanoni 17299719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 17309719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 17319719fb98SPaulo Zanoni } 17329719fb98SPaulo Zanoni } 17339719fb98SPaulo Zanoni 1734f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1735b1f14ad0SJesse Barnes { 1736b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1737b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1738f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 17390e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1740b1f14ad0SJesse Barnes 1741b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1742b1f14ad0SJesse Barnes 17438664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 17448664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1745907b28c5SChris Wilson intel_uncore_check_errors(dev); 17468664281bSPaulo Zanoni 1747b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1748b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1749b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 175023a78516SPaulo Zanoni POSTING_READ(DEIER); 17510e43406bSChris Wilson 175244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 175344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 175444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 175544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 175644498aeaSPaulo Zanoni * due to its back queue). */ 1757ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 175844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 175944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 176044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1761ab5c608bSBen Widawsky } 176244498aeaSPaulo Zanoni 17630e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 17640e43406bSChris Wilson if (gt_iir) { 1765d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 17660e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1767d8fc8a47SPaulo Zanoni else 1768d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 17690e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 17700e43406bSChris Wilson ret = IRQ_HANDLED; 17710e43406bSChris Wilson } 1772b1f14ad0SJesse Barnes 1773b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 17740e43406bSChris Wilson if (de_iir) { 1775f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 17769719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1777f1af8fc1SPaulo Zanoni else 1778f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 17790e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 17800e43406bSChris Wilson ret = IRQ_HANDLED; 17810e43406bSChris Wilson } 17820e43406bSChris Wilson 1783f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1784f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 17850e43406bSChris Wilson if (pm_iir) { 1786d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1787b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 17880e43406bSChris Wilson ret = IRQ_HANDLED; 17890e43406bSChris Wilson } 1790f1af8fc1SPaulo Zanoni } 1791b1f14ad0SJesse Barnes 1792b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1793b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1794ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 179544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 179644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1797ab5c608bSBen Widawsky } 1798b1f14ad0SJesse Barnes 1799b1f14ad0SJesse Barnes return ret; 1800b1f14ad0SJesse Barnes } 1801b1f14ad0SJesse Barnes 1802abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1803abd58f01SBen Widawsky { 1804abd58f01SBen Widawsky struct drm_device *dev = arg; 1805abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1806abd58f01SBen Widawsky u32 master_ctl; 1807abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1808abd58f01SBen Widawsky uint32_t tmp = 0; 1809c42664ccSDaniel Vetter enum pipe pipe; 1810abd58f01SBen Widawsky 1811abd58f01SBen Widawsky atomic_inc(&dev_priv->irq_received); 1812abd58f01SBen Widawsky 1813abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 1814abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 1815abd58f01SBen Widawsky if (!master_ctl) 1816abd58f01SBen Widawsky return IRQ_NONE; 1817abd58f01SBen Widawsky 1818abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 1819abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1820abd58f01SBen Widawsky 1821abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1822abd58f01SBen Widawsky 1823abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 1824abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 1825abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 1826abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 1827abd58f01SBen Widawsky else if (tmp) 1828abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 1829abd58f01SBen Widawsky else 1830abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 1831abd58f01SBen Widawsky 1832abd58f01SBen Widawsky if (tmp) { 1833abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 1834abd58f01SBen Widawsky ret = IRQ_HANDLED; 1835abd58f01SBen Widawsky } 1836abd58f01SBen Widawsky } 1837abd58f01SBen Widawsky 18386d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 18396d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 18406d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 18416d766f02SDaniel Vetter dp_aux_irq_handler(dev); 18426d766f02SDaniel Vetter else if (tmp) 18436d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 18446d766f02SDaniel Vetter else 18456d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 18466d766f02SDaniel Vetter 18476d766f02SDaniel Vetter if (tmp) { 18486d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 18496d766f02SDaniel Vetter ret = IRQ_HANDLED; 18506d766f02SDaniel Vetter } 18516d766f02SDaniel Vetter } 18526d766f02SDaniel Vetter 1853abd58f01SBen Widawsky for_each_pipe(pipe) { 1854abd58f01SBen Widawsky uint32_t pipe_iir; 1855abd58f01SBen Widawsky 1856c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 1857c42664ccSDaniel Vetter continue; 1858c42664ccSDaniel Vetter 1859abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 1860abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 1861abd58f01SBen Widawsky drm_handle_vblank(dev, pipe); 1862abd58f01SBen Widawsky 1863abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_FLIP_DONE) { 1864abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 1865abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 1866abd58f01SBen Widawsky } 1867abd58f01SBen Widawsky 18680fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 18690fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 18700fbe7870SDaniel Vetter 187138d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 187238d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 187338d83c96SDaniel Vetter false)) 187438d83c96SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 187538d83c96SDaniel Vetter pipe_name(pipe)); 187638d83c96SDaniel Vetter } 187738d83c96SDaniel Vetter 187830100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 187930100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 188030100f2bSDaniel Vetter pipe_name(pipe), 188130100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 188230100f2bSDaniel Vetter } 1883abd58f01SBen Widawsky 1884abd58f01SBen Widawsky if (pipe_iir) { 1885abd58f01SBen Widawsky ret = IRQ_HANDLED; 1886abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 1887c42664ccSDaniel Vetter } else 1888abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 1889abd58f01SBen Widawsky } 1890abd58f01SBen Widawsky 189192d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 189292d03a80SDaniel Vetter /* 189392d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 189492d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 189592d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 189692d03a80SDaniel Vetter */ 189792d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 189892d03a80SDaniel Vetter 189992d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 190092d03a80SDaniel Vetter 190192d03a80SDaniel Vetter if (pch_iir) { 190292d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 190392d03a80SDaniel Vetter ret = IRQ_HANDLED; 190492d03a80SDaniel Vetter } 190592d03a80SDaniel Vetter } 190692d03a80SDaniel Vetter 1907abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 1908abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1909abd58f01SBen Widawsky 1910abd58f01SBen Widawsky return ret; 1911abd58f01SBen Widawsky } 1912abd58f01SBen Widawsky 191317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 191417e1df07SDaniel Vetter bool reset_completed) 191517e1df07SDaniel Vetter { 191617e1df07SDaniel Vetter struct intel_ring_buffer *ring; 191717e1df07SDaniel Vetter int i; 191817e1df07SDaniel Vetter 191917e1df07SDaniel Vetter /* 192017e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 192117e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 192217e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 192317e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 192417e1df07SDaniel Vetter */ 192517e1df07SDaniel Vetter 192617e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 192717e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 192817e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 192917e1df07SDaniel Vetter 193017e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 193117e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 193217e1df07SDaniel Vetter 193317e1df07SDaniel Vetter /* 193417e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 193517e1df07SDaniel Vetter * reset state is cleared. 193617e1df07SDaniel Vetter */ 193717e1df07SDaniel Vetter if (reset_completed) 193817e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 193917e1df07SDaniel Vetter } 194017e1df07SDaniel Vetter 19418a905236SJesse Barnes /** 19428a905236SJesse Barnes * i915_error_work_func - do process context error handling work 19438a905236SJesse Barnes * @work: work struct 19448a905236SJesse Barnes * 19458a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 19468a905236SJesse Barnes * was detected. 19478a905236SJesse Barnes */ 19488a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 19498a905236SJesse Barnes { 19501f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 19511f83fee0SDaniel Vetter work); 19521f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 19531f83fee0SDaniel Vetter gpu_error); 19548a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1955cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1956cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1957cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 195817e1df07SDaniel Vetter int ret; 19598a905236SJesse Barnes 19605bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 19618a905236SJesse Barnes 19627db0ba24SDaniel Vetter /* 19637db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 19647db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 19657db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 19667db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 19677db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 19687db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 19697db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 19707db0ba24SDaniel Vetter * work we don't need to worry about any other races. 19717db0ba24SDaniel Vetter */ 19727db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 197344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 19745bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 19757db0ba24SDaniel Vetter reset_event); 19761f83fee0SDaniel Vetter 197717e1df07SDaniel Vetter /* 197817e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 197917e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 198017e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 198117e1df07SDaniel Vetter * deadlocks with the reset work. 198217e1df07SDaniel Vetter */ 1983f69061beSDaniel Vetter ret = i915_reset(dev); 1984f69061beSDaniel Vetter 198517e1df07SDaniel Vetter intel_display_handle_reset(dev); 198617e1df07SDaniel Vetter 1987f69061beSDaniel Vetter if (ret == 0) { 1988f69061beSDaniel Vetter /* 1989f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1990f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1991f69061beSDaniel Vetter * complete. 1992f69061beSDaniel Vetter * 1993f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1994f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1995f69061beSDaniel Vetter * updates before 1996f69061beSDaniel Vetter * the counter increment. 1997f69061beSDaniel Vetter */ 1998f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1999f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2000f69061beSDaniel Vetter 20015bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2002f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 20031f83fee0SDaniel Vetter } else { 20042ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2005f316a42cSBen Gamari } 20061f83fee0SDaniel Vetter 200717e1df07SDaniel Vetter /* 200817e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 200917e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 201017e1df07SDaniel Vetter */ 201117e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2012f316a42cSBen Gamari } 20138a905236SJesse Barnes } 20148a905236SJesse Barnes 201535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2016c0e09200SDave Airlie { 20178a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2018bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 201963eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2020050ee91fSBen Widawsky int pipe, i; 202163eeaf38SJesse Barnes 202235aed2e6SChris Wilson if (!eir) 202335aed2e6SChris Wilson return; 202463eeaf38SJesse Barnes 2025a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 20268a905236SJesse Barnes 2027bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2028bd9854f9SBen Widawsky 20298a905236SJesse Barnes if (IS_G4X(dev)) { 20308a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 20318a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 20328a905236SJesse Barnes 2033a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2034a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2035050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2036050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2037a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2038a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 20398a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20403143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 20418a905236SJesse Barnes } 20428a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 20438a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2044a70491ccSJoe Perches pr_err("page table error\n"); 2045a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 20468a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20473143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 20488a905236SJesse Barnes } 20498a905236SJesse Barnes } 20508a905236SJesse Barnes 2051a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 205263eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 205363eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2054a70491ccSJoe Perches pr_err("page table error\n"); 2055a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 205663eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20573143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 205863eeaf38SJesse Barnes } 20598a905236SJesse Barnes } 20608a905236SJesse Barnes 206163eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2062a70491ccSJoe Perches pr_err("memory refresh error:\n"); 20639db4a9c7SJesse Barnes for_each_pipe(pipe) 2064a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 20659db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 206663eeaf38SJesse Barnes /* pipestat has already been acked */ 206763eeaf38SJesse Barnes } 206863eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2069a70491ccSJoe Perches pr_err("instruction error\n"); 2070a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2071050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2072050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2073a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 207463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 207563eeaf38SJesse Barnes 2076a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2077a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2078a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 207963eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 20803143a2bfSChris Wilson POSTING_READ(IPEIR); 208163eeaf38SJesse Barnes } else { 208263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 208363eeaf38SJesse Barnes 2084a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2085a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2086a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2087a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 208863eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20893143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 209063eeaf38SJesse Barnes } 209163eeaf38SJesse Barnes } 209263eeaf38SJesse Barnes 209363eeaf38SJesse Barnes I915_WRITE(EIR, eir); 20943143a2bfSChris Wilson POSTING_READ(EIR); 209563eeaf38SJesse Barnes eir = I915_READ(EIR); 209663eeaf38SJesse Barnes if (eir) { 209763eeaf38SJesse Barnes /* 209863eeaf38SJesse Barnes * some errors might have become stuck, 209963eeaf38SJesse Barnes * mask them. 210063eeaf38SJesse Barnes */ 210163eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 210263eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 210363eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 210463eeaf38SJesse Barnes } 210535aed2e6SChris Wilson } 210635aed2e6SChris Wilson 210735aed2e6SChris Wilson /** 210835aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 210935aed2e6SChris Wilson * @dev: drm device 211035aed2e6SChris Wilson * 211135aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 211235aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 211335aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 211435aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 211535aed2e6SChris Wilson * of a ring dump etc.). 211635aed2e6SChris Wilson */ 2117527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 211835aed2e6SChris Wilson { 211935aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 212035aed2e6SChris Wilson 212135aed2e6SChris Wilson i915_capture_error_state(dev); 212235aed2e6SChris Wilson i915_report_and_clear_eir(dev); 21238a905236SJesse Barnes 2124ba1234d1SBen Gamari if (wedged) { 2125f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2126f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2127ba1234d1SBen Gamari 212811ed50ecSBen Gamari /* 212917e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 213017e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 213117e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 213217e1df07SDaniel Vetter * processes will see a reset in progress and back off, 213317e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 213417e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 213517e1df07SDaniel Vetter * that the reset work needs to acquire. 213617e1df07SDaniel Vetter * 213717e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 213817e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 213917e1df07SDaniel Vetter * counter atomic_t. 214011ed50ecSBen Gamari */ 214117e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 214211ed50ecSBen Gamari } 214311ed50ecSBen Gamari 2144122f46baSDaniel Vetter /* 2145122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2146122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2147122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2148122f46baSDaniel Vetter * code will deadlock. 2149122f46baSDaniel Vetter */ 2150122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 21518a905236SJesse Barnes } 21528a905236SJesse Barnes 215321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 21544e5359cdSSimon Farnsworth { 21554e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 21564e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 21574e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 215805394f39SChris Wilson struct drm_i915_gem_object *obj; 21594e5359cdSSimon Farnsworth struct intel_unpin_work *work; 21604e5359cdSSimon Farnsworth unsigned long flags; 21614e5359cdSSimon Farnsworth bool stall_detected; 21624e5359cdSSimon Farnsworth 21634e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 21644e5359cdSSimon Farnsworth if (intel_crtc == NULL) 21654e5359cdSSimon Farnsworth return; 21664e5359cdSSimon Farnsworth 21674e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 21684e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 21694e5359cdSSimon Farnsworth 2170e7d841caSChris Wilson if (work == NULL || 2171e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2172e7d841caSChris Wilson !work->enable_stall_check) { 21734e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 21744e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21754e5359cdSSimon Farnsworth return; 21764e5359cdSSimon Farnsworth } 21774e5359cdSSimon Farnsworth 21784e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 217905394f39SChris Wilson obj = work->pending_flip_obj; 2180a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 21819db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2182446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2183f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 21844e5359cdSSimon Farnsworth } else { 21859db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2186f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 218701f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 21884e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 21894e5359cdSSimon Farnsworth } 21904e5359cdSSimon Farnsworth 21914e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21924e5359cdSSimon Farnsworth 21934e5359cdSSimon Farnsworth if (stall_detected) { 21944e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 21954e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 21964e5359cdSSimon Farnsworth } 21974e5359cdSSimon Farnsworth } 21984e5359cdSSimon Farnsworth 219942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 220042f52ef8SKeith Packard * we use as a pipe index 220142f52ef8SKeith Packard */ 2202f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 22030a3e67a4SJesse Barnes { 22040a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2205e9d21d7fSKeith Packard unsigned long irqflags; 220671e0ffa5SJesse Barnes 22075eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 220871e0ffa5SJesse Barnes return -EINVAL; 22090a3e67a4SJesse Barnes 22101ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2211f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 22127c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22137c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22140a3e67a4SJesse Barnes else 22157c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22167c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 22178692d00eSChris Wilson 22188692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 22198692d00eSChris Wilson if (dev_priv->info->gen == 3) 22206b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 22211ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22228692d00eSChris Wilson 22230a3e67a4SJesse Barnes return 0; 22240a3e67a4SJesse Barnes } 22250a3e67a4SJesse Barnes 2226f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2227f796cf8fSJesse Barnes { 2228f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2229f796cf8fSJesse Barnes unsigned long irqflags; 2230b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 223140da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2232f796cf8fSJesse Barnes 2233f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2234f796cf8fSJesse Barnes return -EINVAL; 2235f796cf8fSJesse Barnes 2236f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2237b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2238b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2239b1f14ad0SJesse Barnes 2240b1f14ad0SJesse Barnes return 0; 2241b1f14ad0SJesse Barnes } 2242b1f14ad0SJesse Barnes 22437e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 22447e231dbeSJesse Barnes { 22457e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22467e231dbeSJesse Barnes unsigned long irqflags; 224731acc7f5SJesse Barnes u32 imr; 22487e231dbeSJesse Barnes 22497e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 22507e231dbeSJesse Barnes return -EINVAL; 22517e231dbeSJesse Barnes 22527e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22537e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 22543b6c42e8SDaniel Vetter if (pipe == PIPE_A) 22557e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 225631acc7f5SJesse Barnes else 22577e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22587e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 225931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 226031acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22617e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22627e231dbeSJesse Barnes 22637e231dbeSJesse Barnes return 0; 22647e231dbeSJesse Barnes } 22657e231dbeSJesse Barnes 2266abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2267abd58f01SBen Widawsky { 2268abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2269abd58f01SBen Widawsky unsigned long irqflags; 2270abd58f01SBen Widawsky 2271abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2272abd58f01SBen Widawsky return -EINVAL; 2273abd58f01SBen Widawsky 2274abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22757167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 22767167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2277abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2278abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2279abd58f01SBen Widawsky return 0; 2280abd58f01SBen Widawsky } 2281abd58f01SBen Widawsky 228242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 228342f52ef8SKeith Packard * we use as a pipe index 228442f52ef8SKeith Packard */ 2285f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 22860a3e67a4SJesse Barnes { 22870a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2288e9d21d7fSKeith Packard unsigned long irqflags; 22890a3e67a4SJesse Barnes 22901ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22918692d00eSChris Wilson if (dev_priv->info->gen == 3) 22926b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 22938692d00eSChris Wilson 22947c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 22957c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 22967c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22971ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22980a3e67a4SJesse Barnes } 22990a3e67a4SJesse Barnes 2300f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2301f796cf8fSJesse Barnes { 2302f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2303f796cf8fSJesse Barnes unsigned long irqflags; 2304b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 230540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2306f796cf8fSJesse Barnes 2307f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2308b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2309b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2310b1f14ad0SJesse Barnes } 2311b1f14ad0SJesse Barnes 23127e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 23137e231dbeSJesse Barnes { 23147e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23157e231dbeSJesse Barnes unsigned long irqflags; 231631acc7f5SJesse Barnes u32 imr; 23177e231dbeSJesse Barnes 23187e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 231931acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 232031acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 23217e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 23223b6c42e8SDaniel Vetter if (pipe == PIPE_A) 23237e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 232431acc7f5SJesse Barnes else 23257e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23267e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 23277e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23287e231dbeSJesse Barnes } 23297e231dbeSJesse Barnes 2330abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2331abd58f01SBen Widawsky { 2332abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2333abd58f01SBen Widawsky unsigned long irqflags; 2334abd58f01SBen Widawsky 2335abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2336abd58f01SBen Widawsky return; 2337abd58f01SBen Widawsky 2338abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23397167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 23407167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2341abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2342abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2343abd58f01SBen Widawsky } 2344abd58f01SBen Widawsky 2345893eead0SChris Wilson static u32 2346893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2347852835f3SZou Nan hai { 2348893eead0SChris Wilson return list_entry(ring->request_list.prev, 2349893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2350893eead0SChris Wilson } 2351893eead0SChris Wilson 23529107e9d2SChris Wilson static bool 23539107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2354893eead0SChris Wilson { 23559107e9d2SChris Wilson return (list_empty(&ring->request_list) || 23569107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2357f65d9421SBen Gamari } 2358f65d9421SBen Gamari 23596274f212SChris Wilson static struct intel_ring_buffer * 23606274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2361a24a11e6SChris Wilson { 2362a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23636274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2364a24a11e6SChris Wilson 2365a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2366a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2367a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 23686274f212SChris Wilson return NULL; 2369a24a11e6SChris Wilson 2370a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2371a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2372a24a11e6SChris Wilson */ 23736274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2374a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2375a24a11e6SChris Wilson do { 2376a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2377a24a11e6SChris Wilson if (cmd == ipehr) 2378a24a11e6SChris Wilson break; 2379a24a11e6SChris Wilson 2380a24a11e6SChris Wilson acthd -= 4; 2381a24a11e6SChris Wilson if (acthd < acthd_min) 23826274f212SChris Wilson return NULL; 2383a24a11e6SChris Wilson } while (1); 2384a24a11e6SChris Wilson 23856274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 23866274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2387a24a11e6SChris Wilson } 2388a24a11e6SChris Wilson 23896274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 23906274f212SChris Wilson { 23916274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23926274f212SChris Wilson struct intel_ring_buffer *signaller; 23936274f212SChris Wilson u32 seqno, ctl; 23946274f212SChris Wilson 23956274f212SChris Wilson ring->hangcheck.deadlock = true; 23966274f212SChris Wilson 23976274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 23986274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 23996274f212SChris Wilson return -1; 24006274f212SChris Wilson 24016274f212SChris Wilson /* cursory check for an unkickable deadlock */ 24026274f212SChris Wilson ctl = I915_READ_CTL(signaller); 24036274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 24046274f212SChris Wilson return -1; 24056274f212SChris Wilson 24066274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 24076274f212SChris Wilson } 24086274f212SChris Wilson 24096274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 24106274f212SChris Wilson { 24116274f212SChris Wilson struct intel_ring_buffer *ring; 24126274f212SChris Wilson int i; 24136274f212SChris Wilson 24146274f212SChris Wilson for_each_ring(ring, dev_priv, i) 24156274f212SChris Wilson ring->hangcheck.deadlock = false; 24166274f212SChris Wilson } 24176274f212SChris Wilson 2418ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2419ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 24201ec14ad3SChris Wilson { 24211ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 24221ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 24239107e9d2SChris Wilson u32 tmp; 24249107e9d2SChris Wilson 24256274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2426f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 24276274f212SChris Wilson 24289107e9d2SChris Wilson if (IS_GEN2(dev)) 2429f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24309107e9d2SChris Wilson 24319107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 24329107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 24339107e9d2SChris Wilson * and break the hang. This should work on 24349107e9d2SChris Wilson * all but the second generation chipsets. 24359107e9d2SChris Wilson */ 24369107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 24371ec14ad3SChris Wilson if (tmp & RING_WAIT) { 24381ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 24391ec14ad3SChris Wilson ring->name); 244009e14bf3SChris Wilson i915_handle_error(dev, false); 24411ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2442f2f4d82fSJani Nikula return HANGCHECK_KICK; 24431ec14ad3SChris Wilson } 2444a24a11e6SChris Wilson 24456274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 24466274f212SChris Wilson switch (semaphore_passed(ring)) { 24476274f212SChris Wilson default: 2448f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24496274f212SChris Wilson case 1: 2450a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2451a24a11e6SChris Wilson ring->name); 245209e14bf3SChris Wilson i915_handle_error(dev, false); 2453a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2454f2f4d82fSJani Nikula return HANGCHECK_KICK; 24556274f212SChris Wilson case 0: 2456f2f4d82fSJani Nikula return HANGCHECK_WAIT; 24576274f212SChris Wilson } 24589107e9d2SChris Wilson } 24599107e9d2SChris Wilson 2460f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2461a24a11e6SChris Wilson } 2462d1e61e7fSChris Wilson 2463f65d9421SBen Gamari /** 2464f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 246505407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 246605407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 246705407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 246805407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 246905407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2470f65d9421SBen Gamari */ 2471a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2472f65d9421SBen Gamari { 2473f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2474f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2475b4519513SChris Wilson struct intel_ring_buffer *ring; 2476b4519513SChris Wilson int i; 247705407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 24789107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 24799107e9d2SChris Wilson #define BUSY 1 24809107e9d2SChris Wilson #define KICK 5 24819107e9d2SChris Wilson #define HUNG 20 24829107e9d2SChris Wilson #define FIRE 30 2483893eead0SChris Wilson 24843e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 24853e0dc6b0SBen Widawsky return; 24863e0dc6b0SBen Widawsky 2487b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 248805407ff8SMika Kuoppala u32 seqno, acthd; 24899107e9d2SChris Wilson bool busy = true; 2490b4519513SChris Wilson 24916274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 24926274f212SChris Wilson 249305407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 249405407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 249505407ff8SMika Kuoppala 249605407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 24979107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2498da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2499da661464SMika Kuoppala 25009107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 25019107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2502094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2503f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 25049107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 25059107e9d2SChris Wilson ring->name); 2506f4adcd24SDaniel Vetter else 2507f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2508f4adcd24SDaniel Vetter ring->name); 25099107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2510094f9a54SChris Wilson } 2511094f9a54SChris Wilson /* Safeguard against driver failure */ 2512094f9a54SChris Wilson ring->hangcheck.score += BUSY; 25139107e9d2SChris Wilson } else 25149107e9d2SChris Wilson busy = false; 251505407ff8SMika Kuoppala } else { 25166274f212SChris Wilson /* We always increment the hangcheck score 25176274f212SChris Wilson * if the ring is busy and still processing 25186274f212SChris Wilson * the same request, so that no single request 25196274f212SChris Wilson * can run indefinitely (such as a chain of 25206274f212SChris Wilson * batches). The only time we do not increment 25216274f212SChris Wilson * the hangcheck score on this ring, if this 25226274f212SChris Wilson * ring is in a legitimate wait for another 25236274f212SChris Wilson * ring. In that case the waiting ring is a 25246274f212SChris Wilson * victim and we want to be sure we catch the 25256274f212SChris Wilson * right culprit. Then every time we do kick 25266274f212SChris Wilson * the ring, add a small increment to the 25276274f212SChris Wilson * score so that we can catch a batch that is 25286274f212SChris Wilson * being repeatedly kicked and so responsible 25296274f212SChris Wilson * for stalling the machine. 25309107e9d2SChris Wilson */ 2531ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2532ad8beaeaSMika Kuoppala acthd); 2533ad8beaeaSMika Kuoppala 2534ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2535da661464SMika Kuoppala case HANGCHECK_IDLE: 2536f2f4d82fSJani Nikula case HANGCHECK_WAIT: 25376274f212SChris Wilson break; 2538f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2539ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 25406274f212SChris Wilson break; 2541f2f4d82fSJani Nikula case HANGCHECK_KICK: 2542ea04cb31SJani Nikula ring->hangcheck.score += KICK; 25436274f212SChris Wilson break; 2544f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2545ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 25466274f212SChris Wilson stuck[i] = true; 25476274f212SChris Wilson break; 25486274f212SChris Wilson } 254905407ff8SMika Kuoppala } 25509107e9d2SChris Wilson } else { 2551da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2552da661464SMika Kuoppala 25539107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 25549107e9d2SChris Wilson * attempts across multiple batches. 25559107e9d2SChris Wilson */ 25569107e9d2SChris Wilson if (ring->hangcheck.score > 0) 25579107e9d2SChris Wilson ring->hangcheck.score--; 2558cbb465e7SChris Wilson } 2559f65d9421SBen Gamari 256005407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 256105407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 25629107e9d2SChris Wilson busy_count += busy; 256305407ff8SMika Kuoppala } 256405407ff8SMika Kuoppala 256505407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 25669107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2567b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 256805407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2569a43adf07SChris Wilson ring->name); 2570a43adf07SChris Wilson rings_hung++; 257105407ff8SMika Kuoppala } 257205407ff8SMika Kuoppala } 257305407ff8SMika Kuoppala 257405407ff8SMika Kuoppala if (rings_hung) 257505407ff8SMika Kuoppala return i915_handle_error(dev, true); 257605407ff8SMika Kuoppala 257705407ff8SMika Kuoppala if (busy_count) 257805407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 257905407ff8SMika Kuoppala * being added */ 258010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 258110cd45b6SMika Kuoppala } 258210cd45b6SMika Kuoppala 258310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 258410cd45b6SMika Kuoppala { 258510cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 258610cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 258710cd45b6SMika Kuoppala return; 258810cd45b6SMika Kuoppala 258999584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 259010cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2591f65d9421SBen Gamari } 2592f65d9421SBen Gamari 259391738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 259491738a95SPaulo Zanoni { 259591738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 259691738a95SPaulo Zanoni 259791738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 259891738a95SPaulo Zanoni return; 259991738a95SPaulo Zanoni 260091738a95SPaulo Zanoni /* south display irq */ 260191738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 260291738a95SPaulo Zanoni /* 260391738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 260491738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 260591738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 260691738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 260791738a95SPaulo Zanoni */ 260891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 260991738a95SPaulo Zanoni POSTING_READ(SDEIER); 261091738a95SPaulo Zanoni } 261191738a95SPaulo Zanoni 2612d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2613d18ea1b5SDaniel Vetter { 2614d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2615d18ea1b5SDaniel Vetter 2616d18ea1b5SDaniel Vetter /* and GT */ 2617d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2618d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2619d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2620d18ea1b5SDaniel Vetter 2621d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2622d18ea1b5SDaniel Vetter /* and PM */ 2623d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2624d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2625d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2626d18ea1b5SDaniel Vetter } 2627d18ea1b5SDaniel Vetter } 2628d18ea1b5SDaniel Vetter 2629c0e09200SDave Airlie /* drm_dma.h hooks 2630c0e09200SDave Airlie */ 2631f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2632036a4a7dSZhenyu Wang { 2633036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2634036a4a7dSZhenyu Wang 26354697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26364697995bSJesse Barnes 2637036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2638bdfcdb63SDaniel Vetter 2639036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2640036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 26413143a2bfSChris Wilson POSTING_READ(DEIER); 2642036a4a7dSZhenyu Wang 2643d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2644c650156aSZhenyu Wang 264591738a95SPaulo Zanoni ibx_irq_preinstall(dev); 26467d99163dSBen Widawsky } 26477d99163dSBen Widawsky 26487e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 26497e231dbeSJesse Barnes { 26507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26517e231dbeSJesse Barnes int pipe; 26527e231dbeSJesse Barnes 26537e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26547e231dbeSJesse Barnes 26557e231dbeSJesse Barnes /* VLV magic */ 26567e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 26577e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 26587e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 26597e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 26607e231dbeSJesse Barnes 26617e231dbeSJesse Barnes /* and GT */ 26627e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 26637e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2664d18ea1b5SDaniel Vetter 2665d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 26667e231dbeSJesse Barnes 26677e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 26687e231dbeSJesse Barnes 26697e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 26707e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 26717e231dbeSJesse Barnes for_each_pipe(pipe) 26727e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26737e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26747e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 26757e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 26767e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26777e231dbeSJesse Barnes } 26787e231dbeSJesse Barnes 2679abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev) 2680abd58f01SBen Widawsky { 2681abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2682abd58f01SBen Widawsky int pipe; 2683abd58f01SBen Widawsky 2684abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 2685abd58f01SBen Widawsky 2686abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2687abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2688abd58f01SBen Widawsky 2689abd58f01SBen Widawsky /* IIR can theoretically queue up two events. Be paranoid */ 2690abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \ 2691abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 2692abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR(which)); \ 2693abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 2694abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2695abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR(which)); \ 2696abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2697abd58f01SBen Widawsky } while (0) 2698abd58f01SBen Widawsky 2699abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \ 2700abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 2701abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR); \ 2702abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 2703abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2704abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR); \ 2705abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2706abd58f01SBen Widawsky } while (0) 2707abd58f01SBen Widawsky 2708abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 0); 2709abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 1); 2710abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 2); 2711abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 3); 2712abd58f01SBen Widawsky 2713abd58f01SBen Widawsky for_each_pipe(pipe) { 2714abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(DE_PIPE, pipe); 2715abd58f01SBen Widawsky } 2716abd58f01SBen Widawsky 2717abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_PORT); 2718abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_MISC); 2719abd58f01SBen Widawsky GEN8_IRQ_INIT(PCU); 2720abd58f01SBen Widawsky #undef GEN8_IRQ_INIT 2721abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX 2722abd58f01SBen Widawsky 2723abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 272409f2344dSJesse Barnes 272509f2344dSJesse Barnes ibx_irq_preinstall(dev); 2726abd58f01SBen Widawsky } 2727abd58f01SBen Widawsky 272882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 272982a28bcfSDaniel Vetter { 273082a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 273182a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 273282a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2733fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 273482a28bcfSDaniel Vetter 273582a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2736fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 273782a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2738cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2739fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 274082a28bcfSDaniel Vetter } else { 2741fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 274282a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2743cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2744fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 274582a28bcfSDaniel Vetter } 274682a28bcfSDaniel Vetter 2747fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 274882a28bcfSDaniel Vetter 27497fe0b973SKeith Packard /* 27507fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 27517fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 27527fe0b973SKeith Packard * 27537fe0b973SKeith Packard * This register is the same on all known PCH chips. 27547fe0b973SKeith Packard */ 27557fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 27567fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 27577fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 27587fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 27597fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 27607fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 27617fe0b973SKeith Packard } 27627fe0b973SKeith Packard 2763d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2764d46da437SPaulo Zanoni { 2765d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 276682a28bcfSDaniel Vetter u32 mask; 2767d46da437SPaulo Zanoni 2768692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2769692a04cfSDaniel Vetter return; 2770692a04cfSDaniel Vetter 27718664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 27728664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2773de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 27748664281bSPaulo Zanoni } else { 27758664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 27768664281bSPaulo Zanoni 27778664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 27788664281bSPaulo Zanoni } 2779ab5c608bSBen Widawsky 2780d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2781d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2782d46da437SPaulo Zanoni } 2783d46da437SPaulo Zanoni 27840a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 27850a9a8c91SDaniel Vetter { 27860a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 27870a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 27880a9a8c91SDaniel Vetter 27890a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 27900a9a8c91SDaniel Vetter 27910a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2792040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 27930a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 279435a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 279535a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 27960a9a8c91SDaniel Vetter } 27970a9a8c91SDaniel Vetter 27980a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 27990a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 28000a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 28010a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 28020a9a8c91SDaniel Vetter } else { 28030a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 28040a9a8c91SDaniel Vetter } 28050a9a8c91SDaniel Vetter 28060a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 28070a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 28080a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 28090a9a8c91SDaniel Vetter POSTING_READ(GTIER); 28100a9a8c91SDaniel Vetter 28110a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 28120a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 28130a9a8c91SDaniel Vetter 28140a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 28150a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 28160a9a8c91SDaniel Vetter 2817605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 28180a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2819605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 28200a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 28210a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 28220a9a8c91SDaniel Vetter } 28230a9a8c91SDaniel Vetter } 28240a9a8c91SDaniel Vetter 2825f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2826036a4a7dSZhenyu Wang { 28274bc9d430SDaniel Vetter unsigned long irqflags; 2828036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28298e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 28308e76f8dcSPaulo Zanoni 28318e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 28328e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 28338e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 28348e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 28358e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 28368e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 28378e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 28388e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 28398e76f8dcSPaulo Zanoni 28408e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 28418e76f8dcSPaulo Zanoni } else { 28428e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2843ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 28445b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 28455b3a856bSDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 28465b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 28475b3a856bSDaniel Vetter DE_POISON); 28488e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 28498e76f8dcSPaulo Zanoni } 2850036a4a7dSZhenyu Wang 28511ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2852036a4a7dSZhenyu Wang 2853036a4a7dSZhenyu Wang /* should always can generate irq */ 2854036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 28551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 28568e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 28573143a2bfSChris Wilson POSTING_READ(DEIER); 2858036a4a7dSZhenyu Wang 28590a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2860036a4a7dSZhenyu Wang 2861d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 28627fe0b973SKeith Packard 2863f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 28646005ce42SDaniel Vetter /* Enable PCU event interrupts 28656005ce42SDaniel Vetter * 28666005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 28674bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 28684bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 28694bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2870f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 28714bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2872f97108d1SJesse Barnes } 2873f97108d1SJesse Barnes 2874036a4a7dSZhenyu Wang return 0; 2875036a4a7dSZhenyu Wang } 2876036a4a7dSZhenyu Wang 28777e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 28787e231dbeSJesse Barnes { 28797e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28807e231dbeSJesse Barnes u32 enable_mask; 2881379ef82dSDaniel Vetter u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV | 2882379ef82dSDaniel Vetter PIPE_CRC_DONE_ENABLE; 2883b79480baSDaniel Vetter unsigned long irqflags; 28847e231dbeSJesse Barnes 28857e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 288631acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 288731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 288831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 28897e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 28907e231dbeSJesse Barnes 289131acc7f5SJesse Barnes /* 289231acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 289331acc7f5SJesse Barnes * toggle them based on usage. 289431acc7f5SJesse Barnes */ 289531acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 289631acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 289731acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 28987e231dbeSJesse Barnes 289920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 290020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 290120afbda2SDaniel Vetter 29027e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 29037e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 29047e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29057e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 29067e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 29077e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29087e231dbeSJesse Barnes 2909b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2910b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2911b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29123b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable); 29133b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 29143b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable); 2915b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 291631acc7f5SJesse Barnes 29177e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29187e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29197e231dbeSJesse Barnes 29200a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 29217e231dbeSJesse Barnes 29227e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 29237e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 29247e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29257e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 29267e231dbeSJesse Barnes #endif 29277e231dbeSJesse Barnes 29287e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 292920afbda2SDaniel Vetter 293020afbda2SDaniel Vetter return 0; 293120afbda2SDaniel Vetter } 293220afbda2SDaniel Vetter 2933abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 2934abd58f01SBen Widawsky { 2935abd58f01SBen Widawsky int i; 2936abd58f01SBen Widawsky 2937abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 2938abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 2939abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 2940abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 2941abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 2942abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 2943abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 2944abd58f01SBen Widawsky 0, 2945abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 2946abd58f01SBen Widawsky }; 2947abd58f01SBen Widawsky 2948abd58f01SBen Widawsky for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) { 2949abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_GT_IIR(i)); 2950abd58f01SBen Widawsky if (tmp) 2951abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2952abd58f01SBen Widawsky i, tmp); 2953abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]); 2954abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]); 2955abd58f01SBen Widawsky } 2956abd58f01SBen Widawsky POSTING_READ(GEN8_GT_IER(0)); 2957abd58f01SBen Widawsky } 2958abd58f01SBen Widawsky 2959abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 2960abd58f01SBen Widawsky { 2961abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 296213b3a0a7SDaniel Vetter uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE | 29630fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 296438d83c96SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN | 296530100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 296613b3a0a7SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK; 2967abd58f01SBen Widawsky int pipe; 296813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 296913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 297013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 2971abd58f01SBen Widawsky 2972abd58f01SBen Widawsky for_each_pipe(pipe) { 2973abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2974abd58f01SBen Widawsky if (tmp) 2975abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2976abd58f01SBen Widawsky pipe, tmp); 2977abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2978abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables); 2979abd58f01SBen Widawsky } 2980abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_ISR(0)); 2981abd58f01SBen Widawsky 29826d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A); 29836d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A); 2984abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PORT_IER); 2985abd58f01SBen Widawsky } 2986abd58f01SBen Widawsky 2987abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 2988abd58f01SBen Widawsky { 2989abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2990abd58f01SBen Widawsky 2991abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 2992abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 2993abd58f01SBen Widawsky 2994abd58f01SBen Widawsky ibx_irq_postinstall(dev); 2995abd58f01SBen Widawsky 2996abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 2997abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2998abd58f01SBen Widawsky 2999abd58f01SBen Widawsky return 0; 3000abd58f01SBen Widawsky } 3001abd58f01SBen Widawsky 3002abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3003abd58f01SBen Widawsky { 3004abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3005abd58f01SBen Widawsky int pipe; 3006abd58f01SBen Widawsky 3007abd58f01SBen Widawsky if (!dev_priv) 3008abd58f01SBen Widawsky return; 3009abd58f01SBen Widawsky 3010abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 3011abd58f01SBen Widawsky 3012abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3013abd58f01SBen Widawsky 3014abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \ 3015abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3016abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 3017abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3018abd58f01SBen Widawsky } while (0) 3019abd58f01SBen Widawsky 3020abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \ 3021abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3022abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 3023abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3024abd58f01SBen Widawsky } while (0) 3025abd58f01SBen Widawsky 3026abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 0); 3027abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 1); 3028abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 2); 3029abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 3); 3030abd58f01SBen Widawsky 3031abd58f01SBen Widawsky for_each_pipe(pipe) { 3032abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(DE_PIPE, pipe); 3033abd58f01SBen Widawsky } 3034abd58f01SBen Widawsky 3035abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_PORT); 3036abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_MISC); 3037abd58f01SBen Widawsky GEN8_IRQ_FINI(PCU); 3038abd58f01SBen Widawsky #undef GEN8_IRQ_FINI 3039abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX 3040abd58f01SBen Widawsky 3041abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 3042abd58f01SBen Widawsky } 3043abd58f01SBen Widawsky 30447e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 30457e231dbeSJesse Barnes { 30467e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30477e231dbeSJesse Barnes int pipe; 30487e231dbeSJesse Barnes 30497e231dbeSJesse Barnes if (!dev_priv) 30507e231dbeSJesse Barnes return; 30517e231dbeSJesse Barnes 3052ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3053ac4c16c5SEgbert Eich 30547e231dbeSJesse Barnes for_each_pipe(pipe) 30557e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30567e231dbeSJesse Barnes 30577e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 30587e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 30597e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 30607e231dbeSJesse Barnes for_each_pipe(pipe) 30617e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30627e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 30637e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 30647e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 30657e231dbeSJesse Barnes POSTING_READ(VLV_IER); 30667e231dbeSJesse Barnes } 30677e231dbeSJesse Barnes 3068f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3069036a4a7dSZhenyu Wang { 3070036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30714697995bSJesse Barnes 30724697995bSJesse Barnes if (!dev_priv) 30734697995bSJesse Barnes return; 30744697995bSJesse Barnes 3075ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3076ac4c16c5SEgbert Eich 3077036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 3078036a4a7dSZhenyu Wang 3079036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 3080036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 3081036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 30828664281bSPaulo Zanoni if (IS_GEN7(dev)) 30838664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 3084036a4a7dSZhenyu Wang 3085036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 3086036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 3087036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 3088192aac1fSKeith Packard 3089ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 3090ab5c608bSBen Widawsky return; 3091ab5c608bSBen Widawsky 3092192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 3093192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 3094192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 30958664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 30968664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 3097036a4a7dSZhenyu Wang } 3098036a4a7dSZhenyu Wang 3099c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3100c2798b19SChris Wilson { 3101c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3102c2798b19SChris Wilson int pipe; 3103c2798b19SChris Wilson 3104c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3105c2798b19SChris Wilson 3106c2798b19SChris Wilson for_each_pipe(pipe) 3107c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3108c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3109c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3110c2798b19SChris Wilson POSTING_READ16(IER); 3111c2798b19SChris Wilson } 3112c2798b19SChris Wilson 3113c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3114c2798b19SChris Wilson { 3115c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3116379ef82dSDaniel Vetter unsigned long irqflags; 3117c2798b19SChris Wilson 3118c2798b19SChris Wilson I915_WRITE16(EMR, 3119c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3120c2798b19SChris Wilson 3121c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3122c2798b19SChris Wilson dev_priv->irq_mask = 3123c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3124c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3125c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3126c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3127c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3128c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3129c2798b19SChris Wilson 3130c2798b19SChris Wilson I915_WRITE16(IER, 3131c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3132c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3133c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3134c2798b19SChris Wilson I915_USER_INTERRUPT); 3135c2798b19SChris Wilson POSTING_READ16(IER); 3136c2798b19SChris Wilson 3137379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3138379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3139379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31403b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 31413b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3142379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3143379ef82dSDaniel Vetter 3144c2798b19SChris Wilson return 0; 3145c2798b19SChris Wilson } 3146c2798b19SChris Wilson 314790a72f87SVille Syrjälä /* 314890a72f87SVille Syrjälä * Returns true when a page flip has completed. 314990a72f87SVille Syrjälä */ 315090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 31511f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 315290a72f87SVille Syrjälä { 315390a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 31541f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 315590a72f87SVille Syrjälä 315690a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 315790a72f87SVille Syrjälä return false; 315890a72f87SVille Syrjälä 315990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 316090a72f87SVille Syrjälä return false; 316190a72f87SVille Syrjälä 31621f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 316390a72f87SVille Syrjälä 316490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 316590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 316690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 316790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 316890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 316990a72f87SVille Syrjälä */ 317090a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 317190a72f87SVille Syrjälä return false; 317290a72f87SVille Syrjälä 317390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 317490a72f87SVille Syrjälä 317590a72f87SVille Syrjälä return true; 317690a72f87SVille Syrjälä } 317790a72f87SVille Syrjälä 3178ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3179c2798b19SChris Wilson { 3180c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3181c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3182c2798b19SChris Wilson u16 iir, new_iir; 3183c2798b19SChris Wilson u32 pipe_stats[2]; 3184c2798b19SChris Wilson unsigned long irqflags; 3185c2798b19SChris Wilson int pipe; 3186c2798b19SChris Wilson u16 flip_mask = 3187c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3188c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3189c2798b19SChris Wilson 3190c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 3191c2798b19SChris Wilson 3192c2798b19SChris Wilson iir = I915_READ16(IIR); 3193c2798b19SChris Wilson if (iir == 0) 3194c2798b19SChris Wilson return IRQ_NONE; 3195c2798b19SChris Wilson 3196c2798b19SChris Wilson while (iir & ~flip_mask) { 3197c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3198c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3199c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3200c2798b19SChris Wilson * interrupts (for non-MSI). 3201c2798b19SChris Wilson */ 3202c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3203c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3204c2798b19SChris Wilson i915_handle_error(dev, false); 3205c2798b19SChris Wilson 3206c2798b19SChris Wilson for_each_pipe(pipe) { 3207c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3208c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3209c2798b19SChris Wilson 3210c2798b19SChris Wilson /* 3211c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3212c2798b19SChris Wilson */ 3213c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3214c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3215c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3216c2798b19SChris Wilson pipe_name(pipe)); 3217c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3218c2798b19SChris Wilson } 3219c2798b19SChris Wilson } 3220c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3221c2798b19SChris Wilson 3222c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3223c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3224c2798b19SChris Wilson 3225d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3226c2798b19SChris Wilson 3227c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3228c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3229c2798b19SChris Wilson 32304356d586SDaniel Vetter for_each_pipe(pipe) { 32311f1c2e24SVille Syrjälä int plane = pipe; 32323a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 32331f1c2e24SVille Syrjälä plane = !plane; 32341f1c2e24SVille Syrjälä 32354356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 32361f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 32371f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3238c2798b19SChris Wilson 32394356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3240277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 32414356d586SDaniel Vetter } 3242c2798b19SChris Wilson 3243c2798b19SChris Wilson iir = new_iir; 3244c2798b19SChris Wilson } 3245c2798b19SChris Wilson 3246c2798b19SChris Wilson return IRQ_HANDLED; 3247c2798b19SChris Wilson } 3248c2798b19SChris Wilson 3249c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3250c2798b19SChris Wilson { 3251c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3252c2798b19SChris Wilson int pipe; 3253c2798b19SChris Wilson 3254c2798b19SChris Wilson for_each_pipe(pipe) { 3255c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3256c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3257c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3258c2798b19SChris Wilson } 3259c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3260c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3261c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3262c2798b19SChris Wilson } 3263c2798b19SChris Wilson 3264a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3265a266c7d5SChris Wilson { 3266a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3267a266c7d5SChris Wilson int pipe; 3268a266c7d5SChris Wilson 3269a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3270a266c7d5SChris Wilson 3271a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3272a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3273a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3274a266c7d5SChris Wilson } 3275a266c7d5SChris Wilson 327600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3277a266c7d5SChris Wilson for_each_pipe(pipe) 3278a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3279a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3280a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3281a266c7d5SChris Wilson POSTING_READ(IER); 3282a266c7d5SChris Wilson } 3283a266c7d5SChris Wilson 3284a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3285a266c7d5SChris Wilson { 3286a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 328738bde180SChris Wilson u32 enable_mask; 3288379ef82dSDaniel Vetter unsigned long irqflags; 3289a266c7d5SChris Wilson 329038bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 329138bde180SChris Wilson 329238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 329338bde180SChris Wilson dev_priv->irq_mask = 329438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 329538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 329638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 329738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 329838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 329938bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 330038bde180SChris Wilson 330138bde180SChris Wilson enable_mask = 330238bde180SChris Wilson I915_ASLE_INTERRUPT | 330338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 330438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 330538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 330638bde180SChris Wilson I915_USER_INTERRUPT; 330738bde180SChris Wilson 3308a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 330920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 331020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 331120afbda2SDaniel Vetter 3312a266c7d5SChris Wilson /* Enable in IER... */ 3313a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3314a266c7d5SChris Wilson /* and unmask in IMR */ 3315a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3316a266c7d5SChris Wilson } 3317a266c7d5SChris Wilson 3318a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3319a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3320a266c7d5SChris Wilson POSTING_READ(IER); 3321a266c7d5SChris Wilson 3322f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 332320afbda2SDaniel Vetter 3324379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3325379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3326379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33273b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 33283b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3329379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3330379ef82dSDaniel Vetter 333120afbda2SDaniel Vetter return 0; 333220afbda2SDaniel Vetter } 333320afbda2SDaniel Vetter 333490a72f87SVille Syrjälä /* 333590a72f87SVille Syrjälä * Returns true when a page flip has completed. 333690a72f87SVille Syrjälä */ 333790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 333890a72f87SVille Syrjälä int plane, int pipe, u32 iir) 333990a72f87SVille Syrjälä { 334090a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 334190a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 334290a72f87SVille Syrjälä 334390a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 334490a72f87SVille Syrjälä return false; 334590a72f87SVille Syrjälä 334690a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 334790a72f87SVille Syrjälä return false; 334890a72f87SVille Syrjälä 334990a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 335090a72f87SVille Syrjälä 335190a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 335290a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 335390a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 335490a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 335590a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 335690a72f87SVille Syrjälä */ 335790a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 335890a72f87SVille Syrjälä return false; 335990a72f87SVille Syrjälä 336090a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 336190a72f87SVille Syrjälä 336290a72f87SVille Syrjälä return true; 336390a72f87SVille Syrjälä } 336490a72f87SVille Syrjälä 3365ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3366a266c7d5SChris Wilson { 3367a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3368a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 33698291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3370a266c7d5SChris Wilson unsigned long irqflags; 337138bde180SChris Wilson u32 flip_mask = 337238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 337338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 337438bde180SChris Wilson int pipe, ret = IRQ_NONE; 3375a266c7d5SChris Wilson 3376a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3377a266c7d5SChris Wilson 3378a266c7d5SChris Wilson iir = I915_READ(IIR); 337938bde180SChris Wilson do { 338038bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 33818291ee90SChris Wilson bool blc_event = false; 3382a266c7d5SChris Wilson 3383a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3384a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3385a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3386a266c7d5SChris Wilson * interrupts (for non-MSI). 3387a266c7d5SChris Wilson */ 3388a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3389a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3390a266c7d5SChris Wilson i915_handle_error(dev, false); 3391a266c7d5SChris Wilson 3392a266c7d5SChris Wilson for_each_pipe(pipe) { 3393a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3394a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3395a266c7d5SChris Wilson 339638bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3397a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3398a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3399a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3400a266c7d5SChris Wilson pipe_name(pipe)); 3401a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 340238bde180SChris Wilson irq_received = true; 3403a266c7d5SChris Wilson } 3404a266c7d5SChris Wilson } 3405a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3406a266c7d5SChris Wilson 3407a266c7d5SChris Wilson if (!irq_received) 3408a266c7d5SChris Wilson break; 3409a266c7d5SChris Wilson 3410a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3411a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3412a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3413a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3414b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3415a266c7d5SChris Wilson 3416a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3417a266c7d5SChris Wilson hotplug_status); 341891d131d2SDaniel Vetter 341910a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 342091d131d2SDaniel Vetter 3421a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 342238bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3423a266c7d5SChris Wilson } 3424a266c7d5SChris Wilson 342538bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3426a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3427a266c7d5SChris Wilson 3428a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3429a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3430a266c7d5SChris Wilson 3431a266c7d5SChris Wilson for_each_pipe(pipe) { 343238bde180SChris Wilson int plane = pipe; 34333a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 343438bde180SChris Wilson plane = !plane; 34355e2032d4SVille Syrjälä 343690a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 343790a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 343890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3439a266c7d5SChris Wilson 3440a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3441a266c7d5SChris Wilson blc_event = true; 34424356d586SDaniel Vetter 34434356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3444277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3445a266c7d5SChris Wilson } 3446a266c7d5SChris Wilson 3447a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3448a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3449a266c7d5SChris Wilson 3450a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3451a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3452a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3453a266c7d5SChris Wilson * we would never get another interrupt. 3454a266c7d5SChris Wilson * 3455a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3456a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3457a266c7d5SChris Wilson * another one. 3458a266c7d5SChris Wilson * 3459a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3460a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3461a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3462a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3463a266c7d5SChris Wilson * stray interrupts. 3464a266c7d5SChris Wilson */ 346538bde180SChris Wilson ret = IRQ_HANDLED; 3466a266c7d5SChris Wilson iir = new_iir; 346738bde180SChris Wilson } while (iir & ~flip_mask); 3468a266c7d5SChris Wilson 3469d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 34708291ee90SChris Wilson 3471a266c7d5SChris Wilson return ret; 3472a266c7d5SChris Wilson } 3473a266c7d5SChris Wilson 3474a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3475a266c7d5SChris Wilson { 3476a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3477a266c7d5SChris Wilson int pipe; 3478a266c7d5SChris Wilson 3479ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3480ac4c16c5SEgbert Eich 3481a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3482a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3483a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3484a266c7d5SChris Wilson } 3485a266c7d5SChris Wilson 348600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 348755b39755SChris Wilson for_each_pipe(pipe) { 348855b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3489a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 349055b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 349155b39755SChris Wilson } 3492a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3493a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3494a266c7d5SChris Wilson 3495a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3496a266c7d5SChris Wilson } 3497a266c7d5SChris Wilson 3498a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3499a266c7d5SChris Wilson { 3500a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3501a266c7d5SChris Wilson int pipe; 3502a266c7d5SChris Wilson 3503a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3504a266c7d5SChris Wilson 3505a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3506a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3507a266c7d5SChris Wilson 3508a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3509a266c7d5SChris Wilson for_each_pipe(pipe) 3510a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3511a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3512a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3513a266c7d5SChris Wilson POSTING_READ(IER); 3514a266c7d5SChris Wilson } 3515a266c7d5SChris Wilson 3516a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3517a266c7d5SChris Wilson { 3518a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3519bbba0a97SChris Wilson u32 enable_mask; 3520a266c7d5SChris Wilson u32 error_mask; 3521b79480baSDaniel Vetter unsigned long irqflags; 3522a266c7d5SChris Wilson 3523a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3524bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3525adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3526bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3527bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3528bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3529bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3530bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3531bbba0a97SChris Wilson 3532bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 353321ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 353421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3535bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3536bbba0a97SChris Wilson 3537bbba0a97SChris Wilson if (IS_G4X(dev)) 3538bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3539a266c7d5SChris Wilson 3540b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3541b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3542b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 35433b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 35443b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 35453b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3546b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3547a266c7d5SChris Wilson 3548a266c7d5SChris Wilson /* 3549a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3550a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3551a266c7d5SChris Wilson */ 3552a266c7d5SChris Wilson if (IS_G4X(dev)) { 3553a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3554a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3555a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3556a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3557a266c7d5SChris Wilson } else { 3558a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3559a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3560a266c7d5SChris Wilson } 3561a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3562a266c7d5SChris Wilson 3563a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3564a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3565a266c7d5SChris Wilson POSTING_READ(IER); 3566a266c7d5SChris Wilson 356720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 356820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 356920afbda2SDaniel Vetter 3570f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 357120afbda2SDaniel Vetter 357220afbda2SDaniel Vetter return 0; 357320afbda2SDaniel Vetter } 357420afbda2SDaniel Vetter 3575bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 357620afbda2SDaniel Vetter { 357720afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3578e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3579cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 358020afbda2SDaniel Vetter u32 hotplug_en; 358120afbda2SDaniel Vetter 3582b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3583b5ea2d56SDaniel Vetter 3584bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3585bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3586bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3587adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3588e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3589cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3590cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3591cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3592a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3593a266c7d5SChris Wilson to generate a spurious hotplug event about three 3594a266c7d5SChris Wilson seconds later. So just do it once. 3595a266c7d5SChris Wilson */ 3596a266c7d5SChris Wilson if (IS_G4X(dev)) 3597a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 359885fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3599a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3600a266c7d5SChris Wilson 3601a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3602a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3603a266c7d5SChris Wilson } 3604bac56d5bSEgbert Eich } 3605a266c7d5SChris Wilson 3606ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3607a266c7d5SChris Wilson { 3608a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3609a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3610a266c7d5SChris Wilson u32 iir, new_iir; 3611a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3612a266c7d5SChris Wilson unsigned long irqflags; 3613a266c7d5SChris Wilson int irq_received; 3614a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 361521ad8330SVille Syrjälä u32 flip_mask = 361621ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 361721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3618a266c7d5SChris Wilson 3619a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3620a266c7d5SChris Wilson 3621a266c7d5SChris Wilson iir = I915_READ(IIR); 3622a266c7d5SChris Wilson 3623a266c7d5SChris Wilson for (;;) { 36242c8ba29fSChris Wilson bool blc_event = false; 36252c8ba29fSChris Wilson 362621ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3627a266c7d5SChris Wilson 3628a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3629a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3630a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3631a266c7d5SChris Wilson * interrupts (for non-MSI). 3632a266c7d5SChris Wilson */ 3633a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3634a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3635a266c7d5SChris Wilson i915_handle_error(dev, false); 3636a266c7d5SChris Wilson 3637a266c7d5SChris Wilson for_each_pipe(pipe) { 3638a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3639a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3640a266c7d5SChris Wilson 3641a266c7d5SChris Wilson /* 3642a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3643a266c7d5SChris Wilson */ 3644a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3645a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3646a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3647a266c7d5SChris Wilson pipe_name(pipe)); 3648a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3649a266c7d5SChris Wilson irq_received = 1; 3650a266c7d5SChris Wilson } 3651a266c7d5SChris Wilson } 3652a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3653a266c7d5SChris Wilson 3654a266c7d5SChris Wilson if (!irq_received) 3655a266c7d5SChris Wilson break; 3656a266c7d5SChris Wilson 3657a266c7d5SChris Wilson ret = IRQ_HANDLED; 3658a266c7d5SChris Wilson 3659a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3660adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3661a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3662b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3663b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 36644f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3665a266c7d5SChris Wilson 3666a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3667a266c7d5SChris Wilson hotplug_status); 366891d131d2SDaniel Vetter 366910a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 3670704cfb87SDaniel Vetter IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915); 367191d131d2SDaniel Vetter 36724aeebd74SDaniel Vetter if (IS_G4X(dev) && 36734aeebd74SDaniel Vetter (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)) 36744aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 36754aeebd74SDaniel Vetter 3676a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3677a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3678a266c7d5SChris Wilson } 3679a266c7d5SChris Wilson 368021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3681a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3682a266c7d5SChris Wilson 3683a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3684a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3685a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3686a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3687a266c7d5SChris Wilson 3688a266c7d5SChris Wilson for_each_pipe(pipe) { 36892c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 369090a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 369190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3692a266c7d5SChris Wilson 3693a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3694a266c7d5SChris Wilson blc_event = true; 36954356d586SDaniel Vetter 36964356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3697277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3698a266c7d5SChris Wilson } 3699a266c7d5SChris Wilson 3700a266c7d5SChris Wilson 3701a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3702a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3703a266c7d5SChris Wilson 3704515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3705515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3706515ac2bbSDaniel Vetter 3707a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3708a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3709a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3710a266c7d5SChris Wilson * we would never get another interrupt. 3711a266c7d5SChris Wilson * 3712a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3713a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3714a266c7d5SChris Wilson * another one. 3715a266c7d5SChris Wilson * 3716a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3717a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3718a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3719a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3720a266c7d5SChris Wilson * stray interrupts. 3721a266c7d5SChris Wilson */ 3722a266c7d5SChris Wilson iir = new_iir; 3723a266c7d5SChris Wilson } 3724a266c7d5SChris Wilson 3725d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37262c8ba29fSChris Wilson 3727a266c7d5SChris Wilson return ret; 3728a266c7d5SChris Wilson } 3729a266c7d5SChris Wilson 3730a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3731a266c7d5SChris Wilson { 3732a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3733a266c7d5SChris Wilson int pipe; 3734a266c7d5SChris Wilson 3735a266c7d5SChris Wilson if (!dev_priv) 3736a266c7d5SChris Wilson return; 3737a266c7d5SChris Wilson 3738ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3739ac4c16c5SEgbert Eich 3740a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3741a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3742a266c7d5SChris Wilson 3743a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3744a266c7d5SChris Wilson for_each_pipe(pipe) 3745a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3746a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3747a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3748a266c7d5SChris Wilson 3749a266c7d5SChris Wilson for_each_pipe(pipe) 3750a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3751a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3752a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3753a266c7d5SChris Wilson } 3754a266c7d5SChris Wilson 3755ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3756ac4c16c5SEgbert Eich { 3757ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3758ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3759ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3760ac4c16c5SEgbert Eich unsigned long irqflags; 3761ac4c16c5SEgbert Eich int i; 3762ac4c16c5SEgbert Eich 3763ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3764ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3765ac4c16c5SEgbert Eich struct drm_connector *connector; 3766ac4c16c5SEgbert Eich 3767ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3768ac4c16c5SEgbert Eich continue; 3769ac4c16c5SEgbert Eich 3770ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3771ac4c16c5SEgbert Eich 3772ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3773ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3774ac4c16c5SEgbert Eich 3775ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3776ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3777ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3778ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3779ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3780ac4c16c5SEgbert Eich if (!connector->polled) 3781ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3782ac4c16c5SEgbert Eich } 3783ac4c16c5SEgbert Eich } 3784ac4c16c5SEgbert Eich } 3785ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3786ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3787ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3788ac4c16c5SEgbert Eich } 3789ac4c16c5SEgbert Eich 3790f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3791f71d4af4SJesse Barnes { 37928b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 37938b2e326dSChris Wilson 37948b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 379599584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3796c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3797a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 37988b2e326dSChris Wilson 379999584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 380099584db3SDaniel Vetter i915_hangcheck_elapsed, 380161bac78eSDaniel Vetter (unsigned long) dev); 3802ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3803ac4c16c5SEgbert Eich (unsigned long) dev_priv); 380461bac78eSDaniel Vetter 380597a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 38069ee32feaSDaniel Vetter 38074cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 38084cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 38094cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 38104cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3811f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3812f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3813391f75e2SVille Syrjälä } else { 3814391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 3815391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 3816f71d4af4SJesse Barnes } 3817f71d4af4SJesse Barnes 3818c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 3819f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3820f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3821c2baf4b7SVille Syrjälä } 3822f71d4af4SJesse Barnes 38237e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 38247e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 38257e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 38267e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 38277e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 38287e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 38297e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3830fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3831abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 3832abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 3833abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 3834abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 3835abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 3836abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 3837abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 3838abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3839f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3840f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3841f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3842f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3843f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3844f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3845f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 384682a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3847f71d4af4SJesse Barnes } else { 3848c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3849c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3850c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3851c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3852c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3853a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3854a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3855a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3856a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3857a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 385820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3859c2798b19SChris Wilson } else { 3860a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3861a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3862a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3863a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3864bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3865c2798b19SChris Wilson } 3866f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3867f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3868f71d4af4SJesse Barnes } 3869f71d4af4SJesse Barnes } 387020afbda2SDaniel Vetter 387120afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 387220afbda2SDaniel Vetter { 387320afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3874821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3875821450c6SEgbert Eich struct drm_connector *connector; 3876b5ea2d56SDaniel Vetter unsigned long irqflags; 3877821450c6SEgbert Eich int i; 387820afbda2SDaniel Vetter 3879821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3880821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3881821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3882821450c6SEgbert Eich } 3883821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3884821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3885821450c6SEgbert Eich connector->polled = intel_connector->polled; 3886821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3887821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3888821450c6SEgbert Eich } 3889b5ea2d56SDaniel Vetter 3890b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3891b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3892b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 389320afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 389420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3895b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 389620afbda2SDaniel Vetter } 3897c67a470bSPaulo Zanoni 3898c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3899c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3900c67a470bSPaulo Zanoni { 3901c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3902c67a470bSPaulo Zanoni unsigned long irqflags; 3903c67a470bSPaulo Zanoni 3904c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3905c67a470bSPaulo Zanoni 3906c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3907c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3908c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3909c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3910c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3911c67a470bSPaulo Zanoni 39121f2d4531SPaulo Zanoni ironlake_disable_display_irq(dev_priv, 0xffffffff); 39131f2d4531SPaulo Zanoni ibx_disable_display_interrupt(dev_priv, 0xffffffff); 3914c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3915c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3916c67a470bSPaulo Zanoni 3917c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3918c67a470bSPaulo Zanoni 3919c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3920c67a470bSPaulo Zanoni } 3921c67a470bSPaulo Zanoni 3922c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3923c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3924c67a470bSPaulo Zanoni { 3925c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3926c67a470bSPaulo Zanoni unsigned long irqflags; 39271f2d4531SPaulo Zanoni uint32_t val; 3928c67a470bSPaulo Zanoni 3929c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3930c67a470bSPaulo Zanoni 3931c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 39321f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val); 3933c67a470bSPaulo Zanoni 39341f2d4531SPaulo Zanoni val = I915_READ(SDEIMR); 39351f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val); 3936c67a470bSPaulo Zanoni 3937c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 39381f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val); 3939c67a470bSPaulo Zanoni 3940c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 39411f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val); 3942c67a470bSPaulo Zanoni 3943c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3944c67a470bSPaulo Zanoni 3945c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 39461f2d4531SPaulo Zanoni ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr); 3947c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3948c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3949c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3950c67a470bSPaulo Zanoni 3951c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3952c67a470bSPaulo Zanoni } 3953