xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision a21960339c8c107eae99d68c85e6355189b22192)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
18367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
22567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
25367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
30567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
34367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
35267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
36267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39291d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
393b900b949SImre Deak {
394f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395f2a91d1aSChris Wilson 		return;
396f2a91d1aSChris Wilson 
397d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
398d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
3999939fba2SImre Deak 
400b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4019939fba2SImre Deak 
402f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40358072ccbSImre Deak 
40458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
406c33d247dSChris Wilson 
407c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
408c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
409c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
410c33d247dSChris Wilson 	 * state of the worker can be discarded.
411c33d247dSChris Wilson 	 */
412c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
413c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
414b900b949SImre Deak }
415b900b949SImre Deak 
41626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
41726705e20SSagar Arun Kamble {
41826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
41926705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42026705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42126705e20SSagar Arun Kamble }
42226705e20SSagar Arun Kamble 
42326705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42426705e20SSagar Arun Kamble {
42526705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
42726705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
42826705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
42926705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43026705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43126705e20SSagar Arun Kamble 	}
43226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43326705e20SSagar Arun Kamble }
43426705e20SSagar Arun Kamble 
43526705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
43626705e20SSagar Arun Kamble {
43726705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44126705e20SSagar Arun Kamble 
44226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
44626705e20SSagar Arun Kamble }
44726705e20SSagar Arun Kamble 
4480961021aSBen Widawsky /**
4493a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4503a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4513a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4523a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4533a3b3c7dSVille Syrjälä  */
4543a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4553a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4563a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4573a3b3c7dSVille Syrjälä {
4583a3b3c7dSVille Syrjälä 	uint32_t new_val;
4593a3b3c7dSVille Syrjälä 	uint32_t old_val;
4603a3b3c7dSVille Syrjälä 
46167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4623a3b3c7dSVille Syrjälä 
4633a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4643a3b3c7dSVille Syrjälä 
4653a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4663a3b3c7dSVille Syrjälä 		return;
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	new_val = old_val;
4713a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4723a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4733a3b3c7dSVille Syrjälä 
4743a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4753a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4763a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4773a3b3c7dSVille Syrjälä 	}
4783a3b3c7dSVille Syrjälä }
4793a3b3c7dSVille Syrjälä 
4803a3b3c7dSVille Syrjälä /**
481013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
482013d3752SVille Syrjälä  * @dev_priv: driver private
483013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
484013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
485013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
486013d3752SVille Syrjälä  */
487013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488013d3752SVille Syrjälä 			 enum pipe pipe,
489013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
490013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
491013d3752SVille Syrjälä {
492013d3752SVille Syrjälä 	uint32_t new_val;
493013d3752SVille Syrjälä 
49467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
495013d3752SVille Syrjälä 
496013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
497013d3752SVille Syrjälä 
498013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499013d3752SVille Syrjälä 		return;
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
502013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
503013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
504013d3752SVille Syrjälä 
505013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
506013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
507013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509013d3752SVille Syrjälä 	}
510013d3752SVille Syrjälä }
511013d3752SVille Syrjälä 
512013d3752SVille Syrjälä /**
513fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
514fee884edSDaniel Vetter  * @dev_priv: driver private
515fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
516fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
517fee884edSDaniel Vetter  */
51847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
520fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
521fee884edSDaniel Vetter {
522fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
523fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
524fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
525fee884edSDaniel Vetter 
52615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
52715a17aaeSDaniel Vetter 
52867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
529fee884edSDaniel Vetter 
5309df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
531c67a470bSPaulo Zanoni 		return;
532c67a470bSPaulo Zanoni 
533fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
534fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
535fee884edSDaniel Vetter }
5368664281bSPaulo Zanoni 
537b5ea642aSDaniel Vetter static void
538755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5407c463586SKeith Packard {
541f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
542755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5437c463586SKeith Packard 
54467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
545d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
546b79480baSDaniel Vetter 
54704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
54804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
54904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
551755e9019SImre Deak 		return;
552755e9019SImre Deak 
553755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55446c06a30SVille Syrjälä 		return;
55546c06a30SVille Syrjälä 
55691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
55791d181ddSImre Deak 
5587c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
559755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5613143a2bfSChris Wilson 	POSTING_READ(reg);
5627c463586SKeith Packard }
5637c463586SKeith Packard 
564b5ea642aSDaniel Vetter static void
565755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5677c463586SKeith Packard {
568f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
569755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5707c463586SKeith Packard 
57167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
572d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
573b79480baSDaniel Vetter 
57404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
57504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
57604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
57704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
57846c06a30SVille Syrjälä 		return;
57946c06a30SVille Syrjälä 
580755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
581755e9019SImre Deak 		return;
582755e9019SImre Deak 
58391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58491d181ddSImre Deak 
585755e9019SImre Deak 	pipestat &= ~enable_mask;
58646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5873143a2bfSChris Wilson 	POSTING_READ(reg);
5887c463586SKeith Packard }
5897c463586SKeith Packard 
59010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59110c59c51SImre Deak {
59210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59310c59c51SImre Deak 
59410c59c51SImre Deak 	/*
595724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
596724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
59710c59c51SImre Deak 	 */
59810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
59910c59c51SImre Deak 		return 0;
600724a6905SVille Syrjälä 	/*
601724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
603724a6905SVille Syrjälä 	 */
604724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605724a6905SVille Syrjälä 		return 0;
60610c59c51SImre Deak 
60710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
60810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
60910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61410c59c51SImre Deak 
61510c59c51SImre Deak 	return enable_mask;
61610c59c51SImre Deak }
61710c59c51SImre Deak 
618755e9019SImre Deak void
619755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620755e9019SImre Deak 		     u32 status_mask)
621755e9019SImre Deak {
622755e9019SImre Deak 	u32 enable_mask;
623755e9019SImre Deak 
624666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
62591c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
62610c59c51SImre Deak 							   status_mask);
62710c59c51SImre Deak 	else
628755e9019SImre Deak 		enable_mask = status_mask << 16;
629755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630755e9019SImre Deak }
631755e9019SImre Deak 
632755e9019SImre Deak void
633755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634755e9019SImre Deak 		      u32 status_mask)
635755e9019SImre Deak {
636755e9019SImre Deak 	u32 enable_mask;
637755e9019SImre Deak 
638666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63991c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64010c59c51SImre Deak 							   status_mask);
64110c59c51SImre Deak 	else
642755e9019SImre Deak 		enable_mask = status_mask << 16;
643755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644755e9019SImre Deak }
645755e9019SImre Deak 
646c0e09200SDave Airlie /**
647f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
64814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
64901c66889SZhao Yakui  */
65091d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65101c66889SZhao Yakui {
65291d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
653f49e38ddSJani Nikula 		return;
654f49e38ddSJani Nikula 
65513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
65601c66889SZhao Yakui 
657755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
65891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6593b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
660755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6611ec14ad3SChris Wilson 
66213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66301c66889SZhao Yakui }
66401c66889SZhao Yakui 
665f75f3746SVille Syrjälä /*
666f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
667f75f3746SVille Syrjälä  * around the vertical blanking period.
668f75f3746SVille Syrjälä  *
669f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
670f75f3746SVille Syrjälä  *  vblank_start >= 3
671f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
672f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
673f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
674f75f3746SVille Syrjälä  *
675f75f3746SVille Syrjälä  *           start of vblank:
676f75f3746SVille Syrjälä  *           latch double buffered registers
677f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
678f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
679f75f3746SVille Syrjälä  *           |
680f75f3746SVille Syrjälä  *           |          frame start:
681f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
682f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
683f75f3746SVille Syrjälä  *           |          |
684f75f3746SVille Syrjälä  *           |          |  start of vsync:
685f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
686f75f3746SVille Syrjälä  *           |          |  |
687f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
688f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
689f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
690f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
691f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694f75f3746SVille Syrjälä  *       |          |                                         |
695f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
696f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
697f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
698f75f3746SVille Syrjälä  *
699f75f3746SVille Syrjälä  * x  = horizontal active
700f75f3746SVille Syrjälä  * _  = horizontal blanking
701f75f3746SVille Syrjälä  * hs = horizontal sync
702f75f3746SVille Syrjälä  * va = vertical active
703f75f3746SVille Syrjälä  * vb = vertical blanking
704f75f3746SVille Syrjälä  * vs = vertical sync
705f75f3746SVille Syrjälä  * vbs = vblank_start (number)
706f75f3746SVille Syrjälä  *
707f75f3746SVille Syrjälä  * Summary:
708f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
709f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
710f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
711f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
712f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
713f75f3746SVille Syrjälä  */
714f75f3746SVille Syrjälä 
71542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
71642f52ef8SKeith Packard  * we use as a pipe index
71742f52ef8SKeith Packard  */
71888e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7190a3e67a4SJesse Barnes {
720fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
721f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7220b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7235caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
724694e409dSVille Syrjälä 	unsigned long irqflags;
725391f75e2SVille Syrjälä 
7260b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7270b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7280b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7290b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7300b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7330b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7340b2a8e09SVille Syrjälä 
7350b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7360b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7370b2a8e09SVille Syrjälä 
7389db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7399db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7405eddb70bSChris Wilson 
741694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
742694e409dSVille Syrjälä 
7430a3e67a4SJesse Barnes 	/*
7440a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7450a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7460a3e67a4SJesse Barnes 	 * register.
7470a3e67a4SJesse Barnes 	 */
7480a3e67a4SJesse Barnes 	do {
749694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
750694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
751694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7520a3e67a4SJesse Barnes 	} while (high1 != high2);
7530a3e67a4SJesse Barnes 
754694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
755694e409dSVille Syrjälä 
7565eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
757391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7585eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
759391f75e2SVille Syrjälä 
760391f75e2SVille Syrjälä 	/*
761391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
762391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
763391f75e2SVille Syrjälä 	 * counter against vblank start.
764391f75e2SVille Syrjälä 	 */
765edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7660a3e67a4SJesse Barnes }
7670a3e67a4SJesse Barnes 
768974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7699880b7a5SJesse Barnes {
770fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7719880b7a5SJesse Barnes 
772649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7739880b7a5SJesse Barnes }
7749880b7a5SJesse Barnes 
77575aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
776a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
777a225f079SVille Syrjälä {
778a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
779fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7805caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7815caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
782a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78380715b2fSVille Syrjälä 	int position, vtotal;
784a225f079SVille Syrjälä 
78572259536SVille Syrjälä 	if (!crtc->active)
78672259536SVille Syrjälä 		return -1;
78772259536SVille Syrjälä 
7885caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7895caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7905caa0feaSDaniel Vetter 
79180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
792a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
793a225f079SVille Syrjälä 		vtotal /= 2;
794a225f079SVille Syrjälä 
79591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
797a225f079SVille Syrjälä 	else
79875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
799a225f079SVille Syrjälä 
800a225f079SVille Syrjälä 	/*
80141b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
80241b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
80341b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
80441b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80541b578fbSJesse Barnes 	 *
80641b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80741b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80841b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80941b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
81041b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
81141b578fbSJesse Barnes 	 */
81291d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
81341b578fbSJesse Barnes 		int i, temp;
81441b578fbSJesse Barnes 
81541b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81641b578fbSJesse Barnes 			udelay(1);
817707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
81841b578fbSJesse Barnes 			if (temp != position) {
81941b578fbSJesse Barnes 				position = temp;
82041b578fbSJesse Barnes 				break;
82141b578fbSJesse Barnes 			}
82241b578fbSJesse Barnes 		}
82341b578fbSJesse Barnes 	}
82441b578fbSJesse Barnes 
82541b578fbSJesse Barnes 	/*
82680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
828a225f079SVille Syrjälä 	 */
82980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
830a225f079SVille Syrjälä }
831a225f079SVille Syrjälä 
8321bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
8331bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
8343bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8353bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8360af7e4dfSMario Kleiner {
837fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83998187836SVille Syrjälä 								pipe);
8403aa18df8SVille Syrjälä 	int position;
84178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8420af7e4dfSMario Kleiner 	bool in_vbl = true;
843ad3543edSMario Kleiner 	unsigned long irqflags;
8440af7e4dfSMario Kleiner 
845fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8460af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8479db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8481bf6ad62SDaniel Vetter 		return false;
8490af7e4dfSMario Kleiner 	}
8500af7e4dfSMario Kleiner 
851c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
85278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
853c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
854c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
855c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8560af7e4dfSMario Kleiner 
857d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
859d31faf65SVille Syrjälä 		vbl_end /= 2;
860d31faf65SVille Syrjälä 		vtotal /= 2;
861d31faf65SVille Syrjälä 	}
862d31faf65SVille Syrjälä 
863ad3543edSMario Kleiner 	/*
864ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
865ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
866ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
867ad3543edSMario Kleiner 	 */
868ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
869ad3543edSMario Kleiner 
870ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
871ad3543edSMario Kleiner 
872ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
873ad3543edSMario Kleiner 	if (stime)
874ad3543edSMario Kleiner 		*stime = ktime_get();
875ad3543edSMario Kleiner 
87691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8770af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8780af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8790af7e4dfSMario Kleiner 		 */
880a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8810af7e4dfSMario Kleiner 	} else {
8820af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8830af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8840af7e4dfSMario Kleiner 		 * scanout position.
8850af7e4dfSMario Kleiner 		 */
88675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8870af7e4dfSMario Kleiner 
8883aa18df8SVille Syrjälä 		/* convert to pixel counts */
8893aa18df8SVille Syrjälä 		vbl_start *= htotal;
8903aa18df8SVille Syrjälä 		vbl_end *= htotal;
8913aa18df8SVille Syrjälä 		vtotal *= htotal;
89278e8fc6bSVille Syrjälä 
89378e8fc6bSVille Syrjälä 		/*
8947e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8957e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8967e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8977e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8987e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8997e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9007e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9017e78f1cbSVille Syrjälä 		 */
9027e78f1cbSVille Syrjälä 		if (position >= vtotal)
9037e78f1cbSVille Syrjälä 			position = vtotal - 1;
9047e78f1cbSVille Syrjälä 
9057e78f1cbSVille Syrjälä 		/*
90678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
91078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91378e8fc6bSVille Syrjälä 		 */
91478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9153aa18df8SVille Syrjälä 	}
9163aa18df8SVille Syrjälä 
917ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
918ad3543edSMario Kleiner 	if (etime)
919ad3543edSMario Kleiner 		*etime = ktime_get();
920ad3543edSMario Kleiner 
921ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922ad3543edSMario Kleiner 
923ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924ad3543edSMario Kleiner 
9253aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9263aa18df8SVille Syrjälä 
9273aa18df8SVille Syrjälä 	/*
9283aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9293aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9303aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9313aa18df8SVille Syrjälä 	 * up since vbl_end.
9323aa18df8SVille Syrjälä 	 */
9333aa18df8SVille Syrjälä 	if (position >= vbl_start)
9343aa18df8SVille Syrjälä 		position -= vbl_end;
9353aa18df8SVille Syrjälä 	else
9363aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9373aa18df8SVille Syrjälä 
93891d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9393aa18df8SVille Syrjälä 		*vpos = position;
9403aa18df8SVille Syrjälä 		*hpos = 0;
9413aa18df8SVille Syrjälä 	} else {
9420af7e4dfSMario Kleiner 		*vpos = position / htotal;
9430af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9440af7e4dfSMario Kleiner 	}
9450af7e4dfSMario Kleiner 
9461bf6ad62SDaniel Vetter 	return true;
9470af7e4dfSMario Kleiner }
9480af7e4dfSMario Kleiner 
949a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
950a225f079SVille Syrjälä {
951fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
952a225f079SVille Syrjälä 	unsigned long irqflags;
953a225f079SVille Syrjälä 	int position;
954a225f079SVille Syrjälä 
955a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
956a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
957a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
958a225f079SVille Syrjälä 
959a225f079SVille Syrjälä 	return position;
960a225f079SVille Syrjälä }
961a225f079SVille Syrjälä 
96291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
963f97108d1SJesse Barnes {
964b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9659270388eSDaniel Vetter 	u8 new_delay;
9669270388eSDaniel Vetter 
967d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
968f97108d1SJesse Barnes 
96973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
97073edd18fSDaniel Vetter 
97120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9729270388eSDaniel Vetter 
9737648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
974b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
975b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
976f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
977f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
978f97108d1SJesse Barnes 
979f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
980b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
98120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
98220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
98320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
98420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
985b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
990f97108d1SJesse Barnes 	}
991f97108d1SJesse Barnes 
99291d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
99320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
994f97108d1SJesse Barnes 
995d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9969270388eSDaniel Vetter 
997f97108d1SJesse Barnes 	return;
998f97108d1SJesse Barnes }
999f97108d1SJesse Barnes 
10000bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1001549f7365SChris Wilson {
100256299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
100356299fb7SChris Wilson 	struct intel_wait *wait;
1004dffabc8fSTvrtko Ursulin 
10052246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1006538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
100756299fb7SChris Wilson 
100861d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
100961d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
101056299fb7SChris Wilson 	if (wait) {
101156299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
101256299fb7SChris Wilson 		 * requests after waiting on our own requests. To
101356299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
101456299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
101556299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
101656299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
101756299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
101856299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
101956299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
102056299fb7SChris Wilson 		 * and many waiters.
102156299fb7SChris Wilson 		 */
102256299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1023db93991bSChris Wilson 				      wait->seqno) &&
1024db93991bSChris Wilson 		    !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1025db93991bSChris Wilson 			      &wait->request->fence.flags))
102624754d75SChris Wilson 			rq = i915_gem_request_get(wait->request);
102756299fb7SChris Wilson 
102856299fb7SChris Wilson 		wake_up_process(wait->tsk);
102967b807a8SChris Wilson 	} else {
103067b807a8SChris Wilson 		__intel_engine_disarm_breadcrumbs(engine);
103156299fb7SChris Wilson 	}
103261d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
103356299fb7SChris Wilson 
103424754d75SChris Wilson 	if (rq) {
103556299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
103624754d75SChris Wilson 		i915_gem_request_put(rq);
103724754d75SChris Wilson 	}
103856299fb7SChris Wilson 
103956299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1040549f7365SChris Wilson }
1041549f7365SChris Wilson 
104243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
104343cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
104431685c25SDeepak S {
1045679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
104643cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
104743cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
104831685c25SDeepak S }
104931685c25SDeepak S 
105043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
105143cf3bf0SChris Wilson {
1052e0e8c7cbSChris Wilson 	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
105343cf3bf0SChris Wilson }
105443cf3bf0SChris Wilson 
105543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
105643cf3bf0SChris Wilson {
1057e0e8c7cbSChris Wilson 	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
105843cf3bf0SChris Wilson 	struct intel_rps_ei now;
105943cf3bf0SChris Wilson 	u32 events = 0;
106043cf3bf0SChris Wilson 
1061e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
106243cf3bf0SChris Wilson 		return 0;
106343cf3bf0SChris Wilson 
106443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
106531685c25SDeepak S 
1066679cb6c1SMika Kuoppala 	if (prev->ktime) {
1067e0e8c7cbSChris Wilson 		u64 time, c0;
1068569884e3SChris Wilson 		u32 render, media;
1069e0e8c7cbSChris Wilson 
1070679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
10718f68d591SChris Wilson 
1072e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1073e0e8c7cbSChris Wilson 
1074e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1075e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1076e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1077e0e8c7cbSChris Wilson 		 * into our activity counter.
1078e0e8c7cbSChris Wilson 		 */
1079569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1080569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1081569884e3SChris Wilson 		c0 = max(render, media);
10826b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1083e0e8c7cbSChris Wilson 
1084e0e8c7cbSChris Wilson 		if (c0 > time * dev_priv->rps.up_threshold)
1085e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1086e0e8c7cbSChris Wilson 		else if (c0 < time * dev_priv->rps.down_threshold)
1087e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
108831685c25SDeepak S 	}
108931685c25SDeepak S 
1090e0e8c7cbSChris Wilson 	dev_priv->rps.ei = now;
109143cf3bf0SChris Wilson 	return events;
109231685c25SDeepak S }
109331685c25SDeepak S 
10944912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10953b8d8d91SJesse Barnes {
10962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10972d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10987c0a16adSChris Wilson 	bool client_boost = false;
10998d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11007c0a16adSChris Wilson 	u32 pm_iir = 0;
11013b8d8d91SJesse Barnes 
110259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
11037c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled) {
11047c0a16adSChris Wilson 		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
11057b92c1bdSChris Wilson 		client_boost = atomic_read(&dev_priv->rps.num_waiters);
1106d4d70aa5SImre Deak 	}
110759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11084912d041SBen Widawsky 
110960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1110a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
11118d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11127c0a16adSChris Wilson 		goto out;
11133b8d8d91SJesse Barnes 
11144fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11157b9e0ae6SChris Wilson 
111643cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
111743cf3bf0SChris Wilson 
1118dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1119edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11208d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11218d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11227b92c1bdSChris Wilson 	if (client_boost)
112329ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
112429ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
112529ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
11268d3afd7dSChris Wilson 		adj = 0;
11278d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1128dd75fdc8SChris Wilson 		if (adj > 0)
1129dd75fdc8SChris Wilson 			adj *= 2;
1130edcf284bSChris Wilson 		else /* CHV needs even encode values */
1131edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11327e79a683SSagar Arun Kamble 
11337e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
11347e79a683SSagar Arun Kamble 			adj = 0;
11357b92c1bdSChris Wilson 	} else if (client_boost) {
1136f5a4c67dSChris Wilson 		adj = 0;
1137dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1138b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1139b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
114017136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1141b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1142dd75fdc8SChris Wilson 		adj = 0;
1143dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1144dd75fdc8SChris Wilson 		if (adj < 0)
1145dd75fdc8SChris Wilson 			adj *= 2;
1146edcf284bSChris Wilson 		else /* CHV needs even encode values */
1147edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
11487e79a683SSagar Arun Kamble 
11497e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
11507e79a683SSagar Arun Kamble 			adj = 0;
1151dd75fdc8SChris Wilson 	} else { /* unknown event */
1152edcf284bSChris Wilson 		adj = 0;
1153dd75fdc8SChris Wilson 	}
11543b8d8d91SJesse Barnes 
1155edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1156edcf284bSChris Wilson 
115779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
115879249636SBen Widawsky 	 * interrupt
115979249636SBen Widawsky 	 */
1160edcf284bSChris Wilson 	new_delay += adj;
11618d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
116227544369SDeepak S 
11639fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
11649fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
11659fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
11669fcee2f7SChris Wilson 	}
11673b8d8d91SJesse Barnes 
11684fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11697c0a16adSChris Wilson 
11707c0a16adSChris Wilson out:
11717c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
11727c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
11737c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled)
11747c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11757c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
11763b8d8d91SJesse Barnes }
11773b8d8d91SJesse Barnes 
1178e3689190SBen Widawsky 
1179e3689190SBen Widawsky /**
1180e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181e3689190SBen Widawsky  * occurred.
1182e3689190SBen Widawsky  * @work: workqueue struct
1183e3689190SBen Widawsky  *
1184e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1185e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1186e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1187e3689190SBen Widawsky  */
1188e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1189e3689190SBen Widawsky {
11902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1191cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1192e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119335a85ac6SBen Widawsky 	char *parity_event[6];
1194e3689190SBen Widawsky 	uint32_t misccpctl;
119535a85ac6SBen Widawsky 	uint8_t slice = 0;
1196e3689190SBen Widawsky 
1197e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1198e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1199e3689190SBen Widawsky 	 * any time we access those registers.
1200e3689190SBen Widawsky 	 */
120191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1202e3689190SBen Widawsky 
120335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
120435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
120535a85ac6SBen Widawsky 		goto out;
120635a85ac6SBen Widawsky 
1207e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1208e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1210e3689190SBen Widawsky 
121135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1212f0f59a00SVille Syrjälä 		i915_reg_t reg;
121335a85ac6SBen Widawsky 
121435a85ac6SBen Widawsky 		slice--;
12152d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
121635a85ac6SBen Widawsky 			break;
121735a85ac6SBen Widawsky 
121835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
121935a85ac6SBen Widawsky 
12206fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122135a85ac6SBen Widawsky 
122235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1223e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1224e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1225e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
122835a85ac6SBen Widawsky 		POSTING_READ(reg);
1229e3689190SBen Widawsky 
1230cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
123435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
123535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1236e3689190SBen Widawsky 
123791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1238e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1239e3689190SBen Widawsky 
124035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1244e3689190SBen Widawsky 		kfree(parity_event[3]);
1245e3689190SBen Widawsky 		kfree(parity_event[2]);
1246e3689190SBen Widawsky 		kfree(parity_event[1]);
1247e3689190SBen Widawsky 	}
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125035a85ac6SBen Widawsky 
125135a85ac6SBen Widawsky out:
125235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12534cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12542d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12554cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
125635a85ac6SBen Widawsky 
125791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
125835a85ac6SBen Widawsky }
125935a85ac6SBen Widawsky 
1260261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261261e40b8SVille Syrjälä 					       u32 iir)
1262e3689190SBen Widawsky {
1263261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1264e3689190SBen Widawsky 		return;
1265e3689190SBen Widawsky 
1266d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1267261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1268d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1269e3689190SBen Widawsky 
1270261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
127135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
127335a85ac6SBen Widawsky 
127435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
127535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
127635a85ac6SBen Widawsky 
1277a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1278e3689190SBen Widawsky }
1279e3689190SBen Widawsky 
1280261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1281f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1282f1af8fc1SPaulo Zanoni {
1283f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12843b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1285f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12863b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1287f1af8fc1SPaulo Zanoni }
1288f1af8fc1SPaulo Zanoni 
1289261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1290e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1291e7b4c6b1SDaniel Vetter {
1292f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12933b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1294cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
12953b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1296cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
12973b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1298e7b4c6b1SDaniel Vetter 
1299cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1300cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1301aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1302aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1303e3689190SBen Widawsky 
1304261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1305261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1306e7b4c6b1SDaniel Vetter }
1307e7b4c6b1SDaniel Vetter 
13085d3d69d5SChris Wilson static void
13090bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1310fbcc1a0cSNick Hoath {
131131de7350SChris Wilson 	bool tasklet = false;
1312f747026cSChris Wilson 
1313f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1314a4b2b015SChris Wilson 		if (port_count(&engine->execlist_port[0])) {
1315955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
131631de7350SChris Wilson 			tasklet = true;
1317f747026cSChris Wilson 		}
1318a4b2b015SChris Wilson 	}
131931de7350SChris Wilson 
132031de7350SChris Wilson 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
132131de7350SChris Wilson 		notify_ring(engine);
132231de7350SChris Wilson 		tasklet |= i915.enable_guc_submission;
132331de7350SChris Wilson 	}
132431de7350SChris Wilson 
132531de7350SChris Wilson 	if (tasklet)
132631de7350SChris Wilson 		tasklet_hi_schedule(&engine->irq_tasklet);
1327fbcc1a0cSNick Hoath }
1328fbcc1a0cSNick Hoath 
1329e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1330e30e251aSVille Syrjälä 				   u32 master_ctl,
1331e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1332abd58f01SBen Widawsky {
1333abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1334abd58f01SBen Widawsky 
1335abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1336e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1337e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1338e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1339abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1340abd58f01SBen Widawsky 		} else
1341abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1342abd58f01SBen Widawsky 	}
1343abd58f01SBen Widawsky 
134485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1345e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1346e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1347e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1348abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1349abd58f01SBen Widawsky 		} else
1350abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1351abd58f01SBen Widawsky 	}
1352abd58f01SBen Widawsky 
135374cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1354e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1355e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1356e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
135774cdb337SChris Wilson 			ret = IRQ_HANDLED;
135874cdb337SChris Wilson 		} else
135974cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
136074cdb337SChris Wilson 	}
136174cdb337SChris Wilson 
136226705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1363e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
136426705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
136526705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1366cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
136726705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
136826705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
136938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13700961021aSBen Widawsky 		} else
13710961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13720961021aSBen Widawsky 	}
13730961021aSBen Widawsky 
1374abd58f01SBen Widawsky 	return ret;
1375abd58f01SBen Widawsky }
1376abd58f01SBen Widawsky 
1377e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1378e30e251aSVille Syrjälä 				u32 gt_iir[4])
1379e30e251aSVille Syrjälä {
1380e30e251aSVille Syrjälä 	if (gt_iir[0]) {
13813b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1382e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
13833b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1384e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1385e30e251aSVille Syrjälä 	}
1386e30e251aSVille Syrjälä 
1387e30e251aSVille Syrjälä 	if (gt_iir[1]) {
13883b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1389e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
13903b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1391e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1392e30e251aSVille Syrjälä 	}
1393e30e251aSVille Syrjälä 
1394e30e251aSVille Syrjälä 	if (gt_iir[3])
13953b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1396e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1397e30e251aSVille Syrjälä 
1398e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1399e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
140026705e20SSagar Arun Kamble 
140126705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
140226705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1403e30e251aSVille Syrjälä }
1404e30e251aSVille Syrjälä 
140563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
140663c88d22SImre Deak {
140763c88d22SImre Deak 	switch (port) {
140863c88d22SImre Deak 	case PORT_A:
1409195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
141063c88d22SImre Deak 	case PORT_B:
141163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
141263c88d22SImre Deak 	case PORT_C:
141363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
141463c88d22SImre Deak 	default:
141563c88d22SImre Deak 		return false;
141663c88d22SImre Deak 	}
141763c88d22SImre Deak }
141863c88d22SImre Deak 
14196dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14206dbf30ceSVille Syrjälä {
14216dbf30ceSVille Syrjälä 	switch (port) {
14226dbf30ceSVille Syrjälä 	case PORT_E:
14236dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14246dbf30ceSVille Syrjälä 	default:
14256dbf30ceSVille Syrjälä 		return false;
14266dbf30ceSVille Syrjälä 	}
14276dbf30ceSVille Syrjälä }
14286dbf30ceSVille Syrjälä 
142974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
143074c0b395SVille Syrjälä {
143174c0b395SVille Syrjälä 	switch (port) {
143274c0b395SVille Syrjälä 	case PORT_A:
143374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
143474c0b395SVille Syrjälä 	case PORT_B:
143574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
143674c0b395SVille Syrjälä 	case PORT_C:
143774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
143874c0b395SVille Syrjälä 	case PORT_D:
143974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
144074c0b395SVille Syrjälä 	default:
144174c0b395SVille Syrjälä 		return false;
144274c0b395SVille Syrjälä 	}
144374c0b395SVille Syrjälä }
144474c0b395SVille Syrjälä 
1445e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1446e4ce95aaSVille Syrjälä {
1447e4ce95aaSVille Syrjälä 	switch (port) {
1448e4ce95aaSVille Syrjälä 	case PORT_A:
1449e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1450e4ce95aaSVille Syrjälä 	default:
1451e4ce95aaSVille Syrjälä 		return false;
1452e4ce95aaSVille Syrjälä 	}
1453e4ce95aaSVille Syrjälä }
1454e4ce95aaSVille Syrjälä 
1455676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
145613cf5504SDave Airlie {
145713cf5504SDave Airlie 	switch (port) {
145813cf5504SDave Airlie 	case PORT_B:
1459676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
146013cf5504SDave Airlie 	case PORT_C:
1461676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
146213cf5504SDave Airlie 	case PORT_D:
1463676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1464676574dfSJani Nikula 	default:
1465676574dfSJani Nikula 		return false;
146613cf5504SDave Airlie 	}
146713cf5504SDave Airlie }
146813cf5504SDave Airlie 
1469676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
147013cf5504SDave Airlie {
147113cf5504SDave Airlie 	switch (port) {
147213cf5504SDave Airlie 	case PORT_B:
1473676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
147413cf5504SDave Airlie 	case PORT_C:
1475676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
147613cf5504SDave Airlie 	case PORT_D:
1477676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1478676574dfSJani Nikula 	default:
1479676574dfSJani Nikula 		return false;
148013cf5504SDave Airlie 	}
148113cf5504SDave Airlie }
148213cf5504SDave Airlie 
148342db67d6SVille Syrjälä /*
148442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
148542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
148642db67d6SVille Syrjälä  * hotplug detection results from several registers.
148742db67d6SVille Syrjälä  *
148842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
148942db67d6SVille Syrjälä  */
1490fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14918c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1492fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1493fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1494676574dfSJani Nikula {
14958c841e57SJani Nikula 	enum port port;
1496676574dfSJani Nikula 	int i;
1497676574dfSJani Nikula 
1498676574dfSJani Nikula 	for_each_hpd_pin(i) {
14998c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15008c841e57SJani Nikula 			continue;
15018c841e57SJani Nikula 
1502676574dfSJani Nikula 		*pin_mask |= BIT(i);
1503676574dfSJani Nikula 
1504cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1505cc24fcdcSImre Deak 			continue;
1506cc24fcdcSImre Deak 
1507fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1508676574dfSJani Nikula 			*long_mask |= BIT(i);
1509676574dfSJani Nikula 	}
1510676574dfSJani Nikula 
1511676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1512676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1513676574dfSJani Nikula 
1514676574dfSJani Nikula }
1515676574dfSJani Nikula 
151691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1517515ac2bbSDaniel Vetter {
151828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1519515ac2bbSDaniel Vetter }
1520515ac2bbSDaniel Vetter 
152191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1522ce99c256SDaniel Vetter {
15239ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1524ce99c256SDaniel Vetter }
1525ce99c256SDaniel Vetter 
15268bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
152791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
152891d14251STvrtko Ursulin 					 enum pipe pipe,
1529eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1530eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15318bc5e955SDaniel Vetter 					 uint32_t crc4)
15328bf1e9f1SShuang He {
15338bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15348bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15358c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15368c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15378c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1538ac2300d4SDamien Lespiau 	int head, tail;
1539b2c88f5bSDamien Lespiau 
1540d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15418c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
15420c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1543d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
154434273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
15450c912c79SDamien Lespiau 			return;
15460c912c79SDamien Lespiau 		}
15470c912c79SDamien Lespiau 
1548d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1549d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1550b2c88f5bSDamien Lespiau 
1551b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1552d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1553b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1554b2c88f5bSDamien Lespiau 			return;
1555b2c88f5bSDamien Lespiau 		}
1556b2c88f5bSDamien Lespiau 
1557b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
15588bf1e9f1SShuang He 
15598c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1560eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1561eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1562eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1563eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1564eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1565b2c88f5bSDamien Lespiau 
1566b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1567d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1568d538bbdfSDamien Lespiau 
1569d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
157007144428SDamien Lespiau 
157107144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
15728c6b709dSTomeu Vizoso 	} else {
15738c6b709dSTomeu Vizoso 		/*
15748c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
15758c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
15768c6b709dSTomeu Vizoso 		 * out the buggy result.
15778c6b709dSTomeu Vizoso 		 *
15788c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
15798c6b709dSTomeu Vizoso 		 * don't trust that one either.
15808c6b709dSTomeu Vizoso 		 */
15818c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
15828c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
15838c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
15848c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
15858c6b709dSTomeu Vizoso 			return;
15868c6b709dSTomeu Vizoso 		}
15878c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
15888c6b709dSTomeu Vizoso 		crcs[0] = crc0;
15898c6b709dSTomeu Vizoso 		crcs[1] = crc1;
15908c6b709dSTomeu Vizoso 		crcs[2] = crc2;
15918c6b709dSTomeu Vizoso 		crcs[3] = crc3;
15928c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1593246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1594246ee524STomeu Vizoso 				       drm_accurate_vblank_count(&crtc->base),
1595246ee524STomeu Vizoso 				       crcs);
15968c6b709dSTomeu Vizoso 	}
15978bf1e9f1SShuang He }
1598277de95eSDaniel Vetter #else
1599277de95eSDaniel Vetter static inline void
160091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
160191d14251STvrtko Ursulin 			     enum pipe pipe,
1602277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1603277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1604277de95eSDaniel Vetter 			     uint32_t crc4) {}
1605277de95eSDaniel Vetter #endif
1606eba94eb9SDaniel Vetter 
1607277de95eSDaniel Vetter 
160891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
160991d14251STvrtko Ursulin 				     enum pipe pipe)
16105a69b89fSDaniel Vetter {
161191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16125a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16135a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16145a69b89fSDaniel Vetter }
16155a69b89fSDaniel Vetter 
161691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161791d14251STvrtko Ursulin 				     enum pipe pipe)
1618eba94eb9SDaniel Vetter {
161991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1620eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1621eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1622eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1623eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16248bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1625eba94eb9SDaniel Vetter }
16265b3a856bSDaniel Vetter 
162791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162891d14251STvrtko Ursulin 				      enum pipe pipe)
16295b3a856bSDaniel Vetter {
16300b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16310b5c5ed0SDaniel Vetter 
163291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16330b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16340b5c5ed0SDaniel Vetter 	else
16350b5c5ed0SDaniel Vetter 		res1 = 0;
16360b5c5ed0SDaniel Vetter 
163791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16380b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16390b5c5ed0SDaniel Vetter 	else
16400b5c5ed0SDaniel Vetter 		res2 = 0;
16415b3a856bSDaniel Vetter 
164291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16430b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16440b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16450b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16460b5c5ed0SDaniel Vetter 				     res1, res2);
16475b3a856bSDaniel Vetter }
16488bf1e9f1SShuang He 
16491403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16501403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16511403c0d4SPaulo Zanoni  * the work queue. */
16521403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1653baf02a1fSBen Widawsky {
1654a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
165559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1656f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1657d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1658d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1659c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
166041a05a3aSDaniel Vetter 		}
1661d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1662d4d70aa5SImre Deak 	}
1663baf02a1fSBen Widawsky 
1664c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1665c9a9a268SImre Deak 		return;
1666c9a9a268SImre Deak 
16672d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
166812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16693b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
167012638c57SBen Widawsky 
1671aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1672aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
167312638c57SBen Widawsky 	}
16741403c0d4SPaulo Zanoni }
1675baf02a1fSBen Widawsky 
167626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
167726705e20SSagar Arun Kamble {
167826705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
16794100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
16804100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
16814100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
16824100b2abSSagar Arun Kamble 		 * to back flush interrupts.
16834100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
16844100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
16854100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
16864100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
16874100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
16884100b2abSSagar Arun Kamble 		 */
16894100b2abSSagar Arun Kamble 		u32 msg, flush;
16904100b2abSSagar Arun Kamble 
16914100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1692a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1693a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
16944100b2abSSagar Arun Kamble 		if (flush) {
16954100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
16964100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
16974100b2abSSagar Arun Kamble 
16984100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1699e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1700e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17015aa1ee4bSAkash Goel 
17025aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17034100b2abSSagar Arun Kamble 		} else {
17044100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17054100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17064100b2abSSagar Arun Kamble 			 */
17074100b2abSSagar Arun Kamble 		}
170826705e20SSagar Arun Kamble 	}
170926705e20SSagar Arun Kamble }
171026705e20SSagar Arun Kamble 
17115a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
171291d14251STvrtko Ursulin 				     enum pipe pipe)
17138d7849dbSVille Syrjälä {
17145a21b665SDaniel Vetter 	bool ret;
17155a21b665SDaniel Vetter 
171691c8a326SChris Wilson 	ret = drm_handle_vblank(&dev_priv->drm, pipe);
17175a21b665SDaniel Vetter 	if (ret)
171851cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
17195a21b665SDaniel Vetter 
17205a21b665SDaniel Vetter 	return ret;
17218d7849dbSVille Syrjälä }
17228d7849dbSVille Syrjälä 
172391d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
172491d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17257e231dbeSJesse Barnes {
17267e231dbeSJesse Barnes 	int pipe;
17277e231dbeSJesse Barnes 
172858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17291ca993d2SVille Syrjälä 
17301ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17311ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17321ca993d2SVille Syrjälä 		return;
17331ca993d2SVille Syrjälä 	}
17341ca993d2SVille Syrjälä 
1735055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1736f0f59a00SVille Syrjälä 		i915_reg_t reg;
1737bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
173891d181ddSImre Deak 
1739bbb5eebfSDaniel Vetter 		/*
1740bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1741bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1742bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1743bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1744bbb5eebfSDaniel Vetter 		 * handle.
1745bbb5eebfSDaniel Vetter 		 */
17460f239f4cSDaniel Vetter 
17470f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17480f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1749bbb5eebfSDaniel Vetter 
1750bbb5eebfSDaniel Vetter 		switch (pipe) {
1751bbb5eebfSDaniel Vetter 		case PIPE_A:
1752bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1753bbb5eebfSDaniel Vetter 			break;
1754bbb5eebfSDaniel Vetter 		case PIPE_B:
1755bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1756bbb5eebfSDaniel Vetter 			break;
17573278f67fSVille Syrjälä 		case PIPE_C:
17583278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17593278f67fSVille Syrjälä 			break;
1760bbb5eebfSDaniel Vetter 		}
1761bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1762bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1763bbb5eebfSDaniel Vetter 
1764bbb5eebfSDaniel Vetter 		if (!mask)
176591d181ddSImre Deak 			continue;
176691d181ddSImre Deak 
176791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1768bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1769bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17707e231dbeSJesse Barnes 
17717e231dbeSJesse Barnes 		/*
17727e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17737e231dbeSJesse Barnes 		 */
177491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
177591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17767e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17777e231dbeSJesse Barnes 	}
177858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17792ecb8ca4SVille Syrjälä }
17802ecb8ca4SVille Syrjälä 
178191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
17822ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17832ecb8ca4SVille Syrjälä {
17842ecb8ca4SVille Syrjälä 	enum pipe pipe;
17857e231dbeSJesse Barnes 
1786055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17875a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
17885a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
17895a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
179031acc7f5SJesse Barnes 
17915251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
179251cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
17934356d586SDaniel Vetter 
17944356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
179591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
17962d9d2b0bSVille Syrjälä 
17971f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17981f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
179931acc7f5SJesse Barnes 	}
180031acc7f5SJesse Barnes 
1801c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
180291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1803c1874ed7SImre Deak }
1804c1874ed7SImre Deak 
18051ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
180616c6c56bSVille Syrjälä {
180716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
180816c6c56bSVille Syrjälä 
18091ae3c34cSVille Syrjälä 	if (hotplug_status)
18103ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18111ae3c34cSVille Syrjälä 
18121ae3c34cSVille Syrjälä 	return hotplug_status;
18131ae3c34cSVille Syrjälä }
18141ae3c34cSVille Syrjälä 
181591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18161ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18171ae3c34cSVille Syrjälä {
18181ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18193ff60f89SOscar Mateo 
182091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
182191d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
182216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
182316c6c56bSVille Syrjälä 
182458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1825fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1826fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1827fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
182858f2cf24SVille Syrjälä 
182991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
183058f2cf24SVille Syrjälä 		}
1831369712e8SJani Nikula 
1832369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
183391d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
183416c6c56bSVille Syrjälä 	} else {
183516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
183616c6c56bSVille Syrjälä 
183758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1838fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18394e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1840fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
184191d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
184216c6c56bSVille Syrjälä 		}
18433ff60f89SOscar Mateo 	}
184458f2cf24SVille Syrjälä }
184516c6c56bSVille Syrjälä 
1846c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1847c1874ed7SImre Deak {
184845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1849fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1850c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1851c1874ed7SImre Deak 
18522dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18532dd2a883SImre Deak 		return IRQ_NONE;
18542dd2a883SImre Deak 
18551f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18561f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18571f814dacSImre Deak 
18581e1cace9SVille Syrjälä 	do {
18596e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
18602ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18611ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1862a5e485a9SVille Syrjälä 		u32 ier = 0;
18633ff60f89SOscar Mateo 
1864c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1865c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18663ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1867c1874ed7SImre Deak 
1868c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
18691e1cace9SVille Syrjälä 			break;
1870c1874ed7SImre Deak 
1871c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1872c1874ed7SImre Deak 
1873a5e485a9SVille Syrjälä 		/*
1874a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1875a5e485a9SVille Syrjälä 		 *
1876a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1877a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1878a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1879a5e485a9SVille Syrjälä 		 *
1880a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1881a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1882a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1883a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1884a5e485a9SVille Syrjälä 		 * bits this time around.
1885a5e485a9SVille Syrjälä 		 */
18864a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1887a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1888a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
18894a0a0202SVille Syrjälä 
18904a0a0202SVille Syrjälä 		if (gt_iir)
18914a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
18924a0a0202SVille Syrjälä 		if (pm_iir)
18934a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18944a0a0202SVille Syrjälä 
18957ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18961ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18977ce4d1f2SVille Syrjälä 
18983ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18993ff60f89SOscar Mateo 		 * signalled in iir */
190091d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19017ce4d1f2SVille Syrjälä 
1902eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1903eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1904eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1905eef57324SJerome Anand 
19067ce4d1f2SVille Syrjälä 		/*
19077ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19087ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19097ce4d1f2SVille Syrjälä 		 */
19107ce4d1f2SVille Syrjälä 		if (iir)
19117ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19124a0a0202SVille Syrjälä 
1913a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19144a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19154a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19161ae3c34cSVille Syrjälä 
191752894874SVille Syrjälä 		if (gt_iir)
1918261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
191952894874SVille Syrjälä 		if (pm_iir)
192052894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
192152894874SVille Syrjälä 
19221ae3c34cSVille Syrjälä 		if (hotplug_status)
192391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19242ecb8ca4SVille Syrjälä 
192591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19261e1cace9SVille Syrjälä 	} while (0);
19277e231dbeSJesse Barnes 
19281f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19291f814dacSImre Deak 
19307e231dbeSJesse Barnes 	return ret;
19317e231dbeSJesse Barnes }
19327e231dbeSJesse Barnes 
193343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
193443f328d7SVille Syrjälä {
193545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1936fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
193743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
193843f328d7SVille Syrjälä 
19392dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19402dd2a883SImre Deak 		return IRQ_NONE;
19412dd2a883SImre Deak 
19421f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19431f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19441f814dacSImre Deak 
1945579de73bSChris Wilson 	do {
19466e814800SVille Syrjälä 		u32 master_ctl, iir;
1947e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
19482ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19491ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1950a5e485a9SVille Syrjälä 		u32 ier = 0;
1951a5e485a9SVille Syrjälä 
19528e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19533278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19543278f67fSVille Syrjälä 
19553278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19568e5fd599SVille Syrjälä 			break;
195743f328d7SVille Syrjälä 
195827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
195927b6c122SOscar Mateo 
1960a5e485a9SVille Syrjälä 		/*
1961a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1962a5e485a9SVille Syrjälä 		 *
1963a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1964a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1965a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1966a5e485a9SVille Syrjälä 		 *
1967a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1968a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1969a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1970a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1971a5e485a9SVille Syrjälä 		 * bits this time around.
1972a5e485a9SVille Syrjälä 		 */
197343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1974a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1975a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
197643f328d7SVille Syrjälä 
1977e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
197827b6c122SOscar Mateo 
197927b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19801ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
198143f328d7SVille Syrjälä 
198227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
198327b6c122SOscar Mateo 		 * signalled in iir */
198491d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
198543f328d7SVille Syrjälä 
1986eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1987eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1988eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1989eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1990eef57324SJerome Anand 
19917ce4d1f2SVille Syrjälä 		/*
19927ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19937ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19947ce4d1f2SVille Syrjälä 		 */
19957ce4d1f2SVille Syrjälä 		if (iir)
19967ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19977ce4d1f2SVille Syrjälä 
1998a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1999e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
200043f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20011ae3c34cSVille Syrjälä 
2002e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2003e30e251aSVille Syrjälä 
20041ae3c34cSVille Syrjälä 		if (hotplug_status)
200591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20062ecb8ca4SVille Syrjälä 
200791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2008579de73bSChris Wilson 	} while (0);
20093278f67fSVille Syrjälä 
20101f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20111f814dacSImre Deak 
201243f328d7SVille Syrjälä 	return ret;
201343f328d7SVille Syrjälä }
201443f328d7SVille Syrjälä 
201591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
201691d14251STvrtko Ursulin 				u32 hotplug_trigger,
201740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2018776ad806SJesse Barnes {
201942db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2020776ad806SJesse Barnes 
20216a39d7c9SJani Nikula 	/*
20226a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20236a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20246a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20256a39d7c9SJani Nikula 	 * errors.
20266a39d7c9SJani Nikula 	 */
202713cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20286a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20296a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20306a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20316a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20326a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20336a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20346a39d7c9SJani Nikula 	}
20356a39d7c9SJani Nikula 
203613cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20376a39d7c9SJani Nikula 	if (!hotplug_trigger)
20386a39d7c9SJani Nikula 		return;
203913cf5504SDave Airlie 
2040fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
204140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2042fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
204340e56410SVille Syrjälä 
204491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2045aaf5ec2eSSonika Jindal }
204691d131d2SDaniel Vetter 
204791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
204840e56410SVille Syrjälä {
204940e56410SVille Syrjälä 	int pipe;
205040e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
205140e56410SVille Syrjälä 
205291d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
205340e56410SVille Syrjälä 
2054cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2055cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2056776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2057cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2058cfc33bf7SVille Syrjälä 				 port_name(port));
2059cfc33bf7SVille Syrjälä 	}
2060776ad806SJesse Barnes 
2061ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
206291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2063ce99c256SDaniel Vetter 
2064776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
206591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2066776ad806SJesse Barnes 
2067776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2068776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2069776ad806SJesse Barnes 
2070776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2071776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2072776ad806SJesse Barnes 
2073776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2074776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2075776ad806SJesse Barnes 
20769db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2077055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20789db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20799db4a9c7SJesse Barnes 					 pipe_name(pipe),
20809db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2081776ad806SJesse Barnes 
2082776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2083776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2084776ad806SJesse Barnes 
2085776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2086776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2087776ad806SJesse Barnes 
2088776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2089*a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
20908664281bSPaulo Zanoni 
20918664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2092*a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
20938664281bSPaulo Zanoni }
20948664281bSPaulo Zanoni 
209591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
20968664281bSPaulo Zanoni {
20978664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20985a69b89fSDaniel Vetter 	enum pipe pipe;
20998664281bSPaulo Zanoni 
2100de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2101de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2102de032bf4SPaulo Zanoni 
2103055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21041f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21051f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21068664281bSPaulo Zanoni 
21075a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
210891d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
210991d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21105a69b89fSDaniel Vetter 			else
211191d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21125a69b89fSDaniel Vetter 		}
21135a69b89fSDaniel Vetter 	}
21148bf1e9f1SShuang He 
21158664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21168664281bSPaulo Zanoni }
21178664281bSPaulo Zanoni 
211891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21198664281bSPaulo Zanoni {
21208664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21218664281bSPaulo Zanoni 
2122de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2123de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2124de032bf4SPaulo Zanoni 
21258664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2126*a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
21278664281bSPaulo Zanoni 
21288664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2129*a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
21308664281bSPaulo Zanoni 
21318664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2132*a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
21338664281bSPaulo Zanoni 
21348664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2135776ad806SJesse Barnes }
2136776ad806SJesse Barnes 
213791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
213823e81d69SAdam Jackson {
213923e81d69SAdam Jackson 	int pipe;
21406dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2141aaf5ec2eSSonika Jindal 
214291d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
214391d131d2SDaniel Vetter 
2144cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2145cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
214623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2147cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2148cfc33bf7SVille Syrjälä 				 port_name(port));
2149cfc33bf7SVille Syrjälä 	}
215023e81d69SAdam Jackson 
215123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
215291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
215323e81d69SAdam Jackson 
215423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
215591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
215623e81d69SAdam Jackson 
215723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
215823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
215923e81d69SAdam Jackson 
216023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
216123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
216223e81d69SAdam Jackson 
216323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2164055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
216523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
216623e81d69SAdam Jackson 					 pipe_name(pipe),
216723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21688664281bSPaulo Zanoni 
21698664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
217091d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
217123e81d69SAdam Jackson }
217223e81d69SAdam Jackson 
217391d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
21746dbf30ceSVille Syrjälä {
21756dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
21766dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
21776dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
21786dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21796dbf30ceSVille Syrjälä 
21806dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
21816dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21826dbf30ceSVille Syrjälä 
21836dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21846dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21856dbf30ceSVille Syrjälä 
21866dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
21876dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
218874c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
21896dbf30ceSVille Syrjälä 	}
21906dbf30ceSVille Syrjälä 
21916dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
21926dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21936dbf30ceSVille Syrjälä 
21946dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
21956dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
21966dbf30ceSVille Syrjälä 
21976dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
21986dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
21996dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22006dbf30ceSVille Syrjälä 	}
22016dbf30ceSVille Syrjälä 
22026dbf30ceSVille Syrjälä 	if (pin_mask)
220391d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22046dbf30ceSVille Syrjälä 
22056dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
220691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22076dbf30ceSVille Syrjälä }
22086dbf30ceSVille Syrjälä 
220991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
221091d14251STvrtko Ursulin 				u32 hotplug_trigger,
221140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2212c008bc6eSPaulo Zanoni {
2213e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2214e4ce95aaSVille Syrjälä 
2215e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2216e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2217e4ce95aaSVille Syrjälä 
2218e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
221940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2220e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
222140e56410SVille Syrjälä 
222291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2223e4ce95aaSVille Syrjälä }
2224c008bc6eSPaulo Zanoni 
222591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
222691d14251STvrtko Ursulin 				    u32 de_iir)
222740e56410SVille Syrjälä {
222840e56410SVille Syrjälä 	enum pipe pipe;
222940e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
223040e56410SVille Syrjälä 
223140e56410SVille Syrjälä 	if (hotplug_trigger)
223291d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
223340e56410SVille Syrjälä 
2234c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
223591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2236c008bc6eSPaulo Zanoni 
2237c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
223891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2239c008bc6eSPaulo Zanoni 
2240c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2241c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2242c008bc6eSPaulo Zanoni 
2243055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22445a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
22455a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22465a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2247c008bc6eSPaulo Zanoni 
224840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
22491f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2250c008bc6eSPaulo Zanoni 
225140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
225291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
22535b3a856bSDaniel Vetter 
225440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
22555251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
225651cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2257c008bc6eSPaulo Zanoni 	}
2258c008bc6eSPaulo Zanoni 
2259c008bc6eSPaulo Zanoni 	/* check event from PCH */
2260c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2261c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2262c008bc6eSPaulo Zanoni 
226391d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
226491d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2265c008bc6eSPaulo Zanoni 		else
226691d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2267c008bc6eSPaulo Zanoni 
2268c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2269c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2270c008bc6eSPaulo Zanoni 	}
2271c008bc6eSPaulo Zanoni 
227291d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
227391d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2274c008bc6eSPaulo Zanoni }
2275c008bc6eSPaulo Zanoni 
227691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
227791d14251STvrtko Ursulin 				    u32 de_iir)
22789719fb98SPaulo Zanoni {
227907d27e20SDamien Lespiau 	enum pipe pipe;
228023bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
228123bb4cb5SVille Syrjälä 
228240e56410SVille Syrjälä 	if (hotplug_trigger)
228391d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
22849719fb98SPaulo Zanoni 
22859719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
228691d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
22879719fb98SPaulo Zanoni 
22889719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
228991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
22909719fb98SPaulo Zanoni 
22919719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
229291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
22939719fb98SPaulo Zanoni 
2294055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22955a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
22965a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22975a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
229840da17c2SDaniel Vetter 
229940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23005251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
230151cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
23029719fb98SPaulo Zanoni 	}
23039719fb98SPaulo Zanoni 
23049719fb98SPaulo Zanoni 	/* check event from PCH */
230591d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23069719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23079719fb98SPaulo Zanoni 
230891d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23099719fb98SPaulo Zanoni 
23109719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23119719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23129719fb98SPaulo Zanoni 	}
23139719fb98SPaulo Zanoni }
23149719fb98SPaulo Zanoni 
231572c90f62SOscar Mateo /*
231672c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
231772c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
231872c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
231972c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
232072c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
232172c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
232272c90f62SOscar Mateo  */
2323f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2324b1f14ad0SJesse Barnes {
232545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2326fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2327f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23280e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2329b1f14ad0SJesse Barnes 
23302dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23312dd2a883SImre Deak 		return IRQ_NONE;
23322dd2a883SImre Deak 
23331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23341f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23351f814dacSImre Deak 
2336b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2337b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2338b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
233923a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23400e43406bSChris Wilson 
234144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
234244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
234344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
234444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
234544498aeaSPaulo Zanoni 	 * due to its back queue). */
234691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
234744498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
234844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
234944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2350ab5c608bSBen Widawsky 	}
235144498aeaSPaulo Zanoni 
235272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
235372c90f62SOscar Mateo 
23540e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
23550e43406bSChris Wilson 	if (gt_iir) {
235672c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
235772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
235891d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2359261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2360d8fc8a47SPaulo Zanoni 		else
2361261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
23620e43406bSChris Wilson 	}
2363b1f14ad0SJesse Barnes 
2364b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
23650e43406bSChris Wilson 	if (de_iir) {
236672c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
236772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
236891d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
236991d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2370f1af8fc1SPaulo Zanoni 		else
237191d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
23720e43406bSChris Wilson 	}
23730e43406bSChris Wilson 
237491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2375f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23760e43406bSChris Wilson 		if (pm_iir) {
2377b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23780e43406bSChris Wilson 			ret = IRQ_HANDLED;
237972c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23800e43406bSChris Wilson 		}
2381f1af8fc1SPaulo Zanoni 	}
2382b1f14ad0SJesse Barnes 
2383b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2384b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
238591d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
238644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
238744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2388ab5c608bSBen Widawsky 	}
2389b1f14ad0SJesse Barnes 
23901f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23911f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23921f814dacSImre Deak 
2393b1f14ad0SJesse Barnes 	return ret;
2394b1f14ad0SJesse Barnes }
2395b1f14ad0SJesse Barnes 
239691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
239791d14251STvrtko Ursulin 				u32 hotplug_trigger,
239840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2399d04a492dSShashank Sharma {
2400cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2401d04a492dSShashank Sharma 
2402a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2403a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2404d04a492dSShashank Sharma 
2405cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
240640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2407cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
240840e56410SVille Syrjälä 
240991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2410d04a492dSShashank Sharma }
2411d04a492dSShashank Sharma 
2412f11a0f46STvrtko Ursulin static irqreturn_t
2413f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2414abd58f01SBen Widawsky {
2415abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2416f11a0f46STvrtko Ursulin 	u32 iir;
2417c42664ccSDaniel Vetter 	enum pipe pipe;
241888e04703SJesse Barnes 
2419abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2420e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2421e32192e1STvrtko Ursulin 		if (iir) {
2422e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2423abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2424e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
242591d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
242638cc46d7SOscar Mateo 			else
242738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2428abd58f01SBen Widawsky 		}
242938cc46d7SOscar Mateo 		else
243038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2431abd58f01SBen Widawsky 	}
2432abd58f01SBen Widawsky 
24336d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2434e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2435e32192e1STvrtko Ursulin 		if (iir) {
2436e32192e1STvrtko Ursulin 			u32 tmp_mask;
2437d04a492dSShashank Sharma 			bool found = false;
2438cebd87a0SVille Syrjälä 
2439e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24406d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
244188e04703SJesse Barnes 
2442e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2443e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2444e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2445e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2446e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2447e32192e1STvrtko Ursulin 
2448e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
244991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2450d04a492dSShashank Sharma 				found = true;
2451d04a492dSShashank Sharma 			}
2452d04a492dSShashank Sharma 
2453cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2454e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2455e32192e1STvrtko Ursulin 				if (tmp_mask) {
245691d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
245791d14251STvrtko Ursulin 							    hpd_bxt);
2458d04a492dSShashank Sharma 					found = true;
2459d04a492dSShashank Sharma 				}
2460e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2461e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2462e32192e1STvrtko Ursulin 				if (tmp_mask) {
246391d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
246491d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2465e32192e1STvrtko Ursulin 					found = true;
2466e32192e1STvrtko Ursulin 				}
2467e32192e1STvrtko Ursulin 			}
2468d04a492dSShashank Sharma 
2469cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
247091d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24719e63743eSShashank Sharma 				found = true;
24729e63743eSShashank Sharma 			}
24739e63743eSShashank Sharma 
2474d04a492dSShashank Sharma 			if (!found)
247538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24766d766f02SDaniel Vetter 		}
247738cc46d7SOscar Mateo 		else
247838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24796d766f02SDaniel Vetter 	}
24806d766f02SDaniel Vetter 
2481055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2482e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2483abd58f01SBen Widawsky 
2484c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2485c42664ccSDaniel Vetter 			continue;
2486c42664ccSDaniel Vetter 
2487e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2488e32192e1STvrtko Ursulin 		if (!iir) {
2489e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2490e32192e1STvrtko Ursulin 			continue;
2491e32192e1STvrtko Ursulin 		}
2492770de83dSDamien Lespiau 
2493e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2494e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2495e32192e1STvrtko Ursulin 
24965a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
24975a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
24985a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2499abd58f01SBen Widawsky 
2500e32192e1STvrtko Ursulin 		flip_done = iir;
2501b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2502e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2503770de83dSDamien Lespiau 		else
2504e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2505770de83dSDamien Lespiau 
25065251f04eSMaarten Lankhorst 		if (flip_done)
250751cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2508abd58f01SBen Widawsky 
2509e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
251091d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25110fbe7870SDaniel Vetter 
2512e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2513e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
251438d83c96SDaniel Vetter 
2515e32192e1STvrtko Ursulin 		fault_errors = iir;
2516b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2517e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2518770de83dSDamien Lespiau 		else
2519e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2520770de83dSDamien Lespiau 
2521770de83dSDamien Lespiau 		if (fault_errors)
25221353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
252330100f2bSDaniel Vetter 				  pipe_name(pipe),
2524e32192e1STvrtko Ursulin 				  fault_errors);
2525abd58f01SBen Widawsky 	}
2526abd58f01SBen Widawsky 
252791d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2528266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
252992d03a80SDaniel Vetter 		/*
253092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
253192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
253292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
253392d03a80SDaniel Vetter 		 */
2534e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2535e32192e1STvrtko Ursulin 		if (iir) {
2536e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
253792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25386dbf30ceSVille Syrjälä 
25397b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
25407b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
254191d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25426dbf30ceSVille Syrjälä 			else
254391d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25442dfb0b81SJani Nikula 		} else {
25452dfb0b81SJani Nikula 			/*
25462dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25472dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25482dfb0b81SJani Nikula 			 */
25492dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
25502dfb0b81SJani Nikula 		}
255192d03a80SDaniel Vetter 	}
255292d03a80SDaniel Vetter 
2553f11a0f46STvrtko Ursulin 	return ret;
2554f11a0f46STvrtko Ursulin }
2555f11a0f46STvrtko Ursulin 
2556f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2557f11a0f46STvrtko Ursulin {
2558f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2559fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2560f11a0f46STvrtko Ursulin 	u32 master_ctl;
2561e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2562f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2563f11a0f46STvrtko Ursulin 
2564f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2565f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2566f11a0f46STvrtko Ursulin 
2567f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2568f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2569f11a0f46STvrtko Ursulin 	if (!master_ctl)
2570f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2571f11a0f46STvrtko Ursulin 
2572f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2573f11a0f46STvrtko Ursulin 
2574f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2575f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2576f11a0f46STvrtko Ursulin 
2577f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2578e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2579e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2580f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2581f11a0f46STvrtko Ursulin 
2582cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2583cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2584abd58f01SBen Widawsky 
25851f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25861f814dacSImre Deak 
2587abd58f01SBen Widawsky 	return ret;
2588abd58f01SBen Widawsky }
2589abd58f01SBen Widawsky 
259036703e79SChris Wilson struct wedge_me {
259136703e79SChris Wilson 	struct delayed_work work;
259236703e79SChris Wilson 	struct drm_i915_private *i915;
259336703e79SChris Wilson 	const char *name;
259436703e79SChris Wilson };
259536703e79SChris Wilson 
259636703e79SChris Wilson static void wedge_me(struct work_struct *work)
259736703e79SChris Wilson {
259836703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
259936703e79SChris Wilson 
260036703e79SChris Wilson 	dev_err(w->i915->drm.dev,
260136703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
260236703e79SChris Wilson 		w->name);
260336703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
260436703e79SChris Wilson }
260536703e79SChris Wilson 
260636703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
260736703e79SChris Wilson 			 struct drm_i915_private *i915,
260836703e79SChris Wilson 			 long timeout,
260936703e79SChris Wilson 			 const char *name)
261036703e79SChris Wilson {
261136703e79SChris Wilson 	w->i915 = i915;
261236703e79SChris Wilson 	w->name = name;
261336703e79SChris Wilson 
261436703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
261536703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
261636703e79SChris Wilson }
261736703e79SChris Wilson 
261836703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
261936703e79SChris Wilson {
262036703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
262136703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
262236703e79SChris Wilson 	w->i915 = NULL;
262336703e79SChris Wilson }
262436703e79SChris Wilson 
262536703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
262636703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
262736703e79SChris Wilson 	     (W)->i915;							\
262836703e79SChris Wilson 	     __fini_wedge((W)))
262936703e79SChris Wilson 
26308a905236SJesse Barnes /**
2631d5367307SChris Wilson  * i915_reset_device - do process context error handling work
263214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26338a905236SJesse Barnes  *
26348a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26358a905236SJesse Barnes  * was detected.
26368a905236SJesse Barnes  */
2637d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
26388a905236SJesse Barnes {
263991c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2640cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2641cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2642cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
264336703e79SChris Wilson 	struct wedge_me w;
26448a905236SJesse Barnes 
2645c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26468a905236SJesse Barnes 
264744d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2648c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26491f83fee0SDaniel Vetter 
265036703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
265136703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2652c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
26537514747dSVille Syrjälä 
265436703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
26558c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
26568c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
26578c185ecaSChris Wilson 
265836703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
265936703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
266017e1df07SDaniel Vetter 		 */
266136703e79SChris Wilson 		do {
2662780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2663780f262aSChris Wilson 				i915_reset(dev_priv);
2664221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2665780f262aSChris Wilson 			}
2666780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
26678c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2668780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
266936703e79SChris Wilson 					     1));
2670f69061beSDaniel Vetter 
2671c033666aSChris Wilson 		intel_finish_reset(dev_priv);
267236703e79SChris Wilson 	}
2673f454c694SImre Deak 
2674780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2675c033666aSChris Wilson 		kobject_uevent_env(kobj,
2676f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2677f316a42cSBen Gamari }
26788a905236SJesse Barnes 
2679d636951eSBen Widawsky static inline void
2680d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv,
2681d636951eSBen Widawsky 			struct intel_instdone *instdone)
2682d636951eSBen Widawsky {
2683f9e61372SBen Widawsky 	int slice;
2684f9e61372SBen Widawsky 	int subslice;
2685f9e61372SBen Widawsky 
2686d636951eSBen Widawsky 	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);
2687d636951eSBen Widawsky 
2688d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 3)
2689d636951eSBen Widawsky 		return;
2690d636951eSBen Widawsky 
2691d636951eSBen Widawsky 	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2692d636951eSBen Widawsky 
2693d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 6)
2694d636951eSBen Widawsky 		return;
2695d636951eSBen Widawsky 
2696f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2697f9e61372SBen Widawsky 		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2698f9e61372SBen Widawsky 		       slice, subslice, instdone->sampler[slice][subslice]);
2699f9e61372SBen Widawsky 
2700f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2701f9e61372SBen Widawsky 		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
2702f9e61372SBen Widawsky 		       slice, subslice, instdone->row[slice][subslice]);
2703d636951eSBen Widawsky }
2704d636951eSBen Widawsky 
2705eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2706c0e09200SDave Airlie {
2707eaa14c24SChris Wilson 	u32 eir;
270863eeaf38SJesse Barnes 
2709eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2710eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
271163eeaf38SJesse Barnes 
2712eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2713eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2714eaa14c24SChris Wilson 	else
2715eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27168a905236SJesse Barnes 
2717eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
271863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
271963eeaf38SJesse Barnes 	if (eir) {
272063eeaf38SJesse Barnes 		/*
272163eeaf38SJesse Barnes 		 * some errors might have become stuck,
272263eeaf38SJesse Barnes 		 * mask them.
272363eeaf38SJesse Barnes 		 */
2724eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
272563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
272663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
272763eeaf38SJesse Barnes 	}
272835aed2e6SChris Wilson }
272935aed2e6SChris Wilson 
273035aed2e6SChris Wilson /**
2731b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
273214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
273314b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
273487c390b6SMichel Thierry  * @fmt: Error message format string
273587c390b6SMichel Thierry  *
2736aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
273735aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
273835aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
273935aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
274035aed2e6SChris Wilson  * of a ring dump etc.).
274135aed2e6SChris Wilson  */
2742c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2743c033666aSChris Wilson 		       u32 engine_mask,
274458174462SMika Kuoppala 		       const char *fmt, ...)
274535aed2e6SChris Wilson {
2746142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
2747142bc7d9SMichel Thierry 	unsigned int tmp;
274858174462SMika Kuoppala 	va_list args;
274958174462SMika Kuoppala 	char error_msg[80];
275035aed2e6SChris Wilson 
275158174462SMika Kuoppala 	va_start(args, fmt);
275258174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
275358174462SMika Kuoppala 	va_end(args);
275458174462SMika Kuoppala 
27551604a86dSChris Wilson 	/*
27561604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
27571604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
27581604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
27591604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
27601604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
27611604a86dSChris Wilson 	 */
27621604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
27631604a86dSChris Wilson 
2764c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2765eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27668a905236SJesse Barnes 
2767142bc7d9SMichel Thierry 	/*
2768142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
2769142bc7d9SMichel Thierry 	 * single reset fails.
2770142bc7d9SMichel Thierry 	 */
2771142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
2772142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2773142bc7d9SMichel Thierry 			BUILD_BUG_ON(I915_RESET_HANDOFF >= I915_RESET_ENGINE);
2774142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2775142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
2776142bc7d9SMichel Thierry 				continue;
2777142bc7d9SMichel Thierry 
2778142bc7d9SMichel Thierry 			if (i915_reset_engine(engine) == 0)
2779142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
2780142bc7d9SMichel Thierry 
2781142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
2782142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
2783142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
2784142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
2785142bc7d9SMichel Thierry 		}
2786142bc7d9SMichel Thierry 	}
2787142bc7d9SMichel Thierry 
27888af29b0cSChris Wilson 	if (!engine_mask)
27891604a86dSChris Wilson 		goto out;
27908af29b0cSChris Wilson 
2791142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
2792d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2793d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
2794d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
2795d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
27961604a86dSChris Wilson 		goto out;
2797d5367307SChris Wilson 	}
2798ba1234d1SBen Gamari 
2799142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
2800142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2801142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2802142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
2803142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
2804142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
2805142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
2806142bc7d9SMichel Thierry 	}
2807142bc7d9SMichel Thierry 
2808d5367307SChris Wilson 	i915_reset_device(dev_priv);
2809d5367307SChris Wilson 
2810142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2811142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
2812142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
2813142bc7d9SMichel Thierry 	}
2814142bc7d9SMichel Thierry 
2815d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2816d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
28171604a86dSChris Wilson 
28181604a86dSChris Wilson out:
28191604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
28208a905236SJesse Barnes }
28218a905236SJesse Barnes 
282242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
282342f52ef8SKeith Packard  * we use as a pipe index
282442f52ef8SKeith Packard  */
282586e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
28260a3e67a4SJesse Barnes {
2827fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2828e9d21d7fSKeith Packard 	unsigned long irqflags;
282971e0ffa5SJesse Barnes 
28301ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
283186e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
283286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
283386e83e35SChris Wilson 
283486e83e35SChris Wilson 	return 0;
283586e83e35SChris Wilson }
283686e83e35SChris Wilson 
283786e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
283886e83e35SChris Wilson {
283986e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
284086e83e35SChris Wilson 	unsigned long irqflags;
284186e83e35SChris Wilson 
284286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28437c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2844755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28468692d00eSChris Wilson 
28470a3e67a4SJesse Barnes 	return 0;
28480a3e67a4SJesse Barnes }
28490a3e67a4SJesse Barnes 
285088e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2851f796cf8fSJesse Barnes {
2852fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2853f796cf8fSJesse Barnes 	unsigned long irqflags;
285455b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
285586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2856f796cf8fSJesse Barnes 
2857f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2858fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2859b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2860b1f14ad0SJesse Barnes 
2861b1f14ad0SJesse Barnes 	return 0;
2862b1f14ad0SJesse Barnes }
2863b1f14ad0SJesse Barnes 
286488e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2865abd58f01SBen Widawsky {
2866fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2867abd58f01SBen Widawsky 	unsigned long irqflags;
2868abd58f01SBen Widawsky 
2869abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2870013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2871abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872013d3752SVille Syrjälä 
2873abd58f01SBen Widawsky 	return 0;
2874abd58f01SBen Widawsky }
2875abd58f01SBen Widawsky 
287642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
287742f52ef8SKeith Packard  * we use as a pipe index
287842f52ef8SKeith Packard  */
287986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
288086e83e35SChris Wilson {
288186e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
288286e83e35SChris Wilson 	unsigned long irqflags;
288386e83e35SChris Wilson 
288486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
288586e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
288686e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
288786e83e35SChris Wilson }
288886e83e35SChris Wilson 
288986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
28900a3e67a4SJesse Barnes {
2891fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2892e9d21d7fSKeith Packard 	unsigned long irqflags;
28930a3e67a4SJesse Barnes 
28941ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28957c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2896755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28971ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28980a3e67a4SJesse Barnes }
28990a3e67a4SJesse Barnes 
290088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2901f796cf8fSJesse Barnes {
2902fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2903f796cf8fSJesse Barnes 	unsigned long irqflags;
290455b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
290586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2906f796cf8fSJesse Barnes 
2907f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2908fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2909b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2910b1f14ad0SJesse Barnes }
2911b1f14ad0SJesse Barnes 
291288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2913abd58f01SBen Widawsky {
2914fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2915abd58f01SBen Widawsky 	unsigned long irqflags;
2916abd58f01SBen Widawsky 
2917abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2918013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2919abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2920abd58f01SBen Widawsky }
2921abd58f01SBen Widawsky 
2922b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
292391738a95SPaulo Zanoni {
29246e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
292591738a95SPaulo Zanoni 		return;
292691738a95SPaulo Zanoni 
2927f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2928105b122eSPaulo Zanoni 
29296e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2930105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2931622364b6SPaulo Zanoni }
2932105b122eSPaulo Zanoni 
293391738a95SPaulo Zanoni /*
2934622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2935622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2936622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2937622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2938622364b6SPaulo Zanoni  *
2939622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
294091738a95SPaulo Zanoni  */
2941622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2942622364b6SPaulo Zanoni {
2943fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2944622364b6SPaulo Zanoni 
29456e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2946622364b6SPaulo Zanoni 		return;
2947622364b6SPaulo Zanoni 
2948622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
294991738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
295091738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
295191738a95SPaulo Zanoni }
295291738a95SPaulo Zanoni 
2953b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2954d18ea1b5SDaniel Vetter {
2955f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2956b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2957f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2958d18ea1b5SDaniel Vetter }
2959d18ea1b5SDaniel Vetter 
296070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
296170591a41SVille Syrjälä {
296270591a41SVille Syrjälä 	enum pipe pipe;
296370591a41SVille Syrjälä 
296471b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
296571b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
296671b8b41dSVille Syrjälä 	else
296771b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
296871b8b41dSVille Syrjälä 
2969ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
297070591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
297170591a41SVille Syrjälä 
2972ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2973ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2974ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2975ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2976ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2977ad22d106SVille Syrjälä 	}
297870591a41SVille Syrjälä 
297970591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2980ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
298170591a41SVille Syrjälä }
298270591a41SVille Syrjälä 
29838bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29848bb61306SVille Syrjälä {
29858bb61306SVille Syrjälä 	u32 pipestat_mask;
29869ab981f2SVille Syrjälä 	u32 enable_mask;
29878bb61306SVille Syrjälä 	enum pipe pipe;
29888bb61306SVille Syrjälä 
29898bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
29908bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
29918bb61306SVille Syrjälä 
29928bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29938bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29948bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29958bb61306SVille Syrjälä 
29969ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29978bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2998ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2999ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3000ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3001ebf5f921SVille Syrjälä 
30028bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3003ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3004ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30056b7eafc1SVille Syrjälä 
30066b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
30076b7eafc1SVille Syrjälä 
30089ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30098bb61306SVille Syrjälä 
30109ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
30118bb61306SVille Syrjälä }
30128bb61306SVille Syrjälä 
30138bb61306SVille Syrjälä /* drm_dma.h hooks
30148bb61306SVille Syrjälä */
30158bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
30168bb61306SVille Syrjälä {
3017fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30188bb61306SVille Syrjälä 
30198bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
30208bb61306SVille Syrjälä 
30218bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
30225db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
30238bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
30248bb61306SVille Syrjälä 
3025b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30268bb61306SVille Syrjälä 
3027b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30288bb61306SVille Syrjälä }
30298bb61306SVille Syrjälä 
30307e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30317e231dbeSJesse Barnes {
3032fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30337e231dbeSJesse Barnes 
303434c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
303534c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
303634c7b8a7SVille Syrjälä 
3037b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30387e231dbeSJesse Barnes 
3039ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30409918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
304170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3042ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30437e231dbeSJesse Barnes }
30447e231dbeSJesse Barnes 
3045d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3046d6e3cca3SDaniel Vetter {
3047d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3048d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3049d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3050d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3051d6e3cca3SDaniel Vetter }
3052d6e3cca3SDaniel Vetter 
3053823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3054abd58f01SBen Widawsky {
3055fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3056abd58f01SBen Widawsky 	int pipe;
3057abd58f01SBen Widawsky 
3058abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3059abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3060abd58f01SBen Widawsky 
3061d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3062abd58f01SBen Widawsky 
3063055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3064f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3065813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3066f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3067abd58f01SBen Widawsky 
3068f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3069f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3070f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3071abd58f01SBen Widawsky 
30726e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3073b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3074abd58f01SBen Widawsky }
3075abd58f01SBen Widawsky 
30764c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30774c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3078d49bdb0eSPaulo Zanoni {
30791180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30806831f3e3SVille Syrjälä 	enum pipe pipe;
3081d49bdb0eSPaulo Zanoni 
308213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30836831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30846831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30856831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30866831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
308713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3088d49bdb0eSPaulo Zanoni }
3089d49bdb0eSPaulo Zanoni 
3090aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3091aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3092aae8ba84SVille Syrjälä {
30936831f3e3SVille Syrjälä 	enum pipe pipe;
30946831f3e3SVille Syrjälä 
3095aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30966831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30976831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3098aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3099aae8ba84SVille Syrjälä 
3100aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
310191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3102aae8ba84SVille Syrjälä }
3103aae8ba84SVille Syrjälä 
310443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
310543f328d7SVille Syrjälä {
3106fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
310743f328d7SVille Syrjälä 
310843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
310943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
311043f328d7SVille Syrjälä 
3111d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
311243f328d7SVille Syrjälä 
311343f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
311443f328d7SVille Syrjälä 
3115ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31169918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
311770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3118ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
311943f328d7SVille Syrjälä }
312043f328d7SVille Syrjälä 
312191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
312287a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
312387a02106SVille Syrjälä {
312487a02106SVille Syrjälä 	struct intel_encoder *encoder;
312587a02106SVille Syrjälä 	u32 enabled_irqs = 0;
312687a02106SVille Syrjälä 
312791c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
312887a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
312987a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
313087a02106SVille Syrjälä 
313187a02106SVille Syrjälä 	return enabled_irqs;
313287a02106SVille Syrjälä }
313387a02106SVille Syrjälä 
31341a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31351a56b1a2SImre Deak {
31361a56b1a2SImre Deak 	u32 hotplug;
31371a56b1a2SImre Deak 
31381a56b1a2SImre Deak 	/*
31391a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31401a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31411a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31421a56b1a2SImre Deak 	 */
31431a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31441a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31451a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31461a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31471a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31481a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31491a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31501a56b1a2SImre Deak 	/*
31511a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31521a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31531a56b1a2SImre Deak 	 */
31541a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31551a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31561a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31571a56b1a2SImre Deak }
31581a56b1a2SImre Deak 
315991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
316082a28bcfSDaniel Vetter {
31611a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
316282a28bcfSDaniel Vetter 
316391d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3164fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
316591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
316682a28bcfSDaniel Vetter 	} else {
3167fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
316891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
316982a28bcfSDaniel Vetter 	}
317082a28bcfSDaniel Vetter 
3171fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
317282a28bcfSDaniel Vetter 
31731a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31746dbf30ceSVille Syrjälä }
317526951cafSXiong Zhang 
31762a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31772a57d9ccSImre Deak {
31782a57d9ccSImre Deak 	u32 hotplug;
31792a57d9ccSImre Deak 
31802a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
31812a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31822a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31832a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
31842a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
31852a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
31862a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31872a57d9ccSImre Deak 
31882a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
31892a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
31902a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
31912a57d9ccSImre Deak }
31922a57d9ccSImre Deak 
319391d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31946dbf30ceSVille Syrjälä {
31952a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
31966dbf30ceSVille Syrjälä 
31976dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
319891d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31996dbf30ceSVille Syrjälä 
32006dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
32016dbf30ceSVille Syrjälä 
32022a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
320326951cafSXiong Zhang }
32047fe0b973SKeith Packard 
32051a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
32061a56b1a2SImre Deak {
32071a56b1a2SImre Deak 	u32 hotplug;
32081a56b1a2SImre Deak 
32091a56b1a2SImre Deak 	/*
32101a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
32111a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
32121a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
32131a56b1a2SImre Deak 	 */
32141a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
32151a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
32161a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
32171a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
32181a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
32191a56b1a2SImre Deak }
32201a56b1a2SImre Deak 
322191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3222e4ce95aaSVille Syrjälä {
32231a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3224e4ce95aaSVille Syrjälä 
322591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
32263a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
322791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
32283a3b3c7dSVille Syrjälä 
32293a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
323091d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
323123bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
323291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
32333a3b3c7dSVille Syrjälä 
32343a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
323523bb4cb5SVille Syrjälä 	} else {
3236e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
323791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3238e4ce95aaSVille Syrjälä 
3239e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32403a3b3c7dSVille Syrjälä 	}
3241e4ce95aaSVille Syrjälä 
32421a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3243e4ce95aaSVille Syrjälä 
324491d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3245e4ce95aaSVille Syrjälä }
3246e4ce95aaSVille Syrjälä 
32472a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
32482a57d9ccSImre Deak 				      u32 enabled_irqs)
3249e0a20ad7SShashank Sharma {
32502a57d9ccSImre Deak 	u32 hotplug;
3251e0a20ad7SShashank Sharma 
3252a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32532a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32542a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
32552a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3256d252bf68SShubhangi Shrivastava 
3257d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3258d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3259d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3260d252bf68SShubhangi Shrivastava 
3261d252bf68SShubhangi Shrivastava 	/*
3262d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3263d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3264d252bf68SShubhangi Shrivastava 	 */
3265d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3266d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3267d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3268d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3269d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3270d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3271d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3272d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3273d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3274d252bf68SShubhangi Shrivastava 
3275a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3276e0a20ad7SShashank Sharma }
3277e0a20ad7SShashank Sharma 
32782a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32792a57d9ccSImre Deak {
32802a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
32812a57d9ccSImre Deak }
32822a57d9ccSImre Deak 
32832a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32842a57d9ccSImre Deak {
32852a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32862a57d9ccSImre Deak 
32872a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
32882a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
32892a57d9ccSImre Deak 
32902a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32912a57d9ccSImre Deak 
32922a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
32932a57d9ccSImre Deak }
32942a57d9ccSImre Deak 
3295d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3296d46da437SPaulo Zanoni {
3297fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
329882a28bcfSDaniel Vetter 	u32 mask;
3299d46da437SPaulo Zanoni 
33006e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3301692a04cfSDaniel Vetter 		return;
3302692a04cfSDaniel Vetter 
33036e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
33045c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3305105b122eSPaulo Zanoni 	else
33065c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33078664281bSPaulo Zanoni 
3308b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3309d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
33102a57d9ccSImre Deak 
33112a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
33122a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
33131a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
33142a57d9ccSImre Deak 	else
33152a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3316d46da437SPaulo Zanoni }
3317d46da437SPaulo Zanoni 
33180a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33190a9a8c91SDaniel Vetter {
3320fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33210a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33220a9a8c91SDaniel Vetter 
33230a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33240a9a8c91SDaniel Vetter 
33250a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
33263c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
33270a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3328772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3329772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
33300a9a8c91SDaniel Vetter 	}
33310a9a8c91SDaniel Vetter 
33320a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33335db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3334f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
33350a9a8c91SDaniel Vetter 	} else {
33360a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33370a9a8c91SDaniel Vetter 	}
33380a9a8c91SDaniel Vetter 
333935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33400a9a8c91SDaniel Vetter 
3341b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
334278e68d36SImre Deak 		/*
334378e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
334478e68d36SImre Deak 		 * itself is enabled/disabled.
334578e68d36SImre Deak 		 */
3346f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
33470a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3348f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3349f4e9af4fSAkash Goel 		}
33500a9a8c91SDaniel Vetter 
3351f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3352f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
33530a9a8c91SDaniel Vetter 	}
33540a9a8c91SDaniel Vetter }
33550a9a8c91SDaniel Vetter 
3356f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3357036a4a7dSZhenyu Wang {
3358fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33598e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33608e76f8dcSPaulo Zanoni 
3361b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
33628e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33638e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33648e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33655c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33668e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
336723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
336823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33698e76f8dcSPaulo Zanoni 	} else {
33708e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3371ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33725b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33735b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33745b3a856bSDaniel Vetter 				DE_POISON);
3375e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3376e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3377e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33788e76f8dcSPaulo Zanoni 	}
3379036a4a7dSZhenyu Wang 
33801ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3381036a4a7dSZhenyu Wang 
33820c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33830c841212SPaulo Zanoni 
3384622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3385622364b6SPaulo Zanoni 
338635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3387036a4a7dSZhenyu Wang 
33880a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3389036a4a7dSZhenyu Wang 
33901a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
33911a56b1a2SImre Deak 
3392d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33937fe0b973SKeith Packard 
339450a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
33956005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33966005ce42SDaniel Vetter 		 *
33976005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33984bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33994bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3400d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3401fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3402d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3403f97108d1SJesse Barnes 	}
3404f97108d1SJesse Barnes 
3405036a4a7dSZhenyu Wang 	return 0;
3406036a4a7dSZhenyu Wang }
3407036a4a7dSZhenyu Wang 
3408f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3409f8b79e58SImre Deak {
341067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3411f8b79e58SImre Deak 
3412f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3413f8b79e58SImre Deak 		return;
3414f8b79e58SImre Deak 
3415f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3416f8b79e58SImre Deak 
3417d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3418d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3419ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3420f8b79e58SImre Deak 	}
3421d6c69803SVille Syrjälä }
3422f8b79e58SImre Deak 
3423f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3424f8b79e58SImre Deak {
342567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3426f8b79e58SImre Deak 
3427f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3428f8b79e58SImre Deak 		return;
3429f8b79e58SImre Deak 
3430f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3431f8b79e58SImre Deak 
3432950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3433ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3434f8b79e58SImre Deak }
3435f8b79e58SImre Deak 
34360e6c9a9eSVille Syrjälä 
34370e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34380e6c9a9eSVille Syrjälä {
3439fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34400e6c9a9eSVille Syrjälä 
34410a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34427e231dbeSJesse Barnes 
3443ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34449918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3445ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3446ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3447ad22d106SVille Syrjälä 
34487e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
344934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
345020afbda2SDaniel Vetter 
345120afbda2SDaniel Vetter 	return 0;
345220afbda2SDaniel Vetter }
345320afbda2SDaniel Vetter 
3454abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3455abd58f01SBen Widawsky {
3456abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3457abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3458abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
345973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
346073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
346173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3462abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
346373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
346473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
346573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3466abd58f01SBen Widawsky 		0,
346773d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
346873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3469abd58f01SBen Widawsky 		};
3470abd58f01SBen Widawsky 
347198735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
347298735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
347398735739STvrtko Ursulin 
3474f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3475f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
34769a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34779a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
347878e68d36SImre Deak 	/*
347978e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
348026705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
348178e68d36SImre Deak 	 */
3482f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
34839a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3484abd58f01SBen Widawsky }
3485abd58f01SBen Widawsky 
3486abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3487abd58f01SBen Widawsky {
3488770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3489770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
34903a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
34913a3b3c7dSVille Syrjälä 	u32 de_port_enables;
349211825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
34933a3b3c7dSVille Syrjälä 	enum pipe pipe;
3494770de83dSDamien Lespiau 
3495b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3496770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3497770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34983a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
349988e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3500cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
35013a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
35023a3b3c7dSVille Syrjälä 	} else {
3503770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3504770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
35053a3b3c7dSVille Syrjälä 	}
3506770de83dSDamien Lespiau 
3507770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3508770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3509770de83dSDamien Lespiau 
35103a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3511cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3512a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3513a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35143a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35153a3b3c7dSVille Syrjälä 
351613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
351713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
351813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3519abd58f01SBen Widawsky 
3520055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3521f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3522813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3523813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3524813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
352535079899SPaulo Zanoni 					  de_pipe_enables);
3526abd58f01SBen Widawsky 
35273a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
352811825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35292a57d9ccSImre Deak 
35302a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
35312a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
35321a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
35331a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3534abd58f01SBen Widawsky }
3535abd58f01SBen Widawsky 
3536abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3537abd58f01SBen Widawsky {
3538fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3539abd58f01SBen Widawsky 
35406e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3541622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3542622364b6SPaulo Zanoni 
3543abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3544abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3545abd58f01SBen Widawsky 
35466e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3547abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3548abd58f01SBen Widawsky 
3549e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3550abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3551abd58f01SBen Widawsky 
3552abd58f01SBen Widawsky 	return 0;
3553abd58f01SBen Widawsky }
3554abd58f01SBen Widawsky 
355543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
355643f328d7SVille Syrjälä {
3557fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
355843f328d7SVille Syrjälä 
355943f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
356043f328d7SVille Syrjälä 
3561ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35629918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3563ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3564ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3565ad22d106SVille Syrjälä 
3566e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
356743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
356843f328d7SVille Syrjälä 
356943f328d7SVille Syrjälä 	return 0;
357043f328d7SVille Syrjälä }
357143f328d7SVille Syrjälä 
3572abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3573abd58f01SBen Widawsky {
3574fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3575abd58f01SBen Widawsky 
3576abd58f01SBen Widawsky 	if (!dev_priv)
3577abd58f01SBen Widawsky 		return;
3578abd58f01SBen Widawsky 
3579823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3580abd58f01SBen Widawsky }
3581abd58f01SBen Widawsky 
35827e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35837e231dbeSJesse Barnes {
3584fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35857e231dbeSJesse Barnes 
35867e231dbeSJesse Barnes 	if (!dev_priv)
35877e231dbeSJesse Barnes 		return;
35887e231dbeSJesse Barnes 
3589843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
359034c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3591843d0e7dSImre Deak 
3592b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3593893fce8eSVille Syrjälä 
35947e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3595f8b79e58SImre Deak 
3596ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35979918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3598ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3599ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36007e231dbeSJesse Barnes }
36017e231dbeSJesse Barnes 
360243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
360343f328d7SVille Syrjälä {
3604fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
360543f328d7SVille Syrjälä 
360643f328d7SVille Syrjälä 	if (!dev_priv)
360743f328d7SVille Syrjälä 		return;
360843f328d7SVille Syrjälä 
360943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
361043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
361143f328d7SVille Syrjälä 
3612a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
361343f328d7SVille Syrjälä 
3614a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
361543f328d7SVille Syrjälä 
3616ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36179918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3618ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3619ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
362043f328d7SVille Syrjälä }
362143f328d7SVille Syrjälä 
3622f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3623036a4a7dSZhenyu Wang {
3624fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36254697995bSJesse Barnes 
36264697995bSJesse Barnes 	if (!dev_priv)
36274697995bSJesse Barnes 		return;
36284697995bSJesse Barnes 
3629be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3630036a4a7dSZhenyu Wang }
3631036a4a7dSZhenyu Wang 
3632c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3633c2798b19SChris Wilson {
3634fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3635c2798b19SChris Wilson 	int pipe;
3636c2798b19SChris Wilson 
3637055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3638c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3639c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3640c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3641c2798b19SChris Wilson 	POSTING_READ16(IER);
3642c2798b19SChris Wilson }
3643c2798b19SChris Wilson 
3644c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3645c2798b19SChris Wilson {
3646fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3647c2798b19SChris Wilson 
3648c2798b19SChris Wilson 	I915_WRITE16(EMR,
3649c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3650c2798b19SChris Wilson 
3651c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3652c2798b19SChris Wilson 	dev_priv->irq_mask =
3653c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3654c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3655c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
365637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3657c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3658c2798b19SChris Wilson 
3659c2798b19SChris Wilson 	I915_WRITE16(IER,
3660c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3661c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3662c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3663c2798b19SChris Wilson 	POSTING_READ16(IER);
3664c2798b19SChris Wilson 
3665379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3666379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3667d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3668755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3669755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3670d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3671379ef82dSDaniel Vetter 
3672c2798b19SChris Wilson 	return 0;
3673c2798b19SChris Wilson }
3674c2798b19SChris Wilson 
36755a21b665SDaniel Vetter /*
36765a21b665SDaniel Vetter  * Returns true when a page flip has completed.
36775a21b665SDaniel Vetter  */
36785a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
36795a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
36805a21b665SDaniel Vetter {
36815a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
36825a21b665SDaniel Vetter 
36835a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
36845a21b665SDaniel Vetter 		return false;
36855a21b665SDaniel Vetter 
36865a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
36875a21b665SDaniel Vetter 		goto check_page_flip;
36885a21b665SDaniel Vetter 
36895a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
36905a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
36915a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
36925a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
36935a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
36945a21b665SDaniel Vetter 	 */
36955a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
36965a21b665SDaniel Vetter 		goto check_page_flip;
36975a21b665SDaniel Vetter 
36985a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
36995a21b665SDaniel Vetter 	return true;
37005a21b665SDaniel Vetter 
37015a21b665SDaniel Vetter check_page_flip:
37025a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
37035a21b665SDaniel Vetter 	return false;
37045a21b665SDaniel Vetter }
37055a21b665SDaniel Vetter 
3706ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3707c2798b19SChris Wilson {
370845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3709fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3710c2798b19SChris Wilson 	u16 iir, new_iir;
3711c2798b19SChris Wilson 	u32 pipe_stats[2];
3712c2798b19SChris Wilson 	int pipe;
3713c2798b19SChris Wilson 	u16 flip_mask =
3714c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3715c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
37161f814dacSImre Deak 	irqreturn_t ret;
3717c2798b19SChris Wilson 
37182dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37192dd2a883SImre Deak 		return IRQ_NONE;
37202dd2a883SImre Deak 
37211f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37221f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37231f814dacSImre Deak 
37241f814dacSImre Deak 	ret = IRQ_NONE;
3725c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3726c2798b19SChris Wilson 	if (iir == 0)
37271f814dacSImre Deak 		goto out;
3728c2798b19SChris Wilson 
3729c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3730c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3731c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3732c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3733c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3734c2798b19SChris Wilson 		 */
3735222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3736c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3737aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3738c2798b19SChris Wilson 
3739055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3740f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3741c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3742c2798b19SChris Wilson 
3743c2798b19SChris Wilson 			/*
3744c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3745c2798b19SChris Wilson 			 */
37462d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3747c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3748c2798b19SChris Wilson 		}
3749222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3750c2798b19SChris Wilson 
3751c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3752c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3753c2798b19SChris Wilson 
3754c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37553b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3756c2798b19SChris Wilson 
3757055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37585a21b665SDaniel Vetter 			int plane = pipe;
37595a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
37605a21b665SDaniel Vetter 				plane = !plane;
37615a21b665SDaniel Vetter 
37625a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37635a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
37645a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3765c2798b19SChris Wilson 
37664356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
376791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
37682d9d2b0bSVille Syrjälä 
37691f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37701f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37711f7247c0SDaniel Vetter 								    pipe);
37724356d586SDaniel Vetter 		}
3773c2798b19SChris Wilson 
3774c2798b19SChris Wilson 		iir = new_iir;
3775c2798b19SChris Wilson 	}
37761f814dacSImre Deak 	ret = IRQ_HANDLED;
3777c2798b19SChris Wilson 
37781f814dacSImre Deak out:
37791f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37801f814dacSImre Deak 
37811f814dacSImre Deak 	return ret;
3782c2798b19SChris Wilson }
3783c2798b19SChris Wilson 
3784c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3785c2798b19SChris Wilson {
3786fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3787c2798b19SChris Wilson 	int pipe;
3788c2798b19SChris Wilson 
3789055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3790c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3791c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3792c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3793c2798b19SChris Wilson 	}
3794c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3795c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3796c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3797c2798b19SChris Wilson }
3798c2798b19SChris Wilson 
3799a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3800a266c7d5SChris Wilson {
3801fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3802a266c7d5SChris Wilson 	int pipe;
3803a266c7d5SChris Wilson 
380456b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38050706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3806a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3807a266c7d5SChris Wilson 	}
3808a266c7d5SChris Wilson 
380900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3810055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3811a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3812a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3813a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3814a266c7d5SChris Wilson 	POSTING_READ(IER);
3815a266c7d5SChris Wilson }
3816a266c7d5SChris Wilson 
3817a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3818a266c7d5SChris Wilson {
3819fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
382038bde180SChris Wilson 	u32 enable_mask;
3821a266c7d5SChris Wilson 
382238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
382338bde180SChris Wilson 
382438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
382538bde180SChris Wilson 	dev_priv->irq_mask =
382638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
382738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
382838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
383037ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
383138bde180SChris Wilson 
383238bde180SChris Wilson 	enable_mask =
383338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
383438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
383538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
383638bde180SChris Wilson 		I915_USER_INTERRUPT;
383738bde180SChris Wilson 
383856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38390706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
384020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
384120afbda2SDaniel Vetter 
3842a266c7d5SChris Wilson 		/* Enable in IER... */
3843a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3844a266c7d5SChris Wilson 		/* and unmask in IMR */
3845a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3846a266c7d5SChris Wilson 	}
3847a266c7d5SChris Wilson 
3848a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3849a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3850a266c7d5SChris Wilson 	POSTING_READ(IER);
3851a266c7d5SChris Wilson 
385291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
385320afbda2SDaniel Vetter 
3854379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3855379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3856d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3857755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3858755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3859d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3860379ef82dSDaniel Vetter 
386120afbda2SDaniel Vetter 	return 0;
386220afbda2SDaniel Vetter }
386320afbda2SDaniel Vetter 
38645a21b665SDaniel Vetter /*
38655a21b665SDaniel Vetter  * Returns true when a page flip has completed.
38665a21b665SDaniel Vetter  */
38675a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
38685a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
38695a21b665SDaniel Vetter {
38705a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
38715a21b665SDaniel Vetter 
38725a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
38735a21b665SDaniel Vetter 		return false;
38745a21b665SDaniel Vetter 
38755a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
38765a21b665SDaniel Vetter 		goto check_page_flip;
38775a21b665SDaniel Vetter 
38785a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
38795a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
38805a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
38815a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
38825a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
38835a21b665SDaniel Vetter 	 */
38845a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
38855a21b665SDaniel Vetter 		goto check_page_flip;
38865a21b665SDaniel Vetter 
38875a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
38885a21b665SDaniel Vetter 	return true;
38895a21b665SDaniel Vetter 
38905a21b665SDaniel Vetter check_page_flip:
38915a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
38925a21b665SDaniel Vetter 	return false;
38935a21b665SDaniel Vetter }
38945a21b665SDaniel Vetter 
3895ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3896a266c7d5SChris Wilson {
389745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3898fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38998291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
390038bde180SChris Wilson 	u32 flip_mask =
390138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
390238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
390338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3904a266c7d5SChris Wilson 
39052dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39062dd2a883SImre Deak 		return IRQ_NONE;
39072dd2a883SImre Deak 
39081f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39091f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39101f814dacSImre Deak 
3911a266c7d5SChris Wilson 	iir = I915_READ(IIR);
391238bde180SChris Wilson 	do {
391338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39148291ee90SChris Wilson 		bool blc_event = false;
3915a266c7d5SChris Wilson 
3916a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3917a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3918a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3919a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3920a266c7d5SChris Wilson 		 */
3921222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3922a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3923aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3924a266c7d5SChris Wilson 
3925055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3926f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3927a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3928a266c7d5SChris Wilson 
392938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3930a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3931a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
393238bde180SChris Wilson 				irq_received = true;
3933a266c7d5SChris Wilson 			}
3934a266c7d5SChris Wilson 		}
3935222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3936a266c7d5SChris Wilson 
3937a266c7d5SChris Wilson 		if (!irq_received)
3938a266c7d5SChris Wilson 			break;
3939a266c7d5SChris Wilson 
3940a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
394191d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
39421ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
39431ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
39441ae3c34cSVille Syrjälä 			if (hotplug_status)
394591d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
39461ae3c34cSVille Syrjälä 		}
3947a266c7d5SChris Wilson 
394838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3949a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3950a266c7d5SChris Wilson 
3951a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39523b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3953a266c7d5SChris Wilson 
3954055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39555a21b665SDaniel Vetter 			int plane = pipe;
39565a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
39575a21b665SDaniel Vetter 				plane = !plane;
39585a21b665SDaniel Vetter 
39595a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39605a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
39615a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3962a266c7d5SChris Wilson 
3963a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3964a266c7d5SChris Wilson 				blc_event = true;
39654356d586SDaniel Vetter 
39664356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
396791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
39682d9d2b0bSVille Syrjälä 
39691f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39701f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39711f7247c0SDaniel Vetter 								    pipe);
3972a266c7d5SChris Wilson 		}
3973a266c7d5SChris Wilson 
3974a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
397591d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3978a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3979a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3980a266c7d5SChris Wilson 		 * we would never get another interrupt.
3981a266c7d5SChris Wilson 		 *
3982a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3983a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3984a266c7d5SChris Wilson 		 * another one.
3985a266c7d5SChris Wilson 		 *
3986a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3987a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3988a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3989a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3990a266c7d5SChris Wilson 		 * stray interrupts.
3991a266c7d5SChris Wilson 		 */
399238bde180SChris Wilson 		ret = IRQ_HANDLED;
3993a266c7d5SChris Wilson 		iir = new_iir;
399438bde180SChris Wilson 	} while (iir & ~flip_mask);
3995a266c7d5SChris Wilson 
39961f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39971f814dacSImre Deak 
3998a266c7d5SChris Wilson 	return ret;
3999a266c7d5SChris Wilson }
4000a266c7d5SChris Wilson 
4001a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4002a266c7d5SChris Wilson {
4003fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4004a266c7d5SChris Wilson 	int pipe;
4005a266c7d5SChris Wilson 
400656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40070706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4008a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4009a266c7d5SChris Wilson 	}
4010a266c7d5SChris Wilson 
401100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4012055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
401355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4014a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
401555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
401655b39755SChris Wilson 	}
4017a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4018a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4019a266c7d5SChris Wilson 
4020a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4021a266c7d5SChris Wilson }
4022a266c7d5SChris Wilson 
4023a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4024a266c7d5SChris Wilson {
4025fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4026a266c7d5SChris Wilson 	int pipe;
4027a266c7d5SChris Wilson 
40280706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4029a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4030a266c7d5SChris Wilson 
4031a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4032055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4033a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4034a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4035a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4036a266c7d5SChris Wilson 	POSTING_READ(IER);
4037a266c7d5SChris Wilson }
4038a266c7d5SChris Wilson 
4039a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4040a266c7d5SChris Wilson {
4041fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4042bbba0a97SChris Wilson 	u32 enable_mask;
4043a266c7d5SChris Wilson 	u32 error_mask;
4044a266c7d5SChris Wilson 
4045a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4046bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4047adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4048bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4049bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4050bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4051bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4052bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4053bbba0a97SChris Wilson 
4054bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
405521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
405621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4057bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4058bbba0a97SChris Wilson 
405991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4060bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4061a266c7d5SChris Wilson 
4062b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4063b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4064d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4065755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4066755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4067755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4068d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4069a266c7d5SChris Wilson 
4070a266c7d5SChris Wilson 	/*
4071a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4072a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4073a266c7d5SChris Wilson 	 */
407491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4075a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4076a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4077a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4078a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4079a266c7d5SChris Wilson 	} else {
4080a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4081a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4082a266c7d5SChris Wilson 	}
4083a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4084a266c7d5SChris Wilson 
4085a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4086a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4087a266c7d5SChris Wilson 	POSTING_READ(IER);
4088a266c7d5SChris Wilson 
40890706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
409020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
409120afbda2SDaniel Vetter 
409291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
409320afbda2SDaniel Vetter 
409420afbda2SDaniel Vetter 	return 0;
409520afbda2SDaniel Vetter }
409620afbda2SDaniel Vetter 
409791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
409820afbda2SDaniel Vetter {
409920afbda2SDaniel Vetter 	u32 hotplug_en;
410020afbda2SDaniel Vetter 
410167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4102b5ea2d56SDaniel Vetter 
4103adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4104e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
410591d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4106a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4107a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4108a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4109a266c7d5SChris Wilson 	*/
411091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4111a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4112a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4113a266c7d5SChris Wilson 
4114a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41150706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4116f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4117f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4118f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
41190706f17cSEgbert Eich 					     hotplug_en);
4120a266c7d5SChris Wilson }
4121a266c7d5SChris Wilson 
4122ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4123a266c7d5SChris Wilson {
412445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4125fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4126a266c7d5SChris Wilson 	u32 iir, new_iir;
4127a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4128a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
412921ad8330SVille Syrjälä 	u32 flip_mask =
413021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
413121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4132a266c7d5SChris Wilson 
41332dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41342dd2a883SImre Deak 		return IRQ_NONE;
41352dd2a883SImre Deak 
41361f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41371f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41381f814dacSImre Deak 
4139a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4140a266c7d5SChris Wilson 
4141a266c7d5SChris Wilson 	for (;;) {
4142501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41432c8ba29fSChris Wilson 		bool blc_event = false;
41442c8ba29fSChris Wilson 
4145a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4146a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4147a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4148a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4149a266c7d5SChris Wilson 		 */
4150222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4151a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4152aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4153a266c7d5SChris Wilson 
4154055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4155f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4156a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4157a266c7d5SChris Wilson 
4158a266c7d5SChris Wilson 			/*
4159a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4160a266c7d5SChris Wilson 			 */
4161a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4162a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4163501e01d7SVille Syrjälä 				irq_received = true;
4164a266c7d5SChris Wilson 			}
4165a266c7d5SChris Wilson 		}
4166222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4167a266c7d5SChris Wilson 
4168a266c7d5SChris Wilson 		if (!irq_received)
4169a266c7d5SChris Wilson 			break;
4170a266c7d5SChris Wilson 
4171a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4172a266c7d5SChris Wilson 
4173a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
41741ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
41751ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
41761ae3c34cSVille Syrjälä 			if (hotplug_status)
417791d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
41781ae3c34cSVille Syrjälä 		}
4179a266c7d5SChris Wilson 
418021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4181a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41843b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4185a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
41863b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4187a266c7d5SChris Wilson 
4188055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41895a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
41905a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
41915a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4192a266c7d5SChris Wilson 
4193a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4194a266c7d5SChris Wilson 				blc_event = true;
41954356d586SDaniel Vetter 
41964356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
419791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4198a266c7d5SChris Wilson 
41991f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42001f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42012d9d2b0bSVille Syrjälä 		}
4202a266c7d5SChris Wilson 
4203a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
420491d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4205a266c7d5SChris Wilson 
4206515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
420791d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4208515ac2bbSDaniel Vetter 
4209a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4210a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4211a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4212a266c7d5SChris Wilson 		 * we would never get another interrupt.
4213a266c7d5SChris Wilson 		 *
4214a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4215a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4216a266c7d5SChris Wilson 		 * another one.
4217a266c7d5SChris Wilson 		 *
4218a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4219a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4220a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4221a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4222a266c7d5SChris Wilson 		 * stray interrupts.
4223a266c7d5SChris Wilson 		 */
4224a266c7d5SChris Wilson 		iir = new_iir;
4225a266c7d5SChris Wilson 	}
4226a266c7d5SChris Wilson 
42271f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42281f814dacSImre Deak 
4229a266c7d5SChris Wilson 	return ret;
4230a266c7d5SChris Wilson }
4231a266c7d5SChris Wilson 
4232a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4233a266c7d5SChris Wilson {
4234fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4235a266c7d5SChris Wilson 	int pipe;
4236a266c7d5SChris Wilson 
4237a266c7d5SChris Wilson 	if (!dev_priv)
4238a266c7d5SChris Wilson 		return;
4239a266c7d5SChris Wilson 
42400706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4241a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4242a266c7d5SChris Wilson 
4243a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4244055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4245a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4246a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4247a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4248a266c7d5SChris Wilson 
4249055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4250a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4251a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4252a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4253a266c7d5SChris Wilson }
4254a266c7d5SChris Wilson 
4255fca52a55SDaniel Vetter /**
4256fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4257fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4258fca52a55SDaniel Vetter  *
4259fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4260fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4261fca52a55SDaniel Vetter  */
4262b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4263f71d4af4SJesse Barnes {
426491c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4265cefcff8fSJoonas Lahtinen 	int i;
42668b2e326dSChris Wilson 
426777913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
426877913b39SJani Nikula 
4269c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4270cefcff8fSJoonas Lahtinen 
4271a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4272cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4273cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
42748b2e326dSChris Wilson 
42754805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
427626705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
427726705e20SSagar Arun Kamble 
4278a6706b45SDeepak S 	/* Let's track the enabled rps events */
4279666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
42806c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4281e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
428231685c25SDeepak S 	else
4283a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4284a6706b45SDeepak S 
42855dd04556SSagar Arun Kamble 	dev_priv->rps.pm_intrmsk_mbz = 0;
42861800ad25SSagar Arun Kamble 
42871800ad25SSagar Arun Kamble 	/*
4288acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
42891800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
42901800ad25SSagar Arun Kamble 	 *
42911800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
42921800ad25SSagar Arun Kamble 	 */
4293acf2dc22SMika Kuoppala 	if (INTEL_INFO(dev_priv)->gen <= 7)
42945dd04556SSagar Arun Kamble 		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
42951800ad25SSagar Arun Kamble 
42961800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
4297655d49efSChris Wilson 		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
42981800ad25SSagar Arun Kamble 
4299b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43004194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
43014cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4302b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4303f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4304fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4305391f75e2SVille Syrjälä 	} else {
4306391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4307391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4308f71d4af4SJesse Barnes 	}
4309f71d4af4SJesse Barnes 
431021da2700SVille Syrjälä 	/*
431121da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
431221da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
431321da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
431421da2700SVille Syrjälä 	 */
4315b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
431621da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
431721da2700SVille Syrjälä 
4318262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4319262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4320262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4321262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4322262fd485SChris Wilson 	 * in this case to the runtime pm.
4323262fd485SChris Wilson 	 */
4324262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4325262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4326262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4327262fd485SChris Wilson 
4328317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4329317eaa95SLyude 
43301bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4331f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4332f71d4af4SJesse Barnes 
4333b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
433443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
433543f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
433643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
433743f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
433886e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
433986e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
434043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4341b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43427e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43437e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43447e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43457e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
434686e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
434786e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4348fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4349b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4350abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4351723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4352abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4353abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4354abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4355abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4356cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4357e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43587b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
43597b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
43606dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43616dbf30ceSVille Syrjälä 		else
43623a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
43636e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4364f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4365723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4366f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4367f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4368f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4369f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4370e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4371f71d4af4SJesse Barnes 	} else {
43727e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4373c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4374c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4375c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4376c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
437786e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
437886e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
43797e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4380a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4381a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4382a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4383a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
438486e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
438586e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4386c2798b19SChris Wilson 		} else {
4387a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4388a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4389a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4390a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
439186e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
439286e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4393c2798b19SChris Wilson 		}
4394778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4395778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4396f71d4af4SJesse Barnes 	}
4397f71d4af4SJesse Barnes }
439820afbda2SDaniel Vetter 
4399fca52a55SDaniel Vetter /**
4400cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4401cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4402cefcff8fSJoonas Lahtinen  *
4403cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4404cefcff8fSJoonas Lahtinen  */
4405cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4406cefcff8fSJoonas Lahtinen {
4407cefcff8fSJoonas Lahtinen 	int i;
4408cefcff8fSJoonas Lahtinen 
4409cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4410cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4411cefcff8fSJoonas Lahtinen }
4412cefcff8fSJoonas Lahtinen 
4413cefcff8fSJoonas Lahtinen /**
4414fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4415fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4416fca52a55SDaniel Vetter  *
4417fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4418fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4419fca52a55SDaniel Vetter  *
4420fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4421fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4422fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4423fca52a55SDaniel Vetter  */
44242aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44252aeb7d3aSDaniel Vetter {
44262aeb7d3aSDaniel Vetter 	/*
44272aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44282aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44292aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44302aeb7d3aSDaniel Vetter 	 */
44312aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44322aeb7d3aSDaniel Vetter 
443391c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
44342aeb7d3aSDaniel Vetter }
44352aeb7d3aSDaniel Vetter 
4436fca52a55SDaniel Vetter /**
4437fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4438fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4439fca52a55SDaniel Vetter  *
4440fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4441fca52a55SDaniel Vetter  * resources acquired in the init functions.
4442fca52a55SDaniel Vetter  */
44432aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44442aeb7d3aSDaniel Vetter {
444591c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
44462aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44472aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44482aeb7d3aSDaniel Vetter }
44492aeb7d3aSDaniel Vetter 
4450fca52a55SDaniel Vetter /**
4451fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4452fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4453fca52a55SDaniel Vetter  *
4454fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4455fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4456fca52a55SDaniel Vetter  */
4457b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4458c67a470bSPaulo Zanoni {
445991c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
44602aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
446191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4462c67a470bSPaulo Zanoni }
4463c67a470bSPaulo Zanoni 
4464fca52a55SDaniel Vetter /**
4465fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4466fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4467fca52a55SDaniel Vetter  *
4468fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4469fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4470fca52a55SDaniel Vetter  */
4471b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4472c67a470bSPaulo Zanoni {
44732aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
447491c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
447591c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4476c67a470bSPaulo Zanoni }
4477