xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision a10234fda4664f9ffe9608abe1e99b51815113f5)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula 
373c0deb14SJani Nikula #include "display/icl_dsi_regs.h"
387785ae0bSVille Syrjälä #include "display/intel_de.h"
39fd2b94a5SJani Nikula #include "display/intel_display_trace.h"
401d455f8dSJani Nikula #include "display/intel_display_types.h"
41df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
42df0566a6SJani Nikula #include "display/intel_hotplug.h"
43df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
44df0566a6SJani Nikula #include "display/intel_psr.h"
45df0566a6SJani Nikula 
46b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
472239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
48cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
49d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
500d6419e9SMatt Roper #include "gt/intel_gt_regs.h"
513e7abf81SAndi Shyti #include "gt/intel_rps.h"
522239e6dfSDaniele Ceraolo Spurio 
5324524e3fSJani Nikula #include "i915_driver.h"
54c0e09200SDave Airlie #include "i915_drv.h"
55440e2b3dSJani Nikula #include "i915_irq.h"
56d13616dbSJani Nikula #include "intel_pm.h"
57c0e09200SDave Airlie 
58fca52a55SDaniel Vetter /**
59fca52a55SDaniel Vetter  * DOC: interrupt handling
60fca52a55SDaniel Vetter  *
61fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
62fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
63fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
64fca52a55SDaniel Vetter  */
65fca52a55SDaniel Vetter 
669c6508b9SThomas Gleixner /*
679c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
6878f48aa6SBo Liu  * interrupt originated from the GPU so interrupts from a device which
699c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
709c6508b9SThomas Gleixner  */
719c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
729c6508b9SThomas Gleixner 				 irqreturn_t res)
739c6508b9SThomas Gleixner {
749c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
759c6508b9SThomas Gleixner 		return;
769c6508b9SThomas Gleixner 
779c6508b9SThomas Gleixner 	/*
789c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
799c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
809c6508b9SThomas Gleixner 	 */
819c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
829c6508b9SThomas Gleixner }
839c6508b9SThomas Gleixner 
8448ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
852ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
862ea63927SVille Syrjälä 				    enum hpd_pin pin);
8748ef15d3SJosé Roberto de Souza 
88e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
89e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
90e4ce95aaSVille Syrjälä };
91e4ce95aaSVille Syrjälä 
9223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9423bb4cb5SVille Syrjälä };
9523bb4cb5SVille Syrjälä 
963a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
97e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
983a3b3c7dSVille Syrjälä };
993a3b3c7dSVille Syrjälä 
1007c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
101e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
102e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
103e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
104e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1057203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
106e5868a31SEgbert Eich };
107e5868a31SEgbert Eich 
1087c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
109e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
11073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
111e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
112e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1137203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
114e5868a31SEgbert Eich };
115e5868a31SEgbert Eich 
11626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
12026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1217203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
12226951cafSXiong Zhang };
12326951cafSXiong Zhang 
1247c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
125e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
127e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
128e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
129e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1307203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
131e5868a31SEgbert Eich };
132e5868a31SEgbert Eich 
1337c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
134e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
135e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
136e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
137e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
138e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1397203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
140e5868a31SEgbert Eich };
141e5868a31SEgbert Eich 
1424bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
143e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
144e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
145e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
146e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
147e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1487203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
149e5868a31SEgbert Eich };
150e5868a31SEgbert Eich 
151e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
152e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
153e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
154e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
155e0a20ad7SShashank Sharma };
156e0a20ad7SShashank Sharma 
157b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1585b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1615b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1625b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1635b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16448ef15d3SJosé Roberto de Souza };
16548ef15d3SJosé Roberto de Souza 
16631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1675f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1685f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1695f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
17097011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
17197011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
17297011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17397011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17497011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17597011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17652dfdba0SLucas De Marchi };
17752dfdba0SLucas De Marchi 
178229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1795f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1805f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1815f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1825f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
1832f8a6699SMatt Roper 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_DG2(HPD_PORT_TC1),
184229f31e2SLucas De Marchi };
185229f31e2SLucas De Marchi 
1860398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1870398993bSVille Syrjälä {
1885a4dd6f0SJani Nikula 	struct intel_hotplug *hpd = &dev_priv->display.hotplug;
1890398993bSVille Syrjälä 
1900398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1910398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1920398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1930398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1940398993bSVille Syrjälä 		else
1950398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1960398993bSVille Syrjälä 		return;
1970398993bSVille Syrjälä 	}
1980398993bSVille Syrjälä 
199373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
2000398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
20170bfb307SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2020398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
203373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2040398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
205373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2060398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2070398993bSVille Syrjälä 	else
2080398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2090398993bSVille Syrjälä 
210229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
211229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2120398993bSVille Syrjälä 		return;
2130398993bSVille Syrjälä 
2143176fb66SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
215229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
216fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2170398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2180398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2190398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2200398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2210398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2220398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2230398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2240398993bSVille Syrjälä 	else
2250398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2260398993bSVille Syrjälä }
2270398993bSVille Syrjälä 
228aca9310aSAnshuman Gupta static void
229aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
230aca9310aSAnshuman Gupta {
2317794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
232aca9310aSAnshuman Gupta 
233aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
234aca9310aSAnshuman Gupta }
235aca9310aSAnshuman Gupta 
236cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23768eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23868eb49b1SPaulo Zanoni {
23965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
24065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
24168eb49b1SPaulo Zanoni 
24265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
24368eb49b1SPaulo Zanoni 
2445c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24968eb49b1SPaulo Zanoni }
2505c502442SPaulo Zanoni 
251cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
25268eb49b1SPaulo Zanoni {
25365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
255a9d356a6SPaulo Zanoni 
25665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25768eb49b1SPaulo Zanoni 
25868eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26368eb49b1SPaulo Zanoni }
26468eb49b1SPaulo Zanoni 
265337ba017SPaulo Zanoni /*
266337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
267337ba017SPaulo Zanoni  */
26865f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
269b51a2842SVille Syrjälä {
27065f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
271b51a2842SVille Syrjälä 
272b51a2842SVille Syrjälä 	if (val == 0)
273b51a2842SVille Syrjälä 		return;
274b51a2842SVille Syrjälä 
275a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
276a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
277f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
28065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
28165f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
282b51a2842SVille Syrjälä }
283337ba017SPaulo Zanoni 
28465f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
285e9e9848aSVille Syrjälä {
28665f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
287e9e9848aSVille Syrjälä 
288e9e9848aSVille Syrjälä 	if (val == 0)
289e9e9848aSVille Syrjälä 		return;
290e9e9848aSVille Syrjälä 
291a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
292a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2939d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
298e9e9848aSVille Syrjälä }
299e9e9848aSVille Syrjälä 
300cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
30168eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
30268eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
30368eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30468eb49b1SPaulo Zanoni {
30565f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30635079899SPaulo Zanoni 
30765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
31068eb49b1SPaulo Zanoni }
31135079899SPaulo Zanoni 
312cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3132918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31468eb49b1SPaulo Zanoni {
31565f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31668eb49b1SPaulo Zanoni 
31765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
32068eb49b1SPaulo Zanoni }
32168eb49b1SPaulo Zanoni 
3220706f17cSEgbert Eich /* For display hotplug interrupt */
3230706f17cSEgbert Eich static inline void
3240706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
325a9c287c9SJani Nikula 				     u32 mask,
326a9c287c9SJani Nikula 				     u32 bits)
3270706f17cSEgbert Eich {
32867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3300706f17cSEgbert Eich 
3318cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_EN, mask, bits);
3320706f17cSEgbert Eich }
3330706f17cSEgbert Eich 
3340706f17cSEgbert Eich /**
3350706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3360706f17cSEgbert Eich  * @dev_priv: driver private
3370706f17cSEgbert Eich  * @mask: bits to update
3380706f17cSEgbert Eich  * @bits: bits to enable
3390706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3400706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3410706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3420706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3430706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3440706f17cSEgbert Eich  * version is also available.
3450706f17cSEgbert Eich  */
3460706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
347a9c287c9SJani Nikula 				   u32 mask,
348a9c287c9SJani Nikula 				   u32 bits)
3490706f17cSEgbert Eich {
3500706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3510706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3520706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3530706f17cSEgbert Eich }
3540706f17cSEgbert Eich 
355d9dc34f1SVille Syrjälä /**
356d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
357d9dc34f1SVille Syrjälä  * @dev_priv: driver private
358d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
359d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
360d9dc34f1SVille Syrjälä  */
3619e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3629e6dcf33SJani Nikula 				   u32 interrupt_mask, u32 enabled_irq_mask)
363036a4a7dSZhenyu Wang {
364a9c287c9SJani Nikula 	u32 new_val;
365d9dc34f1SVille Syrjälä 
36667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
368d9dc34f1SVille Syrjälä 
369d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
370d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
371d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
372d9dc34f1SVille Syrjälä 
373e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
374e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
375d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3762939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3772939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
378036a4a7dSZhenyu Wang 	}
379036a4a7dSZhenyu Wang }
380036a4a7dSZhenyu Wang 
3819e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits)
3829e6dcf33SJani Nikula {
3839e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, bits);
3849e6dcf33SJani Nikula }
3859e6dcf33SJani Nikula 
3869e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits)
3879e6dcf33SJani Nikula {
3889e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, 0);
3899e6dcf33SJani Nikula }
3909e6dcf33SJani Nikula 
3910961021aSBen Widawsky /**
3923a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3933a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3943a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3953a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3963a3b3c7dSVille Syrjälä  */
3973a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
398a9c287c9SJani Nikula 				u32 interrupt_mask,
399a9c287c9SJani Nikula 				u32 enabled_irq_mask)
4003a3b3c7dSVille Syrjälä {
401a9c287c9SJani Nikula 	u32 new_val;
402a9c287c9SJani Nikula 	u32 old_val;
4033a3b3c7dSVille Syrjälä 
40467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4053a3b3c7dSVille Syrjälä 
40648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
4073a3b3c7dSVille Syrjälä 
40848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4093a3b3c7dSVille Syrjälä 		return;
4103a3b3c7dSVille Syrjälä 
4112939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4123a3b3c7dSVille Syrjälä 
4133a3b3c7dSVille Syrjälä 	new_val = old_val;
4143a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4153a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4163a3b3c7dSVille Syrjälä 
4173a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4182939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4192939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4203a3b3c7dSVille Syrjälä 	}
4213a3b3c7dSVille Syrjälä }
4223a3b3c7dSVille Syrjälä 
4233a3b3c7dSVille Syrjälä /**
424013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
425013d3752SVille Syrjälä  * @dev_priv: driver private
426013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
427013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
428013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
429013d3752SVille Syrjälä  */
4309e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
4319e6dcf33SJani Nikula 				enum pipe pipe, u32 interrupt_mask,
432a9c287c9SJani Nikula 				u32 enabled_irq_mask)
433013d3752SVille Syrjälä {
434a9c287c9SJani Nikula 	u32 new_val;
435013d3752SVille Syrjälä 
43667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
437013d3752SVille Syrjälä 
43848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
439013d3752SVille Syrjälä 
44048a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
441013d3752SVille Syrjälä 		return;
442013d3752SVille Syrjälä 
443013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
444013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
445013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
446013d3752SVille Syrjälä 
447013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
448013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4492939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4502939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
451013d3752SVille Syrjälä 	}
452013d3752SVille Syrjälä }
453013d3752SVille Syrjälä 
4549e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915,
4559e6dcf33SJani Nikula 			 enum pipe pipe, u32 bits)
4569e6dcf33SJani Nikula {
4579e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, bits);
4589e6dcf33SJani Nikula }
4599e6dcf33SJani Nikula 
4609e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915,
4619e6dcf33SJani Nikula 			  enum pipe pipe, u32 bits)
4629e6dcf33SJani Nikula {
4639e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, 0);
4649e6dcf33SJani Nikula }
4659e6dcf33SJani Nikula 
466013d3752SVille Syrjälä /**
467fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
468fee884edSDaniel Vetter  * @dev_priv: driver private
469fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
470fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
471fee884edSDaniel Vetter  */
4729e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
473a9c287c9SJani Nikula 					 u32 interrupt_mask,
474a9c287c9SJani Nikula 					 u32 enabled_irq_mask)
475fee884edSDaniel Vetter {
4762939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
477fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
478fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
479fee884edSDaniel Vetter 
48048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
48115a17aaeSDaniel Vetter 
48267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
483fee884edSDaniel Vetter 
48448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
485c67a470bSPaulo Zanoni 		return;
486c67a470bSPaulo Zanoni 
4872939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4882939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
489fee884edSDaniel Vetter }
4908664281bSPaulo Zanoni 
4919e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4929e6dcf33SJani Nikula {
4939e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, bits);
4949e6dcf33SJani Nikula }
4959e6dcf33SJani Nikula 
4969e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4979e6dcf33SJani Nikula {
4989e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, 0);
4999e6dcf33SJani Nikula }
5009e6dcf33SJani Nikula 
5016b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5026b12ca56SVille Syrjälä 			      enum pipe pipe)
5037c463586SKeith Packard {
5046b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
50510c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
50610c59c51SImre Deak 
5076b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5086b12ca56SVille Syrjälä 
509373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
5106b12ca56SVille Syrjälä 		goto out;
5116b12ca56SVille Syrjälä 
51210c59c51SImre Deak 	/*
513724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
514724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
51510c59c51SImre Deak 	 */
51648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
51748a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
51810c59c51SImre Deak 		return 0;
519724a6905SVille Syrjälä 	/*
520724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
521724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
522724a6905SVille Syrjälä 	 */
52348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
52448a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
525724a6905SVille Syrjälä 		return 0;
52610c59c51SImre Deak 
52710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
52810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
52910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
53010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
53110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
53210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
53310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
53410c59c51SImre Deak 
5356b12ca56SVille Syrjälä out:
53648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
53748a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5386b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5396b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5406b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5416b12ca56SVille Syrjälä 
54210c59c51SImre Deak 	return enable_mask;
54310c59c51SImre Deak }
54410c59c51SImre Deak 
5456b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5466b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
547755e9019SImre Deak {
5486b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
549755e9019SImre Deak 	u32 enable_mask;
550755e9019SImre Deak 
55148a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5526b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5536b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5546b12ca56SVille Syrjälä 
5556b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5576b12ca56SVille Syrjälä 
5586b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5596b12ca56SVille Syrjälä 		return;
5606b12ca56SVille Syrjälä 
5616b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5626b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5636b12ca56SVille Syrjälä 
5642939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5652939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
566755e9019SImre Deak }
567755e9019SImre Deak 
5686b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5696b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
570755e9019SImre Deak {
5716b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
572755e9019SImre Deak 	u32 enable_mask;
573755e9019SImre Deak 
57448a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5756b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5766b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5776b12ca56SVille Syrjälä 
5786b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
57948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5806b12ca56SVille Syrjälä 
5816b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5826b12ca56SVille Syrjälä 		return;
5836b12ca56SVille Syrjälä 
5846b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5856b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5866b12ca56SVille Syrjälä 
5872939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5882939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
589755e9019SImre Deak }
590755e9019SImre Deak 
591f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
592f3e30485SVille Syrjälä {
5937249dfcbSJani Nikula 	if (!dev_priv->display.opregion.asle)
594f3e30485SVille Syrjälä 		return false;
595f3e30485SVille Syrjälä 
596f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
597f3e30485SVille Syrjälä }
598f3e30485SVille Syrjälä 
599c0e09200SDave Airlie /**
600f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
60114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
60201c66889SZhao Yakui  */
60391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60401c66889SZhao Yakui {
605f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
606f49e38ddSJani Nikula 		return;
607f49e38ddSJani Nikula 
60813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
60901c66889SZhao Yakui 
610755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
611373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
6123b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
613755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6141ec14ad3SChris Wilson 
61513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61601c66889SZhao Yakui }
61701c66889SZhao Yakui 
618f75f3746SVille Syrjälä /*
619f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
620f75f3746SVille Syrjälä  * around the vertical blanking period.
621f75f3746SVille Syrjälä  *
622f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
623f75f3746SVille Syrjälä  *  vblank_start >= 3
624f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
625f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
626f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
627f75f3746SVille Syrjälä  *
628f75f3746SVille Syrjälä  *           start of vblank:
629f75f3746SVille Syrjälä  *           latch double buffered registers
630f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
631f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
632f75f3746SVille Syrjälä  *           |
633f75f3746SVille Syrjälä  *           |          frame start:
634f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
635f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
636f75f3746SVille Syrjälä  *           |          |
637f75f3746SVille Syrjälä  *           |          |  start of vsync:
638f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
639f75f3746SVille Syrjälä  *           |          |  |
640f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
641f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
642f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
643f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
644f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
645f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
646f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
647f75f3746SVille Syrjälä  *       |          |                                         |
648f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
649f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
650f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
651f75f3746SVille Syrjälä  *
652f75f3746SVille Syrjälä  * x  = horizontal active
653f75f3746SVille Syrjälä  * _  = horizontal blanking
654f75f3746SVille Syrjälä  * hs = horizontal sync
655f75f3746SVille Syrjälä  * va = vertical active
656f75f3746SVille Syrjälä  * vb = vertical blanking
657f75f3746SVille Syrjälä  * vs = vertical sync
658f75f3746SVille Syrjälä  * vbs = vblank_start (number)
659f75f3746SVille Syrjälä  *
660f75f3746SVille Syrjälä  * Summary:
661f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
662f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
663f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
664f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
665f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
666f75f3746SVille Syrjälä  */
667f75f3746SVille Syrjälä 
66842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66942f52ef8SKeith Packard  * we use as a pipe index
67042f52ef8SKeith Packard  */
67108fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6720a3e67a4SJesse Barnes {
67308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
67408fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
67532db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
67608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
677f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6780b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
679694e409dSVille Syrjälä 	unsigned long irqflags;
680391f75e2SVille Syrjälä 
68132db0b65SVille Syrjälä 	/*
68232db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
68332db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
68432db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
68532db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
68632db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
68732db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
68832db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
68932db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
69032db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
69132db0b65SVille Syrjälä 	 */
69232db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
69332db0b65SVille Syrjälä 		return 0;
69432db0b65SVille Syrjälä 
6950b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6960b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6970b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6980b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6990b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
700391f75e2SVille Syrjälä 
7010b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7020b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7030b2a8e09SVille Syrjälä 
7040b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7050b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7060b2a8e09SVille Syrjälä 
7079db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7089db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7095eddb70bSChris Wilson 
710694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
711694e409dSVille Syrjälä 
7120a3e67a4SJesse Barnes 	/*
7130a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7140a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7150a3e67a4SJesse Barnes 	 * register.
7160a3e67a4SJesse Barnes 	 */
7170a3e67a4SJesse Barnes 	do {
7188cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7198cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
7208cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7210a3e67a4SJesse Barnes 	} while (high1 != high2);
7220a3e67a4SJesse Barnes 
723694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
724694e409dSVille Syrjälä 
7255eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
726391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7275eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
728391f75e2SVille Syrjälä 
729391f75e2SVille Syrjälä 	/*
730391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
731391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
732391f75e2SVille Syrjälä 	 * counter against vblank start.
733391f75e2SVille Syrjälä 	 */
734edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7350a3e67a4SJesse Barnes }
7360a3e67a4SJesse Barnes 
73708fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7389880b7a5SJesse Barnes {
73908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
74033267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
74108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7429880b7a5SJesse Barnes 
74333267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
74433267703SVandita Kulkarni 		return 0;
74533267703SVandita Kulkarni 
7462939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7479880b7a5SJesse Barnes }
7489880b7a5SJesse Barnes 
74906d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
750aec0246fSUma Shankar {
751aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
752aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
753aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
754aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
755aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
756aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
75706d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
758aec0246fSUma Shankar 
759aec0246fSUma Shankar 	/*
760aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
761aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
762aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
763aec0246fSUma Shankar 	 * during the same frame.
764aec0246fSUma Shankar 	 */
765aec0246fSUma Shankar 	do {
766aec0246fSUma Shankar 		/*
767aec0246fSUma Shankar 		 * This field provides read back of the display
768aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
769aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
770aec0246fSUma Shankar 		 */
7718cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7728cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
773aec0246fSUma Shankar 
774aec0246fSUma Shankar 		/*
775aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
776aec0246fSUma Shankar 		 * time stamp value.
777aec0246fSUma Shankar 		 */
7788cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
779aec0246fSUma Shankar 
7808cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7818cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
782aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
783aec0246fSUma Shankar 
78406d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
785aec0246fSUma Shankar 				   clock), 1000 * htotal);
78606d6fda5SVille Syrjälä }
78706d6fda5SVille Syrjälä 
78806d6fda5SVille Syrjälä /*
78906d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
79006d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
79106d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
79206d6fda5SVille Syrjälä  * with scanline register updates.
79306d6fda5SVille Syrjälä  * This function will use Framestamp and current
79406d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
79506d6fda5SVille Syrjälä  */
79606d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
79706d6fda5SVille Syrjälä {
79806d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
79906d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
80006d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
80106d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
80206d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
80306d6fda5SVille Syrjälä 	u32 scanline;
80406d6fda5SVille Syrjälä 
80506d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
806aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
807aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
808aec0246fSUma Shankar 
809aec0246fSUma Shankar 	return scanline;
810aec0246fSUma Shankar }
811aec0246fSUma Shankar 
8128cbda6b2SJani Nikula /*
8138cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
8148cbda6b2SJani Nikula  * forcewake etc.
8158cbda6b2SJani Nikula  */
816a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
817a225f079SVille Syrjälä {
818a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
819fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8205caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8215caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
822a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
82380715b2fSVille Syrjälä 	int position, vtotal;
824a225f079SVille Syrjälä 
82572259536SVille Syrjälä 	if (!crtc->active)
8262c6afc36SVille Syrjälä 		return 0;
82772259536SVille Syrjälä 
8285caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8295caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8305caa0feaSDaniel Vetter 
831af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
832aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
833aec0246fSUma Shankar 
83480715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
835a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
836a225f079SVille Syrjälä 		vtotal /= 2;
837a225f079SVille Syrjälä 
83896e4c3c0SVille Syrjälä 	position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
839a225f079SVille Syrjälä 
840a225f079SVille Syrjälä 	/*
84141b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
84241b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
84341b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
84441b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
84541b578fbSJesse Barnes 	 *
84641b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
84741b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
84841b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
84941b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
85041b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
85141b578fbSJesse Barnes 	 */
85291d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
85341b578fbSJesse Barnes 		int i, temp;
85441b578fbSJesse Barnes 
85541b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
85641b578fbSJesse Barnes 			udelay(1);
85796e4c3c0SVille Syrjälä 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
85841b578fbSJesse Barnes 			if (temp != position) {
85941b578fbSJesse Barnes 				position = temp;
86041b578fbSJesse Barnes 				break;
86141b578fbSJesse Barnes 			}
86241b578fbSJesse Barnes 		}
86341b578fbSJesse Barnes 	}
86441b578fbSJesse Barnes 
86541b578fbSJesse Barnes 	/*
86680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
86780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
868a225f079SVille Syrjälä 	 */
86980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
870a225f079SVille Syrjälä }
871a225f079SVille Syrjälä 
8724bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8734bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8744bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8753bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8763bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8770af7e4dfSMario Kleiner {
8784bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
879fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8804bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
881e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8823aa18df8SVille Syrjälä 	int position;
88378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
884ad3543edSMario Kleiner 	unsigned long irqflags;
885373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
88693e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
887af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8880af7e4dfSMario Kleiner 
88948a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
89000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
89100376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8929db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8931bf6ad62SDaniel Vetter 		return false;
8940af7e4dfSMario Kleiner 	}
8950af7e4dfSMario Kleiner 
896c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
89778e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
898c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
899c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
900c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9010af7e4dfSMario Kleiner 
902d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
903d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
904d31faf65SVille Syrjälä 		vbl_end /= 2;
905d31faf65SVille Syrjälä 		vtotal /= 2;
906d31faf65SVille Syrjälä 	}
907d31faf65SVille Syrjälä 
908ad3543edSMario Kleiner 	/*
909ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
910ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
911ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
912ad3543edSMario Kleiner 	 */
913ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
914ad3543edSMario Kleiner 
915ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
916ad3543edSMario Kleiner 
917ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
918ad3543edSMario Kleiner 	if (stime)
919ad3543edSMario Kleiner 		*stime = ktime_get();
920ad3543edSMario Kleiner 
9217a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
9227a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
9237a2ec4a0SVille Syrjälä 
9247a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9257a2ec4a0SVille Syrjälä 
9267a2ec4a0SVille Syrjälä 		/*
9277a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9287a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9297a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9307a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9317a2ec4a0SVille Syrjälä 		 */
9327a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9337a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9347a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9350af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9360af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9370af7e4dfSMario Kleiner 		 */
938e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9390af7e4dfSMario Kleiner 	} else {
9400af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9410af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9420af7e4dfSMario Kleiner 		 * scanout position.
9430af7e4dfSMario Kleiner 		 */
9448cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9450af7e4dfSMario Kleiner 
9463aa18df8SVille Syrjälä 		/* convert to pixel counts */
9473aa18df8SVille Syrjälä 		vbl_start *= htotal;
9483aa18df8SVille Syrjälä 		vbl_end *= htotal;
9493aa18df8SVille Syrjälä 		vtotal *= htotal;
95078e8fc6bSVille Syrjälä 
95178e8fc6bSVille Syrjälä 		/*
9527e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9537e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9547e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9557e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9567e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9577e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9587e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9597e78f1cbSVille Syrjälä 		 */
9607e78f1cbSVille Syrjälä 		if (position >= vtotal)
9617e78f1cbSVille Syrjälä 			position = vtotal - 1;
9627e78f1cbSVille Syrjälä 
9637e78f1cbSVille Syrjälä 		/*
96478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
96578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
96678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
96778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
96878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
96978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
97078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
97178e8fc6bSVille Syrjälä 		 */
97278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9733aa18df8SVille Syrjälä 	}
9743aa18df8SVille Syrjälä 
975ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
976ad3543edSMario Kleiner 	if (etime)
977ad3543edSMario Kleiner 		*etime = ktime_get();
978ad3543edSMario Kleiner 
979ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
980ad3543edSMario Kleiner 
981ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
982ad3543edSMario Kleiner 
9833aa18df8SVille Syrjälä 	/*
9843aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9853aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9863aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9873aa18df8SVille Syrjälä 	 * up since vbl_end.
9883aa18df8SVille Syrjälä 	 */
9893aa18df8SVille Syrjälä 	if (position >= vbl_start)
9903aa18df8SVille Syrjälä 		position -= vbl_end;
9913aa18df8SVille Syrjälä 	else
9923aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9933aa18df8SVille Syrjälä 
9948a920e24SVille Syrjälä 	if (use_scanline_counter) {
9953aa18df8SVille Syrjälä 		*vpos = position;
9963aa18df8SVille Syrjälä 		*hpos = 0;
9973aa18df8SVille Syrjälä 	} else {
9980af7e4dfSMario Kleiner 		*vpos = position / htotal;
9990af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10000af7e4dfSMario Kleiner 	}
10010af7e4dfSMario Kleiner 
10021bf6ad62SDaniel Vetter 	return true;
10030af7e4dfSMario Kleiner }
10040af7e4dfSMario Kleiner 
10054bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
10064bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
10074bbffbf3SThomas Zimmermann {
10084bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
10094bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
101048e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
10114bbffbf3SThomas Zimmermann }
10124bbffbf3SThomas Zimmermann 
1013a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1014a225f079SVille Syrjälä {
1015fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1016a225f079SVille Syrjälä 	unsigned long irqflags;
1017a225f079SVille Syrjälä 	int position;
1018a225f079SVille Syrjälä 
1019a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1020a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1021a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1022a225f079SVille Syrjälä 
1023a225f079SVille Syrjälä 	return position;
1024a225f079SVille Syrjälä }
1025a225f079SVille Syrjälä 
1026e3689190SBen Widawsky /**
102774bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1028e3689190SBen Widawsky  * occurred.
1029e3689190SBen Widawsky  * @work: workqueue struct
1030e3689190SBen Widawsky  *
1031e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1032e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1033e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1034e3689190SBen Widawsky  */
103574bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1036e3689190SBen Widawsky {
10372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1038cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
10392cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
1040e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104135a85ac6SBen Widawsky 	char *parity_event[6];
1042a9c287c9SJani Nikula 	u32 misccpctl;
1043a9c287c9SJani Nikula 	u8 slice = 0;
1044e3689190SBen Widawsky 
1045e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1046e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1047e3689190SBen Widawsky 	 * any time we access those registers.
1048e3689190SBen Widawsky 	 */
104991c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1050e3689190SBen Widawsky 
105135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105248a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
105335a85ac6SBen Widawsky 		goto out;
105435a85ac6SBen Widawsky 
1055f7435467SAndrzej Hajda 	misccpctl = intel_uncore_rmw(&dev_priv->uncore, GEN7_MISCCPCTL,
1056f7435467SAndrzej Hajda 				     GEN7_DOP_CLOCK_GATE_ENABLE, 0);
10572939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1058e3689190SBen Widawsky 
105935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1060f0f59a00SVille Syrjälä 		i915_reg_t reg;
106135a85ac6SBen Widawsky 
106235a85ac6SBen Widawsky 		slice--;
106348a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
106448a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
106535a85ac6SBen Widawsky 			break;
106635a85ac6SBen Widawsky 
106735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
106835a85ac6SBen Widawsky 
10696fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
107035a85ac6SBen Widawsky 
10712939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1072e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1073e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1074e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1075e3689190SBen Widawsky 
10762939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10772939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1078e3689190SBen Widawsky 
1079cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1080e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1081e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1082e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1085e3689190SBen Widawsky 
108691c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1087e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1088e3689190SBen Widawsky 
1089*a10234fdSTvrtko Ursulin 		drm_dbg(&dev_priv->drm,
1090*a10234fdSTvrtko Ursulin 			"Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
109135a85ac6SBen Widawsky 			slice, row, bank, subbank);
1092e3689190SBen Widawsky 
109335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1094e3689190SBen Widawsky 		kfree(parity_event[3]);
1095e3689190SBen Widawsky 		kfree(parity_event[2]);
1096e3689190SBen Widawsky 		kfree(parity_event[1]);
1097e3689190SBen Widawsky 	}
1098e3689190SBen Widawsky 
10992939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
110035a85ac6SBen Widawsky 
110135a85ac6SBen Widawsky out:
110248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
110303d2c54dSMatt Roper 	spin_lock_irq(gt->irq_lock);
1104cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
110503d2c54dSMatt Roper 	spin_unlock_irq(gt->irq_lock);
110635a85ac6SBen Widawsky 
110791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
110835a85ac6SBen Widawsky }
110935a85ac6SBen Widawsky 
1110af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1111121e758eSDhinakaran Pandiyan {
1112af92058fSVille Syrjälä 	switch (pin) {
1113da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1114da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1115da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1116da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1117da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1118da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11194294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
112048ef15d3SJosé Roberto de Souza 	default:
112148ef15d3SJosé Roberto de Souza 		return false;
112248ef15d3SJosé Roberto de Souza 	}
112348ef15d3SJosé Roberto de Souza }
112448ef15d3SJosé Roberto de Souza 
1125af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112663c88d22SImre Deak {
1127af92058fSVille Syrjälä 	switch (pin) {
1128af92058fSVille Syrjälä 	case HPD_PORT_A:
1129195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1130af92058fSVille Syrjälä 	case HPD_PORT_B:
113163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1132af92058fSVille Syrjälä 	case HPD_PORT_C:
113363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
113463c88d22SImre Deak 	default:
113563c88d22SImre Deak 		return false;
113663c88d22SImre Deak 	}
113763c88d22SImre Deak }
113863c88d22SImre Deak 
1139af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
114031604222SAnusha Srivatsa {
1141af92058fSVille Syrjälä 	switch (pin) {
1142af92058fSVille Syrjälä 	case HPD_PORT_A:
1143af92058fSVille Syrjälä 	case HPD_PORT_B:
11448ef7e340SMatt Roper 	case HPD_PORT_C:
1145229f31e2SLucas De Marchi 	case HPD_PORT_D:
11464294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
114731604222SAnusha Srivatsa 	default:
114831604222SAnusha Srivatsa 		return false;
114931604222SAnusha Srivatsa 	}
115031604222SAnusha Srivatsa }
115131604222SAnusha Srivatsa 
1152af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115331604222SAnusha Srivatsa {
1154af92058fSVille Syrjälä 	switch (pin) {
1155da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1156da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1157da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1158da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1159da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1160da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11614294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
116252dfdba0SLucas De Marchi 	default:
116352dfdba0SLucas De Marchi 		return false;
116452dfdba0SLucas De Marchi 	}
116552dfdba0SLucas De Marchi }
116652dfdba0SLucas De Marchi 
1167af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11686dbf30ceSVille Syrjälä {
1169af92058fSVille Syrjälä 	switch (pin) {
1170af92058fSVille Syrjälä 	case HPD_PORT_E:
11716dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11726dbf30ceSVille Syrjälä 	default:
11736dbf30ceSVille Syrjälä 		return false;
11746dbf30ceSVille Syrjälä 	}
11756dbf30ceSVille Syrjälä }
11766dbf30ceSVille Syrjälä 
1177af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
117874c0b395SVille Syrjälä {
1179af92058fSVille Syrjälä 	switch (pin) {
1180af92058fSVille Syrjälä 	case HPD_PORT_A:
118174c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1182af92058fSVille Syrjälä 	case HPD_PORT_B:
118374c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1184af92058fSVille Syrjälä 	case HPD_PORT_C:
118574c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1186af92058fSVille Syrjälä 	case HPD_PORT_D:
118774c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
118874c0b395SVille Syrjälä 	default:
118974c0b395SVille Syrjälä 		return false;
119074c0b395SVille Syrjälä 	}
119174c0b395SVille Syrjälä }
119274c0b395SVille Syrjälä 
1193af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1194e4ce95aaSVille Syrjälä {
1195af92058fSVille Syrjälä 	switch (pin) {
1196af92058fSVille Syrjälä 	case HPD_PORT_A:
1197e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1198e4ce95aaSVille Syrjälä 	default:
1199e4ce95aaSVille Syrjälä 		return false;
1200e4ce95aaSVille Syrjälä 	}
1201e4ce95aaSVille Syrjälä }
1202e4ce95aaSVille Syrjälä 
1203af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
120413cf5504SDave Airlie {
1205af92058fSVille Syrjälä 	switch (pin) {
1206af92058fSVille Syrjälä 	case HPD_PORT_B:
1207676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1208af92058fSVille Syrjälä 	case HPD_PORT_C:
1209676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1210af92058fSVille Syrjälä 	case HPD_PORT_D:
1211676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1212676574dfSJani Nikula 	default:
1213676574dfSJani Nikula 		return false;
121413cf5504SDave Airlie 	}
121513cf5504SDave Airlie }
121613cf5504SDave Airlie 
1217af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
121813cf5504SDave Airlie {
1219af92058fSVille Syrjälä 	switch (pin) {
1220af92058fSVille Syrjälä 	case HPD_PORT_B:
1221676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1222af92058fSVille Syrjälä 	case HPD_PORT_C:
1223676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1224af92058fSVille Syrjälä 	case HPD_PORT_D:
1225676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1226676574dfSJani Nikula 	default:
1227676574dfSJani Nikula 		return false;
122813cf5504SDave Airlie 	}
122913cf5504SDave Airlie }
123013cf5504SDave Airlie 
123142db67d6SVille Syrjälä /*
123242db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
123342db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
123442db67d6SVille Syrjälä  * hotplug detection results from several registers.
123542db67d6SVille Syrjälä  *
123642db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
123742db67d6SVille Syrjälä  */
1238cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1239cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12408c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1241fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1242af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1243676574dfSJani Nikula {
1244e9be2850SVille Syrjälä 	enum hpd_pin pin;
1245676574dfSJani Nikula 
124652dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
124752dfdba0SLucas De Marchi 
1248e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1249e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12508c841e57SJani Nikula 			continue;
12518c841e57SJani Nikula 
1252e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1253676574dfSJani Nikula 
1254af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1255e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1256676574dfSJani Nikula 	}
1257676574dfSJani Nikula 
125800376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
125900376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1260f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1261676574dfSJani Nikula 
1262676574dfSJani Nikula }
1263676574dfSJani Nikula 
1264a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1265a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1266a0e066b8SVille Syrjälä {
1267a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1268a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1269a0e066b8SVille Syrjälä 
1270a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
12715a4dd6f0SJani Nikula 		if (dev_priv->display.hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1272a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1273a0e066b8SVille Syrjälä 
1274a0e066b8SVille Syrjälä 	return enabled_irqs;
1275a0e066b8SVille Syrjälä }
1276a0e066b8SVille Syrjälä 
1277a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1278a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1279a0e066b8SVille Syrjälä {
1280a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1281a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1282a0e066b8SVille Syrjälä 
1283a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1284a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1285a0e066b8SVille Syrjälä 
1286a0e066b8SVille Syrjälä 	return hotplug_irqs;
1287a0e066b8SVille Syrjälä }
1288a0e066b8SVille Syrjälä 
12892ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12902ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12912ea63927SVille Syrjälä {
12922ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12932ea63927SVille Syrjälä 	u32 hotplug = 0;
12942ea63927SVille Syrjälä 
12952ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12962ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12972ea63927SVille Syrjälä 
12982ea63927SVille Syrjälä 	return hotplug;
12992ea63927SVille Syrjälä }
13002ea63927SVille Syrjälä 
130191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1302515ac2bbSDaniel Vetter {
1303203eb5a9SJani Nikula 	wake_up_all(&dev_priv->display.gmbus.wait_queue);
1304515ac2bbSDaniel Vetter }
1305515ac2bbSDaniel Vetter 
130691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1307ce99c256SDaniel Vetter {
1308203eb5a9SJani Nikula 	wake_up_all(&dev_priv->display.gmbus.wait_queue);
1309ce99c256SDaniel Vetter }
1310ce99c256SDaniel Vetter 
13118bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
131291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
131391d14251STvrtko Ursulin 					 enum pipe pipe,
1314a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1315a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1316a9c287c9SJani Nikula 					 u32 crc4)
13178bf1e9f1SShuang He {
13187794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
131900535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
13205cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
13215cee6c45SVille Syrjälä 
13225cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1323b2c88f5bSDamien Lespiau 
1324d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
13258c6b709dSTomeu Vizoso 	/*
13268c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13278c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13288c6b709dSTomeu Vizoso 	 * out the buggy result.
13298c6b709dSTomeu Vizoso 	 *
1330163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13318c6b709dSTomeu Vizoso 	 * don't trust that one either.
13328c6b709dSTomeu Vizoso 	 */
1333033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1334373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13358c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13368c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13378c6b709dSTomeu Vizoso 		return;
13388c6b709dSTomeu Vizoso 	}
13398c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13406cc42152SMaarten Lankhorst 
1341246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1342ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1343246ee524STomeu Vizoso 				crcs);
13448c6b709dSTomeu Vizoso }
1345277de95eSDaniel Vetter #else
1346277de95eSDaniel Vetter static inline void
134791d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134891d14251STvrtko Ursulin 			     enum pipe pipe,
1349a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1350a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1351a9c287c9SJani Nikula 			     u32 crc4) {}
1352277de95eSDaniel Vetter #endif
1353eba94eb9SDaniel Vetter 
13541288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13551288f9b0SKarthik B S 			      enum pipe pipe)
13561288f9b0SKarthik B S {
13577794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(i915, pipe);
13581288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13591288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13601288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13611288f9b0SKarthik B S 	unsigned long irqflags;
13621288f9b0SKarthik B S 
13631288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13641288f9b0SKarthik B S 
13651288f9b0SKarthik B S 	crtc_state->event = NULL;
13661288f9b0SKarthik B S 
13671288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13681288f9b0SKarthik B S 
13691288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13701288f9b0SKarthik B S }
1371277de95eSDaniel Vetter 
137291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
137391d14251STvrtko Ursulin 				     enum pipe pipe)
13745a69b89fSDaniel Vetter {
137591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13762939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13775a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13785a69b89fSDaniel Vetter }
13795a69b89fSDaniel Vetter 
138091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
138191d14251STvrtko Ursulin 				     enum pipe pipe)
1382eba94eb9SDaniel Vetter {
138391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13842939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13852939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13862939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13872939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13882939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1389eba94eb9SDaniel Vetter }
13905b3a856bSDaniel Vetter 
139191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
139291d14251STvrtko Ursulin 				      enum pipe pipe)
13935b3a856bSDaniel Vetter {
1394a9c287c9SJani Nikula 	u32 res1, res2;
13950b5c5ed0SDaniel Vetter 
1396373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
13972939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13980b5c5ed0SDaniel Vetter 	else
13990b5c5ed0SDaniel Vetter 		res1 = 0;
14000b5c5ed0SDaniel Vetter 
1401373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
14022939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
14030b5c5ed0SDaniel Vetter 	else
14040b5c5ed0SDaniel Vetter 		res2 = 0;
14055b3a856bSDaniel Vetter 
140691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
14072939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
14082939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
14092939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
14100b5c5ed0SDaniel Vetter 				     res1, res2);
14115b3a856bSDaniel Vetter }
14128bf1e9f1SShuang He 
141344d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
141444d9241eSVille Syrjälä {
141544d9241eSVille Syrjälä 	enum pipe pipe;
141644d9241eSVille Syrjälä 
141744d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
14182939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
141944d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
142044d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
142144d9241eSVille Syrjälä 
142244d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
142344d9241eSVille Syrjälä 	}
142444d9241eSVille Syrjälä }
142544d9241eSVille Syrjälä 
1426eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
142791d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14287e231dbeSJesse Barnes {
1429d048a268SVille Syrjälä 	enum pipe pipe;
14307e231dbeSJesse Barnes 
143158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14321ca993d2SVille Syrjälä 
14331ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14341ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14351ca993d2SVille Syrjälä 		return;
14361ca993d2SVille Syrjälä 	}
14371ca993d2SVille Syrjälä 
1438055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1439f0f59a00SVille Syrjälä 		i915_reg_t reg;
14406b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
144191d181ddSImre Deak 
1442bbb5eebfSDaniel Vetter 		/*
1443bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1444bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1445bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1446bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1447bbb5eebfSDaniel Vetter 		 * handle.
1448bbb5eebfSDaniel Vetter 		 */
14490f239f4cSDaniel Vetter 
14500f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14516b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1452bbb5eebfSDaniel Vetter 
1453bbb5eebfSDaniel Vetter 		switch (pipe) {
1454d048a268SVille Syrjälä 		default:
1455bbb5eebfSDaniel Vetter 		case PIPE_A:
1456bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1457bbb5eebfSDaniel Vetter 			break;
1458bbb5eebfSDaniel Vetter 		case PIPE_B:
1459bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1460bbb5eebfSDaniel Vetter 			break;
14613278f67fSVille Syrjälä 		case PIPE_C:
14623278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14633278f67fSVille Syrjälä 			break;
1464bbb5eebfSDaniel Vetter 		}
1465bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14666b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1467bbb5eebfSDaniel Vetter 
14686b12ca56SVille Syrjälä 		if (!status_mask)
146991d181ddSImre Deak 			continue;
147091d181ddSImre Deak 
147191d181ddSImre Deak 		reg = PIPESTAT(pipe);
14722939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14736b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14747e231dbeSJesse Barnes 
14757e231dbeSJesse Barnes 		/*
14767e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1477132c27c9SVille Syrjälä 		 *
1478132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1479132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1480132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1481132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1482132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14837e231dbeSJesse Barnes 		 */
1484132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14852939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14862939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1487132c27c9SVille Syrjälä 		}
14887e231dbeSJesse Barnes 	}
148958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14902ecb8ca4SVille Syrjälä }
14912ecb8ca4SVille Syrjälä 
1492eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1493eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1494eb64343cSVille Syrjälä {
1495eb64343cSVille Syrjälä 	enum pipe pipe;
1496eb64343cSVille Syrjälä 
1497eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1498eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1499aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1500eb64343cSVille Syrjälä 
1501eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1502eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1503eb64343cSVille Syrjälä 
1504eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1505eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1506eb64343cSVille Syrjälä 	}
1507eb64343cSVille Syrjälä }
1508eb64343cSVille Syrjälä 
1509eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1510eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1511eb64343cSVille Syrjälä {
1512eb64343cSVille Syrjälä 	bool blc_event = false;
1513eb64343cSVille Syrjälä 	enum pipe pipe;
1514eb64343cSVille Syrjälä 
1515eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1516eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1517aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1518eb64343cSVille Syrjälä 
1519eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1520eb64343cSVille Syrjälä 			blc_event = true;
1521eb64343cSVille Syrjälä 
1522eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1523eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1524eb64343cSVille Syrjälä 
1525eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1526eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1527eb64343cSVille Syrjälä 	}
1528eb64343cSVille Syrjälä 
1529eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1530eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1531eb64343cSVille Syrjälä }
1532eb64343cSVille Syrjälä 
1533eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1534eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1535eb64343cSVille Syrjälä {
1536eb64343cSVille Syrjälä 	bool blc_event = false;
1537eb64343cSVille Syrjälä 	enum pipe pipe;
1538eb64343cSVille Syrjälä 
1539eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1540eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1541aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1542eb64343cSVille Syrjälä 
1543eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1544eb64343cSVille Syrjälä 			blc_event = true;
1545eb64343cSVille Syrjälä 
1546eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1547eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1548eb64343cSVille Syrjälä 
1549eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1550eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1551eb64343cSVille Syrjälä 	}
1552eb64343cSVille Syrjälä 
1553eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1554eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1555eb64343cSVille Syrjälä 
1556eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1557eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1558eb64343cSVille Syrjälä }
1559eb64343cSVille Syrjälä 
156091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15612ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15622ecb8ca4SVille Syrjälä {
15632ecb8ca4SVille Syrjälä 	enum pipe pipe;
15647e231dbeSJesse Barnes 
1565055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1566fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1567aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15684356d586SDaniel Vetter 
15696ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15706ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15716ede6b06SVille Syrjälä 
15724356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
157391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15742d9d2b0bSVille Syrjälä 
15751f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15761f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
157731acc7f5SJesse Barnes 	}
157831acc7f5SJesse Barnes 
1579c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
158091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1581c1874ed7SImre Deak }
1582c1874ed7SImre Deak 
15831ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
158416c6c56bSVille Syrjälä {
15850ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15860ba7c51aSVille Syrjälä 	int i;
158716c6c56bSVille Syrjälä 
15880ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15890ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15900ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15910ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15920ba7c51aSVille Syrjälä 	else
15930ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15940ba7c51aSVille Syrjälä 
15950ba7c51aSVille Syrjälä 	/*
15960ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15970ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15980ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
15990ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
16000ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
16010ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
16020ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
16030ba7c51aSVille Syrjälä 	 */
16040ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
16052939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
16060ba7c51aSVille Syrjälä 
16070ba7c51aSVille Syrjälä 		if (tmp == 0)
16080ba7c51aSVille Syrjälä 			return hotplug_status;
16090ba7c51aSVille Syrjälä 
16100ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
16112939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
16120ba7c51aSVille Syrjälä 	}
16130ba7c51aSVille Syrjälä 
161448a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
16150ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
16162939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
16171ae3c34cSVille Syrjälä 
16181ae3c34cSVille Syrjälä 	return hotplug_status;
16191ae3c34cSVille Syrjälä }
16201ae3c34cSVille Syrjälä 
162191d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
16221ae3c34cSVille Syrjälä 				 u32 hotplug_status)
16231ae3c34cSVille Syrjälä {
16241ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
16250398993bSVille Syrjälä 	u32 hotplug_trigger;
16263ff60f89SOscar Mateo 
16270398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16280398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16290398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16300398993bSVille Syrjälä 	else
16310398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
163216c6c56bSVille Syrjälä 
163358f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1634cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1635cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16365a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
1637fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
163858f2cf24SVille Syrjälä 
163991d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
164058f2cf24SVille Syrjälä 	}
1641369712e8SJani Nikula 
16420398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16430398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16440398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
164591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
164658f2cf24SVille Syrjälä }
164716c6c56bSVille Syrjälä 
1648c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1649c1874ed7SImre Deak {
1650b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1651c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1652c1874ed7SImre Deak 
16532dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16542dd2a883SImre Deak 		return IRQ_NONE;
16552dd2a883SImre Deak 
16561f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16579102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16581f814dacSImre Deak 
16591e1cace9SVille Syrjälä 	do {
16606e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16612ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16621ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1663a5e485a9SVille Syrjälä 		u32 ier = 0;
16643ff60f89SOscar Mateo 
16652939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16662939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16672939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1668c1874ed7SImre Deak 
1669c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16701e1cace9SVille Syrjälä 			break;
1671c1874ed7SImre Deak 
1672c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1673c1874ed7SImre Deak 
1674a5e485a9SVille Syrjälä 		/*
1675a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1676a5e485a9SVille Syrjälä 		 *
1677a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1678a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1679a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1680a5e485a9SVille Syrjälä 		 *
1681a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1682a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1683a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1684a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1685a5e485a9SVille Syrjälä 		 * bits this time around.
1686a5e485a9SVille Syrjälä 		 */
16872939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16888cee664dSAndrzej Hajda 		ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0);
16894a0a0202SVille Syrjälä 
16904a0a0202SVille Syrjälä 		if (gt_iir)
16912939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16924a0a0202SVille Syrjälä 		if (pm_iir)
16932939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16944a0a0202SVille Syrjälä 
16957ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16961ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16977ce4d1f2SVille Syrjälä 
16983ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16993ff60f89SOscar Mateo 		 * signalled in iir */
1700eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
17017ce4d1f2SVille Syrjälä 
1702eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1703eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1704eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1705eef57324SJerome Anand 
17067ce4d1f2SVille Syrjälä 		/*
17077ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17087ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17097ce4d1f2SVille Syrjälä 		 */
17107ce4d1f2SVille Syrjälä 		if (iir)
17112939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17124a0a0202SVille Syrjälä 
17132939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17142939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
17151ae3c34cSVille Syrjälä 
171652894874SVille Syrjälä 		if (gt_iir)
17172cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(dev_priv), gt_iir);
171852894874SVille Syrjälä 		if (pm_iir)
17192cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(dev_priv)->rps, pm_iir);
172052894874SVille Syrjälä 
17211ae3c34cSVille Syrjälä 		if (hotplug_status)
172291d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17232ecb8ca4SVille Syrjälä 
172491d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
17251e1cace9SVille Syrjälä 	} while (0);
17267e231dbeSJesse Barnes 
17279c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17289c6508b9SThomas Gleixner 
17299102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17301f814dacSImre Deak 
17317e231dbeSJesse Barnes 	return ret;
17327e231dbeSJesse Barnes }
17337e231dbeSJesse Barnes 
173443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
173543f328d7SVille Syrjälä {
1736b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
173743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
173843f328d7SVille Syrjälä 
17392dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17402dd2a883SImre Deak 		return IRQ_NONE;
17412dd2a883SImre Deak 
17421f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17439102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17441f814dacSImre Deak 
1745579de73bSChris Wilson 	do {
17466e814800SVille Syrjälä 		u32 master_ctl, iir;
17472ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17481ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1749a5e485a9SVille Syrjälä 		u32 ier = 0;
1750a5e485a9SVille Syrjälä 
17512939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17522939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17533278f67fSVille Syrjälä 
17543278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17558e5fd599SVille Syrjälä 			break;
175643f328d7SVille Syrjälä 
175727b6c122SOscar Mateo 		ret = IRQ_HANDLED;
175827b6c122SOscar Mateo 
1759a5e485a9SVille Syrjälä 		/*
1760a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1761a5e485a9SVille Syrjälä 		 *
1762a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1763a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1764a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1765a5e485a9SVille Syrjälä 		 *
1766a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1767a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1768a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1769a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1770a5e485a9SVille Syrjälä 		 * bits this time around.
1771a5e485a9SVille Syrjälä 		 */
17722939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17738cee664dSAndrzej Hajda 		ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0);
177443f328d7SVille Syrjälä 
17752cbc876dSMichał Winiarski 		gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
177627b6c122SOscar Mateo 
177727b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17781ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
177943f328d7SVille Syrjälä 
178027b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
178127b6c122SOscar Mateo 		 * signalled in iir */
1782eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
178343f328d7SVille Syrjälä 
1784eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1785eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1786eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1787eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1788eef57324SJerome Anand 
17897ce4d1f2SVille Syrjälä 		/*
17907ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17917ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17927ce4d1f2SVille Syrjälä 		 */
17937ce4d1f2SVille Syrjälä 		if (iir)
17942939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17957ce4d1f2SVille Syrjälä 
17962939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17972939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
17981ae3c34cSVille Syrjälä 
17991ae3c34cSVille Syrjälä 		if (hotplug_status)
180091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18012ecb8ca4SVille Syrjälä 
180291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1803579de73bSChris Wilson 	} while (0);
18043278f67fSVille Syrjälä 
18059c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
18069c6508b9SThomas Gleixner 
18079102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
18081f814dacSImre Deak 
180943f328d7SVille Syrjälä 	return ret;
181043f328d7SVille Syrjälä }
181143f328d7SVille Syrjälä 
181291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18130398993bSVille Syrjälä 				u32 hotplug_trigger)
1814776ad806SJesse Barnes {
181542db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1816776ad806SJesse Barnes 
18176a39d7c9SJani Nikula 	/*
18186a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
18196a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
18206a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
18216a39d7c9SJani Nikula 	 * errors.
18226a39d7c9SJani Nikula 	 */
18232939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
18246a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18256a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18266a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18276a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18286a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18296a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18306a39d7c9SJani Nikula 	}
18316a39d7c9SJani Nikula 
18322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18336a39d7c9SJani Nikula 	if (!hotplug_trigger)
18346a39d7c9SJani Nikula 		return;
183513cf5504SDave Airlie 
18360398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18370398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18385a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.pch_hpd,
1839fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
184040e56410SVille Syrjälä 
184191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1842aaf5ec2eSSonika Jindal }
184391d131d2SDaniel Vetter 
184491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
184540e56410SVille Syrjälä {
1846d048a268SVille Syrjälä 	enum pipe pipe;
184740e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
184840e56410SVille Syrjälä 
18490398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
185040e56410SVille Syrjälä 
1851cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1852cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1853776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
185400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1855cfc33bf7SVille Syrjälä 			port_name(port));
1856cfc33bf7SVille Syrjälä 	}
1857776ad806SJesse Barnes 
1858ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
185991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1860ce99c256SDaniel Vetter 
1861776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
186291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1863776ad806SJesse Barnes 
1864776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
186500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1866776ad806SJesse Barnes 
1867776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
186800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1869776ad806SJesse Barnes 
1870776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
187100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1872776ad806SJesse Barnes 
1873b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1874055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
187500376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18769db4a9c7SJesse Barnes 				pipe_name(pipe),
18772939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1878b8b65ccdSAnshuman Gupta 	}
1879776ad806SJesse Barnes 
1880776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
188100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1882776ad806SJesse Barnes 
1883776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
188400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
188500376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1886776ad806SJesse Barnes 
1887776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1888a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18898664281bSPaulo Zanoni 
18908664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1891a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18928664281bSPaulo Zanoni }
18938664281bSPaulo Zanoni 
189491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18958664281bSPaulo Zanoni {
18962939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
18975a69b89fSDaniel Vetter 	enum pipe pipe;
18988664281bSPaulo Zanoni 
1899de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
190000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1901de032bf4SPaulo Zanoni 
1902055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19031f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19041f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19058664281bSPaulo Zanoni 
19065a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
190791d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
190891d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
19095a69b89fSDaniel Vetter 			else
191091d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
19115a69b89fSDaniel Vetter 		}
19125a69b89fSDaniel Vetter 	}
19138bf1e9f1SShuang He 
19142939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
19158664281bSPaulo Zanoni }
19168664281bSPaulo Zanoni 
191791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
19188664281bSPaulo Zanoni {
19192939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
192045c1cd87SMika Kahola 	enum pipe pipe;
19218664281bSPaulo Zanoni 
1922de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
192300376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1924de032bf4SPaulo Zanoni 
192545c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
192645c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
192745c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19288664281bSPaulo Zanoni 
19292939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1930776ad806SJesse Barnes }
1931776ad806SJesse Barnes 
193291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
193323e81d69SAdam Jackson {
1934d048a268SVille Syrjälä 	enum pipe pipe;
19356dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1936aaf5ec2eSSonika Jindal 
19370398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
193891d131d2SDaniel Vetter 
1939cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1940cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
194123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
194200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1943cfc33bf7SVille Syrjälä 			port_name(port));
1944cfc33bf7SVille Syrjälä 	}
194523e81d69SAdam Jackson 
194623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
194791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
194823e81d69SAdam Jackson 
194923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
195091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
195123e81d69SAdam Jackson 
195223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
195423e81d69SAdam Jackson 
195523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
195600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
195723e81d69SAdam Jackson 
1958b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1959055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
196000376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
196123e81d69SAdam Jackson 				pipe_name(pipe),
19622939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1963b8b65ccdSAnshuman Gupta 	}
19648664281bSPaulo Zanoni 
19658664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
196691d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
196723e81d69SAdam Jackson }
196823e81d69SAdam Jackson 
196958676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
197031604222SAnusha Srivatsa {
1971e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1972e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
197331604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
197431604222SAnusha Srivatsa 
197531604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
197631604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
197731604222SAnusha Srivatsa 
19788cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI, 0, 0);
197931604222SAnusha Srivatsa 
198031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19810398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19825a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
198331604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
198431604222SAnusha Srivatsa 	}
198531604222SAnusha Srivatsa 
198631604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
198731604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
198831604222SAnusha Srivatsa 
19898cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC, 0, 0);
199031604222SAnusha Srivatsa 
199131604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19920398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19935a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
1994da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
199552dfdba0SLucas De Marchi 	}
199652dfdba0SLucas De Marchi 
199752dfdba0SLucas De Marchi 	if (pin_mask)
199852dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
199952dfdba0SLucas De Marchi 
200052dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
200152dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
200252dfdba0SLucas De Marchi }
200352dfdba0SLucas De Marchi 
200491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20056dbf30ceSVille Syrjälä {
20066dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20076dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20086dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20096dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20106dbf30ceSVille Syrjälä 
20116dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20126dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20136dbf30ceSVille Syrjälä 
20148cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0);
20156dbf30ceSVille Syrjälä 
2016cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20170398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
20185a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
201974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20206dbf30ceSVille Syrjälä 	}
20216dbf30ceSVille Syrjälä 
20226dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20236dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20246dbf30ceSVille Syrjälä 
20258cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, 0, 0);
20266dbf30ceSVille Syrjälä 
2027cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20280398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20295a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
20306dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20316dbf30ceSVille Syrjälä 	}
20326dbf30ceSVille Syrjälä 
20336dbf30ceSVille Syrjälä 	if (pin_mask)
203491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20356dbf30ceSVille Syrjälä 
20366dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
203791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20386dbf30ceSVille Syrjälä }
20396dbf30ceSVille Syrjälä 
204091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20410398993bSVille Syrjälä 				u32 hotplug_trigger)
2042c008bc6eSPaulo Zanoni {
2043e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2044e4ce95aaSVille Syrjälä 
20458cee664dSAndrzej Hajda 	dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, 0, 0);
2046e4ce95aaSVille Syrjälä 
20470398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20480398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20495a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.hpd,
2050e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
205140e56410SVille Syrjälä 
205291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2053e4ce95aaSVille Syrjälä }
2054c008bc6eSPaulo Zanoni 
205591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
205691d14251STvrtko Ursulin 				    u32 de_iir)
205740e56410SVille Syrjälä {
205840e56410SVille Syrjälä 	enum pipe pipe;
205940e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
206040e56410SVille Syrjälä 
206140e56410SVille Syrjälä 	if (hotplug_trigger)
20620398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
206340e56410SVille Syrjälä 
2064c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
206591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2066c008bc6eSPaulo Zanoni 
2067c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
206891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2069c008bc6eSPaulo Zanoni 
2070c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
207100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2072c008bc6eSPaulo Zanoni 
2073055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2074fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2075aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2076c008bc6eSPaulo Zanoni 
20774bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20784bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20794bb18054SVille Syrjälä 
208040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20811f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2082c008bc6eSPaulo Zanoni 
208340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
208491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2085c008bc6eSPaulo Zanoni 	}
2086c008bc6eSPaulo Zanoni 
2087c008bc6eSPaulo Zanoni 	/* check event from PCH */
2088c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20892939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2090c008bc6eSPaulo Zanoni 
209191d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
209291d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2093c008bc6eSPaulo Zanoni 		else
209491d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2095c008bc6eSPaulo Zanoni 
2096c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
20972939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2098c008bc6eSPaulo Zanoni 	}
2099c008bc6eSPaulo Zanoni 
210093e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
21012cbc876dSMichał Winiarski 		gen5_rps_irq_handler(&to_gt(dev_priv)->rps);
2102c008bc6eSPaulo Zanoni }
2103c008bc6eSPaulo Zanoni 
210491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
210591d14251STvrtko Ursulin 				    u32 de_iir)
21069719fb98SPaulo Zanoni {
210707d27e20SDamien Lespiau 	enum pipe pipe;
210823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
210923bb4cb5SVille Syrjälä 
211040e56410SVille Syrjälä 	if (hotplug_trigger)
21110398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
21129719fb98SPaulo Zanoni 
21139719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
211491d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
21159719fb98SPaulo Zanoni 
21169719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
211791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21189719fb98SPaulo Zanoni 
21199719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
212091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21219719fb98SPaulo Zanoni 
2122055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
212333ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2124aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21252a636e24SVille Syrjälä 
21262a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21272a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21289719fb98SPaulo Zanoni 	}
21299719fb98SPaulo Zanoni 
21309719fb98SPaulo Zanoni 	/* check event from PCH */
213191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21322939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21339719fb98SPaulo Zanoni 
213491d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21359719fb98SPaulo Zanoni 
21369719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21372939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21389719fb98SPaulo Zanoni 	}
21399719fb98SPaulo Zanoni }
21409719fb98SPaulo Zanoni 
214172c90f62SOscar Mateo /*
214272c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
214372c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
214472c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
214572c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
214672c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
214772c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
214872c90f62SOscar Mateo  */
21499eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2150b1f14ad0SJesse Barnes {
2151c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2152c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2153f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21540e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2155b1f14ad0SJesse Barnes 
2156c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21572dd2a883SImre Deak 		return IRQ_NONE;
21582dd2a883SImre Deak 
21591f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2160c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21611f814dacSImre Deak 
2162b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2163c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2164c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21650e43406bSChris Wilson 
216644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
217044498aeaSPaulo Zanoni 	 * due to its back queue). */
2171c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2172c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2173c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2174ab5c608bSBen Widawsky 	}
217544498aeaSPaulo Zanoni 
217672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
217772c90f62SOscar Mateo 
2178c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21790e43406bSChris Wilson 	if (gt_iir) {
2180c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2181651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) >= 6)
21822cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(i915), gt_iir);
2183d8fc8a47SPaulo Zanoni 		else
21842cbc876dSMichał Winiarski 			gen5_gt_irq_handler(to_gt(i915), gt_iir);
2185c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21860e43406bSChris Wilson 	}
2187b1f14ad0SJesse Barnes 
2188c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21890e43406bSChris Wilson 	if (de_iir) {
2190c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2191373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2192c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2193f1af8fc1SPaulo Zanoni 		else
2194c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21950e43406bSChris Wilson 		ret = IRQ_HANDLED;
2196c48a798aSChris Wilson 	}
2197c48a798aSChris Wilson 
2198651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) >= 6) {
2199c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2200c48a798aSChris Wilson 		if (pm_iir) {
2201c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
22022cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(i915)->rps, pm_iir);
2203c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22040e43406bSChris Wilson 		}
2205f1af8fc1SPaulo Zanoni 	}
2206b1f14ad0SJesse Barnes 
2207c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2208c48a798aSChris Wilson 	if (sde_ier)
2209c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2210b1f14ad0SJesse Barnes 
22119c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22129c6508b9SThomas Gleixner 
22131f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2214c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22151f814dacSImre Deak 
2216b1f14ad0SJesse Barnes 	return ret;
2217b1f14ad0SJesse Barnes }
2218b1f14ad0SJesse Barnes 
221991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22200398993bSVille Syrjälä 				u32 hotplug_trigger)
2221d04a492dSShashank Sharma {
2222cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2223d04a492dSShashank Sharma 
22248cee664dSAndrzej Hajda 	dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0);
2225d04a492dSShashank Sharma 
22260398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22270398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22285a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.hpd,
2229cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
223040e56410SVille Syrjälä 
223191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2232d04a492dSShashank Sharma }
2233d04a492dSShashank Sharma 
2234121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2235121e758eSDhinakaran Pandiyan {
2236121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2237b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2238b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2239121e758eSDhinakaran Pandiyan 
2240121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2241b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2242b796b971SDhinakaran Pandiyan 
22438cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, 0, 0);
2244121e758eSDhinakaran Pandiyan 
22450398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22460398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22475a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
2248da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2249121e758eSDhinakaran Pandiyan 	}
2250b796b971SDhinakaran Pandiyan 
2251b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2252b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2253b796b971SDhinakaran Pandiyan 
22548cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, 0, 0);
2255b796b971SDhinakaran Pandiyan 
22560398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22570398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22585a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
2259da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2260b796b971SDhinakaran Pandiyan 	}
2261b796b971SDhinakaran Pandiyan 
2262b796b971SDhinakaran Pandiyan 	if (pin_mask)
2263b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2264b796b971SDhinakaran Pandiyan 	else
226500376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
226600376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2267121e758eSDhinakaran Pandiyan }
2268121e758eSDhinakaran Pandiyan 
22699d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22709d17210fSLucas De Marchi {
227155523360SLucas De Marchi 	u32 mask;
22729d17210fSLucas De Marchi 
227320fe778fSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
227420fe778fSMatt Roper 		return TGL_DE_PORT_AUX_DDIA |
227520fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIB |
227620fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
227720fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDID |
227820fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDIE |
227920fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
228020fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
228120fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
228220fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC4;
228320fe778fSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 12)
228455523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
228555523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2286e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2287e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2288e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2289e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2290e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2291e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2292e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2293e5df52dcSMatt Roper 
229455523360SLucas De Marchi 
229555523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2296373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
22979d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22989d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22999d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
23009d17210fSLucas De Marchi 
2301938a8a9aSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11) {
2302938a8a9aSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_F;
230355523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
2304938a8a9aSLucas De Marchi 	}
23059d17210fSLucas De Marchi 
23069d17210fSLucas De Marchi 	return mask;
23079d17210fSLucas De Marchi }
23089d17210fSLucas De Marchi 
23095270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23105270130dSVille Syrjälä {
23111649a4ccSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv))
231299e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2313373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2314d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2315373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23165270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23175270130dSVille Syrjälä 	else
23185270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23195270130dSVille Syrjälä }
23205270130dSVille Syrjälä 
232146c63d24SJosé Roberto de Souza static void
232246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2323abd58f01SBen Widawsky {
2324e04f7eceSVille Syrjälä 	bool found = false;
2325e04f7eceSVille Syrjälä 
2326e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
232791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2328e04f7eceSVille Syrjälä 		found = true;
2329e04f7eceSVille Syrjälä 	}
2330e04f7eceSVille Syrjälä 
2331e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2332b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23338241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23348241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23358241cfbeSJosé Roberto de Souza 
2336a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2337b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2338b64d6c51SGwan-gyeong Mun 
2339373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2340b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23418241cfbeSJosé Roberto de Souza 			else
23428241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23438241cfbeSJosé Roberto de Souza 
23448cee664dSAndrzej Hajda 			psr_iir = intel_uncore_rmw(&dev_priv->uncore, iir_reg, 0, 0);
23458241cfbeSJosé Roberto de Souza 
23468241cfbeSJosé Roberto de Souza 			if (psr_iir)
23478241cfbeSJosé Roberto de Souza 				found = true;
234854fd3149SDhinakaran Pandiyan 
2349b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2350b64d6c51SGwan-gyeong Mun 
2351b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2352373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2353b64d6c51SGwan-gyeong Mun 				break;
2354b64d6c51SGwan-gyeong Mun 		}
2355e04f7eceSVille Syrjälä 	}
2356e04f7eceSVille Syrjälä 
2357e04f7eceSVille Syrjälä 	if (!found)
235800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2359abd58f01SBen Widawsky }
236046c63d24SJosé Roberto de Souza 
236100acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
236200acb329SVandita Kulkarni 					   u32 te_trigger)
236300acb329SVandita Kulkarni {
236400acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
236500acb329SVandita Kulkarni 	enum transcoder dsi_trans;
236600acb329SVandita Kulkarni 	enum port port;
236700acb329SVandita Kulkarni 	u32 val, tmp;
236800acb329SVandita Kulkarni 
236900acb329SVandita Kulkarni 	/*
237000acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
237100acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
237200acb329SVandita Kulkarni 	 */
23732939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
237400acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
237500acb329SVandita Kulkarni 
237600acb329SVandita Kulkarni 	/*
237700acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
237800acb329SVandita Kulkarni 	 * transcoder registers
237900acb329SVandita Kulkarni 	 */
238000acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
238100acb329SVandita Kulkarni 						  PORT_A : PORT_B;
238200acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
238300acb329SVandita Kulkarni 
238400acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23852939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
238600acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
238700acb329SVandita Kulkarni 
238800acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
238900acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
239000acb329SVandita Kulkarni 		return;
239100acb329SVandita Kulkarni 	}
239200acb329SVandita Kulkarni 
239300acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
23942939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
239500acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
239600acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
239700acb329SVandita Kulkarni 		pipe = PIPE_A;
239800acb329SVandita Kulkarni 		break;
239900acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
240000acb329SVandita Kulkarni 		pipe = PIPE_B;
240100acb329SVandita Kulkarni 		break;
240200acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
240300acb329SVandita Kulkarni 		pipe = PIPE_C;
240400acb329SVandita Kulkarni 		break;
240500acb329SVandita Kulkarni 	default:
240600acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
240700acb329SVandita Kulkarni 		return;
240800acb329SVandita Kulkarni 	}
240900acb329SVandita Kulkarni 
241000acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
241100acb329SVandita Kulkarni 
241200acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
241300acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24148cee664dSAndrzej Hajda 	tmp = intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0);
241500acb329SVandita Kulkarni }
241600acb329SVandita Kulkarni 
2417cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2418cda195f1SVille Syrjälä {
2419373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2420cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2421cda195f1SVille Syrjälä 	else
2422cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2423cda195f1SVille Syrjälä }
2424cda195f1SVille Syrjälä 
24258bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv)
24268bcc0840SMatt Roper {
24278bcc0840SMatt Roper 	u32 mask = GEN8_PIPE_FIFO_UNDERRUN;
24288bcc0840SMatt Roper 
24298bcc0840SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
24308bcc0840SMatt Roper 		mask |= XELPD_PIPE_SOFT_UNDERRUN |
24318bcc0840SMatt Roper 			XELPD_PIPE_HARD_UNDERRUN;
24328bcc0840SMatt Roper 
24338bcc0840SMatt Roper 	return mask;
24348bcc0840SMatt Roper }
24358bcc0840SMatt Roper 
243646c63d24SJosé Roberto de Souza static irqreturn_t
243746c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
243846c63d24SJosé Roberto de Souza {
243946c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
244046c63d24SJosé Roberto de Souza 	u32 iir;
244146c63d24SJosé Roberto de Souza 	enum pipe pipe;
244246c63d24SJosé Roberto de Souza 
2443a844cfbeSJosé Roberto de Souza 	drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv));
2444a844cfbeSJosé Roberto de Souza 
244546c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24462939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
244746c63d24SJosé Roberto de Souza 		if (iir) {
24482939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
244946c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
245046c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
245146c63d24SJosé Roberto de Souza 		} else {
245200376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
245300376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2454abd58f01SBen Widawsky 		}
245546c63d24SJosé Roberto de Souza 	}
2456abd58f01SBen Widawsky 
2457373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24582939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2459121e758eSDhinakaran Pandiyan 		if (iir) {
24602939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2461121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2462121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2463121e758eSDhinakaran Pandiyan 		} else {
246400376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
246500376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2466121e758eSDhinakaran Pandiyan 		}
2467121e758eSDhinakaran Pandiyan 	}
2468121e758eSDhinakaran Pandiyan 
24696d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24702939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2471e32192e1STvrtko Ursulin 		if (iir) {
2472d04a492dSShashank Sharma 			bool found = false;
2473cebd87a0SVille Syrjälä 
24742939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
24756d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
247688e04703SJesse Barnes 
24779d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
247891d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2479d04a492dSShashank Sharma 				found = true;
2480d04a492dSShashank Sharma 			}
2481d04a492dSShashank Sharma 
248270bfb307SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
24839a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24849a55a620SVille Syrjälä 
24859a55a620SVille Syrjälä 				if (hotplug_trigger) {
24869a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2487d04a492dSShashank Sharma 					found = true;
2488d04a492dSShashank Sharma 				}
2489e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
24909a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
24919a55a620SVille Syrjälä 
24929a55a620SVille Syrjälä 				if (hotplug_trigger) {
24939a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2494e32192e1STvrtko Ursulin 					found = true;
2495e32192e1STvrtko Ursulin 				}
2496e32192e1STvrtko Ursulin 			}
2497d04a492dSShashank Sharma 
249870bfb307SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
249970bfb307SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
250091d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25019e63743eSShashank Sharma 				found = true;
25029e63743eSShashank Sharma 			}
25039e63743eSShashank Sharma 
2504373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
25059a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
25069a55a620SVille Syrjälä 
25079a55a620SVille Syrjälä 				if (te_trigger) {
25089a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
250900acb329SVandita Kulkarni 					found = true;
251000acb329SVandita Kulkarni 				}
251100acb329SVandita Kulkarni 			}
251200acb329SVandita Kulkarni 
2513d04a492dSShashank Sharma 			if (!found)
251400376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
251500376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
25166d766f02SDaniel Vetter 		}
251738cc46d7SOscar Mateo 		else
251800376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
251900376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
25206d766f02SDaniel Vetter 	}
25216d766f02SDaniel Vetter 
2522055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2523fd3a4024SDaniel Vetter 		u32 fault_errors;
2524abd58f01SBen Widawsky 
2525c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2526c42664ccSDaniel Vetter 			continue;
2527c42664ccSDaniel Vetter 
25282939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2529e32192e1STvrtko Ursulin 		if (!iir) {
253000376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
253100376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2532e32192e1STvrtko Ursulin 			continue;
2533e32192e1STvrtko Ursulin 		}
2534770de83dSDamien Lespiau 
2535e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25362939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2537e32192e1STvrtko Ursulin 
2538fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2539aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2540abd58f01SBen Widawsky 
2541cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25421288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25431288f9b0SKarthik B S 
2544e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
254591d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25460fbe7870SDaniel Vetter 
25478bcc0840SMatt Roper 		if (iir & gen8_de_pipe_underrun_mask(dev_priv))
2548e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
254938d83c96SDaniel Vetter 
25505270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2551770de83dSDamien Lespiau 		if (fault_errors)
255200376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
255300376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
255430100f2bSDaniel Vetter 				pipe_name(pipe),
2555e32192e1STvrtko Ursulin 				fault_errors);
2556abd58f01SBen Widawsky 	}
2557abd58f01SBen Widawsky 
255891d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2559266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
256092d03a80SDaniel Vetter 		/*
256192d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
256292d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
256392d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
256492d03a80SDaniel Vetter 		 */
25652939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2566e32192e1STvrtko Ursulin 		if (iir) {
25672939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
256892d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25696dbf30ceSVille Syrjälä 
257058676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
257158676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2572c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
257391d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25746dbf30ceSVille Syrjälä 			else
257591d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25762dfb0b81SJani Nikula 		} else {
25772dfb0b81SJani Nikula 			/*
25782dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25792dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25802dfb0b81SJani Nikula 			 */
258100376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
258200376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25832dfb0b81SJani Nikula 		}
258492d03a80SDaniel Vetter 	}
258592d03a80SDaniel Vetter 
2586f11a0f46STvrtko Ursulin 	return ret;
2587f11a0f46STvrtko Ursulin }
2588f11a0f46STvrtko Ursulin 
25894376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
25904376b9c9SMika Kuoppala {
25914376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
25924376b9c9SMika Kuoppala 
25934376b9c9SMika Kuoppala 	/*
25944376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
25954376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
25964376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
25974376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
25984376b9c9SMika Kuoppala 	 */
25994376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
26004376b9c9SMika Kuoppala }
26014376b9c9SMika Kuoppala 
26024376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
26034376b9c9SMika Kuoppala {
26044376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
26054376b9c9SMika Kuoppala }
26064376b9c9SMika Kuoppala 
2607f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2608f11a0f46STvrtko Ursulin {
2609b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
261025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2611f11a0f46STvrtko Ursulin 	u32 master_ctl;
2612f11a0f46STvrtko Ursulin 
2613f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2614f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2615f11a0f46STvrtko Ursulin 
26164376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
26174376b9c9SMika Kuoppala 	if (!master_ctl) {
26184376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2619f11a0f46STvrtko Ursulin 		return IRQ_NONE;
26204376b9c9SMika Kuoppala 	}
2621f11a0f46STvrtko Ursulin 
26226cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26232cbc876dSMichał Winiarski 	gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
2624f0fd96f5SChris Wilson 
2625f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2626f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26279102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
262855ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26299102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2630f0fd96f5SChris Wilson 	}
2631f11a0f46STvrtko Ursulin 
26324376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2633abd58f01SBen Widawsky 
26349c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26359c6508b9SThomas Gleixner 
263655ef72f2SChris Wilson 	return IRQ_HANDLED;
2637abd58f01SBen Widawsky }
2638abd58f01SBen Widawsky 
263951951ae7SMika Kuoppala static u32
2640ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_ack(struct drm_i915_private *i915, const u32 master_ctl)
2641df0d28c1SDhinakaran Pandiyan {
2642ddcf980fSAnusha Srivatsa 	void __iomem * const regs = i915->uncore.regs;
26437a909383SChris Wilson 	u32 iir;
2644df0d28c1SDhinakaran Pandiyan 
2645df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26467a909383SChris Wilson 		return 0;
2647df0d28c1SDhinakaran Pandiyan 
26487a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26497a909383SChris Wilson 	if (likely(iir))
26507a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26517a909383SChris Wilson 
26527a909383SChris Wilson 	return iir;
2653df0d28c1SDhinakaran Pandiyan }
2654df0d28c1SDhinakaran Pandiyan 
2655df0d28c1SDhinakaran Pandiyan static void
2656ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(struct drm_i915_private *i915, const u32 iir)
2657df0d28c1SDhinakaran Pandiyan {
2658df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
2659ddcf980fSAnusha Srivatsa 		intel_opregion_asle_intr(i915);
2660df0d28c1SDhinakaran Pandiyan }
2661df0d28c1SDhinakaran Pandiyan 
266281067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
266381067b71SMika Kuoppala {
266481067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
266581067b71SMika Kuoppala 
266681067b71SMika Kuoppala 	/*
266781067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
266881067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
266981067b71SMika Kuoppala 	 * New indications can and will light up during processing,
267081067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
267181067b71SMika Kuoppala 	 */
267281067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
267381067b71SMika Kuoppala }
267481067b71SMika Kuoppala 
267581067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
267681067b71SMika Kuoppala {
267781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
267881067b71SMika Kuoppala }
267981067b71SMika Kuoppala 
2680a3265d85SMatt Roper static void
2681a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2682a3265d85SMatt Roper {
2683a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2684a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2685a3265d85SMatt Roper 
2686a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2687a3265d85SMatt Roper 	/*
2688a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2689a3265d85SMatt Roper 	 * for the display related bits.
2690a3265d85SMatt Roper 	 */
2691a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2692a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2693a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2694a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2695a3265d85SMatt Roper 
2696a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2697a3265d85SMatt Roper }
2698a3265d85SMatt Roper 
269922e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg)
270051951ae7SMika Kuoppala {
270122e26af7SPaulo Zanoni 	struct drm_i915_private *i915 = arg;
270225286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
27032cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
270451951ae7SMika Kuoppala 	u32 master_ctl;
2705df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
270651951ae7SMika Kuoppala 
270751951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
270851951ae7SMika Kuoppala 		return IRQ_NONE;
270951951ae7SMika Kuoppala 
271022e26af7SPaulo Zanoni 	master_ctl = gen11_master_intr_disable(regs);
271181067b71SMika Kuoppala 	if (!master_ctl) {
271222e26af7SPaulo Zanoni 		gen11_master_intr_enable(regs);
271351951ae7SMika Kuoppala 		return IRQ_NONE;
271481067b71SMika Kuoppala 	}
271551951ae7SMika Kuoppala 
27166cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
27179b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
271851951ae7SMika Kuoppala 
271951951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2720a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2721a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
272251951ae7SMika Kuoppala 
2723ddcf980fSAnusha Srivatsa 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
2724df0d28c1SDhinakaran Pandiyan 
272522e26af7SPaulo Zanoni 	gen11_master_intr_enable(regs);
272651951ae7SMika Kuoppala 
2727ddcf980fSAnusha Srivatsa 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
2728df0d28c1SDhinakaran Pandiyan 
27299c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27309c6508b9SThomas Gleixner 
273151951ae7SMika Kuoppala 	return IRQ_HANDLED;
273251951ae7SMika Kuoppala }
273351951ae7SMika Kuoppala 
273422e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs)
273597b492f5SLucas De Marchi {
273697b492f5SLucas De Marchi 	u32 val;
273797b492f5SLucas De Marchi 
273897b492f5SLucas De Marchi 	/* First disable interrupts */
273922e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0);
274097b492f5SLucas De Marchi 
274197b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
274222e26af7SPaulo Zanoni 	val = raw_reg_read(regs, DG1_MSTR_TILE_INTR);
274397b492f5SLucas De Marchi 	if (unlikely(!val))
274497b492f5SLucas De Marchi 		return 0;
274597b492f5SLucas De Marchi 
274622e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, val);
274797b492f5SLucas De Marchi 
274897b492f5SLucas De Marchi 	return val;
274997b492f5SLucas De Marchi }
275097b492f5SLucas De Marchi 
275197b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
275297b492f5SLucas De Marchi {
275322e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ);
275497b492f5SLucas De Marchi }
275597b492f5SLucas De Marchi 
275697b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
275797b492f5SLucas De Marchi {
275822e26af7SPaulo Zanoni 	struct drm_i915_private * const i915 = arg;
27592cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
2760fd4d7904SPaulo Zanoni 	void __iomem * const regs = gt->uncore->regs;
276122e26af7SPaulo Zanoni 	u32 master_tile_ctl, master_ctl;
276222e26af7SPaulo Zanoni 	u32 gu_misc_iir;
276322e26af7SPaulo Zanoni 
276422e26af7SPaulo Zanoni 	if (!intel_irqs_enabled(i915))
276522e26af7SPaulo Zanoni 		return IRQ_NONE;
276622e26af7SPaulo Zanoni 
276722e26af7SPaulo Zanoni 	master_tile_ctl = dg1_master_intr_disable(regs);
276822e26af7SPaulo Zanoni 	if (!master_tile_ctl) {
276922e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
277022e26af7SPaulo Zanoni 		return IRQ_NONE;
277122e26af7SPaulo Zanoni 	}
277222e26af7SPaulo Zanoni 
277322e26af7SPaulo Zanoni 	/* FIXME: we only support tile 0 for now. */
277422e26af7SPaulo Zanoni 	if (master_tile_ctl & DG1_MSTR_TILE(0)) {
277522e26af7SPaulo Zanoni 		master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
277622e26af7SPaulo Zanoni 		raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl);
277722e26af7SPaulo Zanoni 	} else {
2778*a10234fdSTvrtko Ursulin 		drm_err(&i915->drm, "Tile not supported: 0x%08x\n",
2779*a10234fdSTvrtko Ursulin 			master_tile_ctl);
278022e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
278122e26af7SPaulo Zanoni 		return IRQ_NONE;
278222e26af7SPaulo Zanoni 	}
278322e26af7SPaulo Zanoni 
278422e26af7SPaulo Zanoni 	gen11_gt_irq_handler(gt, master_ctl);
278522e26af7SPaulo Zanoni 
278622e26af7SPaulo Zanoni 	if (master_ctl & GEN11_DISPLAY_IRQ)
278722e26af7SPaulo Zanoni 		gen11_display_irq_handler(i915);
278822e26af7SPaulo Zanoni 
2789ddcf980fSAnusha Srivatsa 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
279022e26af7SPaulo Zanoni 
279122e26af7SPaulo Zanoni 	dg1_master_intr_enable(regs);
279222e26af7SPaulo Zanoni 
2793ddcf980fSAnusha Srivatsa 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
279422e26af7SPaulo Zanoni 
279522e26af7SPaulo Zanoni 	pmu_irq_stats(i915, IRQ_HANDLED);
279622e26af7SPaulo Zanoni 
279722e26af7SPaulo Zanoni 	return IRQ_HANDLED;
279897b492f5SLucas De Marchi }
279997b492f5SLucas De Marchi 
280042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
280142f52ef8SKeith Packard  * we use as a pipe index
280242f52ef8SKeith Packard  */
280308fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
28040a3e67a4SJesse Barnes {
280508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
280608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2807e9d21d7fSKeith Packard 	unsigned long irqflags;
280871e0ffa5SJesse Barnes 
28091ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
281086e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
281186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
281286e83e35SChris Wilson 
281386e83e35SChris Wilson 	return 0;
281486e83e35SChris Wilson }
281586e83e35SChris Wilson 
28167d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2817d938da6bSVille Syrjälä {
281808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2819d938da6bSVille Syrjälä 
28207d423af9SVille Syrjälä 	/*
28217d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
28227d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
28237d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
28247d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
28257d423af9SVille Syrjälä 	 */
28267d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
28272939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2828d938da6bSVille Syrjälä 
282908fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2830d938da6bSVille Syrjälä }
2831d938da6bSVille Syrjälä 
283208fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
283386e83e35SChris Wilson {
283408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
283508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
283686e83e35SChris Wilson 	unsigned long irqflags;
283786e83e35SChris Wilson 
283886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28397c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2840755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28411ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28428692d00eSChris Wilson 
28430a3e67a4SJesse Barnes 	return 0;
28440a3e67a4SJesse Barnes }
28450a3e67a4SJesse Barnes 
284608fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2847f796cf8fSJesse Barnes {
284808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
284908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2850f796cf8fSJesse Barnes 	unsigned long irqflags;
2851373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
285286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2853f796cf8fSJesse Barnes 
2854f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2855fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2856b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2857b1f14ad0SJesse Barnes 
28582e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28592e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28602e8bf223SDhinakaran Pandiyan 	 */
28612e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
286208fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28632e8bf223SDhinakaran Pandiyan 
2864b1f14ad0SJesse Barnes 	return 0;
2865b1f14ad0SJesse Barnes }
2866b1f14ad0SJesse Barnes 
28679c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28689c9e97c4SVandita Kulkarni 				   bool enable)
28699c9e97c4SVandita Kulkarni {
28709c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
28719c9e97c4SVandita Kulkarni 	enum port port;
28729c9e97c4SVandita Kulkarni 
28739c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
28749c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
28759c9e97c4SVandita Kulkarni 		return false;
28769c9e97c4SVandita Kulkarni 
28779c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
28789c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
28799c9e97c4SVandita Kulkarni 		port = PORT_B;
28809c9e97c4SVandita Kulkarni 	else
28819c9e97c4SVandita Kulkarni 		port = PORT_A;
28829c9e97c4SVandita Kulkarni 
28838cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_MASK_REG(port), DSI_TE_EVENT,
28848cee664dSAndrzej Hajda 			 enable ? 0 : DSI_TE_EVENT);
28859c9e97c4SVandita Kulkarni 
28868cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0);
28879c9e97c4SVandita Kulkarni 
28889c9e97c4SVandita Kulkarni 	return true;
28899c9e97c4SVandita Kulkarni }
28909c9e97c4SVandita Kulkarni 
2891f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc)
2892abd58f01SBen Widawsky {
2893f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2894f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2895f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2896abd58f01SBen Widawsky 	unsigned long irqflags;
2897abd58f01SBen Widawsky 
2898f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, true))
28999c9e97c4SVandita Kulkarni 		return 0;
29009c9e97c4SVandita Kulkarni 
2901abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2902013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2903abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2904013d3752SVille Syrjälä 
29052e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
29062e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
29072e8bf223SDhinakaran Pandiyan 	 */
29082e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
2909f15f01a7SVille Syrjälä 		drm_crtc_vblank_restore(&crtc->base);
29102e8bf223SDhinakaran Pandiyan 
2911abd58f01SBen Widawsky 	return 0;
2912abd58f01SBen Widawsky }
2913abd58f01SBen Widawsky 
291442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
291542f52ef8SKeith Packard  * we use as a pipe index
291642f52ef8SKeith Packard  */
291708fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
291886e83e35SChris Wilson {
291908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
292186e83e35SChris Wilson 	unsigned long irqflags;
292286e83e35SChris Wilson 
292386e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
292486e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
292586e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
292686e83e35SChris Wilson }
292786e83e35SChris Wilson 
29287d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2929d938da6bSVille Syrjälä {
293008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2931d938da6bSVille Syrjälä 
293208fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2933d938da6bSVille Syrjälä 
29347d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29352939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2936d938da6bSVille Syrjälä }
2937d938da6bSVille Syrjälä 
293808fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29390a3e67a4SJesse Barnes {
294008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
294108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2942e9d21d7fSKeith Packard 	unsigned long irqflags;
29430a3e67a4SJesse Barnes 
29441ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29457c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2946755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29471ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29480a3e67a4SJesse Barnes }
29490a3e67a4SJesse Barnes 
295008fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2951f796cf8fSJesse Barnes {
295208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
295308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2954f796cf8fSJesse Barnes 	unsigned long irqflags;
2955373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
295686e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2957f796cf8fSJesse Barnes 
2958f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2959fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2960b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2961b1f14ad0SJesse Barnes }
2962b1f14ad0SJesse Barnes 
2963f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc)
2964abd58f01SBen Widawsky {
2965f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2966f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2967f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2968abd58f01SBen Widawsky 	unsigned long irqflags;
2969abd58f01SBen Widawsky 
2970f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, false))
29719c9e97c4SVandita Kulkarni 		return;
29729c9e97c4SVandita Kulkarni 
2973abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2974013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2975abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2976abd58f01SBen Widawsky }
2977abd58f01SBen Widawsky 
2978b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
297991738a95SPaulo Zanoni {
2980b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2981b16b2a2fSPaulo Zanoni 
29826e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
298391738a95SPaulo Zanoni 		return;
298491738a95SPaulo Zanoni 
2985b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2986105b122eSPaulo Zanoni 
29876e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
29882939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
2989622364b6SPaulo Zanoni }
2990105b122eSPaulo Zanoni 
299170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
299270591a41SVille Syrjälä {
2993b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2994b16b2a2fSPaulo Zanoni 
299571b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2996f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
299771b8b41dSVille Syrjälä 	else
29987d938bc0SVille Syrjälä 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_VLV);
299971b8b41dSVille Syrjälä 
3000ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
30018cee664dSAndrzej Hajda 	intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0);
300270591a41SVille Syrjälä 
300344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
300470591a41SVille Syrjälä 
3005b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
30068bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
300770591a41SVille Syrjälä }
300870591a41SVille Syrjälä 
30098bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30108bb61306SVille Syrjälä {
3011b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3012b16b2a2fSPaulo Zanoni 
30138bb61306SVille Syrjälä 	u32 pipestat_mask;
30149ab981f2SVille Syrjälä 	u32 enable_mask;
30158bb61306SVille Syrjälä 	enum pipe pipe;
30168bb61306SVille Syrjälä 
3017842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30188bb61306SVille Syrjälä 
30198bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30208bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30218bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30228bb61306SVille Syrjälä 
30239ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30248bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3025ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3026ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3027ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3028ebf5f921SVille Syrjälä 
30298bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3030ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3031ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30326b7eafc1SVille Syrjälä 
303348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30346b7eafc1SVille Syrjälä 
30359ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30368bb61306SVille Syrjälä 
3037b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30388bb61306SVille Syrjälä }
30398bb61306SVille Syrjälä 
30408bb61306SVille Syrjälä /* drm_dma.h hooks
30418bb61306SVille Syrjälä */
30429eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30438bb61306SVille Syrjälä {
3044b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30458bb61306SVille Syrjälä 
3046b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3047e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3048e44adb5dSChris Wilson 
3049651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) == 7)
3050f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30518bb61306SVille Syrjälä 
3052fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3053f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3054f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3055fc340442SDaniel Vetter 	}
3056fc340442SDaniel Vetter 
30572cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30588bb61306SVille Syrjälä 
3059b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30608bb61306SVille Syrjälä }
30618bb61306SVille Syrjälä 
3062b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
30637e231dbeSJesse Barnes {
30642939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30652939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
306634c7b8a7SVille Syrjälä 
30672cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30687e231dbeSJesse Barnes 
3069ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30709918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
307170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3072ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30737e231dbeSJesse Barnes }
30747e231dbeSJesse Barnes 
3075a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv)
3076abd58f01SBen Widawsky {
3077b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3078d048a268SVille Syrjälä 	enum pipe pipe;
3079abd58f01SBen Widawsky 
3080a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3081a844cfbeSJosé Roberto de Souza 		return;
3082abd58f01SBen Widawsky 
3083f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3084f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3085e04f7eceSVille Syrjälä 
3086055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3087f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3088813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3089b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3090abd58f01SBen Widawsky 
3091b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3092b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3093a844cfbeSJosé Roberto de Souza }
3094a844cfbeSJosé Roberto de Souza 
3095a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3096a844cfbeSJosé Roberto de Souza {
3097a844cfbeSJosé Roberto de Souza 	struct intel_uncore *uncore = &dev_priv->uncore;
3098a844cfbeSJosé Roberto de Souza 
3099e58c2cacSAndrzej Hajda 	gen8_master_intr_disable(uncore->regs);
3100a844cfbeSJosé Roberto de Souza 
31012cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
3102a844cfbeSJosé Roberto de Souza 	gen8_display_irq_reset(dev_priv);
3103b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3104abd58f01SBen Widawsky 
31056e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3106b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
310759b7cb44STejas Upadhyay 
3108abd58f01SBen Widawsky }
3109abd58f01SBen Widawsky 
3110a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
311151951ae7SMika Kuoppala {
3112b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3113d048a268SVille Syrjälä 	enum pipe pipe;
3114562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3115562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
311651951ae7SMika Kuoppala 
3117a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3118a844cfbeSJosé Roberto de Souza 		return;
3119a844cfbeSJosé Roberto de Souza 
3120f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
312151951ae7SMika Kuoppala 
3122373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
31238241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31248241cfbeSJosé Roberto de Souza 
3125562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31268241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31278241cfbeSJosé Roberto de Souza 
31288241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31298241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31308241cfbeSJosé Roberto de Souza 				continue;
31318241cfbeSJosé Roberto de Souza 
31328241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31338241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31348241cfbeSJosé Roberto de Souza 		}
31358241cfbeSJosé Roberto de Souza 	} else {
3136f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3137f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31388241cfbeSJosé Roberto de Souza 	}
313962819dfdSJosé Roberto de Souza 
314051951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
314151951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
314251951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3143b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
314451951ae7SMika Kuoppala 
3145b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3146b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3147b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
314831604222SAnusha Srivatsa 
314929b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3150b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
315151951ae7SMika Kuoppala }
315251951ae7SMika Kuoppala 
3153a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3154a3265d85SMatt Roper {
31552cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3156fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3157a3265d85SMatt Roper 
3158a3265d85SMatt Roper 	gen11_master_intr_disable(dev_priv->uncore.regs);
3159a3265d85SMatt Roper 
3160fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
3161a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3162a3265d85SMatt Roper 
3163a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3164a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3165a3265d85SMatt Roper }
3166a3265d85SMatt Roper 
316722e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv)
316822e26af7SPaulo Zanoni {
31692cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3170fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
317122e26af7SPaulo Zanoni 
317222e26af7SPaulo Zanoni 	dg1_master_intr_disable(dev_priv->uncore.regs);
317322e26af7SPaulo Zanoni 
3174fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
317522e26af7SPaulo Zanoni 	gen11_display_irq_reset(dev_priv);
317622e26af7SPaulo Zanoni 
317722e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
317822e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
317922e26af7SPaulo Zanoni }
318022e26af7SPaulo Zanoni 
31814c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3182001bd2cbSImre Deak 				     u8 pipe_mask)
3183d49bdb0eSPaulo Zanoni {
3184b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
31858bcc0840SMatt Roper 	u32 extra_ier = GEN8_PIPE_VBLANK |
31868bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3187cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
31886831f3e3SVille Syrjälä 	enum pipe pipe;
3189d49bdb0eSPaulo Zanoni 
319013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31919dfe2e3aSImre Deak 
31929dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31939dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31949dfe2e3aSImre Deak 		return;
31959dfe2e3aSImre Deak 	}
31969dfe2e3aSImre Deak 
31976831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3198b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
31996831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
32006831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
32019dfe2e3aSImre Deak 
320213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3203d49bdb0eSPaulo Zanoni }
3204d49bdb0eSPaulo Zanoni 
3205aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3206001bd2cbSImre Deak 				     u8 pipe_mask)
3207aae8ba84SVille Syrjälä {
3208b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32096831f3e3SVille Syrjälä 	enum pipe pipe;
32106831f3e3SVille Syrjälä 
3211aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32129dfe2e3aSImre Deak 
32139dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32149dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32159dfe2e3aSImre Deak 		return;
32169dfe2e3aSImre Deak 	}
32179dfe2e3aSImre Deak 
32186831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3219b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
32209dfe2e3aSImre Deak 
3221aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3222aae8ba84SVille Syrjälä 
3223aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3224315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3225aae8ba84SVille Syrjälä }
3226aae8ba84SVille Syrjälä 
3227b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
322843f328d7SVille Syrjälä {
3229b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
323043f328d7SVille Syrjälä 
3231e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, GEN8_MASTER_IRQ, 0);
32322939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
323343f328d7SVille Syrjälä 
32342cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
323543f328d7SVille Syrjälä 
3236b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
323743f328d7SVille Syrjälä 
3238ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32399918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
324070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3241ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
324243f328d7SVille Syrjälä }
324343f328d7SVille Syrjälä 
32442ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32452ea63927SVille Syrjälä 			       enum hpd_pin pin)
32462ea63927SVille Syrjälä {
32472ea63927SVille Syrjälä 	switch (pin) {
32482ea63927SVille Syrjälä 	case HPD_PORT_A:
32492ea63927SVille Syrjälä 		/*
32502ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32512ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32522ea63927SVille Syrjälä 		 */
32532ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32542ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32552ea63927SVille Syrjälä 	case HPD_PORT_B:
32562ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32572ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32582ea63927SVille Syrjälä 	case HPD_PORT_C:
32592ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32602ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32612ea63927SVille Syrjälä 	case HPD_PORT_D:
32622ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32632ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32642ea63927SVille Syrjälä 	default:
32652ea63927SVille Syrjälä 		return 0;
32662ea63927SVille Syrjälä 	}
32672ea63927SVille Syrjälä }
32682ea63927SVille Syrjälä 
32691a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32701a56b1a2SImre Deak {
32711a56b1a2SImre Deak 	/*
32721a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32731a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32741a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32751a56b1a2SImre Deak 	 */
32768cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
32778cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
32782ea63927SVille Syrjälä 			 PORTB_HOTPLUG_ENABLE |
32792ea63927SVille Syrjälä 			 PORTC_HOTPLUG_ENABLE |
32802ea63927SVille Syrjälä 			 PORTD_HOTPLUG_ENABLE |
32812ea63927SVille Syrjälä 			 PORTB_PULSE_DURATION_MASK |
32821a56b1a2SImre Deak 			 PORTC_PULSE_DURATION_MASK |
32838cee664dSAndrzej Hajda 			 PORTD_PULSE_DURATION_MASK,
32848cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables));
32851a56b1a2SImre Deak }
32861a56b1a2SImre Deak 
328791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
328882a28bcfSDaniel Vetter {
32891a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
329082a28bcfSDaniel Vetter 
32915a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
32925a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
329382a28bcfSDaniel Vetter 
3294fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
329582a28bcfSDaniel Vetter 
32961a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32976dbf30ceSVille Syrjälä }
329826951cafSXiong Zhang 
32992ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
33002ea63927SVille Syrjälä 				   enum hpd_pin pin)
33012ea63927SVille Syrjälä {
33022ea63927SVille Syrjälä 	switch (pin) {
33032ea63927SVille Syrjälä 	case HPD_PORT_A:
33042ea63927SVille Syrjälä 	case HPD_PORT_B:
33052ea63927SVille Syrjälä 	case HPD_PORT_C:
33062ea63927SVille Syrjälä 	case HPD_PORT_D:
33072ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
33082ea63927SVille Syrjälä 	default:
33092ea63927SVille Syrjälä 		return 0;
33102ea63927SVille Syrjälä 	}
33112ea63927SVille Syrjälä }
33122ea63927SVille Syrjälä 
33132ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
33142ea63927SVille Syrjälä 				  enum hpd_pin pin)
33152ea63927SVille Syrjälä {
33162ea63927SVille Syrjälä 	switch (pin) {
33172ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33182ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33192ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33202ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33212ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33222ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33232ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
33242ea63927SVille Syrjälä 	default:
33252ea63927SVille Syrjälä 		return 0;
33262ea63927SVille Syrjälä 	}
33272ea63927SVille Syrjälä }
33282ea63927SVille Syrjälä 
33292ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
333031604222SAnusha Srivatsa {
33318cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI,
33328cee664dSAndrzej Hajda 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33332ea63927SVille Syrjälä 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33342ea63927SVille Syrjälä 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33358cee664dSAndrzej Hajda 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D),
33368cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables));
333731604222SAnusha Srivatsa }
3338815f4ef2SVille Syrjälä 
33392ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3340815f4ef2SVille Syrjälä {
33418cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC,
33428cee664dSAndrzej Hajda 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33432ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33442ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33452ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33462ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33478cee664dSAndrzej Hajda 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC6),
33488cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables));
33498ef7e340SMatt Roper }
335031604222SAnusha Srivatsa 
33512ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
335231604222SAnusha Srivatsa {
335331604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
335431604222SAnusha Srivatsa 
33555a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
33565a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
335731604222SAnusha Srivatsa 
3358f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
33592939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3360f49108d0SMatt Roper 
336131604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
336231604222SAnusha Srivatsa 
33632ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
33642ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
336552dfdba0SLucas De Marchi }
336652dfdba0SLucas De Marchi 
33672ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33682ea63927SVille Syrjälä 				 enum hpd_pin pin)
33698ef7e340SMatt Roper {
33702ea63927SVille Syrjälä 	switch (pin) {
33712ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33722ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33732ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33742ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33752ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33762ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33772ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
33782ea63927SVille Syrjälä 	default:
33792ea63927SVille Syrjälä 		return 0;
338031604222SAnusha Srivatsa 	}
3381943682e3SMatt Roper }
3382943682e3SMatt Roper 
338371690148SGustavo Sousa static void dg1_hpd_invert(struct drm_i915_private *i915)
3384229f31e2SLucas De Marchi {
338571690148SGustavo Sousa 	u32 val = (INVERT_DDIA_HPD |
3386b18c1eb9SClinton A Taylor 		   INVERT_DDIB_HPD |
3387b18c1eb9SClinton A Taylor 		   INVERT_DDIC_HPD |
3388b18c1eb9SClinton A Taylor 		   INVERT_DDID_HPD);
338971690148SGustavo Sousa 	intel_uncore_rmw(&i915->uncore, SOUTH_CHICKEN1, 0, val);
339071690148SGustavo Sousa }
3391b18c1eb9SClinton A Taylor 
339271690148SGustavo Sousa static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
339371690148SGustavo Sousa {
339471690148SGustavo Sousa 	dg1_hpd_invert(dev_priv);
33952ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3396229f31e2SLucas De Marchi }
3397229f31e2SLucas De Marchi 
339852c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3399121e758eSDhinakaran Pandiyan {
34008cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL,
34018cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34025b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34035b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34045b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34055b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34068cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6),
34078cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables));
340852c7f5f1SVille Syrjälä }
340952c7f5f1SVille Syrjälä 
341052c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
341152c7f5f1SVille Syrjälä {
34128cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL,
34138cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34145b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34155b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34165b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34175b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34188cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6),
34198cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables));
3420121e758eSDhinakaran Pandiyan }
3421121e758eSDhinakaran Pandiyan 
3422121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3423121e758eSDhinakaran Pandiyan {
3424121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3425121e758eSDhinakaran Pandiyan 
34265a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
34275a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
3428121e758eSDhinakaran Pandiyan 
34298cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_DE_HPD_IMR, hotplug_irqs,
34308cee664dSAndrzej Hajda 			 ~enabled_irqs & hotplug_irqs);
34312939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3432121e758eSDhinakaran Pandiyan 
343352c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
343452c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
343531604222SAnusha Srivatsa 
34362ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34372ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34382ea63927SVille Syrjälä }
34392ea63927SVille Syrjälä 
34402ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34412ea63927SVille Syrjälä 			       enum hpd_pin pin)
34422ea63927SVille Syrjälä {
34432ea63927SVille Syrjälä 	switch (pin) {
34442ea63927SVille Syrjälä 	case HPD_PORT_A:
34452ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34462ea63927SVille Syrjälä 	case HPD_PORT_B:
34472ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
34482ea63927SVille Syrjälä 	case HPD_PORT_C:
34492ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
34502ea63927SVille Syrjälä 	case HPD_PORT_D:
34512ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
34522ea63927SVille Syrjälä 	default:
34532ea63927SVille Syrjälä 		return 0;
34542ea63927SVille Syrjälä 	}
34552ea63927SVille Syrjälä }
34562ea63927SVille Syrjälä 
34572ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
34582ea63927SVille Syrjälä 				enum hpd_pin pin)
34592ea63927SVille Syrjälä {
34602ea63927SVille Syrjälä 	switch (pin) {
34612ea63927SVille Syrjälä 	case HPD_PORT_E:
34622ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34632ea63927SVille Syrjälä 	default:
34642ea63927SVille Syrjälä 		return 0;
34652ea63927SVille Syrjälä 	}
3466121e758eSDhinakaran Pandiyan }
3467121e758eSDhinakaran Pandiyan 
34682a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34692a57d9ccSImre Deak {
34703b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34713b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34728cee664dSAndrzej Hajda 		intel_uncore_rmw(&dev_priv->uncore, SOUTH_CHICKEN1, CHASSIS_CLK_REQ_DURATION_MASK,
34738cee664dSAndrzej Hajda 				 CHASSIS_CLK_REQ_DURATION(0xf));
34743b92e263SRodrigo Vivi 	}
34752a57d9ccSImre Deak 
34762a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
34778cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
34788cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
34792a57d9ccSImre Deak 			 PORTB_HOTPLUG_ENABLE |
34802a57d9ccSImre Deak 			 PORTC_HOTPLUG_ENABLE |
34818cee664dSAndrzej Hajda 			 PORTD_HOTPLUG_ENABLE,
34828cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables));
34832a57d9ccSImre Deak 
34848cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, PORTE_HOTPLUG_ENABLE,
34858cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables));
34862a57d9ccSImre Deak }
34872a57d9ccSImre Deak 
348891d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34896dbf30ceSVille Syrjälä {
34902a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34916dbf30ceSVille Syrjälä 
3492f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
34932939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3494f49108d0SMatt Roper 
34955a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
34965a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
34976dbf30ceSVille Syrjälä 
34986dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34996dbf30ceSVille Syrjälä 
35002a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
350126951cafSXiong Zhang }
35027fe0b973SKeith Packard 
35032ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
35042ea63927SVille Syrjälä 			       enum hpd_pin pin)
35052ea63927SVille Syrjälä {
35062ea63927SVille Syrjälä 	switch (pin) {
35072ea63927SVille Syrjälä 	case HPD_PORT_A:
35082ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
35092ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
35102ea63927SVille Syrjälä 	default:
35112ea63927SVille Syrjälä 		return 0;
35122ea63927SVille Syrjälä 	}
35132ea63927SVille Syrjälä }
35142ea63927SVille Syrjälä 
35151a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35161a56b1a2SImre Deak {
35171a56b1a2SImre Deak 	/*
35181a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35191a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35201a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35211a56b1a2SImre Deak 	 */
35228cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL,
35238cee664dSAndrzej Hajda 			 DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_MASK,
35248cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables));
35251a56b1a2SImre Deak }
35261a56b1a2SImre Deak 
352791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3528e4ce95aaSVille Syrjälä {
35291a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3530e4ce95aaSVille Syrjälä 
35315a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35325a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35333a3b3c7dSVille Syrjälä 
3534373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35353a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35366d3144ebSVille Syrjälä 	else
35373a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3538e4ce95aaSVille Syrjälä 
35391a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3540e4ce95aaSVille Syrjälä 
354191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3542e4ce95aaSVille Syrjälä }
3543e4ce95aaSVille Syrjälä 
35442ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
35452ea63927SVille Syrjälä 			       enum hpd_pin pin)
35462ea63927SVille Syrjälä {
35472ea63927SVille Syrjälä 	u32 hotplug;
35482ea63927SVille Syrjälä 
35492ea63927SVille Syrjälä 	switch (pin) {
35502ea63927SVille Syrjälä 	case HPD_PORT_A:
35512ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35522ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
35532ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
35542ea63927SVille Syrjälä 		return hotplug;
35552ea63927SVille Syrjälä 	case HPD_PORT_B:
35562ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
35572ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
35582ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
35592ea63927SVille Syrjälä 		return hotplug;
35602ea63927SVille Syrjälä 	case HPD_PORT_C:
35612ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
35622ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
35632ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
35642ea63927SVille Syrjälä 		return hotplug;
35652ea63927SVille Syrjälä 	default:
35662ea63927SVille Syrjälä 		return 0;
35672ea63927SVille Syrjälä 	}
35682ea63927SVille Syrjälä }
35692ea63927SVille Syrjälä 
35702ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3571e0a20ad7SShashank Sharma {
35728cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
35738cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
35742a57d9ccSImre Deak 			 PORTB_HOTPLUG_ENABLE |
35752ea63927SVille Syrjälä 			 PORTC_HOTPLUG_ENABLE |
35768cee664dSAndrzej Hajda 			 BXT_DDI_HPD_INVERT_MASK,
35778cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables));
3578e0a20ad7SShashank Sharma }
3579e0a20ad7SShashank Sharma 
35802a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35812a57d9ccSImre Deak {
35822a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35832a57d9ccSImre Deak 
35845a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35855a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35862a57d9ccSImre Deak 
35872a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35882a57d9ccSImre Deak 
35892ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
35902a57d9ccSImre Deak }
35912a57d9ccSImre Deak 
3592a0a6d8cbSVille Syrjälä /*
3593a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3594a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3595a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3596a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3597a0a6d8cbSVille Syrjälä  *
3598a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3599a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3600a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3601a0a6d8cbSVille Syrjälä  * interrupts could still race.
3602a0a6d8cbSVille Syrjälä  */
3603b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3604d46da437SPaulo Zanoni {
3605a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
360682a28bcfSDaniel Vetter 	u32 mask;
3607d46da437SPaulo Zanoni 
36086e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3609692a04cfSDaniel Vetter 		return;
3610692a04cfSDaniel Vetter 
36116e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36125c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36134ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36145c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36154ebc6509SDhinakaran Pandiyan 	else
36164ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36178664281bSPaulo Zanoni 
3618a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3619d46da437SPaulo Zanoni }
3620d46da437SPaulo Zanoni 
36219eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3622036a4a7dSZhenyu Wang {
3623b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36248e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36258e76f8dcSPaulo Zanoni 
3626651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) >= 7) {
36278e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3628842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36298e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
363023bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36312a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
36322a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
36332a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
363423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36358e76f8dcSPaulo Zanoni 	} else {
36368e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3637842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3638842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3639c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3640e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
36414bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
36424bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3643e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36448e76f8dcSPaulo Zanoni 	}
3645036a4a7dSZhenyu Wang 
3646fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3647b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3648fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3649fc340442SDaniel Vetter 	}
3650fc340442SDaniel Vetter 
3651c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3652c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3653c6073d4cSVille Syrjälä 
36541ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3655036a4a7dSZhenyu Wang 
3656a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3657622364b6SPaulo Zanoni 
36582cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
3659a9922912SVille Syrjälä 
3660b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3661b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3662036a4a7dSZhenyu Wang }
3663036a4a7dSZhenyu Wang 
3664f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3665f8b79e58SImre Deak {
366667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3667f8b79e58SImre Deak 
3668f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3669f8b79e58SImre Deak 		return;
3670f8b79e58SImre Deak 
3671f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3672f8b79e58SImre Deak 
3673d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3674d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3675ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3676f8b79e58SImre Deak 	}
3677d6c69803SVille Syrjälä }
3678f8b79e58SImre Deak 
3679f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3680f8b79e58SImre Deak {
368167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3682f8b79e58SImre Deak 
3683f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3684f8b79e58SImre Deak 		return;
3685f8b79e58SImre Deak 
3686f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3687f8b79e58SImre Deak 
3688950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3689ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3690f8b79e58SImre Deak }
3691f8b79e58SImre Deak 
36920e6c9a9eSVille Syrjälä 
3693b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
36940e6c9a9eSVille Syrjälä {
36952cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
36967e231dbeSJesse Barnes 
3697ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36989918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3699ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3700ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3701ad22d106SVille Syrjälä 
37022939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37032939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
370420afbda2SDaniel Vetter }
370520afbda2SDaniel Vetter 
3706abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3707abd58f01SBen Widawsky {
3708b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3709b16b2a2fSPaulo Zanoni 
3710869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3711869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3712a9c287c9SJani Nikula 	u32 de_pipe_enables;
3713054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37143a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3715df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3716562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3717562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37183a3b3c7dSVille Syrjälä 	enum pipe pipe;
3719770de83dSDamien Lespiau 
3720a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3721a844cfbeSJosé Roberto de Souza 		return;
3722a844cfbeSJosé Roberto de Souza 
3723373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3724df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3725df0d28c1SDhinakaran Pandiyan 
372670bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37273a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3728a324fcacSRodrigo Vivi 
3729373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37309c9e97c4SVandita Kulkarni 		enum port port;
37319c9e97c4SVandita Kulkarni 
37329c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
37339c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
37349c9e97c4SVandita Kulkarni 	}
37359c9e97c4SVandita Kulkarni 
3736cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
37378bcc0840SMatt Roper 		GEN8_PIPE_VBLANK |
37388bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3739cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
37401288f9b0SKarthik B S 
37413a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
374270bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3743a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3744a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3745e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
37463a3b3c7dSVille Syrjälä 
3747373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
37488241cfbeSJosé Roberto de Souza 		enum transcoder trans;
37498241cfbeSJosé Roberto de Souza 
3750562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
37518241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
37528241cfbeSJosé Roberto de Souza 
37538241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
37548241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
37558241cfbeSJosé Roberto de Souza 				continue;
37568241cfbeSJosé Roberto de Souza 
37578241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
37588241cfbeSJosé Roberto de Souza 		}
37598241cfbeSJosé Roberto de Souza 	} else {
3760b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
37618241cfbeSJosé Roberto de Souza 	}
3762e04f7eceSVille Syrjälä 
37630a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
37640a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3765abd58f01SBen Widawsky 
3766f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3767813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3768b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3769813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
377035079899SPaulo Zanoni 					  de_pipe_enables);
37710a195c02SMika Kahola 	}
3772abd58f01SBen Widawsky 
3773b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3774b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
37752a57d9ccSImre Deak 
3776373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3777121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3778b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3779b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3780121e758eSDhinakaran Pandiyan 
3781b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3782b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3783abd58f01SBen Widawsky 	}
3784121e758eSDhinakaran Pandiyan }
3785abd58f01SBen Widawsky 
378659b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
378759b7cb44STejas Upadhyay {
378859b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
378959b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
379059b7cb44STejas Upadhyay 
379159b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
379259b7cb44STejas Upadhyay }
379359b7cb44STejas Upadhyay 
3794b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3795abd58f01SBen Widawsky {
379659b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
379759b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
379859b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3799a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3800622364b6SPaulo Zanoni 
38012cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
3802abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3803abd58f01SBen Widawsky 
380425286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3805abd58f01SBen Widawsky }
3806abd58f01SBen Widawsky 
3807a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv)
3808a844cfbeSJosé Roberto de Souza {
3809a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3810a844cfbeSJosé Roberto de Souza 		return;
3811a844cfbeSJosé Roberto de Souza 
3812a844cfbeSJosé Roberto de Souza 	gen8_de_irq_postinstall(dev_priv);
3813a844cfbeSJosé Roberto de Souza 
3814a844cfbeSJosé Roberto de Souza 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
3815a844cfbeSJosé Roberto de Souza 			   GEN11_DISPLAY_IRQ_ENABLE);
3816a844cfbeSJosé Roberto de Souza }
381731604222SAnusha Srivatsa 
3818b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
381951951ae7SMika Kuoppala {
38202cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3821fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3822df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
382351951ae7SMika Kuoppala 
382429b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3825b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
382631604222SAnusha Srivatsa 
3827fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
3828a844cfbeSJosé Roberto de Souza 	gen11_de_irq_postinstall(dev_priv);
382951951ae7SMika Kuoppala 
3830b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3831df0d28c1SDhinakaran Pandiyan 
38329b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
38332939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
383451951ae7SMika Kuoppala }
383522e26af7SPaulo Zanoni 
383622e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv)
383722e26af7SPaulo Zanoni {
38382cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3839fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
384022e26af7SPaulo Zanoni 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
384122e26af7SPaulo Zanoni 
3842fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
384322e26af7SPaulo Zanoni 
384422e26af7SPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
384522e26af7SPaulo Zanoni 
384622e26af7SPaulo Zanoni 	if (HAS_DISPLAY(dev_priv)) {
384722e26af7SPaulo Zanoni 		icp_irq_postinstall(dev_priv);
384822e26af7SPaulo Zanoni 		gen8_de_irq_postinstall(dev_priv);
384922e26af7SPaulo Zanoni 		intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
385022e26af7SPaulo Zanoni 				   GEN11_DISPLAY_IRQ_ENABLE);
385122e26af7SPaulo Zanoni 	}
385222e26af7SPaulo Zanoni 
3853fd4d7904SPaulo Zanoni 	dg1_master_intr_enable(uncore->regs);
3854fd4d7904SPaulo Zanoni 	intel_uncore_posting_read(uncore, DG1_MSTR_TILE_INTR);
385597b492f5SLucas De Marchi }
385651951ae7SMika Kuoppala 
3857b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
385843f328d7SVille Syrjälä {
38592cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
386043f328d7SVille Syrjälä 
3861ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38629918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3863ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3864ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3865ad22d106SVille Syrjälä 
38662939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
38672939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
386843f328d7SVille Syrjälä }
386943f328d7SVille Syrjälä 
3870b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3871c2798b19SChris Wilson {
3872b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3873c2798b19SChris Wilson 
387444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
387544d9241eSVille Syrjälä 
3876b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3877e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3878c2798b19SChris Wilson }
3879c2798b19SChris Wilson 
3880b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3881c2798b19SChris Wilson {
3882b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3883e9e9848aSVille Syrjälä 	u16 enable_mask;
3884c2798b19SChris Wilson 
38854f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
38864f5fd91fSTvrtko Ursulin 			     EMR,
38874f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3888045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3889c2798b19SChris Wilson 
3890c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3891c2798b19SChris Wilson 	dev_priv->irq_mask =
3892c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
389316659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
389416659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3895c2798b19SChris Wilson 
3896e9e9848aSVille Syrjälä 	enable_mask =
3897c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3898c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
389916659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3900e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3901e9e9848aSVille Syrjälä 
3902b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3903c2798b19SChris Wilson 
3904379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3905379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3906d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3907755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3908755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3910c2798b19SChris Wilson }
3911c2798b19SChris Wilson 
39124f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
391378c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
391478c357ddSVille Syrjälä {
39154f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
391678c357ddSVille Syrjälä 	u16 emr;
391778c357ddSVille Syrjälä 
39184f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
391978c357ddSVille Syrjälä 
392078c357ddSVille Syrjälä 	if (*eir)
39214f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
392278c357ddSVille Syrjälä 
39234f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
392478c357ddSVille Syrjälä 	if (*eir_stuck == 0)
392578c357ddSVille Syrjälä 		return;
392678c357ddSVille Syrjälä 
392778c357ddSVille Syrjälä 	/*
392878c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
392978c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
393078c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
393178c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
393278c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
393378c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
393478c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
393578c357ddSVille Syrjälä 	 * remains set.
393678c357ddSVille Syrjälä 	 */
39374f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
39384f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
39394f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
394078c357ddSVille Syrjälä }
394178c357ddSVille Syrjälä 
394278c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
394378c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
394478c357ddSVille Syrjälä {
3945*a10234fdSTvrtko Ursulin 	drm_dbg(&dev_priv->drm, "Master Error: EIR 0x%04x\n", eir);
394678c357ddSVille Syrjälä 
394778c357ddSVille Syrjälä 	if (eir_stuck)
394800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
394900376ccfSWambui Karuga 			eir_stuck);
395078c357ddSVille Syrjälä }
395178c357ddSVille Syrjälä 
395278c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
395378c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
395478c357ddSVille Syrjälä {
395578c357ddSVille Syrjälä 	u32 emr;
395678c357ddSVille Syrjälä 
39578cee664dSAndrzej Hajda 	*eir = intel_uncore_rmw(&dev_priv->uncore, EIR, 0, 0);
395878c357ddSVille Syrjälä 
39592939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
396078c357ddSVille Syrjälä 	if (*eir_stuck == 0)
396178c357ddSVille Syrjälä 		return;
396278c357ddSVille Syrjälä 
396378c357ddSVille Syrjälä 	/*
396478c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
396578c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
396678c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
396778c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
396878c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
396978c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
397078c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
397178c357ddSVille Syrjälä 	 * remains set.
397278c357ddSVille Syrjälä 	 */
39738cee664dSAndrzej Hajda 	emr = intel_uncore_rmw(&dev_priv->uncore, EMR, ~0, 0xffffffff);
39742939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
397578c357ddSVille Syrjälä }
397678c357ddSVille Syrjälä 
397778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
397878c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
397978c357ddSVille Syrjälä {
3980*a10234fdSTvrtko Ursulin 	drm_dbg(&dev_priv->drm, "Master Error, EIR 0x%08x\n", eir);
398178c357ddSVille Syrjälä 
398278c357ddSVille Syrjälä 	if (eir_stuck)
398300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
398400376ccfSWambui Karuga 			eir_stuck);
398578c357ddSVille Syrjälä }
398678c357ddSVille Syrjälä 
3987ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3988c2798b19SChris Wilson {
3989b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3990af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3991c2798b19SChris Wilson 
39922dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39932dd2a883SImre Deak 		return IRQ_NONE;
39942dd2a883SImre Deak 
39951f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39969102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39971f814dacSImre Deak 
3998af722d28SVille Syrjälä 	do {
3999af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
400078c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4001af722d28SVille Syrjälä 		u16 iir;
4002af722d28SVille Syrjälä 
40034f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4004c2798b19SChris Wilson 		if (iir == 0)
4005af722d28SVille Syrjälä 			break;
4006c2798b19SChris Wilson 
4007af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4008c2798b19SChris Wilson 
4009eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4010eb64343cSVille Syrjälä 		 * signalled in iir */
4011eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4012c2798b19SChris Wilson 
401378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
401478c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
401578c357ddSVille Syrjälä 
40164f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4017c2798b19SChris Wilson 
4018c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40192cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4020c2798b19SChris Wilson 
402178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
402278c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4023af722d28SVille Syrjälä 
4024eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4025af722d28SVille Syrjälä 	} while (0);
4026c2798b19SChris Wilson 
40279c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40289c6508b9SThomas Gleixner 
40299102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40301f814dacSImre Deak 
40311f814dacSImre Deak 	return ret;
4032c2798b19SChris Wilson }
4033c2798b19SChris Wilson 
4034b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4035a266c7d5SChris Wilson {
4036b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4037a266c7d5SChris Wilson 
403856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40390706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40408cee664dSAndrzej Hajda 		intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_STAT, 0, 0);
4041a266c7d5SChris Wilson 	}
4042a266c7d5SChris Wilson 
404344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
404444d9241eSVille Syrjälä 
4045b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4046e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4047a266c7d5SChris Wilson }
4048a266c7d5SChris Wilson 
4049b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4050a266c7d5SChris Wilson {
4051b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
405238bde180SChris Wilson 	u32 enable_mask;
4053a266c7d5SChris Wilson 
4054e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4055045cebd2SVille Syrjälä 					  I915_ERROR_MEMORY_REFRESH));
405638bde180SChris Wilson 
405738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
405838bde180SChris Wilson 	dev_priv->irq_mask =
405938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
406038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
406116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
406216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
406338bde180SChris Wilson 
406438bde180SChris Wilson 	enable_mask =
406538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
406638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
406738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
406816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
406938bde180SChris Wilson 		I915_USER_INTERRUPT;
407038bde180SChris Wilson 
407156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4072a266c7d5SChris Wilson 		/* Enable in IER... */
4073a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4074a266c7d5SChris Wilson 		/* and unmask in IMR */
4075a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4076a266c7d5SChris Wilson 	}
4077a266c7d5SChris Wilson 
4078b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4079a266c7d5SChris Wilson 
4080379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4081379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4082d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4083755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4084755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4085d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4086379ef82dSDaniel Vetter 
4087c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
408820afbda2SDaniel Vetter }
408920afbda2SDaniel Vetter 
4090ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4091a266c7d5SChris Wilson {
4092b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4093af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4094a266c7d5SChris Wilson 
40952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40962dd2a883SImre Deak 		return IRQ_NONE;
40972dd2a883SImre Deak 
40981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40999102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41001f814dacSImre Deak 
410138bde180SChris Wilson 	do {
4102eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
410378c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4104af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4105af722d28SVille Syrjälä 		u32 iir;
4106a266c7d5SChris Wilson 
41072939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4108af722d28SVille Syrjälä 		if (iir == 0)
4109af722d28SVille Syrjälä 			break;
4110af722d28SVille Syrjälä 
4111af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4112af722d28SVille Syrjälä 
4113af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4114af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4115af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4116a266c7d5SChris Wilson 
4117eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4118eb64343cSVille Syrjälä 		 * signalled in iir */
4119eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4120a266c7d5SChris Wilson 
412178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
412278c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
412378c357ddSVille Syrjälä 
41242939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41272cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4128a266c7d5SChris Wilson 
412978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
413078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4131a266c7d5SChris Wilson 
4132af722d28SVille Syrjälä 		if (hotplug_status)
4133af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4134af722d28SVille Syrjälä 
4135af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4136af722d28SVille Syrjälä 	} while (0);
4137a266c7d5SChris Wilson 
41389c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
41399c6508b9SThomas Gleixner 
41409102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41411f814dacSImre Deak 
4142a266c7d5SChris Wilson 	return ret;
4143a266c7d5SChris Wilson }
4144a266c7d5SChris Wilson 
4145b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4146a266c7d5SChris Wilson {
4147b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4148a266c7d5SChris Wilson 
41490706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
41508cee664dSAndrzej Hajda 	intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0);
4151a266c7d5SChris Wilson 
415244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
415344d9241eSVille Syrjälä 
4154b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4155e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4156a266c7d5SChris Wilson }
4157a266c7d5SChris Wilson 
4158b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4159a266c7d5SChris Wilson {
4160b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4161bbba0a97SChris Wilson 	u32 enable_mask;
4162a266c7d5SChris Wilson 	u32 error_mask;
4163a266c7d5SChris Wilson 
4164045cebd2SVille Syrjälä 	/*
4165045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4166045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4167045cebd2SVille Syrjälä 	 */
4168045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4169045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4170045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4171045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4172045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4173045cebd2SVille Syrjälä 	} else {
4174045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4175045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4176045cebd2SVille Syrjälä 	}
4177e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, EMR, error_mask);
4178045cebd2SVille Syrjälä 
4179a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4180c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4181c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4182adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4183bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4184bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
418578c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4186bbba0a97SChris Wilson 
4187c30bb1fdSVille Syrjälä 	enable_mask =
4188c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4189c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4190c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4191c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
419278c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4193c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4194bbba0a97SChris Wilson 
419591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4196bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4197a266c7d5SChris Wilson 
4198b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4199c30bb1fdSVille Syrjälä 
4200b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4201b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4202d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4203755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4204755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4205755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4206d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4207a266c7d5SChris Wilson 
420891d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
420920afbda2SDaniel Vetter }
421020afbda2SDaniel Vetter 
421191d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
421220afbda2SDaniel Vetter {
421320afbda2SDaniel Vetter 	u32 hotplug_en;
421420afbda2SDaniel Vetter 
421567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4216b5ea2d56SDaniel Vetter 
4217adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4218e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
421991d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4220a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4221a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4222a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4223a266c7d5SChris Wilson 	*/
422491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4225a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4226a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4227a266c7d5SChris Wilson 
4228a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42290706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4230f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4231f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4232f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42330706f17cSEgbert Eich 					     hotplug_en);
4234a266c7d5SChris Wilson }
4235a266c7d5SChris Wilson 
4236ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4237a266c7d5SChris Wilson {
4238b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4239af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4240a266c7d5SChris Wilson 
42412dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42422dd2a883SImre Deak 		return IRQ_NONE;
42432dd2a883SImre Deak 
42441f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42459102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42461f814dacSImre Deak 
4247af722d28SVille Syrjälä 	do {
4248eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
424978c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4250af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4251af722d28SVille Syrjälä 		u32 iir;
42522c8ba29fSChris Wilson 
42532939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4254af722d28SVille Syrjälä 		if (iir == 0)
4255af722d28SVille Syrjälä 			break;
4256af722d28SVille Syrjälä 
4257af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4258af722d28SVille Syrjälä 
4259af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4260af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4261a266c7d5SChris Wilson 
4262eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4263eb64343cSVille Syrjälä 		 * signalled in iir */
4264eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4265a266c7d5SChris Wilson 
426678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
426778c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
426878c357ddSVille Syrjälä 
42692939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4270a266c7d5SChris Wilson 
4271a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42722cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0],
42730669a6e1SChris Wilson 					    iir);
4274af722d28SVille Syrjälä 
4275a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
42762cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[VCS0],
42770669a6e1SChris Wilson 					    iir >> 25);
4278a266c7d5SChris Wilson 
427978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
428078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4281515ac2bbSDaniel Vetter 
4282af722d28SVille Syrjälä 		if (hotplug_status)
4283af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4284af722d28SVille Syrjälä 
4285af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4286af722d28SVille Syrjälä 	} while (0);
4287a266c7d5SChris Wilson 
42889c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
42899c6508b9SThomas Gleixner 
42909102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42911f814dacSImre Deak 
4292a266c7d5SChris Wilson 	return ret;
4293a266c7d5SChris Wilson }
4294a266c7d5SChris Wilson 
42957e97596cSJani Nikula struct intel_hotplug_funcs {
42967e97596cSJani Nikula 	void (*hpd_irq_setup)(struct drm_i915_private *i915);
42977e97596cSJani Nikula };
42987e97596cSJani Nikula 
4299cd030c7cSDave Airlie #define HPD_FUNCS(platform)					 \
4300cd030c7cSDave Airlie static const struct intel_hotplug_funcs platform##_hpd_funcs = { \
4301cd030c7cSDave Airlie 	.hpd_irq_setup = platform##_hpd_irq_setup,		 \
4302cd030c7cSDave Airlie }
4303cd030c7cSDave Airlie 
4304cd030c7cSDave Airlie HPD_FUNCS(i915);
4305cd030c7cSDave Airlie HPD_FUNCS(dg1);
4306cd030c7cSDave Airlie HPD_FUNCS(gen11);
4307cd030c7cSDave Airlie HPD_FUNCS(bxt);
4308cd030c7cSDave Airlie HPD_FUNCS(icp);
4309cd030c7cSDave Airlie HPD_FUNCS(spt);
4310cd030c7cSDave Airlie HPD_FUNCS(ilk);
4311cd030c7cSDave Airlie #undef HPD_FUNCS
4312cd030c7cSDave Airlie 
43137e97596cSJani Nikula void intel_hpd_irq_setup(struct drm_i915_private *i915)
43147e97596cSJani Nikula {
43155a04eb5bSJani Nikula 	if (i915->display_irqs_enabled && i915->display.funcs.hotplug)
43165a04eb5bSJani Nikula 		i915->display.funcs.hotplug->hpd_irq_setup(i915);
43177e97596cSJani Nikula }
43187e97596cSJani Nikula 
4319fca52a55SDaniel Vetter /**
4320fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4321fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4322fca52a55SDaniel Vetter  *
4323fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4324fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4325fca52a55SDaniel Vetter  */
4326b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4327f71d4af4SJesse Barnes {
4328cefcff8fSJoonas Lahtinen 	int i;
43298b2e326dSChris Wilson 
433074bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4331cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4332cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
43338b2e326dSChris Wilson 
4334633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4335651e7d48SLucas De Marchi 	if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11)
43362cbc876dSMichał Winiarski 		to_gt(dev_priv)->pm_guc_events = GUC_INTR_GUC2HOST << 16;
433726705e20SSagar Arun Kamble 
43389a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
43399a450b68SLucas De Marchi 		return;
43409a450b68SLucas De Marchi 
434196bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
434296bd87b7SLucas De Marchi 
4343dd890d42SJani Nikula 	intel_hpd_init_early(dev_priv);
434496bd87b7SLucas De Marchi 
43453703060dSAndrzej Hajda 	dev_priv->drm.vblank_disable_immediate = true;
434621da2700SVille Syrjälä 
4347262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4348262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4349262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4350262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4351262fd485SChris Wilson 	 * in this case to the runtime pm.
4352262fd485SChris Wilson 	 */
4353262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4354262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4355262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4356262fd485SChris Wilson 
43572ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
43582ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
43595a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &i915_hpd_funcs;
43602ccf2e03SChris Wilson 	} else {
43612f8a6699SMatt Roper 		if (HAS_PCH_DG2(dev_priv))
43625a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &icp_hpd_funcs;
43632f8a6699SMatt Roper 		else if (HAS_PCH_DG1(dev_priv))
43645a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &dg1_hpd_funcs;
4365373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
43665a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &gen11_hpd_funcs;
436770bfb307SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
43685a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &bxt_hpd_funcs;
4369cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
43705a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &icp_hpd_funcs;
4371c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
43725a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &spt_hpd_funcs;
43736dbf30ceSVille Syrjälä 		else
43745a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &ilk_hpd_funcs;
4375f71d4af4SJesse Barnes 	}
43762ccf2e03SChris Wilson }
437720afbda2SDaniel Vetter 
4378fca52a55SDaniel Vetter /**
4379cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4380cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4381cefcff8fSJoonas Lahtinen  *
4382cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4383cefcff8fSJoonas Lahtinen  */
4384cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4385cefcff8fSJoonas Lahtinen {
4386cefcff8fSJoonas Lahtinen 	int i;
4387cefcff8fSJoonas Lahtinen 
4388cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4389cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4390cefcff8fSJoonas Lahtinen }
4391cefcff8fSJoonas Lahtinen 
4392b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4393b318b824SVille Syrjälä {
4394b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4395b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4396b318b824SVille Syrjälä 			return cherryview_irq_handler;
4397b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4398b318b824SVille Syrjälä 			return valleyview_irq_handler;
4399651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4400b318b824SVille Syrjälä 			return i965_irq_handler;
4401651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4402b318b824SVille Syrjälä 			return i915_irq_handler;
4403b318b824SVille Syrjälä 		else
4404b318b824SVille Syrjälä 			return i8xx_irq_handler;
4405b318b824SVille Syrjälä 	} else {
440622e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
440797b492f5SLucas De Marchi 			return dg1_irq_handler;
440822e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4409b318b824SVille Syrjälä 			return gen11_irq_handler;
4410651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4411b318b824SVille Syrjälä 			return gen8_irq_handler;
4412b318b824SVille Syrjälä 		else
44139eae5e27SLucas De Marchi 			return ilk_irq_handler;
4414b318b824SVille Syrjälä 	}
4415b318b824SVille Syrjälä }
4416b318b824SVille Syrjälä 
4417b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4418b318b824SVille Syrjälä {
4419b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4420b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4421b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4422b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4423b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4424651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4425b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4426651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4427b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4428b318b824SVille Syrjälä 		else
4429b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4430b318b824SVille Syrjälä 	} else {
443122e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
443222e26af7SPaulo Zanoni 			dg1_irq_reset(dev_priv);
443322e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4434b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4435651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4436b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4437b318b824SVille Syrjälä 		else
44389eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4439b318b824SVille Syrjälä 	}
4440b318b824SVille Syrjälä }
4441b318b824SVille Syrjälä 
4442b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4443b318b824SVille Syrjälä {
4444b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4445b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4446b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4447b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4448b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4449651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4450b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4451651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4452b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4453b318b824SVille Syrjälä 		else
4454b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4455b318b824SVille Syrjälä 	} else {
445622e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
445722e26af7SPaulo Zanoni 			dg1_irq_postinstall(dev_priv);
445822e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4459b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4460651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4461b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4462b318b824SVille Syrjälä 		else
44639eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4464b318b824SVille Syrjälä 	}
4465b318b824SVille Syrjälä }
4466b318b824SVille Syrjälä 
4467cefcff8fSJoonas Lahtinen /**
4468fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4469fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4470fca52a55SDaniel Vetter  *
4471fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4472fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4473fca52a55SDaniel Vetter  *
4474fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4475fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4476fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4477fca52a55SDaniel Vetter  */
44782aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44792aeb7d3aSDaniel Vetter {
44808ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4481b318b824SVille Syrjälä 	int ret;
4482b318b824SVille Syrjälä 
44832aeb7d3aSDaniel Vetter 	/*
44842aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44852aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44862aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44872aeb7d3aSDaniel Vetter 	 */
4488ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
44892aeb7d3aSDaniel Vetter 
4490ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = true;
4491b318b824SVille Syrjälä 
4492b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4493b318b824SVille Syrjälä 
4494b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4495b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4496b318b824SVille Syrjälä 	if (ret < 0) {
4497ac1723c1SThomas Zimmermann 		dev_priv->irq_enabled = false;
4498b318b824SVille Syrjälä 		return ret;
4499b318b824SVille Syrjälä 	}
4500b318b824SVille Syrjälä 
4501b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4502b318b824SVille Syrjälä 
4503b318b824SVille Syrjälä 	return ret;
45042aeb7d3aSDaniel Vetter }
45052aeb7d3aSDaniel Vetter 
4506fca52a55SDaniel Vetter /**
4507fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4508fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4509fca52a55SDaniel Vetter  *
4510fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4511fca52a55SDaniel Vetter  * resources acquired in the init functions.
4512fca52a55SDaniel Vetter  */
45132aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45142aeb7d3aSDaniel Vetter {
45158ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4516b318b824SVille Syrjälä 
4517b318b824SVille Syrjälä 	/*
4518789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4519789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4520789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4521789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4522b318b824SVille Syrjälä 	 */
4523ac1723c1SThomas Zimmermann 	if (!dev_priv->irq_enabled)
4524b318b824SVille Syrjälä 		return;
4525b318b824SVille Syrjälä 
4526ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = false;
4527b318b824SVille Syrjälä 
4528b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4529b318b824SVille Syrjälä 
4530b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4531b318b824SVille Syrjälä 
45322aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4533ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
45342aeb7d3aSDaniel Vetter }
45352aeb7d3aSDaniel Vetter 
4536fca52a55SDaniel Vetter /**
4537fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4538fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4539fca52a55SDaniel Vetter  *
4540fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4541fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4542fca52a55SDaniel Vetter  */
4543b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4544c67a470bSPaulo Zanoni {
4545b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4546ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4547315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4548c67a470bSPaulo Zanoni }
4549c67a470bSPaulo Zanoni 
4550fca52a55SDaniel Vetter /**
4551fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4552fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4553fca52a55SDaniel Vetter  *
4554fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4555fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4556fca52a55SDaniel Vetter  */
4557b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4558c67a470bSPaulo Zanoni {
4559ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4560b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4561b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4562c67a470bSPaulo Zanoni }
4563d64575eeSJani Nikula 
4564d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4565d64575eeSJani Nikula {
4566d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4567d64575eeSJani Nikula }
4568d64575eeSJani Nikula 
4569d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4570d64575eeSJani Nikula {
45718ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4572d64575eeSJani Nikula }
4573320ad343SThomas Zimmermann 
4574320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915)
4575320ad343SThomas Zimmermann {
4576320ad343SThomas Zimmermann 	synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq);
4577320ad343SThomas Zimmermann }
4578