xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 9e6dcf33eda91f49a6adac984115875773d11fba)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula 
377785ae0bSVille Syrjälä #include "display/intel_de.h"
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
639c6508b9SThomas Gleixner /*
649c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
659c6508b9SThomas Gleixner  * interrupt originated from the the GPU so interrupts from a device which
669c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
679c6508b9SThomas Gleixner  */
689c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
699c6508b9SThomas Gleixner 				 irqreturn_t res)
709c6508b9SThomas Gleixner {
719c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
729c6508b9SThomas Gleixner 		return;
739c6508b9SThomas Gleixner 
749c6508b9SThomas Gleixner 	/*
759c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
769c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
779c6508b9SThomas Gleixner 	 */
789c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
799c6508b9SThomas Gleixner }
809c6508b9SThomas Gleixner 
8148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
822ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
832ea63927SVille Syrjälä 				    enum hpd_pin pin);
8448ef15d3SJosé Roberto de Souza 
85e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
86e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
87e4ce95aaSVille Syrjälä };
88e4ce95aaSVille Syrjälä 
8923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9123bb4cb5SVille Syrjälä };
9223bb4cb5SVille Syrjälä 
933a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
94e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
953a3b3c7dSVille Syrjälä };
963a3b3c7dSVille Syrjälä 
977c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
98e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
99e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
100e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1027203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
103e5868a31SEgbert Eich };
104e5868a31SEgbert Eich 
1057c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
106e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
108e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
109e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1107203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
111e5868a31SEgbert Eich };
112e5868a31SEgbert Eich 
11326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1187203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
11926951cafSXiong Zhang };
12026951cafSXiong Zhang 
1217c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
122e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
123e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
124e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1277203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
128e5868a31SEgbert Eich };
129e5868a31SEgbert Eich 
1307c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
131e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
132e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
133e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
134e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
135e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1367203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
137e5868a31SEgbert Eich };
138e5868a31SEgbert Eich 
1394bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
140e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
141e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
142e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
143e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
144e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1457203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
146e5868a31SEgbert Eich };
147e5868a31SEgbert Eich 
148e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
149e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
150e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
151e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
152e0a20ad7SShashank Sharma };
153e0a20ad7SShashank Sharma 
154b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1555b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1565b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1575b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16148ef15d3SJosé Roberto de Souza };
16248ef15d3SJosé Roberto de Souza 
16331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1645f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1655f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1665f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16797011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
16897011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
16997011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17097011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17197011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17297011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17352dfdba0SLucas De Marchi };
17452dfdba0SLucas De Marchi 
175229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1765f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1775f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1785f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1795f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
180229f31e2SLucas De Marchi };
181229f31e2SLucas De Marchi 
1820398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1830398993bSVille Syrjälä {
1840398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1850398993bSVille Syrjälä 
1860398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1870398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1880398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1890398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1900398993bSVille Syrjälä 		else
1910398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1920398993bSVille Syrjälä 		return;
1930398993bSVille Syrjälä 	}
1940398993bSVille Syrjälä 
195373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
1960398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
19770bfb307SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1980398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
199373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2000398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
201373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2020398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2030398993bSVille Syrjälä 	else
2040398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2050398993bSVille Syrjälä 
206229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
207229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2080398993bSVille Syrjälä 		return;
2090398993bSVille Syrjälä 
2103176fb66SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
211229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
212fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2130398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2140398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2150398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2160398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2170398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2180398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2190398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2200398993bSVille Syrjälä 	else
2210398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2220398993bSVille Syrjälä }
2230398993bSVille Syrjälä 
224aca9310aSAnshuman Gupta static void
225aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
226aca9310aSAnshuman Gupta {
227aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
228aca9310aSAnshuman Gupta 
229aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
230aca9310aSAnshuman Gupta }
231aca9310aSAnshuman Gupta 
232cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23368eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23468eb49b1SPaulo Zanoni {
23565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
23768eb49b1SPaulo Zanoni 
23865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
23968eb49b1SPaulo Zanoni 
2405c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24265f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24465f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24568eb49b1SPaulo Zanoni }
2465c502442SPaulo Zanoni 
247cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
24868eb49b1SPaulo Zanoni {
24965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
251a9d356a6SPaulo Zanoni 
25265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25368eb49b1SPaulo Zanoni 
25468eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25968eb49b1SPaulo Zanoni }
26068eb49b1SPaulo Zanoni 
261337ba017SPaulo Zanoni /*
262337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
263337ba017SPaulo Zanoni  */
26465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
265b51a2842SVille Syrjälä {
26665f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
267b51a2842SVille Syrjälä 
268b51a2842SVille Syrjälä 	if (val == 0)
269b51a2842SVille Syrjälä 		return;
270b51a2842SVille Syrjälä 
271a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
272a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
273f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
278b51a2842SVille Syrjälä }
279337ba017SPaulo Zanoni 
28065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
281e9e9848aSVille Syrjälä {
28265f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
283e9e9848aSVille Syrjälä 
284e9e9848aSVille Syrjälä 	if (val == 0)
285e9e9848aSVille Syrjälä 		return;
286e9e9848aSVille Syrjälä 
287a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
288a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2899d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
294e9e9848aSVille Syrjälä }
295e9e9848aSVille Syrjälä 
296cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
29768eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
29868eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
29968eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30068eb49b1SPaulo Zanoni {
30165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30235079899SPaulo Zanoni 
30365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30668eb49b1SPaulo Zanoni }
30735079899SPaulo Zanoni 
308cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3092918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31068eb49b1SPaulo Zanoni {
31165f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31268eb49b1SPaulo Zanoni 
31365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31668eb49b1SPaulo Zanoni }
31768eb49b1SPaulo Zanoni 
3180706f17cSEgbert Eich /* For display hotplug interrupt */
3190706f17cSEgbert Eich static inline void
3200706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
321a9c287c9SJani Nikula 				     u32 mask,
322a9c287c9SJani Nikula 				     u32 bits)
3230706f17cSEgbert Eich {
324a9c287c9SJani Nikula 	u32 val;
3250706f17cSEgbert Eich 
32667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3280706f17cSEgbert Eich 
3292939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN);
3300706f17cSEgbert Eich 	val &= ~mask;
3310706f17cSEgbert Eich 	val |= bits;
3322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val);
3330706f17cSEgbert Eich }
3340706f17cSEgbert Eich 
3350706f17cSEgbert Eich /**
3360706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3370706f17cSEgbert Eich  * @dev_priv: driver private
3380706f17cSEgbert Eich  * @mask: bits to update
3390706f17cSEgbert Eich  * @bits: bits to enable
3400706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3410706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3420706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3430706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3440706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3450706f17cSEgbert Eich  * version is also available.
3460706f17cSEgbert Eich  */
3470706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
348a9c287c9SJani Nikula 				   u32 mask,
349a9c287c9SJani Nikula 				   u32 bits)
3500706f17cSEgbert Eich {
3510706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3520706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3530706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3540706f17cSEgbert Eich }
3550706f17cSEgbert Eich 
356d9dc34f1SVille Syrjälä /**
357d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
358d9dc34f1SVille Syrjälä  * @dev_priv: driver private
359d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
360d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
361d9dc34f1SVille Syrjälä  */
362*9e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
363*9e6dcf33SJani Nikula 				   u32 interrupt_mask, u32 enabled_irq_mask)
364036a4a7dSZhenyu Wang {
365a9c287c9SJani Nikula 	u32 new_val;
366d9dc34f1SVille Syrjälä 
36767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
369d9dc34f1SVille Syrjälä 
370d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
371d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
372d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
373d9dc34f1SVille Syrjälä 
374e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
375e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
376d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3772939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3782939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
379036a4a7dSZhenyu Wang 	}
380036a4a7dSZhenyu Wang }
381036a4a7dSZhenyu Wang 
382*9e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits)
383*9e6dcf33SJani Nikula {
384*9e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, bits);
385*9e6dcf33SJani Nikula }
386*9e6dcf33SJani Nikula 
387*9e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits)
388*9e6dcf33SJani Nikula {
389*9e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, 0);
390*9e6dcf33SJani Nikula }
391*9e6dcf33SJani Nikula 
3920961021aSBen Widawsky /**
3933a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3943a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3953a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3963a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3973a3b3c7dSVille Syrjälä  */
3983a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
399a9c287c9SJani Nikula 				u32 interrupt_mask,
400a9c287c9SJani Nikula 				u32 enabled_irq_mask)
4013a3b3c7dSVille Syrjälä {
402a9c287c9SJani Nikula 	u32 new_val;
403a9c287c9SJani Nikula 	u32 old_val;
4043a3b3c7dSVille Syrjälä 
40567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4063a3b3c7dSVille Syrjälä 
40748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
4083a3b3c7dSVille Syrjälä 
40948a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4103a3b3c7dSVille Syrjälä 		return;
4113a3b3c7dSVille Syrjälä 
4122939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4133a3b3c7dSVille Syrjälä 
4143a3b3c7dSVille Syrjälä 	new_val = old_val;
4153a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4163a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4173a3b3c7dSVille Syrjälä 
4183a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4192939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4202939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4213a3b3c7dSVille Syrjälä 	}
4223a3b3c7dSVille Syrjälä }
4233a3b3c7dSVille Syrjälä 
4243a3b3c7dSVille Syrjälä /**
425013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
426013d3752SVille Syrjälä  * @dev_priv: driver private
427013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
428013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
429013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
430013d3752SVille Syrjälä  */
431*9e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
432*9e6dcf33SJani Nikula 				enum pipe pipe, u32 interrupt_mask,
433a9c287c9SJani Nikula 				u32 enabled_irq_mask)
434013d3752SVille Syrjälä {
435a9c287c9SJani Nikula 	u32 new_val;
436013d3752SVille Syrjälä 
43767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
438013d3752SVille Syrjälä 
43948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
440013d3752SVille Syrjälä 
44148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
442013d3752SVille Syrjälä 		return;
443013d3752SVille Syrjälä 
444013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
445013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
446013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
447013d3752SVille Syrjälä 
448013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
449013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4502939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4512939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
452013d3752SVille Syrjälä 	}
453013d3752SVille Syrjälä }
454013d3752SVille Syrjälä 
455*9e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915,
456*9e6dcf33SJani Nikula 			 enum pipe pipe, u32 bits)
457*9e6dcf33SJani Nikula {
458*9e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, bits);
459*9e6dcf33SJani Nikula }
460*9e6dcf33SJani Nikula 
461*9e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915,
462*9e6dcf33SJani Nikula 			  enum pipe pipe, u32 bits)
463*9e6dcf33SJani Nikula {
464*9e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, 0);
465*9e6dcf33SJani Nikula }
466*9e6dcf33SJani Nikula 
467013d3752SVille Syrjälä /**
468fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
469fee884edSDaniel Vetter  * @dev_priv: driver private
470fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
471fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
472fee884edSDaniel Vetter  */
473*9e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
474a9c287c9SJani Nikula 					 u32 interrupt_mask,
475a9c287c9SJani Nikula 					 u32 enabled_irq_mask)
476fee884edSDaniel Vetter {
4772939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
478fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
479fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
480fee884edSDaniel Vetter 
48148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
48215a17aaeSDaniel Vetter 
48367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
484fee884edSDaniel Vetter 
48548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
486c67a470bSPaulo Zanoni 		return;
487c67a470bSPaulo Zanoni 
4882939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4892939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
490fee884edSDaniel Vetter }
4918664281bSPaulo Zanoni 
492*9e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits)
493*9e6dcf33SJani Nikula {
494*9e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, bits);
495*9e6dcf33SJani Nikula }
496*9e6dcf33SJani Nikula 
497*9e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits)
498*9e6dcf33SJani Nikula {
499*9e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, 0);
500*9e6dcf33SJani Nikula }
501*9e6dcf33SJani Nikula 
5026b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5036b12ca56SVille Syrjälä 			      enum pipe pipe)
5047c463586SKeith Packard {
5056b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
50610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
50710c59c51SImre Deak 
5086b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5096b12ca56SVille Syrjälä 
510373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
5116b12ca56SVille Syrjälä 		goto out;
5126b12ca56SVille Syrjälä 
51310c59c51SImre Deak 	/*
514724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
515724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
51610c59c51SImre Deak 	 */
51748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
51848a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
51910c59c51SImre Deak 		return 0;
520724a6905SVille Syrjälä 	/*
521724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
522724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
523724a6905SVille Syrjälä 	 */
52448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
52548a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
526724a6905SVille Syrjälä 		return 0;
52710c59c51SImre Deak 
52810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
52910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
53010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
53110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
53210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
53310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
53410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
53510c59c51SImre Deak 
5366b12ca56SVille Syrjälä out:
53748a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
53848a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5396b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5406b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5416b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5426b12ca56SVille Syrjälä 
54310c59c51SImre Deak 	return enable_mask;
54410c59c51SImre Deak }
54510c59c51SImre Deak 
5466b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5476b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
548755e9019SImre Deak {
5496b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
550755e9019SImre Deak 	u32 enable_mask;
551755e9019SImre Deak 
55248a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5536b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5546b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5556b12ca56SVille Syrjälä 
5566b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5586b12ca56SVille Syrjälä 
5596b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5606b12ca56SVille Syrjälä 		return;
5616b12ca56SVille Syrjälä 
5626b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5636b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5646b12ca56SVille Syrjälä 
5652939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5662939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
567755e9019SImre Deak }
568755e9019SImre Deak 
5696b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5706b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
571755e9019SImre Deak {
5726b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
573755e9019SImre Deak 	u32 enable_mask;
574755e9019SImre Deak 
57548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5766b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5776b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5786b12ca56SVille Syrjälä 
5796b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
58048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5816b12ca56SVille Syrjälä 
5826b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5836b12ca56SVille Syrjälä 		return;
5846b12ca56SVille Syrjälä 
5856b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5866b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5876b12ca56SVille Syrjälä 
5882939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5892939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
590755e9019SImre Deak }
591755e9019SImre Deak 
592f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
593f3e30485SVille Syrjälä {
594f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
595f3e30485SVille Syrjälä 		return false;
596f3e30485SVille Syrjälä 
597f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
598f3e30485SVille Syrjälä }
599f3e30485SVille Syrjälä 
600c0e09200SDave Airlie /**
601f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
60214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
60301c66889SZhao Yakui  */
60491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60501c66889SZhao Yakui {
606f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
607f49e38ddSJani Nikula 		return;
608f49e38ddSJani Nikula 
60913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61001c66889SZhao Yakui 
611755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
612373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
6133b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
614755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6151ec14ad3SChris Wilson 
61613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61701c66889SZhao Yakui }
61801c66889SZhao Yakui 
619f75f3746SVille Syrjälä /*
620f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
621f75f3746SVille Syrjälä  * around the vertical blanking period.
622f75f3746SVille Syrjälä  *
623f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
624f75f3746SVille Syrjälä  *  vblank_start >= 3
625f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
626f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
627f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
628f75f3746SVille Syrjälä  *
629f75f3746SVille Syrjälä  *           start of vblank:
630f75f3746SVille Syrjälä  *           latch double buffered registers
631f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
632f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
633f75f3746SVille Syrjälä  *           |
634f75f3746SVille Syrjälä  *           |          frame start:
635f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
636f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
637f75f3746SVille Syrjälä  *           |          |
638f75f3746SVille Syrjälä  *           |          |  start of vsync:
639f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
640f75f3746SVille Syrjälä  *           |          |  |
641f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
642f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
643f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
644f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
645f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
646f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
647f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
648f75f3746SVille Syrjälä  *       |          |                                         |
649f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
650f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
651f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
652f75f3746SVille Syrjälä  *
653f75f3746SVille Syrjälä  * x  = horizontal active
654f75f3746SVille Syrjälä  * _  = horizontal blanking
655f75f3746SVille Syrjälä  * hs = horizontal sync
656f75f3746SVille Syrjälä  * va = vertical active
657f75f3746SVille Syrjälä  * vb = vertical blanking
658f75f3746SVille Syrjälä  * vs = vertical sync
659f75f3746SVille Syrjälä  * vbs = vblank_start (number)
660f75f3746SVille Syrjälä  *
661f75f3746SVille Syrjälä  * Summary:
662f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
663f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
664f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
665f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
666f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
667f75f3746SVille Syrjälä  */
668f75f3746SVille Syrjälä 
66942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
67042f52ef8SKeith Packard  * we use as a pipe index
67142f52ef8SKeith Packard  */
67208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6730a3e67a4SJesse Barnes {
67408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
67508fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
67632db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
67708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
678f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6790b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
680694e409dSVille Syrjälä 	unsigned long irqflags;
681391f75e2SVille Syrjälä 
68232db0b65SVille Syrjälä 	/*
68332db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
68432db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
68532db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
68632db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
68732db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
68832db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
68932db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
69032db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
69132db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
69232db0b65SVille Syrjälä 	 */
69332db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
69432db0b65SVille Syrjälä 		return 0;
69532db0b65SVille Syrjälä 
6960b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6970b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6980b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6990b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7000b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
701391f75e2SVille Syrjälä 
7020b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7030b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7040b2a8e09SVille Syrjälä 
7050b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7060b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7070b2a8e09SVille Syrjälä 
7089db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7099db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7105eddb70bSChris Wilson 
711694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
712694e409dSVille Syrjälä 
7130a3e67a4SJesse Barnes 	/*
7140a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7150a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7160a3e67a4SJesse Barnes 	 * register.
7170a3e67a4SJesse Barnes 	 */
7180a3e67a4SJesse Barnes 	do {
7198cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7208cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
7218cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7220a3e67a4SJesse Barnes 	} while (high1 != high2);
7230a3e67a4SJesse Barnes 
724694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
725694e409dSVille Syrjälä 
7265eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
727391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7285eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
729391f75e2SVille Syrjälä 
730391f75e2SVille Syrjälä 	/*
731391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
732391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
733391f75e2SVille Syrjälä 	 * counter against vblank start.
734391f75e2SVille Syrjälä 	 */
735edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7360a3e67a4SJesse Barnes }
7370a3e67a4SJesse Barnes 
73808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7399880b7a5SJesse Barnes {
74008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
74133267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
74208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7439880b7a5SJesse Barnes 
74433267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
74533267703SVandita Kulkarni 		return 0;
74633267703SVandita Kulkarni 
7472939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7489880b7a5SJesse Barnes }
7499880b7a5SJesse Barnes 
75006d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
751aec0246fSUma Shankar {
752aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
753aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
754aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
755aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
756aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
757aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
75806d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
759aec0246fSUma Shankar 
760aec0246fSUma Shankar 	/*
761aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
762aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
763aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
764aec0246fSUma Shankar 	 * during the same frame.
765aec0246fSUma Shankar 	 */
766aec0246fSUma Shankar 	do {
767aec0246fSUma Shankar 		/*
768aec0246fSUma Shankar 		 * This field provides read back of the display
769aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
770aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
771aec0246fSUma Shankar 		 */
7728cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7738cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
774aec0246fSUma Shankar 
775aec0246fSUma Shankar 		/*
776aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
777aec0246fSUma Shankar 		 * time stamp value.
778aec0246fSUma Shankar 		 */
7798cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
780aec0246fSUma Shankar 
7818cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7828cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
783aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
784aec0246fSUma Shankar 
78506d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
786aec0246fSUma Shankar 				   clock), 1000 * htotal);
78706d6fda5SVille Syrjälä }
78806d6fda5SVille Syrjälä 
78906d6fda5SVille Syrjälä /*
79006d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
79106d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
79206d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
79306d6fda5SVille Syrjälä  * with scanline register updates.
79406d6fda5SVille Syrjälä  * This function will use Framestamp and current
79506d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
79606d6fda5SVille Syrjälä  */
79706d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
79806d6fda5SVille Syrjälä {
79906d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
80006d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
80106d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
80206d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
80306d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
80406d6fda5SVille Syrjälä 	u32 scanline;
80506d6fda5SVille Syrjälä 
80606d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
807aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
808aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
809aec0246fSUma Shankar 
810aec0246fSUma Shankar 	return scanline;
811aec0246fSUma Shankar }
812aec0246fSUma Shankar 
8138cbda6b2SJani Nikula /*
8148cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
8158cbda6b2SJani Nikula  * forcewake etc.
8168cbda6b2SJani Nikula  */
817a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
818a225f079SVille Syrjälä {
819a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
820fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8215caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8225caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
823a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
82480715b2fSVille Syrjälä 	int position, vtotal;
825a225f079SVille Syrjälä 
82672259536SVille Syrjälä 	if (!crtc->active)
8272c6afc36SVille Syrjälä 		return 0;
82872259536SVille Syrjälä 
8295caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8305caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8315caa0feaSDaniel Vetter 
832af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
833aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
834aec0246fSUma Shankar 
83580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
836a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
837a225f079SVille Syrjälä 		vtotal /= 2;
838a225f079SVille Syrjälä 
83993e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 2)
8408cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
841a225f079SVille Syrjälä 	else
8428cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
843a225f079SVille Syrjälä 
844a225f079SVille Syrjälä 	/*
84541b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
84641b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
84741b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
84841b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
84941b578fbSJesse Barnes 	 *
85041b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
85141b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
85241b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
85341b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
85441b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
85541b578fbSJesse Barnes 	 */
85691d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
85741b578fbSJesse Barnes 		int i, temp;
85841b578fbSJesse Barnes 
85941b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
86041b578fbSJesse Barnes 			udelay(1);
8618cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
86241b578fbSJesse Barnes 			if (temp != position) {
86341b578fbSJesse Barnes 				position = temp;
86441b578fbSJesse Barnes 				break;
86541b578fbSJesse Barnes 			}
86641b578fbSJesse Barnes 		}
86741b578fbSJesse Barnes 	}
86841b578fbSJesse Barnes 
86941b578fbSJesse Barnes 	/*
87080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
87180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
872a225f079SVille Syrjälä 	 */
87380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
874a225f079SVille Syrjälä }
875a225f079SVille Syrjälä 
8764bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8774bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8784bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8793bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8803bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8810af7e4dfSMario Kleiner {
8824bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
883fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8844bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
885e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8863aa18df8SVille Syrjälä 	int position;
88778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
888ad3543edSMario Kleiner 	unsigned long irqflags;
889373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
89093e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
891af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8920af7e4dfSMario Kleiner 
89348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
89400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
89500376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8969db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8971bf6ad62SDaniel Vetter 		return false;
8980af7e4dfSMario Kleiner 	}
8990af7e4dfSMario Kleiner 
900c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
90178e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
902c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
903c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
904c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9050af7e4dfSMario Kleiner 
906d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
907d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
908d31faf65SVille Syrjälä 		vbl_end /= 2;
909d31faf65SVille Syrjälä 		vtotal /= 2;
910d31faf65SVille Syrjälä 	}
911d31faf65SVille Syrjälä 
912ad3543edSMario Kleiner 	/*
913ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
914ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
915ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
916ad3543edSMario Kleiner 	 */
917ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
918ad3543edSMario Kleiner 
919ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
920ad3543edSMario Kleiner 
921ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
922ad3543edSMario Kleiner 	if (stime)
923ad3543edSMario Kleiner 		*stime = ktime_get();
924ad3543edSMario Kleiner 
9257a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
9267a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
9277a2ec4a0SVille Syrjälä 
9287a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9297a2ec4a0SVille Syrjälä 
9307a2ec4a0SVille Syrjälä 		/*
9317a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9327a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9337a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9347a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9357a2ec4a0SVille Syrjälä 		 */
9367a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9377a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9387a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9390af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9400af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9410af7e4dfSMario Kleiner 		 */
942e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9430af7e4dfSMario Kleiner 	} else {
9440af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9450af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9460af7e4dfSMario Kleiner 		 * scanout position.
9470af7e4dfSMario Kleiner 		 */
9488cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9490af7e4dfSMario Kleiner 
9503aa18df8SVille Syrjälä 		/* convert to pixel counts */
9513aa18df8SVille Syrjälä 		vbl_start *= htotal;
9523aa18df8SVille Syrjälä 		vbl_end *= htotal;
9533aa18df8SVille Syrjälä 		vtotal *= htotal;
95478e8fc6bSVille Syrjälä 
95578e8fc6bSVille Syrjälä 		/*
9567e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9577e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9587e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9597e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9607e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9617e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9627e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9637e78f1cbSVille Syrjälä 		 */
9647e78f1cbSVille Syrjälä 		if (position >= vtotal)
9657e78f1cbSVille Syrjälä 			position = vtotal - 1;
9667e78f1cbSVille Syrjälä 
9677e78f1cbSVille Syrjälä 		/*
96878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
96978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
97078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
97178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
97278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
97378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
97478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
97578e8fc6bSVille Syrjälä 		 */
97678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9773aa18df8SVille Syrjälä 	}
9783aa18df8SVille Syrjälä 
979ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
980ad3543edSMario Kleiner 	if (etime)
981ad3543edSMario Kleiner 		*etime = ktime_get();
982ad3543edSMario Kleiner 
983ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
984ad3543edSMario Kleiner 
985ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
986ad3543edSMario Kleiner 
9873aa18df8SVille Syrjälä 	/*
9883aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9893aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9903aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9913aa18df8SVille Syrjälä 	 * up since vbl_end.
9923aa18df8SVille Syrjälä 	 */
9933aa18df8SVille Syrjälä 	if (position >= vbl_start)
9943aa18df8SVille Syrjälä 		position -= vbl_end;
9953aa18df8SVille Syrjälä 	else
9963aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9973aa18df8SVille Syrjälä 
9988a920e24SVille Syrjälä 	if (use_scanline_counter) {
9993aa18df8SVille Syrjälä 		*vpos = position;
10003aa18df8SVille Syrjälä 		*hpos = 0;
10013aa18df8SVille Syrjälä 	} else {
10020af7e4dfSMario Kleiner 		*vpos = position / htotal;
10030af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10040af7e4dfSMario Kleiner 	}
10050af7e4dfSMario Kleiner 
10061bf6ad62SDaniel Vetter 	return true;
10070af7e4dfSMario Kleiner }
10080af7e4dfSMario Kleiner 
10094bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
10104bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
10114bbffbf3SThomas Zimmermann {
10124bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
10134bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
101448e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
10154bbffbf3SThomas Zimmermann }
10164bbffbf3SThomas Zimmermann 
1017a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1018a225f079SVille Syrjälä {
1019fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1020a225f079SVille Syrjälä 	unsigned long irqflags;
1021a225f079SVille Syrjälä 	int position;
1022a225f079SVille Syrjälä 
1023a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1024a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1025a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1026a225f079SVille Syrjälä 
1027a225f079SVille Syrjälä 	return position;
1028a225f079SVille Syrjälä }
1029a225f079SVille Syrjälä 
1030e3689190SBen Widawsky /**
103174bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1032e3689190SBen Widawsky  * occurred.
1033e3689190SBen Widawsky  * @work: workqueue struct
1034e3689190SBen Widawsky  *
1035e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1036e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1037e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1038e3689190SBen Widawsky  */
103974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1040e3689190SBen Widawsky {
10412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1042cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1043cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
1044e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104535a85ac6SBen Widawsky 	char *parity_event[6];
1046a9c287c9SJani Nikula 	u32 misccpctl;
1047a9c287c9SJani Nikula 	u8 slice = 0;
1048e3689190SBen Widawsky 
1049e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1050e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1051e3689190SBen Widawsky 	 * any time we access those registers.
1052e3689190SBen Widawsky 	 */
105391c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1054e3689190SBen Widawsky 
105535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
105735a85ac6SBen Widawsky 		goto out;
105835a85ac6SBen Widawsky 
10592939eb06SJani Nikula 	misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
10602939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
10612939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1062e3689190SBen Widawsky 
106335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1064f0f59a00SVille Syrjälä 		i915_reg_t reg;
106535a85ac6SBen Widawsky 
106635a85ac6SBen Widawsky 		slice--;
106748a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
106848a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
106935a85ac6SBen Widawsky 			break;
107035a85ac6SBen Widawsky 
107135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
107235a85ac6SBen Widawsky 
10736fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
107435a85ac6SBen Widawsky 
10752939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1076e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1077e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1078e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1079e3689190SBen Widawsky 
10802939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10812939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1082e3689190SBen Widawsky 
1083cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1084e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1085e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1086e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1089e3689190SBen Widawsky 
109091c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1091e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1092e3689190SBen Widawsky 
109335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
109435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1095e3689190SBen Widawsky 
109635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1097e3689190SBen Widawsky 		kfree(parity_event[3]);
1098e3689190SBen Widawsky 		kfree(parity_event[2]);
1099e3689190SBen Widawsky 		kfree(parity_event[1]);
1100e3689190SBen Widawsky 	}
1101e3689190SBen Widawsky 
11022939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
110335a85ac6SBen Widawsky 
110435a85ac6SBen Widawsky out:
110548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1106cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1107cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1108cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
110935a85ac6SBen Widawsky 
111091c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
111135a85ac6SBen Widawsky }
111235a85ac6SBen Widawsky 
1113af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1114121e758eSDhinakaran Pandiyan {
1115af92058fSVille Syrjälä 	switch (pin) {
1116da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1117da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1118da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1119da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1120da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1121da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11224294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
112348ef15d3SJosé Roberto de Souza 	default:
112448ef15d3SJosé Roberto de Souza 		return false;
112548ef15d3SJosé Roberto de Souza 	}
112648ef15d3SJosé Roberto de Souza }
112748ef15d3SJosé Roberto de Souza 
1128af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112963c88d22SImre Deak {
1130af92058fSVille Syrjälä 	switch (pin) {
1131af92058fSVille Syrjälä 	case HPD_PORT_A:
1132195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1133af92058fSVille Syrjälä 	case HPD_PORT_B:
113463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1135af92058fSVille Syrjälä 	case HPD_PORT_C:
113663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
113763c88d22SImre Deak 	default:
113863c88d22SImre Deak 		return false;
113963c88d22SImre Deak 	}
114063c88d22SImre Deak }
114163c88d22SImre Deak 
1142af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
114331604222SAnusha Srivatsa {
1144af92058fSVille Syrjälä 	switch (pin) {
1145af92058fSVille Syrjälä 	case HPD_PORT_A:
1146af92058fSVille Syrjälä 	case HPD_PORT_B:
11478ef7e340SMatt Roper 	case HPD_PORT_C:
1148229f31e2SLucas De Marchi 	case HPD_PORT_D:
11494294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
115031604222SAnusha Srivatsa 	default:
115131604222SAnusha Srivatsa 		return false;
115231604222SAnusha Srivatsa 	}
115331604222SAnusha Srivatsa }
115431604222SAnusha Srivatsa 
1155af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115631604222SAnusha Srivatsa {
1157af92058fSVille Syrjälä 	switch (pin) {
1158da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1159da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1160da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1161da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1162da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1163da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11644294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
116552dfdba0SLucas De Marchi 	default:
116652dfdba0SLucas De Marchi 		return false;
116752dfdba0SLucas De Marchi 	}
116852dfdba0SLucas De Marchi }
116952dfdba0SLucas De Marchi 
1170af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11716dbf30ceSVille Syrjälä {
1172af92058fSVille Syrjälä 	switch (pin) {
1173af92058fSVille Syrjälä 	case HPD_PORT_E:
11746dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11756dbf30ceSVille Syrjälä 	default:
11766dbf30ceSVille Syrjälä 		return false;
11776dbf30ceSVille Syrjälä 	}
11786dbf30ceSVille Syrjälä }
11796dbf30ceSVille Syrjälä 
1180af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
118174c0b395SVille Syrjälä {
1182af92058fSVille Syrjälä 	switch (pin) {
1183af92058fSVille Syrjälä 	case HPD_PORT_A:
118474c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1185af92058fSVille Syrjälä 	case HPD_PORT_B:
118674c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1187af92058fSVille Syrjälä 	case HPD_PORT_C:
118874c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1189af92058fSVille Syrjälä 	case HPD_PORT_D:
119074c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
119174c0b395SVille Syrjälä 	default:
119274c0b395SVille Syrjälä 		return false;
119374c0b395SVille Syrjälä 	}
119474c0b395SVille Syrjälä }
119574c0b395SVille Syrjälä 
1196af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1197e4ce95aaSVille Syrjälä {
1198af92058fSVille Syrjälä 	switch (pin) {
1199af92058fSVille Syrjälä 	case HPD_PORT_A:
1200e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1201e4ce95aaSVille Syrjälä 	default:
1202e4ce95aaSVille Syrjälä 		return false;
1203e4ce95aaSVille Syrjälä 	}
1204e4ce95aaSVille Syrjälä }
1205e4ce95aaSVille Syrjälä 
1206af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
120713cf5504SDave Airlie {
1208af92058fSVille Syrjälä 	switch (pin) {
1209af92058fSVille Syrjälä 	case HPD_PORT_B:
1210676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1211af92058fSVille Syrjälä 	case HPD_PORT_C:
1212676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1213af92058fSVille Syrjälä 	case HPD_PORT_D:
1214676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1215676574dfSJani Nikula 	default:
1216676574dfSJani Nikula 		return false;
121713cf5504SDave Airlie 	}
121813cf5504SDave Airlie }
121913cf5504SDave Airlie 
1220af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
122113cf5504SDave Airlie {
1222af92058fSVille Syrjälä 	switch (pin) {
1223af92058fSVille Syrjälä 	case HPD_PORT_B:
1224676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1225af92058fSVille Syrjälä 	case HPD_PORT_C:
1226676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1227af92058fSVille Syrjälä 	case HPD_PORT_D:
1228676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1229676574dfSJani Nikula 	default:
1230676574dfSJani Nikula 		return false;
123113cf5504SDave Airlie 	}
123213cf5504SDave Airlie }
123313cf5504SDave Airlie 
123442db67d6SVille Syrjälä /*
123542db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
123642db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
123742db67d6SVille Syrjälä  * hotplug detection results from several registers.
123842db67d6SVille Syrjälä  *
123942db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
124042db67d6SVille Syrjälä  */
1241cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1242cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12438c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1244fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1245af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1246676574dfSJani Nikula {
1247e9be2850SVille Syrjälä 	enum hpd_pin pin;
1248676574dfSJani Nikula 
124952dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
125052dfdba0SLucas De Marchi 
1251e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1252e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12538c841e57SJani Nikula 			continue;
12548c841e57SJani Nikula 
1255e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1256676574dfSJani Nikula 
1257af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1258e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1259676574dfSJani Nikula 	}
1260676574dfSJani Nikula 
126100376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
126200376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1263f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1264676574dfSJani Nikula 
1265676574dfSJani Nikula }
1266676574dfSJani Nikula 
1267a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1268a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1269a0e066b8SVille Syrjälä {
1270a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1271a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1272a0e066b8SVille Syrjälä 
1273a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1274a0e066b8SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1275a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1276a0e066b8SVille Syrjälä 
1277a0e066b8SVille Syrjälä 	return enabled_irqs;
1278a0e066b8SVille Syrjälä }
1279a0e066b8SVille Syrjälä 
1280a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1281a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1282a0e066b8SVille Syrjälä {
1283a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1284a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1285a0e066b8SVille Syrjälä 
1286a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1287a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1288a0e066b8SVille Syrjälä 
1289a0e066b8SVille Syrjälä 	return hotplug_irqs;
1290a0e066b8SVille Syrjälä }
1291a0e066b8SVille Syrjälä 
12922ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12932ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12942ea63927SVille Syrjälä {
12952ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12962ea63927SVille Syrjälä 	u32 hotplug = 0;
12972ea63927SVille Syrjälä 
12982ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12992ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
13002ea63927SVille Syrjälä 
13012ea63927SVille Syrjälä 	return hotplug;
13022ea63927SVille Syrjälä }
13032ea63927SVille Syrjälä 
130491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1305515ac2bbSDaniel Vetter {
130628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1307515ac2bbSDaniel Vetter }
1308515ac2bbSDaniel Vetter 
130991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1310ce99c256SDaniel Vetter {
13119ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1312ce99c256SDaniel Vetter }
1313ce99c256SDaniel Vetter 
13148bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
131591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
131691d14251STvrtko Ursulin 					 enum pipe pipe,
1317a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1318a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1319a9c287c9SJani Nikula 					 u32 crc4)
13208bf1e9f1SShuang He {
13218c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
132200535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
13235cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
13245cee6c45SVille Syrjälä 
13255cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1326b2c88f5bSDamien Lespiau 
1327d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
13288c6b709dSTomeu Vizoso 	/*
13298c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13308c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13318c6b709dSTomeu Vizoso 	 * out the buggy result.
13328c6b709dSTomeu Vizoso 	 *
1333163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13348c6b709dSTomeu Vizoso 	 * don't trust that one either.
13358c6b709dSTomeu Vizoso 	 */
1336033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1337373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13388c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13398c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13408c6b709dSTomeu Vizoso 		return;
13418c6b709dSTomeu Vizoso 	}
13428c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13436cc42152SMaarten Lankhorst 
1344246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1345ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1346246ee524STomeu Vizoso 				crcs);
13478c6b709dSTomeu Vizoso }
1348277de95eSDaniel Vetter #else
1349277de95eSDaniel Vetter static inline void
135091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
135191d14251STvrtko Ursulin 			     enum pipe pipe,
1352a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1353a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1354a9c287c9SJani Nikula 			     u32 crc4) {}
1355277de95eSDaniel Vetter #endif
1356eba94eb9SDaniel Vetter 
13571288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13581288f9b0SKarthik B S 			      enum pipe pipe)
13591288f9b0SKarthik B S {
13601288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
13611288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13621288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13631288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13641288f9b0SKarthik B S 	unsigned long irqflags;
13651288f9b0SKarthik B S 
13661288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13671288f9b0SKarthik B S 
13681288f9b0SKarthik B S 	crtc_state->event = NULL;
13691288f9b0SKarthik B S 
13701288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13711288f9b0SKarthik B S 
13721288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13731288f9b0SKarthik B S }
1374277de95eSDaniel Vetter 
137591d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
137691d14251STvrtko Ursulin 				     enum pipe pipe)
13775a69b89fSDaniel Vetter {
137891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13792939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13805a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13815a69b89fSDaniel Vetter }
13825a69b89fSDaniel Vetter 
138391d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
138491d14251STvrtko Ursulin 				     enum pipe pipe)
1385eba94eb9SDaniel Vetter {
138691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13872939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13882939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13892939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13902939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13912939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1392eba94eb9SDaniel Vetter }
13935b3a856bSDaniel Vetter 
139491d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
139591d14251STvrtko Ursulin 				      enum pipe pipe)
13965b3a856bSDaniel Vetter {
1397a9c287c9SJani Nikula 	u32 res1, res2;
13980b5c5ed0SDaniel Vetter 
1399373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
14002939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
14010b5c5ed0SDaniel Vetter 	else
14020b5c5ed0SDaniel Vetter 		res1 = 0;
14030b5c5ed0SDaniel Vetter 
1404373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
14052939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
14060b5c5ed0SDaniel Vetter 	else
14070b5c5ed0SDaniel Vetter 		res2 = 0;
14085b3a856bSDaniel Vetter 
140991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
14102939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
14112939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
14122939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
14130b5c5ed0SDaniel Vetter 				     res1, res2);
14145b3a856bSDaniel Vetter }
14158bf1e9f1SShuang He 
141644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
141744d9241eSVille Syrjälä {
141844d9241eSVille Syrjälä 	enum pipe pipe;
141944d9241eSVille Syrjälä 
142044d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
14212939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
142244d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
142344d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
142444d9241eSVille Syrjälä 
142544d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
142644d9241eSVille Syrjälä 	}
142744d9241eSVille Syrjälä }
142844d9241eSVille Syrjälä 
1429eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
143091d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14317e231dbeSJesse Barnes {
1432d048a268SVille Syrjälä 	enum pipe pipe;
14337e231dbeSJesse Barnes 
143458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14351ca993d2SVille Syrjälä 
14361ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14371ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14381ca993d2SVille Syrjälä 		return;
14391ca993d2SVille Syrjälä 	}
14401ca993d2SVille Syrjälä 
1441055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1442f0f59a00SVille Syrjälä 		i915_reg_t reg;
14436b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
144491d181ddSImre Deak 
1445bbb5eebfSDaniel Vetter 		/*
1446bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1447bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1448bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1449bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1450bbb5eebfSDaniel Vetter 		 * handle.
1451bbb5eebfSDaniel Vetter 		 */
14520f239f4cSDaniel Vetter 
14530f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14546b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1455bbb5eebfSDaniel Vetter 
1456bbb5eebfSDaniel Vetter 		switch (pipe) {
1457d048a268SVille Syrjälä 		default:
1458bbb5eebfSDaniel Vetter 		case PIPE_A:
1459bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1460bbb5eebfSDaniel Vetter 			break;
1461bbb5eebfSDaniel Vetter 		case PIPE_B:
1462bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1463bbb5eebfSDaniel Vetter 			break;
14643278f67fSVille Syrjälä 		case PIPE_C:
14653278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14663278f67fSVille Syrjälä 			break;
1467bbb5eebfSDaniel Vetter 		}
1468bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14696b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1470bbb5eebfSDaniel Vetter 
14716b12ca56SVille Syrjälä 		if (!status_mask)
147291d181ddSImre Deak 			continue;
147391d181ddSImre Deak 
147491d181ddSImre Deak 		reg = PIPESTAT(pipe);
14752939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14766b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14777e231dbeSJesse Barnes 
14787e231dbeSJesse Barnes 		/*
14797e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1480132c27c9SVille Syrjälä 		 *
1481132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1482132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1483132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1484132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1485132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14867e231dbeSJesse Barnes 		 */
1487132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14882939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14892939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1490132c27c9SVille Syrjälä 		}
14917e231dbeSJesse Barnes 	}
149258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14932ecb8ca4SVille Syrjälä }
14942ecb8ca4SVille Syrjälä 
1495eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1496eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1497eb64343cSVille Syrjälä {
1498eb64343cSVille Syrjälä 	enum pipe pipe;
1499eb64343cSVille Syrjälä 
1500eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1501eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1502aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1503eb64343cSVille Syrjälä 
1504eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1505eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1506eb64343cSVille Syrjälä 
1507eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1508eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1509eb64343cSVille Syrjälä 	}
1510eb64343cSVille Syrjälä }
1511eb64343cSVille Syrjälä 
1512eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1513eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1514eb64343cSVille Syrjälä {
1515eb64343cSVille Syrjälä 	bool blc_event = false;
1516eb64343cSVille Syrjälä 	enum pipe pipe;
1517eb64343cSVille Syrjälä 
1518eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1519eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1520aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1521eb64343cSVille Syrjälä 
1522eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1523eb64343cSVille Syrjälä 			blc_event = true;
1524eb64343cSVille Syrjälä 
1525eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1526eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1527eb64343cSVille Syrjälä 
1528eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1529eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1530eb64343cSVille Syrjälä 	}
1531eb64343cSVille Syrjälä 
1532eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1533eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1534eb64343cSVille Syrjälä }
1535eb64343cSVille Syrjälä 
1536eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1537eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1538eb64343cSVille Syrjälä {
1539eb64343cSVille Syrjälä 	bool blc_event = false;
1540eb64343cSVille Syrjälä 	enum pipe pipe;
1541eb64343cSVille Syrjälä 
1542eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1543eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1544aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1545eb64343cSVille Syrjälä 
1546eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1547eb64343cSVille Syrjälä 			blc_event = true;
1548eb64343cSVille Syrjälä 
1549eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1550eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1551eb64343cSVille Syrjälä 
1552eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1553eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1554eb64343cSVille Syrjälä 	}
1555eb64343cSVille Syrjälä 
1556eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1557eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1558eb64343cSVille Syrjälä 
1559eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1560eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1561eb64343cSVille Syrjälä }
1562eb64343cSVille Syrjälä 
156391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15642ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15652ecb8ca4SVille Syrjälä {
15662ecb8ca4SVille Syrjälä 	enum pipe pipe;
15677e231dbeSJesse Barnes 
1568055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1569fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1570aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15714356d586SDaniel Vetter 
15726ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15736ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15746ede6b06SVille Syrjälä 
15754356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
157691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15772d9d2b0bSVille Syrjälä 
15781f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15791f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
158031acc7f5SJesse Barnes 	}
158131acc7f5SJesse Barnes 
1582c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
158391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1584c1874ed7SImre Deak }
1585c1874ed7SImre Deak 
15861ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
158716c6c56bSVille Syrjälä {
15880ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15890ba7c51aSVille Syrjälä 	int i;
159016c6c56bSVille Syrjälä 
15910ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15920ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15930ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15940ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15950ba7c51aSVille Syrjälä 	else
15960ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15970ba7c51aSVille Syrjälä 
15980ba7c51aSVille Syrjälä 	/*
15990ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
16000ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
16010ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
16020ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
16030ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
16040ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
16050ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
16060ba7c51aSVille Syrjälä 	 */
16070ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
16082939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
16090ba7c51aSVille Syrjälä 
16100ba7c51aSVille Syrjälä 		if (tmp == 0)
16110ba7c51aSVille Syrjälä 			return hotplug_status;
16120ba7c51aSVille Syrjälä 
16130ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
16142939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
16150ba7c51aSVille Syrjälä 	}
16160ba7c51aSVille Syrjälä 
161748a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
16180ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
16192939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
16201ae3c34cSVille Syrjälä 
16211ae3c34cSVille Syrjälä 	return hotplug_status;
16221ae3c34cSVille Syrjälä }
16231ae3c34cSVille Syrjälä 
162491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
16251ae3c34cSVille Syrjälä 				 u32 hotplug_status)
16261ae3c34cSVille Syrjälä {
16271ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
16280398993bSVille Syrjälä 	u32 hotplug_trigger;
16293ff60f89SOscar Mateo 
16300398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16310398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16320398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16330398993bSVille Syrjälä 	else
16340398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
163516c6c56bSVille Syrjälä 
163658f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1637cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1638cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16390398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1640fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
164158f2cf24SVille Syrjälä 
164291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
164358f2cf24SVille Syrjälä 	}
1644369712e8SJani Nikula 
16450398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16460398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16470398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
164891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
164958f2cf24SVille Syrjälä }
165016c6c56bSVille Syrjälä 
1651c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1652c1874ed7SImre Deak {
1653b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1654c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1655c1874ed7SImre Deak 
16562dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16572dd2a883SImre Deak 		return IRQ_NONE;
16582dd2a883SImre Deak 
16591f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16609102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16611f814dacSImre Deak 
16621e1cace9SVille Syrjälä 	do {
16636e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16642ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16651ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1666a5e485a9SVille Syrjälä 		u32 ier = 0;
16673ff60f89SOscar Mateo 
16682939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16692939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16702939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1671c1874ed7SImre Deak 
1672c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16731e1cace9SVille Syrjälä 			break;
1674c1874ed7SImre Deak 
1675c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1676c1874ed7SImre Deak 
1677a5e485a9SVille Syrjälä 		/*
1678a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1679a5e485a9SVille Syrjälä 		 *
1680a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1681a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1682a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1683a5e485a9SVille Syrjälä 		 *
1684a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1685a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1686a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1687a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1688a5e485a9SVille Syrjälä 		 * bits this time around.
1689a5e485a9SVille Syrjälä 		 */
16902939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16912939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
16922939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
16934a0a0202SVille Syrjälä 
16944a0a0202SVille Syrjälä 		if (gt_iir)
16952939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16964a0a0202SVille Syrjälä 		if (pm_iir)
16972939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16984a0a0202SVille Syrjälä 
16997ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17001ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
17017ce4d1f2SVille Syrjälä 
17023ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
17033ff60f89SOscar Mateo 		 * signalled in iir */
1704eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
17057ce4d1f2SVille Syrjälä 
1706eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1707eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1708eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1709eef57324SJerome Anand 
17107ce4d1f2SVille Syrjälä 		/*
17117ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17127ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17137ce4d1f2SVille Syrjälä 		 */
17147ce4d1f2SVille Syrjälä 		if (iir)
17152939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17164a0a0202SVille Syrjälä 
17172939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17182939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
17191ae3c34cSVille Syrjälä 
172052894874SVille Syrjälä 		if (gt_iir)
1721cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
172252894874SVille Syrjälä 		if (pm_iir)
17233e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
172452894874SVille Syrjälä 
17251ae3c34cSVille Syrjälä 		if (hotplug_status)
172691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17272ecb8ca4SVille Syrjälä 
172891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
17291e1cace9SVille Syrjälä 	} while (0);
17307e231dbeSJesse Barnes 
17319c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17329c6508b9SThomas Gleixner 
17339102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17341f814dacSImre Deak 
17357e231dbeSJesse Barnes 	return ret;
17367e231dbeSJesse Barnes }
17377e231dbeSJesse Barnes 
173843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
173943f328d7SVille Syrjälä {
1740b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
174143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
174243f328d7SVille Syrjälä 
17432dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17442dd2a883SImre Deak 		return IRQ_NONE;
17452dd2a883SImre Deak 
17461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17479102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17481f814dacSImre Deak 
1749579de73bSChris Wilson 	do {
17506e814800SVille Syrjälä 		u32 master_ctl, iir;
17512ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17521ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1753a5e485a9SVille Syrjälä 		u32 ier = 0;
1754a5e485a9SVille Syrjälä 
17552939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17562939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17573278f67fSVille Syrjälä 
17583278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17598e5fd599SVille Syrjälä 			break;
176043f328d7SVille Syrjälä 
176127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
176227b6c122SOscar Mateo 
1763a5e485a9SVille Syrjälä 		/*
1764a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1765a5e485a9SVille Syrjälä 		 *
1766a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1767a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1768a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1769a5e485a9SVille Syrjälä 		 *
1770a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1771a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1772a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1773a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1774a5e485a9SVille Syrjälä 		 * bits this time around.
1775a5e485a9SVille Syrjälä 		 */
17762939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17772939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
17782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
177943f328d7SVille Syrjälä 
17806cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
178127b6c122SOscar Mateo 
178227b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17831ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
178443f328d7SVille Syrjälä 
178527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
178627b6c122SOscar Mateo 		 * signalled in iir */
1787eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
178843f328d7SVille Syrjälä 
1789eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1790eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1791eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1792eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1793eef57324SJerome Anand 
17947ce4d1f2SVille Syrjälä 		/*
17957ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17967ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17977ce4d1f2SVille Syrjälä 		 */
17987ce4d1f2SVille Syrjälä 		if (iir)
17992939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
18007ce4d1f2SVille Syrjälä 
18012939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
18022939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
18031ae3c34cSVille Syrjälä 
18041ae3c34cSVille Syrjälä 		if (hotplug_status)
180591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18062ecb8ca4SVille Syrjälä 
180791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1808579de73bSChris Wilson 	} while (0);
18093278f67fSVille Syrjälä 
18109c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
18119c6508b9SThomas Gleixner 
18129102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
18131f814dacSImre Deak 
181443f328d7SVille Syrjälä 	return ret;
181543f328d7SVille Syrjälä }
181643f328d7SVille Syrjälä 
181791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18180398993bSVille Syrjälä 				u32 hotplug_trigger)
1819776ad806SJesse Barnes {
182042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1821776ad806SJesse Barnes 
18226a39d7c9SJani Nikula 	/*
18236a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
18246a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
18256a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
18266a39d7c9SJani Nikula 	 * errors.
18276a39d7c9SJani Nikula 	 */
18282939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
18296a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18306a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18316a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18326a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18336a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18346a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18356a39d7c9SJani Nikula 	}
18366a39d7c9SJani Nikula 
18372939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18386a39d7c9SJani Nikula 	if (!hotplug_trigger)
18396a39d7c9SJani Nikula 		return;
184013cf5504SDave Airlie 
18410398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18420398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18430398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1844fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
184540e56410SVille Syrjälä 
184691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1847aaf5ec2eSSonika Jindal }
184891d131d2SDaniel Vetter 
184991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
185040e56410SVille Syrjälä {
1851d048a268SVille Syrjälä 	enum pipe pipe;
185240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
185340e56410SVille Syrjälä 
18540398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
185540e56410SVille Syrjälä 
1856cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1857cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1858776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
185900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1860cfc33bf7SVille Syrjälä 			port_name(port));
1861cfc33bf7SVille Syrjälä 	}
1862776ad806SJesse Barnes 
1863ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
186491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1865ce99c256SDaniel Vetter 
1866776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
186791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1868776ad806SJesse Barnes 
1869776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
187000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1871776ad806SJesse Barnes 
1872776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
187300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1874776ad806SJesse Barnes 
1875776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
187600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1877776ad806SJesse Barnes 
1878b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1879055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
188000376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18819db4a9c7SJesse Barnes 				pipe_name(pipe),
18822939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1883b8b65ccdSAnshuman Gupta 	}
1884776ad806SJesse Barnes 
1885776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
188600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1887776ad806SJesse Barnes 
1888776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
188900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
189000376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1891776ad806SJesse Barnes 
1892776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1893a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18948664281bSPaulo Zanoni 
18958664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1896a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18978664281bSPaulo Zanoni }
18988664281bSPaulo Zanoni 
189991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
19008664281bSPaulo Zanoni {
19012939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
19025a69b89fSDaniel Vetter 	enum pipe pipe;
19038664281bSPaulo Zanoni 
1904de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
190500376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1906de032bf4SPaulo Zanoni 
1907055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19081f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19091f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19108664281bSPaulo Zanoni 
19115a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
191291d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
191391d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
19145a69b89fSDaniel Vetter 			else
191591d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
19165a69b89fSDaniel Vetter 		}
19175a69b89fSDaniel Vetter 	}
19188bf1e9f1SShuang He 
19192939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
19208664281bSPaulo Zanoni }
19218664281bSPaulo Zanoni 
192291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
19238664281bSPaulo Zanoni {
19242939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
192545c1cd87SMika Kahola 	enum pipe pipe;
19268664281bSPaulo Zanoni 
1927de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
192800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1929de032bf4SPaulo Zanoni 
193045c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
193145c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
193245c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19338664281bSPaulo Zanoni 
19342939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1935776ad806SJesse Barnes }
1936776ad806SJesse Barnes 
193791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
193823e81d69SAdam Jackson {
1939d048a268SVille Syrjälä 	enum pipe pipe;
19406dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1941aaf5ec2eSSonika Jindal 
19420398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
194391d131d2SDaniel Vetter 
1944cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1945cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
194623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
194700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1948cfc33bf7SVille Syrjälä 			port_name(port));
1949cfc33bf7SVille Syrjälä 	}
195023e81d69SAdam Jackson 
195123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
195291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
195323e81d69SAdam Jackson 
195423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
195591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
195623e81d69SAdam Jackson 
195723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
195923e81d69SAdam Jackson 
196023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
196100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
196223e81d69SAdam Jackson 
1963b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1964055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
196500376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
196623e81d69SAdam Jackson 				pipe_name(pipe),
19672939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1968b8b65ccdSAnshuman Gupta 	}
19698664281bSPaulo Zanoni 
19708664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
197191d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
197223e81d69SAdam Jackson }
197323e81d69SAdam Jackson 
197458676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
197531604222SAnusha Srivatsa {
1976e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1977e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
197831604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
197931604222SAnusha Srivatsa 
198031604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
198131604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
198231604222SAnusha Srivatsa 
19832939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
19842939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg);
198531604222SAnusha Srivatsa 
198631604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19870398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19880398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
198931604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
199031604222SAnusha Srivatsa 	}
199131604222SAnusha Srivatsa 
199231604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
199331604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
199431604222SAnusha Srivatsa 
19952939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
19962939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg);
199731604222SAnusha Srivatsa 
199831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19990398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
20000398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
2001da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
200252dfdba0SLucas De Marchi 	}
200352dfdba0SLucas De Marchi 
200452dfdba0SLucas De Marchi 	if (pin_mask)
200552dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
200652dfdba0SLucas De Marchi 
200752dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
200852dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
200952dfdba0SLucas De Marchi }
201052dfdba0SLucas De Marchi 
201191d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20126dbf30ceSVille Syrjälä {
20136dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20146dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20156dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20166dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20176dbf30ceSVille Syrjälä 
20186dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20196dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20206dbf30ceSVille Syrjälä 
20212939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
20222939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
20236dbf30ceSVille Syrjälä 
2024cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20250398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
20260398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
202774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20286dbf30ceSVille Syrjälä 	}
20296dbf30ceSVille Syrjälä 
20306dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20316dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20326dbf30ceSVille Syrjälä 
20332939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
20342939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20356dbf30ceSVille Syrjälä 
2036cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20370398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20380398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
20396dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20406dbf30ceSVille Syrjälä 	}
20416dbf30ceSVille Syrjälä 
20426dbf30ceSVille Syrjälä 	if (pin_mask)
204391d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20446dbf30ceSVille Syrjälä 
20456dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
204691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20476dbf30ceSVille Syrjälä }
20486dbf30ceSVille Syrjälä 
204991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20500398993bSVille Syrjälä 				u32 hotplug_trigger)
2051c008bc6eSPaulo Zanoni {
2052e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2053e4ce95aaSVille Syrjälä 
20542939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
20552939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2056e4ce95aaSVille Syrjälä 
20570398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20580398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20590398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2060e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
206140e56410SVille Syrjälä 
206291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2063e4ce95aaSVille Syrjälä }
2064c008bc6eSPaulo Zanoni 
206591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
206691d14251STvrtko Ursulin 				    u32 de_iir)
206740e56410SVille Syrjälä {
206840e56410SVille Syrjälä 	enum pipe pipe;
206940e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
207040e56410SVille Syrjälä 
207140e56410SVille Syrjälä 	if (hotplug_trigger)
20720398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
207340e56410SVille Syrjälä 
2074c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
207591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2076c008bc6eSPaulo Zanoni 
2077c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
207891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2079c008bc6eSPaulo Zanoni 
2080c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
208100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2082c008bc6eSPaulo Zanoni 
2083055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2084fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2085aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2086c008bc6eSPaulo Zanoni 
20874bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20884bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20894bb18054SVille Syrjälä 
209040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20911f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2092c008bc6eSPaulo Zanoni 
209340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
209491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2095c008bc6eSPaulo Zanoni 	}
2096c008bc6eSPaulo Zanoni 
2097c008bc6eSPaulo Zanoni 	/* check event from PCH */
2098c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20992939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2100c008bc6eSPaulo Zanoni 
210191d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
210291d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2103c008bc6eSPaulo Zanoni 		else
210491d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2105c008bc6eSPaulo Zanoni 
2106c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
21072939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2108c008bc6eSPaulo Zanoni 	}
2109c008bc6eSPaulo Zanoni 
211093e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
21113e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2112c008bc6eSPaulo Zanoni }
2113c008bc6eSPaulo Zanoni 
211491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
211591d14251STvrtko Ursulin 				    u32 de_iir)
21169719fb98SPaulo Zanoni {
211707d27e20SDamien Lespiau 	enum pipe pipe;
211823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
211923bb4cb5SVille Syrjälä 
212040e56410SVille Syrjälä 	if (hotplug_trigger)
21210398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
21229719fb98SPaulo Zanoni 
21239719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
212491d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
21259719fb98SPaulo Zanoni 
212654fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
2127b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
212854fd3149SDhinakaran Pandiyan 
2129a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2130b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2131b64d6c51SGwan-gyeong Mun 
2132b64d6c51SGwan-gyeong Mun 			u32 psr_iir = intel_uncore_read(&dev_priv->uncore,
2133b64d6c51SGwan-gyeong Mun 							EDP_PSR_IIR);
2134b64d6c51SGwan-gyeong Mun 
2135b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2136b64d6c51SGwan-gyeong Mun 			intel_uncore_write(&dev_priv->uncore,
2137b64d6c51SGwan-gyeong Mun 					   EDP_PSR_IIR, psr_iir);
2138b64d6c51SGwan-gyeong Mun 			break;
2139b64d6c51SGwan-gyeong Mun 		}
214054fd3149SDhinakaran Pandiyan 	}
2141fc340442SDaniel Vetter 
21429719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
214391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21449719fb98SPaulo Zanoni 
21459719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
214691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21479719fb98SPaulo Zanoni 
2148055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
214933ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2150aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21512a636e24SVille Syrjälä 
21522a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21532a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21549719fb98SPaulo Zanoni 	}
21559719fb98SPaulo Zanoni 
21569719fb98SPaulo Zanoni 	/* check event from PCH */
215791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21582939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21599719fb98SPaulo Zanoni 
216091d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21619719fb98SPaulo Zanoni 
21629719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21632939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21649719fb98SPaulo Zanoni 	}
21659719fb98SPaulo Zanoni }
21669719fb98SPaulo Zanoni 
216772c90f62SOscar Mateo /*
216872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
216972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
217072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
217172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
217272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
217372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
217472c90f62SOscar Mateo  */
21759eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2176b1f14ad0SJesse Barnes {
2177c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2178c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2179f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21800e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2181b1f14ad0SJesse Barnes 
2182c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21832dd2a883SImre Deak 		return IRQ_NONE;
21842dd2a883SImre Deak 
21851f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2186c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21871f814dacSImre Deak 
2188b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2189c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2190c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21910e43406bSChris Wilson 
219244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
219344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
219444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
219544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
219644498aeaSPaulo Zanoni 	 * due to its back queue). */
2197c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2198c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2199c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2200ab5c608bSBen Widawsky 	}
220144498aeaSPaulo Zanoni 
220272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
220372c90f62SOscar Mateo 
2204c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
22050e43406bSChris Wilson 	if (gt_iir) {
2206c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2207651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) >= 6)
2208c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2209d8fc8a47SPaulo Zanoni 		else
2210c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2211c48a798aSChris Wilson 		ret = IRQ_HANDLED;
22120e43406bSChris Wilson 	}
2213b1f14ad0SJesse Barnes 
2214c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
22150e43406bSChris Wilson 	if (de_iir) {
2216c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2217373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2218c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2219f1af8fc1SPaulo Zanoni 		else
2220c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
22210e43406bSChris Wilson 		ret = IRQ_HANDLED;
2222c48a798aSChris Wilson 	}
2223c48a798aSChris Wilson 
2224651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) >= 6) {
2225c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2226c48a798aSChris Wilson 		if (pm_iir) {
2227c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2228c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2229c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22300e43406bSChris Wilson 		}
2231f1af8fc1SPaulo Zanoni 	}
2232b1f14ad0SJesse Barnes 
2233c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2234c48a798aSChris Wilson 	if (sde_ier)
2235c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2236b1f14ad0SJesse Barnes 
22379c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22389c6508b9SThomas Gleixner 
22391f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2240c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22411f814dacSImre Deak 
2242b1f14ad0SJesse Barnes 	return ret;
2243b1f14ad0SJesse Barnes }
2244b1f14ad0SJesse Barnes 
224591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22460398993bSVille Syrjälä 				u32 hotplug_trigger)
2247d04a492dSShashank Sharma {
2248cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2249d04a492dSShashank Sharma 
22502939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
22512939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
2252d04a492dSShashank Sharma 
22530398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22540398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22550398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2256cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
225740e56410SVille Syrjälä 
225891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2259d04a492dSShashank Sharma }
2260d04a492dSShashank Sharma 
2261121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2262121e758eSDhinakaran Pandiyan {
2263121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2264b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2265b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2266121e758eSDhinakaran Pandiyan 
2267121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2268b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2269b796b971SDhinakaran Pandiyan 
22702939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
22712939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2272121e758eSDhinakaran Pandiyan 
22730398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22740398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22750398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2276da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2277121e758eSDhinakaran Pandiyan 	}
2278b796b971SDhinakaran Pandiyan 
2279b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2280b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2281b796b971SDhinakaran Pandiyan 
22822939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
22832939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2284b796b971SDhinakaran Pandiyan 
22850398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22860398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22870398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2288da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2289b796b971SDhinakaran Pandiyan 	}
2290b796b971SDhinakaran Pandiyan 
2291b796b971SDhinakaran Pandiyan 	if (pin_mask)
2292b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2293b796b971SDhinakaran Pandiyan 	else
229400376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
229500376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2296121e758eSDhinakaran Pandiyan }
2297121e758eSDhinakaran Pandiyan 
22989d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22999d17210fSLucas De Marchi {
230055523360SLucas De Marchi 	u32 mask;
23019d17210fSLucas De Marchi 
230220fe778fSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
230320fe778fSMatt Roper 		return TGL_DE_PORT_AUX_DDIA |
230420fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIB |
230520fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
230620fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDID |
230720fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDIE |
230820fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
230920fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
231020fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
231120fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC4;
231220fe778fSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 12)
231355523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
231455523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2315e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2316e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2317e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2318e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2319e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2320e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2321e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2322e5df52dcSMatt Roper 
232355523360SLucas De Marchi 
232455523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2325373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
23269d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
23279d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
23289d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
23299d17210fSLucas De Marchi 
2330938a8a9aSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11) {
2331938a8a9aSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_F;
233255523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
2333938a8a9aSLucas De Marchi 	}
23349d17210fSLucas De Marchi 
23359d17210fSLucas De Marchi 	return mask;
23369d17210fSLucas De Marchi }
23379d17210fSLucas De Marchi 
23385270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23395270130dSVille Syrjälä {
23401649a4ccSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv))
234199e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2342373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2343d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2344373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23455270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23465270130dSVille Syrjälä 	else
23475270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23485270130dSVille Syrjälä }
23495270130dSVille Syrjälä 
235046c63d24SJosé Roberto de Souza static void
235146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2352abd58f01SBen Widawsky {
2353e04f7eceSVille Syrjälä 	bool found = false;
2354e04f7eceSVille Syrjälä 
2355e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
235691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2357e04f7eceSVille Syrjälä 		found = true;
2358e04f7eceSVille Syrjälä 	}
2359e04f7eceSVille Syrjälä 
2360e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2361b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23628241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23638241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23648241cfbeSJosé Roberto de Souza 
2365a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2366b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2367b64d6c51SGwan-gyeong Mun 
2368373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2369b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23708241cfbeSJosé Roberto de Souza 			else
23718241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23728241cfbeSJosé Roberto de Souza 
23732939eb06SJani Nikula 			psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg);
23742939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir);
23758241cfbeSJosé Roberto de Souza 
23768241cfbeSJosé Roberto de Souza 			if (psr_iir)
23778241cfbeSJosé Roberto de Souza 				found = true;
237854fd3149SDhinakaran Pandiyan 
2379b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2380b64d6c51SGwan-gyeong Mun 
2381b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2382373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2383b64d6c51SGwan-gyeong Mun 				break;
2384b64d6c51SGwan-gyeong Mun 		}
2385e04f7eceSVille Syrjälä 	}
2386e04f7eceSVille Syrjälä 
2387e04f7eceSVille Syrjälä 	if (!found)
238800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2389abd58f01SBen Widawsky }
239046c63d24SJosé Roberto de Souza 
239100acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
239200acb329SVandita Kulkarni 					   u32 te_trigger)
239300acb329SVandita Kulkarni {
239400acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
239500acb329SVandita Kulkarni 	enum transcoder dsi_trans;
239600acb329SVandita Kulkarni 	enum port port;
239700acb329SVandita Kulkarni 	u32 val, tmp;
239800acb329SVandita Kulkarni 
239900acb329SVandita Kulkarni 	/*
240000acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
240100acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
240200acb329SVandita Kulkarni 	 */
24032939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
240400acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
240500acb329SVandita Kulkarni 
240600acb329SVandita Kulkarni 	/*
240700acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
240800acb329SVandita Kulkarni 	 * transcoder registers
240900acb329SVandita Kulkarni 	 */
241000acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
241100acb329SVandita Kulkarni 						  PORT_A : PORT_B;
241200acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
241300acb329SVandita Kulkarni 
241400acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
24152939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
241600acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
241700acb329SVandita Kulkarni 
241800acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
241900acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
242000acb329SVandita Kulkarni 		return;
242100acb329SVandita Kulkarni 	}
242200acb329SVandita Kulkarni 
242300acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
24242939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
242500acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
242600acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
242700acb329SVandita Kulkarni 		pipe = PIPE_A;
242800acb329SVandita Kulkarni 		break;
242900acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
243000acb329SVandita Kulkarni 		pipe = PIPE_B;
243100acb329SVandita Kulkarni 		break;
243200acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
243300acb329SVandita Kulkarni 		pipe = PIPE_C;
243400acb329SVandita Kulkarni 		break;
243500acb329SVandita Kulkarni 	default:
243600acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
243700acb329SVandita Kulkarni 		return;
243800acb329SVandita Kulkarni 	}
243900acb329SVandita Kulkarni 
244000acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
244100acb329SVandita Kulkarni 
244200acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
244300acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24442939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
24452939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
244600acb329SVandita Kulkarni }
244700acb329SVandita Kulkarni 
2448cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2449cda195f1SVille Syrjälä {
2450373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2451cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2452cda195f1SVille Syrjälä 	else
2453cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2454cda195f1SVille Syrjälä }
2455cda195f1SVille Syrjälä 
24568bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv)
24578bcc0840SMatt Roper {
24588bcc0840SMatt Roper 	u32 mask = GEN8_PIPE_FIFO_UNDERRUN;
24598bcc0840SMatt Roper 
24608bcc0840SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
24618bcc0840SMatt Roper 		mask |= XELPD_PIPE_SOFT_UNDERRUN |
24628bcc0840SMatt Roper 			XELPD_PIPE_HARD_UNDERRUN;
24638bcc0840SMatt Roper 
24648bcc0840SMatt Roper 	return mask;
24658bcc0840SMatt Roper }
24668bcc0840SMatt Roper 
246746c63d24SJosé Roberto de Souza static irqreturn_t
246846c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
246946c63d24SJosé Roberto de Souza {
247046c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
247146c63d24SJosé Roberto de Souza 	u32 iir;
247246c63d24SJosé Roberto de Souza 	enum pipe pipe;
247346c63d24SJosé Roberto de Souza 
2474a844cfbeSJosé Roberto de Souza 	drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv));
2475a844cfbeSJosé Roberto de Souza 
247646c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24772939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
247846c63d24SJosé Roberto de Souza 		if (iir) {
24792939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
248046c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
248146c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
248246c63d24SJosé Roberto de Souza 		} else {
248300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
248400376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2485abd58f01SBen Widawsky 		}
248646c63d24SJosé Roberto de Souza 	}
2487abd58f01SBen Widawsky 
2488373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24892939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2490121e758eSDhinakaran Pandiyan 		if (iir) {
24912939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2492121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2493121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2494121e758eSDhinakaran Pandiyan 		} else {
249500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
249600376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2497121e758eSDhinakaran Pandiyan 		}
2498121e758eSDhinakaran Pandiyan 	}
2499121e758eSDhinakaran Pandiyan 
25006d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
25012939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2502e32192e1STvrtko Ursulin 		if (iir) {
2503d04a492dSShashank Sharma 			bool found = false;
2504cebd87a0SVille Syrjälä 
25052939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
25066d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
250788e04703SJesse Barnes 
25089d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
250991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2510d04a492dSShashank Sharma 				found = true;
2511d04a492dSShashank Sharma 			}
2512d04a492dSShashank Sharma 
251370bfb307SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
25149a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
25159a55a620SVille Syrjälä 
25169a55a620SVille Syrjälä 				if (hotplug_trigger) {
25179a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2518d04a492dSShashank Sharma 					found = true;
2519d04a492dSShashank Sharma 				}
2520e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
25219a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
25229a55a620SVille Syrjälä 
25239a55a620SVille Syrjälä 				if (hotplug_trigger) {
25249a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2525e32192e1STvrtko Ursulin 					found = true;
2526e32192e1STvrtko Ursulin 				}
2527e32192e1STvrtko Ursulin 			}
2528d04a492dSShashank Sharma 
252970bfb307SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
253070bfb307SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
253191d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25329e63743eSShashank Sharma 				found = true;
25339e63743eSShashank Sharma 			}
25349e63743eSShashank Sharma 
2535373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
25369a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
25379a55a620SVille Syrjälä 
25389a55a620SVille Syrjälä 				if (te_trigger) {
25399a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
254000acb329SVandita Kulkarni 					found = true;
254100acb329SVandita Kulkarni 				}
254200acb329SVandita Kulkarni 			}
254300acb329SVandita Kulkarni 
2544d04a492dSShashank Sharma 			if (!found)
254500376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
254600376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
25476d766f02SDaniel Vetter 		}
254838cc46d7SOscar Mateo 		else
254900376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
255000376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
25516d766f02SDaniel Vetter 	}
25526d766f02SDaniel Vetter 
2553055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2554fd3a4024SDaniel Vetter 		u32 fault_errors;
2555abd58f01SBen Widawsky 
2556c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2557c42664ccSDaniel Vetter 			continue;
2558c42664ccSDaniel Vetter 
25592939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2560e32192e1STvrtko Ursulin 		if (!iir) {
256100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
256200376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2563e32192e1STvrtko Ursulin 			continue;
2564e32192e1STvrtko Ursulin 		}
2565770de83dSDamien Lespiau 
2566e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25672939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2568e32192e1STvrtko Ursulin 
2569fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2570aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2571abd58f01SBen Widawsky 
2572cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25731288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25741288f9b0SKarthik B S 
2575e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
257691d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25770fbe7870SDaniel Vetter 
25788bcc0840SMatt Roper 		if (iir & gen8_de_pipe_underrun_mask(dev_priv))
2579e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
258038d83c96SDaniel Vetter 
25815270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2582770de83dSDamien Lespiau 		if (fault_errors)
258300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
258400376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
258530100f2bSDaniel Vetter 				pipe_name(pipe),
2586e32192e1STvrtko Ursulin 				fault_errors);
2587abd58f01SBen Widawsky 	}
2588abd58f01SBen Widawsky 
258991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2590266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
259192d03a80SDaniel Vetter 		/*
259292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
259392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
259492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
259592d03a80SDaniel Vetter 		 */
25962939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2597e32192e1STvrtko Ursulin 		if (iir) {
25982939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
259992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
26006dbf30ceSVille Syrjälä 
260158676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
260258676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2603c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
260491d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
26056dbf30ceSVille Syrjälä 			else
260691d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
26072dfb0b81SJani Nikula 		} else {
26082dfb0b81SJani Nikula 			/*
26092dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
26102dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
26112dfb0b81SJani Nikula 			 */
261200376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
261300376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
26142dfb0b81SJani Nikula 		}
261592d03a80SDaniel Vetter 	}
261692d03a80SDaniel Vetter 
2617f11a0f46STvrtko Ursulin 	return ret;
2618f11a0f46STvrtko Ursulin }
2619f11a0f46STvrtko Ursulin 
26204376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
26214376b9c9SMika Kuoppala {
26224376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
26234376b9c9SMika Kuoppala 
26244376b9c9SMika Kuoppala 	/*
26254376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
26264376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
26274376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
26284376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
26294376b9c9SMika Kuoppala 	 */
26304376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
26314376b9c9SMika Kuoppala }
26324376b9c9SMika Kuoppala 
26334376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
26344376b9c9SMika Kuoppala {
26354376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
26364376b9c9SMika Kuoppala }
26374376b9c9SMika Kuoppala 
2638f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2639f11a0f46STvrtko Ursulin {
2640b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
264125286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2642f11a0f46STvrtko Ursulin 	u32 master_ctl;
2643f11a0f46STvrtko Ursulin 
2644f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2645f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2646f11a0f46STvrtko Ursulin 
26474376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
26484376b9c9SMika Kuoppala 	if (!master_ctl) {
26494376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2650f11a0f46STvrtko Ursulin 		return IRQ_NONE;
26514376b9c9SMika Kuoppala 	}
2652f11a0f46STvrtko Ursulin 
26536cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26546cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2655f0fd96f5SChris Wilson 
2656f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2657f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26589102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
265955ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26609102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2661f0fd96f5SChris Wilson 	}
2662f11a0f46STvrtko Ursulin 
26634376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2664abd58f01SBen Widawsky 
26659c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26669c6508b9SThomas Gleixner 
266755ef72f2SChris Wilson 	return IRQ_HANDLED;
2668abd58f01SBen Widawsky }
2669abd58f01SBen Widawsky 
267051951ae7SMika Kuoppala static u32
26719b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2672df0d28c1SDhinakaran Pandiyan {
26739b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
26747a909383SChris Wilson 	u32 iir;
2675df0d28c1SDhinakaran Pandiyan 
2676df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26777a909383SChris Wilson 		return 0;
2678df0d28c1SDhinakaran Pandiyan 
26797a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26807a909383SChris Wilson 	if (likely(iir))
26817a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26827a909383SChris Wilson 
26837a909383SChris Wilson 	return iir;
2684df0d28c1SDhinakaran Pandiyan }
2685df0d28c1SDhinakaran Pandiyan 
2686df0d28c1SDhinakaran Pandiyan static void
26879b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2688df0d28c1SDhinakaran Pandiyan {
2689df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
26909b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2691df0d28c1SDhinakaran Pandiyan }
2692df0d28c1SDhinakaran Pandiyan 
269381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
269481067b71SMika Kuoppala {
269581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
269681067b71SMika Kuoppala 
269781067b71SMika Kuoppala 	/*
269881067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
269981067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
270081067b71SMika Kuoppala 	 * New indications can and will light up during processing,
270181067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
270281067b71SMika Kuoppala 	 */
270381067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
270481067b71SMika Kuoppala }
270581067b71SMika Kuoppala 
270681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
270781067b71SMika Kuoppala {
270881067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
270981067b71SMika Kuoppala }
271081067b71SMika Kuoppala 
2711a3265d85SMatt Roper static void
2712a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2713a3265d85SMatt Roper {
2714a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2715a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2716a3265d85SMatt Roper 
2717a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2718a3265d85SMatt Roper 	/*
2719a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2720a3265d85SMatt Roper 	 * for the display related bits.
2721a3265d85SMatt Roper 	 */
2722a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2723a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2724a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2725a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2726a3265d85SMatt Roper 
2727a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2728a3265d85SMatt Roper }
2729a3265d85SMatt Roper 
273022e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg)
273151951ae7SMika Kuoppala {
273222e26af7SPaulo Zanoni 	struct drm_i915_private *i915 = arg;
273325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
27349b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
273551951ae7SMika Kuoppala 	u32 master_ctl;
2736df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
273751951ae7SMika Kuoppala 
273851951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
273951951ae7SMika Kuoppala 		return IRQ_NONE;
274051951ae7SMika Kuoppala 
274122e26af7SPaulo Zanoni 	master_ctl = gen11_master_intr_disable(regs);
274281067b71SMika Kuoppala 	if (!master_ctl) {
274322e26af7SPaulo Zanoni 		gen11_master_intr_enable(regs);
274451951ae7SMika Kuoppala 		return IRQ_NONE;
274581067b71SMika Kuoppala 	}
274651951ae7SMika Kuoppala 
27476cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
27489b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
274951951ae7SMika Kuoppala 
275051951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2751a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2752a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
275351951ae7SMika Kuoppala 
27549b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2755df0d28c1SDhinakaran Pandiyan 
275622e26af7SPaulo Zanoni 	gen11_master_intr_enable(regs);
275751951ae7SMika Kuoppala 
27589b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2759df0d28c1SDhinakaran Pandiyan 
27609c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27619c6508b9SThomas Gleixner 
276251951ae7SMika Kuoppala 	return IRQ_HANDLED;
276351951ae7SMika Kuoppala }
276451951ae7SMika Kuoppala 
276522e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs)
276697b492f5SLucas De Marchi {
276797b492f5SLucas De Marchi 	u32 val;
276897b492f5SLucas De Marchi 
276997b492f5SLucas De Marchi 	/* First disable interrupts */
277022e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0);
277197b492f5SLucas De Marchi 
277297b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
277322e26af7SPaulo Zanoni 	val = raw_reg_read(regs, DG1_MSTR_TILE_INTR);
277497b492f5SLucas De Marchi 	if (unlikely(!val))
277597b492f5SLucas De Marchi 		return 0;
277697b492f5SLucas De Marchi 
277722e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, val);
277897b492f5SLucas De Marchi 
277997b492f5SLucas De Marchi 	return val;
278097b492f5SLucas De Marchi }
278197b492f5SLucas De Marchi 
278297b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
278397b492f5SLucas De Marchi {
278422e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ);
278597b492f5SLucas De Marchi }
278697b492f5SLucas De Marchi 
278797b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
278897b492f5SLucas De Marchi {
278922e26af7SPaulo Zanoni 	struct drm_i915_private * const i915 = arg;
279022e26af7SPaulo Zanoni 	struct intel_gt *gt = &i915->gt;
279122e26af7SPaulo Zanoni 	void __iomem * const regs = i915->uncore.regs;
279222e26af7SPaulo Zanoni 	u32 master_tile_ctl, master_ctl;
279322e26af7SPaulo Zanoni 	u32 gu_misc_iir;
279422e26af7SPaulo Zanoni 
279522e26af7SPaulo Zanoni 	if (!intel_irqs_enabled(i915))
279622e26af7SPaulo Zanoni 		return IRQ_NONE;
279722e26af7SPaulo Zanoni 
279822e26af7SPaulo Zanoni 	master_tile_ctl = dg1_master_intr_disable(regs);
279922e26af7SPaulo Zanoni 	if (!master_tile_ctl) {
280022e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
280122e26af7SPaulo Zanoni 		return IRQ_NONE;
280222e26af7SPaulo Zanoni 	}
280322e26af7SPaulo Zanoni 
280422e26af7SPaulo Zanoni 	/* FIXME: we only support tile 0 for now. */
280522e26af7SPaulo Zanoni 	if (master_tile_ctl & DG1_MSTR_TILE(0)) {
280622e26af7SPaulo Zanoni 		master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
280722e26af7SPaulo Zanoni 		raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl);
280822e26af7SPaulo Zanoni 	} else {
280922e26af7SPaulo Zanoni 		DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl);
281022e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
281122e26af7SPaulo Zanoni 		return IRQ_NONE;
281222e26af7SPaulo Zanoni 	}
281322e26af7SPaulo Zanoni 
281422e26af7SPaulo Zanoni 	gen11_gt_irq_handler(gt, master_ctl);
281522e26af7SPaulo Zanoni 
281622e26af7SPaulo Zanoni 	if (master_ctl & GEN11_DISPLAY_IRQ)
281722e26af7SPaulo Zanoni 		gen11_display_irq_handler(i915);
281822e26af7SPaulo Zanoni 
281922e26af7SPaulo Zanoni 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
282022e26af7SPaulo Zanoni 
282122e26af7SPaulo Zanoni 	dg1_master_intr_enable(regs);
282222e26af7SPaulo Zanoni 
282322e26af7SPaulo Zanoni 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
282422e26af7SPaulo Zanoni 
282522e26af7SPaulo Zanoni 	pmu_irq_stats(i915, IRQ_HANDLED);
282622e26af7SPaulo Zanoni 
282722e26af7SPaulo Zanoni 	return IRQ_HANDLED;
282897b492f5SLucas De Marchi }
282997b492f5SLucas De Marchi 
283042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
283142f52ef8SKeith Packard  * we use as a pipe index
283242f52ef8SKeith Packard  */
283308fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
28340a3e67a4SJesse Barnes {
283508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
283608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2837e9d21d7fSKeith Packard 	unsigned long irqflags;
283871e0ffa5SJesse Barnes 
28391ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
284086e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
284186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
284286e83e35SChris Wilson 
284386e83e35SChris Wilson 	return 0;
284486e83e35SChris Wilson }
284586e83e35SChris Wilson 
28467d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2847d938da6bSVille Syrjälä {
284808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2849d938da6bSVille Syrjälä 
28507d423af9SVille Syrjälä 	/*
28517d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
28527d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
28537d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
28547d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
28557d423af9SVille Syrjälä 	 */
28567d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
28572939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2858d938da6bSVille Syrjälä 
285908fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2860d938da6bSVille Syrjälä }
2861d938da6bSVille Syrjälä 
286208fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
286386e83e35SChris Wilson {
286408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
286508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
286686e83e35SChris Wilson 	unsigned long irqflags;
286786e83e35SChris Wilson 
286886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28697c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2870755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28711ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28728692d00eSChris Wilson 
28730a3e67a4SJesse Barnes 	return 0;
28740a3e67a4SJesse Barnes }
28750a3e67a4SJesse Barnes 
287608fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2877f796cf8fSJesse Barnes {
287808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
287908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2880f796cf8fSJesse Barnes 	unsigned long irqflags;
2881373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
288286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2883f796cf8fSJesse Barnes 
2884f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2885fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2886b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2887b1f14ad0SJesse Barnes 
28882e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28892e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28902e8bf223SDhinakaran Pandiyan 	 */
28912e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
289208fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28932e8bf223SDhinakaran Pandiyan 
2894b1f14ad0SJesse Barnes 	return 0;
2895b1f14ad0SJesse Barnes }
2896b1f14ad0SJesse Barnes 
28979c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28989c9e97c4SVandita Kulkarni 				   bool enable)
28999c9e97c4SVandita Kulkarni {
29009c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
29019c9e97c4SVandita Kulkarni 	enum port port;
29029c9e97c4SVandita Kulkarni 	u32 tmp;
29039c9e97c4SVandita Kulkarni 
29049c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
29059c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
29069c9e97c4SVandita Kulkarni 		return false;
29079c9e97c4SVandita Kulkarni 
29089c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
29099c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
29109c9e97c4SVandita Kulkarni 		port = PORT_B;
29119c9e97c4SVandita Kulkarni 	else
29129c9e97c4SVandita Kulkarni 		port = PORT_A;
29139c9e97c4SVandita Kulkarni 
29142939eb06SJani Nikula 	tmp =  intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port));
29159c9e97c4SVandita Kulkarni 	if (enable)
29169c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
29179c9e97c4SVandita Kulkarni 	else
29189c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
29199c9e97c4SVandita Kulkarni 
29202939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp);
29219c9e97c4SVandita Kulkarni 
29222939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
29232939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
29249c9e97c4SVandita Kulkarni 
29259c9e97c4SVandita Kulkarni 	return true;
29269c9e97c4SVandita Kulkarni }
29279c9e97c4SVandita Kulkarni 
2928f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc)
2929abd58f01SBen Widawsky {
2930f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2931f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2932f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2933abd58f01SBen Widawsky 	unsigned long irqflags;
2934abd58f01SBen Widawsky 
2935f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, true))
29369c9e97c4SVandita Kulkarni 		return 0;
29379c9e97c4SVandita Kulkarni 
2938abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2939013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2940abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2941013d3752SVille Syrjälä 
29422e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
29432e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
29442e8bf223SDhinakaran Pandiyan 	 */
29452e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
2946f15f01a7SVille Syrjälä 		drm_crtc_vblank_restore(&crtc->base);
29472e8bf223SDhinakaran Pandiyan 
2948abd58f01SBen Widawsky 	return 0;
2949abd58f01SBen Widawsky }
2950abd58f01SBen Widawsky 
295142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
295242f52ef8SKeith Packard  * we use as a pipe index
295342f52ef8SKeith Packard  */
295408fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
295586e83e35SChris Wilson {
295608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
295708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
295886e83e35SChris Wilson 	unsigned long irqflags;
295986e83e35SChris Wilson 
296086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
296186e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
296286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
296386e83e35SChris Wilson }
296486e83e35SChris Wilson 
29657d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2966d938da6bSVille Syrjälä {
296708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2968d938da6bSVille Syrjälä 
296908fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2970d938da6bSVille Syrjälä 
29717d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29722939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2973d938da6bSVille Syrjälä }
2974d938da6bSVille Syrjälä 
297508fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29760a3e67a4SJesse Barnes {
297708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
297808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2979e9d21d7fSKeith Packard 	unsigned long irqflags;
29800a3e67a4SJesse Barnes 
29811ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29827c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2983755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29841ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29850a3e67a4SJesse Barnes }
29860a3e67a4SJesse Barnes 
298708fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2988f796cf8fSJesse Barnes {
298908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
299008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2991f796cf8fSJesse Barnes 	unsigned long irqflags;
2992373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
299386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2994f796cf8fSJesse Barnes 
2995f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2996fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2997b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2998b1f14ad0SJesse Barnes }
2999b1f14ad0SJesse Barnes 
3000f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc)
3001abd58f01SBen Widawsky {
3002f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
3003f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3004f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
3005abd58f01SBen Widawsky 	unsigned long irqflags;
3006abd58f01SBen Widawsky 
3007f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, false))
30089c9e97c4SVandita Kulkarni 		return;
30099c9e97c4SVandita Kulkarni 
3010abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3011013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3012abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3013abd58f01SBen Widawsky }
3014abd58f01SBen Widawsky 
3015b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
301691738a95SPaulo Zanoni {
3017b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3018b16b2a2fSPaulo Zanoni 
30196e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
302091738a95SPaulo Zanoni 		return;
302191738a95SPaulo Zanoni 
3022b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3023105b122eSPaulo Zanoni 
30246e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
30252939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
3026622364b6SPaulo Zanoni }
3027105b122eSPaulo Zanoni 
302870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
302970591a41SVille Syrjälä {
3030b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3031b16b2a2fSPaulo Zanoni 
303271b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3033f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
303471b8b41dSVille Syrjälä 	else
3035f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
303671b8b41dSVille Syrjälä 
3037ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
30382939eb06SJani Nikula 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
303970591a41SVille Syrjälä 
304044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
304170591a41SVille Syrjälä 
3042b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
30438bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
304470591a41SVille Syrjälä }
304570591a41SVille Syrjälä 
30468bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30478bb61306SVille Syrjälä {
3048b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3049b16b2a2fSPaulo Zanoni 
30508bb61306SVille Syrjälä 	u32 pipestat_mask;
30519ab981f2SVille Syrjälä 	u32 enable_mask;
30528bb61306SVille Syrjälä 	enum pipe pipe;
30538bb61306SVille Syrjälä 
3054842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30558bb61306SVille Syrjälä 
30568bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30578bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30588bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30598bb61306SVille Syrjälä 
30609ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30618bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3062ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3063ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3064ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3065ebf5f921SVille Syrjälä 
30668bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3067ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3068ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30696b7eafc1SVille Syrjälä 
307048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30716b7eafc1SVille Syrjälä 
30729ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30738bb61306SVille Syrjälä 
3074b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30758bb61306SVille Syrjälä }
30768bb61306SVille Syrjälä 
30778bb61306SVille Syrjälä /* drm_dma.h hooks
30788bb61306SVille Syrjälä */
30799eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30808bb61306SVille Syrjälä {
3081b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30828bb61306SVille Syrjälä 
3083b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3084e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3085e44adb5dSChris Wilson 
3086651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) == 7)
3087f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30888bb61306SVille Syrjälä 
3089fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3090f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3091f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3092fc340442SDaniel Vetter 	}
3093fc340442SDaniel Vetter 
3094cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30958bb61306SVille Syrjälä 
3096b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30978bb61306SVille Syrjälä }
30988bb61306SVille Syrjälä 
3099b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
31007e231dbeSJesse Barnes {
31012939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
31022939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
310334c7b8a7SVille Syrjälä 
3104cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
31057e231dbeSJesse Barnes 
3106ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31079918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
310870591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3109ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
31107e231dbeSJesse Barnes }
31117e231dbeSJesse Barnes 
3112a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv)
3113abd58f01SBen Widawsky {
3114b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3115d048a268SVille Syrjälä 	enum pipe pipe;
3116abd58f01SBen Widawsky 
3117a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3118a844cfbeSJosé Roberto de Souza 		return;
3119abd58f01SBen Widawsky 
3120f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3121f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3122e04f7eceSVille Syrjälä 
3123055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3124f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3125813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3126b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3127abd58f01SBen Widawsky 
3128b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3129b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3130a844cfbeSJosé Roberto de Souza }
3131a844cfbeSJosé Roberto de Souza 
3132a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3133a844cfbeSJosé Roberto de Souza {
3134a844cfbeSJosé Roberto de Souza 	struct intel_uncore *uncore = &dev_priv->uncore;
3135a844cfbeSJosé Roberto de Souza 
3136a844cfbeSJosé Roberto de Souza 	gen8_master_intr_disable(dev_priv->uncore.regs);
3137a844cfbeSJosé Roberto de Souza 
3138a844cfbeSJosé Roberto de Souza 	gen8_gt_irq_reset(&dev_priv->gt);
3139a844cfbeSJosé Roberto de Souza 	gen8_display_irq_reset(dev_priv);
3140b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3141abd58f01SBen Widawsky 
31426e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3143b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
314459b7cb44STejas Upadhyay 
3145abd58f01SBen Widawsky }
3146abd58f01SBen Widawsky 
3147a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
314851951ae7SMika Kuoppala {
3149b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3150d048a268SVille Syrjälä 	enum pipe pipe;
3151562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3152562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
315351951ae7SMika Kuoppala 
3154a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3155a844cfbeSJosé Roberto de Souza 		return;
3156a844cfbeSJosé Roberto de Souza 
3157f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
315851951ae7SMika Kuoppala 
3159373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
31608241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31618241cfbeSJosé Roberto de Souza 
3162562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31638241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31648241cfbeSJosé Roberto de Souza 
31658241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31668241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31678241cfbeSJosé Roberto de Souza 				continue;
31688241cfbeSJosé Roberto de Souza 
31698241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31708241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31718241cfbeSJosé Roberto de Souza 		}
31728241cfbeSJosé Roberto de Souza 	} else {
3173f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3174f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31758241cfbeSJosé Roberto de Souza 	}
317662819dfdSJosé Roberto de Souza 
317751951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
317851951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
317951951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3180b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
318151951ae7SMika Kuoppala 
3182b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3183b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3184b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
318531604222SAnusha Srivatsa 
318629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3187b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
318851951ae7SMika Kuoppala }
318951951ae7SMika Kuoppala 
3190a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3191a3265d85SMatt Roper {
3192a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3193a3265d85SMatt Roper 
3194a3265d85SMatt Roper 	gen11_master_intr_disable(dev_priv->uncore.regs);
3195a3265d85SMatt Roper 
3196a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3197a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3198a3265d85SMatt Roper 
3199a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3200a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3201a3265d85SMatt Roper }
3202a3265d85SMatt Roper 
320322e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv)
320422e26af7SPaulo Zanoni {
320522e26af7SPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
320622e26af7SPaulo Zanoni 
320722e26af7SPaulo Zanoni 	dg1_master_intr_disable(dev_priv->uncore.regs);
320822e26af7SPaulo Zanoni 
320922e26af7SPaulo Zanoni 	gen11_gt_irq_reset(&dev_priv->gt);
321022e26af7SPaulo Zanoni 	gen11_display_irq_reset(dev_priv);
321122e26af7SPaulo Zanoni 
321222e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
321322e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
321422e26af7SPaulo Zanoni }
321522e26af7SPaulo Zanoni 
32164c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3217001bd2cbSImre Deak 				     u8 pipe_mask)
3218d49bdb0eSPaulo Zanoni {
3219b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32208bcc0840SMatt Roper 	u32 extra_ier = GEN8_PIPE_VBLANK |
32218bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3222cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
32236831f3e3SVille Syrjälä 	enum pipe pipe;
3224d49bdb0eSPaulo Zanoni 
322513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
32269dfe2e3aSImre Deak 
32279dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32289dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32299dfe2e3aSImre Deak 		return;
32309dfe2e3aSImre Deak 	}
32319dfe2e3aSImre Deak 
32326831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3233b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
32346831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
32356831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
32369dfe2e3aSImre Deak 
323713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3238d49bdb0eSPaulo Zanoni }
3239d49bdb0eSPaulo Zanoni 
3240aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3241001bd2cbSImre Deak 				     u8 pipe_mask)
3242aae8ba84SVille Syrjälä {
3243b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32446831f3e3SVille Syrjälä 	enum pipe pipe;
32456831f3e3SVille Syrjälä 
3246aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32479dfe2e3aSImre Deak 
32489dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32499dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32509dfe2e3aSImre Deak 		return;
32519dfe2e3aSImre Deak 	}
32529dfe2e3aSImre Deak 
32536831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3254b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
32559dfe2e3aSImre Deak 
3256aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3257aae8ba84SVille Syrjälä 
3258aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3259315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3260aae8ba84SVille Syrjälä }
3261aae8ba84SVille Syrjälä 
3262b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
326343f328d7SVille Syrjälä {
3264b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
326543f328d7SVille Syrjälä 
32662939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
32672939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
326843f328d7SVille Syrjälä 
3269cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
327043f328d7SVille Syrjälä 
3271b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
327243f328d7SVille Syrjälä 
3273ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32749918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
327570591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3276ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
327743f328d7SVille Syrjälä }
327843f328d7SVille Syrjälä 
32792ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32802ea63927SVille Syrjälä 			       enum hpd_pin pin)
32812ea63927SVille Syrjälä {
32822ea63927SVille Syrjälä 	switch (pin) {
32832ea63927SVille Syrjälä 	case HPD_PORT_A:
32842ea63927SVille Syrjälä 		/*
32852ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32862ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32872ea63927SVille Syrjälä 		 */
32882ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32892ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32902ea63927SVille Syrjälä 	case HPD_PORT_B:
32912ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32922ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32932ea63927SVille Syrjälä 	case HPD_PORT_C:
32942ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32952ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32962ea63927SVille Syrjälä 	case HPD_PORT_D:
32972ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32982ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32992ea63927SVille Syrjälä 	default:
33002ea63927SVille Syrjälä 		return 0;
33012ea63927SVille Syrjälä 	}
33022ea63927SVille Syrjälä }
33032ea63927SVille Syrjälä 
33041a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
33051a56b1a2SImre Deak {
33061a56b1a2SImre Deak 	u32 hotplug;
33071a56b1a2SImre Deak 
33081a56b1a2SImre Deak 	/*
33091a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
33101a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
33111a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
33121a56b1a2SImre Deak 	 */
33132939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
33142ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
33152ea63927SVille Syrjälä 		     PORTB_HOTPLUG_ENABLE |
33162ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
33172ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE |
33182ea63927SVille Syrjälä 		     PORTB_PULSE_DURATION_MASK |
33191a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
33201a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
33212ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables);
33222939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
33231a56b1a2SImre Deak }
33241a56b1a2SImre Deak 
332591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
332682a28bcfSDaniel Vetter {
33271a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
332882a28bcfSDaniel Vetter 
33290398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33306d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
333182a28bcfSDaniel Vetter 
3332fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
333382a28bcfSDaniel Vetter 
33341a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
33356dbf30ceSVille Syrjälä }
333626951cafSXiong Zhang 
33372ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
33382ea63927SVille Syrjälä 				   enum hpd_pin pin)
33392ea63927SVille Syrjälä {
33402ea63927SVille Syrjälä 	switch (pin) {
33412ea63927SVille Syrjälä 	case HPD_PORT_A:
33422ea63927SVille Syrjälä 	case HPD_PORT_B:
33432ea63927SVille Syrjälä 	case HPD_PORT_C:
33442ea63927SVille Syrjälä 	case HPD_PORT_D:
33452ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
33462ea63927SVille Syrjälä 	default:
33472ea63927SVille Syrjälä 		return 0;
33482ea63927SVille Syrjälä 	}
33492ea63927SVille Syrjälä }
33502ea63927SVille Syrjälä 
33512ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
33522ea63927SVille Syrjälä 				  enum hpd_pin pin)
33532ea63927SVille Syrjälä {
33542ea63927SVille Syrjälä 	switch (pin) {
33552ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33562ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33572ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33582ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33592ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33602ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33612ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
33622ea63927SVille Syrjälä 	default:
33632ea63927SVille Syrjälä 		return 0;
33642ea63927SVille Syrjälä 	}
33652ea63927SVille Syrjälä }
33662ea63927SVille Syrjälä 
33672ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
336831604222SAnusha Srivatsa {
336931604222SAnusha Srivatsa 	u32 hotplug;
337031604222SAnusha Srivatsa 
33712939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
33722ea63927SVille Syrjälä 	hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33732ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33742ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33752ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D));
33762ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables);
33772939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug);
337831604222SAnusha Srivatsa }
3379815f4ef2SVille Syrjälä 
33802ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3381815f4ef2SVille Syrjälä {
3382815f4ef2SVille Syrjälä 	u32 hotplug;
3383815f4ef2SVille Syrjälä 
33842939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
33852ea63927SVille Syrjälä 	hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33862ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33872ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33882ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33892ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33902ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC6));
33912ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables);
33922939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug);
33938ef7e340SMatt Roper }
339431604222SAnusha Srivatsa 
33952ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
339631604222SAnusha Srivatsa {
339731604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
339831604222SAnusha Srivatsa 
33990398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
34006d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
340131604222SAnusha Srivatsa 
3402f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
34032939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3404f49108d0SMatt Roper 
340531604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
340631604222SAnusha Srivatsa 
34072ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
34082ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
340952dfdba0SLucas De Marchi }
341052dfdba0SLucas De Marchi 
34112ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
34122ea63927SVille Syrjälä 				 enum hpd_pin pin)
34138ef7e340SMatt Roper {
34142ea63927SVille Syrjälä 	switch (pin) {
34152ea63927SVille Syrjälä 	case HPD_PORT_TC1:
34162ea63927SVille Syrjälä 	case HPD_PORT_TC2:
34172ea63927SVille Syrjälä 	case HPD_PORT_TC3:
34182ea63927SVille Syrjälä 	case HPD_PORT_TC4:
34192ea63927SVille Syrjälä 	case HPD_PORT_TC5:
34202ea63927SVille Syrjälä 	case HPD_PORT_TC6:
34212ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
34222ea63927SVille Syrjälä 	default:
34232ea63927SVille Syrjälä 		return 0;
342431604222SAnusha Srivatsa 	}
3425943682e3SMatt Roper }
3426943682e3SMatt Roper 
3427229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
3428229f31e2SLucas De Marchi {
3429b18c1eb9SClinton A Taylor 	u32 val;
3430b18c1eb9SClinton A Taylor 
34312939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
3432b18c1eb9SClinton A Taylor 	val |= (INVERT_DDIA_HPD |
3433b18c1eb9SClinton A Taylor 		INVERT_DDIB_HPD |
3434b18c1eb9SClinton A Taylor 		INVERT_DDIC_HPD |
3435b18c1eb9SClinton A Taylor 		INVERT_DDID_HPD);
34362939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
3437b18c1eb9SClinton A Taylor 
34382ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3439229f31e2SLucas De Marchi }
3440229f31e2SLucas De Marchi 
344152c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3442121e758eSDhinakaran Pandiyan {
3443121e758eSDhinakaran Pandiyan 	u32 hotplug;
3444121e758eSDhinakaran Pandiyan 
34452939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
34462ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34475b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34485b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34495b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34505b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34512ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34522ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34532939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug);
345452c7f5f1SVille Syrjälä }
345552c7f5f1SVille Syrjälä 
345652c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
345752c7f5f1SVille Syrjälä {
345852c7f5f1SVille Syrjälä 	u32 hotplug;
3459b796b971SDhinakaran Pandiyan 
34602939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
34612ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34625b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34635b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34645b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34655b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34662ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34672ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34682939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug);
3469121e758eSDhinakaran Pandiyan }
3470121e758eSDhinakaran Pandiyan 
3471121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3472121e758eSDhinakaran Pandiyan {
3473121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3474121e758eSDhinakaran Pandiyan 	u32 val;
3475121e758eSDhinakaran Pandiyan 
34760398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34776d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3478121e758eSDhinakaran Pandiyan 
34792939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3480121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3481587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
34822939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val);
34832939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3484121e758eSDhinakaran Pandiyan 
348552c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
348652c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
348731604222SAnusha Srivatsa 
34882ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34892ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34902ea63927SVille Syrjälä }
34912ea63927SVille Syrjälä 
34922ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34932ea63927SVille Syrjälä 			       enum hpd_pin pin)
34942ea63927SVille Syrjälä {
34952ea63927SVille Syrjälä 	switch (pin) {
34962ea63927SVille Syrjälä 	case HPD_PORT_A:
34972ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34982ea63927SVille Syrjälä 	case HPD_PORT_B:
34992ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
35002ea63927SVille Syrjälä 	case HPD_PORT_C:
35012ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
35022ea63927SVille Syrjälä 	case HPD_PORT_D:
35032ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
35042ea63927SVille Syrjälä 	default:
35052ea63927SVille Syrjälä 		return 0;
35062ea63927SVille Syrjälä 	}
35072ea63927SVille Syrjälä }
35082ea63927SVille Syrjälä 
35092ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
35102ea63927SVille Syrjälä 				enum hpd_pin pin)
35112ea63927SVille Syrjälä {
35122ea63927SVille Syrjälä 	switch (pin) {
35132ea63927SVille Syrjälä 	case HPD_PORT_E:
35142ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
35152ea63927SVille Syrjälä 	default:
35162ea63927SVille Syrjälä 		return 0;
35172ea63927SVille Syrjälä 	}
3518121e758eSDhinakaran Pandiyan }
3519121e758eSDhinakaran Pandiyan 
35202a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
35212a57d9ccSImre Deak {
35223b92e263SRodrigo Vivi 	u32 val, hotplug;
35233b92e263SRodrigo Vivi 
35243b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
35253b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
35262939eb06SJani Nikula 		val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
35273b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
35283b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
35292939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
35303b92e263SRodrigo Vivi 	}
35312a57d9ccSImre Deak 
35322a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
35332939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
35342ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
35352a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
35362a57d9ccSImre Deak 		     PORTC_HOTPLUG_ENABLE |
35372ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE);
35382ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables);
35392939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
35402a57d9ccSImre Deak 
35412939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
35422ea63927SVille Syrjälä 	hotplug &= ~PORTE_HOTPLUG_ENABLE;
35432ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables);
35442939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug);
35452a57d9ccSImre Deak }
35462a57d9ccSImre Deak 
354791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35486dbf30ceSVille Syrjälä {
35492a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35506dbf30ceSVille Syrjälä 
3551f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
35522939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3553f49108d0SMatt Roper 
35540398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35556d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35566dbf30ceSVille Syrjälä 
35576dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35586dbf30ceSVille Syrjälä 
35592a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
356026951cafSXiong Zhang }
35617fe0b973SKeith Packard 
35622ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
35632ea63927SVille Syrjälä 			       enum hpd_pin pin)
35642ea63927SVille Syrjälä {
35652ea63927SVille Syrjälä 	switch (pin) {
35662ea63927SVille Syrjälä 	case HPD_PORT_A:
35672ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
35682ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
35692ea63927SVille Syrjälä 	default:
35702ea63927SVille Syrjälä 		return 0;
35712ea63927SVille Syrjälä 	}
35722ea63927SVille Syrjälä }
35732ea63927SVille Syrjälä 
35741a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35751a56b1a2SImre Deak {
35761a56b1a2SImre Deak 	u32 hotplug;
35771a56b1a2SImre Deak 
35781a56b1a2SImre Deak 	/*
35791a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35801a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35811a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35821a56b1a2SImre Deak 	 */
35832939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
35842ea63927SVille Syrjälä 	hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE |
35852ea63927SVille Syrjälä 		     DIGITAL_PORTA_PULSE_DURATION_MASK);
35862ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables);
35872939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
35881a56b1a2SImre Deak }
35891a56b1a2SImre Deak 
359091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3591e4ce95aaSVille Syrjälä {
35921a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3593e4ce95aaSVille Syrjälä 
35940398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35956d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35963a3b3c7dSVille Syrjälä 
3597373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35983a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35996d3144ebSVille Syrjälä 	else
36003a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3601e4ce95aaSVille Syrjälä 
36021a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3603e4ce95aaSVille Syrjälä 
360491d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3605e4ce95aaSVille Syrjälä }
3606e4ce95aaSVille Syrjälä 
36072ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
36082ea63927SVille Syrjälä 			       enum hpd_pin pin)
36092ea63927SVille Syrjälä {
36102ea63927SVille Syrjälä 	u32 hotplug;
36112ea63927SVille Syrjälä 
36122ea63927SVille Syrjälä 	switch (pin) {
36132ea63927SVille Syrjälä 	case HPD_PORT_A:
36142ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
36152ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
36162ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
36172ea63927SVille Syrjälä 		return hotplug;
36182ea63927SVille Syrjälä 	case HPD_PORT_B:
36192ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
36202ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
36212ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
36222ea63927SVille Syrjälä 		return hotplug;
36232ea63927SVille Syrjälä 	case HPD_PORT_C:
36242ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
36252ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
36262ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
36272ea63927SVille Syrjälä 		return hotplug;
36282ea63927SVille Syrjälä 	default:
36292ea63927SVille Syrjälä 		return 0;
36302ea63927SVille Syrjälä 	}
36312ea63927SVille Syrjälä }
36322ea63927SVille Syrjälä 
36332ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3634e0a20ad7SShashank Sharma {
36352a57d9ccSImre Deak 	u32 hotplug;
3636e0a20ad7SShashank Sharma 
36372939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
36382ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
36392a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
36402ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
36412ea63927SVille Syrjälä 		     BXT_DDIA_HPD_INVERT |
36422ea63927SVille Syrjälä 		     BXT_DDIB_HPD_INVERT |
36432ea63927SVille Syrjälä 		     BXT_DDIC_HPD_INVERT);
36442ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables);
36452939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
3646e0a20ad7SShashank Sharma }
3647e0a20ad7SShashank Sharma 
36482a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36492a57d9ccSImre Deak {
36502a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36512a57d9ccSImre Deak 
36520398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
36536d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
36542a57d9ccSImre Deak 
36552a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
36562a57d9ccSImre Deak 
36572ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
36582a57d9ccSImre Deak }
36592a57d9ccSImre Deak 
3660a0a6d8cbSVille Syrjälä /*
3661a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3662a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3663a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3664a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3665a0a6d8cbSVille Syrjälä  *
3666a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3667a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3668a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3669a0a6d8cbSVille Syrjälä  * interrupts could still race.
3670a0a6d8cbSVille Syrjälä  */
3671b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3672d46da437SPaulo Zanoni {
3673a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
367482a28bcfSDaniel Vetter 	u32 mask;
3675d46da437SPaulo Zanoni 
36766e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3677692a04cfSDaniel Vetter 		return;
3678692a04cfSDaniel Vetter 
36796e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36805c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36814ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36825c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36834ebc6509SDhinakaran Pandiyan 	else
36844ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36858664281bSPaulo Zanoni 
3686a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3687d46da437SPaulo Zanoni }
3688d46da437SPaulo Zanoni 
36899eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3690036a4a7dSZhenyu Wang {
3691b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36928e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36938e76f8dcSPaulo Zanoni 
3694651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) >= 7) {
36958e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3696842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36978e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
369823bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36992a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
37002a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
37012a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
370223bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
37038e76f8dcSPaulo Zanoni 	} else {
37048e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3705842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3706842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3707c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3708e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
37094bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
37104bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3711e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
37128e76f8dcSPaulo Zanoni 	}
3713036a4a7dSZhenyu Wang 
3714fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3715b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3716fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3717fc340442SDaniel Vetter 	}
3718fc340442SDaniel Vetter 
3719c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3720c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3721c6073d4cSVille Syrjälä 
37221ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3723036a4a7dSZhenyu Wang 
3724a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3725622364b6SPaulo Zanoni 
3726a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3727a9922912SVille Syrjälä 
3728b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3729b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3730036a4a7dSZhenyu Wang }
3731036a4a7dSZhenyu Wang 
3732f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3733f8b79e58SImre Deak {
373467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3735f8b79e58SImre Deak 
3736f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3737f8b79e58SImre Deak 		return;
3738f8b79e58SImre Deak 
3739f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3740f8b79e58SImre Deak 
3741d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3742d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3743ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3744f8b79e58SImre Deak 	}
3745d6c69803SVille Syrjälä }
3746f8b79e58SImre Deak 
3747f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3748f8b79e58SImre Deak {
374967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3750f8b79e58SImre Deak 
3751f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3752f8b79e58SImre Deak 		return;
3753f8b79e58SImre Deak 
3754f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3755f8b79e58SImre Deak 
3756950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3757ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3758f8b79e58SImre Deak }
3759f8b79e58SImre Deak 
37600e6c9a9eSVille Syrjälä 
3761b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
37620e6c9a9eSVille Syrjälä {
3763cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
37647e231dbeSJesse Barnes 
3765ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37669918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3767ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3768ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3769ad22d106SVille Syrjälä 
37702939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37712939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
377220afbda2SDaniel Vetter }
377320afbda2SDaniel Vetter 
3774abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3775abd58f01SBen Widawsky {
3776b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3777b16b2a2fSPaulo Zanoni 
3778869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3779869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3780a9c287c9SJani Nikula 	u32 de_pipe_enables;
3781054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37823a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3783df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3784562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3785562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37863a3b3c7dSVille Syrjälä 	enum pipe pipe;
3787770de83dSDamien Lespiau 
3788a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3789a844cfbeSJosé Roberto de Souza 		return;
3790a844cfbeSJosé Roberto de Souza 
3791373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3792df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3793df0d28c1SDhinakaran Pandiyan 
379470bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37953a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3796a324fcacSRodrigo Vivi 
3797373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37989c9e97c4SVandita Kulkarni 		enum port port;
37999c9e97c4SVandita Kulkarni 
38009c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
38019c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
38029c9e97c4SVandita Kulkarni 	}
38039c9e97c4SVandita Kulkarni 
3804cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
38058bcc0840SMatt Roper 		GEN8_PIPE_VBLANK |
38068bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3807cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
38081288f9b0SKarthik B S 
38093a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
381070bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3811a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3812a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3813e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
38143a3b3c7dSVille Syrjälä 
3815373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
38168241cfbeSJosé Roberto de Souza 		enum transcoder trans;
38178241cfbeSJosé Roberto de Souza 
3818562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
38198241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
38208241cfbeSJosé Roberto de Souza 
38218241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
38228241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
38238241cfbeSJosé Roberto de Souza 				continue;
38248241cfbeSJosé Roberto de Souza 
38258241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
38268241cfbeSJosé Roberto de Souza 		}
38278241cfbeSJosé Roberto de Souza 	} else {
3828b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
38298241cfbeSJosé Roberto de Souza 	}
3830e04f7eceSVille Syrjälä 
38310a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
38320a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3833abd58f01SBen Widawsky 
3834f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3835813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3836b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3837813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
383835079899SPaulo Zanoni 					  de_pipe_enables);
38390a195c02SMika Kahola 	}
3840abd58f01SBen Widawsky 
3841b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3842b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
38432a57d9ccSImre Deak 
3844373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3845121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3846b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3847b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3848121e758eSDhinakaran Pandiyan 
3849b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3850b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3851abd58f01SBen Widawsky 	}
3852121e758eSDhinakaran Pandiyan }
3853abd58f01SBen Widawsky 
385459b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
385559b7cb44STejas Upadhyay {
385659b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
385759b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
385859b7cb44STejas Upadhyay 
385959b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
386059b7cb44STejas Upadhyay }
386159b7cb44STejas Upadhyay 
3862b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3863abd58f01SBen Widawsky {
386459b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
386559b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
386659b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3867a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3868622364b6SPaulo Zanoni 
3869cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3870abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3871abd58f01SBen Widawsky 
387225286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3873abd58f01SBen Widawsky }
3874abd58f01SBen Widawsky 
3875a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv)
3876a844cfbeSJosé Roberto de Souza {
3877a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3878a844cfbeSJosé Roberto de Souza 		return;
3879a844cfbeSJosé Roberto de Souza 
3880a844cfbeSJosé Roberto de Souza 	gen8_de_irq_postinstall(dev_priv);
3881a844cfbeSJosé Roberto de Souza 
3882a844cfbeSJosé Roberto de Souza 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
3883a844cfbeSJosé Roberto de Souza 			   GEN11_DISPLAY_IRQ_ENABLE);
3884a844cfbeSJosé Roberto de Souza }
388531604222SAnusha Srivatsa 
3886b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
388751951ae7SMika Kuoppala {
3888b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3889df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
389051951ae7SMika Kuoppala 
389129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3892b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
389331604222SAnusha Srivatsa 
38949b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
3895a844cfbeSJosé Roberto de Souza 	gen11_de_irq_postinstall(dev_priv);
389651951ae7SMika Kuoppala 
3897b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3898df0d28c1SDhinakaran Pandiyan 
38999b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
39002939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
390151951ae7SMika Kuoppala }
390222e26af7SPaulo Zanoni 
390322e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv)
390422e26af7SPaulo Zanoni {
390522e26af7SPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
390622e26af7SPaulo Zanoni 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
390722e26af7SPaulo Zanoni 
390822e26af7SPaulo Zanoni 	gen11_gt_irq_postinstall(&dev_priv->gt);
390922e26af7SPaulo Zanoni 
391022e26af7SPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
391122e26af7SPaulo Zanoni 
391222e26af7SPaulo Zanoni 	if (HAS_DISPLAY(dev_priv)) {
391322e26af7SPaulo Zanoni 		icp_irq_postinstall(dev_priv);
391422e26af7SPaulo Zanoni 		gen8_de_irq_postinstall(dev_priv);
391522e26af7SPaulo Zanoni 		intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
391622e26af7SPaulo Zanoni 				   GEN11_DISPLAY_IRQ_ENABLE);
391722e26af7SPaulo Zanoni 	}
391822e26af7SPaulo Zanoni 
391922e26af7SPaulo Zanoni 	dg1_master_intr_enable(dev_priv->uncore.regs);
392022e26af7SPaulo Zanoni 	intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_TILE_INTR);
392197b492f5SLucas De Marchi }
392251951ae7SMika Kuoppala 
3923b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
392443f328d7SVille Syrjälä {
3925cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
392643f328d7SVille Syrjälä 
3927ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3929ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3930ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3931ad22d106SVille Syrjälä 
39322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
39332939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
393443f328d7SVille Syrjälä }
393543f328d7SVille Syrjälä 
3936b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3937c2798b19SChris Wilson {
3938b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3939c2798b19SChris Wilson 
394044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
394144d9241eSVille Syrjälä 
3942b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3943e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3944c2798b19SChris Wilson }
3945c2798b19SChris Wilson 
3946b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3947c2798b19SChris Wilson {
3948b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3949e9e9848aSVille Syrjälä 	u16 enable_mask;
3950c2798b19SChris Wilson 
39514f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
39524f5fd91fSTvrtko Ursulin 			     EMR,
39534f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3954045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3955c2798b19SChris Wilson 
3956c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3957c2798b19SChris Wilson 	dev_priv->irq_mask =
3958c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
395916659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
396016659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3961c2798b19SChris Wilson 
3962e9e9848aSVille Syrjälä 	enable_mask =
3963c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3964c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
396516659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3966e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3967e9e9848aSVille Syrjälä 
3968b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3969c2798b19SChris Wilson 
3970379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3971379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3972d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3973755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3974755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3975d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3976c2798b19SChris Wilson }
3977c2798b19SChris Wilson 
39784f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
397978c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
398078c357ddSVille Syrjälä {
39814f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
398278c357ddSVille Syrjälä 	u16 emr;
398378c357ddSVille Syrjälä 
39844f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
398578c357ddSVille Syrjälä 
398678c357ddSVille Syrjälä 	if (*eir)
39874f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
398878c357ddSVille Syrjälä 
39894f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
399078c357ddSVille Syrjälä 	if (*eir_stuck == 0)
399178c357ddSVille Syrjälä 		return;
399278c357ddSVille Syrjälä 
399378c357ddSVille Syrjälä 	/*
399478c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
399578c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
399678c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
399778c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
399878c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
399978c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
400078c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
400178c357ddSVille Syrjälä 	 * remains set.
400278c357ddSVille Syrjälä 	 */
40034f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
40044f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
40054f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
400678c357ddSVille Syrjälä }
400778c357ddSVille Syrjälä 
400878c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
400978c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
401078c357ddSVille Syrjälä {
401178c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
401278c357ddSVille Syrjälä 
401378c357ddSVille Syrjälä 	if (eir_stuck)
401400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
401500376ccfSWambui Karuga 			eir_stuck);
401678c357ddSVille Syrjälä }
401778c357ddSVille Syrjälä 
401878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
401978c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
402078c357ddSVille Syrjälä {
402178c357ddSVille Syrjälä 	u32 emr;
402278c357ddSVille Syrjälä 
40232939eb06SJani Nikula 	*eir = intel_uncore_read(&dev_priv->uncore, EIR);
402478c357ddSVille Syrjälä 
40252939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EIR, *eir);
402678c357ddSVille Syrjälä 
40272939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
402878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
402978c357ddSVille Syrjälä 		return;
403078c357ddSVille Syrjälä 
403178c357ddSVille Syrjälä 	/*
403278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
403378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
403478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
403578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
403678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
403778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
403878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
403978c357ddSVille Syrjälä 	 * remains set.
404078c357ddSVille Syrjälä 	 */
40412939eb06SJani Nikula 	emr = intel_uncore_read(&dev_priv->uncore, EMR);
40422939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff);
40432939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
404478c357ddSVille Syrjälä }
404578c357ddSVille Syrjälä 
404678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
404778c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
404878c357ddSVille Syrjälä {
404978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
405078c357ddSVille Syrjälä 
405178c357ddSVille Syrjälä 	if (eir_stuck)
405200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
405300376ccfSWambui Karuga 			eir_stuck);
405478c357ddSVille Syrjälä }
405578c357ddSVille Syrjälä 
4056ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4057c2798b19SChris Wilson {
4058b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4059af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4060c2798b19SChris Wilson 
40612dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40622dd2a883SImre Deak 		return IRQ_NONE;
40632dd2a883SImre Deak 
40641f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40659102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40661f814dacSImre Deak 
4067af722d28SVille Syrjälä 	do {
4068af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
406978c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4070af722d28SVille Syrjälä 		u16 iir;
4071af722d28SVille Syrjälä 
40724f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4073c2798b19SChris Wilson 		if (iir == 0)
4074af722d28SVille Syrjälä 			break;
4075c2798b19SChris Wilson 
4076af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4077c2798b19SChris Wilson 
4078eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4079eb64343cSVille Syrjälä 		 * signalled in iir */
4080eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4081c2798b19SChris Wilson 
408278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
408378c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
408478c357ddSVille Syrjälä 
40854f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4086c2798b19SChris Wilson 
4087c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40880669a6e1SChris Wilson 			intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir);
4089c2798b19SChris Wilson 
409078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
409178c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4092af722d28SVille Syrjälä 
4093eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4094af722d28SVille Syrjälä 	} while (0);
4095c2798b19SChris Wilson 
40969c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40979c6508b9SThomas Gleixner 
40989102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40991f814dacSImre Deak 
41001f814dacSImre Deak 	return ret;
4101c2798b19SChris Wilson }
4102c2798b19SChris Wilson 
4103b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4104a266c7d5SChris Wilson {
4105b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4106a266c7d5SChris Wilson 
410756b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
41080706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
41092939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4110a266c7d5SChris Wilson 	}
4111a266c7d5SChris Wilson 
411244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
411344d9241eSVille Syrjälä 
4114b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4115e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4116a266c7d5SChris Wilson }
4117a266c7d5SChris Wilson 
4118b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4119a266c7d5SChris Wilson {
4120b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
412138bde180SChris Wilson 	u32 enable_mask;
4122a266c7d5SChris Wilson 
41232939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4124045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
412538bde180SChris Wilson 
412638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
412738bde180SChris Wilson 	dev_priv->irq_mask =
412838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
412938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
413016659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
413116659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
413238bde180SChris Wilson 
413338bde180SChris Wilson 	enable_mask =
413438bde180SChris Wilson 		I915_ASLE_INTERRUPT |
413538bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
413638bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
413716659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
413838bde180SChris Wilson 		I915_USER_INTERRUPT;
413938bde180SChris Wilson 
414056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4141a266c7d5SChris Wilson 		/* Enable in IER... */
4142a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4143a266c7d5SChris Wilson 		/* and unmask in IMR */
4144a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4145a266c7d5SChris Wilson 	}
4146a266c7d5SChris Wilson 
4147b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4148a266c7d5SChris Wilson 
4149379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4150379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4151d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4152755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4153755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4154d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4155379ef82dSDaniel Vetter 
4156c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
415720afbda2SDaniel Vetter }
415820afbda2SDaniel Vetter 
4159ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4160a266c7d5SChris Wilson {
4161b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4162af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4163a266c7d5SChris Wilson 
41642dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41652dd2a883SImre Deak 		return IRQ_NONE;
41662dd2a883SImre Deak 
41671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41689102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41691f814dacSImre Deak 
417038bde180SChris Wilson 	do {
4171eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
417278c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4173af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4174af722d28SVille Syrjälä 		u32 iir;
4175a266c7d5SChris Wilson 
41762939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4177af722d28SVille Syrjälä 		if (iir == 0)
4178af722d28SVille Syrjälä 			break;
4179af722d28SVille Syrjälä 
4180af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4181af722d28SVille Syrjälä 
4182af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4183af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4184af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4185a266c7d5SChris Wilson 
4186eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4187eb64343cSVille Syrjälä 		 * signalled in iir */
4188eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4189a266c7d5SChris Wilson 
419078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
419178c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
419278c357ddSVille Syrjälä 
41932939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41960669a6e1SChris Wilson 			intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir);
4197a266c7d5SChris Wilson 
419878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
419978c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4200a266c7d5SChris Wilson 
4201af722d28SVille Syrjälä 		if (hotplug_status)
4202af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4203af722d28SVille Syrjälä 
4204af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4205af722d28SVille Syrjälä 	} while (0);
4206a266c7d5SChris Wilson 
42079c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
42089c6508b9SThomas Gleixner 
42099102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42101f814dacSImre Deak 
4211a266c7d5SChris Wilson 	return ret;
4212a266c7d5SChris Wilson }
4213a266c7d5SChris Wilson 
4214b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4215a266c7d5SChris Wilson {
4216b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4217a266c7d5SChris Wilson 
42180706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
42192939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4220a266c7d5SChris Wilson 
422144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
422244d9241eSVille Syrjälä 
4223b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4224e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4225a266c7d5SChris Wilson }
4226a266c7d5SChris Wilson 
4227b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4228a266c7d5SChris Wilson {
4229b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4230bbba0a97SChris Wilson 	u32 enable_mask;
4231a266c7d5SChris Wilson 	u32 error_mask;
4232a266c7d5SChris Wilson 
4233045cebd2SVille Syrjälä 	/*
4234045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4235045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4236045cebd2SVille Syrjälä 	 */
4237045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4238045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4239045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4240045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4241045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4242045cebd2SVille Syrjälä 	} else {
4243045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4244045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4245045cebd2SVille Syrjälä 	}
42462939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, error_mask);
4247045cebd2SVille Syrjälä 
4248a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4249c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4250c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4251adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4252bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4253bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
425478c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4255bbba0a97SChris Wilson 
4256c30bb1fdSVille Syrjälä 	enable_mask =
4257c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4258c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4259c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4260c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
426178c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4262c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4263bbba0a97SChris Wilson 
426491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4265bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4266a266c7d5SChris Wilson 
4267b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4268c30bb1fdSVille Syrjälä 
4269b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4270b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4271d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4272755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4273755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4274755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4275d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4276a266c7d5SChris Wilson 
427791d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
427820afbda2SDaniel Vetter }
427920afbda2SDaniel Vetter 
428091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
428120afbda2SDaniel Vetter {
428220afbda2SDaniel Vetter 	u32 hotplug_en;
428320afbda2SDaniel Vetter 
428467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4285b5ea2d56SDaniel Vetter 
4286adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4287e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
428891d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4289a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4290a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4291a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4292a266c7d5SChris Wilson 	*/
429391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4294a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4295a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4296a266c7d5SChris Wilson 
4297a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42980706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4299f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4300f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4301f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
43020706f17cSEgbert Eich 					     hotplug_en);
4303a266c7d5SChris Wilson }
4304a266c7d5SChris Wilson 
4305ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4306a266c7d5SChris Wilson {
4307b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4308af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4309a266c7d5SChris Wilson 
43102dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43112dd2a883SImre Deak 		return IRQ_NONE;
43122dd2a883SImre Deak 
43131f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43149102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
43151f814dacSImre Deak 
4316af722d28SVille Syrjälä 	do {
4317eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
431878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4319af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4320af722d28SVille Syrjälä 		u32 iir;
43212c8ba29fSChris Wilson 
43222939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4323af722d28SVille Syrjälä 		if (iir == 0)
4324af722d28SVille Syrjälä 			break;
4325af722d28SVille Syrjälä 
4326af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4327af722d28SVille Syrjälä 
4328af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4329af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4330a266c7d5SChris Wilson 
4331eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4332eb64343cSVille Syrjälä 		 * signalled in iir */
4333eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4334a266c7d5SChris Wilson 
433578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
433678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
433778c357ddSVille Syrjälä 
43382939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4339a266c7d5SChris Wilson 
4340a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
43410669a6e1SChris Wilson 			intel_engine_cs_irq(dev_priv->gt.engine[RCS0],
43420669a6e1SChris Wilson 					    iir);
4343af722d28SVille Syrjälä 
4344a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
43450669a6e1SChris Wilson 			intel_engine_cs_irq(dev_priv->gt.engine[VCS0],
43460669a6e1SChris Wilson 					    iir >> 25);
4347a266c7d5SChris Wilson 
434878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
434978c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4350515ac2bbSDaniel Vetter 
4351af722d28SVille Syrjälä 		if (hotplug_status)
4352af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4353af722d28SVille Syrjälä 
4354af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4355af722d28SVille Syrjälä 	} while (0);
4356a266c7d5SChris Wilson 
43579c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
43589c6508b9SThomas Gleixner 
43599102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
43601f814dacSImre Deak 
4361a266c7d5SChris Wilson 	return ret;
4362a266c7d5SChris Wilson }
4363a266c7d5SChris Wilson 
4364fca52a55SDaniel Vetter /**
4365fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4366fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4367fca52a55SDaniel Vetter  *
4368fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4369fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4370fca52a55SDaniel Vetter  */
4371b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4372f71d4af4SJesse Barnes {
437391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4374cefcff8fSJoonas Lahtinen 	int i;
43758b2e326dSChris Wilson 
437674bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4377cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4378cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
43798b2e326dSChris Wilson 
4380633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4381651e7d48SLucas De Marchi 	if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11)
43822239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
438326705e20SSagar Arun Kamble 
43849a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
43859a450b68SLucas De Marchi 		return;
43869a450b68SLucas De Marchi 
438796bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
438896bd87b7SLucas De Marchi 
438996bd87b7SLucas De Marchi 	intel_hpd_init_work(dev_priv);
439096bd87b7SLucas De Marchi 
439121da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
439221da2700SVille Syrjälä 
4393262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4394262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4395262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4396262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4397262fd485SChris Wilson 	 * in this case to the runtime pm.
4398262fd485SChris Wilson 	 */
4399262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4400262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4401262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4402262fd485SChris Wilson 
4403317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
44049a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
44059a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
44069a64c650SLyude Paul 	 * sideband messaging with MST.
44079a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
44089a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
44099a64c650SLyude Paul 	 */
44109a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4411317eaa95SLyude 
44122ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
44132ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
44142ccf2e03SChris Wilson 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
44152ccf2e03SChris Wilson 	} else {
4416229f31e2SLucas De Marchi 		if (HAS_PCH_DG1(dev_priv))
4417229f31e2SLucas De Marchi 			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
4418373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
4419121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
442070bfb307SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4421e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4422cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4423cec3295bSLyude Paul 			dev_priv->display.hpd_irq_setup = icp_hpd_irq_setup;
4424c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
44256dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
44266dbf30ceSVille Syrjälä 		else
44273a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4428f71d4af4SJesse Barnes 	}
44292ccf2e03SChris Wilson }
443020afbda2SDaniel Vetter 
4431fca52a55SDaniel Vetter /**
4432cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4433cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4434cefcff8fSJoonas Lahtinen  *
4435cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4436cefcff8fSJoonas Lahtinen  */
4437cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4438cefcff8fSJoonas Lahtinen {
4439cefcff8fSJoonas Lahtinen 	int i;
4440cefcff8fSJoonas Lahtinen 
4441cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4442cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4443cefcff8fSJoonas Lahtinen }
4444cefcff8fSJoonas Lahtinen 
4445b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4446b318b824SVille Syrjälä {
4447b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4448b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4449b318b824SVille Syrjälä 			return cherryview_irq_handler;
4450b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4451b318b824SVille Syrjälä 			return valleyview_irq_handler;
4452651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4453b318b824SVille Syrjälä 			return i965_irq_handler;
4454651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4455b318b824SVille Syrjälä 			return i915_irq_handler;
4456b318b824SVille Syrjälä 		else
4457b318b824SVille Syrjälä 			return i8xx_irq_handler;
4458b318b824SVille Syrjälä 	} else {
445922e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
446097b492f5SLucas De Marchi 			return dg1_irq_handler;
446122e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4462b318b824SVille Syrjälä 			return gen11_irq_handler;
4463651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4464b318b824SVille Syrjälä 			return gen8_irq_handler;
4465b318b824SVille Syrjälä 		else
44669eae5e27SLucas De Marchi 			return ilk_irq_handler;
4467b318b824SVille Syrjälä 	}
4468b318b824SVille Syrjälä }
4469b318b824SVille Syrjälä 
4470b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4471b318b824SVille Syrjälä {
4472b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4473b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4474b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4475b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4476b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4477651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4478b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4479651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4480b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4481b318b824SVille Syrjälä 		else
4482b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4483b318b824SVille Syrjälä 	} else {
448422e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
448522e26af7SPaulo Zanoni 			dg1_irq_reset(dev_priv);
448622e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4487b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4488651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4489b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4490b318b824SVille Syrjälä 		else
44919eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4492b318b824SVille Syrjälä 	}
4493b318b824SVille Syrjälä }
4494b318b824SVille Syrjälä 
4495b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4496b318b824SVille Syrjälä {
4497b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4498b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4499b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4500b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4501b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4502651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4503b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4504651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4505b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4506b318b824SVille Syrjälä 		else
4507b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4508b318b824SVille Syrjälä 	} else {
450922e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
451022e26af7SPaulo Zanoni 			dg1_irq_postinstall(dev_priv);
451122e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4512b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4513651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4514b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4515b318b824SVille Syrjälä 		else
45169eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4517b318b824SVille Syrjälä 	}
4518b318b824SVille Syrjälä }
4519b318b824SVille Syrjälä 
4520cefcff8fSJoonas Lahtinen /**
4521fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4522fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4523fca52a55SDaniel Vetter  *
4524fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4525fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4526fca52a55SDaniel Vetter  *
4527fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4528fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4529fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4530fca52a55SDaniel Vetter  */
45312aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
45322aeb7d3aSDaniel Vetter {
45338ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4534b318b824SVille Syrjälä 	int ret;
4535b318b824SVille Syrjälä 
45362aeb7d3aSDaniel Vetter 	/*
45372aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
45382aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
45392aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
45402aeb7d3aSDaniel Vetter 	 */
4541ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
45422aeb7d3aSDaniel Vetter 
4543ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = true;
4544b318b824SVille Syrjälä 
4545b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4546b318b824SVille Syrjälä 
4547b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4548b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4549b318b824SVille Syrjälä 	if (ret < 0) {
4550ac1723c1SThomas Zimmermann 		dev_priv->irq_enabled = false;
4551b318b824SVille Syrjälä 		return ret;
4552b318b824SVille Syrjälä 	}
4553b318b824SVille Syrjälä 
4554b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4555b318b824SVille Syrjälä 
4556b318b824SVille Syrjälä 	return ret;
45572aeb7d3aSDaniel Vetter }
45582aeb7d3aSDaniel Vetter 
4559fca52a55SDaniel Vetter /**
4560fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4561fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4562fca52a55SDaniel Vetter  *
4563fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4564fca52a55SDaniel Vetter  * resources acquired in the init functions.
4565fca52a55SDaniel Vetter  */
45662aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45672aeb7d3aSDaniel Vetter {
45688ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4569b318b824SVille Syrjälä 
4570b318b824SVille Syrjälä 	/*
4571789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4572789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4573789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4574789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4575b318b824SVille Syrjälä 	 */
4576ac1723c1SThomas Zimmermann 	if (!dev_priv->irq_enabled)
4577b318b824SVille Syrjälä 		return;
4578b318b824SVille Syrjälä 
4579ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = false;
4580b318b824SVille Syrjälä 
4581b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4582b318b824SVille Syrjälä 
4583b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4584b318b824SVille Syrjälä 
45852aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4586ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
45872aeb7d3aSDaniel Vetter }
45882aeb7d3aSDaniel Vetter 
4589fca52a55SDaniel Vetter /**
4590fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4591fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4592fca52a55SDaniel Vetter  *
4593fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4594fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4595fca52a55SDaniel Vetter  */
4596b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4597c67a470bSPaulo Zanoni {
4598b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4599ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4600315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4601c67a470bSPaulo Zanoni }
4602c67a470bSPaulo Zanoni 
4603fca52a55SDaniel Vetter /**
4604fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4605fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4606fca52a55SDaniel Vetter  *
4607fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4608fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4609fca52a55SDaniel Vetter  */
4610b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4611c67a470bSPaulo Zanoni {
4612ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4613b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4614b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4615c67a470bSPaulo Zanoni }
4616d64575eeSJani Nikula 
4617d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4618d64575eeSJani Nikula {
4619d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4620d64575eeSJani Nikula }
4621d64575eeSJani Nikula 
4622d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4623d64575eeSJani Nikula {
46248ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4625d64575eeSJani Nikula }
4626320ad343SThomas Zimmermann 
4627320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915)
4628320ad343SThomas Zimmermann {
4629320ad343SThomas Zimmermann 	synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq);
4630320ad343SThomas Zimmermann }
4631