1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 41995b6762SChris Wilson static void 42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 43036a4a7dSZhenyu Wang { 441ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 451ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 461ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 473143a2bfSChris Wilson POSTING_READ(DEIMR); 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang } 50036a4a7dSZhenyu Wang 51036a4a7dSZhenyu Wang static inline void 52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 53036a4a7dSZhenyu Wang { 541ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 551ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 573143a2bfSChris Wilson POSTING_READ(DEIMR); 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang } 60036a4a7dSZhenyu Wang 617c463586SKeith Packard void 627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 637c463586SKeith Packard { 647c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 659db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 667c463586SKeith Packard 677c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 687c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 697c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 703143a2bfSChris Wilson POSTING_READ(reg); 717c463586SKeith Packard } 727c463586SKeith Packard } 737c463586SKeith Packard 747c463586SKeith Packard void 757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 767c463586SKeith Packard { 777c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 789db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 797c463586SKeith Packard 807c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 817c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 823143a2bfSChris Wilson POSTING_READ(reg); 837c463586SKeith Packard } 847c463586SKeith Packard } 857c463586SKeith Packard 86c0e09200SDave Airlie /** 8701c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8801c66889SZhao Yakui */ 8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 9001c66889SZhao Yakui { 911ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 921ec14ad3SChris Wilson unsigned long irqflags; 931ec14ad3SChris Wilson 947e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 957e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 967e231dbeSJesse Barnes return; 977e231dbeSJesse Barnes 981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9901c66889SZhao Yakui 100c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 101f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 102edcb49caSZhao Yakui else { 10301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 104d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 105a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 106edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 107d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 108edcb49caSZhao Yakui } 1091ec14ad3SChris Wilson 1101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11101c66889SZhao Yakui } 11201c66889SZhao Yakui 11301c66889SZhao Yakui /** 1140a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1150a3e67a4SJesse Barnes * @dev: DRM device 1160a3e67a4SJesse Barnes * @pipe: pipe to check 1170a3e67a4SJesse Barnes * 1180a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1190a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1200a3e67a4SJesse Barnes * before reading such registers if unsure. 1210a3e67a4SJesse Barnes */ 1220a3e67a4SJesse Barnes static int 1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1240a3e67a4SJesse Barnes { 1250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1265eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1270a3e67a4SJesse Barnes } 1280a3e67a4SJesse Barnes 12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13042f52ef8SKeith Packard * we use as a pipe index 13142f52ef8SKeith Packard */ 132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1330a3e67a4SJesse Barnes { 1340a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350a3e67a4SJesse Barnes unsigned long high_frame; 1360a3e67a4SJesse Barnes unsigned long low_frame; 1375eddb70bSChris Wilson u32 high1, high2, low; 1380a3e67a4SJesse Barnes 1390a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1419db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1420a3e67a4SJesse Barnes return 0; 1430a3e67a4SJesse Barnes } 1440a3e67a4SJesse Barnes 1459db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1469db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1475eddb70bSChris Wilson 1480a3e67a4SJesse Barnes /* 1490a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1500a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1510a3e67a4SJesse Barnes * register. 1520a3e67a4SJesse Barnes */ 1530a3e67a4SJesse Barnes do { 1545eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1555eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1565eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1570a3e67a4SJesse Barnes } while (high1 != high2); 1580a3e67a4SJesse Barnes 1595eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1615eddb70bSChris Wilson return (high1 << 8) | low; 1620a3e67a4SJesse Barnes } 1630a3e67a4SJesse Barnes 164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1659880b7a5SJesse Barnes { 1669880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1689880b7a5SJesse Barnes 1699880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1719db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1729880b7a5SJesse Barnes return 0; 1739880b7a5SJesse Barnes } 1749880b7a5SJesse Barnes 1759880b7a5SJesse Barnes return I915_READ(reg); 1769880b7a5SJesse Barnes } 1779880b7a5SJesse Barnes 178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1790af7e4dfSMario Kleiner int *vpos, int *hpos) 1800af7e4dfSMario Kleiner { 1810af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1820af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1830af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1840af7e4dfSMario Kleiner bool in_vbl = true; 1850af7e4dfSMario Kleiner int ret = 0; 1860af7e4dfSMario Kleiner 1870af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1900af7e4dfSMario Kleiner return 0; 1910af7e4dfSMario Kleiner } 1920af7e4dfSMario Kleiner 1930af7e4dfSMario Kleiner /* Get vtotal. */ 1940af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 1950af7e4dfSMario Kleiner 1960af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 1970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 1980af7e4dfSMario Kleiner * scanout position from Display scan line register. 1990af7e4dfSMario Kleiner */ 2000af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2010af7e4dfSMario Kleiner 2020af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2030af7e4dfSMario Kleiner * horizontal scanout position. 2040af7e4dfSMario Kleiner */ 2050af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2060af7e4dfSMario Kleiner *hpos = 0; 2070af7e4dfSMario Kleiner } else { 2080af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2090af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2100af7e4dfSMario Kleiner * scanout position. 2110af7e4dfSMario Kleiner */ 2120af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2130af7e4dfSMario Kleiner 2140af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2150af7e4dfSMario Kleiner *vpos = position / htotal; 2160af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2170af7e4dfSMario Kleiner } 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner /* Query vblank area. */ 2200af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Test position against vblank region. */ 2230af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2240af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2270af7e4dfSMario Kleiner in_vbl = false; 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2300af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2310af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Readouts valid? */ 2340af7e4dfSMario Kleiner if (vbl > 0) 2350af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* In vblank? */ 2380af7e4dfSMario Kleiner if (in_vbl) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner return ret; 2420af7e4dfSMario Kleiner } 2430af7e4dfSMario Kleiner 244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2450af7e4dfSMario Kleiner int *max_error, 2460af7e4dfSMario Kleiner struct timeval *vblank_time, 2470af7e4dfSMario Kleiner unsigned flags) 2480af7e4dfSMario Kleiner { 2494041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2504041b853SChris Wilson struct drm_crtc *crtc; 2510af7e4dfSMario Kleiner 2524041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2540af7e4dfSMario Kleiner return -EINVAL; 2550af7e4dfSMario Kleiner } 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2584041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2594041b853SChris Wilson if (crtc == NULL) { 2604041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2614041b853SChris Wilson return -EINVAL; 2624041b853SChris Wilson } 2634041b853SChris Wilson 2644041b853SChris Wilson if (!crtc->enabled) { 2654041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2664041b853SChris Wilson return -EBUSY; 2674041b853SChris Wilson } 2680af7e4dfSMario Kleiner 2690af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2704041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2714041b853SChris Wilson vblank_time, flags, 2724041b853SChris Wilson crtc); 2730af7e4dfSMario Kleiner } 2740af7e4dfSMario Kleiner 2755ca58282SJesse Barnes /* 2765ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2775ca58282SJesse Barnes */ 2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2795ca58282SJesse Barnes { 2805ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2815ca58282SJesse Barnes hotplug_work); 2825ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 283c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2844ef69c7aSChris Wilson struct intel_encoder *encoder; 2855ca58282SJesse Barnes 286a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 287e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 288e67189abSJesse Barnes 2894ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2904ef69c7aSChris Wilson if (encoder->hot_plug) 2914ef69c7aSChris Wilson encoder->hot_plug(encoder); 292c31c4ba3SKeith Packard 29340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29440ee3381SKeith Packard 2955ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 296eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2975ca58282SJesse Barnes } 2985ca58282SJesse Barnes 2999270388eSDaniel Vetter /* defined intel_pm.c */ 3009270388eSDaniel Vetter extern spinlock_t mchdev_lock; 3019270388eSDaniel Vetter 30273edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 303f97108d1SJesse Barnes { 304f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 305b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3069270388eSDaniel Vetter u8 new_delay; 3079270388eSDaniel Vetter unsigned long flags; 3089270388eSDaniel Vetter 3099270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 310f97108d1SJesse Barnes 31173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31273edd18fSDaniel Vetter 31320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3149270388eSDaniel Vetter 3157648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 316b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 317b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 318f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 319f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 320f97108d1SJesse Barnes 321f97108d1SJesse Barnes /* Handle RCS change request from hw */ 322b5b72e89SMatthew Garrett if (busy_up > max_avg) { 32320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 32420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 32520e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 32620e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 327b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 32820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 32920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 33020e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 33120e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 332f97108d1SJesse Barnes } 333f97108d1SJesse Barnes 3347648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 33520e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 336f97108d1SJesse Barnes 3379270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3389270388eSDaniel Vetter 339f97108d1SJesse Barnes return; 340f97108d1SJesse Barnes } 341f97108d1SJesse Barnes 342549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 343549f7365SChris Wilson struct intel_ring_buffer *ring) 344549f7365SChris Wilson { 345549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3469862e600SChris Wilson 347475553deSChris Wilson if (ring->obj == NULL) 348475553deSChris Wilson return; 349475553deSChris Wilson 350b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 3519862e600SChris Wilson 352549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3533e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 354549f7365SChris Wilson dev_priv->hangcheck_count = 0; 355549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3563e0dc6b0SBen Widawsky jiffies + 3573e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3583e0dc6b0SBen Widawsky } 359549f7365SChris Wilson } 360549f7365SChris Wilson 3614912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3623b8d8d91SJesse Barnes { 3634912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 364c6a828d3SDaniel Vetter rps.work); 3654912d041SBen Widawsky u32 pm_iir, pm_imr; 3667b9e0ae6SChris Wilson u8 new_delay; 3673b8d8d91SJesse Barnes 368c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 369c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 370c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3714912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 372a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 373c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3744912d041SBen Widawsky 3757b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3763b8d8d91SJesse Barnes return; 3773b8d8d91SJesse Barnes 3784912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3797b9e0ae6SChris Wilson 3807b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 381c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3827b9e0ae6SChris Wilson else 383c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3843b8d8d91SJesse Barnes 3854912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 3863b8d8d91SJesse Barnes 3874912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 3883b8d8d91SJesse Barnes } 3893b8d8d91SJesse Barnes 390e3689190SBen Widawsky 391e3689190SBen Widawsky /** 392e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 393e3689190SBen Widawsky * occurred. 394e3689190SBen Widawsky * @work: workqueue struct 395e3689190SBen Widawsky * 396e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 397e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 398e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 399e3689190SBen Widawsky */ 400e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 401e3689190SBen Widawsky { 402e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 403e3689190SBen Widawsky parity_error_work); 404e3689190SBen Widawsky u32 error_status, row, bank, subbank; 405e3689190SBen Widawsky char *parity_event[5]; 406e3689190SBen Widawsky uint32_t misccpctl; 407e3689190SBen Widawsky unsigned long flags; 408e3689190SBen Widawsky 409e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 410e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 411e3689190SBen Widawsky * any time we access those registers. 412e3689190SBen Widawsky */ 413e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 414e3689190SBen Widawsky 415e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 416e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 417e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 418e3689190SBen Widawsky 419e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 420e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 421e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 422e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 423e3689190SBen Widawsky 424e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 425e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 426e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 427e3689190SBen Widawsky 428e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 429e3689190SBen Widawsky 430e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 431e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 432e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 433e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 434e3689190SBen Widawsky 435e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 436e3689190SBen Widawsky 437e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 438e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 439e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 440e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 441e3689190SBen Widawsky parity_event[4] = NULL; 442e3689190SBen Widawsky 443e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 444e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 445e3689190SBen Widawsky 446e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 447e3689190SBen Widawsky row, bank, subbank); 448e3689190SBen Widawsky 449e3689190SBen Widawsky kfree(parity_event[3]); 450e3689190SBen Widawsky kfree(parity_event[2]); 451e3689190SBen Widawsky kfree(parity_event[1]); 452e3689190SBen Widawsky } 453e3689190SBen Widawsky 454d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 455e3689190SBen Widawsky { 456e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 457e3689190SBen Widawsky unsigned long flags; 458e3689190SBen Widawsky 459e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 460e3689190SBen Widawsky return; 461e3689190SBen Widawsky 462e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 463e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 464e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 465e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 466e3689190SBen Widawsky 467e3689190SBen Widawsky queue_work(dev_priv->wq, &dev_priv->parity_error_work); 468e3689190SBen Widawsky } 469e3689190SBen Widawsky 470e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 471e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 472e7b4c6b1SDaniel Vetter u32 gt_iir) 473e7b4c6b1SDaniel Vetter { 474e7b4c6b1SDaniel Vetter 475e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 476e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 477e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 478e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 479e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 480e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 481e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 482e7b4c6b1SDaniel Vetter 483e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 484e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 485e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 486e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 487e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 488e7b4c6b1SDaniel Vetter } 489e3689190SBen Widawsky 490e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 491e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 492e7b4c6b1SDaniel Vetter } 493e7b4c6b1SDaniel Vetter 494fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 495fc6826d1SChris Wilson u32 pm_iir) 496fc6826d1SChris Wilson { 497fc6826d1SChris Wilson unsigned long flags; 498fc6826d1SChris Wilson 499fc6826d1SChris Wilson /* 500fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 501fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 502fc6826d1SChris Wilson * displays a case where we've unsafely cleared 503c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 504fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 505fc6826d1SChris Wilson * 506c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 507fc6826d1SChris Wilson */ 508fc6826d1SChris Wilson 509c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 510c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 511c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 512fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 513c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 514fc6826d1SChris Wilson 515c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 516fc6826d1SChris Wilson } 517fc6826d1SChris Wilson 5187e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 5197e231dbeSJesse Barnes { 5207e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5217e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5227e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5237e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5247e231dbeSJesse Barnes unsigned long irqflags; 5257e231dbeSJesse Barnes int pipe; 5267e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5277e231dbeSJesse Barnes bool blc_event; 5287e231dbeSJesse Barnes 5297e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5307e231dbeSJesse Barnes 5317e231dbeSJesse Barnes while (true) { 5327e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5337e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5347e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5357e231dbeSJesse Barnes 5367e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5377e231dbeSJesse Barnes goto out; 5387e231dbeSJesse Barnes 5397e231dbeSJesse Barnes ret = IRQ_HANDLED; 5407e231dbeSJesse Barnes 541e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5427e231dbeSJesse Barnes 5437e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5447e231dbeSJesse Barnes for_each_pipe(pipe) { 5457e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5467e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5477e231dbeSJesse Barnes 5487e231dbeSJesse Barnes /* 5497e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5507e231dbeSJesse Barnes */ 5517e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5527e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5537e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5547e231dbeSJesse Barnes pipe_name(pipe)); 5557e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5567e231dbeSJesse Barnes } 5577e231dbeSJesse Barnes } 5587e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5597e231dbeSJesse Barnes 56031acc7f5SJesse Barnes for_each_pipe(pipe) { 56131acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 56231acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 56331acc7f5SJesse Barnes 56431acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 56531acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 56631acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 56731acc7f5SJesse Barnes } 56831acc7f5SJesse Barnes } 56931acc7f5SJesse Barnes 5707e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5717e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5727e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5737e231dbeSJesse Barnes 5747e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5757e231dbeSJesse Barnes hotplug_status); 5767e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5777e231dbeSJesse Barnes queue_work(dev_priv->wq, 5787e231dbeSJesse Barnes &dev_priv->hotplug_work); 5797e231dbeSJesse Barnes 5807e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5817e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5827e231dbeSJesse Barnes } 5837e231dbeSJesse Barnes 5847e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5857e231dbeSJesse Barnes blc_event = true; 5867e231dbeSJesse Barnes 587fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 588fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5897e231dbeSJesse Barnes 5907e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5917e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5937e231dbeSJesse Barnes } 5947e231dbeSJesse Barnes 5957e231dbeSJesse Barnes out: 5967e231dbeSJesse Barnes return ret; 5977e231dbeSJesse Barnes } 5987e231dbeSJesse Barnes 59923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 600776ad806SJesse Barnes { 601776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6029db4a9c7SJesse Barnes int pipe; 603776ad806SJesse Barnes 604776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 605776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 606776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 607776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 608776ad806SJesse Barnes 609776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 610776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 611776ad806SJesse Barnes 612776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 613776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 614776ad806SJesse Barnes 615776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 616776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 617776ad806SJesse Barnes 618776ad806SJesse Barnes if (pch_iir & SDE_POISON) 619776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 620776ad806SJesse Barnes 6219db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6229db4a9c7SJesse Barnes for_each_pipe(pipe) 6239db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6249db4a9c7SJesse Barnes pipe_name(pipe), 6259db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 626776ad806SJesse Barnes 627776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 628776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 629776ad806SJesse Barnes 630776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 631776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 632776ad806SJesse Barnes 633776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 634776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 635776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 636776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 637776ad806SJesse Barnes } 638776ad806SJesse Barnes 63923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 64023e81d69SAdam Jackson { 64123e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 64223e81d69SAdam Jackson int pipe; 64323e81d69SAdam Jackson 64423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 64523e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 64623e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 64723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 64823e81d69SAdam Jackson 64923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 65023e81d69SAdam Jackson DRM_DEBUG_DRIVER("AUX channel interrupt\n"); 65123e81d69SAdam Jackson 65223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 65323e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 65423e81d69SAdam Jackson 65523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 65623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 65723e81d69SAdam Jackson 65823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 65923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 66023e81d69SAdam Jackson 66123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 66223e81d69SAdam Jackson for_each_pipe(pipe) 66323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 66423e81d69SAdam Jackson pipe_name(pipe), 66523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 66623e81d69SAdam Jackson } 66723e81d69SAdam Jackson 668f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 669b1f14ad0SJesse Barnes { 670b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 671b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6720e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 6730e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 6740e43406bSChris Wilson int i; 675b1f14ad0SJesse Barnes 676b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 677b1f14ad0SJesse Barnes 678b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 679b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 680b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6810e43406bSChris Wilson 6820e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 6830e43406bSChris Wilson if (gt_iir) { 6840e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 6850e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 6860e43406bSChris Wilson ret = IRQ_HANDLED; 6870e43406bSChris Wilson } 688b1f14ad0SJesse Barnes 689b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 6900e43406bSChris Wilson if (de_iir) { 691b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 692b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 693b1f14ad0SJesse Barnes 6940e43406bSChris Wilson for (i = 0; i < 3; i++) { 6950e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 6960e43406bSChris Wilson intel_prepare_page_flip(dev, i); 6970e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 698b1f14ad0SJesse Barnes } 6990e43406bSChris Wilson if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 7000e43406bSChris Wilson drm_handle_vblank(dev, i); 701b1f14ad0SJesse Barnes } 702b1f14ad0SJesse Barnes 703b1f14ad0SJesse Barnes /* check event from PCH */ 704b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7050e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7060e43406bSChris Wilson 707b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 708b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 70923e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7100e43406bSChris Wilson 7110e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7120e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 713b1f14ad0SJesse Barnes } 714b1f14ad0SJesse Barnes 7150e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7160e43406bSChris Wilson ret = IRQ_HANDLED; 7170e43406bSChris Wilson } 7180e43406bSChris Wilson 7190e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7200e43406bSChris Wilson if (pm_iir) { 721fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 722fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 723b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7240e43406bSChris Wilson ret = IRQ_HANDLED; 7250e43406bSChris Wilson } 726b1f14ad0SJesse Barnes 727b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 728b1f14ad0SJesse Barnes POSTING_READ(DEIER); 729b1f14ad0SJesse Barnes 730b1f14ad0SJesse Barnes return ret; 731b1f14ad0SJesse Barnes } 732b1f14ad0SJesse Barnes 733e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 734e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 735e7b4c6b1SDaniel Vetter u32 gt_iir) 736e7b4c6b1SDaniel Vetter { 737e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 738e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 739e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 740e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 741e7b4c6b1SDaniel Vetter } 742e7b4c6b1SDaniel Vetter 743f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 744036a4a7dSZhenyu Wang { 7454697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 746036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 747036a4a7dSZhenyu Wang int ret = IRQ_NONE; 7483b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 7492d7b8366SYuanhan Liu u32 hotplug_mask; 750881f47b6SXiang, Haihao 7514697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7524697995bSJesse Barnes 7532d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7542d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7552d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7563143a2bfSChris Wilson POSTING_READ(DEIER); 7572d109a84SZou, Nanhai 758036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 759036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 760c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 7613b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 762036a4a7dSZhenyu Wang 7633b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 7643b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 765c7c85101SZou Nan hai goto done; 766036a4a7dSZhenyu Wang 7672d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 7682d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 7692d7b8366SYuanhan Liu else 7702d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 7712d7b8366SYuanhan Liu 772036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 773036a4a7dSZhenyu Wang 774e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 775e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 776e7b4c6b1SDaniel Vetter else 777e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 778036a4a7dSZhenyu Wang 77901c66889SZhao Yakui if (de_iir & DE_GSE) 7803b617967SChris Wilson intel_opregion_gse_intr(dev); 78101c66889SZhao Yakui 782f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 783013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 7842bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 785013d5aa2SJesse Barnes } 786013d5aa2SJesse Barnes 787f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 788f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7892bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 790013d5aa2SJesse Barnes } 791c062df61SLi Peng 792f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 793f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 794f072d2e7SZhenyu Wang 795f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 796f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 797f072d2e7SZhenyu Wang 798c650156aSZhenyu Wang /* check event from PCH */ 799776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 800776ad806SJesse Barnes if (pch_iir & hotplug_mask) 801c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 80223e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 80323e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 80423e81d69SAdam Jackson else 80523e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 806776ad806SJesse Barnes } 807c650156aSZhenyu Wang 80873edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 80973edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 810f97108d1SJesse Barnes 811fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 812fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8133b8d8d91SJesse Barnes 814c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 815c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 816c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 817c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8184912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 819036a4a7dSZhenyu Wang 820c7c85101SZou Nan hai done: 8212d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8223143a2bfSChris Wilson POSTING_READ(DEIER); 8232d109a84SZou, Nanhai 824036a4a7dSZhenyu Wang return ret; 825036a4a7dSZhenyu Wang } 826036a4a7dSZhenyu Wang 8278a905236SJesse Barnes /** 8288a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8298a905236SJesse Barnes * @work: work struct 8308a905236SJesse Barnes * 8318a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8328a905236SJesse Barnes * was detected. 8338a905236SJesse Barnes */ 8348a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8358a905236SJesse Barnes { 8368a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8378a905236SJesse Barnes error_work); 8388a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 839f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 840f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 841f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 8428a905236SJesse Barnes 843f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8448a905236SJesse Barnes 845ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 84644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 847f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 848d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 849ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 850f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 851f316a42cSBen Gamari } 85230dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 853f316a42cSBen Gamari } 8548a905236SJesse Barnes } 8558a905236SJesse Barnes 85685f9e50dSDaniel Vetter /* NB: please notice the memset */ 85785f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 85885f9e50dSDaniel Vetter uint32_t *instdone) 85985f9e50dSDaniel Vetter { 86085f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 86185f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 86285f9e50dSDaniel Vetter 86385f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 86485f9e50dSDaniel Vetter case 2: 86585f9e50dSDaniel Vetter case 3: 86685f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 86785f9e50dSDaniel Vetter break; 86885f9e50dSDaniel Vetter case 4: 86985f9e50dSDaniel Vetter case 5: 87085f9e50dSDaniel Vetter case 6: 87185f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 87285f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 87385f9e50dSDaniel Vetter break; 87485f9e50dSDaniel Vetter default: 87585f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 87685f9e50dSDaniel Vetter case 7: 87785f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 87885f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 87985f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 88085f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 88185f9e50dSDaniel Vetter break; 88285f9e50dSDaniel Vetter } 88385f9e50dSDaniel Vetter } 88485f9e50dSDaniel Vetter 8853bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 8869df30794SChris Wilson static struct drm_i915_error_object * 887bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 88805394f39SChris Wilson struct drm_i915_gem_object *src) 8899df30794SChris Wilson { 8909df30794SChris Wilson struct drm_i915_error_object *dst; 891*9da3da66SChris Wilson int i, count; 892e56660ddSChris Wilson u32 reloc_offset; 8939df30794SChris Wilson 89405394f39SChris Wilson if (src == NULL || src->pages == NULL) 8959df30794SChris Wilson return NULL; 8969df30794SChris Wilson 897*9da3da66SChris Wilson count = src->base.size / PAGE_SIZE; 8989df30794SChris Wilson 899*9da3da66SChris Wilson dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); 9009df30794SChris Wilson if (dst == NULL) 9019df30794SChris Wilson return NULL; 9029df30794SChris Wilson 90305394f39SChris Wilson reloc_offset = src->gtt_offset; 904*9da3da66SChris Wilson for (i = 0; i < count; i++) { 905788885aeSAndrew Morton unsigned long flags; 906e56660ddSChris Wilson void *d; 907788885aeSAndrew Morton 908e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 9099df30794SChris Wilson if (d == NULL) 9109df30794SChris Wilson goto unwind; 911e56660ddSChris Wilson 912788885aeSAndrew Morton local_irq_save(flags); 91374898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 91474898d7eSDaniel Vetter src->has_global_gtt_mapping) { 915172975aaSChris Wilson void __iomem *s; 916172975aaSChris Wilson 917172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 918172975aaSChris Wilson * It's part of the error state, and this hopefully 919172975aaSChris Wilson * captures what the GPU read. 920172975aaSChris Wilson */ 921172975aaSChris Wilson 922e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 9233e4d3af5SPeter Zijlstra reloc_offset); 924e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 9253e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 926172975aaSChris Wilson } else { 927*9da3da66SChris Wilson struct page *page; 928172975aaSChris Wilson void *s; 929172975aaSChris Wilson 930*9da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 931172975aaSChris Wilson 932*9da3da66SChris Wilson drm_clflush_pages(&page, 1); 933*9da3da66SChris Wilson 934*9da3da66SChris Wilson s = kmap_atomic(page); 935172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 936172975aaSChris Wilson kunmap_atomic(s); 937172975aaSChris Wilson 938*9da3da66SChris Wilson drm_clflush_pages(&page, 1); 939172975aaSChris Wilson } 940788885aeSAndrew Morton local_irq_restore(flags); 941e56660ddSChris Wilson 942*9da3da66SChris Wilson dst->pages[i] = d; 943e56660ddSChris Wilson 944e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 9459df30794SChris Wilson } 946*9da3da66SChris Wilson dst->page_count = count; 94705394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 9489df30794SChris Wilson 9499df30794SChris Wilson return dst; 9509df30794SChris Wilson 9519df30794SChris Wilson unwind: 952*9da3da66SChris Wilson while (i--) 953*9da3da66SChris Wilson kfree(dst->pages[i]); 9549df30794SChris Wilson kfree(dst); 9559df30794SChris Wilson return NULL; 9569df30794SChris Wilson } 9579df30794SChris Wilson 9589df30794SChris Wilson static void 9599df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 9609df30794SChris Wilson { 9619df30794SChris Wilson int page; 9629df30794SChris Wilson 9639df30794SChris Wilson if (obj == NULL) 9649df30794SChris Wilson return; 9659df30794SChris Wilson 9669df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 9679df30794SChris Wilson kfree(obj->pages[page]); 9689df30794SChris Wilson 9699df30794SChris Wilson kfree(obj); 9709df30794SChris Wilson } 9719df30794SChris Wilson 972742cbee8SDaniel Vetter void 973742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 9749df30794SChris Wilson { 975742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 976742cbee8SDaniel Vetter typeof(*error), ref); 977e2f973d5SChris Wilson int i; 978e2f973d5SChris Wilson 97952d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 98052d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 98152d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 98252d39a21SChris Wilson kfree(error->ring[i].requests); 98352d39a21SChris Wilson } 984e2f973d5SChris Wilson 9859df30794SChris Wilson kfree(error->active_bo); 9866ef3d427SChris Wilson kfree(error->overlay); 9879df30794SChris Wilson kfree(error); 9889df30794SChris Wilson } 9891b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 9901b50247aSChris Wilson struct drm_i915_gem_object *obj) 991c724e8a9SChris Wilson { 992c724e8a9SChris Wilson err->size = obj->base.size; 993c724e8a9SChris Wilson err->name = obj->base.name; 9940201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 9950201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 996c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 997c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 998c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 999c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1000c724e8a9SChris Wilson err->pinned = 0; 1001c724e8a9SChris Wilson if (obj->pin_count > 0) 1002c724e8a9SChris Wilson err->pinned = 1; 1003c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1004c724e8a9SChris Wilson err->pinned = -1; 1005c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1006c724e8a9SChris Wilson err->dirty = obj->dirty; 1007c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 100896154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 100993dfb40cSChris Wilson err->cache_level = obj->cache_level; 10101b50247aSChris Wilson } 1011c724e8a9SChris Wilson 10121b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 10131b50247aSChris Wilson int count, struct list_head *head) 10141b50247aSChris Wilson { 10151b50247aSChris Wilson struct drm_i915_gem_object *obj; 10161b50247aSChris Wilson int i = 0; 10171b50247aSChris Wilson 10181b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 10191b50247aSChris Wilson capture_bo(err++, obj); 1020c724e8a9SChris Wilson if (++i == count) 1021c724e8a9SChris Wilson break; 10221b50247aSChris Wilson } 1023c724e8a9SChris Wilson 10241b50247aSChris Wilson return i; 10251b50247aSChris Wilson } 10261b50247aSChris Wilson 10271b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 10281b50247aSChris Wilson int count, struct list_head *head) 10291b50247aSChris Wilson { 10301b50247aSChris Wilson struct drm_i915_gem_object *obj; 10311b50247aSChris Wilson int i = 0; 10321b50247aSChris Wilson 10331b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 10341b50247aSChris Wilson if (obj->pin_count == 0) 10351b50247aSChris Wilson continue; 10361b50247aSChris Wilson 10371b50247aSChris Wilson capture_bo(err++, obj); 10381b50247aSChris Wilson if (++i == count) 10391b50247aSChris Wilson break; 1040c724e8a9SChris Wilson } 1041c724e8a9SChris Wilson 1042c724e8a9SChris Wilson return i; 1043c724e8a9SChris Wilson } 1044c724e8a9SChris Wilson 1045748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1046748ebc60SChris Wilson struct drm_i915_error_state *error) 1047748ebc60SChris Wilson { 1048748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1049748ebc60SChris Wilson int i; 1050748ebc60SChris Wilson 1051748ebc60SChris Wilson /* Fences */ 1052748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1053775d17b6SDaniel Vetter case 7: 1054748ebc60SChris Wilson case 6: 1055748ebc60SChris Wilson for (i = 0; i < 16; i++) 1056748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1057748ebc60SChris Wilson break; 1058748ebc60SChris Wilson case 5: 1059748ebc60SChris Wilson case 4: 1060748ebc60SChris Wilson for (i = 0; i < 16; i++) 1061748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1062748ebc60SChris Wilson break; 1063748ebc60SChris Wilson case 3: 1064748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1065748ebc60SChris Wilson for (i = 0; i < 8; i++) 1066748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1067748ebc60SChris Wilson case 2: 1068748ebc60SChris Wilson for (i = 0; i < 8; i++) 1069748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1070748ebc60SChris Wilson break; 1071748ebc60SChris Wilson 1072748ebc60SChris Wilson } 1073748ebc60SChris Wilson } 1074748ebc60SChris Wilson 1075bcfb2e28SChris Wilson static struct drm_i915_error_object * 1076bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1077bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1078bcfb2e28SChris Wilson { 1079bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1080bcfb2e28SChris Wilson u32 seqno; 1081bcfb2e28SChris Wilson 1082bcfb2e28SChris Wilson if (!ring->get_seqno) 1083bcfb2e28SChris Wilson return NULL; 1084bcfb2e28SChris Wilson 1085b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1086bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1087bcfb2e28SChris Wilson if (obj->ring != ring) 1088bcfb2e28SChris Wilson continue; 1089bcfb2e28SChris Wilson 10900201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1091bcfb2e28SChris Wilson continue; 1092bcfb2e28SChris Wilson 1093bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1094bcfb2e28SChris Wilson continue; 1095bcfb2e28SChris Wilson 1096bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1097bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1098bcfb2e28SChris Wilson */ 1099bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1100bcfb2e28SChris Wilson } 1101bcfb2e28SChris Wilson 1102bcfb2e28SChris Wilson return NULL; 1103bcfb2e28SChris Wilson } 1104bcfb2e28SChris Wilson 1105d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1106d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1107d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1108d27b1e0eSDaniel Vetter { 1109d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1110d27b1e0eSDaniel Vetter 111133f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 111212f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 111333f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 11147e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 11157e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 11167e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 11177e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 111833f3f518SDaniel Vetter } 1119c1cd90edSDaniel Vetter 1120d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 11219d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1122d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1123d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1124d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1125c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1126050ee91fSBen Widawsky if (ring->id == RCS) 1127d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1128d27b1e0eSDaniel Vetter } else { 11299d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1130d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1131d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1132d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1133d27b1e0eSDaniel Vetter } 1134d27b1e0eSDaniel Vetter 11359574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1136c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1137b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1138d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1139c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1140c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 11417e3b8737SDaniel Vetter 11427e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 11437e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1144d27b1e0eSDaniel Vetter } 1145d27b1e0eSDaniel Vetter 114652d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 114752d39a21SChris Wilson struct drm_i915_error_state *error) 114852d39a21SChris Wilson { 114952d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1150b4519513SChris Wilson struct intel_ring_buffer *ring; 115152d39a21SChris Wilson struct drm_i915_gem_request *request; 115252d39a21SChris Wilson int i, count; 115352d39a21SChris Wilson 1154b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 115552d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 115652d39a21SChris Wilson 115752d39a21SChris Wilson error->ring[i].batchbuffer = 115852d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 115952d39a21SChris Wilson 116052d39a21SChris Wilson error->ring[i].ringbuffer = 116152d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 116252d39a21SChris Wilson 116352d39a21SChris Wilson count = 0; 116452d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 116552d39a21SChris Wilson count++; 116652d39a21SChris Wilson 116752d39a21SChris Wilson error->ring[i].num_requests = count; 116852d39a21SChris Wilson error->ring[i].requests = 116952d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 117052d39a21SChris Wilson GFP_ATOMIC); 117152d39a21SChris Wilson if (error->ring[i].requests == NULL) { 117252d39a21SChris Wilson error->ring[i].num_requests = 0; 117352d39a21SChris Wilson continue; 117452d39a21SChris Wilson } 117552d39a21SChris Wilson 117652d39a21SChris Wilson count = 0; 117752d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 117852d39a21SChris Wilson struct drm_i915_error_request *erq; 117952d39a21SChris Wilson 118052d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 118152d39a21SChris Wilson erq->seqno = request->seqno; 118252d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1183ee4f42b1SChris Wilson erq->tail = request->tail; 118452d39a21SChris Wilson } 118552d39a21SChris Wilson } 118652d39a21SChris Wilson } 118752d39a21SChris Wilson 11888a905236SJesse Barnes /** 11898a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 11908a905236SJesse Barnes * @dev: drm device 11918a905236SJesse Barnes * 11928a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 11938a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 11948a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 11958a905236SJesse Barnes * to pick up. 11968a905236SJesse Barnes */ 119763eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 119863eeaf38SJesse Barnes { 119963eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 120005394f39SChris Wilson struct drm_i915_gem_object *obj; 120163eeaf38SJesse Barnes struct drm_i915_error_state *error; 120263eeaf38SJesse Barnes unsigned long flags; 12039db4a9c7SJesse Barnes int i, pipe; 120463eeaf38SJesse Barnes 120563eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 12069df30794SChris Wilson error = dev_priv->first_error; 12079df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12089df30794SChris Wilson if (error) 12099df30794SChris Wilson return; 121063eeaf38SJesse Barnes 12119db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 121233f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 121363eeaf38SJesse Barnes if (!error) { 12149df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 12159df30794SChris Wilson return; 121663eeaf38SJesse Barnes } 121763eeaf38SJesse Barnes 1218b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1219b6f7833bSChris Wilson dev->primary->index); 12202fa772f3SChris Wilson 1221742cbee8SDaniel Vetter kref_init(&error->ref); 122263eeaf38SJesse Barnes error->eir = I915_READ(EIR); 122363eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1224b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1225be998e2eSBen Widawsky 1226be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1227be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1228be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1229be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1230be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1231be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1232be998e2eSBen Widawsky else 1233be998e2eSBen Widawsky error->ier = I915_READ(IER); 1234be998e2eSBen Widawsky 12359db4a9c7SJesse Barnes for_each_pipe(pipe) 12369db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1237d27b1e0eSDaniel Vetter 123833f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1239f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 124033f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 124133f3f518SDaniel Vetter } 1242add354ddSChris Wilson 124371e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 124471e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 124571e172e8SBen Widawsky 1246050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1247050ee91fSBen Widawsky 1248748ebc60SChris Wilson i915_gem_record_fences(dev, error); 124952d39a21SChris Wilson i915_gem_record_rings(dev, error); 12509df30794SChris Wilson 1251c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 12529df30794SChris Wilson error->active_bo = NULL; 1253c724e8a9SChris Wilson error->pinned_bo = NULL; 12549df30794SChris Wilson 1255bcfb2e28SChris Wilson i = 0; 1256bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1257bcfb2e28SChris Wilson i++; 1258bcfb2e28SChris Wilson error->active_bo_count = i; 12596c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 12601b50247aSChris Wilson if (obj->pin_count) 1261bcfb2e28SChris Wilson i++; 1262bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1263c724e8a9SChris Wilson 12648e934dbfSChris Wilson error->active_bo = NULL; 12658e934dbfSChris Wilson error->pinned_bo = NULL; 1266bcfb2e28SChris Wilson if (i) { 1267bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 12689df30794SChris Wilson GFP_ATOMIC); 1269c724e8a9SChris Wilson if (error->active_bo) 1270c724e8a9SChris Wilson error->pinned_bo = 1271c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 12729df30794SChris Wilson } 1273c724e8a9SChris Wilson 1274c724e8a9SChris Wilson if (error->active_bo) 1275c724e8a9SChris Wilson error->active_bo_count = 12761b50247aSChris Wilson capture_active_bo(error->active_bo, 1277c724e8a9SChris Wilson error->active_bo_count, 1278c724e8a9SChris Wilson &dev_priv->mm.active_list); 1279c724e8a9SChris Wilson 1280c724e8a9SChris Wilson if (error->pinned_bo) 1281c724e8a9SChris Wilson error->pinned_bo_count = 12821b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1283c724e8a9SChris Wilson error->pinned_bo_count, 12846c085a72SChris Wilson &dev_priv->mm.bound_list); 128563eeaf38SJesse Barnes 12868a905236SJesse Barnes do_gettimeofday(&error->time); 12878a905236SJesse Barnes 12886ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1289c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 12906ef3d427SChris Wilson 12919df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 12929df30794SChris Wilson if (dev_priv->first_error == NULL) { 129363eeaf38SJesse Barnes dev_priv->first_error = error; 12949df30794SChris Wilson error = NULL; 12959df30794SChris Wilson } 129663eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12979df30794SChris Wilson 12989df30794SChris Wilson if (error) 1299742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 13009df30794SChris Wilson } 13019df30794SChris Wilson 13029df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 13039df30794SChris Wilson { 13049df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 13059df30794SChris Wilson struct drm_i915_error_state *error; 13066dc0e816SBen Widawsky unsigned long flags; 13079df30794SChris Wilson 13086dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 13099df30794SChris Wilson error = dev_priv->first_error; 13109df30794SChris Wilson dev_priv->first_error = NULL; 13116dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 13129df30794SChris Wilson 13139df30794SChris Wilson if (error) 1314742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 131563eeaf38SJesse Barnes } 13163bd3c932SChris Wilson #else 13173bd3c932SChris Wilson #define i915_capture_error_state(x) 13183bd3c932SChris Wilson #endif 131963eeaf38SJesse Barnes 132035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1321c0e09200SDave Airlie { 13228a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1323bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 132463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1325050ee91fSBen Widawsky int pipe, i; 132663eeaf38SJesse Barnes 132735aed2e6SChris Wilson if (!eir) 132835aed2e6SChris Wilson return; 132963eeaf38SJesse Barnes 1330a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 13318a905236SJesse Barnes 1332bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1333bd9854f9SBen Widawsky 13348a905236SJesse Barnes if (IS_G4X(dev)) { 13358a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 13368a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 13378a905236SJesse Barnes 1338a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1339a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1340050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1341050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1342a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1343a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 13448a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13453143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 13468a905236SJesse Barnes } 13478a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 13488a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1349a70491ccSJoe Perches pr_err("page table error\n"); 1350a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 13518a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13523143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 13538a905236SJesse Barnes } 13548a905236SJesse Barnes } 13558a905236SJesse Barnes 1356a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 135763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 135863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1359a70491ccSJoe Perches pr_err("page table error\n"); 1360a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 136163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13623143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 136363eeaf38SJesse Barnes } 13648a905236SJesse Barnes } 13658a905236SJesse Barnes 136663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1367a70491ccSJoe Perches pr_err("memory refresh error:\n"); 13689db4a9c7SJesse Barnes for_each_pipe(pipe) 1369a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 13709db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 137163eeaf38SJesse Barnes /* pipestat has already been acked */ 137263eeaf38SJesse Barnes } 137363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1374a70491ccSJoe Perches pr_err("instruction error\n"); 1375a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1376050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1377050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1378a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 137963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 138063eeaf38SJesse Barnes 1381a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1382a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1383a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 138463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 13853143a2bfSChris Wilson POSTING_READ(IPEIR); 138663eeaf38SJesse Barnes } else { 138763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 138863eeaf38SJesse Barnes 1389a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1390a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1391a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1392a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 139363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13943143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 139563eeaf38SJesse Barnes } 139663eeaf38SJesse Barnes } 139763eeaf38SJesse Barnes 139863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 13993143a2bfSChris Wilson POSTING_READ(EIR); 140063eeaf38SJesse Barnes eir = I915_READ(EIR); 140163eeaf38SJesse Barnes if (eir) { 140263eeaf38SJesse Barnes /* 140363eeaf38SJesse Barnes * some errors might have become stuck, 140463eeaf38SJesse Barnes * mask them. 140563eeaf38SJesse Barnes */ 140663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 140763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 140863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 140963eeaf38SJesse Barnes } 141035aed2e6SChris Wilson } 141135aed2e6SChris Wilson 141235aed2e6SChris Wilson /** 141335aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 141435aed2e6SChris Wilson * @dev: drm device 141535aed2e6SChris Wilson * 141635aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 141735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 141835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 141935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 142035aed2e6SChris Wilson * of a ring dump etc.). 142135aed2e6SChris Wilson */ 1422527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 142335aed2e6SChris Wilson { 142435aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1425b4519513SChris Wilson struct intel_ring_buffer *ring; 1426b4519513SChris Wilson int i; 142735aed2e6SChris Wilson 142835aed2e6SChris Wilson i915_capture_error_state(dev); 142935aed2e6SChris Wilson i915_report_and_clear_eir(dev); 14308a905236SJesse Barnes 1431ba1234d1SBen Gamari if (wedged) { 143230dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1433ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1434ba1234d1SBen Gamari 143511ed50ecSBen Gamari /* 143611ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 143711ed50ecSBen Gamari */ 1438b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1439b4519513SChris Wilson wake_up_all(&ring->irq_queue); 144011ed50ecSBen Gamari } 144111ed50ecSBen Gamari 14429c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 14438a905236SJesse Barnes } 14448a905236SJesse Barnes 14454e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 14464e5359cdSSimon Farnsworth { 14474e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 14484e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 14494e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 145005394f39SChris Wilson struct drm_i915_gem_object *obj; 14514e5359cdSSimon Farnsworth struct intel_unpin_work *work; 14524e5359cdSSimon Farnsworth unsigned long flags; 14534e5359cdSSimon Farnsworth bool stall_detected; 14544e5359cdSSimon Farnsworth 14554e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 14564e5359cdSSimon Farnsworth if (intel_crtc == NULL) 14574e5359cdSSimon Farnsworth return; 14584e5359cdSSimon Farnsworth 14594e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 14604e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 14614e5359cdSSimon Farnsworth 14624e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 14634e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 14644e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14654e5359cdSSimon Farnsworth return; 14664e5359cdSSimon Farnsworth } 14674e5359cdSSimon Farnsworth 14684e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 146905394f39SChris Wilson obj = work->pending_flip_obj; 1470a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 14719db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1472446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1473446f2545SArmin Reese obj->gtt_offset; 14744e5359cdSSimon Farnsworth } else { 14759db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 147605394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 147701f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 14784e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 14794e5359cdSSimon Farnsworth } 14804e5359cdSSimon Farnsworth 14814e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14824e5359cdSSimon Farnsworth 14834e5359cdSSimon Farnsworth if (stall_detected) { 14844e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 14854e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 14864e5359cdSSimon Farnsworth } 14874e5359cdSSimon Farnsworth } 14884e5359cdSSimon Farnsworth 148942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 149042f52ef8SKeith Packard * we use as a pipe index 149142f52ef8SKeith Packard */ 1492f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 14930a3e67a4SJesse Barnes { 14940a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1495e9d21d7fSKeith Packard unsigned long irqflags; 149671e0ffa5SJesse Barnes 14975eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 149871e0ffa5SJesse Barnes return -EINVAL; 14990a3e67a4SJesse Barnes 15001ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1501f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 15027c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15037c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15040a3e67a4SJesse Barnes else 15057c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15067c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 15078692d00eSChris Wilson 15088692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 15098692d00eSChris Wilson if (dev_priv->info->gen == 3) 15106b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 15111ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15128692d00eSChris Wilson 15130a3e67a4SJesse Barnes return 0; 15140a3e67a4SJesse Barnes } 15150a3e67a4SJesse Barnes 1516f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1517f796cf8fSJesse Barnes { 1518f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1519f796cf8fSJesse Barnes unsigned long irqflags; 1520f796cf8fSJesse Barnes 1521f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1522f796cf8fSJesse Barnes return -EINVAL; 1523f796cf8fSJesse Barnes 1524f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1525f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1526f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1527f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1528f796cf8fSJesse Barnes 1529f796cf8fSJesse Barnes return 0; 1530f796cf8fSJesse Barnes } 1531f796cf8fSJesse Barnes 1532f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1533b1f14ad0SJesse Barnes { 1534b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1535b1f14ad0SJesse Barnes unsigned long irqflags; 1536b1f14ad0SJesse Barnes 1537b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1538b1f14ad0SJesse Barnes return -EINVAL; 1539b1f14ad0SJesse Barnes 1540b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1541b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1542b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1543b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1544b1f14ad0SJesse Barnes 1545b1f14ad0SJesse Barnes return 0; 1546b1f14ad0SJesse Barnes } 1547b1f14ad0SJesse Barnes 15487e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 15497e231dbeSJesse Barnes { 15507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15517e231dbeSJesse Barnes unsigned long irqflags; 155231acc7f5SJesse Barnes u32 imr; 15537e231dbeSJesse Barnes 15547e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 15557e231dbeSJesse Barnes return -EINVAL; 15567e231dbeSJesse Barnes 15577e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15587e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 155931acc7f5SJesse Barnes if (pipe == 0) 15607e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 156131acc7f5SJesse Barnes else 15627e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15637e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 156431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 156531acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 15667e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15677e231dbeSJesse Barnes 15687e231dbeSJesse Barnes return 0; 15697e231dbeSJesse Barnes } 15707e231dbeSJesse Barnes 157142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 157242f52ef8SKeith Packard * we use as a pipe index 157342f52ef8SKeith Packard */ 1574f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 15750a3e67a4SJesse Barnes { 15760a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1577e9d21d7fSKeith Packard unsigned long irqflags; 15780a3e67a4SJesse Barnes 15791ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15808692d00eSChris Wilson if (dev_priv->info->gen == 3) 15816b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 15828692d00eSChris Wilson 15837c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 15847c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 15857c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15861ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15870a3e67a4SJesse Barnes } 15880a3e67a4SJesse Barnes 1589f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1590f796cf8fSJesse Barnes { 1591f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1592f796cf8fSJesse Barnes unsigned long irqflags; 1593f796cf8fSJesse Barnes 1594f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1595f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1596f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1597f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1598f796cf8fSJesse Barnes } 1599f796cf8fSJesse Barnes 1600f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1601b1f14ad0SJesse Barnes { 1602b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1603b1f14ad0SJesse Barnes unsigned long irqflags; 1604b1f14ad0SJesse Barnes 1605b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1606b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1607b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1608b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1609b1f14ad0SJesse Barnes } 1610b1f14ad0SJesse Barnes 16117e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 16127e231dbeSJesse Barnes { 16137e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16147e231dbeSJesse Barnes unsigned long irqflags; 161531acc7f5SJesse Barnes u32 imr; 16167e231dbeSJesse Barnes 16177e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 161831acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 161931acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 16207e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 162131acc7f5SJesse Barnes if (pipe == 0) 16227e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 162331acc7f5SJesse Barnes else 16247e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 16257e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 16267e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16277e231dbeSJesse Barnes } 16287e231dbeSJesse Barnes 1629893eead0SChris Wilson static u32 1630893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1631852835f3SZou Nan hai { 1632893eead0SChris Wilson return list_entry(ring->request_list.prev, 1633893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1634893eead0SChris Wilson } 1635893eead0SChris Wilson 1636893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1637893eead0SChris Wilson { 1638893eead0SChris Wilson if (list_empty(&ring->request_list) || 1639b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1640b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1641893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 16429574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 16439574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 16449574b3feSBen Widawsky ring->name); 1645893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1646893eead0SChris Wilson *err = true; 1647893eead0SChris Wilson } 1648893eead0SChris Wilson return true; 1649893eead0SChris Wilson } 1650893eead0SChris Wilson return false; 1651f65d9421SBen Gamari } 1652f65d9421SBen Gamari 16531ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 16541ec14ad3SChris Wilson { 16551ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 16561ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 16571ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 16581ec14ad3SChris Wilson if (tmp & RING_WAIT) { 16591ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 16601ec14ad3SChris Wilson ring->name); 16611ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 16621ec14ad3SChris Wilson return true; 16631ec14ad3SChris Wilson } 16641ec14ad3SChris Wilson return false; 16651ec14ad3SChris Wilson } 16661ec14ad3SChris Wilson 1667d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1668d1e61e7fSChris Wilson { 1669d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1670d1e61e7fSChris Wilson 1671d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1672b4519513SChris Wilson bool hung = true; 1673b4519513SChris Wilson 1674d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1675d1e61e7fSChris Wilson i915_handle_error(dev, true); 1676d1e61e7fSChris Wilson 1677d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1678b4519513SChris Wilson struct intel_ring_buffer *ring; 1679b4519513SChris Wilson int i; 1680b4519513SChris Wilson 1681d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1682d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1683d1e61e7fSChris Wilson * and break the hang. This should work on 1684d1e61e7fSChris Wilson * all but the second generation chipsets. 1685d1e61e7fSChris Wilson */ 1686b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1687b4519513SChris Wilson hung &= !kick_ring(ring); 1688d1e61e7fSChris Wilson } 1689d1e61e7fSChris Wilson 1690b4519513SChris Wilson return hung; 1691d1e61e7fSChris Wilson } 1692d1e61e7fSChris Wilson 1693d1e61e7fSChris Wilson return false; 1694d1e61e7fSChris Wilson } 1695d1e61e7fSChris Wilson 1696f65d9421SBen Gamari /** 1697f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1698f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1699f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1700f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1701f65d9421SBen Gamari */ 1702f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1703f65d9421SBen Gamari { 1704f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1705f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1706bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1707b4519513SChris Wilson struct intel_ring_buffer *ring; 1708b4519513SChris Wilson bool err = false, idle; 1709b4519513SChris Wilson int i; 1710893eead0SChris Wilson 17113e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 17123e0dc6b0SBen Widawsky return; 17133e0dc6b0SBen Widawsky 1714b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1715b4519513SChris Wilson idle = true; 1716b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1717b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1718b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1719b4519513SChris Wilson } 1720b4519513SChris Wilson 1721893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1722b4519513SChris Wilson if (idle) { 1723d1e61e7fSChris Wilson if (err) { 1724d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1725d1e61e7fSChris Wilson return; 1726d1e61e7fSChris Wilson 1727893eead0SChris Wilson goto repeat; 1728d1e61e7fSChris Wilson } 1729d1e61e7fSChris Wilson 1730d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1731893eead0SChris Wilson return; 1732893eead0SChris Wilson } 1733f65d9421SBen Gamari 1734bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1735b4519513SChris Wilson if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && 1736050ee91fSBen Widawsky memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) { 1737d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1738f65d9421SBen Gamari return; 1739cbb465e7SChris Wilson } else { 1740cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1741cbb465e7SChris Wilson 1742b4519513SChris Wilson memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); 1743050ee91fSBen Widawsky memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone)); 1744cbb465e7SChris Wilson } 1745f65d9421SBen Gamari 1746893eead0SChris Wilson repeat: 1747f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1748b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1749b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1750f65d9421SBen Gamari } 1751f65d9421SBen Gamari 1752c0e09200SDave Airlie /* drm_dma.h hooks 1753c0e09200SDave Airlie */ 1754f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1755036a4a7dSZhenyu Wang { 1756036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1757036a4a7dSZhenyu Wang 17584697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17594697995bSJesse Barnes 1760036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1761bdfcdb63SDaniel Vetter 1762036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1763036a4a7dSZhenyu Wang 1764036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1765036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 17663143a2bfSChris Wilson POSTING_READ(DEIER); 1767036a4a7dSZhenyu Wang 1768036a4a7dSZhenyu Wang /* and GT */ 1769036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1770036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 17713143a2bfSChris Wilson POSTING_READ(GTIER); 1772c650156aSZhenyu Wang 1773c650156aSZhenyu Wang /* south display irq */ 1774c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1775c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 17763143a2bfSChris Wilson POSTING_READ(SDEIER); 1777036a4a7dSZhenyu Wang } 1778036a4a7dSZhenyu Wang 17797e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 17807e231dbeSJesse Barnes { 17817e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17827e231dbeSJesse Barnes int pipe; 17837e231dbeSJesse Barnes 17847e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17857e231dbeSJesse Barnes 17867e231dbeSJesse Barnes /* VLV magic */ 17877e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 17887e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 17897e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 17907e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 17917e231dbeSJesse Barnes 17927e231dbeSJesse Barnes /* and GT */ 17937e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17947e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17957e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 17967e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 17977e231dbeSJesse Barnes POSTING_READ(GTIER); 17987e231dbeSJesse Barnes 17997e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 18007e231dbeSJesse Barnes 18017e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 18027e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 18037e231dbeSJesse Barnes for_each_pipe(pipe) 18047e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 18057e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18067e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 18077e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 18087e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18097e231dbeSJesse Barnes } 18107e231dbeSJesse Barnes 18117fe0b973SKeith Packard /* 18127fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 18137fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 18147fe0b973SKeith Packard * 18157fe0b973SKeith Packard * This register is the same on all known PCH chips. 18167fe0b973SKeith Packard */ 18177fe0b973SKeith Packard 18187fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 18197fe0b973SKeith Packard { 18207fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18217fe0b973SKeith Packard u32 hotplug; 18227fe0b973SKeith Packard 18237fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 18247fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 18257fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 18267fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 18277fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 18287fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 18297fe0b973SKeith Packard } 18307fe0b973SKeith Packard 1831f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1832036a4a7dSZhenyu Wang { 1833036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1834036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1835013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1836013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 18371ec14ad3SChris Wilson u32 render_irqs; 18382d7b8366SYuanhan Liu u32 hotplug_mask; 1839036a4a7dSZhenyu Wang 18401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1841036a4a7dSZhenyu Wang 1842036a4a7dSZhenyu Wang /* should always can generate irq */ 1843036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 18441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 18451ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 18463143a2bfSChris Wilson POSTING_READ(DEIER); 1847036a4a7dSZhenyu Wang 18481ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1849036a4a7dSZhenyu Wang 1850036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 18511ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1852881f47b6SXiang, Haihao 18531ec14ad3SChris Wilson if (IS_GEN6(dev)) 18541ec14ad3SChris Wilson render_irqs = 18551ec14ad3SChris Wilson GT_USER_INTERRUPT | 1856e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1857e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 18581ec14ad3SChris Wilson else 18591ec14ad3SChris Wilson render_irqs = 186088f23b8fSChris Wilson GT_USER_INTERRUPT | 1861c6df541cSChris Wilson GT_PIPE_NOTIFY | 18621ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 18631ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 18643143a2bfSChris Wilson POSTING_READ(GTIER); 1865036a4a7dSZhenyu Wang 18662d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 18679035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 18689035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 18699035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 18709035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 18712d7b8366SYuanhan Liu } else { 18729035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 18739035a97aSChris Wilson SDE_PORTB_HOTPLUG | 18749035a97aSChris Wilson SDE_PORTC_HOTPLUG | 18759035a97aSChris Wilson SDE_PORTD_HOTPLUG | 18769035a97aSChris Wilson SDE_AUX_MASK); 18772d7b8366SYuanhan Liu } 18782d7b8366SYuanhan Liu 18791ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1880c650156aSZhenyu Wang 1881c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 18821ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 18831ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 18843143a2bfSChris Wilson POSTING_READ(SDEIER); 1885c650156aSZhenyu Wang 18867fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18877fe0b973SKeith Packard 1888f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1889f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1890f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1891f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1892f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1893f97108d1SJesse Barnes } 1894f97108d1SJesse Barnes 1895036a4a7dSZhenyu Wang return 0; 1896036a4a7dSZhenyu Wang } 1897036a4a7dSZhenyu Wang 1898f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1899b1f14ad0SJesse Barnes { 1900b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1901b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1902b615b57aSChris Wilson u32 display_mask = 1903b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1904b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1905b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1906b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1907b1f14ad0SJesse Barnes u32 render_irqs; 1908b1f14ad0SJesse Barnes u32 hotplug_mask; 1909b1f14ad0SJesse Barnes 1910b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1911b1f14ad0SJesse Barnes 1912b1f14ad0SJesse Barnes /* should always can generate irq */ 1913b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1914b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1915b615b57aSChris Wilson I915_WRITE(DEIER, 1916b615b57aSChris Wilson display_mask | 1917b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1918b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1919b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1920b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1921b1f14ad0SJesse Barnes 192215b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1923b1f14ad0SJesse Barnes 1924b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1925b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1926b1f14ad0SJesse Barnes 1927e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 192815b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1929b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1930b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1931b1f14ad0SJesse Barnes 1932b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1933b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1934b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1935b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1936b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1937b1f14ad0SJesse Barnes 1938b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1939b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1940b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1941b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1942b1f14ad0SJesse Barnes 19437fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19447fe0b973SKeith Packard 1945b1f14ad0SJesse Barnes return 0; 1946b1f14ad0SJesse Barnes } 1947b1f14ad0SJesse Barnes 19487e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 19497e231dbeSJesse Barnes { 19507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19517e231dbeSJesse Barnes u32 enable_mask; 19527e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 195331acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 19547e231dbeSJesse Barnes u16 msid; 19557e231dbeSJesse Barnes 19567e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 195731acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 195831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 195931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 19607e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19617e231dbeSJesse Barnes 196231acc7f5SJesse Barnes /* 196331acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 196431acc7f5SJesse Barnes * toggle them based on usage. 196531acc7f5SJesse Barnes */ 196631acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 196731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 196831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19697e231dbeSJesse Barnes 19707e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 19717e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 19727e231dbeSJesse Barnes 19737e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 19747e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 19757e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 19767e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 19777e231dbeSJesse Barnes msid |= (1<<14); 19787e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 19797e231dbeSJesse Barnes 19807e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 19817e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 19827e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19837e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 19847e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 19857e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19867e231dbeSJesse Barnes 198731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 198831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 198931acc7f5SJesse Barnes 19907e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19917e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19927e231dbeSJesse Barnes 199331acc7f5SJesse Barnes dev_priv->gt_irq_mask = ~0; 199431acc7f5SJesse Barnes 199531acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 199631acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 199731acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 199831acc7f5SJesse Barnes I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 19997e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 2000e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 20017e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 20027e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 20037e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 20047e231dbeSJesse Barnes GT_PIPE_NOTIFY | 20057e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 20067e231dbeSJesse Barnes GT_SYNC_STATUS | 200731acc7f5SJesse Barnes GT_USER_INTERRUPT); 20087e231dbeSJesse Barnes POSTING_READ(GTIER); 20097e231dbeSJesse Barnes 20107e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 20117e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 20127e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 20137e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 20147e231dbeSJesse Barnes #endif 20157e231dbeSJesse Barnes 20167e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20177e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 20187e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 20197e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 20207e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 20217e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 20227e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 20237e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 20247e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 20257e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 20267e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 20277e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 20287e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 20297e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 20307e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 20317e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 20327e231dbeSJesse Barnes } 20337e231dbeSJesse Barnes #endif 20347e231dbeSJesse Barnes 20357e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 20367e231dbeSJesse Barnes 20377e231dbeSJesse Barnes return 0; 20387e231dbeSJesse Barnes } 20397e231dbeSJesse Barnes 20407e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 20417e231dbeSJesse Barnes { 20427e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20437e231dbeSJesse Barnes int pipe; 20447e231dbeSJesse Barnes 20457e231dbeSJesse Barnes if (!dev_priv) 20467e231dbeSJesse Barnes return; 20477e231dbeSJesse Barnes 20487e231dbeSJesse Barnes for_each_pipe(pipe) 20497e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20507e231dbeSJesse Barnes 20517e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 20527e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20537e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20547e231dbeSJesse Barnes for_each_pipe(pipe) 20557e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20567e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20577e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20587e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20597e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20607e231dbeSJesse Barnes } 20617e231dbeSJesse Barnes 2062f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2063036a4a7dSZhenyu Wang { 2064036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20654697995bSJesse Barnes 20664697995bSJesse Barnes if (!dev_priv) 20674697995bSJesse Barnes return; 20684697995bSJesse Barnes 2069036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2070036a4a7dSZhenyu Wang 2071036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2072036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2073036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2074036a4a7dSZhenyu Wang 2075036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2076036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2077036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2078192aac1fSKeith Packard 2079192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2080192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2081192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2082036a4a7dSZhenyu Wang } 2083036a4a7dSZhenyu Wang 2084c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2085c2798b19SChris Wilson { 2086c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2087c2798b19SChris Wilson int pipe; 2088c2798b19SChris Wilson 2089c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2090c2798b19SChris Wilson 2091c2798b19SChris Wilson for_each_pipe(pipe) 2092c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2093c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2094c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2095c2798b19SChris Wilson POSTING_READ16(IER); 2096c2798b19SChris Wilson } 2097c2798b19SChris Wilson 2098c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2099c2798b19SChris Wilson { 2100c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2101c2798b19SChris Wilson 2102c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2103c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2104c2798b19SChris Wilson 2105c2798b19SChris Wilson I915_WRITE16(EMR, 2106c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2107c2798b19SChris Wilson 2108c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2109c2798b19SChris Wilson dev_priv->irq_mask = 2110c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2111c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2112c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2113c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2114c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2115c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2116c2798b19SChris Wilson 2117c2798b19SChris Wilson I915_WRITE16(IER, 2118c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2119c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2120c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2121c2798b19SChris Wilson I915_USER_INTERRUPT); 2122c2798b19SChris Wilson POSTING_READ16(IER); 2123c2798b19SChris Wilson 2124c2798b19SChris Wilson return 0; 2125c2798b19SChris Wilson } 2126c2798b19SChris Wilson 2127c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2128c2798b19SChris Wilson { 2129c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2130c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2131c2798b19SChris Wilson u16 iir, new_iir; 2132c2798b19SChris Wilson u32 pipe_stats[2]; 2133c2798b19SChris Wilson unsigned long irqflags; 2134c2798b19SChris Wilson int irq_received; 2135c2798b19SChris Wilson int pipe; 2136c2798b19SChris Wilson u16 flip_mask = 2137c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2138c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2139c2798b19SChris Wilson 2140c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2141c2798b19SChris Wilson 2142c2798b19SChris Wilson iir = I915_READ16(IIR); 2143c2798b19SChris Wilson if (iir == 0) 2144c2798b19SChris Wilson return IRQ_NONE; 2145c2798b19SChris Wilson 2146c2798b19SChris Wilson while (iir & ~flip_mask) { 2147c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2148c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2149c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2150c2798b19SChris Wilson * interrupts (for non-MSI). 2151c2798b19SChris Wilson */ 2152c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2153c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2154c2798b19SChris Wilson i915_handle_error(dev, false); 2155c2798b19SChris Wilson 2156c2798b19SChris Wilson for_each_pipe(pipe) { 2157c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2158c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2159c2798b19SChris Wilson 2160c2798b19SChris Wilson /* 2161c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2162c2798b19SChris Wilson */ 2163c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2164c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2165c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2166c2798b19SChris Wilson pipe_name(pipe)); 2167c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2168c2798b19SChris Wilson irq_received = 1; 2169c2798b19SChris Wilson } 2170c2798b19SChris Wilson } 2171c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2172c2798b19SChris Wilson 2173c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2174c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2175c2798b19SChris Wilson 2176d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2177c2798b19SChris Wilson 2178c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2179c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2180c2798b19SChris Wilson 2181c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2182c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2183c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2184c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2185c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2186c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2187c2798b19SChris Wilson } 2188c2798b19SChris Wilson } 2189c2798b19SChris Wilson 2190c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2191c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2192c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2193c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2194c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2195c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2196c2798b19SChris Wilson } 2197c2798b19SChris Wilson } 2198c2798b19SChris Wilson 2199c2798b19SChris Wilson iir = new_iir; 2200c2798b19SChris Wilson } 2201c2798b19SChris Wilson 2202c2798b19SChris Wilson return IRQ_HANDLED; 2203c2798b19SChris Wilson } 2204c2798b19SChris Wilson 2205c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2206c2798b19SChris Wilson { 2207c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2208c2798b19SChris Wilson int pipe; 2209c2798b19SChris Wilson 2210c2798b19SChris Wilson for_each_pipe(pipe) { 2211c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2212c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2213c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2214c2798b19SChris Wilson } 2215c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2216c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2217c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2218c2798b19SChris Wilson } 2219c2798b19SChris Wilson 2220a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2221a266c7d5SChris Wilson { 2222a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2223a266c7d5SChris Wilson int pipe; 2224a266c7d5SChris Wilson 2225a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2226a266c7d5SChris Wilson 2227a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2228a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2229a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2230a266c7d5SChris Wilson } 2231a266c7d5SChris Wilson 223200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2233a266c7d5SChris Wilson for_each_pipe(pipe) 2234a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2235a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2236a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2237a266c7d5SChris Wilson POSTING_READ(IER); 2238a266c7d5SChris Wilson } 2239a266c7d5SChris Wilson 2240a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2241a266c7d5SChris Wilson { 2242a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 224338bde180SChris Wilson u32 enable_mask; 2244a266c7d5SChris Wilson 2245a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2246a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2247a266c7d5SChris Wilson 224838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 224938bde180SChris Wilson 225038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 225138bde180SChris Wilson dev_priv->irq_mask = 225238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 225338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 225438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 225538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 225638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 225738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 225838bde180SChris Wilson 225938bde180SChris Wilson enable_mask = 226038bde180SChris Wilson I915_ASLE_INTERRUPT | 226138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 226238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 226338bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 226438bde180SChris Wilson I915_USER_INTERRUPT; 226538bde180SChris Wilson 2266a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2267a266c7d5SChris Wilson /* Enable in IER... */ 2268a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2269a266c7d5SChris Wilson /* and unmask in IMR */ 2270a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2271a266c7d5SChris Wilson } 2272a266c7d5SChris Wilson 2273a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2274a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2275a266c7d5SChris Wilson POSTING_READ(IER); 2276a266c7d5SChris Wilson 2277a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2278a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2279a266c7d5SChris Wilson 2280a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2281a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2282a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2283a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2284a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2285a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2286084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2287a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2288084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2289a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2290a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2291a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2292a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2293a266c7d5SChris Wilson } 2294a266c7d5SChris Wilson 2295a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2296a266c7d5SChris Wilson 2297a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2298a266c7d5SChris Wilson } 2299a266c7d5SChris Wilson 2300a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2301a266c7d5SChris Wilson 2302a266c7d5SChris Wilson return 0; 2303a266c7d5SChris Wilson } 2304a266c7d5SChris Wilson 2305a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) 2306a266c7d5SChris Wilson { 2307a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2308a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23098291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2310a266c7d5SChris Wilson unsigned long irqflags; 231138bde180SChris Wilson u32 flip_mask = 231238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 231338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 231438bde180SChris Wilson u32 flip[2] = { 231538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 231638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 231738bde180SChris Wilson }; 231838bde180SChris Wilson int pipe, ret = IRQ_NONE; 2319a266c7d5SChris Wilson 2320a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2321a266c7d5SChris Wilson 2322a266c7d5SChris Wilson iir = I915_READ(IIR); 232338bde180SChris Wilson do { 232438bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 23258291ee90SChris Wilson bool blc_event = false; 2326a266c7d5SChris Wilson 2327a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2328a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2329a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2330a266c7d5SChris Wilson * interrupts (for non-MSI). 2331a266c7d5SChris Wilson */ 2332a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2333a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2334a266c7d5SChris Wilson i915_handle_error(dev, false); 2335a266c7d5SChris Wilson 2336a266c7d5SChris Wilson for_each_pipe(pipe) { 2337a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2338a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2339a266c7d5SChris Wilson 234038bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2341a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2342a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2343a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2344a266c7d5SChris Wilson pipe_name(pipe)); 2345a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 234638bde180SChris Wilson irq_received = true; 2347a266c7d5SChris Wilson } 2348a266c7d5SChris Wilson } 2349a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2350a266c7d5SChris Wilson 2351a266c7d5SChris Wilson if (!irq_received) 2352a266c7d5SChris Wilson break; 2353a266c7d5SChris Wilson 2354a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2355a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2356a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2357a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2358a266c7d5SChris Wilson 2359a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2360a266c7d5SChris Wilson hotplug_status); 2361a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2362a266c7d5SChris Wilson queue_work(dev_priv->wq, 2363a266c7d5SChris Wilson &dev_priv->hotplug_work); 2364a266c7d5SChris Wilson 2365a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 236638bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2367a266c7d5SChris Wilson } 2368a266c7d5SChris Wilson 236938bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2370a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2371a266c7d5SChris Wilson 2372a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2373a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2374a266c7d5SChris Wilson 2375a266c7d5SChris Wilson for_each_pipe(pipe) { 237638bde180SChris Wilson int plane = pipe; 237738bde180SChris Wilson if (IS_MOBILE(dev)) 237838bde180SChris Wilson plane = !plane; 23798291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2380a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 238138bde180SChris Wilson if (iir & flip[plane]) { 238238bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2383a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 238438bde180SChris Wilson flip_mask &= ~flip[plane]; 238538bde180SChris Wilson } 2386a266c7d5SChris Wilson } 2387a266c7d5SChris Wilson 2388a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2389a266c7d5SChris Wilson blc_event = true; 2390a266c7d5SChris Wilson } 2391a266c7d5SChris Wilson 2392a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2393a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2394a266c7d5SChris Wilson 2395a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2396a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2397a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2398a266c7d5SChris Wilson * we would never get another interrupt. 2399a266c7d5SChris Wilson * 2400a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2401a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2402a266c7d5SChris Wilson * another one. 2403a266c7d5SChris Wilson * 2404a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2405a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2406a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2407a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2408a266c7d5SChris Wilson * stray interrupts. 2409a266c7d5SChris Wilson */ 241038bde180SChris Wilson ret = IRQ_HANDLED; 2411a266c7d5SChris Wilson iir = new_iir; 241238bde180SChris Wilson } while (iir & ~flip_mask); 2413a266c7d5SChris Wilson 2414d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 24158291ee90SChris Wilson 2416a266c7d5SChris Wilson return ret; 2417a266c7d5SChris Wilson } 2418a266c7d5SChris Wilson 2419a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2420a266c7d5SChris Wilson { 2421a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2422a266c7d5SChris Wilson int pipe; 2423a266c7d5SChris Wilson 2424a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2425a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2426a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2427a266c7d5SChris Wilson } 2428a266c7d5SChris Wilson 242900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 243055b39755SChris Wilson for_each_pipe(pipe) { 243155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2432a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 243355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 243455b39755SChris Wilson } 2435a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2436a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2437a266c7d5SChris Wilson 2438a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2439a266c7d5SChris Wilson } 2440a266c7d5SChris Wilson 2441a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2442a266c7d5SChris Wilson { 2443a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2444a266c7d5SChris Wilson int pipe; 2445a266c7d5SChris Wilson 2446a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2447a266c7d5SChris Wilson 2448a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2449a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2450a266c7d5SChris Wilson 2451a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2452a266c7d5SChris Wilson for_each_pipe(pipe) 2453a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2454a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2455a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2456a266c7d5SChris Wilson POSTING_READ(IER); 2457a266c7d5SChris Wilson } 2458a266c7d5SChris Wilson 2459a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2460a266c7d5SChris Wilson { 2461a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2462adca4730SChris Wilson u32 hotplug_en; 2463bbba0a97SChris Wilson u32 enable_mask; 2464a266c7d5SChris Wilson u32 error_mask; 2465a266c7d5SChris Wilson 2466a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2467bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2468adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2469bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2470bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2471bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2472bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2473bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2474bbba0a97SChris Wilson 2475bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2476bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2477bbba0a97SChris Wilson 2478bbba0a97SChris Wilson if (IS_G4X(dev)) 2479bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2480a266c7d5SChris Wilson 2481a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2482a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2483a266c7d5SChris Wilson 2484a266c7d5SChris Wilson /* 2485a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2486a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2487a266c7d5SChris Wilson */ 2488a266c7d5SChris Wilson if (IS_G4X(dev)) { 2489a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2490a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2491a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2492a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2493a266c7d5SChris Wilson } else { 2494a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2495a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2496a266c7d5SChris Wilson } 2497a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2498a266c7d5SChris Wilson 2499a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2500a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2501a266c7d5SChris Wilson POSTING_READ(IER); 2502a266c7d5SChris Wilson 2503adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2504adca4730SChris Wilson hotplug_en = 0; 2505a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2506a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2507a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2508a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2509a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2510a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2511084b612eSChris Wilson if (IS_G4X(dev)) { 2512084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2513a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2514084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2515a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2516084b612eSChris Wilson } else { 2517084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2518084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2519084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2520084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2521084b612eSChris Wilson } 2522a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2523a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2524a266c7d5SChris Wilson 2525a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2526a266c7d5SChris Wilson to generate a spurious hotplug event about three 2527a266c7d5SChris Wilson seconds later. So just do it once. 2528a266c7d5SChris Wilson */ 2529a266c7d5SChris Wilson if (IS_G4X(dev)) 2530a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2531a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2532a266c7d5SChris Wilson } 2533a266c7d5SChris Wilson 2534a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2535a266c7d5SChris Wilson 2536a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2537a266c7d5SChris Wilson 2538a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2539a266c7d5SChris Wilson 2540a266c7d5SChris Wilson return 0; 2541a266c7d5SChris Wilson } 2542a266c7d5SChris Wilson 2543a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) 2544a266c7d5SChris Wilson { 2545a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2546a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2547a266c7d5SChris Wilson u32 iir, new_iir; 2548a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2549a266c7d5SChris Wilson unsigned long irqflags; 2550a266c7d5SChris Wilson int irq_received; 2551a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2552a266c7d5SChris Wilson 2553a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2554a266c7d5SChris Wilson 2555a266c7d5SChris Wilson iir = I915_READ(IIR); 2556a266c7d5SChris Wilson 2557a266c7d5SChris Wilson for (;;) { 25582c8ba29fSChris Wilson bool blc_event = false; 25592c8ba29fSChris Wilson 2560a266c7d5SChris Wilson irq_received = iir != 0; 2561a266c7d5SChris Wilson 2562a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2563a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2564a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2565a266c7d5SChris Wilson * interrupts (for non-MSI). 2566a266c7d5SChris Wilson */ 2567a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2568a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2569a266c7d5SChris Wilson i915_handle_error(dev, false); 2570a266c7d5SChris Wilson 2571a266c7d5SChris Wilson for_each_pipe(pipe) { 2572a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2573a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2574a266c7d5SChris Wilson 2575a266c7d5SChris Wilson /* 2576a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2577a266c7d5SChris Wilson */ 2578a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2579a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2580a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2581a266c7d5SChris Wilson pipe_name(pipe)); 2582a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2583a266c7d5SChris Wilson irq_received = 1; 2584a266c7d5SChris Wilson } 2585a266c7d5SChris Wilson } 2586a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2587a266c7d5SChris Wilson 2588a266c7d5SChris Wilson if (!irq_received) 2589a266c7d5SChris Wilson break; 2590a266c7d5SChris Wilson 2591a266c7d5SChris Wilson ret = IRQ_HANDLED; 2592a266c7d5SChris Wilson 2593a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2594adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2595a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2596a266c7d5SChris Wilson 2597a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2598a266c7d5SChris Wilson hotplug_status); 2599a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2600a266c7d5SChris Wilson queue_work(dev_priv->wq, 2601a266c7d5SChris Wilson &dev_priv->hotplug_work); 2602a266c7d5SChris Wilson 2603a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2604a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2605a266c7d5SChris Wilson } 2606a266c7d5SChris Wilson 2607a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2608a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2609a266c7d5SChris Wilson 2610a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2611a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2612a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2613a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2614a266c7d5SChris Wilson 26154f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2616a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2617a266c7d5SChris Wilson 26184f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2619a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2620a266c7d5SChris Wilson 2621a266c7d5SChris Wilson for_each_pipe(pipe) { 26222c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2623a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2624a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2625a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2626a266c7d5SChris Wilson } 2627a266c7d5SChris Wilson 2628a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2629a266c7d5SChris Wilson blc_event = true; 2630a266c7d5SChris Wilson } 2631a266c7d5SChris Wilson 2632a266c7d5SChris Wilson 2633a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2634a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2635a266c7d5SChris Wilson 2636a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2637a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2638a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2639a266c7d5SChris Wilson * we would never get another interrupt. 2640a266c7d5SChris Wilson * 2641a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2642a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2643a266c7d5SChris Wilson * another one. 2644a266c7d5SChris Wilson * 2645a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2646a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2647a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2648a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2649a266c7d5SChris Wilson * stray interrupts. 2650a266c7d5SChris Wilson */ 2651a266c7d5SChris Wilson iir = new_iir; 2652a266c7d5SChris Wilson } 2653a266c7d5SChris Wilson 2654d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 26552c8ba29fSChris Wilson 2656a266c7d5SChris Wilson return ret; 2657a266c7d5SChris Wilson } 2658a266c7d5SChris Wilson 2659a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2660a266c7d5SChris Wilson { 2661a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2662a266c7d5SChris Wilson int pipe; 2663a266c7d5SChris Wilson 2664a266c7d5SChris Wilson if (!dev_priv) 2665a266c7d5SChris Wilson return; 2666a266c7d5SChris Wilson 2667a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2668a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2669a266c7d5SChris Wilson 2670a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2671a266c7d5SChris Wilson for_each_pipe(pipe) 2672a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2673a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2674a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2675a266c7d5SChris Wilson 2676a266c7d5SChris Wilson for_each_pipe(pipe) 2677a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2678a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2679a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2680a266c7d5SChris Wilson } 2681a266c7d5SChris Wilson 2682f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2683f71d4af4SJesse Barnes { 26848b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26858b2e326dSChris Wilson 26868b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 26878b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 2688c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 268998fd81cdSDaniel Vetter INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work); 26908b2e326dSChris Wilson 2691f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2692f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 26937d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2694f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2695f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2696f71d4af4SJesse Barnes } 2697f71d4af4SJesse Barnes 2698c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2699f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2700c3613de9SKeith Packard else 2701c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2702f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2703f71d4af4SJesse Barnes 27047e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 27057e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 27067e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 27077e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 27087e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 27097e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 27107e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 27117e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2712f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2713f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2714f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2715f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2716f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2717f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2718f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 27197d4e146fSEugeni Dodonov } else if (IS_HASWELL(dev)) { 27207d4e146fSEugeni Dodonov /* Share interrupts handling with IVB */ 27217d4e146fSEugeni Dodonov dev->driver->irq_handler = ivybridge_irq_handler; 27227d4e146fSEugeni Dodonov dev->driver->irq_preinstall = ironlake_irq_preinstall; 27237d4e146fSEugeni Dodonov dev->driver->irq_postinstall = ivybridge_irq_postinstall; 27247d4e146fSEugeni Dodonov dev->driver->irq_uninstall = ironlake_irq_uninstall; 27257d4e146fSEugeni Dodonov dev->driver->enable_vblank = ivybridge_enable_vblank; 27267d4e146fSEugeni Dodonov dev->driver->disable_vblank = ivybridge_disable_vblank; 2727f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2728f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2729f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2730f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2731f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2732f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2733f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2734f71d4af4SJesse Barnes } else { 2735c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2736c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2737c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2738c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2739c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2740a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 27414f7d1e79SChris Wilson /* IIR "flip pending" means done if this bit is set */ 27424f7d1e79SChris Wilson I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); 27434f7d1e79SChris Wilson 2744a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2745a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2746a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2747a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2748c2798b19SChris Wilson } else { 2749a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2750a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2751a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2752a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2753c2798b19SChris Wilson } 2754f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2755f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2756f71d4af4SJesse Barnes } 2757f71d4af4SJesse Barnes } 2758