1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40c0e09200SDave Airlie #include "i915_drv.h" 411c5d22f7SChris Wilson #include "i915_trace.h" 4279e53945SJesse Barnes #include "intel_drv.h" 4355367a27SJani Nikula #include "intel_psr.h" 44c0e09200SDave Airlie 45fca52a55SDaniel Vetter /** 46fca52a55SDaniel Vetter * DOC: interrupt handling 47fca52a55SDaniel Vetter * 48fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 49fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 50fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 51fca52a55SDaniel Vetter */ 52fca52a55SDaniel Vetter 53e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 54e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 55e4ce95aaSVille Syrjälä }; 56e4ce95aaSVille Syrjälä 5723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5823bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5923bb4cb5SVille Syrjälä }; 6023bb4cb5SVille Syrjälä 613a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 623a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 633a3b3c7dSVille Syrjälä }; 643a3b3c7dSVille Syrjälä 657c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 66e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 68e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 69e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 70e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7573c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 76e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 77e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 78e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 79e5868a31SEgbert Eich }; 80e5868a31SEgbert Eich 8126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8274c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8326951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 8426951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8526951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8626951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8726951cafSXiong Zhang }; 8826951cafSXiong Zhang 897c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 90e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 91e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 92e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 93e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 94e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 95e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 96e5868a31SEgbert Eich }; 97e5868a31SEgbert Eich 987c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 99e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 100e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 101e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 102e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 103e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 105e5868a31SEgbert Eich }; 106e5868a31SEgbert Eich 1074bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 108e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 110e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 111e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 113e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 114e5868a31SEgbert Eich }; 115e5868a31SEgbert Eich 116e0a20ad7SShashank Sharma /* BXT hpd list */ 117e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1187f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 119e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 120e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 121e0a20ad7SShashank Sharma }; 122e0a20ad7SShashank Sharma 123b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 124b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 125b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 126b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 127b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 128121e758eSDhinakaran Pandiyan }; 129121e758eSDhinakaran Pandiyan 13031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13131604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13231604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13331604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 13431604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13531604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13631604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13731604222SAnusha Srivatsa }; 13831604222SAnusha Srivatsa 13968eb49b1SPaulo Zanoni static void gen3_irq_reset(struct drm_i915_private *dev_priv, i915_reg_t imr, 14068eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 14168eb49b1SPaulo Zanoni { 14268eb49b1SPaulo Zanoni I915_WRITE(imr, 0xffffffff); 14368eb49b1SPaulo Zanoni POSTING_READ(imr); 14468eb49b1SPaulo Zanoni 14568eb49b1SPaulo Zanoni I915_WRITE(ier, 0); 14668eb49b1SPaulo Zanoni 1475c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 14868eb49b1SPaulo Zanoni I915_WRITE(iir, 0xffffffff); 14968eb49b1SPaulo Zanoni POSTING_READ(iir); 15068eb49b1SPaulo Zanoni I915_WRITE(iir, 0xffffffff); 15168eb49b1SPaulo Zanoni POSTING_READ(iir); 15268eb49b1SPaulo Zanoni } 1535c502442SPaulo Zanoni 1542918c3caSPaulo Zanoni static void gen2_irq_reset(struct drm_i915_private *dev_priv) 15568eb49b1SPaulo Zanoni { 156*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IMR, 0xffff); 157*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IMR); 158a9d356a6SPaulo Zanoni 159*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IER, 0); 16068eb49b1SPaulo Zanoni 16168eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 162*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, 0xffff); 163*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IIR); 164*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, 0xffff); 165*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IIR); 16668eb49b1SPaulo Zanoni } 16768eb49b1SPaulo Zanoni 16868eb49b1SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) \ 16968eb49b1SPaulo Zanoni ({ \ 17068eb49b1SPaulo Zanoni unsigned int which_ = which; \ 17168eb49b1SPaulo Zanoni gen3_irq_reset(dev_priv, GEN8_##type##_IMR(which_), \ 17268eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 17368eb49b1SPaulo Zanoni }) 17468eb49b1SPaulo Zanoni 17568eb49b1SPaulo Zanoni #define GEN3_IRQ_RESET(type) \ 17668eb49b1SPaulo Zanoni gen3_irq_reset(dev_priv, type##IMR, type##IIR, type##IER) 17768eb49b1SPaulo Zanoni 1782918c3caSPaulo Zanoni #define GEN2_IRQ_RESET() \ 1792918c3caSPaulo Zanoni gen2_irq_reset(dev_priv) 180e9e9848aSVille Syrjälä 181337ba017SPaulo Zanoni /* 182337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 183337ba017SPaulo Zanoni */ 1843488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 185f0f59a00SVille Syrjälä i915_reg_t reg) 186b51a2842SVille Syrjälä { 187b51a2842SVille Syrjälä u32 val = I915_READ(reg); 188b51a2842SVille Syrjälä 189b51a2842SVille Syrjälä if (val == 0) 190b51a2842SVille Syrjälä return; 191b51a2842SVille Syrjälä 192b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 193f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 194b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 195b51a2842SVille Syrjälä POSTING_READ(reg); 196b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 197b51a2842SVille Syrjälä POSTING_READ(reg); 198b51a2842SVille Syrjälä } 199337ba017SPaulo Zanoni 2002918c3caSPaulo Zanoni static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv) 201e9e9848aSVille Syrjälä { 202*9d9523d8SPaulo Zanoni u16 val = I915_READ16(GEN2_IIR); 203e9e9848aSVille Syrjälä 204e9e9848aSVille Syrjälä if (val == 0) 205e9e9848aSVille Syrjälä return; 206e9e9848aSVille Syrjälä 207e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 208*9d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 209*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, 0xffff); 210*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IIR); 211*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, 0xffff); 212*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IIR); 213e9e9848aSVille Syrjälä } 214e9e9848aSVille Syrjälä 21568eb49b1SPaulo Zanoni static void gen3_irq_init(struct drm_i915_private *dev_priv, 21668eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 21768eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 21868eb49b1SPaulo Zanoni i915_reg_t iir) 21968eb49b1SPaulo Zanoni { 22068eb49b1SPaulo Zanoni gen3_assert_iir_is_zero(dev_priv, iir); 22135079899SPaulo Zanoni 22268eb49b1SPaulo Zanoni I915_WRITE(ier, ier_val); 22368eb49b1SPaulo Zanoni I915_WRITE(imr, imr_val); 22468eb49b1SPaulo Zanoni POSTING_READ(imr); 22568eb49b1SPaulo Zanoni } 22635079899SPaulo Zanoni 22768eb49b1SPaulo Zanoni static void gen2_irq_init(struct drm_i915_private *dev_priv, 2282918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 22968eb49b1SPaulo Zanoni { 2302918c3caSPaulo Zanoni gen2_assert_iir_is_zero(dev_priv); 23168eb49b1SPaulo Zanoni 232*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IER, ier_val); 233*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IMR, imr_val); 234*9d9523d8SPaulo Zanoni POSTING_READ16(GEN2_IMR); 23568eb49b1SPaulo Zanoni } 23668eb49b1SPaulo Zanoni 23768eb49b1SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) \ 23868eb49b1SPaulo Zanoni ({ \ 23968eb49b1SPaulo Zanoni unsigned int which_ = which; \ 24068eb49b1SPaulo Zanoni gen3_irq_init(dev_priv, \ 24168eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 24268eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 24368eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 24468eb49b1SPaulo Zanoni }) 24568eb49b1SPaulo Zanoni 24668eb49b1SPaulo Zanoni #define GEN3_IRQ_INIT(type, imr_val, ier_val) \ 24768eb49b1SPaulo Zanoni gen3_irq_init(dev_priv, \ 24868eb49b1SPaulo Zanoni type##IMR, imr_val, \ 24968eb49b1SPaulo Zanoni type##IER, ier_val, \ 25068eb49b1SPaulo Zanoni type##IIR) 25168eb49b1SPaulo Zanoni 2522918c3caSPaulo Zanoni #define GEN2_IRQ_INIT(imr_val, ier_val) \ 2532918c3caSPaulo Zanoni gen2_irq_init(dev_priv, imr_val, ier_val) 254e9e9848aSVille Syrjälä 255c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 25626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 257c9a9a268SImre Deak 2580706f17cSEgbert Eich /* For display hotplug interrupt */ 2590706f17cSEgbert Eich static inline void 2600706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 261a9c287c9SJani Nikula u32 mask, 262a9c287c9SJani Nikula u32 bits) 2630706f17cSEgbert Eich { 264a9c287c9SJani Nikula u32 val; 2650706f17cSEgbert Eich 26667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2670706f17cSEgbert Eich WARN_ON(bits & ~mask); 2680706f17cSEgbert Eich 2690706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2700706f17cSEgbert Eich val &= ~mask; 2710706f17cSEgbert Eich val |= bits; 2720706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2730706f17cSEgbert Eich } 2740706f17cSEgbert Eich 2750706f17cSEgbert Eich /** 2760706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2770706f17cSEgbert Eich * @dev_priv: driver private 2780706f17cSEgbert Eich * @mask: bits to update 2790706f17cSEgbert Eich * @bits: bits to enable 2800706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2810706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2820706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2830706f17cSEgbert Eich * function is usually not called from a context where the lock is 2840706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2850706f17cSEgbert Eich * version is also available. 2860706f17cSEgbert Eich */ 2870706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 288a9c287c9SJani Nikula u32 mask, 289a9c287c9SJani Nikula u32 bits) 2900706f17cSEgbert Eich { 2910706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2920706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2930706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2940706f17cSEgbert Eich } 2950706f17cSEgbert Eich 29696606f3bSOscar Mateo static u32 29796606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 29896606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 29996606f3bSOscar Mateo 30060a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 30196606f3bSOscar Mateo const unsigned int bank, 30296606f3bSOscar Mateo const unsigned int bit) 30396606f3bSOscar Mateo { 30425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 30596606f3bSOscar Mateo u32 dw; 30696606f3bSOscar Mateo 30796606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 30896606f3bSOscar Mateo 30996606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 31096606f3bSOscar Mateo if (dw & BIT(bit)) { 31196606f3bSOscar Mateo /* 31296606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 31396606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 31496606f3bSOscar Mateo */ 31596606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 31696606f3bSOscar Mateo 31796606f3bSOscar Mateo /* 31896606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 31996606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 32096606f3bSOscar Mateo * our bit, otherwise we are locking the register for 32196606f3bSOscar Mateo * everybody. 32296606f3bSOscar Mateo */ 32396606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 32496606f3bSOscar Mateo 32596606f3bSOscar Mateo return true; 32696606f3bSOscar Mateo } 32796606f3bSOscar Mateo 32896606f3bSOscar Mateo return false; 32996606f3bSOscar Mateo } 33096606f3bSOscar Mateo 331d9dc34f1SVille Syrjälä /** 332d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 333d9dc34f1SVille Syrjälä * @dev_priv: driver private 334d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 335d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 336d9dc34f1SVille Syrjälä */ 337fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 338a9c287c9SJani Nikula u32 interrupt_mask, 339a9c287c9SJani Nikula u32 enabled_irq_mask) 340036a4a7dSZhenyu Wang { 341a9c287c9SJani Nikula u32 new_val; 342d9dc34f1SVille Syrjälä 34367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3444bc9d430SDaniel Vetter 345d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 346d9dc34f1SVille Syrjälä 3479df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 348c67a470bSPaulo Zanoni return; 349c67a470bSPaulo Zanoni 350d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 351d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 352d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 353d9dc34f1SVille Syrjälä 354d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 355d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3573143a2bfSChris Wilson POSTING_READ(DEIMR); 358036a4a7dSZhenyu Wang } 359036a4a7dSZhenyu Wang } 360036a4a7dSZhenyu Wang 36143eaea13SPaulo Zanoni /** 36243eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 36343eaea13SPaulo Zanoni * @dev_priv: driver private 36443eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 36543eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 36643eaea13SPaulo Zanoni */ 36743eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 368a9c287c9SJani Nikula u32 interrupt_mask, 369a9c287c9SJani Nikula u32 enabled_irq_mask) 37043eaea13SPaulo Zanoni { 37167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37243eaea13SPaulo Zanoni 37315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 37415a17aaeSDaniel Vetter 3759df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 376c67a470bSPaulo Zanoni return; 377c67a470bSPaulo Zanoni 37843eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 37943eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 38043eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 38143eaea13SPaulo Zanoni } 38243eaea13SPaulo Zanoni 383a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 38443eaea13SPaulo Zanoni { 38543eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 38631bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 38743eaea13SPaulo Zanoni } 38843eaea13SPaulo Zanoni 389a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39043eaea13SPaulo Zanoni { 39143eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 39243eaea13SPaulo Zanoni } 39343eaea13SPaulo Zanoni 394f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 395b900b949SImre Deak { 396d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 397d02b98b8SOscar Mateo 398bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 399b900b949SImre Deak } 400b900b949SImre Deak 401917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 402a72fbc3aSImre Deak { 403917dc6b5SMika Kuoppala i915_reg_t reg; 404917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 405917dc6b5SMika Kuoppala 406917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 407917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 408917dc6b5SMika Kuoppala /* pm is in upper half */ 409917dc6b5SMika Kuoppala mask = mask << 16; 410917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 411917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 412917dc6b5SMika Kuoppala } else { 413917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 414a72fbc3aSImre Deak } 415a72fbc3aSImre Deak 416917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 417917dc6b5SMika Kuoppala POSTING_READ(reg); 418917dc6b5SMika Kuoppala } 419917dc6b5SMika Kuoppala 420917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 421b900b949SImre Deak { 422917dc6b5SMika Kuoppala i915_reg_t reg; 423917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 424917dc6b5SMika Kuoppala 425917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 426917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 427917dc6b5SMika Kuoppala /* pm is in upper half */ 428917dc6b5SMika Kuoppala mask = mask << 16; 429917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 430917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 431917dc6b5SMika Kuoppala } else { 432917dc6b5SMika Kuoppala reg = GEN6_PMIER; 433917dc6b5SMika Kuoppala } 434917dc6b5SMika Kuoppala 435917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 436b900b949SImre Deak } 437b900b949SImre Deak 438edbfdb45SPaulo Zanoni /** 439edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 440edbfdb45SPaulo Zanoni * @dev_priv: driver private 441edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 442edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 443edbfdb45SPaulo Zanoni */ 444edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 445a9c287c9SJani Nikula u32 interrupt_mask, 446a9c287c9SJani Nikula u32 enabled_irq_mask) 447edbfdb45SPaulo Zanoni { 448a9c287c9SJani Nikula u32 new_val; 449edbfdb45SPaulo Zanoni 45015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 45115a17aaeSDaniel Vetter 45267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 453edbfdb45SPaulo Zanoni 454f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 455f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 456f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 457f52ecbcfSPaulo Zanoni 458f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 459f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 460917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 461edbfdb45SPaulo Zanoni } 462f52ecbcfSPaulo Zanoni } 463edbfdb45SPaulo Zanoni 464f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 465edbfdb45SPaulo Zanoni { 4669939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4679939fba2SImre Deak return; 4689939fba2SImre Deak 469edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 470edbfdb45SPaulo Zanoni } 471edbfdb45SPaulo Zanoni 472f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4739939fba2SImre Deak { 4749939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4759939fba2SImre Deak } 4769939fba2SImre Deak 477f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 478edbfdb45SPaulo Zanoni { 4799939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4809939fba2SImre Deak return; 4819939fba2SImre Deak 482f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 483f4e9af4fSAkash Goel } 484f4e9af4fSAkash Goel 4853814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 486f4e9af4fSAkash Goel { 487f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 488f4e9af4fSAkash Goel 48967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 490f4e9af4fSAkash Goel 491f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 492f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 493f4e9af4fSAkash Goel POSTING_READ(reg); 494f4e9af4fSAkash Goel } 495f4e9af4fSAkash Goel 4963814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 497f4e9af4fSAkash Goel { 49867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 499f4e9af4fSAkash Goel 500f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 501917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 502f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 503f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 504f4e9af4fSAkash Goel } 505f4e9af4fSAkash Goel 5063814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 507f4e9af4fSAkash Goel { 50867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 509f4e9af4fSAkash Goel 510f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 511f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 512917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 513f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 514edbfdb45SPaulo Zanoni } 515edbfdb45SPaulo Zanoni 516d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 517d02b98b8SOscar Mateo { 518d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 519d02b98b8SOscar Mateo 52096606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 52196606f3bSOscar Mateo ; 522d02b98b8SOscar Mateo 523d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 524d02b98b8SOscar Mateo 525d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 526d02b98b8SOscar Mateo } 527d02b98b8SOscar Mateo 528dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5293cc134e3SImre Deak { 5303cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5314668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 532562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5333cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5343cc134e3SImre Deak } 5353cc134e3SImre Deak 53691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 537b900b949SImre Deak { 538562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 539562d9baeSSagar Arun Kamble 540562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 541f2a91d1aSChris Wilson return; 542f2a91d1aSChris Wilson 543b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 544562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 54596606f3bSOscar Mateo 546d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 54796606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 548d02b98b8SOscar Mateo else 549c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 55096606f3bSOscar Mateo 551562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 552b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 55378e68d36SImre Deak 554b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 555b900b949SImre Deak } 556b900b949SImre Deak 55791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 558b900b949SImre Deak { 559562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 560562d9baeSSagar Arun Kamble 561562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 562f2a91d1aSChris Wilson return; 563f2a91d1aSChris Wilson 564d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 565562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5669939fba2SImre Deak 567b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5689939fba2SImre Deak 5694668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 57058072ccbSImre Deak 57158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 57291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 573c33d247dSChris Wilson 574c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5753814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 576c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 577c33d247dSChris Wilson * state of the worker can be discarded. 578c33d247dSChris Wilson */ 579562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 580d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 581d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 582d02b98b8SOscar Mateo else 583c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 584b900b949SImre Deak } 585b900b949SImre Deak 58626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 58726705e20SSagar Arun Kamble { 5881be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5891be333d3SSagar Arun Kamble 59026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 59126705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 59226705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 59326705e20SSagar Arun Kamble } 59426705e20SSagar Arun Kamble 59526705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 59626705e20SSagar Arun Kamble { 5971be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5981be333d3SSagar Arun Kamble 59926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 60026705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 60126705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 60226705e20SSagar Arun Kamble dev_priv->pm_guc_events); 60326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 60426705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 60526705e20SSagar Arun Kamble } 60626705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 60726705e20SSagar Arun Kamble } 60826705e20SSagar Arun Kamble 60926705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 61026705e20SSagar Arun Kamble { 6111be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 6121be333d3SSagar Arun Kamble 61326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 61426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 61526705e20SSagar Arun Kamble 61626705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61726705e20SSagar Arun Kamble 61826705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61926705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 62026705e20SSagar Arun Kamble 62126705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 62226705e20SSagar Arun Kamble } 62326705e20SSagar Arun Kamble 6240961021aSBen Widawsky /** 6253a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6263a3b3c7dSVille Syrjälä * @dev_priv: driver private 6273a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6283a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6293a3b3c7dSVille Syrjälä */ 6303a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 631a9c287c9SJani Nikula u32 interrupt_mask, 632a9c287c9SJani Nikula u32 enabled_irq_mask) 6333a3b3c7dSVille Syrjälä { 634a9c287c9SJani Nikula u32 new_val; 635a9c287c9SJani Nikula u32 old_val; 6363a3b3c7dSVille Syrjälä 63767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6383a3b3c7dSVille Syrjälä 6393a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6403a3b3c7dSVille Syrjälä 6413a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6423a3b3c7dSVille Syrjälä return; 6433a3b3c7dSVille Syrjälä 6443a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6453a3b3c7dSVille Syrjälä 6463a3b3c7dSVille Syrjälä new_val = old_val; 6473a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6483a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6493a3b3c7dSVille Syrjälä 6503a3b3c7dSVille Syrjälä if (new_val != old_val) { 6513a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6523a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6533a3b3c7dSVille Syrjälä } 6543a3b3c7dSVille Syrjälä } 6553a3b3c7dSVille Syrjälä 6563a3b3c7dSVille Syrjälä /** 657013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 658013d3752SVille Syrjälä * @dev_priv: driver private 659013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 660013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 661013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 662013d3752SVille Syrjälä */ 663013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 664013d3752SVille Syrjälä enum pipe pipe, 665a9c287c9SJani Nikula u32 interrupt_mask, 666a9c287c9SJani Nikula u32 enabled_irq_mask) 667013d3752SVille Syrjälä { 668a9c287c9SJani Nikula u32 new_val; 669013d3752SVille Syrjälä 67067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 671013d3752SVille Syrjälä 672013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 673013d3752SVille Syrjälä 674013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 675013d3752SVille Syrjälä return; 676013d3752SVille Syrjälä 677013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 678013d3752SVille Syrjälä new_val &= ~interrupt_mask; 679013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 680013d3752SVille Syrjälä 681013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 682013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 683013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 684013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 685013d3752SVille Syrjälä } 686013d3752SVille Syrjälä } 687013d3752SVille Syrjälä 688013d3752SVille Syrjälä /** 689fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 690fee884edSDaniel Vetter * @dev_priv: driver private 691fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 692fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 693fee884edSDaniel Vetter */ 69447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 695a9c287c9SJani Nikula u32 interrupt_mask, 696a9c287c9SJani Nikula u32 enabled_irq_mask) 697fee884edSDaniel Vetter { 698a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 699fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 700fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 701fee884edSDaniel Vetter 70215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 70315a17aaeSDaniel Vetter 70467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 705fee884edSDaniel Vetter 7069df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 707c67a470bSPaulo Zanoni return; 708c67a470bSPaulo Zanoni 709fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 710fee884edSDaniel Vetter POSTING_READ(SDEIMR); 711fee884edSDaniel Vetter } 7128664281bSPaulo Zanoni 7136b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7146b12ca56SVille Syrjälä enum pipe pipe) 7157c463586SKeith Packard { 7166b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 71710c59c51SImre Deak u32 enable_mask = status_mask << 16; 71810c59c51SImre Deak 7196b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7206b12ca56SVille Syrjälä 7216b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7226b12ca56SVille Syrjälä goto out; 7236b12ca56SVille Syrjälä 72410c59c51SImre Deak /* 725724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 726724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 72710c59c51SImre Deak */ 72810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 72910c59c51SImre Deak return 0; 730724a6905SVille Syrjälä /* 731724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 732724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 733724a6905SVille Syrjälä */ 734724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 735724a6905SVille Syrjälä return 0; 73610c59c51SImre Deak 73710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 73810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 73910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 74010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 74110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 74210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 74310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 74410c59c51SImre Deak 7456b12ca56SVille Syrjälä out: 7466b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7476b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7486b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7496b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7506b12ca56SVille Syrjälä 75110c59c51SImre Deak return enable_mask; 75210c59c51SImre Deak } 75310c59c51SImre Deak 7546b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7556b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 756755e9019SImre Deak { 7576b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 758755e9019SImre Deak u32 enable_mask; 759755e9019SImre Deak 7606b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7616b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7626b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7636b12ca56SVille Syrjälä 7646b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7656b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7666b12ca56SVille Syrjälä 7676b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7686b12ca56SVille Syrjälä return; 7696b12ca56SVille Syrjälä 7706b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7716b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7726b12ca56SVille Syrjälä 7736b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7746b12ca56SVille Syrjälä POSTING_READ(reg); 775755e9019SImre Deak } 776755e9019SImre Deak 7776b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7786b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 779755e9019SImre Deak { 7806b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 781755e9019SImre Deak u32 enable_mask; 782755e9019SImre Deak 7836b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7846b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7856b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7866b12ca56SVille Syrjälä 7876b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7886b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7896b12ca56SVille Syrjälä 7906b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7916b12ca56SVille Syrjälä return; 7926b12ca56SVille Syrjälä 7936b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7946b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7956b12ca56SVille Syrjälä 7966b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7976b12ca56SVille Syrjälä POSTING_READ(reg); 798755e9019SImre Deak } 799755e9019SImre Deak 800f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 801f3e30485SVille Syrjälä { 802f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 803f3e30485SVille Syrjälä return false; 804f3e30485SVille Syrjälä 805f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 806f3e30485SVille Syrjälä } 807f3e30485SVille Syrjälä 808c0e09200SDave Airlie /** 809f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 81014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 81101c66889SZhao Yakui */ 81291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 81301c66889SZhao Yakui { 814f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 815f49e38ddSJani Nikula return; 816f49e38ddSJani Nikula 81713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 81801c66889SZhao Yakui 819755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 82091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8213b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 822755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8231ec14ad3SChris Wilson 82413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 82501c66889SZhao Yakui } 82601c66889SZhao Yakui 827f75f3746SVille Syrjälä /* 828f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 829f75f3746SVille Syrjälä * around the vertical blanking period. 830f75f3746SVille Syrjälä * 831f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 832f75f3746SVille Syrjälä * vblank_start >= 3 833f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 834f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 835f75f3746SVille Syrjälä * vtotal = vblank_start + 3 836f75f3746SVille Syrjälä * 837f75f3746SVille Syrjälä * start of vblank: 838f75f3746SVille Syrjälä * latch double buffered registers 839f75f3746SVille Syrjälä * increment frame counter (ctg+) 840f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 841f75f3746SVille Syrjälä * | 842f75f3746SVille Syrjälä * | frame start: 843f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 844f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 845f75f3746SVille Syrjälä * | | 846f75f3746SVille Syrjälä * | | start of vsync: 847f75f3746SVille Syrjälä * | | generate vsync interrupt 848f75f3746SVille Syrjälä * | | | 849f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 850f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 851f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 852f75f3746SVille Syrjälä * | | <----vs-----> | 853f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 854f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 855f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 856f75f3746SVille Syrjälä * | | | 857f75f3746SVille Syrjälä * last visible pixel first visible pixel 858f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 859f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 860f75f3746SVille Syrjälä * 861f75f3746SVille Syrjälä * x = horizontal active 862f75f3746SVille Syrjälä * _ = horizontal blanking 863f75f3746SVille Syrjälä * hs = horizontal sync 864f75f3746SVille Syrjälä * va = vertical active 865f75f3746SVille Syrjälä * vb = vertical blanking 866f75f3746SVille Syrjälä * vs = vertical sync 867f75f3746SVille Syrjälä * vbs = vblank_start (number) 868f75f3746SVille Syrjälä * 869f75f3746SVille Syrjälä * Summary: 870f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 871f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 872f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 873f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 874f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 875f75f3746SVille Syrjälä */ 876f75f3746SVille Syrjälä 87742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 87842f52ef8SKeith Packard * we use as a pipe index 87942f52ef8SKeith Packard */ 88088e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8810a3e67a4SJesse Barnes { 882fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 88332db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 88432db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 885f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8860b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 887694e409dSVille Syrjälä unsigned long irqflags; 888391f75e2SVille Syrjälä 88932db0b65SVille Syrjälä /* 89032db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 89132db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 89232db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 89332db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 89432db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 89532db0b65SVille Syrjälä * is still in a working state. However the core vblank code 89632db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 89732db0b65SVille Syrjälä * when we've told it that we don't have a working frame 89832db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 89932db0b65SVille Syrjälä */ 90032db0b65SVille Syrjälä if (!vblank->max_vblank_count) 90132db0b65SVille Syrjälä return 0; 90232db0b65SVille Syrjälä 9030b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9040b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9050b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9060b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9070b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 908391f75e2SVille Syrjälä 9090b2a8e09SVille Syrjälä /* Convert to pixel count */ 9100b2a8e09SVille Syrjälä vbl_start *= htotal; 9110b2a8e09SVille Syrjälä 9120b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9130b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9140b2a8e09SVille Syrjälä 9159db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9169db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9175eddb70bSChris Wilson 918694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 919694e409dSVille Syrjälä 9200a3e67a4SJesse Barnes /* 9210a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9220a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9230a3e67a4SJesse Barnes * register. 9240a3e67a4SJesse Barnes */ 9250a3e67a4SJesse Barnes do { 926694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 927694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 928694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9290a3e67a4SJesse Barnes } while (high1 != high2); 9300a3e67a4SJesse Barnes 931694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 932694e409dSVille Syrjälä 9335eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 934391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9355eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 936391f75e2SVille Syrjälä 937391f75e2SVille Syrjälä /* 938391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 939391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 940391f75e2SVille Syrjälä * counter against vblank start. 941391f75e2SVille Syrjälä */ 942edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9430a3e67a4SJesse Barnes } 9440a3e67a4SJesse Barnes 945974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9469880b7a5SJesse Barnes { 947fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9489880b7a5SJesse Barnes 949649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9509880b7a5SJesse Barnes } 9519880b7a5SJesse Barnes 952aec0246fSUma Shankar /* 953aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 954aec0246fSUma Shankar * scanline register will not work to get the scanline, 955aec0246fSUma Shankar * since the timings are driven from the PORT or issues 956aec0246fSUma Shankar * with scanline register updates. 957aec0246fSUma Shankar * This function will use Framestamp and current 958aec0246fSUma Shankar * timestamp registers to calculate the scanline. 959aec0246fSUma Shankar */ 960aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 961aec0246fSUma Shankar { 962aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 963aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 964aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 965aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 966aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 967aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 968aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 969aec0246fSUma Shankar u32 clock = mode->crtc_clock; 970aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 971aec0246fSUma Shankar 972aec0246fSUma Shankar /* 973aec0246fSUma Shankar * To avoid the race condition where we might cross into the 974aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 975aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 976aec0246fSUma Shankar * during the same frame. 977aec0246fSUma Shankar */ 978aec0246fSUma Shankar do { 979aec0246fSUma Shankar /* 980aec0246fSUma Shankar * This field provides read back of the display 981aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 982aec0246fSUma Shankar * is sampled at every start of vertical blank. 983aec0246fSUma Shankar */ 984aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 985aec0246fSUma Shankar 986aec0246fSUma Shankar /* 987aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 988aec0246fSUma Shankar * time stamp value. 989aec0246fSUma Shankar */ 990aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 991aec0246fSUma Shankar 992aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 993aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 994aec0246fSUma Shankar 995aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 996aec0246fSUma Shankar clock), 1000 * htotal); 997aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 998aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 999aec0246fSUma Shankar 1000aec0246fSUma Shankar return scanline; 1001aec0246fSUma Shankar } 1002aec0246fSUma Shankar 100375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1004a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1005a225f079SVille Syrjälä { 1006a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1007fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10085caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10095caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1010a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 101180715b2fSVille Syrjälä int position, vtotal; 1012a225f079SVille Syrjälä 101372259536SVille Syrjälä if (!crtc->active) 101472259536SVille Syrjälä return -1; 101572259536SVille Syrjälä 10165caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10175caa0feaSDaniel Vetter mode = &vblank->hwmode; 10185caa0feaSDaniel Vetter 1019aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1020aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1021aec0246fSUma Shankar 102280715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1023a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1024a225f079SVille Syrjälä vtotal /= 2; 1025a225f079SVille Syrjälä 1026cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 102775aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1028a225f079SVille Syrjälä else 102975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1030a225f079SVille Syrjälä 1031a225f079SVille Syrjälä /* 103241b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 103341b578fbSJesse Barnes * read it just before the start of vblank. So try it again 103441b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 103541b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 103641b578fbSJesse Barnes * 103741b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 103841b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 103941b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 104041b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 104141b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 104241b578fbSJesse Barnes */ 104391d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 104441b578fbSJesse Barnes int i, temp; 104541b578fbSJesse Barnes 104641b578fbSJesse Barnes for (i = 0; i < 100; i++) { 104741b578fbSJesse Barnes udelay(1); 1048707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 104941b578fbSJesse Barnes if (temp != position) { 105041b578fbSJesse Barnes position = temp; 105141b578fbSJesse Barnes break; 105241b578fbSJesse Barnes } 105341b578fbSJesse Barnes } 105441b578fbSJesse Barnes } 105541b578fbSJesse Barnes 105641b578fbSJesse Barnes /* 105780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 105880715b2fSVille Syrjälä * scanline_offset adjustment. 1059a225f079SVille Syrjälä */ 106080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1061a225f079SVille Syrjälä } 1062a225f079SVille Syrjälä 10631bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 10641bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 10653bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 10663bb403bfSVille Syrjälä const struct drm_display_mode *mode) 10670af7e4dfSMario Kleiner { 1068fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 106998187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 107098187836SVille Syrjälä pipe); 10713aa18df8SVille Syrjälä int position; 107278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1073ad3543edSMario Kleiner unsigned long irqflags; 10748a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 10758a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 10768a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 10770af7e4dfSMario Kleiner 1078fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10790af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10809db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10811bf6ad62SDaniel Vetter return false; 10820af7e4dfSMario Kleiner } 10830af7e4dfSMario Kleiner 1084c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 108578e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1086c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1087c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1088c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10890af7e4dfSMario Kleiner 1090d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1091d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1092d31faf65SVille Syrjälä vbl_end /= 2; 1093d31faf65SVille Syrjälä vtotal /= 2; 1094d31faf65SVille Syrjälä } 1095d31faf65SVille Syrjälä 1096ad3543edSMario Kleiner /* 1097ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1098ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1099ad3543edSMario Kleiner * following code must not block on uncore.lock. 1100ad3543edSMario Kleiner */ 1101ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1102ad3543edSMario Kleiner 1103ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1104ad3543edSMario Kleiner 1105ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1106ad3543edSMario Kleiner if (stime) 1107ad3543edSMario Kleiner *stime = ktime_get(); 1108ad3543edSMario Kleiner 11098a920e24SVille Syrjälä if (use_scanline_counter) { 11100af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11110af7e4dfSMario Kleiner * scanout position from Display scan line register. 11120af7e4dfSMario Kleiner */ 1113a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11140af7e4dfSMario Kleiner } else { 11150af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11160af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11170af7e4dfSMario Kleiner * scanout position. 11180af7e4dfSMario Kleiner */ 111975aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11200af7e4dfSMario Kleiner 11213aa18df8SVille Syrjälä /* convert to pixel counts */ 11223aa18df8SVille Syrjälä vbl_start *= htotal; 11233aa18df8SVille Syrjälä vbl_end *= htotal; 11243aa18df8SVille Syrjälä vtotal *= htotal; 112578e8fc6bSVille Syrjälä 112678e8fc6bSVille Syrjälä /* 11277e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11287e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11297e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11307e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11317e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11327e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11337e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11347e78f1cbSVille Syrjälä */ 11357e78f1cbSVille Syrjälä if (position >= vtotal) 11367e78f1cbSVille Syrjälä position = vtotal - 1; 11377e78f1cbSVille Syrjälä 11387e78f1cbSVille Syrjälä /* 113978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 114078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 114178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 114278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 114378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 114478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 114578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 114678e8fc6bSVille Syrjälä */ 114778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11483aa18df8SVille Syrjälä } 11493aa18df8SVille Syrjälä 1150ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1151ad3543edSMario Kleiner if (etime) 1152ad3543edSMario Kleiner *etime = ktime_get(); 1153ad3543edSMario Kleiner 1154ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1155ad3543edSMario Kleiner 1156ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1157ad3543edSMario Kleiner 11583aa18df8SVille Syrjälä /* 11593aa18df8SVille Syrjälä * While in vblank, position will be negative 11603aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 11613aa18df8SVille Syrjälä * vblank, position will be positive counting 11623aa18df8SVille Syrjälä * up since vbl_end. 11633aa18df8SVille Syrjälä */ 11643aa18df8SVille Syrjälä if (position >= vbl_start) 11653aa18df8SVille Syrjälä position -= vbl_end; 11663aa18df8SVille Syrjälä else 11673aa18df8SVille Syrjälä position += vtotal - vbl_end; 11683aa18df8SVille Syrjälä 11698a920e24SVille Syrjälä if (use_scanline_counter) { 11703aa18df8SVille Syrjälä *vpos = position; 11713aa18df8SVille Syrjälä *hpos = 0; 11723aa18df8SVille Syrjälä } else { 11730af7e4dfSMario Kleiner *vpos = position / htotal; 11740af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 11750af7e4dfSMario Kleiner } 11760af7e4dfSMario Kleiner 11771bf6ad62SDaniel Vetter return true; 11780af7e4dfSMario Kleiner } 11790af7e4dfSMario Kleiner 1180a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1181a225f079SVille Syrjälä { 1182fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1183a225f079SVille Syrjälä unsigned long irqflags; 1184a225f079SVille Syrjälä int position; 1185a225f079SVille Syrjälä 1186a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1187a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1188a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1189a225f079SVille Syrjälä 1190a225f079SVille Syrjälä return position; 1191a225f079SVille Syrjälä } 1192a225f079SVille Syrjälä 119391d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1194f97108d1SJesse Barnes { 1195b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11969270388eSDaniel Vetter u8 new_delay; 11979270388eSDaniel Vetter 1198d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1199f97108d1SJesse Barnes 120073edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 120173edd18fSDaniel Vetter 120220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12039270388eSDaniel Vetter 12047648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1205b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1206b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1207f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1208f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1209f97108d1SJesse Barnes 1210f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1211b5b72e89SMatthew Garrett if (busy_up > max_avg) { 121220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 121320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 121420e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 121520e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1216b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 121720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 121820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 121920e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 122020e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1221f97108d1SJesse Barnes } 1222f97108d1SJesse Barnes 122391d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 122420e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1225f97108d1SJesse Barnes 1226d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12279270388eSDaniel Vetter 1228f97108d1SJesse Barnes return; 1229f97108d1SJesse Barnes } 1230f97108d1SJesse Barnes 123143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 123243cf3bf0SChris Wilson struct intel_rps_ei *ei) 123331685c25SDeepak S { 1234679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 123543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 123643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 123731685c25SDeepak S } 123831685c25SDeepak S 123943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 124043cf3bf0SChris Wilson { 1241562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 124243cf3bf0SChris Wilson } 124343cf3bf0SChris Wilson 124443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 124543cf3bf0SChris Wilson { 1246562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1247562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 124843cf3bf0SChris Wilson struct intel_rps_ei now; 124943cf3bf0SChris Wilson u32 events = 0; 125043cf3bf0SChris Wilson 1251e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 125243cf3bf0SChris Wilson return 0; 125343cf3bf0SChris Wilson 125443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 125531685c25SDeepak S 1256679cb6c1SMika Kuoppala if (prev->ktime) { 1257e0e8c7cbSChris Wilson u64 time, c0; 1258569884e3SChris Wilson u32 render, media; 1259e0e8c7cbSChris Wilson 1260679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12618f68d591SChris Wilson 1262e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1263e0e8c7cbSChris Wilson 1264e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1265e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1266e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1267e0e8c7cbSChris Wilson * into our activity counter. 1268e0e8c7cbSChris Wilson */ 1269569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1270569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1271569884e3SChris Wilson c0 = max(render, media); 12726b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1273e0e8c7cbSChris Wilson 127460548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1275e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 127660548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1277e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 127831685c25SDeepak S } 127931685c25SDeepak S 1280562d9baeSSagar Arun Kamble rps->ei = now; 128143cf3bf0SChris Wilson return events; 128231685c25SDeepak S } 128331685c25SDeepak S 12844912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12853b8d8d91SJesse Barnes { 12862d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1287562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1288562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12897c0a16adSChris Wilson bool client_boost = false; 12908d3afd7dSChris Wilson int new_delay, adj, min, max; 12917c0a16adSChris Wilson u32 pm_iir = 0; 12923b8d8d91SJesse Barnes 129359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1294562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1295562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1296562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1297d4d70aa5SImre Deak } 129859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12994912d041SBen Widawsky 130060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1301a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13028d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13037c0a16adSChris Wilson goto out; 13043b8d8d91SJesse Barnes 13059f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 13067b9e0ae6SChris Wilson 130743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 130843cf3bf0SChris Wilson 1309562d9baeSSagar Arun Kamble adj = rps->last_adj; 1310562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1311562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1312562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13137b92c1bdSChris Wilson if (client_boost) 1314562d9baeSSagar Arun Kamble max = rps->max_freq; 1315562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1316562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13178d3afd7dSChris Wilson adj = 0; 13188d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1319dd75fdc8SChris Wilson if (adj > 0) 1320dd75fdc8SChris Wilson adj *= 2; 1321edcf284bSChris Wilson else /* CHV needs even encode values */ 1322edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13237e79a683SSagar Arun Kamble 1324562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13257e79a683SSagar Arun Kamble adj = 0; 13267b92c1bdSChris Wilson } else if (client_boost) { 1327f5a4c67dSChris Wilson adj = 0; 1328dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1329562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1330562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1331562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1332562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1333dd75fdc8SChris Wilson adj = 0; 1334dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1335dd75fdc8SChris Wilson if (adj < 0) 1336dd75fdc8SChris Wilson adj *= 2; 1337edcf284bSChris Wilson else /* CHV needs even encode values */ 1338edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13397e79a683SSagar Arun Kamble 1340562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13417e79a683SSagar Arun Kamble adj = 0; 1342dd75fdc8SChris Wilson } else { /* unknown event */ 1343edcf284bSChris Wilson adj = 0; 1344dd75fdc8SChris Wilson } 13453b8d8d91SJesse Barnes 1346562d9baeSSagar Arun Kamble rps->last_adj = adj; 1347edcf284bSChris Wilson 13482a8862d2SChris Wilson /* 13492a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 13502a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 13512a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 13522a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 13532a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 13542a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 13552a8862d2SChris Wilson */ 13562a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 13572a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 13582a8862d2SChris Wilson rps->last_adj = 0; 13592a8862d2SChris Wilson 136079249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 136179249636SBen Widawsky * interrupt 136279249636SBen Widawsky */ 1363edcf284bSChris Wilson new_delay += adj; 13648d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 136527544369SDeepak S 13669fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13679fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1368562d9baeSSagar Arun Kamble rps->last_adj = 0; 13699fcee2f7SChris Wilson } 13703b8d8d91SJesse Barnes 13719f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13727c0a16adSChris Wilson 13737c0a16adSChris Wilson out: 13747c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13757c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1376562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13777c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13787c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13793b8d8d91SJesse Barnes } 13803b8d8d91SJesse Barnes 1381e3689190SBen Widawsky 1382e3689190SBen Widawsky /** 1383e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1384e3689190SBen Widawsky * occurred. 1385e3689190SBen Widawsky * @work: workqueue struct 1386e3689190SBen Widawsky * 1387e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1388e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1389e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1390e3689190SBen Widawsky */ 1391e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1392e3689190SBen Widawsky { 13932d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1394cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1395e3689190SBen Widawsky u32 error_status, row, bank, subbank; 139635a85ac6SBen Widawsky char *parity_event[6]; 1397a9c287c9SJani Nikula u32 misccpctl; 1398a9c287c9SJani Nikula u8 slice = 0; 1399e3689190SBen Widawsky 1400e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1401e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1402e3689190SBen Widawsky * any time we access those registers. 1403e3689190SBen Widawsky */ 140491c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1405e3689190SBen Widawsky 140635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 140735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 140835a85ac6SBen Widawsky goto out; 140935a85ac6SBen Widawsky 1410e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1411e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1412e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1413e3689190SBen Widawsky 141435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1415f0f59a00SVille Syrjälä i915_reg_t reg; 141635a85ac6SBen Widawsky 141735a85ac6SBen Widawsky slice--; 14182d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 141935a85ac6SBen Widawsky break; 142035a85ac6SBen Widawsky 142135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 142235a85ac6SBen Widawsky 14236fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 142435a85ac6SBen Widawsky 142535a85ac6SBen Widawsky error_status = I915_READ(reg); 1426e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1427e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1428e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1429e3689190SBen Widawsky 143035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 143135a85ac6SBen Widawsky POSTING_READ(reg); 1432e3689190SBen Widawsky 1433cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1434e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1435e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1436e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 143735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 143835a85ac6SBen Widawsky parity_event[5] = NULL; 1439e3689190SBen Widawsky 144091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1441e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1442e3689190SBen Widawsky 144335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 144435a85ac6SBen Widawsky slice, row, bank, subbank); 1445e3689190SBen Widawsky 144635a85ac6SBen Widawsky kfree(parity_event[4]); 1447e3689190SBen Widawsky kfree(parity_event[3]); 1448e3689190SBen Widawsky kfree(parity_event[2]); 1449e3689190SBen Widawsky kfree(parity_event[1]); 1450e3689190SBen Widawsky } 1451e3689190SBen Widawsky 145235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 145335a85ac6SBen Widawsky 145435a85ac6SBen Widawsky out: 145535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14564cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14572d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14584cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 145935a85ac6SBen Widawsky 146091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 146135a85ac6SBen Widawsky } 146235a85ac6SBen Widawsky 1463261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1464261e40b8SVille Syrjälä u32 iir) 1465e3689190SBen Widawsky { 1466261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1467e3689190SBen Widawsky return; 1468e3689190SBen Widawsky 1469d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1470261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1471d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1472e3689190SBen Widawsky 1473261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 147435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 147535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 147635a85ac6SBen Widawsky 147735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 147835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 147935a85ac6SBen Widawsky 1480a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1481e3689190SBen Widawsky } 1482e3689190SBen Widawsky 1483261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1484f1af8fc1SPaulo Zanoni u32 gt_iir) 1485f1af8fc1SPaulo Zanoni { 1486f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14878a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1488f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14898a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1490f1af8fc1SPaulo Zanoni } 1491f1af8fc1SPaulo Zanoni 1492261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1493e7b4c6b1SDaniel Vetter u32 gt_iir) 1494e7b4c6b1SDaniel Vetter { 1495f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14968a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1497cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14988a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1499cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15008a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1501e7b4c6b1SDaniel Vetter 1502cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1503cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1504aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1505aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1506e3689190SBen Widawsky 1507261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1508261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1509e7b4c6b1SDaniel Vetter } 1510e7b4c6b1SDaniel Vetter 15115d3d69d5SChris Wilson static void 151251f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1513fbcc1a0cSNick Hoath { 151431de7350SChris Wilson bool tasklet = false; 1515f747026cSChris Wilson 1516fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15178ea397faSChris Wilson tasklet = true; 151831de7350SChris Wilson 151951f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 152052c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15214c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 152231de7350SChris Wilson } 152331de7350SChris Wilson 152431de7350SChris Wilson if (tasklet) 1525fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1526fbcc1a0cSNick Hoath } 1527fbcc1a0cSNick Hoath 15282e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 152955ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1530abd58f01SBen Widawsky { 153125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15322e4a5b25SChris Wilson 1533f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1534f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15358a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1536f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1537f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1538f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1539f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1540f0fd96f5SChris Wilson 1541abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15422e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15432e4a5b25SChris Wilson if (likely(gt_iir[0])) 15442e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1545abd58f01SBen Widawsky } 1546abd58f01SBen Widawsky 15478a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15482e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15492e4a5b25SChris Wilson if (likely(gt_iir[1])) 15502e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 155174cdb337SChris Wilson } 155274cdb337SChris Wilson 155326705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15542e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1555f4de7794SChris Wilson if (likely(gt_iir[2])) 1556f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 15570961021aSBen Widawsky } 15582e4a5b25SChris Wilson 15592e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15602e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15612e4a5b25SChris Wilson if (likely(gt_iir[3])) 15622e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 156355ef72f2SChris Wilson } 1564abd58f01SBen Widawsky } 1565abd58f01SBen Widawsky 15662e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1567f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1568e30e251aSVille Syrjälä { 1569f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15708a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 157151f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15728a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 157351f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1574e30e251aSVille Syrjälä } 1575e30e251aSVille Syrjälä 15768a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15778a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 15788a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 15798a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 158051f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1581e30e251aSVille Syrjälä } 1582e30e251aSVille Syrjälä 1583f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15848a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 158551f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1586f0fd96f5SChris Wilson } 1587e30e251aSVille Syrjälä 1588f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15892e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15902e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1591e30e251aSVille Syrjälä } 1592f0fd96f5SChris Wilson } 1593e30e251aSVille Syrjälä 1594af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1595121e758eSDhinakaran Pandiyan { 1596af92058fSVille Syrjälä switch (pin) { 1597af92058fSVille Syrjälä case HPD_PORT_C: 1598121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1599af92058fSVille Syrjälä case HPD_PORT_D: 1600121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1601af92058fSVille Syrjälä case HPD_PORT_E: 1602121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1603af92058fSVille Syrjälä case HPD_PORT_F: 1604121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1605121e758eSDhinakaran Pandiyan default: 1606121e758eSDhinakaran Pandiyan return false; 1607121e758eSDhinakaran Pandiyan } 1608121e758eSDhinakaran Pandiyan } 1609121e758eSDhinakaran Pandiyan 1610af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 161163c88d22SImre Deak { 1612af92058fSVille Syrjälä switch (pin) { 1613af92058fSVille Syrjälä case HPD_PORT_A: 1614195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1615af92058fSVille Syrjälä case HPD_PORT_B: 161663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1617af92058fSVille Syrjälä case HPD_PORT_C: 161863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 161963c88d22SImre Deak default: 162063c88d22SImre Deak return false; 162163c88d22SImre Deak } 162263c88d22SImre Deak } 162363c88d22SImre Deak 1624af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 162531604222SAnusha Srivatsa { 1626af92058fSVille Syrjälä switch (pin) { 1627af92058fSVille Syrjälä case HPD_PORT_A: 162831604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1629af92058fSVille Syrjälä case HPD_PORT_B: 163031604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 163131604222SAnusha Srivatsa default: 163231604222SAnusha Srivatsa return false; 163331604222SAnusha Srivatsa } 163431604222SAnusha Srivatsa } 163531604222SAnusha Srivatsa 1636af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 163731604222SAnusha Srivatsa { 1638af92058fSVille Syrjälä switch (pin) { 1639af92058fSVille Syrjälä case HPD_PORT_C: 164031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1641af92058fSVille Syrjälä case HPD_PORT_D: 164231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1643af92058fSVille Syrjälä case HPD_PORT_E: 164431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1645af92058fSVille Syrjälä case HPD_PORT_F: 164631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 164731604222SAnusha Srivatsa default: 164831604222SAnusha Srivatsa return false; 164931604222SAnusha Srivatsa } 165031604222SAnusha Srivatsa } 165131604222SAnusha Srivatsa 1652af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 16536dbf30ceSVille Syrjälä { 1654af92058fSVille Syrjälä switch (pin) { 1655af92058fSVille Syrjälä case HPD_PORT_E: 16566dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16576dbf30ceSVille Syrjälä default: 16586dbf30ceSVille Syrjälä return false; 16596dbf30ceSVille Syrjälä } 16606dbf30ceSVille Syrjälä } 16616dbf30ceSVille Syrjälä 1662af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166374c0b395SVille Syrjälä { 1664af92058fSVille Syrjälä switch (pin) { 1665af92058fSVille Syrjälä case HPD_PORT_A: 166674c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1667af92058fSVille Syrjälä case HPD_PORT_B: 166874c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1669af92058fSVille Syrjälä case HPD_PORT_C: 167074c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1671af92058fSVille Syrjälä case HPD_PORT_D: 167274c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 167374c0b395SVille Syrjälä default: 167474c0b395SVille Syrjälä return false; 167574c0b395SVille Syrjälä } 167674c0b395SVille Syrjälä } 167774c0b395SVille Syrjälä 1678af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1679e4ce95aaSVille Syrjälä { 1680af92058fSVille Syrjälä switch (pin) { 1681af92058fSVille Syrjälä case HPD_PORT_A: 1682e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1683e4ce95aaSVille Syrjälä default: 1684e4ce95aaSVille Syrjälä return false; 1685e4ce95aaSVille Syrjälä } 1686e4ce95aaSVille Syrjälä } 1687e4ce95aaSVille Syrjälä 1688af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168913cf5504SDave Airlie { 1690af92058fSVille Syrjälä switch (pin) { 1691af92058fSVille Syrjälä case HPD_PORT_B: 1692676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1693af92058fSVille Syrjälä case HPD_PORT_C: 1694676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1695af92058fSVille Syrjälä case HPD_PORT_D: 1696676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1697676574dfSJani Nikula default: 1698676574dfSJani Nikula return false; 169913cf5504SDave Airlie } 170013cf5504SDave Airlie } 170113cf5504SDave Airlie 1702af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 170313cf5504SDave Airlie { 1704af92058fSVille Syrjälä switch (pin) { 1705af92058fSVille Syrjälä case HPD_PORT_B: 1706676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1707af92058fSVille Syrjälä case HPD_PORT_C: 1708676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1709af92058fSVille Syrjälä case HPD_PORT_D: 1710676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1711676574dfSJani Nikula default: 1712676574dfSJani Nikula return false; 171313cf5504SDave Airlie } 171413cf5504SDave Airlie } 171513cf5504SDave Airlie 171642db67d6SVille Syrjälä /* 171742db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 171842db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 171942db67d6SVille Syrjälä * hotplug detection results from several registers. 172042db67d6SVille Syrjälä * 172142db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 172242db67d6SVille Syrjälä */ 1723cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1724cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17258c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1726fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1727af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1728676574dfSJani Nikula { 1729e9be2850SVille Syrjälä enum hpd_pin pin; 1730676574dfSJani Nikula 1731e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1732e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17338c841e57SJani Nikula continue; 17348c841e57SJani Nikula 1735e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1736676574dfSJani Nikula 1737af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1738e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1739676574dfSJani Nikula } 1740676574dfSJani Nikula 1741f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1742f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1743676574dfSJani Nikula 1744676574dfSJani Nikula } 1745676574dfSJani Nikula 174691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1747515ac2bbSDaniel Vetter { 174828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1749515ac2bbSDaniel Vetter } 1750515ac2bbSDaniel Vetter 175191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1752ce99c256SDaniel Vetter { 17539ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1754ce99c256SDaniel Vetter } 1755ce99c256SDaniel Vetter 17568bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 175791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 175891d14251STvrtko Ursulin enum pipe pipe, 1759a9c287c9SJani Nikula u32 crc0, u32 crc1, 1760a9c287c9SJani Nikula u32 crc2, u32 crc3, 1761a9c287c9SJani Nikula u32 crc4) 17628bf1e9f1SShuang He { 17638bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17648c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17655cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 17665cee6c45SVille Syrjälä 17675cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1768b2c88f5bSDamien Lespiau 1769d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 17708c6b709dSTomeu Vizoso /* 17718c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17728c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17738c6b709dSTomeu Vizoso * out the buggy result. 17748c6b709dSTomeu Vizoso * 1775163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17768c6b709dSTomeu Vizoso * don't trust that one either. 17778c6b709dSTomeu Vizoso */ 1778033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1779163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 17808c6b709dSTomeu Vizoso pipe_crc->skipped++; 17818c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17828c6b709dSTomeu Vizoso return; 17838c6b709dSTomeu Vizoso } 17848c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17856cc42152SMaarten Lankhorst 1786246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1787ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1788246ee524STomeu Vizoso crcs); 17898c6b709dSTomeu Vizoso } 1790277de95eSDaniel Vetter #else 1791277de95eSDaniel Vetter static inline void 179291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 179391d14251STvrtko Ursulin enum pipe pipe, 1794a9c287c9SJani Nikula u32 crc0, u32 crc1, 1795a9c287c9SJani Nikula u32 crc2, u32 crc3, 1796a9c287c9SJani Nikula u32 crc4) {} 1797277de95eSDaniel Vetter #endif 1798eba94eb9SDaniel Vetter 1799277de95eSDaniel Vetter 180091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180191d14251STvrtko Ursulin enum pipe pipe) 18025a69b89fSDaniel Vetter { 180391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18045a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18055a69b89fSDaniel Vetter 0, 0, 0, 0); 18065a69b89fSDaniel Vetter } 18075a69b89fSDaniel Vetter 180891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180991d14251STvrtko Ursulin enum pipe pipe) 1810eba94eb9SDaniel Vetter { 181191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1812eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1813eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1814eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1815eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18168bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1817eba94eb9SDaniel Vetter } 18185b3a856bSDaniel Vetter 181991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 182091d14251STvrtko Ursulin enum pipe pipe) 18215b3a856bSDaniel Vetter { 1822a9c287c9SJani Nikula u32 res1, res2; 18230b5c5ed0SDaniel Vetter 182491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18250b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18260b5c5ed0SDaniel Vetter else 18270b5c5ed0SDaniel Vetter res1 = 0; 18280b5c5ed0SDaniel Vetter 182991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18300b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18310b5c5ed0SDaniel Vetter else 18320b5c5ed0SDaniel Vetter res2 = 0; 18335b3a856bSDaniel Vetter 183491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18350b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18360b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18370b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18380b5c5ed0SDaniel Vetter res1, res2); 18395b3a856bSDaniel Vetter } 18408bf1e9f1SShuang He 18411403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18421403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18431403c0d4SPaulo Zanoni * the work queue. */ 1844a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1845a087bafeSMika Kuoppala { 1846a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1847a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1848a087bafeSMika Kuoppala 1849a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1850a087bafeSMika Kuoppala 1851a087bafeSMika Kuoppala if (unlikely(!events)) 1852a087bafeSMika Kuoppala return; 1853a087bafeSMika Kuoppala 1854a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1855a087bafeSMika Kuoppala 1856a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1857a087bafeSMika Kuoppala return; 1858a087bafeSMika Kuoppala 1859a087bafeSMika Kuoppala rps->pm_iir |= events; 1860a087bafeSMika Kuoppala schedule_work(&rps->work); 1861a087bafeSMika Kuoppala } 1862a087bafeSMika Kuoppala 18631403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1864baf02a1fSBen Widawsky { 1865562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1866562d9baeSSagar Arun Kamble 1867a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 186859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1869f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1870562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1871562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1872562d9baeSSagar Arun Kamble schedule_work(&rps->work); 187341a05a3aSDaniel Vetter } 1874d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1875d4d70aa5SImre Deak } 1876baf02a1fSBen Widawsky 1877bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1878c9a9a268SImre Deak return; 1879c9a9a268SImre Deak 188012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18818a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 188212638c57SBen Widawsky 1883aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1884aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 188512638c57SBen Widawsky } 1886baf02a1fSBen Widawsky 188726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 188826705e20SSagar Arun Kamble { 188993bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 189093bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 189126705e20SSagar Arun Kamble } 189226705e20SSagar Arun Kamble 189344d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 189444d9241eSVille Syrjälä { 189544d9241eSVille Syrjälä enum pipe pipe; 189644d9241eSVille Syrjälä 189744d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 189844d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 189944d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 190044d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 190144d9241eSVille Syrjälä 190244d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 190344d9241eSVille Syrjälä } 190444d9241eSVille Syrjälä } 190544d9241eSVille Syrjälä 1906eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 190791d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19087e231dbeSJesse Barnes { 19097e231dbeSJesse Barnes int pipe; 19107e231dbeSJesse Barnes 191158ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19121ca993d2SVille Syrjälä 19131ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19141ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19151ca993d2SVille Syrjälä return; 19161ca993d2SVille Syrjälä } 19171ca993d2SVille Syrjälä 1918055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1919f0f59a00SVille Syrjälä i915_reg_t reg; 19206b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 192191d181ddSImre Deak 1922bbb5eebfSDaniel Vetter /* 1923bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1924bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1925bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1926bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1927bbb5eebfSDaniel Vetter * handle. 1928bbb5eebfSDaniel Vetter */ 19290f239f4cSDaniel Vetter 19300f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19316b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1932bbb5eebfSDaniel Vetter 1933bbb5eebfSDaniel Vetter switch (pipe) { 1934bbb5eebfSDaniel Vetter case PIPE_A: 1935bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1936bbb5eebfSDaniel Vetter break; 1937bbb5eebfSDaniel Vetter case PIPE_B: 1938bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1939bbb5eebfSDaniel Vetter break; 19403278f67fSVille Syrjälä case PIPE_C: 19413278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19423278f67fSVille Syrjälä break; 1943bbb5eebfSDaniel Vetter } 1944bbb5eebfSDaniel Vetter if (iir & iir_bit) 19456b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1946bbb5eebfSDaniel Vetter 19476b12ca56SVille Syrjälä if (!status_mask) 194891d181ddSImre Deak continue; 194991d181ddSImre Deak 195091d181ddSImre Deak reg = PIPESTAT(pipe); 19516b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19526b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19537e231dbeSJesse Barnes 19547e231dbeSJesse Barnes /* 19557e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1956132c27c9SVille Syrjälä * 1957132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1958132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1959132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1960132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1961132c27c9SVille Syrjälä * an interrupt is still pending. 19627e231dbeSJesse Barnes */ 1963132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1964132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1965132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1966132c27c9SVille Syrjälä } 19677e231dbeSJesse Barnes } 196858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19692ecb8ca4SVille Syrjälä } 19702ecb8ca4SVille Syrjälä 1971eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1972eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1973eb64343cSVille Syrjälä { 1974eb64343cSVille Syrjälä enum pipe pipe; 1975eb64343cSVille Syrjälä 1976eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1977eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1978eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1979eb64343cSVille Syrjälä 1980eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1981eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1982eb64343cSVille Syrjälä 1983eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1984eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1985eb64343cSVille Syrjälä } 1986eb64343cSVille Syrjälä } 1987eb64343cSVille Syrjälä 1988eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1989eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1990eb64343cSVille Syrjälä { 1991eb64343cSVille Syrjälä bool blc_event = false; 1992eb64343cSVille Syrjälä enum pipe pipe; 1993eb64343cSVille Syrjälä 1994eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1995eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1996eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1997eb64343cSVille Syrjälä 1998eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1999eb64343cSVille Syrjälä blc_event = true; 2000eb64343cSVille Syrjälä 2001eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2002eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2003eb64343cSVille Syrjälä 2004eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2005eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2006eb64343cSVille Syrjälä } 2007eb64343cSVille Syrjälä 2008eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2009eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2010eb64343cSVille Syrjälä } 2011eb64343cSVille Syrjälä 2012eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2013eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2014eb64343cSVille Syrjälä { 2015eb64343cSVille Syrjälä bool blc_event = false; 2016eb64343cSVille Syrjälä enum pipe pipe; 2017eb64343cSVille Syrjälä 2018eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2019eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2020eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2021eb64343cSVille Syrjälä 2022eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2023eb64343cSVille Syrjälä blc_event = true; 2024eb64343cSVille Syrjälä 2025eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2026eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2027eb64343cSVille Syrjälä 2028eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2029eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2030eb64343cSVille Syrjälä } 2031eb64343cSVille Syrjälä 2032eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2033eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2034eb64343cSVille Syrjälä 2035eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2036eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2037eb64343cSVille Syrjälä } 2038eb64343cSVille Syrjälä 203991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20402ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20412ecb8ca4SVille Syrjälä { 20422ecb8ca4SVille Syrjälä enum pipe pipe; 20437e231dbeSJesse Barnes 2044055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2045fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2046fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20474356d586SDaniel Vetter 20484356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 204991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20502d9d2b0bSVille Syrjälä 20511f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20521f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 205331acc7f5SJesse Barnes } 205431acc7f5SJesse Barnes 2055c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 205691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2057c1874ed7SImre Deak } 2058c1874ed7SImre Deak 20591ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 206016c6c56bSVille Syrjälä { 20610ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 20620ba7c51aSVille Syrjälä int i; 206316c6c56bSVille Syrjälä 20640ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 20650ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 20660ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 20670ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 20680ba7c51aSVille Syrjälä else 20690ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 20700ba7c51aSVille Syrjälä 20710ba7c51aSVille Syrjälä /* 20720ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 20730ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 20740ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 20750ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 20760ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 20770ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 20780ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 20790ba7c51aSVille Syrjälä */ 20800ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 20810ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 20820ba7c51aSVille Syrjälä 20830ba7c51aSVille Syrjälä if (tmp == 0) 20840ba7c51aSVille Syrjälä return hotplug_status; 20850ba7c51aSVille Syrjälä 20860ba7c51aSVille Syrjälä hotplug_status |= tmp; 20873ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20880ba7c51aSVille Syrjälä } 20890ba7c51aSVille Syrjälä 20900ba7c51aSVille Syrjälä WARN_ONCE(1, 20910ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 20920ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 20931ae3c34cSVille Syrjälä 20941ae3c34cSVille Syrjälä return hotplug_status; 20951ae3c34cSVille Syrjälä } 20961ae3c34cSVille Syrjälä 209791d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20981ae3c34cSVille Syrjälä u32 hotplug_status) 20991ae3c34cSVille Syrjälä { 21001ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21013ff60f89SOscar Mateo 210291d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 210391d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 210416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 210516c6c56bSVille Syrjälä 210658f2cf24SVille Syrjälä if (hotplug_trigger) { 2107cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2108cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2109cf53902fSRodrigo Vivi hpd_status_g4x, 2110fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 211158f2cf24SVille Syrjälä 211291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 211358f2cf24SVille Syrjälä } 2114369712e8SJani Nikula 2115369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 211691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 211716c6c56bSVille Syrjälä } else { 211816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 211916c6c56bSVille Syrjälä 212058f2cf24SVille Syrjälä if (hotplug_trigger) { 2121cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2122cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2123cf53902fSRodrigo Vivi hpd_status_i915, 2124fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 212591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 212616c6c56bSVille Syrjälä } 21273ff60f89SOscar Mateo } 212858f2cf24SVille Syrjälä } 212916c6c56bSVille Syrjälä 2130c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2131c1874ed7SImre Deak { 213245a83f84SDaniel Vetter struct drm_device *dev = arg; 2133fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2134c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2135c1874ed7SImre Deak 21362dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21372dd2a883SImre Deak return IRQ_NONE; 21382dd2a883SImre Deak 21391f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21401f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21411f814dacSImre Deak 21421e1cace9SVille Syrjälä do { 21436e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21442ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21451ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2146a5e485a9SVille Syrjälä u32 ier = 0; 21473ff60f89SOscar Mateo 2148c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2149c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21503ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2151c1874ed7SImre Deak 2152c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21531e1cace9SVille Syrjälä break; 2154c1874ed7SImre Deak 2155c1874ed7SImre Deak ret = IRQ_HANDLED; 2156c1874ed7SImre Deak 2157a5e485a9SVille Syrjälä /* 2158a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2159a5e485a9SVille Syrjälä * 2160a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2161a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2162a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2163a5e485a9SVille Syrjälä * 2164a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2165a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2166a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2167a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2168a5e485a9SVille Syrjälä * bits this time around. 2169a5e485a9SVille Syrjälä */ 21704a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2171a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2172a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21734a0a0202SVille Syrjälä 21744a0a0202SVille Syrjälä if (gt_iir) 21754a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21764a0a0202SVille Syrjälä if (pm_iir) 21774a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21784a0a0202SVille Syrjälä 21797ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21801ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21817ce4d1f2SVille Syrjälä 21823ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21833ff60f89SOscar Mateo * signalled in iir */ 2184eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21857ce4d1f2SVille Syrjälä 2186eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2187eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2188eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2189eef57324SJerome Anand 21907ce4d1f2SVille Syrjälä /* 21917ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21927ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21937ce4d1f2SVille Syrjälä */ 21947ce4d1f2SVille Syrjälä if (iir) 21957ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21964a0a0202SVille Syrjälä 2197a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21984a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21991ae3c34cSVille Syrjälä 220052894874SVille Syrjälä if (gt_iir) 2201261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 220252894874SVille Syrjälä if (pm_iir) 220352894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 220452894874SVille Syrjälä 22051ae3c34cSVille Syrjälä if (hotplug_status) 220691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22072ecb8ca4SVille Syrjälä 220891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22091e1cace9SVille Syrjälä } while (0); 22107e231dbeSJesse Barnes 22111f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22121f814dacSImre Deak 22137e231dbeSJesse Barnes return ret; 22147e231dbeSJesse Barnes } 22157e231dbeSJesse Barnes 221643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 221743f328d7SVille Syrjälä { 221845a83f84SDaniel Vetter struct drm_device *dev = arg; 2219fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 222043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 222143f328d7SVille Syrjälä 22222dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22232dd2a883SImre Deak return IRQ_NONE; 22242dd2a883SImre Deak 22251f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22261f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22271f814dacSImre Deak 2228579de73bSChris Wilson do { 22296e814800SVille Syrjälä u32 master_ctl, iir; 22302ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22311ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2232f0fd96f5SChris Wilson u32 gt_iir[4]; 2233a5e485a9SVille Syrjälä u32 ier = 0; 2234a5e485a9SVille Syrjälä 22358e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22363278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22373278f67fSVille Syrjälä 22383278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22398e5fd599SVille Syrjälä break; 224043f328d7SVille Syrjälä 224127b6c122SOscar Mateo ret = IRQ_HANDLED; 224227b6c122SOscar Mateo 2243a5e485a9SVille Syrjälä /* 2244a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2245a5e485a9SVille Syrjälä * 2246a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2247a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2248a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2249a5e485a9SVille Syrjälä * 2250a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2251a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2252a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2253a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2254a5e485a9SVille Syrjälä * bits this time around. 2255a5e485a9SVille Syrjälä */ 225643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2257a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2258a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 225943f328d7SVille Syrjälä 2260e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 226127b6c122SOscar Mateo 226227b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22631ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 226443f328d7SVille Syrjälä 226527b6c122SOscar Mateo /* Call regardless, as some status bits might not be 226627b6c122SOscar Mateo * signalled in iir */ 2267eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 226843f328d7SVille Syrjälä 2269eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2270eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2271eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2272eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2273eef57324SJerome Anand 22747ce4d1f2SVille Syrjälä /* 22757ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22767ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22777ce4d1f2SVille Syrjälä */ 22787ce4d1f2SVille Syrjälä if (iir) 22797ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22807ce4d1f2SVille Syrjälä 2281a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2282e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 22831ae3c34cSVille Syrjälä 2284f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2285e30e251aSVille Syrjälä 22861ae3c34cSVille Syrjälä if (hotplug_status) 228791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22882ecb8ca4SVille Syrjälä 228991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2290579de73bSChris Wilson } while (0); 22913278f67fSVille Syrjälä 22921f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22931f814dacSImre Deak 229443f328d7SVille Syrjälä return ret; 229543f328d7SVille Syrjälä } 229643f328d7SVille Syrjälä 229791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 229891d14251STvrtko Ursulin u32 hotplug_trigger, 229940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2300776ad806SJesse Barnes { 230142db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2302776ad806SJesse Barnes 23036a39d7c9SJani Nikula /* 23046a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23056a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23066a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23076a39d7c9SJani Nikula * errors. 23086a39d7c9SJani Nikula */ 230913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23106a39d7c9SJani Nikula if (!hotplug_trigger) { 23116a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23126a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23136a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23146a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23156a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23166a39d7c9SJani Nikula } 23176a39d7c9SJani Nikula 231813cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23196a39d7c9SJani Nikula if (!hotplug_trigger) 23206a39d7c9SJani Nikula return; 232113cf5504SDave Airlie 2322cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 232340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2324fd63e2a9SImre Deak pch_port_hotplug_long_detect); 232540e56410SVille Syrjälä 232691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2327aaf5ec2eSSonika Jindal } 232891d131d2SDaniel Vetter 232991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 233040e56410SVille Syrjälä { 233140e56410SVille Syrjälä int pipe; 233240e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 233340e56410SVille Syrjälä 233491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 233540e56410SVille Syrjälä 2336cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2337cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2338776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2339cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2340cfc33bf7SVille Syrjälä port_name(port)); 2341cfc33bf7SVille Syrjälä } 2342776ad806SJesse Barnes 2343ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 234491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2345ce99c256SDaniel Vetter 2346776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 234791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2348776ad806SJesse Barnes 2349776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2350776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2351776ad806SJesse Barnes 2352776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2353776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2354776ad806SJesse Barnes 2355776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2356776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2357776ad806SJesse Barnes 23589db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2359055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23609db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23619db4a9c7SJesse Barnes pipe_name(pipe), 23629db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2363776ad806SJesse Barnes 2364776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2365776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2366776ad806SJesse Barnes 2367776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2368776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2369776ad806SJesse Barnes 2370776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2371a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23728664281bSPaulo Zanoni 23738664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2374a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23758664281bSPaulo Zanoni } 23768664281bSPaulo Zanoni 237791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23788664281bSPaulo Zanoni { 23798664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23805a69b89fSDaniel Vetter enum pipe pipe; 23818664281bSPaulo Zanoni 2382de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2383de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2384de032bf4SPaulo Zanoni 2385055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23861f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23871f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23888664281bSPaulo Zanoni 23895a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 239091d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 239191d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23925a69b89fSDaniel Vetter else 239391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23945a69b89fSDaniel Vetter } 23955a69b89fSDaniel Vetter } 23968bf1e9f1SShuang He 23978664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23988664281bSPaulo Zanoni } 23998664281bSPaulo Zanoni 240091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24018664281bSPaulo Zanoni { 24028664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 240345c1cd87SMika Kahola enum pipe pipe; 24048664281bSPaulo Zanoni 2405de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2406de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2407de032bf4SPaulo Zanoni 240845c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 240945c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 241045c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24118664281bSPaulo Zanoni 24128664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2413776ad806SJesse Barnes } 2414776ad806SJesse Barnes 241591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 241623e81d69SAdam Jackson { 241723e81d69SAdam Jackson int pipe; 24186dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2419aaf5ec2eSSonika Jindal 242091d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 242191d131d2SDaniel Vetter 2422cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2423cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 242423e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2425cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2426cfc33bf7SVille Syrjälä port_name(port)); 2427cfc33bf7SVille Syrjälä } 242823e81d69SAdam Jackson 242923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 243091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 243123e81d69SAdam Jackson 243223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 243391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 243423e81d69SAdam Jackson 243523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 243623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 243723e81d69SAdam Jackson 243823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 243923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 244023e81d69SAdam Jackson 244123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2442055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 244323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 244423e81d69SAdam Jackson pipe_name(pipe), 244523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24468664281bSPaulo Zanoni 24478664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 244891d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 244923e81d69SAdam Jackson } 245023e81d69SAdam Jackson 245131604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 245231604222SAnusha Srivatsa { 245331604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 245431604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 245531604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 245631604222SAnusha Srivatsa 245731604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 245831604222SAnusha Srivatsa u32 dig_hotplug_reg; 245931604222SAnusha Srivatsa 246031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 246131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 246231604222SAnusha Srivatsa 246331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 246431604222SAnusha Srivatsa ddi_hotplug_trigger, 246531604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 246631604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 246731604222SAnusha Srivatsa } 246831604222SAnusha Srivatsa 246931604222SAnusha Srivatsa if (tc_hotplug_trigger) { 247031604222SAnusha Srivatsa u32 dig_hotplug_reg; 247131604222SAnusha Srivatsa 247231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 247331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 247431604222SAnusha Srivatsa 247531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 247631604222SAnusha Srivatsa tc_hotplug_trigger, 247731604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 247831604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 247931604222SAnusha Srivatsa } 248031604222SAnusha Srivatsa 248131604222SAnusha Srivatsa if (pin_mask) 248231604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 248331604222SAnusha Srivatsa 248431604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 248531604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 248631604222SAnusha Srivatsa } 248731604222SAnusha Srivatsa 248891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24896dbf30ceSVille Syrjälä { 24906dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24916dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24926dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24936dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24946dbf30ceSVille Syrjälä 24956dbf30ceSVille Syrjälä if (hotplug_trigger) { 24966dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24976dbf30ceSVille Syrjälä 24986dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24996dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25006dbf30ceSVille Syrjälä 2501cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2502cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 250374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25046dbf30ceSVille Syrjälä } 25056dbf30ceSVille Syrjälä 25066dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25076dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25086dbf30ceSVille Syrjälä 25096dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25106dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25116dbf30ceSVille Syrjälä 2512cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2513cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25146dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25156dbf30ceSVille Syrjälä } 25166dbf30ceSVille Syrjälä 25176dbf30ceSVille Syrjälä if (pin_mask) 251891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25196dbf30ceSVille Syrjälä 25206dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 252191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25226dbf30ceSVille Syrjälä } 25236dbf30ceSVille Syrjälä 252491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 252591d14251STvrtko Ursulin u32 hotplug_trigger, 252640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2527c008bc6eSPaulo Zanoni { 2528e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2529e4ce95aaSVille Syrjälä 2530e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2531e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2532e4ce95aaSVille Syrjälä 2533cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 253440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2535e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 253640e56410SVille Syrjälä 253791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2538e4ce95aaSVille Syrjälä } 2539c008bc6eSPaulo Zanoni 254091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 254191d14251STvrtko Ursulin u32 de_iir) 254240e56410SVille Syrjälä { 254340e56410SVille Syrjälä enum pipe pipe; 254440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 254540e56410SVille Syrjälä 254640e56410SVille Syrjälä if (hotplug_trigger) 254791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 254840e56410SVille Syrjälä 2549c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 255091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2551c008bc6eSPaulo Zanoni 2552c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 255391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2554c008bc6eSPaulo Zanoni 2555c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2556c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2557c008bc6eSPaulo Zanoni 2558055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2559fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2560fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2561c008bc6eSPaulo Zanoni 256240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25631f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2564c008bc6eSPaulo Zanoni 256540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 256691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2567c008bc6eSPaulo Zanoni } 2568c008bc6eSPaulo Zanoni 2569c008bc6eSPaulo Zanoni /* check event from PCH */ 2570c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2571c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2572c008bc6eSPaulo Zanoni 257391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 257491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2575c008bc6eSPaulo Zanoni else 257691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2577c008bc6eSPaulo Zanoni 2578c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2579c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2580c008bc6eSPaulo Zanoni } 2581c008bc6eSPaulo Zanoni 2582cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 258391d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2584c008bc6eSPaulo Zanoni } 2585c008bc6eSPaulo Zanoni 258691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 258791d14251STvrtko Ursulin u32 de_iir) 25889719fb98SPaulo Zanoni { 258907d27e20SDamien Lespiau enum pipe pipe; 259023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 259123bb4cb5SVille Syrjälä 259240e56410SVille Syrjälä if (hotplug_trigger) 259391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25949719fb98SPaulo Zanoni 25959719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 259691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25979719fb98SPaulo Zanoni 259854fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 259954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 260054fd3149SDhinakaran Pandiyan 260154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 260254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 260354fd3149SDhinakaran Pandiyan } 2604fc340442SDaniel Vetter 26059719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 260691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26079719fb98SPaulo Zanoni 26089719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 260991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26109719fb98SPaulo Zanoni 2611055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2612fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2613fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26149719fb98SPaulo Zanoni } 26159719fb98SPaulo Zanoni 26169719fb98SPaulo Zanoni /* check event from PCH */ 261791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26189719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26199719fb98SPaulo Zanoni 262091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26219719fb98SPaulo Zanoni 26229719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26239719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26249719fb98SPaulo Zanoni } 26259719fb98SPaulo Zanoni } 26269719fb98SPaulo Zanoni 262772c90f62SOscar Mateo /* 262872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 262972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 263072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 263172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 263272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 263372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 263472c90f62SOscar Mateo */ 2635f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2636b1f14ad0SJesse Barnes { 263745a83f84SDaniel Vetter struct drm_device *dev = arg; 2638fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2639f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26400e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2641b1f14ad0SJesse Barnes 26422dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26432dd2a883SImre Deak return IRQ_NONE; 26442dd2a883SImre Deak 26451f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26461f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26471f814dacSImre Deak 2648b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2649b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2650b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26510e43406bSChris Wilson 265244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 265344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 265444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 265544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 265644498aeaSPaulo Zanoni * due to its back queue). */ 265791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 265844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 265944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2660ab5c608bSBen Widawsky } 266144498aeaSPaulo Zanoni 266272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 266372c90f62SOscar Mateo 26640e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26650e43406bSChris Wilson if (gt_iir) { 266672c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 266772c90f62SOscar Mateo ret = IRQ_HANDLED; 266891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2669261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2670d8fc8a47SPaulo Zanoni else 2671261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26720e43406bSChris Wilson } 2673b1f14ad0SJesse Barnes 2674b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26750e43406bSChris Wilson if (de_iir) { 267672c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 267772c90f62SOscar Mateo ret = IRQ_HANDLED; 267891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 267991d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2680f1af8fc1SPaulo Zanoni else 268191d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26820e43406bSChris Wilson } 26830e43406bSChris Wilson 268491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2685f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26860e43406bSChris Wilson if (pm_iir) { 2687b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26880e43406bSChris Wilson ret = IRQ_HANDLED; 268972c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26900e43406bSChris Wilson } 2691f1af8fc1SPaulo Zanoni } 2692b1f14ad0SJesse Barnes 2693b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 269474093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 269544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2696b1f14ad0SJesse Barnes 26971f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26981f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26991f814dacSImre Deak 2700b1f14ad0SJesse Barnes return ret; 2701b1f14ad0SJesse Barnes } 2702b1f14ad0SJesse Barnes 270391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 270491d14251STvrtko Ursulin u32 hotplug_trigger, 270540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2706d04a492dSShashank Sharma { 2707cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2708d04a492dSShashank Sharma 2709a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2710a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2711d04a492dSShashank Sharma 2712cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 271340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2714cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 271540e56410SVille Syrjälä 271691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2717d04a492dSShashank Sharma } 2718d04a492dSShashank Sharma 2719121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2720121e758eSDhinakaran Pandiyan { 2721121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2722b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2723b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2724121e758eSDhinakaran Pandiyan 2725121e758eSDhinakaran Pandiyan if (trigger_tc) { 2726b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2727b796b971SDhinakaran Pandiyan 2728121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2729121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2730121e758eSDhinakaran Pandiyan 2731121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2732b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2733121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2734121e758eSDhinakaran Pandiyan } 2735b796b971SDhinakaran Pandiyan 2736b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2737b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2738b796b971SDhinakaran Pandiyan 2739b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2740b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2741b796b971SDhinakaran Pandiyan 2742b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2743b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2744b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2745b796b971SDhinakaran Pandiyan } 2746b796b971SDhinakaran Pandiyan 2747b796b971SDhinakaran Pandiyan if (pin_mask) 2748b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2749b796b971SDhinakaran Pandiyan else 2750b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2751121e758eSDhinakaran Pandiyan } 2752121e758eSDhinakaran Pandiyan 27539d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 27549d17210fSLucas De Marchi { 27559d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 27569d17210fSLucas De Marchi 27579d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 27589d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 27599d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 27609d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 27619d17210fSLucas De Marchi 27629d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 27639d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 27649d17210fSLucas De Marchi 27659d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 27669d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 27679d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 27689d17210fSLucas De Marchi 27699d17210fSLucas De Marchi return mask; 27709d17210fSLucas De Marchi } 27719d17210fSLucas De Marchi 2772f11a0f46STvrtko Ursulin static irqreturn_t 2773f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2774abd58f01SBen Widawsky { 2775abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2776f11a0f46STvrtko Ursulin u32 iir; 2777c42664ccSDaniel Vetter enum pipe pipe; 277888e04703SJesse Barnes 2779abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2780e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2781e32192e1STvrtko Ursulin if (iir) { 2782e04f7eceSVille Syrjälä bool found = false; 2783e04f7eceSVille Syrjälä 2784e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2785abd58f01SBen Widawsky ret = IRQ_HANDLED; 2786e04f7eceSVille Syrjälä 2787e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 278891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2789e04f7eceSVille Syrjälä found = true; 2790e04f7eceSVille Syrjälä } 2791e04f7eceSVille Syrjälä 2792e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 279354fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 279454fd3149SDhinakaran Pandiyan 279554fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 279654fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2797e04f7eceSVille Syrjälä found = true; 2798e04f7eceSVille Syrjälä } 2799e04f7eceSVille Syrjälä 2800e04f7eceSVille Syrjälä if (!found) 280138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2802abd58f01SBen Widawsky } 280338cc46d7SOscar Mateo else 280438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2805abd58f01SBen Widawsky } 2806abd58f01SBen Widawsky 2807121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2808121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2809121e758eSDhinakaran Pandiyan if (iir) { 2810121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2811121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2812121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2813121e758eSDhinakaran Pandiyan } else { 2814121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2815121e758eSDhinakaran Pandiyan } 2816121e758eSDhinakaran Pandiyan } 2817121e758eSDhinakaran Pandiyan 28186d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2819e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2820e32192e1STvrtko Ursulin if (iir) { 2821e32192e1STvrtko Ursulin u32 tmp_mask; 2822d04a492dSShashank Sharma bool found = false; 2823cebd87a0SVille Syrjälä 2824e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28256d766f02SDaniel Vetter ret = IRQ_HANDLED; 282688e04703SJesse Barnes 28279d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 282891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2829d04a492dSShashank Sharma found = true; 2830d04a492dSShashank Sharma } 2831d04a492dSShashank Sharma 2832cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2833e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2834e32192e1STvrtko Ursulin if (tmp_mask) { 283591d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 283691d14251STvrtko Ursulin hpd_bxt); 2837d04a492dSShashank Sharma found = true; 2838d04a492dSShashank Sharma } 2839e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2840e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2841e32192e1STvrtko Ursulin if (tmp_mask) { 284291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 284391d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2844e32192e1STvrtko Ursulin found = true; 2845e32192e1STvrtko Ursulin } 2846e32192e1STvrtko Ursulin } 2847d04a492dSShashank Sharma 2848cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 284991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28509e63743eSShashank Sharma found = true; 28519e63743eSShashank Sharma } 28529e63743eSShashank Sharma 2853d04a492dSShashank Sharma if (!found) 285438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28556d766f02SDaniel Vetter } 285638cc46d7SOscar Mateo else 285738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28586d766f02SDaniel Vetter } 28596d766f02SDaniel Vetter 2860055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2861fd3a4024SDaniel Vetter u32 fault_errors; 2862abd58f01SBen Widawsky 2863c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2864c42664ccSDaniel Vetter continue; 2865c42664ccSDaniel Vetter 2866e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2867e32192e1STvrtko Ursulin if (!iir) { 2868e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2869e32192e1STvrtko Ursulin continue; 2870e32192e1STvrtko Ursulin } 2871770de83dSDamien Lespiau 2872e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2873e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2874e32192e1STvrtko Ursulin 2875fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2876fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2877abd58f01SBen Widawsky 2878e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 287991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28800fbe7870SDaniel Vetter 2881e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2882e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 288338d83c96SDaniel Vetter 2884e32192e1STvrtko Ursulin fault_errors = iir; 2885bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2886e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2887770de83dSDamien Lespiau else 2888e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2889770de83dSDamien Lespiau 2890770de83dSDamien Lespiau if (fault_errors) 28911353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 289230100f2bSDaniel Vetter pipe_name(pipe), 2893e32192e1STvrtko Ursulin fault_errors); 2894abd58f01SBen Widawsky } 2895abd58f01SBen Widawsky 289691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2897266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 289892d03a80SDaniel Vetter /* 289992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 290092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 290192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 290292d03a80SDaniel Vetter */ 2903e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2904e32192e1STvrtko Ursulin if (iir) { 2905e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 290692d03a80SDaniel Vetter ret = IRQ_HANDLED; 29076dbf30ceSVille Syrjälä 290829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 290931604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 2910c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 291191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29126dbf30ceSVille Syrjälä else 291391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29142dfb0b81SJani Nikula } else { 29152dfb0b81SJani Nikula /* 29162dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29172dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29182dfb0b81SJani Nikula */ 29192dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29202dfb0b81SJani Nikula } 292192d03a80SDaniel Vetter } 292292d03a80SDaniel Vetter 2923f11a0f46STvrtko Ursulin return ret; 2924f11a0f46STvrtko Ursulin } 2925f11a0f46STvrtko Ursulin 29264376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29274376b9c9SMika Kuoppala { 29284376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29294376b9c9SMika Kuoppala 29304376b9c9SMika Kuoppala /* 29314376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29324376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29334376b9c9SMika Kuoppala * New indications can and will light up during processing, 29344376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29354376b9c9SMika Kuoppala */ 29364376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29374376b9c9SMika Kuoppala } 29384376b9c9SMika Kuoppala 29394376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29404376b9c9SMika Kuoppala { 29414376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 29424376b9c9SMika Kuoppala } 29434376b9c9SMika Kuoppala 2944f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2945f11a0f46STvrtko Ursulin { 2946f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 294725286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2948f11a0f46STvrtko Ursulin u32 master_ctl; 2949f0fd96f5SChris Wilson u32 gt_iir[4]; 2950f11a0f46STvrtko Ursulin 2951f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2952f11a0f46STvrtko Ursulin return IRQ_NONE; 2953f11a0f46STvrtko Ursulin 29544376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 29554376b9c9SMika Kuoppala if (!master_ctl) { 29564376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2957f11a0f46STvrtko Ursulin return IRQ_NONE; 29584376b9c9SMika Kuoppala } 2959f11a0f46STvrtko Ursulin 2960f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 296155ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2962f0fd96f5SChris Wilson 2963f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2964f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2965f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 296655ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2967f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2968f0fd96f5SChris Wilson } 2969f11a0f46STvrtko Ursulin 29704376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2971abd58f01SBen Widawsky 2972f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29731f814dacSImre Deak 297455ef72f2SChris Wilson return IRQ_HANDLED; 2975abd58f01SBen Widawsky } 2976abd58f01SBen Widawsky 297751951ae7SMika Kuoppala static u32 2978f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 297951951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 298051951ae7SMika Kuoppala { 298125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 298251951ae7SMika Kuoppala u32 timeout_ts; 298351951ae7SMika Kuoppala u32 ident; 298451951ae7SMika Kuoppala 298596606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 298696606f3bSOscar Mateo 298751951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 298851951ae7SMika Kuoppala 298951951ae7SMika Kuoppala /* 299051951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 299151951ae7SMika Kuoppala * so we do ~100us as an educated guess. 299251951ae7SMika Kuoppala */ 299351951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 299451951ae7SMika Kuoppala do { 299551951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 299651951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 299751951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 299851951ae7SMika Kuoppala 299951951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 300051951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 300151951ae7SMika Kuoppala bank, bit, ident); 300251951ae7SMika Kuoppala return 0; 300351951ae7SMika Kuoppala } 300451951ae7SMika Kuoppala 300551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 300651951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 300751951ae7SMika Kuoppala 3008f744dbc2SMika Kuoppala return ident; 3009f744dbc2SMika Kuoppala } 3010f744dbc2SMika Kuoppala 3011f744dbc2SMika Kuoppala static void 3012f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3013f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3014f744dbc2SMika Kuoppala { 3015d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3016a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3017d02b98b8SOscar Mateo 3018f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3019f744dbc2SMika Kuoppala instance, iir); 3020f744dbc2SMika Kuoppala } 3021f744dbc2SMika Kuoppala 3022f744dbc2SMika Kuoppala static void 3023f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3024f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3025f744dbc2SMika Kuoppala { 3026f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3027f744dbc2SMika Kuoppala 3028f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3029f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3030f744dbc2SMika Kuoppala else 3031f744dbc2SMika Kuoppala engine = NULL; 3032f744dbc2SMika Kuoppala 3033f744dbc2SMika Kuoppala if (likely(engine)) 3034f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3035f744dbc2SMika Kuoppala 3036f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3037f744dbc2SMika Kuoppala class, instance); 3038f744dbc2SMika Kuoppala } 3039f744dbc2SMika Kuoppala 3040f744dbc2SMika Kuoppala static void 3041f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3042f744dbc2SMika Kuoppala const u32 identity) 3043f744dbc2SMika Kuoppala { 3044f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3045f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3046f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3047f744dbc2SMika Kuoppala 3048f744dbc2SMika Kuoppala if (unlikely(!intr)) 3049f744dbc2SMika Kuoppala return; 3050f744dbc2SMika Kuoppala 3051f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3052f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3053f744dbc2SMika Kuoppala 3054f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3055f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3056f744dbc2SMika Kuoppala 3057f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3058f744dbc2SMika Kuoppala class, instance, intr); 305951951ae7SMika Kuoppala } 306051951ae7SMika Kuoppala 306151951ae7SMika Kuoppala static void 306296606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 306396606f3bSOscar Mateo const unsigned int bank) 306451951ae7SMika Kuoppala { 306525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 306651951ae7SMika Kuoppala unsigned long intr_dw; 306751951ae7SMika Kuoppala unsigned int bit; 306851951ae7SMika Kuoppala 306996606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 307051951ae7SMika Kuoppala 307151951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 307251951ae7SMika Kuoppala 307351951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 30748455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 307551951ae7SMika Kuoppala 3076f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 307751951ae7SMika Kuoppala } 307851951ae7SMika Kuoppala 307951951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 308051951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 308151951ae7SMika Kuoppala } 308296606f3bSOscar Mateo 308396606f3bSOscar Mateo static void 308496606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 308596606f3bSOscar Mateo const u32 master_ctl) 308696606f3bSOscar Mateo { 308796606f3bSOscar Mateo unsigned int bank; 308896606f3bSOscar Mateo 308996606f3bSOscar Mateo spin_lock(&i915->irq_lock); 309096606f3bSOscar Mateo 309196606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 309296606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 309396606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 309496606f3bSOscar Mateo } 309596606f3bSOscar Mateo 309696606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 309751951ae7SMika Kuoppala } 309851951ae7SMika Kuoppala 30997a909383SChris Wilson static u32 31007a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3101df0d28c1SDhinakaran Pandiyan { 310225286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31037a909383SChris Wilson u32 iir; 3104df0d28c1SDhinakaran Pandiyan 3105df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31067a909383SChris Wilson return 0; 3107df0d28c1SDhinakaran Pandiyan 31087a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31097a909383SChris Wilson if (likely(iir)) 31107a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31117a909383SChris Wilson 31127a909383SChris Wilson return iir; 3113df0d28c1SDhinakaran Pandiyan } 3114df0d28c1SDhinakaran Pandiyan 3115df0d28c1SDhinakaran Pandiyan static void 31167a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3117df0d28c1SDhinakaran Pandiyan { 3118df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3119df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3120df0d28c1SDhinakaran Pandiyan } 3121df0d28c1SDhinakaran Pandiyan 312281067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 312381067b71SMika Kuoppala { 312481067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 312581067b71SMika Kuoppala 312681067b71SMika Kuoppala /* 312781067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 312881067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 312981067b71SMika Kuoppala * New indications can and will light up during processing, 313081067b71SMika Kuoppala * and will generate new interrupt after enabling master. 313181067b71SMika Kuoppala */ 313281067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 313381067b71SMika Kuoppala } 313481067b71SMika Kuoppala 313581067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 313681067b71SMika Kuoppala { 313781067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 313881067b71SMika Kuoppala } 313981067b71SMika Kuoppala 314051951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 314151951ae7SMika Kuoppala { 314251951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 314325286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 314451951ae7SMika Kuoppala u32 master_ctl; 3145df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 314651951ae7SMika Kuoppala 314751951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 314851951ae7SMika Kuoppala return IRQ_NONE; 314951951ae7SMika Kuoppala 315081067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 315181067b71SMika Kuoppala if (!master_ctl) { 315281067b71SMika Kuoppala gen11_master_intr_enable(regs); 315351951ae7SMika Kuoppala return IRQ_NONE; 315481067b71SMika Kuoppala } 315551951ae7SMika Kuoppala 315651951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 315751951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 315851951ae7SMika Kuoppala 315951951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 316051951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 316151951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 316251951ae7SMika Kuoppala 316351951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 316451951ae7SMika Kuoppala /* 316551951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 316651951ae7SMika Kuoppala * for the display related bits. 316751951ae7SMika Kuoppala */ 316851951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 316951951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 317051951ae7SMika Kuoppala } 317151951ae7SMika Kuoppala 31727a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3173df0d28c1SDhinakaran Pandiyan 317481067b71SMika Kuoppala gen11_master_intr_enable(regs); 317551951ae7SMika Kuoppala 31767a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3177df0d28c1SDhinakaran Pandiyan 317851951ae7SMika Kuoppala return IRQ_HANDLED; 317951951ae7SMika Kuoppala } 318051951ae7SMika Kuoppala 318142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 318242f52ef8SKeith Packard * we use as a pipe index 318342f52ef8SKeith Packard */ 318486e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 31850a3e67a4SJesse Barnes { 3186fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3187e9d21d7fSKeith Packard unsigned long irqflags; 318871e0ffa5SJesse Barnes 31891ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 319086e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 319186e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 319286e83e35SChris Wilson 319386e83e35SChris Wilson return 0; 319486e83e35SChris Wilson } 319586e83e35SChris Wilson 3196d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3197d938da6bSVille Syrjälä { 3198d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3199d938da6bSVille Syrjälä 3200d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3201d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3202d938da6bSVille Syrjälä 3203d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3204d938da6bSVille Syrjälä } 3205d938da6bSVille Syrjälä 320686e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 320786e83e35SChris Wilson { 320886e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 320986e83e35SChris Wilson unsigned long irqflags; 321086e83e35SChris Wilson 321186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32127c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3213755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32141ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32158692d00eSChris Wilson 32160a3e67a4SJesse Barnes return 0; 32170a3e67a4SJesse Barnes } 32180a3e67a4SJesse Barnes 321988e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3220f796cf8fSJesse Barnes { 3221fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3222f796cf8fSJesse Barnes unsigned long irqflags; 3223a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 322486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3225f796cf8fSJesse Barnes 3226f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3227fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3228b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3229b1f14ad0SJesse Barnes 32302e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32312e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32322e8bf223SDhinakaran Pandiyan */ 32332e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32342e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32352e8bf223SDhinakaran Pandiyan 3236b1f14ad0SJesse Barnes return 0; 3237b1f14ad0SJesse Barnes } 3238b1f14ad0SJesse Barnes 323988e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3240abd58f01SBen Widawsky { 3241fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3242abd58f01SBen Widawsky unsigned long irqflags; 3243abd58f01SBen Widawsky 3244abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3245013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3246abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3247013d3752SVille Syrjälä 32482e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 32492e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 32502e8bf223SDhinakaran Pandiyan */ 32512e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32522e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32532e8bf223SDhinakaran Pandiyan 3254abd58f01SBen Widawsky return 0; 3255abd58f01SBen Widawsky } 3256abd58f01SBen Widawsky 325742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 325842f52ef8SKeith Packard * we use as a pipe index 325942f52ef8SKeith Packard */ 326086e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 326186e83e35SChris Wilson { 326286e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 326386e83e35SChris Wilson unsigned long irqflags; 326486e83e35SChris Wilson 326586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 326686e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 326786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 326886e83e35SChris Wilson } 326986e83e35SChris Wilson 3270d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3271d938da6bSVille Syrjälä { 3272d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3273d938da6bSVille Syrjälä 3274d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3275d938da6bSVille Syrjälä 3276d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3277d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3278d938da6bSVille Syrjälä } 3279d938da6bSVille Syrjälä 328086e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 32810a3e67a4SJesse Barnes { 3282fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3283e9d21d7fSKeith Packard unsigned long irqflags; 32840a3e67a4SJesse Barnes 32851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32867c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3287755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32881ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32890a3e67a4SJesse Barnes } 32900a3e67a4SJesse Barnes 329188e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3292f796cf8fSJesse Barnes { 3293fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3294f796cf8fSJesse Barnes unsigned long irqflags; 3295a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 329686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3297f796cf8fSJesse Barnes 3298f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3299fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3300b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3301b1f14ad0SJesse Barnes } 3302b1f14ad0SJesse Barnes 330388e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3304abd58f01SBen Widawsky { 3305fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3306abd58f01SBen Widawsky unsigned long irqflags; 3307abd58f01SBen Widawsky 3308abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3309013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3310abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3311abd58f01SBen Widawsky } 3312abd58f01SBen Widawsky 3313d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3314d938da6bSVille Syrjälä { 3315d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3316d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3317d938da6bSVille Syrjälä 3318d938da6bSVille Syrjälä /* 3319d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3320d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3321d938da6bSVille Syrjälä * are enabled. 3322d938da6bSVille Syrjälä */ 3323d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3324d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3325d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3326d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3327d938da6bSVille Syrjälä } 3328d938da6bSVille Syrjälä 3329d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3330d938da6bSVille Syrjälä { 3331d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3332d938da6bSVille Syrjälä int i; 3333d938da6bSVille Syrjälä 3334d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3335d938da6bSVille Syrjälä if (!drv) 3336d938da6bSVille Syrjälä return 0; 3337d938da6bSVille Syrjälä 3338d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3339d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3340d938da6bSVille Syrjälä 3341d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3342d938da6bSVille Syrjälä return state->exit_latency ? 3343d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3344d938da6bSVille Syrjälä } 3345d938da6bSVille Syrjälä 3346d938da6bSVille Syrjälä return 0; 3347d938da6bSVille Syrjälä } 3348d938da6bSVille Syrjälä 3349d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3350d938da6bSVille Syrjälä { 3351d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3352d938da6bSVille Syrjälä i945gm_vblank_work_func); 3353d938da6bSVille Syrjälä 3354d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3355d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3356d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3357d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3358d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3359d938da6bSVille Syrjälä } 3360d938da6bSVille Syrjälä 3361d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3362d938da6bSVille Syrjälä { 3363d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3364d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3365d938da6bSVille Syrjälä } 3366d938da6bSVille Syrjälä 3367b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 336891738a95SPaulo Zanoni { 33696e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 337091738a95SPaulo Zanoni return; 337191738a95SPaulo Zanoni 33723488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3373105b122eSPaulo Zanoni 33746e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3375105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3376622364b6SPaulo Zanoni } 3377105b122eSPaulo Zanoni 337891738a95SPaulo Zanoni /* 3379622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3380622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3381622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3382622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3383622364b6SPaulo Zanoni * 3384622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 338591738a95SPaulo Zanoni */ 3386622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3387622364b6SPaulo Zanoni { 3388fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3389622364b6SPaulo Zanoni 33906e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3391622364b6SPaulo Zanoni return; 3392622364b6SPaulo Zanoni 3393622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 339491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 339591738a95SPaulo Zanoni POSTING_READ(SDEIER); 339691738a95SPaulo Zanoni } 339791738a95SPaulo Zanoni 3398b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3399d18ea1b5SDaniel Vetter { 34003488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3401b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 34023488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3403d18ea1b5SDaniel Vetter } 3404d18ea1b5SDaniel Vetter 340570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 340670591a41SVille Syrjälä { 340771b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 340871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 340971b8b41dSVille Syrjälä else 341071b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 341171b8b41dSVille Syrjälä 3412ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 341370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 341470591a41SVille Syrjälä 341544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 341670591a41SVille Syrjälä 34173488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 34188bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 341970591a41SVille Syrjälä } 342070591a41SVille Syrjälä 34218bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34228bb61306SVille Syrjälä { 34238bb61306SVille Syrjälä u32 pipestat_mask; 34249ab981f2SVille Syrjälä u32 enable_mask; 34258bb61306SVille Syrjälä enum pipe pipe; 34268bb61306SVille Syrjälä 3427842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 34288bb61306SVille Syrjälä 34298bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 34308bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 34318bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 34328bb61306SVille Syrjälä 34339ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 34348bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3435ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3436ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3437ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3438ebf5f921SVille Syrjälä 34398bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3440ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3441ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 34426b7eafc1SVille Syrjälä 34438bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 34446b7eafc1SVille Syrjälä 34459ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 34468bb61306SVille Syrjälä 34473488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 34488bb61306SVille Syrjälä } 34498bb61306SVille Syrjälä 34508bb61306SVille Syrjälä /* drm_dma.h hooks 34518bb61306SVille Syrjälä */ 34528bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 34538bb61306SVille Syrjälä { 3454fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34558bb61306SVille Syrjälä 34563488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 3457cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 34588bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 34598bb61306SVille Syrjälä 3460fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3461fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3462fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3463fc340442SDaniel Vetter } 3464fc340442SDaniel Vetter 3465b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34668bb61306SVille Syrjälä 3467b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 34688bb61306SVille Syrjälä } 34698bb61306SVille Syrjälä 34706bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 34717e231dbeSJesse Barnes { 3472fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34737e231dbeSJesse Barnes 347434c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 347534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 347634c7b8a7SVille Syrjälä 3477b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34787e231dbeSJesse Barnes 3479ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34809918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 348170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3482ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34837e231dbeSJesse Barnes } 34847e231dbeSJesse Barnes 3485d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3486d6e3cca3SDaniel Vetter { 3487d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3488d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3489d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3490d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3491d6e3cca3SDaniel Vetter } 3492d6e3cca3SDaniel Vetter 3493823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3494abd58f01SBen Widawsky { 3495fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3496abd58f01SBen Widawsky int pipe; 3497abd58f01SBen Widawsky 349825286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3499abd58f01SBen Widawsky 3500d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3501abd58f01SBen Widawsky 3502e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3503e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3504e04f7eceSVille Syrjälä 3505055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3506f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3507813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3508f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3509abd58f01SBen Widawsky 35103488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 35113488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 35123488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3513abd58f01SBen Widawsky 35146e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3515b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3516abd58f01SBen Widawsky } 3517abd58f01SBen Widawsky 351851951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 351951951ae7SMika Kuoppala { 352051951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 352151951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 352251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 352351951ae7SMika Kuoppala 352451951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 352551951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 352651951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 352751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 352851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 352951951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3530d02b98b8SOscar Mateo 3531d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3532d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 353351951ae7SMika Kuoppala } 353451951ae7SMika Kuoppala 353551951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 353651951ae7SMika Kuoppala { 353751951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 353851951ae7SMika Kuoppala int pipe; 353951951ae7SMika Kuoppala 354025286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 354151951ae7SMika Kuoppala 354251951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 354351951ae7SMika Kuoppala 354451951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 354551951ae7SMika Kuoppala 354662819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 354762819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 354862819dfdSJosé Roberto de Souza 354951951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 355051951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 355151951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 355251951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 355351951ae7SMika Kuoppala 355451951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 355551951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3556121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3557df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 355851951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 355931604222SAnusha Srivatsa 356029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 356131604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 356251951ae7SMika Kuoppala } 356351951ae7SMika Kuoppala 35644c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3565001bd2cbSImre Deak u8 pipe_mask) 3566d49bdb0eSPaulo Zanoni { 3567a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 35686831f3e3SVille Syrjälä enum pipe pipe; 3569d49bdb0eSPaulo Zanoni 357013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 35719dfe2e3aSImre Deak 35729dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35739dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35749dfe2e3aSImre Deak return; 35759dfe2e3aSImre Deak } 35769dfe2e3aSImre Deak 35776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35786831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 35796831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 35806831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 35819dfe2e3aSImre Deak 358213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3583d49bdb0eSPaulo Zanoni } 3584d49bdb0eSPaulo Zanoni 3585aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3586001bd2cbSImre Deak u8 pipe_mask) 3587aae8ba84SVille Syrjälä { 35886831f3e3SVille Syrjälä enum pipe pipe; 35896831f3e3SVille Syrjälä 3590aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35919dfe2e3aSImre Deak 35929dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35939dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35949dfe2e3aSImre Deak return; 35959dfe2e3aSImre Deak } 35969dfe2e3aSImre Deak 35976831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35986831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 35999dfe2e3aSImre Deak 3600aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3601aae8ba84SVille Syrjälä 3602aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 360391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3604aae8ba84SVille Syrjälä } 3605aae8ba84SVille Syrjälä 36066bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 360743f328d7SVille Syrjälä { 3608fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 360943f328d7SVille Syrjälä 361043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 361143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 361243f328d7SVille Syrjälä 3613d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 361443f328d7SVille Syrjälä 36153488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 361643f328d7SVille Syrjälä 3617ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36189918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 361970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3620ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 362143f328d7SVille Syrjälä } 362243f328d7SVille Syrjälä 362391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 362487a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 362587a02106SVille Syrjälä { 362687a02106SVille Syrjälä struct intel_encoder *encoder; 362787a02106SVille Syrjälä u32 enabled_irqs = 0; 362887a02106SVille Syrjälä 362991c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 363087a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 363187a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 363287a02106SVille Syrjälä 363387a02106SVille Syrjälä return enabled_irqs; 363487a02106SVille Syrjälä } 363587a02106SVille Syrjälä 36361a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 36371a56b1a2SImre Deak { 36381a56b1a2SImre Deak u32 hotplug; 36391a56b1a2SImre Deak 36401a56b1a2SImre Deak /* 36411a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 36421a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 36431a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 36441a56b1a2SImre Deak */ 36451a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 36461a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 36471a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 36481a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 36491a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 36501a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 36511a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 36521a56b1a2SImre Deak /* 36531a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 36541a56b1a2SImre Deak * HPD must be enabled in both north and south. 36551a56b1a2SImre Deak */ 36561a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 36571a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 36581a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 36591a56b1a2SImre Deak } 36601a56b1a2SImre Deak 366191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 366282a28bcfSDaniel Vetter { 36631a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 366482a28bcfSDaniel Vetter 366591d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3666fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 366791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 366882a28bcfSDaniel Vetter } else { 3669fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 367091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 367182a28bcfSDaniel Vetter } 367282a28bcfSDaniel Vetter 3673fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 367482a28bcfSDaniel Vetter 36751a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36766dbf30ceSVille Syrjälä } 367726951cafSXiong Zhang 367831604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 367931604222SAnusha Srivatsa { 368031604222SAnusha Srivatsa u32 hotplug; 368131604222SAnusha Srivatsa 368231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 368331604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 368431604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 368531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 368631604222SAnusha Srivatsa 368731604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 368831604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 368931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 369031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 369131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 369231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 369331604222SAnusha Srivatsa } 369431604222SAnusha Srivatsa 369531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 369631604222SAnusha Srivatsa { 369731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 369831604222SAnusha Srivatsa 369931604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 370031604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 370131604222SAnusha Srivatsa 370231604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 370331604222SAnusha Srivatsa 370431604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 370531604222SAnusha Srivatsa } 370631604222SAnusha Srivatsa 3707121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3708121e758eSDhinakaran Pandiyan { 3709121e758eSDhinakaran Pandiyan u32 hotplug; 3710121e758eSDhinakaran Pandiyan 3711121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3712121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3713121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3714121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3715121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3716121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3717b796b971SDhinakaran Pandiyan 3718b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3719b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3720b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3721b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3722b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3723b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3724121e758eSDhinakaran Pandiyan } 3725121e758eSDhinakaran Pandiyan 3726121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3727121e758eSDhinakaran Pandiyan { 3728121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3729121e758eSDhinakaran Pandiyan u32 val; 3730121e758eSDhinakaran Pandiyan 3731b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3732b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3733121e758eSDhinakaran Pandiyan 3734121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3735121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3736121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3737121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3738121e758eSDhinakaran Pandiyan 3739121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 374031604222SAnusha Srivatsa 374129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 374231604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3743121e758eSDhinakaran Pandiyan } 3744121e758eSDhinakaran Pandiyan 37452a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 37462a57d9ccSImre Deak { 37473b92e263SRodrigo Vivi u32 val, hotplug; 37483b92e263SRodrigo Vivi 37493b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 37503b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 37513b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 37523b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 37533b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 37543b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 37553b92e263SRodrigo Vivi } 37562a57d9ccSImre Deak 37572a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 37582a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37592a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 37602a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 37612a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 37622a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 37632a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37642a57d9ccSImre Deak 37652a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 37662a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 37672a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 37682a57d9ccSImre Deak } 37692a57d9ccSImre Deak 377091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 37716dbf30ceSVille Syrjälä { 37722a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 37736dbf30ceSVille Syrjälä 37746dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 377591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 37766dbf30ceSVille Syrjälä 37776dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 37786dbf30ceSVille Syrjälä 37792a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 378026951cafSXiong Zhang } 37817fe0b973SKeith Packard 37821a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 37831a56b1a2SImre Deak { 37841a56b1a2SImre Deak u32 hotplug; 37851a56b1a2SImre Deak 37861a56b1a2SImre Deak /* 37871a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 37881a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 37891a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 37901a56b1a2SImre Deak */ 37911a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 37921a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 37931a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 37941a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 37951a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 37961a56b1a2SImre Deak } 37971a56b1a2SImre Deak 379891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3799e4ce95aaSVille Syrjälä { 38001a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3801e4ce95aaSVille Syrjälä 380291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38033a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 380491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38053a3b3c7dSVille Syrjälä 38063a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 380791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 380823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 380991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38103a3b3c7dSVille Syrjälä 38113a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 381223bb4cb5SVille Syrjälä } else { 3813e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 381491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3815e4ce95aaSVille Syrjälä 3816e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38173a3b3c7dSVille Syrjälä } 3818e4ce95aaSVille Syrjälä 38191a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3820e4ce95aaSVille Syrjälä 382191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3822e4ce95aaSVille Syrjälä } 3823e4ce95aaSVille Syrjälä 38242a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 38252a57d9ccSImre Deak u32 enabled_irqs) 3826e0a20ad7SShashank Sharma { 38272a57d9ccSImre Deak u32 hotplug; 3828e0a20ad7SShashank Sharma 3829a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 38302a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38312a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38322a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3833d252bf68SShubhangi Shrivastava 3834d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3835d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3836d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3837d252bf68SShubhangi Shrivastava 3838d252bf68SShubhangi Shrivastava /* 3839d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3840d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3841d252bf68SShubhangi Shrivastava */ 3842d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3843d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3844d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3845d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3846d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3847d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3848d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3849d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3850d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3851d252bf68SShubhangi Shrivastava 3852a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3853e0a20ad7SShashank Sharma } 3854e0a20ad7SShashank Sharma 38552a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38562a57d9ccSImre Deak { 38572a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 38582a57d9ccSImre Deak } 38592a57d9ccSImre Deak 38602a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38612a57d9ccSImre Deak { 38622a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38632a57d9ccSImre Deak 38642a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 38652a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 38662a57d9ccSImre Deak 38672a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 38682a57d9ccSImre Deak 38692a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 38702a57d9ccSImre Deak } 38712a57d9ccSImre Deak 3872d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3873d46da437SPaulo Zanoni { 3874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 387582a28bcfSDaniel Vetter u32 mask; 3876d46da437SPaulo Zanoni 38776e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3878692a04cfSDaniel Vetter return; 3879692a04cfSDaniel Vetter 38806e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 38815c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 38824ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 38835c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 38844ebc6509SDhinakaran Pandiyan else 38854ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 38868664281bSPaulo Zanoni 38873488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3888d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 38892a57d9ccSImre Deak 38902a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 38912a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 38921a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 38932a57d9ccSImre Deak else 38942a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3895d46da437SPaulo Zanoni } 3896d46da437SPaulo Zanoni 38970a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 38980a9a8c91SDaniel Vetter { 3899fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39000a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39010a9a8c91SDaniel Vetter 39020a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39030a9a8c91SDaniel Vetter 39040a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39053c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39060a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3907772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3908772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39090a9a8c91SDaniel Vetter } 39100a9a8c91SDaniel Vetter 39110a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3912cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3913f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39140a9a8c91SDaniel Vetter } else { 39150a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39160a9a8c91SDaniel Vetter } 39170a9a8c91SDaniel Vetter 39183488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 39190a9a8c91SDaniel Vetter 3920b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 392178e68d36SImre Deak /* 392278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 392378e68d36SImre Deak * itself is enabled/disabled. 392478e68d36SImre Deak */ 39258a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 39260a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3927f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3928f4e9af4fSAkash Goel } 39290a9a8c91SDaniel Vetter 3930f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 39313488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 39320a9a8c91SDaniel Vetter } 39330a9a8c91SDaniel Vetter } 39340a9a8c91SDaniel Vetter 3935f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3936036a4a7dSZhenyu Wang { 3937fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39388e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 39398e76f8dcSPaulo Zanoni 3940b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 39418e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3942842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 39438e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 394423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 394523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 39468e76f8dcSPaulo Zanoni } else { 39478e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3948842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3949842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3950e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3951e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3952e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 39538e76f8dcSPaulo Zanoni } 3954036a4a7dSZhenyu Wang 3955fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3956fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 39571aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 3958fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3959fc340442SDaniel Vetter } 3960fc340442SDaniel Vetter 39611ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3962036a4a7dSZhenyu Wang 3963622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3964622364b6SPaulo Zanoni 39653488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3966036a4a7dSZhenyu Wang 39670a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3968036a4a7dSZhenyu Wang 39691a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 39701a56b1a2SImre Deak 3971d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 39727fe0b973SKeith Packard 397350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 39746005ce42SDaniel Vetter /* Enable PCU event interrupts 39756005ce42SDaniel Vetter * 39766005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 39774bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 39784bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3979d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3980fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3981d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3982f97108d1SJesse Barnes } 3983f97108d1SJesse Barnes 3984036a4a7dSZhenyu Wang return 0; 3985036a4a7dSZhenyu Wang } 3986036a4a7dSZhenyu Wang 3987f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3988f8b79e58SImre Deak { 398967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3990f8b79e58SImre Deak 3991f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3992f8b79e58SImre Deak return; 3993f8b79e58SImre Deak 3994f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3995f8b79e58SImre Deak 3996d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3997d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3998ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3999f8b79e58SImre Deak } 4000d6c69803SVille Syrjälä } 4001f8b79e58SImre Deak 4002f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4003f8b79e58SImre Deak { 400467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4005f8b79e58SImre Deak 4006f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4007f8b79e58SImre Deak return; 4008f8b79e58SImre Deak 4009f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4010f8b79e58SImre Deak 4011950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4012ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4013f8b79e58SImre Deak } 4014f8b79e58SImre Deak 40150e6c9a9eSVille Syrjälä 40160e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 40170e6c9a9eSVille Syrjälä { 4018fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40190e6c9a9eSVille Syrjälä 40200a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 40217e231dbeSJesse Barnes 4022ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40239918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4024ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4025ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4026ad22d106SVille Syrjälä 40277e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 402834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 402920afbda2SDaniel Vetter 403020afbda2SDaniel Vetter return 0; 403120afbda2SDaniel Vetter } 403220afbda2SDaniel Vetter 4033abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4034abd58f01SBen Widawsky { 4035abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4036a9c287c9SJani Nikula u32 gt_interrupts[] = { 40378a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 403873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 403973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 40408a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 40418a68d464SChris Wilson 40428a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 40438a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4044abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 40458a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 40468a68d464SChris Wilson 4047abd58f01SBen Widawsky 0, 40488a68d464SChris Wilson 40498a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 40508a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4051abd58f01SBen Widawsky }; 4052abd58f01SBen Widawsky 4053f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4054f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 40559a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 40569a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 405778e68d36SImre Deak /* 405878e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 405926705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 406078e68d36SImre Deak */ 4061f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 40629a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4063abd58f01SBen Widawsky } 4064abd58f01SBen Widawsky 4065abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4066abd58f01SBen Widawsky { 4067a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4068a9c287c9SJani Nikula u32 de_pipe_enables; 40693a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 40703a3b3c7dSVille Syrjälä u32 de_port_enables; 4071df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 40723a3b3c7dSVille Syrjälä enum pipe pipe; 4073770de83dSDamien Lespiau 4074df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4075df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4076df0d28c1SDhinakaran Pandiyan 4077bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4078842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 40793a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 408088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4081cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 40823a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 40833a3b3c7dSVille Syrjälä } else { 4084842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 40853a3b3c7dSVille Syrjälä } 4086770de83dSDamien Lespiau 4087bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4088bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4089bb187e93SJames Ausmus 40909bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4091a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4092a324fcacSRodrigo Vivi 4093770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4094770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4095770de83dSDamien Lespiau 40963a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4097cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4098a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4099a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41003a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41013a3b3c7dSVille Syrjälä 4102e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 410354fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4104e04f7eceSVille Syrjälä 41050a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41060a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4107abd58f01SBen Widawsky 4108f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4109813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4110813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4111813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 411235079899SPaulo Zanoni de_pipe_enables); 41130a195c02SMika Kahola } 4114abd58f01SBen Widawsky 41153488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 41163488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 41172a57d9ccSImre Deak 4118121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4119121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4120b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4121b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4122121e758eSDhinakaran Pandiyan 4123121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4124121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4125121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 41262a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4127121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 41281a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4129abd58f01SBen Widawsky } 4130121e758eSDhinakaran Pandiyan } 4131abd58f01SBen Widawsky 4132abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4133abd58f01SBen Widawsky { 4134fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4135abd58f01SBen Widawsky 41366e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4137622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4138622364b6SPaulo Zanoni 4139abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4140abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4141abd58f01SBen Widawsky 41426e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4143abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4144abd58f01SBen Widawsky 414525286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4146abd58f01SBen Widawsky 4147abd58f01SBen Widawsky return 0; 4148abd58f01SBen Widawsky } 4149abd58f01SBen Widawsky 415051951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 415151951ae7SMika Kuoppala { 415251951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 415351951ae7SMika Kuoppala 415451951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 415551951ae7SMika Kuoppala 415651951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 415751951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 415851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 415951951ae7SMika Kuoppala 416051951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 416151951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 416251951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 416351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 416451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 416551951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 416651951ae7SMika Kuoppala 4167d02b98b8SOscar Mateo /* 4168d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4169d02b98b8SOscar Mateo * is enabled/disabled. 4170d02b98b8SOscar Mateo */ 4171d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4172d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4173d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4174d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 417551951ae7SMika Kuoppala } 417651951ae7SMika Kuoppala 417731604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 417831604222SAnusha Srivatsa { 417931604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 418031604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 418131604222SAnusha Srivatsa 418231604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 418331604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 418431604222SAnusha Srivatsa POSTING_READ(SDEIER); 418531604222SAnusha Srivatsa 418631604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 418731604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 418831604222SAnusha Srivatsa 418931604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 419031604222SAnusha Srivatsa } 419131604222SAnusha Srivatsa 419251951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 419351951ae7SMika Kuoppala { 419451951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4195df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 419651951ae7SMika Kuoppala 419729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 419831604222SAnusha Srivatsa icp_irq_postinstall(dev); 419931604222SAnusha Srivatsa 420051951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 420151951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 420251951ae7SMika Kuoppala 4203df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4204df0d28c1SDhinakaran Pandiyan 420551951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 420651951ae7SMika Kuoppala 420725286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4208c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 420951951ae7SMika Kuoppala 421051951ae7SMika Kuoppala return 0; 421151951ae7SMika Kuoppala } 421251951ae7SMika Kuoppala 421343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 421443f328d7SVille Syrjälä { 4215fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 421643f328d7SVille Syrjälä 421743f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 421843f328d7SVille Syrjälä 4219ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 42209918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4221ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4222ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4223ad22d106SVille Syrjälä 4224e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 422543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 422643f328d7SVille Syrjälä 422743f328d7SVille Syrjälä return 0; 422843f328d7SVille Syrjälä } 422943f328d7SVille Syrjälä 42306bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4231c2798b19SChris Wilson { 4232fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4233c2798b19SChris Wilson 423444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 423544d9241eSVille Syrjälä 4236e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4237c2798b19SChris Wilson } 4238c2798b19SChris Wilson 4239c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4240c2798b19SChris Wilson { 4241fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4242e9e9848aSVille Syrjälä u16 enable_mask; 4243c2798b19SChris Wilson 4244045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4245045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4246c2798b19SChris Wilson 4247c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4248c2798b19SChris Wilson dev_priv->irq_mask = 4249c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 425016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4252c2798b19SChris Wilson 4253e9e9848aSVille Syrjälä enable_mask = 4254c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4255c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4257e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4258e9e9848aSVille Syrjälä 42592918c3caSPaulo Zanoni GEN2_IRQ_INIT(dev_priv->irq_mask, enable_mask); 4260c2798b19SChris Wilson 4261379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4262379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4263d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4264755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4265755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4266d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4267379ef82dSDaniel Vetter 4268c2798b19SChris Wilson return 0; 4269c2798b19SChris Wilson } 4270c2798b19SChris Wilson 427178c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 427278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 427378c357ddSVille Syrjälä { 427478c357ddSVille Syrjälä u16 emr; 427578c357ddSVille Syrjälä 427678c357ddSVille Syrjälä *eir = I915_READ16(EIR); 427778c357ddSVille Syrjälä 427878c357ddSVille Syrjälä if (*eir) 427978c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 428078c357ddSVille Syrjälä 428178c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 428278c357ddSVille Syrjälä if (*eir_stuck == 0) 428378c357ddSVille Syrjälä return; 428478c357ddSVille Syrjälä 428578c357ddSVille Syrjälä /* 428678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 428778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 428878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 428978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 429078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 429178c357ddSVille Syrjälä * cleared except by handling the underlying error 429278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 429378c357ddSVille Syrjälä * remains set. 429478c357ddSVille Syrjälä */ 429578c357ddSVille Syrjälä emr = I915_READ16(EMR); 429678c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 429778c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 429878c357ddSVille Syrjälä } 429978c357ddSVille Syrjälä 430078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 430178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 430278c357ddSVille Syrjälä { 430378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 430478c357ddSVille Syrjälä 430578c357ddSVille Syrjälä if (eir_stuck) 430678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 430778c357ddSVille Syrjälä } 430878c357ddSVille Syrjälä 430978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 431078c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 431178c357ddSVille Syrjälä { 431278c357ddSVille Syrjälä u32 emr; 431378c357ddSVille Syrjälä 431478c357ddSVille Syrjälä *eir = I915_READ(EIR); 431578c357ddSVille Syrjälä 431678c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 431778c357ddSVille Syrjälä 431878c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 431978c357ddSVille Syrjälä if (*eir_stuck == 0) 432078c357ddSVille Syrjälä return; 432178c357ddSVille Syrjälä 432278c357ddSVille Syrjälä /* 432378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 432478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 432578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 432678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 432778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 432878c357ddSVille Syrjälä * cleared except by handling the underlying error 432978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 433078c357ddSVille Syrjälä * remains set. 433178c357ddSVille Syrjälä */ 433278c357ddSVille Syrjälä emr = I915_READ(EMR); 433378c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 433478c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 433578c357ddSVille Syrjälä } 433678c357ddSVille Syrjälä 433778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 433878c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 433978c357ddSVille Syrjälä { 434078c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 434178c357ddSVille Syrjälä 434278c357ddSVille Syrjälä if (eir_stuck) 434378c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 434478c357ddSVille Syrjälä } 434578c357ddSVille Syrjälä 4346ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4347c2798b19SChris Wilson { 434845a83f84SDaniel Vetter struct drm_device *dev = arg; 4349fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4350af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4351c2798b19SChris Wilson 43522dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43532dd2a883SImre Deak return IRQ_NONE; 43542dd2a883SImre Deak 43551f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43561f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43571f814dacSImre Deak 4358af722d28SVille Syrjälä do { 4359af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 436078c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4361af722d28SVille Syrjälä u16 iir; 4362af722d28SVille Syrjälä 4363*9d9523d8SPaulo Zanoni iir = I915_READ16(GEN2_IIR); 4364c2798b19SChris Wilson if (iir == 0) 4365af722d28SVille Syrjälä break; 4366c2798b19SChris Wilson 4367af722d28SVille Syrjälä ret = IRQ_HANDLED; 4368c2798b19SChris Wilson 4369eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4370eb64343cSVille Syrjälä * signalled in iir */ 4371eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4372c2798b19SChris Wilson 437378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 437478c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 437578c357ddSVille Syrjälä 4376*9d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, iir); 4377c2798b19SChris Wilson 4378c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 43798a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4380c2798b19SChris Wilson 438178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 438278c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4383af722d28SVille Syrjälä 4384eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4385af722d28SVille Syrjälä } while (0); 4386c2798b19SChris Wilson 43871f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43881f814dacSImre Deak 43891f814dacSImre Deak return ret; 4390c2798b19SChris Wilson } 4391c2798b19SChris Wilson 43926bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4393a266c7d5SChris Wilson { 4394fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4395a266c7d5SChris Wilson 439656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 43970706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4398a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4399a266c7d5SChris Wilson } 4400a266c7d5SChris Wilson 440144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 440244d9241eSVille Syrjälä 4403*9d9523d8SPaulo Zanoni GEN3_IRQ_RESET(GEN2_); 4404a266c7d5SChris Wilson } 4405a266c7d5SChris Wilson 4406a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4407a266c7d5SChris Wilson { 4408fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 440938bde180SChris Wilson u32 enable_mask; 4410a266c7d5SChris Wilson 4411045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4412045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 441338bde180SChris Wilson 441438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 441538bde180SChris Wilson dev_priv->irq_mask = 441638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 441738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 441816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 441916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 442038bde180SChris Wilson 442138bde180SChris Wilson enable_mask = 442238bde180SChris Wilson I915_ASLE_INTERRUPT | 442338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 442438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 442516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 442638bde180SChris Wilson I915_USER_INTERRUPT; 442738bde180SChris Wilson 442856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4429a266c7d5SChris Wilson /* Enable in IER... */ 4430a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4431a266c7d5SChris Wilson /* and unmask in IMR */ 4432a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4433a266c7d5SChris Wilson } 4434a266c7d5SChris Wilson 4435*9d9523d8SPaulo Zanoni GEN3_IRQ_INIT(GEN2_, dev_priv->irq_mask, enable_mask); 4436a266c7d5SChris Wilson 4437379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4438379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4439d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4440755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4441755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4442d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4443379ef82dSDaniel Vetter 4444c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4445c30bb1fdSVille Syrjälä 444620afbda2SDaniel Vetter return 0; 444720afbda2SDaniel Vetter } 444820afbda2SDaniel Vetter 4449ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4450a266c7d5SChris Wilson { 445145a83f84SDaniel Vetter struct drm_device *dev = arg; 4452fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4453af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4454a266c7d5SChris Wilson 44552dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44562dd2a883SImre Deak return IRQ_NONE; 44572dd2a883SImre Deak 44581f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44591f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44601f814dacSImre Deak 446138bde180SChris Wilson do { 4462eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 446378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4464af722d28SVille Syrjälä u32 hotplug_status = 0; 4465af722d28SVille Syrjälä u32 iir; 4466a266c7d5SChris Wilson 4467*9d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4468af722d28SVille Syrjälä if (iir == 0) 4469af722d28SVille Syrjälä break; 4470af722d28SVille Syrjälä 4471af722d28SVille Syrjälä ret = IRQ_HANDLED; 4472af722d28SVille Syrjälä 4473af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4474af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4475af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4476a266c7d5SChris Wilson 4477eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4478eb64343cSVille Syrjälä * signalled in iir */ 4479eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4480a266c7d5SChris Wilson 448178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 448278c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 448378c357ddSVille Syrjälä 4484*9d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4485a266c7d5SChris Wilson 4486a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44878a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4488a266c7d5SChris Wilson 448978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 449078c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4491a266c7d5SChris Wilson 4492af722d28SVille Syrjälä if (hotplug_status) 4493af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4494af722d28SVille Syrjälä 4495af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4496af722d28SVille Syrjälä } while (0); 4497a266c7d5SChris Wilson 44981f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44991f814dacSImre Deak 4500a266c7d5SChris Wilson return ret; 4501a266c7d5SChris Wilson } 4502a266c7d5SChris Wilson 45036bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4504a266c7d5SChris Wilson { 4505fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4506a266c7d5SChris Wilson 45070706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4508a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4509a266c7d5SChris Wilson 451044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 451144d9241eSVille Syrjälä 4512*9d9523d8SPaulo Zanoni GEN3_IRQ_RESET(GEN2_); 4513a266c7d5SChris Wilson } 4514a266c7d5SChris Wilson 4515a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4516a266c7d5SChris Wilson { 4517fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4518bbba0a97SChris Wilson u32 enable_mask; 4519a266c7d5SChris Wilson u32 error_mask; 4520a266c7d5SChris Wilson 4521045cebd2SVille Syrjälä /* 4522045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4523045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4524045cebd2SVille Syrjälä */ 4525045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4526045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4527045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4528045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4529045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4530045cebd2SVille Syrjälä } else { 4531045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4532045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4533045cebd2SVille Syrjälä } 4534045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4535045cebd2SVille Syrjälä 4536a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4537c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4538c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4539adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4540bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4541bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 454278c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4543bbba0a97SChris Wilson 4544c30bb1fdSVille Syrjälä enable_mask = 4545c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4546c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4547c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4548c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 454978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4550c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4551bbba0a97SChris Wilson 455291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4553bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4554a266c7d5SChris Wilson 4555*9d9523d8SPaulo Zanoni GEN3_IRQ_INIT(GEN2_, dev_priv->irq_mask, enable_mask); 4556c30bb1fdSVille Syrjälä 4557b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4558b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4559d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4560755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4561755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4562755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4563d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4564a266c7d5SChris Wilson 456591d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 456620afbda2SDaniel Vetter 456720afbda2SDaniel Vetter return 0; 456820afbda2SDaniel Vetter } 456920afbda2SDaniel Vetter 457091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 457120afbda2SDaniel Vetter { 457220afbda2SDaniel Vetter u32 hotplug_en; 457320afbda2SDaniel Vetter 457467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4575b5ea2d56SDaniel Vetter 4576adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4577e5868a31SEgbert Eich /* enable bits are the same for all generations */ 457891d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4579a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4580a266c7d5SChris Wilson to generate a spurious hotplug event about three 4581a266c7d5SChris Wilson seconds later. So just do it once. 4582a266c7d5SChris Wilson */ 458391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4584a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4585a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4586a266c7d5SChris Wilson 4587a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 45880706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4589f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4590f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4591f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 45920706f17cSEgbert Eich hotplug_en); 4593a266c7d5SChris Wilson } 4594a266c7d5SChris Wilson 4595ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4596a266c7d5SChris Wilson { 459745a83f84SDaniel Vetter struct drm_device *dev = arg; 4598fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4599af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4600a266c7d5SChris Wilson 46012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46022dd2a883SImre Deak return IRQ_NONE; 46032dd2a883SImre Deak 46041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46051f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46061f814dacSImre Deak 4607af722d28SVille Syrjälä do { 4608eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 460978c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4610af722d28SVille Syrjälä u32 hotplug_status = 0; 4611af722d28SVille Syrjälä u32 iir; 46122c8ba29fSChris Wilson 4613*9d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4614af722d28SVille Syrjälä if (iir == 0) 4615af722d28SVille Syrjälä break; 4616af722d28SVille Syrjälä 4617af722d28SVille Syrjälä ret = IRQ_HANDLED; 4618af722d28SVille Syrjälä 4619af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4620af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4621a266c7d5SChris Wilson 4622eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4623eb64343cSVille Syrjälä * signalled in iir */ 4624eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4625a266c7d5SChris Wilson 462678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 462778c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 462878c357ddSVille Syrjälä 4629*9d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4630a266c7d5SChris Wilson 4631a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46328a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4633af722d28SVille Syrjälä 4634a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 46358a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4636a266c7d5SChris Wilson 463778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 463878c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4639515ac2bbSDaniel Vetter 4640af722d28SVille Syrjälä if (hotplug_status) 4641af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4642af722d28SVille Syrjälä 4643af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4644af722d28SVille Syrjälä } while (0); 4645a266c7d5SChris Wilson 46461f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46471f814dacSImre Deak 4648a266c7d5SChris Wilson return ret; 4649a266c7d5SChris Wilson } 4650a266c7d5SChris Wilson 4651fca52a55SDaniel Vetter /** 4652fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4653fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4654fca52a55SDaniel Vetter * 4655fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4656fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4657fca52a55SDaniel Vetter */ 4658b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4659f71d4af4SJesse Barnes { 466091c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4661562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4662cefcff8fSJoonas Lahtinen int i; 46638b2e326dSChris Wilson 4664d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4665d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4666d938da6bSVille Syrjälä 466777913b39SJani Nikula intel_hpd_init_work(dev_priv); 466877913b39SJani Nikula 4669562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4670cefcff8fSJoonas Lahtinen 4671a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4672cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4673cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 46748b2e326dSChris Wilson 46754805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 467626705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 467726705e20SSagar Arun Kamble 4678a6706b45SDeepak S /* Let's track the enabled rps events */ 4679666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 46806c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4681e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 468231685c25SDeepak S else 46834668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 46844668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 46854668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4686a6706b45SDeepak S 4687917dc6b5SMika Kuoppala /* We share the register with other engine */ 4688917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4689917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4690917dc6b5SMika Kuoppala 4691562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 46921800ad25SSagar Arun Kamble 46931800ad25SSagar Arun Kamble /* 4694acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 46951800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 46961800ad25SSagar Arun Kamble * 46971800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 46981800ad25SSagar Arun Kamble */ 4699bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4700562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47011800ad25SSagar Arun Kamble 4702bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4703562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47041800ad25SSagar Arun Kamble 470532db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4706fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 470732db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4708391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4709f71d4af4SJesse Barnes 471021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 471121da2700SVille Syrjälä 4712262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4713262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4714262fd485SChris Wilson * special care to avoid writing any of the display block registers 4715262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4716262fd485SChris Wilson * in this case to the runtime pm. 4717262fd485SChris Wilson */ 4718262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4719262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4720262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4721262fd485SChris Wilson 4722317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 47239a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 47249a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 47259a64c650SLyude Paul * sideband messaging with MST. 47269a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 47279a64c650SLyude Paul * short pulses, as seen on some G4x systems. 47289a64c650SLyude Paul */ 47299a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4730317eaa95SLyude 47311bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4732f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4733f71d4af4SJesse Barnes 4734b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 473543f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 47366bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 473743f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 47386bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 473986e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 474086e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 474143f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4742b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 47437e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47446bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 47457e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47466bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 474786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 474886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4749fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 475051951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 475151951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 475251951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 475351951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 475451951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 475551951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 475651951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4757121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4758bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4759abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4760723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4761abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 47626bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4763abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4764abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4765cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4766e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4767c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 47686dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 47696dbf30ceSVille Syrjälä else 47703a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 47716e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4772f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4773723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4774f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 47756bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4776f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4777f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4778e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4779f71d4af4SJesse Barnes } else { 4780cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 47816bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4782c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4783c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 47846bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 478586e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 478686e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4787d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4788d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4789d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4790d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4791d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4792d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4793d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4794cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 47956bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4796a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 47976bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4798a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 479986e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 480086e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4801c2798b19SChris Wilson } else { 48026bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4803a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48046bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4805a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 480686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 480786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4808c2798b19SChris Wilson } 4809778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4810778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4811f71d4af4SJesse Barnes } 4812f71d4af4SJesse Barnes } 481320afbda2SDaniel Vetter 4814fca52a55SDaniel Vetter /** 4815cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4816cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4817cefcff8fSJoonas Lahtinen * 4818cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4819cefcff8fSJoonas Lahtinen */ 4820cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4821cefcff8fSJoonas Lahtinen { 4822cefcff8fSJoonas Lahtinen int i; 4823cefcff8fSJoonas Lahtinen 4824d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4825d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4826d938da6bSVille Syrjälä 4827cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4828cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4829cefcff8fSJoonas Lahtinen } 4830cefcff8fSJoonas Lahtinen 4831cefcff8fSJoonas Lahtinen /** 4832fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4833fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4834fca52a55SDaniel Vetter * 4835fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4836fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4837fca52a55SDaniel Vetter * 4838fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4839fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4840fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4841fca52a55SDaniel Vetter */ 48422aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 48432aeb7d3aSDaniel Vetter { 48442aeb7d3aSDaniel Vetter /* 48452aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 48462aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 48472aeb7d3aSDaniel Vetter * special cases in our ordering checks. 48482aeb7d3aSDaniel Vetter */ 4849ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 48502aeb7d3aSDaniel Vetter 485191c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 48522aeb7d3aSDaniel Vetter } 48532aeb7d3aSDaniel Vetter 4854fca52a55SDaniel Vetter /** 4855fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4856fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4857fca52a55SDaniel Vetter * 4858fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4859fca52a55SDaniel Vetter * resources acquired in the init functions. 4860fca52a55SDaniel Vetter */ 48612aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 48622aeb7d3aSDaniel Vetter { 486391c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 48642aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4865ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 48662aeb7d3aSDaniel Vetter } 48672aeb7d3aSDaniel Vetter 4868fca52a55SDaniel Vetter /** 4869fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4870fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4871fca52a55SDaniel Vetter * 4872fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4873fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4874fca52a55SDaniel Vetter */ 4875b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4876c67a470bSPaulo Zanoni { 487791c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4878ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 487991c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4880c67a470bSPaulo Zanoni } 4881c67a470bSPaulo Zanoni 4882fca52a55SDaniel Vetter /** 4883fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4884fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4885fca52a55SDaniel Vetter * 4886fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4887fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4888fca52a55SDaniel Vetter */ 4889b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4890c67a470bSPaulo Zanoni { 4891ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 489291c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 489391c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4894c67a470bSPaulo Zanoni } 4895