1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 827203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 907203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 987203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1077203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1167203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1257203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1297f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 130e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 1317203d49cSVille Syrjälä [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC, 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 135da51e4baSVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1), 136da51e4baSVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2), 137da51e4baSVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3), 138da51e4baSVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4), 139da51e4baSVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5), 140da51e4baSVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6), 14148ef15d3SJosé Roberto de Souza }; 14248ef15d3SJosé Roberto de Souza 14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 144b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 145b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 146b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 147da51e4baSVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 148da51e4baSVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 149da51e4baSVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 150da51e4baSVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 151da51e4baSVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 152da51e4baSVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 15352dfdba0SLucas De Marchi }; 15452dfdba0SLucas De Marchi 1550398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1560398993bSVille Syrjälä { 1570398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1580398993bSVille Syrjälä 1590398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1600398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1610398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1620398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1630398993bSVille Syrjälä else 1640398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1650398993bSVille Syrjälä return; 1660398993bSVille Syrjälä } 1670398993bSVille Syrjälä 168da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1690398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1700398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1710398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1720398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1730398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1740398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1750398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1760398993bSVille Syrjälä else 1770398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1780398993bSVille Syrjälä 1790398993bSVille Syrjälä if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)) 1800398993bSVille Syrjälä return; 1810398993bSVille Syrjälä 182da51e4baSVille Syrjälä if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 183da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1840398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1850398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1860398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1870398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 1880398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 1890398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 1900398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 1910398993bSVille Syrjälä else 1920398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 1930398993bSVille Syrjälä } 1940398993bSVille Syrjälä 195aca9310aSAnshuman Gupta static void 196aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 197aca9310aSAnshuman Gupta { 198aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 199aca9310aSAnshuman Gupta 200aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 201aca9310aSAnshuman Gupta } 202aca9310aSAnshuman Gupta 203cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 20468eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 20568eb49b1SPaulo Zanoni { 20665f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 20765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 20868eb49b1SPaulo Zanoni 20965f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 21068eb49b1SPaulo Zanoni 2115c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 21265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 21365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 21465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 21565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 21668eb49b1SPaulo Zanoni } 2175c502442SPaulo Zanoni 218cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 21968eb49b1SPaulo Zanoni { 22065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 22165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 222a9d356a6SPaulo Zanoni 22365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 22468eb49b1SPaulo Zanoni 22568eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 22865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23068eb49b1SPaulo Zanoni } 23168eb49b1SPaulo Zanoni 232337ba017SPaulo Zanoni /* 233337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 234337ba017SPaulo Zanoni */ 23565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 236b51a2842SVille Syrjälä { 23765f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 238b51a2842SVille Syrjälä 239b51a2842SVille Syrjälä if (val == 0) 240b51a2842SVille Syrjälä return; 241b51a2842SVille Syrjälä 242a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 243a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 244f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 24565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 24665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 24765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 24865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 249b51a2842SVille Syrjälä } 250337ba017SPaulo Zanoni 25165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 252e9e9848aSVille Syrjälä { 25365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 254e9e9848aSVille Syrjälä 255e9e9848aSVille Syrjälä if (val == 0) 256e9e9848aSVille Syrjälä return; 257e9e9848aSVille Syrjälä 258a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 259a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2609d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 265e9e9848aSVille Syrjälä } 266e9e9848aSVille Syrjälä 267cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 26868eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 26968eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 27068eb49b1SPaulo Zanoni i915_reg_t iir) 27168eb49b1SPaulo Zanoni { 27265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 27335079899SPaulo Zanoni 27465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 27565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 27665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 27768eb49b1SPaulo Zanoni } 27835079899SPaulo Zanoni 279cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2802918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 28168eb49b1SPaulo Zanoni { 28265f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 28368eb49b1SPaulo Zanoni 28465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 28565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 28665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 28768eb49b1SPaulo Zanoni } 28868eb49b1SPaulo Zanoni 2890706f17cSEgbert Eich /* For display hotplug interrupt */ 2900706f17cSEgbert Eich static inline void 2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 292a9c287c9SJani Nikula u32 mask, 293a9c287c9SJani Nikula u32 bits) 2940706f17cSEgbert Eich { 295a9c287c9SJani Nikula u32 val; 2960706f17cSEgbert Eich 29767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 29848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2990706f17cSEgbert Eich 3000706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3010706f17cSEgbert Eich val &= ~mask; 3020706f17cSEgbert Eich val |= bits; 3030706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3040706f17cSEgbert Eich } 3050706f17cSEgbert Eich 3060706f17cSEgbert Eich /** 3070706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3080706f17cSEgbert Eich * @dev_priv: driver private 3090706f17cSEgbert Eich * @mask: bits to update 3100706f17cSEgbert Eich * @bits: bits to enable 3110706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3120706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3130706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3140706f17cSEgbert Eich * function is usually not called from a context where the lock is 3150706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3160706f17cSEgbert Eich * version is also available. 3170706f17cSEgbert Eich */ 3180706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 319a9c287c9SJani Nikula u32 mask, 320a9c287c9SJani Nikula u32 bits) 3210706f17cSEgbert Eich { 3220706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3230706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3240706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3250706f17cSEgbert Eich } 3260706f17cSEgbert Eich 327d9dc34f1SVille Syrjälä /** 328d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 329d9dc34f1SVille Syrjälä * @dev_priv: driver private 330d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 331d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 332d9dc34f1SVille Syrjälä */ 333fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 334a9c287c9SJani Nikula u32 interrupt_mask, 335a9c287c9SJani Nikula u32 enabled_irq_mask) 336036a4a7dSZhenyu Wang { 337a9c287c9SJani Nikula u32 new_val; 338d9dc34f1SVille Syrjälä 33967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3404bc9d430SDaniel Vetter 34148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 342d9dc34f1SVille Syrjälä 34348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 344c67a470bSPaulo Zanoni return; 345c67a470bSPaulo Zanoni 346d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 347d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 348d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 349d9dc34f1SVille Syrjälä 350d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 351d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3521ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3533143a2bfSChris Wilson POSTING_READ(DEIMR); 354036a4a7dSZhenyu Wang } 355036a4a7dSZhenyu Wang } 356036a4a7dSZhenyu Wang 3570961021aSBen Widawsky /** 3583a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3593a3b3c7dSVille Syrjälä * @dev_priv: driver private 3603a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3613a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3623a3b3c7dSVille Syrjälä */ 3633a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 364a9c287c9SJani Nikula u32 interrupt_mask, 365a9c287c9SJani Nikula u32 enabled_irq_mask) 3663a3b3c7dSVille Syrjälä { 367a9c287c9SJani Nikula u32 new_val; 368a9c287c9SJani Nikula u32 old_val; 3693a3b3c7dSVille Syrjälä 37067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3713a3b3c7dSVille Syrjälä 37248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3733a3b3c7dSVille Syrjälä 37448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3753a3b3c7dSVille Syrjälä return; 3763a3b3c7dSVille Syrjälä 3773a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3783a3b3c7dSVille Syrjälä 3793a3b3c7dSVille Syrjälä new_val = old_val; 3803a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3813a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3823a3b3c7dSVille Syrjälä 3833a3b3c7dSVille Syrjälä if (new_val != old_val) { 3843a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3853a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3863a3b3c7dSVille Syrjälä } 3873a3b3c7dSVille Syrjälä } 3883a3b3c7dSVille Syrjälä 3893a3b3c7dSVille Syrjälä /** 390013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 391013d3752SVille Syrjälä * @dev_priv: driver private 392013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 393013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 394013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 395013d3752SVille Syrjälä */ 396013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 397013d3752SVille Syrjälä enum pipe pipe, 398a9c287c9SJani Nikula u32 interrupt_mask, 399a9c287c9SJani Nikula u32 enabled_irq_mask) 400013d3752SVille Syrjälä { 401a9c287c9SJani Nikula u32 new_val; 402013d3752SVille Syrjälä 40367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 404013d3752SVille Syrjälä 40548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 406013d3752SVille Syrjälä 40748a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 408013d3752SVille Syrjälä return; 409013d3752SVille Syrjälä 410013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 411013d3752SVille Syrjälä new_val &= ~interrupt_mask; 412013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 413013d3752SVille Syrjälä 414013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 415013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 416013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 417013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 418013d3752SVille Syrjälä } 419013d3752SVille Syrjälä } 420013d3752SVille Syrjälä 421013d3752SVille Syrjälä /** 422fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 423fee884edSDaniel Vetter * @dev_priv: driver private 424fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 425fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 426fee884edSDaniel Vetter */ 42747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 428a9c287c9SJani Nikula u32 interrupt_mask, 429a9c287c9SJani Nikula u32 enabled_irq_mask) 430fee884edSDaniel Vetter { 431a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 432fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 433fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 434fee884edSDaniel Vetter 43548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 43615a17aaeSDaniel Vetter 43767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 438fee884edSDaniel Vetter 43948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 440c67a470bSPaulo Zanoni return; 441c67a470bSPaulo Zanoni 442fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 443fee884edSDaniel Vetter POSTING_READ(SDEIMR); 444fee884edSDaniel Vetter } 4458664281bSPaulo Zanoni 4466b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4476b12ca56SVille Syrjälä enum pipe pipe) 4487c463586SKeith Packard { 4496b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45010c59c51SImre Deak u32 enable_mask = status_mask << 16; 45110c59c51SImre Deak 4526b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4536b12ca56SVille Syrjälä 4546b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4556b12ca56SVille Syrjälä goto out; 4566b12ca56SVille Syrjälä 45710c59c51SImre Deak /* 458724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 459724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46010c59c51SImre Deak */ 46148a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46248a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 46310c59c51SImre Deak return 0; 464724a6905SVille Syrjälä /* 465724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 466724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 467724a6905SVille Syrjälä */ 46848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46948a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 470724a6905SVille Syrjälä return 0; 47110c59c51SImre Deak 47210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 47310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 47410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 47510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 47610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 47710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 47810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 47910c59c51SImre Deak 4806b12ca56SVille Syrjälä out: 48148a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 48248a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4836b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4846b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4856b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4866b12ca56SVille Syrjälä 48710c59c51SImre Deak return enable_mask; 48810c59c51SImre Deak } 48910c59c51SImre Deak 4906b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4916b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 492755e9019SImre Deak { 4936b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 494755e9019SImre Deak u32 enable_mask; 495755e9019SImre Deak 49648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4976b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4986b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4996b12ca56SVille Syrjälä 5006b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5026b12ca56SVille Syrjälä 5036b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5046b12ca56SVille Syrjälä return; 5056b12ca56SVille Syrjälä 5066b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5076b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5086b12ca56SVille Syrjälä 5096b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5106b12ca56SVille Syrjälä POSTING_READ(reg); 511755e9019SImre Deak } 512755e9019SImre Deak 5136b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5146b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 515755e9019SImre Deak { 5166b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 517755e9019SImre Deak u32 enable_mask; 518755e9019SImre Deak 51948a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5206b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5216b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5226b12ca56SVille Syrjälä 5236b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 52448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5256b12ca56SVille Syrjälä 5266b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5276b12ca56SVille Syrjälä return; 5286b12ca56SVille Syrjälä 5296b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5306b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5316b12ca56SVille Syrjälä 5326b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5336b12ca56SVille Syrjälä POSTING_READ(reg); 534755e9019SImre Deak } 535755e9019SImre Deak 536f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 537f3e30485SVille Syrjälä { 538f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 539f3e30485SVille Syrjälä return false; 540f3e30485SVille Syrjälä 541f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 542f3e30485SVille Syrjälä } 543f3e30485SVille Syrjälä 544c0e09200SDave Airlie /** 545f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 54614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 54701c66889SZhao Yakui */ 54891d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 54901c66889SZhao Yakui { 550f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 551f49e38ddSJani Nikula return; 552f49e38ddSJani Nikula 55313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 55401c66889SZhao Yakui 555755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 55691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5573b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 558755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5591ec14ad3SChris Wilson 56013321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 56101c66889SZhao Yakui } 56201c66889SZhao Yakui 563f75f3746SVille Syrjälä /* 564f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 565f75f3746SVille Syrjälä * around the vertical blanking period. 566f75f3746SVille Syrjälä * 567f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 568f75f3746SVille Syrjälä * vblank_start >= 3 569f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 570f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 571f75f3746SVille Syrjälä * vtotal = vblank_start + 3 572f75f3746SVille Syrjälä * 573f75f3746SVille Syrjälä * start of vblank: 574f75f3746SVille Syrjälä * latch double buffered registers 575f75f3746SVille Syrjälä * increment frame counter (ctg+) 576f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 577f75f3746SVille Syrjälä * | 578f75f3746SVille Syrjälä * | frame start: 579f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 580f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 581f75f3746SVille Syrjälä * | | 582f75f3746SVille Syrjälä * | | start of vsync: 583f75f3746SVille Syrjälä * | | generate vsync interrupt 584f75f3746SVille Syrjälä * | | | 585f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 586f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 587f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 588f75f3746SVille Syrjälä * | | <----vs-----> | 589f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 590f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 591f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 592f75f3746SVille Syrjälä * | | | 593f75f3746SVille Syrjälä * last visible pixel first visible pixel 594f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 595f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 596f75f3746SVille Syrjälä * 597f75f3746SVille Syrjälä * x = horizontal active 598f75f3746SVille Syrjälä * _ = horizontal blanking 599f75f3746SVille Syrjälä * hs = horizontal sync 600f75f3746SVille Syrjälä * va = vertical active 601f75f3746SVille Syrjälä * vb = vertical blanking 602f75f3746SVille Syrjälä * vs = vertical sync 603f75f3746SVille Syrjälä * vbs = vblank_start (number) 604f75f3746SVille Syrjälä * 605f75f3746SVille Syrjälä * Summary: 606f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 607f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 608f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 609f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 610f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 611f75f3746SVille Syrjälä */ 612f75f3746SVille Syrjälä 61342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 61442f52ef8SKeith Packard * we use as a pipe index 61542f52ef8SKeith Packard */ 61608fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6170a3e67a4SJesse Barnes { 61808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 61908fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62032db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 62108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 622f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6230b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 624694e409dSVille Syrjälä unsigned long irqflags; 625391f75e2SVille Syrjälä 62632db0b65SVille Syrjälä /* 62732db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 62832db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 62932db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63032db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 63132db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 63232db0b65SVille Syrjälä * is still in a working state. However the core vblank code 63332db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 63432db0b65SVille Syrjälä * when we've told it that we don't have a working frame 63532db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 63632db0b65SVille Syrjälä */ 63732db0b65SVille Syrjälä if (!vblank->max_vblank_count) 63832db0b65SVille Syrjälä return 0; 63932db0b65SVille Syrjälä 6400b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6410b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6420b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6430b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6440b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 645391f75e2SVille Syrjälä 6460b2a8e09SVille Syrjälä /* Convert to pixel count */ 6470b2a8e09SVille Syrjälä vbl_start *= htotal; 6480b2a8e09SVille Syrjälä 6490b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6500b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6510b2a8e09SVille Syrjälä 6529db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6539db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6545eddb70bSChris Wilson 655694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 656694e409dSVille Syrjälä 6570a3e67a4SJesse Barnes /* 6580a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6590a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6600a3e67a4SJesse Barnes * register. 6610a3e67a4SJesse Barnes */ 6620a3e67a4SJesse Barnes do { 6638cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6648cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6658cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6660a3e67a4SJesse Barnes } while (high1 != high2); 6670a3e67a4SJesse Barnes 668694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 669694e409dSVille Syrjälä 6705eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 671391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6725eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 673391f75e2SVille Syrjälä 674391f75e2SVille Syrjälä /* 675391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 676391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 677391f75e2SVille Syrjälä * counter against vblank start. 678391f75e2SVille Syrjälä */ 679edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6800a3e67a4SJesse Barnes } 6810a3e67a4SJesse Barnes 68208fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6839880b7a5SJesse Barnes { 68408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 68508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6869880b7a5SJesse Barnes 687649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6889880b7a5SJesse Barnes } 6899880b7a5SJesse Barnes 690aec0246fSUma Shankar /* 691aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 692aec0246fSUma Shankar * scanline register will not work to get the scanline, 693aec0246fSUma Shankar * since the timings are driven from the PORT or issues 694aec0246fSUma Shankar * with scanline register updates. 695aec0246fSUma Shankar * This function will use Framestamp and current 696aec0246fSUma Shankar * timestamp registers to calculate the scanline. 697aec0246fSUma Shankar */ 698aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 699aec0246fSUma Shankar { 700aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 701aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 702aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 703aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 704aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 705aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 706aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 707aec0246fSUma Shankar u32 clock = mode->crtc_clock; 708aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 709aec0246fSUma Shankar 710aec0246fSUma Shankar /* 711aec0246fSUma Shankar * To avoid the race condition where we might cross into the 712aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 713aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 714aec0246fSUma Shankar * during the same frame. 715aec0246fSUma Shankar */ 716aec0246fSUma Shankar do { 717aec0246fSUma Shankar /* 718aec0246fSUma Shankar * This field provides read back of the display 719aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 720aec0246fSUma Shankar * is sampled at every start of vertical blank. 721aec0246fSUma Shankar */ 7228cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7238cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 724aec0246fSUma Shankar 725aec0246fSUma Shankar /* 726aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 727aec0246fSUma Shankar * time stamp value. 728aec0246fSUma Shankar */ 7298cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 730aec0246fSUma Shankar 7318cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7328cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 733aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 734aec0246fSUma Shankar 735aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 736aec0246fSUma Shankar clock), 1000 * htotal); 737aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 738aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 739aec0246fSUma Shankar 740aec0246fSUma Shankar return scanline; 741aec0246fSUma Shankar } 742aec0246fSUma Shankar 7438cbda6b2SJani Nikula /* 7448cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7458cbda6b2SJani Nikula * forcewake etc. 7468cbda6b2SJani Nikula */ 747a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 748a225f079SVille Syrjälä { 749a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 750fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7515caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7525caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 753a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 75480715b2fSVille Syrjälä int position, vtotal; 755a225f079SVille Syrjälä 75672259536SVille Syrjälä if (!crtc->active) 75772259536SVille Syrjälä return -1; 75872259536SVille Syrjälä 7595caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7605caa0feaSDaniel Vetter mode = &vblank->hwmode; 7615caa0feaSDaniel Vetter 762af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 763aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 764aec0246fSUma Shankar 76580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 766a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 767a225f079SVille Syrjälä vtotal /= 2; 768a225f079SVille Syrjälä 769cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7708cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 771a225f079SVille Syrjälä else 7728cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 773a225f079SVille Syrjälä 774a225f079SVille Syrjälä /* 77541b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 77641b578fbSJesse Barnes * read it just before the start of vblank. So try it again 77741b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 77841b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 77941b578fbSJesse Barnes * 78041b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 78141b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 78241b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 78341b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 78441b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 78541b578fbSJesse Barnes */ 78691d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 78741b578fbSJesse Barnes int i, temp; 78841b578fbSJesse Barnes 78941b578fbSJesse Barnes for (i = 0; i < 100; i++) { 79041b578fbSJesse Barnes udelay(1); 7918cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 79241b578fbSJesse Barnes if (temp != position) { 79341b578fbSJesse Barnes position = temp; 79441b578fbSJesse Barnes break; 79541b578fbSJesse Barnes } 79641b578fbSJesse Barnes } 79741b578fbSJesse Barnes } 79841b578fbSJesse Barnes 79941b578fbSJesse Barnes /* 80080715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 80180715b2fSVille Syrjälä * scanline_offset adjustment. 802a225f079SVille Syrjälä */ 80380715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 804a225f079SVille Syrjälä } 805a225f079SVille Syrjälä 8064bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8074bbffbf3SThomas Zimmermann bool in_vblank_irq, 8084bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8093bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8103bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8110af7e4dfSMario Kleiner { 8124bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 813fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8144bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 815e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8163aa18df8SVille Syrjälä int position; 81778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 818ad3543edSMario Kleiner unsigned long irqflags; 8198a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8208a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 821af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8220af7e4dfSMario Kleiner 82348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 82400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 82500376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8269db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8271bf6ad62SDaniel Vetter return false; 8280af7e4dfSMario Kleiner } 8290af7e4dfSMario Kleiner 830c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 83178e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 832c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 833c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 834c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8350af7e4dfSMario Kleiner 836d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 837d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 838d31faf65SVille Syrjälä vbl_end /= 2; 839d31faf65SVille Syrjälä vtotal /= 2; 840d31faf65SVille Syrjälä } 841d31faf65SVille Syrjälä 842ad3543edSMario Kleiner /* 843ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 844ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 845ad3543edSMario Kleiner * following code must not block on uncore.lock. 846ad3543edSMario Kleiner */ 847ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 848ad3543edSMario Kleiner 849ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 850ad3543edSMario Kleiner 851ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 852ad3543edSMario Kleiner if (stime) 853ad3543edSMario Kleiner *stime = ktime_get(); 854ad3543edSMario Kleiner 8558a920e24SVille Syrjälä if (use_scanline_counter) { 8560af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8570af7e4dfSMario Kleiner * scanout position from Display scan line register. 8580af7e4dfSMario Kleiner */ 859e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8600af7e4dfSMario Kleiner } else { 8610af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8620af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8630af7e4dfSMario Kleiner * scanout position. 8640af7e4dfSMario Kleiner */ 8658cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8660af7e4dfSMario Kleiner 8673aa18df8SVille Syrjälä /* convert to pixel counts */ 8683aa18df8SVille Syrjälä vbl_start *= htotal; 8693aa18df8SVille Syrjälä vbl_end *= htotal; 8703aa18df8SVille Syrjälä vtotal *= htotal; 87178e8fc6bSVille Syrjälä 87278e8fc6bSVille Syrjälä /* 8737e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8747e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8757e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8767e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8777e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8787e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8797e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8807e78f1cbSVille Syrjälä */ 8817e78f1cbSVille Syrjälä if (position >= vtotal) 8827e78f1cbSVille Syrjälä position = vtotal - 1; 8837e78f1cbSVille Syrjälä 8847e78f1cbSVille Syrjälä /* 88578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 88678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 88778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 88878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 88978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 89078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 89178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 89278e8fc6bSVille Syrjälä */ 89378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8943aa18df8SVille Syrjälä } 8953aa18df8SVille Syrjälä 896ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 897ad3543edSMario Kleiner if (etime) 898ad3543edSMario Kleiner *etime = ktime_get(); 899ad3543edSMario Kleiner 900ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 901ad3543edSMario Kleiner 902ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 903ad3543edSMario Kleiner 9043aa18df8SVille Syrjälä /* 9053aa18df8SVille Syrjälä * While in vblank, position will be negative 9063aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9073aa18df8SVille Syrjälä * vblank, position will be positive counting 9083aa18df8SVille Syrjälä * up since vbl_end. 9093aa18df8SVille Syrjälä */ 9103aa18df8SVille Syrjälä if (position >= vbl_start) 9113aa18df8SVille Syrjälä position -= vbl_end; 9123aa18df8SVille Syrjälä else 9133aa18df8SVille Syrjälä position += vtotal - vbl_end; 9143aa18df8SVille Syrjälä 9158a920e24SVille Syrjälä if (use_scanline_counter) { 9163aa18df8SVille Syrjälä *vpos = position; 9173aa18df8SVille Syrjälä *hpos = 0; 9183aa18df8SVille Syrjälä } else { 9190af7e4dfSMario Kleiner *vpos = position / htotal; 9200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9210af7e4dfSMario Kleiner } 9220af7e4dfSMario Kleiner 9231bf6ad62SDaniel Vetter return true; 9240af7e4dfSMario Kleiner } 9250af7e4dfSMario Kleiner 9264bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9274bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9284bbffbf3SThomas Zimmermann { 9294bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9304bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 93148e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9324bbffbf3SThomas Zimmermann } 9334bbffbf3SThomas Zimmermann 934a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 935a225f079SVille Syrjälä { 936fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 937a225f079SVille Syrjälä unsigned long irqflags; 938a225f079SVille Syrjälä int position; 939a225f079SVille Syrjälä 940a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 941a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 942a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 943a225f079SVille Syrjälä 944a225f079SVille Syrjälä return position; 945a225f079SVille Syrjälä } 946a225f079SVille Syrjälä 947e3689190SBen Widawsky /** 94874bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 949e3689190SBen Widawsky * occurred. 950e3689190SBen Widawsky * @work: workqueue struct 951e3689190SBen Widawsky * 952e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 953e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 954e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 955e3689190SBen Widawsky */ 95674bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 957e3689190SBen Widawsky { 9582d1013ddSJani Nikula struct drm_i915_private *dev_priv = 959cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 960cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 961e3689190SBen Widawsky u32 error_status, row, bank, subbank; 96235a85ac6SBen Widawsky char *parity_event[6]; 963a9c287c9SJani Nikula u32 misccpctl; 964a9c287c9SJani Nikula u8 slice = 0; 965e3689190SBen Widawsky 966e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 967e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 968e3689190SBen Widawsky * any time we access those registers. 969e3689190SBen Widawsky */ 97091c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 971e3689190SBen Widawsky 97235a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 97348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 97435a85ac6SBen Widawsky goto out; 97535a85ac6SBen Widawsky 976e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 977e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 978e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 979e3689190SBen Widawsky 98035a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 981f0f59a00SVille Syrjälä i915_reg_t reg; 98235a85ac6SBen Widawsky 98335a85ac6SBen Widawsky slice--; 98448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 98548a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 98635a85ac6SBen Widawsky break; 98735a85ac6SBen Widawsky 98835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 98935a85ac6SBen Widawsky 9906fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 99135a85ac6SBen Widawsky 99235a85ac6SBen Widawsky error_status = I915_READ(reg); 993e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 994e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 995e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 996e3689190SBen Widawsky 99735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 99835a85ac6SBen Widawsky POSTING_READ(reg); 999e3689190SBen Widawsky 1000cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1001e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1002e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1003e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 100435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 100535a85ac6SBen Widawsky parity_event[5] = NULL; 1006e3689190SBen Widawsky 100791c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1008e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1009e3689190SBen Widawsky 101035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 101135a85ac6SBen Widawsky slice, row, bank, subbank); 1012e3689190SBen Widawsky 101335a85ac6SBen Widawsky kfree(parity_event[4]); 1014e3689190SBen Widawsky kfree(parity_event[3]); 1015e3689190SBen Widawsky kfree(parity_event[2]); 1016e3689190SBen Widawsky kfree(parity_event[1]); 1017e3689190SBen Widawsky } 1018e3689190SBen Widawsky 101935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 102035a85ac6SBen Widawsky 102135a85ac6SBen Widawsky out: 102248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1023cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1024cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1025cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 102635a85ac6SBen Widawsky 102791c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 102835a85ac6SBen Widawsky } 102935a85ac6SBen Widawsky 1030af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1031121e758eSDhinakaran Pandiyan { 1032af92058fSVille Syrjälä switch (pin) { 1033da51e4baSVille Syrjälä case HPD_PORT_TC1: 1034121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1035da51e4baSVille Syrjälä case HPD_PORT_TC2: 1036121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1037da51e4baSVille Syrjälä case HPD_PORT_TC3: 1038121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1039da51e4baSVille Syrjälä case HPD_PORT_TC4: 1040121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1041da51e4baSVille Syrjälä case HPD_PORT_TC5: 104248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 1043da51e4baSVille Syrjälä case HPD_PORT_TC6: 104448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 104548ef15d3SJosé Roberto de Souza default: 104648ef15d3SJosé Roberto de Souza return false; 104748ef15d3SJosé Roberto de Souza } 104848ef15d3SJosé Roberto de Souza } 104948ef15d3SJosé Roberto de Souza 1050af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105163c88d22SImre Deak { 1052af92058fSVille Syrjälä switch (pin) { 1053af92058fSVille Syrjälä case HPD_PORT_A: 1054195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1055af92058fSVille Syrjälä case HPD_PORT_B: 105663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1057af92058fSVille Syrjälä case HPD_PORT_C: 105863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 105963c88d22SImre Deak default: 106063c88d22SImre Deak return false; 106163c88d22SImre Deak } 106263c88d22SImre Deak } 106363c88d22SImre Deak 1064af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106531604222SAnusha Srivatsa { 1066af92058fSVille Syrjälä switch (pin) { 1067af92058fSVille Syrjälä case HPD_PORT_A: 1068ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1069af92058fSVille Syrjälä case HPD_PORT_B: 1070ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10718ef7e340SMatt Roper case HPD_PORT_C: 1072ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 107331604222SAnusha Srivatsa default: 107431604222SAnusha Srivatsa return false; 107531604222SAnusha Srivatsa } 107631604222SAnusha Srivatsa } 107731604222SAnusha Srivatsa 1078af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107931604222SAnusha Srivatsa { 1080af92058fSVille Syrjälä switch (pin) { 1081da51e4baSVille Syrjälä case HPD_PORT_TC1: 108231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1083da51e4baSVille Syrjälä case HPD_PORT_TC2: 108431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1085da51e4baSVille Syrjälä case HPD_PORT_TC3: 108631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1087da51e4baSVille Syrjälä case HPD_PORT_TC4: 108831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 1089da51e4baSVille Syrjälä case HPD_PORT_TC5: 109052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 1091da51e4baSVille Syrjälä case HPD_PORT_TC6: 109252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 109352dfdba0SLucas De Marchi default: 109452dfdba0SLucas De Marchi return false; 109552dfdba0SLucas De Marchi } 109652dfdba0SLucas De Marchi } 109752dfdba0SLucas De Marchi 1098af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10996dbf30ceSVille Syrjälä { 1100af92058fSVille Syrjälä switch (pin) { 1101af92058fSVille Syrjälä case HPD_PORT_E: 11026dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11036dbf30ceSVille Syrjälä default: 11046dbf30ceSVille Syrjälä return false; 11056dbf30ceSVille Syrjälä } 11066dbf30ceSVille Syrjälä } 11076dbf30ceSVille Syrjälä 1108af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 110974c0b395SVille Syrjälä { 1110af92058fSVille Syrjälä switch (pin) { 1111af92058fSVille Syrjälä case HPD_PORT_A: 111274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1113af92058fSVille Syrjälä case HPD_PORT_B: 111474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1115af92058fSVille Syrjälä case HPD_PORT_C: 111674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1117af92058fSVille Syrjälä case HPD_PORT_D: 111874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 111974c0b395SVille Syrjälä default: 112074c0b395SVille Syrjälä return false; 112174c0b395SVille Syrjälä } 112274c0b395SVille Syrjälä } 112374c0b395SVille Syrjälä 1124af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1125e4ce95aaSVille Syrjälä { 1126af92058fSVille Syrjälä switch (pin) { 1127af92058fSVille Syrjälä case HPD_PORT_A: 1128e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1129e4ce95aaSVille Syrjälä default: 1130e4ce95aaSVille Syrjälä return false; 1131e4ce95aaSVille Syrjälä } 1132e4ce95aaSVille Syrjälä } 1133e4ce95aaSVille Syrjälä 1134af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113513cf5504SDave Airlie { 1136af92058fSVille Syrjälä switch (pin) { 1137af92058fSVille Syrjälä case HPD_PORT_B: 1138676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1139af92058fSVille Syrjälä case HPD_PORT_C: 1140676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1141af92058fSVille Syrjälä case HPD_PORT_D: 1142676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1143676574dfSJani Nikula default: 1144676574dfSJani Nikula return false; 114513cf5504SDave Airlie } 114613cf5504SDave Airlie } 114713cf5504SDave Airlie 1148af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114913cf5504SDave Airlie { 1150af92058fSVille Syrjälä switch (pin) { 1151af92058fSVille Syrjälä case HPD_PORT_B: 1152676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1153af92058fSVille Syrjälä case HPD_PORT_C: 1154676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1155af92058fSVille Syrjälä case HPD_PORT_D: 1156676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1157676574dfSJani Nikula default: 1158676574dfSJani Nikula return false; 115913cf5504SDave Airlie } 116013cf5504SDave Airlie } 116113cf5504SDave Airlie 116242db67d6SVille Syrjälä /* 116342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 116442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 116542db67d6SVille Syrjälä * hotplug detection results from several registers. 116642db67d6SVille Syrjälä * 116742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 116842db67d6SVille Syrjälä */ 1169cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1170cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11718c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1172fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1173af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1174676574dfSJani Nikula { 1175e9be2850SVille Syrjälä enum hpd_pin pin; 1176676574dfSJani Nikula 117752dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 117852dfdba0SLucas De Marchi 1179e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1180e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11818c841e57SJani Nikula continue; 11828c841e57SJani Nikula 1183e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1184676574dfSJani Nikula 1185af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1186e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1187676574dfSJani Nikula } 1188676574dfSJani Nikula 118900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 119000376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1191f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1192676574dfSJani Nikula 1193676574dfSJani Nikula } 1194676574dfSJani Nikula 119591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1196515ac2bbSDaniel Vetter { 119728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1198515ac2bbSDaniel Vetter } 1199515ac2bbSDaniel Vetter 120091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1201ce99c256SDaniel Vetter { 12029ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1203ce99c256SDaniel Vetter } 1204ce99c256SDaniel Vetter 12058bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 120691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 120791d14251STvrtko Ursulin enum pipe pipe, 1208a9c287c9SJani Nikula u32 crc0, u32 crc1, 1209a9c287c9SJani Nikula u32 crc2, u32 crc3, 1210a9c287c9SJani Nikula u32 crc4) 12118bf1e9f1SShuang He { 12128c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 121300535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12145cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12155cee6c45SVille Syrjälä 12165cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1217b2c88f5bSDamien Lespiau 1218d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12198c6b709dSTomeu Vizoso /* 12208c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12218c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12228c6b709dSTomeu Vizoso * out the buggy result. 12238c6b709dSTomeu Vizoso * 1224163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12258c6b709dSTomeu Vizoso * don't trust that one either. 12268c6b709dSTomeu Vizoso */ 1227033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1228163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12298c6b709dSTomeu Vizoso pipe_crc->skipped++; 12308c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12318c6b709dSTomeu Vizoso return; 12328c6b709dSTomeu Vizoso } 12338c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12346cc42152SMaarten Lankhorst 1235246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1236ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1237246ee524STomeu Vizoso crcs); 12388c6b709dSTomeu Vizoso } 1239277de95eSDaniel Vetter #else 1240277de95eSDaniel Vetter static inline void 124191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124291d14251STvrtko Ursulin enum pipe pipe, 1243a9c287c9SJani Nikula u32 crc0, u32 crc1, 1244a9c287c9SJani Nikula u32 crc2, u32 crc3, 1245a9c287c9SJani Nikula u32 crc4) {} 1246277de95eSDaniel Vetter #endif 1247eba94eb9SDaniel Vetter 12481288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 12491288f9b0SKarthik B S enum pipe pipe) 12501288f9b0SKarthik B S { 12511288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 12521288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 12531288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 12541288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 12551288f9b0SKarthik B S unsigned long irqflags; 12561288f9b0SKarthik B S 12571288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 12581288f9b0SKarthik B S 12591288f9b0SKarthik B S crtc_state->event = NULL; 12601288f9b0SKarthik B S 12611288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 12621288f9b0SKarthik B S 12631288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 12641288f9b0SKarthik B S } 1265277de95eSDaniel Vetter 126691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 126791d14251STvrtko Ursulin enum pipe pipe) 12685a69b89fSDaniel Vetter { 126991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12705a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12715a69b89fSDaniel Vetter 0, 0, 0, 0); 12725a69b89fSDaniel Vetter } 12735a69b89fSDaniel Vetter 127491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 127591d14251STvrtko Ursulin enum pipe pipe) 1276eba94eb9SDaniel Vetter { 127791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1278eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1279eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1280eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1281eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12828bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1283eba94eb9SDaniel Vetter } 12845b3a856bSDaniel Vetter 128591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128691d14251STvrtko Ursulin enum pipe pipe) 12875b3a856bSDaniel Vetter { 1288a9c287c9SJani Nikula u32 res1, res2; 12890b5c5ed0SDaniel Vetter 129091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12910b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12920b5c5ed0SDaniel Vetter else 12930b5c5ed0SDaniel Vetter res1 = 0; 12940b5c5ed0SDaniel Vetter 129591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12960b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12970b5c5ed0SDaniel Vetter else 12980b5c5ed0SDaniel Vetter res2 = 0; 12995b3a856bSDaniel Vetter 130091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13010b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13020b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13030b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13040b5c5ed0SDaniel Vetter res1, res2); 13055b3a856bSDaniel Vetter } 13068bf1e9f1SShuang He 130744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 130844d9241eSVille Syrjälä { 130944d9241eSVille Syrjälä enum pipe pipe; 131044d9241eSVille Syrjälä 131144d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 131244d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 131344d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 131444d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 131544d9241eSVille Syrjälä 131644d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 131744d9241eSVille Syrjälä } 131844d9241eSVille Syrjälä } 131944d9241eSVille Syrjälä 1320eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 132191d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13227e231dbeSJesse Barnes { 1323d048a268SVille Syrjälä enum pipe pipe; 13247e231dbeSJesse Barnes 132558ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13261ca993d2SVille Syrjälä 13271ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13281ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13291ca993d2SVille Syrjälä return; 13301ca993d2SVille Syrjälä } 13311ca993d2SVille Syrjälä 1332055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1333f0f59a00SVille Syrjälä i915_reg_t reg; 13346b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 133591d181ddSImre Deak 1336bbb5eebfSDaniel Vetter /* 1337bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1338bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1339bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1340bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1341bbb5eebfSDaniel Vetter * handle. 1342bbb5eebfSDaniel Vetter */ 13430f239f4cSDaniel Vetter 13440f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13456b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1346bbb5eebfSDaniel Vetter 1347bbb5eebfSDaniel Vetter switch (pipe) { 1348d048a268SVille Syrjälä default: 1349bbb5eebfSDaniel Vetter case PIPE_A: 1350bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1351bbb5eebfSDaniel Vetter break; 1352bbb5eebfSDaniel Vetter case PIPE_B: 1353bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1354bbb5eebfSDaniel Vetter break; 13553278f67fSVille Syrjälä case PIPE_C: 13563278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13573278f67fSVille Syrjälä break; 1358bbb5eebfSDaniel Vetter } 1359bbb5eebfSDaniel Vetter if (iir & iir_bit) 13606b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1361bbb5eebfSDaniel Vetter 13626b12ca56SVille Syrjälä if (!status_mask) 136391d181ddSImre Deak continue; 136491d181ddSImre Deak 136591d181ddSImre Deak reg = PIPESTAT(pipe); 13666b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13676b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13687e231dbeSJesse Barnes 13697e231dbeSJesse Barnes /* 13707e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1371132c27c9SVille Syrjälä * 1372132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1373132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1374132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1375132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1376132c27c9SVille Syrjälä * an interrupt is still pending. 13777e231dbeSJesse Barnes */ 1378132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1379132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1380132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1381132c27c9SVille Syrjälä } 13827e231dbeSJesse Barnes } 138358ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13842ecb8ca4SVille Syrjälä } 13852ecb8ca4SVille Syrjälä 1386eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1387eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1388eb64343cSVille Syrjälä { 1389eb64343cSVille Syrjälä enum pipe pipe; 1390eb64343cSVille Syrjälä 1391eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1392eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1393aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1394eb64343cSVille Syrjälä 1395eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1396eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1397eb64343cSVille Syrjälä 1398eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1399eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1400eb64343cSVille Syrjälä } 1401eb64343cSVille Syrjälä } 1402eb64343cSVille Syrjälä 1403eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1404eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1405eb64343cSVille Syrjälä { 1406eb64343cSVille Syrjälä bool blc_event = false; 1407eb64343cSVille Syrjälä enum pipe pipe; 1408eb64343cSVille Syrjälä 1409eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1410eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1411aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1412eb64343cSVille Syrjälä 1413eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1414eb64343cSVille Syrjälä blc_event = true; 1415eb64343cSVille Syrjälä 1416eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1417eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1418eb64343cSVille Syrjälä 1419eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1420eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1421eb64343cSVille Syrjälä } 1422eb64343cSVille Syrjälä 1423eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1424eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1425eb64343cSVille Syrjälä } 1426eb64343cSVille Syrjälä 1427eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1428eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1429eb64343cSVille Syrjälä { 1430eb64343cSVille Syrjälä bool blc_event = false; 1431eb64343cSVille Syrjälä enum pipe pipe; 1432eb64343cSVille Syrjälä 1433eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1434eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1435aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1436eb64343cSVille Syrjälä 1437eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1438eb64343cSVille Syrjälä blc_event = true; 1439eb64343cSVille Syrjälä 1440eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1441eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1442eb64343cSVille Syrjälä 1443eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1444eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1445eb64343cSVille Syrjälä } 1446eb64343cSVille Syrjälä 1447eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1448eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1449eb64343cSVille Syrjälä 1450eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1451eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1452eb64343cSVille Syrjälä } 1453eb64343cSVille Syrjälä 145491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14552ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14562ecb8ca4SVille Syrjälä { 14572ecb8ca4SVille Syrjälä enum pipe pipe; 14587e231dbeSJesse Barnes 1459055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1460fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1461aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14624356d586SDaniel Vetter 14634356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 146491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14652d9d2b0bSVille Syrjälä 14661f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14671f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 146831acc7f5SJesse Barnes } 146931acc7f5SJesse Barnes 1470c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 147191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1472c1874ed7SImre Deak } 1473c1874ed7SImre Deak 14741ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 147516c6c56bSVille Syrjälä { 14760ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14770ba7c51aSVille Syrjälä int i; 147816c6c56bSVille Syrjälä 14790ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14800ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14810ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14820ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14830ba7c51aSVille Syrjälä else 14840ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14850ba7c51aSVille Syrjälä 14860ba7c51aSVille Syrjälä /* 14870ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14880ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14890ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14900ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14910ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14920ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14930ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14940ba7c51aSVille Syrjälä */ 14950ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14960ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14970ba7c51aSVille Syrjälä 14980ba7c51aSVille Syrjälä if (tmp == 0) 14990ba7c51aSVille Syrjälä return hotplug_status; 15000ba7c51aSVille Syrjälä 15010ba7c51aSVille Syrjälä hotplug_status |= tmp; 15023ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15030ba7c51aSVille Syrjälä } 15040ba7c51aSVille Syrjälä 150548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15060ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15070ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 15081ae3c34cSVille Syrjälä 15091ae3c34cSVille Syrjälä return hotplug_status; 15101ae3c34cSVille Syrjälä } 15111ae3c34cSVille Syrjälä 151291d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15131ae3c34cSVille Syrjälä u32 hotplug_status) 15141ae3c34cSVille Syrjälä { 15151ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15160398993bSVille Syrjälä u32 hotplug_trigger; 15173ff60f89SOscar Mateo 15180398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15190398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15200398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15210398993bSVille Syrjälä else 15220398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 152316c6c56bSVille Syrjälä 152458f2cf24SVille Syrjälä if (hotplug_trigger) { 1525cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1526cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15270398993bSVille Syrjälä dev_priv->hotplug.hpd, 1528fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 152958f2cf24SVille Syrjälä 153091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 153158f2cf24SVille Syrjälä } 1532369712e8SJani Nikula 15330398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15340398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15350398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 153691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 153758f2cf24SVille Syrjälä } 153816c6c56bSVille Syrjälä 1539c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1540c1874ed7SImre Deak { 1541b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1542c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1543c1874ed7SImre Deak 15442dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15452dd2a883SImre Deak return IRQ_NONE; 15462dd2a883SImre Deak 15471f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15489102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15491f814dacSImre Deak 15501e1cace9SVille Syrjälä do { 15516e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15522ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15531ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1554a5e485a9SVille Syrjälä u32 ier = 0; 15553ff60f89SOscar Mateo 1556c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1557c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15583ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1559c1874ed7SImre Deak 1560c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15611e1cace9SVille Syrjälä break; 1562c1874ed7SImre Deak 1563c1874ed7SImre Deak ret = IRQ_HANDLED; 1564c1874ed7SImre Deak 1565a5e485a9SVille Syrjälä /* 1566a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1567a5e485a9SVille Syrjälä * 1568a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1569a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1570a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1571a5e485a9SVille Syrjälä * 1572a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1573a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1574a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1575a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1576a5e485a9SVille Syrjälä * bits this time around. 1577a5e485a9SVille Syrjälä */ 15784a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1579a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1580a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15814a0a0202SVille Syrjälä 15824a0a0202SVille Syrjälä if (gt_iir) 15834a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15844a0a0202SVille Syrjälä if (pm_iir) 15854a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15864a0a0202SVille Syrjälä 15877ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15881ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15897ce4d1f2SVille Syrjälä 15903ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15913ff60f89SOscar Mateo * signalled in iir */ 1592eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15937ce4d1f2SVille Syrjälä 1594eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1595eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1596eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1597eef57324SJerome Anand 15987ce4d1f2SVille Syrjälä /* 15997ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16007ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16017ce4d1f2SVille Syrjälä */ 16027ce4d1f2SVille Syrjälä if (iir) 16037ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16044a0a0202SVille Syrjälä 1605a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16064a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16071ae3c34cSVille Syrjälä 160852894874SVille Syrjälä if (gt_iir) 1609cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 161052894874SVille Syrjälä if (pm_iir) 16113e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 161252894874SVille Syrjälä 16131ae3c34cSVille Syrjälä if (hotplug_status) 161491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16152ecb8ca4SVille Syrjälä 161691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16171e1cace9SVille Syrjälä } while (0); 16187e231dbeSJesse Barnes 16199102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16201f814dacSImre Deak 16217e231dbeSJesse Barnes return ret; 16227e231dbeSJesse Barnes } 16237e231dbeSJesse Barnes 162443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 162543f328d7SVille Syrjälä { 1626b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 162743f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 162843f328d7SVille Syrjälä 16292dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16302dd2a883SImre Deak return IRQ_NONE; 16312dd2a883SImre Deak 16321f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16339102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16341f814dacSImre Deak 1635579de73bSChris Wilson do { 16366e814800SVille Syrjälä u32 master_ctl, iir; 16372ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16381ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1639a5e485a9SVille Syrjälä u32 ier = 0; 1640a5e485a9SVille Syrjälä 16418e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16423278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16433278f67fSVille Syrjälä 16443278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16458e5fd599SVille Syrjälä break; 164643f328d7SVille Syrjälä 164727b6c122SOscar Mateo ret = IRQ_HANDLED; 164827b6c122SOscar Mateo 1649a5e485a9SVille Syrjälä /* 1650a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1651a5e485a9SVille Syrjälä * 1652a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1653a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1654a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1655a5e485a9SVille Syrjälä * 1656a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1657a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1658a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1659a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1660a5e485a9SVille Syrjälä * bits this time around. 1661a5e485a9SVille Syrjälä */ 166243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1663a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1664a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 166543f328d7SVille Syrjälä 16666cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 166727b6c122SOscar Mateo 166827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16691ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 167043f328d7SVille Syrjälä 167127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 167227b6c122SOscar Mateo * signalled in iir */ 1673eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 167443f328d7SVille Syrjälä 1675eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1676eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1677eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1678eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1679eef57324SJerome Anand 16807ce4d1f2SVille Syrjälä /* 16817ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16827ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16837ce4d1f2SVille Syrjälä */ 16847ce4d1f2SVille Syrjälä if (iir) 16857ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16867ce4d1f2SVille Syrjälä 1687a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1688e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16891ae3c34cSVille Syrjälä 16901ae3c34cSVille Syrjälä if (hotplug_status) 169191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16922ecb8ca4SVille Syrjälä 169391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1694579de73bSChris Wilson } while (0); 16953278f67fSVille Syrjälä 16969102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16971f814dacSImre Deak 169843f328d7SVille Syrjälä return ret; 169943f328d7SVille Syrjälä } 170043f328d7SVille Syrjälä 170191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17020398993bSVille Syrjälä u32 hotplug_trigger) 1703776ad806SJesse Barnes { 170442db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1705776ad806SJesse Barnes 17066a39d7c9SJani Nikula /* 17076a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17086a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17096a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17106a39d7c9SJani Nikula * errors. 17116a39d7c9SJani Nikula */ 171213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17136a39d7c9SJani Nikula if (!hotplug_trigger) { 17146a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17156a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17166a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17176a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17186a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17196a39d7c9SJani Nikula } 17206a39d7c9SJani Nikula 172113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17226a39d7c9SJani Nikula if (!hotplug_trigger) 17236a39d7c9SJani Nikula return; 172413cf5504SDave Airlie 17250398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17260398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17270398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1728fd63e2a9SImre Deak pch_port_hotplug_long_detect); 172940e56410SVille Syrjälä 173091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1731aaf5ec2eSSonika Jindal } 173291d131d2SDaniel Vetter 173391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 173440e56410SVille Syrjälä { 1735d048a268SVille Syrjälä enum pipe pipe; 173640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 173740e56410SVille Syrjälä 17380398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 173940e56410SVille Syrjälä 1740cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1741cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1742776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 174300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1744cfc33bf7SVille Syrjälä port_name(port)); 1745cfc33bf7SVille Syrjälä } 1746776ad806SJesse Barnes 1747ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 174891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1749ce99c256SDaniel Vetter 1750776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 175191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1752776ad806SJesse Barnes 1753776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 175400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1755776ad806SJesse Barnes 1756776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 175700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1758776ad806SJesse Barnes 1759776ad806SJesse Barnes if (pch_iir & SDE_POISON) 176000376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1761776ad806SJesse Barnes 1762b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1763055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 176400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17659db4a9c7SJesse Barnes pipe_name(pipe), 17669db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1767b8b65ccdSAnshuman Gupta } 1768776ad806SJesse Barnes 1769776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 177000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1771776ad806SJesse Barnes 1772776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 177300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 177400376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1775776ad806SJesse Barnes 1776776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1777a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17788664281bSPaulo Zanoni 17798664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1780a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17818664281bSPaulo Zanoni } 17828664281bSPaulo Zanoni 178391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17848664281bSPaulo Zanoni { 17858664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17865a69b89fSDaniel Vetter enum pipe pipe; 17878664281bSPaulo Zanoni 1788de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 178900376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1790de032bf4SPaulo Zanoni 1791055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17921f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17931f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17948664281bSPaulo Zanoni 17955a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 179691d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 179791d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17985a69b89fSDaniel Vetter else 179991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18005a69b89fSDaniel Vetter } 18015a69b89fSDaniel Vetter } 18028bf1e9f1SShuang He 18038664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18048664281bSPaulo Zanoni } 18058664281bSPaulo Zanoni 180691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18078664281bSPaulo Zanoni { 18088664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 180945c1cd87SMika Kahola enum pipe pipe; 18108664281bSPaulo Zanoni 1811de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 181200376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1813de032bf4SPaulo Zanoni 181445c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 181545c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 181645c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18178664281bSPaulo Zanoni 18188664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1819776ad806SJesse Barnes } 1820776ad806SJesse Barnes 182191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 182223e81d69SAdam Jackson { 1823d048a268SVille Syrjälä enum pipe pipe; 18246dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1825aaf5ec2eSSonika Jindal 18260398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 182791d131d2SDaniel Vetter 1828cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1829cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 183023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 183100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1832cfc33bf7SVille Syrjälä port_name(port)); 1833cfc33bf7SVille Syrjälä } 183423e81d69SAdam Jackson 183523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 183691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 183723e81d69SAdam Jackson 183823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 183991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 184023e81d69SAdam Jackson 184123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 184200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 184323e81d69SAdam Jackson 184423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 184500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 184623e81d69SAdam Jackson 1847b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1848055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 184900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 185023e81d69SAdam Jackson pipe_name(pipe), 185123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1852b8b65ccdSAnshuman Gupta } 18538664281bSPaulo Zanoni 18548664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 185591d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 185623e81d69SAdam Jackson } 185723e81d69SAdam Jackson 185858676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 185931604222SAnusha Srivatsa { 186058676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 186131604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 186231604222SAnusha Srivatsa 186358676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 186458676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 186558676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 1866943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1867943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1868943682e3SMatt Roper tc_hotplug_trigger = 0; 186958676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 187053448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 187153448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 18728ef7e340SMatt Roper } else { 187348a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 187448a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 187548a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1876943682e3SMatt Roper 18778ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18788ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 18798ef7e340SMatt Roper } 18808ef7e340SMatt Roper 188131604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 188231604222SAnusha Srivatsa u32 dig_hotplug_reg; 188331604222SAnusha Srivatsa 188431604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 188531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 188631604222SAnusha Srivatsa 188731604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18880398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 18890398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 189031604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 189131604222SAnusha Srivatsa } 189231604222SAnusha Srivatsa 189331604222SAnusha Srivatsa if (tc_hotplug_trigger) { 189431604222SAnusha Srivatsa u32 dig_hotplug_reg; 189531604222SAnusha Srivatsa 189631604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 189731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 189831604222SAnusha Srivatsa 189931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19000398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19010398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1902da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 190352dfdba0SLucas De Marchi } 190452dfdba0SLucas De Marchi 190552dfdba0SLucas De Marchi if (pin_mask) 190652dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 190752dfdba0SLucas De Marchi 190852dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 190952dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 191052dfdba0SLucas De Marchi } 191152dfdba0SLucas De Marchi 191291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19136dbf30ceSVille Syrjälä { 19146dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19156dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19166dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19176dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19186dbf30ceSVille Syrjälä 19196dbf30ceSVille Syrjälä if (hotplug_trigger) { 19206dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19216dbf30ceSVille Syrjälä 19226dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19236dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19246dbf30ceSVille Syrjälä 1925cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19260398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19270398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 192874c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19296dbf30ceSVille Syrjälä } 19306dbf30ceSVille Syrjälä 19316dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19326dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19336dbf30ceSVille Syrjälä 19346dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19356dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19366dbf30ceSVille Syrjälä 1937cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19380398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19390398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19406dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19416dbf30ceSVille Syrjälä } 19426dbf30ceSVille Syrjälä 19436dbf30ceSVille Syrjälä if (pin_mask) 194491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19456dbf30ceSVille Syrjälä 19466dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 194791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19486dbf30ceSVille Syrjälä } 19496dbf30ceSVille Syrjälä 195091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19510398993bSVille Syrjälä u32 hotplug_trigger) 1952c008bc6eSPaulo Zanoni { 1953e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1954e4ce95aaSVille Syrjälä 1955e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1956e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1957e4ce95aaSVille Syrjälä 19580398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19590398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19600398993bSVille Syrjälä dev_priv->hotplug.hpd, 1961e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 196240e56410SVille Syrjälä 196391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1964e4ce95aaSVille Syrjälä } 1965c008bc6eSPaulo Zanoni 196691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 196791d14251STvrtko Ursulin u32 de_iir) 196840e56410SVille Syrjälä { 196940e56410SVille Syrjälä enum pipe pipe; 197040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 197140e56410SVille Syrjälä 197240e56410SVille Syrjälä if (hotplug_trigger) 19730398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 197440e56410SVille Syrjälä 1975c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 197691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1977c008bc6eSPaulo Zanoni 1978c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 197991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1980c008bc6eSPaulo Zanoni 1981c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 198200376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1983c008bc6eSPaulo Zanoni 1984055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1985fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1986aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1987c008bc6eSPaulo Zanoni 198840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1990c008bc6eSPaulo Zanoni 199140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 199291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1993c008bc6eSPaulo Zanoni } 1994c008bc6eSPaulo Zanoni 1995c008bc6eSPaulo Zanoni /* check event from PCH */ 1996c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1997c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1998c008bc6eSPaulo Zanoni 199991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 200091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2001c008bc6eSPaulo Zanoni else 200291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2003c008bc6eSPaulo Zanoni 2004c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2005c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2006c008bc6eSPaulo Zanoni } 2007c008bc6eSPaulo Zanoni 2008cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20093e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2010c008bc6eSPaulo Zanoni } 2011c008bc6eSPaulo Zanoni 201291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 201391d14251STvrtko Ursulin u32 de_iir) 20149719fb98SPaulo Zanoni { 201507d27e20SDamien Lespiau enum pipe pipe; 201623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 201723bb4cb5SVille Syrjälä 201840e56410SVille Syrjälä if (hotplug_trigger) 20190398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20209719fb98SPaulo Zanoni 20219719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 202291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20239719fb98SPaulo Zanoni 202454fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 202554fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 202654fd3149SDhinakaran Pandiyan 202754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 202854fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 202954fd3149SDhinakaran Pandiyan } 2030fc340442SDaniel Vetter 20319719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 203291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20339719fb98SPaulo Zanoni 20349719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 203591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20369719fb98SPaulo Zanoni 2037055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2038fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2039aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20409719fb98SPaulo Zanoni } 20419719fb98SPaulo Zanoni 20429719fb98SPaulo Zanoni /* check event from PCH */ 204391d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20449719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20459719fb98SPaulo Zanoni 204691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20479719fb98SPaulo Zanoni 20489719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20499719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20509719fb98SPaulo Zanoni } 20519719fb98SPaulo Zanoni } 20529719fb98SPaulo Zanoni 205372c90f62SOscar Mateo /* 205472c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 205572c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 205672c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 205772c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 205872c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 205972c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 206072c90f62SOscar Mateo */ 20619eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2062b1f14ad0SJesse Barnes { 2063c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2064c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2065f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20660e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2067b1f14ad0SJesse Barnes 2068c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 20692dd2a883SImre Deak return IRQ_NONE; 20702dd2a883SImre Deak 20711f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2072c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 20731f814dacSImre Deak 2074b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2075c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2076c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20770e43406bSChris Wilson 207844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 207944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 208044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 208144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 208244498aeaSPaulo Zanoni * due to its back queue). */ 2083c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2084c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2085c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2086ab5c608bSBen Widawsky } 208744498aeaSPaulo Zanoni 208872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 208972c90f62SOscar Mateo 2090c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 20910e43406bSChris Wilson if (gt_iir) { 2092c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2093c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2094c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2095d8fc8a47SPaulo Zanoni else 2096c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2097c48a798aSChris Wilson ret = IRQ_HANDLED; 20980e43406bSChris Wilson } 2099b1f14ad0SJesse Barnes 2100c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21010e43406bSChris Wilson if (de_iir) { 2102c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2103c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2104c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2105f1af8fc1SPaulo Zanoni else 2106c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21070e43406bSChris Wilson ret = IRQ_HANDLED; 2108c48a798aSChris Wilson } 2109c48a798aSChris Wilson 2110c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2111c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2112c48a798aSChris Wilson if (pm_iir) { 2113c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2114c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2115c48a798aSChris Wilson ret = IRQ_HANDLED; 21160e43406bSChris Wilson } 2117f1af8fc1SPaulo Zanoni } 2118b1f14ad0SJesse Barnes 2119c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2120c48a798aSChris Wilson if (sde_ier) 2121c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2122b1f14ad0SJesse Barnes 21231f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2124c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21251f814dacSImre Deak 2126b1f14ad0SJesse Barnes return ret; 2127b1f14ad0SJesse Barnes } 2128b1f14ad0SJesse Barnes 212991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21300398993bSVille Syrjälä u32 hotplug_trigger) 2131d04a492dSShashank Sharma { 2132cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2133d04a492dSShashank Sharma 2134a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2135a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2136d04a492dSShashank Sharma 21370398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21380398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21390398993bSVille Syrjälä dev_priv->hotplug.hpd, 2140cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 214140e56410SVille Syrjälä 214291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2143d04a492dSShashank Sharma } 2144d04a492dSShashank Sharma 2145121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2146121e758eSDhinakaran Pandiyan { 2147121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2148b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2149b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2150121e758eSDhinakaran Pandiyan 2151121e758eSDhinakaran Pandiyan if (trigger_tc) { 2152b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2153b796b971SDhinakaran Pandiyan 2154121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2155121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2156121e758eSDhinakaran Pandiyan 21570398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21580398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 21590398993bSVille Syrjälä dev_priv->hotplug.hpd, 2160da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2161121e758eSDhinakaran Pandiyan } 2162b796b971SDhinakaran Pandiyan 2163b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2164b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2165b796b971SDhinakaran Pandiyan 2166b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2167b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2168b796b971SDhinakaran Pandiyan 21690398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21700398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 21710398993bSVille Syrjälä dev_priv->hotplug.hpd, 2172da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2173b796b971SDhinakaran Pandiyan } 2174b796b971SDhinakaran Pandiyan 2175b796b971SDhinakaran Pandiyan if (pin_mask) 2176b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2177b796b971SDhinakaran Pandiyan else 217800376ccfSWambui Karuga drm_err(&dev_priv->drm, 217900376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2180121e758eSDhinakaran Pandiyan } 2181121e758eSDhinakaran Pandiyan 21829d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21839d17210fSLucas De Marchi { 218455523360SLucas De Marchi u32 mask; 21859d17210fSLucas De Marchi 218655523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 218755523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 218855523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2189e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2190e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2191e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2192e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2193e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2194e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2195e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2196e5df52dcSMatt Roper 219755523360SLucas De Marchi 219855523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21999d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22009d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22019d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22029d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22039d17210fSLucas De Marchi 220455523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22059d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22069d17210fSLucas De Marchi 220755523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 220855523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22099d17210fSLucas De Marchi 22109d17210fSLucas De Marchi return mask; 22119d17210fSLucas De Marchi } 22129d17210fSLucas De Marchi 22135270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22145270130dSVille Syrjälä { 221599e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 221699e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 221799e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2218d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2219d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22205270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22215270130dSVille Syrjälä else 22225270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22235270130dSVille Syrjälä } 22245270130dSVille Syrjälä 222546c63d24SJosé Roberto de Souza static void 222646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2227abd58f01SBen Widawsky { 2228e04f7eceSVille Syrjälä bool found = false; 2229e04f7eceSVille Syrjälä 2230e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 223191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2232e04f7eceSVille Syrjälä found = true; 2233e04f7eceSVille Syrjälä } 2234e04f7eceSVille Syrjälä 2235e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22368241cfbeSJosé Roberto de Souza u32 psr_iir; 22378241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22388241cfbeSJosé Roberto de Souza 22398241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22408241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22418241cfbeSJosé Roberto de Souza else 22428241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22438241cfbeSJosé Roberto de Souza 22448241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22458241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22468241cfbeSJosé Roberto de Souza 22478241cfbeSJosé Roberto de Souza if (psr_iir) 22488241cfbeSJosé Roberto de Souza found = true; 224954fd3149SDhinakaran Pandiyan 225054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2251e04f7eceSVille Syrjälä } 2252e04f7eceSVille Syrjälä 2253e04f7eceSVille Syrjälä if (!found) 225400376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2255abd58f01SBen Widawsky } 225646c63d24SJosé Roberto de Souza 225746c63d24SJosé Roberto de Souza static irqreturn_t 225846c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 225946c63d24SJosé Roberto de Souza { 226046c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 226146c63d24SJosé Roberto de Souza u32 iir; 226246c63d24SJosé Roberto de Souza enum pipe pipe; 226346c63d24SJosé Roberto de Souza 226446c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 226546c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 226646c63d24SJosé Roberto de Souza if (iir) { 226746c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 226846c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 226946c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 227046c63d24SJosé Roberto de Souza } else { 227100376ccfSWambui Karuga drm_err(&dev_priv->drm, 227200376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2273abd58f01SBen Widawsky } 227446c63d24SJosé Roberto de Souza } 2275abd58f01SBen Widawsky 2276121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2277121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2278121e758eSDhinakaran Pandiyan if (iir) { 2279121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2280121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2281121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2282121e758eSDhinakaran Pandiyan } else { 228300376ccfSWambui Karuga drm_err(&dev_priv->drm, 228400376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2285121e758eSDhinakaran Pandiyan } 2286121e758eSDhinakaran Pandiyan } 2287121e758eSDhinakaran Pandiyan 22886d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2289e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2290e32192e1STvrtko Ursulin if (iir) { 2291e32192e1STvrtko Ursulin u32 tmp_mask; 2292d04a492dSShashank Sharma bool found = false; 2293cebd87a0SVille Syrjälä 2294e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22956d766f02SDaniel Vetter ret = IRQ_HANDLED; 229688e04703SJesse Barnes 22979d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 229891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2299d04a492dSShashank Sharma found = true; 2300d04a492dSShashank Sharma } 2301d04a492dSShashank Sharma 2302cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2303e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2304e32192e1STvrtko Ursulin if (tmp_mask) { 23050398993bSVille Syrjälä bxt_hpd_irq_handler(dev_priv, tmp_mask); 2306d04a492dSShashank Sharma found = true; 2307d04a492dSShashank Sharma } 2308e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2309e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2310e32192e1STvrtko Ursulin if (tmp_mask) { 23110398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, tmp_mask); 2312e32192e1STvrtko Ursulin found = true; 2313e32192e1STvrtko Ursulin } 2314e32192e1STvrtko Ursulin } 2315d04a492dSShashank Sharma 2316cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 231791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23189e63743eSShashank Sharma found = true; 23199e63743eSShashank Sharma } 23209e63743eSShashank Sharma 2321d04a492dSShashank Sharma if (!found) 232200376ccfSWambui Karuga drm_err(&dev_priv->drm, 232300376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 23246d766f02SDaniel Vetter } 232538cc46d7SOscar Mateo else 232600376ccfSWambui Karuga drm_err(&dev_priv->drm, 232700376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 23286d766f02SDaniel Vetter } 23296d766f02SDaniel Vetter 2330055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2331fd3a4024SDaniel Vetter u32 fault_errors; 2332abd58f01SBen Widawsky 2333c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2334c42664ccSDaniel Vetter continue; 2335c42664ccSDaniel Vetter 2336e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2337e32192e1STvrtko Ursulin if (!iir) { 233800376ccfSWambui Karuga drm_err(&dev_priv->drm, 233900376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2340e32192e1STvrtko Ursulin continue; 2341e32192e1STvrtko Ursulin } 2342770de83dSDamien Lespiau 2343e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2344e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2345e32192e1STvrtko Ursulin 2346fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2347aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2348abd58f01SBen Widawsky 23491288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 23501288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 23511288f9b0SKarthik B S 2352e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 235391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23540fbe7870SDaniel Vetter 2355e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2356e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 235738d83c96SDaniel Vetter 23585270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2359770de83dSDamien Lespiau if (fault_errors) 236000376ccfSWambui Karuga drm_err(&dev_priv->drm, 236100376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 236230100f2bSDaniel Vetter pipe_name(pipe), 2363e32192e1STvrtko Ursulin fault_errors); 2364abd58f01SBen Widawsky } 2365abd58f01SBen Widawsky 236691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2367266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 236892d03a80SDaniel Vetter /* 236992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 237092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 237192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 237292d03a80SDaniel Vetter */ 2373e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2374e32192e1STvrtko Ursulin if (iir) { 2375e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 237692d03a80SDaniel Vetter ret = IRQ_HANDLED; 23776dbf30ceSVille Syrjälä 237858676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 237958676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2380c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 238191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23826dbf30ceSVille Syrjälä else 238391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23842dfb0b81SJani Nikula } else { 23852dfb0b81SJani Nikula /* 23862dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23872dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23882dfb0b81SJani Nikula */ 238900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 239000376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 23912dfb0b81SJani Nikula } 239292d03a80SDaniel Vetter } 239392d03a80SDaniel Vetter 2394f11a0f46STvrtko Ursulin return ret; 2395f11a0f46STvrtko Ursulin } 2396f11a0f46STvrtko Ursulin 23974376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23984376b9c9SMika Kuoppala { 23994376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 24004376b9c9SMika Kuoppala 24014376b9c9SMika Kuoppala /* 24024376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 24034376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24044376b9c9SMika Kuoppala * New indications can and will light up during processing, 24054376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24064376b9c9SMika Kuoppala */ 24074376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24084376b9c9SMika Kuoppala } 24094376b9c9SMika Kuoppala 24104376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 24114376b9c9SMika Kuoppala { 24124376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 24134376b9c9SMika Kuoppala } 24144376b9c9SMika Kuoppala 2415f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2416f11a0f46STvrtko Ursulin { 2417b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 241825286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2419f11a0f46STvrtko Ursulin u32 master_ctl; 2420f11a0f46STvrtko Ursulin 2421f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2422f11a0f46STvrtko Ursulin return IRQ_NONE; 2423f11a0f46STvrtko Ursulin 24244376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24254376b9c9SMika Kuoppala if (!master_ctl) { 24264376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2427f11a0f46STvrtko Ursulin return IRQ_NONE; 24284376b9c9SMika Kuoppala } 2429f11a0f46STvrtko Ursulin 24306cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 24316cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2432f0fd96f5SChris Wilson 2433f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2434f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24359102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 243655ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24379102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2438f0fd96f5SChris Wilson } 2439f11a0f46STvrtko Ursulin 24404376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2441abd58f01SBen Widawsky 244255ef72f2SChris Wilson return IRQ_HANDLED; 2443abd58f01SBen Widawsky } 2444abd58f01SBen Widawsky 244551951ae7SMika Kuoppala static u32 24469b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2447df0d28c1SDhinakaran Pandiyan { 24489b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24497a909383SChris Wilson u32 iir; 2450df0d28c1SDhinakaran Pandiyan 2451df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24527a909383SChris Wilson return 0; 2453df0d28c1SDhinakaran Pandiyan 24547a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24557a909383SChris Wilson if (likely(iir)) 24567a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24577a909383SChris Wilson 24587a909383SChris Wilson return iir; 2459df0d28c1SDhinakaran Pandiyan } 2460df0d28c1SDhinakaran Pandiyan 2461df0d28c1SDhinakaran Pandiyan static void 24629b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2463df0d28c1SDhinakaran Pandiyan { 2464df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24659b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2466df0d28c1SDhinakaran Pandiyan } 2467df0d28c1SDhinakaran Pandiyan 246881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 246981067b71SMika Kuoppala { 247081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 247181067b71SMika Kuoppala 247281067b71SMika Kuoppala /* 247381067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 247481067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 247581067b71SMika Kuoppala * New indications can and will light up during processing, 247681067b71SMika Kuoppala * and will generate new interrupt after enabling master. 247781067b71SMika Kuoppala */ 247881067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 247981067b71SMika Kuoppala } 248081067b71SMika Kuoppala 248181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 248281067b71SMika Kuoppala { 248381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 248481067b71SMika Kuoppala } 248581067b71SMika Kuoppala 2486a3265d85SMatt Roper static void 2487a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2488a3265d85SMatt Roper { 2489a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2490a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2491a3265d85SMatt Roper 2492a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2493a3265d85SMatt Roper /* 2494a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2495a3265d85SMatt Roper * for the display related bits. 2496a3265d85SMatt Roper */ 2497a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2498a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2499a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2500a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2501a3265d85SMatt Roper 2502a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2503a3265d85SMatt Roper } 2504a3265d85SMatt Roper 25057be8782aSLucas De Marchi static __always_inline irqreturn_t 25067be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25077be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25087be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 250951951ae7SMika Kuoppala { 251025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 25119b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 251251951ae7SMika Kuoppala u32 master_ctl; 2513df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 251451951ae7SMika Kuoppala 251551951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 251651951ae7SMika Kuoppala return IRQ_NONE; 251751951ae7SMika Kuoppala 25187be8782aSLucas De Marchi master_ctl = intr_disable(regs); 251981067b71SMika Kuoppala if (!master_ctl) { 25207be8782aSLucas De Marchi intr_enable(regs); 252151951ae7SMika Kuoppala return IRQ_NONE; 252281067b71SMika Kuoppala } 252351951ae7SMika Kuoppala 25246cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25259b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 252651951ae7SMika Kuoppala 252751951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2528a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2529a3265d85SMatt Roper gen11_display_irq_handler(i915); 253051951ae7SMika Kuoppala 25319b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2532df0d28c1SDhinakaran Pandiyan 25337be8782aSLucas De Marchi intr_enable(regs); 253451951ae7SMika Kuoppala 25359b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2536df0d28c1SDhinakaran Pandiyan 253751951ae7SMika Kuoppala return IRQ_HANDLED; 253851951ae7SMika Kuoppala } 253951951ae7SMika Kuoppala 25407be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25417be8782aSLucas De Marchi { 25427be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25437be8782aSLucas De Marchi gen11_master_intr_disable, 25447be8782aSLucas De Marchi gen11_master_intr_enable); 25457be8782aSLucas De Marchi } 25467be8782aSLucas De Marchi 254797b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 254897b492f5SLucas De Marchi { 254997b492f5SLucas De Marchi u32 val; 255097b492f5SLucas De Marchi 255197b492f5SLucas De Marchi /* First disable interrupts */ 255297b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 255397b492f5SLucas De Marchi 255497b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 255597b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 255697b492f5SLucas De Marchi if (unlikely(!val)) 255797b492f5SLucas De Marchi return 0; 255897b492f5SLucas De Marchi 255997b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 256097b492f5SLucas De Marchi 256197b492f5SLucas De Marchi /* 256297b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 256397b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 256497b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 256597b492f5SLucas De Marchi */ 256697b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 256797b492f5SLucas De Marchi if (unlikely(!val)) 256897b492f5SLucas De Marchi return 0; 256997b492f5SLucas De Marchi 257097b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 257197b492f5SLucas De Marchi 257297b492f5SLucas De Marchi return val; 257397b492f5SLucas De Marchi } 257497b492f5SLucas De Marchi 257597b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 257697b492f5SLucas De Marchi { 257797b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 257897b492f5SLucas De Marchi } 257997b492f5SLucas De Marchi 258097b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 258197b492f5SLucas De Marchi { 258297b492f5SLucas De Marchi return __gen11_irq_handler(arg, 258397b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 258497b492f5SLucas De Marchi dg1_master_intr_enable); 258597b492f5SLucas De Marchi } 258697b492f5SLucas De Marchi 258742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 258842f52ef8SKeith Packard * we use as a pipe index 258942f52ef8SKeith Packard */ 259008fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25910a3e67a4SJesse Barnes { 259208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 259308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2594e9d21d7fSKeith Packard unsigned long irqflags; 259571e0ffa5SJesse Barnes 25961ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 259786e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 259886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 259986e83e35SChris Wilson 260086e83e35SChris Wilson return 0; 260186e83e35SChris Wilson } 260286e83e35SChris Wilson 26037d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2604d938da6bSVille Syrjälä { 260508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2606d938da6bSVille Syrjälä 26077d423af9SVille Syrjälä /* 26087d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 26097d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 26107d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 26117d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 26127d423af9SVille Syrjälä */ 26137d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 26147d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2615d938da6bSVille Syrjälä 261608fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2617d938da6bSVille Syrjälä } 2618d938da6bSVille Syrjälä 261908fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 262086e83e35SChris Wilson { 262108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 262208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 262386e83e35SChris Wilson unsigned long irqflags; 262486e83e35SChris Wilson 262586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26267c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2627755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26281ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26298692d00eSChris Wilson 26300a3e67a4SJesse Barnes return 0; 26310a3e67a4SJesse Barnes } 26320a3e67a4SJesse Barnes 263308fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2634f796cf8fSJesse Barnes { 263508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2637f796cf8fSJesse Barnes unsigned long irqflags; 2638a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 263986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2640f796cf8fSJesse Barnes 2641f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2642fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2643b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2644b1f14ad0SJesse Barnes 26452e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 26462e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 26472e8bf223SDhinakaran Pandiyan */ 26482e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 264908fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26502e8bf223SDhinakaran Pandiyan 2651b1f14ad0SJesse Barnes return 0; 2652b1f14ad0SJesse Barnes } 2653b1f14ad0SJesse Barnes 2654*9c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 2655*9c9e97c4SVandita Kulkarni bool enable) 2656*9c9e97c4SVandita Kulkarni { 2657*9c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 2658*9c9e97c4SVandita Kulkarni enum port port; 2659*9c9e97c4SVandita Kulkarni u32 tmp; 2660*9c9e97c4SVandita Kulkarni 2661*9c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 2662*9c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 2663*9c9e97c4SVandita Kulkarni return false; 2664*9c9e97c4SVandita Kulkarni 2665*9c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 2666*9c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 2667*9c9e97c4SVandita Kulkarni port = PORT_B; 2668*9c9e97c4SVandita Kulkarni else 2669*9c9e97c4SVandita Kulkarni port = PORT_A; 2670*9c9e97c4SVandita Kulkarni 2671*9c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_MASK_REG(port)); 2672*9c9e97c4SVandita Kulkarni if (enable) 2673*9c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 2674*9c9e97c4SVandita Kulkarni else 2675*9c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 2676*9c9e97c4SVandita Kulkarni 2677*9c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_MASK_REG(port), tmp); 2678*9c9e97c4SVandita Kulkarni 2679*9c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 2680*9c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 2681*9c9e97c4SVandita Kulkarni 2682*9c9e97c4SVandita Kulkarni return true; 2683*9c9e97c4SVandita Kulkarni } 2684*9c9e97c4SVandita Kulkarni 268508fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2686abd58f01SBen Widawsky { 268708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2688*9c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2689*9c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2690abd58f01SBen Widawsky unsigned long irqflags; 2691abd58f01SBen Widawsky 2692*9c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 2693*9c9e97c4SVandita Kulkarni return 0; 2694*9c9e97c4SVandita Kulkarni 2695abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2696013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2697abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2698013d3752SVille Syrjälä 26992e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 27002e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 27012e8bf223SDhinakaran Pandiyan */ 27022e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 270308fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27042e8bf223SDhinakaran Pandiyan 2705abd58f01SBen Widawsky return 0; 2706abd58f01SBen Widawsky } 2707abd58f01SBen Widawsky 27081288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 27091288f9b0SKarthik B S { 27101288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 27111288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 27121288f9b0SKarthik B S unsigned long irqflags; 27131288f9b0SKarthik B S 27141288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 27151288f9b0SKarthik B S 27161288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 27171288f9b0SKarthik B S 27181288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 27191288f9b0SKarthik B S } 27201288f9b0SKarthik B S 272142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 272242f52ef8SKeith Packard * we use as a pipe index 272342f52ef8SKeith Packard */ 272408fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 272586e83e35SChris Wilson { 272608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 272708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 272886e83e35SChris Wilson unsigned long irqflags; 272986e83e35SChris Wilson 273086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 273186e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 273286e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 273386e83e35SChris Wilson } 273486e83e35SChris Wilson 27357d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2736d938da6bSVille Syrjälä { 273708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2738d938da6bSVille Syrjälä 273908fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2740d938da6bSVille Syrjälä 27417d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 27427d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2743d938da6bSVille Syrjälä } 2744d938da6bSVille Syrjälä 274508fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 27460a3e67a4SJesse Barnes { 274708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 274808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2749e9d21d7fSKeith Packard unsigned long irqflags; 27500a3e67a4SJesse Barnes 27511ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27527c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2753755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27541ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27550a3e67a4SJesse Barnes } 27560a3e67a4SJesse Barnes 275708fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2758f796cf8fSJesse Barnes { 275908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 276008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2761f796cf8fSJesse Barnes unsigned long irqflags; 2762a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 276386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2764f796cf8fSJesse Barnes 2765f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2766fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2767b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2768b1f14ad0SJesse Barnes } 2769b1f14ad0SJesse Barnes 277008fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2771abd58f01SBen Widawsky { 277208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2773*9c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 2774*9c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2775abd58f01SBen Widawsky unsigned long irqflags; 2776abd58f01SBen Widawsky 2777*9c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 2778*9c9e97c4SVandita Kulkarni return; 2779*9c9e97c4SVandita Kulkarni 2780abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2781013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2782abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2783abd58f01SBen Widawsky } 2784abd58f01SBen Widawsky 27851288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 27861288f9b0SKarthik B S { 27871288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 27881288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 27891288f9b0SKarthik B S unsigned long irqflags; 27901288f9b0SKarthik B S 27911288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 27921288f9b0SKarthik B S 27931288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 27941288f9b0SKarthik B S 27951288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 27961288f9b0SKarthik B S } 27971288f9b0SKarthik B S 2798b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 279991738a95SPaulo Zanoni { 2800b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2801b16b2a2fSPaulo Zanoni 28026e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 280391738a95SPaulo Zanoni return; 280491738a95SPaulo Zanoni 2805b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2806105b122eSPaulo Zanoni 28076e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2808105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2809622364b6SPaulo Zanoni } 2810105b122eSPaulo Zanoni 281191738a95SPaulo Zanoni /* 2812622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2813622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2814622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2815622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2816622364b6SPaulo Zanoni * 2817622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 281891738a95SPaulo Zanoni */ 2819b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2820622364b6SPaulo Zanoni { 28216e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2822622364b6SPaulo Zanoni return; 2823622364b6SPaulo Zanoni 282448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 282591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 282691738a95SPaulo Zanoni POSTING_READ(SDEIER); 282791738a95SPaulo Zanoni } 282891738a95SPaulo Zanoni 282970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 283070591a41SVille Syrjälä { 2831b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2832b16b2a2fSPaulo Zanoni 283371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2834f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 283571b8b41dSVille Syrjälä else 2836f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 283771b8b41dSVille Syrjälä 2838ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2839f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 284070591a41SVille Syrjälä 284144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 284270591a41SVille Syrjälä 2843b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 28448bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 284570591a41SVille Syrjälä } 284670591a41SVille Syrjälä 28478bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 28488bb61306SVille Syrjälä { 2849b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2850b16b2a2fSPaulo Zanoni 28518bb61306SVille Syrjälä u32 pipestat_mask; 28529ab981f2SVille Syrjälä u32 enable_mask; 28538bb61306SVille Syrjälä enum pipe pipe; 28548bb61306SVille Syrjälä 2855842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 28568bb61306SVille Syrjälä 28578bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 28588bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 28598bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 28608bb61306SVille Syrjälä 28619ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 28628bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2863ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2864ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2865ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2866ebf5f921SVille Syrjälä 28678bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2868ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2869ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 28706b7eafc1SVille Syrjälä 287148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 28726b7eafc1SVille Syrjälä 28739ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 28748bb61306SVille Syrjälä 2875b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 28768bb61306SVille Syrjälä } 28778bb61306SVille Syrjälä 28788bb61306SVille Syrjälä /* drm_dma.h hooks 28798bb61306SVille Syrjälä */ 28809eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 28818bb61306SVille Syrjälä { 2882b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 28838bb61306SVille Syrjälä 2884b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2885cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2886f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 28878bb61306SVille Syrjälä 2888fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2889f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2890f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2891fc340442SDaniel Vetter } 2892fc340442SDaniel Vetter 2893cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28948bb61306SVille Syrjälä 2895b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 28968bb61306SVille Syrjälä } 28978bb61306SVille Syrjälä 2898b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 28997e231dbeSJesse Barnes { 290034c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 290134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 290234c7b8a7SVille Syrjälä 2903cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29047e231dbeSJesse Barnes 2905ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29069918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 290770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2908ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 29097e231dbeSJesse Barnes } 29107e231dbeSJesse Barnes 2911b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2912abd58f01SBen Widawsky { 2913b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2914d048a268SVille Syrjälä enum pipe pipe; 2915abd58f01SBen Widawsky 291625286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2917abd58f01SBen Widawsky 2918cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2919abd58f01SBen Widawsky 2920f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2921f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2922e04f7eceSVille Syrjälä 2923055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2924f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2925813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2926b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2927abd58f01SBen Widawsky 2928b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2929b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2930b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2931abd58f01SBen Widawsky 29326e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2933b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2934abd58f01SBen Widawsky } 2935abd58f01SBen Widawsky 2936a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 293751951ae7SMika Kuoppala { 2938b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2939d048a268SVille Syrjälä enum pipe pipe; 2940562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 2941562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 294251951ae7SMika Kuoppala 2943f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 294451951ae7SMika Kuoppala 29458241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 29468241cfbeSJosé Roberto de Souza enum transcoder trans; 29478241cfbeSJosé Roberto de Souza 2948562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 29498241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 29508241cfbeSJosé Roberto de Souza 29518241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 29528241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 29538241cfbeSJosé Roberto de Souza continue; 29548241cfbeSJosé Roberto de Souza 29558241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 29568241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 29578241cfbeSJosé Roberto de Souza } 29588241cfbeSJosé Roberto de Souza } else { 2959f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2960f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 29618241cfbeSJosé Roberto de Souza } 296262819dfdSJosé Roberto de Souza 296351951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 296451951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 296551951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2966b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 296751951ae7SMika Kuoppala 2968b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2969b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2970b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 297131604222SAnusha Srivatsa 297229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2973b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 29749b2383a7SMatt Roper 29751e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 29761e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 29779b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 29789b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 29799b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 29809b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 29819b2383a7SMatt Roper } 298251951ae7SMika Kuoppala } 298351951ae7SMika Kuoppala 2984a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2985a3265d85SMatt Roper { 2986a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2987a3265d85SMatt Roper 298897b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 298997b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 299097b492f5SLucas De Marchi else 2991a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2992a3265d85SMatt Roper 2993a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2994a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2995a3265d85SMatt Roper 2996a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2997a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2998a3265d85SMatt Roper } 2999a3265d85SMatt Roper 30004c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3001001bd2cbSImre Deak u8 pipe_mask) 3002d49bdb0eSPaulo Zanoni { 3003b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3004b16b2a2fSPaulo Zanoni 3005a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30066831f3e3SVille Syrjälä enum pipe pipe; 3007d49bdb0eSPaulo Zanoni 30081288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 30091288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 30101288f9b0SKarthik B S 301113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30129dfe2e3aSImre Deak 30139dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 30149dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 30159dfe2e3aSImre Deak return; 30169dfe2e3aSImre Deak } 30179dfe2e3aSImre Deak 30186831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3019b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 30206831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30216831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 30229dfe2e3aSImre Deak 302313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3024d49bdb0eSPaulo Zanoni } 3025d49bdb0eSPaulo Zanoni 3026aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3027001bd2cbSImre Deak u8 pipe_mask) 3028aae8ba84SVille Syrjälä { 3029b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 30306831f3e3SVille Syrjälä enum pipe pipe; 30316831f3e3SVille Syrjälä 3032aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30339dfe2e3aSImre Deak 30349dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 30359dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 30369dfe2e3aSImre Deak return; 30379dfe2e3aSImre Deak } 30389dfe2e3aSImre Deak 30396831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3040b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 30419dfe2e3aSImre Deak 3042aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3043aae8ba84SVille Syrjälä 3044aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3045315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3046aae8ba84SVille Syrjälä } 3047aae8ba84SVille Syrjälä 3048b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 304943f328d7SVille Syrjälä { 3050b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 305143f328d7SVille Syrjälä 305243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 305343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 305443f328d7SVille Syrjälä 3055cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 305643f328d7SVille Syrjälä 3057b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 305843f328d7SVille Syrjälä 3059ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30609918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 306170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3062ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 306343f328d7SVille Syrjälä } 306443f328d7SVille Syrjälä 306591d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 306687a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 306787a02106SVille Syrjälä { 306887a02106SVille Syrjälä struct intel_encoder *encoder; 306987a02106SVille Syrjälä u32 enabled_irqs = 0; 307087a02106SVille Syrjälä 307191c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 307287a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 307387a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 307487a02106SVille Syrjälä 307587a02106SVille Syrjälä return enabled_irqs; 307687a02106SVille Syrjälä } 307787a02106SVille Syrjälä 30786d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 30796d3144ebSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 30806d3144ebSVille Syrjälä { 30816d3144ebSVille Syrjälä struct intel_encoder *encoder; 30826d3144ebSVille Syrjälä u32 hotplug_irqs = 0; 30836d3144ebSVille Syrjälä 30846d3144ebSVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 30856d3144ebSVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 30866d3144ebSVille Syrjälä 30876d3144ebSVille Syrjälä return hotplug_irqs; 30886d3144ebSVille Syrjälä } 30896d3144ebSVille Syrjälä 30901a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 30911a56b1a2SImre Deak { 30921a56b1a2SImre Deak u32 hotplug; 30931a56b1a2SImre Deak 30941a56b1a2SImre Deak /* 30951a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 30961a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 30971a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 30981a56b1a2SImre Deak */ 30991a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31001a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31011a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31021a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31031a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31041a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31051a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31061a56b1a2SImre Deak /* 31071a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31081a56b1a2SImre Deak * HPD must be enabled in both north and south. 31091a56b1a2SImre Deak */ 31101a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31111a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31121a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31131a56b1a2SImre Deak } 31141a56b1a2SImre Deak 311591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 311682a28bcfSDaniel Vetter { 31171a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 311882a28bcfSDaniel Vetter 31190398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 31206d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 312182a28bcfSDaniel Vetter 3122fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 312382a28bcfSDaniel Vetter 31241a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 31256dbf30ceSVille Syrjälä } 312626951cafSXiong Zhang 3127815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv, 3128815f4ef2SVille Syrjälä u32 enable_mask) 312931604222SAnusha Srivatsa { 313031604222SAnusha Srivatsa u32 hotplug; 313131604222SAnusha Srivatsa 313231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 3133815f4ef2SVille Syrjälä hotplug |= enable_mask; 313431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 313531604222SAnusha Srivatsa } 3136815f4ef2SVille Syrjälä 3137815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv, 3138815f4ef2SVille Syrjälä u32 enable_mask) 3139815f4ef2SVille Syrjälä { 3140815f4ef2SVille Syrjälä u32 hotplug; 3141815f4ef2SVille Syrjälä 3142815f4ef2SVille Syrjälä hotplug = I915_READ(SHOTPLUG_CTL_TC); 3143815f4ef2SVille Syrjälä hotplug |= enable_mask; 3144815f4ef2SVille Syrjälä I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 31458ef7e340SMatt Roper } 314631604222SAnusha Srivatsa 314740e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 31480398993bSVille Syrjälä u32 ddi_enable_mask, u32 tc_enable_mask) 314931604222SAnusha Srivatsa { 315031604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 315131604222SAnusha Srivatsa 31520398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 31536d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 315431604222SAnusha Srivatsa 3155f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3156f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3157f49108d0SMatt Roper 315831604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 315931604222SAnusha Srivatsa 3160815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask); 3161815f4ef2SVille Syrjälä if (tc_enable_mask) 3162815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask); 316352dfdba0SLucas De Marchi } 316452dfdba0SLucas De Marchi 316540e98130SLucas De Marchi /* 316640e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 316740e98130SLucas De Marchi * equivalent of SDE. 316840e98130SLucas De Marchi */ 31698ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 31708ef7e340SMatt Roper { 317140e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 31720398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1)); 317331604222SAnusha Srivatsa } 317431604222SAnusha Srivatsa 3175943682e3SMatt Roper /* 3176943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3177943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3178943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3179943682e3SMatt Roper */ 3180943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3181943682e3SMatt Roper { 3182943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 31830398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, 0); 3184943682e3SMatt Roper } 3185943682e3SMatt Roper 3186121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3187121e758eSDhinakaran Pandiyan { 3188121e758eSDhinakaran Pandiyan u32 hotplug; 3189121e758eSDhinakaran Pandiyan 3190121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3191121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3192121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3193121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 31941db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) | 31951db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) | 31961db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6); 3197121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3198b796b971SDhinakaran Pandiyan 3199b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3200b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3201b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3202b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 32031db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) | 32041db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) | 32051db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6); 3206b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3207121e758eSDhinakaran Pandiyan } 3208121e758eSDhinakaran Pandiyan 3209121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3210121e758eSDhinakaran Pandiyan { 3211121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3212121e758eSDhinakaran Pandiyan u32 val; 3213121e758eSDhinakaran Pandiyan 32140398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 32156d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3216121e758eSDhinakaran Pandiyan 3217121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3218121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3219587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3220121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3221121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3222121e758eSDhinakaran Pandiyan 3223121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 322431604222SAnusha Srivatsa 322552dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 32266d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 32270398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK); 322852dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 32296d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 32300398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK); 3231121e758eSDhinakaran Pandiyan } 3232121e758eSDhinakaran Pandiyan 32332a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32342a57d9ccSImre Deak { 32353b92e263SRodrigo Vivi u32 val, hotplug; 32363b92e263SRodrigo Vivi 32373b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 32383b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 32393b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 32403b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 32413b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 32423b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 32433b92e263SRodrigo Vivi } 32442a57d9ccSImre Deak 32452a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 32462a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 32472a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32482a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32492a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 32502a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 32512a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32522a57d9ccSImre Deak 32532a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 32542a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 32552a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 32562a57d9ccSImre Deak } 32572a57d9ccSImre Deak 325891d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32596dbf30ceSVille Syrjälä { 32602a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32616dbf30ceSVille Syrjälä 3262f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3263f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3264f49108d0SMatt Roper 32650398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32666d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32676dbf30ceSVille Syrjälä 32686dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 32696dbf30ceSVille Syrjälä 32702a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 327126951cafSXiong Zhang } 32727fe0b973SKeith Packard 32731a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 32741a56b1a2SImre Deak { 32751a56b1a2SImre Deak u32 hotplug; 32761a56b1a2SImre Deak 32771a56b1a2SImre Deak /* 32781a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 32791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 32801a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 32811a56b1a2SImre Deak */ 32821a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 32831a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 32841a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 32851a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 32861a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 32871a56b1a2SImre Deak } 32881a56b1a2SImre Deak 328991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3290e4ce95aaSVille Syrjälä { 32911a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3292e4ce95aaSVille Syrjälä 32930398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 32946d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 32953a3b3c7dSVille Syrjälä 32966d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 32973a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32986d3144ebSVille Syrjälä else 32993a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3300e4ce95aaSVille Syrjälä 33011a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3302e4ce95aaSVille Syrjälä 330391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3304e4ce95aaSVille Syrjälä } 3305e4ce95aaSVille Syrjälä 33062a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 33072a57d9ccSImre Deak u32 enabled_irqs) 3308e0a20ad7SShashank Sharma { 33092a57d9ccSImre Deak u32 hotplug; 3310e0a20ad7SShashank Sharma 3311a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 33122a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 33132a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33142a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3315d252bf68SShubhangi Shrivastava 331600376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 331700376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3318d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3319d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3320d252bf68SShubhangi Shrivastava 3321d252bf68SShubhangi Shrivastava /* 3322d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3323d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3324d252bf68SShubhangi Shrivastava */ 3325d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3326d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3327d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3328d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3329d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3330d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3331d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3332d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3333d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3334d252bf68SShubhangi Shrivastava 3335a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3336e0a20ad7SShashank Sharma } 3337e0a20ad7SShashank Sharma 33382a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33392a57d9ccSImre Deak { 33402a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 33412a57d9ccSImre Deak } 33422a57d9ccSImre Deak 33432a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33442a57d9ccSImre Deak { 33452a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33462a57d9ccSImre Deak 33470398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33486d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 33492a57d9ccSImre Deak 33502a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33512a57d9ccSImre Deak 33522a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 33532a57d9ccSImre Deak } 33542a57d9ccSImre Deak 3355b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3356d46da437SPaulo Zanoni { 335782a28bcfSDaniel Vetter u32 mask; 3358d46da437SPaulo Zanoni 33596e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3360692a04cfSDaniel Vetter return; 3361692a04cfSDaniel Vetter 33626e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 33635c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 33644ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 33655c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 33664ebc6509SDhinakaran Pandiyan else 33674ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 33688664281bSPaulo Zanoni 336965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3370d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 33712a57d9ccSImre Deak 33722a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 33732a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 33741a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33752a57d9ccSImre Deak else 33762a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3377d46da437SPaulo Zanoni } 3378d46da437SPaulo Zanoni 33799eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3380036a4a7dSZhenyu Wang { 3381b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 33828e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33838e76f8dcSPaulo Zanoni 3384b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 33858e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3386842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 33878e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 338823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 338923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33908e76f8dcSPaulo Zanoni } else { 33918e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3392842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3393842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3394e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3395e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3396e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33978e76f8dcSPaulo Zanoni } 3398036a4a7dSZhenyu Wang 3399fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3400b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3401fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3402fc340442SDaniel Vetter } 3403fc340442SDaniel Vetter 34041ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3405036a4a7dSZhenyu Wang 3406b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3407622364b6SPaulo Zanoni 3408b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3409b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3410036a4a7dSZhenyu Wang 3411cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3412036a4a7dSZhenyu Wang 34131a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 34141a56b1a2SImre Deak 3415b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 34167fe0b973SKeith Packard 341750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 34186005ce42SDaniel Vetter /* Enable PCU event interrupts 34196005ce42SDaniel Vetter * 34206005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 34214bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 34224bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3423d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3424fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3425d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3426f97108d1SJesse Barnes } 3427036a4a7dSZhenyu Wang } 3428036a4a7dSZhenyu Wang 3429f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3430f8b79e58SImre Deak { 343167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3432f8b79e58SImre Deak 3433f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3434f8b79e58SImre Deak return; 3435f8b79e58SImre Deak 3436f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3437f8b79e58SImre Deak 3438d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3439d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3440ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3441f8b79e58SImre Deak } 3442d6c69803SVille Syrjälä } 3443f8b79e58SImre Deak 3444f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3445f8b79e58SImre Deak { 344667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3447f8b79e58SImre Deak 3448f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3449f8b79e58SImre Deak return; 3450f8b79e58SImre Deak 3451f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3452f8b79e58SImre Deak 3453950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3454ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3455f8b79e58SImre Deak } 3456f8b79e58SImre Deak 34570e6c9a9eSVille Syrjälä 3458b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 34590e6c9a9eSVille Syrjälä { 3460cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 34617e231dbeSJesse Barnes 3462ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34639918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3464ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3465ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3466ad22d106SVille Syrjälä 34677e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 346834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 346920afbda2SDaniel Vetter } 347020afbda2SDaniel Vetter 3471abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3472abd58f01SBen Widawsky { 3473b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3474b16b2a2fSPaulo Zanoni 3475869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3476869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3477a9c287c9SJani Nikula u32 de_pipe_enables; 3478054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 34793a3b3c7dSVille Syrjälä u32 de_port_enables; 3480df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3481562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3482562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 34833a3b3c7dSVille Syrjälä enum pipe pipe; 3484770de83dSDamien Lespiau 3485df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3486df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3487df0d28c1SDhinakaran Pandiyan 3488cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34893a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3490a324fcacSRodrigo Vivi 3491*9c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 3492*9c9e97c4SVandita Kulkarni enum port port; 3493*9c9e97c4SVandita Kulkarni 3494*9c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 3495*9c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 3496*9c9e97c4SVandita Kulkarni } 3497*9c9e97c4SVandita Kulkarni 3498770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3499770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3500770de83dSDamien Lespiau 35011288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 35021288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 35031288f9b0SKarthik B S 35043a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3505cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3506a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3507a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 35083a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 35093a3b3c7dSVille Syrjälä 35108241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 35118241cfbeSJosé Roberto de Souza enum transcoder trans; 35128241cfbeSJosé Roberto de Souza 3513562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 35148241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 35158241cfbeSJosé Roberto de Souza 35168241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 35178241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 35188241cfbeSJosé Roberto de Souza continue; 35198241cfbeSJosé Roberto de Souza 35208241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 35218241cfbeSJosé Roberto de Souza } 35228241cfbeSJosé Roberto de Souza } else { 3523b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 35248241cfbeSJosé Roberto de Souza } 3525e04f7eceSVille Syrjälä 35260a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 35270a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3528abd58f01SBen Widawsky 3529f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3530813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3531b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3532813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 353335079899SPaulo Zanoni de_pipe_enables); 35340a195c02SMika Kahola } 3535abd58f01SBen Widawsky 3536b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3537b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 35382a57d9ccSImre Deak 3539121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3540121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3541b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3542b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3543121e758eSDhinakaran Pandiyan 3544b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3545b16b2a2fSPaulo Zanoni de_hpd_enables); 3546121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3547121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 35482a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3549121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 35501a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3551abd58f01SBen Widawsky } 3552121e758eSDhinakaran Pandiyan } 3553abd58f01SBen Widawsky 3554b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3555abd58f01SBen Widawsky { 35566e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3557b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3558622364b6SPaulo Zanoni 3559cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3560abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3561abd58f01SBen Widawsky 35626e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3563b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3564abd58f01SBen Widawsky 356525286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3566abd58f01SBen Widawsky } 3567abd58f01SBen Widawsky 3568b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 356931604222SAnusha Srivatsa { 357031604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 357131604222SAnusha Srivatsa 357248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 357331604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 357431604222SAnusha Srivatsa POSTING_READ(SDEIER); 357531604222SAnusha Srivatsa 357665f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 357731604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 357831604222SAnusha Srivatsa 3579815f4ef2SVille Syrjälä if (HAS_PCH_TGP(dev_priv)) { 3580815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3581815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK); 3582815f4ef2SVille Syrjälä } else if (HAS_PCH_JSP(dev_priv)) { 3583815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3584815f4ef2SVille Syrjälä } else if (HAS_PCH_MCC(dev_priv)) { 3585815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3586815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1)); 3587815f4ef2SVille Syrjälä } else { 3588815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3589815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK); 3590815f4ef2SVille Syrjälä } 359131604222SAnusha Srivatsa } 359231604222SAnusha Srivatsa 3593b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 359451951ae7SMika Kuoppala { 3595b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3596df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 359751951ae7SMika Kuoppala 359829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3599b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 360031604222SAnusha Srivatsa 36019b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 360251951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 360351951ae7SMika Kuoppala 3604b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3605df0d28c1SDhinakaran Pandiyan 360651951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 360751951ae7SMika Kuoppala 360897b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 360997b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 361097b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 361197b492f5SLucas De Marchi } else { 36129b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3613c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 361451951ae7SMika Kuoppala } 361597b492f5SLucas De Marchi } 361651951ae7SMika Kuoppala 3617b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 361843f328d7SVille Syrjälä { 3619cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 362043f328d7SVille Syrjälä 3621ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3623ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3624ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3625ad22d106SVille Syrjälä 3626e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 362743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 362843f328d7SVille Syrjälä } 362943f328d7SVille Syrjälä 3630b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3631c2798b19SChris Wilson { 3632b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3633c2798b19SChris Wilson 363444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 363544d9241eSVille Syrjälä 3636b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3637c2798b19SChris Wilson } 3638c2798b19SChris Wilson 3639b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3640c2798b19SChris Wilson { 3641b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3642e9e9848aSVille Syrjälä u16 enable_mask; 3643c2798b19SChris Wilson 36444f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 36454f5fd91fSTvrtko Ursulin EMR, 36464f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3647045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3648c2798b19SChris Wilson 3649c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3650c2798b19SChris Wilson dev_priv->irq_mask = 3651c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 365216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 365316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3654c2798b19SChris Wilson 3655e9e9848aSVille Syrjälä enable_mask = 3656c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3657c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 365816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3659e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3660e9e9848aSVille Syrjälä 3661b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3662c2798b19SChris Wilson 3663379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3664379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3665d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3666755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3667755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3668d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3669c2798b19SChris Wilson } 3670c2798b19SChris Wilson 36714f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 367278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 367378c357ddSVille Syrjälä { 36744f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 367578c357ddSVille Syrjälä u16 emr; 367678c357ddSVille Syrjälä 36774f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 367878c357ddSVille Syrjälä 367978c357ddSVille Syrjälä if (*eir) 36804f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 368178c357ddSVille Syrjälä 36824f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 368378c357ddSVille Syrjälä if (*eir_stuck == 0) 368478c357ddSVille Syrjälä return; 368578c357ddSVille Syrjälä 368678c357ddSVille Syrjälä /* 368778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 368878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 368978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 369078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 369178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 369278c357ddSVille Syrjälä * cleared except by handling the underlying error 369378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 369478c357ddSVille Syrjälä * remains set. 369578c357ddSVille Syrjälä */ 36964f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 36974f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 36984f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 369978c357ddSVille Syrjälä } 370078c357ddSVille Syrjälä 370178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 370278c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 370378c357ddSVille Syrjälä { 370478c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 370578c357ddSVille Syrjälä 370678c357ddSVille Syrjälä if (eir_stuck) 370700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 370800376ccfSWambui Karuga eir_stuck); 370978c357ddSVille Syrjälä } 371078c357ddSVille Syrjälä 371178c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 371278c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 371378c357ddSVille Syrjälä { 371478c357ddSVille Syrjälä u32 emr; 371578c357ddSVille Syrjälä 371678c357ddSVille Syrjälä *eir = I915_READ(EIR); 371778c357ddSVille Syrjälä 371878c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 371978c357ddSVille Syrjälä 372078c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 372178c357ddSVille Syrjälä if (*eir_stuck == 0) 372278c357ddSVille Syrjälä return; 372378c357ddSVille Syrjälä 372478c357ddSVille Syrjälä /* 372578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 372678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 372778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 372878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 372978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 373078c357ddSVille Syrjälä * cleared except by handling the underlying error 373178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 373278c357ddSVille Syrjälä * remains set. 373378c357ddSVille Syrjälä */ 373478c357ddSVille Syrjälä emr = I915_READ(EMR); 373578c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 373678c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 373778c357ddSVille Syrjälä } 373878c357ddSVille Syrjälä 373978c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 374078c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 374178c357ddSVille Syrjälä { 374278c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 374378c357ddSVille Syrjälä 374478c357ddSVille Syrjälä if (eir_stuck) 374500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 374600376ccfSWambui Karuga eir_stuck); 374778c357ddSVille Syrjälä } 374878c357ddSVille Syrjälä 3749ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3750c2798b19SChris Wilson { 3751b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3752af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3753c2798b19SChris Wilson 37542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37552dd2a883SImre Deak return IRQ_NONE; 37562dd2a883SImre Deak 37571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37589102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37591f814dacSImre Deak 3760af722d28SVille Syrjälä do { 3761af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 376278c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3763af722d28SVille Syrjälä u16 iir; 3764af722d28SVille Syrjälä 37654f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3766c2798b19SChris Wilson if (iir == 0) 3767af722d28SVille Syrjälä break; 3768c2798b19SChris Wilson 3769af722d28SVille Syrjälä ret = IRQ_HANDLED; 3770c2798b19SChris Wilson 3771eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3772eb64343cSVille Syrjälä * signalled in iir */ 3773eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3774c2798b19SChris Wilson 377578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 377678c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 377778c357ddSVille Syrjälä 37784f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3779c2798b19SChris Wilson 3780c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 378173c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3782c2798b19SChris Wilson 378378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 378478c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3785af722d28SVille Syrjälä 3786eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3787af722d28SVille Syrjälä } while (0); 3788c2798b19SChris Wilson 37899102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37901f814dacSImre Deak 37911f814dacSImre Deak return ret; 3792c2798b19SChris Wilson } 3793c2798b19SChris Wilson 3794b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3795a266c7d5SChris Wilson { 3796b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3797a266c7d5SChris Wilson 379856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37990706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3800a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3801a266c7d5SChris Wilson } 3802a266c7d5SChris Wilson 380344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 380444d9241eSVille Syrjälä 3805b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3806a266c7d5SChris Wilson } 3807a266c7d5SChris Wilson 3808b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3809a266c7d5SChris Wilson { 3810b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 381138bde180SChris Wilson u32 enable_mask; 3812a266c7d5SChris Wilson 3813045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3814045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 381538bde180SChris Wilson 381638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 381738bde180SChris Wilson dev_priv->irq_mask = 381838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 381938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 382016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 382116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 382238bde180SChris Wilson 382338bde180SChris Wilson enable_mask = 382438bde180SChris Wilson I915_ASLE_INTERRUPT | 382538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 382638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 382716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 382838bde180SChris Wilson I915_USER_INTERRUPT; 382938bde180SChris Wilson 383056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3831a266c7d5SChris Wilson /* Enable in IER... */ 3832a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3833a266c7d5SChris Wilson /* and unmask in IMR */ 3834a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3835a266c7d5SChris Wilson } 3836a266c7d5SChris Wilson 3837b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3838a266c7d5SChris Wilson 3839379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3840379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3841d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3842755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3843755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3844d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3845379ef82dSDaniel Vetter 3846c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 384720afbda2SDaniel Vetter } 384820afbda2SDaniel Vetter 3849ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3850a266c7d5SChris Wilson { 3851b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3852af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3853a266c7d5SChris Wilson 38542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38552dd2a883SImre Deak return IRQ_NONE; 38562dd2a883SImre Deak 38571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38589102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38591f814dacSImre Deak 386038bde180SChris Wilson do { 3861eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 386278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3863af722d28SVille Syrjälä u32 hotplug_status = 0; 3864af722d28SVille Syrjälä u32 iir; 3865a266c7d5SChris Wilson 38669d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3867af722d28SVille Syrjälä if (iir == 0) 3868af722d28SVille Syrjälä break; 3869af722d28SVille Syrjälä 3870af722d28SVille Syrjälä ret = IRQ_HANDLED; 3871af722d28SVille Syrjälä 3872af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3873af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3874af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3875a266c7d5SChris Wilson 3876eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3877eb64343cSVille Syrjälä * signalled in iir */ 3878eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3879a266c7d5SChris Wilson 388078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 388278c357ddSVille Syrjälä 38839d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3884a266c7d5SChris Wilson 3885a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 388673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3887a266c7d5SChris Wilson 388878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3890a266c7d5SChris Wilson 3891af722d28SVille Syrjälä if (hotplug_status) 3892af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3893af722d28SVille Syrjälä 3894af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3895af722d28SVille Syrjälä } while (0); 3896a266c7d5SChris Wilson 38979102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38981f814dacSImre Deak 3899a266c7d5SChris Wilson return ret; 3900a266c7d5SChris Wilson } 3901a266c7d5SChris Wilson 3902b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3903a266c7d5SChris Wilson { 3904b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3905a266c7d5SChris Wilson 39060706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3907a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3908a266c7d5SChris Wilson 390944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 391044d9241eSVille Syrjälä 3911b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3912a266c7d5SChris Wilson } 3913a266c7d5SChris Wilson 3914b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3915a266c7d5SChris Wilson { 3916b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3917bbba0a97SChris Wilson u32 enable_mask; 3918a266c7d5SChris Wilson u32 error_mask; 3919a266c7d5SChris Wilson 3920045cebd2SVille Syrjälä /* 3921045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3922045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3923045cebd2SVille Syrjälä */ 3924045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3925045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3926045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3927045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3928045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3929045cebd2SVille Syrjälä } else { 3930045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3931045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3932045cebd2SVille Syrjälä } 3933045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3934045cebd2SVille Syrjälä 3935a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3936c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3937c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3938adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3939bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3940bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 394178c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3942bbba0a97SChris Wilson 3943c30bb1fdSVille Syrjälä enable_mask = 3944c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3945c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3946c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3947c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 394878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3949c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3950bbba0a97SChris Wilson 395191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3952bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3953a266c7d5SChris Wilson 3954b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3955c30bb1fdSVille Syrjälä 3956b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3957b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3958d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3959755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3960755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3961755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3962d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3963a266c7d5SChris Wilson 396491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 396520afbda2SDaniel Vetter } 396620afbda2SDaniel Vetter 396791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 396820afbda2SDaniel Vetter { 396920afbda2SDaniel Vetter u32 hotplug_en; 397020afbda2SDaniel Vetter 397167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3972b5ea2d56SDaniel Vetter 3973adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3974e5868a31SEgbert Eich /* enable bits are the same for all generations */ 397591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3976a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3977a266c7d5SChris Wilson to generate a spurious hotplug event about three 3978a266c7d5SChris Wilson seconds later. So just do it once. 3979a266c7d5SChris Wilson */ 398091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3981a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3982a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3983a266c7d5SChris Wilson 3984a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 39850706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3986f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3987f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3988f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 39890706f17cSEgbert Eich hotplug_en); 3990a266c7d5SChris Wilson } 3991a266c7d5SChris Wilson 3992ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3993a266c7d5SChris Wilson { 3994b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3995af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3996a266c7d5SChris Wilson 39972dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39982dd2a883SImre Deak return IRQ_NONE; 39992dd2a883SImre Deak 40001f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40019102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40021f814dacSImre Deak 4003af722d28SVille Syrjälä do { 4004eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 400578c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4006af722d28SVille Syrjälä u32 hotplug_status = 0; 4007af722d28SVille Syrjälä u32 iir; 40082c8ba29fSChris Wilson 40099d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4010af722d28SVille Syrjälä if (iir == 0) 4011af722d28SVille Syrjälä break; 4012af722d28SVille Syrjälä 4013af722d28SVille Syrjälä ret = IRQ_HANDLED; 4014af722d28SVille Syrjälä 4015af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4016af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4017a266c7d5SChris Wilson 4018eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4019eb64343cSVille Syrjälä * signalled in iir */ 4020eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4021a266c7d5SChris Wilson 402278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 402378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 402478c357ddSVille Syrjälä 40259d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4026a266c7d5SChris Wilson 4027a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 402873c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4029af722d28SVille Syrjälä 4030a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 403173c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4032a266c7d5SChris Wilson 403378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 403478c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4035515ac2bbSDaniel Vetter 4036af722d28SVille Syrjälä if (hotplug_status) 4037af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4038af722d28SVille Syrjälä 4039af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4040af722d28SVille Syrjälä } while (0); 4041a266c7d5SChris Wilson 40429102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40431f814dacSImre Deak 4044a266c7d5SChris Wilson return ret; 4045a266c7d5SChris Wilson } 4046a266c7d5SChris Wilson 4047fca52a55SDaniel Vetter /** 4048fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4049fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4050fca52a55SDaniel Vetter * 4051fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4052fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4053fca52a55SDaniel Vetter */ 4054b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4055f71d4af4SJesse Barnes { 405691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4057cefcff8fSJoonas Lahtinen int i; 40588b2e326dSChris Wilson 40590398993bSVille Syrjälä intel_hpd_init_pins(dev_priv); 40600398993bSVille Syrjälä 406177913b39SJani Nikula intel_hpd_init_work(dev_priv); 406277913b39SJani Nikula 406374bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4064cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4065cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 40668b2e326dSChris Wilson 4067633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4068702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 40692239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 407026705e20SSagar Arun Kamble 407121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 407221da2700SVille Syrjälä 4073262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4074262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4075262fd485SChris Wilson * special care to avoid writing any of the display block registers 4076262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4077262fd485SChris Wilson * in this case to the runtime pm. 4078262fd485SChris Wilson */ 4079262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4080262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4081262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4082262fd485SChris Wilson 4083317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 40849a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 40859a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 40869a64c650SLyude Paul * sideband messaging with MST. 40879a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 40889a64c650SLyude Paul * short pulses, as seen on some G4x systems. 40899a64c650SLyude Paul */ 40909a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4091317eaa95SLyude 4092b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4093b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 409443f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4095b318b824SVille Syrjälä } else { 4096943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 4097943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 4098943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 40998ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 41008ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4101121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4102b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4103e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4104c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 41056dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 41066dbf30ceSVille Syrjälä else 41073a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4108f71d4af4SJesse Barnes } 4109f71d4af4SJesse Barnes } 411020afbda2SDaniel Vetter 4111fca52a55SDaniel Vetter /** 4112cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4113cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4114cefcff8fSJoonas Lahtinen * 4115cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4116cefcff8fSJoonas Lahtinen */ 4117cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4118cefcff8fSJoonas Lahtinen { 4119cefcff8fSJoonas Lahtinen int i; 4120cefcff8fSJoonas Lahtinen 4121cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4122cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4123cefcff8fSJoonas Lahtinen } 4124cefcff8fSJoonas Lahtinen 4125b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4126b318b824SVille Syrjälä { 4127b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4128b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4129b318b824SVille Syrjälä return cherryview_irq_handler; 4130b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4131b318b824SVille Syrjälä return valleyview_irq_handler; 4132b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4133b318b824SVille Syrjälä return i965_irq_handler; 4134b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4135b318b824SVille Syrjälä return i915_irq_handler; 4136b318b824SVille Syrjälä else 4137b318b824SVille Syrjälä return i8xx_irq_handler; 4138b318b824SVille Syrjälä } else { 413997b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 414097b492f5SLucas De Marchi return dg1_irq_handler; 4141b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4142b318b824SVille Syrjälä return gen11_irq_handler; 4143b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4144b318b824SVille Syrjälä return gen8_irq_handler; 4145b318b824SVille Syrjälä else 41469eae5e27SLucas De Marchi return ilk_irq_handler; 4147b318b824SVille Syrjälä } 4148b318b824SVille Syrjälä } 4149b318b824SVille Syrjälä 4150b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4151b318b824SVille Syrjälä { 4152b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4153b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4154b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4155b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4156b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4157b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4158b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4159b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4160b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4161b318b824SVille Syrjälä else 4162b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4163b318b824SVille Syrjälä } else { 4164b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4165b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4166b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4167b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4168b318b824SVille Syrjälä else 41699eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4170b318b824SVille Syrjälä } 4171b318b824SVille Syrjälä } 4172b318b824SVille Syrjälä 4173b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4174b318b824SVille Syrjälä { 4175b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4176b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4177b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4178b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4179b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4180b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4181b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4182b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4183b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4184b318b824SVille Syrjälä else 4185b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4186b318b824SVille Syrjälä } else { 4187b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4188b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4189b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4190b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4191b318b824SVille Syrjälä else 41929eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4193b318b824SVille Syrjälä } 4194b318b824SVille Syrjälä } 4195b318b824SVille Syrjälä 4196cefcff8fSJoonas Lahtinen /** 4197fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4198fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4199fca52a55SDaniel Vetter * 4200fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4201fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4202fca52a55SDaniel Vetter * 4203fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4204fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4205fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4206fca52a55SDaniel Vetter */ 42072aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 42082aeb7d3aSDaniel Vetter { 4209b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4210b318b824SVille Syrjälä int ret; 4211b318b824SVille Syrjälä 42122aeb7d3aSDaniel Vetter /* 42132aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 42142aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 42152aeb7d3aSDaniel Vetter * special cases in our ordering checks. 42162aeb7d3aSDaniel Vetter */ 4217ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 42182aeb7d3aSDaniel Vetter 4219b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4220b318b824SVille Syrjälä 4221b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4222b318b824SVille Syrjälä 4223b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4224b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4225b318b824SVille Syrjälä if (ret < 0) { 4226b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4227b318b824SVille Syrjälä return ret; 4228b318b824SVille Syrjälä } 4229b318b824SVille Syrjälä 4230b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4231b318b824SVille Syrjälä 4232b318b824SVille Syrjälä return ret; 42332aeb7d3aSDaniel Vetter } 42342aeb7d3aSDaniel Vetter 4235fca52a55SDaniel Vetter /** 4236fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4237fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4238fca52a55SDaniel Vetter * 4239fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4240fca52a55SDaniel Vetter * resources acquired in the init functions. 4241fca52a55SDaniel Vetter */ 42422aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 42432aeb7d3aSDaniel Vetter { 4244b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4245b318b824SVille Syrjälä 4246b318b824SVille Syrjälä /* 4247789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4248789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4249789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4250789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4251b318b824SVille Syrjälä */ 4252b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4253b318b824SVille Syrjälä return; 4254b318b824SVille Syrjälä 4255b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4256b318b824SVille Syrjälä 4257b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4258b318b824SVille Syrjälä 4259b318b824SVille Syrjälä free_irq(irq, dev_priv); 4260b318b824SVille Syrjälä 42612aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4262ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 42632aeb7d3aSDaniel Vetter } 42642aeb7d3aSDaniel Vetter 4265fca52a55SDaniel Vetter /** 4266fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4267fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4268fca52a55SDaniel Vetter * 4269fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4270fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4271fca52a55SDaniel Vetter */ 4272b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4273c67a470bSPaulo Zanoni { 4274b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4275ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4276315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4277c67a470bSPaulo Zanoni } 4278c67a470bSPaulo Zanoni 4279fca52a55SDaniel Vetter /** 4280fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4281fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4282fca52a55SDaniel Vetter * 4283fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4284fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4285fca52a55SDaniel Vetter */ 4286b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4287c67a470bSPaulo Zanoni { 4288ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4289b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4290b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4291c67a470bSPaulo Zanoni } 4292d64575eeSJani Nikula 4293d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4294d64575eeSJani Nikula { 4295d64575eeSJani Nikula /* 4296d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4297d64575eeSJani Nikula * this is the only thing we need to check. 4298d64575eeSJani Nikula */ 4299d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4300d64575eeSJani Nikula } 4301d64575eeSJani Nikula 4302d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4303d64575eeSJani Nikula { 4304d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4305d64575eeSJani Nikula } 4306