1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 41995b6762SChris Wilson static void 42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 43036a4a7dSZhenyu Wang { 441ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 451ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 461ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 473143a2bfSChris Wilson POSTING_READ(DEIMR); 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang } 50036a4a7dSZhenyu Wang 51036a4a7dSZhenyu Wang static inline void 52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 53036a4a7dSZhenyu Wang { 541ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 551ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 573143a2bfSChris Wilson POSTING_READ(DEIMR); 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang } 60036a4a7dSZhenyu Wang 617c463586SKeith Packard void 627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 637c463586SKeith Packard { 647c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 659db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 667c463586SKeith Packard 677c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 687c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 697c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 703143a2bfSChris Wilson POSTING_READ(reg); 717c463586SKeith Packard } 727c463586SKeith Packard } 737c463586SKeith Packard 747c463586SKeith Packard void 757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 767c463586SKeith Packard { 777c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 789db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 797c463586SKeith Packard 807c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 817c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 823143a2bfSChris Wilson POSTING_READ(reg); 837c463586SKeith Packard } 847c463586SKeith Packard } 857c463586SKeith Packard 86c0e09200SDave Airlie /** 8701c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8801c66889SZhao Yakui */ 8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 9001c66889SZhao Yakui { 911ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 921ec14ad3SChris Wilson unsigned long irqflags; 931ec14ad3SChris Wilson 947e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 957e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 967e231dbeSJesse Barnes return; 977e231dbeSJesse Barnes 981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9901c66889SZhao Yakui 100c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 101f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 102edcb49caSZhao Yakui else { 10301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 104d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 105a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 106edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 107d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 108edcb49caSZhao Yakui } 1091ec14ad3SChris Wilson 1101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11101c66889SZhao Yakui } 11201c66889SZhao Yakui 11301c66889SZhao Yakui /** 1140a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1150a3e67a4SJesse Barnes * @dev: DRM device 1160a3e67a4SJesse Barnes * @pipe: pipe to check 1170a3e67a4SJesse Barnes * 1180a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1190a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1200a3e67a4SJesse Barnes * before reading such registers if unsure. 1210a3e67a4SJesse Barnes */ 1220a3e67a4SJesse Barnes static int 1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1240a3e67a4SJesse Barnes { 1250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1265eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1270a3e67a4SJesse Barnes } 1280a3e67a4SJesse Barnes 12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13042f52ef8SKeith Packard * we use as a pipe index 13142f52ef8SKeith Packard */ 132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1330a3e67a4SJesse Barnes { 1340a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350a3e67a4SJesse Barnes unsigned long high_frame; 1360a3e67a4SJesse Barnes unsigned long low_frame; 1375eddb70bSChris Wilson u32 high1, high2, low; 1380a3e67a4SJesse Barnes 1390a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1419db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1420a3e67a4SJesse Barnes return 0; 1430a3e67a4SJesse Barnes } 1440a3e67a4SJesse Barnes 1459db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1469db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1475eddb70bSChris Wilson 1480a3e67a4SJesse Barnes /* 1490a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1500a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1510a3e67a4SJesse Barnes * register. 1520a3e67a4SJesse Barnes */ 1530a3e67a4SJesse Barnes do { 1545eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1555eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1565eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1570a3e67a4SJesse Barnes } while (high1 != high2); 1580a3e67a4SJesse Barnes 1595eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1615eddb70bSChris Wilson return (high1 << 8) | low; 1620a3e67a4SJesse Barnes } 1630a3e67a4SJesse Barnes 164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1659880b7a5SJesse Barnes { 1669880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1689880b7a5SJesse Barnes 1699880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1719db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1729880b7a5SJesse Barnes return 0; 1739880b7a5SJesse Barnes } 1749880b7a5SJesse Barnes 1759880b7a5SJesse Barnes return I915_READ(reg); 1769880b7a5SJesse Barnes } 1779880b7a5SJesse Barnes 178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1790af7e4dfSMario Kleiner int *vpos, int *hpos) 1800af7e4dfSMario Kleiner { 1810af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1820af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1830af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1840af7e4dfSMario Kleiner bool in_vbl = true; 1850af7e4dfSMario Kleiner int ret = 0; 1860af7e4dfSMario Kleiner 1870af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1900af7e4dfSMario Kleiner return 0; 1910af7e4dfSMario Kleiner } 1920af7e4dfSMario Kleiner 1930af7e4dfSMario Kleiner /* Get vtotal. */ 1940af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 1950af7e4dfSMario Kleiner 1960af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 1970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 1980af7e4dfSMario Kleiner * scanout position from Display scan line register. 1990af7e4dfSMario Kleiner */ 2000af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2010af7e4dfSMario Kleiner 2020af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2030af7e4dfSMario Kleiner * horizontal scanout position. 2040af7e4dfSMario Kleiner */ 2050af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2060af7e4dfSMario Kleiner *hpos = 0; 2070af7e4dfSMario Kleiner } else { 2080af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2090af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2100af7e4dfSMario Kleiner * scanout position. 2110af7e4dfSMario Kleiner */ 2120af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2130af7e4dfSMario Kleiner 2140af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2150af7e4dfSMario Kleiner *vpos = position / htotal; 2160af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2170af7e4dfSMario Kleiner } 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner /* Query vblank area. */ 2200af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Test position against vblank region. */ 2230af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2240af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2270af7e4dfSMario Kleiner in_vbl = false; 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2300af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2310af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Readouts valid? */ 2340af7e4dfSMario Kleiner if (vbl > 0) 2350af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* In vblank? */ 2380af7e4dfSMario Kleiner if (in_vbl) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner return ret; 2420af7e4dfSMario Kleiner } 2430af7e4dfSMario Kleiner 244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2450af7e4dfSMario Kleiner int *max_error, 2460af7e4dfSMario Kleiner struct timeval *vblank_time, 2470af7e4dfSMario Kleiner unsigned flags) 2480af7e4dfSMario Kleiner { 2494041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2504041b853SChris Wilson struct drm_crtc *crtc; 2510af7e4dfSMario Kleiner 2524041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2540af7e4dfSMario Kleiner return -EINVAL; 2550af7e4dfSMario Kleiner } 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2584041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2594041b853SChris Wilson if (crtc == NULL) { 2604041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2614041b853SChris Wilson return -EINVAL; 2624041b853SChris Wilson } 2634041b853SChris Wilson 2644041b853SChris Wilson if (!crtc->enabled) { 2654041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2664041b853SChris Wilson return -EBUSY; 2674041b853SChris Wilson } 2680af7e4dfSMario Kleiner 2690af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2704041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2714041b853SChris Wilson vblank_time, flags, 2724041b853SChris Wilson crtc); 2730af7e4dfSMario Kleiner } 2740af7e4dfSMario Kleiner 2755ca58282SJesse Barnes /* 2765ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2775ca58282SJesse Barnes */ 2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2795ca58282SJesse Barnes { 2805ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2815ca58282SJesse Barnes hotplug_work); 2825ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 283c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2844ef69c7aSChris Wilson struct intel_encoder *encoder; 2855ca58282SJesse Barnes 286a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 287e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 288e67189abSJesse Barnes 2894ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2904ef69c7aSChris Wilson if (encoder->hot_plug) 2914ef69c7aSChris Wilson encoder->hot_plug(encoder); 292c31c4ba3SKeith Packard 29340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29440ee3381SKeith Packard 2955ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 296eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2975ca58282SJesse Barnes } 2985ca58282SJesse Barnes 299f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 300f97108d1SJesse Barnes { 301f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 302b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 303f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 304f97108d1SJesse Barnes 3057648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 306b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 307b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 308f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 309f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 310f97108d1SJesse Barnes 311f97108d1SJesse Barnes /* Handle RCS change request from hw */ 312b5b72e89SMatthew Garrett if (busy_up > max_avg) { 313f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 314f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 315f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 316f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 317b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 318f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 319f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 320f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 321f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 322f97108d1SJesse Barnes } 323f97108d1SJesse Barnes 3247648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 325f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 326f97108d1SJesse Barnes 327f97108d1SJesse Barnes return; 328f97108d1SJesse Barnes } 329f97108d1SJesse Barnes 330549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 331549f7365SChris Wilson struct intel_ring_buffer *ring) 332549f7365SChris Wilson { 333549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3349862e600SChris Wilson 335475553deSChris Wilson if (ring->obj == NULL) 336475553deSChris Wilson return; 337475553deSChris Wilson 3386d171cb4SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring)); 3399862e600SChris Wilson 340549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3413e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 342549f7365SChris Wilson dev_priv->hangcheck_count = 0; 343549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3443e0dc6b0SBen Widawsky jiffies + 3453e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3463e0dc6b0SBen Widawsky } 347549f7365SChris Wilson } 348549f7365SChris Wilson 3494912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3503b8d8d91SJesse Barnes { 3514912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3524912d041SBen Widawsky rps_work); 3533b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3544912d041SBen Widawsky u32 pm_iir, pm_imr; 3553b8d8d91SJesse Barnes 3564912d041SBen Widawsky spin_lock_irq(&dev_priv->rps_lock); 3574912d041SBen Widawsky pm_iir = dev_priv->pm_iir; 3584912d041SBen Widawsky dev_priv->pm_iir = 0; 3594912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 360a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 3614912d041SBen Widawsky spin_unlock_irq(&dev_priv->rps_lock); 3624912d041SBen Widawsky 3633b8d8d91SJesse Barnes if (!pm_iir) 3643b8d8d91SJesse Barnes return; 3653b8d8d91SJesse Barnes 3664912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3673b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3683b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3693b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3703b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3713b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3723b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3734912d041SBen Widawsky gen6_gt_force_wake_get(dev_priv); 3743b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 3753b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 3763b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 3773b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 3783b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3793b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 3803b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 3813b8d8d91SJesse Barnes } else { 3823b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 3833b8d8d91SJesse Barnes * until we hit the minimum frequency */ 3843b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3853b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 3863b8d8d91SJesse Barnes } 3874912d041SBen Widawsky gen6_gt_force_wake_put(dev_priv); 3883b8d8d91SJesse Barnes } 3893b8d8d91SJesse Barnes 3904912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 3913b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 3923b8d8d91SJesse Barnes 3934912d041SBen Widawsky /* 3944912d041SBen Widawsky * rps_lock not held here because clearing is non-destructive. There is 3954912d041SBen Widawsky * an *extremely* unlikely race with gen6_rps_enable() that is prevented 3964912d041SBen Widawsky * by holding struct_mutex for the duration of the write. 3974912d041SBen Widawsky */ 3984912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 3993b8d8d91SJesse Barnes } 4003b8d8d91SJesse Barnes 401e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 402e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 403e7b4c6b1SDaniel Vetter u32 gt_iir) 404e7b4c6b1SDaniel Vetter { 405e7b4c6b1SDaniel Vetter 406e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 407e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 408e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 409e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 410e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 411e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 412e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 413e7b4c6b1SDaniel Vetter 414e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 415e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 416e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 417e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 418e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 419e7b4c6b1SDaniel Vetter } 420e7b4c6b1SDaniel Vetter } 421e7b4c6b1SDaniel Vetter 422fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 423fc6826d1SChris Wilson u32 pm_iir) 424fc6826d1SChris Wilson { 425fc6826d1SChris Wilson unsigned long flags; 426fc6826d1SChris Wilson 427fc6826d1SChris Wilson /* 428fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 429fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 430fc6826d1SChris Wilson * displays a case where we've unsafely cleared 431fc6826d1SChris Wilson * dev_priv->pm_iir. Although missing an interrupt of the same 432fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 433fc6826d1SChris Wilson * 434fc6826d1SChris Wilson * The mask bit in IMR is cleared by rps_work. 435fc6826d1SChris Wilson */ 436fc6826d1SChris Wilson 437fc6826d1SChris Wilson spin_lock_irqsave(&dev_priv->rps_lock, flags); 438fc6826d1SChris Wilson WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 439fc6826d1SChris Wilson dev_priv->pm_iir |= pm_iir; 440fc6826d1SChris Wilson I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 441fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 442fc6826d1SChris Wilson spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 443fc6826d1SChris Wilson 444fc6826d1SChris Wilson queue_work(dev_priv->wq, &dev_priv->rps_work); 445fc6826d1SChris Wilson } 446fc6826d1SChris Wilson 4477e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 4487e231dbeSJesse Barnes { 4497e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 4507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4517e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 4527e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 4537e231dbeSJesse Barnes unsigned long irqflags; 4547e231dbeSJesse Barnes int pipe; 4557e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 4567e231dbeSJesse Barnes u32 vblank_status; 4577e231dbeSJesse Barnes int vblank = 0; 4587e231dbeSJesse Barnes bool blc_event; 4597e231dbeSJesse Barnes 4607e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 4617e231dbeSJesse Barnes 4627e231dbeSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS | 4637e231dbeSJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS; 4647e231dbeSJesse Barnes 4657e231dbeSJesse Barnes while (true) { 4667e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 4677e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 4687e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 4697e231dbeSJesse Barnes 4707e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 4717e231dbeSJesse Barnes goto out; 4727e231dbeSJesse Barnes 4737e231dbeSJesse Barnes ret = IRQ_HANDLED; 4747e231dbeSJesse Barnes 475e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 4767e231dbeSJesse Barnes 4777e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4787e231dbeSJesse Barnes for_each_pipe(pipe) { 4797e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 4807e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 4817e231dbeSJesse Barnes 4827e231dbeSJesse Barnes /* 4837e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 4847e231dbeSJesse Barnes */ 4857e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 4867e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 4877e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 4887e231dbeSJesse Barnes pipe_name(pipe)); 4897e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 4907e231dbeSJesse Barnes } 4917e231dbeSJesse Barnes } 4927e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4937e231dbeSJesse Barnes 4947e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 4957e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 4967e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 4977e231dbeSJesse Barnes 4987e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 4997e231dbeSJesse Barnes hotplug_status); 5007e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5017e231dbeSJesse Barnes queue_work(dev_priv->wq, 5027e231dbeSJesse Barnes &dev_priv->hotplug_work); 5037e231dbeSJesse Barnes 5047e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5057e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5067e231dbeSJesse Barnes } 5077e231dbeSJesse Barnes 5087e231dbeSJesse Barnes 5097e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) { 5107e231dbeSJesse Barnes drm_handle_vblank(dev, 0); 5117e231dbeSJesse Barnes vblank++; 5127e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5137e231dbeSJesse Barnes } 5147e231dbeSJesse Barnes 5157e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) { 5167e231dbeSJesse Barnes drm_handle_vblank(dev, 1); 5177e231dbeSJesse Barnes vblank++; 5187e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5197e231dbeSJesse Barnes } 5207e231dbeSJesse Barnes 5217e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5227e231dbeSJesse Barnes blc_event = true; 5237e231dbeSJesse Barnes 524fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 525fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5267e231dbeSJesse Barnes 5277e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5287e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5297e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5307e231dbeSJesse Barnes } 5317e231dbeSJesse Barnes 5327e231dbeSJesse Barnes out: 5337e231dbeSJesse Barnes return ret; 5347e231dbeSJesse Barnes } 5357e231dbeSJesse Barnes 536*9adab8b5SChris Wilson static void pch_irq_handler(struct drm_device *dev, u32 pch_iir) 537776ad806SJesse Barnes { 538776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5399db4a9c7SJesse Barnes int pipe; 540776ad806SJesse Barnes 541776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 542776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 543776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 544776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 545776ad806SJesse Barnes 546776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 547776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 548776ad806SJesse Barnes 549776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 550776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 551776ad806SJesse Barnes 552776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 553776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 554776ad806SJesse Barnes 555776ad806SJesse Barnes if (pch_iir & SDE_POISON) 556776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 557776ad806SJesse Barnes 5589db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 5599db4a9c7SJesse Barnes for_each_pipe(pipe) 5609db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 5619db4a9c7SJesse Barnes pipe_name(pipe), 5629db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 563776ad806SJesse Barnes 564776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 565776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 566776ad806SJesse Barnes 567776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 568776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 569776ad806SJesse Barnes 570776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 571776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 572776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 573776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 574776ad806SJesse Barnes } 575776ad806SJesse Barnes 576f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 577b1f14ad0SJesse Barnes { 578b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 579b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 580b1f14ad0SJesse Barnes int ret = IRQ_NONE; 581b1f14ad0SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 582b1f14ad0SJesse Barnes 583b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 584b1f14ad0SJesse Barnes 585b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 586b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 587b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 588b1f14ad0SJesse Barnes POSTING_READ(DEIER); 589b1f14ad0SJesse Barnes 590b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 591b1f14ad0SJesse Barnes gt_iir = I915_READ(GTIIR); 592b1f14ad0SJesse Barnes pch_iir = I915_READ(SDEIIR); 593b1f14ad0SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 594b1f14ad0SJesse Barnes 595b1f14ad0SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0) 596b1f14ad0SJesse Barnes goto done; 597b1f14ad0SJesse Barnes 598b1f14ad0SJesse Barnes ret = IRQ_HANDLED; 599b1f14ad0SJesse Barnes 600e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 601b1f14ad0SJesse Barnes 602b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 603b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 604b1f14ad0SJesse Barnes 605b1f14ad0SJesse Barnes if (de_iir & DE_PLANEA_FLIP_DONE_IVB) { 606b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 0); 607b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 0); 608b1f14ad0SJesse Barnes } 609b1f14ad0SJesse Barnes 610b1f14ad0SJesse Barnes if (de_iir & DE_PLANEB_FLIP_DONE_IVB) { 611b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 1); 612b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 1); 613b1f14ad0SJesse Barnes } 614b1f14ad0SJesse Barnes 615b615b57aSChris Wilson if (de_iir & DE_PLANEC_FLIP_DONE_IVB) { 616b615b57aSChris Wilson intel_prepare_page_flip(dev, 2); 617b615b57aSChris Wilson intel_finish_page_flip_plane(dev, 2); 618b615b57aSChris Wilson } 619b615b57aSChris Wilson 620b1f14ad0SJesse Barnes if (de_iir & DE_PIPEA_VBLANK_IVB) 621b1f14ad0SJesse Barnes drm_handle_vblank(dev, 0); 622b1f14ad0SJesse Barnes 623f6b07f45SDan Carpenter if (de_iir & DE_PIPEB_VBLANK_IVB) 624b1f14ad0SJesse Barnes drm_handle_vblank(dev, 1); 625b1f14ad0SJesse Barnes 626b615b57aSChris Wilson if (de_iir & DE_PIPEC_VBLANK_IVB) 627b615b57aSChris Wilson drm_handle_vblank(dev, 2); 628b615b57aSChris Wilson 629b1f14ad0SJesse Barnes /* check event from PCH */ 630b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 631b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 632b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 633*9adab8b5SChris Wilson pch_irq_handler(dev, pch_iir); 634b1f14ad0SJesse Barnes } 635b1f14ad0SJesse Barnes 636fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 637fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 638b1f14ad0SJesse Barnes 639b1f14ad0SJesse Barnes /* should clear PCH hotplug event before clear CPU irq */ 640b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, pch_iir); 641b1f14ad0SJesse Barnes I915_WRITE(GTIIR, gt_iir); 642b1f14ad0SJesse Barnes I915_WRITE(DEIIR, de_iir); 643b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 644b1f14ad0SJesse Barnes 645b1f14ad0SJesse Barnes done: 646b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 647b1f14ad0SJesse Barnes POSTING_READ(DEIER); 648b1f14ad0SJesse Barnes 649b1f14ad0SJesse Barnes return ret; 650b1f14ad0SJesse Barnes } 651b1f14ad0SJesse Barnes 652e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 653e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 654e7b4c6b1SDaniel Vetter u32 gt_iir) 655e7b4c6b1SDaniel Vetter { 656e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 657e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 658e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 659e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 660e7b4c6b1SDaniel Vetter } 661e7b4c6b1SDaniel Vetter 662f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 663036a4a7dSZhenyu Wang { 6644697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 665036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 666036a4a7dSZhenyu Wang int ret = IRQ_NONE; 6673b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 6682d7b8366SYuanhan Liu u32 hotplug_mask; 669881f47b6SXiang, Haihao 6704697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 6714697995bSJesse Barnes 6722d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 6732d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 6742d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6753143a2bfSChris Wilson POSTING_READ(DEIER); 6762d109a84SZou, Nanhai 677036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 678036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 679c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 6803b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 681036a4a7dSZhenyu Wang 6823b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 6833b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 684c7c85101SZou Nan hai goto done; 685036a4a7dSZhenyu Wang 6862d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 6872d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 6882d7b8366SYuanhan Liu else 6892d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 6902d7b8366SYuanhan Liu 691036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 692036a4a7dSZhenyu Wang 693e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 694e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 695e7b4c6b1SDaniel Vetter else 696e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 697036a4a7dSZhenyu Wang 69801c66889SZhao Yakui if (de_iir & DE_GSE) 6993b617967SChris Wilson intel_opregion_gse_intr(dev); 70001c66889SZhao Yakui 701f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 702013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 7032bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 704013d5aa2SJesse Barnes } 705013d5aa2SJesse Barnes 706f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 707f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7082bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 709013d5aa2SJesse Barnes } 710c062df61SLi Peng 711f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 712f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 713f072d2e7SZhenyu Wang 714f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 715f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 716f072d2e7SZhenyu Wang 717c650156aSZhenyu Wang /* check event from PCH */ 718776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 719776ad806SJesse Barnes if (pch_iir & hotplug_mask) 720c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 721*9adab8b5SChris Wilson pch_irq_handler(dev, pch_iir); 722776ad806SJesse Barnes } 723c650156aSZhenyu Wang 724f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 7257648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 726f97108d1SJesse Barnes i915_handle_rps_change(dev); 727f97108d1SJesse Barnes } 728f97108d1SJesse Barnes 729fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 730fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 7313b8d8d91SJesse Barnes 732c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 733c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 734c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 735c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 7364912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 737036a4a7dSZhenyu Wang 738c7c85101SZou Nan hai done: 7392d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 7403143a2bfSChris Wilson POSTING_READ(DEIER); 7412d109a84SZou, Nanhai 742036a4a7dSZhenyu Wang return ret; 743036a4a7dSZhenyu Wang } 744036a4a7dSZhenyu Wang 7458a905236SJesse Barnes /** 7468a905236SJesse Barnes * i915_error_work_func - do process context error handling work 7478a905236SJesse Barnes * @work: work struct 7488a905236SJesse Barnes * 7498a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 7508a905236SJesse Barnes * was detected. 7518a905236SJesse Barnes */ 7528a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 7538a905236SJesse Barnes { 7548a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 7558a905236SJesse Barnes error_work); 7568a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 757f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 758f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 759f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 7608a905236SJesse Barnes 761f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 7628a905236SJesse Barnes 763ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 76444d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 765f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 766d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 767ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 768f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 769f316a42cSBen Gamari } 77030dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 771f316a42cSBen Gamari } 7728a905236SJesse Barnes } 7738a905236SJesse Barnes 7743bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 7759df30794SChris Wilson static struct drm_i915_error_object * 776bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 77705394f39SChris Wilson struct drm_i915_gem_object *src) 7789df30794SChris Wilson { 7799df30794SChris Wilson struct drm_i915_error_object *dst; 7809df30794SChris Wilson int page, page_count; 781e56660ddSChris Wilson u32 reloc_offset; 7829df30794SChris Wilson 78305394f39SChris Wilson if (src == NULL || src->pages == NULL) 7849df30794SChris Wilson return NULL; 7859df30794SChris Wilson 78605394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 7879df30794SChris Wilson 7889df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 7899df30794SChris Wilson if (dst == NULL) 7909df30794SChris Wilson return NULL; 7919df30794SChris Wilson 79205394f39SChris Wilson reloc_offset = src->gtt_offset; 7939df30794SChris Wilson for (page = 0; page < page_count; page++) { 794788885aeSAndrew Morton unsigned long flags; 795e56660ddSChris Wilson void *d; 796788885aeSAndrew Morton 797e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 7989df30794SChris Wilson if (d == NULL) 7999df30794SChris Wilson goto unwind; 800e56660ddSChris Wilson 801788885aeSAndrew Morton local_irq_save(flags); 80274898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 80374898d7eSDaniel Vetter src->has_global_gtt_mapping) { 804172975aaSChris Wilson void __iomem *s; 805172975aaSChris Wilson 806172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 807172975aaSChris Wilson * It's part of the error state, and this hopefully 808172975aaSChris Wilson * captures what the GPU read. 809172975aaSChris Wilson */ 810172975aaSChris Wilson 811e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 8123e4d3af5SPeter Zijlstra reloc_offset); 813e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 8143e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 815172975aaSChris Wilson } else { 816172975aaSChris Wilson void *s; 817172975aaSChris Wilson 818172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 819172975aaSChris Wilson 820172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 821172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 822172975aaSChris Wilson kunmap_atomic(s); 823172975aaSChris Wilson 824172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 825172975aaSChris Wilson } 826788885aeSAndrew Morton local_irq_restore(flags); 827e56660ddSChris Wilson 8289df30794SChris Wilson dst->pages[page] = d; 829e56660ddSChris Wilson 830e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 8319df30794SChris Wilson } 8329df30794SChris Wilson dst->page_count = page_count; 83305394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 8349df30794SChris Wilson 8359df30794SChris Wilson return dst; 8369df30794SChris Wilson 8379df30794SChris Wilson unwind: 8389df30794SChris Wilson while (page--) 8399df30794SChris Wilson kfree(dst->pages[page]); 8409df30794SChris Wilson kfree(dst); 8419df30794SChris Wilson return NULL; 8429df30794SChris Wilson } 8439df30794SChris Wilson 8449df30794SChris Wilson static void 8459df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 8469df30794SChris Wilson { 8479df30794SChris Wilson int page; 8489df30794SChris Wilson 8499df30794SChris Wilson if (obj == NULL) 8509df30794SChris Wilson return; 8519df30794SChris Wilson 8529df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 8539df30794SChris Wilson kfree(obj->pages[page]); 8549df30794SChris Wilson 8559df30794SChris Wilson kfree(obj); 8569df30794SChris Wilson } 8579df30794SChris Wilson 858742cbee8SDaniel Vetter void 859742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 8609df30794SChris Wilson { 861742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 862742cbee8SDaniel Vetter typeof(*error), ref); 863e2f973d5SChris Wilson int i; 864e2f973d5SChris Wilson 86552d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 86652d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 86752d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 86852d39a21SChris Wilson kfree(error->ring[i].requests); 86952d39a21SChris Wilson } 870e2f973d5SChris Wilson 8719df30794SChris Wilson kfree(error->active_bo); 8726ef3d427SChris Wilson kfree(error->overlay); 8739df30794SChris Wilson kfree(error); 8749df30794SChris Wilson } 8751b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 8761b50247aSChris Wilson struct drm_i915_gem_object *obj) 877c724e8a9SChris Wilson { 878c724e8a9SChris Wilson err->size = obj->base.size; 879c724e8a9SChris Wilson err->name = obj->base.name; 880c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 881c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 882c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 883c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 884c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 885c724e8a9SChris Wilson err->pinned = 0; 886c724e8a9SChris Wilson if (obj->pin_count > 0) 887c724e8a9SChris Wilson err->pinned = 1; 888c724e8a9SChris Wilson if (obj->user_pin_count > 0) 889c724e8a9SChris Wilson err->pinned = -1; 890c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 891c724e8a9SChris Wilson err->dirty = obj->dirty; 892c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 89396154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 89493dfb40cSChris Wilson err->cache_level = obj->cache_level; 8951b50247aSChris Wilson } 896c724e8a9SChris Wilson 8971b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 8981b50247aSChris Wilson int count, struct list_head *head) 8991b50247aSChris Wilson { 9001b50247aSChris Wilson struct drm_i915_gem_object *obj; 9011b50247aSChris Wilson int i = 0; 9021b50247aSChris Wilson 9031b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 9041b50247aSChris Wilson capture_bo(err++, obj); 905c724e8a9SChris Wilson if (++i == count) 906c724e8a9SChris Wilson break; 9071b50247aSChris Wilson } 908c724e8a9SChris Wilson 9091b50247aSChris Wilson return i; 9101b50247aSChris Wilson } 9111b50247aSChris Wilson 9121b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 9131b50247aSChris Wilson int count, struct list_head *head) 9141b50247aSChris Wilson { 9151b50247aSChris Wilson struct drm_i915_gem_object *obj; 9161b50247aSChris Wilson int i = 0; 9171b50247aSChris Wilson 9181b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 9191b50247aSChris Wilson if (obj->pin_count == 0) 9201b50247aSChris Wilson continue; 9211b50247aSChris Wilson 9221b50247aSChris Wilson capture_bo(err++, obj); 9231b50247aSChris Wilson if (++i == count) 9241b50247aSChris Wilson break; 925c724e8a9SChris Wilson } 926c724e8a9SChris Wilson 927c724e8a9SChris Wilson return i; 928c724e8a9SChris Wilson } 929c724e8a9SChris Wilson 930748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 931748ebc60SChris Wilson struct drm_i915_error_state *error) 932748ebc60SChris Wilson { 933748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 934748ebc60SChris Wilson int i; 935748ebc60SChris Wilson 936748ebc60SChris Wilson /* Fences */ 937748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 938775d17b6SDaniel Vetter case 7: 939748ebc60SChris Wilson case 6: 940748ebc60SChris Wilson for (i = 0; i < 16; i++) 941748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 942748ebc60SChris Wilson break; 943748ebc60SChris Wilson case 5: 944748ebc60SChris Wilson case 4: 945748ebc60SChris Wilson for (i = 0; i < 16; i++) 946748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 947748ebc60SChris Wilson break; 948748ebc60SChris Wilson case 3: 949748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 950748ebc60SChris Wilson for (i = 0; i < 8; i++) 951748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 952748ebc60SChris Wilson case 2: 953748ebc60SChris Wilson for (i = 0; i < 8; i++) 954748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 955748ebc60SChris Wilson break; 956748ebc60SChris Wilson 957748ebc60SChris Wilson } 958748ebc60SChris Wilson } 959748ebc60SChris Wilson 960bcfb2e28SChris Wilson static struct drm_i915_error_object * 961bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 962bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 963bcfb2e28SChris Wilson { 964bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 965bcfb2e28SChris Wilson u32 seqno; 966bcfb2e28SChris Wilson 967bcfb2e28SChris Wilson if (!ring->get_seqno) 968bcfb2e28SChris Wilson return NULL; 969bcfb2e28SChris Wilson 970bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 971bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 972bcfb2e28SChris Wilson if (obj->ring != ring) 973bcfb2e28SChris Wilson continue; 974bcfb2e28SChris Wilson 975c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 976bcfb2e28SChris Wilson continue; 977bcfb2e28SChris Wilson 978bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 979bcfb2e28SChris Wilson continue; 980bcfb2e28SChris Wilson 981bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 982bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 983bcfb2e28SChris Wilson */ 984bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 985bcfb2e28SChris Wilson } 986bcfb2e28SChris Wilson 987bcfb2e28SChris Wilson return NULL; 988bcfb2e28SChris Wilson } 989bcfb2e28SChris Wilson 990d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 991d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 992d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 993d27b1e0eSDaniel Vetter { 994d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 995d27b1e0eSDaniel Vetter 99633f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 99733f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 9987e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 9997e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 10007e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 10017e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 100233f3f518SDaniel Vetter } 1003c1cd90edSDaniel Vetter 1004d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 10059d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1006d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1007d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1008d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1009c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1010d27b1e0eSDaniel Vetter if (ring->id == RCS) { 1011d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 1012d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1013d27b1e0eSDaniel Vetter } 1014d27b1e0eSDaniel Vetter } else { 10159d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1016d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1017d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1018d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1019d27b1e0eSDaniel Vetter } 1020d27b1e0eSDaniel Vetter 10219574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1022c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1023d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 1024d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1025c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1026c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 10277e3b8737SDaniel Vetter 10287e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 10297e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1030d27b1e0eSDaniel Vetter } 1031d27b1e0eSDaniel Vetter 103252d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 103352d39a21SChris Wilson struct drm_i915_error_state *error) 103452d39a21SChris Wilson { 103552d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 103652d39a21SChris Wilson struct drm_i915_gem_request *request; 103752d39a21SChris Wilson int i, count; 103852d39a21SChris Wilson 103952d39a21SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) { 104052d39a21SChris Wilson struct intel_ring_buffer *ring = &dev_priv->ring[i]; 104152d39a21SChris Wilson 104252d39a21SChris Wilson if (ring->obj == NULL) 104352d39a21SChris Wilson continue; 104452d39a21SChris Wilson 104552d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 104652d39a21SChris Wilson 104752d39a21SChris Wilson error->ring[i].batchbuffer = 104852d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 104952d39a21SChris Wilson 105052d39a21SChris Wilson error->ring[i].ringbuffer = 105152d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 105252d39a21SChris Wilson 105352d39a21SChris Wilson count = 0; 105452d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 105552d39a21SChris Wilson count++; 105652d39a21SChris Wilson 105752d39a21SChris Wilson error->ring[i].num_requests = count; 105852d39a21SChris Wilson error->ring[i].requests = 105952d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 106052d39a21SChris Wilson GFP_ATOMIC); 106152d39a21SChris Wilson if (error->ring[i].requests == NULL) { 106252d39a21SChris Wilson error->ring[i].num_requests = 0; 106352d39a21SChris Wilson continue; 106452d39a21SChris Wilson } 106552d39a21SChris Wilson 106652d39a21SChris Wilson count = 0; 106752d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 106852d39a21SChris Wilson struct drm_i915_error_request *erq; 106952d39a21SChris Wilson 107052d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 107152d39a21SChris Wilson erq->seqno = request->seqno; 107252d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1073ee4f42b1SChris Wilson erq->tail = request->tail; 107452d39a21SChris Wilson } 107552d39a21SChris Wilson } 107652d39a21SChris Wilson } 107752d39a21SChris Wilson 10788a905236SJesse Barnes /** 10798a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 10808a905236SJesse Barnes * @dev: drm device 10818a905236SJesse Barnes * 10828a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 10838a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 10848a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 10858a905236SJesse Barnes * to pick up. 10868a905236SJesse Barnes */ 108763eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 108863eeaf38SJesse Barnes { 108963eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 109005394f39SChris Wilson struct drm_i915_gem_object *obj; 109163eeaf38SJesse Barnes struct drm_i915_error_state *error; 109263eeaf38SJesse Barnes unsigned long flags; 10939db4a9c7SJesse Barnes int i, pipe; 109463eeaf38SJesse Barnes 109563eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 10969df30794SChris Wilson error = dev_priv->first_error; 10979df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 10989df30794SChris Wilson if (error) 10999df30794SChris Wilson return; 110063eeaf38SJesse Barnes 11019db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 110233f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 110363eeaf38SJesse Barnes if (!error) { 11049df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 11059df30794SChris Wilson return; 110663eeaf38SJesse Barnes } 110763eeaf38SJesse Barnes 1108b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1109b6f7833bSChris Wilson dev->primary->index); 11102fa772f3SChris Wilson 1111742cbee8SDaniel Vetter kref_init(&error->ref); 111263eeaf38SJesse Barnes error->eir = I915_READ(EIR); 111363eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1114be998e2eSBen Widawsky 1115be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1116be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1117be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1118be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1119be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1120be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1121be998e2eSBen Widawsky else 1122be998e2eSBen Widawsky error->ier = I915_READ(IER); 1123be998e2eSBen Widawsky 11249db4a9c7SJesse Barnes for_each_pipe(pipe) 11259db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1126d27b1e0eSDaniel Vetter 112733f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1128f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 112933f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 113033f3f518SDaniel Vetter } 1131add354ddSChris Wilson 1132748ebc60SChris Wilson i915_gem_record_fences(dev, error); 113352d39a21SChris Wilson i915_gem_record_rings(dev, error); 11349df30794SChris Wilson 1135c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 11369df30794SChris Wilson error->active_bo = NULL; 1137c724e8a9SChris Wilson error->pinned_bo = NULL; 11389df30794SChris Wilson 1139bcfb2e28SChris Wilson i = 0; 1140bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1141bcfb2e28SChris Wilson i++; 1142bcfb2e28SChris Wilson error->active_bo_count = i; 11431b50247aSChris Wilson list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) 11441b50247aSChris Wilson if (obj->pin_count) 1145bcfb2e28SChris Wilson i++; 1146bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1147c724e8a9SChris Wilson 11488e934dbfSChris Wilson error->active_bo = NULL; 11498e934dbfSChris Wilson error->pinned_bo = NULL; 1150bcfb2e28SChris Wilson if (i) { 1151bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 11529df30794SChris Wilson GFP_ATOMIC); 1153c724e8a9SChris Wilson if (error->active_bo) 1154c724e8a9SChris Wilson error->pinned_bo = 1155c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 11569df30794SChris Wilson } 1157c724e8a9SChris Wilson 1158c724e8a9SChris Wilson if (error->active_bo) 1159c724e8a9SChris Wilson error->active_bo_count = 11601b50247aSChris Wilson capture_active_bo(error->active_bo, 1161c724e8a9SChris Wilson error->active_bo_count, 1162c724e8a9SChris Wilson &dev_priv->mm.active_list); 1163c724e8a9SChris Wilson 1164c724e8a9SChris Wilson if (error->pinned_bo) 1165c724e8a9SChris Wilson error->pinned_bo_count = 11661b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1167c724e8a9SChris Wilson error->pinned_bo_count, 11681b50247aSChris Wilson &dev_priv->mm.gtt_list); 116963eeaf38SJesse Barnes 11708a905236SJesse Barnes do_gettimeofday(&error->time); 11718a905236SJesse Barnes 11726ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1173c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 11746ef3d427SChris Wilson 11759df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 11769df30794SChris Wilson if (dev_priv->first_error == NULL) { 117763eeaf38SJesse Barnes dev_priv->first_error = error; 11789df30794SChris Wilson error = NULL; 11799df30794SChris Wilson } 118063eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11819df30794SChris Wilson 11829df30794SChris Wilson if (error) 1183742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 11849df30794SChris Wilson } 11859df30794SChris Wilson 11869df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 11879df30794SChris Wilson { 11889df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 11899df30794SChris Wilson struct drm_i915_error_state *error; 11906dc0e816SBen Widawsky unsigned long flags; 11919df30794SChris Wilson 11926dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 11939df30794SChris Wilson error = dev_priv->first_error; 11949df30794SChris Wilson dev_priv->first_error = NULL; 11956dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11969df30794SChris Wilson 11979df30794SChris Wilson if (error) 1198742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 119963eeaf38SJesse Barnes } 12003bd3c932SChris Wilson #else 12013bd3c932SChris Wilson #define i915_capture_error_state(x) 12023bd3c932SChris Wilson #endif 120363eeaf38SJesse Barnes 120435aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1205c0e09200SDave Airlie { 12068a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 120763eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 12089db4a9c7SJesse Barnes int pipe; 120963eeaf38SJesse Barnes 121035aed2e6SChris Wilson if (!eir) 121135aed2e6SChris Wilson return; 121263eeaf38SJesse Barnes 1213a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 12148a905236SJesse Barnes 12158a905236SJesse Barnes if (IS_G4X(dev)) { 12168a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 12178a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 12188a905236SJesse Barnes 1219a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1220a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1221a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 12228a905236SJesse Barnes I915_READ(INSTDONE_I965)); 1223a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1224a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1225a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 12268a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12273143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 12288a905236SJesse Barnes } 12298a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 12308a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1231a70491ccSJoe Perches pr_err("page table error\n"); 1232a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 12338a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12343143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 12358a905236SJesse Barnes } 12368a905236SJesse Barnes } 12378a905236SJesse Barnes 1238a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 123963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 124063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1241a70491ccSJoe Perches pr_err("page table error\n"); 1242a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 124363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12443143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 124563eeaf38SJesse Barnes } 12468a905236SJesse Barnes } 12478a905236SJesse Barnes 124863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1249a70491ccSJoe Perches pr_err("memory refresh error:\n"); 12509db4a9c7SJesse Barnes for_each_pipe(pipe) 1251a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 12529db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 125363eeaf38SJesse Barnes /* pipestat has already been acked */ 125463eeaf38SJesse Barnes } 125563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1256a70491ccSJoe Perches pr_err("instruction error\n"); 1257a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1258a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 125963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 126063eeaf38SJesse Barnes 1261a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1262a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1263a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); 1264a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 126563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 12663143a2bfSChris Wilson POSTING_READ(IPEIR); 126763eeaf38SJesse Barnes } else { 126863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 126963eeaf38SJesse Barnes 1270a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1271a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1272a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 127363eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 1274a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1275a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1276a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 127763eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12783143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 127963eeaf38SJesse Barnes } 128063eeaf38SJesse Barnes } 128163eeaf38SJesse Barnes 128263eeaf38SJesse Barnes I915_WRITE(EIR, eir); 12833143a2bfSChris Wilson POSTING_READ(EIR); 128463eeaf38SJesse Barnes eir = I915_READ(EIR); 128563eeaf38SJesse Barnes if (eir) { 128663eeaf38SJesse Barnes /* 128763eeaf38SJesse Barnes * some errors might have become stuck, 128863eeaf38SJesse Barnes * mask them. 128963eeaf38SJesse Barnes */ 129063eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 129163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 129263eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 129363eeaf38SJesse Barnes } 129435aed2e6SChris Wilson } 129535aed2e6SChris Wilson 129635aed2e6SChris Wilson /** 129735aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 129835aed2e6SChris Wilson * @dev: drm device 129935aed2e6SChris Wilson * 130035aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 130135aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 130235aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 130335aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 130435aed2e6SChris Wilson * of a ring dump etc.). 130535aed2e6SChris Wilson */ 1306527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 130735aed2e6SChris Wilson { 130835aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 130935aed2e6SChris Wilson 131035aed2e6SChris Wilson i915_capture_error_state(dev); 131135aed2e6SChris Wilson i915_report_and_clear_eir(dev); 13128a905236SJesse Barnes 1313ba1234d1SBen Gamari if (wedged) { 131430dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1315ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1316ba1234d1SBen Gamari 131711ed50ecSBen Gamari /* 131811ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 131911ed50ecSBen Gamari */ 13201ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1321f787a5f5SChris Wilson if (HAS_BSD(dev)) 13221ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1323549f7365SChris Wilson if (HAS_BLT(dev)) 13241ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 132511ed50ecSBen Gamari } 132611ed50ecSBen Gamari 13279c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 13288a905236SJesse Barnes } 13298a905236SJesse Barnes 13304e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 13314e5359cdSSimon Farnsworth { 13324e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 13334e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 13344e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 133505394f39SChris Wilson struct drm_i915_gem_object *obj; 13364e5359cdSSimon Farnsworth struct intel_unpin_work *work; 13374e5359cdSSimon Farnsworth unsigned long flags; 13384e5359cdSSimon Farnsworth bool stall_detected; 13394e5359cdSSimon Farnsworth 13404e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 13414e5359cdSSimon Farnsworth if (intel_crtc == NULL) 13424e5359cdSSimon Farnsworth return; 13434e5359cdSSimon Farnsworth 13444e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 13454e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 13464e5359cdSSimon Farnsworth 13474e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 13484e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 13494e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13504e5359cdSSimon Farnsworth return; 13514e5359cdSSimon Farnsworth } 13524e5359cdSSimon Farnsworth 13534e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 135405394f39SChris Wilson obj = work->pending_flip_obj; 1355a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 13569db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1357446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1358446f2545SArmin Reese obj->gtt_offset; 13594e5359cdSSimon Farnsworth } else { 13609db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 136105394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 136201f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 13634e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 13644e5359cdSSimon Farnsworth } 13654e5359cdSSimon Farnsworth 13664e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13674e5359cdSSimon Farnsworth 13684e5359cdSSimon Farnsworth if (stall_detected) { 13694e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 13704e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 13714e5359cdSSimon Farnsworth } 13724e5359cdSSimon Farnsworth } 13734e5359cdSSimon Farnsworth 137442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 137542f52ef8SKeith Packard * we use as a pipe index 137642f52ef8SKeith Packard */ 1377f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 13780a3e67a4SJesse Barnes { 13790a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1380e9d21d7fSKeith Packard unsigned long irqflags; 138171e0ffa5SJesse Barnes 13825eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 138371e0ffa5SJesse Barnes return -EINVAL; 13840a3e67a4SJesse Barnes 13851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1386f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 13877c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13887c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13890a3e67a4SJesse Barnes else 13907c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13917c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 13928692d00eSChris Wilson 13938692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 13948692d00eSChris Wilson if (dev_priv->info->gen == 3) 13956b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 13961ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13978692d00eSChris Wilson 13980a3e67a4SJesse Barnes return 0; 13990a3e67a4SJesse Barnes } 14000a3e67a4SJesse Barnes 1401f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1402f796cf8fSJesse Barnes { 1403f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1404f796cf8fSJesse Barnes unsigned long irqflags; 1405f796cf8fSJesse Barnes 1406f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1407f796cf8fSJesse Barnes return -EINVAL; 1408f796cf8fSJesse Barnes 1409f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1410f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1411f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1412f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1413f796cf8fSJesse Barnes 1414f796cf8fSJesse Barnes return 0; 1415f796cf8fSJesse Barnes } 1416f796cf8fSJesse Barnes 1417f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1418b1f14ad0SJesse Barnes { 1419b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1420b1f14ad0SJesse Barnes unsigned long irqflags; 1421b1f14ad0SJesse Barnes 1422b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1423b1f14ad0SJesse Barnes return -EINVAL; 1424b1f14ad0SJesse Barnes 1425b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1426b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1427b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1428b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1429b1f14ad0SJesse Barnes 1430b1f14ad0SJesse Barnes return 0; 1431b1f14ad0SJesse Barnes } 1432b1f14ad0SJesse Barnes 14337e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 14347e231dbeSJesse Barnes { 14357e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14367e231dbeSJesse Barnes unsigned long irqflags; 14377e231dbeSJesse Barnes u32 dpfl, imr; 14387e231dbeSJesse Barnes 14397e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 14407e231dbeSJesse Barnes return -EINVAL; 14417e231dbeSJesse Barnes 14427e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14437e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 14447e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 14457e231dbeSJesse Barnes if (pipe == 0) { 14467e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14477e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 14487e231dbeSJesse Barnes } else { 14497e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14507e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 14517e231dbeSJesse Barnes } 14527e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 14537e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 14547e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14557e231dbeSJesse Barnes 14567e231dbeSJesse Barnes return 0; 14577e231dbeSJesse Barnes } 14587e231dbeSJesse Barnes 145942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 146042f52ef8SKeith Packard * we use as a pipe index 146142f52ef8SKeith Packard */ 1462f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 14630a3e67a4SJesse Barnes { 14640a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1465e9d21d7fSKeith Packard unsigned long irqflags; 14660a3e67a4SJesse Barnes 14671ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14688692d00eSChris Wilson if (dev_priv->info->gen == 3) 14696b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 14708692d00eSChris Wilson 14717c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 14727c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 14737c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 14741ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14750a3e67a4SJesse Barnes } 14760a3e67a4SJesse Barnes 1477f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1478f796cf8fSJesse Barnes { 1479f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1480f796cf8fSJesse Barnes unsigned long irqflags; 1481f796cf8fSJesse Barnes 1482f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1483f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1484f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1485f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1486f796cf8fSJesse Barnes } 1487f796cf8fSJesse Barnes 1488f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1489b1f14ad0SJesse Barnes { 1490b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1491b1f14ad0SJesse Barnes unsigned long irqflags; 1492b1f14ad0SJesse Barnes 1493b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1494b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1495b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1496b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1497b1f14ad0SJesse Barnes } 1498b1f14ad0SJesse Barnes 14997e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 15007e231dbeSJesse Barnes { 15017e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15027e231dbeSJesse Barnes unsigned long irqflags; 15037e231dbeSJesse Barnes u32 dpfl, imr; 15047e231dbeSJesse Barnes 15057e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15067e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 15077e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 15087e231dbeSJesse Barnes if (pipe == 0) { 15097e231dbeSJesse Barnes dpfl &= ~PIPEA_VBLANK_INT_EN; 15107e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 15117e231dbeSJesse Barnes } else { 15127e231dbeSJesse Barnes dpfl &= ~PIPEB_VBLANK_INT_EN; 15137e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15147e231dbeSJesse Barnes } 15157e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 15167e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 15177e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15187e231dbeSJesse Barnes } 15197e231dbeSJesse Barnes 1520893eead0SChris Wilson static u32 1521893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1522852835f3SZou Nan hai { 1523893eead0SChris Wilson return list_entry(ring->request_list.prev, 1524893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1525893eead0SChris Wilson } 1526893eead0SChris Wilson 1527893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1528893eead0SChris Wilson { 15299574b3feSBen Widawsky /* We don't check whether the ring even exists before calling this 15309574b3feSBen Widawsky * function. Hence check whether it's initialized. */ 15319574b3feSBen Widawsky if (ring->obj == NULL) 15329574b3feSBen Widawsky return true; 15339574b3feSBen Widawsky 1534893eead0SChris Wilson if (list_empty(&ring->request_list) || 1535893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1536893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 15379574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 15389574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 15399574b3feSBen Widawsky ring->name); 1540893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1541893eead0SChris Wilson *err = true; 1542893eead0SChris Wilson } 1543893eead0SChris Wilson return true; 1544893eead0SChris Wilson } 1545893eead0SChris Wilson return false; 1546f65d9421SBen Gamari } 1547f65d9421SBen Gamari 15481ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 15491ec14ad3SChris Wilson { 15501ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 15511ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 15521ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 15531ec14ad3SChris Wilson if (tmp & RING_WAIT) { 15541ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 15551ec14ad3SChris Wilson ring->name); 15561ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 15571ec14ad3SChris Wilson return true; 15581ec14ad3SChris Wilson } 15591ec14ad3SChris Wilson return false; 15601ec14ad3SChris Wilson } 15611ec14ad3SChris Wilson 1562d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1563d1e61e7fSChris Wilson { 1564d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1565d1e61e7fSChris Wilson 1566d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1567d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1568d1e61e7fSChris Wilson i915_handle_error(dev, true); 1569d1e61e7fSChris Wilson 1570d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1571d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1572d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1573d1e61e7fSChris Wilson * and break the hang. This should work on 1574d1e61e7fSChris Wilson * all but the second generation chipsets. 1575d1e61e7fSChris Wilson */ 1576d1e61e7fSChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1577d1e61e7fSChris Wilson return false; 1578d1e61e7fSChris Wilson 1579d1e61e7fSChris Wilson if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS])) 1580d1e61e7fSChris Wilson return false; 1581d1e61e7fSChris Wilson 1582d1e61e7fSChris Wilson if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS])) 1583d1e61e7fSChris Wilson return false; 1584d1e61e7fSChris Wilson } 1585d1e61e7fSChris Wilson 1586d1e61e7fSChris Wilson return true; 1587d1e61e7fSChris Wilson } 1588d1e61e7fSChris Wilson 1589d1e61e7fSChris Wilson return false; 1590d1e61e7fSChris Wilson } 1591d1e61e7fSChris Wilson 1592f65d9421SBen Gamari /** 1593f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1594f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1595f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1596f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1597f65d9421SBen Gamari */ 1598f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1599f65d9421SBen Gamari { 1600f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1601f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1602097354ebSDaniel Vetter uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt; 1603893eead0SChris Wilson bool err = false; 1604893eead0SChris Wilson 16053e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 16063e0dc6b0SBen Widawsky return; 16073e0dc6b0SBen Widawsky 1608893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 16091ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 16101ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 16111ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1612d1e61e7fSChris Wilson if (err) { 1613d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1614d1e61e7fSChris Wilson return; 1615d1e61e7fSChris Wilson 1616893eead0SChris Wilson goto repeat; 1617d1e61e7fSChris Wilson } 1618d1e61e7fSChris Wilson 1619d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1620893eead0SChris Wilson return; 1621893eead0SChris Wilson } 1622f65d9421SBen Gamari 1623a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1624cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1625cbb465e7SChris Wilson instdone1 = 0; 1626cbb465e7SChris Wilson } else { 1627cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1628cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1629cbb465e7SChris Wilson } 1630097354ebSDaniel Vetter acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]); 1631097354ebSDaniel Vetter acthd_bsd = HAS_BSD(dev) ? 1632097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0; 1633097354ebSDaniel Vetter acthd_blt = HAS_BLT(dev) ? 1634097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0; 1635f65d9421SBen Gamari 1636cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1637097354ebSDaniel Vetter dev_priv->last_acthd_bsd == acthd_bsd && 1638097354ebSDaniel Vetter dev_priv->last_acthd_blt == acthd_blt && 1639cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1640cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1641d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1642f65d9421SBen Gamari return; 1643cbb465e7SChris Wilson } else { 1644cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1645cbb465e7SChris Wilson 1646cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1647097354ebSDaniel Vetter dev_priv->last_acthd_bsd = acthd_bsd; 1648097354ebSDaniel Vetter dev_priv->last_acthd_blt = acthd_blt; 1649cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1650cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1651cbb465e7SChris Wilson } 1652f65d9421SBen Gamari 1653893eead0SChris Wilson repeat: 1654f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1655b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1656b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1657f65d9421SBen Gamari } 1658f65d9421SBen Gamari 1659c0e09200SDave Airlie /* drm_dma.h hooks 1660c0e09200SDave Airlie */ 1661f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1662036a4a7dSZhenyu Wang { 1663036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1664036a4a7dSZhenyu Wang 16654697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16664697995bSJesse Barnes 16674697995bSJesse Barnes 1668036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1669bdfcdb63SDaniel Vetter 1670036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1671036a4a7dSZhenyu Wang 1672036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1673036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 16743143a2bfSChris Wilson POSTING_READ(DEIER); 1675036a4a7dSZhenyu Wang 1676036a4a7dSZhenyu Wang /* and GT */ 1677036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1678036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 16793143a2bfSChris Wilson POSTING_READ(GTIER); 1680c650156aSZhenyu Wang 1681c650156aSZhenyu Wang /* south display irq */ 1682c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1683c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 16843143a2bfSChris Wilson POSTING_READ(SDEIER); 1685036a4a7dSZhenyu Wang } 1686036a4a7dSZhenyu Wang 16877e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 16887e231dbeSJesse Barnes { 16897e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16907e231dbeSJesse Barnes int pipe; 16917e231dbeSJesse Barnes 16927e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16937e231dbeSJesse Barnes 16947e231dbeSJesse Barnes /* VLV magic */ 16957e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 16967e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 16977e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 16987e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 16997e231dbeSJesse Barnes 17007e231dbeSJesse Barnes /* and GT */ 17017e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17027e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17037e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 17047e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 17057e231dbeSJesse Barnes POSTING_READ(GTIER); 17067e231dbeSJesse Barnes 17077e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 17087e231dbeSJesse Barnes 17097e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 17107e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 17117e231dbeSJesse Barnes for_each_pipe(pipe) 17127e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 17137e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 17147e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 17157e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 17167e231dbeSJesse Barnes POSTING_READ(VLV_IER); 17177e231dbeSJesse Barnes } 17187e231dbeSJesse Barnes 17197fe0b973SKeith Packard /* 17207fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 17217fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 17227fe0b973SKeith Packard * 17237fe0b973SKeith Packard * This register is the same on all known PCH chips. 17247fe0b973SKeith Packard */ 17257fe0b973SKeith Packard 17267fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 17277fe0b973SKeith Packard { 17287fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17297fe0b973SKeith Packard u32 hotplug; 17307fe0b973SKeith Packard 17317fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 17327fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 17337fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 17347fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 17357fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 17367fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 17377fe0b973SKeith Packard } 17387fe0b973SKeith Packard 1739f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1740036a4a7dSZhenyu Wang { 1741036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1742036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1743013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1744013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 17451ec14ad3SChris Wilson u32 render_irqs; 17462d7b8366SYuanhan Liu u32 hotplug_mask; 1747036a4a7dSZhenyu Wang 17481ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1749036a4a7dSZhenyu Wang 1750036a4a7dSZhenyu Wang /* should always can generate irq */ 1751036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 17521ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 17531ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 17543143a2bfSChris Wilson POSTING_READ(DEIER); 1755036a4a7dSZhenyu Wang 17561ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1757036a4a7dSZhenyu Wang 1758036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 17591ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1760881f47b6SXiang, Haihao 17611ec14ad3SChris Wilson if (IS_GEN6(dev)) 17621ec14ad3SChris Wilson render_irqs = 17631ec14ad3SChris Wilson GT_USER_INTERRUPT | 1764e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1765e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 17661ec14ad3SChris Wilson else 17671ec14ad3SChris Wilson render_irqs = 176888f23b8fSChris Wilson GT_USER_INTERRUPT | 1769c6df541cSChris Wilson GT_PIPE_NOTIFY | 17701ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 17711ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 17723143a2bfSChris Wilson POSTING_READ(GTIER); 1773036a4a7dSZhenyu Wang 17742d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 17759035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 17769035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 17779035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 17789035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 17792d7b8366SYuanhan Liu } else { 17809035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 17819035a97aSChris Wilson SDE_PORTB_HOTPLUG | 17829035a97aSChris Wilson SDE_PORTC_HOTPLUG | 17839035a97aSChris Wilson SDE_PORTD_HOTPLUG | 17849035a97aSChris Wilson SDE_AUX_MASK); 17852d7b8366SYuanhan Liu } 17862d7b8366SYuanhan Liu 17871ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1788c650156aSZhenyu Wang 1789c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 17901ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 17911ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 17923143a2bfSChris Wilson POSTING_READ(SDEIER); 1793c650156aSZhenyu Wang 17947fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 17957fe0b973SKeith Packard 1796f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1797f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1798f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1799f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1800f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1801f97108d1SJesse Barnes } 1802f97108d1SJesse Barnes 1803036a4a7dSZhenyu Wang return 0; 1804036a4a7dSZhenyu Wang } 1805036a4a7dSZhenyu Wang 1806f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1807b1f14ad0SJesse Barnes { 1808b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1809b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1810b615b57aSChris Wilson u32 display_mask = 1811b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1812b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1813b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1814b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1815b1f14ad0SJesse Barnes u32 render_irqs; 1816b1f14ad0SJesse Barnes u32 hotplug_mask; 1817b1f14ad0SJesse Barnes 1818b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1819b1f14ad0SJesse Barnes 1820b1f14ad0SJesse Barnes /* should always can generate irq */ 1821b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1822b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1823b615b57aSChris Wilson I915_WRITE(DEIER, 1824b615b57aSChris Wilson display_mask | 1825b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1826b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1827b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1828b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1829b1f14ad0SJesse Barnes 1830b1f14ad0SJesse Barnes dev_priv->gt_irq_mask = ~0; 1831b1f14ad0SJesse Barnes 1832b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1833b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1834b1f14ad0SJesse Barnes 1835e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 1836e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 1837b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1838b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1839b1f14ad0SJesse Barnes 1840b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1841b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1842b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1843b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1844b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1845b1f14ad0SJesse Barnes 1846b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1847b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1848b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1849b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1850b1f14ad0SJesse Barnes 18517fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18527fe0b973SKeith Packard 1853b1f14ad0SJesse Barnes return 0; 1854b1f14ad0SJesse Barnes } 1855b1f14ad0SJesse Barnes 18567e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 18577e231dbeSJesse Barnes { 18587e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18597e231dbeSJesse Barnes u32 render_irqs; 18607e231dbeSJesse Barnes u32 enable_mask; 18617e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 18627e231dbeSJesse Barnes u16 msid; 18637e231dbeSJesse Barnes 18647e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 18657e231dbeSJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 18667e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18677e231dbeSJesse Barnes 18687e231dbeSJesse Barnes dev_priv->irq_mask = ~enable_mask; 18697e231dbeSJesse Barnes 18707e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 18717e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 18727e231dbeSJesse Barnes 18737e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 18747e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 18757e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 18767e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 18777e231dbeSJesse Barnes msid |= (1<<14); 18787e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 18797e231dbeSJesse Barnes 18807e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 18817e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 18827e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18837e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 18847e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 18857e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18867e231dbeSJesse Barnes 18877e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18887e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18897e231dbeSJesse Barnes 18907e231dbeSJesse Barnes render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 18917e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 1892e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 18937e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 18947e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 18957e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 18967e231dbeSJesse Barnes GT_PIPE_NOTIFY | 18977e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 18987e231dbeSJesse Barnes GT_SYNC_STATUS | 18997e231dbeSJesse Barnes GT_USER_INTERRUPT; 19007e231dbeSJesse Barnes 19017e231dbeSJesse Barnes dev_priv->gt_irq_mask = ~render_irqs; 19027e231dbeSJesse Barnes 19037e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 19047e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 19057e231dbeSJesse Barnes I915_WRITE(GTIMR, 0); 19067e231dbeSJesse Barnes I915_WRITE(GTIER, render_irqs); 19077e231dbeSJesse Barnes POSTING_READ(GTIER); 19087e231dbeSJesse Barnes 19097e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 19107e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 19117e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 19127e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 19137e231dbeSJesse Barnes #endif 19147e231dbeSJesse Barnes 19157e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19167e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 19177e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 19187e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 19197e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 19207e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 19217e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 19227e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 19237e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 19247e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 19257e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 19267e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 19277e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 19287e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 19297e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 19307e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 19317e231dbeSJesse Barnes } 19327e231dbeSJesse Barnes #endif 19337e231dbeSJesse Barnes 19347e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 19357e231dbeSJesse Barnes 19367e231dbeSJesse Barnes return 0; 19377e231dbeSJesse Barnes } 19387e231dbeSJesse Barnes 19397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 19407e231dbeSJesse Barnes { 19417e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19427e231dbeSJesse Barnes int pipe; 19437e231dbeSJesse Barnes 19447e231dbeSJesse Barnes if (!dev_priv) 19457e231dbeSJesse Barnes return; 19467e231dbeSJesse Barnes 19477e231dbeSJesse Barnes for_each_pipe(pipe) 19487e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19497e231dbeSJesse Barnes 19507e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 19517e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19527e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19537e231dbeSJesse Barnes for_each_pipe(pipe) 19547e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19557e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19567e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 19577e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 19587e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19597e231dbeSJesse Barnes } 19607e231dbeSJesse Barnes 1961f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 1962036a4a7dSZhenyu Wang { 1963036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19644697995bSJesse Barnes 19654697995bSJesse Barnes if (!dev_priv) 19664697995bSJesse Barnes return; 19674697995bSJesse Barnes 1968036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1969036a4a7dSZhenyu Wang 1970036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1971036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1972036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1973036a4a7dSZhenyu Wang 1974036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1975036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1976036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1977192aac1fSKeith Packard 1978192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 1979192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 1980192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1981036a4a7dSZhenyu Wang } 1982036a4a7dSZhenyu Wang 1983c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 1984c2798b19SChris Wilson { 1985c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1986c2798b19SChris Wilson int pipe; 1987c2798b19SChris Wilson 1988c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 1989c2798b19SChris Wilson 1990c2798b19SChris Wilson for_each_pipe(pipe) 1991c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 1992c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 1993c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 1994c2798b19SChris Wilson POSTING_READ16(IER); 1995c2798b19SChris Wilson } 1996c2798b19SChris Wilson 1997c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 1998c2798b19SChris Wilson { 1999c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2000c2798b19SChris Wilson 2001c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2002c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2003c2798b19SChris Wilson 2004c2798b19SChris Wilson I915_WRITE16(EMR, 2005c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2006c2798b19SChris Wilson 2007c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2008c2798b19SChris Wilson dev_priv->irq_mask = 2009c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2010c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2011c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2012c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2013c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2014c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2015c2798b19SChris Wilson 2016c2798b19SChris Wilson I915_WRITE16(IER, 2017c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2018c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2019c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2020c2798b19SChris Wilson I915_USER_INTERRUPT); 2021c2798b19SChris Wilson POSTING_READ16(IER); 2022c2798b19SChris Wilson 2023c2798b19SChris Wilson return 0; 2024c2798b19SChris Wilson } 2025c2798b19SChris Wilson 2026c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2027c2798b19SChris Wilson { 2028c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2029c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030c2798b19SChris Wilson u16 iir, new_iir; 2031c2798b19SChris Wilson u32 pipe_stats[2]; 2032c2798b19SChris Wilson unsigned long irqflags; 2033c2798b19SChris Wilson int irq_received; 2034c2798b19SChris Wilson int pipe; 2035c2798b19SChris Wilson u16 flip_mask = 2036c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2037c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2038c2798b19SChris Wilson 2039c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2040c2798b19SChris Wilson 2041c2798b19SChris Wilson iir = I915_READ16(IIR); 2042c2798b19SChris Wilson if (iir == 0) 2043c2798b19SChris Wilson return IRQ_NONE; 2044c2798b19SChris Wilson 2045c2798b19SChris Wilson while (iir & ~flip_mask) { 2046c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2047c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2048c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2049c2798b19SChris Wilson * interrupts (for non-MSI). 2050c2798b19SChris Wilson */ 2051c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2052c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2053c2798b19SChris Wilson i915_handle_error(dev, false); 2054c2798b19SChris Wilson 2055c2798b19SChris Wilson for_each_pipe(pipe) { 2056c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2057c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2058c2798b19SChris Wilson 2059c2798b19SChris Wilson /* 2060c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2061c2798b19SChris Wilson */ 2062c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2063c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2064c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2065c2798b19SChris Wilson pipe_name(pipe)); 2066c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2067c2798b19SChris Wilson irq_received = 1; 2068c2798b19SChris Wilson } 2069c2798b19SChris Wilson } 2070c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2071c2798b19SChris Wilson 2072c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2073c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2074c2798b19SChris Wilson 2075d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2076c2798b19SChris Wilson 2077c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2078c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2079c2798b19SChris Wilson 2080c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2081c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2082c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2083c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2084c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2085c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2086c2798b19SChris Wilson } 2087c2798b19SChris Wilson } 2088c2798b19SChris Wilson 2089c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2090c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2091c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2092c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2093c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2094c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2095c2798b19SChris Wilson } 2096c2798b19SChris Wilson } 2097c2798b19SChris Wilson 2098c2798b19SChris Wilson iir = new_iir; 2099c2798b19SChris Wilson } 2100c2798b19SChris Wilson 2101c2798b19SChris Wilson return IRQ_HANDLED; 2102c2798b19SChris Wilson } 2103c2798b19SChris Wilson 2104c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2105c2798b19SChris Wilson { 2106c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2107c2798b19SChris Wilson int pipe; 2108c2798b19SChris Wilson 2109c2798b19SChris Wilson for_each_pipe(pipe) { 2110c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2111c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2112c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2113c2798b19SChris Wilson } 2114c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2115c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2116c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2117c2798b19SChris Wilson } 2118c2798b19SChris Wilson 2119a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2120a266c7d5SChris Wilson { 2121a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2122a266c7d5SChris Wilson int pipe; 2123a266c7d5SChris Wilson 2124a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2125a266c7d5SChris Wilson 2126a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2127a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2128a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2129a266c7d5SChris Wilson } 2130a266c7d5SChris Wilson 213100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2132a266c7d5SChris Wilson for_each_pipe(pipe) 2133a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2134a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2135a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2136a266c7d5SChris Wilson POSTING_READ(IER); 2137a266c7d5SChris Wilson } 2138a266c7d5SChris Wilson 2139a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2140a266c7d5SChris Wilson { 2141a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 214238bde180SChris Wilson u32 enable_mask; 2143a266c7d5SChris Wilson 2144a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2145a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2146a266c7d5SChris Wilson 214738bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 214838bde180SChris Wilson 214938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 215038bde180SChris Wilson dev_priv->irq_mask = 215138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 215238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 215338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 215438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 215538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 215638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 215738bde180SChris Wilson 215838bde180SChris Wilson enable_mask = 215938bde180SChris Wilson I915_ASLE_INTERRUPT | 216038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 216138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 216238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 216338bde180SChris Wilson I915_USER_INTERRUPT; 216438bde180SChris Wilson 2165a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2166a266c7d5SChris Wilson /* Enable in IER... */ 2167a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2168a266c7d5SChris Wilson /* and unmask in IMR */ 2169a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2170a266c7d5SChris Wilson } 2171a266c7d5SChris Wilson 2172a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2173a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2174a266c7d5SChris Wilson POSTING_READ(IER); 2175a266c7d5SChris Wilson 2176a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2177a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2178a266c7d5SChris Wilson 2179a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2180a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2181a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2182a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2183a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2184a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2185a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2186a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2187a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2188a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2189a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2190a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2191a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2192a266c7d5SChris Wilson } 2193a266c7d5SChris Wilson 2194a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2195a266c7d5SChris Wilson 2196a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2197a266c7d5SChris Wilson } 2198a266c7d5SChris Wilson 2199a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2200a266c7d5SChris Wilson 2201a266c7d5SChris Wilson return 0; 2202a266c7d5SChris Wilson } 2203a266c7d5SChris Wilson 2204a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) 2205a266c7d5SChris Wilson { 2206a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2207a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22088291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2209a266c7d5SChris Wilson unsigned long irqflags; 221038bde180SChris Wilson u32 flip_mask = 221138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 221238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 221338bde180SChris Wilson u32 flip[2] = { 221438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 221538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 221638bde180SChris Wilson }; 221738bde180SChris Wilson int pipe, ret = IRQ_NONE; 2218a266c7d5SChris Wilson 2219a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2220a266c7d5SChris Wilson 2221a266c7d5SChris Wilson iir = I915_READ(IIR); 222238bde180SChris Wilson do { 222338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 22248291ee90SChris Wilson bool blc_event = false; 2225a266c7d5SChris Wilson 2226a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2227a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2228a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2229a266c7d5SChris Wilson * interrupts (for non-MSI). 2230a266c7d5SChris Wilson */ 2231a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2232a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2233a266c7d5SChris Wilson i915_handle_error(dev, false); 2234a266c7d5SChris Wilson 2235a266c7d5SChris Wilson for_each_pipe(pipe) { 2236a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2237a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2238a266c7d5SChris Wilson 223938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2240a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2241a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2242a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2243a266c7d5SChris Wilson pipe_name(pipe)); 2244a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 224538bde180SChris Wilson irq_received = true; 2246a266c7d5SChris Wilson } 2247a266c7d5SChris Wilson } 2248a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2249a266c7d5SChris Wilson 2250a266c7d5SChris Wilson if (!irq_received) 2251a266c7d5SChris Wilson break; 2252a266c7d5SChris Wilson 2253a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2254a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2255a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2256a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2257a266c7d5SChris Wilson 2258a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2259a266c7d5SChris Wilson hotplug_status); 2260a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2261a266c7d5SChris Wilson queue_work(dev_priv->wq, 2262a266c7d5SChris Wilson &dev_priv->hotplug_work); 2263a266c7d5SChris Wilson 2264a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 226538bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2266a266c7d5SChris Wilson } 2267a266c7d5SChris Wilson 226838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2269a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2270a266c7d5SChris Wilson 2271a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2272a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2273a266c7d5SChris Wilson 2274a266c7d5SChris Wilson for_each_pipe(pipe) { 227538bde180SChris Wilson int plane = pipe; 227638bde180SChris Wilson if (IS_MOBILE(dev)) 227738bde180SChris Wilson plane = !plane; 22788291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2279a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 228038bde180SChris Wilson if (iir & flip[plane]) { 228138bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2282a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 228338bde180SChris Wilson flip_mask &= ~flip[plane]; 228438bde180SChris Wilson } 2285a266c7d5SChris Wilson } 2286a266c7d5SChris Wilson 2287a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2288a266c7d5SChris Wilson blc_event = true; 2289a266c7d5SChris Wilson } 2290a266c7d5SChris Wilson 2291a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2292a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2293a266c7d5SChris Wilson 2294a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2295a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2296a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2297a266c7d5SChris Wilson * we would never get another interrupt. 2298a266c7d5SChris Wilson * 2299a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2300a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2301a266c7d5SChris Wilson * another one. 2302a266c7d5SChris Wilson * 2303a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2304a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2305a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2306a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2307a266c7d5SChris Wilson * stray interrupts. 2308a266c7d5SChris Wilson */ 230938bde180SChris Wilson ret = IRQ_HANDLED; 2310a266c7d5SChris Wilson iir = new_iir; 231138bde180SChris Wilson } while (iir & ~flip_mask); 2312a266c7d5SChris Wilson 2313d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 23148291ee90SChris Wilson 2315a266c7d5SChris Wilson return ret; 2316a266c7d5SChris Wilson } 2317a266c7d5SChris Wilson 2318a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2319a266c7d5SChris Wilson { 2320a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2321a266c7d5SChris Wilson int pipe; 2322a266c7d5SChris Wilson 2323a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2324a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2325a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2326a266c7d5SChris Wilson } 2327a266c7d5SChris Wilson 232800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 232955b39755SChris Wilson for_each_pipe(pipe) { 233055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2331a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 233255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 233355b39755SChris Wilson } 2334a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2335a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2336a266c7d5SChris Wilson 2337a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2338a266c7d5SChris Wilson } 2339a266c7d5SChris Wilson 2340a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2341a266c7d5SChris Wilson { 2342a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2343a266c7d5SChris Wilson int pipe; 2344a266c7d5SChris Wilson 2345a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2346a266c7d5SChris Wilson 2347a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2348a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2349a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2350a266c7d5SChris Wilson } 2351a266c7d5SChris Wilson 2352a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2353a266c7d5SChris Wilson for_each_pipe(pipe) 2354a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2355a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2356a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2357a266c7d5SChris Wilson POSTING_READ(IER); 2358a266c7d5SChris Wilson } 2359a266c7d5SChris Wilson 2360a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2361a266c7d5SChris Wilson { 2362a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2363bbba0a97SChris Wilson u32 enable_mask; 2364a266c7d5SChris Wilson u32 error_mask; 2365a266c7d5SChris Wilson 2366a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2367bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2368bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2369bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2370bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2371bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2372bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2373bbba0a97SChris Wilson 2374bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2375bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2376bbba0a97SChris Wilson 2377bbba0a97SChris Wilson if (IS_G4X(dev)) 2378bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2379a266c7d5SChris Wilson 2380a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2381a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2382a266c7d5SChris Wilson 2383a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2384a266c7d5SChris Wilson /* Enable in IER... */ 2385a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2386a266c7d5SChris Wilson /* and unmask in IMR */ 2387a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2388a266c7d5SChris Wilson } 2389a266c7d5SChris Wilson 2390a266c7d5SChris Wilson /* 2391a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2392a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2393a266c7d5SChris Wilson */ 2394a266c7d5SChris Wilson if (IS_G4X(dev)) { 2395a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2396a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2397a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2398a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2399a266c7d5SChris Wilson } else { 2400a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2401a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2402a266c7d5SChris Wilson } 2403a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2404a266c7d5SChris Wilson 2405a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2406a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2407a266c7d5SChris Wilson POSTING_READ(IER); 2408a266c7d5SChris Wilson 2409a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2410a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2411a266c7d5SChris Wilson 2412a266c7d5SChris Wilson /* Note HDMI and DP share bits */ 2413a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2414a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2415a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2416a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2417a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2418a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2419a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2420a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2421a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2422a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2423a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2424a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2425a266c7d5SChris Wilson 2426a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2427a266c7d5SChris Wilson to generate a spurious hotplug event about three 2428a266c7d5SChris Wilson seconds later. So just do it once. 2429a266c7d5SChris Wilson */ 2430a266c7d5SChris Wilson if (IS_G4X(dev)) 2431a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2432a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2433a266c7d5SChris Wilson } 2434a266c7d5SChris Wilson 2435a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2436a266c7d5SChris Wilson 2437a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2438a266c7d5SChris Wilson } 2439a266c7d5SChris Wilson 2440a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2441a266c7d5SChris Wilson 2442a266c7d5SChris Wilson return 0; 2443a266c7d5SChris Wilson } 2444a266c7d5SChris Wilson 2445a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) 2446a266c7d5SChris Wilson { 2447a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2448a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2449a266c7d5SChris Wilson u32 iir, new_iir; 2450a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2451a266c7d5SChris Wilson unsigned long irqflags; 2452a266c7d5SChris Wilson int irq_received; 2453a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2454a266c7d5SChris Wilson 2455a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2456a266c7d5SChris Wilson 2457a266c7d5SChris Wilson iir = I915_READ(IIR); 2458a266c7d5SChris Wilson 2459a266c7d5SChris Wilson for (;;) { 24602c8ba29fSChris Wilson bool blc_event = false; 24612c8ba29fSChris Wilson 2462a266c7d5SChris Wilson irq_received = iir != 0; 2463a266c7d5SChris Wilson 2464a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2465a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2466a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2467a266c7d5SChris Wilson * interrupts (for non-MSI). 2468a266c7d5SChris Wilson */ 2469a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2470a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2471a266c7d5SChris Wilson i915_handle_error(dev, false); 2472a266c7d5SChris Wilson 2473a266c7d5SChris Wilson for_each_pipe(pipe) { 2474a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2475a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2476a266c7d5SChris Wilson 2477a266c7d5SChris Wilson /* 2478a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2479a266c7d5SChris Wilson */ 2480a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2481a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2482a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2483a266c7d5SChris Wilson pipe_name(pipe)); 2484a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2485a266c7d5SChris Wilson irq_received = 1; 2486a266c7d5SChris Wilson } 2487a266c7d5SChris Wilson } 2488a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2489a266c7d5SChris Wilson 2490a266c7d5SChris Wilson if (!irq_received) 2491a266c7d5SChris Wilson break; 2492a266c7d5SChris Wilson 2493a266c7d5SChris Wilson ret = IRQ_HANDLED; 2494a266c7d5SChris Wilson 2495a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2496a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2497a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2498a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2499a266c7d5SChris Wilson 2500a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2501a266c7d5SChris Wilson hotplug_status); 2502a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2503a266c7d5SChris Wilson queue_work(dev_priv->wq, 2504a266c7d5SChris Wilson &dev_priv->hotplug_work); 2505a266c7d5SChris Wilson 2506a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2507a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2508a266c7d5SChris Wilson } 2509a266c7d5SChris Wilson 2510a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2511a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2512a266c7d5SChris Wilson 2513a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2514a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2515a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2516a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2517a266c7d5SChris Wilson 25184f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2519a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2520a266c7d5SChris Wilson 25214f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2522a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2523a266c7d5SChris Wilson 2524a266c7d5SChris Wilson for_each_pipe(pipe) { 25252c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2526a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2527a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2528a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2529a266c7d5SChris Wilson } 2530a266c7d5SChris Wilson 2531a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2532a266c7d5SChris Wilson blc_event = true; 2533a266c7d5SChris Wilson } 2534a266c7d5SChris Wilson 2535a266c7d5SChris Wilson 2536a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2537a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2538a266c7d5SChris Wilson 2539a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2540a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2541a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2542a266c7d5SChris Wilson * we would never get another interrupt. 2543a266c7d5SChris Wilson * 2544a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2545a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2546a266c7d5SChris Wilson * another one. 2547a266c7d5SChris Wilson * 2548a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2549a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2550a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2551a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2552a266c7d5SChris Wilson * stray interrupts. 2553a266c7d5SChris Wilson */ 2554a266c7d5SChris Wilson iir = new_iir; 2555a266c7d5SChris Wilson } 2556a266c7d5SChris Wilson 2557d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 25582c8ba29fSChris Wilson 2559a266c7d5SChris Wilson return ret; 2560a266c7d5SChris Wilson } 2561a266c7d5SChris Wilson 2562a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2563a266c7d5SChris Wilson { 2564a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2565a266c7d5SChris Wilson int pipe; 2566a266c7d5SChris Wilson 2567a266c7d5SChris Wilson if (!dev_priv) 2568a266c7d5SChris Wilson return; 2569a266c7d5SChris Wilson 2570a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2571a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2572a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2573a266c7d5SChris Wilson } 2574a266c7d5SChris Wilson 2575a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2576a266c7d5SChris Wilson for_each_pipe(pipe) 2577a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2578a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2579a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2580a266c7d5SChris Wilson 2581a266c7d5SChris Wilson for_each_pipe(pipe) 2582a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2583a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2584a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2585a266c7d5SChris Wilson } 2586a266c7d5SChris Wilson 2587f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2588f71d4af4SJesse Barnes { 25898b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 25908b2e326dSChris Wilson 25918b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 25928b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 25938b2e326dSChris Wilson INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work); 25948b2e326dSChris Wilson 2595f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2596f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 25977e231dbeSJesse Barnes if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) || 25987e231dbeSJesse Barnes IS_VALLEYVIEW(dev)) { 2599f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2600f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2601f71d4af4SJesse Barnes } 2602f71d4af4SJesse Barnes 2603c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2604f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2605c3613de9SKeith Packard else 2606c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2607f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2608f71d4af4SJesse Barnes 26097e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 26107e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 26117e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 26127e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 26137e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 26147e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 26157e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 26167e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2617f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2618f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2619f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2620f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2621f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2622f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2623f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2624f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2625f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2626f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2627f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2628f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2629f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2630f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2631f71d4af4SJesse Barnes } else { 2632c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2633c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2634c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2635c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2636c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2637a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 26384f7d1e79SChris Wilson /* IIR "flip pending" means done if this bit is set */ 26394f7d1e79SChris Wilson I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); 26404f7d1e79SChris Wilson 2641a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2642a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2643a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2644a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2645c2798b19SChris Wilson } else { 2646a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2647a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2648a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2649a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2650c2798b19SChris Wilson } 2651f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2652f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2653f71d4af4SJesse Barnes } 2654f71d4af4SJesse Barnes } 2655