xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 9a4cea629a36e836ba384b3adeb5942dacdbabbd)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3155367a27SJani Nikula #include <linux/slab.h>
3255367a27SJani Nikula #include <linux/sysrq.h>
3355367a27SJani Nikula 
34fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3555367a27SJani Nikula 
363c0deb14SJani Nikula #include "display/icl_dsi_regs.h"
377785ae0bSVille Syrjälä #include "display/intel_de.h"
38fd2b94a5SJani Nikula #include "display/intel_display_trace.h"
391d455f8dSJani Nikula #include "display/intel_display_types.h"
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
45b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
462239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
47cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
48d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
490d6419e9SMatt Roper #include "gt/intel_gt_regs.h"
503e7abf81SAndi Shyti #include "gt/intel_rps.h"
512239e6dfSDaniele Ceraolo Spurio 
5224524e3fSJani Nikula #include "i915_driver.h"
53c0e09200SDave Airlie #include "i915_drv.h"
54440e2b3dSJani Nikula #include "i915_irq.h"
55d13616dbSJani Nikula #include "intel_pm.h"
56c0e09200SDave Airlie 
57fca52a55SDaniel Vetter /**
58fca52a55SDaniel Vetter  * DOC: interrupt handling
59fca52a55SDaniel Vetter  *
60fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
61fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
62fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
63fca52a55SDaniel Vetter  */
64fca52a55SDaniel Vetter 
659c6508b9SThomas Gleixner /*
669c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
6778f48aa6SBo Liu  * interrupt originated from the GPU so interrupts from a device which
689c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
699c6508b9SThomas Gleixner  */
709c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
719c6508b9SThomas Gleixner 				 irqreturn_t res)
729c6508b9SThomas Gleixner {
739c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
749c6508b9SThomas Gleixner 		return;
759c6508b9SThomas Gleixner 
769c6508b9SThomas Gleixner 	/*
779c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
789c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
799c6508b9SThomas Gleixner 	 */
809c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
819c6508b9SThomas Gleixner }
829c6508b9SThomas Gleixner 
8348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
842ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
852ea63927SVille Syrjälä 				    enum hpd_pin pin);
8648ef15d3SJosé Roberto de Souza 
87e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
88e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
89e4ce95aaSVille Syrjälä };
90e4ce95aaSVille Syrjälä 
9123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9223bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9323bb4cb5SVille Syrjälä };
9423bb4cb5SVille Syrjälä 
953a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
96e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
973a3b3c7dSVille Syrjälä };
983a3b3c7dSVille Syrjälä 
997c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
100e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
102e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
103e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1047203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
105e5868a31SEgbert Eich };
106e5868a31SEgbert Eich 
1077c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
108e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
110e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
111e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1127203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
113e5868a31SEgbert Eich };
114e5868a31SEgbert Eich 
11526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11674c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11726951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11826951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11926951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1207203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
12126951cafSXiong Zhang };
12226951cafSXiong Zhang 
1237c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
124e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
127e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
128e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1297203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
130e5868a31SEgbert Eich };
131e5868a31SEgbert Eich 
1327c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
133e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
134e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
135e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
136e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
137e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1387203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
139e5868a31SEgbert Eich };
140e5868a31SEgbert Eich 
1414bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
142e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
143e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
144e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
145e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
146e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1477203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
148e5868a31SEgbert Eich };
149e5868a31SEgbert Eich 
150e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
151e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
152e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
153e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
154e0a20ad7SShashank Sharma };
155e0a20ad7SShashank Sharma 
156b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1575b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1615b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1625b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16348ef15d3SJosé Roberto de Souza };
16448ef15d3SJosé Roberto de Souza 
16531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1665f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1675f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1685f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16997011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
17097011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
17197011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17297011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17397011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17497011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17552dfdba0SLucas De Marchi };
17652dfdba0SLucas De Marchi 
177229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1785f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1795f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1805f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1815f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
1822f8a6699SMatt Roper 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_DG2(HPD_PORT_TC1),
183229f31e2SLucas De Marchi };
184229f31e2SLucas De Marchi 
1850398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1860398993bSVille Syrjälä {
1875a4dd6f0SJani Nikula 	struct intel_hotplug *hpd = &dev_priv->display.hotplug;
1880398993bSVille Syrjälä 
1890398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1900398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1910398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1920398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1930398993bSVille Syrjälä 		else
1940398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1950398993bSVille Syrjälä 		return;
1960398993bSVille Syrjälä 	}
1970398993bSVille Syrjälä 
198373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
1990398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
20070bfb307SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2010398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
202373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2030398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
204373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2050398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2060398993bSVille Syrjälä 	else
2070398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2080398993bSVille Syrjälä 
209229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
210229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2110398993bSVille Syrjälä 		return;
2120398993bSVille Syrjälä 
2133176fb66SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
214229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
215fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2160398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2170398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2180398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2190398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2200398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2210398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2220398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2230398993bSVille Syrjälä 	else
2240398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2250398993bSVille Syrjälä }
2260398993bSVille Syrjälä 
227aca9310aSAnshuman Gupta static void
228aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
229aca9310aSAnshuman Gupta {
2307794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
231aca9310aSAnshuman Gupta 
232aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
233aca9310aSAnshuman Gupta }
234aca9310aSAnshuman Gupta 
235cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23668eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23768eb49b1SPaulo Zanoni {
23865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
24068eb49b1SPaulo Zanoni 
24165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
24268eb49b1SPaulo Zanoni 
2435c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24868eb49b1SPaulo Zanoni }
2495c502442SPaulo Zanoni 
250ad7632ffSJani Nikula static void gen2_irq_reset(struct intel_uncore *uncore)
25168eb49b1SPaulo Zanoni {
25265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
254a9d356a6SPaulo Zanoni 
25565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25668eb49b1SPaulo Zanoni 
25768eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26268eb49b1SPaulo Zanoni }
26368eb49b1SPaulo Zanoni 
264337ba017SPaulo Zanoni /*
265337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
266337ba017SPaulo Zanoni  */
26765f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
268b51a2842SVille Syrjälä {
26965f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
270b51a2842SVille Syrjälä 
271b51a2842SVille Syrjälä 	if (val == 0)
272b51a2842SVille Syrjälä 		return;
273b51a2842SVille Syrjälä 
274a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
275a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
276f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
28065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
281b51a2842SVille Syrjälä }
282337ba017SPaulo Zanoni 
28365f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
284e9e9848aSVille Syrjälä {
28565f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
286e9e9848aSVille Syrjälä 
287e9e9848aSVille Syrjälä 	if (val == 0)
288e9e9848aSVille Syrjälä 		return;
289e9e9848aSVille Syrjälä 
290a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
291a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2929d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
297e9e9848aSVille Syrjälä }
298e9e9848aSVille Syrjälä 
299cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
30068eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
30168eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
30268eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30368eb49b1SPaulo Zanoni {
30465f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30535079899SPaulo Zanoni 
30665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30968eb49b1SPaulo Zanoni }
31035079899SPaulo Zanoni 
311ad7632ffSJani Nikula static void gen2_irq_init(struct intel_uncore *uncore,
3122918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
31368eb49b1SPaulo Zanoni {
31465f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31568eb49b1SPaulo Zanoni 
31665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31968eb49b1SPaulo Zanoni }
32068eb49b1SPaulo Zanoni 
3210706f17cSEgbert Eich /* For display hotplug interrupt */
3220706f17cSEgbert Eich static inline void
3230706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
324a9c287c9SJani Nikula 				     u32 mask,
325a9c287c9SJani Nikula 				     u32 bits)
3260706f17cSEgbert Eich {
32767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3290706f17cSEgbert Eich 
3308cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_EN, mask, bits);
3310706f17cSEgbert Eich }
3320706f17cSEgbert Eich 
3330706f17cSEgbert Eich /**
3340706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3350706f17cSEgbert Eich  * @dev_priv: driver private
3360706f17cSEgbert Eich  * @mask: bits to update
3370706f17cSEgbert Eich  * @bits: bits to enable
3380706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3390706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3400706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3410706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3420706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3430706f17cSEgbert Eich  * version is also available.
3440706f17cSEgbert Eich  */
3450706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
346a9c287c9SJani Nikula 				   u32 mask,
347a9c287c9SJani Nikula 				   u32 bits)
3480706f17cSEgbert Eich {
3490706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3500706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3510706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3520706f17cSEgbert Eich }
3530706f17cSEgbert Eich 
354d9dc34f1SVille Syrjälä /**
355d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
356d9dc34f1SVille Syrjälä  * @dev_priv: driver private
357d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
358d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
359d9dc34f1SVille Syrjälä  */
3609e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3619e6dcf33SJani Nikula 				   u32 interrupt_mask, u32 enabled_irq_mask)
362036a4a7dSZhenyu Wang {
363a9c287c9SJani Nikula 	u32 new_val;
364d9dc34f1SVille Syrjälä 
36567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
367d9dc34f1SVille Syrjälä 
368d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
369d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
370d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
371d9dc34f1SVille Syrjälä 
372e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
373e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
374d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3752939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3762939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
377036a4a7dSZhenyu Wang 	}
378036a4a7dSZhenyu Wang }
379036a4a7dSZhenyu Wang 
3809e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits)
3819e6dcf33SJani Nikula {
3829e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, bits);
3839e6dcf33SJani Nikula }
3849e6dcf33SJani Nikula 
3859e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits)
3869e6dcf33SJani Nikula {
3879e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, 0);
3889e6dcf33SJani Nikula }
3899e6dcf33SJani Nikula 
3900961021aSBen Widawsky /**
3913a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3923a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3933a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3943a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3953a3b3c7dSVille Syrjälä  */
3963a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
397a9c287c9SJani Nikula 				u32 interrupt_mask,
398a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3993a3b3c7dSVille Syrjälä {
400a9c287c9SJani Nikula 	u32 new_val;
401a9c287c9SJani Nikula 	u32 old_val;
4023a3b3c7dSVille Syrjälä 
40367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4043a3b3c7dSVille Syrjälä 
40548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
4063a3b3c7dSVille Syrjälä 
40748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4083a3b3c7dSVille Syrjälä 		return;
4093a3b3c7dSVille Syrjälä 
4102939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4113a3b3c7dSVille Syrjälä 
4123a3b3c7dSVille Syrjälä 	new_val = old_val;
4133a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4143a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4153a3b3c7dSVille Syrjälä 
4163a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4172939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4182939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4193a3b3c7dSVille Syrjälä 	}
4203a3b3c7dSVille Syrjälä }
4213a3b3c7dSVille Syrjälä 
4223a3b3c7dSVille Syrjälä /**
423013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
424013d3752SVille Syrjälä  * @dev_priv: driver private
425013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
426013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
427013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
428013d3752SVille Syrjälä  */
4299e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
4309e6dcf33SJani Nikula 				enum pipe pipe, u32 interrupt_mask,
431a9c287c9SJani Nikula 				u32 enabled_irq_mask)
432013d3752SVille Syrjälä {
433a9c287c9SJani Nikula 	u32 new_val;
434013d3752SVille Syrjälä 
43567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
436013d3752SVille Syrjälä 
43748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
438013d3752SVille Syrjälä 
43948a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
440013d3752SVille Syrjälä 		return;
441013d3752SVille Syrjälä 
442013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
443013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
444013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
445013d3752SVille Syrjälä 
446013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
447013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4482939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4492939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
450013d3752SVille Syrjälä 	}
451013d3752SVille Syrjälä }
452013d3752SVille Syrjälä 
4539e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915,
4549e6dcf33SJani Nikula 			 enum pipe pipe, u32 bits)
4559e6dcf33SJani Nikula {
4569e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, bits);
4579e6dcf33SJani Nikula }
4589e6dcf33SJani Nikula 
4599e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915,
4609e6dcf33SJani Nikula 			  enum pipe pipe, u32 bits)
4619e6dcf33SJani Nikula {
4629e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, 0);
4639e6dcf33SJani Nikula }
4649e6dcf33SJani Nikula 
465013d3752SVille Syrjälä /**
466fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
467fee884edSDaniel Vetter  * @dev_priv: driver private
468fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
469fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
470fee884edSDaniel Vetter  */
4719e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
472a9c287c9SJani Nikula 					 u32 interrupt_mask,
473a9c287c9SJani Nikula 					 u32 enabled_irq_mask)
474fee884edSDaniel Vetter {
4752939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
476fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
477fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
478fee884edSDaniel Vetter 
47948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
48015a17aaeSDaniel Vetter 
48167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
482fee884edSDaniel Vetter 
48348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
484c67a470bSPaulo Zanoni 		return;
485c67a470bSPaulo Zanoni 
4862939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4872939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
488fee884edSDaniel Vetter }
4898664281bSPaulo Zanoni 
4909e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4919e6dcf33SJani Nikula {
4929e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, bits);
4939e6dcf33SJani Nikula }
4949e6dcf33SJani Nikula 
4959e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4969e6dcf33SJani Nikula {
4979e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, 0);
4989e6dcf33SJani Nikula }
4999e6dcf33SJani Nikula 
5006b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5016b12ca56SVille Syrjälä 			      enum pipe pipe)
5027c463586SKeith Packard {
5036b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
50410c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
50510c59c51SImre Deak 
5066b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5076b12ca56SVille Syrjälä 
508373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
5096b12ca56SVille Syrjälä 		goto out;
5106b12ca56SVille Syrjälä 
51110c59c51SImre Deak 	/*
512724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
513724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
51410c59c51SImre Deak 	 */
51548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
51648a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
51710c59c51SImre Deak 		return 0;
518724a6905SVille Syrjälä 	/*
519724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
520724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
521724a6905SVille Syrjälä 	 */
52248a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
52348a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
524724a6905SVille Syrjälä 		return 0;
52510c59c51SImre Deak 
52610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
52710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
52810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
52910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
53010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
53110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
53210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
53310c59c51SImre Deak 
5346b12ca56SVille Syrjälä out:
53548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
53648a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5376b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5386b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5396b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5406b12ca56SVille Syrjälä 
54110c59c51SImre Deak 	return enable_mask;
54210c59c51SImre Deak }
54310c59c51SImre Deak 
5446b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5456b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
546755e9019SImre Deak {
5476b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
548755e9019SImre Deak 	u32 enable_mask;
549755e9019SImre Deak 
55048a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5516b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5526b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5536b12ca56SVille Syrjälä 
5546b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5566b12ca56SVille Syrjälä 
5576b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5586b12ca56SVille Syrjälä 		return;
5596b12ca56SVille Syrjälä 
5606b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5616b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5626b12ca56SVille Syrjälä 
5632939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5642939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
565755e9019SImre Deak }
566755e9019SImre Deak 
5676b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5686b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
569755e9019SImre Deak {
5706b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
571755e9019SImre Deak 	u32 enable_mask;
572755e9019SImre Deak 
57348a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5746b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5756b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5766b12ca56SVille Syrjälä 
5776b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
57848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5796b12ca56SVille Syrjälä 
5806b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5816b12ca56SVille Syrjälä 		return;
5826b12ca56SVille Syrjälä 
5836b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5846b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5856b12ca56SVille Syrjälä 
5862939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5872939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
588755e9019SImre Deak }
589755e9019SImre Deak 
590f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
591f3e30485SVille Syrjälä {
5927249dfcbSJani Nikula 	if (!dev_priv->display.opregion.asle)
593f3e30485SVille Syrjälä 		return false;
594f3e30485SVille Syrjälä 
595f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
596f3e30485SVille Syrjälä }
597f3e30485SVille Syrjälä 
598c0e09200SDave Airlie /**
599f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
60014bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
60101c66889SZhao Yakui  */
60291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60301c66889SZhao Yakui {
604f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
605f49e38ddSJani Nikula 		return;
606f49e38ddSJani Nikula 
60713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
60801c66889SZhao Yakui 
609755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
610373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
6113b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
612755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6131ec14ad3SChris Wilson 
61413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61501c66889SZhao Yakui }
61601c66889SZhao Yakui 
617f75f3746SVille Syrjälä /*
618f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
619f75f3746SVille Syrjälä  * around the vertical blanking period.
620f75f3746SVille Syrjälä  *
621f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
622f75f3746SVille Syrjälä  *  vblank_start >= 3
623f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
624f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
625f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
626f75f3746SVille Syrjälä  *
627f75f3746SVille Syrjälä  *           start of vblank:
628f75f3746SVille Syrjälä  *           latch double buffered registers
629f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
630f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
631f75f3746SVille Syrjälä  *           |
632f75f3746SVille Syrjälä  *           |          frame start:
633f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
634f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
635f75f3746SVille Syrjälä  *           |          |
636f75f3746SVille Syrjälä  *           |          |  start of vsync:
637f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
638f75f3746SVille Syrjälä  *           |          |  |
639f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
640f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
641f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
642f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
643f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
644f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
645f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
646f75f3746SVille Syrjälä  *       |          |                                         |
647f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
648f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
649f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
650f75f3746SVille Syrjälä  *
651f75f3746SVille Syrjälä  * x  = horizontal active
652f75f3746SVille Syrjälä  * _  = horizontal blanking
653f75f3746SVille Syrjälä  * hs = horizontal sync
654f75f3746SVille Syrjälä  * va = vertical active
655f75f3746SVille Syrjälä  * vb = vertical blanking
656f75f3746SVille Syrjälä  * vs = vertical sync
657f75f3746SVille Syrjälä  * vbs = vblank_start (number)
658f75f3746SVille Syrjälä  *
659f75f3746SVille Syrjälä  * Summary:
660f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
661f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
662f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
663f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
664f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
665f75f3746SVille Syrjälä  */
666f75f3746SVille Syrjälä 
66742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66842f52ef8SKeith Packard  * we use as a pipe index
66942f52ef8SKeith Packard  */
67008fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6710a3e67a4SJesse Barnes {
67208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
67308fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
67432db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
67508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
676f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6770b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
678694e409dSVille Syrjälä 	unsigned long irqflags;
679391f75e2SVille Syrjälä 
68032db0b65SVille Syrjälä 	/*
68132db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
68232db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
68332db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
68432db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
68532db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
68632db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
68732db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
68832db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
68932db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
69032db0b65SVille Syrjälä 	 */
69132db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
69232db0b65SVille Syrjälä 		return 0;
69332db0b65SVille Syrjälä 
6940b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6950b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6960b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6970b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6980b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
699391f75e2SVille Syrjälä 
7000b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7010b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7020b2a8e09SVille Syrjälä 
7030b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7040b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7050b2a8e09SVille Syrjälä 
7069db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7079db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7085eddb70bSChris Wilson 
709694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
710694e409dSVille Syrjälä 
7110a3e67a4SJesse Barnes 	/*
7120a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7130a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7140a3e67a4SJesse Barnes 	 * register.
7150a3e67a4SJesse Barnes 	 */
7160a3e67a4SJesse Barnes 	do {
7178cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7188cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
7198cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7200a3e67a4SJesse Barnes 	} while (high1 != high2);
7210a3e67a4SJesse Barnes 
722694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
723694e409dSVille Syrjälä 
7245eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
725391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7265eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
727391f75e2SVille Syrjälä 
728391f75e2SVille Syrjälä 	/*
729391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
730391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
731391f75e2SVille Syrjälä 	 * counter against vblank start.
732391f75e2SVille Syrjälä 	 */
733edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7340a3e67a4SJesse Barnes }
7350a3e67a4SJesse Barnes 
73608fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7379880b7a5SJesse Barnes {
73808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
73933267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
74008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7419880b7a5SJesse Barnes 
74233267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
74333267703SVandita Kulkarni 		return 0;
74433267703SVandita Kulkarni 
7452939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7469880b7a5SJesse Barnes }
7479880b7a5SJesse Barnes 
74806d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
749aec0246fSUma Shankar {
750aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
751aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
752aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
753aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
754aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
755aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
75606d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
757aec0246fSUma Shankar 
758aec0246fSUma Shankar 	/*
759aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
760aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
761aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
762aec0246fSUma Shankar 	 * during the same frame.
763aec0246fSUma Shankar 	 */
764aec0246fSUma Shankar 	do {
765aec0246fSUma Shankar 		/*
766aec0246fSUma Shankar 		 * This field provides read back of the display
767aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
768aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
769aec0246fSUma Shankar 		 */
7708cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7718cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
772aec0246fSUma Shankar 
773aec0246fSUma Shankar 		/*
774aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
775aec0246fSUma Shankar 		 * time stamp value.
776aec0246fSUma Shankar 		 */
7778cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
778aec0246fSUma Shankar 
7798cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7808cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
781aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
782aec0246fSUma Shankar 
78306d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
784aec0246fSUma Shankar 				   clock), 1000 * htotal);
78506d6fda5SVille Syrjälä }
78606d6fda5SVille Syrjälä 
78706d6fda5SVille Syrjälä /*
78806d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
78906d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
79006d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
79106d6fda5SVille Syrjälä  * with scanline register updates.
79206d6fda5SVille Syrjälä  * This function will use Framestamp and current
79306d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
79406d6fda5SVille Syrjälä  */
79506d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
79606d6fda5SVille Syrjälä {
79706d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
79806d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
79906d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
80006d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
80106d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
80206d6fda5SVille Syrjälä 	u32 scanline;
80306d6fda5SVille Syrjälä 
80406d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
805aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
806aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
807aec0246fSUma Shankar 
808aec0246fSUma Shankar 	return scanline;
809aec0246fSUma Shankar }
810aec0246fSUma Shankar 
8118cbda6b2SJani Nikula /*
8128cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
8138cbda6b2SJani Nikula  * forcewake etc.
8148cbda6b2SJani Nikula  */
815a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
816a225f079SVille Syrjälä {
817a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
818fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8195caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8205caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
821a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
82280715b2fSVille Syrjälä 	int position, vtotal;
823a225f079SVille Syrjälä 
82472259536SVille Syrjälä 	if (!crtc->active)
8252c6afc36SVille Syrjälä 		return 0;
82672259536SVille Syrjälä 
8275caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8285caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8295caa0feaSDaniel Vetter 
830af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
831aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
832aec0246fSUma Shankar 
83380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
834a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
835a225f079SVille Syrjälä 		vtotal /= 2;
836a225f079SVille Syrjälä 
83796e4c3c0SVille Syrjälä 	position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
838a225f079SVille Syrjälä 
839a225f079SVille Syrjälä 	/*
84041b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
84141b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
84241b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
84341b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
84441b578fbSJesse Barnes 	 *
84541b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
84641b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
84741b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
84841b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
84941b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
85041b578fbSJesse Barnes 	 */
85191d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
85241b578fbSJesse Barnes 		int i, temp;
85341b578fbSJesse Barnes 
85441b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
85541b578fbSJesse Barnes 			udelay(1);
85696e4c3c0SVille Syrjälä 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
85741b578fbSJesse Barnes 			if (temp != position) {
85841b578fbSJesse Barnes 				position = temp;
85941b578fbSJesse Barnes 				break;
86041b578fbSJesse Barnes 			}
86141b578fbSJesse Barnes 		}
86241b578fbSJesse Barnes 	}
86341b578fbSJesse Barnes 
86441b578fbSJesse Barnes 	/*
86580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
86680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
867a225f079SVille Syrjälä 	 */
86880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
869a225f079SVille Syrjälä }
870a225f079SVille Syrjälä 
8714bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8724bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8734bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8743bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8753bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8760af7e4dfSMario Kleiner {
8774bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
878fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8794bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
880e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8813aa18df8SVille Syrjälä 	int position;
88278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
883ad3543edSMario Kleiner 	unsigned long irqflags;
884373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
88593e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
886af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8870af7e4dfSMario Kleiner 
88848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
88900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
89000376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8919db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8921bf6ad62SDaniel Vetter 		return false;
8930af7e4dfSMario Kleiner 	}
8940af7e4dfSMario Kleiner 
895c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
89678e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
897c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
898c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
899c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9000af7e4dfSMario Kleiner 
901d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
902d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
903d31faf65SVille Syrjälä 		vbl_end /= 2;
904d31faf65SVille Syrjälä 		vtotal /= 2;
905d31faf65SVille Syrjälä 	}
906d31faf65SVille Syrjälä 
907ad3543edSMario Kleiner 	/*
908ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
909ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
910ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
911ad3543edSMario Kleiner 	 */
912ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
913ad3543edSMario Kleiner 
914ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
915ad3543edSMario Kleiner 
916ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
917ad3543edSMario Kleiner 	if (stime)
918ad3543edSMario Kleiner 		*stime = ktime_get();
919ad3543edSMario Kleiner 
9207a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
9217a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
9227a2ec4a0SVille Syrjälä 
9237a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9247a2ec4a0SVille Syrjälä 
9257a2ec4a0SVille Syrjälä 		/*
9267a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9277a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9287a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9297a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9307a2ec4a0SVille Syrjälä 		 */
9317a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9327a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9337a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9340af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9350af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9360af7e4dfSMario Kleiner 		 */
937e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9380af7e4dfSMario Kleiner 	} else {
9390af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9400af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9410af7e4dfSMario Kleiner 		 * scanout position.
9420af7e4dfSMario Kleiner 		 */
9438cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9440af7e4dfSMario Kleiner 
9453aa18df8SVille Syrjälä 		/* convert to pixel counts */
9463aa18df8SVille Syrjälä 		vbl_start *= htotal;
9473aa18df8SVille Syrjälä 		vbl_end *= htotal;
9483aa18df8SVille Syrjälä 		vtotal *= htotal;
94978e8fc6bSVille Syrjälä 
95078e8fc6bSVille Syrjälä 		/*
9517e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9527e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9537e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9547e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9557e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9567e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9577e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9587e78f1cbSVille Syrjälä 		 */
9597e78f1cbSVille Syrjälä 		if (position >= vtotal)
9607e78f1cbSVille Syrjälä 			position = vtotal - 1;
9617e78f1cbSVille Syrjälä 
9627e78f1cbSVille Syrjälä 		/*
96378e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
96478e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
96578e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
96678e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
96778e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
96878e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
96978e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
97078e8fc6bSVille Syrjälä 		 */
97178e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9723aa18df8SVille Syrjälä 	}
9733aa18df8SVille Syrjälä 
974ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
975ad3543edSMario Kleiner 	if (etime)
976ad3543edSMario Kleiner 		*etime = ktime_get();
977ad3543edSMario Kleiner 
978ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
979ad3543edSMario Kleiner 
980ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
981ad3543edSMario Kleiner 
9823aa18df8SVille Syrjälä 	/*
9833aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9843aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9853aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9863aa18df8SVille Syrjälä 	 * up since vbl_end.
9873aa18df8SVille Syrjälä 	 */
9883aa18df8SVille Syrjälä 	if (position >= vbl_start)
9893aa18df8SVille Syrjälä 		position -= vbl_end;
9903aa18df8SVille Syrjälä 	else
9913aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9923aa18df8SVille Syrjälä 
9938a920e24SVille Syrjälä 	if (use_scanline_counter) {
9943aa18df8SVille Syrjälä 		*vpos = position;
9953aa18df8SVille Syrjälä 		*hpos = 0;
9963aa18df8SVille Syrjälä 	} else {
9970af7e4dfSMario Kleiner 		*vpos = position / htotal;
9980af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9990af7e4dfSMario Kleiner 	}
10000af7e4dfSMario Kleiner 
10011bf6ad62SDaniel Vetter 	return true;
10020af7e4dfSMario Kleiner }
10030af7e4dfSMario Kleiner 
10044bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
10054bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
10064bbffbf3SThomas Zimmermann {
10074bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
10084bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
100948e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
10104bbffbf3SThomas Zimmermann }
10114bbffbf3SThomas Zimmermann 
1012a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1013a225f079SVille Syrjälä {
1014fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1015a225f079SVille Syrjälä 	unsigned long irqflags;
1016a225f079SVille Syrjälä 	int position;
1017a225f079SVille Syrjälä 
1018a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1019a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1020a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1021a225f079SVille Syrjälä 
1022a225f079SVille Syrjälä 	return position;
1023a225f079SVille Syrjälä }
1024a225f079SVille Syrjälä 
1025e3689190SBen Widawsky /**
102674bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1027e3689190SBen Widawsky  * occurred.
1028e3689190SBen Widawsky  * @work: workqueue struct
1029e3689190SBen Widawsky  *
1030e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1031e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1032e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1033e3689190SBen Widawsky  */
103474bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1035e3689190SBen Widawsky {
10362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1037cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
10382cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
1039e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104035a85ac6SBen Widawsky 	char *parity_event[6];
1041a9c287c9SJani Nikula 	u32 misccpctl;
1042a9c287c9SJani Nikula 	u8 slice = 0;
1043e3689190SBen Widawsky 
1044e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1045e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1046e3689190SBen Widawsky 	 * any time we access those registers.
1047e3689190SBen Widawsky 	 */
104891c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1049e3689190SBen Widawsky 
105035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
105235a85ac6SBen Widawsky 		goto out;
105335a85ac6SBen Widawsky 
1054f7435467SAndrzej Hajda 	misccpctl = intel_uncore_rmw(&dev_priv->uncore, GEN7_MISCCPCTL,
1055f7435467SAndrzej Hajda 				     GEN7_DOP_CLOCK_GATE_ENABLE, 0);
10562939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1057e3689190SBen Widawsky 
105835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1059f0f59a00SVille Syrjälä 		i915_reg_t reg;
106035a85ac6SBen Widawsky 
106135a85ac6SBen Widawsky 		slice--;
106248a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
106348a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
106435a85ac6SBen Widawsky 			break;
106535a85ac6SBen Widawsky 
106635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
106735a85ac6SBen Widawsky 
10686fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
106935a85ac6SBen Widawsky 
10702939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1071e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1072e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1073e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1074e3689190SBen Widawsky 
10752939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10762939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1077e3689190SBen Widawsky 
1078cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1079e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1080e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1081e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1084e3689190SBen Widawsky 
108591c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1086e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1087e3689190SBen Widawsky 
108835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
108935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1090e3689190SBen Widawsky 
109135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1092e3689190SBen Widawsky 		kfree(parity_event[3]);
1093e3689190SBen Widawsky 		kfree(parity_event[2]);
1094e3689190SBen Widawsky 		kfree(parity_event[1]);
1095e3689190SBen Widawsky 	}
1096e3689190SBen Widawsky 
10972939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
109835a85ac6SBen Widawsky 
109935a85ac6SBen Widawsky out:
110048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
110103d2c54dSMatt Roper 	spin_lock_irq(gt->irq_lock);
1102cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
110303d2c54dSMatt Roper 	spin_unlock_irq(gt->irq_lock);
110435a85ac6SBen Widawsky 
110591c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
110635a85ac6SBen Widawsky }
110735a85ac6SBen Widawsky 
1108af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1109121e758eSDhinakaran Pandiyan {
1110af92058fSVille Syrjälä 	switch (pin) {
1111da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1112da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1113da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1114da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1115da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1116da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11174294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
111848ef15d3SJosé Roberto de Souza 	default:
111948ef15d3SJosé Roberto de Souza 		return false;
112048ef15d3SJosé Roberto de Souza 	}
112148ef15d3SJosé Roberto de Souza }
112248ef15d3SJosé Roberto de Souza 
1123af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112463c88d22SImre Deak {
1125af92058fSVille Syrjälä 	switch (pin) {
1126af92058fSVille Syrjälä 	case HPD_PORT_A:
1127195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1128af92058fSVille Syrjälä 	case HPD_PORT_B:
112963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1130af92058fSVille Syrjälä 	case HPD_PORT_C:
113163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
113263c88d22SImre Deak 	default:
113363c88d22SImre Deak 		return false;
113463c88d22SImre Deak 	}
113563c88d22SImre Deak }
113663c88d22SImre Deak 
1137af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
113831604222SAnusha Srivatsa {
1139af92058fSVille Syrjälä 	switch (pin) {
1140af92058fSVille Syrjälä 	case HPD_PORT_A:
1141af92058fSVille Syrjälä 	case HPD_PORT_B:
11428ef7e340SMatt Roper 	case HPD_PORT_C:
1143229f31e2SLucas De Marchi 	case HPD_PORT_D:
11444294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
114531604222SAnusha Srivatsa 	default:
114631604222SAnusha Srivatsa 		return false;
114731604222SAnusha Srivatsa 	}
114831604222SAnusha Srivatsa }
114931604222SAnusha Srivatsa 
1150af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115131604222SAnusha Srivatsa {
1152af92058fSVille Syrjälä 	switch (pin) {
1153da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1154da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1155da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1156da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1157da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1158da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11594294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
116052dfdba0SLucas De Marchi 	default:
116152dfdba0SLucas De Marchi 		return false;
116252dfdba0SLucas De Marchi 	}
116352dfdba0SLucas De Marchi }
116452dfdba0SLucas De Marchi 
1165af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11666dbf30ceSVille Syrjälä {
1167af92058fSVille Syrjälä 	switch (pin) {
1168af92058fSVille Syrjälä 	case HPD_PORT_E:
11696dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11706dbf30ceSVille Syrjälä 	default:
11716dbf30ceSVille Syrjälä 		return false;
11726dbf30ceSVille Syrjälä 	}
11736dbf30ceSVille Syrjälä }
11746dbf30ceSVille Syrjälä 
1175af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
117674c0b395SVille Syrjälä {
1177af92058fSVille Syrjälä 	switch (pin) {
1178af92058fSVille Syrjälä 	case HPD_PORT_A:
117974c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1180af92058fSVille Syrjälä 	case HPD_PORT_B:
118174c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1182af92058fSVille Syrjälä 	case HPD_PORT_C:
118374c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1184af92058fSVille Syrjälä 	case HPD_PORT_D:
118574c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
118674c0b395SVille Syrjälä 	default:
118774c0b395SVille Syrjälä 		return false;
118874c0b395SVille Syrjälä 	}
118974c0b395SVille Syrjälä }
119074c0b395SVille Syrjälä 
1191af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1192e4ce95aaSVille Syrjälä {
1193af92058fSVille Syrjälä 	switch (pin) {
1194af92058fSVille Syrjälä 	case HPD_PORT_A:
1195e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1196e4ce95aaSVille Syrjälä 	default:
1197e4ce95aaSVille Syrjälä 		return false;
1198e4ce95aaSVille Syrjälä 	}
1199e4ce95aaSVille Syrjälä }
1200e4ce95aaSVille Syrjälä 
1201af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
120213cf5504SDave Airlie {
1203af92058fSVille Syrjälä 	switch (pin) {
1204af92058fSVille Syrjälä 	case HPD_PORT_B:
1205676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1206af92058fSVille Syrjälä 	case HPD_PORT_C:
1207676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1208af92058fSVille Syrjälä 	case HPD_PORT_D:
1209676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1210676574dfSJani Nikula 	default:
1211676574dfSJani Nikula 		return false;
121213cf5504SDave Airlie 	}
121313cf5504SDave Airlie }
121413cf5504SDave Airlie 
1215af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
121613cf5504SDave Airlie {
1217af92058fSVille Syrjälä 	switch (pin) {
1218af92058fSVille Syrjälä 	case HPD_PORT_B:
1219676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1220af92058fSVille Syrjälä 	case HPD_PORT_C:
1221676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1222af92058fSVille Syrjälä 	case HPD_PORT_D:
1223676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1224676574dfSJani Nikula 	default:
1225676574dfSJani Nikula 		return false;
122613cf5504SDave Airlie 	}
122713cf5504SDave Airlie }
122813cf5504SDave Airlie 
122942db67d6SVille Syrjälä /*
123042db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
123142db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
123242db67d6SVille Syrjälä  * hotplug detection results from several registers.
123342db67d6SVille Syrjälä  *
123442db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
123542db67d6SVille Syrjälä  */
1236cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1237cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12388c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1239fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1240af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1241676574dfSJani Nikula {
1242e9be2850SVille Syrjälä 	enum hpd_pin pin;
1243676574dfSJani Nikula 
124452dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
124552dfdba0SLucas De Marchi 
1246e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1247e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12488c841e57SJani Nikula 			continue;
12498c841e57SJani Nikula 
1250e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1251676574dfSJani Nikula 
1252af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1253e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1254676574dfSJani Nikula 	}
1255676574dfSJani Nikula 
125600376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
125700376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1258f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1259676574dfSJani Nikula 
1260676574dfSJani Nikula }
1261676574dfSJani Nikula 
1262a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1263a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1264a0e066b8SVille Syrjälä {
1265a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1266a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1267a0e066b8SVille Syrjälä 
1268a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
12695a4dd6f0SJani Nikula 		if (dev_priv->display.hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1270a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1271a0e066b8SVille Syrjälä 
1272a0e066b8SVille Syrjälä 	return enabled_irqs;
1273a0e066b8SVille Syrjälä }
1274a0e066b8SVille Syrjälä 
1275a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1276a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1277a0e066b8SVille Syrjälä {
1278a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1279a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1280a0e066b8SVille Syrjälä 
1281a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1282a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1283a0e066b8SVille Syrjälä 
1284a0e066b8SVille Syrjälä 	return hotplug_irqs;
1285a0e066b8SVille Syrjälä }
1286a0e066b8SVille Syrjälä 
12872ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12882ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12892ea63927SVille Syrjälä {
12902ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12912ea63927SVille Syrjälä 	u32 hotplug = 0;
12922ea63927SVille Syrjälä 
12932ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12942ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12952ea63927SVille Syrjälä 
12962ea63927SVille Syrjälä 	return hotplug;
12972ea63927SVille Syrjälä }
12982ea63927SVille Syrjälä 
129991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1300515ac2bbSDaniel Vetter {
1301203eb5a9SJani Nikula 	wake_up_all(&dev_priv->display.gmbus.wait_queue);
1302515ac2bbSDaniel Vetter }
1303515ac2bbSDaniel Vetter 
130491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1305ce99c256SDaniel Vetter {
1306203eb5a9SJani Nikula 	wake_up_all(&dev_priv->display.gmbus.wait_queue);
1307ce99c256SDaniel Vetter }
1308ce99c256SDaniel Vetter 
13098bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
131091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
131191d14251STvrtko Ursulin 					 enum pipe pipe,
1312a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1313a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1314a9c287c9SJani Nikula 					 u32 crc4)
13158bf1e9f1SShuang He {
13167794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
131700535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
13185cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
13195cee6c45SVille Syrjälä 
13205cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1321b2c88f5bSDamien Lespiau 
1322d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
13238c6b709dSTomeu Vizoso 	/*
13248c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13258c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13268c6b709dSTomeu Vizoso 	 * out the buggy result.
13278c6b709dSTomeu Vizoso 	 *
1328163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13298c6b709dSTomeu Vizoso 	 * don't trust that one either.
13308c6b709dSTomeu Vizoso 	 */
1331033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1332373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13338c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13348c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13358c6b709dSTomeu Vizoso 		return;
13368c6b709dSTomeu Vizoso 	}
13378c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13386cc42152SMaarten Lankhorst 
1339246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1340ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1341246ee524STomeu Vizoso 				crcs);
13428c6b709dSTomeu Vizoso }
1343277de95eSDaniel Vetter #else
1344277de95eSDaniel Vetter static inline void
134591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134691d14251STvrtko Ursulin 			     enum pipe pipe,
1347a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1348a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1349a9c287c9SJani Nikula 			     u32 crc4) {}
1350277de95eSDaniel Vetter #endif
1351eba94eb9SDaniel Vetter 
13521288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13531288f9b0SKarthik B S 			      enum pipe pipe)
13541288f9b0SKarthik B S {
13557794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(i915, pipe);
13561288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13571288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13581288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13591288f9b0SKarthik B S 	unsigned long irqflags;
13601288f9b0SKarthik B S 
13611288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13621288f9b0SKarthik B S 
13631288f9b0SKarthik B S 	crtc_state->event = NULL;
13641288f9b0SKarthik B S 
13651288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13661288f9b0SKarthik B S 
13671288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13681288f9b0SKarthik B S }
1369277de95eSDaniel Vetter 
137091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
137191d14251STvrtko Ursulin 				     enum pipe pipe)
13725a69b89fSDaniel Vetter {
137391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13742939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13755a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13765a69b89fSDaniel Vetter }
13775a69b89fSDaniel Vetter 
137891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
137991d14251STvrtko Ursulin 				     enum pipe pipe)
1380eba94eb9SDaniel Vetter {
138191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13822939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13832939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13842939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13852939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13862939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1387eba94eb9SDaniel Vetter }
13885b3a856bSDaniel Vetter 
138991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
139091d14251STvrtko Ursulin 				      enum pipe pipe)
13915b3a856bSDaniel Vetter {
1392a9c287c9SJani Nikula 	u32 res1, res2;
13930b5c5ed0SDaniel Vetter 
1394373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
13952939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13960b5c5ed0SDaniel Vetter 	else
13970b5c5ed0SDaniel Vetter 		res1 = 0;
13980b5c5ed0SDaniel Vetter 
1399373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
14002939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
14010b5c5ed0SDaniel Vetter 	else
14020b5c5ed0SDaniel Vetter 		res2 = 0;
14035b3a856bSDaniel Vetter 
140491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
14052939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
14062939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
14072939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
14080b5c5ed0SDaniel Vetter 				     res1, res2);
14095b3a856bSDaniel Vetter }
14108bf1e9f1SShuang He 
141144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
141244d9241eSVille Syrjälä {
141344d9241eSVille Syrjälä 	enum pipe pipe;
141444d9241eSVille Syrjälä 
141544d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
14162939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
141744d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
141844d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
141944d9241eSVille Syrjälä 
142044d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
142144d9241eSVille Syrjälä 	}
142244d9241eSVille Syrjälä }
142344d9241eSVille Syrjälä 
1424eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
142591d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14267e231dbeSJesse Barnes {
1427d048a268SVille Syrjälä 	enum pipe pipe;
14287e231dbeSJesse Barnes 
142958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14301ca993d2SVille Syrjälä 
14311ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14321ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14331ca993d2SVille Syrjälä 		return;
14341ca993d2SVille Syrjälä 	}
14351ca993d2SVille Syrjälä 
1436055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1437f0f59a00SVille Syrjälä 		i915_reg_t reg;
14386b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
143991d181ddSImre Deak 
1440bbb5eebfSDaniel Vetter 		/*
1441bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1442bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1443bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1444bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1445bbb5eebfSDaniel Vetter 		 * handle.
1446bbb5eebfSDaniel Vetter 		 */
14470f239f4cSDaniel Vetter 
14480f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14496b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1450bbb5eebfSDaniel Vetter 
1451bbb5eebfSDaniel Vetter 		switch (pipe) {
1452d048a268SVille Syrjälä 		default:
1453bbb5eebfSDaniel Vetter 		case PIPE_A:
1454bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1455bbb5eebfSDaniel Vetter 			break;
1456bbb5eebfSDaniel Vetter 		case PIPE_B:
1457bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1458bbb5eebfSDaniel Vetter 			break;
14593278f67fSVille Syrjälä 		case PIPE_C:
14603278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14613278f67fSVille Syrjälä 			break;
1462bbb5eebfSDaniel Vetter 		}
1463bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14646b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1465bbb5eebfSDaniel Vetter 
14666b12ca56SVille Syrjälä 		if (!status_mask)
146791d181ddSImre Deak 			continue;
146891d181ddSImre Deak 
146991d181ddSImre Deak 		reg = PIPESTAT(pipe);
14702939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14716b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14727e231dbeSJesse Barnes 
14737e231dbeSJesse Barnes 		/*
14747e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1475132c27c9SVille Syrjälä 		 *
1476132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1477132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1478132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1479132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1480132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14817e231dbeSJesse Barnes 		 */
1482132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14832939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14842939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1485132c27c9SVille Syrjälä 		}
14867e231dbeSJesse Barnes 	}
148758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14882ecb8ca4SVille Syrjälä }
14892ecb8ca4SVille Syrjälä 
1490eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1491eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1492eb64343cSVille Syrjälä {
1493eb64343cSVille Syrjälä 	enum pipe pipe;
1494eb64343cSVille Syrjälä 
1495eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1496eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1497aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1498eb64343cSVille Syrjälä 
1499eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1500eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1501eb64343cSVille Syrjälä 
1502eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1503eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1504eb64343cSVille Syrjälä 	}
1505eb64343cSVille Syrjälä }
1506eb64343cSVille Syrjälä 
1507eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1508eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1509eb64343cSVille Syrjälä {
1510eb64343cSVille Syrjälä 	bool blc_event = false;
1511eb64343cSVille Syrjälä 	enum pipe pipe;
1512eb64343cSVille Syrjälä 
1513eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1514eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1515aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1516eb64343cSVille Syrjälä 
1517eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1518eb64343cSVille Syrjälä 			blc_event = true;
1519eb64343cSVille Syrjälä 
1520eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1521eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1522eb64343cSVille Syrjälä 
1523eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1524eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1525eb64343cSVille Syrjälä 	}
1526eb64343cSVille Syrjälä 
1527eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1528eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1529eb64343cSVille Syrjälä }
1530eb64343cSVille Syrjälä 
1531eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1532eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1533eb64343cSVille Syrjälä {
1534eb64343cSVille Syrjälä 	bool blc_event = false;
1535eb64343cSVille Syrjälä 	enum pipe pipe;
1536eb64343cSVille Syrjälä 
1537eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1538eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1539aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1540eb64343cSVille Syrjälä 
1541eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1542eb64343cSVille Syrjälä 			blc_event = true;
1543eb64343cSVille Syrjälä 
1544eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1545eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1546eb64343cSVille Syrjälä 
1547eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1548eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1549eb64343cSVille Syrjälä 	}
1550eb64343cSVille Syrjälä 
1551eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1552eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1553eb64343cSVille Syrjälä 
1554eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1555eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1556eb64343cSVille Syrjälä }
1557eb64343cSVille Syrjälä 
155891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15592ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15602ecb8ca4SVille Syrjälä {
15612ecb8ca4SVille Syrjälä 	enum pipe pipe;
15627e231dbeSJesse Barnes 
1563055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1564fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1565aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15664356d586SDaniel Vetter 
15676ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15686ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15696ede6b06SVille Syrjälä 
15704356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
157191d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15722d9d2b0bSVille Syrjälä 
15731f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15741f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
157531acc7f5SJesse Barnes 	}
157631acc7f5SJesse Barnes 
1577c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
157891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1579c1874ed7SImre Deak }
1580c1874ed7SImre Deak 
15811ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
158216c6c56bSVille Syrjälä {
15830ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15840ba7c51aSVille Syrjälä 	int i;
158516c6c56bSVille Syrjälä 
15860ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15870ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15880ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15890ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15900ba7c51aSVille Syrjälä 	else
15910ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15920ba7c51aSVille Syrjälä 
15930ba7c51aSVille Syrjälä 	/*
15940ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15950ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15960ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
15970ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
15980ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
15990ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
16000ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
16010ba7c51aSVille Syrjälä 	 */
16020ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
16032939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
16040ba7c51aSVille Syrjälä 
16050ba7c51aSVille Syrjälä 		if (tmp == 0)
16060ba7c51aSVille Syrjälä 			return hotplug_status;
16070ba7c51aSVille Syrjälä 
16080ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
16092939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
16100ba7c51aSVille Syrjälä 	}
16110ba7c51aSVille Syrjälä 
161248a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
16130ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
16142939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
16151ae3c34cSVille Syrjälä 
16161ae3c34cSVille Syrjälä 	return hotplug_status;
16171ae3c34cSVille Syrjälä }
16181ae3c34cSVille Syrjälä 
161991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
16201ae3c34cSVille Syrjälä 				 u32 hotplug_status)
16211ae3c34cSVille Syrjälä {
16221ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
16230398993bSVille Syrjälä 	u32 hotplug_trigger;
16243ff60f89SOscar Mateo 
16250398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16260398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16270398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16280398993bSVille Syrjälä 	else
16290398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
163016c6c56bSVille Syrjälä 
163158f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1632cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1633cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16345a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
1635fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
163658f2cf24SVille Syrjälä 
163791d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
163858f2cf24SVille Syrjälä 	}
1639369712e8SJani Nikula 
16400398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16410398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16420398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
164391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
164458f2cf24SVille Syrjälä }
164516c6c56bSVille Syrjälä 
1646c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1647c1874ed7SImre Deak {
1648b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1649c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1650c1874ed7SImre Deak 
16512dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16522dd2a883SImre Deak 		return IRQ_NONE;
16532dd2a883SImre Deak 
16541f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16559102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16561f814dacSImre Deak 
16571e1cace9SVille Syrjälä 	do {
16586e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16592ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16601ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1661a5e485a9SVille Syrjälä 		u32 ier = 0;
16623ff60f89SOscar Mateo 
16632939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16642939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16652939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1666c1874ed7SImre Deak 
1667c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16681e1cace9SVille Syrjälä 			break;
1669c1874ed7SImre Deak 
1670c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1671c1874ed7SImre Deak 
1672a5e485a9SVille Syrjälä 		/*
1673a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1674a5e485a9SVille Syrjälä 		 *
1675a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1676a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1677a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1678a5e485a9SVille Syrjälä 		 *
1679a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1680a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1681a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1682a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1683a5e485a9SVille Syrjälä 		 * bits this time around.
1684a5e485a9SVille Syrjälä 		 */
16852939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16868cee664dSAndrzej Hajda 		ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0);
16874a0a0202SVille Syrjälä 
16884a0a0202SVille Syrjälä 		if (gt_iir)
16892939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16904a0a0202SVille Syrjälä 		if (pm_iir)
16912939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16924a0a0202SVille Syrjälä 
16937ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16941ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16957ce4d1f2SVille Syrjälä 
16963ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16973ff60f89SOscar Mateo 		 * signalled in iir */
1698eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
16997ce4d1f2SVille Syrjälä 
1700eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1701eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1702eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1703eef57324SJerome Anand 
17047ce4d1f2SVille Syrjälä 		/*
17057ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17067ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17077ce4d1f2SVille Syrjälä 		 */
17087ce4d1f2SVille Syrjälä 		if (iir)
17092939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17104a0a0202SVille Syrjälä 
17112939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17122939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
17131ae3c34cSVille Syrjälä 
171452894874SVille Syrjälä 		if (gt_iir)
17152cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(dev_priv), gt_iir);
171652894874SVille Syrjälä 		if (pm_iir)
17172cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(dev_priv)->rps, pm_iir);
171852894874SVille Syrjälä 
17191ae3c34cSVille Syrjälä 		if (hotplug_status)
172091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17212ecb8ca4SVille Syrjälä 
172291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
17231e1cace9SVille Syrjälä 	} while (0);
17247e231dbeSJesse Barnes 
17259c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17269c6508b9SThomas Gleixner 
17279102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17281f814dacSImre Deak 
17297e231dbeSJesse Barnes 	return ret;
17307e231dbeSJesse Barnes }
17317e231dbeSJesse Barnes 
173243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
173343f328d7SVille Syrjälä {
1734b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
173543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
173643f328d7SVille Syrjälä 
17372dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17382dd2a883SImre Deak 		return IRQ_NONE;
17392dd2a883SImre Deak 
17401f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17419102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17421f814dacSImre Deak 
1743579de73bSChris Wilson 	do {
17446e814800SVille Syrjälä 		u32 master_ctl, iir;
17452ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17461ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1747a5e485a9SVille Syrjälä 		u32 ier = 0;
1748a5e485a9SVille Syrjälä 
17492939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17502939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17513278f67fSVille Syrjälä 
17523278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17538e5fd599SVille Syrjälä 			break;
175443f328d7SVille Syrjälä 
175527b6c122SOscar Mateo 		ret = IRQ_HANDLED;
175627b6c122SOscar Mateo 
1757a5e485a9SVille Syrjälä 		/*
1758a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1759a5e485a9SVille Syrjälä 		 *
1760a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1761a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1762a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1763a5e485a9SVille Syrjälä 		 *
1764a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1765a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1766a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1767a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1768a5e485a9SVille Syrjälä 		 * bits this time around.
1769a5e485a9SVille Syrjälä 		 */
17702939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17718cee664dSAndrzej Hajda 		ier = intel_uncore_rmw(&dev_priv->uncore, VLV_IER, ~0, 0);
177243f328d7SVille Syrjälä 
17732cbc876dSMichał Winiarski 		gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
177427b6c122SOscar Mateo 
177527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17761ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
177743f328d7SVille Syrjälä 
177827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
177927b6c122SOscar Mateo 		 * signalled in iir */
1780eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
178143f328d7SVille Syrjälä 
1782eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1783eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1784eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1785eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1786eef57324SJerome Anand 
17877ce4d1f2SVille Syrjälä 		/*
17887ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17897ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17907ce4d1f2SVille Syrjälä 		 */
17917ce4d1f2SVille Syrjälä 		if (iir)
17922939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17937ce4d1f2SVille Syrjälä 
17942939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17952939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
17961ae3c34cSVille Syrjälä 
17971ae3c34cSVille Syrjälä 		if (hotplug_status)
179891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17992ecb8ca4SVille Syrjälä 
180091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1801579de73bSChris Wilson 	} while (0);
18023278f67fSVille Syrjälä 
18039c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
18049c6508b9SThomas Gleixner 
18059102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
18061f814dacSImre Deak 
180743f328d7SVille Syrjälä 	return ret;
180843f328d7SVille Syrjälä }
180943f328d7SVille Syrjälä 
181091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18110398993bSVille Syrjälä 				u32 hotplug_trigger)
1812776ad806SJesse Barnes {
181342db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1814776ad806SJesse Barnes 
18156a39d7c9SJani Nikula 	/*
18166a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
18176a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
18186a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
18196a39d7c9SJani Nikula 	 * errors.
18206a39d7c9SJani Nikula 	 */
18212939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
18226a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18236a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18246a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18256a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18266a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18276a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18286a39d7c9SJani Nikula 	}
18296a39d7c9SJani Nikula 
18302939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18316a39d7c9SJani Nikula 	if (!hotplug_trigger)
18326a39d7c9SJani Nikula 		return;
183313cf5504SDave Airlie 
18340398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18350398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18365a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.pch_hpd,
1837fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
183840e56410SVille Syrjälä 
183991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1840aaf5ec2eSSonika Jindal }
184191d131d2SDaniel Vetter 
184291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
184340e56410SVille Syrjälä {
1844d048a268SVille Syrjälä 	enum pipe pipe;
184540e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
184640e56410SVille Syrjälä 
18470398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
184840e56410SVille Syrjälä 
1849cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1850cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1851776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
185200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1853cfc33bf7SVille Syrjälä 			port_name(port));
1854cfc33bf7SVille Syrjälä 	}
1855776ad806SJesse Barnes 
1856ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
185791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1858ce99c256SDaniel Vetter 
1859776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
186091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1861776ad806SJesse Barnes 
1862776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
186300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1864776ad806SJesse Barnes 
1865776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
186600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1867776ad806SJesse Barnes 
1868776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
186900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1870776ad806SJesse Barnes 
1871b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1872055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
187300376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18749db4a9c7SJesse Barnes 				pipe_name(pipe),
18752939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1876b8b65ccdSAnshuman Gupta 	}
1877776ad806SJesse Barnes 
1878776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
187900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1880776ad806SJesse Barnes 
1881776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
188200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
188300376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1884776ad806SJesse Barnes 
1885776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1886a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18878664281bSPaulo Zanoni 
18888664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1889a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18908664281bSPaulo Zanoni }
18918664281bSPaulo Zanoni 
189291d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18938664281bSPaulo Zanoni {
18942939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
18955a69b89fSDaniel Vetter 	enum pipe pipe;
18968664281bSPaulo Zanoni 
1897de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
189800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1899de032bf4SPaulo Zanoni 
1900055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19011f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19021f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19038664281bSPaulo Zanoni 
19045a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
190591d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
190691d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
19075a69b89fSDaniel Vetter 			else
190891d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
19095a69b89fSDaniel Vetter 		}
19105a69b89fSDaniel Vetter 	}
19118bf1e9f1SShuang He 
19122939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
19138664281bSPaulo Zanoni }
19148664281bSPaulo Zanoni 
191591d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
19168664281bSPaulo Zanoni {
19172939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
191845c1cd87SMika Kahola 	enum pipe pipe;
19198664281bSPaulo Zanoni 
1920de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
192100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1922de032bf4SPaulo Zanoni 
192345c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
192445c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
192545c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19268664281bSPaulo Zanoni 
19272939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1928776ad806SJesse Barnes }
1929776ad806SJesse Barnes 
193091d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
193123e81d69SAdam Jackson {
1932d048a268SVille Syrjälä 	enum pipe pipe;
19336dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1934aaf5ec2eSSonika Jindal 
19350398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
193691d131d2SDaniel Vetter 
1937cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1938cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
193923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
194000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1941cfc33bf7SVille Syrjälä 			port_name(port));
1942cfc33bf7SVille Syrjälä 	}
194323e81d69SAdam Jackson 
194423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
194591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
194623e81d69SAdam Jackson 
194723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
194891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
194923e81d69SAdam Jackson 
195023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
195223e81d69SAdam Jackson 
195323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
195400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
195523e81d69SAdam Jackson 
1956b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1957055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
195800376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
195923e81d69SAdam Jackson 				pipe_name(pipe),
19602939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1961b8b65ccdSAnshuman Gupta 	}
19628664281bSPaulo Zanoni 
19638664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
196491d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
196523e81d69SAdam Jackson }
196623e81d69SAdam Jackson 
196758676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
196831604222SAnusha Srivatsa {
1969e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1970e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
197131604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
197231604222SAnusha Srivatsa 
197331604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
197431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
197531604222SAnusha Srivatsa 
19768cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI, 0, 0);
197731604222SAnusha Srivatsa 
197831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19790398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19805a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
198131604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
198231604222SAnusha Srivatsa 	}
198331604222SAnusha Srivatsa 
198431604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
198531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
198631604222SAnusha Srivatsa 
19878cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC, 0, 0);
198831604222SAnusha Srivatsa 
198931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19900398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19915a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
1992da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
199352dfdba0SLucas De Marchi 	}
199452dfdba0SLucas De Marchi 
199552dfdba0SLucas De Marchi 	if (pin_mask)
199652dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
199752dfdba0SLucas De Marchi 
199852dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
199952dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
200052dfdba0SLucas De Marchi }
200152dfdba0SLucas De Marchi 
200291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20036dbf30ceSVille Syrjälä {
20046dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20056dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20066dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20076dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20086dbf30ceSVille Syrjälä 
20096dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20106dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20116dbf30ceSVille Syrjälä 
20128cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0);
20136dbf30ceSVille Syrjälä 
2014cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20150398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
20165a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
201774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20186dbf30ceSVille Syrjälä 	}
20196dbf30ceSVille Syrjälä 
20206dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20216dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20226dbf30ceSVille Syrjälä 
20238cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, 0, 0);
20246dbf30ceSVille Syrjälä 
2025cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20260398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20275a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.pch_hpd,
20286dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20296dbf30ceSVille Syrjälä 	}
20306dbf30ceSVille Syrjälä 
20316dbf30ceSVille Syrjälä 	if (pin_mask)
203291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20336dbf30ceSVille Syrjälä 
20346dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
203591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20366dbf30ceSVille Syrjälä }
20376dbf30ceSVille Syrjälä 
203891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20390398993bSVille Syrjälä 				u32 hotplug_trigger)
2040c008bc6eSPaulo Zanoni {
2041e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2042e4ce95aaSVille Syrjälä 
20438cee664dSAndrzej Hajda 	dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, 0, 0);
2044e4ce95aaSVille Syrjälä 
20450398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20460398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20475a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.hpd,
2048e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
204940e56410SVille Syrjälä 
205091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2051e4ce95aaSVille Syrjälä }
2052c008bc6eSPaulo Zanoni 
205391d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
205491d14251STvrtko Ursulin 				    u32 de_iir)
205540e56410SVille Syrjälä {
205640e56410SVille Syrjälä 	enum pipe pipe;
205740e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
205840e56410SVille Syrjälä 
205940e56410SVille Syrjälä 	if (hotplug_trigger)
20600398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
206140e56410SVille Syrjälä 
2062c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
206391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2064c008bc6eSPaulo Zanoni 
2065c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
206691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2067c008bc6eSPaulo Zanoni 
2068c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
206900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2070c008bc6eSPaulo Zanoni 
2071055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2072fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2073aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2074c008bc6eSPaulo Zanoni 
20754bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20764bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20774bb18054SVille Syrjälä 
207840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20791f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2080c008bc6eSPaulo Zanoni 
208140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
208291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2083c008bc6eSPaulo Zanoni 	}
2084c008bc6eSPaulo Zanoni 
2085c008bc6eSPaulo Zanoni 	/* check event from PCH */
2086c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20872939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2088c008bc6eSPaulo Zanoni 
208991d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
209091d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2091c008bc6eSPaulo Zanoni 		else
209291d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2093c008bc6eSPaulo Zanoni 
2094c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
20952939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2096c008bc6eSPaulo Zanoni 	}
2097c008bc6eSPaulo Zanoni 
209893e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
20992cbc876dSMichał Winiarski 		gen5_rps_irq_handler(&to_gt(dev_priv)->rps);
2100c008bc6eSPaulo Zanoni }
2101c008bc6eSPaulo Zanoni 
210291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
210391d14251STvrtko Ursulin 				    u32 de_iir)
21049719fb98SPaulo Zanoni {
210507d27e20SDamien Lespiau 	enum pipe pipe;
210623bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
210723bb4cb5SVille Syrjälä 
210840e56410SVille Syrjälä 	if (hotplug_trigger)
21090398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
21109719fb98SPaulo Zanoni 
21119719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
211291d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
21139719fb98SPaulo Zanoni 
21149719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
211591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21169719fb98SPaulo Zanoni 
21179719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
211891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21199719fb98SPaulo Zanoni 
2120055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
212133ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2122aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21232a636e24SVille Syrjälä 
21242a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21252a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21269719fb98SPaulo Zanoni 	}
21279719fb98SPaulo Zanoni 
21289719fb98SPaulo Zanoni 	/* check event from PCH */
212991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21302939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21319719fb98SPaulo Zanoni 
213291d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21339719fb98SPaulo Zanoni 
21349719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21352939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21369719fb98SPaulo Zanoni 	}
21379719fb98SPaulo Zanoni }
21389719fb98SPaulo Zanoni 
213972c90f62SOscar Mateo /*
214072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
214172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
214272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
214372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
214472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
214572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
214672c90f62SOscar Mateo  */
21479eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2148b1f14ad0SJesse Barnes {
2149c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2150c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2151f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21520e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2153b1f14ad0SJesse Barnes 
2154c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21552dd2a883SImre Deak 		return IRQ_NONE;
21562dd2a883SImre Deak 
21571f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2158c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21591f814dacSImre Deak 
2160b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2161c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2162c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21630e43406bSChris Wilson 
216444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
216844498aeaSPaulo Zanoni 	 * due to its back queue). */
2169c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2170c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2171c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2172ab5c608bSBen Widawsky 	}
217344498aeaSPaulo Zanoni 
217472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
217572c90f62SOscar Mateo 
2176c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21770e43406bSChris Wilson 	if (gt_iir) {
2178c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2179651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) >= 6)
21802cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(i915), gt_iir);
2181d8fc8a47SPaulo Zanoni 		else
21822cbc876dSMichał Winiarski 			gen5_gt_irq_handler(to_gt(i915), gt_iir);
2183c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21840e43406bSChris Wilson 	}
2185b1f14ad0SJesse Barnes 
2186c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21870e43406bSChris Wilson 	if (de_iir) {
2188c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2189373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2190c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2191f1af8fc1SPaulo Zanoni 		else
2192c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21930e43406bSChris Wilson 		ret = IRQ_HANDLED;
2194c48a798aSChris Wilson 	}
2195c48a798aSChris Wilson 
2196651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) >= 6) {
2197c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2198c48a798aSChris Wilson 		if (pm_iir) {
2199c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
22002cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(i915)->rps, pm_iir);
2201c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22020e43406bSChris Wilson 		}
2203f1af8fc1SPaulo Zanoni 	}
2204b1f14ad0SJesse Barnes 
2205c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2206c48a798aSChris Wilson 	if (sde_ier)
2207c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2208b1f14ad0SJesse Barnes 
22099c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22109c6508b9SThomas Gleixner 
22111f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2212c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22131f814dacSImre Deak 
2214b1f14ad0SJesse Barnes 	return ret;
2215b1f14ad0SJesse Barnes }
2216b1f14ad0SJesse Barnes 
221791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22180398993bSVille Syrjälä 				u32 hotplug_trigger)
2219d04a492dSShashank Sharma {
2220cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2221d04a492dSShashank Sharma 
22228cee664dSAndrzej Hajda 	dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG, 0, 0);
2223d04a492dSShashank Sharma 
22240398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22250398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22265a4dd6f0SJani Nikula 			   dev_priv->display.hotplug.hpd,
2227cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
222840e56410SVille Syrjälä 
222991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2230d04a492dSShashank Sharma }
2231d04a492dSShashank Sharma 
2232121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2233121e758eSDhinakaran Pandiyan {
2234121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2235b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2236b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2237121e758eSDhinakaran Pandiyan 
2238121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2239b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2240b796b971SDhinakaran Pandiyan 
22418cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, 0, 0);
2242121e758eSDhinakaran Pandiyan 
22430398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22440398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22455a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
2246da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2247121e758eSDhinakaran Pandiyan 	}
2248b796b971SDhinakaran Pandiyan 
2249b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2250b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2251b796b971SDhinakaran Pandiyan 
22528cee664dSAndrzej Hajda 		dig_hotplug_reg = intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, 0, 0);
2253b796b971SDhinakaran Pandiyan 
22540398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22550398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22565a4dd6f0SJani Nikula 				   dev_priv->display.hotplug.hpd,
2257da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2258b796b971SDhinakaran Pandiyan 	}
2259b796b971SDhinakaran Pandiyan 
2260b796b971SDhinakaran Pandiyan 	if (pin_mask)
2261b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2262b796b971SDhinakaran Pandiyan 	else
226300376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
226400376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2265121e758eSDhinakaran Pandiyan }
2266121e758eSDhinakaran Pandiyan 
22679d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22689d17210fSLucas De Marchi {
226955523360SLucas De Marchi 	u32 mask;
22709d17210fSLucas De Marchi 
227120fe778fSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
227220fe778fSMatt Roper 		return TGL_DE_PORT_AUX_DDIA |
227320fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIB |
227420fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
227520fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDID |
227620fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDIE |
227720fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
227820fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
227920fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
228020fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC4;
228120fe778fSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 12)
228255523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
228355523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2284e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2285e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2286e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2287e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2288e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2289e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2290e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2291e5df52dcSMatt Roper 
229255523360SLucas De Marchi 
229355523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2294373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
22959d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22969d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22979d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22989d17210fSLucas De Marchi 
2299938a8a9aSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11) {
2300938a8a9aSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_F;
230155523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
2302938a8a9aSLucas De Marchi 	}
23039d17210fSLucas De Marchi 
23049d17210fSLucas De Marchi 	return mask;
23059d17210fSLucas De Marchi }
23069d17210fSLucas De Marchi 
23075270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23085270130dSVille Syrjälä {
23091649a4ccSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv))
231099e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2311373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2312d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2313373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23145270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23155270130dSVille Syrjälä 	else
23165270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23175270130dSVille Syrjälä }
23185270130dSVille Syrjälä 
231946c63d24SJosé Roberto de Souza static void
232046c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2321abd58f01SBen Widawsky {
2322e04f7eceSVille Syrjälä 	bool found = false;
2323e04f7eceSVille Syrjälä 
2324e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
232591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2326e04f7eceSVille Syrjälä 		found = true;
2327e04f7eceSVille Syrjälä 	}
2328e04f7eceSVille Syrjälä 
2329e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2330b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23318241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23328241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23338241cfbeSJosé Roberto de Souza 
2334a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2335b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2336b64d6c51SGwan-gyeong Mun 
2337373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2338b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23398241cfbeSJosé Roberto de Souza 			else
23408241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23418241cfbeSJosé Roberto de Souza 
23428cee664dSAndrzej Hajda 			psr_iir = intel_uncore_rmw(&dev_priv->uncore, iir_reg, 0, 0);
23438241cfbeSJosé Roberto de Souza 
23448241cfbeSJosé Roberto de Souza 			if (psr_iir)
23458241cfbeSJosé Roberto de Souza 				found = true;
234654fd3149SDhinakaran Pandiyan 
2347b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2348b64d6c51SGwan-gyeong Mun 
2349b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2350373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2351b64d6c51SGwan-gyeong Mun 				break;
2352b64d6c51SGwan-gyeong Mun 		}
2353e04f7eceSVille Syrjälä 	}
2354e04f7eceSVille Syrjälä 
2355e04f7eceSVille Syrjälä 	if (!found)
235600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2357abd58f01SBen Widawsky }
235846c63d24SJosé Roberto de Souza 
235900acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
236000acb329SVandita Kulkarni 					   u32 te_trigger)
236100acb329SVandita Kulkarni {
236200acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
236300acb329SVandita Kulkarni 	enum transcoder dsi_trans;
236400acb329SVandita Kulkarni 	enum port port;
236500acb329SVandita Kulkarni 	u32 val, tmp;
236600acb329SVandita Kulkarni 
236700acb329SVandita Kulkarni 	/*
236800acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
236900acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
237000acb329SVandita Kulkarni 	 */
23712939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
237200acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
237300acb329SVandita Kulkarni 
237400acb329SVandita Kulkarni 	/*
237500acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
237600acb329SVandita Kulkarni 	 * transcoder registers
237700acb329SVandita Kulkarni 	 */
237800acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
237900acb329SVandita Kulkarni 						  PORT_A : PORT_B;
238000acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
238100acb329SVandita Kulkarni 
238200acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23832939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
238400acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
238500acb329SVandita Kulkarni 
238600acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
238700acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
238800acb329SVandita Kulkarni 		return;
238900acb329SVandita Kulkarni 	}
239000acb329SVandita Kulkarni 
239100acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
23922939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
239300acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
239400acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
239500acb329SVandita Kulkarni 		pipe = PIPE_A;
239600acb329SVandita Kulkarni 		break;
239700acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
239800acb329SVandita Kulkarni 		pipe = PIPE_B;
239900acb329SVandita Kulkarni 		break;
240000acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
240100acb329SVandita Kulkarni 		pipe = PIPE_C;
240200acb329SVandita Kulkarni 		break;
240300acb329SVandita Kulkarni 	default:
240400acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
240500acb329SVandita Kulkarni 		return;
240600acb329SVandita Kulkarni 	}
240700acb329SVandita Kulkarni 
240800acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
240900acb329SVandita Kulkarni 
241000acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
241100acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24128cee664dSAndrzej Hajda 	tmp = intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0);
241300acb329SVandita Kulkarni }
241400acb329SVandita Kulkarni 
2415cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2416cda195f1SVille Syrjälä {
2417373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2418cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2419cda195f1SVille Syrjälä 	else
2420cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2421cda195f1SVille Syrjälä }
2422cda195f1SVille Syrjälä 
24238bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv)
24248bcc0840SMatt Roper {
24258bcc0840SMatt Roper 	u32 mask = GEN8_PIPE_FIFO_UNDERRUN;
24268bcc0840SMatt Roper 
24278bcc0840SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
24288bcc0840SMatt Roper 		mask |= XELPD_PIPE_SOFT_UNDERRUN |
24298bcc0840SMatt Roper 			XELPD_PIPE_HARD_UNDERRUN;
24308bcc0840SMatt Roper 
24318bcc0840SMatt Roper 	return mask;
24328bcc0840SMatt Roper }
24338bcc0840SMatt Roper 
243446c63d24SJosé Roberto de Souza static irqreturn_t
243546c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
243646c63d24SJosé Roberto de Souza {
243746c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
243846c63d24SJosé Roberto de Souza 	u32 iir;
243946c63d24SJosé Roberto de Souza 	enum pipe pipe;
244046c63d24SJosé Roberto de Souza 
2441a844cfbeSJosé Roberto de Souza 	drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv));
2442a844cfbeSJosé Roberto de Souza 
244346c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24442939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
244546c63d24SJosé Roberto de Souza 		if (iir) {
24462939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
244746c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
244846c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
244946c63d24SJosé Roberto de Souza 		} else {
2450*9a4cea62SLucas De Marchi 			drm_err_ratelimited(&dev_priv->drm,
245100376ccfSWambui Karuga 					    "The master control interrupt lied (DE MISC)!\n");
2452abd58f01SBen Widawsky 		}
245346c63d24SJosé Roberto de Souza 	}
2454abd58f01SBen Widawsky 
2455373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24562939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2457121e758eSDhinakaran Pandiyan 		if (iir) {
24582939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2459121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2460121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2461121e758eSDhinakaran Pandiyan 		} else {
2462*9a4cea62SLucas De Marchi 			drm_err_ratelimited(&dev_priv->drm,
246300376ccfSWambui Karuga 					    "The master control interrupt lied, (DE HPD)!\n");
2464121e758eSDhinakaran Pandiyan 		}
2465121e758eSDhinakaran Pandiyan 	}
2466121e758eSDhinakaran Pandiyan 
24676d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24682939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2469e32192e1STvrtko Ursulin 		if (iir) {
2470d04a492dSShashank Sharma 			bool found = false;
2471cebd87a0SVille Syrjälä 
24722939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
24736d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
247488e04703SJesse Barnes 
24759d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
247691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2477d04a492dSShashank Sharma 				found = true;
2478d04a492dSShashank Sharma 			}
2479d04a492dSShashank Sharma 
248070bfb307SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
24819a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24829a55a620SVille Syrjälä 
24839a55a620SVille Syrjälä 				if (hotplug_trigger) {
24849a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2485d04a492dSShashank Sharma 					found = true;
2486d04a492dSShashank Sharma 				}
2487e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
24889a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
24899a55a620SVille Syrjälä 
24909a55a620SVille Syrjälä 				if (hotplug_trigger) {
24919a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2492e32192e1STvrtko Ursulin 					found = true;
2493e32192e1STvrtko Ursulin 				}
2494e32192e1STvrtko Ursulin 			}
2495d04a492dSShashank Sharma 
249670bfb307SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
249770bfb307SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
249891d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24999e63743eSShashank Sharma 				found = true;
25009e63743eSShashank Sharma 			}
25019e63743eSShashank Sharma 
2502373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
25039a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
25049a55a620SVille Syrjälä 
25059a55a620SVille Syrjälä 				if (te_trigger) {
25069a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
250700acb329SVandita Kulkarni 					found = true;
250800acb329SVandita Kulkarni 				}
250900acb329SVandita Kulkarni 			}
251000acb329SVandita Kulkarni 
2511d04a492dSShashank Sharma 			if (!found)
2512*9a4cea62SLucas De Marchi 				drm_err_ratelimited(&dev_priv->drm,
251300376ccfSWambui Karuga 						    "Unexpected DE Port interrupt\n");
25146d766f02SDaniel Vetter 		}
251538cc46d7SOscar Mateo 		else
2516*9a4cea62SLucas De Marchi 			drm_err_ratelimited(&dev_priv->drm,
251700376ccfSWambui Karuga 					    "The master control interrupt lied (DE PORT)!\n");
25186d766f02SDaniel Vetter 	}
25196d766f02SDaniel Vetter 
2520055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2521fd3a4024SDaniel Vetter 		u32 fault_errors;
2522abd58f01SBen Widawsky 
2523c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2524c42664ccSDaniel Vetter 			continue;
2525c42664ccSDaniel Vetter 
25262939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2527e32192e1STvrtko Ursulin 		if (!iir) {
2528*9a4cea62SLucas De Marchi 			drm_err_ratelimited(&dev_priv->drm,
252900376ccfSWambui Karuga 					    "The master control interrupt lied (DE PIPE)!\n");
2530e32192e1STvrtko Ursulin 			continue;
2531e32192e1STvrtko Ursulin 		}
2532770de83dSDamien Lespiau 
2533e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25342939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2535e32192e1STvrtko Ursulin 
2536fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2537aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2538abd58f01SBen Widawsky 
2539cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25401288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25411288f9b0SKarthik B S 
2542e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
254391d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25440fbe7870SDaniel Vetter 
25458bcc0840SMatt Roper 		if (iir & gen8_de_pipe_underrun_mask(dev_priv))
2546e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
254738d83c96SDaniel Vetter 
25485270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2549770de83dSDamien Lespiau 		if (fault_errors)
2550*9a4cea62SLucas De Marchi 			drm_err_ratelimited(&dev_priv->drm,
255100376ccfSWambui Karuga 					    "Fault errors on pipe %c: 0x%08x\n",
255230100f2bSDaniel Vetter 					    pipe_name(pipe),
2553e32192e1STvrtko Ursulin 					    fault_errors);
2554abd58f01SBen Widawsky 	}
2555abd58f01SBen Widawsky 
255691d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2557266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
255892d03a80SDaniel Vetter 		/*
255992d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
256092d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
256192d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
256292d03a80SDaniel Vetter 		 */
25632939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2564e32192e1STvrtko Ursulin 		if (iir) {
25652939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
256692d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25676dbf30ceSVille Syrjälä 
256858676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
256958676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2570c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
257191d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25726dbf30ceSVille Syrjälä 			else
257391d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25742dfb0b81SJani Nikula 		} else {
25752dfb0b81SJani Nikula 			/*
25762dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25772dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25782dfb0b81SJani Nikula 			 */
257900376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
258000376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25812dfb0b81SJani Nikula 		}
258292d03a80SDaniel Vetter 	}
258392d03a80SDaniel Vetter 
2584f11a0f46STvrtko Ursulin 	return ret;
2585f11a0f46STvrtko Ursulin }
2586f11a0f46STvrtko Ursulin 
25874376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
25884376b9c9SMika Kuoppala {
25894376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
25904376b9c9SMika Kuoppala 
25914376b9c9SMika Kuoppala 	/*
25924376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
25934376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
25944376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
25954376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
25964376b9c9SMika Kuoppala 	 */
25974376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
25984376b9c9SMika Kuoppala }
25994376b9c9SMika Kuoppala 
26004376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
26014376b9c9SMika Kuoppala {
26024376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
26034376b9c9SMika Kuoppala }
26044376b9c9SMika Kuoppala 
2605f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2606f11a0f46STvrtko Ursulin {
2607b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
260825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2609f11a0f46STvrtko Ursulin 	u32 master_ctl;
2610f11a0f46STvrtko Ursulin 
2611f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2612f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2613f11a0f46STvrtko Ursulin 
26144376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
26154376b9c9SMika Kuoppala 	if (!master_ctl) {
26164376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2617f11a0f46STvrtko Ursulin 		return IRQ_NONE;
26184376b9c9SMika Kuoppala 	}
2619f11a0f46STvrtko Ursulin 
26206cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26212cbc876dSMichał Winiarski 	gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
2622f0fd96f5SChris Wilson 
2623f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2624f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26259102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
262655ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26279102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2628f0fd96f5SChris Wilson 	}
2629f11a0f46STvrtko Ursulin 
26304376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2631abd58f01SBen Widawsky 
26329c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26339c6508b9SThomas Gleixner 
263455ef72f2SChris Wilson 	return IRQ_HANDLED;
2635abd58f01SBen Widawsky }
2636abd58f01SBen Widawsky 
263751951ae7SMika Kuoppala static u32
2638ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_ack(struct drm_i915_private *i915, const u32 master_ctl)
2639df0d28c1SDhinakaran Pandiyan {
2640ddcf980fSAnusha Srivatsa 	void __iomem * const regs = i915->uncore.regs;
26417a909383SChris Wilson 	u32 iir;
2642df0d28c1SDhinakaran Pandiyan 
2643df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26447a909383SChris Wilson 		return 0;
2645df0d28c1SDhinakaran Pandiyan 
26467a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26477a909383SChris Wilson 	if (likely(iir))
26487a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26497a909383SChris Wilson 
26507a909383SChris Wilson 	return iir;
2651df0d28c1SDhinakaran Pandiyan }
2652df0d28c1SDhinakaran Pandiyan 
2653df0d28c1SDhinakaran Pandiyan static void
2654ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(struct drm_i915_private *i915, const u32 iir)
2655df0d28c1SDhinakaran Pandiyan {
2656df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
2657ddcf980fSAnusha Srivatsa 		intel_opregion_asle_intr(i915);
2658df0d28c1SDhinakaran Pandiyan }
2659df0d28c1SDhinakaran Pandiyan 
266081067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
266181067b71SMika Kuoppala {
266281067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
266381067b71SMika Kuoppala 
266481067b71SMika Kuoppala 	/*
266581067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
266681067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
266781067b71SMika Kuoppala 	 * New indications can and will light up during processing,
266881067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
266981067b71SMika Kuoppala 	 */
267081067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
267181067b71SMika Kuoppala }
267281067b71SMika Kuoppala 
267381067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
267481067b71SMika Kuoppala {
267581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
267681067b71SMika Kuoppala }
267781067b71SMika Kuoppala 
2678a3265d85SMatt Roper static void
2679a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2680a3265d85SMatt Roper {
2681a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2682a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2683a3265d85SMatt Roper 
2684a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2685a3265d85SMatt Roper 	/*
2686a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2687a3265d85SMatt Roper 	 * for the display related bits.
2688a3265d85SMatt Roper 	 */
2689a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2690a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2691a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2692a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2693a3265d85SMatt Roper 
2694a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2695a3265d85SMatt Roper }
2696a3265d85SMatt Roper 
269722e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg)
269851951ae7SMika Kuoppala {
269922e26af7SPaulo Zanoni 	struct drm_i915_private *i915 = arg;
270025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
27012cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
270251951ae7SMika Kuoppala 	u32 master_ctl;
2703df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
270451951ae7SMika Kuoppala 
270551951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
270651951ae7SMika Kuoppala 		return IRQ_NONE;
270751951ae7SMika Kuoppala 
270822e26af7SPaulo Zanoni 	master_ctl = gen11_master_intr_disable(regs);
270981067b71SMika Kuoppala 	if (!master_ctl) {
271022e26af7SPaulo Zanoni 		gen11_master_intr_enable(regs);
271151951ae7SMika Kuoppala 		return IRQ_NONE;
271281067b71SMika Kuoppala 	}
271351951ae7SMika Kuoppala 
27146cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
27159b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
271651951ae7SMika Kuoppala 
271751951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2718a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2719a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
272051951ae7SMika Kuoppala 
2721ddcf980fSAnusha Srivatsa 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
2722df0d28c1SDhinakaran Pandiyan 
272322e26af7SPaulo Zanoni 	gen11_master_intr_enable(regs);
272451951ae7SMika Kuoppala 
2725ddcf980fSAnusha Srivatsa 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
2726df0d28c1SDhinakaran Pandiyan 
27279c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27289c6508b9SThomas Gleixner 
272951951ae7SMika Kuoppala 	return IRQ_HANDLED;
273051951ae7SMika Kuoppala }
273151951ae7SMika Kuoppala 
273222e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs)
273397b492f5SLucas De Marchi {
273497b492f5SLucas De Marchi 	u32 val;
273597b492f5SLucas De Marchi 
273697b492f5SLucas De Marchi 	/* First disable interrupts */
273722e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0);
273897b492f5SLucas De Marchi 
273997b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
274022e26af7SPaulo Zanoni 	val = raw_reg_read(regs, DG1_MSTR_TILE_INTR);
274197b492f5SLucas De Marchi 	if (unlikely(!val))
274297b492f5SLucas De Marchi 		return 0;
274397b492f5SLucas De Marchi 
274422e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, val);
274597b492f5SLucas De Marchi 
274697b492f5SLucas De Marchi 	return val;
274797b492f5SLucas De Marchi }
274897b492f5SLucas De Marchi 
274997b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
275097b492f5SLucas De Marchi {
275122e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ);
275297b492f5SLucas De Marchi }
275397b492f5SLucas De Marchi 
275497b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
275597b492f5SLucas De Marchi {
275622e26af7SPaulo Zanoni 	struct drm_i915_private * const i915 = arg;
27572cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
2758fd4d7904SPaulo Zanoni 	void __iomem * const regs = gt->uncore->regs;
275922e26af7SPaulo Zanoni 	u32 master_tile_ctl, master_ctl;
276022e26af7SPaulo Zanoni 	u32 gu_misc_iir;
276122e26af7SPaulo Zanoni 
276222e26af7SPaulo Zanoni 	if (!intel_irqs_enabled(i915))
276322e26af7SPaulo Zanoni 		return IRQ_NONE;
276422e26af7SPaulo Zanoni 
276522e26af7SPaulo Zanoni 	master_tile_ctl = dg1_master_intr_disable(regs);
276622e26af7SPaulo Zanoni 	if (!master_tile_ctl) {
276722e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
276822e26af7SPaulo Zanoni 		return IRQ_NONE;
276922e26af7SPaulo Zanoni 	}
277022e26af7SPaulo Zanoni 
277122e26af7SPaulo Zanoni 	/* FIXME: we only support tile 0 for now. */
277222e26af7SPaulo Zanoni 	if (master_tile_ctl & DG1_MSTR_TILE(0)) {
277322e26af7SPaulo Zanoni 		master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
277422e26af7SPaulo Zanoni 		raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl);
277522e26af7SPaulo Zanoni 	} else {
277622e26af7SPaulo Zanoni 		DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl);
277722e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
277822e26af7SPaulo Zanoni 		return IRQ_NONE;
277922e26af7SPaulo Zanoni 	}
278022e26af7SPaulo Zanoni 
278122e26af7SPaulo Zanoni 	gen11_gt_irq_handler(gt, master_ctl);
278222e26af7SPaulo Zanoni 
278322e26af7SPaulo Zanoni 	if (master_ctl & GEN11_DISPLAY_IRQ)
278422e26af7SPaulo Zanoni 		gen11_display_irq_handler(i915);
278522e26af7SPaulo Zanoni 
2786ddcf980fSAnusha Srivatsa 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
278722e26af7SPaulo Zanoni 
278822e26af7SPaulo Zanoni 	dg1_master_intr_enable(regs);
278922e26af7SPaulo Zanoni 
2790ddcf980fSAnusha Srivatsa 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
279122e26af7SPaulo Zanoni 
279222e26af7SPaulo Zanoni 	pmu_irq_stats(i915, IRQ_HANDLED);
279322e26af7SPaulo Zanoni 
279422e26af7SPaulo Zanoni 	return IRQ_HANDLED;
279597b492f5SLucas De Marchi }
279697b492f5SLucas De Marchi 
279742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
279842f52ef8SKeith Packard  * we use as a pipe index
279942f52ef8SKeith Packard  */
280008fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
28010a3e67a4SJesse Barnes {
280208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
280308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2804e9d21d7fSKeith Packard 	unsigned long irqflags;
280571e0ffa5SJesse Barnes 
28061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
280786e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
280886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
280986e83e35SChris Wilson 
281086e83e35SChris Wilson 	return 0;
281186e83e35SChris Wilson }
281286e83e35SChris Wilson 
28137d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2814d938da6bSVille Syrjälä {
281508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2816d938da6bSVille Syrjälä 
28177d423af9SVille Syrjälä 	/*
28187d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
28197d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
28207d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
28217d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
28227d423af9SVille Syrjälä 	 */
28237d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
28242939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2825d938da6bSVille Syrjälä 
282608fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2827d938da6bSVille Syrjälä }
2828d938da6bSVille Syrjälä 
282908fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
283086e83e35SChris Wilson {
283108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
283208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
283386e83e35SChris Wilson 	unsigned long irqflags;
283486e83e35SChris Wilson 
283586e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28367c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2837755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28381ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28398692d00eSChris Wilson 
28400a3e67a4SJesse Barnes 	return 0;
28410a3e67a4SJesse Barnes }
28420a3e67a4SJesse Barnes 
284308fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2844f796cf8fSJesse Barnes {
284508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
284608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2847f796cf8fSJesse Barnes 	unsigned long irqflags;
2848373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
284986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2850f796cf8fSJesse Barnes 
2851f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2852fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2853b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2854b1f14ad0SJesse Barnes 
28552e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28562e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28572e8bf223SDhinakaran Pandiyan 	 */
28582e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
285908fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28602e8bf223SDhinakaran Pandiyan 
2861b1f14ad0SJesse Barnes 	return 0;
2862b1f14ad0SJesse Barnes }
2863b1f14ad0SJesse Barnes 
28649c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28659c9e97c4SVandita Kulkarni 				   bool enable)
28669c9e97c4SVandita Kulkarni {
28679c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
28689c9e97c4SVandita Kulkarni 	enum port port;
28699c9e97c4SVandita Kulkarni 
28709c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
28719c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
28729c9e97c4SVandita Kulkarni 		return false;
28739c9e97c4SVandita Kulkarni 
28749c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
28759c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
28769c9e97c4SVandita Kulkarni 		port = PORT_B;
28779c9e97c4SVandita Kulkarni 	else
28789c9e97c4SVandita Kulkarni 		port = PORT_A;
28799c9e97c4SVandita Kulkarni 
28808cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_MASK_REG(port), DSI_TE_EVENT,
28818cee664dSAndrzej Hajda 			 enable ? 0 : DSI_TE_EVENT);
28829c9e97c4SVandita Kulkarni 
28838cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), 0, 0);
28849c9e97c4SVandita Kulkarni 
28859c9e97c4SVandita Kulkarni 	return true;
28869c9e97c4SVandita Kulkarni }
28879c9e97c4SVandita Kulkarni 
2888f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc)
2889abd58f01SBen Widawsky {
2890f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2891f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2892f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2893abd58f01SBen Widawsky 	unsigned long irqflags;
2894abd58f01SBen Widawsky 
2895f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, true))
28969c9e97c4SVandita Kulkarni 		return 0;
28979c9e97c4SVandita Kulkarni 
2898abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2899013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2900abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2901013d3752SVille Syrjälä 
29022e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
29032e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
29042e8bf223SDhinakaran Pandiyan 	 */
29052e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
2906f15f01a7SVille Syrjälä 		drm_crtc_vblank_restore(&crtc->base);
29072e8bf223SDhinakaran Pandiyan 
2908abd58f01SBen Widawsky 	return 0;
2909abd58f01SBen Widawsky }
2910abd58f01SBen Widawsky 
291142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
291242f52ef8SKeith Packard  * we use as a pipe index
291342f52ef8SKeith Packard  */
291408fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
291586e83e35SChris Wilson {
291608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
291708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
291886e83e35SChris Wilson 	unsigned long irqflags;
291986e83e35SChris Wilson 
292086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
292186e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
292286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
292386e83e35SChris Wilson }
292486e83e35SChris Wilson 
29257d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2926d938da6bSVille Syrjälä {
292708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2928d938da6bSVille Syrjälä 
292908fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2930d938da6bSVille Syrjälä 
29317d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29322939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2933d938da6bSVille Syrjälä }
2934d938da6bSVille Syrjälä 
293508fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29360a3e67a4SJesse Barnes {
293708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
293808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2939e9d21d7fSKeith Packard 	unsigned long irqflags;
29400a3e67a4SJesse Barnes 
29411ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29427c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2943755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29450a3e67a4SJesse Barnes }
29460a3e67a4SJesse Barnes 
294708fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2948f796cf8fSJesse Barnes {
294908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
295008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2951f796cf8fSJesse Barnes 	unsigned long irqflags;
2952373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
295386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2954f796cf8fSJesse Barnes 
2955f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2956fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2957b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2958b1f14ad0SJesse Barnes }
2959b1f14ad0SJesse Barnes 
2960f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc)
2961abd58f01SBen Widawsky {
2962f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2963f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2964f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2965abd58f01SBen Widawsky 	unsigned long irqflags;
2966abd58f01SBen Widawsky 
2967f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, false))
29689c9e97c4SVandita Kulkarni 		return;
29699c9e97c4SVandita Kulkarni 
2970abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2971013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2972abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2973abd58f01SBen Widawsky }
2974abd58f01SBen Widawsky 
2975b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
297691738a95SPaulo Zanoni {
2977b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2978b16b2a2fSPaulo Zanoni 
29796e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
298091738a95SPaulo Zanoni 		return;
298191738a95SPaulo Zanoni 
2982b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2983105b122eSPaulo Zanoni 
29846e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
29852939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
2986622364b6SPaulo Zanoni }
2987105b122eSPaulo Zanoni 
298870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
298970591a41SVille Syrjälä {
2990b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2991b16b2a2fSPaulo Zanoni 
299271b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2993f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
299471b8b41dSVille Syrjälä 	else
29957d938bc0SVille Syrjälä 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_VLV);
299671b8b41dSVille Syrjälä 
2997ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
29988cee664dSAndrzej Hajda 	intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0);
299970591a41SVille Syrjälä 
300044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
300170591a41SVille Syrjälä 
3002b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
30038bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
300470591a41SVille Syrjälä }
300570591a41SVille Syrjälä 
30068bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30078bb61306SVille Syrjälä {
3008b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3009b16b2a2fSPaulo Zanoni 
30108bb61306SVille Syrjälä 	u32 pipestat_mask;
30119ab981f2SVille Syrjälä 	u32 enable_mask;
30128bb61306SVille Syrjälä 	enum pipe pipe;
30138bb61306SVille Syrjälä 
3014842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30158bb61306SVille Syrjälä 
30168bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30178bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30188bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30198bb61306SVille Syrjälä 
30209ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30218bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3022ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3023ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3024ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3025ebf5f921SVille Syrjälä 
30268bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3027ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3028ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30296b7eafc1SVille Syrjälä 
303048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30316b7eafc1SVille Syrjälä 
30329ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30338bb61306SVille Syrjälä 
3034b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30358bb61306SVille Syrjälä }
30368bb61306SVille Syrjälä 
30378bb61306SVille Syrjälä /* drm_dma.h hooks
30388bb61306SVille Syrjälä */
30399eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30408bb61306SVille Syrjälä {
3041b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30428bb61306SVille Syrjälä 
3043b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3044e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3045e44adb5dSChris Wilson 
3046651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) == 7)
3047f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30488bb61306SVille Syrjälä 
3049fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3050f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3051f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3052fc340442SDaniel Vetter 	}
3053fc340442SDaniel Vetter 
30542cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30558bb61306SVille Syrjälä 
3056b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30578bb61306SVille Syrjälä }
30588bb61306SVille Syrjälä 
3059b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
30607e231dbeSJesse Barnes {
30612939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30622939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
306334c7b8a7SVille Syrjälä 
30642cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30657e231dbeSJesse Barnes 
3066ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30679918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
306870591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3069ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30707e231dbeSJesse Barnes }
30717e231dbeSJesse Barnes 
3072a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv)
3073abd58f01SBen Widawsky {
3074b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3075d048a268SVille Syrjälä 	enum pipe pipe;
3076abd58f01SBen Widawsky 
3077a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3078a844cfbeSJosé Roberto de Souza 		return;
3079abd58f01SBen Widawsky 
3080f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3081f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3082e04f7eceSVille Syrjälä 
3083055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3084f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3085813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3086b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3087abd58f01SBen Widawsky 
3088b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3089b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3090a844cfbeSJosé Roberto de Souza }
3091a844cfbeSJosé Roberto de Souza 
3092a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3093a844cfbeSJosé Roberto de Souza {
3094a844cfbeSJosé Roberto de Souza 	struct intel_uncore *uncore = &dev_priv->uncore;
3095a844cfbeSJosé Roberto de Souza 
3096e58c2cacSAndrzej Hajda 	gen8_master_intr_disable(uncore->regs);
3097a844cfbeSJosé Roberto de Souza 
30982cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
3099a844cfbeSJosé Roberto de Souza 	gen8_display_irq_reset(dev_priv);
3100b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3101abd58f01SBen Widawsky 
31026e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3103b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
310459b7cb44STejas Upadhyay 
3105abd58f01SBen Widawsky }
3106abd58f01SBen Widawsky 
3107a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
310851951ae7SMika Kuoppala {
3109b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3110d048a268SVille Syrjälä 	enum pipe pipe;
3111562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3112562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
311351951ae7SMika Kuoppala 
3114a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3115a844cfbeSJosé Roberto de Souza 		return;
3116a844cfbeSJosé Roberto de Souza 
3117f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
311851951ae7SMika Kuoppala 
3119373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
31208241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31218241cfbeSJosé Roberto de Souza 
3122562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31238241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31248241cfbeSJosé Roberto de Souza 
31258241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31268241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31278241cfbeSJosé Roberto de Souza 				continue;
31288241cfbeSJosé Roberto de Souza 
31298241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31308241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31318241cfbeSJosé Roberto de Souza 		}
31328241cfbeSJosé Roberto de Souza 	} else {
3133f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3134f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31358241cfbeSJosé Roberto de Souza 	}
313662819dfdSJosé Roberto de Souza 
313751951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
313851951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
313951951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3140b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
314151951ae7SMika Kuoppala 
3142b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3143b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3144b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
314531604222SAnusha Srivatsa 
314629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3147b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
314851951ae7SMika Kuoppala }
314951951ae7SMika Kuoppala 
3150a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3151a3265d85SMatt Roper {
31522cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3153fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3154a3265d85SMatt Roper 
3155a3265d85SMatt Roper 	gen11_master_intr_disable(dev_priv->uncore.regs);
3156a3265d85SMatt Roper 
3157fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
3158a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3159a3265d85SMatt Roper 
3160a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3161a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3162a3265d85SMatt Roper }
3163a3265d85SMatt Roper 
316422e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv)
316522e26af7SPaulo Zanoni {
31662cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3167fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
316822e26af7SPaulo Zanoni 
316922e26af7SPaulo Zanoni 	dg1_master_intr_disable(dev_priv->uncore.regs);
317022e26af7SPaulo Zanoni 
3171fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
317222e26af7SPaulo Zanoni 	gen11_display_irq_reset(dev_priv);
317322e26af7SPaulo Zanoni 
317422e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
317522e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
317622e26af7SPaulo Zanoni }
317722e26af7SPaulo Zanoni 
31784c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3179001bd2cbSImre Deak 				     u8 pipe_mask)
3180d49bdb0eSPaulo Zanoni {
3181b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
31828bcc0840SMatt Roper 	u32 extra_ier = GEN8_PIPE_VBLANK |
31838bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3184cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
31856831f3e3SVille Syrjälä 	enum pipe pipe;
3186d49bdb0eSPaulo Zanoni 
318713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31889dfe2e3aSImre Deak 
31899dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31909dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31919dfe2e3aSImre Deak 		return;
31929dfe2e3aSImre Deak 	}
31939dfe2e3aSImre Deak 
31946831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3195b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
31966831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
31976831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
31989dfe2e3aSImre Deak 
319913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3200d49bdb0eSPaulo Zanoni }
3201d49bdb0eSPaulo Zanoni 
3202aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3203001bd2cbSImre Deak 				     u8 pipe_mask)
3204aae8ba84SVille Syrjälä {
3205b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32066831f3e3SVille Syrjälä 	enum pipe pipe;
32076831f3e3SVille Syrjälä 
3208aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32099dfe2e3aSImre Deak 
32109dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32119dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32129dfe2e3aSImre Deak 		return;
32139dfe2e3aSImre Deak 	}
32149dfe2e3aSImre Deak 
32156831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3216b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
32179dfe2e3aSImre Deak 
3218aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3219aae8ba84SVille Syrjälä 
3220aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3221315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3222aae8ba84SVille Syrjälä }
3223aae8ba84SVille Syrjälä 
3224b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
322543f328d7SVille Syrjälä {
3226b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
322743f328d7SVille Syrjälä 
3228e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, GEN8_MASTER_IRQ, 0);
32292939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
323043f328d7SVille Syrjälä 
32312cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
323243f328d7SVille Syrjälä 
3233b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
323443f328d7SVille Syrjälä 
3235ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32369918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
323770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3238ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
323943f328d7SVille Syrjälä }
324043f328d7SVille Syrjälä 
32412ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32422ea63927SVille Syrjälä 			       enum hpd_pin pin)
32432ea63927SVille Syrjälä {
32442ea63927SVille Syrjälä 	switch (pin) {
32452ea63927SVille Syrjälä 	case HPD_PORT_A:
32462ea63927SVille Syrjälä 		/*
32472ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32482ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32492ea63927SVille Syrjälä 		 */
32502ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32512ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32522ea63927SVille Syrjälä 	case HPD_PORT_B:
32532ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32542ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32552ea63927SVille Syrjälä 	case HPD_PORT_C:
32562ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32572ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32582ea63927SVille Syrjälä 	case HPD_PORT_D:
32592ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32602ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32612ea63927SVille Syrjälä 	default:
32622ea63927SVille Syrjälä 		return 0;
32632ea63927SVille Syrjälä 	}
32642ea63927SVille Syrjälä }
32652ea63927SVille Syrjälä 
32661a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32671a56b1a2SImre Deak {
32681a56b1a2SImre Deak 	/*
32691a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32701a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32711a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32721a56b1a2SImre Deak 	 */
32738cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
32748cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
32752ea63927SVille Syrjälä 			 PORTB_HOTPLUG_ENABLE |
32762ea63927SVille Syrjälä 			 PORTC_HOTPLUG_ENABLE |
32772ea63927SVille Syrjälä 			 PORTD_HOTPLUG_ENABLE |
32782ea63927SVille Syrjälä 			 PORTB_PULSE_DURATION_MASK |
32791a56b1a2SImre Deak 			 PORTC_PULSE_DURATION_MASK |
32808cee664dSAndrzej Hajda 			 PORTD_PULSE_DURATION_MASK,
32818cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables));
32821a56b1a2SImre Deak }
32831a56b1a2SImre Deak 
328491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
328582a28bcfSDaniel Vetter {
32861a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
328782a28bcfSDaniel Vetter 
32885a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
32895a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
329082a28bcfSDaniel Vetter 
3291fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
329282a28bcfSDaniel Vetter 
32931a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32946dbf30ceSVille Syrjälä }
329526951cafSXiong Zhang 
32962ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
32972ea63927SVille Syrjälä 				   enum hpd_pin pin)
32982ea63927SVille Syrjälä {
32992ea63927SVille Syrjälä 	switch (pin) {
33002ea63927SVille Syrjälä 	case HPD_PORT_A:
33012ea63927SVille Syrjälä 	case HPD_PORT_B:
33022ea63927SVille Syrjälä 	case HPD_PORT_C:
33032ea63927SVille Syrjälä 	case HPD_PORT_D:
33042ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
33052ea63927SVille Syrjälä 	default:
33062ea63927SVille Syrjälä 		return 0;
33072ea63927SVille Syrjälä 	}
33082ea63927SVille Syrjälä }
33092ea63927SVille Syrjälä 
33102ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
33112ea63927SVille Syrjälä 				  enum hpd_pin pin)
33122ea63927SVille Syrjälä {
33132ea63927SVille Syrjälä 	switch (pin) {
33142ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33152ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33162ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33172ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33182ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33192ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33202ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
33212ea63927SVille Syrjälä 	default:
33222ea63927SVille Syrjälä 		return 0;
33232ea63927SVille Syrjälä 	}
33242ea63927SVille Syrjälä }
33252ea63927SVille Syrjälä 
33262ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
332731604222SAnusha Srivatsa {
33288cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_DDI,
33298cee664dSAndrzej Hajda 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33302ea63927SVille Syrjälä 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33312ea63927SVille Syrjälä 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33328cee664dSAndrzej Hajda 			 SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D),
33338cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables));
333431604222SAnusha Srivatsa }
3335815f4ef2SVille Syrjälä 
33362ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3337815f4ef2SVille Syrjälä {
33388cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, SHOTPLUG_CTL_TC,
33398cee664dSAndrzej Hajda 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33402ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33412ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33422ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33432ea63927SVille Syrjälä 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33448cee664dSAndrzej Hajda 			 ICP_TC_HPD_ENABLE(HPD_PORT_TC6),
33458cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables));
33468ef7e340SMatt Roper }
334731604222SAnusha Srivatsa 
33482ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
334931604222SAnusha Srivatsa {
335031604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
335131604222SAnusha Srivatsa 
33525a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
33535a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
335431604222SAnusha Srivatsa 
3355f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
33562939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3357f49108d0SMatt Roper 
335831604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
335931604222SAnusha Srivatsa 
33602ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
33612ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
336252dfdba0SLucas De Marchi }
336352dfdba0SLucas De Marchi 
33642ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33652ea63927SVille Syrjälä 				 enum hpd_pin pin)
33668ef7e340SMatt Roper {
33672ea63927SVille Syrjälä 	switch (pin) {
33682ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33692ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33702ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33712ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33722ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33732ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33742ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
33752ea63927SVille Syrjälä 	default:
33762ea63927SVille Syrjälä 		return 0;
337731604222SAnusha Srivatsa 	}
3378943682e3SMatt Roper }
3379943682e3SMatt Roper 
338071690148SGustavo Sousa static void dg1_hpd_invert(struct drm_i915_private *i915)
3381229f31e2SLucas De Marchi {
338271690148SGustavo Sousa 	u32 val = (INVERT_DDIA_HPD |
3383b18c1eb9SClinton A Taylor 		   INVERT_DDIB_HPD |
3384b18c1eb9SClinton A Taylor 		   INVERT_DDIC_HPD |
3385b18c1eb9SClinton A Taylor 		   INVERT_DDID_HPD);
338671690148SGustavo Sousa 	intel_uncore_rmw(&i915->uncore, SOUTH_CHICKEN1, 0, val);
338771690148SGustavo Sousa }
3388b18c1eb9SClinton A Taylor 
338971690148SGustavo Sousa static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
339071690148SGustavo Sousa {
339171690148SGustavo Sousa 	dg1_hpd_invert(dev_priv);
33922ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3393229f31e2SLucas De Marchi }
3394229f31e2SLucas De Marchi 
339552c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3396121e758eSDhinakaran Pandiyan {
33978cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL,
33988cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
33995b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34005b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34015b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34025b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34038cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6),
34048cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables));
340552c7f5f1SVille Syrjälä }
340652c7f5f1SVille Syrjälä 
340752c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
340852c7f5f1SVille Syrjälä {
34098cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL,
34108cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34115b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34125b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34135b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34145b76e860SVille Syrjälä 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34158cee664dSAndrzej Hajda 			 GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6),
34168cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables));
3417121e758eSDhinakaran Pandiyan }
3418121e758eSDhinakaran Pandiyan 
3419121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3420121e758eSDhinakaran Pandiyan {
3421121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3422121e758eSDhinakaran Pandiyan 
34235a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
34245a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
3425121e758eSDhinakaran Pandiyan 
34268cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, GEN11_DE_HPD_IMR, hotplug_irqs,
34278cee664dSAndrzej Hajda 			 ~enabled_irqs & hotplug_irqs);
34282939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3429121e758eSDhinakaran Pandiyan 
343052c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
343152c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
343231604222SAnusha Srivatsa 
34332ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34342ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34352ea63927SVille Syrjälä }
34362ea63927SVille Syrjälä 
34372ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34382ea63927SVille Syrjälä 			       enum hpd_pin pin)
34392ea63927SVille Syrjälä {
34402ea63927SVille Syrjälä 	switch (pin) {
34412ea63927SVille Syrjälä 	case HPD_PORT_A:
34422ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34432ea63927SVille Syrjälä 	case HPD_PORT_B:
34442ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
34452ea63927SVille Syrjälä 	case HPD_PORT_C:
34462ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
34472ea63927SVille Syrjälä 	case HPD_PORT_D:
34482ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
34492ea63927SVille Syrjälä 	default:
34502ea63927SVille Syrjälä 		return 0;
34512ea63927SVille Syrjälä 	}
34522ea63927SVille Syrjälä }
34532ea63927SVille Syrjälä 
34542ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
34552ea63927SVille Syrjälä 				enum hpd_pin pin)
34562ea63927SVille Syrjälä {
34572ea63927SVille Syrjälä 	switch (pin) {
34582ea63927SVille Syrjälä 	case HPD_PORT_E:
34592ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34602ea63927SVille Syrjälä 	default:
34612ea63927SVille Syrjälä 		return 0;
34622ea63927SVille Syrjälä 	}
3463121e758eSDhinakaran Pandiyan }
3464121e758eSDhinakaran Pandiyan 
34652a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34662a57d9ccSImre Deak {
34673b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34683b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34698cee664dSAndrzej Hajda 		intel_uncore_rmw(&dev_priv->uncore, SOUTH_CHICKEN1, CHASSIS_CLK_REQ_DURATION_MASK,
34708cee664dSAndrzej Hajda 				 CHASSIS_CLK_REQ_DURATION(0xf));
34713b92e263SRodrigo Vivi 	}
34722a57d9ccSImre Deak 
34732a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
34748cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
34758cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
34762a57d9ccSImre Deak 			 PORTB_HOTPLUG_ENABLE |
34772a57d9ccSImre Deak 			 PORTC_HOTPLUG_ENABLE |
34788cee664dSAndrzej Hajda 			 PORTD_HOTPLUG_ENABLE,
34798cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables));
34802a57d9ccSImre Deak 
34818cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG2, PORTE_HOTPLUG_ENABLE,
34828cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables));
34832a57d9ccSImre Deak }
34842a57d9ccSImre Deak 
348591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34866dbf30ceSVille Syrjälä {
34872a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34886dbf30ceSVille Syrjälä 
3489f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
34902939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3491f49108d0SMatt Roper 
34925a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
34935a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.pch_hpd);
34946dbf30ceSVille Syrjälä 
34956dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34966dbf30ceSVille Syrjälä 
34972a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
349826951cafSXiong Zhang }
34997fe0b973SKeith Packard 
35002ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
35012ea63927SVille Syrjälä 			       enum hpd_pin pin)
35022ea63927SVille Syrjälä {
35032ea63927SVille Syrjälä 	switch (pin) {
35042ea63927SVille Syrjälä 	case HPD_PORT_A:
35052ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
35062ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
35072ea63927SVille Syrjälä 	default:
35082ea63927SVille Syrjälä 		return 0;
35092ea63927SVille Syrjälä 	}
35102ea63927SVille Syrjälä }
35112ea63927SVille Syrjälä 
35121a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35131a56b1a2SImre Deak {
35141a56b1a2SImre Deak 	/*
35151a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35161a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35171a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35181a56b1a2SImre Deak 	 */
35198cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL,
35208cee664dSAndrzej Hajda 			 DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_MASK,
35218cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables));
35221a56b1a2SImre Deak }
35231a56b1a2SImre Deak 
352491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3525e4ce95aaSVille Syrjälä {
35261a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3527e4ce95aaSVille Syrjälä 
35285a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35295a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35303a3b3c7dSVille Syrjälä 
3531373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35323a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35336d3144ebSVille Syrjälä 	else
35343a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3535e4ce95aaSVille Syrjälä 
35361a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3537e4ce95aaSVille Syrjälä 
353891d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3539e4ce95aaSVille Syrjälä }
3540e4ce95aaSVille Syrjälä 
35412ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
35422ea63927SVille Syrjälä 			       enum hpd_pin pin)
35432ea63927SVille Syrjälä {
35442ea63927SVille Syrjälä 	u32 hotplug;
35452ea63927SVille Syrjälä 
35462ea63927SVille Syrjälä 	switch (pin) {
35472ea63927SVille Syrjälä 	case HPD_PORT_A:
35482ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35492ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
35502ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
35512ea63927SVille Syrjälä 		return hotplug;
35522ea63927SVille Syrjälä 	case HPD_PORT_B:
35532ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
35542ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
35552ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
35562ea63927SVille Syrjälä 		return hotplug;
35572ea63927SVille Syrjälä 	case HPD_PORT_C:
35582ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
35592ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
35602ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
35612ea63927SVille Syrjälä 		return hotplug;
35622ea63927SVille Syrjälä 	default:
35632ea63927SVille Syrjälä 		return 0;
35642ea63927SVille Syrjälä 	}
35652ea63927SVille Syrjälä }
35662ea63927SVille Syrjälä 
35672ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3568e0a20ad7SShashank Sharma {
35698cee664dSAndrzej Hajda 	intel_uncore_rmw(&dev_priv->uncore, PCH_PORT_HOTPLUG,
35708cee664dSAndrzej Hajda 			 PORTA_HOTPLUG_ENABLE |
35712a57d9ccSImre Deak 			 PORTB_HOTPLUG_ENABLE |
35722ea63927SVille Syrjälä 			 PORTC_HOTPLUG_ENABLE |
35738cee664dSAndrzej Hajda 			 BXT_DDI_HPD_INVERT_MASK,
35748cee664dSAndrzej Hajda 			 intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables));
3575e0a20ad7SShashank Sharma }
3576e0a20ad7SShashank Sharma 
35772a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35782a57d9ccSImre Deak {
35792a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35802a57d9ccSImre Deak 
35815a4dd6f0SJani Nikula 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35825a4dd6f0SJani Nikula 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->display.hotplug.hpd);
35832a57d9ccSImre Deak 
35842a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35852a57d9ccSImre Deak 
35862ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
35872a57d9ccSImre Deak }
35882a57d9ccSImre Deak 
3589a0a6d8cbSVille Syrjälä /*
3590a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3591a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3592a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3593a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3594a0a6d8cbSVille Syrjälä  *
3595a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3596a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3597a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3598a0a6d8cbSVille Syrjälä  * interrupts could still race.
3599a0a6d8cbSVille Syrjälä  */
3600b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3601d46da437SPaulo Zanoni {
3602a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
360382a28bcfSDaniel Vetter 	u32 mask;
3604d46da437SPaulo Zanoni 
36056e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3606692a04cfSDaniel Vetter 		return;
3607692a04cfSDaniel Vetter 
36086e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36095c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36104ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36115c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36124ebc6509SDhinakaran Pandiyan 	else
36134ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36148664281bSPaulo Zanoni 
3615a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3616d46da437SPaulo Zanoni }
3617d46da437SPaulo Zanoni 
36189eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3619036a4a7dSZhenyu Wang {
3620b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36218e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36228e76f8dcSPaulo Zanoni 
3623651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) >= 7) {
36248e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3625842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36268e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
362723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36282a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
36292a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
36302a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
363123bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36328e76f8dcSPaulo Zanoni 	} else {
36338e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3634842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3635842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3636c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3637e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
36384bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
36394bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3640e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36418e76f8dcSPaulo Zanoni 	}
3642036a4a7dSZhenyu Wang 
3643fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3644b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3645fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3646fc340442SDaniel Vetter 	}
3647fc340442SDaniel Vetter 
3648c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3649c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3650c6073d4cSVille Syrjälä 
36511ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3652036a4a7dSZhenyu Wang 
3653a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3654622364b6SPaulo Zanoni 
36552cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
3656a9922912SVille Syrjälä 
3657b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3658b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3659036a4a7dSZhenyu Wang }
3660036a4a7dSZhenyu Wang 
3661f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3662f8b79e58SImre Deak {
366367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3664f8b79e58SImre Deak 
3665f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3666f8b79e58SImre Deak 		return;
3667f8b79e58SImre Deak 
3668f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3669f8b79e58SImre Deak 
3670d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3671d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3672ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3673f8b79e58SImre Deak 	}
3674d6c69803SVille Syrjälä }
3675f8b79e58SImre Deak 
3676f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3677f8b79e58SImre Deak {
367867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3679f8b79e58SImre Deak 
3680f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3681f8b79e58SImre Deak 		return;
3682f8b79e58SImre Deak 
3683f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3684f8b79e58SImre Deak 
3685950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3686ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3687f8b79e58SImre Deak }
3688f8b79e58SImre Deak 
36890e6c9a9eSVille Syrjälä 
3690b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
36910e6c9a9eSVille Syrjälä {
36922cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
36937e231dbeSJesse Barnes 
3694ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36959918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3696ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3697ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3698ad22d106SVille Syrjälä 
36992939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37002939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
370120afbda2SDaniel Vetter }
370220afbda2SDaniel Vetter 
3703abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3704abd58f01SBen Widawsky {
3705b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3706b16b2a2fSPaulo Zanoni 
3707869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3708869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3709a9c287c9SJani Nikula 	u32 de_pipe_enables;
3710054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37113a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3712df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3713562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3714562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37153a3b3c7dSVille Syrjälä 	enum pipe pipe;
3716770de83dSDamien Lespiau 
3717a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3718a844cfbeSJosé Roberto de Souza 		return;
3719a844cfbeSJosé Roberto de Souza 
3720373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3721df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3722df0d28c1SDhinakaran Pandiyan 
372370bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37243a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3725a324fcacSRodrigo Vivi 
3726373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37279c9e97c4SVandita Kulkarni 		enum port port;
37289c9e97c4SVandita Kulkarni 
37299c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
37309c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
37319c9e97c4SVandita Kulkarni 	}
37329c9e97c4SVandita Kulkarni 
3733cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
37348bcc0840SMatt Roper 		GEN8_PIPE_VBLANK |
37358bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3736cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
37371288f9b0SKarthik B S 
37383a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
373970bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3740a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3741a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3742e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
37433a3b3c7dSVille Syrjälä 
3744373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
37458241cfbeSJosé Roberto de Souza 		enum transcoder trans;
37468241cfbeSJosé Roberto de Souza 
3747562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
37488241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
37498241cfbeSJosé Roberto de Souza 
37508241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
37518241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
37528241cfbeSJosé Roberto de Souza 				continue;
37538241cfbeSJosé Roberto de Souza 
37548241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
37558241cfbeSJosé Roberto de Souza 		}
37568241cfbeSJosé Roberto de Souza 	} else {
3757b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
37588241cfbeSJosé Roberto de Souza 	}
3759e04f7eceSVille Syrjälä 
37600a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
37610a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3762abd58f01SBen Widawsky 
3763f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3764813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3765b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3766813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
376735079899SPaulo Zanoni 					  de_pipe_enables);
37680a195c02SMika Kahola 	}
3769abd58f01SBen Widawsky 
3770b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3771b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
37722a57d9ccSImre Deak 
3773373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3774121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3775b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3776b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3777121e758eSDhinakaran Pandiyan 
3778b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3779b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3780abd58f01SBen Widawsky 	}
3781121e758eSDhinakaran Pandiyan }
3782abd58f01SBen Widawsky 
378359b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
378459b7cb44STejas Upadhyay {
378559b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
378659b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
378759b7cb44STejas Upadhyay 
378859b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
378959b7cb44STejas Upadhyay }
379059b7cb44STejas Upadhyay 
3791b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3792abd58f01SBen Widawsky {
379359b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
379459b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
379559b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3796a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3797622364b6SPaulo Zanoni 
37982cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
3799abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3800abd58f01SBen Widawsky 
380125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3802abd58f01SBen Widawsky }
3803abd58f01SBen Widawsky 
3804a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv)
3805a844cfbeSJosé Roberto de Souza {
3806a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3807a844cfbeSJosé Roberto de Souza 		return;
3808a844cfbeSJosé Roberto de Souza 
3809a844cfbeSJosé Roberto de Souza 	gen8_de_irq_postinstall(dev_priv);
3810a844cfbeSJosé Roberto de Souza 
3811a844cfbeSJosé Roberto de Souza 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
3812a844cfbeSJosé Roberto de Souza 			   GEN11_DISPLAY_IRQ_ENABLE);
3813a844cfbeSJosé Roberto de Souza }
381431604222SAnusha Srivatsa 
3815b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
381651951ae7SMika Kuoppala {
38172cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3818fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3819df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
382051951ae7SMika Kuoppala 
382129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3822b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
382331604222SAnusha Srivatsa 
3824fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
3825a844cfbeSJosé Roberto de Souza 	gen11_de_irq_postinstall(dev_priv);
382651951ae7SMika Kuoppala 
3827b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3828df0d28c1SDhinakaran Pandiyan 
38299b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
38302939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
383151951ae7SMika Kuoppala }
383222e26af7SPaulo Zanoni 
383322e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv)
383422e26af7SPaulo Zanoni {
38352cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3836fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
383722e26af7SPaulo Zanoni 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
383822e26af7SPaulo Zanoni 
3839fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
384022e26af7SPaulo Zanoni 
384122e26af7SPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
384222e26af7SPaulo Zanoni 
384322e26af7SPaulo Zanoni 	if (HAS_DISPLAY(dev_priv)) {
384422e26af7SPaulo Zanoni 		icp_irq_postinstall(dev_priv);
384522e26af7SPaulo Zanoni 		gen8_de_irq_postinstall(dev_priv);
384622e26af7SPaulo Zanoni 		intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
384722e26af7SPaulo Zanoni 				   GEN11_DISPLAY_IRQ_ENABLE);
384822e26af7SPaulo Zanoni 	}
384922e26af7SPaulo Zanoni 
3850fd4d7904SPaulo Zanoni 	dg1_master_intr_enable(uncore->regs);
3851fd4d7904SPaulo Zanoni 	intel_uncore_posting_read(uncore, DG1_MSTR_TILE_INTR);
385297b492f5SLucas De Marchi }
385351951ae7SMika Kuoppala 
3854b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
385543f328d7SVille Syrjälä {
38562cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
385743f328d7SVille Syrjälä 
3858ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38599918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3860ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3861ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3862ad22d106SVille Syrjälä 
38632939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
38642939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
386543f328d7SVille Syrjälä }
386643f328d7SVille Syrjälä 
3867b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3868c2798b19SChris Wilson {
3869b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3870c2798b19SChris Wilson 
387144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
387244d9241eSVille Syrjälä 
3873ad7632ffSJani Nikula 	gen2_irq_reset(uncore);
3874e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3875c2798b19SChris Wilson }
3876c2798b19SChris Wilson 
3877b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3878c2798b19SChris Wilson {
3879b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3880e9e9848aSVille Syrjälä 	u16 enable_mask;
3881c2798b19SChris Wilson 
38824f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
38834f5fd91fSTvrtko Ursulin 			     EMR,
38844f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3885045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3886c2798b19SChris Wilson 
3887c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3888c2798b19SChris Wilson 	dev_priv->irq_mask =
3889c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
389016659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
389116659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3892c2798b19SChris Wilson 
3893e9e9848aSVille Syrjälä 	enable_mask =
3894c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3895c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
389616659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3897e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3898e9e9848aSVille Syrjälä 
3899ad7632ffSJani Nikula 	gen2_irq_init(uncore, dev_priv->irq_mask, enable_mask);
3900c2798b19SChris Wilson 
3901379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3902379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3903d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3904755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3905755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3906d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3907c2798b19SChris Wilson }
3908c2798b19SChris Wilson 
39094f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
391078c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
391178c357ddSVille Syrjälä {
39124f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
391378c357ddSVille Syrjälä 	u16 emr;
391478c357ddSVille Syrjälä 
39154f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
391678c357ddSVille Syrjälä 
391778c357ddSVille Syrjälä 	if (*eir)
39184f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
391978c357ddSVille Syrjälä 
39204f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
392178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
392278c357ddSVille Syrjälä 		return;
392378c357ddSVille Syrjälä 
392478c357ddSVille Syrjälä 	/*
392578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
392678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
392778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
392878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
392978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
393078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
393178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
393278c357ddSVille Syrjälä 	 * remains set.
393378c357ddSVille Syrjälä 	 */
39344f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
39354f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
39364f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
393778c357ddSVille Syrjälä }
393878c357ddSVille Syrjälä 
393978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
394078c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
394178c357ddSVille Syrjälä {
394278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
394378c357ddSVille Syrjälä 
394478c357ddSVille Syrjälä 	if (eir_stuck)
394500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
394600376ccfSWambui Karuga 			eir_stuck);
394778c357ddSVille Syrjälä }
394878c357ddSVille Syrjälä 
394978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
395078c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
395178c357ddSVille Syrjälä {
395278c357ddSVille Syrjälä 	u32 emr;
395378c357ddSVille Syrjälä 
39548cee664dSAndrzej Hajda 	*eir = intel_uncore_rmw(&dev_priv->uncore, EIR, 0, 0);
395578c357ddSVille Syrjälä 
39562939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
395778c357ddSVille Syrjälä 	if (*eir_stuck == 0)
395878c357ddSVille Syrjälä 		return;
395978c357ddSVille Syrjälä 
396078c357ddSVille Syrjälä 	/*
396178c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
396278c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
396378c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
396478c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
396578c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
396678c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
396778c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
396878c357ddSVille Syrjälä 	 * remains set.
396978c357ddSVille Syrjälä 	 */
39708cee664dSAndrzej Hajda 	emr = intel_uncore_rmw(&dev_priv->uncore, EMR, ~0, 0xffffffff);
39712939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
397278c357ddSVille Syrjälä }
397378c357ddSVille Syrjälä 
397478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
397578c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
397678c357ddSVille Syrjälä {
397778c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
397878c357ddSVille Syrjälä 
397978c357ddSVille Syrjälä 	if (eir_stuck)
398000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
398100376ccfSWambui Karuga 			eir_stuck);
398278c357ddSVille Syrjälä }
398378c357ddSVille Syrjälä 
3984ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3985c2798b19SChris Wilson {
3986b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3987af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3988c2798b19SChris Wilson 
39892dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39902dd2a883SImre Deak 		return IRQ_NONE;
39912dd2a883SImre Deak 
39921f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39939102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39941f814dacSImre Deak 
3995af722d28SVille Syrjälä 	do {
3996af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
399778c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3998af722d28SVille Syrjälä 		u16 iir;
3999af722d28SVille Syrjälä 
40004f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4001c2798b19SChris Wilson 		if (iir == 0)
4002af722d28SVille Syrjälä 			break;
4003c2798b19SChris Wilson 
4004af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4005c2798b19SChris Wilson 
4006eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4007eb64343cSVille Syrjälä 		 * signalled in iir */
4008eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4009c2798b19SChris Wilson 
401078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
401178c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
401278c357ddSVille Syrjälä 
40134f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4014c2798b19SChris Wilson 
4015c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40162cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4017c2798b19SChris Wilson 
401878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
401978c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4020af722d28SVille Syrjälä 
4021eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4022af722d28SVille Syrjälä 	} while (0);
4023c2798b19SChris Wilson 
40249c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40259c6508b9SThomas Gleixner 
40269102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40271f814dacSImre Deak 
40281f814dacSImre Deak 	return ret;
4029c2798b19SChris Wilson }
4030c2798b19SChris Wilson 
4031b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4032a266c7d5SChris Wilson {
4033b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4034a266c7d5SChris Wilson 
403556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40360706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40378cee664dSAndrzej Hajda 		intel_uncore_rmw(&dev_priv->uncore, PORT_HOTPLUG_STAT, 0, 0);
4038a266c7d5SChris Wilson 	}
4039a266c7d5SChris Wilson 
404044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
404144d9241eSVille Syrjälä 
4042b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4043e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4044a266c7d5SChris Wilson }
4045a266c7d5SChris Wilson 
4046b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4047a266c7d5SChris Wilson {
4048b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
404938bde180SChris Wilson 	u32 enable_mask;
4050a266c7d5SChris Wilson 
4051e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4052045cebd2SVille Syrjälä 					  I915_ERROR_MEMORY_REFRESH));
405338bde180SChris Wilson 
405438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
405538bde180SChris Wilson 	dev_priv->irq_mask =
405638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
405738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
405816659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
405916659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
406038bde180SChris Wilson 
406138bde180SChris Wilson 	enable_mask =
406238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
406338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
406438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
406516659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
406638bde180SChris Wilson 		I915_USER_INTERRUPT;
406738bde180SChris Wilson 
406856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4069a266c7d5SChris Wilson 		/* Enable in IER... */
4070a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4071a266c7d5SChris Wilson 		/* and unmask in IMR */
4072a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4073a266c7d5SChris Wilson 	}
4074a266c7d5SChris Wilson 
4075b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4076a266c7d5SChris Wilson 
4077379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4078379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4079d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4080755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4081755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4082d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4083379ef82dSDaniel Vetter 
4084c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
408520afbda2SDaniel Vetter }
408620afbda2SDaniel Vetter 
4087ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4088a266c7d5SChris Wilson {
4089b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4090af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4091a266c7d5SChris Wilson 
40922dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40932dd2a883SImre Deak 		return IRQ_NONE;
40942dd2a883SImre Deak 
40951f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40969102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40971f814dacSImre Deak 
409838bde180SChris Wilson 	do {
4099eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
410078c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4101af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4102af722d28SVille Syrjälä 		u32 iir;
4103a266c7d5SChris Wilson 
41042939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4105af722d28SVille Syrjälä 		if (iir == 0)
4106af722d28SVille Syrjälä 			break;
4107af722d28SVille Syrjälä 
4108af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4109af722d28SVille Syrjälä 
4110af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4111af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4112af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4113a266c7d5SChris Wilson 
4114eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4115eb64343cSVille Syrjälä 		 * signalled in iir */
4116eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4117a266c7d5SChris Wilson 
411878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
411978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
412078c357ddSVille Syrjälä 
41212939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4122a266c7d5SChris Wilson 
4123a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41242cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4125a266c7d5SChris Wilson 
412678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
412778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4128a266c7d5SChris Wilson 
4129af722d28SVille Syrjälä 		if (hotplug_status)
4130af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4131af722d28SVille Syrjälä 
4132af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4133af722d28SVille Syrjälä 	} while (0);
4134a266c7d5SChris Wilson 
41359c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
41369c6508b9SThomas Gleixner 
41379102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41381f814dacSImre Deak 
4139a266c7d5SChris Wilson 	return ret;
4140a266c7d5SChris Wilson }
4141a266c7d5SChris Wilson 
4142b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4143a266c7d5SChris Wilson {
4144b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4145a266c7d5SChris Wilson 
41460706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
41478cee664dSAndrzej Hajda 	intel_uncore_rmw(uncore, PORT_HOTPLUG_STAT, 0, 0);
4148a266c7d5SChris Wilson 
414944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
415044d9241eSVille Syrjälä 
4151b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4152e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4153a266c7d5SChris Wilson }
4154a266c7d5SChris Wilson 
4155b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4156a266c7d5SChris Wilson {
4157b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4158bbba0a97SChris Wilson 	u32 enable_mask;
4159a266c7d5SChris Wilson 	u32 error_mask;
4160a266c7d5SChris Wilson 
4161045cebd2SVille Syrjälä 	/*
4162045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4163045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4164045cebd2SVille Syrjälä 	 */
4165045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4166045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4167045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4168045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4169045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4170045cebd2SVille Syrjälä 	} else {
4171045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4172045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4173045cebd2SVille Syrjälä 	}
4174e58c2cacSAndrzej Hajda 	intel_uncore_write(uncore, EMR, error_mask);
4175045cebd2SVille Syrjälä 
4176a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4177c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4178c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4179adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4180bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4181bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
418278c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4183bbba0a97SChris Wilson 
4184c30bb1fdSVille Syrjälä 	enable_mask =
4185c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4186c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4187c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4188c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
418978c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4190c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4191bbba0a97SChris Wilson 
419291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4193bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4194a266c7d5SChris Wilson 
4195b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4196c30bb1fdSVille Syrjälä 
4197b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4198b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4199d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4200755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4201755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4202755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4203d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4204a266c7d5SChris Wilson 
420591d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
420620afbda2SDaniel Vetter }
420720afbda2SDaniel Vetter 
420891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
420920afbda2SDaniel Vetter {
421020afbda2SDaniel Vetter 	u32 hotplug_en;
421120afbda2SDaniel Vetter 
421267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4213b5ea2d56SDaniel Vetter 
4214adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4215e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
421691d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4217a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4218a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4219a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4220a266c7d5SChris Wilson 	*/
422191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4222a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4223a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4224a266c7d5SChris Wilson 
4225a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42260706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4227f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4228f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4229f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42300706f17cSEgbert Eich 					     hotplug_en);
4231a266c7d5SChris Wilson }
4232a266c7d5SChris Wilson 
4233ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4234a266c7d5SChris Wilson {
4235b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4236af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4237a266c7d5SChris Wilson 
42382dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42392dd2a883SImre Deak 		return IRQ_NONE;
42402dd2a883SImre Deak 
42411f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42429102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42431f814dacSImre Deak 
4244af722d28SVille Syrjälä 	do {
4245eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
424678c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4247af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4248af722d28SVille Syrjälä 		u32 iir;
42492c8ba29fSChris Wilson 
42502939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4251af722d28SVille Syrjälä 		if (iir == 0)
4252af722d28SVille Syrjälä 			break;
4253af722d28SVille Syrjälä 
4254af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4255af722d28SVille Syrjälä 
4256af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4257af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4258a266c7d5SChris Wilson 
4259eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4260eb64343cSVille Syrjälä 		 * signalled in iir */
4261eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4262a266c7d5SChris Wilson 
426378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
426478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
426578c357ddSVille Syrjälä 
42662939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4267a266c7d5SChris Wilson 
4268a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42692cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0],
42700669a6e1SChris Wilson 					    iir);
4271af722d28SVille Syrjälä 
4272a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
42732cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[VCS0],
42740669a6e1SChris Wilson 					    iir >> 25);
4275a266c7d5SChris Wilson 
427678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
427778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4278515ac2bbSDaniel Vetter 
4279af722d28SVille Syrjälä 		if (hotplug_status)
4280af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4281af722d28SVille Syrjälä 
4282af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4283af722d28SVille Syrjälä 	} while (0);
4284a266c7d5SChris Wilson 
42859c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
42869c6508b9SThomas Gleixner 
42879102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42881f814dacSImre Deak 
4289a266c7d5SChris Wilson 	return ret;
4290a266c7d5SChris Wilson }
4291a266c7d5SChris Wilson 
42927e97596cSJani Nikula struct intel_hotplug_funcs {
42937e97596cSJani Nikula 	void (*hpd_irq_setup)(struct drm_i915_private *i915);
42947e97596cSJani Nikula };
42957e97596cSJani Nikula 
4296cd030c7cSDave Airlie #define HPD_FUNCS(platform)					 \
4297cd030c7cSDave Airlie static const struct intel_hotplug_funcs platform##_hpd_funcs = { \
4298cd030c7cSDave Airlie 	.hpd_irq_setup = platform##_hpd_irq_setup,		 \
4299cd030c7cSDave Airlie }
4300cd030c7cSDave Airlie 
4301cd030c7cSDave Airlie HPD_FUNCS(i915);
4302cd030c7cSDave Airlie HPD_FUNCS(dg1);
4303cd030c7cSDave Airlie HPD_FUNCS(gen11);
4304cd030c7cSDave Airlie HPD_FUNCS(bxt);
4305cd030c7cSDave Airlie HPD_FUNCS(icp);
4306cd030c7cSDave Airlie HPD_FUNCS(spt);
4307cd030c7cSDave Airlie HPD_FUNCS(ilk);
4308cd030c7cSDave Airlie #undef HPD_FUNCS
4309cd030c7cSDave Airlie 
43107e97596cSJani Nikula void intel_hpd_irq_setup(struct drm_i915_private *i915)
43117e97596cSJani Nikula {
43125a04eb5bSJani Nikula 	if (i915->display_irqs_enabled && i915->display.funcs.hotplug)
43135a04eb5bSJani Nikula 		i915->display.funcs.hotplug->hpd_irq_setup(i915);
43147e97596cSJani Nikula }
43157e97596cSJani Nikula 
4316fca52a55SDaniel Vetter /**
4317fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4318fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4319fca52a55SDaniel Vetter  *
4320fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4321fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4322fca52a55SDaniel Vetter  */
4323b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4324f71d4af4SJesse Barnes {
4325cefcff8fSJoonas Lahtinen 	int i;
43268b2e326dSChris Wilson 
432774bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4328cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4329cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
43308b2e326dSChris Wilson 
4331633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4332651e7d48SLucas De Marchi 	if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11)
43332cbc876dSMichał Winiarski 		to_gt(dev_priv)->pm_guc_events = GUC_INTR_GUC2HOST << 16;
433426705e20SSagar Arun Kamble 
43359a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
43369a450b68SLucas De Marchi 		return;
43379a450b68SLucas De Marchi 
433896bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
433996bd87b7SLucas De Marchi 
4340dd890d42SJani Nikula 	intel_hpd_init_early(dev_priv);
434196bd87b7SLucas De Marchi 
43423703060dSAndrzej Hajda 	dev_priv->drm.vblank_disable_immediate = true;
434321da2700SVille Syrjälä 
4344262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4345262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4346262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4347262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4348262fd485SChris Wilson 	 * in this case to the runtime pm.
4349262fd485SChris Wilson 	 */
4350262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4351262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4352262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4353262fd485SChris Wilson 
43542ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
43552ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
43565a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &i915_hpd_funcs;
43572ccf2e03SChris Wilson 	} else {
43582f8a6699SMatt Roper 		if (HAS_PCH_DG2(dev_priv))
43595a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &icp_hpd_funcs;
43602f8a6699SMatt Roper 		else if (HAS_PCH_DG1(dev_priv))
43615a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &dg1_hpd_funcs;
4362373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
43635a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &gen11_hpd_funcs;
436470bfb307SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
43655a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &bxt_hpd_funcs;
4366cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
43675a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &icp_hpd_funcs;
4368c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
43695a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &spt_hpd_funcs;
43706dbf30ceSVille Syrjälä 		else
43715a04eb5bSJani Nikula 			dev_priv->display.funcs.hotplug = &ilk_hpd_funcs;
4372f71d4af4SJesse Barnes 	}
43732ccf2e03SChris Wilson }
437420afbda2SDaniel Vetter 
4375fca52a55SDaniel Vetter /**
4376cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4377cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4378cefcff8fSJoonas Lahtinen  *
4379cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4380cefcff8fSJoonas Lahtinen  */
4381cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4382cefcff8fSJoonas Lahtinen {
4383cefcff8fSJoonas Lahtinen 	int i;
4384cefcff8fSJoonas Lahtinen 
4385cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4386cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4387cefcff8fSJoonas Lahtinen }
4388cefcff8fSJoonas Lahtinen 
4389b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4390b318b824SVille Syrjälä {
4391b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4392b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4393b318b824SVille Syrjälä 			return cherryview_irq_handler;
4394b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4395b318b824SVille Syrjälä 			return valleyview_irq_handler;
4396651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4397b318b824SVille Syrjälä 			return i965_irq_handler;
4398651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4399b318b824SVille Syrjälä 			return i915_irq_handler;
4400b318b824SVille Syrjälä 		else
4401b318b824SVille Syrjälä 			return i8xx_irq_handler;
4402b318b824SVille Syrjälä 	} else {
440322e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
440497b492f5SLucas De Marchi 			return dg1_irq_handler;
440522e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4406b318b824SVille Syrjälä 			return gen11_irq_handler;
4407651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4408b318b824SVille Syrjälä 			return gen8_irq_handler;
4409b318b824SVille Syrjälä 		else
44109eae5e27SLucas De Marchi 			return ilk_irq_handler;
4411b318b824SVille Syrjälä 	}
4412b318b824SVille Syrjälä }
4413b318b824SVille Syrjälä 
4414b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4415b318b824SVille Syrjälä {
4416b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4417b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4418b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4419b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4420b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4421651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4422b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4423651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4424b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4425b318b824SVille Syrjälä 		else
4426b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4427b318b824SVille Syrjälä 	} else {
442822e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
442922e26af7SPaulo Zanoni 			dg1_irq_reset(dev_priv);
443022e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4431b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4432651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4433b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4434b318b824SVille Syrjälä 		else
44359eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4436b318b824SVille Syrjälä 	}
4437b318b824SVille Syrjälä }
4438b318b824SVille Syrjälä 
4439b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4440b318b824SVille Syrjälä {
4441b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4442b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4443b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4444b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4445b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4446651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4447b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4448651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4449b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4450b318b824SVille Syrjälä 		else
4451b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4452b318b824SVille Syrjälä 	} else {
445322e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
445422e26af7SPaulo Zanoni 			dg1_irq_postinstall(dev_priv);
445522e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4456b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4457651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4458b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4459b318b824SVille Syrjälä 		else
44609eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4461b318b824SVille Syrjälä 	}
4462b318b824SVille Syrjälä }
4463b318b824SVille Syrjälä 
4464cefcff8fSJoonas Lahtinen /**
4465fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4466fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4467fca52a55SDaniel Vetter  *
4468fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4469fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4470fca52a55SDaniel Vetter  *
4471fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4472fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4473fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4474fca52a55SDaniel Vetter  */
44752aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44762aeb7d3aSDaniel Vetter {
44778ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4478b318b824SVille Syrjälä 	int ret;
4479b318b824SVille Syrjälä 
44802aeb7d3aSDaniel Vetter 	/*
44812aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44822aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44832aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44842aeb7d3aSDaniel Vetter 	 */
4485ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
44862aeb7d3aSDaniel Vetter 
4487ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = true;
4488b318b824SVille Syrjälä 
4489b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4490b318b824SVille Syrjälä 
4491b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4492b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4493b318b824SVille Syrjälä 	if (ret < 0) {
4494ac1723c1SThomas Zimmermann 		dev_priv->irq_enabled = false;
4495b318b824SVille Syrjälä 		return ret;
4496b318b824SVille Syrjälä 	}
4497b318b824SVille Syrjälä 
4498b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4499b318b824SVille Syrjälä 
4500b318b824SVille Syrjälä 	return ret;
45012aeb7d3aSDaniel Vetter }
45022aeb7d3aSDaniel Vetter 
4503fca52a55SDaniel Vetter /**
4504fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4505fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4506fca52a55SDaniel Vetter  *
4507fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4508fca52a55SDaniel Vetter  * resources acquired in the init functions.
4509fca52a55SDaniel Vetter  */
45102aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45112aeb7d3aSDaniel Vetter {
45128ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4513b318b824SVille Syrjälä 
4514b318b824SVille Syrjälä 	/*
4515789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4516789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4517789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4518789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4519b318b824SVille Syrjälä 	 */
4520ac1723c1SThomas Zimmermann 	if (!dev_priv->irq_enabled)
4521b318b824SVille Syrjälä 		return;
4522b318b824SVille Syrjälä 
4523ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = false;
4524b318b824SVille Syrjälä 
4525b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4526b318b824SVille Syrjälä 
4527b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4528b318b824SVille Syrjälä 
45292aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4530ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
45312aeb7d3aSDaniel Vetter }
45322aeb7d3aSDaniel Vetter 
4533fca52a55SDaniel Vetter /**
4534fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4535fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4536fca52a55SDaniel Vetter  *
4537fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4538fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4539fca52a55SDaniel Vetter  */
4540b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4541c67a470bSPaulo Zanoni {
4542b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4543ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4544315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4545c67a470bSPaulo Zanoni }
4546c67a470bSPaulo Zanoni 
4547fca52a55SDaniel Vetter /**
4548fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4549fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4550fca52a55SDaniel Vetter  *
4551fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4552fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4553fca52a55SDaniel Vetter  */
4554b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4555c67a470bSPaulo Zanoni {
4556ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4557b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4558b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4559c67a470bSPaulo Zanoni }
4560d64575eeSJani Nikula 
4561d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4562d64575eeSJani Nikula {
4563d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4564d64575eeSJani Nikula }
4565d64575eeSJani Nikula 
4566d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4567d64575eeSJani Nikula {
45688ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4569d64575eeSJani Nikula }
4570320ad343SThomas Zimmermann 
4571320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915)
4572320ad343SThomas Zimmermann {
4573320ad343SThomas Zimmermann 	synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq);
4574320ad343SThomas Zimmermann }
4575