1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 642ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 652ea63927SVille Syrjälä enum hpd_pin pin); 6648ef15d3SJosé Roberto de Souza 67e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 68e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 69e4ce95aaSVille Syrjälä }; 70e4ce95aaSVille Syrjälä 7123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7223bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7323bb4cb5SVille Syrjälä }; 7423bb4cb5SVille Syrjälä 753a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 76e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 773a3b3c7dSVille Syrjälä }; 783a3b3c7dSVille Syrjälä 797c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 81e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 847203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 877c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 88e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 91e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 927203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 93e5868a31SEgbert Eich }; 94e5868a31SEgbert Eich 9526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9674c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9726951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9926951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1007203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 10126951cafSXiong Zhang }; 10226951cafSXiong Zhang 1037c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 104e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1097203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 110e5868a31SEgbert Eich }; 111e5868a31SEgbert Eich 1127c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 113e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 115e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 116e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1187203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich }; 120e5868a31SEgbert Eich 1214bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 122e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 123e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 124e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 125e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1277203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 128e5868a31SEgbert Eich }; 129e5868a31SEgbert Eich 130e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 131e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 132e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 133e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 134e0a20ad7SShashank Sharma }; 135e0a20ad7SShashank Sharma 136b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1375b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1385b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1395b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1405b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1415b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1425b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 14348ef15d3SJosé Roberto de Souza }; 14448ef15d3SJosé Roberto de Souza 14531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1465f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1475f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1485f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 14997011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 15097011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 15197011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 15297011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 15397011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 15497011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 15552dfdba0SLucas De Marchi }; 15652dfdba0SLucas De Marchi 157229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1585f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1595f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1605f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1615f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 162229f31e2SLucas De Marchi }; 163229f31e2SLucas De Marchi 1640398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1650398993bSVille Syrjälä { 1660398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1670398993bSVille Syrjälä 1680398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1690398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1700398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1710398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1720398993bSVille Syrjälä else 1730398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1740398993bSVille Syrjälä return; 1750398993bSVille Syrjälä } 1760398993bSVille Syrjälä 177da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1780398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1790398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1800398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1810398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1820398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1830398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1840398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1850398993bSVille Syrjälä else 1860398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1870398993bSVille Syrjälä 188229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 189229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 1900398993bSVille Syrjälä return; 1910398993bSVille Syrjälä 192229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 193229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 194229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 195da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1960398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1970398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1980398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1990398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2000398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2010398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2020398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2030398993bSVille Syrjälä else 2040398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2050398993bSVille Syrjälä } 2060398993bSVille Syrjälä 207aca9310aSAnshuman Gupta static void 208aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 209aca9310aSAnshuman Gupta { 210aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 211aca9310aSAnshuman Gupta 212aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 213aca9310aSAnshuman Gupta } 214aca9310aSAnshuman Gupta 215cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 21668eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 21768eb49b1SPaulo Zanoni { 21865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 21965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 22068eb49b1SPaulo Zanoni 22165f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 22268eb49b1SPaulo Zanoni 2235c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22665f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22868eb49b1SPaulo Zanoni } 2295c502442SPaulo Zanoni 230cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 23168eb49b1SPaulo Zanoni { 23265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 23365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 234a9d356a6SPaulo Zanoni 23565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 23668eb49b1SPaulo Zanoni 23768eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24268eb49b1SPaulo Zanoni } 24368eb49b1SPaulo Zanoni 244337ba017SPaulo Zanoni /* 245337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 246337ba017SPaulo Zanoni */ 24765f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 248b51a2842SVille Syrjälä { 24965f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 250b51a2842SVille Syrjälä 251b51a2842SVille Syrjälä if (val == 0) 252b51a2842SVille Syrjälä return; 253b51a2842SVille Syrjälä 254a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 255a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 256f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 25765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 25965f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 26065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 261b51a2842SVille Syrjälä } 262337ba017SPaulo Zanoni 26365f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 264e9e9848aSVille Syrjälä { 26565f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 266e9e9848aSVille Syrjälä 267e9e9848aSVille Syrjälä if (val == 0) 268e9e9848aSVille Syrjälä return; 269e9e9848aSVille Syrjälä 270a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 271a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2729d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 27365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 27565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 277e9e9848aSVille Syrjälä } 278e9e9848aSVille Syrjälä 279cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 28068eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 28168eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 28268eb49b1SPaulo Zanoni i915_reg_t iir) 28368eb49b1SPaulo Zanoni { 28465f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 28535079899SPaulo Zanoni 28665f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 28765f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 28865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 28968eb49b1SPaulo Zanoni } 29035079899SPaulo Zanoni 291cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2922918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 29368eb49b1SPaulo Zanoni { 29465f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 29568eb49b1SPaulo Zanoni 29665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 29765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 29865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 29968eb49b1SPaulo Zanoni } 30068eb49b1SPaulo Zanoni 3010706f17cSEgbert Eich /* For display hotplug interrupt */ 3020706f17cSEgbert Eich static inline void 3030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 304a9c287c9SJani Nikula u32 mask, 305a9c287c9SJani Nikula u32 bits) 3060706f17cSEgbert Eich { 307a9c287c9SJani Nikula u32 val; 3080706f17cSEgbert Eich 30967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 31048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3110706f17cSEgbert Eich 3120706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3130706f17cSEgbert Eich val &= ~mask; 3140706f17cSEgbert Eich val |= bits; 3150706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3160706f17cSEgbert Eich } 3170706f17cSEgbert Eich 3180706f17cSEgbert Eich /** 3190706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3200706f17cSEgbert Eich * @dev_priv: driver private 3210706f17cSEgbert Eich * @mask: bits to update 3220706f17cSEgbert Eich * @bits: bits to enable 3230706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3240706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3250706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3260706f17cSEgbert Eich * function is usually not called from a context where the lock is 3270706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3280706f17cSEgbert Eich * version is also available. 3290706f17cSEgbert Eich */ 3300706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 331a9c287c9SJani Nikula u32 mask, 332a9c287c9SJani Nikula u32 bits) 3330706f17cSEgbert Eich { 3340706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3350706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3360706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3370706f17cSEgbert Eich } 3380706f17cSEgbert Eich 339d9dc34f1SVille Syrjälä /** 340d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 341d9dc34f1SVille Syrjälä * @dev_priv: driver private 342d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 343d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 344d9dc34f1SVille Syrjälä */ 345fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 346a9c287c9SJani Nikula u32 interrupt_mask, 347a9c287c9SJani Nikula u32 enabled_irq_mask) 348036a4a7dSZhenyu Wang { 349a9c287c9SJani Nikula u32 new_val; 350d9dc34f1SVille Syrjälä 35167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 35248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 353d9dc34f1SVille Syrjälä 354d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 355d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 356d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 357d9dc34f1SVille Syrjälä 358e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 359e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 360d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3611ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3623143a2bfSChris Wilson POSTING_READ(DEIMR); 363036a4a7dSZhenyu Wang } 364036a4a7dSZhenyu Wang } 365036a4a7dSZhenyu Wang 3660961021aSBen Widawsky /** 3673a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3683a3b3c7dSVille Syrjälä * @dev_priv: driver private 3693a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3703a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3713a3b3c7dSVille Syrjälä */ 3723a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 373a9c287c9SJani Nikula u32 interrupt_mask, 374a9c287c9SJani Nikula u32 enabled_irq_mask) 3753a3b3c7dSVille Syrjälä { 376a9c287c9SJani Nikula u32 new_val; 377a9c287c9SJani Nikula u32 old_val; 3783a3b3c7dSVille Syrjälä 37967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3803a3b3c7dSVille Syrjälä 38148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3823a3b3c7dSVille Syrjälä 38348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3843a3b3c7dSVille Syrjälä return; 3853a3b3c7dSVille Syrjälä 3863a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3873a3b3c7dSVille Syrjälä 3883a3b3c7dSVille Syrjälä new_val = old_val; 3893a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3903a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3913a3b3c7dSVille Syrjälä 3923a3b3c7dSVille Syrjälä if (new_val != old_val) { 3933a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3943a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3953a3b3c7dSVille Syrjälä } 3963a3b3c7dSVille Syrjälä } 3973a3b3c7dSVille Syrjälä 3983a3b3c7dSVille Syrjälä /** 399013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 400013d3752SVille Syrjälä * @dev_priv: driver private 401013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 402013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 403013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 404013d3752SVille Syrjälä */ 405013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 406013d3752SVille Syrjälä enum pipe pipe, 407a9c287c9SJani Nikula u32 interrupt_mask, 408a9c287c9SJani Nikula u32 enabled_irq_mask) 409013d3752SVille Syrjälä { 410a9c287c9SJani Nikula u32 new_val; 411013d3752SVille Syrjälä 41267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 413013d3752SVille Syrjälä 41448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 415013d3752SVille Syrjälä 41648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 417013d3752SVille Syrjälä return; 418013d3752SVille Syrjälä 419013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 420013d3752SVille Syrjälä new_val &= ~interrupt_mask; 421013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 422013d3752SVille Syrjälä 423013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 424013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 425013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 426013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 427013d3752SVille Syrjälä } 428013d3752SVille Syrjälä } 429013d3752SVille Syrjälä 430013d3752SVille Syrjälä /** 431fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 432fee884edSDaniel Vetter * @dev_priv: driver private 433fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 434fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 435fee884edSDaniel Vetter */ 43647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 437a9c287c9SJani Nikula u32 interrupt_mask, 438a9c287c9SJani Nikula u32 enabled_irq_mask) 439fee884edSDaniel Vetter { 440a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 441fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 442fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 443fee884edSDaniel Vetter 44448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 44515a17aaeSDaniel Vetter 44667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 447fee884edSDaniel Vetter 44848a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 449c67a470bSPaulo Zanoni return; 450c67a470bSPaulo Zanoni 451fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 452fee884edSDaniel Vetter POSTING_READ(SDEIMR); 453fee884edSDaniel Vetter } 4548664281bSPaulo Zanoni 4556b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4566b12ca56SVille Syrjälä enum pipe pipe) 4577c463586SKeith Packard { 4586b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45910c59c51SImre Deak u32 enable_mask = status_mask << 16; 46010c59c51SImre Deak 4616b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4626b12ca56SVille Syrjälä 4636b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4646b12ca56SVille Syrjälä goto out; 4656b12ca56SVille Syrjälä 46610c59c51SImre Deak /* 467724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 468724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46910c59c51SImre Deak */ 47048a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47148a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 47210c59c51SImre Deak return 0; 473724a6905SVille Syrjälä /* 474724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 475724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 476724a6905SVille Syrjälä */ 47748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47848a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 479724a6905SVille Syrjälä return 0; 48010c59c51SImre Deak 48110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 48210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 48310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 48410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 48510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 48610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 48710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 48810c59c51SImre Deak 4896b12ca56SVille Syrjälä out: 49048a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 49148a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4926b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4936b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4946b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4956b12ca56SVille Syrjälä 49610c59c51SImre Deak return enable_mask; 49710c59c51SImre Deak } 49810c59c51SImre Deak 4996b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5006b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 501755e9019SImre Deak { 5026b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 503755e9019SImre Deak u32 enable_mask; 504755e9019SImre Deak 50548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5066b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5076b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5086b12ca56SVille Syrjälä 5096b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 51048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5116b12ca56SVille Syrjälä 5126b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5136b12ca56SVille Syrjälä return; 5146b12ca56SVille Syrjälä 5156b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5166b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5176b12ca56SVille Syrjälä 5186b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5196b12ca56SVille Syrjälä POSTING_READ(reg); 520755e9019SImre Deak } 521755e9019SImre Deak 5226b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5236b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 524755e9019SImre Deak { 5256b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 526755e9019SImre Deak u32 enable_mask; 527755e9019SImre Deak 52848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5296b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5306b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5316b12ca56SVille Syrjälä 5326b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 53348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5346b12ca56SVille Syrjälä 5356b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5366b12ca56SVille Syrjälä return; 5376b12ca56SVille Syrjälä 5386b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5396b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5406b12ca56SVille Syrjälä 5416b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5426b12ca56SVille Syrjälä POSTING_READ(reg); 543755e9019SImre Deak } 544755e9019SImre Deak 545f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 546f3e30485SVille Syrjälä { 547f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 548f3e30485SVille Syrjälä return false; 549f3e30485SVille Syrjälä 550f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 551f3e30485SVille Syrjälä } 552f3e30485SVille Syrjälä 553c0e09200SDave Airlie /** 554f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 55514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 55601c66889SZhao Yakui */ 55791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 55801c66889SZhao Yakui { 559f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 560f49e38ddSJani Nikula return; 561f49e38ddSJani Nikula 56213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 56301c66889SZhao Yakui 564755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 56591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5663b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 567755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5681ec14ad3SChris Wilson 56913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 57001c66889SZhao Yakui } 57101c66889SZhao Yakui 572f75f3746SVille Syrjälä /* 573f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 574f75f3746SVille Syrjälä * around the vertical blanking period. 575f75f3746SVille Syrjälä * 576f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 577f75f3746SVille Syrjälä * vblank_start >= 3 578f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 579f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 580f75f3746SVille Syrjälä * vtotal = vblank_start + 3 581f75f3746SVille Syrjälä * 582f75f3746SVille Syrjälä * start of vblank: 583f75f3746SVille Syrjälä * latch double buffered registers 584f75f3746SVille Syrjälä * increment frame counter (ctg+) 585f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 586f75f3746SVille Syrjälä * | 587f75f3746SVille Syrjälä * | frame start: 588f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 589f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 590f75f3746SVille Syrjälä * | | 591f75f3746SVille Syrjälä * | | start of vsync: 592f75f3746SVille Syrjälä * | | generate vsync interrupt 593f75f3746SVille Syrjälä * | | | 594f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 595f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 596f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 597f75f3746SVille Syrjälä * | | <----vs-----> | 598f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 599f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 600f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 601f75f3746SVille Syrjälä * | | | 602f75f3746SVille Syrjälä * last visible pixel first visible pixel 603f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 604f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 605f75f3746SVille Syrjälä * 606f75f3746SVille Syrjälä * x = horizontal active 607f75f3746SVille Syrjälä * _ = horizontal blanking 608f75f3746SVille Syrjälä * hs = horizontal sync 609f75f3746SVille Syrjälä * va = vertical active 610f75f3746SVille Syrjälä * vb = vertical blanking 611f75f3746SVille Syrjälä * vs = vertical sync 612f75f3746SVille Syrjälä * vbs = vblank_start (number) 613f75f3746SVille Syrjälä * 614f75f3746SVille Syrjälä * Summary: 615f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 616f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 617f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 618f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 619f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 620f75f3746SVille Syrjälä */ 621f75f3746SVille Syrjälä 62242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 62342f52ef8SKeith Packard * we use as a pipe index 62442f52ef8SKeith Packard */ 62508fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6260a3e67a4SJesse Barnes { 62708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 62808fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62932db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 63008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 631f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6320b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 633694e409dSVille Syrjälä unsigned long irqflags; 634391f75e2SVille Syrjälä 63532db0b65SVille Syrjälä /* 63632db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 63732db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 63832db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63932db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 64032db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 64132db0b65SVille Syrjälä * is still in a working state. However the core vblank code 64232db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 64332db0b65SVille Syrjälä * when we've told it that we don't have a working frame 64432db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 64532db0b65SVille Syrjälä */ 64632db0b65SVille Syrjälä if (!vblank->max_vblank_count) 64732db0b65SVille Syrjälä return 0; 64832db0b65SVille Syrjälä 6490b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6500b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6510b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6520b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6530b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 654391f75e2SVille Syrjälä 6550b2a8e09SVille Syrjälä /* Convert to pixel count */ 6560b2a8e09SVille Syrjälä vbl_start *= htotal; 6570b2a8e09SVille Syrjälä 6580b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6590b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6600b2a8e09SVille Syrjälä 6619db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6629db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6635eddb70bSChris Wilson 664694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 665694e409dSVille Syrjälä 6660a3e67a4SJesse Barnes /* 6670a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6680a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6690a3e67a4SJesse Barnes * register. 6700a3e67a4SJesse Barnes */ 6710a3e67a4SJesse Barnes do { 6728cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6738cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6748cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6750a3e67a4SJesse Barnes } while (high1 != high2); 6760a3e67a4SJesse Barnes 677694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 678694e409dSVille Syrjälä 6795eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 680391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6815eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 682391f75e2SVille Syrjälä 683391f75e2SVille Syrjälä /* 684391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 685391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 686391f75e2SVille Syrjälä * counter against vblank start. 687391f75e2SVille Syrjälä */ 688edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6890a3e67a4SJesse Barnes } 6900a3e67a4SJesse Barnes 69108fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6929880b7a5SJesse Barnes { 69308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 69433267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 69508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6969880b7a5SJesse Barnes 69733267703SVandita Kulkarni if (!vblank->max_vblank_count) 69833267703SVandita Kulkarni return 0; 69933267703SVandita Kulkarni 700649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7019880b7a5SJesse Barnes } 7029880b7a5SJesse Barnes 703aec0246fSUma Shankar /* 704aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 705aec0246fSUma Shankar * scanline register will not work to get the scanline, 706aec0246fSUma Shankar * since the timings are driven from the PORT or issues 707aec0246fSUma Shankar * with scanline register updates. 708aec0246fSUma Shankar * This function will use Framestamp and current 709aec0246fSUma Shankar * timestamp registers to calculate the scanline. 710aec0246fSUma Shankar */ 711aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 712aec0246fSUma Shankar { 713aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 714aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 715aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 716aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 717aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 718aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 719aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 720aec0246fSUma Shankar u32 clock = mode->crtc_clock; 721aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 722aec0246fSUma Shankar 723aec0246fSUma Shankar /* 724aec0246fSUma Shankar * To avoid the race condition where we might cross into the 725aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 726aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 727aec0246fSUma Shankar * during the same frame. 728aec0246fSUma Shankar */ 729aec0246fSUma Shankar do { 730aec0246fSUma Shankar /* 731aec0246fSUma Shankar * This field provides read back of the display 732aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 733aec0246fSUma Shankar * is sampled at every start of vertical blank. 734aec0246fSUma Shankar */ 7358cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7368cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 737aec0246fSUma Shankar 738aec0246fSUma Shankar /* 739aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 740aec0246fSUma Shankar * time stamp value. 741aec0246fSUma Shankar */ 7428cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 743aec0246fSUma Shankar 7448cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7458cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 746aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 747aec0246fSUma Shankar 748aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 749aec0246fSUma Shankar clock), 1000 * htotal); 750aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 751aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 752aec0246fSUma Shankar 753aec0246fSUma Shankar return scanline; 754aec0246fSUma Shankar } 755aec0246fSUma Shankar 7568cbda6b2SJani Nikula /* 7578cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7588cbda6b2SJani Nikula * forcewake etc. 7598cbda6b2SJani Nikula */ 760a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 761a225f079SVille Syrjälä { 762a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 763fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7645caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7655caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 766a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 76780715b2fSVille Syrjälä int position, vtotal; 768a225f079SVille Syrjälä 76972259536SVille Syrjälä if (!crtc->active) 77072259536SVille Syrjälä return -1; 77172259536SVille Syrjälä 7725caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7735caa0feaSDaniel Vetter mode = &vblank->hwmode; 7745caa0feaSDaniel Vetter 775af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 776aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 777aec0246fSUma Shankar 77880715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 779a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 780a225f079SVille Syrjälä vtotal /= 2; 781a225f079SVille Syrjälä 782cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7838cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 784a225f079SVille Syrjälä else 7858cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 786a225f079SVille Syrjälä 787a225f079SVille Syrjälä /* 78841b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 78941b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79041b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79141b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 79241b578fbSJesse Barnes * 79341b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 79441b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 79541b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 79641b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 79741b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 79841b578fbSJesse Barnes */ 79991d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80041b578fbSJesse Barnes int i, temp; 80141b578fbSJesse Barnes 80241b578fbSJesse Barnes for (i = 0; i < 100; i++) { 80341b578fbSJesse Barnes udelay(1); 8048cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 80541b578fbSJesse Barnes if (temp != position) { 80641b578fbSJesse Barnes position = temp; 80741b578fbSJesse Barnes break; 80841b578fbSJesse Barnes } 80941b578fbSJesse Barnes } 81041b578fbSJesse Barnes } 81141b578fbSJesse Barnes 81241b578fbSJesse Barnes /* 81380715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 81480715b2fSVille Syrjälä * scanline_offset adjustment. 815a225f079SVille Syrjälä */ 81680715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 817a225f079SVille Syrjälä } 818a225f079SVille Syrjälä 8194bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8204bbffbf3SThomas Zimmermann bool in_vblank_irq, 8214bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8223bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8233bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8240af7e4dfSMario Kleiner { 8254bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 826fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8274bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 828e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8293aa18df8SVille Syrjälä int position; 83078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 831ad3543edSMario Kleiner unsigned long irqflags; 8328a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8338a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 834af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8350af7e4dfSMario Kleiner 83648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 83700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 83800376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8399db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8401bf6ad62SDaniel Vetter return false; 8410af7e4dfSMario Kleiner } 8420af7e4dfSMario Kleiner 843c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 845c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 846c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 847c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8480af7e4dfSMario Kleiner 849d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 850d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 851d31faf65SVille Syrjälä vbl_end /= 2; 852d31faf65SVille Syrjälä vtotal /= 2; 853d31faf65SVille Syrjälä } 854d31faf65SVille Syrjälä 855ad3543edSMario Kleiner /* 856ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 857ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 858ad3543edSMario Kleiner * following code must not block on uncore.lock. 859ad3543edSMario Kleiner */ 860ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 863ad3543edSMario Kleiner 864ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 865ad3543edSMario Kleiner if (stime) 866ad3543edSMario Kleiner *stime = ktime_get(); 867ad3543edSMario Kleiner 8688a920e24SVille Syrjälä if (use_scanline_counter) { 8690af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8700af7e4dfSMario Kleiner * scanout position from Display scan line register. 8710af7e4dfSMario Kleiner */ 872e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8730af7e4dfSMario Kleiner } else { 8740af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8750af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8760af7e4dfSMario Kleiner * scanout position. 8770af7e4dfSMario Kleiner */ 8788cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8790af7e4dfSMario Kleiner 8803aa18df8SVille Syrjälä /* convert to pixel counts */ 8813aa18df8SVille Syrjälä vbl_start *= htotal; 8823aa18df8SVille Syrjälä vbl_end *= htotal; 8833aa18df8SVille Syrjälä vtotal *= htotal; 88478e8fc6bSVille Syrjälä 88578e8fc6bSVille Syrjälä /* 8867e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8877e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8887e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8897e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8907e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8917e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8927e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8937e78f1cbSVille Syrjälä */ 8947e78f1cbSVille Syrjälä if (position >= vtotal) 8957e78f1cbSVille Syrjälä position = vtotal - 1; 8967e78f1cbSVille Syrjälä 8977e78f1cbSVille Syrjälä /* 89878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 89978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 90378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 90478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 90578e8fc6bSVille Syrjälä */ 90678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9073aa18df8SVille Syrjälä } 9083aa18df8SVille Syrjälä 909ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 910ad3543edSMario Kleiner if (etime) 911ad3543edSMario Kleiner *etime = ktime_get(); 912ad3543edSMario Kleiner 913ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 914ad3543edSMario Kleiner 915ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 916ad3543edSMario Kleiner 9173aa18df8SVille Syrjälä /* 9183aa18df8SVille Syrjälä * While in vblank, position will be negative 9193aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9203aa18df8SVille Syrjälä * vblank, position will be positive counting 9213aa18df8SVille Syrjälä * up since vbl_end. 9223aa18df8SVille Syrjälä */ 9233aa18df8SVille Syrjälä if (position >= vbl_start) 9243aa18df8SVille Syrjälä position -= vbl_end; 9253aa18df8SVille Syrjälä else 9263aa18df8SVille Syrjälä position += vtotal - vbl_end; 9273aa18df8SVille Syrjälä 9288a920e24SVille Syrjälä if (use_scanline_counter) { 9293aa18df8SVille Syrjälä *vpos = position; 9303aa18df8SVille Syrjälä *hpos = 0; 9313aa18df8SVille Syrjälä } else { 9320af7e4dfSMario Kleiner *vpos = position / htotal; 9330af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9340af7e4dfSMario Kleiner } 9350af7e4dfSMario Kleiner 9361bf6ad62SDaniel Vetter return true; 9370af7e4dfSMario Kleiner } 9380af7e4dfSMario Kleiner 9394bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9404bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9414bbffbf3SThomas Zimmermann { 9424bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9434bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 94448e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9454bbffbf3SThomas Zimmermann } 9464bbffbf3SThomas Zimmermann 947a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 948a225f079SVille Syrjälä { 949fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 950a225f079SVille Syrjälä unsigned long irqflags; 951a225f079SVille Syrjälä int position; 952a225f079SVille Syrjälä 953a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 954a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 955a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 956a225f079SVille Syrjälä 957a225f079SVille Syrjälä return position; 958a225f079SVille Syrjälä } 959a225f079SVille Syrjälä 960e3689190SBen Widawsky /** 96174bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 962e3689190SBen Widawsky * occurred. 963e3689190SBen Widawsky * @work: workqueue struct 964e3689190SBen Widawsky * 965e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 966e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 967e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 968e3689190SBen Widawsky */ 96974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 970e3689190SBen Widawsky { 9712d1013ddSJani Nikula struct drm_i915_private *dev_priv = 972cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 973cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 974e3689190SBen Widawsky u32 error_status, row, bank, subbank; 97535a85ac6SBen Widawsky char *parity_event[6]; 976a9c287c9SJani Nikula u32 misccpctl; 977a9c287c9SJani Nikula u8 slice = 0; 978e3689190SBen Widawsky 979e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 980e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 981e3689190SBen Widawsky * any time we access those registers. 982e3689190SBen Widawsky */ 98391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 984e3689190SBen Widawsky 98535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 98648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 98735a85ac6SBen Widawsky goto out; 98835a85ac6SBen Widawsky 989e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 990e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 991e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 992e3689190SBen Widawsky 99335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 994f0f59a00SVille Syrjälä i915_reg_t reg; 99535a85ac6SBen Widawsky 99635a85ac6SBen Widawsky slice--; 99748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 99848a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 99935a85ac6SBen Widawsky break; 100035a85ac6SBen Widawsky 100135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 100235a85ac6SBen Widawsky 10036fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 100435a85ac6SBen Widawsky 100535a85ac6SBen Widawsky error_status = I915_READ(reg); 1006e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1007e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1008e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1009e3689190SBen Widawsky 101035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 101135a85ac6SBen Widawsky POSTING_READ(reg); 1012e3689190SBen Widawsky 1013cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1014e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1015e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1016e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 101735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 101835a85ac6SBen Widawsky parity_event[5] = NULL; 1019e3689190SBen Widawsky 102091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1021e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1022e3689190SBen Widawsky 102335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 102435a85ac6SBen Widawsky slice, row, bank, subbank); 1025e3689190SBen Widawsky 102635a85ac6SBen Widawsky kfree(parity_event[4]); 1027e3689190SBen Widawsky kfree(parity_event[3]); 1028e3689190SBen Widawsky kfree(parity_event[2]); 1029e3689190SBen Widawsky kfree(parity_event[1]); 1030e3689190SBen Widawsky } 1031e3689190SBen Widawsky 103235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 103335a85ac6SBen Widawsky 103435a85ac6SBen Widawsky out: 103548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1036cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1037cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1038cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 103935a85ac6SBen Widawsky 104091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 104135a85ac6SBen Widawsky } 104235a85ac6SBen Widawsky 1043af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1044121e758eSDhinakaran Pandiyan { 1045af92058fSVille Syrjälä switch (pin) { 1046da51e4baSVille Syrjälä case HPD_PORT_TC1: 10475b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC1); 1048da51e4baSVille Syrjälä case HPD_PORT_TC2: 10495b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC2); 1050da51e4baSVille Syrjälä case HPD_PORT_TC3: 10515b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC3); 1052da51e4baSVille Syrjälä case HPD_PORT_TC4: 10535b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC4); 1054da51e4baSVille Syrjälä case HPD_PORT_TC5: 10555b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC5); 1056da51e4baSVille Syrjälä case HPD_PORT_TC6: 10575b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC6); 105848ef15d3SJosé Roberto de Souza default: 105948ef15d3SJosé Roberto de Souza return false; 106048ef15d3SJosé Roberto de Souza } 106148ef15d3SJosé Roberto de Souza } 106248ef15d3SJosé Roberto de Souza 1063af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106463c88d22SImre Deak { 1065af92058fSVille Syrjälä switch (pin) { 1066af92058fSVille Syrjälä case HPD_PORT_A: 1067195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1068af92058fSVille Syrjälä case HPD_PORT_B: 106963c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1070af92058fSVille Syrjälä case HPD_PORT_C: 107163c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 107263c88d22SImre Deak default: 107363c88d22SImre Deak return false; 107463c88d22SImre Deak } 107563c88d22SImre Deak } 107663c88d22SImre Deak 1077af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107831604222SAnusha Srivatsa { 1079af92058fSVille Syrjälä switch (pin) { 1080af92058fSVille Syrjälä case HPD_PORT_A: 10815f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_A); 1082af92058fSVille Syrjälä case HPD_PORT_B: 10835f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_B); 10848ef7e340SMatt Roper case HPD_PORT_C: 10855f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_C); 1086229f31e2SLucas De Marchi case HPD_PORT_D: 10875f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_D); 108831604222SAnusha Srivatsa default: 108931604222SAnusha Srivatsa return false; 109031604222SAnusha Srivatsa } 109131604222SAnusha Srivatsa } 109231604222SAnusha Srivatsa 1093af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109431604222SAnusha Srivatsa { 1095af92058fSVille Syrjälä switch (pin) { 1096da51e4baSVille Syrjälä case HPD_PORT_TC1: 109797011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC1); 1098da51e4baSVille Syrjälä case HPD_PORT_TC2: 109997011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC2); 1100da51e4baSVille Syrjälä case HPD_PORT_TC3: 110197011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC3); 1102da51e4baSVille Syrjälä case HPD_PORT_TC4: 110397011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC4); 1104da51e4baSVille Syrjälä case HPD_PORT_TC5: 110597011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC5); 1106da51e4baSVille Syrjälä case HPD_PORT_TC6: 110797011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC6); 110852dfdba0SLucas De Marchi default: 110952dfdba0SLucas De Marchi return false; 111052dfdba0SLucas De Marchi } 111152dfdba0SLucas De Marchi } 111252dfdba0SLucas De Marchi 1113af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11146dbf30ceSVille Syrjälä { 1115af92058fSVille Syrjälä switch (pin) { 1116af92058fSVille Syrjälä case HPD_PORT_E: 11176dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11186dbf30ceSVille Syrjälä default: 11196dbf30ceSVille Syrjälä return false; 11206dbf30ceSVille Syrjälä } 11216dbf30ceSVille Syrjälä } 11226dbf30ceSVille Syrjälä 1123af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112474c0b395SVille Syrjälä { 1125af92058fSVille Syrjälä switch (pin) { 1126af92058fSVille Syrjälä case HPD_PORT_A: 112774c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1128af92058fSVille Syrjälä case HPD_PORT_B: 112974c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1130af92058fSVille Syrjälä case HPD_PORT_C: 113174c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1132af92058fSVille Syrjälä case HPD_PORT_D: 113374c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 113474c0b395SVille Syrjälä default: 113574c0b395SVille Syrjälä return false; 113674c0b395SVille Syrjälä } 113774c0b395SVille Syrjälä } 113874c0b395SVille Syrjälä 1139af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1140e4ce95aaSVille Syrjälä { 1141af92058fSVille Syrjälä switch (pin) { 1142af92058fSVille Syrjälä case HPD_PORT_A: 1143e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1144e4ce95aaSVille Syrjälä default: 1145e4ce95aaSVille Syrjälä return false; 1146e4ce95aaSVille Syrjälä } 1147e4ce95aaSVille Syrjälä } 1148e4ce95aaSVille Syrjälä 1149af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115013cf5504SDave Airlie { 1151af92058fSVille Syrjälä switch (pin) { 1152af92058fSVille Syrjälä case HPD_PORT_B: 1153676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1154af92058fSVille Syrjälä case HPD_PORT_C: 1155676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1156af92058fSVille Syrjälä case HPD_PORT_D: 1157676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1158676574dfSJani Nikula default: 1159676574dfSJani Nikula return false; 116013cf5504SDave Airlie } 116113cf5504SDave Airlie } 116213cf5504SDave Airlie 1163af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 116413cf5504SDave Airlie { 1165af92058fSVille Syrjälä switch (pin) { 1166af92058fSVille Syrjälä case HPD_PORT_B: 1167676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1168af92058fSVille Syrjälä case HPD_PORT_C: 1169676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1170af92058fSVille Syrjälä case HPD_PORT_D: 1171676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1172676574dfSJani Nikula default: 1173676574dfSJani Nikula return false; 117413cf5504SDave Airlie } 117513cf5504SDave Airlie } 117613cf5504SDave Airlie 117742db67d6SVille Syrjälä /* 117842db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 117942db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 118042db67d6SVille Syrjälä * hotplug detection results from several registers. 118142db67d6SVille Syrjälä * 118242db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 118342db67d6SVille Syrjälä */ 1184cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1185cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11868c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1187fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1188af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1189676574dfSJani Nikula { 1190e9be2850SVille Syrjälä enum hpd_pin pin; 1191676574dfSJani Nikula 119252dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 119352dfdba0SLucas De Marchi 1194e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1195e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11968c841e57SJani Nikula continue; 11978c841e57SJani Nikula 1198e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1199676574dfSJani Nikula 1200af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1201e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1202676574dfSJani Nikula } 1203676574dfSJani Nikula 120400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 120500376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1206f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1207676574dfSJani Nikula 1208676574dfSJani Nikula } 1209676574dfSJani Nikula 1210a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1211a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1212a0e066b8SVille Syrjälä { 1213a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1214a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1215a0e066b8SVille Syrjälä 1216a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1217a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1218a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1219a0e066b8SVille Syrjälä 1220a0e066b8SVille Syrjälä return enabled_irqs; 1221a0e066b8SVille Syrjälä } 1222a0e066b8SVille Syrjälä 1223a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1224a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1225a0e066b8SVille Syrjälä { 1226a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1227a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1228a0e066b8SVille Syrjälä 1229a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1230a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1231a0e066b8SVille Syrjälä 1232a0e066b8SVille Syrjälä return hotplug_irqs; 1233a0e066b8SVille Syrjälä } 1234a0e066b8SVille Syrjälä 12352ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12362ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12372ea63927SVille Syrjälä { 12382ea63927SVille Syrjälä struct intel_encoder *encoder; 12392ea63927SVille Syrjälä u32 hotplug = 0; 12402ea63927SVille Syrjälä 12412ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 12422ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 12432ea63927SVille Syrjälä 12442ea63927SVille Syrjälä return hotplug; 12452ea63927SVille Syrjälä } 12462ea63927SVille Syrjälä 124791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1248515ac2bbSDaniel Vetter { 124928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1250515ac2bbSDaniel Vetter } 1251515ac2bbSDaniel Vetter 125291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1253ce99c256SDaniel Vetter { 12549ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1255ce99c256SDaniel Vetter } 1256ce99c256SDaniel Vetter 12578bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 125891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125991d14251STvrtko Ursulin enum pipe pipe, 1260a9c287c9SJani Nikula u32 crc0, u32 crc1, 1261a9c287c9SJani Nikula u32 crc2, u32 crc3, 1262a9c287c9SJani Nikula u32 crc4) 12638bf1e9f1SShuang He { 12648c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 126500535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12665cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12675cee6c45SVille Syrjälä 12685cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1269b2c88f5bSDamien Lespiau 1270d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12718c6b709dSTomeu Vizoso /* 12728c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12738c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12748c6b709dSTomeu Vizoso * out the buggy result. 12758c6b709dSTomeu Vizoso * 1276163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12778c6b709dSTomeu Vizoso * don't trust that one either. 12788c6b709dSTomeu Vizoso */ 1279033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1280163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12818c6b709dSTomeu Vizoso pipe_crc->skipped++; 12828c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12838c6b709dSTomeu Vizoso return; 12848c6b709dSTomeu Vizoso } 12858c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12866cc42152SMaarten Lankhorst 1287246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1288ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1289246ee524STomeu Vizoso crcs); 12908c6b709dSTomeu Vizoso } 1291277de95eSDaniel Vetter #else 1292277de95eSDaniel Vetter static inline void 129391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 129491d14251STvrtko Ursulin enum pipe pipe, 1295a9c287c9SJani Nikula u32 crc0, u32 crc1, 1296a9c287c9SJani Nikula u32 crc2, u32 crc3, 1297a9c287c9SJani Nikula u32 crc4) {} 1298277de95eSDaniel Vetter #endif 1299eba94eb9SDaniel Vetter 13001288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 13011288f9b0SKarthik B S enum pipe pipe) 13021288f9b0SKarthik B S { 13031288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 13041288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 13051288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 13061288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 13071288f9b0SKarthik B S unsigned long irqflags; 13081288f9b0SKarthik B S 13091288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 13101288f9b0SKarthik B S 13111288f9b0SKarthik B S crtc_state->event = NULL; 13121288f9b0SKarthik B S 13131288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13141288f9b0SKarthik B S 13151288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13161288f9b0SKarthik B S } 1317277de95eSDaniel Vetter 131891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131991d14251STvrtko Ursulin enum pipe pipe) 13205a69b89fSDaniel Vetter { 132191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13225a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13235a69b89fSDaniel Vetter 0, 0, 0, 0); 13245a69b89fSDaniel Vetter } 13255a69b89fSDaniel Vetter 132691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 132791d14251STvrtko Ursulin enum pipe pipe) 1328eba94eb9SDaniel Vetter { 132991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1330eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1331eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1332eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1333eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13348bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1335eba94eb9SDaniel Vetter } 13365b3a856bSDaniel Vetter 133791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 133891d14251STvrtko Ursulin enum pipe pipe) 13395b3a856bSDaniel Vetter { 1340a9c287c9SJani Nikula u32 res1, res2; 13410b5c5ed0SDaniel Vetter 134291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13430b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13440b5c5ed0SDaniel Vetter else 13450b5c5ed0SDaniel Vetter res1 = 0; 13460b5c5ed0SDaniel Vetter 134791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13480b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13490b5c5ed0SDaniel Vetter else 13500b5c5ed0SDaniel Vetter res2 = 0; 13515b3a856bSDaniel Vetter 135291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13530b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13540b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13550b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13560b5c5ed0SDaniel Vetter res1, res2); 13575b3a856bSDaniel Vetter } 13588bf1e9f1SShuang He 135944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 136044d9241eSVille Syrjälä { 136144d9241eSVille Syrjälä enum pipe pipe; 136244d9241eSVille Syrjälä 136344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 136444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 136544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 136644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 136744d9241eSVille Syrjälä 136844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 136944d9241eSVille Syrjälä } 137044d9241eSVille Syrjälä } 137144d9241eSVille Syrjälä 1372eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 137391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13747e231dbeSJesse Barnes { 1375d048a268SVille Syrjälä enum pipe pipe; 13767e231dbeSJesse Barnes 137758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13781ca993d2SVille Syrjälä 13791ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13801ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13811ca993d2SVille Syrjälä return; 13821ca993d2SVille Syrjälä } 13831ca993d2SVille Syrjälä 1384055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1385f0f59a00SVille Syrjälä i915_reg_t reg; 13866b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 138791d181ddSImre Deak 1388bbb5eebfSDaniel Vetter /* 1389bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1390bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1391bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1392bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1393bbb5eebfSDaniel Vetter * handle. 1394bbb5eebfSDaniel Vetter */ 13950f239f4cSDaniel Vetter 13960f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13976b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1398bbb5eebfSDaniel Vetter 1399bbb5eebfSDaniel Vetter switch (pipe) { 1400d048a268SVille Syrjälä default: 1401bbb5eebfSDaniel Vetter case PIPE_A: 1402bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1403bbb5eebfSDaniel Vetter break; 1404bbb5eebfSDaniel Vetter case PIPE_B: 1405bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1406bbb5eebfSDaniel Vetter break; 14073278f67fSVille Syrjälä case PIPE_C: 14083278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14093278f67fSVille Syrjälä break; 1410bbb5eebfSDaniel Vetter } 1411bbb5eebfSDaniel Vetter if (iir & iir_bit) 14126b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1413bbb5eebfSDaniel Vetter 14146b12ca56SVille Syrjälä if (!status_mask) 141591d181ddSImre Deak continue; 141691d181ddSImre Deak 141791d181ddSImre Deak reg = PIPESTAT(pipe); 14186b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 14196b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14207e231dbeSJesse Barnes 14217e231dbeSJesse Barnes /* 14227e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1423132c27c9SVille Syrjälä * 1424132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1425132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1426132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1427132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1428132c27c9SVille Syrjälä * an interrupt is still pending. 14297e231dbeSJesse Barnes */ 1430132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1431132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1432132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1433132c27c9SVille Syrjälä } 14347e231dbeSJesse Barnes } 143558ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14362ecb8ca4SVille Syrjälä } 14372ecb8ca4SVille Syrjälä 1438eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1439eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1440eb64343cSVille Syrjälä { 1441eb64343cSVille Syrjälä enum pipe pipe; 1442eb64343cSVille Syrjälä 1443eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1444eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1445aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1446eb64343cSVille Syrjälä 1447eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1448eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1449eb64343cSVille Syrjälä 1450eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1451eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1452eb64343cSVille Syrjälä } 1453eb64343cSVille Syrjälä } 1454eb64343cSVille Syrjälä 1455eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1456eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1457eb64343cSVille Syrjälä { 1458eb64343cSVille Syrjälä bool blc_event = false; 1459eb64343cSVille Syrjälä enum pipe pipe; 1460eb64343cSVille Syrjälä 1461eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1462eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1463aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1464eb64343cSVille Syrjälä 1465eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1466eb64343cSVille Syrjälä blc_event = true; 1467eb64343cSVille Syrjälä 1468eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1469eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1470eb64343cSVille Syrjälä 1471eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1472eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1473eb64343cSVille Syrjälä } 1474eb64343cSVille Syrjälä 1475eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1476eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1477eb64343cSVille Syrjälä } 1478eb64343cSVille Syrjälä 1479eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1480eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1481eb64343cSVille Syrjälä { 1482eb64343cSVille Syrjälä bool blc_event = false; 1483eb64343cSVille Syrjälä enum pipe pipe; 1484eb64343cSVille Syrjälä 1485eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1486eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1487aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1488eb64343cSVille Syrjälä 1489eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1490eb64343cSVille Syrjälä blc_event = true; 1491eb64343cSVille Syrjälä 1492eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1493eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1494eb64343cSVille Syrjälä 1495eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1496eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1497eb64343cSVille Syrjälä } 1498eb64343cSVille Syrjälä 1499eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1500eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1501eb64343cSVille Syrjälä 1502eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1503eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1504eb64343cSVille Syrjälä } 1505eb64343cSVille Syrjälä 150691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 15072ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 15082ecb8ca4SVille Syrjälä { 15092ecb8ca4SVille Syrjälä enum pipe pipe; 15107e231dbeSJesse Barnes 1511055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1512fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1513aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15144356d586SDaniel Vetter 15154356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 151691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15172d9d2b0bSVille Syrjälä 15181f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 152031acc7f5SJesse Barnes } 152131acc7f5SJesse Barnes 1522c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 152391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1524c1874ed7SImre Deak } 1525c1874ed7SImre Deak 15261ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 152716c6c56bSVille Syrjälä { 15280ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15290ba7c51aSVille Syrjälä int i; 153016c6c56bSVille Syrjälä 15310ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15320ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15330ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15340ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15350ba7c51aSVille Syrjälä else 15360ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15370ba7c51aSVille Syrjälä 15380ba7c51aSVille Syrjälä /* 15390ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15400ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15410ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15420ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15430ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15440ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15450ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15460ba7c51aSVille Syrjälä */ 15470ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15480ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 15490ba7c51aSVille Syrjälä 15500ba7c51aSVille Syrjälä if (tmp == 0) 15510ba7c51aSVille Syrjälä return hotplug_status; 15520ba7c51aSVille Syrjälä 15530ba7c51aSVille Syrjälä hotplug_status |= tmp; 15543ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15550ba7c51aSVille Syrjälä } 15560ba7c51aSVille Syrjälä 155748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15580ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15590ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 15601ae3c34cSVille Syrjälä 15611ae3c34cSVille Syrjälä return hotplug_status; 15621ae3c34cSVille Syrjälä } 15631ae3c34cSVille Syrjälä 156491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15651ae3c34cSVille Syrjälä u32 hotplug_status) 15661ae3c34cSVille Syrjälä { 15671ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15680398993bSVille Syrjälä u32 hotplug_trigger; 15693ff60f89SOscar Mateo 15700398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15710398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15720398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15730398993bSVille Syrjälä else 15740398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 157516c6c56bSVille Syrjälä 157658f2cf24SVille Syrjälä if (hotplug_trigger) { 1577cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1578cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15790398993bSVille Syrjälä dev_priv->hotplug.hpd, 1580fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 158158f2cf24SVille Syrjälä 158291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 158358f2cf24SVille Syrjälä } 1584369712e8SJani Nikula 15850398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15860398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15870398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 158891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 158958f2cf24SVille Syrjälä } 159016c6c56bSVille Syrjälä 1591c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1592c1874ed7SImre Deak { 1593b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1594c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1595c1874ed7SImre Deak 15962dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15972dd2a883SImre Deak return IRQ_NONE; 15982dd2a883SImre Deak 15991f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16009102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16011f814dacSImre Deak 16021e1cace9SVille Syrjälä do { 16036e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 16042ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16051ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1606a5e485a9SVille Syrjälä u32 ier = 0; 16073ff60f89SOscar Mateo 1608c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1609c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 16103ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1611c1874ed7SImre Deak 1612c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16131e1cace9SVille Syrjälä break; 1614c1874ed7SImre Deak 1615c1874ed7SImre Deak ret = IRQ_HANDLED; 1616c1874ed7SImre Deak 1617a5e485a9SVille Syrjälä /* 1618a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1619a5e485a9SVille Syrjälä * 1620a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1621a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1622a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1623a5e485a9SVille Syrjälä * 1624a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1625a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1626a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1627a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1628a5e485a9SVille Syrjälä * bits this time around. 1629a5e485a9SVille Syrjälä */ 16304a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1631a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1632a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 16334a0a0202SVille Syrjälä 16344a0a0202SVille Syrjälä if (gt_iir) 16354a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 16364a0a0202SVille Syrjälä if (pm_iir) 16374a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 16384a0a0202SVille Syrjälä 16397ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16401ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16417ce4d1f2SVille Syrjälä 16423ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16433ff60f89SOscar Mateo * signalled in iir */ 1644eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16457ce4d1f2SVille Syrjälä 1646eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1647eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1648eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1649eef57324SJerome Anand 16507ce4d1f2SVille Syrjälä /* 16517ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16527ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16537ce4d1f2SVille Syrjälä */ 16547ce4d1f2SVille Syrjälä if (iir) 16557ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16564a0a0202SVille Syrjälä 1657a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16584a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16591ae3c34cSVille Syrjälä 166052894874SVille Syrjälä if (gt_iir) 1661cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 166252894874SVille Syrjälä if (pm_iir) 16633e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 166452894874SVille Syrjälä 16651ae3c34cSVille Syrjälä if (hotplug_status) 166691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16672ecb8ca4SVille Syrjälä 166891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16691e1cace9SVille Syrjälä } while (0); 16707e231dbeSJesse Barnes 16719102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16721f814dacSImre Deak 16737e231dbeSJesse Barnes return ret; 16747e231dbeSJesse Barnes } 16757e231dbeSJesse Barnes 167643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 167743f328d7SVille Syrjälä { 1678b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 167943f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 168043f328d7SVille Syrjälä 16812dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16822dd2a883SImre Deak return IRQ_NONE; 16832dd2a883SImre Deak 16841f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16859102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16861f814dacSImre Deak 1687579de73bSChris Wilson do { 16886e814800SVille Syrjälä u32 master_ctl, iir; 16892ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16901ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1691a5e485a9SVille Syrjälä u32 ier = 0; 1692a5e485a9SVille Syrjälä 16938e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16943278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16953278f67fSVille Syrjälä 16963278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16978e5fd599SVille Syrjälä break; 169843f328d7SVille Syrjälä 169927b6c122SOscar Mateo ret = IRQ_HANDLED; 170027b6c122SOscar Mateo 1701a5e485a9SVille Syrjälä /* 1702a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1703a5e485a9SVille Syrjälä * 1704a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1705a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1706a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1707a5e485a9SVille Syrjälä * 1708a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1709a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1710a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1711a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1712a5e485a9SVille Syrjälä * bits this time around. 1713a5e485a9SVille Syrjälä */ 171443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1715a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1716a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 171743f328d7SVille Syrjälä 17186cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 171927b6c122SOscar Mateo 172027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17211ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 172243f328d7SVille Syrjälä 172327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 172427b6c122SOscar Mateo * signalled in iir */ 1725eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 172643f328d7SVille Syrjälä 1727eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1728eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1729eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1730eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1731eef57324SJerome Anand 17327ce4d1f2SVille Syrjälä /* 17337ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17347ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17357ce4d1f2SVille Syrjälä */ 17367ce4d1f2SVille Syrjälä if (iir) 17377ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 17387ce4d1f2SVille Syrjälä 1739a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1740e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17411ae3c34cSVille Syrjälä 17421ae3c34cSVille Syrjälä if (hotplug_status) 174391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17442ecb8ca4SVille Syrjälä 174591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1746579de73bSChris Wilson } while (0); 17473278f67fSVille Syrjälä 17489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17491f814dacSImre Deak 175043f328d7SVille Syrjälä return ret; 175143f328d7SVille Syrjälä } 175243f328d7SVille Syrjälä 175391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17540398993bSVille Syrjälä u32 hotplug_trigger) 1755776ad806SJesse Barnes { 175642db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1757776ad806SJesse Barnes 17586a39d7c9SJani Nikula /* 17596a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17606a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17616a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17626a39d7c9SJani Nikula * errors. 17636a39d7c9SJani Nikula */ 176413cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17656a39d7c9SJani Nikula if (!hotplug_trigger) { 17666a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17676a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17686a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17696a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17706a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17716a39d7c9SJani Nikula } 17726a39d7c9SJani Nikula 177313cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17746a39d7c9SJani Nikula if (!hotplug_trigger) 17756a39d7c9SJani Nikula return; 177613cf5504SDave Airlie 17770398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17780398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17790398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1780fd63e2a9SImre Deak pch_port_hotplug_long_detect); 178140e56410SVille Syrjälä 178291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1783aaf5ec2eSSonika Jindal } 178491d131d2SDaniel Vetter 178591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 178640e56410SVille Syrjälä { 1787d048a268SVille Syrjälä enum pipe pipe; 178840e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 178940e56410SVille Syrjälä 17900398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 179140e56410SVille Syrjälä 1792cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1793cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1794776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 179500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1796cfc33bf7SVille Syrjälä port_name(port)); 1797cfc33bf7SVille Syrjälä } 1798776ad806SJesse Barnes 1799ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 180091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1801ce99c256SDaniel Vetter 1802776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 180391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1804776ad806SJesse Barnes 1805776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 180600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1807776ad806SJesse Barnes 1808776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 180900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1810776ad806SJesse Barnes 1811776ad806SJesse Barnes if (pch_iir & SDE_POISON) 181200376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1813776ad806SJesse Barnes 1814b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1815055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 181600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18179db4a9c7SJesse Barnes pipe_name(pipe), 18189db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1819b8b65ccdSAnshuman Gupta } 1820776ad806SJesse Barnes 1821776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 182200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1823776ad806SJesse Barnes 1824776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 182500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 182600376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1827776ad806SJesse Barnes 1828776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1829a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18308664281bSPaulo Zanoni 18318664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1832a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18338664281bSPaulo Zanoni } 18348664281bSPaulo Zanoni 183591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18368664281bSPaulo Zanoni { 18378664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 18385a69b89fSDaniel Vetter enum pipe pipe; 18398664281bSPaulo Zanoni 1840de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 184100376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1842de032bf4SPaulo Zanoni 1843055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18441f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18451f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18468664281bSPaulo Zanoni 18475a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 184891d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 184991d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18505a69b89fSDaniel Vetter else 185191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18525a69b89fSDaniel Vetter } 18535a69b89fSDaniel Vetter } 18548bf1e9f1SShuang He 18558664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18568664281bSPaulo Zanoni } 18578664281bSPaulo Zanoni 185891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18598664281bSPaulo Zanoni { 18608664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 186145c1cd87SMika Kahola enum pipe pipe; 18628664281bSPaulo Zanoni 1863de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 186400376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1865de032bf4SPaulo Zanoni 186645c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 186745c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 186845c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18698664281bSPaulo Zanoni 18708664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1871776ad806SJesse Barnes } 1872776ad806SJesse Barnes 187391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 187423e81d69SAdam Jackson { 1875d048a268SVille Syrjälä enum pipe pipe; 18766dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1877aaf5ec2eSSonika Jindal 18780398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 187991d131d2SDaniel Vetter 1880cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1881cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 188223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 188300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1884cfc33bf7SVille Syrjälä port_name(port)); 1885cfc33bf7SVille Syrjälä } 188623e81d69SAdam Jackson 188723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 188891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 188923e81d69SAdam Jackson 189023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 189191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 189223e81d69SAdam Jackson 189323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 189400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 189523e81d69SAdam Jackson 189623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 189700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 189823e81d69SAdam Jackson 1899b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1900055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 190100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 190223e81d69SAdam Jackson pipe_name(pipe), 190323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1904b8b65ccdSAnshuman Gupta } 19058664281bSPaulo Zanoni 19068664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 190791d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 190823e81d69SAdam Jackson } 190923e81d69SAdam Jackson 191058676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 191131604222SAnusha Srivatsa { 1912e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1913e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 191431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 191531604222SAnusha Srivatsa 191631604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 191731604222SAnusha Srivatsa u32 dig_hotplug_reg; 191831604222SAnusha Srivatsa 191931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 192031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 192131604222SAnusha Srivatsa 192231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19230398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19240398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 192531604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 192631604222SAnusha Srivatsa } 192731604222SAnusha Srivatsa 192831604222SAnusha Srivatsa if (tc_hotplug_trigger) { 192931604222SAnusha Srivatsa u32 dig_hotplug_reg; 193031604222SAnusha Srivatsa 193131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 193231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 193331604222SAnusha Srivatsa 193431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19350398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19360398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1937da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 193852dfdba0SLucas De Marchi } 193952dfdba0SLucas De Marchi 194052dfdba0SLucas De Marchi if (pin_mask) 194152dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 194252dfdba0SLucas De Marchi 194352dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 194452dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 194552dfdba0SLucas De Marchi } 194652dfdba0SLucas De Marchi 194791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19486dbf30ceSVille Syrjälä { 19496dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19506dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19516dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19526dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19536dbf30ceSVille Syrjälä 19546dbf30ceSVille Syrjälä if (hotplug_trigger) { 19556dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19566dbf30ceSVille Syrjälä 19576dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19586dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19596dbf30ceSVille Syrjälä 1960cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19610398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19620398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 196374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19646dbf30ceSVille Syrjälä } 19656dbf30ceSVille Syrjälä 19666dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19676dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19686dbf30ceSVille Syrjälä 19696dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19706dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19716dbf30ceSVille Syrjälä 1972cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19730398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19740398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19756dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19766dbf30ceSVille Syrjälä } 19776dbf30ceSVille Syrjälä 19786dbf30ceSVille Syrjälä if (pin_mask) 197991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19806dbf30ceSVille Syrjälä 19816dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 198291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19836dbf30ceSVille Syrjälä } 19846dbf30ceSVille Syrjälä 198591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19860398993bSVille Syrjälä u32 hotplug_trigger) 1987c008bc6eSPaulo Zanoni { 1988e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1989e4ce95aaSVille Syrjälä 1990e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1991e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1992e4ce95aaSVille Syrjälä 19930398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19940398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19950398993bSVille Syrjälä dev_priv->hotplug.hpd, 1996e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 199740e56410SVille Syrjälä 199891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1999e4ce95aaSVille Syrjälä } 2000c008bc6eSPaulo Zanoni 200191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 200291d14251STvrtko Ursulin u32 de_iir) 200340e56410SVille Syrjälä { 200440e56410SVille Syrjälä enum pipe pipe; 200540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 200640e56410SVille Syrjälä 200740e56410SVille Syrjälä if (hotplug_trigger) 20080398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 200940e56410SVille Syrjälä 2010c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 201191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2012c008bc6eSPaulo Zanoni 2013c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 201491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2015c008bc6eSPaulo Zanoni 2016c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 201700376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2018c008bc6eSPaulo Zanoni 2019055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2020fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2021aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2022c008bc6eSPaulo Zanoni 202340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20241f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2025c008bc6eSPaulo Zanoni 202640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 202791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2028c008bc6eSPaulo Zanoni } 2029c008bc6eSPaulo Zanoni 2030c008bc6eSPaulo Zanoni /* check event from PCH */ 2031c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2032c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2033c008bc6eSPaulo Zanoni 203491d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 203591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2036c008bc6eSPaulo Zanoni else 203791d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2038c008bc6eSPaulo Zanoni 2039c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2040c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2041c008bc6eSPaulo Zanoni } 2042c008bc6eSPaulo Zanoni 2043cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20443e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2045c008bc6eSPaulo Zanoni } 2046c008bc6eSPaulo Zanoni 204791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 204891d14251STvrtko Ursulin u32 de_iir) 20499719fb98SPaulo Zanoni { 205007d27e20SDamien Lespiau enum pipe pipe; 205123bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 205223bb4cb5SVille Syrjälä 205340e56410SVille Syrjälä if (hotplug_trigger) 20540398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20559719fb98SPaulo Zanoni 20569719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 205791d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20589719fb98SPaulo Zanoni 205954fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 206054fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 206154fd3149SDhinakaran Pandiyan 206254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 206354fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 206454fd3149SDhinakaran Pandiyan } 2065fc340442SDaniel Vetter 20669719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 206791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20689719fb98SPaulo Zanoni 20699719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 207091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20719719fb98SPaulo Zanoni 2072055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2073fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2074aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20759719fb98SPaulo Zanoni } 20769719fb98SPaulo Zanoni 20779719fb98SPaulo Zanoni /* check event from PCH */ 207891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20799719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20809719fb98SPaulo Zanoni 208191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20829719fb98SPaulo Zanoni 20839719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20849719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20859719fb98SPaulo Zanoni } 20869719fb98SPaulo Zanoni } 20879719fb98SPaulo Zanoni 208872c90f62SOscar Mateo /* 208972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 209172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 209272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 209372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 209472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 209572c90f62SOscar Mateo */ 20969eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2097b1f14ad0SJesse Barnes { 2098c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2099c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2100f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21010e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2102b1f14ad0SJesse Barnes 2103c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21042dd2a883SImre Deak return IRQ_NONE; 21052dd2a883SImre Deak 21061f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2107c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21081f814dacSImre Deak 2109b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2110c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2111c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21120e43406bSChris Wilson 211344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 211444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 211544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 211644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 211744498aeaSPaulo Zanoni * due to its back queue). */ 2118c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2119c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2120c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2121ab5c608bSBen Widawsky } 212244498aeaSPaulo Zanoni 212372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 212472c90f62SOscar Mateo 2125c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21260e43406bSChris Wilson if (gt_iir) { 2127c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2128c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2129c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2130d8fc8a47SPaulo Zanoni else 2131c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2132c48a798aSChris Wilson ret = IRQ_HANDLED; 21330e43406bSChris Wilson } 2134b1f14ad0SJesse Barnes 2135c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21360e43406bSChris Wilson if (de_iir) { 2137c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2138c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2139c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2140f1af8fc1SPaulo Zanoni else 2141c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21420e43406bSChris Wilson ret = IRQ_HANDLED; 2143c48a798aSChris Wilson } 2144c48a798aSChris Wilson 2145c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2146c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2147c48a798aSChris Wilson if (pm_iir) { 2148c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2149c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2150c48a798aSChris Wilson ret = IRQ_HANDLED; 21510e43406bSChris Wilson } 2152f1af8fc1SPaulo Zanoni } 2153b1f14ad0SJesse Barnes 2154c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2155c48a798aSChris Wilson if (sde_ier) 2156c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2157b1f14ad0SJesse Barnes 21581f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2159c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21601f814dacSImre Deak 2161b1f14ad0SJesse Barnes return ret; 2162b1f14ad0SJesse Barnes } 2163b1f14ad0SJesse Barnes 216491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21650398993bSVille Syrjälä u32 hotplug_trigger) 2166d04a492dSShashank Sharma { 2167cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2168d04a492dSShashank Sharma 2169a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2170a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2171d04a492dSShashank Sharma 21720398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21730398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21740398993bSVille Syrjälä dev_priv->hotplug.hpd, 2175cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 217640e56410SVille Syrjälä 217791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2178d04a492dSShashank Sharma } 2179d04a492dSShashank Sharma 2180121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2181121e758eSDhinakaran Pandiyan { 2182121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2183b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2184b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2185121e758eSDhinakaran Pandiyan 2186121e758eSDhinakaran Pandiyan if (trigger_tc) { 2187b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2188b796b971SDhinakaran Pandiyan 2189121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2190121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2191121e758eSDhinakaran Pandiyan 21920398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21930398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 21940398993bSVille Syrjälä dev_priv->hotplug.hpd, 2195da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2196121e758eSDhinakaran Pandiyan } 2197b796b971SDhinakaran Pandiyan 2198b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2199b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2200b796b971SDhinakaran Pandiyan 2201b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2202b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2203b796b971SDhinakaran Pandiyan 22040398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22050398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22060398993bSVille Syrjälä dev_priv->hotplug.hpd, 2207da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2208b796b971SDhinakaran Pandiyan } 2209b796b971SDhinakaran Pandiyan 2210b796b971SDhinakaran Pandiyan if (pin_mask) 2211b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2212b796b971SDhinakaran Pandiyan else 221300376ccfSWambui Karuga drm_err(&dev_priv->drm, 221400376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2215121e758eSDhinakaran Pandiyan } 2216121e758eSDhinakaran Pandiyan 22179d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22189d17210fSLucas De Marchi { 221955523360SLucas De Marchi u32 mask; 22209d17210fSLucas De Marchi 222155523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 222255523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 222355523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2224e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2225e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2226e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2227e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2228e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2229e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2230e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2231e5df52dcSMatt Roper 223255523360SLucas De Marchi 223355523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22349d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22359d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22369d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22379d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22389d17210fSLucas De Marchi 223955523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22409d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22419d17210fSLucas De Marchi 224255523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 224355523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22449d17210fSLucas De Marchi 22459d17210fSLucas De Marchi return mask; 22469d17210fSLucas De Marchi } 22479d17210fSLucas De Marchi 22485270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22495270130dSVille Syrjälä { 225099e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 225199e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 225299e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2253d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2254d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22555270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22565270130dSVille Syrjälä else 22575270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22585270130dSVille Syrjälä } 22595270130dSVille Syrjälä 226046c63d24SJosé Roberto de Souza static void 226146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2262abd58f01SBen Widawsky { 2263e04f7eceSVille Syrjälä bool found = false; 2264e04f7eceSVille Syrjälä 2265e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 226691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2267e04f7eceSVille Syrjälä found = true; 2268e04f7eceSVille Syrjälä } 2269e04f7eceSVille Syrjälä 2270e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22718241cfbeSJosé Roberto de Souza u32 psr_iir; 22728241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22738241cfbeSJosé Roberto de Souza 22748241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22758241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22768241cfbeSJosé Roberto de Souza else 22778241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22788241cfbeSJosé Roberto de Souza 22798241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22808241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22818241cfbeSJosé Roberto de Souza 22828241cfbeSJosé Roberto de Souza if (psr_iir) 22838241cfbeSJosé Roberto de Souza found = true; 228454fd3149SDhinakaran Pandiyan 228554fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2286e04f7eceSVille Syrjälä } 2287e04f7eceSVille Syrjälä 2288e04f7eceSVille Syrjälä if (!found) 228900376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2290abd58f01SBen Widawsky } 229146c63d24SJosé Roberto de Souza 229200acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 229300acb329SVandita Kulkarni u32 te_trigger) 229400acb329SVandita Kulkarni { 229500acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 229600acb329SVandita Kulkarni enum transcoder dsi_trans; 229700acb329SVandita Kulkarni enum port port; 229800acb329SVandita Kulkarni u32 val, tmp; 229900acb329SVandita Kulkarni 230000acb329SVandita Kulkarni /* 230100acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 230200acb329SVandita Kulkarni * this is to check if dual link is enabled 230300acb329SVandita Kulkarni */ 230400acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 230500acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 230600acb329SVandita Kulkarni 230700acb329SVandita Kulkarni /* 230800acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 230900acb329SVandita Kulkarni * transcoder registers 231000acb329SVandita Kulkarni */ 231100acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 231200acb329SVandita Kulkarni PORT_A : PORT_B; 231300acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 231400acb329SVandita Kulkarni 231500acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 231600acb329SVandita Kulkarni val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans)); 231700acb329SVandita Kulkarni val = val & OP_MODE_MASK; 231800acb329SVandita Kulkarni 231900acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 232000acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 232100acb329SVandita Kulkarni return; 232200acb329SVandita Kulkarni } 232300acb329SVandita Kulkarni 232400acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 232500acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 232600acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 232700acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 232800acb329SVandita Kulkarni pipe = PIPE_A; 232900acb329SVandita Kulkarni break; 233000acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 233100acb329SVandita Kulkarni pipe = PIPE_B; 233200acb329SVandita Kulkarni break; 233300acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 233400acb329SVandita Kulkarni pipe = PIPE_C; 233500acb329SVandita Kulkarni break; 233600acb329SVandita Kulkarni default: 233700acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 233800acb329SVandita Kulkarni return; 233900acb329SVandita Kulkarni } 234000acb329SVandita Kulkarni 234100acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 234200acb329SVandita Kulkarni 234300acb329SVandita Kulkarni /* clear TE in dsi IIR */ 234400acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 234500acb329SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 234600acb329SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 234700acb329SVandita Kulkarni } 234800acb329SVandita Kulkarni 234946c63d24SJosé Roberto de Souza static irqreturn_t 235046c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 235146c63d24SJosé Roberto de Souza { 235246c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 235346c63d24SJosé Roberto de Souza u32 iir; 235446c63d24SJosé Roberto de Souza enum pipe pipe; 235546c63d24SJosé Roberto de Souza 235646c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 235746c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 235846c63d24SJosé Roberto de Souza if (iir) { 235946c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 236046c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 236146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 236246c63d24SJosé Roberto de Souza } else { 236300376ccfSWambui Karuga drm_err(&dev_priv->drm, 236400376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2365abd58f01SBen Widawsky } 236646c63d24SJosé Roberto de Souza } 2367abd58f01SBen Widawsky 2368121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2369121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2370121e758eSDhinakaran Pandiyan if (iir) { 2371121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2372121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2373121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2374121e758eSDhinakaran Pandiyan } else { 237500376ccfSWambui Karuga drm_err(&dev_priv->drm, 237600376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2377121e758eSDhinakaran Pandiyan } 2378121e758eSDhinakaran Pandiyan } 2379121e758eSDhinakaran Pandiyan 23806d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2381e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2382e32192e1STvrtko Ursulin if (iir) { 2383d04a492dSShashank Sharma bool found = false; 2384cebd87a0SVille Syrjälä 2385e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23866d766f02SDaniel Vetter ret = IRQ_HANDLED; 238788e04703SJesse Barnes 23889d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 238991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2390d04a492dSShashank Sharma found = true; 2391d04a492dSShashank Sharma } 2392d04a492dSShashank Sharma 2393cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 23949a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 23959a55a620SVille Syrjälä 23969a55a620SVille Syrjälä if (hotplug_trigger) { 23979a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2398d04a492dSShashank Sharma found = true; 2399d04a492dSShashank Sharma } 2400e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 24019a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 24029a55a620SVille Syrjälä 24039a55a620SVille Syrjälä if (hotplug_trigger) { 24049a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2405e32192e1STvrtko Ursulin found = true; 2406e32192e1STvrtko Ursulin } 2407e32192e1STvrtko Ursulin } 2408d04a492dSShashank Sharma 2409cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 241091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24119e63743eSShashank Sharma found = true; 24129e63743eSShashank Sharma } 24139e63743eSShashank Sharma 241400acb329SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 24159a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 24169a55a620SVille Syrjälä 24179a55a620SVille Syrjälä if (te_trigger) { 24189a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 241900acb329SVandita Kulkarni found = true; 242000acb329SVandita Kulkarni } 242100acb329SVandita Kulkarni } 242200acb329SVandita Kulkarni 2423d04a492dSShashank Sharma if (!found) 242400376ccfSWambui Karuga drm_err(&dev_priv->drm, 242500376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 24266d766f02SDaniel Vetter } 242738cc46d7SOscar Mateo else 242800376ccfSWambui Karuga drm_err(&dev_priv->drm, 242900376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 24306d766f02SDaniel Vetter } 24316d766f02SDaniel Vetter 2432055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2433fd3a4024SDaniel Vetter u32 fault_errors; 2434abd58f01SBen Widawsky 2435c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2436c42664ccSDaniel Vetter continue; 2437c42664ccSDaniel Vetter 2438e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2439e32192e1STvrtko Ursulin if (!iir) { 244000376ccfSWambui Karuga drm_err(&dev_priv->drm, 244100376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2442e32192e1STvrtko Ursulin continue; 2443e32192e1STvrtko Ursulin } 2444770de83dSDamien Lespiau 2445e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2446e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2447e32192e1STvrtko Ursulin 2448fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2449aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2450abd58f01SBen Widawsky 24511288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 24521288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 24531288f9b0SKarthik B S 2454e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 245591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24560fbe7870SDaniel Vetter 2457e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2458e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 245938d83c96SDaniel Vetter 24605270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2461770de83dSDamien Lespiau if (fault_errors) 246200376ccfSWambui Karuga drm_err(&dev_priv->drm, 246300376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 246430100f2bSDaniel Vetter pipe_name(pipe), 2465e32192e1STvrtko Ursulin fault_errors); 2466abd58f01SBen Widawsky } 2467abd58f01SBen Widawsky 246891d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2469266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 247092d03a80SDaniel Vetter /* 247192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 247292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 247392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 247492d03a80SDaniel Vetter */ 2475e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2476e32192e1STvrtko Ursulin if (iir) { 2477e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 247892d03a80SDaniel Vetter ret = IRQ_HANDLED; 24796dbf30ceSVille Syrjälä 248058676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 248158676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2482c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 248391d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24846dbf30ceSVille Syrjälä else 248591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24862dfb0b81SJani Nikula } else { 24872dfb0b81SJani Nikula /* 24882dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24892dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24902dfb0b81SJani Nikula */ 249100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 249200376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 24932dfb0b81SJani Nikula } 249492d03a80SDaniel Vetter } 249592d03a80SDaniel Vetter 2496f11a0f46STvrtko Ursulin return ret; 2497f11a0f46STvrtko Ursulin } 2498f11a0f46STvrtko Ursulin 24994376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 25004376b9c9SMika Kuoppala { 25014376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 25024376b9c9SMika Kuoppala 25034376b9c9SMika Kuoppala /* 25044376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 25054376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 25064376b9c9SMika Kuoppala * New indications can and will light up during processing, 25074376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 25084376b9c9SMika Kuoppala */ 25094376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 25104376b9c9SMika Kuoppala } 25114376b9c9SMika Kuoppala 25124376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 25134376b9c9SMika Kuoppala { 25144376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 25154376b9c9SMika Kuoppala } 25164376b9c9SMika Kuoppala 2517f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2518f11a0f46STvrtko Ursulin { 2519b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 252025286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2521f11a0f46STvrtko Ursulin u32 master_ctl; 2522f11a0f46STvrtko Ursulin 2523f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2524f11a0f46STvrtko Ursulin return IRQ_NONE; 2525f11a0f46STvrtko Ursulin 25264376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 25274376b9c9SMika Kuoppala if (!master_ctl) { 25284376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2529f11a0f46STvrtko Ursulin return IRQ_NONE; 25304376b9c9SMika Kuoppala } 2531f11a0f46STvrtko Ursulin 25326cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25336cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2534f0fd96f5SChris Wilson 2535f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2536f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 25379102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 253855ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 25399102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2540f0fd96f5SChris Wilson } 2541f11a0f46STvrtko Ursulin 25424376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2543abd58f01SBen Widawsky 254455ef72f2SChris Wilson return IRQ_HANDLED; 2545abd58f01SBen Widawsky } 2546abd58f01SBen Widawsky 254751951ae7SMika Kuoppala static u32 25489b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2549df0d28c1SDhinakaran Pandiyan { 25509b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 25517a909383SChris Wilson u32 iir; 2552df0d28c1SDhinakaran Pandiyan 2553df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 25547a909383SChris Wilson return 0; 2555df0d28c1SDhinakaran Pandiyan 25567a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 25577a909383SChris Wilson if (likely(iir)) 25587a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 25597a909383SChris Wilson 25607a909383SChris Wilson return iir; 2561df0d28c1SDhinakaran Pandiyan } 2562df0d28c1SDhinakaran Pandiyan 2563df0d28c1SDhinakaran Pandiyan static void 25649b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2565df0d28c1SDhinakaran Pandiyan { 2566df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25679b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2568df0d28c1SDhinakaran Pandiyan } 2569df0d28c1SDhinakaran Pandiyan 257081067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 257181067b71SMika Kuoppala { 257281067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 257381067b71SMika Kuoppala 257481067b71SMika Kuoppala /* 257581067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 257681067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 257781067b71SMika Kuoppala * New indications can and will light up during processing, 257881067b71SMika Kuoppala * and will generate new interrupt after enabling master. 257981067b71SMika Kuoppala */ 258081067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 258181067b71SMika Kuoppala } 258281067b71SMika Kuoppala 258381067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 258481067b71SMika Kuoppala { 258581067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 258681067b71SMika Kuoppala } 258781067b71SMika Kuoppala 2588a3265d85SMatt Roper static void 2589a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2590a3265d85SMatt Roper { 2591a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2592a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2593a3265d85SMatt Roper 2594a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2595a3265d85SMatt Roper /* 2596a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2597a3265d85SMatt Roper * for the display related bits. 2598a3265d85SMatt Roper */ 2599a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2600a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2601a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2602a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2603a3265d85SMatt Roper 2604a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2605a3265d85SMatt Roper } 2606a3265d85SMatt Roper 26077be8782aSLucas De Marchi static __always_inline irqreturn_t 26087be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 26097be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 26107be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 261151951ae7SMika Kuoppala { 261225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 26139b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 261451951ae7SMika Kuoppala u32 master_ctl; 2615df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 261651951ae7SMika Kuoppala 261751951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 261851951ae7SMika Kuoppala return IRQ_NONE; 261951951ae7SMika Kuoppala 26207be8782aSLucas De Marchi master_ctl = intr_disable(regs); 262181067b71SMika Kuoppala if (!master_ctl) { 26227be8782aSLucas De Marchi intr_enable(regs); 262351951ae7SMika Kuoppala return IRQ_NONE; 262481067b71SMika Kuoppala } 262551951ae7SMika Kuoppala 26266cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26279b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 262851951ae7SMika Kuoppala 262951951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2630a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2631a3265d85SMatt Roper gen11_display_irq_handler(i915); 263251951ae7SMika Kuoppala 26339b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2634df0d28c1SDhinakaran Pandiyan 26357be8782aSLucas De Marchi intr_enable(regs); 263651951ae7SMika Kuoppala 26379b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2638df0d28c1SDhinakaran Pandiyan 263951951ae7SMika Kuoppala return IRQ_HANDLED; 264051951ae7SMika Kuoppala } 264151951ae7SMika Kuoppala 26427be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 26437be8782aSLucas De Marchi { 26447be8782aSLucas De Marchi return __gen11_irq_handler(arg, 26457be8782aSLucas De Marchi gen11_master_intr_disable, 26467be8782aSLucas De Marchi gen11_master_intr_enable); 26477be8782aSLucas De Marchi } 26487be8782aSLucas De Marchi 264997b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 265097b492f5SLucas De Marchi { 265197b492f5SLucas De Marchi u32 val; 265297b492f5SLucas De Marchi 265397b492f5SLucas De Marchi /* First disable interrupts */ 265497b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 265597b492f5SLucas De Marchi 265697b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 265797b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 265897b492f5SLucas De Marchi if (unlikely(!val)) 265997b492f5SLucas De Marchi return 0; 266097b492f5SLucas De Marchi 266197b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 266297b492f5SLucas De Marchi 266397b492f5SLucas De Marchi /* 266497b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 266597b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 266697b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 266797b492f5SLucas De Marchi */ 266897b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 266997b492f5SLucas De Marchi if (unlikely(!val)) 267097b492f5SLucas De Marchi return 0; 267197b492f5SLucas De Marchi 267297b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 267397b492f5SLucas De Marchi 267497b492f5SLucas De Marchi return val; 267597b492f5SLucas De Marchi } 267697b492f5SLucas De Marchi 267797b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 267897b492f5SLucas De Marchi { 267997b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 268097b492f5SLucas De Marchi } 268197b492f5SLucas De Marchi 268297b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 268397b492f5SLucas De Marchi { 268497b492f5SLucas De Marchi return __gen11_irq_handler(arg, 268597b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 268697b492f5SLucas De Marchi dg1_master_intr_enable); 268797b492f5SLucas De Marchi } 268897b492f5SLucas De Marchi 268942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 269042f52ef8SKeith Packard * we use as a pipe index 269142f52ef8SKeith Packard */ 269208fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 26930a3e67a4SJesse Barnes { 269408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 269508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2696e9d21d7fSKeith Packard unsigned long irqflags; 269771e0ffa5SJesse Barnes 26981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 269986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 270086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 270186e83e35SChris Wilson 270286e83e35SChris Wilson return 0; 270386e83e35SChris Wilson } 270486e83e35SChris Wilson 27057d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2706d938da6bSVille Syrjälä { 270708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2708d938da6bSVille Syrjälä 27097d423af9SVille Syrjälä /* 27107d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 27117d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 27127d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 27137d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 27147d423af9SVille Syrjälä */ 27157d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 27167d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2717d938da6bSVille Syrjälä 271808fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2719d938da6bSVille Syrjälä } 2720d938da6bSVille Syrjälä 272108fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 272286e83e35SChris Wilson { 272308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 272408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 272586e83e35SChris Wilson unsigned long irqflags; 272686e83e35SChris Wilson 272786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27287c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2729755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27301ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27318692d00eSChris Wilson 27320a3e67a4SJesse Barnes return 0; 27330a3e67a4SJesse Barnes } 27340a3e67a4SJesse Barnes 273508fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2736f796cf8fSJesse Barnes { 273708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 273808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2739f796cf8fSJesse Barnes unsigned long irqflags; 2740a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 274186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2742f796cf8fSJesse Barnes 2743f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2744fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2745b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2746b1f14ad0SJesse Barnes 27472e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 27482e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 27492e8bf223SDhinakaran Pandiyan */ 27502e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 275108fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27522e8bf223SDhinakaran Pandiyan 2753b1f14ad0SJesse Barnes return 0; 2754b1f14ad0SJesse Barnes } 2755b1f14ad0SJesse Barnes 27569c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 27579c9e97c4SVandita Kulkarni bool enable) 27589c9e97c4SVandita Kulkarni { 27599c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 27609c9e97c4SVandita Kulkarni enum port port; 27619c9e97c4SVandita Kulkarni u32 tmp; 27629c9e97c4SVandita Kulkarni 27639c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 27649c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 27659c9e97c4SVandita Kulkarni return false; 27669c9e97c4SVandita Kulkarni 27679c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 27689c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 27699c9e97c4SVandita Kulkarni port = PORT_B; 27709c9e97c4SVandita Kulkarni else 27719c9e97c4SVandita Kulkarni port = PORT_A; 27729c9e97c4SVandita Kulkarni 27739c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_MASK_REG(port)); 27749c9e97c4SVandita Kulkarni if (enable) 27759c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 27769c9e97c4SVandita Kulkarni else 27779c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 27789c9e97c4SVandita Kulkarni 27799c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_MASK_REG(port), tmp); 27809c9e97c4SVandita Kulkarni 27819c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 27829c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 27839c9e97c4SVandita Kulkarni 27849c9e97c4SVandita Kulkarni return true; 27859c9e97c4SVandita Kulkarni } 27869c9e97c4SVandita Kulkarni 278708fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2788abd58f01SBen Widawsky { 278908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 27909c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 27919c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2792abd58f01SBen Widawsky unsigned long irqflags; 2793abd58f01SBen Widawsky 27949c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 27959c9e97c4SVandita Kulkarni return 0; 27969c9e97c4SVandita Kulkarni 2797abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2798013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2799abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2800013d3752SVille Syrjälä 28012e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 28022e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 28032e8bf223SDhinakaran Pandiyan */ 28042e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 280508fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28062e8bf223SDhinakaran Pandiyan 2807abd58f01SBen Widawsky return 0; 2808abd58f01SBen Widawsky } 2809abd58f01SBen Widawsky 28101288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 28111288f9b0SKarthik B S { 28121288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28131288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28141288f9b0SKarthik B S unsigned long irqflags; 28151288f9b0SKarthik B S 28161288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28171288f9b0SKarthik B S 28181288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28191288f9b0SKarthik B S 28201288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28211288f9b0SKarthik B S } 28221288f9b0SKarthik B S 282342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 282442f52ef8SKeith Packard * we use as a pipe index 282542f52ef8SKeith Packard */ 282608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 282786e83e35SChris Wilson { 282808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 282908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 283086e83e35SChris Wilson unsigned long irqflags; 283186e83e35SChris Wilson 283286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 283386e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 283486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 283586e83e35SChris Wilson } 283686e83e35SChris Wilson 28377d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2838d938da6bSVille Syrjälä { 283908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2840d938da6bSVille Syrjälä 284108fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2842d938da6bSVille Syrjälä 28437d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 28447d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2845d938da6bSVille Syrjälä } 2846d938da6bSVille Syrjälä 284708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 28480a3e67a4SJesse Barnes { 284908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 285008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2851e9d21d7fSKeith Packard unsigned long irqflags; 28520a3e67a4SJesse Barnes 28531ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28547c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2855755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28561ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28570a3e67a4SJesse Barnes } 28580a3e67a4SJesse Barnes 285908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2860f796cf8fSJesse Barnes { 286108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 286208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2863f796cf8fSJesse Barnes unsigned long irqflags; 2864a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 286586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2866f796cf8fSJesse Barnes 2867f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2868fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2869b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2870b1f14ad0SJesse Barnes } 2871b1f14ad0SJesse Barnes 287208fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2873abd58f01SBen Widawsky { 287408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28759c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28769c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2877abd58f01SBen Widawsky unsigned long irqflags; 2878abd58f01SBen Widawsky 28799c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 28809c9e97c4SVandita Kulkarni return; 28819c9e97c4SVandita Kulkarni 2882abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2883013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2884abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2885abd58f01SBen Widawsky } 2886abd58f01SBen Widawsky 28871288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 28881288f9b0SKarthik B S { 28891288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28901288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28911288f9b0SKarthik B S unsigned long irqflags; 28921288f9b0SKarthik B S 28931288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28941288f9b0SKarthik B S 28951288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28961288f9b0SKarthik B S 28971288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28981288f9b0SKarthik B S } 28991288f9b0SKarthik B S 2900b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 290191738a95SPaulo Zanoni { 2902b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2903b16b2a2fSPaulo Zanoni 29046e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 290591738a95SPaulo Zanoni return; 290691738a95SPaulo Zanoni 2907b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2908105b122eSPaulo Zanoni 29096e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2910105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2911622364b6SPaulo Zanoni } 2912105b122eSPaulo Zanoni 291370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 291470591a41SVille Syrjälä { 2915b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2916b16b2a2fSPaulo Zanoni 291771b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2918f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 291971b8b41dSVille Syrjälä else 2920f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 292171b8b41dSVille Syrjälä 2922ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2923f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 292470591a41SVille Syrjälä 292544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 292670591a41SVille Syrjälä 2927b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 29288bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 292970591a41SVille Syrjälä } 293070591a41SVille Syrjälä 29318bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29328bb61306SVille Syrjälä { 2933b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2934b16b2a2fSPaulo Zanoni 29358bb61306SVille Syrjälä u32 pipestat_mask; 29369ab981f2SVille Syrjälä u32 enable_mask; 29378bb61306SVille Syrjälä enum pipe pipe; 29388bb61306SVille Syrjälä 2939842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 29408bb61306SVille Syrjälä 29418bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29428bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29438bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29448bb61306SVille Syrjälä 29459ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29468bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2947ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2948ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2949ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2950ebf5f921SVille Syrjälä 29518bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2952ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2953ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 29546b7eafc1SVille Syrjälä 295548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 29566b7eafc1SVille Syrjälä 29579ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29588bb61306SVille Syrjälä 2959b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 29608bb61306SVille Syrjälä } 29618bb61306SVille Syrjälä 29628bb61306SVille Syrjälä /* drm_dma.h hooks 29638bb61306SVille Syrjälä */ 29649eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 29658bb61306SVille Syrjälä { 2966b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29678bb61306SVille Syrjälä 2968b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2969e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 2970e44adb5dSChris Wilson 2971cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2972f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 29738bb61306SVille Syrjälä 2974fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2975f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2976f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2977fc340442SDaniel Vetter } 2978fc340442SDaniel Vetter 2979cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29808bb61306SVille Syrjälä 2981b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29828bb61306SVille Syrjälä } 29838bb61306SVille Syrjälä 2984b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 29857e231dbeSJesse Barnes { 298634c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 298734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 298834c7b8a7SVille Syrjälä 2989cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29907e231dbeSJesse Barnes 2991ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29929918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 299370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2994ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 29957e231dbeSJesse Barnes } 29967e231dbeSJesse Barnes 2997b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2998abd58f01SBen Widawsky { 2999b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3000d048a268SVille Syrjälä enum pipe pipe; 3001abd58f01SBen Widawsky 300225286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3003abd58f01SBen Widawsky 3004cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 3005abd58f01SBen Widawsky 3006f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3007f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3008e04f7eceSVille Syrjälä 3009055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3010f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3011813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3012b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3013abd58f01SBen Widawsky 3014b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3015b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3016b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3017abd58f01SBen Widawsky 30186e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3019b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3020abd58f01SBen Widawsky } 3021abd58f01SBen Widawsky 3022a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 302351951ae7SMika Kuoppala { 3024b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3025d048a268SVille Syrjälä enum pipe pipe; 3026562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3027562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 302851951ae7SMika Kuoppala 3029f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 303051951ae7SMika Kuoppala 30318241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 30328241cfbeSJosé Roberto de Souza enum transcoder trans; 30338241cfbeSJosé Roberto de Souza 3034562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 30358241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 30368241cfbeSJosé Roberto de Souza 30378241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 30388241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 30398241cfbeSJosé Roberto de Souza continue; 30408241cfbeSJosé Roberto de Souza 30418241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 30428241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 30438241cfbeSJosé Roberto de Souza } 30448241cfbeSJosé Roberto de Souza } else { 3045f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3046f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 30478241cfbeSJosé Roberto de Souza } 304862819dfdSJosé Roberto de Souza 304951951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 305051951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 305151951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3052b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 305351951ae7SMika Kuoppala 3054b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3055b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3056b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 305731604222SAnusha Srivatsa 305829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3059b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 30609b2383a7SMatt Roper 30611e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 30621e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 30639b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30649b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 30659b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30669b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 30679b2383a7SMatt Roper } 306851951ae7SMika Kuoppala } 306951951ae7SMika Kuoppala 3070a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3071a3265d85SMatt Roper { 3072a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3073a3265d85SMatt Roper 307497b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 307597b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 307697b492f5SLucas De Marchi else 3077a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3078a3265d85SMatt Roper 3079a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3080a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3081a3265d85SMatt Roper 3082a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3083a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3084a3265d85SMatt Roper } 3085a3265d85SMatt Roper 30864c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3087001bd2cbSImre Deak u8 pipe_mask) 3088d49bdb0eSPaulo Zanoni { 3089b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3090b16b2a2fSPaulo Zanoni 3091a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30926831f3e3SVille Syrjälä enum pipe pipe; 3093d49bdb0eSPaulo Zanoni 30941288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 30951288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 30961288f9b0SKarthik B S 309713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30989dfe2e3aSImre Deak 30999dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31009dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31019dfe2e3aSImre Deak return; 31029dfe2e3aSImre Deak } 31039dfe2e3aSImre Deak 31046831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3105b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 31066831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31076831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31089dfe2e3aSImre Deak 310913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3110d49bdb0eSPaulo Zanoni } 3111d49bdb0eSPaulo Zanoni 3112aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3113001bd2cbSImre Deak u8 pipe_mask) 3114aae8ba84SVille Syrjälä { 3115b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31166831f3e3SVille Syrjälä enum pipe pipe; 31176831f3e3SVille Syrjälä 3118aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31199dfe2e3aSImre Deak 31209dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31219dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31229dfe2e3aSImre Deak return; 31239dfe2e3aSImre Deak } 31249dfe2e3aSImre Deak 31256831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3126b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 31279dfe2e3aSImre Deak 3128aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3129aae8ba84SVille Syrjälä 3130aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3131315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3132aae8ba84SVille Syrjälä } 3133aae8ba84SVille Syrjälä 3134b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 313543f328d7SVille Syrjälä { 3136b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 313743f328d7SVille Syrjälä 313843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 313943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 314043f328d7SVille Syrjälä 3141cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 314243f328d7SVille Syrjälä 3143b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 314443f328d7SVille Syrjälä 3145ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31469918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 314770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3148ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 314943f328d7SVille Syrjälä } 315043f328d7SVille Syrjälä 31512ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 31522ea63927SVille Syrjälä enum hpd_pin pin) 31532ea63927SVille Syrjälä { 31542ea63927SVille Syrjälä switch (pin) { 31552ea63927SVille Syrjälä case HPD_PORT_A: 31562ea63927SVille Syrjälä /* 31572ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 31582ea63927SVille Syrjälä * HPD must be enabled in both north and south. 31592ea63927SVille Syrjälä */ 31602ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 31612ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 31622ea63927SVille Syrjälä case HPD_PORT_B: 31632ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 31642ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 31652ea63927SVille Syrjälä case HPD_PORT_C: 31662ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 31672ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 31682ea63927SVille Syrjälä case HPD_PORT_D: 31692ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 31702ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 31712ea63927SVille Syrjälä default: 31722ea63927SVille Syrjälä return 0; 31732ea63927SVille Syrjälä } 31742ea63927SVille Syrjälä } 31752ea63927SVille Syrjälä 31761a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31771a56b1a2SImre Deak { 31781a56b1a2SImre Deak u32 hotplug; 31791a56b1a2SImre Deak 31801a56b1a2SImre Deak /* 31811a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31821a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31831a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31841a56b1a2SImre Deak */ 31851a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31862ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 31872ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 31882ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 31892ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 31902ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 31911a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31921a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31932ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 31941a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31951a56b1a2SImre Deak } 31961a56b1a2SImre Deak 319791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 319882a28bcfSDaniel Vetter { 31991a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 320082a28bcfSDaniel Vetter 32010398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32026d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 320382a28bcfSDaniel Vetter 3204fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 320582a28bcfSDaniel Vetter 32061a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32076dbf30ceSVille Syrjälä } 320826951cafSXiong Zhang 32092ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 32102ea63927SVille Syrjälä enum hpd_pin pin) 32112ea63927SVille Syrjälä { 32122ea63927SVille Syrjälä switch (pin) { 32132ea63927SVille Syrjälä case HPD_PORT_A: 32142ea63927SVille Syrjälä case HPD_PORT_B: 32152ea63927SVille Syrjälä case HPD_PORT_C: 32162ea63927SVille Syrjälä case HPD_PORT_D: 32172ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 32182ea63927SVille Syrjälä default: 32192ea63927SVille Syrjälä return 0; 32202ea63927SVille Syrjälä } 32212ea63927SVille Syrjälä } 32222ea63927SVille Syrjälä 32232ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 32242ea63927SVille Syrjälä enum hpd_pin pin) 32252ea63927SVille Syrjälä { 32262ea63927SVille Syrjälä switch (pin) { 32272ea63927SVille Syrjälä case HPD_PORT_TC1: 32282ea63927SVille Syrjälä case HPD_PORT_TC2: 32292ea63927SVille Syrjälä case HPD_PORT_TC3: 32302ea63927SVille Syrjälä case HPD_PORT_TC4: 32312ea63927SVille Syrjälä case HPD_PORT_TC5: 32322ea63927SVille Syrjälä case HPD_PORT_TC6: 32332ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 32342ea63927SVille Syrjälä default: 32352ea63927SVille Syrjälä return 0; 32362ea63927SVille Syrjälä } 32372ea63927SVille Syrjälä } 32382ea63927SVille Syrjälä 32392ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 324031604222SAnusha Srivatsa { 324131604222SAnusha Srivatsa u32 hotplug; 324231604222SAnusha Srivatsa 324331604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 32442ea63927SVille Syrjälä hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 32452ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 32462ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 32472ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 32482ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 324931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 325031604222SAnusha Srivatsa } 3251815f4ef2SVille Syrjälä 32522ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3253815f4ef2SVille Syrjälä { 3254815f4ef2SVille Syrjälä u32 hotplug; 3255815f4ef2SVille Syrjälä 3256815f4ef2SVille Syrjälä hotplug = I915_READ(SHOTPLUG_CTL_TC); 32572ea63927SVille Syrjälä hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 32582ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 32592ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 32602ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 32612ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 32622ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 32632ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 3264815f4ef2SVille Syrjälä I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 32658ef7e340SMatt Roper } 326631604222SAnusha Srivatsa 32672ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 326831604222SAnusha Srivatsa { 326931604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 327031604222SAnusha Srivatsa 32710398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32726d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 327331604222SAnusha Srivatsa 3274f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3275f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3276f49108d0SMatt Roper 327731604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 327831604222SAnusha Srivatsa 32792ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 32802ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 328152dfdba0SLucas De Marchi } 328252dfdba0SLucas De Marchi 32832ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 32842ea63927SVille Syrjälä enum hpd_pin pin) 32858ef7e340SMatt Roper { 32862ea63927SVille Syrjälä switch (pin) { 32872ea63927SVille Syrjälä case HPD_PORT_TC1: 32882ea63927SVille Syrjälä case HPD_PORT_TC2: 32892ea63927SVille Syrjälä case HPD_PORT_TC3: 32902ea63927SVille Syrjälä case HPD_PORT_TC4: 32912ea63927SVille Syrjälä case HPD_PORT_TC5: 32922ea63927SVille Syrjälä case HPD_PORT_TC6: 32932ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 32942ea63927SVille Syrjälä default: 32952ea63927SVille Syrjälä return 0; 329631604222SAnusha Srivatsa } 3297943682e3SMatt Roper } 3298943682e3SMatt Roper 3299229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3300229f31e2SLucas De Marchi { 3301b18c1eb9SClinton A Taylor u32 val; 3302b18c1eb9SClinton A Taylor 3303b18c1eb9SClinton A Taylor val = I915_READ(SOUTH_CHICKEN1); 3304b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3305b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3306b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3307b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 3308b18c1eb9SClinton A Taylor I915_WRITE(SOUTH_CHICKEN1, val); 3309b18c1eb9SClinton A Taylor 33102ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3311229f31e2SLucas De Marchi } 3312229f31e2SLucas De Marchi 331352c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3314121e758eSDhinakaran Pandiyan { 3315121e758eSDhinakaran Pandiyan u32 hotplug; 3316121e758eSDhinakaran Pandiyan 3317121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 33182ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33195b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33205b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33215b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33225b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33232ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33242ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 3325121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 332652c7f5f1SVille Syrjälä } 332752c7f5f1SVille Syrjälä 332852c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 332952c7f5f1SVille Syrjälä { 333052c7f5f1SVille Syrjälä u32 hotplug; 3331b796b971SDhinakaran Pandiyan 3332b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 33332ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33345b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33355b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33365b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33375b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33382ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33392ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 3340b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3341121e758eSDhinakaran Pandiyan } 3342121e758eSDhinakaran Pandiyan 3343121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3344121e758eSDhinakaran Pandiyan { 3345121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3346121e758eSDhinakaran Pandiyan u32 val; 3347121e758eSDhinakaran Pandiyan 33480398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33496d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3350121e758eSDhinakaran Pandiyan 3351121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3352121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3353587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3354121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3355121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3356121e758eSDhinakaran Pandiyan 335752c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 335852c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 335931604222SAnusha Srivatsa 33602ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 33612ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 33622ea63927SVille Syrjälä } 33632ea63927SVille Syrjälä 33642ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 33652ea63927SVille Syrjälä enum hpd_pin pin) 33662ea63927SVille Syrjälä { 33672ea63927SVille Syrjälä switch (pin) { 33682ea63927SVille Syrjälä case HPD_PORT_A: 33692ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 33702ea63927SVille Syrjälä case HPD_PORT_B: 33712ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 33722ea63927SVille Syrjälä case HPD_PORT_C: 33732ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 33742ea63927SVille Syrjälä case HPD_PORT_D: 33752ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 33762ea63927SVille Syrjälä default: 33772ea63927SVille Syrjälä return 0; 33782ea63927SVille Syrjälä } 33792ea63927SVille Syrjälä } 33802ea63927SVille Syrjälä 33812ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 33822ea63927SVille Syrjälä enum hpd_pin pin) 33832ea63927SVille Syrjälä { 33842ea63927SVille Syrjälä switch (pin) { 33852ea63927SVille Syrjälä case HPD_PORT_E: 33862ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 33872ea63927SVille Syrjälä default: 33882ea63927SVille Syrjälä return 0; 33892ea63927SVille Syrjälä } 3390121e758eSDhinakaran Pandiyan } 3391121e758eSDhinakaran Pandiyan 33922a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33932a57d9ccSImre Deak { 33943b92e263SRodrigo Vivi u32 val, hotplug; 33953b92e263SRodrigo Vivi 33963b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 33973b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 33983b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 33993b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 34003b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 34013b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 34023b92e263SRodrigo Vivi } 34032a57d9ccSImre Deak 34042a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 34052a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 34062ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 34072a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 34082a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 34092ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE); 34102ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 34112a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34122a57d9ccSImre Deak 34132a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 34142ea63927SVille Syrjälä hotplug &= ~PORTE_HOTPLUG_ENABLE; 34152ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 34162a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 34172a57d9ccSImre Deak } 34182a57d9ccSImre Deak 341991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34206dbf30ceSVille Syrjälä { 34212a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34226dbf30ceSVille Syrjälä 3423f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3424f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3425f49108d0SMatt Roper 34260398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34276d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34286dbf30ceSVille Syrjälä 34296dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34306dbf30ceSVille Syrjälä 34312a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 343226951cafSXiong Zhang } 34337fe0b973SKeith Packard 34342ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 34352ea63927SVille Syrjälä enum hpd_pin pin) 34362ea63927SVille Syrjälä { 34372ea63927SVille Syrjälä switch (pin) { 34382ea63927SVille Syrjälä case HPD_PORT_A: 34392ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 34402ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 34412ea63927SVille Syrjälä default: 34422ea63927SVille Syrjälä return 0; 34432ea63927SVille Syrjälä } 34442ea63927SVille Syrjälä } 34452ea63927SVille Syrjälä 34461a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 34471a56b1a2SImre Deak { 34481a56b1a2SImre Deak u32 hotplug; 34491a56b1a2SImre Deak 34501a56b1a2SImre Deak /* 34511a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 34521a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 34531a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 34541a56b1a2SImre Deak */ 34551a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 34562ea63927SVille Syrjälä hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 34572ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_MASK); 34582ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 34591a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 34601a56b1a2SImre Deak } 34611a56b1a2SImre Deak 346291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3463e4ce95aaSVille Syrjälä { 34641a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3465e4ce95aaSVille Syrjälä 34660398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34676d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 34683a3b3c7dSVille Syrjälä 34696d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 34703a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34716d3144ebSVille Syrjälä else 34723a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3473e4ce95aaSVille Syrjälä 34741a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3475e4ce95aaSVille Syrjälä 347691d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3477e4ce95aaSVille Syrjälä } 3478e4ce95aaSVille Syrjälä 34792ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 34802ea63927SVille Syrjälä enum hpd_pin pin) 34812ea63927SVille Syrjälä { 34822ea63927SVille Syrjälä u32 hotplug; 34832ea63927SVille Syrjälä 34842ea63927SVille Syrjälä switch (pin) { 34852ea63927SVille Syrjälä case HPD_PORT_A: 34862ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 34872ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 34882ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 34892ea63927SVille Syrjälä return hotplug; 34902ea63927SVille Syrjälä case HPD_PORT_B: 34912ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 34922ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 34932ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 34942ea63927SVille Syrjälä return hotplug; 34952ea63927SVille Syrjälä case HPD_PORT_C: 34962ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 34972ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 34982ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 34992ea63927SVille Syrjälä return hotplug; 35002ea63927SVille Syrjälä default: 35012ea63927SVille Syrjälä return 0; 35022ea63927SVille Syrjälä } 35032ea63927SVille Syrjälä } 35042ea63927SVille Syrjälä 35052ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3506e0a20ad7SShashank Sharma { 35072a57d9ccSImre Deak u32 hotplug; 3508e0a20ad7SShashank Sharma 3509a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35102ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 35112a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35122ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 35132ea63927SVille Syrjälä BXT_DDIA_HPD_INVERT | 35142ea63927SVille Syrjälä BXT_DDIB_HPD_INVERT | 35152ea63927SVille Syrjälä BXT_DDIC_HPD_INVERT); 35162ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 3517a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3518e0a20ad7SShashank Sharma } 3519e0a20ad7SShashank Sharma 35202a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35212a57d9ccSImre Deak { 35222a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35232a57d9ccSImre Deak 35240398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 35256d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 35262a57d9ccSImre Deak 35272a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35282a57d9ccSImre Deak 35292ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 35302a57d9ccSImre Deak } 35312a57d9ccSImre Deak 3532a0a6d8cbSVille Syrjälä /* 3533a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3534a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3535a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3536a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3537a0a6d8cbSVille Syrjälä * 3538a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3539a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3540a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3541a0a6d8cbSVille Syrjälä * interrupts could still race. 3542a0a6d8cbSVille Syrjälä */ 3543b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3544d46da437SPaulo Zanoni { 3545a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 354682a28bcfSDaniel Vetter u32 mask; 3547d46da437SPaulo Zanoni 35486e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3549692a04cfSDaniel Vetter return; 3550692a04cfSDaniel Vetter 35516e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 35525c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 35534ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 35545c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35554ebc6509SDhinakaran Pandiyan else 35564ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 35578664281bSPaulo Zanoni 3558a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3559d46da437SPaulo Zanoni } 3560d46da437SPaulo Zanoni 35619eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3562036a4a7dSZhenyu Wang { 3563b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35648e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 35658e76f8dcSPaulo Zanoni 3566b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 35678e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3568842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 35698e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 357023bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 357123bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 35728e76f8dcSPaulo Zanoni } else { 35738e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3574842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3575842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3576c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3577e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3578e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 35798e76f8dcSPaulo Zanoni } 3580036a4a7dSZhenyu Wang 3581fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3582b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3583fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3584fc340442SDaniel Vetter } 3585fc340442SDaniel Vetter 3586c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3587c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3588c6073d4cSVille Syrjälä 35891ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3590036a4a7dSZhenyu Wang 3591a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3592622364b6SPaulo Zanoni 3593a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3594a9922912SVille Syrjälä 3595b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3596b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3597036a4a7dSZhenyu Wang } 3598036a4a7dSZhenyu Wang 3599f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3600f8b79e58SImre Deak { 360167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3602f8b79e58SImre Deak 3603f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3604f8b79e58SImre Deak return; 3605f8b79e58SImre Deak 3606f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3607f8b79e58SImre Deak 3608d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3609d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3610ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3611f8b79e58SImre Deak } 3612d6c69803SVille Syrjälä } 3613f8b79e58SImre Deak 3614f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3615f8b79e58SImre Deak { 361667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3617f8b79e58SImre Deak 3618f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3619f8b79e58SImre Deak return; 3620f8b79e58SImre Deak 3621f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3622f8b79e58SImre Deak 3623950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3624ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3625f8b79e58SImre Deak } 3626f8b79e58SImre Deak 36270e6c9a9eSVille Syrjälä 3628b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 36290e6c9a9eSVille Syrjälä { 3630cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 36317e231dbeSJesse Barnes 3632ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36339918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3634ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3635ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3636ad22d106SVille Syrjälä 36377e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 363834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 363920afbda2SDaniel Vetter } 364020afbda2SDaniel Vetter 3641abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3642abd58f01SBen Widawsky { 3643b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3644b16b2a2fSPaulo Zanoni 3645869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3646869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3647a9c287c9SJani Nikula u32 de_pipe_enables; 3648054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 36493a3b3c7dSVille Syrjälä u32 de_port_enables; 3650df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3651562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3652562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 36533a3b3c7dSVille Syrjälä enum pipe pipe; 3654770de83dSDamien Lespiau 3655df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3656df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3657df0d28c1SDhinakaran Pandiyan 3658cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 36593a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3660a324fcacSRodrigo Vivi 36619c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 36629c9e97c4SVandita Kulkarni enum port port; 36639c9e97c4SVandita Kulkarni 36649c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 36659c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 36669c9e97c4SVandita Kulkarni } 36679c9e97c4SVandita Kulkarni 3668770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3669770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3670770de83dSDamien Lespiau 36711288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 36721288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 36731288f9b0SKarthik B S 36743a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3675cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3676a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3677a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3678e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 36793a3b3c7dSVille Syrjälä 36808241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 36818241cfbeSJosé Roberto de Souza enum transcoder trans; 36828241cfbeSJosé Roberto de Souza 3683562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 36848241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 36858241cfbeSJosé Roberto de Souza 36868241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 36878241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 36888241cfbeSJosé Roberto de Souza continue; 36898241cfbeSJosé Roberto de Souza 36908241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 36918241cfbeSJosé Roberto de Souza } 36928241cfbeSJosé Roberto de Souza } else { 3693b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 36948241cfbeSJosé Roberto de Souza } 3695e04f7eceSVille Syrjälä 36960a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 36970a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3698abd58f01SBen Widawsky 3699f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3700813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3701b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3702813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 370335079899SPaulo Zanoni de_pipe_enables); 37040a195c02SMika Kahola } 3705abd58f01SBen Widawsky 3706b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3707b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 37082a57d9ccSImre Deak 3709121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3710121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3711b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3712b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3713121e758eSDhinakaran Pandiyan 3714b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3715b16b2a2fSPaulo Zanoni de_hpd_enables); 3716abd58f01SBen Widawsky } 3717121e758eSDhinakaran Pandiyan } 3718abd58f01SBen Widawsky 3719b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3720abd58f01SBen Widawsky { 37216e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3722a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3723622364b6SPaulo Zanoni 3724cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3725abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3726abd58f01SBen Widawsky 372725286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3728abd58f01SBen Widawsky } 3729abd58f01SBen Widawsky 3730b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 373131604222SAnusha Srivatsa { 37329696f041SVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 373331604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 373431604222SAnusha Srivatsa 37359696f041SVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 373631604222SAnusha Srivatsa } 373731604222SAnusha Srivatsa 3738b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 373951951ae7SMika Kuoppala { 3740b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3741df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 374251951ae7SMika Kuoppala 374329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3744b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 374531604222SAnusha Srivatsa 37469b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 374751951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 374851951ae7SMika Kuoppala 3749b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3750df0d28c1SDhinakaran Pandiyan 375151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 375251951ae7SMika Kuoppala 375397b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 375497b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 375597b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 375697b492f5SLucas De Marchi } else { 37579b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3758c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 375951951ae7SMika Kuoppala } 376097b492f5SLucas De Marchi } 376151951ae7SMika Kuoppala 3762b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 376343f328d7SVille Syrjälä { 3764cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 376543f328d7SVille Syrjälä 3766ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37679918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3768ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3769ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3770ad22d106SVille Syrjälä 3771e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 377243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 377343f328d7SVille Syrjälä } 377443f328d7SVille Syrjälä 3775b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3776c2798b19SChris Wilson { 3777b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3778c2798b19SChris Wilson 377944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 378044d9241eSVille Syrjälä 3781b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3782e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3783c2798b19SChris Wilson } 3784c2798b19SChris Wilson 3785b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3786c2798b19SChris Wilson { 3787b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3788e9e9848aSVille Syrjälä u16 enable_mask; 3789c2798b19SChris Wilson 37904f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 37914f5fd91fSTvrtko Ursulin EMR, 37924f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3793045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3794c2798b19SChris Wilson 3795c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3796c2798b19SChris Wilson dev_priv->irq_mask = 3797c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 379816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3800c2798b19SChris Wilson 3801e9e9848aSVille Syrjälä enable_mask = 3802c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3803c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 380416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3805e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3806e9e9848aSVille Syrjälä 3807b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3808c2798b19SChris Wilson 3809379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3810379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3811d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3812755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3813755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3814d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3815c2798b19SChris Wilson } 3816c2798b19SChris Wilson 38174f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 381878c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 381978c357ddSVille Syrjälä { 38204f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 382178c357ddSVille Syrjälä u16 emr; 382278c357ddSVille Syrjälä 38234f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 382478c357ddSVille Syrjälä 382578c357ddSVille Syrjälä if (*eir) 38264f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 382778c357ddSVille Syrjälä 38284f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 382978c357ddSVille Syrjälä if (*eir_stuck == 0) 383078c357ddSVille Syrjälä return; 383178c357ddSVille Syrjälä 383278c357ddSVille Syrjälä /* 383378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 383478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 383578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 383678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 383778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 383878c357ddSVille Syrjälä * cleared except by handling the underlying error 383978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 384078c357ddSVille Syrjälä * remains set. 384178c357ddSVille Syrjälä */ 38424f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 38434f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 38444f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 384578c357ddSVille Syrjälä } 384678c357ddSVille Syrjälä 384778c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 384878c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 384978c357ddSVille Syrjälä { 385078c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 385178c357ddSVille Syrjälä 385278c357ddSVille Syrjälä if (eir_stuck) 385300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 385400376ccfSWambui Karuga eir_stuck); 385578c357ddSVille Syrjälä } 385678c357ddSVille Syrjälä 385778c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 385878c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 385978c357ddSVille Syrjälä { 386078c357ddSVille Syrjälä u32 emr; 386178c357ddSVille Syrjälä 386278c357ddSVille Syrjälä *eir = I915_READ(EIR); 386378c357ddSVille Syrjälä 386478c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 386578c357ddSVille Syrjälä 386678c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 386778c357ddSVille Syrjälä if (*eir_stuck == 0) 386878c357ddSVille Syrjälä return; 386978c357ddSVille Syrjälä 387078c357ddSVille Syrjälä /* 387178c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 387278c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 387378c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 387478c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 387578c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 387678c357ddSVille Syrjälä * cleared except by handling the underlying error 387778c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 387878c357ddSVille Syrjälä * remains set. 387978c357ddSVille Syrjälä */ 388078c357ddSVille Syrjälä emr = I915_READ(EMR); 388178c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 388278c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 388378c357ddSVille Syrjälä } 388478c357ddSVille Syrjälä 388578c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 388678c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 388778c357ddSVille Syrjälä { 388878c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 388978c357ddSVille Syrjälä 389078c357ddSVille Syrjälä if (eir_stuck) 389100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 389200376ccfSWambui Karuga eir_stuck); 389378c357ddSVille Syrjälä } 389478c357ddSVille Syrjälä 3895ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3896c2798b19SChris Wilson { 3897b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3898af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3899c2798b19SChris Wilson 39002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39012dd2a883SImre Deak return IRQ_NONE; 39022dd2a883SImre Deak 39031f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39049102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39051f814dacSImre Deak 3906af722d28SVille Syrjälä do { 3907af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 390878c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3909af722d28SVille Syrjälä u16 iir; 3910af722d28SVille Syrjälä 39114f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3912c2798b19SChris Wilson if (iir == 0) 3913af722d28SVille Syrjälä break; 3914c2798b19SChris Wilson 3915af722d28SVille Syrjälä ret = IRQ_HANDLED; 3916c2798b19SChris Wilson 3917eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3918eb64343cSVille Syrjälä * signalled in iir */ 3919eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3920c2798b19SChris Wilson 392178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 392278c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 392378c357ddSVille Syrjälä 39244f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3925c2798b19SChris Wilson 3926c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 392773c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3928c2798b19SChris Wilson 392978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 393078c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3931af722d28SVille Syrjälä 3932eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3933af722d28SVille Syrjälä } while (0); 3934c2798b19SChris Wilson 39359102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39361f814dacSImre Deak 39371f814dacSImre Deak return ret; 3938c2798b19SChris Wilson } 3939c2798b19SChris Wilson 3940b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3941a266c7d5SChris Wilson { 3942b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3943a266c7d5SChris Wilson 394456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 39450706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3946a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3947a266c7d5SChris Wilson } 3948a266c7d5SChris Wilson 394944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 395044d9241eSVille Syrjälä 3951b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3952e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3953a266c7d5SChris Wilson } 3954a266c7d5SChris Wilson 3955b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3956a266c7d5SChris Wilson { 3957b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 395838bde180SChris Wilson u32 enable_mask; 3959a266c7d5SChris Wilson 3960045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3961045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 396238bde180SChris Wilson 396338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 396438bde180SChris Wilson dev_priv->irq_mask = 396538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 396638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 396716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 396816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 396938bde180SChris Wilson 397038bde180SChris Wilson enable_mask = 397138bde180SChris Wilson I915_ASLE_INTERRUPT | 397238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 397338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 397416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 397538bde180SChris Wilson I915_USER_INTERRUPT; 397638bde180SChris Wilson 397756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3978a266c7d5SChris Wilson /* Enable in IER... */ 3979a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3980a266c7d5SChris Wilson /* and unmask in IMR */ 3981a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3982a266c7d5SChris Wilson } 3983a266c7d5SChris Wilson 3984b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3985a266c7d5SChris Wilson 3986379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3987379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3988d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3989755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3990755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3991d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3992379ef82dSDaniel Vetter 3993c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 399420afbda2SDaniel Vetter } 399520afbda2SDaniel Vetter 3996ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3997a266c7d5SChris Wilson { 3998b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3999af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4000a266c7d5SChris Wilson 40012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40022dd2a883SImre Deak return IRQ_NONE; 40032dd2a883SImre Deak 40041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40059102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40061f814dacSImre Deak 400738bde180SChris Wilson do { 4008eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 400978c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4010af722d28SVille Syrjälä u32 hotplug_status = 0; 4011af722d28SVille Syrjälä u32 iir; 4012a266c7d5SChris Wilson 40139d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4014af722d28SVille Syrjälä if (iir == 0) 4015af722d28SVille Syrjälä break; 4016af722d28SVille Syrjälä 4017af722d28SVille Syrjälä ret = IRQ_HANDLED; 4018af722d28SVille Syrjälä 4019af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4020af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4021af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4022a266c7d5SChris Wilson 4023eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4024eb64343cSVille Syrjälä * signalled in iir */ 4025eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4026a266c7d5SChris Wilson 402778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 402878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 402978c357ddSVille Syrjälä 40309d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4031a266c7d5SChris Wilson 4032a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 403373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4034a266c7d5SChris Wilson 403578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 403678c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4037a266c7d5SChris Wilson 4038af722d28SVille Syrjälä if (hotplug_status) 4039af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4040af722d28SVille Syrjälä 4041af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4042af722d28SVille Syrjälä } while (0); 4043a266c7d5SChris Wilson 40449102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40451f814dacSImre Deak 4046a266c7d5SChris Wilson return ret; 4047a266c7d5SChris Wilson } 4048a266c7d5SChris Wilson 4049b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4050a266c7d5SChris Wilson { 4051b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4052a266c7d5SChris Wilson 40530706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4054a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4055a266c7d5SChris Wilson 405644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 405744d9241eSVille Syrjälä 4058b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4059e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4060a266c7d5SChris Wilson } 4061a266c7d5SChris Wilson 4062b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4063a266c7d5SChris Wilson { 4064b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4065bbba0a97SChris Wilson u32 enable_mask; 4066a266c7d5SChris Wilson u32 error_mask; 4067a266c7d5SChris Wilson 4068045cebd2SVille Syrjälä /* 4069045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4070045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4071045cebd2SVille Syrjälä */ 4072045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4073045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4074045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4075045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4076045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4077045cebd2SVille Syrjälä } else { 4078045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4079045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4080045cebd2SVille Syrjälä } 4081045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4082045cebd2SVille Syrjälä 4083a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4084c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4085c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4086adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4087bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4088bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 408978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4090bbba0a97SChris Wilson 4091c30bb1fdSVille Syrjälä enable_mask = 4092c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4093c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4094c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4095c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 409678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4097c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4098bbba0a97SChris Wilson 409991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4100bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4101a266c7d5SChris Wilson 4102b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4103c30bb1fdSVille Syrjälä 4104b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4105b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4106d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4107755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4108755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4109755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4110d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4111a266c7d5SChris Wilson 411291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 411320afbda2SDaniel Vetter } 411420afbda2SDaniel Vetter 411591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 411620afbda2SDaniel Vetter { 411720afbda2SDaniel Vetter u32 hotplug_en; 411820afbda2SDaniel Vetter 411967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4120b5ea2d56SDaniel Vetter 4121adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4122e5868a31SEgbert Eich /* enable bits are the same for all generations */ 412391d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4124a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4125a266c7d5SChris Wilson to generate a spurious hotplug event about three 4126a266c7d5SChris Wilson seconds later. So just do it once. 4127a266c7d5SChris Wilson */ 412891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4129a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4130a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4131a266c7d5SChris Wilson 4132a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 41330706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4134f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4135f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4136f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 41370706f17cSEgbert Eich hotplug_en); 4138a266c7d5SChris Wilson } 4139a266c7d5SChris Wilson 4140ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4141a266c7d5SChris Wilson { 4142b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4143af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4144a266c7d5SChris Wilson 41452dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41462dd2a883SImre Deak return IRQ_NONE; 41472dd2a883SImre Deak 41481f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41499102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41501f814dacSImre Deak 4151af722d28SVille Syrjälä do { 4152eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 415378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4154af722d28SVille Syrjälä u32 hotplug_status = 0; 4155af722d28SVille Syrjälä u32 iir; 41562c8ba29fSChris Wilson 41579d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4158af722d28SVille Syrjälä if (iir == 0) 4159af722d28SVille Syrjälä break; 4160af722d28SVille Syrjälä 4161af722d28SVille Syrjälä ret = IRQ_HANDLED; 4162af722d28SVille Syrjälä 4163af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4164af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4165a266c7d5SChris Wilson 4166eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4167eb64343cSVille Syrjälä * signalled in iir */ 4168eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4169a266c7d5SChris Wilson 417078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 417178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 417278c357ddSVille Syrjälä 41739d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4174a266c7d5SChris Wilson 4175a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 417673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4177af722d28SVille Syrjälä 4178a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 417973c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4180a266c7d5SChris Wilson 418178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 418278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4183515ac2bbSDaniel Vetter 4184af722d28SVille Syrjälä if (hotplug_status) 4185af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4186af722d28SVille Syrjälä 4187af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4188af722d28SVille Syrjälä } while (0); 4189a266c7d5SChris Wilson 41909102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41911f814dacSImre Deak 4192a266c7d5SChris Wilson return ret; 4193a266c7d5SChris Wilson } 4194a266c7d5SChris Wilson 4195fca52a55SDaniel Vetter /** 4196fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4197fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4198fca52a55SDaniel Vetter * 4199fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4200fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4201fca52a55SDaniel Vetter */ 4202b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4203f71d4af4SJesse Barnes { 420491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4205cefcff8fSJoonas Lahtinen int i; 42068b2e326dSChris Wilson 420774bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4208cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4209cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 42108b2e326dSChris Wilson 4211633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4212702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 42132239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 421426705e20SSagar Arun Kamble 4215*9a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 4216*9a450b68SLucas De Marchi return; 4217*9a450b68SLucas De Marchi 421896bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 421996bd87b7SLucas De Marchi 422096bd87b7SLucas De Marchi intel_hpd_init_work(dev_priv); 422196bd87b7SLucas De Marchi 422221da2700SVille Syrjälä dev->vblank_disable_immediate = true; 422321da2700SVille Syrjälä 4224262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4225262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4226262fd485SChris Wilson * special care to avoid writing any of the display block registers 4227262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4228262fd485SChris Wilson * in this case to the runtime pm. 4229262fd485SChris Wilson */ 4230262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4231262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4232262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4233262fd485SChris Wilson 4234317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 42359a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 42369a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 42379a64c650SLyude Paul * sideband messaging with MST. 42389a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 42399a64c650SLyude Paul * short pulses, as seen on some G4x systems. 42409a64c650SLyude Paul */ 42419a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4242317eaa95SLyude 4243229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4244229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 42458ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4246121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4247b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4248e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4249c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 42506dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 4251794d61a1SLucas De Marchi else if (HAS_GMCH(dev_priv) && I915_HAS_HOTPLUG(dev_priv)) 4252794d61a1SLucas De Marchi dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 42536dbf30ceSVille Syrjälä else 42543a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4255f71d4af4SJesse Barnes } 425620afbda2SDaniel Vetter 4257fca52a55SDaniel Vetter /** 4258cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4259cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4260cefcff8fSJoonas Lahtinen * 4261cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4262cefcff8fSJoonas Lahtinen */ 4263cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4264cefcff8fSJoonas Lahtinen { 4265cefcff8fSJoonas Lahtinen int i; 4266cefcff8fSJoonas Lahtinen 4267cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4268cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4269cefcff8fSJoonas Lahtinen } 4270cefcff8fSJoonas Lahtinen 4271b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4272b318b824SVille Syrjälä { 4273b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4274b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4275b318b824SVille Syrjälä return cherryview_irq_handler; 4276b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4277b318b824SVille Syrjälä return valleyview_irq_handler; 4278b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4279b318b824SVille Syrjälä return i965_irq_handler; 4280b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4281b318b824SVille Syrjälä return i915_irq_handler; 4282b318b824SVille Syrjälä else 4283b318b824SVille Syrjälä return i8xx_irq_handler; 4284b318b824SVille Syrjälä } else { 428597b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 428697b492f5SLucas De Marchi return dg1_irq_handler; 4287b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4288b318b824SVille Syrjälä return gen11_irq_handler; 4289b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4290b318b824SVille Syrjälä return gen8_irq_handler; 4291b318b824SVille Syrjälä else 42929eae5e27SLucas De Marchi return ilk_irq_handler; 4293b318b824SVille Syrjälä } 4294b318b824SVille Syrjälä } 4295b318b824SVille Syrjälä 4296b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4297b318b824SVille Syrjälä { 4298b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4299b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4300b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4301b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4302b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4303b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4304b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4305b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4306b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4307b318b824SVille Syrjälä else 4308b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4309b318b824SVille Syrjälä } else { 4310b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4311b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4312b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4313b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4314b318b824SVille Syrjälä else 43159eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4316b318b824SVille Syrjälä } 4317b318b824SVille Syrjälä } 4318b318b824SVille Syrjälä 4319b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4320b318b824SVille Syrjälä { 4321b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4322b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4323b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4324b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4325b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4326b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4327b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4328b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4329b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4330b318b824SVille Syrjälä else 4331b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4332b318b824SVille Syrjälä } else { 4333b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4334b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4335b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4336b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4337b318b824SVille Syrjälä else 43389eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4339b318b824SVille Syrjälä } 4340b318b824SVille Syrjälä } 4341b318b824SVille Syrjälä 4342cefcff8fSJoonas Lahtinen /** 4343fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4344fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4345fca52a55SDaniel Vetter * 4346fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4347fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4348fca52a55SDaniel Vetter * 4349fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4350fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4351fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4352fca52a55SDaniel Vetter */ 43532aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43542aeb7d3aSDaniel Vetter { 4355b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4356b318b824SVille Syrjälä int ret; 4357b318b824SVille Syrjälä 43582aeb7d3aSDaniel Vetter /* 43592aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43602aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43612aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43622aeb7d3aSDaniel Vetter */ 4363ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 43642aeb7d3aSDaniel Vetter 4365b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4366b318b824SVille Syrjälä 4367b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4368b318b824SVille Syrjälä 4369b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4370b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4371b318b824SVille Syrjälä if (ret < 0) { 4372b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4373b318b824SVille Syrjälä return ret; 4374b318b824SVille Syrjälä } 4375b318b824SVille Syrjälä 4376b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4377b318b824SVille Syrjälä 4378b318b824SVille Syrjälä return ret; 43792aeb7d3aSDaniel Vetter } 43802aeb7d3aSDaniel Vetter 4381fca52a55SDaniel Vetter /** 4382fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4383fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4384fca52a55SDaniel Vetter * 4385fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4386fca52a55SDaniel Vetter * resources acquired in the init functions. 4387fca52a55SDaniel Vetter */ 43882aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43892aeb7d3aSDaniel Vetter { 4390b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4391b318b824SVille Syrjälä 4392b318b824SVille Syrjälä /* 4393789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4394789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4395789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4396789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4397b318b824SVille Syrjälä */ 4398b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4399b318b824SVille Syrjälä return; 4400b318b824SVille Syrjälä 4401b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4402b318b824SVille Syrjälä 4403b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4404b318b824SVille Syrjälä 4405b318b824SVille Syrjälä free_irq(irq, dev_priv); 4406b318b824SVille Syrjälä 44072aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4408ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 44092aeb7d3aSDaniel Vetter } 44102aeb7d3aSDaniel Vetter 4411fca52a55SDaniel Vetter /** 4412fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4413fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4414fca52a55SDaniel Vetter * 4415fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4416fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4417fca52a55SDaniel Vetter */ 4418b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4419c67a470bSPaulo Zanoni { 4420b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4421ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4422315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4423c67a470bSPaulo Zanoni } 4424c67a470bSPaulo Zanoni 4425fca52a55SDaniel Vetter /** 4426fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4427fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4428fca52a55SDaniel Vetter * 4429fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4430fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4431fca52a55SDaniel Vetter */ 4432b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4433c67a470bSPaulo Zanoni { 4434ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4435b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4436b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4437c67a470bSPaulo Zanoni } 4438d64575eeSJani Nikula 4439d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4440d64575eeSJani Nikula { 4441d64575eeSJani Nikula /* 4442d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4443d64575eeSJani Nikula * this is the only thing we need to check. 4444d64575eeSJani Nikula */ 4445d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4446d64575eeSJani Nikula } 4447d64575eeSJani Nikula 4448d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4449d64575eeSJani Nikula { 4450d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4451d64575eeSJani Nikula } 4452