xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 995e6b3dcfa25e5837f103ae6e732fbca1790dd9)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = {
74e5868a31SEgbert Eich 	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76e5868a31SEgbert Eich 	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77e5868a31SEgbert Eich 	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91e5868a31SEgbert Eich 
92e5868a31SEgbert Eich 
93036a4a7dSZhenyu Wang /* For display hotplug interrupt */
94995b6762SChris Wilson static void
95f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
96036a4a7dSZhenyu Wang {
971ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
981ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
991ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1003143a2bfSChris Wilson 		POSTING_READ(DEIMR);
101036a4a7dSZhenyu Wang 	}
102036a4a7dSZhenyu Wang }
103036a4a7dSZhenyu Wang 
1040ff9800aSPaulo Zanoni static void
105f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
106036a4a7dSZhenyu Wang {
1071ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1081ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1091ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1103143a2bfSChris Wilson 		POSTING_READ(DEIMR);
111036a4a7dSZhenyu Wang 	}
112036a4a7dSZhenyu Wang }
113036a4a7dSZhenyu Wang 
1147c463586SKeith Packard void
1157c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1167c463586SKeith Packard {
1179db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
11846c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
1197c463586SKeith Packard 
12046c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
12146c06a30SVille Syrjälä 		return;
12246c06a30SVille Syrjälä 
1237c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
12446c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
12546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
1263143a2bfSChris Wilson 	POSTING_READ(reg);
1277c463586SKeith Packard }
1287c463586SKeith Packard 
1297c463586SKeith Packard void
1307c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1317c463586SKeith Packard {
1329db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
13346c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
1347c463586SKeith Packard 
13546c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
13646c06a30SVille Syrjälä 		return;
13746c06a30SVille Syrjälä 
13846c06a30SVille Syrjälä 	pipestat &= ~mask;
13946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
1403143a2bfSChris Wilson 	POSTING_READ(reg);
1417c463586SKeith Packard }
1427c463586SKeith Packard 
143c0e09200SDave Airlie /**
14401c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
14501c66889SZhao Yakui  */
14601c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
14701c66889SZhao Yakui {
1481ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1491ec14ad3SChris Wilson 	unsigned long irqflags;
1501ec14ad3SChris Wilson 
1517e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
1527e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
1537e231dbeSJesse Barnes 		return;
1547e231dbeSJesse Barnes 
1551ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15601c66889SZhao Yakui 
157c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
158f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
159edcb49caSZhao Yakui 	else {
16001c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
161d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
162a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
163edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
164d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
165edcb49caSZhao Yakui 	}
1661ec14ad3SChris Wilson 
1671ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16801c66889SZhao Yakui }
16901c66889SZhao Yakui 
17001c66889SZhao Yakui /**
1710a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1720a3e67a4SJesse Barnes  * @dev: DRM device
1730a3e67a4SJesse Barnes  * @pipe: pipe to check
1740a3e67a4SJesse Barnes  *
1750a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1760a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1770a3e67a4SJesse Barnes  * before reading such registers if unsure.
1780a3e67a4SJesse Barnes  */
1790a3e67a4SJesse Barnes static int
1800a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1810a3e67a4SJesse Barnes {
1820a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
183702e7a56SPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
184702e7a56SPaulo Zanoni 								      pipe);
185702e7a56SPaulo Zanoni 
186702e7a56SPaulo Zanoni 	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
1870a3e67a4SJesse Barnes }
1880a3e67a4SJesse Barnes 
18942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
19042f52ef8SKeith Packard  * we use as a pipe index
19142f52ef8SKeith Packard  */
192f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1930a3e67a4SJesse Barnes {
1940a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1950a3e67a4SJesse Barnes 	unsigned long high_frame;
1960a3e67a4SJesse Barnes 	unsigned long low_frame;
1975eddb70bSChris Wilson 	u32 high1, high2, low;
1980a3e67a4SJesse Barnes 
1990a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
20044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2019db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
2020a3e67a4SJesse Barnes 		return 0;
2030a3e67a4SJesse Barnes 	}
2040a3e67a4SJesse Barnes 
2059db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
2069db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
2075eddb70bSChris Wilson 
2080a3e67a4SJesse Barnes 	/*
2090a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
2100a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
2110a3e67a4SJesse Barnes 	 * register.
2120a3e67a4SJesse Barnes 	 */
2130a3e67a4SJesse Barnes 	do {
2145eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
2155eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
2165eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
2170a3e67a4SJesse Barnes 	} while (high1 != high2);
2180a3e67a4SJesse Barnes 
2195eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
2205eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
2215eddb70bSChris Wilson 	return (high1 << 8) | low;
2220a3e67a4SJesse Barnes }
2230a3e67a4SJesse Barnes 
224f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
2259880b7a5SJesse Barnes {
2269880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2279db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
2289880b7a5SJesse Barnes 
2299880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
23044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2319db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2329880b7a5SJesse Barnes 		return 0;
2339880b7a5SJesse Barnes 	}
2349880b7a5SJesse Barnes 
2359880b7a5SJesse Barnes 	return I915_READ(reg);
2369880b7a5SJesse Barnes }
2379880b7a5SJesse Barnes 
238f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
2390af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
2400af7e4dfSMario Kleiner {
2410af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2420af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
2430af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
2440af7e4dfSMario Kleiner 	bool in_vbl = true;
2450af7e4dfSMario Kleiner 	int ret = 0;
246fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
247fe2b8f9dSPaulo Zanoni 								      pipe);
2480af7e4dfSMario Kleiner 
2490af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
2500af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
2519db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2520af7e4dfSMario Kleiner 		return 0;
2530af7e4dfSMario Kleiner 	}
2540af7e4dfSMario Kleiner 
2550af7e4dfSMario Kleiner 	/* Get vtotal. */
256fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2570af7e4dfSMario Kleiner 
2580af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2590af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2600af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2610af7e4dfSMario Kleiner 		 */
2620af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2630af7e4dfSMario Kleiner 
2640af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2650af7e4dfSMario Kleiner 		 * horizontal scanout position.
2660af7e4dfSMario Kleiner 		 */
2670af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2680af7e4dfSMario Kleiner 		*hpos = 0;
2690af7e4dfSMario Kleiner 	} else {
2700af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2710af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2720af7e4dfSMario Kleiner 		 * scanout position.
2730af7e4dfSMario Kleiner 		 */
2740af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2750af7e4dfSMario Kleiner 
276fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2770af7e4dfSMario Kleiner 		*vpos = position / htotal;
2780af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2790af7e4dfSMario Kleiner 	}
2800af7e4dfSMario Kleiner 
2810af7e4dfSMario Kleiner 	/* Query vblank area. */
282fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
2830af7e4dfSMario Kleiner 
2840af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2850af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2860af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2870af7e4dfSMario Kleiner 
2880af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2890af7e4dfSMario Kleiner 		in_vbl = false;
2900af7e4dfSMario Kleiner 
2910af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2920af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2930af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2940af7e4dfSMario Kleiner 
2950af7e4dfSMario Kleiner 	/* Readouts valid? */
2960af7e4dfSMario Kleiner 	if (vbl > 0)
2970af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2980af7e4dfSMario Kleiner 
2990af7e4dfSMario Kleiner 	/* In vblank? */
3000af7e4dfSMario Kleiner 	if (in_vbl)
3010af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
3020af7e4dfSMario Kleiner 
3030af7e4dfSMario Kleiner 	return ret;
3040af7e4dfSMario Kleiner }
3050af7e4dfSMario Kleiner 
306f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
3070af7e4dfSMario Kleiner 			      int *max_error,
3080af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
3090af7e4dfSMario Kleiner 			      unsigned flags)
3100af7e4dfSMario Kleiner {
3114041b853SChris Wilson 	struct drm_crtc *crtc;
3120af7e4dfSMario Kleiner 
3137eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
3144041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
3150af7e4dfSMario Kleiner 		return -EINVAL;
3160af7e4dfSMario Kleiner 	}
3170af7e4dfSMario Kleiner 
3180af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
3194041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
3204041b853SChris Wilson 	if (crtc == NULL) {
3214041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
3224041b853SChris Wilson 		return -EINVAL;
3234041b853SChris Wilson 	}
3244041b853SChris Wilson 
3254041b853SChris Wilson 	if (!crtc->enabled) {
3264041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
3274041b853SChris Wilson 		return -EBUSY;
3284041b853SChris Wilson 	}
3290af7e4dfSMario Kleiner 
3300af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
3314041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
3324041b853SChris Wilson 						     vblank_time, flags,
3334041b853SChris Wilson 						     crtc);
3340af7e4dfSMario Kleiner }
3350af7e4dfSMario Kleiner 
3365ca58282SJesse Barnes /*
3375ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
3385ca58282SJesse Barnes  */
3395ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
3405ca58282SJesse Barnes {
3415ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3425ca58282SJesse Barnes 						    hotplug_work);
3435ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
344c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
3454ef69c7aSChris Wilson 	struct intel_encoder *encoder;
3465ca58282SJesse Barnes 
34752d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
34852d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
34952d7ecedSDaniel Vetter 		return;
35052d7ecedSDaniel Vetter 
351a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
352e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
353e67189abSJesse Barnes 
3544ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
3554ef69c7aSChris Wilson 		if (encoder->hot_plug)
3564ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
357c31c4ba3SKeith Packard 
35840ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
35940ee3381SKeith Packard 
3605ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
361eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3625ca58282SJesse Barnes }
3635ca58282SJesse Barnes 
36473edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
365f97108d1SJesse Barnes {
366f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
367b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
3689270388eSDaniel Vetter 	u8 new_delay;
3699270388eSDaniel Vetter 	unsigned long flags;
3709270388eSDaniel Vetter 
3719270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
372f97108d1SJesse Barnes 
37373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
37473edd18fSDaniel Vetter 
37520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
3769270388eSDaniel Vetter 
3777648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
378b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
379b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
380f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
381f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
382f97108d1SJesse Barnes 
383f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
384b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
38520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
38620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
38720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
38820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
389b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
39020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
39120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
39220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
39320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
394f97108d1SJesse Barnes 	}
395f97108d1SJesse Barnes 
3967648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
39720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
398f97108d1SJesse Barnes 
3999270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
4009270388eSDaniel Vetter 
401f97108d1SJesse Barnes 	return;
402f97108d1SJesse Barnes }
403f97108d1SJesse Barnes 
404549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
405549f7365SChris Wilson 			struct intel_ring_buffer *ring)
406549f7365SChris Wilson {
407549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
4089862e600SChris Wilson 
409475553deSChris Wilson 	if (ring->obj == NULL)
410475553deSChris Wilson 		return;
411475553deSChris Wilson 
412b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
4139862e600SChris Wilson 
414549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
4153e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
41699584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
41799584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
418cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
4193e0dc6b0SBen Widawsky 	}
420549f7365SChris Wilson }
421549f7365SChris Wilson 
4224912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
4233b8d8d91SJesse Barnes {
4244912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
425c6a828d3SDaniel Vetter 						    rps.work);
4264912d041SBen Widawsky 	u32 pm_iir, pm_imr;
4277b9e0ae6SChris Wilson 	u8 new_delay;
4283b8d8d91SJesse Barnes 
429c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
430c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
431c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
4324912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
433a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
434c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
4354912d041SBen Widawsky 
4367b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
4373b8d8d91SJesse Barnes 		return;
4383b8d8d91SJesse Barnes 
4394fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
4407b9e0ae6SChris Wilson 
4417b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
442c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
4437b9e0ae6SChris Wilson 	else
444c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
4453b8d8d91SJesse Barnes 
44679249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
44779249636SBen Widawsky 	 * interrupt
44879249636SBen Widawsky 	 */
44979249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
45079249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
4514912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
45279249636SBen Widawsky 	}
4533b8d8d91SJesse Barnes 
4544fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
4553b8d8d91SJesse Barnes }
4563b8d8d91SJesse Barnes 
457e3689190SBen Widawsky 
458e3689190SBen Widawsky /**
459e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
460e3689190SBen Widawsky  * occurred.
461e3689190SBen Widawsky  * @work: workqueue struct
462e3689190SBen Widawsky  *
463e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
464e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
465e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
466e3689190SBen Widawsky  */
467e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
468e3689190SBen Widawsky {
469e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
470a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
471e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
472e3689190SBen Widawsky 	char *parity_event[5];
473e3689190SBen Widawsky 	uint32_t misccpctl;
474e3689190SBen Widawsky 	unsigned long flags;
475e3689190SBen Widawsky 
476e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
477e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
478e3689190SBen Widawsky 	 * any time we access those registers.
479e3689190SBen Widawsky 	 */
480e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
481e3689190SBen Widawsky 
482e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
483e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
484e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
485e3689190SBen Widawsky 
486e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
487e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
488e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
489e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
490e3689190SBen Widawsky 
491e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
492e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
493e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
494e3689190SBen Widawsky 
495e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
496e3689190SBen Widawsky 
497e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
498e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
499e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
500e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
501e3689190SBen Widawsky 
502e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
503e3689190SBen Widawsky 
504e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
505e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
506e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
507e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
508e3689190SBen Widawsky 	parity_event[4] = NULL;
509e3689190SBen Widawsky 
510e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
511e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
512e3689190SBen Widawsky 
513e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
514e3689190SBen Widawsky 		  row, bank, subbank);
515e3689190SBen Widawsky 
516e3689190SBen Widawsky 	kfree(parity_event[3]);
517e3689190SBen Widawsky 	kfree(parity_event[2]);
518e3689190SBen Widawsky 	kfree(parity_event[1]);
519e3689190SBen Widawsky }
520e3689190SBen Widawsky 
521d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
522e3689190SBen Widawsky {
523e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
524e3689190SBen Widawsky 	unsigned long flags;
525e3689190SBen Widawsky 
526e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
527e3689190SBen Widawsky 		return;
528e3689190SBen Widawsky 
529e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
530e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
531e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
532e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
533e3689190SBen Widawsky 
534a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
535e3689190SBen Widawsky }
536e3689190SBen Widawsky 
537e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
538e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
539e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
540e7b4c6b1SDaniel Vetter {
541e7b4c6b1SDaniel Vetter 
542e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
543e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
544e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
545e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
546e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
547e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
548e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
549e7b4c6b1SDaniel Vetter 
550e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
551e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
552e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
553e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
554e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
555e7b4c6b1SDaniel Vetter 	}
556e3689190SBen Widawsky 
557e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
558e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
559e7b4c6b1SDaniel Vetter }
560e7b4c6b1SDaniel Vetter 
561fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
562fc6826d1SChris Wilson 				u32 pm_iir)
563fc6826d1SChris Wilson {
564fc6826d1SChris Wilson 	unsigned long flags;
565fc6826d1SChris Wilson 
566fc6826d1SChris Wilson 	/*
567fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
568fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
569fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
570c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
571fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
572fc6826d1SChris Wilson 	 *
573c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
574fc6826d1SChris Wilson 	 */
575fc6826d1SChris Wilson 
576c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
577c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
578c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
579fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
580c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
581fc6826d1SChris Wilson 
582c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
583fc6826d1SChris Wilson }
584fc6826d1SChris Wilson 
585b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
586b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
587b543fb04SEgbert Eich 
588b543fb04SEgbert Eich static inline void hotplug_irq_storm_detect(struct drm_device *dev,
589b543fb04SEgbert Eich 					    u32 hotplug_trigger,
590b543fb04SEgbert Eich 					    const u32 *hpd)
591b543fb04SEgbert Eich {
592b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
593b543fb04SEgbert Eich 	unsigned long irqflags;
594b543fb04SEgbert Eich 	int i;
595b543fb04SEgbert Eich 
596b543fb04SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
597b543fb04SEgbert Eich 
598b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
599821450c6SEgbert Eich 
600b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
601b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
602b543fb04SEgbert Eich 			continue;
603b543fb04SEgbert Eich 
604b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
605b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
606b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
607b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
608b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
609b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
610b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
611b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
612b543fb04SEgbert Eich 		} else {
613b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
614b543fb04SEgbert Eich 		}
615b543fb04SEgbert Eich 	}
616b543fb04SEgbert Eich 
617b543fb04SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
618b543fb04SEgbert Eich }
619b543fb04SEgbert Eich 
620515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
621515ac2bbSDaniel Vetter {
62228c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
62328c70f16SDaniel Vetter 
62428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
625515ac2bbSDaniel Vetter }
626515ac2bbSDaniel Vetter 
627ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
628ce99c256SDaniel Vetter {
6299ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
6309ee32feaSDaniel Vetter 
6319ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
632ce99c256SDaniel Vetter }
633ce99c256SDaniel Vetter 
634ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
6357e231dbeSJesse Barnes {
6367e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
6377e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6387e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
6397e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
6407e231dbeSJesse Barnes 	unsigned long irqflags;
6417e231dbeSJesse Barnes 	int pipe;
6427e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
6437e231dbeSJesse Barnes 
6447e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
6457e231dbeSJesse Barnes 
6467e231dbeSJesse Barnes 	while (true) {
6477e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
6487e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
6497e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
6507e231dbeSJesse Barnes 
6517e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
6527e231dbeSJesse Barnes 			goto out;
6537e231dbeSJesse Barnes 
6547e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
6557e231dbeSJesse Barnes 
656e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
6577e231dbeSJesse Barnes 
6587e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6597e231dbeSJesse Barnes 		for_each_pipe(pipe) {
6607e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
6617e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
6627e231dbeSJesse Barnes 
6637e231dbeSJesse Barnes 			/*
6647e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
6657e231dbeSJesse Barnes 			 */
6667e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
6677e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
6687e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
6697e231dbeSJesse Barnes 							 pipe_name(pipe));
6707e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
6717e231dbeSJesse Barnes 			}
6727e231dbeSJesse Barnes 		}
6737e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6747e231dbeSJesse Barnes 
67531acc7f5SJesse Barnes 		for_each_pipe(pipe) {
67631acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
67731acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
67831acc7f5SJesse Barnes 
67931acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
68031acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
68131acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
68231acc7f5SJesse Barnes 			}
68331acc7f5SJesse Barnes 		}
68431acc7f5SJesse Barnes 
6857e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
6867e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
6877e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
688b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
6897e231dbeSJesse Barnes 
6907e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
6917e231dbeSJesse Barnes 					 hotplug_status);
692b543fb04SEgbert Eich 			if (hotplug_trigger) {
693b543fb04SEgbert Eich 				hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915);
6947e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
6957e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
696b543fb04SEgbert Eich 			}
6977e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
6987e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
6997e231dbeSJesse Barnes 		}
7007e231dbeSJesse Barnes 
701515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
702515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
7037e231dbeSJesse Barnes 
704fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
705fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
7067e231dbeSJesse Barnes 
7077e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
7087e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7097e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
7107e231dbeSJesse Barnes 	}
7117e231dbeSJesse Barnes 
7127e231dbeSJesse Barnes out:
7137e231dbeSJesse Barnes 	return ret;
7147e231dbeSJesse Barnes }
7157e231dbeSJesse Barnes 
71623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
717776ad806SJesse Barnes {
718776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7199db4a9c7SJesse Barnes 	int pipe;
720b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
721776ad806SJesse Barnes 
722b543fb04SEgbert Eich 	if (hotplug_trigger) {
723b543fb04SEgbert Eich 		hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx);
72476e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
725b543fb04SEgbert Eich 	}
726776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
727776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
728776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
729776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
730776ad806SJesse Barnes 
731ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
732ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
733ce99c256SDaniel Vetter 
734776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
735515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
736776ad806SJesse Barnes 
737776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
738776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
739776ad806SJesse Barnes 
740776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
741776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
742776ad806SJesse Barnes 
743776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
744776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
745776ad806SJesse Barnes 
7469db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
7479db4a9c7SJesse Barnes 		for_each_pipe(pipe)
7489db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
7499db4a9c7SJesse Barnes 					 pipe_name(pipe),
7509db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
751776ad806SJesse Barnes 
752776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
753776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
754776ad806SJesse Barnes 
755776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
756776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
757776ad806SJesse Barnes 
758776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
759776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
760776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
761776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
762776ad806SJesse Barnes }
763776ad806SJesse Barnes 
76423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
76523e81d69SAdam Jackson {
76623e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
76723e81d69SAdam Jackson 	int pipe;
768b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
76923e81d69SAdam Jackson 
770b543fb04SEgbert Eich 	if (hotplug_trigger) {
771b543fb04SEgbert Eich 		hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt);
77276e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
773b543fb04SEgbert Eich 	}
77423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
77523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
77623e81d69SAdam Jackson 				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
77723e81d69SAdam Jackson 				 SDE_AUDIO_POWER_SHIFT_CPT);
77823e81d69SAdam Jackson 
77923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
780ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
78123e81d69SAdam Jackson 
78223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
783515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
78423e81d69SAdam Jackson 
78523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
78623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
78723e81d69SAdam Jackson 
78823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
78923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
79023e81d69SAdam Jackson 
79123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
79223e81d69SAdam Jackson 		for_each_pipe(pipe)
79323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
79423e81d69SAdam Jackson 					 pipe_name(pipe),
79523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
79623e81d69SAdam Jackson }
79723e81d69SAdam Jackson 
798ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
799b1f14ad0SJesse Barnes {
800b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
801b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
802ab5c608bSBen Widawsky 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
8030e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
8040e43406bSChris Wilson 	int i;
805b1f14ad0SJesse Barnes 
806b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
807b1f14ad0SJesse Barnes 
808b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
809b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
810b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
8110e43406bSChris Wilson 
81244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
81344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
81444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
81544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
81644498aeaSPaulo Zanoni 	 * due to its back queue). */
817ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
81844498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
81944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
82044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
821ab5c608bSBen Widawsky 	}
82244498aeaSPaulo Zanoni 
8230e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
8240e43406bSChris Wilson 	if (gt_iir) {
8250e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
8260e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
8270e43406bSChris Wilson 		ret = IRQ_HANDLED;
8280e43406bSChris Wilson 	}
829b1f14ad0SJesse Barnes 
830b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
8310e43406bSChris Wilson 	if (de_iir) {
832ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
833ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
834ce99c256SDaniel Vetter 
835b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
836b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
837b1f14ad0SJesse Barnes 
8380e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
83974d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
84074d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
8410e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
8420e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
8430e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
844b1f14ad0SJesse Barnes 			}
845b1f14ad0SJesse Barnes 		}
846b1f14ad0SJesse Barnes 
847b1f14ad0SJesse Barnes 		/* check event from PCH */
848ab5c608bSBen Widawsky 		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
8490e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
8500e43406bSChris Wilson 
85123e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
8520e43406bSChris Wilson 
8530e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
8540e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
855b1f14ad0SJesse Barnes 		}
856b1f14ad0SJesse Barnes 
8570e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
8580e43406bSChris Wilson 		ret = IRQ_HANDLED;
8590e43406bSChris Wilson 	}
8600e43406bSChris Wilson 
8610e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
8620e43406bSChris Wilson 	if (pm_iir) {
863fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
864fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
865b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
8660e43406bSChris Wilson 		ret = IRQ_HANDLED;
8670e43406bSChris Wilson 	}
868b1f14ad0SJesse Barnes 
869b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
870b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
871ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
87244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
87344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
874ab5c608bSBen Widawsky 	}
875b1f14ad0SJesse Barnes 
876b1f14ad0SJesse Barnes 	return ret;
877b1f14ad0SJesse Barnes }
878b1f14ad0SJesse Barnes 
879e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
880e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
881e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
882e7b4c6b1SDaniel Vetter {
883e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
884e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
885e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
886e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
887e7b4c6b1SDaniel Vetter }
888e7b4c6b1SDaniel Vetter 
889ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
890036a4a7dSZhenyu Wang {
8914697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
892036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
893036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
89444498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
895881f47b6SXiang, Haihao 
8964697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
8974697995bSJesse Barnes 
8982d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
8992d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
9002d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
9013143a2bfSChris Wilson 	POSTING_READ(DEIER);
9022d109a84SZou, Nanhai 
90344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
90444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
90544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
90644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
90744498aeaSPaulo Zanoni 	 * due to its back queue). */
90844498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
90944498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
91044498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
91144498aeaSPaulo Zanoni 
912036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
913036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
9143b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
915036a4a7dSZhenyu Wang 
916acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
917c7c85101SZou Nan hai 		goto done;
918036a4a7dSZhenyu Wang 
919036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
920036a4a7dSZhenyu Wang 
921e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
922e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
923e7b4c6b1SDaniel Vetter 	else
924e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
925036a4a7dSZhenyu Wang 
926ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
927ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
928ce99c256SDaniel Vetter 
92901c66889SZhao Yakui 	if (de_iir & DE_GSE)
9303b617967SChris Wilson 		intel_opregion_gse_intr(dev);
93101c66889SZhao Yakui 
93274d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
93374d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
93474d44445SDaniel Vetter 
93574d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
93674d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
93774d44445SDaniel Vetter 
938f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
939013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
9402bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
941013d5aa2SJesse Barnes 	}
942013d5aa2SJesse Barnes 
943f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
944f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
9452bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
946013d5aa2SJesse Barnes 	}
947c062df61SLi Peng 
948c650156aSZhenyu Wang 	/* check event from PCH */
949776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
950acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
951acd15b6cSDaniel Vetter 
95223e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
95323e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
95423e81d69SAdam Jackson 		else
95523e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
956acd15b6cSDaniel Vetter 
957acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
958acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
959776ad806SJesse Barnes 	}
960c650156aSZhenyu Wang 
96173edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
96273edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
963f97108d1SJesse Barnes 
964fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
965fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
9663b8d8d91SJesse Barnes 
967c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
968c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
9694912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
970036a4a7dSZhenyu Wang 
971c7c85101SZou Nan hai done:
9722d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
9733143a2bfSChris Wilson 	POSTING_READ(DEIER);
97444498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
97544498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
9762d109a84SZou, Nanhai 
977036a4a7dSZhenyu Wang 	return ret;
978036a4a7dSZhenyu Wang }
979036a4a7dSZhenyu Wang 
9808a905236SJesse Barnes /**
9818a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
9828a905236SJesse Barnes  * @work: work struct
9838a905236SJesse Barnes  *
9848a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
9858a905236SJesse Barnes  * was detected.
9868a905236SJesse Barnes  */
9878a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
9888a905236SJesse Barnes {
9891f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
9901f83fee0SDaniel Vetter 						    work);
9911f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
9921f83fee0SDaniel Vetter 						    gpu_error);
9938a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
994f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
995f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
996f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
997f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
998f69061beSDaniel Vetter 	int i, ret;
9998a905236SJesse Barnes 
1000f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
10018a905236SJesse Barnes 
10027db0ba24SDaniel Vetter 	/*
10037db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
10047db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
10057db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
10067db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
10077db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
10087db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
10097db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
10107db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
10117db0ba24SDaniel Vetter 	 */
10127db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
101344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
10147db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
10157db0ba24SDaniel Vetter 				   reset_event);
10161f83fee0SDaniel Vetter 
1017f69061beSDaniel Vetter 		ret = i915_reset(dev);
1018f69061beSDaniel Vetter 
1019f69061beSDaniel Vetter 		if (ret == 0) {
1020f69061beSDaniel Vetter 			/*
1021f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1022f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1023f69061beSDaniel Vetter 			 * complete.
1024f69061beSDaniel Vetter 			 *
1025f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1026f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1027f69061beSDaniel Vetter 			 * updates before
1028f69061beSDaniel Vetter 			 * the counter increment.
1029f69061beSDaniel Vetter 			 */
1030f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1031f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1032f69061beSDaniel Vetter 
1033f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1034f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
10351f83fee0SDaniel Vetter 		} else {
10361f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1037f316a42cSBen Gamari 		}
10381f83fee0SDaniel Vetter 
1039f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1040f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1041f69061beSDaniel Vetter 
104296a02917SVille Syrjälä 		intel_display_handle_reset(dev);
104396a02917SVille Syrjälä 
10441f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1045f316a42cSBen Gamari 	}
10468a905236SJesse Barnes }
10478a905236SJesse Barnes 
104885f9e50dSDaniel Vetter /* NB: please notice the memset */
104985f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
105085f9e50dSDaniel Vetter 				    uint32_t *instdone)
105185f9e50dSDaniel Vetter {
105285f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
105385f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
105485f9e50dSDaniel Vetter 
105585f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
105685f9e50dSDaniel Vetter 	case 2:
105785f9e50dSDaniel Vetter 	case 3:
105885f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
105985f9e50dSDaniel Vetter 		break;
106085f9e50dSDaniel Vetter 	case 4:
106185f9e50dSDaniel Vetter 	case 5:
106285f9e50dSDaniel Vetter 	case 6:
106385f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
106485f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
106585f9e50dSDaniel Vetter 		break;
106685f9e50dSDaniel Vetter 	default:
106785f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
106885f9e50dSDaniel Vetter 	case 7:
106985f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
107085f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
107185f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
107285f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
107385f9e50dSDaniel Vetter 		break;
107485f9e50dSDaniel Vetter 	}
107585f9e50dSDaniel Vetter }
107685f9e50dSDaniel Vetter 
10773bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
10789df30794SChris Wilson static struct drm_i915_error_object *
1079d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1080d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
1081d0d045e8SBen Widawsky 			       const int num_pages)
10829df30794SChris Wilson {
10839df30794SChris Wilson 	struct drm_i915_error_object *dst;
1084d0d045e8SBen Widawsky 	int i;
1085e56660ddSChris Wilson 	u32 reloc_offset;
10869df30794SChris Wilson 
108705394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
10889df30794SChris Wilson 		return NULL;
10899df30794SChris Wilson 
1090d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
10919df30794SChris Wilson 	if (dst == NULL)
10929df30794SChris Wilson 		return NULL;
10939df30794SChris Wilson 
109405394f39SChris Wilson 	reloc_offset = src->gtt_offset;
1095d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
1096788885aeSAndrew Morton 		unsigned long flags;
1097e56660ddSChris Wilson 		void *d;
1098788885aeSAndrew Morton 
1099e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
11009df30794SChris Wilson 		if (d == NULL)
11019df30794SChris Wilson 			goto unwind;
1102e56660ddSChris Wilson 
1103788885aeSAndrew Morton 		local_irq_save(flags);
11045d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
110574898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1106172975aaSChris Wilson 			void __iomem *s;
1107172975aaSChris Wilson 
1108172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1109172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1110172975aaSChris Wilson 			 * captures what the GPU read.
1111172975aaSChris Wilson 			 */
1112172975aaSChris Wilson 
11135d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
11143e4d3af5SPeter Zijlstra 						     reloc_offset);
1115e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
11163e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1117960e3564SChris Wilson 		} else if (src->stolen) {
1118960e3564SChris Wilson 			unsigned long offset;
1119960e3564SChris Wilson 
1120960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1121960e3564SChris Wilson 			offset += src->stolen->start;
1122960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1123960e3564SChris Wilson 
11241a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1125172975aaSChris Wilson 		} else {
11269da3da66SChris Wilson 			struct page *page;
1127172975aaSChris Wilson 			void *s;
1128172975aaSChris Wilson 
11299da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1130172975aaSChris Wilson 
11319da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
11329da3da66SChris Wilson 
11339da3da66SChris Wilson 			s = kmap_atomic(page);
1134172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1135172975aaSChris Wilson 			kunmap_atomic(s);
1136172975aaSChris Wilson 
11379da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1138172975aaSChris Wilson 		}
1139788885aeSAndrew Morton 		local_irq_restore(flags);
1140e56660ddSChris Wilson 
11419da3da66SChris Wilson 		dst->pages[i] = d;
1142e56660ddSChris Wilson 
1143e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
11449df30794SChris Wilson 	}
1145d0d045e8SBen Widawsky 	dst->page_count = num_pages;
114605394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
11479df30794SChris Wilson 
11489df30794SChris Wilson 	return dst;
11499df30794SChris Wilson 
11509df30794SChris Wilson unwind:
11519da3da66SChris Wilson 	while (i--)
11529da3da66SChris Wilson 		kfree(dst->pages[i]);
11539df30794SChris Wilson 	kfree(dst);
11549df30794SChris Wilson 	return NULL;
11559df30794SChris Wilson }
1156d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1157d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1158d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
11599df30794SChris Wilson 
11609df30794SChris Wilson static void
11619df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
11629df30794SChris Wilson {
11639df30794SChris Wilson 	int page;
11649df30794SChris Wilson 
11659df30794SChris Wilson 	if (obj == NULL)
11669df30794SChris Wilson 		return;
11679df30794SChris Wilson 
11689df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
11699df30794SChris Wilson 		kfree(obj->pages[page]);
11709df30794SChris Wilson 
11719df30794SChris Wilson 	kfree(obj);
11729df30794SChris Wilson }
11739df30794SChris Wilson 
1174742cbee8SDaniel Vetter void
1175742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
11769df30794SChris Wilson {
1177742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1178742cbee8SDaniel Vetter 							  typeof(*error), ref);
1179e2f973d5SChris Wilson 	int i;
1180e2f973d5SChris Wilson 
118152d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
118252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
118352d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
118452d39a21SChris Wilson 		kfree(error->ring[i].requests);
118552d39a21SChris Wilson 	}
1186e2f973d5SChris Wilson 
11879df30794SChris Wilson 	kfree(error->active_bo);
11886ef3d427SChris Wilson 	kfree(error->overlay);
11899df30794SChris Wilson 	kfree(error);
11909df30794SChris Wilson }
11911b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
11921b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1193c724e8a9SChris Wilson {
1194c724e8a9SChris Wilson 	err->size = obj->base.size;
1195c724e8a9SChris Wilson 	err->name = obj->base.name;
11960201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
11970201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1198c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1199c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1200c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1201c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1202c724e8a9SChris Wilson 	err->pinned = 0;
1203c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1204c724e8a9SChris Wilson 		err->pinned = 1;
1205c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1206c724e8a9SChris Wilson 		err->pinned = -1;
1207c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1208c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1209c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
121096154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
121193dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
12121b50247aSChris Wilson }
1213c724e8a9SChris Wilson 
12141b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
12151b50247aSChris Wilson 			     int count, struct list_head *head)
12161b50247aSChris Wilson {
12171b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
12181b50247aSChris Wilson 	int i = 0;
12191b50247aSChris Wilson 
12201b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
12211b50247aSChris Wilson 		capture_bo(err++, obj);
1222c724e8a9SChris Wilson 		if (++i == count)
1223c724e8a9SChris Wilson 			break;
12241b50247aSChris Wilson 	}
1225c724e8a9SChris Wilson 
12261b50247aSChris Wilson 	return i;
12271b50247aSChris Wilson }
12281b50247aSChris Wilson 
12291b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
12301b50247aSChris Wilson 			     int count, struct list_head *head)
12311b50247aSChris Wilson {
12321b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
12331b50247aSChris Wilson 	int i = 0;
12341b50247aSChris Wilson 
12351b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
12361b50247aSChris Wilson 		if (obj->pin_count == 0)
12371b50247aSChris Wilson 			continue;
12381b50247aSChris Wilson 
12391b50247aSChris Wilson 		capture_bo(err++, obj);
12401b50247aSChris Wilson 		if (++i == count)
12411b50247aSChris Wilson 			break;
1242c724e8a9SChris Wilson 	}
1243c724e8a9SChris Wilson 
1244c724e8a9SChris Wilson 	return i;
1245c724e8a9SChris Wilson }
1246c724e8a9SChris Wilson 
1247748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1248748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1249748ebc60SChris Wilson {
1250748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1251748ebc60SChris Wilson 	int i;
1252748ebc60SChris Wilson 
1253748ebc60SChris Wilson 	/* Fences */
1254748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1255775d17b6SDaniel Vetter 	case 7:
1256748ebc60SChris Wilson 	case 6:
125742b5aeabSVille Syrjälä 		for (i = 0; i < dev_priv->num_fence_regs; i++)
1258748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1259748ebc60SChris Wilson 		break;
1260748ebc60SChris Wilson 	case 5:
1261748ebc60SChris Wilson 	case 4:
1262748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1263748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1264748ebc60SChris Wilson 		break;
1265748ebc60SChris Wilson 	case 3:
1266748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1267748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1268748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1269748ebc60SChris Wilson 	case 2:
1270748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1271748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1272748ebc60SChris Wilson 		break;
1273748ebc60SChris Wilson 
12747dbf9d6eSBen Widawsky 	default:
12757dbf9d6eSBen Widawsky 		BUG();
1276748ebc60SChris Wilson 	}
1277748ebc60SChris Wilson }
1278748ebc60SChris Wilson 
1279bcfb2e28SChris Wilson static struct drm_i915_error_object *
1280bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1281bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1282bcfb2e28SChris Wilson {
1283bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1284bcfb2e28SChris Wilson 	u32 seqno;
1285bcfb2e28SChris Wilson 
1286bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1287bcfb2e28SChris Wilson 		return NULL;
1288bcfb2e28SChris Wilson 
1289b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1290b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1291b45305fcSDaniel Vetter 
1292b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1293b45305fcSDaniel Vetter 			return NULL;
1294b45305fcSDaniel Vetter 
1295b45305fcSDaniel Vetter 		obj = ring->private;
1296b45305fcSDaniel Vetter 		if (acthd >= obj->gtt_offset &&
1297b45305fcSDaniel Vetter 		    acthd < obj->gtt_offset + obj->base.size)
1298b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1299b45305fcSDaniel Vetter 	}
1300b45305fcSDaniel Vetter 
1301b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1302bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1303bcfb2e28SChris Wilson 		if (obj->ring != ring)
1304bcfb2e28SChris Wilson 			continue;
1305bcfb2e28SChris Wilson 
13060201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1307bcfb2e28SChris Wilson 			continue;
1308bcfb2e28SChris Wilson 
1309bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1310bcfb2e28SChris Wilson 			continue;
1311bcfb2e28SChris Wilson 
1312bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1313bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1314bcfb2e28SChris Wilson 		 */
1315bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1316bcfb2e28SChris Wilson 	}
1317bcfb2e28SChris Wilson 
1318bcfb2e28SChris Wilson 	return NULL;
1319bcfb2e28SChris Wilson }
1320bcfb2e28SChris Wilson 
1321d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1322d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1323d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1324d27b1e0eSDaniel Vetter {
1325d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1326d27b1e0eSDaniel Vetter 
132733f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
132812f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
132933f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
13307e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
13317e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
13327e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
13337e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1334df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1335df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
133633f3f518SDaniel Vetter 	}
1337c1cd90edSDaniel Vetter 
1338d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
13399d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1340d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1341d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1342d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1343c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1344050ee91fSBen Widawsky 		if (ring->id == RCS)
1345d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1346d27b1e0eSDaniel Vetter 	} else {
13479d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1348d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1349d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1350d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1351d27b1e0eSDaniel Vetter 	}
1352d27b1e0eSDaniel Vetter 
13539574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1354c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1355b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1356d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1357c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1358c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
13590f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
13607e3b8737SDaniel Vetter 
13617e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
13627e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1363d27b1e0eSDaniel Vetter }
1364d27b1e0eSDaniel Vetter 
13658c123e54SBen Widawsky 
13668c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
13678c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
13688c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
13698c123e54SBen Widawsky {
13708c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
13718c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
13728c123e54SBen Widawsky 
13738c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
13748c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
13758c123e54SBen Widawsky 		return;
13768c123e54SBen Widawsky 
13778c123e54SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
13788c123e54SBen Widawsky 		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
13798c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
13808c123e54SBen Widawsky 								    obj, 1);
13818c123e54SBen Widawsky 		}
13828c123e54SBen Widawsky 	}
13838c123e54SBen Widawsky }
13848c123e54SBen Widawsky 
138552d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
138652d39a21SChris Wilson 				  struct drm_i915_error_state *error)
138752d39a21SChris Wilson {
138852d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1389b4519513SChris Wilson 	struct intel_ring_buffer *ring;
139052d39a21SChris Wilson 	struct drm_i915_gem_request *request;
139152d39a21SChris Wilson 	int i, count;
139252d39a21SChris Wilson 
1393b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
139452d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
139552d39a21SChris Wilson 
139652d39a21SChris Wilson 		error->ring[i].batchbuffer =
139752d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
139852d39a21SChris Wilson 
139952d39a21SChris Wilson 		error->ring[i].ringbuffer =
140052d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
140152d39a21SChris Wilson 
14028c123e54SBen Widawsky 
14038c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
14048c123e54SBen Widawsky 
140552d39a21SChris Wilson 		count = 0;
140652d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
140752d39a21SChris Wilson 			count++;
140852d39a21SChris Wilson 
140952d39a21SChris Wilson 		error->ring[i].num_requests = count;
141052d39a21SChris Wilson 		error->ring[i].requests =
141152d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
141252d39a21SChris Wilson 				GFP_ATOMIC);
141352d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
141452d39a21SChris Wilson 			error->ring[i].num_requests = 0;
141552d39a21SChris Wilson 			continue;
141652d39a21SChris Wilson 		}
141752d39a21SChris Wilson 
141852d39a21SChris Wilson 		count = 0;
141952d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
142052d39a21SChris Wilson 			struct drm_i915_error_request *erq;
142152d39a21SChris Wilson 
142252d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
142352d39a21SChris Wilson 			erq->seqno = request->seqno;
142452d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1425ee4f42b1SChris Wilson 			erq->tail = request->tail;
142652d39a21SChris Wilson 		}
142752d39a21SChris Wilson 	}
142852d39a21SChris Wilson }
142952d39a21SChris Wilson 
14308a905236SJesse Barnes /**
14318a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
14328a905236SJesse Barnes  * @dev: drm device
14338a905236SJesse Barnes  *
14348a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
14358a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
14368a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
14378a905236SJesse Barnes  * to pick up.
14388a905236SJesse Barnes  */
143963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
144063eeaf38SJesse Barnes {
144163eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
144205394f39SChris Wilson 	struct drm_i915_gem_object *obj;
144363eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
144463eeaf38SJesse Barnes 	unsigned long flags;
14459db4a9c7SJesse Barnes 	int i, pipe;
144663eeaf38SJesse Barnes 
144799584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
144899584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
144999584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
14509df30794SChris Wilson 	if (error)
14519df30794SChris Wilson 		return;
145263eeaf38SJesse Barnes 
14539db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
145433f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
145563eeaf38SJesse Barnes 	if (!error) {
14569df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
14579df30794SChris Wilson 		return;
145863eeaf38SJesse Barnes 	}
145963eeaf38SJesse Barnes 
14602f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
14612f86f191SBen Widawsky 		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1462b6f7833bSChris Wilson 		 dev->primary->index);
14632fa772f3SChris Wilson 
1464742cbee8SDaniel Vetter 	kref_init(&error->ref);
146563eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
146663eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1467211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1468b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1469be998e2eSBen Widawsky 
1470be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1471be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1472be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1473be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1474be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1475be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1476be998e2eSBen Widawsky 	else
1477be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1478be998e2eSBen Widawsky 
14790f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
14800f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
14810f3b6849SChris Wilson 
14820f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
14830f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
14840f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
14850f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
14860f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
14870f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
14880f3b6849SChris Wilson 
14894f3308b9SPaulo Zanoni 	if (!HAS_PCH_SPLIT(dev))
14909db4a9c7SJesse Barnes 		for_each_pipe(pipe)
14919db4a9c7SJesse Barnes 			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1492d27b1e0eSDaniel Vetter 
149333f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1494f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
149533f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
149633f3f518SDaniel Vetter 	}
1497add354ddSChris Wilson 
149871e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
149971e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
150071e172e8SBen Widawsky 
1501050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1502050ee91fSBen Widawsky 
1503748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
150452d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
15059df30794SChris Wilson 
1506c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
15079df30794SChris Wilson 	error->active_bo = NULL;
1508c724e8a9SChris Wilson 	error->pinned_bo = NULL;
15099df30794SChris Wilson 
1510bcfb2e28SChris Wilson 	i = 0;
1511bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1512bcfb2e28SChris Wilson 		i++;
1513bcfb2e28SChris Wilson 	error->active_bo_count = i;
15146c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
15151b50247aSChris Wilson 		if (obj->pin_count)
1516bcfb2e28SChris Wilson 			i++;
1517bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1518c724e8a9SChris Wilson 
15198e934dbfSChris Wilson 	error->active_bo = NULL;
15208e934dbfSChris Wilson 	error->pinned_bo = NULL;
1521bcfb2e28SChris Wilson 	if (i) {
1522bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
15239df30794SChris Wilson 					   GFP_ATOMIC);
1524c724e8a9SChris Wilson 		if (error->active_bo)
1525c724e8a9SChris Wilson 			error->pinned_bo =
1526c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
15279df30794SChris Wilson 	}
1528c724e8a9SChris Wilson 
1529c724e8a9SChris Wilson 	if (error->active_bo)
1530c724e8a9SChris Wilson 		error->active_bo_count =
15311b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1532c724e8a9SChris Wilson 					  error->active_bo_count,
1533c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1534c724e8a9SChris Wilson 
1535c724e8a9SChris Wilson 	if (error->pinned_bo)
1536c724e8a9SChris Wilson 		error->pinned_bo_count =
15371b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1538c724e8a9SChris Wilson 					  error->pinned_bo_count,
15396c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
154063eeaf38SJesse Barnes 
15418a905236SJesse Barnes 	do_gettimeofday(&error->time);
15428a905236SJesse Barnes 
15436ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1544c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
15456ef3d427SChris Wilson 
154699584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
154799584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
154899584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
15499df30794SChris Wilson 		error = NULL;
15509df30794SChris Wilson 	}
155199584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
15529df30794SChris Wilson 
15539df30794SChris Wilson 	if (error)
1554742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
15559df30794SChris Wilson }
15569df30794SChris Wilson 
15579df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
15589df30794SChris Wilson {
15599df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
15609df30794SChris Wilson 	struct drm_i915_error_state *error;
15616dc0e816SBen Widawsky 	unsigned long flags;
15629df30794SChris Wilson 
156399584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
156499584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
156599584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
156699584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
15679df30794SChris Wilson 
15689df30794SChris Wilson 	if (error)
1569742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
157063eeaf38SJesse Barnes }
15713bd3c932SChris Wilson #else
15723bd3c932SChris Wilson #define i915_capture_error_state(x)
15733bd3c932SChris Wilson #endif
157463eeaf38SJesse Barnes 
157535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1576c0e09200SDave Airlie {
15778a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1578bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
157963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1580050ee91fSBen Widawsky 	int pipe, i;
158163eeaf38SJesse Barnes 
158235aed2e6SChris Wilson 	if (!eir)
158335aed2e6SChris Wilson 		return;
158463eeaf38SJesse Barnes 
1585a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
15868a905236SJesse Barnes 
1587bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1588bd9854f9SBen Widawsky 
15898a905236SJesse Barnes 	if (IS_G4X(dev)) {
15908a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
15918a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
15928a905236SJesse Barnes 
1593a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1594a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1595050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1596050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1597a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1598a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
15998a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16003143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
16018a905236SJesse Barnes 		}
16028a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
16038a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1604a70491ccSJoe Perches 			pr_err("page table error\n");
1605a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
16068a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16073143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
16088a905236SJesse Barnes 		}
16098a905236SJesse Barnes 	}
16108a905236SJesse Barnes 
1611a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
161263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
161363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1614a70491ccSJoe Perches 			pr_err("page table error\n");
1615a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
161663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16173143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
161863eeaf38SJesse Barnes 		}
16198a905236SJesse Barnes 	}
16208a905236SJesse Barnes 
162163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1622a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
16239db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1624a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
16259db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
162663eeaf38SJesse Barnes 		/* pipestat has already been acked */
162763eeaf38SJesse Barnes 	}
162863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1629a70491ccSJoe Perches 		pr_err("instruction error\n");
1630a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1631050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1632050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1633a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
163463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
163563eeaf38SJesse Barnes 
1636a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1637a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1638a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
163963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
16403143a2bfSChris Wilson 			POSTING_READ(IPEIR);
164163eeaf38SJesse Barnes 		} else {
164263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
164363eeaf38SJesse Barnes 
1644a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1645a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1646a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1647a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
164863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16493143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
165063eeaf38SJesse Barnes 		}
165163eeaf38SJesse Barnes 	}
165263eeaf38SJesse Barnes 
165363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
16543143a2bfSChris Wilson 	POSTING_READ(EIR);
165563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
165663eeaf38SJesse Barnes 	if (eir) {
165763eeaf38SJesse Barnes 		/*
165863eeaf38SJesse Barnes 		 * some errors might have become stuck,
165963eeaf38SJesse Barnes 		 * mask them.
166063eeaf38SJesse Barnes 		 */
166163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
166263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
166363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
166463eeaf38SJesse Barnes 	}
166535aed2e6SChris Wilson }
166635aed2e6SChris Wilson 
166735aed2e6SChris Wilson /**
166835aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
166935aed2e6SChris Wilson  * @dev: drm device
167035aed2e6SChris Wilson  *
167135aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
167235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
167335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
167435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
167535aed2e6SChris Wilson  * of a ring dump etc.).
167635aed2e6SChris Wilson  */
1677527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
167835aed2e6SChris Wilson {
167935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1680b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1681b4519513SChris Wilson 	int i;
168235aed2e6SChris Wilson 
168335aed2e6SChris Wilson 	i915_capture_error_state(dev);
168435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
16858a905236SJesse Barnes 
1686ba1234d1SBen Gamari 	if (wedged) {
1687f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1688f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1689ba1234d1SBen Gamari 
169011ed50ecSBen Gamari 		/*
16911f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
16921f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
169311ed50ecSBen Gamari 		 */
1694b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1695b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
169611ed50ecSBen Gamari 	}
169711ed50ecSBen Gamari 
169899584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
16998a905236SJesse Barnes }
17008a905236SJesse Barnes 
170121ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
17024e5359cdSSimon Farnsworth {
17034e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
17044e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
17054e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
170605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
17074e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
17084e5359cdSSimon Farnsworth 	unsigned long flags;
17094e5359cdSSimon Farnsworth 	bool stall_detected;
17104e5359cdSSimon Farnsworth 
17114e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
17124e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
17134e5359cdSSimon Farnsworth 		return;
17144e5359cdSSimon Farnsworth 
17154e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
17164e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
17174e5359cdSSimon Farnsworth 
1718e7d841caSChris Wilson 	if (work == NULL ||
1719e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1720e7d841caSChris Wilson 	    !work->enable_stall_check) {
17214e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
17224e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
17234e5359cdSSimon Farnsworth 		return;
17244e5359cdSSimon Farnsworth 	}
17254e5359cdSSimon Farnsworth 
17264e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
172705394f39SChris Wilson 	obj = work->pending_flip_obj;
1728a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
17299db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1730446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1731446f2545SArmin Reese 					obj->gtt_offset;
17324e5359cdSSimon Farnsworth 	} else {
17339db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
173405394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
173501f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
17364e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
17374e5359cdSSimon Farnsworth 	}
17384e5359cdSSimon Farnsworth 
17394e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
17404e5359cdSSimon Farnsworth 
17414e5359cdSSimon Farnsworth 	if (stall_detected) {
17424e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
17434e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
17444e5359cdSSimon Farnsworth 	}
17454e5359cdSSimon Farnsworth }
17464e5359cdSSimon Farnsworth 
174742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
174842f52ef8SKeith Packard  * we use as a pipe index
174942f52ef8SKeith Packard  */
1750f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
17510a3e67a4SJesse Barnes {
17520a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1753e9d21d7fSKeith Packard 	unsigned long irqflags;
175471e0ffa5SJesse Barnes 
17555eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
175671e0ffa5SJesse Barnes 		return -EINVAL;
17570a3e67a4SJesse Barnes 
17581ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1759f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
17607c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
17617c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
17620a3e67a4SJesse Barnes 	else
17637c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
17647c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
17658692d00eSChris Wilson 
17668692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
17678692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17686b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
17691ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17708692d00eSChris Wilson 
17710a3e67a4SJesse Barnes 	return 0;
17720a3e67a4SJesse Barnes }
17730a3e67a4SJesse Barnes 
1774f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1775f796cf8fSJesse Barnes {
1776f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1777f796cf8fSJesse Barnes 	unsigned long irqflags;
1778f796cf8fSJesse Barnes 
1779f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1780f796cf8fSJesse Barnes 		return -EINVAL;
1781f796cf8fSJesse Barnes 
1782f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1783f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1784f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1785f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1786f796cf8fSJesse Barnes 
1787f796cf8fSJesse Barnes 	return 0;
1788f796cf8fSJesse Barnes }
1789f796cf8fSJesse Barnes 
1790f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1791b1f14ad0SJesse Barnes {
1792b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1793b1f14ad0SJesse Barnes 	unsigned long irqflags;
1794b1f14ad0SJesse Barnes 
1795b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1796b1f14ad0SJesse Barnes 		return -EINVAL;
1797b1f14ad0SJesse Barnes 
1798b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1799b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1800b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1801b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1802b1f14ad0SJesse Barnes 
1803b1f14ad0SJesse Barnes 	return 0;
1804b1f14ad0SJesse Barnes }
1805b1f14ad0SJesse Barnes 
18067e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
18077e231dbeSJesse Barnes {
18087e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18097e231dbeSJesse Barnes 	unsigned long irqflags;
181031acc7f5SJesse Barnes 	u32 imr;
18117e231dbeSJesse Barnes 
18127e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
18137e231dbeSJesse Barnes 		return -EINVAL;
18147e231dbeSJesse Barnes 
18157e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18167e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
181731acc7f5SJesse Barnes 	if (pipe == 0)
18187e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
181931acc7f5SJesse Barnes 	else
18207e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18217e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
182231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
182331acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18247e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18257e231dbeSJesse Barnes 
18267e231dbeSJesse Barnes 	return 0;
18277e231dbeSJesse Barnes }
18287e231dbeSJesse Barnes 
182942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
183042f52ef8SKeith Packard  * we use as a pipe index
183142f52ef8SKeith Packard  */
1832f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
18330a3e67a4SJesse Barnes {
18340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1835e9d21d7fSKeith Packard 	unsigned long irqflags;
18360a3e67a4SJesse Barnes 
18371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18388692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18396b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
18408692d00eSChris Wilson 
18417c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
18427c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
18437c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18450a3e67a4SJesse Barnes }
18460a3e67a4SJesse Barnes 
1847f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1848f796cf8fSJesse Barnes {
1849f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1850f796cf8fSJesse Barnes 	unsigned long irqflags;
1851f796cf8fSJesse Barnes 
1852f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1853f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1854f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1855f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1856f796cf8fSJesse Barnes }
1857f796cf8fSJesse Barnes 
1858f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1859b1f14ad0SJesse Barnes {
1860b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1861b1f14ad0SJesse Barnes 	unsigned long irqflags;
1862b1f14ad0SJesse Barnes 
1863b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1864b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1865b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1866b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1867b1f14ad0SJesse Barnes }
1868b1f14ad0SJesse Barnes 
18697e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
18707e231dbeSJesse Barnes {
18717e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18727e231dbeSJesse Barnes 	unsigned long irqflags;
187331acc7f5SJesse Barnes 	u32 imr;
18747e231dbeSJesse Barnes 
18757e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
187631acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
187731acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18787e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
187931acc7f5SJesse Barnes 	if (pipe == 0)
18807e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
188131acc7f5SJesse Barnes 	else
18827e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18837e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
18847e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18857e231dbeSJesse Barnes }
18867e231dbeSJesse Barnes 
1887893eead0SChris Wilson static u32
1888893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1889852835f3SZou Nan hai {
1890893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1891893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1892893eead0SChris Wilson }
1893893eead0SChris Wilson 
1894893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1895893eead0SChris Wilson {
1896893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1897b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1898b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1899893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
19009574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
19019574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
19029574b3feSBen Widawsky 				  ring->name);
1903893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1904893eead0SChris Wilson 			*err = true;
1905893eead0SChris Wilson 		}
1906893eead0SChris Wilson 		return true;
1907893eead0SChris Wilson 	}
1908893eead0SChris Wilson 	return false;
1909f65d9421SBen Gamari }
1910f65d9421SBen Gamari 
1911a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring)
1912a24a11e6SChris Wilson {
1913a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1914a24a11e6SChris Wilson 	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1915a24a11e6SChris Wilson 	struct intel_ring_buffer *signaller;
1916a24a11e6SChris Wilson 	u32 cmd, ipehr, acthd_min;
1917a24a11e6SChris Wilson 
1918a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1919a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1920a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1921a24a11e6SChris Wilson 		return false;
1922a24a11e6SChris Wilson 
1923a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1924a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1925a24a11e6SChris Wilson 	 */
1926a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1927a24a11e6SChris Wilson 	do {
1928a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1929a24a11e6SChris Wilson 		if (cmd == ipehr)
1930a24a11e6SChris Wilson 			break;
1931a24a11e6SChris Wilson 
1932a24a11e6SChris Wilson 		acthd -= 4;
1933a24a11e6SChris Wilson 		if (acthd < acthd_min)
1934a24a11e6SChris Wilson 			return false;
1935a24a11e6SChris Wilson 	} while (1);
1936a24a11e6SChris Wilson 
1937a24a11e6SChris Wilson 	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1938a24a11e6SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false),
1939a24a11e6SChris Wilson 				 ioread32(ring->virtual_start+acthd+4)+1);
1940a24a11e6SChris Wilson }
1941a24a11e6SChris Wilson 
19421ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
19431ec14ad3SChris Wilson {
19441ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
19451ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19461ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
19471ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
19481ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
19491ec14ad3SChris Wilson 			  ring->name);
19501ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
19511ec14ad3SChris Wilson 		return true;
19521ec14ad3SChris Wilson 	}
1953a24a11e6SChris Wilson 
1954a24a11e6SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 &&
1955a24a11e6SChris Wilson 	    tmp & RING_WAIT_SEMAPHORE &&
1956a24a11e6SChris Wilson 	    semaphore_passed(ring)) {
1957a24a11e6SChris Wilson 		DRM_ERROR("Kicking stuck semaphore on %s\n",
1958a24a11e6SChris Wilson 			  ring->name);
1959a24a11e6SChris Wilson 		I915_WRITE_CTL(ring, tmp);
1960a24a11e6SChris Wilson 		return true;
1961a24a11e6SChris Wilson 	}
19621ec14ad3SChris Wilson 	return false;
19631ec14ad3SChris Wilson }
19641ec14ad3SChris Wilson 
1965d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1966d1e61e7fSChris Wilson {
1967d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1968d1e61e7fSChris Wilson 
196999584db3SDaniel Vetter 	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
1970b4519513SChris Wilson 		bool hung = true;
1971b4519513SChris Wilson 
1972d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1973d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1974d1e61e7fSChris Wilson 
1975d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1976b4519513SChris Wilson 			struct intel_ring_buffer *ring;
1977b4519513SChris Wilson 			int i;
1978b4519513SChris Wilson 
1979d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1980d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1981d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1982d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1983d1e61e7fSChris Wilson 			 */
1984b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
1985b4519513SChris Wilson 				hung &= !kick_ring(ring);
1986d1e61e7fSChris Wilson 		}
1987d1e61e7fSChris Wilson 
1988b4519513SChris Wilson 		return hung;
1989d1e61e7fSChris Wilson 	}
1990d1e61e7fSChris Wilson 
1991d1e61e7fSChris Wilson 	return false;
1992d1e61e7fSChris Wilson }
1993d1e61e7fSChris Wilson 
1994f65d9421SBen Gamari /**
1995f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1996f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1997f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1998f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1999f65d9421SBen Gamari  */
2000f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
2001f65d9421SBen Gamari {
2002f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2003f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2004bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
2005b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2006b4519513SChris Wilson 	bool err = false, idle;
2007b4519513SChris Wilson 	int i;
2008893eead0SChris Wilson 
20093e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
20103e0dc6b0SBen Widawsky 		return;
20113e0dc6b0SBen Widawsky 
2012b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
2013b4519513SChris Wilson 	idle = true;
2014b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
2015b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
2016b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
2017b4519513SChris Wilson 	}
2018b4519513SChris Wilson 
2019893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
2020b4519513SChris Wilson 	if (idle) {
2021d1e61e7fSChris Wilson 		if (err) {
2022d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
2023d1e61e7fSChris Wilson 				return;
2024d1e61e7fSChris Wilson 
2025893eead0SChris Wilson 			goto repeat;
2026d1e61e7fSChris Wilson 		}
2027d1e61e7fSChris Wilson 
202899584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2029893eead0SChris Wilson 		return;
2030893eead0SChris Wilson 	}
2031f65d9421SBen Gamari 
2032bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
203399584db3SDaniel Vetter 	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
203499584db3SDaniel Vetter 		   sizeof(acthd)) == 0 &&
203599584db3SDaniel Vetter 	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
203699584db3SDaniel Vetter 		   sizeof(instdone)) == 0) {
2037d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
2038f65d9421SBen Gamari 			return;
2039cbb465e7SChris Wilson 	} else {
204099584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2041cbb465e7SChris Wilson 
204299584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.last_acthd, acthd,
204399584db3SDaniel Vetter 		       sizeof(acthd));
204499584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
204599584db3SDaniel Vetter 		       sizeof(instdone));
2046cbb465e7SChris Wilson 	}
2047f65d9421SBen Gamari 
2048893eead0SChris Wilson repeat:
2049f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
205099584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2051cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2052f65d9421SBen Gamari }
2053f65d9421SBen Gamari 
2054c0e09200SDave Airlie /* drm_dma.h hooks
2055c0e09200SDave Airlie */
2056f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2057036a4a7dSZhenyu Wang {
2058036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2059036a4a7dSZhenyu Wang 
20604697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
20614697995bSJesse Barnes 
2062036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2063bdfcdb63SDaniel Vetter 
2064036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
2065036a4a7dSZhenyu Wang 
2066036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2067036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
20683143a2bfSChris Wilson 	POSTING_READ(DEIER);
2069036a4a7dSZhenyu Wang 
2070036a4a7dSZhenyu Wang 	/* and GT */
2071036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2072036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
20733143a2bfSChris Wilson 	POSTING_READ(GTIER);
2074c650156aSZhenyu Wang 
2075ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2076ab5c608bSBen Widawsky 		return;
2077ab5c608bSBen Widawsky 
2078c650156aSZhenyu Wang 	/* south display irq */
2079c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
208082a28bcfSDaniel Vetter 	/*
208182a28bcfSDaniel Vetter 	 * SDEIER is also touched by the interrupt handler to work around missed
208282a28bcfSDaniel Vetter 	 * PCH interrupts. Hence we can't update it after the interrupt handler
208382a28bcfSDaniel Vetter 	 * is enabled - instead we unconditionally enable all PCH interrupt
208482a28bcfSDaniel Vetter 	 * sources here, but then only unmask them as needed with SDEIMR.
208582a28bcfSDaniel Vetter 	 */
208682a28bcfSDaniel Vetter 	I915_WRITE(SDEIER, 0xffffffff);
20873143a2bfSChris Wilson 	POSTING_READ(SDEIER);
2088036a4a7dSZhenyu Wang }
2089036a4a7dSZhenyu Wang 
20907e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
20917e231dbeSJesse Barnes {
20927e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20937e231dbeSJesse Barnes 	int pipe;
20947e231dbeSJesse Barnes 
20957e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
20967e231dbeSJesse Barnes 
20977e231dbeSJesse Barnes 	/* VLV magic */
20987e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
20997e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
21007e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
21017e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
21027e231dbeSJesse Barnes 
21037e231dbeSJesse Barnes 	/* and GT */
21047e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21057e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21067e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
21077e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
21087e231dbeSJesse Barnes 	POSTING_READ(GTIER);
21097e231dbeSJesse Barnes 
21107e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
21117e231dbeSJesse Barnes 
21127e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
21137e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
21147e231dbeSJesse Barnes 	for_each_pipe(pipe)
21157e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
21167e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21177e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
21187e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
21197e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
21207e231dbeSJesse Barnes }
21217e231dbeSJesse Barnes 
212282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
212382a28bcfSDaniel Vetter {
212482a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
212582a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
212682a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
212782a28bcfSDaniel Vetter 	u32 mask = ~I915_READ(SDEIMR);
212882a28bcfSDaniel Vetter 	u32 hotplug;
212982a28bcfSDaniel Vetter 
213082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2131*995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK;
213282a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
213382a28bcfSDaniel Vetter 			mask |= hpd_ibx[intel_encoder->hpd_pin];
213482a28bcfSDaniel Vetter 	} else {
2135*995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK_CPT;
213682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
213782a28bcfSDaniel Vetter 			mask |= hpd_cpt[intel_encoder->hpd_pin];
213882a28bcfSDaniel Vetter 	}
213982a28bcfSDaniel Vetter 
214082a28bcfSDaniel Vetter 	I915_WRITE(SDEIMR, ~mask);
214182a28bcfSDaniel Vetter 
21427fe0b973SKeith Packard 	/*
21437fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
21447fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
21457fe0b973SKeith Packard 	 *
21467fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
21477fe0b973SKeith Packard 	 */
21487fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
21497fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
21507fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
21517fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
21527fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
21537fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
21547fe0b973SKeith Packard }
21557fe0b973SKeith Packard 
2156d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2157d46da437SPaulo Zanoni {
2158d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
215982a28bcfSDaniel Vetter 	u32 mask;
2160d46da437SPaulo Zanoni 
216182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev))
216282a28bcfSDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK;
216382a28bcfSDaniel Vetter 	else
216482a28bcfSDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
2165ab5c608bSBen Widawsky 
2166ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2167ab5c608bSBen Widawsky 		return;
2168ab5c608bSBen Widawsky 
2169d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2170d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2171d46da437SPaulo Zanoni }
2172d46da437SPaulo Zanoni 
2173f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2174036a4a7dSZhenyu Wang {
2175036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2176036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2177013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2178ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2179ce99c256SDaniel Vetter 			   DE_AUX_CHANNEL_A;
21801ec14ad3SChris Wilson 	u32 render_irqs;
2181036a4a7dSZhenyu Wang 
21821ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2183036a4a7dSZhenyu Wang 
2184036a4a7dSZhenyu Wang 	/* should always can generate irq */
2185036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
21861ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
21871ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
21883143a2bfSChris Wilson 	POSTING_READ(DEIER);
2189036a4a7dSZhenyu Wang 
21901ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2191036a4a7dSZhenyu Wang 
2192036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21931ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2194881f47b6SXiang, Haihao 
21951ec14ad3SChris Wilson 	if (IS_GEN6(dev))
21961ec14ad3SChris Wilson 		render_irqs =
21971ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
2198e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
2199e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
22001ec14ad3SChris Wilson 	else
22011ec14ad3SChris Wilson 		render_irqs =
220288f23b8fSChris Wilson 			GT_USER_INTERRUPT |
2203c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
22041ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
22051ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
22063143a2bfSChris Wilson 	POSTING_READ(GTIER);
2207036a4a7dSZhenyu Wang 
2208d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
22097fe0b973SKeith Packard 
2210f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2211f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2212f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2213f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2214f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2215f97108d1SJesse Barnes 	}
2216f97108d1SJesse Barnes 
2217036a4a7dSZhenyu Wang 	return 0;
2218036a4a7dSZhenyu Wang }
2219036a4a7dSZhenyu Wang 
2220f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2221b1f14ad0SJesse Barnes {
2222b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2223b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2224b615b57aSChris Wilson 	u32 display_mask =
2225b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2226b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2227b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2228ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
2229ce99c256SDaniel Vetter 		DE_AUX_CHANNEL_A_IVB;
2230b1f14ad0SJesse Barnes 	u32 render_irqs;
2231b1f14ad0SJesse Barnes 
2232b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2233b1f14ad0SJesse Barnes 
2234b1f14ad0SJesse Barnes 	/* should always can generate irq */
2235b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2236b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2237b615b57aSChris Wilson 	I915_WRITE(DEIER,
2238b615b57aSChris Wilson 		   display_mask |
2239b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2240b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2241b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2242b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2243b1f14ad0SJesse Barnes 
224415b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2245b1f14ad0SJesse Barnes 
2246b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2247b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2248b1f14ad0SJesse Barnes 
2249e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
225015b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2251b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2252b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2253b1f14ad0SJesse Barnes 
2254d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
22557fe0b973SKeith Packard 
2256b1f14ad0SJesse Barnes 	return 0;
2257b1f14ad0SJesse Barnes }
2258b1f14ad0SJesse Barnes 
22597e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
22607e231dbeSJesse Barnes {
22617e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22627e231dbeSJesse Barnes 	u32 enable_mask;
226331acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
22643bcedbe5SJesse Barnes 	u32 render_irqs;
22657e231dbeSJesse Barnes 	u16 msid;
22667e231dbeSJesse Barnes 
22677e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
226831acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
226931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
227031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
22717e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22727e231dbeSJesse Barnes 
227331acc7f5SJesse Barnes 	/*
227431acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
227531acc7f5SJesse Barnes 	 * toggle them based on usage.
227631acc7f5SJesse Barnes 	 */
227731acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
227831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
227931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22807e231dbeSJesse Barnes 
22817e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
22827e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
22837e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
22847e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
22857e231dbeSJesse Barnes 	msid |= (1<<14);
22867e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
22877e231dbeSJesse Barnes 
228820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
228920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
229020afbda2SDaniel Vetter 
22917e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
22927e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
22937e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22947e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
22957e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
22967e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22977e231dbeSJesse Barnes 
229831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2299515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
230031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
230131acc7f5SJesse Barnes 
23027e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23037e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23047e231dbeSJesse Barnes 
230531acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
230631acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
23073bcedbe5SJesse Barnes 
23083bcedbe5SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
23093bcedbe5SJesse Barnes 		GEN6_BLITTER_USER_INTERRUPT;
23103bcedbe5SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
23117e231dbeSJesse Barnes 	POSTING_READ(GTIER);
23127e231dbeSJesse Barnes 
23137e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
23147e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
23157e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
23167e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
23177e231dbeSJesse Barnes #endif
23187e231dbeSJesse Barnes 
23197e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
232020afbda2SDaniel Vetter 
232120afbda2SDaniel Vetter 	return 0;
232220afbda2SDaniel Vetter }
232320afbda2SDaniel Vetter 
23247e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
23257e231dbeSJesse Barnes {
23267e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23277e231dbeSJesse Barnes 	int pipe;
23287e231dbeSJesse Barnes 
23297e231dbeSJesse Barnes 	if (!dev_priv)
23307e231dbeSJesse Barnes 		return;
23317e231dbeSJesse Barnes 
23327e231dbeSJesse Barnes 	for_each_pipe(pipe)
23337e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23347e231dbeSJesse Barnes 
23357e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
23367e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
23377e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
23387e231dbeSJesse Barnes 	for_each_pipe(pipe)
23397e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23407e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23417e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
23427e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
23437e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23447e231dbeSJesse Barnes }
23457e231dbeSJesse Barnes 
2346f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2347036a4a7dSZhenyu Wang {
2348036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23494697995bSJesse Barnes 
23504697995bSJesse Barnes 	if (!dev_priv)
23514697995bSJesse Barnes 		return;
23524697995bSJesse Barnes 
2353036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2354036a4a7dSZhenyu Wang 
2355036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2356036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2357036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2358036a4a7dSZhenyu Wang 
2359036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2360036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2361036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2362192aac1fSKeith Packard 
2363ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2364ab5c608bSBen Widawsky 		return;
2365ab5c608bSBen Widawsky 
2366192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2367192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2368192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2369036a4a7dSZhenyu Wang }
2370036a4a7dSZhenyu Wang 
2371c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2372c2798b19SChris Wilson {
2373c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2374c2798b19SChris Wilson 	int pipe;
2375c2798b19SChris Wilson 
2376c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2377c2798b19SChris Wilson 
2378c2798b19SChris Wilson 	for_each_pipe(pipe)
2379c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2380c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2381c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2382c2798b19SChris Wilson 	POSTING_READ16(IER);
2383c2798b19SChris Wilson }
2384c2798b19SChris Wilson 
2385c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2386c2798b19SChris Wilson {
2387c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2388c2798b19SChris Wilson 
2389c2798b19SChris Wilson 	I915_WRITE16(EMR,
2390c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2391c2798b19SChris Wilson 
2392c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2393c2798b19SChris Wilson 	dev_priv->irq_mask =
2394c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2395c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2396c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2397c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2398c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2399c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2400c2798b19SChris Wilson 
2401c2798b19SChris Wilson 	I915_WRITE16(IER,
2402c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2403c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2404c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2405c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2406c2798b19SChris Wilson 	POSTING_READ16(IER);
2407c2798b19SChris Wilson 
2408c2798b19SChris Wilson 	return 0;
2409c2798b19SChris Wilson }
2410c2798b19SChris Wilson 
241190a72f87SVille Syrjälä /*
241290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
241390a72f87SVille Syrjälä  */
241490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
241590a72f87SVille Syrjälä 			       int pipe, u16 iir)
241690a72f87SVille Syrjälä {
241790a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
241890a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
241990a72f87SVille Syrjälä 
242090a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
242190a72f87SVille Syrjälä 		return false;
242290a72f87SVille Syrjälä 
242390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
242490a72f87SVille Syrjälä 		return false;
242590a72f87SVille Syrjälä 
242690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
242790a72f87SVille Syrjälä 
242890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
242990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
243090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
243190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
243290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
243390a72f87SVille Syrjälä 	 */
243490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
243590a72f87SVille Syrjälä 		return false;
243690a72f87SVille Syrjälä 
243790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
243890a72f87SVille Syrjälä 
243990a72f87SVille Syrjälä 	return true;
244090a72f87SVille Syrjälä }
244190a72f87SVille Syrjälä 
2442ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2443c2798b19SChris Wilson {
2444c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2445c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2446c2798b19SChris Wilson 	u16 iir, new_iir;
2447c2798b19SChris Wilson 	u32 pipe_stats[2];
2448c2798b19SChris Wilson 	unsigned long irqflags;
2449c2798b19SChris Wilson 	int irq_received;
2450c2798b19SChris Wilson 	int pipe;
2451c2798b19SChris Wilson 	u16 flip_mask =
2452c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2453c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2454c2798b19SChris Wilson 
2455c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2456c2798b19SChris Wilson 
2457c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2458c2798b19SChris Wilson 	if (iir == 0)
2459c2798b19SChris Wilson 		return IRQ_NONE;
2460c2798b19SChris Wilson 
2461c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2462c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2463c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2464c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2465c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2466c2798b19SChris Wilson 		 */
2467c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2468c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2469c2798b19SChris Wilson 			i915_handle_error(dev, false);
2470c2798b19SChris Wilson 
2471c2798b19SChris Wilson 		for_each_pipe(pipe) {
2472c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2473c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2474c2798b19SChris Wilson 
2475c2798b19SChris Wilson 			/*
2476c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2477c2798b19SChris Wilson 			 */
2478c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2479c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2480c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2481c2798b19SChris Wilson 							 pipe_name(pipe));
2482c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2483c2798b19SChris Wilson 				irq_received = 1;
2484c2798b19SChris Wilson 			}
2485c2798b19SChris Wilson 		}
2486c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2487c2798b19SChris Wilson 
2488c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2489c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2490c2798b19SChris Wilson 
2491d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2492c2798b19SChris Wilson 
2493c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2494c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2495c2798b19SChris Wilson 
2496c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
249790a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
249890a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2499c2798b19SChris Wilson 
2500c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
250190a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
250290a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2503c2798b19SChris Wilson 
2504c2798b19SChris Wilson 		iir = new_iir;
2505c2798b19SChris Wilson 	}
2506c2798b19SChris Wilson 
2507c2798b19SChris Wilson 	return IRQ_HANDLED;
2508c2798b19SChris Wilson }
2509c2798b19SChris Wilson 
2510c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2511c2798b19SChris Wilson {
2512c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2513c2798b19SChris Wilson 	int pipe;
2514c2798b19SChris Wilson 
2515c2798b19SChris Wilson 	for_each_pipe(pipe) {
2516c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2517c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2518c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2519c2798b19SChris Wilson 	}
2520c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2521c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2522c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2523c2798b19SChris Wilson }
2524c2798b19SChris Wilson 
2525a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2526a266c7d5SChris Wilson {
2527a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2528a266c7d5SChris Wilson 	int pipe;
2529a266c7d5SChris Wilson 
2530a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2531a266c7d5SChris Wilson 
2532a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2533a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2534a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2535a266c7d5SChris Wilson 	}
2536a266c7d5SChris Wilson 
253700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2538a266c7d5SChris Wilson 	for_each_pipe(pipe)
2539a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2540a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2541a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2542a266c7d5SChris Wilson 	POSTING_READ(IER);
2543a266c7d5SChris Wilson }
2544a266c7d5SChris Wilson 
2545a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2546a266c7d5SChris Wilson {
2547a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
254838bde180SChris Wilson 	u32 enable_mask;
2549a266c7d5SChris Wilson 
255038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
255138bde180SChris Wilson 
255238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
255338bde180SChris Wilson 	dev_priv->irq_mask =
255438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
255538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
255638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
255738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
255838bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
255938bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
256038bde180SChris Wilson 
256138bde180SChris Wilson 	enable_mask =
256238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
256338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
256438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
256538bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
256638bde180SChris Wilson 		I915_USER_INTERRUPT;
256738bde180SChris Wilson 
2568a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
256920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
257020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
257120afbda2SDaniel Vetter 
2572a266c7d5SChris Wilson 		/* Enable in IER... */
2573a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2574a266c7d5SChris Wilson 		/* and unmask in IMR */
2575a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2576a266c7d5SChris Wilson 	}
2577a266c7d5SChris Wilson 
2578a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2579a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2580a266c7d5SChris Wilson 	POSTING_READ(IER);
2581a266c7d5SChris Wilson 
258220afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
258320afbda2SDaniel Vetter 
258420afbda2SDaniel Vetter 	return 0;
258520afbda2SDaniel Vetter }
258620afbda2SDaniel Vetter 
258790a72f87SVille Syrjälä /*
258890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
258990a72f87SVille Syrjälä  */
259090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
259190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
259290a72f87SVille Syrjälä {
259390a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
259490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
259590a72f87SVille Syrjälä 
259690a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
259790a72f87SVille Syrjälä 		return false;
259890a72f87SVille Syrjälä 
259990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
260090a72f87SVille Syrjälä 		return false;
260190a72f87SVille Syrjälä 
260290a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
260390a72f87SVille Syrjälä 
260490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
260590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
260690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
260790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
260890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
260990a72f87SVille Syrjälä 	 */
261090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
261190a72f87SVille Syrjälä 		return false;
261290a72f87SVille Syrjälä 
261390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
261490a72f87SVille Syrjälä 
261590a72f87SVille Syrjälä 	return true;
261690a72f87SVille Syrjälä }
261790a72f87SVille Syrjälä 
2618ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2619a266c7d5SChris Wilson {
2620a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2621a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26228291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2623a266c7d5SChris Wilson 	unsigned long irqflags;
262438bde180SChris Wilson 	u32 flip_mask =
262538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
262638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
262738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2628a266c7d5SChris Wilson 
2629a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2630a266c7d5SChris Wilson 
2631a266c7d5SChris Wilson 	iir = I915_READ(IIR);
263238bde180SChris Wilson 	do {
263338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
26348291ee90SChris Wilson 		bool blc_event = false;
2635a266c7d5SChris Wilson 
2636a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2637a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2638a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2639a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2640a266c7d5SChris Wilson 		 */
2641a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2642a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2643a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2644a266c7d5SChris Wilson 
2645a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2646a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2647a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2648a266c7d5SChris Wilson 
264938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2650a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2651a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2652a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2653a266c7d5SChris Wilson 							 pipe_name(pipe));
2654a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
265538bde180SChris Wilson 				irq_received = true;
2656a266c7d5SChris Wilson 			}
2657a266c7d5SChris Wilson 		}
2658a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2659a266c7d5SChris Wilson 
2660a266c7d5SChris Wilson 		if (!irq_received)
2661a266c7d5SChris Wilson 			break;
2662a266c7d5SChris Wilson 
2663a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2664a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2665a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2666a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2667b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2668a266c7d5SChris Wilson 
2669a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2670a266c7d5SChris Wilson 				  hotplug_status);
2671b543fb04SEgbert Eich 			if (hotplug_trigger) {
2672b543fb04SEgbert Eich 				hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915);
2673a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2674a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2675b543fb04SEgbert Eich 			}
2676a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
267738bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2678a266c7d5SChris Wilson 		}
2679a266c7d5SChris Wilson 
268038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2681a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2682a266c7d5SChris Wilson 
2683a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2684a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2685a266c7d5SChris Wilson 
2686a266c7d5SChris Wilson 		for_each_pipe(pipe) {
268738bde180SChris Wilson 			int plane = pipe;
268838bde180SChris Wilson 			if (IS_MOBILE(dev))
268938bde180SChris Wilson 				plane = !plane;
26905e2032d4SVille Syrjälä 
269190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
269290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
269390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2694a266c7d5SChris Wilson 
2695a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2696a266c7d5SChris Wilson 				blc_event = true;
2697a266c7d5SChris Wilson 		}
2698a266c7d5SChris Wilson 
2699a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2700a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2701a266c7d5SChris Wilson 
2702a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2703a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2704a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2705a266c7d5SChris Wilson 		 * we would never get another interrupt.
2706a266c7d5SChris Wilson 		 *
2707a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2708a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2709a266c7d5SChris Wilson 		 * another one.
2710a266c7d5SChris Wilson 		 *
2711a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2712a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2713a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2714a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2715a266c7d5SChris Wilson 		 * stray interrupts.
2716a266c7d5SChris Wilson 		 */
271738bde180SChris Wilson 		ret = IRQ_HANDLED;
2718a266c7d5SChris Wilson 		iir = new_iir;
271938bde180SChris Wilson 	} while (iir & ~flip_mask);
2720a266c7d5SChris Wilson 
2721d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
27228291ee90SChris Wilson 
2723a266c7d5SChris Wilson 	return ret;
2724a266c7d5SChris Wilson }
2725a266c7d5SChris Wilson 
2726a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2727a266c7d5SChris Wilson {
2728a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2729a266c7d5SChris Wilson 	int pipe;
2730a266c7d5SChris Wilson 
2731a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2732a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2733a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2734a266c7d5SChris Wilson 	}
2735a266c7d5SChris Wilson 
273600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
273755b39755SChris Wilson 	for_each_pipe(pipe) {
273855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2739a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
274055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
274155b39755SChris Wilson 	}
2742a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2743a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2744a266c7d5SChris Wilson 
2745a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2746a266c7d5SChris Wilson }
2747a266c7d5SChris Wilson 
2748a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2749a266c7d5SChris Wilson {
2750a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2751a266c7d5SChris Wilson 	int pipe;
2752a266c7d5SChris Wilson 
2753a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2754a266c7d5SChris Wilson 
2755a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2756a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2757a266c7d5SChris Wilson 
2758a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2759a266c7d5SChris Wilson 	for_each_pipe(pipe)
2760a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2761a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2762a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2763a266c7d5SChris Wilson 	POSTING_READ(IER);
2764a266c7d5SChris Wilson }
2765a266c7d5SChris Wilson 
2766a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2767a266c7d5SChris Wilson {
2768a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2769bbba0a97SChris Wilson 	u32 enable_mask;
2770a266c7d5SChris Wilson 	u32 error_mask;
2771a266c7d5SChris Wilson 
2772a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2773bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2774adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2775bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2776bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2777bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2778bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2779bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2780bbba0a97SChris Wilson 
2781bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
278221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
278321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2784bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2785bbba0a97SChris Wilson 
2786bbba0a97SChris Wilson 	if (IS_G4X(dev))
2787bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2788a266c7d5SChris Wilson 
2789515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2790a266c7d5SChris Wilson 
2791a266c7d5SChris Wilson 	/*
2792a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2793a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2794a266c7d5SChris Wilson 	 */
2795a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2796a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2797a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2798a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2799a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2800a266c7d5SChris Wilson 	} else {
2801a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2802a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2803a266c7d5SChris Wilson 	}
2804a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2805a266c7d5SChris Wilson 
2806a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2807a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2808a266c7d5SChris Wilson 	POSTING_READ(IER);
2809a266c7d5SChris Wilson 
281020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
281120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
281220afbda2SDaniel Vetter 
281320afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
281420afbda2SDaniel Vetter 
281520afbda2SDaniel Vetter 	return 0;
281620afbda2SDaniel Vetter }
281720afbda2SDaniel Vetter 
2818bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
281920afbda2SDaniel Vetter {
282020afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2821e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2822e5868a31SEgbert Eich 	struct intel_encoder *encoder;
282320afbda2SDaniel Vetter 	u32 hotplug_en;
282420afbda2SDaniel Vetter 
2825bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
2826bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2827bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2828adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
2829e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
2830bac56d5bSEgbert Eich 		list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2831e5868a31SEgbert Eich 			hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
2832a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2833a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2834a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2835a266c7d5SChris Wilson 		*/
2836a266c7d5SChris Wilson 		if (IS_G4X(dev))
2837a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
283885fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2839a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2840a266c7d5SChris Wilson 
2841a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2842a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2843a266c7d5SChris Wilson 	}
2844bac56d5bSEgbert Eich }
2845a266c7d5SChris Wilson 
2846ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2847a266c7d5SChris Wilson {
2848a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2849a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2850a266c7d5SChris Wilson 	u32 iir, new_iir;
2851a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2852a266c7d5SChris Wilson 	unsigned long irqflags;
2853a266c7d5SChris Wilson 	int irq_received;
2854a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
285521ad8330SVille Syrjälä 	u32 flip_mask =
285621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
285721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2858a266c7d5SChris Wilson 
2859a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2860a266c7d5SChris Wilson 
2861a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2862a266c7d5SChris Wilson 
2863a266c7d5SChris Wilson 	for (;;) {
28642c8ba29fSChris Wilson 		bool blc_event = false;
28652c8ba29fSChris Wilson 
286621ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
2867a266c7d5SChris Wilson 
2868a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2869a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2870a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2871a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2872a266c7d5SChris Wilson 		 */
2873a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2874a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2875a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2876a266c7d5SChris Wilson 
2877a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2878a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2879a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2880a266c7d5SChris Wilson 
2881a266c7d5SChris Wilson 			/*
2882a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2883a266c7d5SChris Wilson 			 */
2884a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2885a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2886a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2887a266c7d5SChris Wilson 							 pipe_name(pipe));
2888a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2889a266c7d5SChris Wilson 				irq_received = 1;
2890a266c7d5SChris Wilson 			}
2891a266c7d5SChris Wilson 		}
2892a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2893a266c7d5SChris Wilson 
2894a266c7d5SChris Wilson 		if (!irq_received)
2895a266c7d5SChris Wilson 			break;
2896a266c7d5SChris Wilson 
2897a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2898a266c7d5SChris Wilson 
2899a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2900adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2901a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2902b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2903b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
2904b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_I965);
2905a266c7d5SChris Wilson 
2906a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2907a266c7d5SChris Wilson 				  hotplug_status);
2908b543fb04SEgbert Eich 			if (hotplug_trigger) {
2909b543fb04SEgbert Eich 				hotplug_irq_storm_detect(dev, hotplug_trigger,
2910b543fb04SEgbert Eich 							 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965);
2911a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2912a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2913b543fb04SEgbert Eich 			}
2914a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2915a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2916a266c7d5SChris Wilson 		}
2917a266c7d5SChris Wilson 
291821ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
2919a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2920a266c7d5SChris Wilson 
2921a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2922a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2923a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2924a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2925a266c7d5SChris Wilson 
2926a266c7d5SChris Wilson 		for_each_pipe(pipe) {
29272c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
292890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
292990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2930a266c7d5SChris Wilson 
2931a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2932a266c7d5SChris Wilson 				blc_event = true;
2933a266c7d5SChris Wilson 		}
2934a266c7d5SChris Wilson 
2935a266c7d5SChris Wilson 
2936a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2937a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2938a266c7d5SChris Wilson 
2939515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2940515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
2941515ac2bbSDaniel Vetter 
2942a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2943a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2944a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2945a266c7d5SChris Wilson 		 * we would never get another interrupt.
2946a266c7d5SChris Wilson 		 *
2947a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2948a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2949a266c7d5SChris Wilson 		 * another one.
2950a266c7d5SChris Wilson 		 *
2951a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2952a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2953a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2954a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2955a266c7d5SChris Wilson 		 * stray interrupts.
2956a266c7d5SChris Wilson 		 */
2957a266c7d5SChris Wilson 		iir = new_iir;
2958a266c7d5SChris Wilson 	}
2959a266c7d5SChris Wilson 
2960d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
29612c8ba29fSChris Wilson 
2962a266c7d5SChris Wilson 	return ret;
2963a266c7d5SChris Wilson }
2964a266c7d5SChris Wilson 
2965a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2966a266c7d5SChris Wilson {
2967a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2968a266c7d5SChris Wilson 	int pipe;
2969a266c7d5SChris Wilson 
2970a266c7d5SChris Wilson 	if (!dev_priv)
2971a266c7d5SChris Wilson 		return;
2972a266c7d5SChris Wilson 
2973a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2974a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2975a266c7d5SChris Wilson 
2976a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2977a266c7d5SChris Wilson 	for_each_pipe(pipe)
2978a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2979a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2980a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2981a266c7d5SChris Wilson 
2982a266c7d5SChris Wilson 	for_each_pipe(pipe)
2983a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2984a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2985a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2986a266c7d5SChris Wilson }
2987a266c7d5SChris Wilson 
2988f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2989f71d4af4SJesse Barnes {
29908b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29918b2e326dSChris Wilson 
29928b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
299399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
2994c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
2995a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
29968b2e326dSChris Wilson 
299799584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
299899584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
299961bac78eSDaniel Vetter 		    (unsigned long) dev);
300061bac78eSDaniel Vetter 
300197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
30029ee32feaSDaniel Vetter 
3003f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3004f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
30057d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3006f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3007f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3008f71d4af4SJesse Barnes 	}
3009f71d4af4SJesse Barnes 
3010c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3011f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3012c3613de9SKeith Packard 	else
3013c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3014f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3015f71d4af4SJesse Barnes 
30167e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
30177e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
30187e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
30197e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
30207e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
30217e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
30227e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3023fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
30244a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3025f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
3026f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
3027f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3028f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3029f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3030f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
3031f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
303282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3033f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3034f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3035f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3036f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3037f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3038f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3039f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
304082a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3041f71d4af4SJesse Barnes 	} else {
3042c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3043c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3044c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3045c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3046c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3047a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3048a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3049a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3050a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3051a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
305220afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3053c2798b19SChris Wilson 		} else {
3054a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3055a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3056a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3057a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3058bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3059c2798b19SChris Wilson 		}
3060f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3061f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3062f71d4af4SJesse Barnes 	}
3063f71d4af4SJesse Barnes }
306420afbda2SDaniel Vetter 
306520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
306620afbda2SDaniel Vetter {
306720afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3068821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3069821450c6SEgbert Eich 	struct drm_connector *connector;
3070821450c6SEgbert Eich 	int i;
307120afbda2SDaniel Vetter 
3072821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3073821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3074821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3075821450c6SEgbert Eich 	}
3076821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3077821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3078821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3079821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3080821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3081821450c6SEgbert Eich 	}
308220afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
308320afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
308420afbda2SDaniel Vetter }
3085