xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 995b6762f0fd54377bbfafdf5328b12de698bfa8)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
2963eeaf38SJesse Barnes #include <linux/sysrq.h>
305a0e3ad6STejun Heo #include <linux/slab.h>
31c0e09200SDave Airlie #include "drmP.h"
32c0e09200SDave Airlie #include "drm.h"
33c0e09200SDave Airlie #include "i915_drm.h"
34c0e09200SDave Airlie #include "i915_drv.h"
351c5d22f7SChris Wilson #include "i915_trace.h"
3679e53945SJesse Barnes #include "intel_drv.h"
37c0e09200SDave Airlie 
38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
39c0e09200SDave Airlie 
407c463586SKeith Packard /**
417c463586SKeith Packard  * Interrupts that are always left unmasked.
427c463586SKeith Packard  *
437c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
447c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
457c463586SKeith Packard  * PIPESTAT alone.
467c463586SKeith Packard  */
476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX			\
486b95a207SKristian Høgsberg 	(I915_ASLE_INTERRUPT |				\
490a3e67a4SJesse Barnes 	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
5063eeaf38SJesse Barnes 	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
516b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
526b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
5363eeaf38SJesse Barnes 	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54ed4cb414SEric Anholt 
557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
577c463586SKeith Packard 
5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
5979e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
6079e53945SJesse Barnes 
6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
6279e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
6379e53945SJesse Barnes 
6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6579e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6679e53945SJesse Barnes 
678ee1c3dbSMatthew Garrett void
68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
69036a4a7dSZhenyu Wang {
70036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg &= ~mask;
72036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
74036a4a7dSZhenyu Wang 	}
75036a4a7dSZhenyu Wang }
76036a4a7dSZhenyu Wang 
7762fdfeafSEric Anholt void
78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
79036a4a7dSZhenyu Wang {
80036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg |= mask;
82036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
84036a4a7dSZhenyu Wang 	}
85036a4a7dSZhenyu Wang }
86036a4a7dSZhenyu Wang 
87036a4a7dSZhenyu Wang /* For display hotplug interrupt */
88*995b6762SChris Wilson static void
89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
90036a4a7dSZhenyu Wang {
91036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != 0) {
92036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg &= ~mask;
93036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
95036a4a7dSZhenyu Wang 	}
96036a4a7dSZhenyu Wang }
97036a4a7dSZhenyu Wang 
98036a4a7dSZhenyu Wang static inline void
99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
100036a4a7dSZhenyu Wang {
101036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != mask) {
102036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg |= mask;
103036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
105036a4a7dSZhenyu Wang 	}
106036a4a7dSZhenyu Wang }
107036a4a7dSZhenyu Wang 
108036a4a7dSZhenyu Wang void
109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110ed4cb414SEric Anholt {
111ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != 0) {
112ed4cb414SEric Anholt 		dev_priv->irq_mask_reg &= ~mask;
113ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
114ed4cb414SEric Anholt 		(void) I915_READ(IMR);
115ed4cb414SEric Anholt 	}
116ed4cb414SEric Anholt }
117ed4cb414SEric Anholt 
11862fdfeafSEric Anholt void
119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120ed4cb414SEric Anholt {
121ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != mask) {
122ed4cb414SEric Anholt 		dev_priv->irq_mask_reg |= mask;
123ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
124ed4cb414SEric Anholt 		(void) I915_READ(IMR);
125ed4cb414SEric Anholt 	}
126ed4cb414SEric Anholt }
127ed4cb414SEric Anholt 
1287c463586SKeith Packard static inline u32
1297c463586SKeith Packard i915_pipestat(int pipe)
1307c463586SKeith Packard {
1317c463586SKeith Packard 	if (pipe == 0)
1327c463586SKeith Packard 		return PIPEASTAT;
1337c463586SKeith Packard 	if (pipe == 1)
1347c463586SKeith Packard 		return PIPEBSTAT;
1359c84ba4eSAndrew Morton 	BUG();
1367c463586SKeith Packard }
1377c463586SKeith Packard 
1387c463586SKeith Packard void
1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1407c463586SKeith Packard {
1417c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
1427c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1437c463586SKeith Packard 
1447c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
1457c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
1467c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
1477c463586SKeith Packard 		(void) I915_READ(reg);
1487c463586SKeith Packard 	}
1497c463586SKeith Packard }
1507c463586SKeith Packard 
1517c463586SKeith Packard void
1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1537c463586SKeith Packard {
1547c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1557c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1567c463586SKeith Packard 
1577c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1587c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1597c463586SKeith Packard 		(void) I915_READ(reg);
1607c463586SKeith Packard 	}
1617c463586SKeith Packard }
1627c463586SKeith Packard 
163c0e09200SDave Airlie /**
16401c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
16501c66889SZhao Yakui  */
16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev)
16701c66889SZhao Yakui {
16801c66889SZhao Yakui 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16901c66889SZhao Yakui 
170c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
171f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
172edcb49caSZhao Yakui 	else {
17301c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
174d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
175edcb49caSZhao Yakui 		if (IS_I965G(dev))
176edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
177d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
178edcb49caSZhao Yakui 	}
17901c66889SZhao Yakui }
18001c66889SZhao Yakui 
18101c66889SZhao Yakui /**
1820a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1830a3e67a4SJesse Barnes  * @dev: DRM device
1840a3e67a4SJesse Barnes  * @pipe: pipe to check
1850a3e67a4SJesse Barnes  *
1860a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1870a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1880a3e67a4SJesse Barnes  * before reading such registers if unsure.
1890a3e67a4SJesse Barnes  */
1900a3e67a4SJesse Barnes static int
1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1920a3e67a4SJesse Barnes {
1930a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1940a3e67a4SJesse Barnes 	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
1950a3e67a4SJesse Barnes 
1960a3e67a4SJesse Barnes 	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
1970a3e67a4SJesse Barnes 		return 1;
1980a3e67a4SJesse Barnes 
1990a3e67a4SJesse Barnes 	return 0;
2000a3e67a4SJesse Barnes }
2010a3e67a4SJesse Barnes 
20242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
20342f52ef8SKeith Packard  * we use as a pipe index
20442f52ef8SKeith Packard  */
20542f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
2060a3e67a4SJesse Barnes {
2070a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2080a3e67a4SJesse Barnes 	unsigned long high_frame;
2090a3e67a4SJesse Barnes 	unsigned long low_frame;
2100a3e67a4SJesse Barnes 	u32 high1, high2, low, count;
2110a3e67a4SJesse Barnes 
2120a3e67a4SJesse Barnes 	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
2130a3e67a4SJesse Barnes 	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
2140a3e67a4SJesse Barnes 
2150a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
21644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
21744d98a61SZhao Yakui 				"pipe %d\n", pipe);
2180a3e67a4SJesse Barnes 		return 0;
2190a3e67a4SJesse Barnes 	}
2200a3e67a4SJesse Barnes 
2210a3e67a4SJesse Barnes 	/*
2220a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
2230a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
2240a3e67a4SJesse Barnes 	 * register.
2250a3e67a4SJesse Barnes 	 */
2260a3e67a4SJesse Barnes 	do {
2270a3e67a4SJesse Barnes 		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2280a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2290a3e67a4SJesse Barnes 		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
2300a3e67a4SJesse Barnes 			PIPE_FRAME_LOW_SHIFT);
2310a3e67a4SJesse Barnes 		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2320a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2330a3e67a4SJesse Barnes 	} while (high1 != high2);
2340a3e67a4SJesse Barnes 
2350a3e67a4SJesse Barnes 	count = (high1 << 8) | low;
2360a3e67a4SJesse Barnes 
2370a3e67a4SJesse Barnes 	return count;
2380a3e67a4SJesse Barnes }
2390a3e67a4SJesse Barnes 
2409880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
2419880b7a5SJesse Barnes {
2429880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2439880b7a5SJesse Barnes 	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
2449880b7a5SJesse Barnes 
2459880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
24644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
24744d98a61SZhao Yakui 					"pipe %d\n", pipe);
2489880b7a5SJesse Barnes 		return 0;
2499880b7a5SJesse Barnes 	}
2509880b7a5SJesse Barnes 
2519880b7a5SJesse Barnes 	return I915_READ(reg);
2529880b7a5SJesse Barnes }
2539880b7a5SJesse Barnes 
2545ca58282SJesse Barnes /*
2555ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2565ca58282SJesse Barnes  */
2575ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2585ca58282SJesse Barnes {
2595ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2605ca58282SJesse Barnes 						    hotplug_work);
2615ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
262c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2635bf4c9c4SZhenyu Wang 	struct drm_encoder *encoder;
2645ca58282SJesse Barnes 
2655bf4c9c4SZhenyu Wang 	if (mode_config->num_encoder) {
2665bf4c9c4SZhenyu Wang 		list_for_each_entry(encoder, &mode_config->encoder_list, head) {
2675bf4c9c4SZhenyu Wang 			struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
268c31c4ba3SKeith Packard 
26921d40d37SEric Anholt 			if (intel_encoder->hot_plug)
27021d40d37SEric Anholt 				(*intel_encoder->hot_plug) (intel_encoder);
271c31c4ba3SKeith Packard 		}
272c31c4ba3SKeith Packard 	}
2735ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
274eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
2755ca58282SJesse Barnes }
2765ca58282SJesse Barnes 
277f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev)
278f97108d1SJesse Barnes {
279f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
280b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
281f97108d1SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
282f97108d1SJesse Barnes 
2837648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
284b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
285b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
286f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
287f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
288f97108d1SJesse Barnes 
289f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
290b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
291f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
292f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
293f97108d1SJesse Barnes 		if (new_delay < dev_priv->max_delay)
294f97108d1SJesse Barnes 			new_delay = dev_priv->max_delay;
295b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
296f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
297f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
298f97108d1SJesse Barnes 		if (new_delay > dev_priv->min_delay)
299f97108d1SJesse Barnes 			new_delay = dev_priv->min_delay;
300f97108d1SJesse Barnes 	}
301f97108d1SJesse Barnes 
3027648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
303f97108d1SJesse Barnes 		dev_priv->cur_delay = new_delay;
304f97108d1SJesse Barnes 
305f97108d1SJesse Barnes 	return;
306f97108d1SJesse Barnes }
307f97108d1SJesse Barnes 
308*995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
309036a4a7dSZhenyu Wang {
310036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
311036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
3123ff99164SDave Airlie 	u32 de_iir, gt_iir, de_ier, pch_iir;
313036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
314852835f3SZou Nan hai 	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
315036a4a7dSZhenyu Wang 
3162d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
3172d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
3182d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
3192d109a84SZou, Nanhai 	(void)I915_READ(DEIER);
3202d109a84SZou, Nanhai 
321036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
322036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
323c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
324036a4a7dSZhenyu Wang 
325c650156aSZhenyu Wang 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
326c7c85101SZou Nan hai 		goto done;
327036a4a7dSZhenyu Wang 
328036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
329036a4a7dSZhenyu Wang 
330036a4a7dSZhenyu Wang 	if (dev->primary->master) {
331036a4a7dSZhenyu Wang 		master_priv = dev->primary->master->driver_priv;
332036a4a7dSZhenyu Wang 		if (master_priv->sarea_priv)
333036a4a7dSZhenyu Wang 			master_priv->sarea_priv->last_dispatch =
334036a4a7dSZhenyu Wang 				READ_BREADCRUMB(dev_priv);
335036a4a7dSZhenyu Wang 	}
336036a4a7dSZhenyu Wang 
337e552eb70SJesse Barnes 	if (gt_iir & GT_PIPE_NOTIFY) {
338852835f3SZou Nan hai 		u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
339852835f3SZou Nan hai 		render_ring->irq_gem_seqno = seqno;
3401c5d22f7SChris Wilson 		trace_i915_gem_request_complete(dev, seqno);
341852835f3SZou Nan hai 		DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
342c566ec49SZhenyu Wang 		dev_priv->hangcheck_count = 0;
343c566ec49SZhenyu Wang 		mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
344036a4a7dSZhenyu Wang 	}
345d1b851fcSZou Nan hai 	if (gt_iir & GT_BSD_USER_INTERRUPT)
346d1b851fcSZou Nan hai 		DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
347d1b851fcSZou Nan hai 
348036a4a7dSZhenyu Wang 
34901c66889SZhao Yakui 	if (de_iir & DE_GSE)
3503b617967SChris Wilson 		intel_opregion_gse_intr(dev);
35101c66889SZhao Yakui 
352f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
353013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
3542bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
355013d5aa2SJesse Barnes 	}
356013d5aa2SJesse Barnes 
357f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
358f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
3592bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
360013d5aa2SJesse Barnes 	}
361c062df61SLi Peng 
362f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
363f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
364f072d2e7SZhenyu Wang 
365f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
366f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
367f072d2e7SZhenyu Wang 
368c650156aSZhenyu Wang 	/* check event from PCH */
369c650156aSZhenyu Wang 	if ((de_iir & DE_PCH_EVENT) &&
370c650156aSZhenyu Wang 	    (pch_iir & SDE_HOTPLUG_MASK)) {
371c650156aSZhenyu Wang 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
372c650156aSZhenyu Wang 	}
373c650156aSZhenyu Wang 
374f97108d1SJesse Barnes 	if (de_iir & DE_PCU_EVENT) {
3757648fa99SJesse Barnes 		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
376f97108d1SJesse Barnes 		i915_handle_rps_change(dev);
377f97108d1SJesse Barnes 	}
378f97108d1SJesse Barnes 
379c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
380c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
381c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
382c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
383036a4a7dSZhenyu Wang 
384c7c85101SZou Nan hai done:
3852d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
3862d109a84SZou, Nanhai 	(void)I915_READ(DEIER);
3872d109a84SZou, Nanhai 
388036a4a7dSZhenyu Wang 	return ret;
389036a4a7dSZhenyu Wang }
390036a4a7dSZhenyu Wang 
3918a905236SJesse Barnes /**
3928a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
3938a905236SJesse Barnes  * @work: work struct
3948a905236SJesse Barnes  *
3958a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
3968a905236SJesse Barnes  * was detected.
3978a905236SJesse Barnes  */
3988a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
3998a905236SJesse Barnes {
4008a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4018a905236SJesse Barnes 						    error_work);
4028a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
403f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
404f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
405f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
4068a905236SJesse Barnes 
40744d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("generating error event\n");
408f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
4098a905236SJesse Barnes 
410ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
411f316a42cSBen Gamari 		if (IS_I965G(dev)) {
41244d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("resetting chip\n");
413f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
414f316a42cSBen Gamari 			if (!i965_reset(dev, GDRST_RENDER)) {
415ba1234d1SBen Gamari 				atomic_set(&dev_priv->mm.wedged, 0);
416f316a42cSBen Gamari 				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
417f316a42cSBen Gamari 			}
418f316a42cSBen Gamari 		} else {
41944d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("reboot required\n");
420f316a42cSBen Gamari 		}
421f316a42cSBen Gamari 	}
4228a905236SJesse Barnes }
4238a905236SJesse Barnes 
4243bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
4259df30794SChris Wilson static struct drm_i915_error_object *
4269df30794SChris Wilson i915_error_object_create(struct drm_device *dev,
4279df30794SChris Wilson 			 struct drm_gem_object *src)
4289df30794SChris Wilson {
429e56660ddSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4309df30794SChris Wilson 	struct drm_i915_error_object *dst;
4319df30794SChris Wilson 	struct drm_i915_gem_object *src_priv;
4329df30794SChris Wilson 	int page, page_count;
433e56660ddSChris Wilson 	u32 reloc_offset;
4349df30794SChris Wilson 
4359df30794SChris Wilson 	if (src == NULL)
4369df30794SChris Wilson 		return NULL;
4379df30794SChris Wilson 
43823010e43SDaniel Vetter 	src_priv = to_intel_bo(src);
4399df30794SChris Wilson 	if (src_priv->pages == NULL)
4409df30794SChris Wilson 		return NULL;
4419df30794SChris Wilson 
4429df30794SChris Wilson 	page_count = src->size / PAGE_SIZE;
4439df30794SChris Wilson 
4449df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
4459df30794SChris Wilson 	if (dst == NULL)
4469df30794SChris Wilson 		return NULL;
4479df30794SChris Wilson 
448e56660ddSChris Wilson 	reloc_offset = src_priv->gtt_offset;
4499df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
450788885aeSAndrew Morton 		unsigned long flags;
451e56660ddSChris Wilson 		void __iomem *s;
452e56660ddSChris Wilson 		void *d;
453788885aeSAndrew Morton 
454e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
4559df30794SChris Wilson 		if (d == NULL)
4569df30794SChris Wilson 			goto unwind;
457e56660ddSChris Wilson 
458788885aeSAndrew Morton 		local_irq_save(flags);
459e56660ddSChris Wilson 		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
460e56660ddSChris Wilson 					     reloc_offset,
461e56660ddSChris Wilson 					     KM_IRQ0);
462e56660ddSChris Wilson 		memcpy_fromio(d, s, PAGE_SIZE);
463e56660ddSChris Wilson 		io_mapping_unmap_atomic(s, KM_IRQ0);
464788885aeSAndrew Morton 		local_irq_restore(flags);
465e56660ddSChris Wilson 
4669df30794SChris Wilson 		dst->pages[page] = d;
467e56660ddSChris Wilson 
468e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
4699df30794SChris Wilson 	}
4709df30794SChris Wilson 	dst->page_count = page_count;
4719df30794SChris Wilson 	dst->gtt_offset = src_priv->gtt_offset;
4729df30794SChris Wilson 
4739df30794SChris Wilson 	return dst;
4749df30794SChris Wilson 
4759df30794SChris Wilson unwind:
4769df30794SChris Wilson 	while (page--)
4779df30794SChris Wilson 		kfree(dst->pages[page]);
4789df30794SChris Wilson 	kfree(dst);
4799df30794SChris Wilson 	return NULL;
4809df30794SChris Wilson }
4819df30794SChris Wilson 
4829df30794SChris Wilson static void
4839df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
4849df30794SChris Wilson {
4859df30794SChris Wilson 	int page;
4869df30794SChris Wilson 
4879df30794SChris Wilson 	if (obj == NULL)
4889df30794SChris Wilson 		return;
4899df30794SChris Wilson 
4909df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
4919df30794SChris Wilson 		kfree(obj->pages[page]);
4929df30794SChris Wilson 
4939df30794SChris Wilson 	kfree(obj);
4949df30794SChris Wilson }
4959df30794SChris Wilson 
4969df30794SChris Wilson static void
4979df30794SChris Wilson i915_error_state_free(struct drm_device *dev,
4989df30794SChris Wilson 		      struct drm_i915_error_state *error)
4999df30794SChris Wilson {
5009df30794SChris Wilson 	i915_error_object_free(error->batchbuffer[0]);
5019df30794SChris Wilson 	i915_error_object_free(error->batchbuffer[1]);
5029df30794SChris Wilson 	i915_error_object_free(error->ringbuffer);
5039df30794SChris Wilson 	kfree(error->active_bo);
5046ef3d427SChris Wilson 	kfree(error->overlay);
5059df30794SChris Wilson 	kfree(error);
5069df30794SChris Wilson }
5079df30794SChris Wilson 
5089df30794SChris Wilson static u32
5099df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring)
5109df30794SChris Wilson {
5119df30794SChris Wilson 	u32 cmd;
5129df30794SChris Wilson 
5139df30794SChris Wilson 	if (IS_I830(dev) || IS_845G(dev))
5149df30794SChris Wilson 		cmd = MI_BATCH_BUFFER;
5159df30794SChris Wilson 	else if (IS_I965G(dev))
5169df30794SChris Wilson 		cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
5179df30794SChris Wilson 		       MI_BATCH_NON_SECURE_I965);
5189df30794SChris Wilson 	else
5199df30794SChris Wilson 		cmd = (MI_BATCH_BUFFER_START | (2 << 6));
5209df30794SChris Wilson 
5219df30794SChris Wilson 	return ring[0] == cmd ? ring[1] : 0;
5229df30794SChris Wilson }
5239df30794SChris Wilson 
5249df30794SChris Wilson static u32
5259df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev)
5269df30794SChris Wilson {
5279df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
5289df30794SChris Wilson 	u32 head, bbaddr;
5299df30794SChris Wilson 	u32 *ring;
5309df30794SChris Wilson 
5319df30794SChris Wilson 	/* Locate the current position in the ringbuffer and walk back
5329df30794SChris Wilson 	 * to find the most recently dispatched batch buffer.
5339df30794SChris Wilson 	 */
5349df30794SChris Wilson 	bbaddr = 0;
5359df30794SChris Wilson 	head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
536d3301d86SEric Anholt 	ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
5379df30794SChris Wilson 
538d3301d86SEric Anholt 	while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
5399df30794SChris Wilson 		bbaddr = i915_get_bbaddr(dev, ring);
5409df30794SChris Wilson 		if (bbaddr)
5419df30794SChris Wilson 			break;
5429df30794SChris Wilson 	}
5439df30794SChris Wilson 
5449df30794SChris Wilson 	if (bbaddr == 0) {
5458187a2b7SZou Nan hai 		ring = (u32 *)(dev_priv->render_ring.virtual_start
5468187a2b7SZou Nan hai 				+ dev_priv->render_ring.size);
547d3301d86SEric Anholt 		while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
5489df30794SChris Wilson 			bbaddr = i915_get_bbaddr(dev, ring);
5499df30794SChris Wilson 			if (bbaddr)
5509df30794SChris Wilson 				break;
5519df30794SChris Wilson 		}
5529df30794SChris Wilson 	}
5539df30794SChris Wilson 
5549df30794SChris Wilson 	return bbaddr;
5559df30794SChris Wilson }
5569df30794SChris Wilson 
5578a905236SJesse Barnes /**
5588a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
5598a905236SJesse Barnes  * @dev: drm device
5608a905236SJesse Barnes  *
5618a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
5628a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
5638a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
5648a905236SJesse Barnes  * to pick up.
5658a905236SJesse Barnes  */
56663eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
56763eeaf38SJesse Barnes {
56863eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
5699df30794SChris Wilson 	struct drm_i915_gem_object *obj_priv;
57063eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
5719df30794SChris Wilson 	struct drm_gem_object *batchbuffer[2];
57263eeaf38SJesse Barnes 	unsigned long flags;
5739df30794SChris Wilson 	u32 bbaddr;
5749df30794SChris Wilson 	int count;
57563eeaf38SJesse Barnes 
57663eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
5779df30794SChris Wilson 	error = dev_priv->first_error;
5789df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
5799df30794SChris Wilson 	if (error)
5809df30794SChris Wilson 		return;
58163eeaf38SJesse Barnes 
58263eeaf38SJesse Barnes 	error = kmalloc(sizeof(*error), GFP_ATOMIC);
58363eeaf38SJesse Barnes 	if (!error) {
5849df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
5859df30794SChris Wilson 		return;
58663eeaf38SJesse Barnes 	}
58763eeaf38SJesse Barnes 
588852835f3SZou Nan hai 	error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
58963eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
59063eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
59163eeaf38SJesse Barnes 	error->pipeastat = I915_READ(PIPEASTAT);
59263eeaf38SJesse Barnes 	error->pipebstat = I915_READ(PIPEBSTAT);
59363eeaf38SJesse Barnes 	error->instpm = I915_READ(INSTPM);
59463eeaf38SJesse Barnes 	if (!IS_I965G(dev)) {
59563eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR);
59663eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR);
59763eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE);
59863eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD);
5999df30794SChris Wilson 		error->bbaddr = 0;
60063eeaf38SJesse Barnes 	} else {
60163eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR_I965);
60263eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR_I965);
60363eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE_I965);
60463eeaf38SJesse Barnes 		error->instps = I915_READ(INSTPS);
60563eeaf38SJesse Barnes 		error->instdone1 = I915_READ(INSTDONE1);
60663eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD_I965);
6079df30794SChris Wilson 		error->bbaddr = I915_READ64(BB_ADDR);
6089df30794SChris Wilson 	}
6099df30794SChris Wilson 
6109df30794SChris Wilson 	bbaddr = i915_ringbuffer_last_batch(dev);
6119df30794SChris Wilson 
6129df30794SChris Wilson 	/* Grab the current batchbuffer, most likely to have crashed. */
6139df30794SChris Wilson 	batchbuffer[0] = NULL;
6149df30794SChris Wilson 	batchbuffer[1] = NULL;
6159df30794SChris Wilson 	count = 0;
616852835f3SZou Nan hai 	list_for_each_entry(obj_priv,
617852835f3SZou Nan hai 			&dev_priv->render_ring.active_list, list) {
618852835f3SZou Nan hai 
619a8089e84SDaniel Vetter 		struct drm_gem_object *obj = &obj_priv->base;
6209df30794SChris Wilson 
6219df30794SChris Wilson 		if (batchbuffer[0] == NULL &&
6229df30794SChris Wilson 		    bbaddr >= obj_priv->gtt_offset &&
6239df30794SChris Wilson 		    bbaddr < obj_priv->gtt_offset + obj->size)
6249df30794SChris Wilson 			batchbuffer[0] = obj;
6259df30794SChris Wilson 
6269df30794SChris Wilson 		if (batchbuffer[1] == NULL &&
6279df30794SChris Wilson 		    error->acthd >= obj_priv->gtt_offset &&
628e56660ddSChris Wilson 		    error->acthd < obj_priv->gtt_offset + obj->size)
6299df30794SChris Wilson 			batchbuffer[1] = obj;
6309df30794SChris Wilson 
6319df30794SChris Wilson 		count++;
6329df30794SChris Wilson 	}
633e56660ddSChris Wilson 	/* Scan the other lists for completeness for those bizarre errors. */
634e56660ddSChris Wilson 	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
635e56660ddSChris Wilson 		list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
636e56660ddSChris Wilson 			struct drm_gem_object *obj = &obj_priv->base;
637e56660ddSChris Wilson 
638e56660ddSChris Wilson 			if (batchbuffer[0] == NULL &&
639e56660ddSChris Wilson 			    bbaddr >= obj_priv->gtt_offset &&
640e56660ddSChris Wilson 			    bbaddr < obj_priv->gtt_offset + obj->size)
641e56660ddSChris Wilson 				batchbuffer[0] = obj;
642e56660ddSChris Wilson 
643e56660ddSChris Wilson 			if (batchbuffer[1] == NULL &&
644e56660ddSChris Wilson 			    error->acthd >= obj_priv->gtt_offset &&
645e56660ddSChris Wilson 			    error->acthd < obj_priv->gtt_offset + obj->size)
646e56660ddSChris Wilson 				batchbuffer[1] = obj;
647e56660ddSChris Wilson 
648e56660ddSChris Wilson 			if (batchbuffer[0] && batchbuffer[1])
649e56660ddSChris Wilson 				break;
650e56660ddSChris Wilson 		}
651e56660ddSChris Wilson 	}
652e56660ddSChris Wilson 	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
653e56660ddSChris Wilson 		list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
654e56660ddSChris Wilson 			struct drm_gem_object *obj = &obj_priv->base;
655e56660ddSChris Wilson 
656e56660ddSChris Wilson 			if (batchbuffer[0] == NULL &&
657e56660ddSChris Wilson 			    bbaddr >= obj_priv->gtt_offset &&
658e56660ddSChris Wilson 			    bbaddr < obj_priv->gtt_offset + obj->size)
659e56660ddSChris Wilson 				batchbuffer[0] = obj;
660e56660ddSChris Wilson 
661e56660ddSChris Wilson 			if (batchbuffer[1] == NULL &&
662e56660ddSChris Wilson 			    error->acthd >= obj_priv->gtt_offset &&
663e56660ddSChris Wilson 			    error->acthd < obj_priv->gtt_offset + obj->size)
664e56660ddSChris Wilson 				batchbuffer[1] = obj;
665e56660ddSChris Wilson 
666e56660ddSChris Wilson 			if (batchbuffer[0] && batchbuffer[1])
667e56660ddSChris Wilson 				break;
668e56660ddSChris Wilson 		}
669e56660ddSChris Wilson 	}
6709df30794SChris Wilson 
6719df30794SChris Wilson 	/* We need to copy these to an anonymous buffer as the simplest
6729df30794SChris Wilson 	 * method to avoid being overwritten by userpace.
6739df30794SChris Wilson 	 */
6749df30794SChris Wilson 	error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
675e56660ddSChris Wilson 	if (batchbuffer[1] != batchbuffer[0])
6769df30794SChris Wilson 		error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
677e56660ddSChris Wilson 	else
678e56660ddSChris Wilson 		error->batchbuffer[1] = NULL;
6799df30794SChris Wilson 
6809df30794SChris Wilson 	/* Record the ringbuffer */
6818187a2b7SZou Nan hai 	error->ringbuffer = i915_error_object_create(dev,
6828187a2b7SZou Nan hai 			dev_priv->render_ring.gem_object);
6839df30794SChris Wilson 
6849df30794SChris Wilson 	/* Record buffers on the active list. */
6859df30794SChris Wilson 	error->active_bo = NULL;
6869df30794SChris Wilson 	error->active_bo_count = 0;
6879df30794SChris Wilson 
6889df30794SChris Wilson 	if (count)
6899df30794SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
6909df30794SChris Wilson 					   GFP_ATOMIC);
6919df30794SChris Wilson 
6929df30794SChris Wilson 	if (error->active_bo) {
6939df30794SChris Wilson 		int i = 0;
694852835f3SZou Nan hai 		list_for_each_entry(obj_priv,
695852835f3SZou Nan hai 				&dev_priv->render_ring.active_list, list) {
696a8089e84SDaniel Vetter 			struct drm_gem_object *obj = &obj_priv->base;
6979df30794SChris Wilson 
6989df30794SChris Wilson 			error->active_bo[i].size = obj->size;
6999df30794SChris Wilson 			error->active_bo[i].name = obj->name;
7009df30794SChris Wilson 			error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
7019df30794SChris Wilson 			error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
7029df30794SChris Wilson 			error->active_bo[i].read_domains = obj->read_domains;
7039df30794SChris Wilson 			error->active_bo[i].write_domain = obj->write_domain;
7049df30794SChris Wilson 			error->active_bo[i].fence_reg = obj_priv->fence_reg;
7059df30794SChris Wilson 			error->active_bo[i].pinned = 0;
7069df30794SChris Wilson 			if (obj_priv->pin_count > 0)
7079df30794SChris Wilson 				error->active_bo[i].pinned = 1;
7089df30794SChris Wilson 			if (obj_priv->user_pin_count > 0)
7099df30794SChris Wilson 				error->active_bo[i].pinned = -1;
7109df30794SChris Wilson 			error->active_bo[i].tiling = obj_priv->tiling_mode;
7119df30794SChris Wilson 			error->active_bo[i].dirty = obj_priv->dirty;
7129df30794SChris Wilson 			error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
7139df30794SChris Wilson 
7149df30794SChris Wilson 			if (++i == count)
7159df30794SChris Wilson 				break;
7169df30794SChris Wilson 		}
7179df30794SChris Wilson 		error->active_bo_count = i;
71863eeaf38SJesse Barnes 	}
71963eeaf38SJesse Barnes 
7208a905236SJesse Barnes 	do_gettimeofday(&error->time);
7218a905236SJesse Barnes 
7226ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
7236ef3d427SChris Wilson 
7249df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
7259df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
72663eeaf38SJesse Barnes 		dev_priv->first_error = error;
7279df30794SChris Wilson 		error = NULL;
7289df30794SChris Wilson 	}
72963eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
7309df30794SChris Wilson 
7319df30794SChris Wilson 	if (error)
7329df30794SChris Wilson 		i915_error_state_free(dev, error);
7339df30794SChris Wilson }
7349df30794SChris Wilson 
7359df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
7369df30794SChris Wilson {
7379df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
7389df30794SChris Wilson 	struct drm_i915_error_state *error;
7399df30794SChris Wilson 
7409df30794SChris Wilson 	spin_lock(&dev_priv->error_lock);
7419df30794SChris Wilson 	error = dev_priv->first_error;
7429df30794SChris Wilson 	dev_priv->first_error = NULL;
7439df30794SChris Wilson 	spin_unlock(&dev_priv->error_lock);
7449df30794SChris Wilson 
7459df30794SChris Wilson 	if (error)
7469df30794SChris Wilson 		i915_error_state_free(dev, error);
74763eeaf38SJesse Barnes }
7483bd3c932SChris Wilson #else
7493bd3c932SChris Wilson #define i915_capture_error_state(x)
7503bd3c932SChris Wilson #endif
75163eeaf38SJesse Barnes 
75235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
753c0e09200SDave Airlie {
7548a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
75563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
75663eeaf38SJesse Barnes 
75735aed2e6SChris Wilson 	if (!eir)
75835aed2e6SChris Wilson 		return;
75963eeaf38SJesse Barnes 
76063eeaf38SJesse Barnes 	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
76163eeaf38SJesse Barnes 	       eir);
7628a905236SJesse Barnes 
7638a905236SJesse Barnes 	if (IS_G4X(dev)) {
7648a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
7658a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
7668a905236SJesse Barnes 
7678a905236SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
7688a905236SJesse Barnes 			       I915_READ(IPEIR_I965));
7698a905236SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
7708a905236SJesse Barnes 			       I915_READ(IPEHR_I965));
7718a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
7728a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
7738a905236SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
7748a905236SJesse Barnes 			       I915_READ(INSTPS));
7758a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
7768a905236SJesse Barnes 			       I915_READ(INSTDONE1));
7778a905236SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
7788a905236SJesse Barnes 			       I915_READ(ACTHD_I965));
7798a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
7808a905236SJesse Barnes 			(void)I915_READ(IPEIR_I965);
7818a905236SJesse Barnes 		}
7828a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
7838a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
7848a905236SJesse Barnes 			printk(KERN_ERR "page table error\n");
7858a905236SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
7868a905236SJesse Barnes 			       pgtbl_err);
7878a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
7888a905236SJesse Barnes 			(void)I915_READ(PGTBL_ER);
7898a905236SJesse Barnes 		}
7908a905236SJesse Barnes 	}
7918a905236SJesse Barnes 
7928a905236SJesse Barnes 	if (IS_I9XX(dev)) {
79363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
79463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
79563eeaf38SJesse Barnes 			printk(KERN_ERR "page table error\n");
79663eeaf38SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
79763eeaf38SJesse Barnes 			       pgtbl_err);
79863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
79963eeaf38SJesse Barnes 			(void)I915_READ(PGTBL_ER);
80063eeaf38SJesse Barnes 		}
8018a905236SJesse Barnes 	}
8028a905236SJesse Barnes 
80363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
80435aed2e6SChris Wilson 		u32 pipea_stats = I915_READ(PIPEASTAT);
80535aed2e6SChris Wilson 		u32 pipeb_stats = I915_READ(PIPEBSTAT);
80635aed2e6SChris Wilson 
80763eeaf38SJesse Barnes 		printk(KERN_ERR "memory refresh error\n");
80863eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
80963eeaf38SJesse Barnes 		       pipea_stats);
81063eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
81163eeaf38SJesse Barnes 		       pipeb_stats);
81263eeaf38SJesse Barnes 		/* pipestat has already been acked */
81363eeaf38SJesse Barnes 	}
81463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
81563eeaf38SJesse Barnes 		printk(KERN_ERR "instruction error\n");
81663eeaf38SJesse Barnes 		printk(KERN_ERR "  INSTPM: 0x%08x\n",
81763eeaf38SJesse Barnes 		       I915_READ(INSTPM));
81863eeaf38SJesse Barnes 		if (!IS_I965G(dev)) {
81963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
82063eeaf38SJesse Barnes 
82163eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
82263eeaf38SJesse Barnes 			       I915_READ(IPEIR));
82363eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
82463eeaf38SJesse Barnes 			       I915_READ(IPEHR));
82563eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
82663eeaf38SJesse Barnes 			       I915_READ(INSTDONE));
82763eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
82863eeaf38SJesse Barnes 			       I915_READ(ACTHD));
82963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
83063eeaf38SJesse Barnes 			(void)I915_READ(IPEIR);
83163eeaf38SJesse Barnes 		} else {
83263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
83363eeaf38SJesse Barnes 
83463eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
83563eeaf38SJesse Barnes 			       I915_READ(IPEIR_I965));
83663eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
83763eeaf38SJesse Barnes 			       I915_READ(IPEHR_I965));
83863eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
83963eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
84063eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
84163eeaf38SJesse Barnes 			       I915_READ(INSTPS));
84263eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
84363eeaf38SJesse Barnes 			       I915_READ(INSTDONE1));
84463eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
84563eeaf38SJesse Barnes 			       I915_READ(ACTHD_I965));
84663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
84763eeaf38SJesse Barnes 			(void)I915_READ(IPEIR_I965);
84863eeaf38SJesse Barnes 		}
84963eeaf38SJesse Barnes 	}
85063eeaf38SJesse Barnes 
85163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
85263eeaf38SJesse Barnes 	(void)I915_READ(EIR);
85363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
85463eeaf38SJesse Barnes 	if (eir) {
85563eeaf38SJesse Barnes 		/*
85663eeaf38SJesse Barnes 		 * some errors might have become stuck,
85763eeaf38SJesse Barnes 		 * mask them.
85863eeaf38SJesse Barnes 		 */
85963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
86063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
86163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
86263eeaf38SJesse Barnes 	}
86335aed2e6SChris Wilson }
86435aed2e6SChris Wilson 
86535aed2e6SChris Wilson /**
86635aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
86735aed2e6SChris Wilson  * @dev: drm device
86835aed2e6SChris Wilson  *
86935aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
87035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
87135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
87235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
87335aed2e6SChris Wilson  * of a ring dump etc.).
87435aed2e6SChris Wilson  */
87535aed2e6SChris Wilson static void i915_handle_error(struct drm_device *dev, bool wedged)
87635aed2e6SChris Wilson {
87735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
87835aed2e6SChris Wilson 
87935aed2e6SChris Wilson 	i915_capture_error_state(dev);
88035aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
8818a905236SJesse Barnes 
882ba1234d1SBen Gamari 	if (wedged) {
883ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
884ba1234d1SBen Gamari 
88511ed50ecSBen Gamari 		/*
88611ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
88711ed50ecSBen Gamari 		 */
888852835f3SZou Nan hai 		DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
88911ed50ecSBen Gamari 	}
89011ed50ecSBen Gamari 
8919c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
8928a905236SJesse Barnes }
8938a905236SJesse Barnes 
8944e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
8954e5359cdSSimon Farnsworth {
8964e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
8974e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8984e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8994e5359cdSSimon Farnsworth 	struct drm_i915_gem_object *obj_priv;
9004e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
9014e5359cdSSimon Farnsworth 	unsigned long flags;
9024e5359cdSSimon Farnsworth 	bool stall_detected;
9034e5359cdSSimon Farnsworth 
9044e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
9054e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
9064e5359cdSSimon Farnsworth 		return;
9074e5359cdSSimon Farnsworth 
9084e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
9094e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
9104e5359cdSSimon Farnsworth 
9114e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
9124e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
9134e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
9144e5359cdSSimon Farnsworth 		return;
9154e5359cdSSimon Farnsworth 	}
9164e5359cdSSimon Farnsworth 
9174e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
9184e5359cdSSimon Farnsworth 	obj_priv = to_intel_bo(work->pending_flip_obj);
9194e5359cdSSimon Farnsworth 	if(IS_I965G(dev)) {
9204e5359cdSSimon Farnsworth 		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
9214e5359cdSSimon Farnsworth 		stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
9224e5359cdSSimon Farnsworth 	} else {
9234e5359cdSSimon Farnsworth 		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
9244e5359cdSSimon Farnsworth 		stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
9254e5359cdSSimon Farnsworth 							crtc->y * crtc->fb->pitch +
9264e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
9274e5359cdSSimon Farnsworth 	}
9284e5359cdSSimon Farnsworth 
9294e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
9304e5359cdSSimon Farnsworth 
9314e5359cdSSimon Farnsworth 	if (stall_detected) {
9324e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
9334e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
9344e5359cdSSimon Farnsworth 	}
9354e5359cdSSimon Farnsworth }
9364e5359cdSSimon Farnsworth 
9378a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
9388a905236SJesse Barnes {
9398a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
9408a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9418a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
9428a905236SJesse Barnes 	u32 iir, new_iir;
9438a905236SJesse Barnes 	u32 pipea_stats, pipeb_stats;
9448a905236SJesse Barnes 	u32 vblank_status;
9458a905236SJesse Barnes 	int vblank = 0;
9468a905236SJesse Barnes 	unsigned long irqflags;
9478a905236SJesse Barnes 	int irq_received;
9488a905236SJesse Barnes 	int ret = IRQ_NONE;
949852835f3SZou Nan hai 	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
9508a905236SJesse Barnes 
9518a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
9528a905236SJesse Barnes 
953bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev))
954f2b115e6SAdam Jackson 		return ironlake_irq_handler(dev);
9558a905236SJesse Barnes 
9568a905236SJesse Barnes 	iir = I915_READ(IIR);
9578a905236SJesse Barnes 
958e25e6601SJesse Barnes 	if (IS_I965G(dev))
959d874bcffSJesse Barnes 		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
960e25e6601SJesse Barnes 	else
961d874bcffSJesse Barnes 		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
9628a905236SJesse Barnes 
9638a905236SJesse Barnes 	for (;;) {
9648a905236SJesse Barnes 		irq_received = iir != 0;
9658a905236SJesse Barnes 
9668a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
9678a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
9688a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
9698a905236SJesse Barnes 		 * interrupts (for non-MSI).
9708a905236SJesse Barnes 		 */
9718a905236SJesse Barnes 		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
9728a905236SJesse Barnes 		pipea_stats = I915_READ(PIPEASTAT);
9738a905236SJesse Barnes 		pipeb_stats = I915_READ(PIPEBSTAT);
9748a905236SJesse Barnes 
9758a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
976ba1234d1SBen Gamari 			i915_handle_error(dev, false);
9778a905236SJesse Barnes 
9788a905236SJesse Barnes 		/*
9798a905236SJesse Barnes 		 * Clear the PIPE(A|B)STAT regs before the IIR
9808a905236SJesse Barnes 		 */
9818a905236SJesse Barnes 		if (pipea_stats & 0x8000ffff) {
9828a905236SJesse Barnes 			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
98344d98a61SZhao Yakui 				DRM_DEBUG_DRIVER("pipe a underrun\n");
9848a905236SJesse Barnes 			I915_WRITE(PIPEASTAT, pipea_stats);
9858a905236SJesse Barnes 			irq_received = 1;
9868a905236SJesse Barnes 		}
9878a905236SJesse Barnes 
9888a905236SJesse Barnes 		if (pipeb_stats & 0x8000ffff) {
9898a905236SJesse Barnes 			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
99044d98a61SZhao Yakui 				DRM_DEBUG_DRIVER("pipe b underrun\n");
9918a905236SJesse Barnes 			I915_WRITE(PIPEBSTAT, pipeb_stats);
9928a905236SJesse Barnes 			irq_received = 1;
9938a905236SJesse Barnes 		}
9948a905236SJesse Barnes 		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
9958a905236SJesse Barnes 
9968a905236SJesse Barnes 		if (!irq_received)
9978a905236SJesse Barnes 			break;
9988a905236SJesse Barnes 
9998a905236SJesse Barnes 		ret = IRQ_HANDLED;
10008a905236SJesse Barnes 
10018a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
10028a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
10038a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
10048a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
10058a905236SJesse Barnes 
100644d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
10078a905236SJesse Barnes 				  hotplug_status);
10088a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
10099c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
10109c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
10118a905236SJesse Barnes 
10128a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
10138a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
101463eeaf38SJesse Barnes 		}
101563eeaf38SJesse Barnes 
1016673a394bSEric Anholt 		I915_WRITE(IIR, iir);
1017cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
10187c463586SKeith Packard 
10197c1c2871SDave Airlie 		if (dev->primary->master) {
10207c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
10217c1c2871SDave Airlie 			if (master_priv->sarea_priv)
10227c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
1023c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
10247c1c2871SDave Airlie 		}
10250a3e67a4SJesse Barnes 
1026673a394bSEric Anholt 		if (iir & I915_USER_INTERRUPT) {
1027852835f3SZou Nan hai 			u32 seqno =
1028852835f3SZou Nan hai 				render_ring->get_gem_seqno(dev, render_ring);
1029852835f3SZou Nan hai 			render_ring->irq_gem_seqno = seqno;
10301c5d22f7SChris Wilson 			trace_i915_gem_request_complete(dev, seqno);
1031852835f3SZou Nan hai 			DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
1032f65d9421SBen Gamari 			dev_priv->hangcheck_count = 0;
1033f65d9421SBen Gamari 			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1034673a394bSEric Anholt 		}
1035673a394bSEric Anholt 
1036d1b851fcSZou Nan hai 		if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
1037d1b851fcSZou Nan hai 			DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1038d1b851fcSZou Nan hai 
10391afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
10406b95a207SKristian Høgsberg 			intel_prepare_page_flip(dev, 0);
10411afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
10421afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 0);
10431afe3e9dSJesse Barnes 		}
10446b95a207SKristian Høgsberg 
10451afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
104670565d00SJesse Barnes 			intel_prepare_page_flip(dev, 1);
10471afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
10481afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 1);
10491afe3e9dSJesse Barnes 		}
10506b95a207SKristian Høgsberg 
105105eff845SKeith Packard 		if (pipea_stats & vblank_status) {
10527c463586SKeith Packard 			vblank++;
10537c463586SKeith Packard 			drm_handle_vblank(dev, 0);
10544e5359cdSSimon Farnsworth 			if (!dev_priv->flip_pending_is_done) {
10554e5359cdSSimon Farnsworth 				i915_pageflip_stall_check(dev, 0);
10566b95a207SKristian Høgsberg 				intel_finish_page_flip(dev, 0);
10577c463586SKeith Packard 			}
10584e5359cdSSimon Farnsworth 		}
10597c463586SKeith Packard 
106005eff845SKeith Packard 		if (pipeb_stats & vblank_status) {
10617c463586SKeith Packard 			vblank++;
10627c463586SKeith Packard 			drm_handle_vblank(dev, 1);
10634e5359cdSSimon Farnsworth 			if (!dev_priv->flip_pending_is_done) {
10644e5359cdSSimon Farnsworth 				i915_pageflip_stall_check(dev, 1);
10656b95a207SKristian Høgsberg 				intel_finish_page_flip(dev, 1);
10667c463586SKeith Packard 			}
10674e5359cdSSimon Farnsworth 		}
10687c463586SKeith Packard 
1069d874bcffSJesse Barnes 		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1070d874bcffSJesse Barnes 		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
10717c463586SKeith Packard 		    (iir & I915_ASLE_INTERRUPT))
10723b617967SChris Wilson 			intel_opregion_asle_intr(dev);
10730a3e67a4SJesse Barnes 
1074cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
1075cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
1076cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
1077cdfbc41fSEric Anholt 		 * we would never get another interrupt.
1078cdfbc41fSEric Anholt 		 *
1079cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
1080cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
1081cdfbc41fSEric Anholt 		 * another one.
1082cdfbc41fSEric Anholt 		 *
1083cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
1084cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
1085cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
1086cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
1087cdfbc41fSEric Anholt 		 * stray interrupts.
1088cdfbc41fSEric Anholt 		 */
1089cdfbc41fSEric Anholt 		iir = new_iir;
109005eff845SKeith Packard 	}
1091cdfbc41fSEric Anholt 
109205eff845SKeith Packard 	return ret;
1093c0e09200SDave Airlie }
1094c0e09200SDave Airlie 
1095c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
1096c0e09200SDave Airlie {
1097c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
10987c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1099c0e09200SDave Airlie 
1100c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
1101c0e09200SDave Airlie 
110244d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
1103c0e09200SDave Airlie 
1104c99b058fSKristian Høgsberg 	dev_priv->counter++;
1105c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
1106c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
11077c1c2871SDave Airlie 	if (master_priv->sarea_priv)
11087c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1109c0e09200SDave Airlie 
11100baf823aSKeith Packard 	BEGIN_LP_RING(4);
1111585fb111SJesse Barnes 	OUT_RING(MI_STORE_DWORD_INDEX);
11120baf823aSKeith Packard 	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1113c0e09200SDave Airlie 	OUT_RING(dev_priv->counter);
1114585fb111SJesse Barnes 	OUT_RING(MI_USER_INTERRUPT);
1115c0e09200SDave Airlie 	ADVANCE_LP_RING();
1116c0e09200SDave Airlie 
1117c0e09200SDave Airlie 	return dev_priv->counter;
1118c0e09200SDave Airlie }
1119c0e09200SDave Airlie 
11209d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
11219d34e5dbSChris Wilson {
11229d34e5dbSChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11238187a2b7SZou Nan hai 	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
11249d34e5dbSChris Wilson 
11259d34e5dbSChris Wilson 	if (dev_priv->trace_irq_seqno == 0)
11268187a2b7SZou Nan hai 		render_ring->user_irq_get(dev, render_ring);
11279d34e5dbSChris Wilson 
11289d34e5dbSChris Wilson 	dev_priv->trace_irq_seqno = seqno;
11299d34e5dbSChris Wilson }
11309d34e5dbSChris Wilson 
1131c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1132c0e09200SDave Airlie {
1133c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11347c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1135c0e09200SDave Airlie 	int ret = 0;
11368187a2b7SZou Nan hai 	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1137c0e09200SDave Airlie 
113844d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1139c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
1140c0e09200SDave Airlie 
1141ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
11427c1c2871SDave Airlie 		if (master_priv->sarea_priv)
11437c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1144c0e09200SDave Airlie 		return 0;
1145ed4cb414SEric Anholt 	}
1146c0e09200SDave Airlie 
11477c1c2871SDave Airlie 	if (master_priv->sarea_priv)
11487c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1149c0e09200SDave Airlie 
11508187a2b7SZou Nan hai 	render_ring->user_irq_get(dev, render_ring);
1151852835f3SZou Nan hai 	DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
1152c0e09200SDave Airlie 		    READ_BREADCRUMB(dev_priv) >= irq_nr);
11538187a2b7SZou Nan hai 	render_ring->user_irq_put(dev, render_ring);
1154c0e09200SDave Airlie 
1155c0e09200SDave Airlie 	if (ret == -EBUSY) {
1156c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1157c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1158c0e09200SDave Airlie 	}
1159c0e09200SDave Airlie 
1160c0e09200SDave Airlie 	return ret;
1161c0e09200SDave Airlie }
1162c0e09200SDave Airlie 
1163c0e09200SDave Airlie /* Needs the lock as it touches the ring.
1164c0e09200SDave Airlie  */
1165c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
1166c0e09200SDave Airlie 			 struct drm_file *file_priv)
1167c0e09200SDave Airlie {
1168c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1169c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
1170c0e09200SDave Airlie 	int result;
1171c0e09200SDave Airlie 
1172d3301d86SEric Anholt 	if (!dev_priv || !dev_priv->render_ring.virtual_start) {
1173c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1174c0e09200SDave Airlie 		return -EINVAL;
1175c0e09200SDave Airlie 	}
1176299eb93cSEric Anholt 
1177299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1178299eb93cSEric Anholt 
1179546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
1180c0e09200SDave Airlie 	result = i915_emit_irq(dev);
1181546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
1182c0e09200SDave Airlie 
1183c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1184c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
1185c0e09200SDave Airlie 		return -EFAULT;
1186c0e09200SDave Airlie 	}
1187c0e09200SDave Airlie 
1188c0e09200SDave Airlie 	return 0;
1189c0e09200SDave Airlie }
1190c0e09200SDave Airlie 
1191c0e09200SDave Airlie /* Doesn't need the hardware lock.
1192c0e09200SDave Airlie  */
1193c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
1194c0e09200SDave Airlie 			 struct drm_file *file_priv)
1195c0e09200SDave Airlie {
1196c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1197c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
1198c0e09200SDave Airlie 
1199c0e09200SDave Airlie 	if (!dev_priv) {
1200c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1201c0e09200SDave Airlie 		return -EINVAL;
1202c0e09200SDave Airlie 	}
1203c0e09200SDave Airlie 
1204c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
1205c0e09200SDave Airlie }
1206c0e09200SDave Airlie 
120742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
120842f52ef8SKeith Packard  * we use as a pipe index
120942f52ef8SKeith Packard  */
121042f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe)
12110a3e67a4SJesse Barnes {
12120a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1213e9d21d7fSKeith Packard 	unsigned long irqflags;
121471e0ffa5SJesse Barnes 	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
121571e0ffa5SJesse Barnes 	u32 pipeconf;
121671e0ffa5SJesse Barnes 
121771e0ffa5SJesse Barnes 	pipeconf = I915_READ(pipeconf_reg);
121871e0ffa5SJesse Barnes 	if (!(pipeconf & PIPEACONF_ENABLE))
121971e0ffa5SJesse Barnes 		return -EINVAL;
12200a3e67a4SJesse Barnes 
1221e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1222bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev))
1223c062df61SLi Peng 		ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1224c062df61SLi Peng 					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1225c062df61SLi Peng 	else if (IS_I965G(dev))
12267c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
12277c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
12280a3e67a4SJesse Barnes 	else
12297c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
12307c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
1231e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
12320a3e67a4SJesse Barnes 	return 0;
12330a3e67a4SJesse Barnes }
12340a3e67a4SJesse Barnes 
123542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
123642f52ef8SKeith Packard  * we use as a pipe index
123742f52ef8SKeith Packard  */
123842f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe)
12390a3e67a4SJesse Barnes {
12400a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1241e9d21d7fSKeith Packard 	unsigned long irqflags;
12420a3e67a4SJesse Barnes 
1243e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1244bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev))
1245c062df61SLi Peng 		ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1246c062df61SLi Peng 					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1247c062df61SLi Peng 	else
12487c463586SKeith Packard 		i915_disable_pipestat(dev_priv, pipe,
12497c463586SKeith Packard 				      PIPE_VBLANK_INTERRUPT_ENABLE |
12507c463586SKeith Packard 				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1251e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
12520a3e67a4SJesse Barnes }
12530a3e67a4SJesse Barnes 
125479e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev)
125579e53945SJesse Barnes {
125679e53945SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1257e170b030SZhenyu Wang 
1258bad720ffSEric Anholt 	if (!HAS_PCH_SPLIT(dev))
12593b617967SChris Wilson 		intel_opregion_enable_asle(dev);
126079e53945SJesse Barnes 	dev_priv->irq_enabled = 1;
126179e53945SJesse Barnes }
126279e53945SJesse Barnes 
126379e53945SJesse Barnes 
1264c0e09200SDave Airlie /* Set the vblank monitor pipe
1265c0e09200SDave Airlie  */
1266c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1267c0e09200SDave Airlie 			 struct drm_file *file_priv)
1268c0e09200SDave Airlie {
1269c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1270c0e09200SDave Airlie 
1271c0e09200SDave Airlie 	if (!dev_priv) {
1272c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1273c0e09200SDave Airlie 		return -EINVAL;
1274c0e09200SDave Airlie 	}
1275c0e09200SDave Airlie 
1276c0e09200SDave Airlie 	return 0;
1277c0e09200SDave Airlie }
1278c0e09200SDave Airlie 
1279c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1280c0e09200SDave Airlie 			 struct drm_file *file_priv)
1281c0e09200SDave Airlie {
1282c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1283c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
1284c0e09200SDave Airlie 
1285c0e09200SDave Airlie 	if (!dev_priv) {
1286c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1287c0e09200SDave Airlie 		return -EINVAL;
1288c0e09200SDave Airlie 	}
1289c0e09200SDave Airlie 
12900a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1291c0e09200SDave Airlie 
1292c0e09200SDave Airlie 	return 0;
1293c0e09200SDave Airlie }
1294c0e09200SDave Airlie 
1295c0e09200SDave Airlie /**
1296c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
1297c0e09200SDave Airlie  */
1298c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
1299c0e09200SDave Airlie 		     struct drm_file *file_priv)
1300c0e09200SDave Airlie {
1301bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
1302bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
1303bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
1304bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
1305bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
1306bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
1307bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
1308bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
1309bd95e0a4SEric Anholt 	 *
1310bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
1311bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
1312bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
1313bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
13140a3e67a4SJesse Barnes 	 */
1315c0e09200SDave Airlie 	return -EINVAL;
1316c0e09200SDave Airlie }
1317c0e09200SDave Airlie 
1318*995b6762SChris Wilson static struct drm_i915_gem_request *
1319852835f3SZou Nan hai i915_get_tail_request(struct drm_device *dev)
1320852835f3SZou Nan hai {
1321f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1322852835f3SZou Nan hai 	return list_entry(dev_priv->render_ring.request_list.prev,
1323852835f3SZou Nan hai 			struct drm_i915_gem_request, list);
1324f65d9421SBen Gamari }
1325f65d9421SBen Gamari 
1326f65d9421SBen Gamari /**
1327f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1328f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1329f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1330f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1331f65d9421SBen Gamari  */
1332f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1333f65d9421SBen Gamari {
1334f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1335f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1336cbb465e7SChris Wilson 	uint32_t acthd, instdone, instdone1;
1337f65d9421SBen Gamari 
1338b9201c14SEric Anholt 	/* No reset support on this chip yet. */
1339b9201c14SEric Anholt 	if (IS_GEN6(dev))
1340b9201c14SEric Anholt 		return;
1341b9201c14SEric Anholt 
1342cbb465e7SChris Wilson 	if (!IS_I965G(dev)) {
1343f65d9421SBen Gamari 		acthd = I915_READ(ACTHD);
1344cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE);
1345cbb465e7SChris Wilson 		instdone1 = 0;
1346cbb465e7SChris Wilson 	} else {
1347f65d9421SBen Gamari 		acthd = I915_READ(ACTHD_I965);
1348cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE_I965);
1349cbb465e7SChris Wilson 		instdone1 = I915_READ(INSTDONE1);
1350cbb465e7SChris Wilson 	}
1351f65d9421SBen Gamari 
1352f65d9421SBen Gamari 	/* If all work is done then ACTHD clearly hasn't advanced. */
1353852835f3SZou Nan hai 	if (list_empty(&dev_priv->render_ring.request_list) ||
1354852835f3SZou Nan hai 		i915_seqno_passed(i915_get_gem_seqno(dev,
1355852835f3SZou Nan hai 				&dev_priv->render_ring),
1356852835f3SZou Nan hai 			i915_get_tail_request(dev)->seqno)) {
1357f65d9421SBen Gamari 		dev_priv->hangcheck_count = 0;
1358e78d73b1SChris Wilson 
1359e78d73b1SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
1360e78d73b1SChris Wilson 		if (dev_priv->render_ring.waiting_gem_seqno |
1361e78d73b1SChris Wilson 		    dev_priv->bsd_ring.waiting_gem_seqno) {
1362e78d73b1SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
1363e78d73b1SChris Wilson 			if (dev_priv->render_ring.waiting_gem_seqno)
1364e78d73b1SChris Wilson 				DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
1365e78d73b1SChris Wilson 			if (dev_priv->bsd_ring.waiting_gem_seqno)
1366e78d73b1SChris Wilson 				DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1367e78d73b1SChris Wilson 		}
1368f65d9421SBen Gamari 		return;
1369f65d9421SBen Gamari 	}
1370f65d9421SBen Gamari 
1371cbb465e7SChris Wilson 	if (dev_priv->last_acthd == acthd &&
1372cbb465e7SChris Wilson 	    dev_priv->last_instdone == instdone &&
1373cbb465e7SChris Wilson 	    dev_priv->last_instdone1 == instdone1) {
1374cbb465e7SChris Wilson 		if (dev_priv->hangcheck_count++ > 1) {
1375f65d9421SBen Gamari 			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1376ba1234d1SBen Gamari 			i915_handle_error(dev, true);
1377f65d9421SBen Gamari 			return;
1378f65d9421SBen Gamari 		}
1379cbb465e7SChris Wilson 	} else {
1380cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1381cbb465e7SChris Wilson 
1382cbb465e7SChris Wilson 		dev_priv->last_acthd = acthd;
1383cbb465e7SChris Wilson 		dev_priv->last_instdone = instdone;
1384cbb465e7SChris Wilson 		dev_priv->last_instdone1 = instdone1;
1385cbb465e7SChris Wilson 	}
1386f65d9421SBen Gamari 
1387f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1388f65d9421SBen Gamari 	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1389f65d9421SBen Gamari }
1390f65d9421SBen Gamari 
1391c0e09200SDave Airlie /* drm_dma.h hooks
1392c0e09200SDave Airlie */
1393f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev)
1394036a4a7dSZhenyu Wang {
1395036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1396036a4a7dSZhenyu Wang 
1397036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1398036a4a7dSZhenyu Wang 
1399036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1400036a4a7dSZhenyu Wang 
1401036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1402036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
1403036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
1404036a4a7dSZhenyu Wang 
1405036a4a7dSZhenyu Wang 	/* and GT */
1406036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1407036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
1408036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
1409c650156aSZhenyu Wang 
1410c650156aSZhenyu Wang 	/* south display irq */
1411c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1412c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
1413c650156aSZhenyu Wang 	(void) I915_READ(SDEIER);
1414036a4a7dSZhenyu Wang }
1415036a4a7dSZhenyu Wang 
1416f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev)
1417036a4a7dSZhenyu Wang {
1418036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1419036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1420013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1421013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1422d1b851fcSZou Nan hai 	u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
1423c650156aSZhenyu Wang 	u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1424c650156aSZhenyu Wang 			   SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1425036a4a7dSZhenyu Wang 
1426036a4a7dSZhenyu Wang 	dev_priv->irq_mask_reg = ~display_mask;
1427643ced9bSLi Peng 	dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
1428036a4a7dSZhenyu Wang 
1429036a4a7dSZhenyu Wang 	/* should always can generate irq */
1430036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1431036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1432036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1433036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
1434036a4a7dSZhenyu Wang 
14353fdef020SZhenyu Wang 	/* Gen6 only needs render pipe_control now */
14363fdef020SZhenyu Wang 	if (IS_GEN6(dev))
14373fdef020SZhenyu Wang 		render_mask = GT_PIPE_NOTIFY;
14383fdef020SZhenyu Wang 
1439852835f3SZou Nan hai 	dev_priv->gt_irq_mask_reg = ~render_mask;
1440036a4a7dSZhenyu Wang 	dev_priv->gt_irq_enable_reg = render_mask;
1441036a4a7dSZhenyu Wang 
1442036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1443036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
14443fdef020SZhenyu Wang 	if (IS_GEN6(dev))
14453fdef020SZhenyu Wang 		I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
1446036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1447036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
1448036a4a7dSZhenyu Wang 
1449c650156aSZhenyu Wang 	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1450c650156aSZhenyu Wang 	dev_priv->pch_irq_enable_reg = hotplug_mask;
1451c650156aSZhenyu Wang 
1452c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1453c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1454c650156aSZhenyu Wang 	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1455c650156aSZhenyu Wang 	(void) I915_READ(SDEIER);
1456c650156aSZhenyu Wang 
1457f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1458f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1459f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1460f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1461f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1462f97108d1SJesse Barnes 	}
1463f97108d1SJesse Barnes 
1464036a4a7dSZhenyu Wang 	return 0;
1465036a4a7dSZhenyu Wang }
1466036a4a7dSZhenyu Wang 
1467c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev)
1468c0e09200SDave Airlie {
1469c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1470c0e09200SDave Airlie 
147179e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
147279e53945SJesse Barnes 
1473036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
14748a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1475036a4a7dSZhenyu Wang 
1476bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev)) {
1477f2b115e6SAdam Jackson 		ironlake_irq_preinstall(dev);
1478036a4a7dSZhenyu Wang 		return;
1479036a4a7dSZhenyu Wang 	}
1480036a4a7dSZhenyu Wang 
14815ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
14825ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
14835ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
14845ca58282SJesse Barnes 	}
14855ca58282SJesse Barnes 
14860a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
14877c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
14887c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
14890a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1490ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
14917c463586SKeith Packard 	(void) I915_READ(IER);
1492c0e09200SDave Airlie }
1493c0e09200SDave Airlie 
1494b01f2c3aSJesse Barnes /*
1495b01f2c3aSJesse Barnes  * Must be called after intel_modeset_init or hotplug interrupts won't be
1496b01f2c3aSJesse Barnes  * enabled correctly.
1497b01f2c3aSJesse Barnes  */
14980a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev)
1499c0e09200SDave Airlie {
1500c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15015ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
150263eeaf38SJesse Barnes 	u32 error_mask;
15030a3e67a4SJesse Barnes 
1504852835f3SZou Nan hai 	DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
1505036a4a7dSZhenyu Wang 
1506d1b851fcSZou Nan hai 	if (HAS_BSD(dev))
1507d1b851fcSZou Nan hai 		DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1508d1b851fcSZou Nan hai 
15090a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1510ed4cb414SEric Anholt 
1511bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev))
1512f2b115e6SAdam Jackson 		return ironlake_irq_postinstall(dev);
1513036a4a7dSZhenyu Wang 
15147c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
15157c463586SKeith Packard 	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
15168ee1c3dbSMatthew Garrett 
15177c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
15187c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
15197c463586SKeith Packard 
15205ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
1521c496fa1fSAdam Jackson 		/* Enable in IER... */
1522c496fa1fSAdam Jackson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1523c496fa1fSAdam Jackson 		/* and unmask in IMR */
1524c496fa1fSAdam Jackson 		dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1525c496fa1fSAdam Jackson 	}
1526c496fa1fSAdam Jackson 
1527c496fa1fSAdam Jackson 	/*
1528c496fa1fSAdam Jackson 	 * Enable some error detection, note the instruction error mask
1529c496fa1fSAdam Jackson 	 * bit is reserved, so we leave it masked.
1530c496fa1fSAdam Jackson 	 */
1531c496fa1fSAdam Jackson 	if (IS_G4X(dev)) {
1532c496fa1fSAdam Jackson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
1533c496fa1fSAdam Jackson 			       GM45_ERROR_MEM_PRIV |
1534c496fa1fSAdam Jackson 			       GM45_ERROR_CP_PRIV |
1535c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
1536c496fa1fSAdam Jackson 	} else {
1537c496fa1fSAdam Jackson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
1538c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
1539c496fa1fSAdam Jackson 	}
1540c496fa1fSAdam Jackson 	I915_WRITE(EMR, error_mask);
1541c496fa1fSAdam Jackson 
1542c496fa1fSAdam Jackson 	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1543c496fa1fSAdam Jackson 	I915_WRITE(IER, enable_mask);
1544c496fa1fSAdam Jackson 	(void) I915_READ(IER);
1545c496fa1fSAdam Jackson 
1546c496fa1fSAdam Jackson 	if (I915_HAS_HOTPLUG(dev)) {
15475ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
15485ca58282SJesse Barnes 
1549b01f2c3aSJesse Barnes 		/* Note HDMI and DP share bits */
1550b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1551b01f2c3aSJesse Barnes 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1552b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1553b01f2c3aSJesse Barnes 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1554b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1555b01f2c3aSJesse Barnes 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
1556b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1557b01f2c3aSJesse Barnes 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1558b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1559b01f2c3aSJesse Barnes 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
15602d1c9752SAndy Lutomirski 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1561b01f2c3aSJesse Barnes 			hotplug_en |= CRT_HOTPLUG_INT_EN;
15622d1c9752SAndy Lutomirski 
15632d1c9752SAndy Lutomirski 			/* Programming the CRT detection parameters tends
15642d1c9752SAndy Lutomirski 			   to generate a spurious hotplug event about three
15652d1c9752SAndy Lutomirski 			   seconds later.  So just do it once.
15662d1c9752SAndy Lutomirski 			*/
15672d1c9752SAndy Lutomirski 			if (IS_G4X(dev))
15682d1c9752SAndy Lutomirski 				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
15692d1c9752SAndy Lutomirski 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
15702d1c9752SAndy Lutomirski 		}
15712d1c9752SAndy Lutomirski 
1572b01f2c3aSJesse Barnes 		/* Ignore TV since it's buggy */
1573b01f2c3aSJesse Barnes 
15745ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
15755ca58282SJesse Barnes 	}
15765ca58282SJesse Barnes 
15773b617967SChris Wilson 	intel_opregion_enable_asle(dev);
15780a3e67a4SJesse Barnes 
15790a3e67a4SJesse Barnes 	return 0;
1580c0e09200SDave Airlie }
1581c0e09200SDave Airlie 
1582f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev)
1583036a4a7dSZhenyu Wang {
1584036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1585036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
1586036a4a7dSZhenyu Wang 
1587036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1588036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
1589036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1590036a4a7dSZhenyu Wang 
1591036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1592036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
1593036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1594036a4a7dSZhenyu Wang }
1595036a4a7dSZhenyu Wang 
1596c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev)
1597c0e09200SDave Airlie {
1598c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1599c0e09200SDave Airlie 
1600c0e09200SDave Airlie 	if (!dev_priv)
1601c0e09200SDave Airlie 		return;
1602c0e09200SDave Airlie 
16030a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
16040a3e67a4SJesse Barnes 
1605bad720ffSEric Anholt 	if (HAS_PCH_SPLIT(dev)) {
1606f2b115e6SAdam Jackson 		ironlake_irq_uninstall(dev);
1607036a4a7dSZhenyu Wang 		return;
1608036a4a7dSZhenyu Wang 	}
1609036a4a7dSZhenyu Wang 
16105ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
16115ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
16125ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
16135ca58282SJesse Barnes 	}
16145ca58282SJesse Barnes 
16150a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
16167c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
16177c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
16180a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1619ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
1620c0e09200SDave Airlie 
16217c463586SKeith Packard 	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
16227c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
16237c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
1624c0e09200SDave Airlie }
1625