xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 98735739cff5cddd28efeb01296f4fc70eaf6c89)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24243eaea13SPaulo Zanoni /**
24343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24443eaea13SPaulo Zanoni  * @dev_priv: driver private
24543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24743eaea13SPaulo Zanoni  */
24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
24943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25143eaea13SPaulo Zanoni {
25243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25343eaea13SPaulo Zanoni 
25415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25515a17aaeSDaniel Vetter 
2569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257c67a470bSPaulo Zanoni 		return;
258c67a470bSPaulo Zanoni 
25943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26843eaea13SPaulo Zanoni }
26943eaea13SPaulo Zanoni 
270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27143eaea13SPaulo Zanoni {
27243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27343eaea13SPaulo Zanoni }
27443eaea13SPaulo Zanoni 
275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276b900b949SImre Deak {
277b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278b900b949SImre Deak }
279b900b949SImre Deak 
280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281a72fbc3aSImre Deak {
282a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283a72fbc3aSImre Deak }
284a72fbc3aSImre Deak 
285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286b900b949SImre Deak {
287b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288b900b949SImre Deak }
289b900b949SImre Deak 
290edbfdb45SPaulo Zanoni /**
291edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
292edbfdb45SPaulo Zanoni  * @dev_priv: driver private
293edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
294edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
295edbfdb45SPaulo Zanoni  */
296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
298edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
299edbfdb45SPaulo Zanoni {
300605cd25bSPaulo Zanoni 	uint32_t new_val;
301edbfdb45SPaulo Zanoni 
30215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30315a17aaeSDaniel Vetter 
304edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
305edbfdb45SPaulo Zanoni 
306605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
307f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
308f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
309f52ecbcfSPaulo Zanoni 
310605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
311605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
312a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
314edbfdb45SPaulo Zanoni 	}
315f52ecbcfSPaulo Zanoni }
316edbfdb45SPaulo Zanoni 
317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
318edbfdb45SPaulo Zanoni {
3199939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3209939fba2SImre Deak 		return;
3219939fba2SImre Deak 
322edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
323edbfdb45SPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3269939fba2SImre Deak 				  uint32_t mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
3369939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
337edbfdb45SPaulo Zanoni }
338edbfdb45SPaulo Zanoni 
3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3403cc134e3SImre Deak {
3413cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
342f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3433cc134e3SImre Deak 
3443cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3453cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3463cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3473cc134e3SImre Deak 	POSTING_READ(reg);
348096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3493cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3503cc134e3SImre Deak }
3513cc134e3SImre Deak 
352b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
353b900b949SImre Deak {
354b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
355b900b949SImre Deak 
356b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
35778e68d36SImre Deak 
358b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3593cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
360d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
36178e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
36278e68d36SImre Deak 				dev_priv->pm_rps_events);
363b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
36478e68d36SImre Deak 
365b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
366b900b949SImre Deak }
367b900b949SImre Deak 
36859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
36959d02a1fSImre Deak {
37059d02a1fSImre Deak 	/*
371f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
37259d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
373f24eeb19SImre Deak 	 *
374f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
37559d02a1fSImre Deak 	 */
37659d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
37759d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
37859d02a1fSImre Deak 
37959d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
38059d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
38159d02a1fSImre Deak 
38259d02a1fSImre Deak 	return mask;
38359d02a1fSImre Deak }
38459d02a1fSImre Deak 
385b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
386b900b949SImre Deak {
387b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
388b900b949SImre Deak 
389d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
390d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
391d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
392d4d70aa5SImre Deak 
393d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
394d4d70aa5SImre Deak 
3959939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3969939fba2SImre Deak 
39759d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3989939fba2SImre Deak 
3999939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
400b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401b900b949SImre Deak 				~dev_priv->pm_rps_events);
40258072ccbSImre Deak 
40358072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40458072ccbSImre Deak 
40558072ccbSImre Deak 	synchronize_irq(dev->irq);
406b900b949SImre Deak }
407b900b949SImre Deak 
4080961021aSBen Widawsky /**
4093a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4103a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4113a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4123a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4133a3b3c7dSVille Syrjälä  */
4143a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4153a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4163a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4173a3b3c7dSVille Syrjälä {
4183a3b3c7dSVille Syrjälä 	uint32_t new_val;
4193a3b3c7dSVille Syrjälä 	uint32_t old_val;
4203a3b3c7dSVille Syrjälä 
4213a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4223a3b3c7dSVille Syrjälä 
4233a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4243a3b3c7dSVille Syrjälä 
4253a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4263a3b3c7dSVille Syrjälä 		return;
4273a3b3c7dSVille Syrjälä 
4283a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4293a3b3c7dSVille Syrjälä 
4303a3b3c7dSVille Syrjälä 	new_val = old_val;
4313a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4323a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4333a3b3c7dSVille Syrjälä 
4343a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4353a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4363a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4373a3b3c7dSVille Syrjälä 	}
4383a3b3c7dSVille Syrjälä }
4393a3b3c7dSVille Syrjälä 
4403a3b3c7dSVille Syrjälä /**
441013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
442013d3752SVille Syrjälä  * @dev_priv: driver private
443013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
444013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
445013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
446013d3752SVille Syrjälä  */
447013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448013d3752SVille Syrjälä 			 enum pipe pipe,
449013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
450013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
451013d3752SVille Syrjälä {
452013d3752SVille Syrjälä 	uint32_t new_val;
453013d3752SVille Syrjälä 
454013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
455013d3752SVille Syrjälä 
456013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
457013d3752SVille Syrjälä 
458013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459013d3752SVille Syrjälä 		return;
460013d3752SVille Syrjälä 
461013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
462013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
463013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
464013d3752SVille Syrjälä 
465013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
466013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
467013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469013d3752SVille Syrjälä 	}
470013d3752SVille Syrjälä }
471013d3752SVille Syrjälä 
472013d3752SVille Syrjälä /**
473fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
474fee884edSDaniel Vetter  * @dev_priv: driver private
475fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
476fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
477fee884edSDaniel Vetter  */
47847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
480fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
481fee884edSDaniel Vetter {
482fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
483fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
484fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
485fee884edSDaniel Vetter 
48615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
48715a17aaeSDaniel Vetter 
488fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
489fee884edSDaniel Vetter 
4909df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
491c67a470bSPaulo Zanoni 		return;
492c67a470bSPaulo Zanoni 
493fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
494fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
495fee884edSDaniel Vetter }
4968664281bSPaulo Zanoni 
497b5ea642aSDaniel Vetter static void
498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5007c463586SKeith Packard {
501f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
502755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5037c463586SKeith Packard 
504b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
505d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
506b79480baSDaniel Vetter 
50704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
50804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
50904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
51004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
511755e9019SImre Deak 		return;
512755e9019SImre Deak 
513755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
51446c06a30SVille Syrjälä 		return;
51546c06a30SVille Syrjälä 
51691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
51791d181ddSImre Deak 
5187c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
519755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
52046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5213143a2bfSChris Wilson 	POSTING_READ(reg);
5227c463586SKeith Packard }
5237c463586SKeith Packard 
524b5ea642aSDaniel Vetter static void
525755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5277c463586SKeith Packard {
528f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
529755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5307c463586SKeith Packard 
531b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
532d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
533b79480baSDaniel Vetter 
53404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
53504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
53604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
53704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
53846c06a30SVille Syrjälä 		return;
53946c06a30SVille Syrjälä 
540755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
541755e9019SImre Deak 		return;
542755e9019SImre Deak 
54391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
54491d181ddSImre Deak 
545755e9019SImre Deak 	pipestat &= ~enable_mask;
54646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5473143a2bfSChris Wilson 	POSTING_READ(reg);
5487c463586SKeith Packard }
5497c463586SKeith Packard 
55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
55110c59c51SImre Deak {
55210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
55310c59c51SImre Deak 
55410c59c51SImre Deak 	/*
555724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
556724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
55710c59c51SImre Deak 	 */
55810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55910c59c51SImre Deak 		return 0;
560724a6905SVille Syrjälä 	/*
561724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
563724a6905SVille Syrjälä 	 */
564724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565724a6905SVille Syrjälä 		return 0;
56610c59c51SImre Deak 
56710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
56810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
56910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
57010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
57110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
57210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
57310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
57410c59c51SImre Deak 
57510c59c51SImre Deak 	return enable_mask;
57610c59c51SImre Deak }
57710c59c51SImre Deak 
578755e9019SImre Deak void
579755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580755e9019SImre Deak 		     u32 status_mask)
581755e9019SImre Deak {
582755e9019SImre Deak 	u32 enable_mask;
583755e9019SImre Deak 
584666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
58510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58610c59c51SImre Deak 							   status_mask);
58710c59c51SImre Deak 	else
588755e9019SImre Deak 		enable_mask = status_mask << 16;
589755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590755e9019SImre Deak }
591755e9019SImre Deak 
592755e9019SImre Deak void
593755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594755e9019SImre Deak 		      u32 status_mask)
595755e9019SImre Deak {
596755e9019SImre Deak 	u32 enable_mask;
597755e9019SImre Deak 
598666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
59910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
60010c59c51SImre Deak 							   status_mask);
60110c59c51SImre Deak 	else
602755e9019SImre Deak 		enable_mask = status_mask << 16;
603755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604755e9019SImre Deak }
605755e9019SImre Deak 
606c0e09200SDave Airlie /**
607f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
608468f9d29SJavier Martinez Canillas  * @dev: drm device
60901c66889SZhao Yakui  */
610f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
61101c66889SZhao Yakui {
6122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6131ec14ad3SChris Wilson 
614f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615f49e38ddSJani Nikula 		return;
616f49e38ddSJani Nikula 
61713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61801c66889SZhao Yakui 
619755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
620a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6213b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
622755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6231ec14ad3SChris Wilson 
62413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
62501c66889SZhao Yakui }
62601c66889SZhao Yakui 
627f75f3746SVille Syrjälä /*
628f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
629f75f3746SVille Syrjälä  * around the vertical blanking period.
630f75f3746SVille Syrjälä  *
631f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
632f75f3746SVille Syrjälä  *  vblank_start >= 3
633f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
634f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
635f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
636f75f3746SVille Syrjälä  *
637f75f3746SVille Syrjälä  *           start of vblank:
638f75f3746SVille Syrjälä  *           latch double buffered registers
639f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
640f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
641f75f3746SVille Syrjälä  *           |
642f75f3746SVille Syrjälä  *           |          frame start:
643f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
644f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
645f75f3746SVille Syrjälä  *           |          |
646f75f3746SVille Syrjälä  *           |          |  start of vsync:
647f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
648f75f3746SVille Syrjälä  *           |          |  |
649f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
650f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
651f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
652f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
653f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656f75f3746SVille Syrjälä  *       |          |                                         |
657f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
658f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
659f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
660f75f3746SVille Syrjälä  *
661f75f3746SVille Syrjälä  * x  = horizontal active
662f75f3746SVille Syrjälä  * _  = horizontal blanking
663f75f3746SVille Syrjälä  * hs = horizontal sync
664f75f3746SVille Syrjälä  * va = vertical active
665f75f3746SVille Syrjälä  * vb = vertical blanking
666f75f3746SVille Syrjälä  * vs = vertical sync
667f75f3746SVille Syrjälä  * vbs = vblank_start (number)
668f75f3746SVille Syrjälä  *
669f75f3746SVille Syrjälä  * Summary:
670f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
671f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
672f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
673f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
674f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
675f75f3746SVille Syrjälä  */
676f75f3746SVille Syrjälä 
67788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6784cdb83ecSVille Syrjälä {
6794cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6804cdb83ecSVille Syrjälä 	return 0;
6814cdb83ecSVille Syrjälä }
6824cdb83ecSVille Syrjälä 
68342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
68442f52ef8SKeith Packard  * we use as a pipe index
68542f52ef8SKeith Packard  */
68688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6870a3e67a4SJesse Barnes {
6882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
689f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6900b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
691391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
692391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
693fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
694391f75e2SVille Syrjälä 
6950b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6960b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6970b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6980b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6990b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
700391f75e2SVille Syrjälä 
7010b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7020b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7030b2a8e09SVille Syrjälä 
7040b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7050b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7060b2a8e09SVille Syrjälä 
7079db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7089db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7095eddb70bSChris Wilson 
7100a3e67a4SJesse Barnes 	/*
7110a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7120a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7130a3e67a4SJesse Barnes 	 * register.
7140a3e67a4SJesse Barnes 	 */
7150a3e67a4SJesse Barnes 	do {
7165eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
717391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7185eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7190a3e67a4SJesse Barnes 	} while (high1 != high2);
7200a3e67a4SJesse Barnes 
7215eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
722391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7235eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
724391f75e2SVille Syrjälä 
725391f75e2SVille Syrjälä 	/*
726391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
727391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
728391f75e2SVille Syrjälä 	 * counter against vblank start.
729391f75e2SVille Syrjälä 	 */
730edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7310a3e67a4SJesse Barnes }
7320a3e67a4SJesse Barnes 
733974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7349880b7a5SJesse Barnes {
7352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7369880b7a5SJesse Barnes 
737649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7389880b7a5SJesse Barnes }
7399880b7a5SJesse Barnes 
74075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
741a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742a225f079SVille Syrjälä {
743a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
744a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
745fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
746a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
74780715b2fSVille Syrjälä 	int position, vtotal;
748a225f079SVille Syrjälä 
74980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
750a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751a225f079SVille Syrjälä 		vtotal /= 2;
752a225f079SVille Syrjälä 
753a225f079SVille Syrjälä 	if (IS_GEN2(dev))
75475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
755a225f079SVille Syrjälä 	else
75675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
757a225f079SVille Syrjälä 
758a225f079SVille Syrjälä 	/*
75941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
76041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
76141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
76241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
76341b578fbSJesse Barnes 	 *
76441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
76541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
76641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
76741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
76841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
76941b578fbSJesse Barnes 	 */
770b2916819SMaarten Lankhorst 	if (HAS_DDI(dev) && !position) {
77141b578fbSJesse Barnes 		int i, temp;
77241b578fbSJesse Barnes 
77341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
77441b578fbSJesse Barnes 			udelay(1);
77541b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
77641b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
77741b578fbSJesse Barnes 			if (temp != position) {
77841b578fbSJesse Barnes 				position = temp;
77941b578fbSJesse Barnes 				break;
78041b578fbSJesse Barnes 			}
78141b578fbSJesse Barnes 		}
78241b578fbSJesse Barnes 	}
78341b578fbSJesse Barnes 
78441b578fbSJesse Barnes 	/*
78580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
78680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
787a225f079SVille Syrjälä 	 */
78880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
789a225f079SVille Syrjälä }
790a225f079SVille Syrjälä 
79188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
792abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7933bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7943bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7950af7e4dfSMario Kleiner {
796c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
797c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7993aa18df8SVille Syrjälä 	int position;
80078e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8010af7e4dfSMario Kleiner 	bool in_vbl = true;
8020af7e4dfSMario Kleiner 	int ret = 0;
803ad3543edSMario Kleiner 	unsigned long irqflags;
8040af7e4dfSMario Kleiner 
805fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8060af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8079db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8080af7e4dfSMario Kleiner 		return 0;
8090af7e4dfSMario Kleiner 	}
8100af7e4dfSMario Kleiner 
811c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
81278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
813c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
814c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
815c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8160af7e4dfSMario Kleiner 
817d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
819d31faf65SVille Syrjälä 		vbl_end /= 2;
820d31faf65SVille Syrjälä 		vtotal /= 2;
821d31faf65SVille Syrjälä 	}
822d31faf65SVille Syrjälä 
823c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824c2baf4b7SVille Syrjälä 
825ad3543edSMario Kleiner 	/*
826ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
827ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
828ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
829ad3543edSMario Kleiner 	 */
830ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
831ad3543edSMario Kleiner 
832ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833ad3543edSMario Kleiner 
834ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
835ad3543edSMario Kleiner 	if (stime)
836ad3543edSMario Kleiner 		*stime = ktime_get();
837ad3543edSMario Kleiner 
8387c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8390af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8400af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8410af7e4dfSMario Kleiner 		 */
842a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8430af7e4dfSMario Kleiner 	} else {
8440af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8450af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8460af7e4dfSMario Kleiner 		 * scanout position.
8470af7e4dfSMario Kleiner 		 */
84875aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8490af7e4dfSMario Kleiner 
8503aa18df8SVille Syrjälä 		/* convert to pixel counts */
8513aa18df8SVille Syrjälä 		vbl_start *= htotal;
8523aa18df8SVille Syrjälä 		vbl_end *= htotal;
8533aa18df8SVille Syrjälä 		vtotal *= htotal;
85478e8fc6bSVille Syrjälä 
85578e8fc6bSVille Syrjälä 		/*
8567e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8577e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8587e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8597e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8607e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8617e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8627e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8637e78f1cbSVille Syrjälä 		 */
8647e78f1cbSVille Syrjälä 		if (position >= vtotal)
8657e78f1cbSVille Syrjälä 			position = vtotal - 1;
8667e78f1cbSVille Syrjälä 
8677e78f1cbSVille Syrjälä 		/*
86878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
86978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
87078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
87178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
87278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
87378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
87478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
87578e8fc6bSVille Syrjälä 		 */
87678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8773aa18df8SVille Syrjälä 	}
8783aa18df8SVille Syrjälä 
879ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
880ad3543edSMario Kleiner 	if (etime)
881ad3543edSMario Kleiner 		*etime = ktime_get();
882ad3543edSMario Kleiner 
883ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884ad3543edSMario Kleiner 
885ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886ad3543edSMario Kleiner 
8873aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8883aa18df8SVille Syrjälä 
8893aa18df8SVille Syrjälä 	/*
8903aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8913aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8923aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8933aa18df8SVille Syrjälä 	 * up since vbl_end.
8943aa18df8SVille Syrjälä 	 */
8953aa18df8SVille Syrjälä 	if (position >= vbl_start)
8963aa18df8SVille Syrjälä 		position -= vbl_end;
8973aa18df8SVille Syrjälä 	else
8983aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8993aa18df8SVille Syrjälä 
9007c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9013aa18df8SVille Syrjälä 		*vpos = position;
9023aa18df8SVille Syrjälä 		*hpos = 0;
9033aa18df8SVille Syrjälä 	} else {
9040af7e4dfSMario Kleiner 		*vpos = position / htotal;
9050af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9060af7e4dfSMario Kleiner 	}
9070af7e4dfSMario Kleiner 
9080af7e4dfSMario Kleiner 	/* In vblank? */
9090af7e4dfSMario Kleiner 	if (in_vbl)
9103d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9110af7e4dfSMario Kleiner 
9120af7e4dfSMario Kleiner 	return ret;
9130af7e4dfSMario Kleiner }
9140af7e4dfSMario Kleiner 
915a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
916a225f079SVille Syrjälä {
917a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918a225f079SVille Syrjälä 	unsigned long irqflags;
919a225f079SVille Syrjälä 	int position;
920a225f079SVille Syrjälä 
921a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
923a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924a225f079SVille Syrjälä 
925a225f079SVille Syrjälä 	return position;
926a225f079SVille Syrjälä }
927a225f079SVille Syrjälä 
92888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9290af7e4dfSMario Kleiner 			      int *max_error,
9300af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9310af7e4dfSMario Kleiner 			      unsigned flags)
9320af7e4dfSMario Kleiner {
9334041b853SChris Wilson 	struct drm_crtc *crtc;
9340af7e4dfSMario Kleiner 
93588e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
93688e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9370af7e4dfSMario Kleiner 		return -EINVAL;
9380af7e4dfSMario Kleiner 	}
9390af7e4dfSMario Kleiner 
9400af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9414041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9424041b853SChris Wilson 	if (crtc == NULL) {
94388e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9444041b853SChris Wilson 		return -EINVAL;
9454041b853SChris Wilson 	}
9464041b853SChris Wilson 
947fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
94888e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9494041b853SChris Wilson 		return -EBUSY;
9504041b853SChris Wilson 	}
9510af7e4dfSMario Kleiner 
9520af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9534041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9544041b853SChris Wilson 						     vblank_time, flags,
955fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9560af7e4dfSMario Kleiner }
9570af7e4dfSMario Kleiner 
958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
959f97108d1SJesse Barnes {
9602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
961b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9629270388eSDaniel Vetter 	u8 new_delay;
9639270388eSDaniel Vetter 
964d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
965f97108d1SJesse Barnes 
96673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
96773edd18fSDaniel Vetter 
96820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9699270388eSDaniel Vetter 
9707648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
971b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
972b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
973f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
974f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
975f97108d1SJesse Barnes 
976f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
977b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
98020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
98120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
982b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
987f97108d1SJesse Barnes 	}
988f97108d1SJesse Barnes 
9897648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
99020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
991f97108d1SJesse Barnes 
992d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9939270388eSDaniel Vetter 
994f97108d1SJesse Barnes 	return;
995f97108d1SJesse Barnes }
996f97108d1SJesse Barnes 
9970bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
998549f7365SChris Wilson {
999117897f4STvrtko Ursulin 	if (!intel_engine_initialized(engine))
1000475553deSChris Wilson 		return;
1001475553deSChris Wilson 
10020bc40be8STvrtko Ursulin 	trace_i915_gem_request_notify(engine);
100312471ba8SChris Wilson 	engine->user_interrupts++;
10049862e600SChris Wilson 
10050bc40be8STvrtko Ursulin 	wake_up_all(&engine->irq_queue);
1006549f7365SChris Wilson }
1007549f7365SChris Wilson 
100843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100943cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
101031685c25SDeepak S {
101143cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
101243cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
101343cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
101431685c25SDeepak S }
101531685c25SDeepak S 
101643cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
101743cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101843cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101943cf3bf0SChris Wilson 			 int threshold)
102031685c25SDeepak S {
102143cf3bf0SChris Wilson 	u64 time, c0;
10227bad74d5SVille Syrjälä 	unsigned int mul = 100;
102331685c25SDeepak S 
102443cf3bf0SChris Wilson 	if (old->cz_clock == 0)
102543cf3bf0SChris Wilson 		return false;
102631685c25SDeepak S 
10277bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10287bad74d5SVille Syrjälä 		mul <<= 8;
10297bad74d5SVille Syrjälä 
103043cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10317bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
103231685c25SDeepak S 
103343cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
103443cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
103543cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
103643cf3bf0SChris Wilson 	 */
103743cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103843cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10397bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
104031685c25SDeepak S 
104143cf3bf0SChris Wilson 	return c0 >= time;
104231685c25SDeepak S }
104331685c25SDeepak S 
104443cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
104543cf3bf0SChris Wilson {
104643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
104743cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104843cf3bf0SChris Wilson }
104943cf3bf0SChris Wilson 
105043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
105143cf3bf0SChris Wilson {
105243cf3bf0SChris Wilson 	struct intel_rps_ei now;
105343cf3bf0SChris Wilson 	u32 events = 0;
105443cf3bf0SChris Wilson 
10556f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
105643cf3bf0SChris Wilson 		return 0;
105743cf3bf0SChris Wilson 
105843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105943cf3bf0SChris Wilson 	if (now.cz_clock == 0)
106043cf3bf0SChris Wilson 		return 0;
106131685c25SDeepak S 
106243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
106343cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
106443cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10658fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
106643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
106743cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106831685c25SDeepak S 	}
106931685c25SDeepak S 
107043cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
107143cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
107243cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10738fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
107443cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
107543cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
107643cf3bf0SChris Wilson 	}
107743cf3bf0SChris Wilson 
107843cf3bf0SChris Wilson 	return events;
107931685c25SDeepak S }
108031685c25SDeepak S 
1081f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1082f5a4c67dSChris Wilson {
1083e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
1084f5a4c67dSChris Wilson 
1085b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
1086e2f80391STvrtko Ursulin 		if (engine->irq_refcount)
1087f5a4c67dSChris Wilson 			return true;
1088f5a4c67dSChris Wilson 
1089f5a4c67dSChris Wilson 	return false;
1090f5a4c67dSChris Wilson }
1091f5a4c67dSChris Wilson 
10924912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10933b8d8d91SJesse Barnes {
10942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10952d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10968d3afd7dSChris Wilson 	bool client_boost;
10978d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1098edbfdb45SPaulo Zanoni 	u32 pm_iir;
10993b8d8d91SJesse Barnes 
110059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1101d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1102d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1103d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1104d4d70aa5SImre Deak 		return;
1105d4d70aa5SImre Deak 	}
11061f814dacSImre Deak 
11071f814dacSImre Deak 	/*
11081f814dacSImre Deak 	 * The RPS work is synced during runtime suspend, we don't require a
11091f814dacSImre Deak 	 * wakeref. TODO: instead of disabling the asserts make sure that we
11101f814dacSImre Deak 	 * always hold an RPM reference while the work is running.
11111f814dacSImre Deak 	 */
11121f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11131f814dacSImre Deak 
1114c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1115c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1116a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1117480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11188d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11198d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
112059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11214912d041SBen Widawsky 
112260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1123a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
112460611c13SPaulo Zanoni 
11258d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11261f814dacSImre Deak 		goto out;
11273b8d8d91SJesse Barnes 
11284fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11297b9e0ae6SChris Wilson 
113043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
113143cf3bf0SChris Wilson 
1132dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1133edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11348d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11358d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11368d3afd7dSChris Wilson 
11378d3afd7dSChris Wilson 	if (client_boost) {
11388d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11398d3afd7dSChris Wilson 		adj = 0;
11408d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1141dd75fdc8SChris Wilson 		if (adj > 0)
1142dd75fdc8SChris Wilson 			adj *= 2;
1143edcf284bSChris Wilson 		else /* CHV needs even encode values */
1144edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11457425034aSVille Syrjälä 		/*
11467425034aSVille Syrjälä 		 * For better performance, jump directly
11477425034aSVille Syrjälä 		 * to RPe if we're below it.
11487425034aSVille Syrjälä 		 */
1149edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1150b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1151edcf284bSChris Wilson 			adj = 0;
1152edcf284bSChris Wilson 		}
1153f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1154f5a4c67dSChris Wilson 		adj = 0;
1155dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1156b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1157b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1158dd75fdc8SChris Wilson 		else
1159b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1160dd75fdc8SChris Wilson 		adj = 0;
1161dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1162dd75fdc8SChris Wilson 		if (adj < 0)
1163dd75fdc8SChris Wilson 			adj *= 2;
1164edcf284bSChris Wilson 		else /* CHV needs even encode values */
1165edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1166dd75fdc8SChris Wilson 	} else { /* unknown event */
1167edcf284bSChris Wilson 		adj = 0;
1168dd75fdc8SChris Wilson 	}
11693b8d8d91SJesse Barnes 
1170edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1171edcf284bSChris Wilson 
117279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117379249636SBen Widawsky 	 * interrupt
117479249636SBen Widawsky 	 */
1175edcf284bSChris Wilson 	new_delay += adj;
11768d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
117727544369SDeepak S 
1178ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11793b8d8d91SJesse Barnes 
11804fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11811f814dacSImre Deak out:
11821f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11833b8d8d91SJesse Barnes }
11843b8d8d91SJesse Barnes 
1185e3689190SBen Widawsky 
1186e3689190SBen Widawsky /**
1187e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1188e3689190SBen Widawsky  * occurred.
1189e3689190SBen Widawsky  * @work: workqueue struct
1190e3689190SBen Widawsky  *
1191e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1192e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1193e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1194e3689190SBen Widawsky  */
1195e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1196e3689190SBen Widawsky {
11972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11982d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1199e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
120035a85ac6SBen Widawsky 	char *parity_event[6];
1201e3689190SBen Widawsky 	uint32_t misccpctl;
120235a85ac6SBen Widawsky 	uint8_t slice = 0;
1203e3689190SBen Widawsky 
1204e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1205e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1206e3689190SBen Widawsky 	 * any time we access those registers.
1207e3689190SBen Widawsky 	 */
1208e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1209e3689190SBen Widawsky 
121035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
121135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
121235a85ac6SBen Widawsky 		goto out;
121335a85ac6SBen Widawsky 
1214e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1215e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1216e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1217e3689190SBen Widawsky 
121835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1219f0f59a00SVille Syrjälä 		i915_reg_t reg;
122035a85ac6SBen Widawsky 
122135a85ac6SBen Widawsky 		slice--;
12222d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
122335a85ac6SBen Widawsky 			break;
122435a85ac6SBen Widawsky 
122535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
122635a85ac6SBen Widawsky 
12276fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122835a85ac6SBen Widawsky 
122935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1230e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1231e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1232e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1233e3689190SBen Widawsky 
123435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
123535a85ac6SBen Widawsky 		POSTING_READ(reg);
1236e3689190SBen Widawsky 
1237cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1238e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1239e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1240e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
124135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
124235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1243e3689190SBen Widawsky 
12445bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1245e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1246e3689190SBen Widawsky 
124735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1249e3689190SBen Widawsky 
125035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1251e3689190SBen Widawsky 		kfree(parity_event[3]);
1252e3689190SBen Widawsky 		kfree(parity_event[2]);
1253e3689190SBen Widawsky 		kfree(parity_event[1]);
1254e3689190SBen Widawsky 	}
1255e3689190SBen Widawsky 
125635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125735a85ac6SBen Widawsky 
125835a85ac6SBen Widawsky out:
125935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12604cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12612d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12624cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
126335a85ac6SBen Widawsky 
126435a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
126535a85ac6SBen Widawsky }
126635a85ac6SBen Widawsky 
1267261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1268261e40b8SVille Syrjälä 					       u32 iir)
1269e3689190SBen Widawsky {
1270261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1271e3689190SBen Widawsky 		return;
1272e3689190SBen Widawsky 
1273d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1274261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1275d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1276e3689190SBen Widawsky 
1277261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
127835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
128035a85ac6SBen Widawsky 
128135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
128235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
128335a85ac6SBen Widawsky 
1284a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1285e3689190SBen Widawsky }
1286e3689190SBen Widawsky 
1287261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1288f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1289f1af8fc1SPaulo Zanoni {
1290f1af8fc1SPaulo Zanoni 	if (gt_iir &
1291f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12924a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1293f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12944a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1295f1af8fc1SPaulo Zanoni }
1296f1af8fc1SPaulo Zanoni 
1297261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1298e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1299e7b4c6b1SDaniel Vetter {
1300e7b4c6b1SDaniel Vetter 
1301cc609d5dSBen Widawsky 	if (gt_iir &
1302cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
13034a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1304cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13054a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1306cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13074a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[BCS]);
1308e7b4c6b1SDaniel Vetter 
1309cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1310cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1311aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1312aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1313e3689190SBen Widawsky 
1314261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1315261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1316e7b4c6b1SDaniel Vetter }
1317e7b4c6b1SDaniel Vetter 
1318fbcc1a0cSNick Hoath static __always_inline void
13190bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1320fbcc1a0cSNick Hoath {
1321fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13220bc40be8STvrtko Ursulin 		notify_ring(engine);
1323fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
132427af5eeaSTvrtko Ursulin 		tasklet_schedule(&engine->irq_tasklet);
1325fbcc1a0cSNick Hoath }
1326fbcc1a0cSNick Hoath 
1327e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1328e30e251aSVille Syrjälä 				   u32 master_ctl,
1329e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1330abd58f01SBen Widawsky {
1331abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1332abd58f01SBen Widawsky 
1333abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1334e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1335e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1336e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1337abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1338abd58f01SBen Widawsky 		} else
1339abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1340abd58f01SBen Widawsky 	}
1341abd58f01SBen Widawsky 
134285f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1343e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1344e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1345e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1346abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1347abd58f01SBen Widawsky 		} else
1348abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1349abd58f01SBen Widawsky 	}
1350abd58f01SBen Widawsky 
135174cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1352e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1353e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1354e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
135574cdb337SChris Wilson 			ret = IRQ_HANDLED;
135674cdb337SChris Wilson 		} else
135774cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
135874cdb337SChris Wilson 	}
135974cdb337SChris Wilson 
13600961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
1361e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1362e30e251aSVille Syrjälä 		if (gt_iir[2] & dev_priv->pm_rps_events) {
1363cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
1364e30e251aSVille Syrjälä 				      gt_iir[2] & dev_priv->pm_rps_events);
136538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13660961021aSBen Widawsky 		} else
13670961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13680961021aSBen Widawsky 	}
13690961021aSBen Widawsky 
1370abd58f01SBen Widawsky 	return ret;
1371abd58f01SBen Widawsky }
1372abd58f01SBen Widawsky 
1373e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1374e30e251aSVille Syrjälä 				u32 gt_iir[4])
1375e30e251aSVille Syrjälä {
1376e30e251aSVille Syrjälä 	if (gt_iir[0]) {
1377e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[RCS],
1378e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1379e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[BCS],
1380e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1381e30e251aSVille Syrjälä 	}
1382e30e251aSVille Syrjälä 
1383e30e251aSVille Syrjälä 	if (gt_iir[1]) {
1384e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS],
1385e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1386e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1387e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1388e30e251aSVille Syrjälä 	}
1389e30e251aSVille Syrjälä 
1390e30e251aSVille Syrjälä 	if (gt_iir[3])
1391e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VECS],
1392e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1393e30e251aSVille Syrjälä 
1394e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1395e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1396e30e251aSVille Syrjälä }
1397e30e251aSVille Syrjälä 
139863c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
139963c88d22SImre Deak {
140063c88d22SImre Deak 	switch (port) {
140163c88d22SImre Deak 	case PORT_A:
1402195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
140363c88d22SImre Deak 	case PORT_B:
140463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
140563c88d22SImre Deak 	case PORT_C:
140663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
140763c88d22SImre Deak 	default:
140863c88d22SImre Deak 		return false;
140963c88d22SImre Deak 	}
141063c88d22SImre Deak }
141163c88d22SImre Deak 
14126dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14136dbf30ceSVille Syrjälä {
14146dbf30ceSVille Syrjälä 	switch (port) {
14156dbf30ceSVille Syrjälä 	case PORT_E:
14166dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14176dbf30ceSVille Syrjälä 	default:
14186dbf30ceSVille Syrjälä 		return false;
14196dbf30ceSVille Syrjälä 	}
14206dbf30ceSVille Syrjälä }
14216dbf30ceSVille Syrjälä 
142274c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
142374c0b395SVille Syrjälä {
142474c0b395SVille Syrjälä 	switch (port) {
142574c0b395SVille Syrjälä 	case PORT_A:
142674c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
142774c0b395SVille Syrjälä 	case PORT_B:
142874c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
142974c0b395SVille Syrjälä 	case PORT_C:
143074c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
143174c0b395SVille Syrjälä 	case PORT_D:
143274c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
143374c0b395SVille Syrjälä 	default:
143474c0b395SVille Syrjälä 		return false;
143574c0b395SVille Syrjälä 	}
143674c0b395SVille Syrjälä }
143774c0b395SVille Syrjälä 
1438e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1439e4ce95aaSVille Syrjälä {
1440e4ce95aaSVille Syrjälä 	switch (port) {
1441e4ce95aaSVille Syrjälä 	case PORT_A:
1442e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1443e4ce95aaSVille Syrjälä 	default:
1444e4ce95aaSVille Syrjälä 		return false;
1445e4ce95aaSVille Syrjälä 	}
1446e4ce95aaSVille Syrjälä }
1447e4ce95aaSVille Syrjälä 
1448676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
144913cf5504SDave Airlie {
145013cf5504SDave Airlie 	switch (port) {
145113cf5504SDave Airlie 	case PORT_B:
1452676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
145313cf5504SDave Airlie 	case PORT_C:
1454676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
145513cf5504SDave Airlie 	case PORT_D:
1456676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1457676574dfSJani Nikula 	default:
1458676574dfSJani Nikula 		return false;
145913cf5504SDave Airlie 	}
146013cf5504SDave Airlie }
146113cf5504SDave Airlie 
1462676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
146313cf5504SDave Airlie {
146413cf5504SDave Airlie 	switch (port) {
146513cf5504SDave Airlie 	case PORT_B:
1466676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
146713cf5504SDave Airlie 	case PORT_C:
1468676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
146913cf5504SDave Airlie 	case PORT_D:
1470676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1471676574dfSJani Nikula 	default:
1472676574dfSJani Nikula 		return false;
147313cf5504SDave Airlie 	}
147413cf5504SDave Airlie }
147513cf5504SDave Airlie 
147642db67d6SVille Syrjälä /*
147742db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
147842db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
147942db67d6SVille Syrjälä  * hotplug detection results from several registers.
148042db67d6SVille Syrjälä  *
148142db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
148242db67d6SVille Syrjälä  */
1483fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14848c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1485fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1486fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1487676574dfSJani Nikula {
14888c841e57SJani Nikula 	enum port port;
1489676574dfSJani Nikula 	int i;
1490676574dfSJani Nikula 
1491676574dfSJani Nikula 	for_each_hpd_pin(i) {
14928c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14938c841e57SJani Nikula 			continue;
14948c841e57SJani Nikula 
1495676574dfSJani Nikula 		*pin_mask |= BIT(i);
1496676574dfSJani Nikula 
1497cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1498cc24fcdcSImre Deak 			continue;
1499cc24fcdcSImre Deak 
1500fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1501676574dfSJani Nikula 			*long_mask |= BIT(i);
1502676574dfSJani Nikula 	}
1503676574dfSJani Nikula 
1504676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1505676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1506676574dfSJani Nikula 
1507676574dfSJani Nikula }
1508676574dfSJani Nikula 
1509515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1510515ac2bbSDaniel Vetter {
15112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
151228c70f16SDaniel Vetter 
151328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1514515ac2bbSDaniel Vetter }
1515515ac2bbSDaniel Vetter 
1516ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1517ce99c256SDaniel Vetter {
15182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15199ee32feaSDaniel Vetter 
15209ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1521ce99c256SDaniel Vetter }
1522ce99c256SDaniel Vetter 
15238bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1524277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1525eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1526eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15278bc5e955SDaniel Vetter 					 uint32_t crc4)
15288bf1e9f1SShuang He {
15298bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15308bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15318bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1532ac2300d4SDamien Lespiau 	int head, tail;
1533b2c88f5bSDamien Lespiau 
1534d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1535d538bbdfSDamien Lespiau 
15360c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1537d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
153834273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15390c912c79SDamien Lespiau 		return;
15400c912c79SDamien Lespiau 	}
15410c912c79SDamien Lespiau 
1542d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1543d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1544b2c88f5bSDamien Lespiau 
1545b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1546d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1547b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1548b2c88f5bSDamien Lespiau 		return;
1549b2c88f5bSDamien Lespiau 	}
1550b2c88f5bSDamien Lespiau 
1551b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15528bf1e9f1SShuang He 
15538bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1554eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1555eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1556eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1557eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1558eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1559b2c88f5bSDamien Lespiau 
1560b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1561d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1562d538bbdfSDamien Lespiau 
1563d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
156407144428SDamien Lespiau 
156507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15668bf1e9f1SShuang He }
1567277de95eSDaniel Vetter #else
1568277de95eSDaniel Vetter static inline void
1569277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1570277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1571277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1572277de95eSDaniel Vetter 			     uint32_t crc4) {}
1573277de95eSDaniel Vetter #endif
1574eba94eb9SDaniel Vetter 
1575277de95eSDaniel Vetter 
1576277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15775a69b89fSDaniel Vetter {
15785a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15795a69b89fSDaniel Vetter 
1580277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15815a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15825a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15835a69b89fSDaniel Vetter }
15845a69b89fSDaniel Vetter 
1585277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1586eba94eb9SDaniel Vetter {
1587eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1588eba94eb9SDaniel Vetter 
1589277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1590eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1591eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1592eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1593eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15948bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1595eba94eb9SDaniel Vetter }
15965b3a856bSDaniel Vetter 
1597277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15985b3a856bSDaniel Vetter {
15995b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16000b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16010b5c5ed0SDaniel Vetter 
16020b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16030b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16040b5c5ed0SDaniel Vetter 	else
16050b5c5ed0SDaniel Vetter 		res1 = 0;
16060b5c5ed0SDaniel Vetter 
16070b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16080b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16090b5c5ed0SDaniel Vetter 	else
16100b5c5ed0SDaniel Vetter 		res2 = 0;
16115b3a856bSDaniel Vetter 
1612277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16130b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16140b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16150b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16160b5c5ed0SDaniel Vetter 				     res1, res2);
16175b3a856bSDaniel Vetter }
16188bf1e9f1SShuang He 
16191403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16201403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16211403c0d4SPaulo Zanoni  * the work queue. */
16221403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1623baf02a1fSBen Widawsky {
1624a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
162559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1626480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1627d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1628d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16292adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
163041a05a3aSDaniel Vetter 		}
1631d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1632d4d70aa5SImre Deak 	}
1633baf02a1fSBen Widawsky 
1634c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1635c9a9a268SImre Deak 		return;
1636c9a9a268SImre Deak 
16372d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
163812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16394a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VECS]);
164012638c57SBen Widawsky 
1641aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1642aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
164312638c57SBen Widawsky 	}
16441403c0d4SPaulo Zanoni }
1645baf02a1fSBen Widawsky 
16468d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16478d7849dbSVille Syrjälä {
16488d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16498d7849dbSVille Syrjälä 		return false;
16508d7849dbSVille Syrjälä 
16518d7849dbSVille Syrjälä 	return true;
16528d7849dbSVille Syrjälä }
16538d7849dbSVille Syrjälä 
16542ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_ack(struct drm_device *dev, u32 iir,
16552ecb8ca4SVille Syrjälä 					u32 pipe_stats[I915_MAX_PIPES])
16567e231dbeSJesse Barnes {
1657c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
16587e231dbeSJesse Barnes 	int pipe;
16597e231dbeSJesse Barnes 
166058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16611ca993d2SVille Syrjälä 
16621ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
16631ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
16641ca993d2SVille Syrjälä 		return;
16651ca993d2SVille Syrjälä 	}
16661ca993d2SVille Syrjälä 
1667055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1668f0f59a00SVille Syrjälä 		i915_reg_t reg;
1669bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
167091d181ddSImre Deak 
1671bbb5eebfSDaniel Vetter 		/*
1672bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1673bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1674bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1675bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1676bbb5eebfSDaniel Vetter 		 * handle.
1677bbb5eebfSDaniel Vetter 		 */
16780f239f4cSDaniel Vetter 
16790f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16800f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1681bbb5eebfSDaniel Vetter 
1682bbb5eebfSDaniel Vetter 		switch (pipe) {
1683bbb5eebfSDaniel Vetter 		case PIPE_A:
1684bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1685bbb5eebfSDaniel Vetter 			break;
1686bbb5eebfSDaniel Vetter 		case PIPE_B:
1687bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1688bbb5eebfSDaniel Vetter 			break;
16893278f67fSVille Syrjälä 		case PIPE_C:
16903278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16913278f67fSVille Syrjälä 			break;
1692bbb5eebfSDaniel Vetter 		}
1693bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1694bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1695bbb5eebfSDaniel Vetter 
1696bbb5eebfSDaniel Vetter 		if (!mask)
169791d181ddSImre Deak 			continue;
169891d181ddSImre Deak 
169991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1700bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1701bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17027e231dbeSJesse Barnes 
17037e231dbeSJesse Barnes 		/*
17047e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17057e231dbeSJesse Barnes 		 */
170691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
170791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17087e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17097e231dbeSJesse Barnes 	}
171058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17112ecb8ca4SVille Syrjälä }
17122ecb8ca4SVille Syrjälä 
17132ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_handler(struct drm_device *dev,
17142ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17152ecb8ca4SVille Syrjälä {
17162ecb8ca4SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
17172ecb8ca4SVille Syrjälä 	enum pipe pipe;
17187e231dbeSJesse Barnes 
1719055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1720d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1721d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1722d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
172331acc7f5SJesse Barnes 
1724579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
172531acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
172631acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
172731acc7f5SJesse Barnes 		}
17284356d586SDaniel Vetter 
17294356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1730277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17312d9d2b0bSVille Syrjälä 
17321f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17331f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
173431acc7f5SJesse Barnes 	}
173531acc7f5SJesse Barnes 
1736c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1737c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1738c1874ed7SImre Deak }
1739c1874ed7SImre Deak 
17401ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
174116c6c56bSVille Syrjälä {
174216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
174316c6c56bSVille Syrjälä 
17441ae3c34cSVille Syrjälä 	if (hotplug_status)
17453ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17461ae3c34cSVille Syrjälä 
17471ae3c34cSVille Syrjälä 	return hotplug_status;
17481ae3c34cSVille Syrjälä }
17491ae3c34cSVille Syrjälä 
17501ae3c34cSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev,
17511ae3c34cSVille Syrjälä 				 u32 hotplug_status)
17521ae3c34cSVille Syrjälä {
17531ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
17543ff60f89SOscar Mateo 
1755666a4537SWayne Boyer 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
175616c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
175716c6c56bSVille Syrjälä 
175858f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1759fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1760fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1761fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
176258f2cf24SVille Syrjälä 
1763676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
176458f2cf24SVille Syrjälä 		}
1765369712e8SJani Nikula 
1766369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1767369712e8SJani Nikula 			dp_aux_irq_handler(dev);
176816c6c56bSVille Syrjälä 	} else {
176916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
177016c6c56bSVille Syrjälä 
177158f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1772fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17734e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1774fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
1775676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
177616c6c56bSVille Syrjälä 		}
17773ff60f89SOscar Mateo 	}
177858f2cf24SVille Syrjälä }
177916c6c56bSVille Syrjälä 
1780c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1781c1874ed7SImre Deak {
178245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1784c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1785c1874ed7SImre Deak 
17862dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17872dd2a883SImre Deak 		return IRQ_NONE;
17882dd2a883SImre Deak 
17891f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17901f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
17911f814dacSImre Deak 
17921e1cace9SVille Syrjälä 	do {
17936e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
17942ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17951ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1796a5e485a9SVille Syrjälä 		u32 ier = 0;
17973ff60f89SOscar Mateo 
1798c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1799c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18003ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1801c1874ed7SImre Deak 
1802c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
18031e1cace9SVille Syrjälä 			break;
1804c1874ed7SImre Deak 
1805c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1806c1874ed7SImre Deak 
1807a5e485a9SVille Syrjälä 		/*
1808a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1809a5e485a9SVille Syrjälä 		 *
1810a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1811a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1812a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1813a5e485a9SVille Syrjälä 		 *
1814a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1815a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1816a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1817a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1818a5e485a9SVille Syrjälä 		 * bits this time around.
1819a5e485a9SVille Syrjälä 		 */
18204a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1821a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1822a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
18234a0a0202SVille Syrjälä 
18244a0a0202SVille Syrjälä 		if (gt_iir)
18254a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
18264a0a0202SVille Syrjälä 		if (pm_iir)
18274a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18284a0a0202SVille Syrjälä 
18297ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18301ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18317ce4d1f2SVille Syrjälä 
18323ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18333ff60f89SOscar Mateo 		 * signalled in iir */
18342ecb8ca4SVille Syrjälä 		valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
18357ce4d1f2SVille Syrjälä 
18367ce4d1f2SVille Syrjälä 		/*
18377ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18387ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18397ce4d1f2SVille Syrjälä 		 */
18407ce4d1f2SVille Syrjälä 		if (iir)
18417ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18424a0a0202SVille Syrjälä 
1843a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
18444a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
18454a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
18461ae3c34cSVille Syrjälä 
184752894874SVille Syrjälä 		if (gt_iir)
1848261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
184952894874SVille Syrjälä 		if (pm_iir)
185052894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
185152894874SVille Syrjälä 
18521ae3c34cSVille Syrjälä 		if (hotplug_status)
18531ae3c34cSVille Syrjälä 			i9xx_hpd_irq_handler(dev, hotplug_status);
18542ecb8ca4SVille Syrjälä 
18552ecb8ca4SVille Syrjälä 		valleyview_pipestat_irq_handler(dev, pipe_stats);
18561e1cace9SVille Syrjälä 	} while (0);
18577e231dbeSJesse Barnes 
18581f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18591f814dacSImre Deak 
18607e231dbeSJesse Barnes 	return ret;
18617e231dbeSJesse Barnes }
18627e231dbeSJesse Barnes 
186343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
186443f328d7SVille Syrjälä {
186545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
186643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
186743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
186843f328d7SVille Syrjälä 
18692dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18702dd2a883SImre Deak 		return IRQ_NONE;
18712dd2a883SImre Deak 
18721f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18731f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18741f814dacSImre Deak 
1875579de73bSChris Wilson 	do {
18766e814800SVille Syrjälä 		u32 master_ctl, iir;
1877e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
18782ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18791ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1880a5e485a9SVille Syrjälä 		u32 ier = 0;
1881a5e485a9SVille Syrjälä 
18828e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18833278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18843278f67fSVille Syrjälä 
18853278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18868e5fd599SVille Syrjälä 			break;
188743f328d7SVille Syrjälä 
188827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
188927b6c122SOscar Mateo 
1890a5e485a9SVille Syrjälä 		/*
1891a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1892a5e485a9SVille Syrjälä 		 *
1893a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1894a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1895a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1896a5e485a9SVille Syrjälä 		 *
1897a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1898a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1899a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1900a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1901a5e485a9SVille Syrjälä 		 * bits this time around.
1902a5e485a9SVille Syrjälä 		 */
190343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1904a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1905a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
190643f328d7SVille Syrjälä 
1907e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
190827b6c122SOscar Mateo 
190927b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19101ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
191143f328d7SVille Syrjälä 
191227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
191327b6c122SOscar Mateo 		 * signalled in iir */
19142ecb8ca4SVille Syrjälä 		valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
191543f328d7SVille Syrjälä 
19167ce4d1f2SVille Syrjälä 		/*
19177ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19187ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19197ce4d1f2SVille Syrjälä 		 */
19207ce4d1f2SVille Syrjälä 		if (iir)
19217ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19227ce4d1f2SVille Syrjälä 
1923a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1924e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
192543f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19261ae3c34cSVille Syrjälä 
1927e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
1928e30e251aSVille Syrjälä 
19291ae3c34cSVille Syrjälä 		if (hotplug_status)
19301ae3c34cSVille Syrjälä 			i9xx_hpd_irq_handler(dev, hotplug_status);
19312ecb8ca4SVille Syrjälä 
19322ecb8ca4SVille Syrjälä 		valleyview_pipestat_irq_handler(dev, pipe_stats);
1933579de73bSChris Wilson 	} while (0);
19343278f67fSVille Syrjälä 
19351f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19361f814dacSImre Deak 
193743f328d7SVille Syrjälä 	return ret;
193843f328d7SVille Syrjälä }
193943f328d7SVille Syrjälä 
194040e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
194140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1942776ad806SJesse Barnes {
194340e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
194442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1945776ad806SJesse Barnes 
19466a39d7c9SJani Nikula 	/*
19476a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
19486a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
19496a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
19506a39d7c9SJani Nikula 	 * errors.
19516a39d7c9SJani Nikula 	 */
195213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19536a39d7c9SJani Nikula 	if (!hotplug_trigger) {
19546a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
19556a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
19566a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
19576a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
19586a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
19596a39d7c9SJani Nikula 	}
19606a39d7c9SJani Nikula 
196113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19626a39d7c9SJani Nikula 	if (!hotplug_trigger)
19636a39d7c9SJani Nikula 		return;
196413cf5504SDave Airlie 
1965fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
196640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1967fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
196840e56410SVille Syrjälä 
1969676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1970aaf5ec2eSSonika Jindal }
197191d131d2SDaniel Vetter 
197240e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
197340e56410SVille Syrjälä {
197440e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
197540e56410SVille Syrjälä 	int pipe;
197640e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
197740e56410SVille Syrjälä 
197840e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
197940e56410SVille Syrjälä 
1980cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1981cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1982776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1983cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1984cfc33bf7SVille Syrjälä 				 port_name(port));
1985cfc33bf7SVille Syrjälä 	}
1986776ad806SJesse Barnes 
1987ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1988ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1989ce99c256SDaniel Vetter 
1990776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1991515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1992776ad806SJesse Barnes 
1993776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1994776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1995776ad806SJesse Barnes 
1996776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1997776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1998776ad806SJesse Barnes 
1999776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2000776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2001776ad806SJesse Barnes 
20029db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2003055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20049db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20059db4a9c7SJesse Barnes 					 pipe_name(pipe),
20069db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2007776ad806SJesse Barnes 
2008776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2009776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2010776ad806SJesse Barnes 
2011776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2012776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2013776ad806SJesse Barnes 
2014776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
20151f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20168664281bSPaulo Zanoni 
20178664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20181f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20198664281bSPaulo Zanoni }
20208664281bSPaulo Zanoni 
20218664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
20228664281bSPaulo Zanoni {
20238664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20248664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20255a69b89fSDaniel Vetter 	enum pipe pipe;
20268664281bSPaulo Zanoni 
2027de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2028de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2029de032bf4SPaulo Zanoni 
2030055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20311f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20321f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20338664281bSPaulo Zanoni 
20345a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
20355a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2036277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
20375a69b89fSDaniel Vetter 			else
2038277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20395a69b89fSDaniel Vetter 		}
20405a69b89fSDaniel Vetter 	}
20418bf1e9f1SShuang He 
20428664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20438664281bSPaulo Zanoni }
20448664281bSPaulo Zanoni 
20458664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
20468664281bSPaulo Zanoni {
20478664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20488664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20498664281bSPaulo Zanoni 
2050de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2051de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2052de032bf4SPaulo Zanoni 
20538664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20541f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20558664281bSPaulo Zanoni 
20568664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20571f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20588664281bSPaulo Zanoni 
20598664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20601f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20618664281bSPaulo Zanoni 
20628664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2063776ad806SJesse Barnes }
2064776ad806SJesse Barnes 
206523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
206623e81d69SAdam Jackson {
20672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
206823e81d69SAdam Jackson 	int pipe;
20696dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2070aaf5ec2eSSonika Jindal 
207140e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
207291d131d2SDaniel Vetter 
2073cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2074cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
207523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2076cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2077cfc33bf7SVille Syrjälä 				 port_name(port));
2078cfc33bf7SVille Syrjälä 	}
207923e81d69SAdam Jackson 
208023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2081ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
208223e81d69SAdam Jackson 
208323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2084515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
208523e81d69SAdam Jackson 
208623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
208723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
208823e81d69SAdam Jackson 
208923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
209023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
209123e81d69SAdam Jackson 
209223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2093055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
209423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
209523e81d69SAdam Jackson 					 pipe_name(pipe),
209623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20978664281bSPaulo Zanoni 
20988664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20998664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
210023e81d69SAdam Jackson }
210123e81d69SAdam Jackson 
21026dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
21036dbf30ceSVille Syrjälä {
21046dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
21056dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
21066dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
21076dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
21086dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21096dbf30ceSVille Syrjälä 
21106dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
21116dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21126dbf30ceSVille Syrjälä 
21136dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21146dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21156dbf30ceSVille Syrjälä 
21166dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
21176dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
211874c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
21196dbf30ceSVille Syrjälä 	}
21206dbf30ceSVille Syrjälä 
21216dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
21226dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21236dbf30ceSVille Syrjälä 
21246dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
21256dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
21266dbf30ceSVille Syrjälä 
21276dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
21286dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
21296dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
21306dbf30ceSVille Syrjälä 	}
21316dbf30ceSVille Syrjälä 
21326dbf30ceSVille Syrjälä 	if (pin_mask)
21336dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
21346dbf30ceSVille Syrjälä 
21356dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
21366dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
21376dbf30ceSVille Syrjälä }
21386dbf30ceSVille Syrjälä 
213940e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
214040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2141c008bc6eSPaulo Zanoni {
214240e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2143e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2144e4ce95aaSVille Syrjälä 
2145e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2146e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2147e4ce95aaSVille Syrjälä 
2148e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
214940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2150e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
215140e56410SVille Syrjälä 
2152e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2153e4ce95aaSVille Syrjälä }
2154c008bc6eSPaulo Zanoni 
215540e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
215640e56410SVille Syrjälä {
215740e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
215840e56410SVille Syrjälä 	enum pipe pipe;
215940e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
216040e56410SVille Syrjälä 
216140e56410SVille Syrjälä 	if (hotplug_trigger)
216240e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
216340e56410SVille Syrjälä 
2164c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2165c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2166c008bc6eSPaulo Zanoni 
2167c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2168c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2169c008bc6eSPaulo Zanoni 
2170c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2171c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2172c008bc6eSPaulo Zanoni 
2173055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2174d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2175d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2176d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2177c008bc6eSPaulo Zanoni 
217840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21791f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2180c008bc6eSPaulo Zanoni 
218140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
218240da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21835b3a856bSDaniel Vetter 
218440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
218540da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
218640da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
218740da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2188c008bc6eSPaulo Zanoni 		}
2189c008bc6eSPaulo Zanoni 	}
2190c008bc6eSPaulo Zanoni 
2191c008bc6eSPaulo Zanoni 	/* check event from PCH */
2192c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2193c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2194c008bc6eSPaulo Zanoni 
2195c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2196c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2197c008bc6eSPaulo Zanoni 		else
2198c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2199c008bc6eSPaulo Zanoni 
2200c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2201c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2202c008bc6eSPaulo Zanoni 	}
2203c008bc6eSPaulo Zanoni 
2204c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2205c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2206c008bc6eSPaulo Zanoni }
2207c008bc6eSPaulo Zanoni 
22089719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
22099719fb98SPaulo Zanoni {
22109719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
221107d27e20SDamien Lespiau 	enum pipe pipe;
221223bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
221323bb4cb5SVille Syrjälä 
221440e56410SVille Syrjälä 	if (hotplug_trigger)
221540e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
22169719fb98SPaulo Zanoni 
22179719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
22189719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
22199719fb98SPaulo Zanoni 
22209719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
22219719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
22229719fb98SPaulo Zanoni 
22239719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
22249719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
22259719fb98SPaulo Zanoni 
2226055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2227d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2228d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2229d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
223040da17c2SDaniel Vetter 
223140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
223207d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
223307d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
223407d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
22359719fb98SPaulo Zanoni 		}
22369719fb98SPaulo Zanoni 	}
22379719fb98SPaulo Zanoni 
22389719fb98SPaulo Zanoni 	/* check event from PCH */
22399719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
22409719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22419719fb98SPaulo Zanoni 
22429719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
22439719fb98SPaulo Zanoni 
22449719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22459719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22469719fb98SPaulo Zanoni 	}
22479719fb98SPaulo Zanoni }
22489719fb98SPaulo Zanoni 
224972c90f62SOscar Mateo /*
225072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
225172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
225272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
225372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
225472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
225572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
225672c90f62SOscar Mateo  */
2257f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2258b1f14ad0SJesse Barnes {
225945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2261f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22620e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2263b1f14ad0SJesse Barnes 
22642dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22652dd2a883SImre Deak 		return IRQ_NONE;
22662dd2a883SImre Deak 
22671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22681f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22691f814dacSImre Deak 
2270b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2271b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2272b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
227323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22740e43406bSChris Wilson 
227544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
227644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
227744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
227844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
227944498aeaSPaulo Zanoni 	 * due to its back queue). */
2280ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
228144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
228244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
228344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2284ab5c608bSBen Widawsky 	}
228544498aeaSPaulo Zanoni 
228672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
228772c90f62SOscar Mateo 
22880e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22890e43406bSChris Wilson 	if (gt_iir) {
229072c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
229172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2292d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
2293261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2294d8fc8a47SPaulo Zanoni 		else
2295261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
22960e43406bSChris Wilson 	}
2297b1f14ad0SJesse Barnes 
2298b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22990e43406bSChris Wilson 	if (de_iir) {
230072c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
230172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2302f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
23039719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2304f1af8fc1SPaulo Zanoni 		else
2305f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
23060e43406bSChris Wilson 	}
23070e43406bSChris Wilson 
2308f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2309f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23100e43406bSChris Wilson 		if (pm_iir) {
2311b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23120e43406bSChris Wilson 			ret = IRQ_HANDLED;
231372c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23140e43406bSChris Wilson 		}
2315f1af8fc1SPaulo Zanoni 	}
2316b1f14ad0SJesse Barnes 
2317b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2318b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2319ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
232044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
232144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2322ab5c608bSBen Widawsky 	}
2323b1f14ad0SJesse Barnes 
23241f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23251f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23261f814dacSImre Deak 
2327b1f14ad0SJesse Barnes 	return ret;
2328b1f14ad0SJesse Barnes }
2329b1f14ad0SJesse Barnes 
233040e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
233140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2332d04a492dSShashank Sharma {
2333cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2334cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2335d04a492dSShashank Sharma 
2336a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2337a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2338d04a492dSShashank Sharma 
2339cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
234040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2341cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
234240e56410SVille Syrjälä 
2343475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2344d04a492dSShashank Sharma }
2345d04a492dSShashank Sharma 
2346f11a0f46STvrtko Ursulin static irqreturn_t
2347f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2348abd58f01SBen Widawsky {
2349f11a0f46STvrtko Ursulin 	struct drm_device *dev = dev_priv->dev;
2350abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2351f11a0f46STvrtko Ursulin 	u32 iir;
2352c42664ccSDaniel Vetter 	enum pipe pipe;
235388e04703SJesse Barnes 
2354abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2355e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2356e32192e1STvrtko Ursulin 		if (iir) {
2357e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2358abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2359e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
236038cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
236138cc46d7SOscar Mateo 			else
236238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2363abd58f01SBen Widawsky 		}
236438cc46d7SOscar Mateo 		else
236538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2366abd58f01SBen Widawsky 	}
2367abd58f01SBen Widawsky 
23686d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2369e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2370e32192e1STvrtko Ursulin 		if (iir) {
2371e32192e1STvrtko Ursulin 			u32 tmp_mask;
2372d04a492dSShashank Sharma 			bool found = false;
2373cebd87a0SVille Syrjälä 
2374e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23756d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
237688e04703SJesse Barnes 
2377e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2378e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2379e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2380e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2381e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2382e32192e1STvrtko Ursulin 
2383e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
238438cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2385d04a492dSShashank Sharma 				found = true;
2386d04a492dSShashank Sharma 			}
2387d04a492dSShashank Sharma 
2388e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev_priv)) {
2389e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2390e32192e1STvrtko Ursulin 				if (tmp_mask) {
2391e32192e1STvrtko Ursulin 					bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2392d04a492dSShashank Sharma 					found = true;
2393d04a492dSShashank Sharma 				}
2394e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2395e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2396e32192e1STvrtko Ursulin 				if (tmp_mask) {
2397e32192e1STvrtko Ursulin 					ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2398e32192e1STvrtko Ursulin 					found = true;
2399e32192e1STvrtko Ursulin 				}
2400e32192e1STvrtko Ursulin 			}
2401d04a492dSShashank Sharma 
2402e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
24039e63743eSShashank Sharma 				gmbus_irq_handler(dev);
24049e63743eSShashank Sharma 				found = true;
24059e63743eSShashank Sharma 			}
24069e63743eSShashank Sharma 
2407d04a492dSShashank Sharma 			if (!found)
240838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24096d766f02SDaniel Vetter 		}
241038cc46d7SOscar Mateo 		else
241138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24126d766f02SDaniel Vetter 	}
24136d766f02SDaniel Vetter 
2414055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2415e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2416abd58f01SBen Widawsky 
2417c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2418c42664ccSDaniel Vetter 			continue;
2419c42664ccSDaniel Vetter 
2420e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2421e32192e1STvrtko Ursulin 		if (!iir) {
2422e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2423e32192e1STvrtko Ursulin 			continue;
2424e32192e1STvrtko Ursulin 		}
2425770de83dSDamien Lespiau 
2426e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2427e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2428e32192e1STvrtko Ursulin 
2429e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_VBLANK &&
2430d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2431d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2432abd58f01SBen Widawsky 
2433e32192e1STvrtko Ursulin 		flip_done = iir;
2434b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2435e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2436770de83dSDamien Lespiau 		else
2437e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2438770de83dSDamien Lespiau 
2439770de83dSDamien Lespiau 		if (flip_done) {
2440abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2441abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2442abd58f01SBen Widawsky 		}
2443abd58f01SBen Widawsky 
2444e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
24450fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
24460fbe7870SDaniel Vetter 
2447e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2448e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
244938d83c96SDaniel Vetter 
2450e32192e1STvrtko Ursulin 		fault_errors = iir;
2451b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2452e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2453770de83dSDamien Lespiau 		else
2454e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2455770de83dSDamien Lespiau 
2456770de83dSDamien Lespiau 		if (fault_errors)
245730100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
245830100f2bSDaniel Vetter 				  pipe_name(pipe),
2459e32192e1STvrtko Ursulin 				  fault_errors);
2460abd58f01SBen Widawsky 	}
2461abd58f01SBen Widawsky 
2462266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2463266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
246492d03a80SDaniel Vetter 		/*
246592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
246692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
246792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
246892d03a80SDaniel Vetter 		 */
2469e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2470e32192e1STvrtko Ursulin 		if (iir) {
2471e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
247292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24736dbf30ceSVille Syrjälä 
24746dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
2475e32192e1STvrtko Ursulin 				spt_irq_handler(dev, iir);
24766dbf30ceSVille Syrjälä 			else
2477e32192e1STvrtko Ursulin 				cpt_irq_handler(dev, iir);
24782dfb0b81SJani Nikula 		} else {
24792dfb0b81SJani Nikula 			/*
24802dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24812dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24822dfb0b81SJani Nikula 			 */
24832dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
24842dfb0b81SJani Nikula 		}
248592d03a80SDaniel Vetter 	}
248692d03a80SDaniel Vetter 
2487f11a0f46STvrtko Ursulin 	return ret;
2488f11a0f46STvrtko Ursulin }
2489f11a0f46STvrtko Ursulin 
2490f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2491f11a0f46STvrtko Ursulin {
2492f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2493f11a0f46STvrtko Ursulin 	struct drm_i915_private *dev_priv = dev->dev_private;
2494f11a0f46STvrtko Ursulin 	u32 master_ctl;
2495e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2496f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2497f11a0f46STvrtko Ursulin 
2498f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2499f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2500f11a0f46STvrtko Ursulin 
2501f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2502f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2503f11a0f46STvrtko Ursulin 	if (!master_ctl)
2504f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2505f11a0f46STvrtko Ursulin 
2506f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2507f11a0f46STvrtko Ursulin 
2508f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2509f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2510f11a0f46STvrtko Ursulin 
2511f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2512e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2513e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2514f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2515f11a0f46STvrtko Ursulin 
2516cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2517cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2518abd58f01SBen Widawsky 
25191f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25201f814dacSImre Deak 
2521abd58f01SBen Widawsky 	return ret;
2522abd58f01SBen Widawsky }
2523abd58f01SBen Widawsky 
252417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
252517e1df07SDaniel Vetter 			       bool reset_completed)
252617e1df07SDaniel Vetter {
2527e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
252817e1df07SDaniel Vetter 
252917e1df07SDaniel Vetter 	/*
253017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
253117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
253217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
253317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
253417e1df07SDaniel Vetter 	 */
253517e1df07SDaniel Vetter 
253617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2537b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2538e2f80391STvrtko Ursulin 		wake_up_all(&engine->irq_queue);
253917e1df07SDaniel Vetter 
254017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
254117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
254217e1df07SDaniel Vetter 
254317e1df07SDaniel Vetter 	/*
254417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
254517e1df07SDaniel Vetter 	 * reset state is cleared.
254617e1df07SDaniel Vetter 	 */
254717e1df07SDaniel Vetter 	if (reset_completed)
254817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
254917e1df07SDaniel Vetter }
255017e1df07SDaniel Vetter 
25518a905236SJesse Barnes /**
2552b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2553468f9d29SJavier Martinez Canillas  * @dev: drm device
25548a905236SJesse Barnes  *
25558a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
25568a905236SJesse Barnes  * was detected.
25578a905236SJesse Barnes  */
2558b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
25598a905236SJesse Barnes {
2560b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2561cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2562cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2563cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
256417e1df07SDaniel Vetter 	int ret;
25658a905236SJesse Barnes 
25665bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
25678a905236SJesse Barnes 
25687db0ba24SDaniel Vetter 	/*
25697db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
25707db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
25717db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
25727db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
25737db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
25747db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25757db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25767db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25777db0ba24SDaniel Vetter 	 */
2578d98c52cfSChris Wilson 	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
257944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
25805bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
25817db0ba24SDaniel Vetter 				   reset_event);
25821f83fee0SDaniel Vetter 
258317e1df07SDaniel Vetter 		/*
2584f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2585f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2586f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2587f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2588f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2589f454c694SImre Deak 		 */
2590f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
25917514747dSVille Syrjälä 
25927514747dSVille Syrjälä 		intel_prepare_reset(dev);
25937514747dSVille Syrjälä 
2594f454c694SImre Deak 		/*
259517e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
259617e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
259717e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
259817e1df07SDaniel Vetter 		 * deadlocks with the reset work.
259917e1df07SDaniel Vetter 		 */
2600f69061beSDaniel Vetter 		ret = i915_reset(dev);
2601f69061beSDaniel Vetter 
26027514747dSVille Syrjälä 		intel_finish_reset(dev);
260317e1df07SDaniel Vetter 
2604f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2605f454c694SImre Deak 
2606d98c52cfSChris Wilson 		if (ret == 0)
26075bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2608f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
26091f83fee0SDaniel Vetter 
261017e1df07SDaniel Vetter 		/*
261117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
261217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
261317e1df07SDaniel Vetter 		 */
261417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2615f316a42cSBen Gamari 	}
26168a905236SJesse Barnes }
26178a905236SJesse Barnes 
261835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2619c0e09200SDave Airlie {
26208a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2621bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
262263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2623050ee91fSBen Widawsky 	int pipe, i;
262463eeaf38SJesse Barnes 
262535aed2e6SChris Wilson 	if (!eir)
262635aed2e6SChris Wilson 		return;
262763eeaf38SJesse Barnes 
2628a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
26298a905236SJesse Barnes 
2630bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2631bd9854f9SBen Widawsky 
26328a905236SJesse Barnes 	if (IS_G4X(dev)) {
26338a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
26348a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
26358a905236SJesse Barnes 
2636a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2637a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2638050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2639050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2640a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2641a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
26428a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26433143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
26448a905236SJesse Barnes 		}
26458a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
26468a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2647a70491ccSJoe Perches 			pr_err("page table error\n");
2648a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
26498a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26503143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
26518a905236SJesse Barnes 		}
26528a905236SJesse Barnes 	}
26538a905236SJesse Barnes 
2654a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
265563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
265663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2657a70491ccSJoe Perches 			pr_err("page table error\n");
2658a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
265963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26603143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
266163eeaf38SJesse Barnes 		}
26628a905236SJesse Barnes 	}
26638a905236SJesse Barnes 
266463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2665a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2666055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2667a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26689db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
266963eeaf38SJesse Barnes 		/* pipestat has already been acked */
267063eeaf38SJesse Barnes 	}
267163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2672a70491ccSJoe Perches 		pr_err("instruction error\n");
2673a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2674050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2675050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2676a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
267763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
267863eeaf38SJesse Barnes 
2679a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2680a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2681a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
268263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26833143a2bfSChris Wilson 			POSTING_READ(IPEIR);
268463eeaf38SJesse Barnes 		} else {
268563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
268663eeaf38SJesse Barnes 
2687a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2688a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2689a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2690a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
269163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26923143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
269363eeaf38SJesse Barnes 		}
269463eeaf38SJesse Barnes 	}
269563eeaf38SJesse Barnes 
269663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26973143a2bfSChris Wilson 	POSTING_READ(EIR);
269863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
269963eeaf38SJesse Barnes 	if (eir) {
270063eeaf38SJesse Barnes 		/*
270163eeaf38SJesse Barnes 		 * some errors might have become stuck,
270263eeaf38SJesse Barnes 		 * mask them.
270363eeaf38SJesse Barnes 		 */
270463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
270563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
270663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
270763eeaf38SJesse Barnes 	}
270835aed2e6SChris Wilson }
270935aed2e6SChris Wilson 
271035aed2e6SChris Wilson /**
2711b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
271235aed2e6SChris Wilson  * @dev: drm device
271314b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
2714aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
271535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
271635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
271735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
271835aed2e6SChris Wilson  * of a ring dump etc.).
271935aed2e6SChris Wilson  */
272014b730fcSarun.siluvery@linux.intel.com void i915_handle_error(struct drm_device *dev, u32 engine_mask,
272158174462SMika Kuoppala 		       const char *fmt, ...)
272235aed2e6SChris Wilson {
272335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
272458174462SMika Kuoppala 	va_list args;
272558174462SMika Kuoppala 	char error_msg[80];
272635aed2e6SChris Wilson 
272758174462SMika Kuoppala 	va_start(args, fmt);
272858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
272958174462SMika Kuoppala 	va_end(args);
273058174462SMika Kuoppala 
273114b730fcSarun.siluvery@linux.intel.com 	i915_capture_error_state(dev, engine_mask, error_msg);
273235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
27338a905236SJesse Barnes 
273414b730fcSarun.siluvery@linux.intel.com 	if (engine_mask) {
2735805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2736f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2737ba1234d1SBen Gamari 
273811ed50ecSBen Gamari 		/*
2739b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2740b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2741b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
274217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
274317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
274417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
274517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
274617e1df07SDaniel Vetter 		 *
274717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
274817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
274917e1df07SDaniel Vetter 		 * counter atomic_t.
275011ed50ecSBen Gamari 		 */
275117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
275211ed50ecSBen Gamari 	}
275311ed50ecSBen Gamari 
2754b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
27558a905236SJesse Barnes }
27568a905236SJesse Barnes 
275742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
275842f52ef8SKeith Packard  * we use as a pipe index
275942f52ef8SKeith Packard  */
276088e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
27610a3e67a4SJesse Barnes {
27622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2763e9d21d7fSKeith Packard 	unsigned long irqflags;
276471e0ffa5SJesse Barnes 
27651ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2766f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
27677c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2768755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
27690a3e67a4SJesse Barnes 	else
27707c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2771755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
27721ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27738692d00eSChris Wilson 
27740a3e67a4SJesse Barnes 	return 0;
27750a3e67a4SJesse Barnes }
27760a3e67a4SJesse Barnes 
277788e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2778f796cf8fSJesse Barnes {
27792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2780f796cf8fSJesse Barnes 	unsigned long irqflags;
2781b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
278240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2783f796cf8fSJesse Barnes 
2784f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2785fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2786b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2787b1f14ad0SJesse Barnes 
2788b1f14ad0SJesse Barnes 	return 0;
2789b1f14ad0SJesse Barnes }
2790b1f14ad0SJesse Barnes 
279188e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
27927e231dbeSJesse Barnes {
27932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27947e231dbeSJesse Barnes 	unsigned long irqflags;
27957e231dbeSJesse Barnes 
27967e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2798755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27997e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28007e231dbeSJesse Barnes 
28017e231dbeSJesse Barnes 	return 0;
28027e231dbeSJesse Barnes }
28037e231dbeSJesse Barnes 
280488e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2805abd58f01SBen Widawsky {
2806abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2807abd58f01SBen Widawsky 	unsigned long irqflags;
2808abd58f01SBen Widawsky 
2809abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2810013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2811abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2812013d3752SVille Syrjälä 
2813abd58f01SBen Widawsky 	return 0;
2814abd58f01SBen Widawsky }
2815abd58f01SBen Widawsky 
281642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
281742f52ef8SKeith Packard  * we use as a pipe index
281842f52ef8SKeith Packard  */
281988e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
28200a3e67a4SJesse Barnes {
28212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2822e9d21d7fSKeith Packard 	unsigned long irqflags;
28230a3e67a4SJesse Barnes 
28241ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28257c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2826755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2827755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28281ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28290a3e67a4SJesse Barnes }
28300a3e67a4SJesse Barnes 
283188e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2832f796cf8fSJesse Barnes {
28332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2834f796cf8fSJesse Barnes 	unsigned long irqflags;
2835b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
283640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2837f796cf8fSJesse Barnes 
2838f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2839fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2840b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2841b1f14ad0SJesse Barnes }
2842b1f14ad0SJesse Barnes 
284388e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
28447e231dbeSJesse Barnes {
28452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28467e231dbeSJesse Barnes 	unsigned long irqflags;
28477e231dbeSJesse Barnes 
28487e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
284931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2850755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28517e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28527e231dbeSJesse Barnes }
28537e231dbeSJesse Barnes 
285488e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2855abd58f01SBen Widawsky {
2856abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2857abd58f01SBen Widawsky 	unsigned long irqflags;
2858abd58f01SBen Widawsky 
2859abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2860013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2861abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2862abd58f01SBen Widawsky }
2863abd58f01SBen Widawsky 
28649107e9d2SChris Wilson static bool
28650bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno)
2866893eead0SChris Wilson {
2867cffa781eSChris Wilson 	return i915_seqno_passed(seqno,
2868cffa781eSChris Wilson 				 READ_ONCE(engine->last_submitted_seqno));
2869f65d9421SBen Gamari }
2870f65d9421SBen Gamari 
2871a028c4b0SDaniel Vetter static bool
2872a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2873a028c4b0SDaniel Vetter {
2874a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2875a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2876a028c4b0SDaniel Vetter 	} else {
2877a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2878a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2879a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2880a028c4b0SDaniel Vetter 	}
2881a028c4b0SDaniel Vetter }
2882a028c4b0SDaniel Vetter 
2883a4872ba6SOscar Mateo static struct intel_engine_cs *
28840bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
28850bc40be8STvrtko Ursulin 				 u64 offset)
2886921d42eaSDaniel Vetter {
28870bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2888a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2889921d42eaSDaniel Vetter 
28902d1fe073SJoonas Lahtinen 	if (INTEL_INFO(dev_priv)->gen >= 8) {
2891b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28920bc40be8STvrtko Ursulin 			if (engine == signaller)
2893a6cdb93aSRodrigo Vivi 				continue;
2894a6cdb93aSRodrigo Vivi 
28950bc40be8STvrtko Ursulin 			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2896a6cdb93aSRodrigo Vivi 				return signaller;
2897a6cdb93aSRodrigo Vivi 		}
2898921d42eaSDaniel Vetter 	} else {
2899921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2900921d42eaSDaniel Vetter 
2901b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
29020bc40be8STvrtko Ursulin 			if(engine == signaller)
2903921d42eaSDaniel Vetter 				continue;
2904921d42eaSDaniel Vetter 
29050bc40be8STvrtko Ursulin 			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2906921d42eaSDaniel Vetter 				return signaller;
2907921d42eaSDaniel Vetter 		}
2908921d42eaSDaniel Vetter 	}
2909921d42eaSDaniel Vetter 
2910a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
29110bc40be8STvrtko Ursulin 		  engine->id, ipehr, offset);
2912921d42eaSDaniel Vetter 
2913921d42eaSDaniel Vetter 	return NULL;
2914921d42eaSDaniel Vetter }
2915921d42eaSDaniel Vetter 
2916a4872ba6SOscar Mateo static struct intel_engine_cs *
29170bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2918a24a11e6SChris Wilson {
29190bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
292088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2921a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2922a6cdb93aSRodrigo Vivi 	int i, backwards;
2923a24a11e6SChris Wilson 
2924381e8ae3STomas Elf 	/*
2925381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2926381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2927381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2928381e8ae3STomas Elf 	 * mode.
2929381e8ae3STomas Elf 	 *
2930381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2931381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2932381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2933381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2934381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2935381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2936381e8ae3STomas Elf 	 * the hang checker to deadlock.
2937381e8ae3STomas Elf 	 *
2938381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2939381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2940381e8ae3STomas Elf 	 */
29410bc40be8STvrtko Ursulin 	if (engine->buffer == NULL)
2942381e8ae3STomas Elf 		return NULL;
2943381e8ae3STomas Elf 
29440bc40be8STvrtko Ursulin 	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
29450bc40be8STvrtko Ursulin 	if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
29466274f212SChris Wilson 		return NULL;
2947a24a11e6SChris Wilson 
294888fe429dSDaniel Vetter 	/*
294988fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
295088fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2951a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2952a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
295388fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
295488fe429dSDaniel Vetter 	 * ringbuffer itself.
2955a24a11e6SChris Wilson 	 */
29560bc40be8STvrtko Ursulin 	head = I915_READ_HEAD(engine) & HEAD_ADDR;
29570bc40be8STvrtko Ursulin 	backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
295888fe429dSDaniel Vetter 
2959a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
296088fe429dSDaniel Vetter 		/*
296188fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
296288fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
296388fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
296488fe429dSDaniel Vetter 		 */
29650bc40be8STvrtko Ursulin 		head &= engine->buffer->size - 1;
296688fe429dSDaniel Vetter 
296788fe429dSDaniel Vetter 		/* This here seems to blow up */
29680bc40be8STvrtko Ursulin 		cmd = ioread32(engine->buffer->virtual_start + head);
2969a24a11e6SChris Wilson 		if (cmd == ipehr)
2970a24a11e6SChris Wilson 			break;
2971a24a11e6SChris Wilson 
297288fe429dSDaniel Vetter 		head -= 4;
297388fe429dSDaniel Vetter 	}
2974a24a11e6SChris Wilson 
297588fe429dSDaniel Vetter 	if (!i)
297688fe429dSDaniel Vetter 		return NULL;
297788fe429dSDaniel Vetter 
29780bc40be8STvrtko Ursulin 	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
29790bc40be8STvrtko Ursulin 	if (INTEL_INFO(engine->dev)->gen >= 8) {
29800bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 12);
2981a6cdb93aSRodrigo Vivi 		offset <<= 32;
29820bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 8);
2983a6cdb93aSRodrigo Vivi 	}
29840bc40be8STvrtko Ursulin 	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2985a24a11e6SChris Wilson }
2986a24a11e6SChris Wilson 
29870bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine)
29886274f212SChris Wilson {
29890bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2990a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2991a0d036b0SChris Wilson 	u32 seqno;
29926274f212SChris Wilson 
29930bc40be8STvrtko Ursulin 	engine->hangcheck.deadlock++;
29946274f212SChris Wilson 
29950bc40be8STvrtko Ursulin 	signaller = semaphore_waits_for(engine, &seqno);
29964be17381SChris Wilson 	if (signaller == NULL)
29974be17381SChris Wilson 		return -1;
29984be17381SChris Wilson 
29994be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
3000666796daSTvrtko Ursulin 	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
30016274f212SChris Wilson 		return -1;
30026274f212SChris Wilson 
3003c04e0f3bSChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
30044be17381SChris Wilson 		return 1;
30054be17381SChris Wilson 
3006a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
3007a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3008a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
30094be17381SChris Wilson 		return -1;
30104be17381SChris Wilson 
30114be17381SChris Wilson 	return 0;
30126274f212SChris Wilson }
30136274f212SChris Wilson 
30146274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
30156274f212SChris Wilson {
3016e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
30176274f212SChris Wilson 
3018b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
3019e2f80391STvrtko Ursulin 		engine->hangcheck.deadlock = 0;
30206274f212SChris Wilson }
30216274f212SChris Wilson 
30220bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine)
30231ec14ad3SChris Wilson {
302461642ff0SMika Kuoppala 	u32 instdone[I915_NUM_INSTDONE_REG];
302561642ff0SMika Kuoppala 	bool stuck;
302661642ff0SMika Kuoppala 	int i;
30279107e9d2SChris Wilson 
30280bc40be8STvrtko Ursulin 	if (engine->id != RCS)
302961642ff0SMika Kuoppala 		return true;
303061642ff0SMika Kuoppala 
30310bc40be8STvrtko Ursulin 	i915_get_extra_instdone(engine->dev, instdone);
303261642ff0SMika Kuoppala 
303361642ff0SMika Kuoppala 	/* There might be unstable subunit states even when
303461642ff0SMika Kuoppala 	 * actual head is not moving. Filter out the unstable ones by
303561642ff0SMika Kuoppala 	 * accumulating the undone -> done transitions and only
303661642ff0SMika Kuoppala 	 * consider those as progress.
303761642ff0SMika Kuoppala 	 */
303861642ff0SMika Kuoppala 	stuck = true;
303961642ff0SMika Kuoppala 	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
30400bc40be8STvrtko Ursulin 		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
304161642ff0SMika Kuoppala 
30420bc40be8STvrtko Ursulin 		if (tmp != engine->hangcheck.instdone[i])
304361642ff0SMika Kuoppala 			stuck = false;
304461642ff0SMika Kuoppala 
30450bc40be8STvrtko Ursulin 		engine->hangcheck.instdone[i] |= tmp;
304661642ff0SMika Kuoppala 	}
304761642ff0SMika Kuoppala 
304861642ff0SMika Kuoppala 	return stuck;
304961642ff0SMika Kuoppala }
305061642ff0SMika Kuoppala 
305161642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30520bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd)
305361642ff0SMika Kuoppala {
30540bc40be8STvrtko Ursulin 	if (acthd != engine->hangcheck.acthd) {
305561642ff0SMika Kuoppala 
305661642ff0SMika Kuoppala 		/* Clear subunit states on head movement */
30570bc40be8STvrtko Ursulin 		memset(engine->hangcheck.instdone, 0,
30580bc40be8STvrtko Ursulin 		       sizeof(engine->hangcheck.instdone));
305961642ff0SMika Kuoppala 
3060f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
3061f260fe7bSMika Kuoppala 	}
3062f260fe7bSMika Kuoppala 
30630bc40be8STvrtko Ursulin 	if (!subunits_stuck(engine))
306461642ff0SMika Kuoppala 		return HANGCHECK_ACTIVE;
306561642ff0SMika Kuoppala 
306661642ff0SMika Kuoppala 	return HANGCHECK_HUNG;
306761642ff0SMika Kuoppala }
306861642ff0SMika Kuoppala 
306961642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30700bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd)
307161642ff0SMika Kuoppala {
30720bc40be8STvrtko Ursulin 	struct drm_device *dev = engine->dev;
307361642ff0SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
307461642ff0SMika Kuoppala 	enum intel_ring_hangcheck_action ha;
307561642ff0SMika Kuoppala 	u32 tmp;
307661642ff0SMika Kuoppala 
30770bc40be8STvrtko Ursulin 	ha = head_stuck(engine, acthd);
307861642ff0SMika Kuoppala 	if (ha != HANGCHECK_HUNG)
307961642ff0SMika Kuoppala 		return ha;
308061642ff0SMika Kuoppala 
30819107e9d2SChris Wilson 	if (IS_GEN2(dev))
3082f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30839107e9d2SChris Wilson 
30849107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30859107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30869107e9d2SChris Wilson 	 * and break the hang. This should work on
30879107e9d2SChris Wilson 	 * all but the second generation chipsets.
30889107e9d2SChris Wilson 	 */
30890bc40be8STvrtko Ursulin 	tmp = I915_READ_CTL(engine);
30901ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
309114b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, 0,
309258174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30930bc40be8STvrtko Ursulin 				  engine->name);
30940bc40be8STvrtko Ursulin 		I915_WRITE_CTL(engine, tmp);
3095f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30961ec14ad3SChris Wilson 	}
3097a24a11e6SChris Wilson 
30986274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30990bc40be8STvrtko Ursulin 		switch (semaphore_passed(engine)) {
31006274f212SChris Wilson 		default:
3101f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
31026274f212SChris Wilson 		case 1:
310314b730fcSarun.siluvery@linux.intel.com 			i915_handle_error(dev, 0,
310458174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
31050bc40be8STvrtko Ursulin 					  engine->name);
31060bc40be8STvrtko Ursulin 			I915_WRITE_CTL(engine, tmp);
3107f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
31086274f212SChris Wilson 		case 0:
3109f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
31106274f212SChris Wilson 		}
31119107e9d2SChris Wilson 	}
31129107e9d2SChris Wilson 
3113f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3114a24a11e6SChris Wilson }
3115d1e61e7fSChris Wilson 
311612471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine)
311712471ba8SChris Wilson {
311812471ba8SChris Wilson 	struct drm_i915_private *i915 = to_i915(engine->dev);
311912471ba8SChris Wilson 	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
312012471ba8SChris Wilson 
312112471ba8SChris Wilson 	if (engine->hangcheck.user_interrupts == user_interrupts &&
312212471ba8SChris Wilson 	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
312312471ba8SChris Wilson 		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
312412471ba8SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
312512471ba8SChris Wilson 				  engine->name);
312612471ba8SChris Wilson 		else
312712471ba8SChris Wilson 			DRM_INFO("Fake missed irq on %s\n",
312812471ba8SChris Wilson 				 engine->name);
312912471ba8SChris Wilson 		wake_up_all(&engine->irq_queue);
313012471ba8SChris Wilson 	}
313112471ba8SChris Wilson 
313212471ba8SChris Wilson 	return user_interrupts;
313312471ba8SChris Wilson }
3134737b1506SChris Wilson /*
3135f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
313605407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
313705407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
313805407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
313905407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
314005407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3141f65d9421SBen Gamari  */
3142737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
3143f65d9421SBen Gamari {
3144737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
3145737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
3146737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
3147737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
3148e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
3149c3232b18SDave Gordon 	enum intel_engine_id id;
315005407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
3151666796daSTvrtko Ursulin 	bool stuck[I915_NUM_ENGINES] = { 0 };
31529107e9d2SChris Wilson #define BUSY 1
31539107e9d2SChris Wilson #define KICK 5
31549107e9d2SChris Wilson #define HUNG 20
315524a65e62SMika Kuoppala #define ACTIVE_DECAY 15
3156893eead0SChris Wilson 
3157d330a953SJani Nikula 	if (!i915.enable_hangcheck)
31583e0dc6b0SBen Widawsky 		return;
31593e0dc6b0SBen Widawsky 
31601f814dacSImre Deak 	/*
31611f814dacSImre Deak 	 * The hangcheck work is synced during runtime suspend, we don't
31621f814dacSImre Deak 	 * require a wakeref. TODO: instead of disabling the asserts make
31631f814dacSImre Deak 	 * sure that we hold a reference when this work is running.
31641f814dacSImre Deak 	 */
31651f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
31661f814dacSImre Deak 
316775714940SMika Kuoppala 	/* As enabling the GPU requires fairly extensive mmio access,
316875714940SMika Kuoppala 	 * periodically arm the mmio checker to see if we are triggering
316975714940SMika Kuoppala 	 * any invalid access.
317075714940SMika Kuoppala 	 */
317175714940SMika Kuoppala 	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
317275714940SMika Kuoppala 
3173c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
317450877445SChris Wilson 		u64 acthd;
317550877445SChris Wilson 		u32 seqno;
317612471ba8SChris Wilson 		unsigned user_interrupts;
31779107e9d2SChris Wilson 		bool busy = true;
3178b4519513SChris Wilson 
31796274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31806274f212SChris Wilson 
3181c04e0f3bSChris Wilson 		/* We don't strictly need an irq-barrier here, as we are not
3182c04e0f3bSChris Wilson 		 * serving an interrupt request, be paranoid in case the
3183c04e0f3bSChris Wilson 		 * barrier has side-effects (such as preventing a broken
3184c04e0f3bSChris Wilson 		 * cacheline snoop) and so be sure that we can see the seqno
3185c04e0f3bSChris Wilson 		 * advance. If the seqno should stick, due to a stale
3186c04e0f3bSChris Wilson 		 * cacheline, we would erroneously declare the GPU hung.
3187c04e0f3bSChris Wilson 		 */
3188c04e0f3bSChris Wilson 		if (engine->irq_seqno_barrier)
3189c04e0f3bSChris Wilson 			engine->irq_seqno_barrier(engine);
3190c04e0f3bSChris Wilson 
3191e2f80391STvrtko Ursulin 		acthd = intel_ring_get_active_head(engine);
3192c04e0f3bSChris Wilson 		seqno = engine->get_seqno(engine);
319305407ff8SMika Kuoppala 
319412471ba8SChris Wilson 		/* Reset stuck interrupts between batch advances */
319512471ba8SChris Wilson 		user_interrupts = 0;
319612471ba8SChris Wilson 
3197e2f80391STvrtko Ursulin 		if (engine->hangcheck.seqno == seqno) {
3198e2f80391STvrtko Ursulin 			if (ring_idle(engine, seqno)) {
3199e2f80391STvrtko Ursulin 				engine->hangcheck.action = HANGCHECK_IDLE;
3200e2f80391STvrtko Ursulin 				if (waitqueue_active(&engine->irq_queue)) {
3201094f9a54SChris Wilson 					/* Safeguard against driver failure */
320212471ba8SChris Wilson 					user_interrupts = kick_waiters(engine);
3203e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
32049107e9d2SChris Wilson 				} else
32059107e9d2SChris Wilson 					busy = false;
320605407ff8SMika Kuoppala 			} else {
32076274f212SChris Wilson 				/* We always increment the hangcheck score
32086274f212SChris Wilson 				 * if the ring is busy and still processing
32096274f212SChris Wilson 				 * the same request, so that no single request
32106274f212SChris Wilson 				 * can run indefinitely (such as a chain of
32116274f212SChris Wilson 				 * batches). The only time we do not increment
32126274f212SChris Wilson 				 * the hangcheck score on this ring, if this
32136274f212SChris Wilson 				 * ring is in a legitimate wait for another
32146274f212SChris Wilson 				 * ring. In that case the waiting ring is a
32156274f212SChris Wilson 				 * victim and we want to be sure we catch the
32166274f212SChris Wilson 				 * right culprit. Then every time we do kick
32176274f212SChris Wilson 				 * the ring, add a small increment to the
32186274f212SChris Wilson 				 * score so that we can catch a batch that is
32196274f212SChris Wilson 				 * being repeatedly kicked and so responsible
32206274f212SChris Wilson 				 * for stalling the machine.
32219107e9d2SChris Wilson 				 */
3222e2f80391STvrtko Ursulin 				engine->hangcheck.action = ring_stuck(engine,
3223ad8beaeaSMika Kuoppala 								      acthd);
3224ad8beaeaSMika Kuoppala 
3225e2f80391STvrtko Ursulin 				switch (engine->hangcheck.action) {
3226da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3227f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3228f260fe7bSMika Kuoppala 					break;
322924a65e62SMika Kuoppala 				case HANGCHECK_ACTIVE:
3230e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
32316274f212SChris Wilson 					break;
3232f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3233e2f80391STvrtko Ursulin 					engine->hangcheck.score += KICK;
32346274f212SChris Wilson 					break;
3235f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3236e2f80391STvrtko Ursulin 					engine->hangcheck.score += HUNG;
3237c3232b18SDave Gordon 					stuck[id] = true;
32386274f212SChris Wilson 					break;
32396274f212SChris Wilson 				}
324005407ff8SMika Kuoppala 			}
32419107e9d2SChris Wilson 		} else {
3242e2f80391STvrtko Ursulin 			engine->hangcheck.action = HANGCHECK_ACTIVE;
3243da661464SMika Kuoppala 
32449107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
32459107e9d2SChris Wilson 			 * attempts across multiple batches.
32469107e9d2SChris Wilson 			 */
3247e2f80391STvrtko Ursulin 			if (engine->hangcheck.score > 0)
3248e2f80391STvrtko Ursulin 				engine->hangcheck.score -= ACTIVE_DECAY;
3249e2f80391STvrtko Ursulin 			if (engine->hangcheck.score < 0)
3250e2f80391STvrtko Ursulin 				engine->hangcheck.score = 0;
3251f260fe7bSMika Kuoppala 
325261642ff0SMika Kuoppala 			/* Clear head and subunit states on seqno movement */
325312471ba8SChris Wilson 			acthd = 0;
325461642ff0SMika Kuoppala 
3255e2f80391STvrtko Ursulin 			memset(engine->hangcheck.instdone, 0,
3256e2f80391STvrtko Ursulin 			       sizeof(engine->hangcheck.instdone));
3257cbb465e7SChris Wilson 		}
3258f65d9421SBen Gamari 
3259e2f80391STvrtko Ursulin 		engine->hangcheck.seqno = seqno;
3260e2f80391STvrtko Ursulin 		engine->hangcheck.acthd = acthd;
326112471ba8SChris Wilson 		engine->hangcheck.user_interrupts = user_interrupts;
32629107e9d2SChris Wilson 		busy_count += busy;
326305407ff8SMika Kuoppala 	}
326405407ff8SMika Kuoppala 
3265c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3266e2f80391STvrtko Ursulin 		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3267b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
3268c3232b18SDave Gordon 				 stuck[id] ? "stuck" : "no progress",
3269e2f80391STvrtko Ursulin 				 engine->name);
327014b730fcSarun.siluvery@linux.intel.com 			rings_hung |= intel_engine_flag(engine);
327105407ff8SMika Kuoppala 		}
327205407ff8SMika Kuoppala 	}
327305407ff8SMika Kuoppala 
32741f814dacSImre Deak 	if (rings_hung) {
327514b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, rings_hung, "Engine(s) hung");
32761f814dacSImre Deak 		goto out;
32771f814dacSImre Deak 	}
327805407ff8SMika Kuoppala 
327905407ff8SMika Kuoppala 	if (busy_count)
328005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
328105407ff8SMika Kuoppala 		 * being added */
328210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
32831f814dacSImre Deak 
32841f814dacSImre Deak out:
32851f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
328610cd45b6SMika Kuoppala }
328710cd45b6SMika Kuoppala 
328810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
328910cd45b6SMika Kuoppala {
3290737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3291672e7b7cSChris Wilson 
3292d330a953SJani Nikula 	if (!i915.enable_hangcheck)
329310cd45b6SMika Kuoppala 		return;
329410cd45b6SMika Kuoppala 
3295737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3296737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3297737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3298737b1506SChris Wilson 	 */
3299737b1506SChris Wilson 
3300737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3301737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3302f65d9421SBen Gamari }
3303f65d9421SBen Gamari 
33041c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
330591738a95SPaulo Zanoni {
330691738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
330791738a95SPaulo Zanoni 
330891738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
330991738a95SPaulo Zanoni 		return;
331091738a95SPaulo Zanoni 
3311f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3312105b122eSPaulo Zanoni 
3313105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3314105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3315622364b6SPaulo Zanoni }
3316105b122eSPaulo Zanoni 
331791738a95SPaulo Zanoni /*
3318622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3319622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3320622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3321622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3322622364b6SPaulo Zanoni  *
3323622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
332491738a95SPaulo Zanoni  */
3325622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3326622364b6SPaulo Zanoni {
3327622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3328622364b6SPaulo Zanoni 
3329622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3330622364b6SPaulo Zanoni 		return;
3331622364b6SPaulo Zanoni 
3332622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
333391738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
333491738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
333591738a95SPaulo Zanoni }
333691738a95SPaulo Zanoni 
33377c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3338d18ea1b5SDaniel Vetter {
3339d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3340d18ea1b5SDaniel Vetter 
3341f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3342a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3343f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3344d18ea1b5SDaniel Vetter }
3345d18ea1b5SDaniel Vetter 
334670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
334770591a41SVille Syrjälä {
334870591a41SVille Syrjälä 	enum pipe pipe;
334970591a41SVille Syrjälä 
335071b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
335171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
335271b8b41dSVille Syrjälä 	else
335371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
335471b8b41dSVille Syrjälä 
3355ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
335670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
335770591a41SVille Syrjälä 
3358ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
3359ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
3360ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
3361ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
3362ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
3363ad22d106SVille Syrjälä 	}
336470591a41SVille Syrjälä 
336570591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
3366ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
336770591a41SVille Syrjälä }
336870591a41SVille Syrjälä 
33698bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33708bb61306SVille Syrjälä {
33718bb61306SVille Syrjälä 	u32 pipestat_mask;
33729ab981f2SVille Syrjälä 	u32 enable_mask;
33738bb61306SVille Syrjälä 	enum pipe pipe;
33748bb61306SVille Syrjälä 
33758bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
33768bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
33778bb61306SVille Syrjälä 
33788bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33798bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33808bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33818bb61306SVille Syrjälä 
33829ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33838bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33848bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
33858bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
33869ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
33876b7eafc1SVille Syrjälä 
33886b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
33896b7eafc1SVille Syrjälä 
33909ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33918bb61306SVille Syrjälä 
33929ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33938bb61306SVille Syrjälä }
33948bb61306SVille Syrjälä 
33958bb61306SVille Syrjälä /* drm_dma.h hooks
33968bb61306SVille Syrjälä */
33978bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33988bb61306SVille Syrjälä {
33998bb61306SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34008bb61306SVille Syrjälä 
34018bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
34028bb61306SVille Syrjälä 
34038bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
34048bb61306SVille Syrjälä 	if (IS_GEN7(dev))
34058bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
34068bb61306SVille Syrjälä 
34078bb61306SVille Syrjälä 	gen5_gt_irq_reset(dev);
34088bb61306SVille Syrjälä 
34098bb61306SVille Syrjälä 	ibx_irq_reset(dev);
34108bb61306SVille Syrjälä }
34118bb61306SVille Syrjälä 
34127e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
34137e231dbeSJesse Barnes {
34142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34157e231dbeSJesse Barnes 
341634c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
341734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
341834c7b8a7SVille Syrjälä 
34197c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
34207e231dbeSJesse Barnes 
3421ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34229918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
342370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3424ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34257e231dbeSJesse Barnes }
34267e231dbeSJesse Barnes 
3427d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3428d6e3cca3SDaniel Vetter {
3429d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3430d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3431d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3432d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3433d6e3cca3SDaniel Vetter }
3434d6e3cca3SDaniel Vetter 
3435823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3436abd58f01SBen Widawsky {
3437abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3438abd58f01SBen Widawsky 	int pipe;
3439abd58f01SBen Widawsky 
3440abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3441abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3442abd58f01SBen Widawsky 
3443d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3444abd58f01SBen Widawsky 
3445055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3446f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3447813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3448f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3449abd58f01SBen Widawsky 
3450f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3451f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3452f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3453abd58f01SBen Widawsky 
3454266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
34551c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3456abd58f01SBen Widawsky }
3457abd58f01SBen Widawsky 
34584c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
34594c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3460d49bdb0eSPaulo Zanoni {
34611180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
34626831f3e3SVille Syrjälä 	enum pipe pipe;
3463d49bdb0eSPaulo Zanoni 
346413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
34656831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34666831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
34676831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
34686831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
346913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3470d49bdb0eSPaulo Zanoni }
3471d49bdb0eSPaulo Zanoni 
3472aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3473aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3474aae8ba84SVille Syrjälä {
34756831f3e3SVille Syrjälä 	enum pipe pipe;
34766831f3e3SVille Syrjälä 
3477aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34786831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34796831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3480aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3481aae8ba84SVille Syrjälä 
3482aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3483aae8ba84SVille Syrjälä 	synchronize_irq(dev_priv->dev->irq);
3484aae8ba84SVille Syrjälä }
3485aae8ba84SVille Syrjälä 
348643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
348743f328d7SVille Syrjälä {
348843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
348943f328d7SVille Syrjälä 
349043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
349143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
349243f328d7SVille Syrjälä 
3493d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
349443f328d7SVille Syrjälä 
349543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
349643f328d7SVille Syrjälä 
3497ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34989918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
349970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3500ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
350143f328d7SVille Syrjälä }
350243f328d7SVille Syrjälä 
350387a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
350487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
350587a02106SVille Syrjälä {
350687a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
350787a02106SVille Syrjälä 	struct intel_encoder *encoder;
350887a02106SVille Syrjälä 	u32 enabled_irqs = 0;
350987a02106SVille Syrjälä 
351087a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
351187a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
351287a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
351387a02106SVille Syrjälä 
351487a02106SVille Syrjälä 	return enabled_irqs;
351587a02106SVille Syrjälä }
351687a02106SVille Syrjälä 
351782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
351882a28bcfSDaniel Vetter {
35192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
352087a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
352182a28bcfSDaniel Vetter 
352282a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3523fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
352487a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
352582a28bcfSDaniel Vetter 	} else {
3526fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
352787a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
352882a28bcfSDaniel Vetter 	}
352982a28bcfSDaniel Vetter 
3530fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
353182a28bcfSDaniel Vetter 
35327fe0b973SKeith Packard 	/*
35337fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
35346dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
35356dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
35367fe0b973SKeith Packard 	 */
35377fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35387fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
35397fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
35407fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
35417fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
35420b2eb33eSVille Syrjälä 	/*
35430b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
35440b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
35450b2eb33eSVille Syrjälä 	 */
35460b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
35470b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
35487fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35496dbf30ceSVille Syrjälä }
355026951cafSXiong Zhang 
35516dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
35526dbf30ceSVille Syrjälä {
35536dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35546dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
35556dbf30ceSVille Syrjälä 
35566dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
35576dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
35586dbf30ceSVille Syrjälä 
35596dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35606dbf30ceSVille Syrjälä 
35616dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
35626dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35636dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
356474c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
35656dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35666dbf30ceSVille Syrjälä 
356726951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
356826951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
356926951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
357026951cafSXiong Zhang }
35717fe0b973SKeith Packard 
3572e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3573e4ce95aaSVille Syrjälä {
3574e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3575e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3576e4ce95aaSVille Syrjälä 
35773a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
35783a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
35793a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
35803a3b3c7dSVille Syrjälä 
35813a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35823a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
358323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
358423bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
35853a3b3c7dSVille Syrjälä 
35863a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
358723bb4cb5SVille Syrjälä 	} else {
3588e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3589e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3590e4ce95aaSVille Syrjälä 
3591e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
35923a3b3c7dSVille Syrjälä 	}
3593e4ce95aaSVille Syrjälä 
3594e4ce95aaSVille Syrjälä 	/*
3595e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3596e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
359723bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3598e4ce95aaSVille Syrjälä 	 */
3599e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3600e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3601e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3602e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3603e4ce95aaSVille Syrjälä 
3604e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3605e4ce95aaSVille Syrjälä }
3606e4ce95aaSVille Syrjälä 
3607e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3608e0a20ad7SShashank Sharma {
3609e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3610a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3611e0a20ad7SShashank Sharma 
3612a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3613a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3614e0a20ad7SShashank Sharma 
3615a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3616e0a20ad7SShashank Sharma 
3617a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3618a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3619a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3620d252bf68SShubhangi Shrivastava 
3621d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3622d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3623d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3624d252bf68SShubhangi Shrivastava 
3625d252bf68SShubhangi Shrivastava 	/*
3626d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3627d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3628d252bf68SShubhangi Shrivastava 	 */
3629d252bf68SShubhangi Shrivastava 
3630d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3631d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3632d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3633d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3634d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3635d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3636d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3637d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3638d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3639d252bf68SShubhangi Shrivastava 
3640a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3641e0a20ad7SShashank Sharma }
3642e0a20ad7SShashank Sharma 
3643d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3644d46da437SPaulo Zanoni {
36452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
364682a28bcfSDaniel Vetter 	u32 mask;
3647d46da437SPaulo Zanoni 
3648692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3649692a04cfSDaniel Vetter 		return;
3650692a04cfSDaniel Vetter 
3651105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
36525c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3653105b122eSPaulo Zanoni 	else
36545c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36558664281bSPaulo Zanoni 
3656b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3657d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3658d46da437SPaulo Zanoni }
3659d46da437SPaulo Zanoni 
36600a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
36610a9a8c91SDaniel Vetter {
36620a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
36630a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
36640a9a8c91SDaniel Vetter 
36650a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
36660a9a8c91SDaniel Vetter 
36670a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3668040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
36690a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
367035a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
367135a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
36720a9a8c91SDaniel Vetter 	}
36730a9a8c91SDaniel Vetter 
36740a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
36750a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
36760a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
36770a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
36780a9a8c91SDaniel Vetter 	} else {
36790a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
36800a9a8c91SDaniel Vetter 	}
36810a9a8c91SDaniel Vetter 
368235079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
36830a9a8c91SDaniel Vetter 
36840a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
368578e68d36SImre Deak 		/*
368678e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
368778e68d36SImre Deak 		 * itself is enabled/disabled.
368878e68d36SImre Deak 		 */
36890a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
36900a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
36910a9a8c91SDaniel Vetter 
3692605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
369335079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
36940a9a8c91SDaniel Vetter 	}
36950a9a8c91SDaniel Vetter }
36960a9a8c91SDaniel Vetter 
3697f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3698036a4a7dSZhenyu Wang {
36992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37008e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
37018e76f8dcSPaulo Zanoni 
37028e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
37038e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
37048e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
37058e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
37065c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
37078e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
370823bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
370923bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
37108e76f8dcSPaulo Zanoni 	} else {
37118e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3712ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
37135b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
37145b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
37155b3a856bSDaniel Vetter 				DE_POISON);
3716e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3717e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3718e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
37198e76f8dcSPaulo Zanoni 	}
3720036a4a7dSZhenyu Wang 
37211ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3722036a4a7dSZhenyu Wang 
37230c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
37240c841212SPaulo Zanoni 
3725622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3726622364b6SPaulo Zanoni 
372735079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3728036a4a7dSZhenyu Wang 
37290a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3730036a4a7dSZhenyu Wang 
3731d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
37327fe0b973SKeith Packard 
3733f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
37346005ce42SDaniel Vetter 		/* Enable PCU event interrupts
37356005ce42SDaniel Vetter 		 *
37366005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
37374bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
37384bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3739d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3740fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3741d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3742f97108d1SJesse Barnes 	}
3743f97108d1SJesse Barnes 
3744036a4a7dSZhenyu Wang 	return 0;
3745036a4a7dSZhenyu Wang }
3746036a4a7dSZhenyu Wang 
3747f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3748f8b79e58SImre Deak {
3749f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3750f8b79e58SImre Deak 
3751f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3752f8b79e58SImre Deak 		return;
3753f8b79e58SImre Deak 
3754f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3755f8b79e58SImre Deak 
3756d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3757d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3758ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3759f8b79e58SImre Deak 	}
3760d6c69803SVille Syrjälä }
3761f8b79e58SImre Deak 
3762f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3763f8b79e58SImre Deak {
3764f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3765f8b79e58SImre Deak 
3766f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3767f8b79e58SImre Deak 		return;
3768f8b79e58SImre Deak 
3769f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3770f8b79e58SImre Deak 
3771950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3772ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3773f8b79e58SImre Deak }
3774f8b79e58SImre Deak 
37750e6c9a9eSVille Syrjälä 
37760e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37770e6c9a9eSVille Syrjälä {
37780e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
37790e6c9a9eSVille Syrjälä 
37800a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37817e231dbeSJesse Barnes 
3782ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37839918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3784ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3785ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3786ad22d106SVille Syrjälä 
37877e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
378834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
378920afbda2SDaniel Vetter 
379020afbda2SDaniel Vetter 	return 0;
379120afbda2SDaniel Vetter }
379220afbda2SDaniel Vetter 
3793abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3794abd58f01SBen Widawsky {
3795abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3796abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3797abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
379873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
379973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
380073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3801abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
380273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
380373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
380473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3805abd58f01SBen Widawsky 		0,
380673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
380773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3808abd58f01SBen Widawsky 		};
3809abd58f01SBen Widawsky 
3810*98735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
3811*98735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3812*98735739STvrtko Ursulin 
38130961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
38149a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
38159a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
381678e68d36SImre Deak 	/*
381778e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
381878e68d36SImre Deak 	 * is enabled/disabled.
381978e68d36SImre Deak 	 */
382078e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
38219a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3822abd58f01SBen Widawsky }
3823abd58f01SBen Widawsky 
3824abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3825abd58f01SBen Widawsky {
3826770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3827770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
38283a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
38293a3b3c7dSVille Syrjälä 	u32 de_port_enables;
38303a3b3c7dSVille Syrjälä 	enum pipe pipe;
3831770de83dSDamien Lespiau 
3832b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3833770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3834770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
38353a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
383688e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
38379e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
38383a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
38393a3b3c7dSVille Syrjälä 	} else {
3840770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3841770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
38423a3b3c7dSVille Syrjälä 	}
3843770de83dSDamien Lespiau 
3844770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3845770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3846770de83dSDamien Lespiau 
38473a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3848a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3849a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3850a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
38513a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
38523a3b3c7dSVille Syrjälä 
385313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
385413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
385513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3856abd58f01SBen Widawsky 
3857055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3858f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3859813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3860813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3861813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
386235079899SPaulo Zanoni 					  de_pipe_enables);
3863abd58f01SBen Widawsky 
38643a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3865abd58f01SBen Widawsky }
3866abd58f01SBen Widawsky 
3867abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3868abd58f01SBen Widawsky {
3869abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3870abd58f01SBen Widawsky 
3871266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3872622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3873622364b6SPaulo Zanoni 
3874abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3875abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3876abd58f01SBen Widawsky 
3877266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3878abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3879abd58f01SBen Widawsky 
3880e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3881abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3882abd58f01SBen Widawsky 
3883abd58f01SBen Widawsky 	return 0;
3884abd58f01SBen Widawsky }
3885abd58f01SBen Widawsky 
388643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
388743f328d7SVille Syrjälä {
388843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
388943f328d7SVille Syrjälä 
389043f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
389143f328d7SVille Syrjälä 
3892ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38939918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3894ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3895ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3896ad22d106SVille Syrjälä 
3897e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
389843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
389943f328d7SVille Syrjälä 
390043f328d7SVille Syrjälä 	return 0;
390143f328d7SVille Syrjälä }
390243f328d7SVille Syrjälä 
3903abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3904abd58f01SBen Widawsky {
3905abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3906abd58f01SBen Widawsky 
3907abd58f01SBen Widawsky 	if (!dev_priv)
3908abd58f01SBen Widawsky 		return;
3909abd58f01SBen Widawsky 
3910823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3911abd58f01SBen Widawsky }
3912abd58f01SBen Widawsky 
39137e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
39147e231dbeSJesse Barnes {
39152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39167e231dbeSJesse Barnes 
39177e231dbeSJesse Barnes 	if (!dev_priv)
39187e231dbeSJesse Barnes 		return;
39197e231dbeSJesse Barnes 
3920843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
392134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3922843d0e7dSImre Deak 
3923893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3924893fce8eSVille Syrjälä 
39257e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3926f8b79e58SImre Deak 
3927ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3929ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3930ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
39317e231dbeSJesse Barnes }
39327e231dbeSJesse Barnes 
393343f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
393443f328d7SVille Syrjälä {
393543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
393643f328d7SVille Syrjälä 
393743f328d7SVille Syrjälä 	if (!dev_priv)
393843f328d7SVille Syrjälä 		return;
393943f328d7SVille Syrjälä 
394043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
394143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
394243f328d7SVille Syrjälä 
3943a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
394443f328d7SVille Syrjälä 
3945a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
394643f328d7SVille Syrjälä 
3947ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39489918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3949ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3950ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
395143f328d7SVille Syrjälä }
395243f328d7SVille Syrjälä 
3953f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3954036a4a7dSZhenyu Wang {
39552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39564697995bSJesse Barnes 
39574697995bSJesse Barnes 	if (!dev_priv)
39584697995bSJesse Barnes 		return;
39594697995bSJesse Barnes 
3960be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3961036a4a7dSZhenyu Wang }
3962036a4a7dSZhenyu Wang 
3963c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3964c2798b19SChris Wilson {
39652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3966c2798b19SChris Wilson 	int pipe;
3967c2798b19SChris Wilson 
3968055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3969c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3970c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3971c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3972c2798b19SChris Wilson 	POSTING_READ16(IER);
3973c2798b19SChris Wilson }
3974c2798b19SChris Wilson 
3975c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3976c2798b19SChris Wilson {
39772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3978c2798b19SChris Wilson 
3979c2798b19SChris Wilson 	I915_WRITE16(EMR,
3980c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3981c2798b19SChris Wilson 
3982c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3983c2798b19SChris Wilson 	dev_priv->irq_mask =
3984c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3985c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3986c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
398737ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3988c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3989c2798b19SChris Wilson 
3990c2798b19SChris Wilson 	I915_WRITE16(IER,
3991c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3992c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3993c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3994c2798b19SChris Wilson 	POSTING_READ16(IER);
3995c2798b19SChris Wilson 
3996379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3997379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3998d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3999755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4000755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4001d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4002379ef82dSDaniel Vetter 
4003c2798b19SChris Wilson 	return 0;
4004c2798b19SChris Wilson }
4005c2798b19SChris Wilson 
400690a72f87SVille Syrjälä /*
400790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
400890a72f87SVille Syrjälä  */
400990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
40101f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
401190a72f87SVille Syrjälä {
40122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
40131f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
401490a72f87SVille Syrjälä 
40158d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
401690a72f87SVille Syrjälä 		return false;
401790a72f87SVille Syrjälä 
401890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4019d6bbafa1SChris Wilson 		goto check_page_flip;
402090a72f87SVille Syrjälä 
402190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
402290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
402390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
402490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
402590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
402690a72f87SVille Syrjälä 	 */
402790a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
4028d6bbafa1SChris Wilson 		goto check_page_flip;
402990a72f87SVille Syrjälä 
40307d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
403190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
403290a72f87SVille Syrjälä 	return true;
4033d6bbafa1SChris Wilson 
4034d6bbafa1SChris Wilson check_page_flip:
4035d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
4036d6bbafa1SChris Wilson 	return false;
403790a72f87SVille Syrjälä }
403890a72f87SVille Syrjälä 
4039ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4040c2798b19SChris Wilson {
404145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4043c2798b19SChris Wilson 	u16 iir, new_iir;
4044c2798b19SChris Wilson 	u32 pipe_stats[2];
4045c2798b19SChris Wilson 	int pipe;
4046c2798b19SChris Wilson 	u16 flip_mask =
4047c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4048c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
40491f814dacSImre Deak 	irqreturn_t ret;
4050c2798b19SChris Wilson 
40512dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40522dd2a883SImre Deak 		return IRQ_NONE;
40532dd2a883SImre Deak 
40541f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40551f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40561f814dacSImre Deak 
40571f814dacSImre Deak 	ret = IRQ_NONE;
4058c2798b19SChris Wilson 	iir = I915_READ16(IIR);
4059c2798b19SChris Wilson 	if (iir == 0)
40601f814dacSImre Deak 		goto out;
4061c2798b19SChris Wilson 
4062c2798b19SChris Wilson 	while (iir & ~flip_mask) {
4063c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4064c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4065c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4066c2798b19SChris Wilson 		 * interrupts (for non-MSI).
4067c2798b19SChris Wilson 		 */
4068222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4069c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4070aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4071c2798b19SChris Wilson 
4072055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4073f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4074c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4075c2798b19SChris Wilson 
4076c2798b19SChris Wilson 			/*
4077c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4078c2798b19SChris Wilson 			 */
40792d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
4080c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4081c2798b19SChris Wilson 		}
4082222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4083c2798b19SChris Wilson 
4084c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
4085c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
4086c2798b19SChris Wilson 
4087c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40884a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4089c2798b19SChris Wilson 
4090055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40911f1c2e24SVille Syrjälä 			int plane = pipe;
40923a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
40931f1c2e24SVille Syrjälä 				plane = !plane;
40941f1c2e24SVille Syrjälä 
40954356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
40961f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
40971f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4098c2798b19SChris Wilson 
40994356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4100277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
41012d9d2b0bSVille Syrjälä 
41021f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41031f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
41041f7247c0SDaniel Vetter 								    pipe);
41054356d586SDaniel Vetter 		}
4106c2798b19SChris Wilson 
4107c2798b19SChris Wilson 		iir = new_iir;
4108c2798b19SChris Wilson 	}
41091f814dacSImre Deak 	ret = IRQ_HANDLED;
4110c2798b19SChris Wilson 
41111f814dacSImre Deak out:
41121f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
41131f814dacSImre Deak 
41141f814dacSImre Deak 	return ret;
4115c2798b19SChris Wilson }
4116c2798b19SChris Wilson 
4117c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
4118c2798b19SChris Wilson {
41192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4120c2798b19SChris Wilson 	int pipe;
4121c2798b19SChris Wilson 
4122055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
4123c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
4124c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4125c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4126c2798b19SChris Wilson 	}
4127c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4128c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4129c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4130c2798b19SChris Wilson }
4131c2798b19SChris Wilson 
4132a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4133a266c7d5SChris Wilson {
41342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4135a266c7d5SChris Wilson 	int pipe;
4136a266c7d5SChris Wilson 
4137a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41380706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4139a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4140a266c7d5SChris Wilson 	}
4141a266c7d5SChris Wilson 
414200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4143055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4144a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4145a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4146a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4147a266c7d5SChris Wilson 	POSTING_READ(IER);
4148a266c7d5SChris Wilson }
4149a266c7d5SChris Wilson 
4150a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4151a266c7d5SChris Wilson {
41522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
415338bde180SChris Wilson 	u32 enable_mask;
4154a266c7d5SChris Wilson 
415538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
415638bde180SChris Wilson 
415738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
415838bde180SChris Wilson 	dev_priv->irq_mask =
415938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
416038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
416138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
416238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
416337ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
416438bde180SChris Wilson 
416538bde180SChris Wilson 	enable_mask =
416638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
416738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
416838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
416938bde180SChris Wilson 		I915_USER_INTERRUPT;
417038bde180SChris Wilson 
4171a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41720706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
417320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
417420afbda2SDaniel Vetter 
4175a266c7d5SChris Wilson 		/* Enable in IER... */
4176a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4177a266c7d5SChris Wilson 		/* and unmask in IMR */
4178a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4179a266c7d5SChris Wilson 	}
4180a266c7d5SChris Wilson 
4181a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4182a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4183a266c7d5SChris Wilson 	POSTING_READ(IER);
4184a266c7d5SChris Wilson 
4185f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
418620afbda2SDaniel Vetter 
4187379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4188379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4189d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4190755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4191755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4192d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4193379ef82dSDaniel Vetter 
419420afbda2SDaniel Vetter 	return 0;
419520afbda2SDaniel Vetter }
419620afbda2SDaniel Vetter 
419790a72f87SVille Syrjälä /*
419890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
419990a72f87SVille Syrjälä  */
420090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
420190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
420290a72f87SVille Syrjälä {
42032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
420490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
420590a72f87SVille Syrjälä 
42068d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
420790a72f87SVille Syrjälä 		return false;
420890a72f87SVille Syrjälä 
420990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4210d6bbafa1SChris Wilson 		goto check_page_flip;
421190a72f87SVille Syrjälä 
421290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
421390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
421490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
421590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
421690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
421790a72f87SVille Syrjälä 	 */
421890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
4219d6bbafa1SChris Wilson 		goto check_page_flip;
422090a72f87SVille Syrjälä 
42217d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
422290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
422390a72f87SVille Syrjälä 	return true;
4224d6bbafa1SChris Wilson 
4225d6bbafa1SChris Wilson check_page_flip:
4226d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
4227d6bbafa1SChris Wilson 	return false;
422890a72f87SVille Syrjälä }
422990a72f87SVille Syrjälä 
4230ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4231a266c7d5SChris Wilson {
423245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
42332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
42348291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
423538bde180SChris Wilson 	u32 flip_mask =
423638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
423738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
423838bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4239a266c7d5SChris Wilson 
42402dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42412dd2a883SImre Deak 		return IRQ_NONE;
42422dd2a883SImre Deak 
42431f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42441f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42451f814dacSImre Deak 
4246a266c7d5SChris Wilson 	iir = I915_READ(IIR);
424738bde180SChris Wilson 	do {
424838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
42498291ee90SChris Wilson 		bool blc_event = false;
4250a266c7d5SChris Wilson 
4251a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4252a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4253a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4254a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4255a266c7d5SChris Wilson 		 */
4256222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4257a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4258aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4259a266c7d5SChris Wilson 
4260055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4261f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4262a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4263a266c7d5SChris Wilson 
426438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4265a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4266a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
426738bde180SChris Wilson 				irq_received = true;
4268a266c7d5SChris Wilson 			}
4269a266c7d5SChris Wilson 		}
4270222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4271a266c7d5SChris Wilson 
4272a266c7d5SChris Wilson 		if (!irq_received)
4273a266c7d5SChris Wilson 			break;
4274a266c7d5SChris Wilson 
4275a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
427616c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
42771ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
42781ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
42791ae3c34cSVille Syrjälä 			if (hotplug_status)
42801ae3c34cSVille Syrjälä 				i9xx_hpd_irq_handler(dev, hotplug_status);
42811ae3c34cSVille Syrjälä 		}
4282a266c7d5SChris Wilson 
428338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4284a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4285a266c7d5SChris Wilson 
4286a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42874a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4288a266c7d5SChris Wilson 
4289055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
429038bde180SChris Wilson 			int plane = pipe;
42913a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
429238bde180SChris Wilson 				plane = !plane;
42935e2032d4SVille Syrjälä 
429490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
429590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
429690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4297a266c7d5SChris Wilson 
4298a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4299a266c7d5SChris Wilson 				blc_event = true;
43004356d586SDaniel Vetter 
43014356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4302277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
43032d9d2b0bSVille Syrjälä 
43041f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
43051f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
43061f7247c0SDaniel Vetter 								    pipe);
4307a266c7d5SChris Wilson 		}
4308a266c7d5SChris Wilson 
4309a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4310a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4311a266c7d5SChris Wilson 
4312a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4313a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4314a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4315a266c7d5SChris Wilson 		 * we would never get another interrupt.
4316a266c7d5SChris Wilson 		 *
4317a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4318a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4319a266c7d5SChris Wilson 		 * another one.
4320a266c7d5SChris Wilson 		 *
4321a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4322a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4323a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4324a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4325a266c7d5SChris Wilson 		 * stray interrupts.
4326a266c7d5SChris Wilson 		 */
432738bde180SChris Wilson 		ret = IRQ_HANDLED;
4328a266c7d5SChris Wilson 		iir = new_iir;
432938bde180SChris Wilson 	} while (iir & ~flip_mask);
4330a266c7d5SChris Wilson 
43311f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
43321f814dacSImre Deak 
4333a266c7d5SChris Wilson 	return ret;
4334a266c7d5SChris Wilson }
4335a266c7d5SChris Wilson 
4336a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4337a266c7d5SChris Wilson {
43382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4339a266c7d5SChris Wilson 	int pipe;
4340a266c7d5SChris Wilson 
4341a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
43420706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4343a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4344a266c7d5SChris Wilson 	}
4345a266c7d5SChris Wilson 
434600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4347055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
434855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4349a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
435055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
435155b39755SChris Wilson 	}
4352a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4353a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4354a266c7d5SChris Wilson 
4355a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4356a266c7d5SChris Wilson }
4357a266c7d5SChris Wilson 
4358a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4359a266c7d5SChris Wilson {
43602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4361a266c7d5SChris Wilson 	int pipe;
4362a266c7d5SChris Wilson 
43630706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4364a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4365a266c7d5SChris Wilson 
4366a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4367055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4368a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4369a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4370a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4371a266c7d5SChris Wilson 	POSTING_READ(IER);
4372a266c7d5SChris Wilson }
4373a266c7d5SChris Wilson 
4374a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4375a266c7d5SChris Wilson {
43762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4377bbba0a97SChris Wilson 	u32 enable_mask;
4378a266c7d5SChris Wilson 	u32 error_mask;
4379a266c7d5SChris Wilson 
4380a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4381bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4382adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4383bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4384bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4385bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4386bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4387bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4388bbba0a97SChris Wilson 
4389bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
439021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
439121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4392bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4393bbba0a97SChris Wilson 
4394bbba0a97SChris Wilson 	if (IS_G4X(dev))
4395bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4396a266c7d5SChris Wilson 
4397b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4398b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4399d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4400755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4401755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4402755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4403d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4404a266c7d5SChris Wilson 
4405a266c7d5SChris Wilson 	/*
4406a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4407a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4408a266c7d5SChris Wilson 	 */
4409a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4410a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4411a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4412a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4413a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4414a266c7d5SChris Wilson 	} else {
4415a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4416a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4417a266c7d5SChris Wilson 	}
4418a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4419a266c7d5SChris Wilson 
4420a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4421a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4422a266c7d5SChris Wilson 	POSTING_READ(IER);
4423a266c7d5SChris Wilson 
44240706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
442520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
442620afbda2SDaniel Vetter 
4427f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
442820afbda2SDaniel Vetter 
442920afbda2SDaniel Vetter 	return 0;
443020afbda2SDaniel Vetter }
443120afbda2SDaniel Vetter 
4432bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
443320afbda2SDaniel Vetter {
44342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
443520afbda2SDaniel Vetter 	u32 hotplug_en;
443620afbda2SDaniel Vetter 
4437b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4438b5ea2d56SDaniel Vetter 
4439adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4440e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
44410706f17cSEgbert Eich 	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4442a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4443a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4444a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4445a266c7d5SChris Wilson 	*/
4446a266c7d5SChris Wilson 	if (IS_G4X(dev))
4447a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4448a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4449a266c7d5SChris Wilson 
4450a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44510706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4452f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4453f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4454f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44550706f17cSEgbert Eich 					     hotplug_en);
4456a266c7d5SChris Wilson }
4457a266c7d5SChris Wilson 
4458ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4459a266c7d5SChris Wilson {
446045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
44612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4462a266c7d5SChris Wilson 	u32 iir, new_iir;
4463a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4464a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
446521ad8330SVille Syrjälä 	u32 flip_mask =
446621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
446721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4468a266c7d5SChris Wilson 
44692dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44702dd2a883SImre Deak 		return IRQ_NONE;
44712dd2a883SImre Deak 
44721f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44731f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44741f814dacSImre Deak 
4475a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4476a266c7d5SChris Wilson 
4477a266c7d5SChris Wilson 	for (;;) {
4478501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
44792c8ba29fSChris Wilson 		bool blc_event = false;
44802c8ba29fSChris Wilson 
4481a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4482a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4483a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4484a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4485a266c7d5SChris Wilson 		 */
4486222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4487a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4488aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4489a266c7d5SChris Wilson 
4490055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4491f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4492a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4493a266c7d5SChris Wilson 
4494a266c7d5SChris Wilson 			/*
4495a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4496a266c7d5SChris Wilson 			 */
4497a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4498a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4499501e01d7SVille Syrjälä 				irq_received = true;
4500a266c7d5SChris Wilson 			}
4501a266c7d5SChris Wilson 		}
4502222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4503a266c7d5SChris Wilson 
4504a266c7d5SChris Wilson 		if (!irq_received)
4505a266c7d5SChris Wilson 			break;
4506a266c7d5SChris Wilson 
4507a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4508a266c7d5SChris Wilson 
4509a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
45101ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
45111ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
45121ae3c34cSVille Syrjälä 			if (hotplug_status)
45131ae3c34cSVille Syrjälä 				i9xx_hpd_irq_handler(dev, hotplug_status);
45141ae3c34cSVille Syrjälä 		}
4515a266c7d5SChris Wilson 
451621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4517a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4518a266c7d5SChris Wilson 
4519a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45204a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4521a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
45224a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VCS]);
4523a266c7d5SChris Wilson 
4524055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
45252c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
452690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
452790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4528a266c7d5SChris Wilson 
4529a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4530a266c7d5SChris Wilson 				blc_event = true;
45314356d586SDaniel Vetter 
45324356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4533277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4534a266c7d5SChris Wilson 
45351f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
45361f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
45372d9d2b0bSVille Syrjälä 		}
4538a266c7d5SChris Wilson 
4539a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4540a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4541a266c7d5SChris Wilson 
4542515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4543515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4544515ac2bbSDaniel Vetter 
4545a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4546a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4547a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4548a266c7d5SChris Wilson 		 * we would never get another interrupt.
4549a266c7d5SChris Wilson 		 *
4550a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4551a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4552a266c7d5SChris Wilson 		 * another one.
4553a266c7d5SChris Wilson 		 *
4554a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4555a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4556a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4557a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4558a266c7d5SChris Wilson 		 * stray interrupts.
4559a266c7d5SChris Wilson 		 */
4560a266c7d5SChris Wilson 		iir = new_iir;
4561a266c7d5SChris Wilson 	}
4562a266c7d5SChris Wilson 
45631f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45641f814dacSImre Deak 
4565a266c7d5SChris Wilson 	return ret;
4566a266c7d5SChris Wilson }
4567a266c7d5SChris Wilson 
4568a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4569a266c7d5SChris Wilson {
45702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4571a266c7d5SChris Wilson 	int pipe;
4572a266c7d5SChris Wilson 
4573a266c7d5SChris Wilson 	if (!dev_priv)
4574a266c7d5SChris Wilson 		return;
4575a266c7d5SChris Wilson 
45760706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4577a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4578a266c7d5SChris Wilson 
4579a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4580055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4581a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4582a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4583a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4584a266c7d5SChris Wilson 
4585055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4586a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4587a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4588a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4589a266c7d5SChris Wilson }
4590a266c7d5SChris Wilson 
4591fca52a55SDaniel Vetter /**
4592fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4593fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4594fca52a55SDaniel Vetter  *
4595fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4596fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4597fca52a55SDaniel Vetter  */
4598b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4599f71d4af4SJesse Barnes {
4600b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
46018b2e326dSChris Wilson 
460277913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
460377913b39SJani Nikula 
4604c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4605a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
46068b2e326dSChris Wilson 
4607a6706b45SDeepak S 	/* Let's track the enabled rps events */
4608666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
46096c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
46106f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
461131685c25SDeepak S 	else
4612a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4613a6706b45SDeepak S 
4614737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4615737b1506SChris Wilson 			  i915_hangcheck_elapsed);
461661bac78eSDaniel Vetter 
4617b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
46184cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
46194cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4620b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4621f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4622fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4623391f75e2SVille Syrjälä 	} else {
4624391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4625391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4626f71d4af4SJesse Barnes 	}
4627f71d4af4SJesse Barnes 
462821da2700SVille Syrjälä 	/*
462921da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
463021da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
463121da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
463221da2700SVille Syrjälä 	 */
4633b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
463421da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
463521da2700SVille Syrjälä 
4636f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4637f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4638f71d4af4SJesse Barnes 
4639b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
464043f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
464143f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
464243f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
464343f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
464443f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
464543f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
464643f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4647b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
46487e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
46497e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
46507e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
46517e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
46527e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
46537e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4654fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4655b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4656abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4657723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4658abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4659abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4660abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4661abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
46626dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4663e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46646dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
46656dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46666dbf30ceSVille Syrjälä 		else
46673a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4668f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4669f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4670723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4671f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4672f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4673f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4674f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4675e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4676f71d4af4SJesse Barnes 	} else {
4677b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4678c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4679c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4680c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4681c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4682b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4683a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4684a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4685a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4686a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4687c2798b19SChris Wilson 		} else {
4688a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4689a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4690a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4691a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4692c2798b19SChris Wilson 		}
4693778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4694778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4695f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4696f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4697f71d4af4SJesse Barnes 	}
4698f71d4af4SJesse Barnes }
469920afbda2SDaniel Vetter 
4700fca52a55SDaniel Vetter /**
4701fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4702fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4703fca52a55SDaniel Vetter  *
4704fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4705fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4706fca52a55SDaniel Vetter  *
4707fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4708fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4709fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4710fca52a55SDaniel Vetter  */
47112aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
47122aeb7d3aSDaniel Vetter {
47132aeb7d3aSDaniel Vetter 	/*
47142aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
47152aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
47162aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
47172aeb7d3aSDaniel Vetter 	 */
47182aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
47192aeb7d3aSDaniel Vetter 
47202aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
47212aeb7d3aSDaniel Vetter }
47222aeb7d3aSDaniel Vetter 
4723fca52a55SDaniel Vetter /**
4724fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4725fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4726fca52a55SDaniel Vetter  *
4727fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4728fca52a55SDaniel Vetter  * resources acquired in the init functions.
4729fca52a55SDaniel Vetter  */
47302aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
47312aeb7d3aSDaniel Vetter {
47322aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
47332aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
47342aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47352aeb7d3aSDaniel Vetter }
47362aeb7d3aSDaniel Vetter 
4737fca52a55SDaniel Vetter /**
4738fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4739fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4740fca52a55SDaniel Vetter  *
4741fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4742fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4743fca52a55SDaniel Vetter  */
4744b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4745c67a470bSPaulo Zanoni {
4746b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
47472aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47482dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4749c67a470bSPaulo Zanoni }
4750c67a470bSPaulo Zanoni 
4751fca52a55SDaniel Vetter /**
4752fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4753fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4754fca52a55SDaniel Vetter  *
4755fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4756fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4757fca52a55SDaniel Vetter  */
4758b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4759c67a470bSPaulo Zanoni {
47602aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4761b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4762b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4763c67a470bSPaulo Zanoni }
4764