1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 442239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 45cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 46d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 473e7abf81SAndi Shyti #include "gt/intel_rps.h" 482239e6dfSDaniele Ceraolo Spurio 49c0e09200SDave Airlie #include "i915_drv.h" 50440e2b3dSJani Nikula #include "i915_irq.h" 511c5d22f7SChris Wilson #include "i915_trace.h" 52d13616dbSJani Nikula #include "intel_pm.h" 53c0e09200SDave Airlie 54fca52a55SDaniel Vetter /** 55fca52a55SDaniel Vetter * DOC: interrupt handling 56fca52a55SDaniel Vetter * 57fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 58fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 59fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 60fca52a55SDaniel Vetter */ 61fca52a55SDaniel Vetter 6248ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6348ef15d3SJosé Roberto de Souza 64e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 65e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 66e4ce95aaSVille Syrjälä }; 67e4ce95aaSVille Syrjälä 6823bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6923bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7023bb4cb5SVille Syrjälä }; 7123bb4cb5SVille Syrjälä 723a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 733a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 743a3b3c7dSVille Syrjälä }; 753a3b3c7dSVille Syrjälä 767c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 77e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 78e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 79e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 817203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 82e5868a31SEgbert Eich }; 83e5868a31SEgbert Eich 847c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8673c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 87e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 897203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 90e5868a31SEgbert Eich }; 91e5868a31SEgbert Eich 9226951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9374c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9426951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9526951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 977203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9826951cafSXiong Zhang }; 9926951cafSXiong Zhang 1007c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 101e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 102e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1067203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich }; 108e5868a31SEgbert Eich 1097c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 110e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 111e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 112e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1157203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich }; 117e5868a31SEgbert Eich 1184bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 119e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 120e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 121e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 123e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1247203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich }; 126e5868a31SEgbert Eich 127e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1287f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 129e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 1307203d49cSVille Syrjälä [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC, 131e0a20ad7SShashank Sharma }; 132e0a20ad7SShashank Sharma 133b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 134b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 135b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 136b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 1377203d49cSVille Syrjälä [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 138121e758eSDhinakaran Pandiyan }; 139121e758eSDhinakaran Pandiyan 14048ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14148ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14248ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14348ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 1467203d49cSVille Syrjälä [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG, 14748ef15d3SJosé Roberto de Souza }; 14848ef15d3SJosé Roberto de Souza 14931604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 150b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 151b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 152b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 153b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 154b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 155b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15631604222SAnusha Srivatsa }; 15731604222SAnusha Srivatsa 15852dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 159b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 160b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 161b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 162b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 163b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 164b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 165b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 166b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 167b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 16852dfdba0SLucas De Marchi }; 16952dfdba0SLucas De Marchi 1700398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1710398993bSVille Syrjälä { 1720398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1730398993bSVille Syrjälä 1740398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1750398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1760398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1770398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1780398993bSVille Syrjälä else 1790398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1800398993bSVille Syrjälä return; 1810398993bSVille Syrjälä } 1820398993bSVille Syrjälä 1830398993bSVille Syrjälä if (INTEL_GEN(dev_priv) >= 12) 1840398993bSVille Syrjälä hpd->hpd = hpd_gen12; 1850398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 11) 1860398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1870398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1880398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1890398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1900398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1910398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1920398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1930398993bSVille Syrjälä else 1940398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1950398993bSVille Syrjälä 1960398993bSVille Syrjälä if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)) 1970398993bSVille Syrjälä return; 1980398993bSVille Syrjälä 1990398993bSVille Syrjälä if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv)) 2000398993bSVille Syrjälä hpd->pch_hpd = hpd_tgp; 2010398993bSVille Syrjälä else if (HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 2020398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 2030398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 2040398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 2050398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2060398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2070398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2080398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2090398993bSVille Syrjälä else 2100398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2110398993bSVille Syrjälä } 2120398993bSVille Syrjälä 213aca9310aSAnshuman Gupta static void 214aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 215aca9310aSAnshuman Gupta { 216aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 217aca9310aSAnshuman Gupta 218aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 219aca9310aSAnshuman Gupta } 220aca9310aSAnshuman Gupta 221cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 22268eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 22368eb49b1SPaulo Zanoni { 22465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 22565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 22668eb49b1SPaulo Zanoni 22765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 22868eb49b1SPaulo Zanoni 2295c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 23065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 23265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 23365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 23468eb49b1SPaulo Zanoni } 2355c502442SPaulo Zanoni 236cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 23768eb49b1SPaulo Zanoni { 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 240a9d356a6SPaulo Zanoni 24165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 24268eb49b1SPaulo Zanoni 24368eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 24465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24868eb49b1SPaulo Zanoni } 24968eb49b1SPaulo Zanoni 250337ba017SPaulo Zanoni /* 251337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 252337ba017SPaulo Zanoni */ 25365f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 254b51a2842SVille Syrjälä { 25565f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 256b51a2842SVille Syrjälä 257b51a2842SVille Syrjälä if (val == 0) 258b51a2842SVille Syrjälä return; 259b51a2842SVille Syrjälä 260a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 261a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 262f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 26365f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 26465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 26565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 26665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 267b51a2842SVille Syrjälä } 268337ba017SPaulo Zanoni 26965f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 270e9e9848aSVille Syrjälä { 27165f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 272e9e9848aSVille Syrjälä 273e9e9848aSVille Syrjälä if (val == 0) 274e9e9848aSVille Syrjälä return; 275e9e9848aSVille Syrjälä 276a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 277a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2789d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 27965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 28065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 28165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 28265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 283e9e9848aSVille Syrjälä } 284e9e9848aSVille Syrjälä 285cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 28668eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 28768eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 28868eb49b1SPaulo Zanoni i915_reg_t iir) 28968eb49b1SPaulo Zanoni { 29065f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 29135079899SPaulo Zanoni 29265f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 29365f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 29465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 29568eb49b1SPaulo Zanoni } 29635079899SPaulo Zanoni 297cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2982918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 29968eb49b1SPaulo Zanoni { 30065f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 30168eb49b1SPaulo Zanoni 30265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 30365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 30465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 30568eb49b1SPaulo Zanoni } 30668eb49b1SPaulo Zanoni 3070706f17cSEgbert Eich /* For display hotplug interrupt */ 3080706f17cSEgbert Eich static inline void 3090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 310a9c287c9SJani Nikula u32 mask, 311a9c287c9SJani Nikula u32 bits) 3120706f17cSEgbert Eich { 313a9c287c9SJani Nikula u32 val; 3140706f17cSEgbert Eich 31567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 31648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3170706f17cSEgbert Eich 3180706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3190706f17cSEgbert Eich val &= ~mask; 3200706f17cSEgbert Eich val |= bits; 3210706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3220706f17cSEgbert Eich } 3230706f17cSEgbert Eich 3240706f17cSEgbert Eich /** 3250706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3260706f17cSEgbert Eich * @dev_priv: driver private 3270706f17cSEgbert Eich * @mask: bits to update 3280706f17cSEgbert Eich * @bits: bits to enable 3290706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3300706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3310706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3320706f17cSEgbert Eich * function is usually not called from a context where the lock is 3330706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3340706f17cSEgbert Eich * version is also available. 3350706f17cSEgbert Eich */ 3360706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 337a9c287c9SJani Nikula u32 mask, 338a9c287c9SJani Nikula u32 bits) 3390706f17cSEgbert Eich { 3400706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3410706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3420706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3430706f17cSEgbert Eich } 3440706f17cSEgbert Eich 345d9dc34f1SVille Syrjälä /** 346d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 347d9dc34f1SVille Syrjälä * @dev_priv: driver private 348d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 349d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 350d9dc34f1SVille Syrjälä */ 351fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 352a9c287c9SJani Nikula u32 interrupt_mask, 353a9c287c9SJani Nikula u32 enabled_irq_mask) 354036a4a7dSZhenyu Wang { 355a9c287c9SJani Nikula u32 new_val; 356d9dc34f1SVille Syrjälä 35767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3584bc9d430SDaniel Vetter 35948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 360d9dc34f1SVille Syrjälä 36148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 362c67a470bSPaulo Zanoni return; 363c67a470bSPaulo Zanoni 364d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 365d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 366d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 367d9dc34f1SVille Syrjälä 368d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 369d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3701ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3713143a2bfSChris Wilson POSTING_READ(DEIMR); 372036a4a7dSZhenyu Wang } 373036a4a7dSZhenyu Wang } 374036a4a7dSZhenyu Wang 3750961021aSBen Widawsky /** 3763a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3773a3b3c7dSVille Syrjälä * @dev_priv: driver private 3783a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3793a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3803a3b3c7dSVille Syrjälä */ 3813a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 382a9c287c9SJani Nikula u32 interrupt_mask, 383a9c287c9SJani Nikula u32 enabled_irq_mask) 3843a3b3c7dSVille Syrjälä { 385a9c287c9SJani Nikula u32 new_val; 386a9c287c9SJani Nikula u32 old_val; 3873a3b3c7dSVille Syrjälä 38867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3893a3b3c7dSVille Syrjälä 39048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3913a3b3c7dSVille Syrjälä 39248a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3933a3b3c7dSVille Syrjälä return; 3943a3b3c7dSVille Syrjälä 3953a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3963a3b3c7dSVille Syrjälä 3973a3b3c7dSVille Syrjälä new_val = old_val; 3983a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3993a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4003a3b3c7dSVille Syrjälä 4013a3b3c7dSVille Syrjälä if (new_val != old_val) { 4023a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4033a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4043a3b3c7dSVille Syrjälä } 4053a3b3c7dSVille Syrjälä } 4063a3b3c7dSVille Syrjälä 4073a3b3c7dSVille Syrjälä /** 408013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 409013d3752SVille Syrjälä * @dev_priv: driver private 410013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 411013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 412013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 413013d3752SVille Syrjälä */ 414013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 415013d3752SVille Syrjälä enum pipe pipe, 416a9c287c9SJani Nikula u32 interrupt_mask, 417a9c287c9SJani Nikula u32 enabled_irq_mask) 418013d3752SVille Syrjälä { 419a9c287c9SJani Nikula u32 new_val; 420013d3752SVille Syrjälä 42167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 422013d3752SVille Syrjälä 42348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 424013d3752SVille Syrjälä 42548a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 426013d3752SVille Syrjälä return; 427013d3752SVille Syrjälä 428013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 429013d3752SVille Syrjälä new_val &= ~interrupt_mask; 430013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 431013d3752SVille Syrjälä 432013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 433013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 434013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 435013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 436013d3752SVille Syrjälä } 437013d3752SVille Syrjälä } 438013d3752SVille Syrjälä 439013d3752SVille Syrjälä /** 440fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 441fee884edSDaniel Vetter * @dev_priv: driver private 442fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 443fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 444fee884edSDaniel Vetter */ 44547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 446a9c287c9SJani Nikula u32 interrupt_mask, 447a9c287c9SJani Nikula u32 enabled_irq_mask) 448fee884edSDaniel Vetter { 449a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 450fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 451fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 452fee884edSDaniel Vetter 45348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 45415a17aaeSDaniel Vetter 45567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 456fee884edSDaniel Vetter 45748a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 458c67a470bSPaulo Zanoni return; 459c67a470bSPaulo Zanoni 460fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 461fee884edSDaniel Vetter POSTING_READ(SDEIMR); 462fee884edSDaniel Vetter } 4638664281bSPaulo Zanoni 4646b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4656b12ca56SVille Syrjälä enum pipe pipe) 4667c463586SKeith Packard { 4676b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 46810c59c51SImre Deak u32 enable_mask = status_mask << 16; 46910c59c51SImre Deak 4706b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4716b12ca56SVille Syrjälä 4726b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4736b12ca56SVille Syrjälä goto out; 4746b12ca56SVille Syrjälä 47510c59c51SImre Deak /* 476724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 477724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 47810c59c51SImre Deak */ 47948a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 48048a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 48110c59c51SImre Deak return 0; 482724a6905SVille Syrjälä /* 483724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 484724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 485724a6905SVille Syrjälä */ 48648a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 48748a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 488724a6905SVille Syrjälä return 0; 48910c59c51SImre Deak 49010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 49110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 49210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 49310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 49410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 49510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 49610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 49710c59c51SImre Deak 4986b12ca56SVille Syrjälä out: 49948a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 50048a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 5016b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 5026b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 5036b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 5046b12ca56SVille Syrjälä 50510c59c51SImre Deak return enable_mask; 50610c59c51SImre Deak } 50710c59c51SImre Deak 5086b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5096b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 510755e9019SImre Deak { 5116b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 512755e9019SImre Deak u32 enable_mask; 513755e9019SImre Deak 51448a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5156b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5166b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5176b12ca56SVille Syrjälä 5186b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 51948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5206b12ca56SVille Syrjälä 5216b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5226b12ca56SVille Syrjälä return; 5236b12ca56SVille Syrjälä 5246b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5256b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5266b12ca56SVille Syrjälä 5276b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5286b12ca56SVille Syrjälä POSTING_READ(reg); 529755e9019SImre Deak } 530755e9019SImre Deak 5316b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5326b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 533755e9019SImre Deak { 5346b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 535755e9019SImre Deak u32 enable_mask; 536755e9019SImre Deak 53748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5386b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5396b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5406b12ca56SVille Syrjälä 5416b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 54248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5436b12ca56SVille Syrjälä 5446b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5456b12ca56SVille Syrjälä return; 5466b12ca56SVille Syrjälä 5476b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5486b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5496b12ca56SVille Syrjälä 5506b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5516b12ca56SVille Syrjälä POSTING_READ(reg); 552755e9019SImre Deak } 553755e9019SImre Deak 554f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 555f3e30485SVille Syrjälä { 556f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 557f3e30485SVille Syrjälä return false; 558f3e30485SVille Syrjälä 559f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 560f3e30485SVille Syrjälä } 561f3e30485SVille Syrjälä 562c0e09200SDave Airlie /** 563f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 56414bb2c11STvrtko Ursulin * @dev_priv: i915 device private 56501c66889SZhao Yakui */ 56691d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 56701c66889SZhao Yakui { 568f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 569f49e38ddSJani Nikula return; 570f49e38ddSJani Nikula 57113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 57201c66889SZhao Yakui 573755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 57491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5753b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 576755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5771ec14ad3SChris Wilson 57813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 57901c66889SZhao Yakui } 58001c66889SZhao Yakui 581f75f3746SVille Syrjälä /* 582f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 583f75f3746SVille Syrjälä * around the vertical blanking period. 584f75f3746SVille Syrjälä * 585f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 586f75f3746SVille Syrjälä * vblank_start >= 3 587f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 588f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 589f75f3746SVille Syrjälä * vtotal = vblank_start + 3 590f75f3746SVille Syrjälä * 591f75f3746SVille Syrjälä * start of vblank: 592f75f3746SVille Syrjälä * latch double buffered registers 593f75f3746SVille Syrjälä * increment frame counter (ctg+) 594f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 595f75f3746SVille Syrjälä * | 596f75f3746SVille Syrjälä * | frame start: 597f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 598f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 599f75f3746SVille Syrjälä * | | 600f75f3746SVille Syrjälä * | | start of vsync: 601f75f3746SVille Syrjälä * | | generate vsync interrupt 602f75f3746SVille Syrjälä * | | | 603f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 604f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 605f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 606f75f3746SVille Syrjälä * | | <----vs-----> | 607f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 608f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 609f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 610f75f3746SVille Syrjälä * | | | 611f75f3746SVille Syrjälä * last visible pixel first visible pixel 612f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 613f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 614f75f3746SVille Syrjälä * 615f75f3746SVille Syrjälä * x = horizontal active 616f75f3746SVille Syrjälä * _ = horizontal blanking 617f75f3746SVille Syrjälä * hs = horizontal sync 618f75f3746SVille Syrjälä * va = vertical active 619f75f3746SVille Syrjälä * vb = vertical blanking 620f75f3746SVille Syrjälä * vs = vertical sync 621f75f3746SVille Syrjälä * vbs = vblank_start (number) 622f75f3746SVille Syrjälä * 623f75f3746SVille Syrjälä * Summary: 624f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 625f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 626f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 627f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 628f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 629f75f3746SVille Syrjälä */ 630f75f3746SVille Syrjälä 63142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 63242f52ef8SKeith Packard * we use as a pipe index 63342f52ef8SKeith Packard */ 63408fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6350a3e67a4SJesse Barnes { 63608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 63708fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 63832db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 63908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 640f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6410b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 642694e409dSVille Syrjälä unsigned long irqflags; 643391f75e2SVille Syrjälä 64432db0b65SVille Syrjälä /* 64532db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 64632db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 64732db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 64832db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 64932db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 65032db0b65SVille Syrjälä * is still in a working state. However the core vblank code 65132db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 65232db0b65SVille Syrjälä * when we've told it that we don't have a working frame 65332db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 65432db0b65SVille Syrjälä */ 65532db0b65SVille Syrjälä if (!vblank->max_vblank_count) 65632db0b65SVille Syrjälä return 0; 65732db0b65SVille Syrjälä 6580b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6590b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6600b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6610b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6620b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 663391f75e2SVille Syrjälä 6640b2a8e09SVille Syrjälä /* Convert to pixel count */ 6650b2a8e09SVille Syrjälä vbl_start *= htotal; 6660b2a8e09SVille Syrjälä 6670b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6680b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6690b2a8e09SVille Syrjälä 6709db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6719db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6725eddb70bSChris Wilson 673694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 674694e409dSVille Syrjälä 6750a3e67a4SJesse Barnes /* 6760a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6770a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6780a3e67a4SJesse Barnes * register. 6790a3e67a4SJesse Barnes */ 6800a3e67a4SJesse Barnes do { 6818cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6828cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6838cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6840a3e67a4SJesse Barnes } while (high1 != high2); 6850a3e67a4SJesse Barnes 686694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 687694e409dSVille Syrjälä 6885eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 689391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6905eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 691391f75e2SVille Syrjälä 692391f75e2SVille Syrjälä /* 693391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 694391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 695391f75e2SVille Syrjälä * counter against vblank start. 696391f75e2SVille Syrjälä */ 697edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6980a3e67a4SJesse Barnes } 6990a3e67a4SJesse Barnes 70008fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 7019880b7a5SJesse Barnes { 70208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 70308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 7049880b7a5SJesse Barnes 705649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7069880b7a5SJesse Barnes } 7079880b7a5SJesse Barnes 708aec0246fSUma Shankar /* 709aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 710aec0246fSUma Shankar * scanline register will not work to get the scanline, 711aec0246fSUma Shankar * since the timings are driven from the PORT or issues 712aec0246fSUma Shankar * with scanline register updates. 713aec0246fSUma Shankar * This function will use Framestamp and current 714aec0246fSUma Shankar * timestamp registers to calculate the scanline. 715aec0246fSUma Shankar */ 716aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 717aec0246fSUma Shankar { 718aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 719aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 720aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 721aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 722aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 723aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 724aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 725aec0246fSUma Shankar u32 clock = mode->crtc_clock; 726aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 727aec0246fSUma Shankar 728aec0246fSUma Shankar /* 729aec0246fSUma Shankar * To avoid the race condition where we might cross into the 730aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 731aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 732aec0246fSUma Shankar * during the same frame. 733aec0246fSUma Shankar */ 734aec0246fSUma Shankar do { 735aec0246fSUma Shankar /* 736aec0246fSUma Shankar * This field provides read back of the display 737aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 738aec0246fSUma Shankar * is sampled at every start of vertical blank. 739aec0246fSUma Shankar */ 7408cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7418cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 742aec0246fSUma Shankar 743aec0246fSUma Shankar /* 744aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 745aec0246fSUma Shankar * time stamp value. 746aec0246fSUma Shankar */ 7478cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 748aec0246fSUma Shankar 7498cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7508cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 751aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 752aec0246fSUma Shankar 753aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 754aec0246fSUma Shankar clock), 1000 * htotal); 755aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 756aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 757aec0246fSUma Shankar 758aec0246fSUma Shankar return scanline; 759aec0246fSUma Shankar } 760aec0246fSUma Shankar 7618cbda6b2SJani Nikula /* 7628cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7638cbda6b2SJani Nikula * forcewake etc. 7648cbda6b2SJani Nikula */ 765a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 766a225f079SVille Syrjälä { 767a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 768fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7695caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7705caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 771a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 77280715b2fSVille Syrjälä int position, vtotal; 773a225f079SVille Syrjälä 77472259536SVille Syrjälä if (!crtc->active) 77572259536SVille Syrjälä return -1; 77672259536SVille Syrjälä 7775caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7785caa0feaSDaniel Vetter mode = &vblank->hwmode; 7795caa0feaSDaniel Vetter 780af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 781aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 782aec0246fSUma Shankar 78380715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 784a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 785a225f079SVille Syrjälä vtotal /= 2; 786a225f079SVille Syrjälä 787cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7888cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 789a225f079SVille Syrjälä else 7908cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 791a225f079SVille Syrjälä 792a225f079SVille Syrjälä /* 79341b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 79441b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79541b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79641b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 79741b578fbSJesse Barnes * 79841b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 79941b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80041b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80141b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80241b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80341b578fbSJesse Barnes */ 80491d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80541b578fbSJesse Barnes int i, temp; 80641b578fbSJesse Barnes 80741b578fbSJesse Barnes for (i = 0; i < 100; i++) { 80841b578fbSJesse Barnes udelay(1); 8098cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 81041b578fbSJesse Barnes if (temp != position) { 81141b578fbSJesse Barnes position = temp; 81241b578fbSJesse Barnes break; 81341b578fbSJesse Barnes } 81441b578fbSJesse Barnes } 81541b578fbSJesse Barnes } 81641b578fbSJesse Barnes 81741b578fbSJesse Barnes /* 81880715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 81980715b2fSVille Syrjälä * scanline_offset adjustment. 820a225f079SVille Syrjälä */ 82180715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 822a225f079SVille Syrjälä } 823a225f079SVille Syrjälä 8244bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8254bbffbf3SThomas Zimmermann bool in_vblank_irq, 8264bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8273bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8283bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8290af7e4dfSMario Kleiner { 8304bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 831fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8324bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 833e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8343aa18df8SVille Syrjälä int position; 83578e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 836ad3543edSMario Kleiner unsigned long irqflags; 8378a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8388a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 839af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8400af7e4dfSMario Kleiner 84148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 84200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 84300376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8451bf6ad62SDaniel Vetter return false; 8460af7e4dfSMario Kleiner } 8470af7e4dfSMario Kleiner 848c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 850c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 851c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 852c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8530af7e4dfSMario Kleiner 854d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 855d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 856d31faf65SVille Syrjälä vbl_end /= 2; 857d31faf65SVille Syrjälä vtotal /= 2; 858d31faf65SVille Syrjälä } 859d31faf65SVille Syrjälä 860ad3543edSMario Kleiner /* 861ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 862ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 863ad3543edSMario Kleiner * following code must not block on uncore.lock. 864ad3543edSMario Kleiner */ 865ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 866ad3543edSMario Kleiner 867ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 868ad3543edSMario Kleiner 869ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 870ad3543edSMario Kleiner if (stime) 871ad3543edSMario Kleiner *stime = ktime_get(); 872ad3543edSMario Kleiner 8738a920e24SVille Syrjälä if (use_scanline_counter) { 8740af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8750af7e4dfSMario Kleiner * scanout position from Display scan line register. 8760af7e4dfSMario Kleiner */ 877e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8780af7e4dfSMario Kleiner } else { 8790af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8800af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8810af7e4dfSMario Kleiner * scanout position. 8820af7e4dfSMario Kleiner */ 8838cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8840af7e4dfSMario Kleiner 8853aa18df8SVille Syrjälä /* convert to pixel counts */ 8863aa18df8SVille Syrjälä vbl_start *= htotal; 8873aa18df8SVille Syrjälä vbl_end *= htotal; 8883aa18df8SVille Syrjälä vtotal *= htotal; 88978e8fc6bSVille Syrjälä 89078e8fc6bSVille Syrjälä /* 8917e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8927e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8937e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8947e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8957e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8967e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8977e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8987e78f1cbSVille Syrjälä */ 8997e78f1cbSVille Syrjälä if (position >= vtotal) 9007e78f1cbSVille Syrjälä position = vtotal - 1; 9017e78f1cbSVille Syrjälä 9027e78f1cbSVille Syrjälä /* 90378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 90878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 90978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91078e8fc6bSVille Syrjälä */ 91178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9123aa18df8SVille Syrjälä } 9133aa18df8SVille Syrjälä 914ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 915ad3543edSMario Kleiner if (etime) 916ad3543edSMario Kleiner *etime = ktime_get(); 917ad3543edSMario Kleiner 918ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 921ad3543edSMario Kleiner 9223aa18df8SVille Syrjälä /* 9233aa18df8SVille Syrjälä * While in vblank, position will be negative 9243aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9253aa18df8SVille Syrjälä * vblank, position will be positive counting 9263aa18df8SVille Syrjälä * up since vbl_end. 9273aa18df8SVille Syrjälä */ 9283aa18df8SVille Syrjälä if (position >= vbl_start) 9293aa18df8SVille Syrjälä position -= vbl_end; 9303aa18df8SVille Syrjälä else 9313aa18df8SVille Syrjälä position += vtotal - vbl_end; 9323aa18df8SVille Syrjälä 9338a920e24SVille Syrjälä if (use_scanline_counter) { 9343aa18df8SVille Syrjälä *vpos = position; 9353aa18df8SVille Syrjälä *hpos = 0; 9363aa18df8SVille Syrjälä } else { 9370af7e4dfSMario Kleiner *vpos = position / htotal; 9380af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9390af7e4dfSMario Kleiner } 9400af7e4dfSMario Kleiner 9411bf6ad62SDaniel Vetter return true; 9420af7e4dfSMario Kleiner } 9430af7e4dfSMario Kleiner 9444bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9454bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9464bbffbf3SThomas Zimmermann { 9474bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9484bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 94948e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9504bbffbf3SThomas Zimmermann } 9514bbffbf3SThomas Zimmermann 952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 953a225f079SVille Syrjälä { 954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 955a225f079SVille Syrjälä unsigned long irqflags; 956a225f079SVille Syrjälä int position; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 960a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 961a225f079SVille Syrjälä 962a225f079SVille Syrjälä return position; 963a225f079SVille Syrjälä } 964a225f079SVille Syrjälä 965e3689190SBen Widawsky /** 96674bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 967e3689190SBen Widawsky * occurred. 968e3689190SBen Widawsky * @work: workqueue struct 969e3689190SBen Widawsky * 970e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 971e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 972e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 973e3689190SBen Widawsky */ 97474bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 975e3689190SBen Widawsky { 9762d1013ddSJani Nikula struct drm_i915_private *dev_priv = 977cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 978cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 979e3689190SBen Widawsky u32 error_status, row, bank, subbank; 98035a85ac6SBen Widawsky char *parity_event[6]; 981a9c287c9SJani Nikula u32 misccpctl; 982a9c287c9SJani Nikula u8 slice = 0; 983e3689190SBen Widawsky 984e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 985e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 986e3689190SBen Widawsky * any time we access those registers. 987e3689190SBen Widawsky */ 98891c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 989e3689190SBen Widawsky 99035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 99148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 99235a85ac6SBen Widawsky goto out; 99335a85ac6SBen Widawsky 994e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 995e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 996e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 997e3689190SBen Widawsky 99835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 999f0f59a00SVille Syrjälä i915_reg_t reg; 100035a85ac6SBen Widawsky 100135a85ac6SBen Widawsky slice--; 100248a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 100348a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 100435a85ac6SBen Widawsky break; 100535a85ac6SBen Widawsky 100635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 100735a85ac6SBen Widawsky 10086fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 100935a85ac6SBen Widawsky 101035a85ac6SBen Widawsky error_status = I915_READ(reg); 1011e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1012e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1013e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1014e3689190SBen Widawsky 101535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 101635a85ac6SBen Widawsky POSTING_READ(reg); 1017e3689190SBen Widawsky 1018cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1019e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1020e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1021e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 102235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 102335a85ac6SBen Widawsky parity_event[5] = NULL; 1024e3689190SBen Widawsky 102591c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1026e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1027e3689190SBen Widawsky 102835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 102935a85ac6SBen Widawsky slice, row, bank, subbank); 1030e3689190SBen Widawsky 103135a85ac6SBen Widawsky kfree(parity_event[4]); 1032e3689190SBen Widawsky kfree(parity_event[3]); 1033e3689190SBen Widawsky kfree(parity_event[2]); 1034e3689190SBen Widawsky kfree(parity_event[1]); 1035e3689190SBen Widawsky } 1036e3689190SBen Widawsky 103735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 103835a85ac6SBen Widawsky 103935a85ac6SBen Widawsky out: 104048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1041cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1042cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1043cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 104435a85ac6SBen Widawsky 104591c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 104635a85ac6SBen Widawsky } 104735a85ac6SBen Widawsky 1048af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1049121e758eSDhinakaran Pandiyan { 1050af92058fSVille Syrjälä switch (pin) { 1051af92058fSVille Syrjälä case HPD_PORT_C: 1052121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1053af92058fSVille Syrjälä case HPD_PORT_D: 1054121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1055af92058fSVille Syrjälä case HPD_PORT_E: 1056121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1057af92058fSVille Syrjälä case HPD_PORT_F: 1058121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1059121e758eSDhinakaran Pandiyan default: 1060121e758eSDhinakaran Pandiyan return false; 1061121e758eSDhinakaran Pandiyan } 1062121e758eSDhinakaran Pandiyan } 1063121e758eSDhinakaran Pandiyan 106448ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106548ef15d3SJosé Roberto de Souza { 106648ef15d3SJosé Roberto de Souza switch (pin) { 106748ef15d3SJosé Roberto de Souza case HPD_PORT_D: 106848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 106948ef15d3SJosé Roberto de Souza case HPD_PORT_E: 107048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 107148ef15d3SJosé Roberto de Souza case HPD_PORT_F: 107248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 107348ef15d3SJosé Roberto de Souza case HPD_PORT_G: 107448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 107548ef15d3SJosé Roberto de Souza case HPD_PORT_H: 107648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 107748ef15d3SJosé Roberto de Souza case HPD_PORT_I: 107848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 107948ef15d3SJosé Roberto de Souza default: 108048ef15d3SJosé Roberto de Souza return false; 108148ef15d3SJosé Roberto de Souza } 108248ef15d3SJosé Roberto de Souza } 108348ef15d3SJosé Roberto de Souza 1084af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 108563c88d22SImre Deak { 1086af92058fSVille Syrjälä switch (pin) { 1087af92058fSVille Syrjälä case HPD_PORT_A: 1088195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1089af92058fSVille Syrjälä case HPD_PORT_B: 109063c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1091af92058fSVille Syrjälä case HPD_PORT_C: 109263c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 109363c88d22SImre Deak default: 109463c88d22SImre Deak return false; 109563c88d22SImre Deak } 109663c88d22SImre Deak } 109763c88d22SImre Deak 1098af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109931604222SAnusha Srivatsa { 1100af92058fSVille Syrjälä switch (pin) { 1101af92058fSVille Syrjälä case HPD_PORT_A: 1102ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1103af92058fSVille Syrjälä case HPD_PORT_B: 1104ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 11058ef7e340SMatt Roper case HPD_PORT_C: 1106ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 110731604222SAnusha Srivatsa default: 110831604222SAnusha Srivatsa return false; 110931604222SAnusha Srivatsa } 111031604222SAnusha Srivatsa } 111131604222SAnusha Srivatsa 1112af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 111331604222SAnusha Srivatsa { 1114af92058fSVille Syrjälä switch (pin) { 1115af92058fSVille Syrjälä case HPD_PORT_C: 111631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1117af92058fSVille Syrjälä case HPD_PORT_D: 111831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1119af92058fSVille Syrjälä case HPD_PORT_E: 112031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1121af92058fSVille Syrjälä case HPD_PORT_F: 112231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 112331604222SAnusha Srivatsa default: 112431604222SAnusha Srivatsa return false; 112531604222SAnusha Srivatsa } 112631604222SAnusha Srivatsa } 112731604222SAnusha Srivatsa 112852dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112952dfdba0SLucas De Marchi { 113052dfdba0SLucas De Marchi switch (pin) { 113152dfdba0SLucas De Marchi case HPD_PORT_D: 113252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 113352dfdba0SLucas De Marchi case HPD_PORT_E: 113452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 113552dfdba0SLucas De Marchi case HPD_PORT_F: 113652dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 113752dfdba0SLucas De Marchi case HPD_PORT_G: 113852dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 113952dfdba0SLucas De Marchi case HPD_PORT_H: 114052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 114152dfdba0SLucas De Marchi case HPD_PORT_I: 114252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 114352dfdba0SLucas De Marchi default: 114452dfdba0SLucas De Marchi return false; 114552dfdba0SLucas De Marchi } 114652dfdba0SLucas De Marchi } 114752dfdba0SLucas De Marchi 1148af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11496dbf30ceSVille Syrjälä { 1150af92058fSVille Syrjälä switch (pin) { 1151af92058fSVille Syrjälä case HPD_PORT_E: 11526dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11536dbf30ceSVille Syrjälä default: 11546dbf30ceSVille Syrjälä return false; 11556dbf30ceSVille Syrjälä } 11566dbf30ceSVille Syrjälä } 11576dbf30ceSVille Syrjälä 1158af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115974c0b395SVille Syrjälä { 1160af92058fSVille Syrjälä switch (pin) { 1161af92058fSVille Syrjälä case HPD_PORT_A: 116274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1163af92058fSVille Syrjälä case HPD_PORT_B: 116474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1165af92058fSVille Syrjälä case HPD_PORT_C: 116674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1167af92058fSVille Syrjälä case HPD_PORT_D: 116874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 116974c0b395SVille Syrjälä default: 117074c0b395SVille Syrjälä return false; 117174c0b395SVille Syrjälä } 117274c0b395SVille Syrjälä } 117374c0b395SVille Syrjälä 1174af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1175e4ce95aaSVille Syrjälä { 1176af92058fSVille Syrjälä switch (pin) { 1177af92058fSVille Syrjälä case HPD_PORT_A: 1178e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1179e4ce95aaSVille Syrjälä default: 1180e4ce95aaSVille Syrjälä return false; 1181e4ce95aaSVille Syrjälä } 1182e4ce95aaSVille Syrjälä } 1183e4ce95aaSVille Syrjälä 1184af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 118513cf5504SDave Airlie { 1186af92058fSVille Syrjälä switch (pin) { 1187af92058fSVille Syrjälä case HPD_PORT_B: 1188676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1189af92058fSVille Syrjälä case HPD_PORT_C: 1190676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1191af92058fSVille Syrjälä case HPD_PORT_D: 1192676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1193676574dfSJani Nikula default: 1194676574dfSJani Nikula return false; 119513cf5504SDave Airlie } 119613cf5504SDave Airlie } 119713cf5504SDave Airlie 1198af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 119913cf5504SDave Airlie { 1200af92058fSVille Syrjälä switch (pin) { 1201af92058fSVille Syrjälä case HPD_PORT_B: 1202676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1203af92058fSVille Syrjälä case HPD_PORT_C: 1204676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1205af92058fSVille Syrjälä case HPD_PORT_D: 1206676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1207676574dfSJani Nikula default: 1208676574dfSJani Nikula return false; 120913cf5504SDave Airlie } 121013cf5504SDave Airlie } 121113cf5504SDave Airlie 121242db67d6SVille Syrjälä /* 121342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 121442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 121542db67d6SVille Syrjälä * hotplug detection results from several registers. 121642db67d6SVille Syrjälä * 121742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 121842db67d6SVille Syrjälä */ 1219cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1220cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 12218c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1222fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1223af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1224676574dfSJani Nikula { 1225e9be2850SVille Syrjälä enum hpd_pin pin; 1226676574dfSJani Nikula 122752dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 122852dfdba0SLucas De Marchi 1229e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1230e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 12318c841e57SJani Nikula continue; 12328c841e57SJani Nikula 1233e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1234676574dfSJani Nikula 1235af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1236e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1237676574dfSJani Nikula } 1238676574dfSJani Nikula 123900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 124000376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1241f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1242676574dfSJani Nikula 1243676574dfSJani Nikula } 1244676574dfSJani Nikula 124591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1246515ac2bbSDaniel Vetter { 124728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1248515ac2bbSDaniel Vetter } 1249515ac2bbSDaniel Vetter 125091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1251ce99c256SDaniel Vetter { 12529ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1253ce99c256SDaniel Vetter } 1254ce99c256SDaniel Vetter 12558bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 125691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125791d14251STvrtko Ursulin enum pipe pipe, 1258a9c287c9SJani Nikula u32 crc0, u32 crc1, 1259a9c287c9SJani Nikula u32 crc2, u32 crc3, 1260a9c287c9SJani Nikula u32 crc4) 12618bf1e9f1SShuang He { 12628c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 126300535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12645cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12655cee6c45SVille Syrjälä 12665cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1267b2c88f5bSDamien Lespiau 1268d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12698c6b709dSTomeu Vizoso /* 12708c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12718c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12728c6b709dSTomeu Vizoso * out the buggy result. 12738c6b709dSTomeu Vizoso * 1274163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12758c6b709dSTomeu Vizoso * don't trust that one either. 12768c6b709dSTomeu Vizoso */ 1277033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1278163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12798c6b709dSTomeu Vizoso pipe_crc->skipped++; 12808c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12818c6b709dSTomeu Vizoso return; 12828c6b709dSTomeu Vizoso } 12838c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12846cc42152SMaarten Lankhorst 1285246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1286ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1287246ee524STomeu Vizoso crcs); 12888c6b709dSTomeu Vizoso } 1289277de95eSDaniel Vetter #else 1290277de95eSDaniel Vetter static inline void 129191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 129291d14251STvrtko Ursulin enum pipe pipe, 1293a9c287c9SJani Nikula u32 crc0, u32 crc1, 1294a9c287c9SJani Nikula u32 crc2, u32 crc3, 1295a9c287c9SJani Nikula u32 crc4) {} 1296277de95eSDaniel Vetter #endif 1297eba94eb9SDaniel Vetter 1298277de95eSDaniel Vetter 129991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 130091d14251STvrtko Ursulin enum pipe pipe) 13015a69b89fSDaniel Vetter { 130291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13035a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13045a69b89fSDaniel Vetter 0, 0, 0, 0); 13055a69b89fSDaniel Vetter } 13065a69b89fSDaniel Vetter 130791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 130891d14251STvrtko Ursulin enum pipe pipe) 1309eba94eb9SDaniel Vetter { 131091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1311eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1312eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1313eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1314eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13158bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1316eba94eb9SDaniel Vetter } 13175b3a856bSDaniel Vetter 131891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131991d14251STvrtko Ursulin enum pipe pipe) 13205b3a856bSDaniel Vetter { 1321a9c287c9SJani Nikula u32 res1, res2; 13220b5c5ed0SDaniel Vetter 132391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13240b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13250b5c5ed0SDaniel Vetter else 13260b5c5ed0SDaniel Vetter res1 = 0; 13270b5c5ed0SDaniel Vetter 132891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13290b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13300b5c5ed0SDaniel Vetter else 13310b5c5ed0SDaniel Vetter res2 = 0; 13325b3a856bSDaniel Vetter 133391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13340b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13350b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13360b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13370b5c5ed0SDaniel Vetter res1, res2); 13385b3a856bSDaniel Vetter } 13398bf1e9f1SShuang He 134044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 134144d9241eSVille Syrjälä { 134244d9241eSVille Syrjälä enum pipe pipe; 134344d9241eSVille Syrjälä 134444d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 134544d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 134644d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 134744d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 134844d9241eSVille Syrjälä 134944d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 135044d9241eSVille Syrjälä } 135144d9241eSVille Syrjälä } 135244d9241eSVille Syrjälä 1353eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 135491d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13557e231dbeSJesse Barnes { 1356d048a268SVille Syrjälä enum pipe pipe; 13577e231dbeSJesse Barnes 135858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13591ca993d2SVille Syrjälä 13601ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13611ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13621ca993d2SVille Syrjälä return; 13631ca993d2SVille Syrjälä } 13641ca993d2SVille Syrjälä 1365055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1366f0f59a00SVille Syrjälä i915_reg_t reg; 13676b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 136891d181ddSImre Deak 1369bbb5eebfSDaniel Vetter /* 1370bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1371bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1372bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1373bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1374bbb5eebfSDaniel Vetter * handle. 1375bbb5eebfSDaniel Vetter */ 13760f239f4cSDaniel Vetter 13770f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13786b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1379bbb5eebfSDaniel Vetter 1380bbb5eebfSDaniel Vetter switch (pipe) { 1381d048a268SVille Syrjälä default: 1382bbb5eebfSDaniel Vetter case PIPE_A: 1383bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1384bbb5eebfSDaniel Vetter break; 1385bbb5eebfSDaniel Vetter case PIPE_B: 1386bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1387bbb5eebfSDaniel Vetter break; 13883278f67fSVille Syrjälä case PIPE_C: 13893278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13903278f67fSVille Syrjälä break; 1391bbb5eebfSDaniel Vetter } 1392bbb5eebfSDaniel Vetter if (iir & iir_bit) 13936b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1394bbb5eebfSDaniel Vetter 13956b12ca56SVille Syrjälä if (!status_mask) 139691d181ddSImre Deak continue; 139791d181ddSImre Deak 139891d181ddSImre Deak reg = PIPESTAT(pipe); 13996b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 14006b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14017e231dbeSJesse Barnes 14027e231dbeSJesse Barnes /* 14037e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1404132c27c9SVille Syrjälä * 1405132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1406132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1407132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1408132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1409132c27c9SVille Syrjälä * an interrupt is still pending. 14107e231dbeSJesse Barnes */ 1411132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1412132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1413132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1414132c27c9SVille Syrjälä } 14157e231dbeSJesse Barnes } 141658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14172ecb8ca4SVille Syrjälä } 14182ecb8ca4SVille Syrjälä 1419eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1420eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1421eb64343cSVille Syrjälä { 1422eb64343cSVille Syrjälä enum pipe pipe; 1423eb64343cSVille Syrjälä 1424eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1425eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1426aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1427eb64343cSVille Syrjälä 1428eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1429eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1430eb64343cSVille Syrjälä 1431eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1432eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1433eb64343cSVille Syrjälä } 1434eb64343cSVille Syrjälä } 1435eb64343cSVille Syrjälä 1436eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1437eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1438eb64343cSVille Syrjälä { 1439eb64343cSVille Syrjälä bool blc_event = false; 1440eb64343cSVille Syrjälä enum pipe pipe; 1441eb64343cSVille Syrjälä 1442eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1443eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1444aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1445eb64343cSVille Syrjälä 1446eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1447eb64343cSVille Syrjälä blc_event = true; 1448eb64343cSVille Syrjälä 1449eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1450eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1451eb64343cSVille Syrjälä 1452eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1453eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1454eb64343cSVille Syrjälä } 1455eb64343cSVille Syrjälä 1456eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1457eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1458eb64343cSVille Syrjälä } 1459eb64343cSVille Syrjälä 1460eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1461eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1462eb64343cSVille Syrjälä { 1463eb64343cSVille Syrjälä bool blc_event = false; 1464eb64343cSVille Syrjälä enum pipe pipe; 1465eb64343cSVille Syrjälä 1466eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1467eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1468aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1469eb64343cSVille Syrjälä 1470eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1471eb64343cSVille Syrjälä blc_event = true; 1472eb64343cSVille Syrjälä 1473eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1474eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1475eb64343cSVille Syrjälä 1476eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1477eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1478eb64343cSVille Syrjälä } 1479eb64343cSVille Syrjälä 1480eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1481eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1482eb64343cSVille Syrjälä 1483eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1484eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1485eb64343cSVille Syrjälä } 1486eb64343cSVille Syrjälä 148791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14882ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14892ecb8ca4SVille Syrjälä { 14902ecb8ca4SVille Syrjälä enum pipe pipe; 14917e231dbeSJesse Barnes 1492055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1493fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1494aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14954356d586SDaniel Vetter 14964356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 149791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14982d9d2b0bSVille Syrjälä 14991f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15001f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 150131acc7f5SJesse Barnes } 150231acc7f5SJesse Barnes 1503c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 150491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1505c1874ed7SImre Deak } 1506c1874ed7SImre Deak 15071ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 150816c6c56bSVille Syrjälä { 15090ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15100ba7c51aSVille Syrjälä int i; 151116c6c56bSVille Syrjälä 15120ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15130ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15140ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15150ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15160ba7c51aSVille Syrjälä else 15170ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15180ba7c51aSVille Syrjälä 15190ba7c51aSVille Syrjälä /* 15200ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15210ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15220ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15230ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15240ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15250ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15260ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15270ba7c51aSVille Syrjälä */ 15280ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15290ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 15300ba7c51aSVille Syrjälä 15310ba7c51aSVille Syrjälä if (tmp == 0) 15320ba7c51aSVille Syrjälä return hotplug_status; 15330ba7c51aSVille Syrjälä 15340ba7c51aSVille Syrjälä hotplug_status |= tmp; 15353ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15360ba7c51aSVille Syrjälä } 15370ba7c51aSVille Syrjälä 153848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15390ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15400ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 15411ae3c34cSVille Syrjälä 15421ae3c34cSVille Syrjälä return hotplug_status; 15431ae3c34cSVille Syrjälä } 15441ae3c34cSVille Syrjälä 154591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15461ae3c34cSVille Syrjälä u32 hotplug_status) 15471ae3c34cSVille Syrjälä { 15481ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15490398993bSVille Syrjälä u32 hotplug_trigger; 15503ff60f89SOscar Mateo 15510398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15520398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15530398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15540398993bSVille Syrjälä else 15550398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 155616c6c56bSVille Syrjälä 155758f2cf24SVille Syrjälä if (hotplug_trigger) { 1558cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1559cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15600398993bSVille Syrjälä dev_priv->hotplug.hpd, 1561fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 156258f2cf24SVille Syrjälä 156391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 156458f2cf24SVille Syrjälä } 1565369712e8SJani Nikula 15660398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15670398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15680398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 156991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 157058f2cf24SVille Syrjälä } 157116c6c56bSVille Syrjälä 1572c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1573c1874ed7SImre Deak { 1574b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1575c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1576c1874ed7SImre Deak 15772dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15782dd2a883SImre Deak return IRQ_NONE; 15792dd2a883SImre Deak 15801f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15819102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15821f814dacSImre Deak 15831e1cace9SVille Syrjälä do { 15846e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15852ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15861ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1587a5e485a9SVille Syrjälä u32 ier = 0; 15883ff60f89SOscar Mateo 1589c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1590c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15913ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1592c1874ed7SImre Deak 1593c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15941e1cace9SVille Syrjälä break; 1595c1874ed7SImre Deak 1596c1874ed7SImre Deak ret = IRQ_HANDLED; 1597c1874ed7SImre Deak 1598a5e485a9SVille Syrjälä /* 1599a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1600a5e485a9SVille Syrjälä * 1601a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1602a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1603a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1604a5e485a9SVille Syrjälä * 1605a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1606a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1607a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1608a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1609a5e485a9SVille Syrjälä * bits this time around. 1610a5e485a9SVille Syrjälä */ 16114a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1612a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1613a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 16144a0a0202SVille Syrjälä 16154a0a0202SVille Syrjälä if (gt_iir) 16164a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 16174a0a0202SVille Syrjälä if (pm_iir) 16184a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 16194a0a0202SVille Syrjälä 16207ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16211ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16227ce4d1f2SVille Syrjälä 16233ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16243ff60f89SOscar Mateo * signalled in iir */ 1625eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16267ce4d1f2SVille Syrjälä 1627eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1628eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1629eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1630eef57324SJerome Anand 16317ce4d1f2SVille Syrjälä /* 16327ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16337ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16347ce4d1f2SVille Syrjälä */ 16357ce4d1f2SVille Syrjälä if (iir) 16367ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16374a0a0202SVille Syrjälä 1638a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16394a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16401ae3c34cSVille Syrjälä 164152894874SVille Syrjälä if (gt_iir) 1642cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 164352894874SVille Syrjälä if (pm_iir) 16443e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 164552894874SVille Syrjälä 16461ae3c34cSVille Syrjälä if (hotplug_status) 164791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16482ecb8ca4SVille Syrjälä 164991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16501e1cace9SVille Syrjälä } while (0); 16517e231dbeSJesse Barnes 16529102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16531f814dacSImre Deak 16547e231dbeSJesse Barnes return ret; 16557e231dbeSJesse Barnes } 16567e231dbeSJesse Barnes 165743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 165843f328d7SVille Syrjälä { 1659b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 166043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 166143f328d7SVille Syrjälä 16622dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16632dd2a883SImre Deak return IRQ_NONE; 16642dd2a883SImre Deak 16651f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16669102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16671f814dacSImre Deak 1668579de73bSChris Wilson do { 16696e814800SVille Syrjälä u32 master_ctl, iir; 16702ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16711ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1672a5e485a9SVille Syrjälä u32 ier = 0; 1673a5e485a9SVille Syrjälä 16748e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16753278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16763278f67fSVille Syrjälä 16773278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16788e5fd599SVille Syrjälä break; 167943f328d7SVille Syrjälä 168027b6c122SOscar Mateo ret = IRQ_HANDLED; 168127b6c122SOscar Mateo 1682a5e485a9SVille Syrjälä /* 1683a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1684a5e485a9SVille Syrjälä * 1685a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1686a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1687a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1688a5e485a9SVille Syrjälä * 1689a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1690a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1691a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1692a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1693a5e485a9SVille Syrjälä * bits this time around. 1694a5e485a9SVille Syrjälä */ 169543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1696a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1697a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 169843f328d7SVille Syrjälä 16996cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 170027b6c122SOscar Mateo 170127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17021ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 170343f328d7SVille Syrjälä 170427b6c122SOscar Mateo /* Call regardless, as some status bits might not be 170527b6c122SOscar Mateo * signalled in iir */ 1706eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 170743f328d7SVille Syrjälä 1708eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1709eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1710eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1711eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1712eef57324SJerome Anand 17137ce4d1f2SVille Syrjälä /* 17147ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17157ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17167ce4d1f2SVille Syrjälä */ 17177ce4d1f2SVille Syrjälä if (iir) 17187ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 17197ce4d1f2SVille Syrjälä 1720a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1721e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17221ae3c34cSVille Syrjälä 17231ae3c34cSVille Syrjälä if (hotplug_status) 172491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17252ecb8ca4SVille Syrjälä 172691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1727579de73bSChris Wilson } while (0); 17283278f67fSVille Syrjälä 17299102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17301f814dacSImre Deak 173143f328d7SVille Syrjälä return ret; 173243f328d7SVille Syrjälä } 173343f328d7SVille Syrjälä 173491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17350398993bSVille Syrjälä u32 hotplug_trigger) 1736776ad806SJesse Barnes { 173742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1738776ad806SJesse Barnes 17396a39d7c9SJani Nikula /* 17406a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17416a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17426a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17436a39d7c9SJani Nikula * errors. 17446a39d7c9SJani Nikula */ 174513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17466a39d7c9SJani Nikula if (!hotplug_trigger) { 17476a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17486a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17496a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17506a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17516a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17526a39d7c9SJani Nikula } 17536a39d7c9SJani Nikula 175413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17556a39d7c9SJani Nikula if (!hotplug_trigger) 17566a39d7c9SJani Nikula return; 175713cf5504SDave Airlie 17580398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17590398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17600398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1761fd63e2a9SImre Deak pch_port_hotplug_long_detect); 176240e56410SVille Syrjälä 176391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1764aaf5ec2eSSonika Jindal } 176591d131d2SDaniel Vetter 176691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 176740e56410SVille Syrjälä { 1768d048a268SVille Syrjälä enum pipe pipe; 176940e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 177040e56410SVille Syrjälä 17710398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 177240e56410SVille Syrjälä 1773cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1774cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1775776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 177600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1777cfc33bf7SVille Syrjälä port_name(port)); 1778cfc33bf7SVille Syrjälä } 1779776ad806SJesse Barnes 1780ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 178191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1782ce99c256SDaniel Vetter 1783776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 178491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1785776ad806SJesse Barnes 1786776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 178700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1788776ad806SJesse Barnes 1789776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 179000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1791776ad806SJesse Barnes 1792776ad806SJesse Barnes if (pch_iir & SDE_POISON) 179300376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1794776ad806SJesse Barnes 1795b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1796055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 179700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17989db4a9c7SJesse Barnes pipe_name(pipe), 17999db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1800b8b65ccdSAnshuman Gupta } 1801776ad806SJesse Barnes 1802776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 180300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1804776ad806SJesse Barnes 1805776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 180600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 180700376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1808776ad806SJesse Barnes 1809776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1810a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18118664281bSPaulo Zanoni 18128664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1813a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18148664281bSPaulo Zanoni } 18158664281bSPaulo Zanoni 181691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18178664281bSPaulo Zanoni { 18188664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 18195a69b89fSDaniel Vetter enum pipe pipe; 18208664281bSPaulo Zanoni 1821de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 182200376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1823de032bf4SPaulo Zanoni 1824055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18251f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18261f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18278664281bSPaulo Zanoni 18285a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 182991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 183091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18315a69b89fSDaniel Vetter else 183291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18335a69b89fSDaniel Vetter } 18345a69b89fSDaniel Vetter } 18358bf1e9f1SShuang He 18368664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18378664281bSPaulo Zanoni } 18388664281bSPaulo Zanoni 183991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18408664281bSPaulo Zanoni { 18418664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 184245c1cd87SMika Kahola enum pipe pipe; 18438664281bSPaulo Zanoni 1844de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 184500376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1846de032bf4SPaulo Zanoni 184745c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 184845c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 184945c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18508664281bSPaulo Zanoni 18518664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1852776ad806SJesse Barnes } 1853776ad806SJesse Barnes 185491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 185523e81d69SAdam Jackson { 1856d048a268SVille Syrjälä enum pipe pipe; 18576dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1858aaf5ec2eSSonika Jindal 18590398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 186091d131d2SDaniel Vetter 1861cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1862cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 186323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 186400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1865cfc33bf7SVille Syrjälä port_name(port)); 1866cfc33bf7SVille Syrjälä } 186723e81d69SAdam Jackson 186823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 186991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 187023e81d69SAdam Jackson 187123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 187291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 187323e81d69SAdam Jackson 187423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 187500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 187623e81d69SAdam Jackson 187723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 187800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 187923e81d69SAdam Jackson 1880b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1881055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 188200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 188323e81d69SAdam Jackson pipe_name(pipe), 188423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1885b8b65ccdSAnshuman Gupta } 18868664281bSPaulo Zanoni 18878664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 188891d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 188923e81d69SAdam Jackson } 189023e81d69SAdam Jackson 189158676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 189231604222SAnusha Srivatsa { 189358676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 189431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 189558676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 189631604222SAnusha Srivatsa 189758676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 189858676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 189958676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 190058676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 1901943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1902943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1903943682e3SMatt Roper tc_hotplug_trigger = 0; 190458676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 190553448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 190653448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1907fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 19088ef7e340SMatt Roper } else { 190948a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 191048a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 191148a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1912943682e3SMatt Roper 19138ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 19148ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 191558676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 19168ef7e340SMatt Roper } 19178ef7e340SMatt Roper 191831604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 191931604222SAnusha Srivatsa u32 dig_hotplug_reg; 192031604222SAnusha Srivatsa 192131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 192231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 192331604222SAnusha Srivatsa 192431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19250398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19260398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 192731604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 192831604222SAnusha Srivatsa } 192931604222SAnusha Srivatsa 193031604222SAnusha Srivatsa if (tc_hotplug_trigger) { 193131604222SAnusha Srivatsa u32 dig_hotplug_reg; 193231604222SAnusha Srivatsa 193331604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 193431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 193531604222SAnusha Srivatsa 193631604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19370398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19380398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 193958676af6SLucas De Marchi tc_port_hotplug_long_detect); 194052dfdba0SLucas De Marchi } 194152dfdba0SLucas De Marchi 194252dfdba0SLucas De Marchi if (pin_mask) 194352dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 194452dfdba0SLucas De Marchi 194552dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 194652dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 194752dfdba0SLucas De Marchi } 194852dfdba0SLucas De Marchi 194991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19506dbf30ceSVille Syrjälä { 19516dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19526dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19536dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19546dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19556dbf30ceSVille Syrjälä 19566dbf30ceSVille Syrjälä if (hotplug_trigger) { 19576dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19586dbf30ceSVille Syrjälä 19596dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19606dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19616dbf30ceSVille Syrjälä 1962cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19630398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19640398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 196574c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19666dbf30ceSVille Syrjälä } 19676dbf30ceSVille Syrjälä 19686dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19696dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19706dbf30ceSVille Syrjälä 19716dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19726dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19736dbf30ceSVille Syrjälä 1974cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19750398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19760398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19776dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19786dbf30ceSVille Syrjälä } 19796dbf30ceSVille Syrjälä 19806dbf30ceSVille Syrjälä if (pin_mask) 198191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19826dbf30ceSVille Syrjälä 19836dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 198491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19856dbf30ceSVille Syrjälä } 19866dbf30ceSVille Syrjälä 198791d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19880398993bSVille Syrjälä u32 hotplug_trigger) 1989c008bc6eSPaulo Zanoni { 1990e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1991e4ce95aaSVille Syrjälä 1992e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1993e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1994e4ce95aaSVille Syrjälä 19950398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19960398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19970398993bSVille Syrjälä dev_priv->hotplug.hpd, 1998e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 199940e56410SVille Syrjälä 200091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2001e4ce95aaSVille Syrjälä } 2002c008bc6eSPaulo Zanoni 200391d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 200491d14251STvrtko Ursulin u32 de_iir) 200540e56410SVille Syrjälä { 200640e56410SVille Syrjälä enum pipe pipe; 200740e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 200840e56410SVille Syrjälä 200940e56410SVille Syrjälä if (hotplug_trigger) 20100398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 201140e56410SVille Syrjälä 2012c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 201391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2014c008bc6eSPaulo Zanoni 2015c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 201691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2017c008bc6eSPaulo Zanoni 2018c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 201900376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2020c008bc6eSPaulo Zanoni 2021055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2022fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2023aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2024c008bc6eSPaulo Zanoni 202540da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20261f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2027c008bc6eSPaulo Zanoni 202840da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 202991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2030c008bc6eSPaulo Zanoni } 2031c008bc6eSPaulo Zanoni 2032c008bc6eSPaulo Zanoni /* check event from PCH */ 2033c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2034c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2035c008bc6eSPaulo Zanoni 203691d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 203791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2038c008bc6eSPaulo Zanoni else 203991d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2040c008bc6eSPaulo Zanoni 2041c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2042c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2043c008bc6eSPaulo Zanoni } 2044c008bc6eSPaulo Zanoni 2045cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20463e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2047c008bc6eSPaulo Zanoni } 2048c008bc6eSPaulo Zanoni 204991d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 205091d14251STvrtko Ursulin u32 de_iir) 20519719fb98SPaulo Zanoni { 205207d27e20SDamien Lespiau enum pipe pipe; 205323bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 205423bb4cb5SVille Syrjälä 205540e56410SVille Syrjälä if (hotplug_trigger) 20560398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20579719fb98SPaulo Zanoni 20589719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 205991d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20609719fb98SPaulo Zanoni 206154fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 206254fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 206354fd3149SDhinakaran Pandiyan 206454fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 206554fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 206654fd3149SDhinakaran Pandiyan } 2067fc340442SDaniel Vetter 20689719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 206991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20709719fb98SPaulo Zanoni 20719719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 207291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20739719fb98SPaulo Zanoni 2074055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2075fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2076aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20779719fb98SPaulo Zanoni } 20789719fb98SPaulo Zanoni 20799719fb98SPaulo Zanoni /* check event from PCH */ 208091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20819719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20829719fb98SPaulo Zanoni 208391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20849719fb98SPaulo Zanoni 20859719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20869719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20879719fb98SPaulo Zanoni } 20889719fb98SPaulo Zanoni } 20899719fb98SPaulo Zanoni 209072c90f62SOscar Mateo /* 209172c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209272c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 209372c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 209472c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 209572c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 209672c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 209772c90f62SOscar Mateo */ 20989eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2099b1f14ad0SJesse Barnes { 2100c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2101c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2102f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21030e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2104b1f14ad0SJesse Barnes 2105c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21062dd2a883SImre Deak return IRQ_NONE; 21072dd2a883SImre Deak 21081f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2109c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21101f814dacSImre Deak 2111b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2112c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2113c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21140e43406bSChris Wilson 211544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 211644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 211744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 211844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 211944498aeaSPaulo Zanoni * due to its back queue). */ 2120c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2121c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2122c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2123ab5c608bSBen Widawsky } 212444498aeaSPaulo Zanoni 212572c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 212672c90f62SOscar Mateo 2127c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21280e43406bSChris Wilson if (gt_iir) { 2129c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2130c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2131c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2132d8fc8a47SPaulo Zanoni else 2133c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2134c48a798aSChris Wilson ret = IRQ_HANDLED; 21350e43406bSChris Wilson } 2136b1f14ad0SJesse Barnes 2137c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21380e43406bSChris Wilson if (de_iir) { 2139c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2140c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2141c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2142f1af8fc1SPaulo Zanoni else 2143c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21440e43406bSChris Wilson ret = IRQ_HANDLED; 2145c48a798aSChris Wilson } 2146c48a798aSChris Wilson 2147c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2148c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2149c48a798aSChris Wilson if (pm_iir) { 2150c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2151c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2152c48a798aSChris Wilson ret = IRQ_HANDLED; 21530e43406bSChris Wilson } 2154f1af8fc1SPaulo Zanoni } 2155b1f14ad0SJesse Barnes 2156c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2157c48a798aSChris Wilson if (sde_ier) 2158c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2159b1f14ad0SJesse Barnes 21601f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2161c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21621f814dacSImre Deak 2163b1f14ad0SJesse Barnes return ret; 2164b1f14ad0SJesse Barnes } 2165b1f14ad0SJesse Barnes 216691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21670398993bSVille Syrjälä u32 hotplug_trigger) 2168d04a492dSShashank Sharma { 2169cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2170d04a492dSShashank Sharma 2171a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2172a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2173d04a492dSShashank Sharma 21740398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21750398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21760398993bSVille Syrjälä dev_priv->hotplug.hpd, 2177cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 217840e56410SVille Syrjälä 217991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2180d04a492dSShashank Sharma } 2181d04a492dSShashank Sharma 2182121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2183121e758eSDhinakaran Pandiyan { 2184121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2185b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2186b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 218748ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 218848ef15d3SJosé Roberto de Souza 21890398993bSVille Syrjälä if (INTEL_GEN(dev_priv) >= 12) 219048ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 21910398993bSVille Syrjälä else 219248ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 2193121e758eSDhinakaran Pandiyan 2194121e758eSDhinakaran Pandiyan if (trigger_tc) { 2195b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2196b796b971SDhinakaran Pandiyan 2197121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2198121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2199121e758eSDhinakaran Pandiyan 22000398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22010398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22020398993bSVille Syrjälä dev_priv->hotplug.hpd, 22030398993bSVille Syrjälä long_pulse_detect); 2204121e758eSDhinakaran Pandiyan } 2205b796b971SDhinakaran Pandiyan 2206b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2207b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2208b796b971SDhinakaran Pandiyan 2209b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2210b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2211b796b971SDhinakaran Pandiyan 22120398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22130398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22140398993bSVille Syrjälä dev_priv->hotplug.hpd, 22150398993bSVille Syrjälä long_pulse_detect); 2216b796b971SDhinakaran Pandiyan } 2217b796b971SDhinakaran Pandiyan 2218b796b971SDhinakaran Pandiyan if (pin_mask) 2219b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2220b796b971SDhinakaran Pandiyan else 222100376ccfSWambui Karuga drm_err(&dev_priv->drm, 222200376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2223121e758eSDhinakaran Pandiyan } 2224121e758eSDhinakaran Pandiyan 22259d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22269d17210fSLucas De Marchi { 222755523360SLucas De Marchi u32 mask; 22289d17210fSLucas De Marchi 222955523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 223055523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 223155523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2232e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2233e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2234e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2235e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2236e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2237e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2238e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2239e5df52dcSMatt Roper 224055523360SLucas De Marchi 224155523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22429d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22439d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22449d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22459d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22469d17210fSLucas De Marchi 224755523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22489d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22499d17210fSLucas De Marchi 225055523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 225155523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22529d17210fSLucas De Marchi 22539d17210fSLucas De Marchi return mask; 22549d17210fSLucas De Marchi } 22559d17210fSLucas De Marchi 22565270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22575270130dSVille Syrjälä { 225899e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 225999e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 226099e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2261d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2262d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22635270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22645270130dSVille Syrjälä else 22655270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22665270130dSVille Syrjälä } 22675270130dSVille Syrjälä 226846c63d24SJosé Roberto de Souza static void 226946c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2270abd58f01SBen Widawsky { 2271e04f7eceSVille Syrjälä bool found = false; 2272e04f7eceSVille Syrjälä 2273e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 227491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2275e04f7eceSVille Syrjälä found = true; 2276e04f7eceSVille Syrjälä } 2277e04f7eceSVille Syrjälä 2278e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22798241cfbeSJosé Roberto de Souza u32 psr_iir; 22808241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22818241cfbeSJosé Roberto de Souza 22828241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22838241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22848241cfbeSJosé Roberto de Souza else 22858241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22868241cfbeSJosé Roberto de Souza 22878241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22888241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22898241cfbeSJosé Roberto de Souza 22908241cfbeSJosé Roberto de Souza if (psr_iir) 22918241cfbeSJosé Roberto de Souza found = true; 229254fd3149SDhinakaran Pandiyan 229354fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2294e04f7eceSVille Syrjälä } 2295e04f7eceSVille Syrjälä 2296e04f7eceSVille Syrjälä if (!found) 229700376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2298abd58f01SBen Widawsky } 229946c63d24SJosé Roberto de Souza 230046c63d24SJosé Roberto de Souza static irqreturn_t 230146c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 230246c63d24SJosé Roberto de Souza { 230346c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 230446c63d24SJosé Roberto de Souza u32 iir; 230546c63d24SJosé Roberto de Souza enum pipe pipe; 230646c63d24SJosé Roberto de Souza 230746c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 230846c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 230946c63d24SJosé Roberto de Souza if (iir) { 231046c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 231146c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 231246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 231346c63d24SJosé Roberto de Souza } else { 231400376ccfSWambui Karuga drm_err(&dev_priv->drm, 231500376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2316abd58f01SBen Widawsky } 231746c63d24SJosé Roberto de Souza } 2318abd58f01SBen Widawsky 2319121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2320121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2321121e758eSDhinakaran Pandiyan if (iir) { 2322121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2323121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2324121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2325121e758eSDhinakaran Pandiyan } else { 232600376ccfSWambui Karuga drm_err(&dev_priv->drm, 232700376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2328121e758eSDhinakaran Pandiyan } 2329121e758eSDhinakaran Pandiyan } 2330121e758eSDhinakaran Pandiyan 23316d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2332e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2333e32192e1STvrtko Ursulin if (iir) { 2334e32192e1STvrtko Ursulin u32 tmp_mask; 2335d04a492dSShashank Sharma bool found = false; 2336cebd87a0SVille Syrjälä 2337e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23386d766f02SDaniel Vetter ret = IRQ_HANDLED; 233988e04703SJesse Barnes 23409d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 234191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2342d04a492dSShashank Sharma found = true; 2343d04a492dSShashank Sharma } 2344d04a492dSShashank Sharma 2345cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2346e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2347e32192e1STvrtko Ursulin if (tmp_mask) { 23480398993bSVille Syrjälä bxt_hpd_irq_handler(dev_priv, tmp_mask); 2349d04a492dSShashank Sharma found = true; 2350d04a492dSShashank Sharma } 2351e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2352e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2353e32192e1STvrtko Ursulin if (tmp_mask) { 23540398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, tmp_mask); 2355e32192e1STvrtko Ursulin found = true; 2356e32192e1STvrtko Ursulin } 2357e32192e1STvrtko Ursulin } 2358d04a492dSShashank Sharma 2359cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 236091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23619e63743eSShashank Sharma found = true; 23629e63743eSShashank Sharma } 23639e63743eSShashank Sharma 2364d04a492dSShashank Sharma if (!found) 236500376ccfSWambui Karuga drm_err(&dev_priv->drm, 236600376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 23676d766f02SDaniel Vetter } 236838cc46d7SOscar Mateo else 236900376ccfSWambui Karuga drm_err(&dev_priv->drm, 237000376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 23716d766f02SDaniel Vetter } 23726d766f02SDaniel Vetter 2373055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2374fd3a4024SDaniel Vetter u32 fault_errors; 2375abd58f01SBen Widawsky 2376c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2377c42664ccSDaniel Vetter continue; 2378c42664ccSDaniel Vetter 2379e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2380e32192e1STvrtko Ursulin if (!iir) { 238100376ccfSWambui Karuga drm_err(&dev_priv->drm, 238200376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2383e32192e1STvrtko Ursulin continue; 2384e32192e1STvrtko Ursulin } 2385770de83dSDamien Lespiau 2386e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2387e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2388e32192e1STvrtko Ursulin 2389fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2390aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2391abd58f01SBen Widawsky 2392e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 239391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23940fbe7870SDaniel Vetter 2395e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2396e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 239738d83c96SDaniel Vetter 23985270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2399770de83dSDamien Lespiau if (fault_errors) 240000376ccfSWambui Karuga drm_err(&dev_priv->drm, 240100376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 240230100f2bSDaniel Vetter pipe_name(pipe), 2403e32192e1STvrtko Ursulin fault_errors); 2404abd58f01SBen Widawsky } 2405abd58f01SBen Widawsky 240691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2407266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 240892d03a80SDaniel Vetter /* 240992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 241092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 241192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 241292d03a80SDaniel Vetter */ 2413e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2414e32192e1STvrtko Ursulin if (iir) { 2415e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 241692d03a80SDaniel Vetter ret = IRQ_HANDLED; 24176dbf30ceSVille Syrjälä 241858676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 241958676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2420c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 242191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24226dbf30ceSVille Syrjälä else 242391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24242dfb0b81SJani Nikula } else { 24252dfb0b81SJani Nikula /* 24262dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24272dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24282dfb0b81SJani Nikula */ 242900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 243000376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 24312dfb0b81SJani Nikula } 243292d03a80SDaniel Vetter } 243392d03a80SDaniel Vetter 2434f11a0f46STvrtko Ursulin return ret; 2435f11a0f46STvrtko Ursulin } 2436f11a0f46STvrtko Ursulin 24374376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 24384376b9c9SMika Kuoppala { 24394376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 24404376b9c9SMika Kuoppala 24414376b9c9SMika Kuoppala /* 24424376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 24434376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24444376b9c9SMika Kuoppala * New indications can and will light up during processing, 24454376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24464376b9c9SMika Kuoppala */ 24474376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24484376b9c9SMika Kuoppala } 24494376b9c9SMika Kuoppala 24504376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 24514376b9c9SMika Kuoppala { 24524376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 24534376b9c9SMika Kuoppala } 24544376b9c9SMika Kuoppala 2455f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2456f11a0f46STvrtko Ursulin { 2457b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 245825286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2459f11a0f46STvrtko Ursulin u32 master_ctl; 2460f11a0f46STvrtko Ursulin 2461f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2462f11a0f46STvrtko Ursulin return IRQ_NONE; 2463f11a0f46STvrtko Ursulin 24644376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24654376b9c9SMika Kuoppala if (!master_ctl) { 24664376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2467f11a0f46STvrtko Ursulin return IRQ_NONE; 24684376b9c9SMika Kuoppala } 2469f11a0f46STvrtko Ursulin 24706cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 24716cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2472f0fd96f5SChris Wilson 2473f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2474f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24759102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 247655ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24779102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2478f0fd96f5SChris Wilson } 2479f11a0f46STvrtko Ursulin 24804376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2481abd58f01SBen Widawsky 248255ef72f2SChris Wilson return IRQ_HANDLED; 2483abd58f01SBen Widawsky } 2484abd58f01SBen Widawsky 248551951ae7SMika Kuoppala static u32 24869b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2487df0d28c1SDhinakaran Pandiyan { 24889b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24897a909383SChris Wilson u32 iir; 2490df0d28c1SDhinakaran Pandiyan 2491df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24927a909383SChris Wilson return 0; 2493df0d28c1SDhinakaran Pandiyan 24947a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24957a909383SChris Wilson if (likely(iir)) 24967a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24977a909383SChris Wilson 24987a909383SChris Wilson return iir; 2499df0d28c1SDhinakaran Pandiyan } 2500df0d28c1SDhinakaran Pandiyan 2501df0d28c1SDhinakaran Pandiyan static void 25029b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2503df0d28c1SDhinakaran Pandiyan { 2504df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25059b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2506df0d28c1SDhinakaran Pandiyan } 2507df0d28c1SDhinakaran Pandiyan 250881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 250981067b71SMika Kuoppala { 251081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 251181067b71SMika Kuoppala 251281067b71SMika Kuoppala /* 251381067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 251481067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 251581067b71SMika Kuoppala * New indications can and will light up during processing, 251681067b71SMika Kuoppala * and will generate new interrupt after enabling master. 251781067b71SMika Kuoppala */ 251881067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 251981067b71SMika Kuoppala } 252081067b71SMika Kuoppala 252181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 252281067b71SMika Kuoppala { 252381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 252481067b71SMika Kuoppala } 252581067b71SMika Kuoppala 2526a3265d85SMatt Roper static void 2527a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2528a3265d85SMatt Roper { 2529a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2530a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2531a3265d85SMatt Roper 2532a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2533a3265d85SMatt Roper /* 2534a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2535a3265d85SMatt Roper * for the display related bits. 2536a3265d85SMatt Roper */ 2537a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2538a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2539a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2540a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2541a3265d85SMatt Roper 2542a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2543a3265d85SMatt Roper } 2544a3265d85SMatt Roper 25457be8782aSLucas De Marchi static __always_inline irqreturn_t 25467be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25477be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25487be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 254951951ae7SMika Kuoppala { 255025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 25519b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 255251951ae7SMika Kuoppala u32 master_ctl; 2553df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 255451951ae7SMika Kuoppala 255551951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 255651951ae7SMika Kuoppala return IRQ_NONE; 255751951ae7SMika Kuoppala 25587be8782aSLucas De Marchi master_ctl = intr_disable(regs); 255981067b71SMika Kuoppala if (!master_ctl) { 25607be8782aSLucas De Marchi intr_enable(regs); 256151951ae7SMika Kuoppala return IRQ_NONE; 256281067b71SMika Kuoppala } 256351951ae7SMika Kuoppala 25646cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25659b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 256651951ae7SMika Kuoppala 256751951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2568a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2569a3265d85SMatt Roper gen11_display_irq_handler(i915); 257051951ae7SMika Kuoppala 25719b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2572df0d28c1SDhinakaran Pandiyan 25737be8782aSLucas De Marchi intr_enable(regs); 257451951ae7SMika Kuoppala 25759b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2576df0d28c1SDhinakaran Pandiyan 257751951ae7SMika Kuoppala return IRQ_HANDLED; 257851951ae7SMika Kuoppala } 257951951ae7SMika Kuoppala 25807be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25817be8782aSLucas De Marchi { 25827be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25837be8782aSLucas De Marchi gen11_master_intr_disable, 25847be8782aSLucas De Marchi gen11_master_intr_enable); 25857be8782aSLucas De Marchi } 25867be8782aSLucas De Marchi 2587*97b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 2588*97b492f5SLucas De Marchi { 2589*97b492f5SLucas De Marchi u32 val; 2590*97b492f5SLucas De Marchi 2591*97b492f5SLucas De Marchi /* First disable interrupts */ 2592*97b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 2593*97b492f5SLucas De Marchi 2594*97b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 2595*97b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 2596*97b492f5SLucas De Marchi if (unlikely(!val)) 2597*97b492f5SLucas De Marchi return 0; 2598*97b492f5SLucas De Marchi 2599*97b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 2600*97b492f5SLucas De Marchi 2601*97b492f5SLucas De Marchi /* 2602*97b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 2603*97b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 2604*97b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 2605*97b492f5SLucas De Marchi */ 2606*97b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 2607*97b492f5SLucas De Marchi if (unlikely(!val)) 2608*97b492f5SLucas De Marchi return 0; 2609*97b492f5SLucas De Marchi 2610*97b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 2611*97b492f5SLucas De Marchi 2612*97b492f5SLucas De Marchi return val; 2613*97b492f5SLucas De Marchi } 2614*97b492f5SLucas De Marchi 2615*97b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 2616*97b492f5SLucas De Marchi { 2617*97b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 2618*97b492f5SLucas De Marchi } 2619*97b492f5SLucas De Marchi 2620*97b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 2621*97b492f5SLucas De Marchi { 2622*97b492f5SLucas De Marchi return __gen11_irq_handler(arg, 2623*97b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 2624*97b492f5SLucas De Marchi dg1_master_intr_enable); 2625*97b492f5SLucas De Marchi } 2626*97b492f5SLucas De Marchi 262742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 262842f52ef8SKeith Packard * we use as a pipe index 262942f52ef8SKeith Packard */ 263008fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 26310a3e67a4SJesse Barnes { 263208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2634e9d21d7fSKeith Packard unsigned long irqflags; 263571e0ffa5SJesse Barnes 26361ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 263786e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 263886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 263986e83e35SChris Wilson 264086e83e35SChris Wilson return 0; 264186e83e35SChris Wilson } 264286e83e35SChris Wilson 26437d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2644d938da6bSVille Syrjälä { 264508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2646d938da6bSVille Syrjälä 26477d423af9SVille Syrjälä /* 26487d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 26497d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 26507d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 26517d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 26527d423af9SVille Syrjälä */ 26537d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 26547d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2655d938da6bSVille Syrjälä 265608fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2657d938da6bSVille Syrjälä } 2658d938da6bSVille Syrjälä 265908fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 266086e83e35SChris Wilson { 266108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 266386e83e35SChris Wilson unsigned long irqflags; 266486e83e35SChris Wilson 266586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26667c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2667755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26681ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26698692d00eSChris Wilson 26700a3e67a4SJesse Barnes return 0; 26710a3e67a4SJesse Barnes } 26720a3e67a4SJesse Barnes 267308fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2674f796cf8fSJesse Barnes { 267508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 267608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2677f796cf8fSJesse Barnes unsigned long irqflags; 2678a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 267986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2680f796cf8fSJesse Barnes 2681f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2682fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2683b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2684b1f14ad0SJesse Barnes 26852e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 26862e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 26872e8bf223SDhinakaran Pandiyan */ 26882e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 268908fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26902e8bf223SDhinakaran Pandiyan 2691b1f14ad0SJesse Barnes return 0; 2692b1f14ad0SJesse Barnes } 2693b1f14ad0SJesse Barnes 269408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2695abd58f01SBen Widawsky { 269608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 269708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2698abd58f01SBen Widawsky unsigned long irqflags; 2699abd58f01SBen Widawsky 2700abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2701013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2702abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2703013d3752SVille Syrjälä 27042e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 27052e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 27062e8bf223SDhinakaran Pandiyan */ 27072e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 270808fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27092e8bf223SDhinakaran Pandiyan 2710abd58f01SBen Widawsky return 0; 2711abd58f01SBen Widawsky } 2712abd58f01SBen Widawsky 271342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 271442f52ef8SKeith Packard * we use as a pipe index 271542f52ef8SKeith Packard */ 271608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 271786e83e35SChris Wilson { 271808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 271908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 272086e83e35SChris Wilson unsigned long irqflags; 272186e83e35SChris Wilson 272286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 272386e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 272486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 272586e83e35SChris Wilson } 272686e83e35SChris Wilson 27277d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2728d938da6bSVille Syrjälä { 272908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2730d938da6bSVille Syrjälä 273108fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2732d938da6bSVille Syrjälä 27337d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 27347d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2735d938da6bSVille Syrjälä } 2736d938da6bSVille Syrjälä 273708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 27380a3e67a4SJesse Barnes { 273908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 274008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2741e9d21d7fSKeith Packard unsigned long irqflags; 27420a3e67a4SJesse Barnes 27431ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27447c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2745755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27461ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27470a3e67a4SJesse Barnes } 27480a3e67a4SJesse Barnes 274908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2750f796cf8fSJesse Barnes { 275108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 275208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2753f796cf8fSJesse Barnes unsigned long irqflags; 2754a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 275586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2756f796cf8fSJesse Barnes 2757f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2758fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2759b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2760b1f14ad0SJesse Barnes } 2761b1f14ad0SJesse Barnes 276208fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2763abd58f01SBen Widawsky { 276408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 276508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2766abd58f01SBen Widawsky unsigned long irqflags; 2767abd58f01SBen Widawsky 2768abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2769013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2770abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2771abd58f01SBen Widawsky } 2772abd58f01SBen Widawsky 2773b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 277491738a95SPaulo Zanoni { 2775b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2776b16b2a2fSPaulo Zanoni 27776e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 277891738a95SPaulo Zanoni return; 277991738a95SPaulo Zanoni 2780b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2781105b122eSPaulo Zanoni 27826e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2783105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2784622364b6SPaulo Zanoni } 2785105b122eSPaulo Zanoni 278691738a95SPaulo Zanoni /* 2787622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2788622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2789622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2790622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2791622364b6SPaulo Zanoni * 2792622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 279391738a95SPaulo Zanoni */ 2794b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2795622364b6SPaulo Zanoni { 27966e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2797622364b6SPaulo Zanoni return; 2798622364b6SPaulo Zanoni 279948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 280091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 280191738a95SPaulo Zanoni POSTING_READ(SDEIER); 280291738a95SPaulo Zanoni } 280391738a95SPaulo Zanoni 280470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 280570591a41SVille Syrjälä { 2806b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2807b16b2a2fSPaulo Zanoni 280871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2809f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 281071b8b41dSVille Syrjälä else 2811f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 281271b8b41dSVille Syrjälä 2813ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2814f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 281570591a41SVille Syrjälä 281644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 281770591a41SVille Syrjälä 2818b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 28198bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 282070591a41SVille Syrjälä } 282170591a41SVille Syrjälä 28228bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 28238bb61306SVille Syrjälä { 2824b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2825b16b2a2fSPaulo Zanoni 28268bb61306SVille Syrjälä u32 pipestat_mask; 28279ab981f2SVille Syrjälä u32 enable_mask; 28288bb61306SVille Syrjälä enum pipe pipe; 28298bb61306SVille Syrjälä 2830842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 28318bb61306SVille Syrjälä 28328bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 28338bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 28348bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 28358bb61306SVille Syrjälä 28369ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 28378bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2838ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2839ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2840ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2841ebf5f921SVille Syrjälä 28428bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2843ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2844ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 28456b7eafc1SVille Syrjälä 284648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 28476b7eafc1SVille Syrjälä 28489ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 28498bb61306SVille Syrjälä 2850b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 28518bb61306SVille Syrjälä } 28528bb61306SVille Syrjälä 28538bb61306SVille Syrjälä /* drm_dma.h hooks 28548bb61306SVille Syrjälä */ 28559eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 28568bb61306SVille Syrjälä { 2857b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 28588bb61306SVille Syrjälä 2859b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2860cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2861f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 28628bb61306SVille Syrjälä 2863fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2864f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2865f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2866fc340442SDaniel Vetter } 2867fc340442SDaniel Vetter 2868cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28698bb61306SVille Syrjälä 2870b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 28718bb61306SVille Syrjälä } 28728bb61306SVille Syrjälä 2873b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 28747e231dbeSJesse Barnes { 287534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 287634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 287734c7b8a7SVille Syrjälä 2878cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28797e231dbeSJesse Barnes 2880ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28819918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 288270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2883ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 28847e231dbeSJesse Barnes } 28857e231dbeSJesse Barnes 2886b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2887abd58f01SBen Widawsky { 2888b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2889d048a268SVille Syrjälä enum pipe pipe; 2890abd58f01SBen Widawsky 289125286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2892abd58f01SBen Widawsky 2893cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2894abd58f01SBen Widawsky 2895f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2896f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2897e04f7eceSVille Syrjälä 2898055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2899f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2900813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2901b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2902abd58f01SBen Widawsky 2903b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2904b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2905b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2906abd58f01SBen Widawsky 29076e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2908b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2909abd58f01SBen Widawsky } 2910abd58f01SBen Widawsky 2911a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 291251951ae7SMika Kuoppala { 2913b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2914d048a268SVille Syrjälä enum pipe pipe; 2915562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 2916562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 291751951ae7SMika Kuoppala 2918f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 291951951ae7SMika Kuoppala 29208241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 29218241cfbeSJosé Roberto de Souza enum transcoder trans; 29228241cfbeSJosé Roberto de Souza 2923562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 29248241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 29258241cfbeSJosé Roberto de Souza 29268241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 29278241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 29288241cfbeSJosé Roberto de Souza continue; 29298241cfbeSJosé Roberto de Souza 29308241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 29318241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 29328241cfbeSJosé Roberto de Souza } 29338241cfbeSJosé Roberto de Souza } else { 2934f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2935f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 29368241cfbeSJosé Roberto de Souza } 293762819dfdSJosé Roberto de Souza 293851951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 293951951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 294051951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2941b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 294251951ae7SMika Kuoppala 2943b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2944b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2945b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 294631604222SAnusha Srivatsa 294729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2948b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 29499b2383a7SMatt Roper 29501e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 29511e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 29529b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 29539b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 29549b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 29559b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 29569b2383a7SMatt Roper } 295751951ae7SMika Kuoppala } 295851951ae7SMika Kuoppala 2959a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2960a3265d85SMatt Roper { 2961a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2962a3265d85SMatt Roper 2963*97b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 2964*97b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 2965*97b492f5SLucas De Marchi else 2966a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2967a3265d85SMatt Roper 2968a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2969a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2970a3265d85SMatt Roper 2971a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2972a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2973a3265d85SMatt Roper } 2974a3265d85SMatt Roper 29754c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2976001bd2cbSImre Deak u8 pipe_mask) 2977d49bdb0eSPaulo Zanoni { 2978b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2979b16b2a2fSPaulo Zanoni 2980a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 29816831f3e3SVille Syrjälä enum pipe pipe; 2982d49bdb0eSPaulo Zanoni 298313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 29849dfe2e3aSImre Deak 29859dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 29869dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29879dfe2e3aSImre Deak return; 29889dfe2e3aSImre Deak } 29899dfe2e3aSImre Deak 29906831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2991b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 29926831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 29936831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 29949dfe2e3aSImre Deak 299513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2996d49bdb0eSPaulo Zanoni } 2997d49bdb0eSPaulo Zanoni 2998aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2999001bd2cbSImre Deak u8 pipe_mask) 3000aae8ba84SVille Syrjälä { 3001b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 30026831f3e3SVille Syrjälä enum pipe pipe; 30036831f3e3SVille Syrjälä 3004aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30059dfe2e3aSImre Deak 30069dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 30079dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 30089dfe2e3aSImre Deak return; 30099dfe2e3aSImre Deak } 30109dfe2e3aSImre Deak 30116831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3012b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 30139dfe2e3aSImre Deak 3014aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3015aae8ba84SVille Syrjälä 3016aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3017315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3018aae8ba84SVille Syrjälä } 3019aae8ba84SVille Syrjälä 3020b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 302143f328d7SVille Syrjälä { 3022b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 302343f328d7SVille Syrjälä 302443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 302543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 302643f328d7SVille Syrjälä 3027cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 302843f328d7SVille Syrjälä 3029b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 303043f328d7SVille Syrjälä 3031ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30329918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 303370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3034ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 303543f328d7SVille Syrjälä } 303643f328d7SVille Syrjälä 303791d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 303887a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 303987a02106SVille Syrjälä { 304087a02106SVille Syrjälä struct intel_encoder *encoder; 304187a02106SVille Syrjälä u32 enabled_irqs = 0; 304287a02106SVille Syrjälä 304391c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 304487a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 304587a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 304687a02106SVille Syrjälä 304787a02106SVille Syrjälä return enabled_irqs; 304887a02106SVille Syrjälä } 304987a02106SVille Syrjälä 30501a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 30511a56b1a2SImre Deak { 30521a56b1a2SImre Deak u32 hotplug; 30531a56b1a2SImre Deak 30541a56b1a2SImre Deak /* 30551a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 30561a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 30571a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 30581a56b1a2SImre Deak */ 30591a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 30601a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 30611a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 30621a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 30631a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30641a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30651a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30661a56b1a2SImre Deak /* 30671a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 30681a56b1a2SImre Deak * HPD must be enabled in both north and south. 30691a56b1a2SImre Deak */ 30701a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 30711a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 30721a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30731a56b1a2SImre Deak } 30741a56b1a2SImre Deak 307591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 307682a28bcfSDaniel Vetter { 30771a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 307882a28bcfSDaniel Vetter 30790398993bSVille Syrjälä if (HAS_PCH_IBX(dev_priv)) 3080fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 30810398993bSVille Syrjälä else 3082fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 30830398993bSVille Syrjälä 30840398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 308582a28bcfSDaniel Vetter 3086fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 308782a28bcfSDaniel Vetter 30881a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 30896dbf30ceSVille Syrjälä } 309026951cafSXiong Zhang 309152dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 309252dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 309352dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 309431604222SAnusha Srivatsa { 309531604222SAnusha Srivatsa u32 hotplug; 309631604222SAnusha Srivatsa 309731604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 309852dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 309931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 310031604222SAnusha Srivatsa 31018ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 310231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 310352dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 310431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 310531604222SAnusha Srivatsa } 31068ef7e340SMatt Roper } 310731604222SAnusha Srivatsa 310840e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 310940e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 31100398993bSVille Syrjälä u32 ddi_enable_mask, u32 tc_enable_mask) 311131604222SAnusha Srivatsa { 311231604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 311331604222SAnusha Srivatsa 311440e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 31150398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 311631604222SAnusha Srivatsa 3117f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3118f49108d0SMatt Roper 311931604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 312031604222SAnusha Srivatsa 312140e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 312252dfdba0SLucas De Marchi } 312352dfdba0SLucas De Marchi 312440e98130SLucas De Marchi /* 312540e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 312640e98130SLucas De Marchi * equivalent of SDE. 312740e98130SLucas De Marchi */ 31288ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 31298ef7e340SMatt Roper { 313040e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 313153448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 31320398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1)); 313331604222SAnusha Srivatsa } 313431604222SAnusha Srivatsa 3135943682e3SMatt Roper /* 3136943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3137943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3138943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3139943682e3SMatt Roper */ 3140943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3141943682e3SMatt Roper { 3142943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3143943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 31440398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, 0); 3145943682e3SMatt Roper } 3146943682e3SMatt Roper 3147121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3148121e758eSDhinakaran Pandiyan { 3149121e758eSDhinakaran Pandiyan u32 hotplug; 3150121e758eSDhinakaran Pandiyan 3151121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3152121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3153121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3154121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3155121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3156121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3157b796b971SDhinakaran Pandiyan 3158b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3159b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3160b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3161b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3162b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3163b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3164121e758eSDhinakaran Pandiyan } 3165121e758eSDhinakaran Pandiyan 3166121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3167121e758eSDhinakaran Pandiyan { 3168121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3169121e758eSDhinakaran Pandiyan u32 val; 3170121e758eSDhinakaran Pandiyan 31710398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3172b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3173121e758eSDhinakaran Pandiyan 3174121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3175121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3176587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3177121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3178121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3179121e758eSDhinakaran Pandiyan 3180121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 318131604222SAnusha Srivatsa 318252dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 318340e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 31840398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK); 318552dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 318640e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 31870398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK); 3188121e758eSDhinakaran Pandiyan } 3189121e758eSDhinakaran Pandiyan 31902a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31912a57d9ccSImre Deak { 31923b92e263SRodrigo Vivi u32 val, hotplug; 31933b92e263SRodrigo Vivi 31943b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 31953b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 31963b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 31973b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 31983b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 31993b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 32003b92e263SRodrigo Vivi } 32012a57d9ccSImre Deak 32022a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 32032a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 32042a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32052a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32062a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 32072a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 32082a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32092a57d9ccSImre Deak 32102a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 32112a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 32122a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 32132a57d9ccSImre Deak } 32142a57d9ccSImre Deak 321591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32166dbf30ceSVille Syrjälä { 32172a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32186dbf30ceSVille Syrjälä 3219f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3220f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3221f49108d0SMatt Roper 32226dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 32230398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32246dbf30ceSVille Syrjälä 32256dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 32266dbf30ceSVille Syrjälä 32272a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 322826951cafSXiong Zhang } 32297fe0b973SKeith Packard 32301a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 32311a56b1a2SImre Deak { 32321a56b1a2SImre Deak u32 hotplug; 32331a56b1a2SImre Deak 32341a56b1a2SImre Deak /* 32351a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 32361a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 32371a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 32381a56b1a2SImre Deak */ 32391a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 32401a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 32411a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 32421a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 32431a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 32441a56b1a2SImre Deak } 32451a56b1a2SImre Deak 324691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3247e4ce95aaSVille Syrjälä { 32481a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3249e4ce95aaSVille Syrjälä 325091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 32513a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 32520398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 32533a3b3c7dSVille Syrjälä 32543a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 325591d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 325623bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 32570398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 32583a3b3c7dSVille Syrjälä 32593a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 326023bb4cb5SVille Syrjälä } else { 3261e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 32620398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3263e4ce95aaSVille Syrjälä 3264e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 32653a3b3c7dSVille Syrjälä } 3266e4ce95aaSVille Syrjälä 32671a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3268e4ce95aaSVille Syrjälä 326991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3270e4ce95aaSVille Syrjälä } 3271e4ce95aaSVille Syrjälä 32722a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 32732a57d9ccSImre Deak u32 enabled_irqs) 3274e0a20ad7SShashank Sharma { 32752a57d9ccSImre Deak u32 hotplug; 3276e0a20ad7SShashank Sharma 3277a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 32782a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32792a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32802a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3281d252bf68SShubhangi Shrivastava 328200376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 328300376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3284d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3285d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3286d252bf68SShubhangi Shrivastava 3287d252bf68SShubhangi Shrivastava /* 3288d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3289d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3290d252bf68SShubhangi Shrivastava */ 3291d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3292d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3293d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3294d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3295d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3296d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3297d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3298d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3299d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3300d252bf68SShubhangi Shrivastava 3301a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3302e0a20ad7SShashank Sharma } 3303e0a20ad7SShashank Sharma 33042a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33052a57d9ccSImre Deak { 33062a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 33072a57d9ccSImre Deak } 33082a57d9ccSImre Deak 33092a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33102a57d9ccSImre Deak { 33112a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33122a57d9ccSImre Deak 33130398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33142a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 33152a57d9ccSImre Deak 33162a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33172a57d9ccSImre Deak 33182a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 33192a57d9ccSImre Deak } 33202a57d9ccSImre Deak 3321b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3322d46da437SPaulo Zanoni { 332382a28bcfSDaniel Vetter u32 mask; 3324d46da437SPaulo Zanoni 33256e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3326692a04cfSDaniel Vetter return; 3327692a04cfSDaniel Vetter 33286e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 33295c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 33304ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 33315c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 33324ebc6509SDhinakaran Pandiyan else 33334ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 33348664281bSPaulo Zanoni 333565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3336d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 33372a57d9ccSImre Deak 33382a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 33392a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 33401a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33412a57d9ccSImre Deak else 33422a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3343d46da437SPaulo Zanoni } 3344d46da437SPaulo Zanoni 33459eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3346036a4a7dSZhenyu Wang { 3347b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 33488e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33498e76f8dcSPaulo Zanoni 3350b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 33518e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3352842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 33538e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 335423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 335523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33568e76f8dcSPaulo Zanoni } else { 33578e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3358842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3359842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3360e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3361e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3362e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33638e76f8dcSPaulo Zanoni } 3364036a4a7dSZhenyu Wang 3365fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3366b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3367fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3368fc340442SDaniel Vetter } 3369fc340442SDaniel Vetter 33701ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3371036a4a7dSZhenyu Wang 3372b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3373622364b6SPaulo Zanoni 3374b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3375b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3376036a4a7dSZhenyu Wang 3377cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3378036a4a7dSZhenyu Wang 33791a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33801a56b1a2SImre Deak 3381b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 33827fe0b973SKeith Packard 338350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33846005ce42SDaniel Vetter /* Enable PCU event interrupts 33856005ce42SDaniel Vetter * 33866005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33874bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33884bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3389d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3390fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3391d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3392f97108d1SJesse Barnes } 3393036a4a7dSZhenyu Wang } 3394036a4a7dSZhenyu Wang 3395f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3396f8b79e58SImre Deak { 339767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3398f8b79e58SImre Deak 3399f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3400f8b79e58SImre Deak return; 3401f8b79e58SImre Deak 3402f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3403f8b79e58SImre Deak 3404d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3405d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3406ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3407f8b79e58SImre Deak } 3408d6c69803SVille Syrjälä } 3409f8b79e58SImre Deak 3410f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3411f8b79e58SImre Deak { 341267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3413f8b79e58SImre Deak 3414f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3415f8b79e58SImre Deak return; 3416f8b79e58SImre Deak 3417f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3418f8b79e58SImre Deak 3419950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3420ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3421f8b79e58SImre Deak } 3422f8b79e58SImre Deak 34230e6c9a9eSVille Syrjälä 3424b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 34250e6c9a9eSVille Syrjälä { 3426cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 34277e231dbeSJesse Barnes 3428ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34299918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3430ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3431ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3432ad22d106SVille Syrjälä 34337e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 343434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 343520afbda2SDaniel Vetter } 343620afbda2SDaniel Vetter 3437abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3438abd58f01SBen Widawsky { 3439b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3440b16b2a2fSPaulo Zanoni 3441869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3442869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3443a9c287c9SJani Nikula u32 de_pipe_enables; 3444054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 34453a3b3c7dSVille Syrjälä u32 de_port_enables; 3446df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3447562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3448562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 34493a3b3c7dSVille Syrjälä enum pipe pipe; 3450770de83dSDamien Lespiau 3451df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3452df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3453df0d28c1SDhinakaran Pandiyan 3454cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34553a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3456a324fcacSRodrigo Vivi 3457770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3458770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3459770de83dSDamien Lespiau 34603a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3461cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3462a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3463a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 34643a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 34653a3b3c7dSVille Syrjälä 34668241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 34678241cfbeSJosé Roberto de Souza enum transcoder trans; 34688241cfbeSJosé Roberto de Souza 3469562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 34708241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 34718241cfbeSJosé Roberto de Souza 34728241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 34738241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 34748241cfbeSJosé Roberto de Souza continue; 34758241cfbeSJosé Roberto de Souza 34768241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 34778241cfbeSJosé Roberto de Souza } 34788241cfbeSJosé Roberto de Souza } else { 3479b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 34808241cfbeSJosé Roberto de Souza } 3481e04f7eceSVille Syrjälä 34820a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 34830a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3484abd58f01SBen Widawsky 3485f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3486813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3487b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3488813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 348935079899SPaulo Zanoni de_pipe_enables); 34900a195c02SMika Kahola } 3491abd58f01SBen Widawsky 3492b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3493b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34942a57d9ccSImre Deak 3495121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3496121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3497b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3498b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3499121e758eSDhinakaran Pandiyan 3500b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3501b16b2a2fSPaulo Zanoni de_hpd_enables); 3502121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3503121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 35042a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3505121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 35061a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3507abd58f01SBen Widawsky } 3508121e758eSDhinakaran Pandiyan } 3509abd58f01SBen Widawsky 3510b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3511abd58f01SBen Widawsky { 35126e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3513b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3514622364b6SPaulo Zanoni 3515cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3516abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3517abd58f01SBen Widawsky 35186e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3519b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3520abd58f01SBen Widawsky 352125286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3522abd58f01SBen Widawsky } 3523abd58f01SBen Widawsky 3524b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 352531604222SAnusha Srivatsa { 352631604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 352731604222SAnusha Srivatsa 352848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 352931604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 353031604222SAnusha Srivatsa POSTING_READ(SDEIER); 353131604222SAnusha Srivatsa 353265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 353331604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 353431604222SAnusha Srivatsa 353552dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 353652dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 353752dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3538e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 35398ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3540e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3541e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3542e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 354352dfdba0SLucas De Marchi else 354452dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 354552dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 354631604222SAnusha Srivatsa } 354731604222SAnusha Srivatsa 3548b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 354951951ae7SMika Kuoppala { 3550b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3551df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 355251951ae7SMika Kuoppala 355329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3554b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 355531604222SAnusha Srivatsa 35569b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 355751951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 355851951ae7SMika Kuoppala 3559b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3560df0d28c1SDhinakaran Pandiyan 356151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 356251951ae7SMika Kuoppala 3563*97b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 3564*97b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 3565*97b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 3566*97b492f5SLucas De Marchi } else { 35679b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3568c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 356951951ae7SMika Kuoppala } 3570*97b492f5SLucas De Marchi } 357151951ae7SMika Kuoppala 3572b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 357343f328d7SVille Syrjälä { 3574cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 357543f328d7SVille Syrjälä 3576ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35779918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3578ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3579ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3580ad22d106SVille Syrjälä 3581e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 358243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 358343f328d7SVille Syrjälä } 358443f328d7SVille Syrjälä 3585b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3586c2798b19SChris Wilson { 3587b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3588c2798b19SChris Wilson 358944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 359044d9241eSVille Syrjälä 3591b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3592c2798b19SChris Wilson } 3593c2798b19SChris Wilson 3594b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3595c2798b19SChris Wilson { 3596b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3597e9e9848aSVille Syrjälä u16 enable_mask; 3598c2798b19SChris Wilson 35994f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 36004f5fd91fSTvrtko Ursulin EMR, 36014f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3602045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3603c2798b19SChris Wilson 3604c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3605c2798b19SChris Wilson dev_priv->irq_mask = 3606c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 360716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 360816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3609c2798b19SChris Wilson 3610e9e9848aSVille Syrjälä enable_mask = 3611c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3612c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 361316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3614e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3615e9e9848aSVille Syrjälä 3616b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3617c2798b19SChris Wilson 3618379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3619379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3620d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3621755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3622755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3623d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3624c2798b19SChris Wilson } 3625c2798b19SChris Wilson 36264f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 362778c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 362878c357ddSVille Syrjälä { 36294f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 363078c357ddSVille Syrjälä u16 emr; 363178c357ddSVille Syrjälä 36324f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 363378c357ddSVille Syrjälä 363478c357ddSVille Syrjälä if (*eir) 36354f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 363678c357ddSVille Syrjälä 36374f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 363878c357ddSVille Syrjälä if (*eir_stuck == 0) 363978c357ddSVille Syrjälä return; 364078c357ddSVille Syrjälä 364178c357ddSVille Syrjälä /* 364278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 364378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 364478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 364578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 364678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 364778c357ddSVille Syrjälä * cleared except by handling the underlying error 364878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 364978c357ddSVille Syrjälä * remains set. 365078c357ddSVille Syrjälä */ 36514f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 36524f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 36534f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 365478c357ddSVille Syrjälä } 365578c357ddSVille Syrjälä 365678c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 365778c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 365878c357ddSVille Syrjälä { 365978c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 366078c357ddSVille Syrjälä 366178c357ddSVille Syrjälä if (eir_stuck) 366200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 366300376ccfSWambui Karuga eir_stuck); 366478c357ddSVille Syrjälä } 366578c357ddSVille Syrjälä 366678c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 366778c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 366878c357ddSVille Syrjälä { 366978c357ddSVille Syrjälä u32 emr; 367078c357ddSVille Syrjälä 367178c357ddSVille Syrjälä *eir = I915_READ(EIR); 367278c357ddSVille Syrjälä 367378c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 367478c357ddSVille Syrjälä 367578c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 367678c357ddSVille Syrjälä if (*eir_stuck == 0) 367778c357ddSVille Syrjälä return; 367878c357ddSVille Syrjälä 367978c357ddSVille Syrjälä /* 368078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 368178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 368278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 368378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 368478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 368578c357ddSVille Syrjälä * cleared except by handling the underlying error 368678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 368778c357ddSVille Syrjälä * remains set. 368878c357ddSVille Syrjälä */ 368978c357ddSVille Syrjälä emr = I915_READ(EMR); 369078c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 369178c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 369278c357ddSVille Syrjälä } 369378c357ddSVille Syrjälä 369478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 369578c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 369678c357ddSVille Syrjälä { 369778c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 369878c357ddSVille Syrjälä 369978c357ddSVille Syrjälä if (eir_stuck) 370000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 370100376ccfSWambui Karuga eir_stuck); 370278c357ddSVille Syrjälä } 370378c357ddSVille Syrjälä 3704ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3705c2798b19SChris Wilson { 3706b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3707af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3708c2798b19SChris Wilson 37092dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37102dd2a883SImre Deak return IRQ_NONE; 37112dd2a883SImre Deak 37121f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37139102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37141f814dacSImre Deak 3715af722d28SVille Syrjälä do { 3716af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 371778c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3718af722d28SVille Syrjälä u16 iir; 3719af722d28SVille Syrjälä 37204f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3721c2798b19SChris Wilson if (iir == 0) 3722af722d28SVille Syrjälä break; 3723c2798b19SChris Wilson 3724af722d28SVille Syrjälä ret = IRQ_HANDLED; 3725c2798b19SChris Wilson 3726eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3727eb64343cSVille Syrjälä * signalled in iir */ 3728eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3729c2798b19SChris Wilson 373078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 373178c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 373278c357ddSVille Syrjälä 37334f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3734c2798b19SChris Wilson 3735c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 373673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3737c2798b19SChris Wilson 373878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 373978c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3740af722d28SVille Syrjälä 3741eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3742af722d28SVille Syrjälä } while (0); 3743c2798b19SChris Wilson 37449102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37451f814dacSImre Deak 37461f814dacSImre Deak return ret; 3747c2798b19SChris Wilson } 3748c2798b19SChris Wilson 3749b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3750a266c7d5SChris Wilson { 3751b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3752a266c7d5SChris Wilson 375356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37540706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3755a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3756a266c7d5SChris Wilson } 3757a266c7d5SChris Wilson 375844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 375944d9241eSVille Syrjälä 3760b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3761a266c7d5SChris Wilson } 3762a266c7d5SChris Wilson 3763b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3764a266c7d5SChris Wilson { 3765b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 376638bde180SChris Wilson u32 enable_mask; 3767a266c7d5SChris Wilson 3768045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3769045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 377038bde180SChris Wilson 377138bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 377238bde180SChris Wilson dev_priv->irq_mask = 377338bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 377438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 377516659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 377616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 377738bde180SChris Wilson 377838bde180SChris Wilson enable_mask = 377938bde180SChris Wilson I915_ASLE_INTERRUPT | 378038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 378338bde180SChris Wilson I915_USER_INTERRUPT; 378438bde180SChris Wilson 378556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3786a266c7d5SChris Wilson /* Enable in IER... */ 3787a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3788a266c7d5SChris Wilson /* and unmask in IMR */ 3789a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3790a266c7d5SChris Wilson } 3791a266c7d5SChris Wilson 3792b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3793a266c7d5SChris Wilson 3794379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3795379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3796d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3797755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3798755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3799d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3800379ef82dSDaniel Vetter 3801c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 380220afbda2SDaniel Vetter } 380320afbda2SDaniel Vetter 3804ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3805a266c7d5SChris Wilson { 3806b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3807af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3808a266c7d5SChris Wilson 38092dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38102dd2a883SImre Deak return IRQ_NONE; 38112dd2a883SImre Deak 38121f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38139102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38141f814dacSImre Deak 381538bde180SChris Wilson do { 3816eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 381778c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3818af722d28SVille Syrjälä u32 hotplug_status = 0; 3819af722d28SVille Syrjälä u32 iir; 3820a266c7d5SChris Wilson 38219d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3822af722d28SVille Syrjälä if (iir == 0) 3823af722d28SVille Syrjälä break; 3824af722d28SVille Syrjälä 3825af722d28SVille Syrjälä ret = IRQ_HANDLED; 3826af722d28SVille Syrjälä 3827af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3828af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3829af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3830a266c7d5SChris Wilson 3831eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3832eb64343cSVille Syrjälä * signalled in iir */ 3833eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3834a266c7d5SChris Wilson 383578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 383678c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 383778c357ddSVille Syrjälä 38389d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3839a266c7d5SChris Wilson 3840a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 384173c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3842a266c7d5SChris Wilson 384378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 384478c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3845a266c7d5SChris Wilson 3846af722d28SVille Syrjälä if (hotplug_status) 3847af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3848af722d28SVille Syrjälä 3849af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3850af722d28SVille Syrjälä } while (0); 3851a266c7d5SChris Wilson 38529102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38531f814dacSImre Deak 3854a266c7d5SChris Wilson return ret; 3855a266c7d5SChris Wilson } 3856a266c7d5SChris Wilson 3857b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3858a266c7d5SChris Wilson { 3859b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3860a266c7d5SChris Wilson 38610706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3862a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3863a266c7d5SChris Wilson 386444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 386544d9241eSVille Syrjälä 3866b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3867a266c7d5SChris Wilson } 3868a266c7d5SChris Wilson 3869b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3870a266c7d5SChris Wilson { 3871b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3872bbba0a97SChris Wilson u32 enable_mask; 3873a266c7d5SChris Wilson u32 error_mask; 3874a266c7d5SChris Wilson 3875045cebd2SVille Syrjälä /* 3876045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3877045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3878045cebd2SVille Syrjälä */ 3879045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3880045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3881045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3882045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3883045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3884045cebd2SVille Syrjälä } else { 3885045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3886045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3887045cebd2SVille Syrjälä } 3888045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3889045cebd2SVille Syrjälä 3890a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3891c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3892c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3893adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3894bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3895bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 389678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3897bbba0a97SChris Wilson 3898c30bb1fdSVille Syrjälä enable_mask = 3899c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3900c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3901c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3902c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 390378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3904c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3905bbba0a97SChris Wilson 390691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3907bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3908a266c7d5SChris Wilson 3909b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3910c30bb1fdSVille Syrjälä 3911b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3912b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3913d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3914755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3915755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3916755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3917d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3918a266c7d5SChris Wilson 391991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 392020afbda2SDaniel Vetter } 392120afbda2SDaniel Vetter 392291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 392320afbda2SDaniel Vetter { 392420afbda2SDaniel Vetter u32 hotplug_en; 392520afbda2SDaniel Vetter 392667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3927b5ea2d56SDaniel Vetter 3928adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3929e5868a31SEgbert Eich /* enable bits are the same for all generations */ 393091d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3931a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3932a266c7d5SChris Wilson to generate a spurious hotplug event about three 3933a266c7d5SChris Wilson seconds later. So just do it once. 3934a266c7d5SChris Wilson */ 393591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3936a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3937a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3938a266c7d5SChris Wilson 3939a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 39400706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3941f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3942f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3943f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 39440706f17cSEgbert Eich hotplug_en); 3945a266c7d5SChris Wilson } 3946a266c7d5SChris Wilson 3947ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3948a266c7d5SChris Wilson { 3949b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3950af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3951a266c7d5SChris Wilson 39522dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39532dd2a883SImre Deak return IRQ_NONE; 39542dd2a883SImre Deak 39551f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39569102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39571f814dacSImre Deak 3958af722d28SVille Syrjälä do { 3959eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 396078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3961af722d28SVille Syrjälä u32 hotplug_status = 0; 3962af722d28SVille Syrjälä u32 iir; 39632c8ba29fSChris Wilson 39649d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3965af722d28SVille Syrjälä if (iir == 0) 3966af722d28SVille Syrjälä break; 3967af722d28SVille Syrjälä 3968af722d28SVille Syrjälä ret = IRQ_HANDLED; 3969af722d28SVille Syrjälä 3970af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3971af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3972a266c7d5SChris Wilson 3973eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3974eb64343cSVille Syrjälä * signalled in iir */ 3975eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3976a266c7d5SChris Wilson 397778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 397878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 397978c357ddSVille Syrjälä 39809d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3981a266c7d5SChris Wilson 3982a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 398373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3984af722d28SVille Syrjälä 3985a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 398673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 3987a266c7d5SChris Wilson 398878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 398978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3990515ac2bbSDaniel Vetter 3991af722d28SVille Syrjälä if (hotplug_status) 3992af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3993af722d28SVille Syrjälä 3994af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3995af722d28SVille Syrjälä } while (0); 3996a266c7d5SChris Wilson 39979102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39981f814dacSImre Deak 3999a266c7d5SChris Wilson return ret; 4000a266c7d5SChris Wilson } 4001a266c7d5SChris Wilson 4002fca52a55SDaniel Vetter /** 4003fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4004fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4005fca52a55SDaniel Vetter * 4006fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4007fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4008fca52a55SDaniel Vetter */ 4009b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4010f71d4af4SJesse Barnes { 401191c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4012cefcff8fSJoonas Lahtinen int i; 40138b2e326dSChris Wilson 40140398993bSVille Syrjälä intel_hpd_init_pins(dev_priv); 40150398993bSVille Syrjälä 401677913b39SJani Nikula intel_hpd_init_work(dev_priv); 401777913b39SJani Nikula 401874bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4019cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4020cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 40218b2e326dSChris Wilson 4022633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4023702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 40242239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 402526705e20SSagar Arun Kamble 402621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 402721da2700SVille Syrjälä 4028262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4029262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4030262fd485SChris Wilson * special care to avoid writing any of the display block registers 4031262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4032262fd485SChris Wilson * in this case to the runtime pm. 4033262fd485SChris Wilson */ 4034262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4035262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4036262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4037262fd485SChris Wilson 4038317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 40399a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 40409a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 40419a64c650SLyude Paul * sideband messaging with MST. 40429a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 40439a64c650SLyude Paul * short pulses, as seen on some G4x systems. 40449a64c650SLyude Paul */ 40459a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4046317eaa95SLyude 4047b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4048b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 404943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4050b318b824SVille Syrjälä } else { 4051943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 4052943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 4053943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 40548ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 40558ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4056121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4057b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4058e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4059c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 40606dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 40616dbf30ceSVille Syrjälä else 40623a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4063f71d4af4SJesse Barnes } 4064f71d4af4SJesse Barnes } 406520afbda2SDaniel Vetter 4066fca52a55SDaniel Vetter /** 4067cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4068cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4069cefcff8fSJoonas Lahtinen * 4070cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4071cefcff8fSJoonas Lahtinen */ 4072cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4073cefcff8fSJoonas Lahtinen { 4074cefcff8fSJoonas Lahtinen int i; 4075cefcff8fSJoonas Lahtinen 4076cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4077cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4078cefcff8fSJoonas Lahtinen } 4079cefcff8fSJoonas Lahtinen 4080b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4081b318b824SVille Syrjälä { 4082b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4083b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4084b318b824SVille Syrjälä return cherryview_irq_handler; 4085b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4086b318b824SVille Syrjälä return valleyview_irq_handler; 4087b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4088b318b824SVille Syrjälä return i965_irq_handler; 4089b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4090b318b824SVille Syrjälä return i915_irq_handler; 4091b318b824SVille Syrjälä else 4092b318b824SVille Syrjälä return i8xx_irq_handler; 4093b318b824SVille Syrjälä } else { 4094*97b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 4095*97b492f5SLucas De Marchi return dg1_irq_handler; 4096b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4097b318b824SVille Syrjälä return gen11_irq_handler; 4098b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4099b318b824SVille Syrjälä return gen8_irq_handler; 4100b318b824SVille Syrjälä else 41019eae5e27SLucas De Marchi return ilk_irq_handler; 4102b318b824SVille Syrjälä } 4103b318b824SVille Syrjälä } 4104b318b824SVille Syrjälä 4105b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4106b318b824SVille Syrjälä { 4107b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4108b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4109b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4110b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4111b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4112b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4113b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4114b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4115b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4116b318b824SVille Syrjälä else 4117b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4118b318b824SVille Syrjälä } else { 4119b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4120b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4121b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4122b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4123b318b824SVille Syrjälä else 41249eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4125b318b824SVille Syrjälä } 4126b318b824SVille Syrjälä } 4127b318b824SVille Syrjälä 4128b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4129b318b824SVille Syrjälä { 4130b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4131b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4132b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4133b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4134b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4135b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4136b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4137b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4138b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4139b318b824SVille Syrjälä else 4140b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4141b318b824SVille Syrjälä } else { 4142b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4143b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4144b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4145b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4146b318b824SVille Syrjälä else 41479eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4148b318b824SVille Syrjälä } 4149b318b824SVille Syrjälä } 4150b318b824SVille Syrjälä 4151cefcff8fSJoonas Lahtinen /** 4152fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4153fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4154fca52a55SDaniel Vetter * 4155fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4156fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4157fca52a55SDaniel Vetter * 4158fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4159fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4160fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4161fca52a55SDaniel Vetter */ 41622aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41632aeb7d3aSDaniel Vetter { 4164b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4165b318b824SVille Syrjälä int ret; 4166b318b824SVille Syrjälä 41672aeb7d3aSDaniel Vetter /* 41682aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41692aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41702aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41712aeb7d3aSDaniel Vetter */ 4172ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 41732aeb7d3aSDaniel Vetter 4174b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4175b318b824SVille Syrjälä 4176b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4177b318b824SVille Syrjälä 4178b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4179b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4180b318b824SVille Syrjälä if (ret < 0) { 4181b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4182b318b824SVille Syrjälä return ret; 4183b318b824SVille Syrjälä } 4184b318b824SVille Syrjälä 4185b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4186b318b824SVille Syrjälä 4187b318b824SVille Syrjälä return ret; 41882aeb7d3aSDaniel Vetter } 41892aeb7d3aSDaniel Vetter 4190fca52a55SDaniel Vetter /** 4191fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4192fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4193fca52a55SDaniel Vetter * 4194fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4195fca52a55SDaniel Vetter * resources acquired in the init functions. 4196fca52a55SDaniel Vetter */ 41972aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41982aeb7d3aSDaniel Vetter { 4199b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4200b318b824SVille Syrjälä 4201b318b824SVille Syrjälä /* 4202789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4203789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4204789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4205789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4206b318b824SVille Syrjälä */ 4207b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4208b318b824SVille Syrjälä return; 4209b318b824SVille Syrjälä 4210b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4211b318b824SVille Syrjälä 4212b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4213b318b824SVille Syrjälä 4214b318b824SVille Syrjälä free_irq(irq, dev_priv); 4215b318b824SVille Syrjälä 42162aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4217ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 42182aeb7d3aSDaniel Vetter } 42192aeb7d3aSDaniel Vetter 4220fca52a55SDaniel Vetter /** 4221fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4222fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4223fca52a55SDaniel Vetter * 4224fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4225fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4226fca52a55SDaniel Vetter */ 4227b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4228c67a470bSPaulo Zanoni { 4229b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4230ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4231315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4232c67a470bSPaulo Zanoni } 4233c67a470bSPaulo Zanoni 4234fca52a55SDaniel Vetter /** 4235fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4236fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4237fca52a55SDaniel Vetter * 4238fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4239fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4240fca52a55SDaniel Vetter */ 4241b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4242c67a470bSPaulo Zanoni { 4243ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4244b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4245b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4246c67a470bSPaulo Zanoni } 4247d64575eeSJani Nikula 4248d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4249d64575eeSJani Nikula { 4250d64575eeSJani Nikula /* 4251d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4252d64575eeSJani Nikula * this is the only thing we need to check. 4253d64575eeSJani Nikula */ 4254d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4255d64575eeSJani Nikula } 4256d64575eeSJani Nikula 4257d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4258d64575eeSJani Nikula { 4259d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4260d64575eeSJani Nikula } 4261